blob: efbfaa45338015a2fed79c148b33abe65741b619 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Dan Gohman84023e02010-07-10 09:00:22 +000023#include "llvm/CodeGen/Analysis.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000029#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000030#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000031#include "llvm/Support/MathExtras.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000032#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000033using namespace llvm;
34
Nadav Rotemb6fbec32011-06-01 12:51:46 +000035/// We are in the process of implementing a new TypeLegalization action
36/// - the promotion of vector elements. This feature is disabled by default
37/// and only enabled using this flag.
38static cl::opt<bool>
39AllowPromoteIntElem("promote-elements", cl::Hidden,
40 cl::desc("Allow promotion of integer vector element types"));
41
Rafael Espindola9a580232009-02-27 13:37:18 +000042namespace llvm {
43TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
44 bool isLocal = GV->hasLocalLinkage();
45 bool isDeclaration = GV->isDeclaration();
46 // FIXME: what should we do for protected and internal visibility?
47 // For variables, is internal different from hidden?
48 bool isHidden = GV->hasHiddenVisibility();
49
50 if (reloc == Reloc::PIC_) {
51 if (isLocal || isHidden)
52 return TLSModel::LocalDynamic;
53 else
54 return TLSModel::GeneralDynamic;
55 } else {
56 if (!isDeclaration || isHidden)
57 return TLSModel::LocalExec;
58 else
59 return TLSModel::InitialExec;
60 }
61}
62}
63
Evan Cheng56966222007-01-12 02:11:51 +000064/// InitLibcallNames - Set default libcall names.
65///
Evan Cheng79cca502007-01-12 22:51:10 +000066static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000067 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000068 Names[RTLIB::SHL_I32] = "__ashlsi3";
69 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000070 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::SRL_I32] = "__lshrsi3";
73 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000074 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000075 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::SRA_I32] = "__ashrsi3";
77 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000078 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000079 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000080 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::MUL_I32] = "__mulsi3";
82 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000084 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000085 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::SDIV_I32] = "__divsi3";
87 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000088 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000089 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000090 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000091 Names[RTLIB::UDIV_I32] = "__udivsi3";
92 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000093 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000094 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000095 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000096 Names[RTLIB::SREM_I32] = "__modsi3";
97 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000098 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000099 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +0000100 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::UREM_I32] = "__umodsi3";
102 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +0000103 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng8e23e812011-04-01 00:42:02 +0000104
105 // These are generally not available.
106 Names[RTLIB::SDIVREM_I8] = 0;
107 Names[RTLIB::SDIVREM_I16] = 0;
108 Names[RTLIB::SDIVREM_I32] = 0;
109 Names[RTLIB::SDIVREM_I64] = 0;
110 Names[RTLIB::SDIVREM_I128] = 0;
111 Names[RTLIB::UDIVREM_I8] = 0;
112 Names[RTLIB::UDIVREM_I16] = 0;
113 Names[RTLIB::UDIVREM_I32] = 0;
114 Names[RTLIB::UDIVREM_I64] = 0;
115 Names[RTLIB::UDIVREM_I128] = 0;
116
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::NEG_I32] = "__negsi2";
118 Names[RTLIB::NEG_I64] = "__negdi2";
119 Names[RTLIB::ADD_F32] = "__addsf3";
120 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000121 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000122 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000123 Names[RTLIB::SUB_F32] = "__subsf3";
124 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000125 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000126 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000127 Names[RTLIB::MUL_F32] = "__mulsf3";
128 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000129 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000130 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000131 Names[RTLIB::DIV_F32] = "__divsf3";
132 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000133 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000134 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000135 Names[RTLIB::REM_F32] = "fmodf";
136 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000137 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000138 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000139 Names[RTLIB::POWI_F32] = "__powisf2";
140 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000141 Names[RTLIB::POWI_F80] = "__powixf2";
142 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000143 Names[RTLIB::SQRT_F32] = "sqrtf";
144 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000145 Names[RTLIB::SQRT_F80] = "sqrtl";
146 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000147 Names[RTLIB::LOG_F32] = "logf";
148 Names[RTLIB::LOG_F64] = "log";
149 Names[RTLIB::LOG_F80] = "logl";
150 Names[RTLIB::LOG_PPCF128] = "logl";
151 Names[RTLIB::LOG2_F32] = "log2f";
152 Names[RTLIB::LOG2_F64] = "log2";
153 Names[RTLIB::LOG2_F80] = "log2l";
154 Names[RTLIB::LOG2_PPCF128] = "log2l";
155 Names[RTLIB::LOG10_F32] = "log10f";
156 Names[RTLIB::LOG10_F64] = "log10";
157 Names[RTLIB::LOG10_F80] = "log10l";
158 Names[RTLIB::LOG10_PPCF128] = "log10l";
159 Names[RTLIB::EXP_F32] = "expf";
160 Names[RTLIB::EXP_F64] = "exp";
161 Names[RTLIB::EXP_F80] = "expl";
162 Names[RTLIB::EXP_PPCF128] = "expl";
163 Names[RTLIB::EXP2_F32] = "exp2f";
164 Names[RTLIB::EXP2_F64] = "exp2";
165 Names[RTLIB::EXP2_F80] = "exp2l";
166 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000167 Names[RTLIB::SIN_F32] = "sinf";
168 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000169 Names[RTLIB::SIN_F80] = "sinl";
170 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000171 Names[RTLIB::COS_F32] = "cosf";
172 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000173 Names[RTLIB::COS_F80] = "cosl";
174 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000175 Names[RTLIB::POW_F32] = "powf";
176 Names[RTLIB::POW_F64] = "pow";
177 Names[RTLIB::POW_F80] = "powl";
178 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000179 Names[RTLIB::CEIL_F32] = "ceilf";
180 Names[RTLIB::CEIL_F64] = "ceil";
181 Names[RTLIB::CEIL_F80] = "ceill";
182 Names[RTLIB::CEIL_PPCF128] = "ceill";
183 Names[RTLIB::TRUNC_F32] = "truncf";
184 Names[RTLIB::TRUNC_F64] = "trunc";
185 Names[RTLIB::TRUNC_F80] = "truncl";
186 Names[RTLIB::TRUNC_PPCF128] = "truncl";
187 Names[RTLIB::RINT_F32] = "rintf";
188 Names[RTLIB::RINT_F64] = "rint";
189 Names[RTLIB::RINT_F80] = "rintl";
190 Names[RTLIB::RINT_PPCF128] = "rintl";
191 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
192 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
193 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
194 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
195 Names[RTLIB::FLOOR_F32] = "floorf";
196 Names[RTLIB::FLOOR_F64] = "floor";
197 Names[RTLIB::FLOOR_F80] = "floorl";
198 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000199 Names[RTLIB::COPYSIGN_F32] = "copysignf";
200 Names[RTLIB::COPYSIGN_F64] = "copysign";
201 Names[RTLIB::COPYSIGN_F80] = "copysignl";
202 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000203 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000204 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
205 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000206 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000207 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
208 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
209 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
210 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000211 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
212 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000213 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
214 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000215 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000216 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
217 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000218 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
219 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000220 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000221 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000222 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000223 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000224 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000225 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000226 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000227 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
228 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000229 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
230 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000231 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000232 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
233 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000234 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
235 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000236 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000237 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
238 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000239 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000240 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000241 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000242 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000243 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
244 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000245 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
246 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000247 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
248 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000249 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
250 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000251 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
252 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
253 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
254 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000255 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
256 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000257 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
258 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000259 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
260 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000261 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
262 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
263 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
264 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
265 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
266 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000267 Names[RTLIB::OEQ_F32] = "__eqsf2";
268 Names[RTLIB::OEQ_F64] = "__eqdf2";
269 Names[RTLIB::UNE_F32] = "__nesf2";
270 Names[RTLIB::UNE_F64] = "__nedf2";
271 Names[RTLIB::OGE_F32] = "__gesf2";
272 Names[RTLIB::OGE_F64] = "__gedf2";
273 Names[RTLIB::OLT_F32] = "__ltsf2";
274 Names[RTLIB::OLT_F64] = "__ltdf2";
275 Names[RTLIB::OLE_F32] = "__lesf2";
276 Names[RTLIB::OLE_F64] = "__ledf2";
277 Names[RTLIB::OGT_F32] = "__gtsf2";
278 Names[RTLIB::OGT_F64] = "__gtdf2";
279 Names[RTLIB::UO_F32] = "__unordsf2";
280 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000281 Names[RTLIB::O_F32] = "__unordsf2";
282 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000283 Names[RTLIB::MEMCPY] = "memcpy";
284 Names[RTLIB::MEMMOVE] = "memmove";
285 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000286 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Jim Grosbache03262f2010-06-18 21:43:38 +0000287 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_1] = "__sync_val_compare_and_swap_1";
288 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_2] = "__sync_val_compare_and_swap_2";
289 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_4] = "__sync_val_compare_and_swap_4";
290 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_8] = "__sync_val_compare_and_swap_8";
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000291 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_1] = "__sync_lock_test_and_set_1";
292 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_2] = "__sync_lock_test_and_set_2";
293 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_4] = "__sync_lock_test_and_set_4";
294 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_8] = "__sync_lock_test_and_set_8";
Jim Grosbache03262f2010-06-18 21:43:38 +0000295 Names[RTLIB::SYNC_FETCH_AND_ADD_1] = "__sync_fetch_and_add_1";
296 Names[RTLIB::SYNC_FETCH_AND_ADD_2] = "__sync_fetch_and_add_2";
297 Names[RTLIB::SYNC_FETCH_AND_ADD_4] = "__sync_fetch_and_add_4";
298 Names[RTLIB::SYNC_FETCH_AND_ADD_8] = "__sync_fetch_and_add_8";
299 Names[RTLIB::SYNC_FETCH_AND_SUB_1] = "__sync_fetch_and_sub_1";
300 Names[RTLIB::SYNC_FETCH_AND_SUB_2] = "__sync_fetch_and_sub_2";
301 Names[RTLIB::SYNC_FETCH_AND_SUB_4] = "__sync_fetch_and_sub_4";
302 Names[RTLIB::SYNC_FETCH_AND_SUB_8] = "__sync_fetch_and_sub_8";
303 Names[RTLIB::SYNC_FETCH_AND_AND_1] = "__sync_fetch_and_and_1";
304 Names[RTLIB::SYNC_FETCH_AND_AND_2] = "__sync_fetch_and_and_2";
305 Names[RTLIB::SYNC_FETCH_AND_AND_4] = "__sync_fetch_and_and_4";
306 Names[RTLIB::SYNC_FETCH_AND_AND_8] = "__sync_fetch_and_and_8";
307 Names[RTLIB::SYNC_FETCH_AND_OR_1] = "__sync_fetch_and_or_1";
308 Names[RTLIB::SYNC_FETCH_AND_OR_2] = "__sync_fetch_and_or_2";
309 Names[RTLIB::SYNC_FETCH_AND_OR_4] = "__sync_fetch_and_or_4";
310 Names[RTLIB::SYNC_FETCH_AND_OR_8] = "__sync_fetch_and_or_8";
311 Names[RTLIB::SYNC_FETCH_AND_XOR_1] = "__sync_fetch_and_xor_1";
312 Names[RTLIB::SYNC_FETCH_AND_XOR_2] = "__sync_fetch_and_xor_2";
313 Names[RTLIB::SYNC_FETCH_AND_XOR_4] = "__sync_fetch_and-xor_4";
314 Names[RTLIB::SYNC_FETCH_AND_XOR_8] = "__sync_fetch_and_xor_8";
315 Names[RTLIB::SYNC_FETCH_AND_NAND_1] = "__sync_fetch_and_nand_1";
316 Names[RTLIB::SYNC_FETCH_AND_NAND_2] = "__sync_fetch_and_nand_2";
317 Names[RTLIB::SYNC_FETCH_AND_NAND_4] = "__sync_fetch_and_nand_4";
318 Names[RTLIB::SYNC_FETCH_AND_NAND_8] = "__sync_fetch_and_nand_8";
Evan Chengd385fd62007-01-31 09:29:11 +0000319}
320
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000321/// InitLibcallCallingConvs - Set default libcall CallingConvs.
322///
323static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
324 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
325 CCs[i] = CallingConv::C;
326 }
327}
328
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329/// getFPEXT - Return the FPEXT_*_* value for the given types, or
330/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000331RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 if (OpVT == MVT::f32) {
333 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPEXT_F32_F64;
335 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000336
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000337 return UNKNOWN_LIBCALL;
338}
339
340/// getFPROUND - Return the FPROUND_*_* value for the given types, or
341/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000342RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::f32) {
344 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000345 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000347 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000349 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 } else if (RetVT == MVT::f64) {
351 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000352 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000354 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000355 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000356
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return UNKNOWN_LIBCALL;
358}
359
360/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
361/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000362RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 if (OpVT == MVT::f32) {
364 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000365 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000367 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000369 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000375 if (RetVT == MVT::i8)
376 return FPTOSINT_F64_I8;
377 if (RetVT == MVT::i16)
378 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000382 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000384 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 } else if (OpVT == MVT::f80) {
386 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000387 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000389 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 } else if (OpVT == MVT::ppcf128) {
393 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000394 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return FPTOSINT_PPCF128_I128;
399 }
400 return UNKNOWN_LIBCALL;
401}
402
403/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
404/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000405RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 if (OpVT == MVT::f32) {
407 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000408 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000410 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000412 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000418 if (RetVT == MVT::i8)
419 return FPTOUINT_F64_I8;
420 if (RetVT == MVT::i16)
421 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000423 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000425 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000427 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 } else if (OpVT == MVT::f80) {
429 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 } else if (OpVT == MVT::ppcf128) {
436 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000437 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return FPTOUINT_PPCF128_I128;
442 }
443 return UNKNOWN_LIBCALL;
444}
445
446/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
447/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000448RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 if (OpVT == MVT::i32) {
450 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000451 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000453 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000455 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000457 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 } else if (OpVT == MVT::i64) {
459 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000460 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000462 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000464 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000466 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 } else if (OpVT == MVT::i128) {
468 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000469 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000471 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000473 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000475 return SINTTOFP_I128_PPCF128;
476 }
477 return UNKNOWN_LIBCALL;
478}
479
480/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
481/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000482RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 if (OpVT == MVT::i32) {
484 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000485 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000487 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000489 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000491 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 } else if (OpVT == MVT::i64) {
493 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000494 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000496 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000498 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000500 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 } else if (OpVT == MVT::i128) {
502 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000503 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000505 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000507 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000509 return UINTTOFP_I128_PPCF128;
510 }
511 return UNKNOWN_LIBCALL;
512}
513
Evan Chengd385fd62007-01-31 09:29:11 +0000514/// InitCmpLibcallCCs - Set default comparison libcall CC.
515///
516static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
517 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
518 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
519 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
520 CCs[RTLIB::UNE_F32] = ISD::SETNE;
521 CCs[RTLIB::UNE_F64] = ISD::SETNE;
522 CCs[RTLIB::OGE_F32] = ISD::SETGE;
523 CCs[RTLIB::OGE_F64] = ISD::SETGE;
524 CCs[RTLIB::OLT_F32] = ISD::SETLT;
525 CCs[RTLIB::OLT_F64] = ISD::SETLT;
526 CCs[RTLIB::OLE_F32] = ISD::SETLE;
527 CCs[RTLIB::OLE_F64] = ISD::SETLE;
528 CCs[RTLIB::OGT_F32] = ISD::SETGT;
529 CCs[RTLIB::OGT_F64] = ISD::SETGT;
530 CCs[RTLIB::UO_F32] = ISD::SETNE;
531 CCs[RTLIB::UO_F64] = ISD::SETNE;
532 CCs[RTLIB::O_F32] = ISD::SETEQ;
533 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000534}
535
Chris Lattnerf0144122009-07-28 03:13:23 +0000536/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000537TargetLowering::TargetLowering(const TargetMachine &tm,
538 const TargetLoweringObjectFile *tlof)
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000539 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof),
540 mayPromoteElements(AllowPromoteIntElem) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000541 // All operations default to being supported.
542 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000543 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000544 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000545 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000546 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000547
Chris Lattner1a3048b2007-12-22 20:47:56 +0000548 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000550 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000551 for (unsigned IM = (unsigned)ISD::PRE_INC;
552 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
554 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000555 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000556
Chris Lattner1a3048b2007-12-22 20:47:56 +0000557 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000560 }
Evan Chengd2cde682008-03-10 19:38:10 +0000561
562 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000563 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000564
565 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000566 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000567 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
569 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
570 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000571
Dale Johannesen0bb41602008-09-22 21:57:32 +0000572 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::FLOG , MVT::f64, Expand);
574 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
575 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
576 setOperationAction(ISD::FEXP , MVT::f64, Expand);
577 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
578 setOperationAction(ISD::FLOG , MVT::f32, Expand);
579 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
580 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
581 setOperationAction(ISD::FEXP , MVT::f32, Expand);
582 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000583
Chris Lattner41bab0b2008-01-15 21:58:08 +0000584 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000586
Owen Andersona69571c2006-05-03 01:29:57 +0000587 IsLittleEndian = TD->isLittleEndian();
Owen Anderson95771af2011-02-25 21:41:48 +0000588 PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000590 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000591 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng05219282011-01-06 06:52:41 +0000592 maxStoresPerMemsetOptSize = maxStoresPerMemcpyOptSize
593 = maxStoresPerMemmoveOptSize = 4;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000594 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000595 UseUnderscoreSetJmp = false;
596 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000597 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000598 IntDivIsCheap = false;
599 Pow2DivIsCheap = false;
Chris Lattnerde189be2010-11-30 18:12:52 +0000600 JumpIsExpensive = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000601 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000602 ExceptionPointerRegister = 0;
603 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000604 BooleanContents = UndefinedBooleanContent;
Evan Cheng211ffa12010-05-19 20:19:50 +0000605 SchedPreferenceInfo = Sched::Latency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000606 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000607 JumpBufAlignment = 0;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000608 MinFunctionAlignment = 0;
609 PrefFunctionAlignment = 0;
Evan Chengfb8075d2008-02-28 00:43:03 +0000610 PrefLoopAlignment = 0;
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000611 MinStackArgumentAlignment = 1;
Jim Grosbach9a526492010-06-23 16:07:42 +0000612 ShouldFoldAtomicFences = false;
Evan Cheng56966222007-01-12 02:11:51 +0000613
614 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000615 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000616 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000617}
618
Chris Lattnerf0144122009-07-28 03:13:23 +0000619TargetLowering::~TargetLowering() {
620 delete &TLOF;
621}
Chris Lattnercba82f92005-01-16 07:28:11 +0000622
Owen Anderson95771af2011-02-25 21:41:48 +0000623MVT TargetLowering::getShiftAmountTy(EVT LHSTy) const {
624 return MVT::getIntegerVT(8*TD->getPointerSize());
625}
626
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000627/// canOpTrap - Returns true if the operation can trap for the value type.
628/// VT must be a legal type.
629bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
630 assert(isTypeLegal(VT));
631 switch (Op) {
632 default:
633 return false;
634 case ISD::FDIV:
635 case ISD::FREM:
636 case ISD::SDIV:
637 case ISD::UDIV:
638 case ISD::SREM:
639 case ISD::UREM:
640 return true;
641 }
642}
643
644
Owen Anderson23b9b192009-08-12 00:36:31 +0000645static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
Chris Lattner598751e2010-07-05 05:36:21 +0000646 unsigned &NumIntermediates,
647 EVT &RegisterVT,
648 TargetLowering *TLI) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000649 // Figure out the right, legal destination reg to copy into.
650 unsigned NumElts = VT.getVectorNumElements();
651 MVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000652
Owen Anderson23b9b192009-08-12 00:36:31 +0000653 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000654
655 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Owen Anderson23b9b192009-08-12 00:36:31 +0000656 // could break down into LHS/RHS like LegalizeDAG does.
657 if (!isPowerOf2_32(NumElts)) {
658 NumVectorRegs = NumElts;
659 NumElts = 1;
660 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661
Owen Anderson23b9b192009-08-12 00:36:31 +0000662 // Divide the input until we get to a supported size. This will always
663 // end with a scalar if the target doesn't support vectors.
664 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
665 NumElts >>= 1;
666 NumVectorRegs <<= 1;
667 }
668
669 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670
Owen Anderson23b9b192009-08-12 00:36:31 +0000671 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
672 if (!TLI->isTypeLegal(NewVT))
673 NewVT = EltTy;
674 IntermediateVT = NewVT;
675
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000676 unsigned NewVTSize = NewVT.getSizeInBits();
677
678 // Convert sizes such as i33 to i64.
679 if (!isPowerOf2_32(NewVTSize))
680 NewVTSize = NextPowerOf2(NewVTSize);
681
Owen Anderson23b9b192009-08-12 00:36:31 +0000682 EVT DestVT = TLI->getRegisterType(NewVT);
683 RegisterVT = DestVT;
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000684 if (EVT(DestVT).bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000685 return NumVectorRegs*(NewVTSize/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000686
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000687 // Otherwise, promotion or legal types use the same number of registers as
688 // the vector decimated to the appropriate level.
689 return NumVectorRegs;
Owen Anderson23b9b192009-08-12 00:36:31 +0000690}
691
Evan Cheng46dcb572010-07-19 18:47:01 +0000692/// isLegalRC - Return true if the value types that can be represented by the
693/// specified register class are all legal.
694bool TargetLowering::isLegalRC(const TargetRegisterClass *RC) const {
695 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
696 I != E; ++I) {
697 if (isTypeLegal(*I))
698 return true;
699 }
700 return false;
701}
702
703/// hasLegalSuperRegRegClasses - Return true if the specified register class
704/// has one or more super-reg register classes that are legal.
Evan Chengd70f57b2010-07-19 22:15:08 +0000705bool
706TargetLowering::hasLegalSuperRegRegClasses(const TargetRegisterClass *RC) const{
Evan Cheng46dcb572010-07-19 18:47:01 +0000707 if (*RC->superregclasses_begin() == 0)
708 return false;
709 for (TargetRegisterInfo::regclass_iterator I = RC->superregclasses_begin(),
710 E = RC->superregclasses_end(); I != E; ++I) {
711 const TargetRegisterClass *RRC = *I;
712 if (isLegalRC(RRC))
713 return true;
714 }
715 return false;
716}
717
718/// findRepresentativeClass - Return the largest legal super-reg register class
Evan Cheng4f6b4672010-07-21 06:09:07 +0000719/// of the register class for the specified type and its associated "cost".
720std::pair<const TargetRegisterClass*, uint8_t>
721TargetLowering::findRepresentativeClass(EVT VT) const {
722 const TargetRegisterClass *RC = RegClassForVT[VT.getSimpleVT().SimpleTy];
723 if (!RC)
724 return std::make_pair(RC, 0);
Evan Cheng46dcb572010-07-19 18:47:01 +0000725 const TargetRegisterClass *BestRC = RC;
726 for (TargetRegisterInfo::regclass_iterator I = RC->superregclasses_begin(),
727 E = RC->superregclasses_end(); I != E; ++I) {
728 const TargetRegisterClass *RRC = *I;
729 if (RRC->isASubClass() || !isLegalRC(RRC))
730 continue;
731 if (!hasLegalSuperRegRegClasses(RRC))
Evan Cheng4f6b4672010-07-21 06:09:07 +0000732 return std::make_pair(RRC, 1);
Evan Cheng46dcb572010-07-19 18:47:01 +0000733 BestRC = RRC;
734 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000735 return std::make_pair(BestRC, 1);
Evan Cheng46dcb572010-07-19 18:47:01 +0000736}
737
Chris Lattnere6f7c262010-08-25 22:49:25 +0000738
Chris Lattner310968c2005-01-07 07:44:53 +0000739/// computeRegisterProperties - Once all of the register classes are added,
740/// this allows us to compute derived properties we expose.
741void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000743 "Too many value types for ValueTypeActions to hold!");
744
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000745 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000747 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000749 }
750 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000752
Chris Lattner310968c2005-01-07 07:44:53 +0000753 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000755 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000757
758 // Every integer value type larger than this largest register takes twice as
759 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000760 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000761 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
762 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000763 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000764 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
766 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000767 ValueTypeActions.setTypeAction(ExpandedVT, TypeExpandInteger);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000768 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000769
770 // Inspect all of the ValueType's smaller than the largest integer
771 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000772 unsigned LegalIntReg = LargestIntReg;
773 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 IntReg >= (unsigned)MVT::i1; --IntReg) {
775 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000776 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000777 LegalIntReg = IntReg;
778 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000779 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 (MVT::SimpleValueType)LegalIntReg;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000781 ValueTypeActions.setTypeAction(IVT, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000782 }
783 }
784
Dale Johannesen161e8972007-10-05 20:04:43 +0000785 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 if (!isTypeLegal(MVT::ppcf128)) {
787 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
788 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
789 TransformToType[MVT::ppcf128] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000790 ValueTypeActions.setTypeAction(MVT::ppcf128, TypeExpandFloat);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000791 }
Dale Johannesen161e8972007-10-05 20:04:43 +0000792
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000793 // Decide how to handle f64. If the target does not have native f64 support,
794 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 if (!isTypeLegal(MVT::f64)) {
796 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
797 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
798 TransformToType[MVT::f64] = MVT::i64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000799 ValueTypeActions.setTypeAction(MVT::f64, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000800 }
801
802 // Decide how to handle f32. If the target does not have native support for
803 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 if (!isTypeLegal(MVT::f32)) {
805 if (isTypeLegal(MVT::f64)) {
806 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
807 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
808 TransformToType[MVT::f32] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000809 ValueTypeActions.setTypeAction(MVT::f32, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000810 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
812 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
813 TransformToType[MVT::f32] = MVT::i32;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000814 ValueTypeActions.setTypeAction(MVT::f32, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000815 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000816 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000817
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000818 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
820 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000821 MVT VT = (MVT::SimpleValueType)i;
Chris Lattner598751e2010-07-05 05:36:21 +0000822 if (isTypeLegal(VT)) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000823
Chris Lattnere6f7c262010-08-25 22:49:25 +0000824 // Determine if there is a legal wider type. If so, we should promote to
825 // that wider vector type.
826 EVT EltVT = VT.getVectorElementType();
827 unsigned NElts = VT.getVectorNumElements();
828 if (NElts != 1) {
829 bool IsLegalWiderType = false;
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000830 // If we allow the promotion of vector elements using a flag,
831 // then return TypePromoteInteger on vector elements.
832 // First try to promote the elements of integer vectors. If no legal
833 // promotion was found, fallback to the widen-vector method.
834 if (mayPromoteElements)
Chris Lattnere6f7c262010-08-25 22:49:25 +0000835 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
836 EVT SVT = (MVT::SimpleValueType)nVT;
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000837 // Promote vectors of integers to vectors with the same number
838 // of elements, with a wider element type.
839 if (SVT.getVectorElementType().getSizeInBits() > EltVT.getSizeInBits()
840 && SVT.getVectorNumElements() == NElts &&
841 isTypeLegal(SVT) && SVT.getScalarType().isInteger()) {
842 TransformToType[i] = SVT;
843 RegisterTypeForVT[i] = SVT;
844 NumRegistersForVT[i] = 1;
845 ValueTypeActions.setTypeAction(VT, TypePromoteInteger);
846 IsLegalWiderType = true;
847 break;
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000848 }
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000849 }
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000850
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000851 if (IsLegalWiderType) continue;
852
853 // Try to widen the vector.
854 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
855 EVT SVT = (MVT::SimpleValueType)nVT;
Chris Lattnere6f7c262010-08-25 22:49:25 +0000856 if (SVT.getVectorElementType() == EltVT &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000857 SVT.getVectorNumElements() > NElts &&
Dale Johannesene93d99c2010-10-20 21:32:10 +0000858 isTypeLegal(SVT)) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000859 TransformToType[i] = SVT;
860 RegisterTypeForVT[i] = SVT;
861 NumRegistersForVT[i] = 1;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000862 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000863 IsLegalWiderType = true;
864 break;
865 }
866 }
867 if (IsLegalWiderType) continue;
868 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000869
Chris Lattner598751e2010-07-05 05:36:21 +0000870 MVT IntermediateVT;
871 EVT RegisterVT;
872 unsigned NumIntermediates;
873 NumRegistersForVT[i] =
874 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
875 RegisterVT, this);
876 RegisterTypeForVT[i] = RegisterVT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000877
Chris Lattnere6f7c262010-08-25 22:49:25 +0000878 EVT NVT = VT.getPow2VectorType();
879 if (NVT == VT) {
880 // Type is already a power of 2. The default action is to split.
881 TransformToType[i] = MVT::Other;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000882 unsigned NumElts = VT.getVectorNumElements();
883 ValueTypeActions.setTypeAction(VT,
884 NumElts > 1 ? TypeSplitVector : TypeScalarizeVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000885 } else {
886 TransformToType[i] = NVT;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000887 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Dan Gohman7f321562007-06-25 16:23:39 +0000888 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000889 }
Evan Cheng46dcb572010-07-19 18:47:01 +0000890
891 // Determine the 'representative' register class for each value type.
892 // An representative register class is the largest (meaning one which is
893 // not a sub-register class / subreg register class) legal register class for
894 // a group of value types. For example, on i386, i8, i16, and i32
895 // representative would be GR32; while on x86_64 it's GR64.
Evan Chengd70f57b2010-07-19 22:15:08 +0000896 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Evan Cheng4f6b4672010-07-21 06:09:07 +0000897 const TargetRegisterClass* RRC;
898 uint8_t Cost;
899 tie(RRC, Cost) = findRepresentativeClass((MVT::SimpleValueType)i);
900 RepRegClassForVT[i] = RRC;
901 RepRegClassCostForVT[i] = Cost;
Evan Chengd70f57b2010-07-19 22:15:08 +0000902 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000903}
Chris Lattnercba82f92005-01-16 07:28:11 +0000904
Evan Cheng72261582005-12-20 06:22:03 +0000905const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
906 return NULL;
907}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000908
Scott Michel5b8f82e2008-03-10 15:42:14 +0000909
Owen Anderson825b72b2009-08-11 20:47:22 +0000910MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000911 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000912}
913
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000914MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
915 return MVT::i32; // return the default value
916}
917
Dan Gohman7f321562007-06-25 16:23:39 +0000918/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000919/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
920/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
921/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000922///
Dan Gohman7f321562007-06-25 16:23:39 +0000923/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000924/// register. It also returns the VT and quantity of the intermediate values
925/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000926///
Owen Anderson23b9b192009-08-12 00:36:31 +0000927unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000929 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000930 EVT &RegisterVT) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000931 unsigned NumElts = VT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932
Chris Lattnere6f7c262010-08-25 22:49:25 +0000933 // If there is a wider vector type with the same element type as this one,
934 // we should widen to that legal vector type. This handles things like
935 // <2 x float> -> <4 x float>.
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000936 if (NumElts != 1 && getTypeAction(Context, VT) == TypeWidenVector) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000937 RegisterVT = getTypeToTransformTo(Context, VT);
938 if (isTypeLegal(RegisterVT)) {
939 IntermediateVT = RegisterVT;
940 NumIntermediates = 1;
941 return 1;
942 }
943 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944
Chris Lattnere6f7c262010-08-25 22:49:25 +0000945 // Figure out the right, legal destination reg to copy into.
Owen Andersone50ed302009-08-10 22:56:29 +0000946 EVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000947
Chris Lattnerdc879292006-03-31 00:28:56 +0000948 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000949
950 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Nate Begemand73ab882007-11-27 19:28:48 +0000951 // could break down into LHS/RHS like LegalizeDAG does.
952 if (!isPowerOf2_32(NumElts)) {
953 NumVectorRegs = NumElts;
954 NumElts = 1;
955 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000956
Chris Lattnerdc879292006-03-31 00:28:56 +0000957 // Divide the input until we get to a supported size. This will always
958 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000959 while (NumElts > 1 && !isTypeLegal(
960 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000961 NumElts >>= 1;
962 NumVectorRegs <<= 1;
963 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000964
965 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000966
Owen Anderson23b9b192009-08-12 00:36:31 +0000967 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000968 if (!isTypeLegal(NewVT))
969 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000970 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000971
Owen Anderson23b9b192009-08-12 00:36:31 +0000972 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000973 RegisterVT = DestVT;
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000974 unsigned NewVTSize = NewVT.getSizeInBits();
975
976 // Convert sizes such as i33 to i64.
977 if (!isPowerOf2_32(NewVTSize))
978 NewVTSize = NextPowerOf2(NewVTSize);
979
Chris Lattnere6f7c262010-08-25 22:49:25 +0000980 if (DestVT.bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000981 return NumVectorRegs*(NewVTSize/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000982
Chris Lattnere6f7c262010-08-25 22:49:25 +0000983 // Otherwise, promotion or legal types use the same number of registers as
984 // the vector decimated to the appropriate level.
985 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000986}
987
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000988/// Get the EVTs and ArgFlags collections that represent the legalized return
Dan Gohman84023e02010-07-10 09:00:22 +0000989/// type of the given function. This does not require a DAG or a return value,
990/// and is suitable for use before any DAGs for the function are constructed.
991/// TODO: Move this out of TargetLowering.cpp.
992void llvm::GetReturnInfo(const Type* ReturnType, Attributes attr,
993 SmallVectorImpl<ISD::OutputArg> &Outs,
994 const TargetLowering &TLI,
995 SmallVectorImpl<uint64_t> *Offsets) {
996 SmallVector<EVT, 4> ValueVTs;
997 ComputeValueVTs(TLI, ReturnType, ValueVTs);
998 unsigned NumValues = ValueVTs.size();
999 if (NumValues == 0) return;
1000 unsigned Offset = 0;
1001
1002 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1003 EVT VT = ValueVTs[j];
1004 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1005
1006 if (attr & Attribute::SExt)
1007 ExtendKind = ISD::SIGN_EXTEND;
1008 else if (attr & Attribute::ZExt)
1009 ExtendKind = ISD::ZERO_EXTEND;
1010
1011 // FIXME: C calling convention requires the return type to be promoted to
1012 // at least 32-bit. But this is not necessary for non-C calling
1013 // conventions. The frontend should mark functions whose return values
1014 // require promoting with signext or zeroext attributes.
1015 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1016 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
1017 if (VT.bitsLT(MinVT))
1018 VT = MinVT;
1019 }
1020
1021 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
1022 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
1023 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
1024 PartVT.getTypeForEVT(ReturnType->getContext()));
1025
1026 // 'inreg' on function refers to return value
1027 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1028 if (attr & Attribute::InReg)
1029 Flags.setInReg();
1030
1031 // Propagate extension type if any
1032 if (attr & Attribute::SExt)
1033 Flags.setSExt();
1034 else if (attr & Attribute::ZExt)
1035 Flags.setZExt();
1036
1037 for (unsigned i = 0; i < NumParts; ++i) {
1038 Outs.push_back(ISD::OutputArg(Flags, PartVT, /*isFixed=*/true));
1039 if (Offsets) {
1040 Offsets->push_back(Offset);
1041 Offset += PartSize;
1042 }
1043 }
1044 }
1045}
1046
Evan Cheng3ae05432008-01-24 00:22:01 +00001047/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001048/// function arguments in the caller parameter area. This is the actual
1049/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +00001050unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001051 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +00001052}
1053
Chris Lattner071c62f2010-01-25 23:26:13 +00001054/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1055/// current function. The returned value is a member of the
1056/// MachineJumpTableInfo::JTEntryKind enum.
1057unsigned TargetLowering::getJumpTableEncoding() const {
1058 // In non-pic modes, just use the address of a block.
1059 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1060 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001061
Chris Lattner071c62f2010-01-25 23:26:13 +00001062 // In PIC mode, if the target supports a GPRel32 directive, use it.
1063 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
1064 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001065
Chris Lattner071c62f2010-01-25 23:26:13 +00001066 // Otherwise, use a label difference.
1067 return MachineJumpTableInfo::EK_LabelDifference32;
1068}
1069
Dan Gohman475871a2008-07-27 21:46:04 +00001070SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
1071 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +00001072 // If our PIC model is GP relative, use the global offset table as the base.
1073 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001074 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001075 return Table;
1076}
1077
Chris Lattner13e97a22010-01-26 05:30:30 +00001078/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1079/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1080/// MCExpr.
1081const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +00001082TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
1083 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +00001084 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +00001085 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +00001086}
1087
Dan Gohman6520e202008-10-18 02:06:02 +00001088bool
1089TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1090 // Assume that everything is safe in static mode.
1091 if (getTargetMachine().getRelocationModel() == Reloc::Static)
1092 return true;
1093
1094 // In dynamic-no-pic mode, assume that known defined values are safe.
1095 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
1096 GA &&
1097 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +00001098 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +00001099 return true;
1100
1101 // Otherwise assume nothing is safe.
1102 return false;
1103}
1104
Chris Lattnereb8146b2006-02-04 02:13:02 +00001105//===----------------------------------------------------------------------===//
1106// Optimization Methods
1107//===----------------------------------------------------------------------===//
1108
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001109/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +00001110/// specified instruction is a constant integer. If so, check to see if there
1111/// are any bits set in the constant that are not demanded. If so, shrink the
1112/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001113bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001114 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +00001115 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001116
Chris Lattnerec665152006-02-26 23:36:02 +00001117 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +00001118 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001119 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001120 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +00001121 case ISD::AND:
1122 case ISD::OR: {
1123 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1124 if (!C) return false;
1125
1126 if (Op.getOpcode() == ISD::XOR &&
1127 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
1128 return false;
1129
1130 // if we can expand it to have all bits set, do it
1131 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001132 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001133 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
1134 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001135 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +00001136 VT));
1137 return CombineTo(Op, New);
1138 }
1139
Nate Begemande996292006-02-03 22:24:05 +00001140 break;
1141 }
Bill Wendling36ae6c12009-03-04 00:18:06 +00001142 }
1143
Nate Begemande996292006-02-03 22:24:05 +00001144 return false;
1145}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001146
Dan Gohman97121ba2009-04-08 00:15:30 +00001147/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
1148/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
1149/// cast, but it could be generalized for targets with other types of
1150/// implicit widening casts.
1151bool
1152TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
1153 unsigned BitWidth,
1154 const APInt &Demanded,
1155 DebugLoc dl) {
1156 assert(Op.getNumOperands() == 2 &&
1157 "ShrinkDemandedOp only supports binary operators!");
1158 assert(Op.getNode()->getNumValues() == 1 &&
1159 "ShrinkDemandedOp only supports nodes with one result!");
1160
1161 // Don't do this if the node has another user, which may require the
1162 // full value.
1163 if (!Op.getNode()->hasOneUse())
1164 return false;
1165
1166 // Search for the smallest integer type with free casts to and from
1167 // Op's type. For expedience, just check power-of-2 integer types.
1168 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1169 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
1170 if (!isPowerOf2_32(SmallVTBits))
1171 SmallVTBits = NextPowerOf2(SmallVTBits);
1172 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001173 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +00001174 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
1175 TLI.isZExtFree(SmallVT, Op.getValueType())) {
1176 // We found a type with free casts.
1177 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
1178 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1179 Op.getNode()->getOperand(0)),
1180 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1181 Op.getNode()->getOperand(1)));
1182 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
1183 return CombineTo(Op, Z);
1184 }
1185 }
1186 return false;
1187}
1188
Nate Begeman368e18d2006-02-16 21:11:51 +00001189/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +00001190/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +00001191/// use this information to simplify Op, create a new simplified DAG node and
1192/// return true, returning the original and new nodes in Old and New. Otherwise,
1193/// analyze the expression and return a mask of KnownOne and KnownZero bits for
1194/// the expression (used to simplify the caller). The KnownZero/One bits may
1195/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +00001196bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001197 const APInt &DemandedMask,
1198 APInt &KnownZero,
1199 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +00001200 TargetLoweringOpt &TLO,
1201 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001202 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +00001203 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001204 "Mask size mismatches value type size!");
1205 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001206 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +00001207
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001208 // Don't know anything.
1209 KnownZero = KnownOne = APInt(BitWidth, 0);
1210
Nate Begeman368e18d2006-02-16 21:11:51 +00001211 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001213 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +00001215 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +00001216 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001217 return false;
1218 }
1219 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001220 // just set the NewMask to all bits.
1221 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001222 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001223 // Not demanding any bits from Op.
1224 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +00001225 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +00001226 return false;
1227 } else if (Depth == 6) { // Limit search depth.
1228 return false;
1229 }
1230
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001231 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001232 switch (Op.getOpcode()) {
1233 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001234 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001235 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
1236 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001237 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001238 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001239 // If the RHS is a constant, check to see if the LHS would be zero without
1240 // using the bits from the RHS. Below, we use knowledge about the RHS to
1241 // simplify the LHS, here we're using information from the LHS to simplify
1242 // the RHS.
1243 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001244 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +00001245 // Do not increment Depth here; that can cause an infinite loop.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001246 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dale Johannesen97fd9a52011-01-10 21:53:07 +00001247 LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +00001248 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001249 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001250 return TLO.CombineTo(Op, Op.getOperand(0));
1251 // If any of the set bits in the RHS are known zero on the LHS, shrink
1252 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001253 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001254 return true;
1255 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001257 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001258 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001259 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001260 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001261 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001262 KnownZero2, KnownOne2, TLO, Depth+1))
1263 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001264 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1265
Nate Begeman368e18d2006-02-16 21:11:51 +00001266 // If all of the demanded bits are known one on one side, return the other.
1267 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001268 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001269 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001270 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001271 return TLO.CombineTo(Op, Op.getOperand(1));
1272 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001273 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001274 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1275 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001276 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001277 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001278 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001279 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001280 return true;
1281
Nate Begeman368e18d2006-02-16 21:11:51 +00001282 // Output known-1 bits are only known if set in both the LHS & RHS.
1283 KnownOne &= KnownOne2;
1284 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1285 KnownZero |= KnownZero2;
1286 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001287 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001288 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001289 KnownOne, TLO, Depth+1))
1290 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001291 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001292 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001293 KnownZero2, KnownOne2, TLO, Depth+1))
1294 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001295 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1296
Nate Begeman368e18d2006-02-16 21:11:51 +00001297 // If all of the demanded bits are known zero on one side, return the other.
1298 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001299 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001300 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001301 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001302 return TLO.CombineTo(Op, Op.getOperand(1));
1303 // If all of the potentially set bits on one side are known to be set on
1304 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001305 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001306 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001307 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001308 return TLO.CombineTo(Op, Op.getOperand(1));
1309 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001310 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001311 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001312 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001313 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001314 return true;
1315
Nate Begeman368e18d2006-02-16 21:11:51 +00001316 // Output known-0 bits are only known if clear in both the LHS & RHS.
1317 KnownZero &= KnownZero2;
1318 // Output known-1 are known to be set if set in either the LHS | RHS.
1319 KnownOne |= KnownOne2;
1320 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001321 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001322 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001323 KnownOne, TLO, Depth+1))
1324 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001325 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001326 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001327 KnownOne2, TLO, Depth+1))
1328 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001329 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1330
Nate Begeman368e18d2006-02-16 21:11:51 +00001331 // If all of the demanded bits are known zero on one side, return the other.
1332 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001333 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001334 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001335 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001336 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001337 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001338 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001339 return true;
1340
Chris Lattner3687c1a2006-11-27 21:50:02 +00001341 // If all of the unknown bits are known to be zero on one side or the other
1342 // (but not both) turn this into an *inclusive* or.
1343 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001344 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001345 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001346 Op.getOperand(0),
1347 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001348
Nate Begeman368e18d2006-02-16 21:11:51 +00001349 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1350 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1351 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1352 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001353
Nate Begeman368e18d2006-02-16 21:11:51 +00001354 // If all of the demanded bits on one side are known, and all of the set
1355 // bits on that side are also known to be set on the other side, turn this
1356 // into an AND, as we know the bits will be cleared.
1357 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001358 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001359 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001360 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001361 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001362 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001363 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001364 }
1365 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001366
Nate Begeman368e18d2006-02-16 21:11:51 +00001367 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001368 // for XOR, we prefer to force bits to 1 if they will make a -1.
1369 // if we can't force bits, try to shrink constant
1370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1371 APInt Expanded = C->getAPIntValue() | (~NewMask);
1372 // if we can expand it to have all bits set, do it
1373 if (Expanded.isAllOnesValue()) {
1374 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001375 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001376 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001377 TLO.DAG.getConstant(Expanded, VT));
1378 return TLO.CombineTo(Op, New);
1379 }
1380 // if it already has all the bits set, nothing to change
1381 // but don't shrink either!
1382 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1383 return true;
1384 }
1385 }
1386
Nate Begeman368e18d2006-02-16 21:11:51 +00001387 KnownZero = KnownZeroOut;
1388 KnownOne = KnownOneOut;
1389 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001390 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001391 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001392 KnownOne, TLO, Depth+1))
1393 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001394 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001395 KnownOne2, TLO, Depth+1))
1396 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001397 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1398 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1399
Nate Begeman368e18d2006-02-16 21:11:51 +00001400 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001401 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001402 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001403
Nate Begeman368e18d2006-02-16 21:11:51 +00001404 // Only known if known in both the LHS and RHS.
1405 KnownOne &= KnownOne2;
1406 KnownZero &= KnownZero2;
1407 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001408 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001409 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001410 KnownOne, TLO, Depth+1))
1411 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001412 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001413 KnownOne2, TLO, Depth+1))
1414 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001415 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1416 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1417
Chris Lattnerec665152006-02-26 23:36:02 +00001418 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001419 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001420 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001421
Chris Lattnerec665152006-02-26 23:36:02 +00001422 // Only known if known in both the LHS and RHS.
1423 KnownOne &= KnownOne2;
1424 KnownZero &= KnownZero2;
1425 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001426 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001427 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001428 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001429 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001430
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001431 // If the shift count is an invalid immediate, don't do anything.
1432 if (ShAmt >= BitWidth)
1433 break;
1434
Chris Lattner895c4ab2007-04-17 21:14:16 +00001435 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1436 // single shift. We can do this if the bottom bits (which are shifted
1437 // out) are never demanded.
1438 if (InOp.getOpcode() == ISD::SRL &&
1439 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001440 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001441 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001442 unsigned Opc = ISD::SHL;
1443 int Diff = ShAmt-C1;
1444 if (Diff < 0) {
1445 Diff = -Diff;
1446 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001447 }
1448
1449 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001450 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001451 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001452 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001453 InOp.getOperand(0), NewSA));
1454 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001455 }
1456
Dan Gohmana4f4d692010-07-23 18:03:30 +00001457 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001458 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001459 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001460
1461 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
1462 // are not demanded. This will likely allow the anyext to be folded away.
1463 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
1464 SDValue InnerOp = InOp.getNode()->getOperand(0);
1465 EVT InnerVT = InnerOp.getValueType();
1466 if ((APInt::getHighBitsSet(BitWidth,
1467 BitWidth - InnerVT.getSizeInBits()) &
1468 DemandedMask) == 0 &&
1469 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001470 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001471 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
1472 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001473 SDValue NarrowShl =
1474 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001475 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +00001476 return
1477 TLO.CombineTo(Op,
1478 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
1479 NarrowShl));
1480 }
1481 }
1482
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001483 KnownZero <<= SA->getZExtValue();
1484 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001485 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001486 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001487 }
1488 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001489 case ISD::SRL:
1490 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001492 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001493 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001494 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001495
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001496 // If the shift count is an invalid immediate, don't do anything.
1497 if (ShAmt >= BitWidth)
1498 break;
1499
Chris Lattner895c4ab2007-04-17 21:14:16 +00001500 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1501 // single shift. We can do this if the top bits (which are shifted out)
1502 // are never demanded.
1503 if (InOp.getOpcode() == ISD::SHL &&
1504 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001505 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001506 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001507 unsigned Opc = ISD::SRL;
1508 int Diff = ShAmt-C1;
1509 if (Diff < 0) {
1510 Diff = -Diff;
1511 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001512 }
1513
Dan Gohman475871a2008-07-27 21:46:04 +00001514 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001515 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001516 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001517 InOp.getOperand(0), NewSA));
1518 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001519 }
1520
Nate Begeman368e18d2006-02-16 21:11:51 +00001521 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001522 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001523 KnownZero, KnownOne, TLO, Depth+1))
1524 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001525 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001526 KnownZero = KnownZero.lshr(ShAmt);
1527 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001528
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001529 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001530 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001531 }
1532 break;
1533 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001534 // If this is an arithmetic shift right and only the low-bit is set, we can
1535 // always convert this into a logical shr, even if the shift amount is
1536 // variable. The low bit of the shift cannot be an input sign bit unless
1537 // the shift amount is >= the size of the datatype, which is undefined.
1538 if (DemandedMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001539 return TLO.CombineTo(Op,
1540 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1541 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001542
Nate Begeman368e18d2006-02-16 21:11:51 +00001543 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001544 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001545 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001546
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001547 // If the shift count is an invalid immediate, don't do anything.
1548 if (ShAmt >= BitWidth)
1549 break;
1550
1551 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001552
1553 // If any of the demanded bits are produced by the sign extension, we also
1554 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001555 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1556 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001557 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001558
Chris Lattner1b737132006-05-08 17:22:53 +00001559 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001560 KnownZero, KnownOne, TLO, Depth+1))
1561 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001562 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001563 KnownZero = KnownZero.lshr(ShAmt);
1564 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001566 // Handle the sign bit, adjusted to where it is now in the mask.
1567 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001568
Nate Begeman368e18d2006-02-16 21:11:51 +00001569 // If the input sign bit is known to be zero, or if none of the top bits
1570 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001571 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001573 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001574 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001575 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001576 KnownOne |= HighBits;
1577 }
1578 }
1579 break;
1580 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001581 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001582
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001583 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001584 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001585 APInt NewBits =
1586 APInt::getHighBitsSet(BitWidth,
Eli Friedman1d17d192010-08-02 04:42:25 +00001587 BitWidth - EVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001588
Chris Lattnerec665152006-02-26 23:36:02 +00001589 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +00001590 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +00001591 return TLO.CombineTo(Op, Op.getOperand(0));
1592
Jay Foad40f8f622010-12-07 08:25:19 +00001593 APInt InSignBit =
1594 APInt::getSignBit(EVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001595 APInt InputDemandedBits =
1596 APInt::getLowBitsSet(BitWidth,
1597 EVT.getScalarType().getSizeInBits()) &
1598 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001599
Chris Lattnerec665152006-02-26 23:36:02 +00001600 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001601 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001602 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001603
1604 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1605 KnownZero, KnownOne, TLO, Depth+1))
1606 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001607 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +00001608
1609 // If the sign bit of the input is known set or clear, then we know the
1610 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001611
Chris Lattnerec665152006-02-26 23:36:02 +00001612 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001613 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001614 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001615 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001616
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001617 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001618 KnownOne |= NewBits;
1619 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001620 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001621 KnownZero &= ~NewBits;
1622 KnownOne &= ~NewBits;
1623 }
1624 break;
1625 }
Chris Lattnerec665152006-02-26 23:36:02 +00001626 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001627 unsigned OperandBitWidth =
1628 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001629 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001630
Chris Lattnerec665152006-02-26 23:36:02 +00001631 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001632 APInt NewBits =
1633 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1634 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001635 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001636 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001637 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001638
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001639 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001640 KnownZero, KnownOne, TLO, Depth+1))
1641 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001643 KnownZero = KnownZero.zext(BitWidth);
1644 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001645 KnownZero |= NewBits;
1646 break;
1647 }
1648 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001649 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001650 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001651 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001652 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001653 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001654
Chris Lattnerec665152006-02-26 23:36:02 +00001655 // If none of the top bits are demanded, convert this into an any_extend.
1656 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001657 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1658 Op.getValueType(),
1659 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001660
Chris Lattnerec665152006-02-26 23:36:02 +00001661 // Since some of the sign extended bits are demanded, we know that the sign
1662 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001663 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001664 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +00001665 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001666
1667 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001668 KnownOne, TLO, Depth+1))
1669 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001670 KnownZero = KnownZero.zext(BitWidth);
1671 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001672
Chris Lattnerec665152006-02-26 23:36:02 +00001673 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001674 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001675 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001676 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001677 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001678
Chris Lattnerec665152006-02-26 23:36:02 +00001679 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001680 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001681 KnownOne |= NewBits;
1682 KnownZero &= ~NewBits;
1683 } else { // Otherwise, top bits aren't known.
1684 KnownOne &= ~NewBits;
1685 KnownZero &= ~NewBits;
1686 }
1687 break;
1688 }
1689 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001690 unsigned OperandBitWidth =
1691 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001692 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001693 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001694 KnownZero, KnownOne, TLO, Depth+1))
1695 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001696 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001697 KnownZero = KnownZero.zext(BitWidth);
1698 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001699 break;
1700 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001701 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001702 // Simplify the input, using demanded bit information, and compute the known
1703 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001704 unsigned OperandBitWidth =
1705 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001706 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001707 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001708 KnownZero, KnownOne, TLO, Depth+1))
1709 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001710 KnownZero = KnownZero.trunc(BitWidth);
1711 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001712
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001713 // If the input is only used by this truncate, see if we can shrink it based
1714 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001715 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001716 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001717 switch (In.getOpcode()) {
1718 default: break;
1719 case ISD::SRL:
1720 // Shrink SRL by a constant if none of the high bits shifted in are
1721 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001722 if (TLO.LegalTypes() &&
1723 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1724 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1725 // undesirable.
1726 break;
1727 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1728 if (!ShAmt)
1729 break;
Owen Anderson7adf8622011-04-13 23:22:23 +00001730 SDValue Shift = In.getOperand(1);
1731 if (TLO.LegalTypes()) {
1732 uint64_t ShVal = ShAmt->getZExtValue();
1733 Shift =
1734 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
1735 }
1736
Evan Chenge5b51ac2010-04-17 06:13:15 +00001737 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1738 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +00001739 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +00001740
1741 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1742 // None of the shifted in bits are needed. Add a truncate of the
1743 // shift input, then shift it.
1744 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001745 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +00001746 In.getOperand(0));
1747 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1748 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001749 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +00001750 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001751 }
1752 break;
1753 }
1754 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001755
1756 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001757 break;
1758 }
Chris Lattnerec665152006-02-26 23:36:02 +00001759 case ISD::AssertZext: {
Dan Gohman400f75c2010-06-03 20:21:33 +00001760 // Demand all the bits of the input that are demanded in the output.
1761 // The low bits are obvious; the high bits are demanded because we're
1762 // asserting that they're zero here.
1763 if (SimplifyDemandedBits(Op.getOperand(0), NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001764 KnownZero, KnownOne, TLO, Depth+1))
1765 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001766 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +00001767
1768 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1769 APInt InMask = APInt::getLowBitsSet(BitWidth,
1770 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001771 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001772 break;
1773 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001774 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001775 // If this is an FP->Int bitcast and if the sign bit is the only
1776 // thing demanded, turn this into a FGETSIGN.
Nadav Rotem0c3e6782011-06-12 14:56:55 +00001777 if (!Op.getOperand(0).getValueType().isVector() &&
1778 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1779 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001780 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1781 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1782 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1783 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001784 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1785 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +00001786 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001787 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1788 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +00001789 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001790 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +00001791 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001792 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1793 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001794 Sign, ShAmt));
1795 }
1796 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001797 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001798 case ISD::ADD:
1799 case ISD::MUL:
1800 case ISD::SUB: {
1801 // Add, Sub, and Mul don't demand any bits in positions beyond that
1802 // of the highest bit demanded of them.
1803 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1804 BitWidth - NewMask.countLeadingZeros());
1805 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1806 KnownOne2, TLO, Depth+1))
1807 return true;
1808 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1809 KnownOne2, TLO, Depth+1))
1810 return true;
1811 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001812 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001813 return true;
1814 }
1815 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001816 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001817 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001818 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001819 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001820 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001821
Chris Lattnerec665152006-02-26 23:36:02 +00001822 // If we know the value of all of the demanded bits, return this as a
1823 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001824 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001825 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001826
Nate Begeman368e18d2006-02-16 21:11:51 +00001827 return false;
1828}
1829
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001830/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1831/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001832/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001833void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001834 const APInt &Mask,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001835 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001836 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001837 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001838 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001839 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1840 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1841 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1842 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001843 "Should use MaskedValueIsZero if you don't know whether Op"
1844 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001845 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001846}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001847
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001848/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1849/// targets that want to expose additional information about sign bits to the
1850/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001851unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001852 unsigned Depth) const {
1853 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1854 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1855 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1856 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1857 "Should use ComputeNumSignBits if you don't know whether Op"
1858 " is a target node!");
1859 return 1;
1860}
1861
Dan Gohman97d11632009-02-15 23:59:32 +00001862/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1863/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1864/// determine which bit is set.
1865///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001866static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001867 // A left-shift of a constant one will have exactly one bit set, because
1868 // shifting the bit off the end is undefined.
1869 if (Val.getOpcode() == ISD::SHL)
1870 if (ConstantSDNode *C =
1871 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1872 if (C->getAPIntValue() == 1)
1873 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001874
Dan Gohman97d11632009-02-15 23:59:32 +00001875 // Similarly, a right-shift of a constant sign-bit will have exactly
1876 // one bit set.
1877 if (Val.getOpcode() == ISD::SRL)
1878 if (ConstantSDNode *C =
1879 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1880 if (C->getAPIntValue().isSignBit())
1881 return true;
1882
1883 // More could be done here, though the above checks are enough
1884 // to handle some common cases.
1885
1886 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001887 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001888 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001889 APInt Mask = APInt::getAllOnesValue(BitWidth);
1890 APInt KnownZero, KnownOne;
1891 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001892 return (KnownZero.countPopulation() == BitWidth - 1) &&
1893 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001894}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001895
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001896/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001897/// and cc. If it is unable to simplify it, return a null SDValue.
1898SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001899TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001900 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001901 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001902 SelectionDAG &DAG = DCI.DAG;
1903
1904 // These setcc operations always fold.
1905 switch (Cond) {
1906 default: break;
1907 case ISD::SETFALSE:
1908 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1909 case ISD::SETTRUE:
1910 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1911 }
1912
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001913 // Ensure that the constant occurs on the RHS, and fold constant
1914 // comparisons.
1915 if (isa<ConstantSDNode>(N0.getNode()))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001916 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001917
Gabor Greifba36cb52008-08-28 21:40:38 +00001918 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001919 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001920
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001921 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1922 // equality comparison, then we're just comparing whether X itself is
1923 // zero.
1924 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1925 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1926 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001927 const APInt &ShAmt
1928 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001929 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1930 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1931 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1932 // (srl (ctlz x), 5) == 0 -> X != 0
1933 // (srl (ctlz x), 5) != 1 -> X != 0
1934 Cond = ISD::SETNE;
1935 } else {
1936 // (srl (ctlz x), 5) != 0 -> X == 0
1937 // (srl (ctlz x), 5) == 1 -> X == 0
1938 Cond = ISD::SETEQ;
1939 }
1940 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1941 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1942 Zero, Cond);
1943 }
1944 }
1945
Benjamin Kramerd8228922011-01-17 12:04:57 +00001946 SDValue CTPOP = N0;
1947 // Look through truncs that don't change the value of a ctpop.
1948 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1949 CTPOP = N0.getOperand(0);
1950
1951 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001952 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001953 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1954 EVT CTVT = CTPOP.getValueType();
1955 SDValue CTOp = CTPOP.getOperand(0);
1956
1957 // (ctpop x) u< 2 -> (x & x-1) == 0
1958 // (ctpop x) u> 1 -> (x & x-1) != 0
1959 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1960 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1961 DAG.getConstant(1, CTVT));
1962 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1963 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1964 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1965 }
1966
1967 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
1968 }
1969
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001970 // (zext x) == C --> x == (trunc C)
1971 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1972 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1973 unsigned MinBits = N0.getValueSizeInBits();
1974 SDValue PreZExt;
1975 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1976 // ZExt
1977 MinBits = N0->getOperand(0).getValueSizeInBits();
1978 PreZExt = N0->getOperand(0);
1979 } else if (N0->getOpcode() == ISD::AND) {
1980 // DAGCombine turns costly ZExts into ANDs
1981 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1982 if ((C->getAPIntValue()+1).isPowerOf2()) {
1983 MinBits = C->getAPIntValue().countTrailingOnes();
1984 PreZExt = N0->getOperand(0);
1985 }
1986 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1987 // ZEXTLOAD
1988 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1989 MinBits = LN0->getMemoryVT().getSizeInBits();
1990 PreZExt = N0;
1991 }
1992 }
1993
1994 // Make sure we're not loosing bits from the constant.
1995 if (MinBits < C1.getBitWidth() && MinBits > C1.getActiveBits()) {
1996 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1997 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1998 // Will get folded away.
1999 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
2000 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
2001 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
2002 }
2003 }
2004 }
2005
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002006 // If the LHS is '(and load, const)', the RHS is 0,
2007 // the test is for equality or unsigned, and all 1 bits of the const are
2008 // in the same partial word, see if we can shorten the load.
2009 if (DCI.isBeforeLegalize() &&
2010 N0.getOpcode() == ISD::AND && C1 == 0 &&
2011 N0.getNode()->hasOneUse() &&
2012 isa<LoadSDNode>(N0.getOperand(0)) &&
2013 N0.getOperand(0).getNode()->hasOneUse() &&
2014 isa<ConstantSDNode>(N0.getOperand(1))) {
2015 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00002016 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002017 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00002018 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002019 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002020 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002021 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002022 // 8 bits, but have to be careful...
2023 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
2024 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002025 const APInt &Mask =
2026 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002027 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002028 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002029 for (unsigned offset=0; offset<origWidth/width; offset++) {
2030 if ((newMask & Mask) == Mask) {
2031 if (!TD->isLittleEndian())
2032 bestOffset = (origWidth/width - offset - 1) * (width/8);
2033 else
2034 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00002035 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002036 bestWidth = width;
2037 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00002038 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002039 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00002040 }
2041 }
2042 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002043 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00002044 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002045 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002046 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002047 SDValue Ptr = Lod->getBasePtr();
2048 if (bestOffset != 0)
2049 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
2050 DAG.getConstant(bestOffset, PtrType));
2051 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
2052 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00002053 Lod->getPointerInfo().getWithOffset(bestOffset),
David Greene1e559442010-02-15 17:00:31 +00002054 false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002055 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002056 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002057 DAG.getConstant(bestMask.trunc(bestWidth),
2058 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002059 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002060 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002061 }
2062 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002063
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002064 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2065 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2066 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
2067
2068 // If the comparison constant has bits in the upper part, the
2069 // zero-extended value could never match.
2070 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
2071 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002072 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002073 case ISD::SETUGT:
2074 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002075 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002076 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002077 case ISD::SETULE:
2078 case ISD::SETNE: return DAG.getConstant(1, VT);
2079 case ISD::SETGT:
2080 case ISD::SETGE:
2081 // True if the sign bit of C1 is set.
2082 return DAG.getConstant(C1.isNegative(), VT);
2083 case ISD::SETLT:
2084 case ISD::SETLE:
2085 // True if the sign bit of C1 isn't set.
2086 return DAG.getConstant(C1.isNonNegative(), VT);
2087 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00002088 break;
2089 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002090 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002091
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002092 // Otherwise, we can perform the comparison with the low bits.
2093 switch (Cond) {
2094 case ISD::SETEQ:
2095 case ISD::SETNE:
2096 case ISD::SETUGT:
2097 case ISD::SETUGE:
2098 case ISD::SETULT:
2099 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002101 if (DCI.isBeforeLegalizeOps() ||
2102 (isOperationLegal(ISD::SETCC, newVT) &&
2103 getCondCodeAction(Cond, newVT)==Legal))
2104 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00002105 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002106 Cond);
2107 break;
2108 }
2109 default:
2110 break; // todo, be more careful with signed comparisons
2111 }
2112 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00002113 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00002114 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002115 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00002116 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002117 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
2118
Eli Friedmanad78a882010-07-30 06:44:31 +00002119 // If the constant doesn't fit into the number of bits for the source of
2120 // the sign extension, it is impossible for both sides to be equal.
2121 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002122 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002123
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002124 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00002125 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002126 if (Op0Ty == ExtSrcTy) {
2127 ZextOp = N0.getOperand(0);
2128 } else {
2129 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
2130 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
2131 DAG.getConstant(Imm, Op0Ty));
2132 }
2133 if (!DCI.isCalledByLegalizer())
2134 DCI.AddToWorklist(ZextOp.getNode());
2135 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002136 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002137 DAG.getConstant(C1 & APInt::getLowBitsSet(
2138 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002139 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002140 ExtDstTy),
2141 Cond);
2142 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
2143 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002144 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00002145 if (N0.getOpcode() == ISD::SETCC &&
2146 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002147 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002148 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002149 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002150 // Invert the condition.
2151 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002152 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002153 N0.getOperand(0).getValueType().isInteger());
2154 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00002155 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002156
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002157 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002158 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002159 N0.getOperand(0).getOpcode() == ISD::XOR &&
2160 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
2161 isa<ConstantSDNode>(N0.getOperand(1)) &&
2162 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
2163 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
2164 // can only do this if the top bits are known zero.
2165 unsigned BitWidth = N0.getValueSizeInBits();
2166 if (DAG.MaskedValueIsZero(N0,
2167 APInt::getHighBitsSet(BitWidth,
2168 BitWidth-1))) {
2169 // Okay, get the un-inverted input value.
2170 SDValue Val;
2171 if (N0.getOpcode() == ISD::XOR)
2172 Val = N0.getOperand(0);
2173 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002174 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002175 N0.getOperand(0).getOpcode() == ISD::XOR);
2176 // ((X^1)&1)^1 -> X & 1
2177 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
2178 N0.getOperand(0).getOperand(0),
2179 N0.getOperand(1));
2180 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002181
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002182 return DAG.getSetCC(dl, VT, Val, N1,
2183 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2184 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002185 } else if (N1C->getAPIntValue() == 1 &&
2186 (VT == MVT::i1 ||
2187 getBooleanContents() == ZeroOrOneBooleanContent)) {
2188 SDValue Op0 = N0;
2189 if (Op0.getOpcode() == ISD::TRUNCATE)
2190 Op0 = Op0.getOperand(0);
2191
2192 if ((Op0.getOpcode() == ISD::XOR) &&
2193 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
2194 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
2195 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
2196 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
2197 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
2198 Cond);
2199 } else if (Op0.getOpcode() == ISD::AND &&
2200 isa<ConstantSDNode>(Op0.getOperand(1)) &&
2201 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
2202 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002203 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00002204 Op0 = DAG.getNode(ISD::AND, dl, VT,
2205 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
2206 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002207 else if (Op0.getValueType().bitsLT(VT))
2208 Op0 = DAG.getNode(ISD::AND, dl, VT,
2209 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
2210 DAG.getConstant(1, VT));
2211
Evan Cheng2c755ba2010-02-27 07:36:59 +00002212 return DAG.getSetCC(dl, VT, Op0,
2213 DAG.getConstant(0, Op0.getValueType()),
2214 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2215 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002216 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002217 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002218
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002219 APInt MinVal, MaxVal;
2220 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
2221 if (ISD::isSignedIntSetCC(Cond)) {
2222 MinVal = APInt::getSignedMinValue(OperandBitSize);
2223 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
2224 } else {
2225 MinVal = APInt::getMinValue(OperandBitSize);
2226 MaxVal = APInt::getMaxValue(OperandBitSize);
2227 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002228
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002229 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2230 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2231 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2232 // X >= C0 --> X > (C0-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002233 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002234 DAG.getConstant(C1-1, N1.getValueType()),
2235 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2236 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002237
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002238 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2239 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2240 // X <= C0 --> X < (C0+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002241 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002242 DAG.getConstant(C1+1, N1.getValueType()),
2243 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2244 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002245
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002246 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2247 return DAG.getConstant(0, VT); // X < MIN --> false
2248 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
2249 return DAG.getConstant(1, VT); // X >= MIN --> true
2250 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
2251 return DAG.getConstant(0, VT); // X > MAX --> false
2252 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
2253 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00002254
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002255 // Canonicalize setgt X, Min --> setne X, Min
2256 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2257 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
2258 // Canonicalize setlt X, Max --> setne X, Max
2259 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
2260 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00002261
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002262 // If we have setult X, 1, turn it into seteq X, 0
2263 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002264 return DAG.getSetCC(dl, VT, N0,
2265 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002266 ISD::SETEQ);
2267 // If we have setugt X, Max-1, turn it into seteq X, Max
2268 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002269 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002270 DAG.getConstant(MaxVal, N0.getValueType()),
2271 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00002272
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002273 // If we have "setcc X, C0", check to see if we can shrink the immediate
2274 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00002275
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002276 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002277 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002278 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002279 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002280 DAG.getConstant(0, N1.getValueType()),
2281 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002282
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002283 // SETULT X, SINTMIN -> SETGT X, -1
2284 if (Cond == ISD::SETULT &&
2285 C1 == APInt::getSignedMinValue(OperandBitSize)) {
2286 SDValue ConstMinusOne =
2287 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
2288 N1.getValueType());
2289 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
2290 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002291
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002292 // Fold bit comparisons when we can.
2293 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00002294 (VT == N0.getValueType() ||
2295 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
2296 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002297 if (ConstantSDNode *AndRHS =
2298 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00002299 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Anderson95771af2011-02-25 21:41:48 +00002300 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002301 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2302 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00002303 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002304 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2305 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002306 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002307 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00002308 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002309 // (X & 8) == 8 --> (X & 8) >> 3
2310 // Perform the xform if C1 is a single bit.
2311 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002312 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2313 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2314 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00002315 }
2316 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002317 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002318 }
2319
Gabor Greifba36cb52008-08-28 21:40:38 +00002320 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002321 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002322 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002323 if (O.getNode()) return O;
2324 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002325 // If the RHS of an FP comparison is a constant, simplify it away in
2326 // some cases.
2327 if (CFP->getValueAPF().isNaN()) {
2328 // If an operand is known to be a nan, we can fold it.
2329 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002330 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002331 case 0: // Known false.
2332 return DAG.getConstant(0, VT);
2333 case 1: // Known true.
2334 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002335 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002336 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002337 }
2338 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002339
Chris Lattner63079f02007-12-29 08:37:08 +00002340 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2341 // constant if knowing that the operand is non-nan is enough. We prefer to
2342 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2343 // materialize 0.0.
2344 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002345 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002346
2347 // If the condition is not legal, see if we can find an equivalent one
2348 // which is legal.
2349 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2350 // If the comparison was an awkward floating-point == or != and one of
2351 // the comparison operands is infinity or negative infinity, convert the
2352 // condition to a less-awkward <= or >=.
2353 if (CFP->getValueAPF().isInfinity()) {
2354 if (CFP->getValueAPF().isNegative()) {
2355 if (Cond == ISD::SETOEQ &&
2356 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2357 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2358 if (Cond == ISD::SETUEQ &&
2359 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2360 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2361 if (Cond == ISD::SETUNE &&
2362 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2363 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2364 if (Cond == ISD::SETONE &&
2365 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2366 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2367 } else {
2368 if (Cond == ISD::SETOEQ &&
2369 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2370 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2371 if (Cond == ISD::SETUEQ &&
2372 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2373 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2374 if (Cond == ISD::SETUNE &&
2375 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2376 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2377 if (Cond == ISD::SETONE &&
2378 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2379 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2380 }
2381 }
2382 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002383 }
2384
2385 if (N0 == N1) {
2386 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002387 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002388 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2389 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2390 if (UOF == 2) // FP operators that are undefined on NaNs.
2391 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2392 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2393 return DAG.getConstant(UOF, VT);
2394 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2395 // if it is not already.
2396 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2397 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002398 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002399 }
2400
2401 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002402 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002403 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2404 N0.getOpcode() == ISD::XOR) {
2405 // Simplify (X+Y) == (X+Z) --> Y == Z
2406 if (N0.getOpcode() == N1.getOpcode()) {
2407 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002408 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002409 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002410 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002411 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2412 // If X op Y == Y op X, try other combinations.
2413 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002414 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002415 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002416 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002417 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002418 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002419 }
2420 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002421
Evan Chengfa1eb272007-02-08 22:13:59 +00002422 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2423 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2424 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002425 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002426 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002427 DAG.getConstant(RHSC->getAPIntValue()-
2428 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002429 N0.getValueType()), Cond);
2430 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002431
Evan Chengfa1eb272007-02-08 22:13:59 +00002432 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2433 if (N0.getOpcode() == ISD::XOR)
2434 // If we know that all of the inverted bits are zero, don't bother
2435 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002436 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2437 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002438 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002439 DAG.getConstant(LHSR->getAPIntValue() ^
2440 RHSC->getAPIntValue(),
2441 N0.getValueType()),
2442 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002443 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002444
Evan Chengfa1eb272007-02-08 22:13:59 +00002445 // Turn (C1-X) == C2 --> X == C1-C2
2446 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002447 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002448 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002449 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002450 DAG.getConstant(SUBC->getAPIntValue() -
2451 RHSC->getAPIntValue(),
2452 N0.getValueType()),
2453 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002454 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002455 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002456 }
2457
2458 // Simplify (X+Z) == X --> Z == 0
2459 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002460 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002461 DAG.getConstant(0, N0.getValueType()), Cond);
2462 if (N0.getOperand(1) == N1) {
2463 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002464 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002465 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002466 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002467 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2468 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002469 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002470 N1,
Owen Anderson95771af2011-02-25 21:41:48 +00002471 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00002472 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002473 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002474 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002475 }
2476 }
2477 }
2478
2479 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2480 N1.getOpcode() == ISD::XOR) {
2481 // Simplify X == (X+Z) --> Z == 0
2482 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002483 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002484 DAG.getConstant(0, N1.getValueType()), Cond);
2485 } else if (N1.getOperand(1) == N0) {
2486 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002487 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002488 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002489 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002490 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2491 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002492 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00002493 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00002494 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002495 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002496 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002497 }
2498 }
2499 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002500
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002501 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002502 // Note that where y is variable and is known to have at most
2503 // one bit set (for example, if it is z&1) we cannot do this;
2504 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002505 if (N0.getOpcode() == ISD::AND)
2506 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002507 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002508 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2509 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002510 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002511 }
2512 }
2513 if (N1.getOpcode() == ISD::AND)
2514 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002515 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002516 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2517 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002518 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002519 }
2520 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002521 }
2522
2523 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002524 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002525 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002526 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002527 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002528 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2530 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002531 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002532 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002533 break;
2534 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002536 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002537 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2538 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002539 Temp = DAG.getNOT(dl, N0, MVT::i1);
2540 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002541 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002542 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002543 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002544 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2545 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 Temp = DAG.getNOT(dl, N1, MVT::i1);
2547 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002548 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002549 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002550 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002551 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2552 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002553 Temp = DAG.getNOT(dl, N0, MVT::i1);
2554 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002555 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002556 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002557 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002558 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2559 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 Temp = DAG.getNOT(dl, N1, MVT::i1);
2561 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002562 break;
2563 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002564 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002565 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002566 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002567 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002568 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002569 }
2570 return N0;
2571 }
2572
2573 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002574 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002575}
2576
Evan Chengad4196b2008-05-12 19:56:52 +00002577/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2578/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00002579bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002580 int64_t &Offset) const {
2581 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002582 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2583 GA = GASD->getGlobal();
2584 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002585 return true;
2586 }
2587
2588 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002589 SDValue N1 = N->getOperand(0);
2590 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002591 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002592 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2593 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002594 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002595 return true;
2596 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002597 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002598 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2599 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002600 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002601 return true;
2602 }
2603 }
2604 }
Owen Anderson95771af2011-02-25 21:41:48 +00002605
Evan Chengad4196b2008-05-12 19:56:52 +00002606 return false;
2607}
2608
2609
Dan Gohman475871a2008-07-27 21:46:04 +00002610SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002611PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2612 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002613 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002614}
2615
Chris Lattnereb8146b2006-02-04 02:13:02 +00002616//===----------------------------------------------------------------------===//
2617// Inline Assembler Implementation Methods
2618//===----------------------------------------------------------------------===//
2619
Chris Lattner4376fea2008-04-27 00:09:47 +00002620
Chris Lattnereb8146b2006-02-04 02:13:02 +00002621TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002622TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002623 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002624 if (Constraint.size() == 1) {
2625 switch (Constraint[0]) {
2626 default: break;
2627 case 'r': return C_RegisterClass;
2628 case 'm': // memory
2629 case 'o': // offsetable
2630 case 'V': // not offsetable
2631 return C_Memory;
2632 case 'i': // Simple Integer or Relocatable Constant
2633 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00002634 case 'E': // Floating Point Constant
2635 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00002636 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00002637 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002638 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002639 case 'I': // Target registers.
2640 case 'J':
2641 case 'K':
2642 case 'L':
2643 case 'M':
2644 case 'N':
2645 case 'O':
2646 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00002647 case '<':
2648 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00002649 return C_Other;
2650 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002651 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002652
2653 if (Constraint.size() > 1 && Constraint[0] == '{' &&
Chris Lattner065421f2007-03-25 02:18:14 +00002654 Constraint[Constraint.size()-1] == '}')
2655 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002656 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002657}
2658
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002659/// LowerXConstraint - try to replace an X constraint, which matches anything,
2660/// with another that has more specific requirements based on the type of the
2661/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002662const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002663 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002664 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002665 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002666 return "f"; // works for many targets
2667 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002668}
2669
Chris Lattner48884cd2007-08-25 00:47:38 +00002670/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2671/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002672void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00002673 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00002674 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002675 SelectionDAG &DAG) const {
Eric Christopher100c8332011-06-02 23:16:42 +00002676
2677 if (Constraint.length() > 1) return;
2678
2679 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00002680 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002681 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002682 case 'X': // Allows any operand; labels (basic block) use this.
2683 if (Op.getOpcode() == ISD::BasicBlock) {
2684 Ops.push_back(Op);
2685 return;
2686 }
2687 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002688 case 'i': // Simple Integer or Relocatable Constant
2689 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002690 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002691 // These operands are interested in values of the form (GV+C), where C may
2692 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2693 // is possible and fine if either GV or C are missing.
2694 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2695 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002696
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002697 // If we have "(add GV, C)", pull out GV/C
2698 if (Op.getOpcode() == ISD::ADD) {
2699 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2700 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2701 if (C == 0 || GA == 0) {
2702 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2703 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2704 }
2705 if (C == 0 || GA == 0)
2706 C = 0, GA = 0;
2707 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002708
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002709 // If we find a valid operand, map to the TargetXXX version so that the
2710 // value itself doesn't get selected.
2711 if (GA) { // Either &GV or &GV+C
2712 if (ConstraintLetter != 'n') {
2713 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002714 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002715 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Devang Patel07538ad2010-07-15 18:45:27 +00002716 C ? C->getDebugLoc() : DebugLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002717 Op.getValueType(), Offs));
2718 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002719 }
2720 }
2721 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002722 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002723 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002724 // gcc prints these as sign extended. Sign extend value to 64 bits
2725 // now; without this it would get ZExt'd later in
2726 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2727 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002728 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002729 return;
2730 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002731 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002732 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002733 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002734 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002735}
2736
Chris Lattner4ccb0702006-01-26 20:37:03 +00002737std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002738getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002739 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002740 return std::vector<unsigned>();
2741}
2742
2743
2744std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002745getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002746 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002747 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002748 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002749 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2750
2751 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002752 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002753
2754 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002755 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2756 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002757 E = RI->regclass_end(); RCI != E; ++RCI) {
2758 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002759
2760 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002761 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2762 bool isLegal = false;
2763 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2764 I != E; ++I) {
2765 if (isTypeLegal(*I)) {
2766 isLegal = true;
2767 break;
2768 }
2769 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002770
Chris Lattnerb3befd42006-02-22 23:00:51 +00002771 if (!isLegal) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002772
2773 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002774 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002775 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002776 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002777 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002778 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002779
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002780 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Chris Lattner4ccb0702006-01-26 20:37:03 +00002781}
Evan Cheng30b37b52006-03-13 23:18:16 +00002782
2783//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002784// Constraint Selection.
2785
Chris Lattner6bdcda32008-10-17 16:47:46 +00002786/// isMatchingInputConstraint - Return true of this is an input operand that is
2787/// a matching constraint like "4".
2788bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002789 assert(!ConstraintCode.empty() && "No known constraint!");
2790 return isdigit(ConstraintCode[0]);
2791}
2792
2793/// getMatchedOperand - If this is an input matching constraint, this method
2794/// returns the output operand it matches.
2795unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2796 assert(!ConstraintCode.empty() && "No known constraint!");
2797 return atoi(ConstraintCode.c_str());
2798}
2799
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002800
John Thompsoneac6e1d2010-09-13 18:15:37 +00002801/// ParseConstraints - Split up the constraint string from the inline
2802/// assembly value into the specific constraints and their prefixes,
2803/// and also tie in the associated operand values.
2804/// If this returns an empty vector, and if the constraint string itself
2805/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002806TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002807 ImmutableCallSite CS) const {
2808 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002809 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002810 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002811 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002812
2813 // Do a prepass over the constraints, canonicalizing them, and building up the
2814 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002815 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002816 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002817
John Thompsoneac6e1d2010-09-13 18:15:37 +00002818 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2819 unsigned ResNo = 0; // ResNo - The result number of the next output.
2820
2821 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2822 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2823 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2824
John Thompson67aff162010-09-21 22:04:54 +00002825 // Update multiple alternative constraint count.
2826 if (OpInfo.multipleAlternatives.size() > maCount)
2827 maCount = OpInfo.multipleAlternatives.size();
2828
John Thompson44ab89e2010-10-29 17:29:13 +00002829 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002830
2831 // Compute the value type for each operand.
2832 switch (OpInfo.Type) {
2833 case InlineAsm::isOutput:
2834 // Indirect outputs just consume an argument.
2835 if (OpInfo.isIndirect) {
2836 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2837 break;
2838 }
2839
2840 // The return value of the call is this value. As such, there is no
2841 // corresponding argument.
2842 assert(!CS.getType()->isVoidTy() &&
2843 "Bad inline asm!");
2844 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
John Thompson44ab89e2010-10-29 17:29:13 +00002845 OpInfo.ConstraintVT = getValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002846 } else {
2847 assert(ResNo == 0 && "Asm only has one result!");
John Thompson44ab89e2010-10-29 17:29:13 +00002848 OpInfo.ConstraintVT = getValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002849 }
2850 ++ResNo;
2851 break;
2852 case InlineAsm::isInput:
2853 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2854 break;
2855 case InlineAsm::isClobber:
2856 // Nothing to do.
2857 break;
2858 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002859
John Thompson44ab89e2010-10-29 17:29:13 +00002860 if (OpInfo.CallOperandVal) {
2861 const llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
2862 if (OpInfo.isIndirect) {
2863 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
2864 if (!PtrTy)
2865 report_fatal_error("Indirect operand for inline asm not a pointer!");
2866 OpTy = PtrTy->getElementType();
2867 }
Eric Christophercef81b72011-05-09 20:04:43 +00002868
2869 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
2870 if (const StructType *STy = dyn_cast<StructType>(OpTy))
2871 if (STy->getNumElements() == 1)
2872 OpTy = STy->getElementType(0);
2873
John Thompson44ab89e2010-10-29 17:29:13 +00002874 // If OpTy is not a single value, it may be a struct/union that we
2875 // can tile with integers.
2876 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
2877 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
2878 switch (BitSize) {
2879 default: break;
2880 case 1:
2881 case 8:
2882 case 16:
2883 case 32:
2884 case 64:
2885 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002886 OpInfo.ConstraintVT =
2887 EVT::getEVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002888 break;
2889 }
2890 } else if (dyn_cast<PointerType>(OpTy)) {
2891 OpInfo.ConstraintVT = MVT::getIntegerVT(8*TD->getPointerSize());
2892 } else {
2893 OpInfo.ConstraintVT = EVT::getEVT(OpTy, true);
2894 }
2895 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002896 }
2897
2898 // If we have multiple alternative constraints, select the best alternative.
2899 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002900 if (maCount) {
2901 unsigned bestMAIndex = 0;
2902 int bestWeight = -1;
2903 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2904 int weight = -1;
2905 unsigned maIndex;
2906 // Compute the sums of the weights for each alternative, keeping track
2907 // of the best (highest weight) one so far.
2908 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2909 int weightSum = 0;
2910 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2911 cIndex != eIndex; ++cIndex) {
2912 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2913 if (OpInfo.Type == InlineAsm::isClobber)
2914 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002915
John Thompson44ab89e2010-10-29 17:29:13 +00002916 // If this is an output operand with a matching input operand,
2917 // look up the matching input. If their types mismatch, e.g. one
2918 // is an integer, the other is floating point, or their sizes are
2919 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002920 if (OpInfo.hasMatchingInput()) {
2921 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00002922 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2923 if ((OpInfo.ConstraintVT.isInteger() !=
2924 Input.ConstraintVT.isInteger()) ||
2925 (OpInfo.ConstraintVT.getSizeInBits() !=
2926 Input.ConstraintVT.getSizeInBits())) {
2927 weightSum = -1; // Can't match.
2928 break;
2929 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002930 }
2931 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002932 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2933 if (weight == -1) {
2934 weightSum = -1;
2935 break;
2936 }
2937 weightSum += weight;
2938 }
2939 // Update best.
2940 if (weightSum > bestWeight) {
2941 bestWeight = weightSum;
2942 bestMAIndex = maIndex;
2943 }
2944 }
2945
2946 // Now select chosen alternative in each constraint.
2947 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2948 cIndex != eIndex; ++cIndex) {
2949 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2950 if (cInfo.Type == InlineAsm::isClobber)
2951 continue;
2952 cInfo.selectAlternative(bestMAIndex);
2953 }
2954 }
2955 }
2956
2957 // Check and hook up tied operands, choose constraint code to use.
2958 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2959 cIndex != eIndex; ++cIndex) {
2960 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961
John Thompsoneac6e1d2010-09-13 18:15:37 +00002962 // If this is an output operand with a matching input operand, look up the
2963 // matching input. If their types mismatch, e.g. one is an integer, the
2964 // other is floating point, or their sizes are different, flag it as an
2965 // error.
2966 if (OpInfo.hasMatchingInput()) {
2967 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00002968
John Thompsoneac6e1d2010-09-13 18:15:37 +00002969 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2970 if ((OpInfo.ConstraintVT.isInteger() !=
2971 Input.ConstraintVT.isInteger()) ||
2972 (OpInfo.ConstraintVT.getSizeInBits() !=
2973 Input.ConstraintVT.getSizeInBits())) {
2974 report_fatal_error("Unsupported asm: input constraint"
2975 " with a matching output constraint of"
2976 " incompatible type!");
2977 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002978 }
John Thompson44ab89e2010-10-29 17:29:13 +00002979
John Thompsoneac6e1d2010-09-13 18:15:37 +00002980 }
2981 }
2982
2983 return ConstraintOperands;
2984}
2985
Chris Lattner58f15c42008-10-17 16:21:11 +00002986
Chris Lattner4376fea2008-04-27 00:09:47 +00002987/// getConstraintGenerality - Return an integer indicating how general CT
2988/// is.
2989static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2990 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002991 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002992 case TargetLowering::C_Other:
2993 case TargetLowering::C_Unknown:
2994 return 0;
2995 case TargetLowering::C_Register:
2996 return 1;
2997 case TargetLowering::C_RegisterClass:
2998 return 2;
2999 case TargetLowering::C_Memory:
3000 return 3;
3001 }
3002}
3003
John Thompson44ab89e2010-10-29 17:29:13 +00003004/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003005/// This object must already have been set up with the operand type
3006/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00003007TargetLowering::ConstraintWeight
3008 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00003009 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00003010 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00003011 if (maIndex >= (int)info.multipleAlternatives.size())
3012 rCodes = &info.Codes;
3013 else
3014 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00003015 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003016
3017 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00003018 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00003019 ConstraintWeight weight =
3020 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00003021 if (weight > BestWeight)
3022 BestWeight = weight;
3023 }
3024
3025 return BestWeight;
3026}
3027
John Thompson44ab89e2010-10-29 17:29:13 +00003028/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003029/// This object must already have been set up with the operand type
3030/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00003031TargetLowering::ConstraintWeight
3032 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00003033 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00003034 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003035 Value *CallOperandVal = info.CallOperandVal;
3036 // If we don't have a value, we can't do a match,
3037 // but allow it at the lowest weight.
3038 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00003039 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003040 // Look at the constraint type.
3041 switch (*constraint) {
3042 case 'i': // immediate integer.
3043 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00003044 if (isa<ConstantInt>(CallOperandVal))
3045 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003046 break;
3047 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00003048 if (isa<GlobalValue>(CallOperandVal))
3049 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003050 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003051 case 'E': // immediate float if host format.
3052 case 'F': // immediate float.
3053 if (isa<ConstantFP>(CallOperandVal))
3054 weight = CW_Constant;
3055 break;
3056 case '<': // memory operand with autodecrement.
3057 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003058 case 'm': // memory operand.
3059 case 'o': // offsettable memory operand
3060 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00003061 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003062 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003063 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003064 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00003065 // note: Clang converts "g" to "imr".
3066 if (CallOperandVal->getType()->isIntegerTy())
3067 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003068 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003069 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003070 default:
John Thompson44ab89e2010-10-29 17:29:13 +00003071 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003072 break;
3073 }
3074 return weight;
3075}
3076
Chris Lattner4376fea2008-04-27 00:09:47 +00003077/// ChooseConstraint - If there are multiple different constraints that we
3078/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00003079/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00003080/// Other -> immediates and magic values
3081/// Register -> one specific register
3082/// RegisterClass -> a group of regs
3083/// Memory -> memory
3084/// Ideally, we would pick the most specific constraint possible: if we have
3085/// something that fits into a register, we would pick it. The problem here
3086/// is that if we have something that could either be in a register or in
3087/// memory that use of the register could cause selection of *other*
3088/// operands to fail: they might only succeed if we pick memory. Because of
3089/// this the heuristic we use is:
3090///
3091/// 1) If there is an 'other' constraint, and if the operand is valid for
3092/// that constraint, use it. This makes us take advantage of 'i'
3093/// constraints when available.
3094/// 2) Otherwise, pick the most general constraint present. This prefers
3095/// 'm' over 'r', for example.
3096///
3097static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00003098 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00003099 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00003100 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
3101 unsigned BestIdx = 0;
3102 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
3103 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00003104
Chris Lattner4376fea2008-04-27 00:09:47 +00003105 // Loop over the options, keeping track of the most general one.
3106 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
3107 TargetLowering::ConstraintType CType =
3108 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00003109
Chris Lattner5a096902008-04-27 00:37:18 +00003110 // If this is an 'other' constraint, see if the operand is valid for it.
3111 // For example, on X86 we might have an 'rI' constraint. If the operand
3112 // is an integer in the range [0..31] we want to use I (saving a load
3113 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00003114 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00003115 assert(OpInfo.Codes[i].size() == 1 &&
3116 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00003117 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00003118 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00003119 ResultOps, *DAG);
3120 if (!ResultOps.empty()) {
3121 BestType = CType;
3122 BestIdx = i;
3123 break;
3124 }
3125 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003126
Dale Johannesena5989f82010-06-28 22:09:45 +00003127 // Things with matching constraints can only be registers, per gcc
3128 // documentation. This mainly affects "g" constraints.
3129 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
3130 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003131
Chris Lattner4376fea2008-04-27 00:09:47 +00003132 // This constraint letter is more general than the previous one, use it.
3133 int Generality = getConstraintGenerality(CType);
3134 if (Generality > BestGenerality) {
3135 BestType = CType;
3136 BestIdx = i;
3137 BestGenerality = Generality;
3138 }
3139 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003140
Chris Lattner4376fea2008-04-27 00:09:47 +00003141 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
3142 OpInfo.ConstraintType = BestType;
3143}
3144
3145/// ComputeConstraintToUse - Determines the constraint code and constraint
3146/// type to use for the specific AsmOperandInfo, setting
3147/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00003148void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003149 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00003150 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00003151 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003152
Chris Lattner4376fea2008-04-27 00:09:47 +00003153 // Single-letter constraints ('r') are very common.
3154 if (OpInfo.Codes.size() == 1) {
3155 OpInfo.ConstraintCode = OpInfo.Codes[0];
3156 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3157 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00003158 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00003159 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003160
Chris Lattner4376fea2008-04-27 00:09:47 +00003161 // 'X' matches anything.
3162 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
3163 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003164 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00003165 // the result, which is not what we want to look at; leave them alone.
3166 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003167 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
3168 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00003169 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003170 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003171
Chris Lattner4376fea2008-04-27 00:09:47 +00003172 // Otherwise, try to resolve it to something we know about by looking at
3173 // the actual operand type.
3174 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
3175 OpInfo.ConstraintCode = Repl;
3176 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3177 }
3178 }
3179}
3180
3181//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00003182// Loop Strength Reduction hooks
3183//===----------------------------------------------------------------------===//
3184
Chris Lattner1436bb62007-03-30 23:14:50 +00003185/// isLegalAddressingMode - Return true if the addressing mode represented
3186/// by AM is legal for this target, for a load/store of the specified type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003187bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner1436bb62007-03-30 23:14:50 +00003188 const Type *Ty) const {
3189 // The default implementation of this implements a conservative RISCy, r+r and
3190 // r+i addr mode.
3191
3192 // Allows a sign-extended 16-bit immediate field.
3193 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3194 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003195
Chris Lattner1436bb62007-03-30 23:14:50 +00003196 // No global is ever allowed as a base.
3197 if (AM.BaseGV)
3198 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003199
3200 // Only support r+r,
Chris Lattner1436bb62007-03-30 23:14:50 +00003201 switch (AM.Scale) {
3202 case 0: // "r+i" or just "i", depending on HasBaseReg.
3203 break;
3204 case 1:
3205 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3206 return false;
3207 // Otherwise we have r+r or r+i.
3208 break;
3209 case 2:
3210 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3211 return false;
3212 // Allow 2*r as r+r.
3213 break;
3214 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003215
Chris Lattner1436bb62007-03-30 23:14:50 +00003216 return true;
3217}
3218
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003219/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
3220/// return a DAG expression to select that will generate the same value by
3221/// multiplying by a magic number. See:
3222/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003223SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003224 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003225 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003226 DebugLoc dl= N->getDebugLoc();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003227
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003228 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003229 // FIXME: We should be more aggressive here.
3230 if (!isTypeLegal(VT))
3231 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003232
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003233 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00003234 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003235
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003236 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003237 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00003238 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003239 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003240 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00003241 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003242 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003243 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00003244 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00003245 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003246 else
Dan Gohman475871a2008-07-27 21:46:04 +00003247 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003248 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003249 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003250 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003251 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003252 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003253 }
3254 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003255 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003256 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003257 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003258 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003259 }
3260 // Shift right algebraic if shift value is nonzero
3261 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003262 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003263 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003264 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003265 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003266 }
3267 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00003268 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003269 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00003270 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003271 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003272 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003273 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003274}
3275
3276/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3277/// return a DAG expression to select that will generate the same value by
3278/// multiplying by a magic number. See:
3279/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00003280SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
3281 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003282 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003283 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00003284
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003285 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00003286 // FIXME: We should be more aggressive here.
3287 if (!isTypeLegal(VT))
3288 return SDValue();
3289
3290 // FIXME: We should use a narrower constant when the upper
3291 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003292 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
3293 APInt::mu magics = N1C.magicu();
3294
3295 SDValue Q = N->getOperand(0);
3296
3297 // If the divisor is even, we can avoid using the expensive fixup by shifting
3298 // the divided value upfront.
3299 if (magics.a != 0 && !N1C[0]) {
3300 unsigned Shift = N1C.countTrailingZeros();
3301 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
3302 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
3303 if (Created)
3304 Created->push_back(Q.getNode());
3305
3306 // Get magic number for the shifted divisor.
3307 magics = N1C.lshr(Shift).magicu(Shift);
3308 assert(magics.a == 0 && "Should use cheap fixup now");
3309 }
Eli Friedman201c9772008-11-30 06:02:26 +00003310
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003311 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00003312 // FIXME: We should support doing a MUL in a wider type
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003313 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003314 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00003315 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003316 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
3317 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003318 else
Dan Gohman475871a2008-07-27 21:46:04 +00003319 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003320 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003321 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003322
3323 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003324 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00003325 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003326 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003327 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003328 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003329 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003330 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003331 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003332 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003333 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003334 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003335 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003336 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003337 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003338 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003339 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003340 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003341 }
3342}