blob: 1ee181fb69d86fbf066eac7d634208b40077d560 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000020#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000023#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000024#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000025#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000027#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000028using namespace llvm;
29
Rafael Espindola9a580232009-02-27 13:37:18 +000030namespace llvm {
31TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
32 bool isLocal = GV->hasLocalLinkage();
33 bool isDeclaration = GV->isDeclaration();
34 // FIXME: what should we do for protected and internal visibility?
35 // For variables, is internal different from hidden?
36 bool isHidden = GV->hasHiddenVisibility();
37
38 if (reloc == Reloc::PIC_) {
39 if (isLocal || isHidden)
40 return TLSModel::LocalDynamic;
41 else
42 return TLSModel::GeneralDynamic;
43 } else {
44 if (!isDeclaration || isHidden)
45 return TLSModel::LocalExec;
46 else
47 return TLSModel::InitialExec;
48 }
49}
50}
51
Evan Cheng56966222007-01-12 02:11:51 +000052/// InitLibcallNames - Set default libcall names.
53///
Evan Cheng79cca502007-01-12 22:51:10 +000054static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000055 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000056 Names[RTLIB::SHL_I32] = "__ashlsi3";
57 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000058 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000059 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000060 Names[RTLIB::SRL_I32] = "__lshrsi3";
61 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000062 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000063 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000064 Names[RTLIB::SRA_I32] = "__ashrsi3";
65 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000066 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000067 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000068 Names[RTLIB::MUL_I32] = "__mulsi3";
69 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000070 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000071 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::SDIV_I32] = "__divsi3";
73 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000075 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::UDIV_I32] = "__udivsi3";
77 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000079 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000080 Names[RTLIB::SREM_I32] = "__modsi3";
81 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000082 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000083 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000084 Names[RTLIB::UREM_I32] = "__umodsi3";
85 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000086 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::NEG_I32] = "__negsi2";
88 Names[RTLIB::NEG_I64] = "__negdi2";
89 Names[RTLIB::ADD_F32] = "__addsf3";
90 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000091 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000092 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000093 Names[RTLIB::SUB_F32] = "__subsf3";
94 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000095 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000096 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000097 Names[RTLIB::MUL_F32] = "__mulsf3";
98 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::DIV_F32] = "__divsf3";
102 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::REM_F32] = "fmodf";
106 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::POWI_F32] = "__powisf2";
110 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000111 Names[RTLIB::POWI_F80] = "__powixf2";
112 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::SQRT_F32] = "sqrtf";
114 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000115 Names[RTLIB::SQRT_F80] = "sqrtl";
116 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000117 Names[RTLIB::LOG_F32] = "logf";
118 Names[RTLIB::LOG_F64] = "log";
119 Names[RTLIB::LOG_F80] = "logl";
120 Names[RTLIB::LOG_PPCF128] = "logl";
121 Names[RTLIB::LOG2_F32] = "log2f";
122 Names[RTLIB::LOG2_F64] = "log2";
123 Names[RTLIB::LOG2_F80] = "log2l";
124 Names[RTLIB::LOG2_PPCF128] = "log2l";
125 Names[RTLIB::LOG10_F32] = "log10f";
126 Names[RTLIB::LOG10_F64] = "log10";
127 Names[RTLIB::LOG10_F80] = "log10l";
128 Names[RTLIB::LOG10_PPCF128] = "log10l";
129 Names[RTLIB::EXP_F32] = "expf";
130 Names[RTLIB::EXP_F64] = "exp";
131 Names[RTLIB::EXP_F80] = "expl";
132 Names[RTLIB::EXP_PPCF128] = "expl";
133 Names[RTLIB::EXP2_F32] = "exp2f";
134 Names[RTLIB::EXP2_F64] = "exp2";
135 Names[RTLIB::EXP2_F80] = "exp2l";
136 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000137 Names[RTLIB::SIN_F32] = "sinf";
138 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000139 Names[RTLIB::SIN_F80] = "sinl";
140 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000141 Names[RTLIB::COS_F32] = "cosf";
142 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000143 Names[RTLIB::COS_F80] = "cosl";
144 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000145 Names[RTLIB::POW_F32] = "powf";
146 Names[RTLIB::POW_F64] = "pow";
147 Names[RTLIB::POW_F80] = "powl";
148 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000149 Names[RTLIB::CEIL_F32] = "ceilf";
150 Names[RTLIB::CEIL_F64] = "ceil";
151 Names[RTLIB::CEIL_F80] = "ceill";
152 Names[RTLIB::CEIL_PPCF128] = "ceill";
153 Names[RTLIB::TRUNC_F32] = "truncf";
154 Names[RTLIB::TRUNC_F64] = "trunc";
155 Names[RTLIB::TRUNC_F80] = "truncl";
156 Names[RTLIB::TRUNC_PPCF128] = "truncl";
157 Names[RTLIB::RINT_F32] = "rintf";
158 Names[RTLIB::RINT_F64] = "rint";
159 Names[RTLIB::RINT_F80] = "rintl";
160 Names[RTLIB::RINT_PPCF128] = "rintl";
161 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
162 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
163 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
164 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
165 Names[RTLIB::FLOOR_F32] = "floorf";
166 Names[RTLIB::FLOOR_F64] = "floor";
167 Names[RTLIB::FLOOR_F80] = "floorl";
168 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000169 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
170 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000171 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
172 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
173 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
174 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000175 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
176 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
178 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000179 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
181 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000182 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000183 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000184 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000185 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000186 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000187 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000188 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000189 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
190 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000191 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
192 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000194 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
195 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000197 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
198 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000199 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000200 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000201 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000202 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000203 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
204 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000205 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
206 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000207 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
208 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000209 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
210 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000211 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
212 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
213 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
214 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000215 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
216 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000217 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
218 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000219 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
220 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000221 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
222 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
223 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
224 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
225 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
226 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000227 Names[RTLIB::OEQ_F32] = "__eqsf2";
228 Names[RTLIB::OEQ_F64] = "__eqdf2";
229 Names[RTLIB::UNE_F32] = "__nesf2";
230 Names[RTLIB::UNE_F64] = "__nedf2";
231 Names[RTLIB::OGE_F32] = "__gesf2";
232 Names[RTLIB::OGE_F64] = "__gedf2";
233 Names[RTLIB::OLT_F32] = "__ltsf2";
234 Names[RTLIB::OLT_F64] = "__ltdf2";
235 Names[RTLIB::OLE_F32] = "__lesf2";
236 Names[RTLIB::OLE_F64] = "__ledf2";
237 Names[RTLIB::OGT_F32] = "__gtsf2";
238 Names[RTLIB::OGT_F64] = "__gtdf2";
239 Names[RTLIB::UO_F32] = "__unordsf2";
240 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000241 Names[RTLIB::O_F32] = "__unordsf2";
242 Names[RTLIB::O_F64] = "__unorddf2";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000243 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000244}
245
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000246/// getFPEXT - Return the FPEXT_*_* value for the given types, or
247/// UNKNOWN_LIBCALL if there is none.
248RTLIB::Libcall RTLIB::getFPEXT(MVT OpVT, MVT RetVT) {
249 if (OpVT == MVT::f32) {
250 if (RetVT == MVT::f64)
251 return FPEXT_F32_F64;
252 }
253 return UNKNOWN_LIBCALL;
254}
255
256/// getFPROUND - Return the FPROUND_*_* value for the given types, or
257/// UNKNOWN_LIBCALL if there is none.
258RTLIB::Libcall RTLIB::getFPROUND(MVT OpVT, MVT RetVT) {
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000259 if (RetVT == MVT::f32) {
260 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000261 return FPROUND_F64_F32;
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000262 if (OpVT == MVT::f80)
263 return FPROUND_F80_F32;
264 if (OpVT == MVT::ppcf128)
265 return FPROUND_PPCF128_F32;
266 } else if (RetVT == MVT::f64) {
267 if (OpVT == MVT::f80)
268 return FPROUND_F80_F64;
269 if (OpVT == MVT::ppcf128)
270 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000271 }
272 return UNKNOWN_LIBCALL;
273}
274
275/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
276/// UNKNOWN_LIBCALL if there is none.
277RTLIB::Libcall RTLIB::getFPTOSINT(MVT OpVT, MVT RetVT) {
278 if (OpVT == MVT::f32) {
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000279 if (RetVT == MVT::i8)
280 return FPTOSINT_F32_I8;
281 if (RetVT == MVT::i16)
282 return FPTOSINT_F32_I16;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000283 if (RetVT == MVT::i32)
284 return FPTOSINT_F32_I32;
285 if (RetVT == MVT::i64)
286 return FPTOSINT_F32_I64;
287 if (RetVT == MVT::i128)
288 return FPTOSINT_F32_I128;
289 } else if (OpVT == MVT::f64) {
290 if (RetVT == MVT::i32)
291 return FPTOSINT_F64_I32;
292 if (RetVT == MVT::i64)
293 return FPTOSINT_F64_I64;
294 if (RetVT == MVT::i128)
295 return FPTOSINT_F64_I128;
296 } else if (OpVT == MVT::f80) {
297 if (RetVT == MVT::i32)
298 return FPTOSINT_F80_I32;
299 if (RetVT == MVT::i64)
300 return FPTOSINT_F80_I64;
301 if (RetVT == MVT::i128)
302 return FPTOSINT_F80_I128;
303 } else if (OpVT == MVT::ppcf128) {
304 if (RetVT == MVT::i32)
305 return FPTOSINT_PPCF128_I32;
306 if (RetVT == MVT::i64)
307 return FPTOSINT_PPCF128_I64;
308 if (RetVT == MVT::i128)
309 return FPTOSINT_PPCF128_I128;
310 }
311 return UNKNOWN_LIBCALL;
312}
313
314/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
315/// UNKNOWN_LIBCALL if there is none.
316RTLIB::Libcall RTLIB::getFPTOUINT(MVT OpVT, MVT RetVT) {
317 if (OpVT == MVT::f32) {
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000318 if (RetVT == MVT::i8)
319 return FPTOUINT_F32_I8;
320 if (RetVT == MVT::i16)
321 return FPTOUINT_F32_I16;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000322 if (RetVT == MVT::i32)
323 return FPTOUINT_F32_I32;
324 if (RetVT == MVT::i64)
325 return FPTOUINT_F32_I64;
326 if (RetVT == MVT::i128)
327 return FPTOUINT_F32_I128;
328 } else if (OpVT == MVT::f64) {
329 if (RetVT == MVT::i32)
330 return FPTOUINT_F64_I32;
331 if (RetVT == MVT::i64)
332 return FPTOUINT_F64_I64;
333 if (RetVT == MVT::i128)
334 return FPTOUINT_F64_I128;
335 } else if (OpVT == MVT::f80) {
336 if (RetVT == MVT::i32)
337 return FPTOUINT_F80_I32;
338 if (RetVT == MVT::i64)
339 return FPTOUINT_F80_I64;
340 if (RetVT == MVT::i128)
341 return FPTOUINT_F80_I128;
342 } else if (OpVT == MVT::ppcf128) {
343 if (RetVT == MVT::i32)
344 return FPTOUINT_PPCF128_I32;
345 if (RetVT == MVT::i64)
346 return FPTOUINT_PPCF128_I64;
347 if (RetVT == MVT::i128)
348 return FPTOUINT_PPCF128_I128;
349 }
350 return UNKNOWN_LIBCALL;
351}
352
353/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
354/// UNKNOWN_LIBCALL if there is none.
355RTLIB::Libcall RTLIB::getSINTTOFP(MVT OpVT, MVT RetVT) {
356 if (OpVT == MVT::i32) {
357 if (RetVT == MVT::f32)
358 return SINTTOFP_I32_F32;
359 else if (RetVT == MVT::f64)
360 return SINTTOFP_I32_F64;
361 else if (RetVT == MVT::f80)
362 return SINTTOFP_I32_F80;
363 else if (RetVT == MVT::ppcf128)
364 return SINTTOFP_I32_PPCF128;
365 } else if (OpVT == MVT::i64) {
366 if (RetVT == MVT::f32)
367 return SINTTOFP_I64_F32;
368 else if (RetVT == MVT::f64)
369 return SINTTOFP_I64_F64;
370 else if (RetVT == MVT::f80)
371 return SINTTOFP_I64_F80;
372 else if (RetVT == MVT::ppcf128)
373 return SINTTOFP_I64_PPCF128;
374 } else if (OpVT == MVT::i128) {
375 if (RetVT == MVT::f32)
376 return SINTTOFP_I128_F32;
377 else if (RetVT == MVT::f64)
378 return SINTTOFP_I128_F64;
379 else if (RetVT == MVT::f80)
380 return SINTTOFP_I128_F80;
381 else if (RetVT == MVT::ppcf128)
382 return SINTTOFP_I128_PPCF128;
383 }
384 return UNKNOWN_LIBCALL;
385}
386
387/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
388/// UNKNOWN_LIBCALL if there is none.
389RTLIB::Libcall RTLIB::getUINTTOFP(MVT OpVT, MVT RetVT) {
390 if (OpVT == MVT::i32) {
391 if (RetVT == MVT::f32)
392 return UINTTOFP_I32_F32;
393 else if (RetVT == MVT::f64)
394 return UINTTOFP_I32_F64;
395 else if (RetVT == MVT::f80)
396 return UINTTOFP_I32_F80;
397 else if (RetVT == MVT::ppcf128)
398 return UINTTOFP_I32_PPCF128;
399 } else if (OpVT == MVT::i64) {
400 if (RetVT == MVT::f32)
401 return UINTTOFP_I64_F32;
402 else if (RetVT == MVT::f64)
403 return UINTTOFP_I64_F64;
404 else if (RetVT == MVT::f80)
405 return UINTTOFP_I64_F80;
406 else if (RetVT == MVT::ppcf128)
407 return UINTTOFP_I64_PPCF128;
408 } else if (OpVT == MVT::i128) {
409 if (RetVT == MVT::f32)
410 return UINTTOFP_I128_F32;
411 else if (RetVT == MVT::f64)
412 return UINTTOFP_I128_F64;
413 else if (RetVT == MVT::f80)
414 return UINTTOFP_I128_F80;
415 else if (RetVT == MVT::ppcf128)
416 return UINTTOFP_I128_PPCF128;
417 }
418 return UNKNOWN_LIBCALL;
419}
420
Evan Chengd385fd62007-01-31 09:29:11 +0000421/// InitCmpLibcallCCs - Set default comparison libcall CC.
422///
423static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
424 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
425 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
426 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
427 CCs[RTLIB::UNE_F32] = ISD::SETNE;
428 CCs[RTLIB::UNE_F64] = ISD::SETNE;
429 CCs[RTLIB::OGE_F32] = ISD::SETGE;
430 CCs[RTLIB::OGE_F64] = ISD::SETGE;
431 CCs[RTLIB::OLT_F32] = ISD::SETLT;
432 CCs[RTLIB::OLT_F64] = ISD::SETLT;
433 CCs[RTLIB::OLE_F32] = ISD::SETLE;
434 CCs[RTLIB::OLE_F64] = ISD::SETLE;
435 CCs[RTLIB::OGT_F32] = ISD::SETGT;
436 CCs[RTLIB::OGT_F64] = ISD::SETGT;
437 CCs[RTLIB::UO_F32] = ISD::SETNE;
438 CCs[RTLIB::UO_F64] = ISD::SETNE;
439 CCs[RTLIB::O_F32] = ISD::SETEQ;
440 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000441}
442
Chris Lattner310968c2005-01-07 07:44:53 +0000443TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000444 : TM(tm), TD(TM.getTargetData()) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000445 // All operations default to being supported.
446 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000447 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000448 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000449 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
450 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000451 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000452
Chris Lattner1a3048b2007-12-22 20:47:56 +0000453 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000454 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000455 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000456 for (unsigned IM = (unsigned)ISD::PRE_INC;
457 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000458 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
459 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000460 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000461
462 // These operations default to expand.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000463 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
Bob Wilson5ee24e52009-05-01 17:55:32 +0000464 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000465 }
Evan Chengd2cde682008-03-10 19:38:10 +0000466
467 // Most targets ignore the @llvm.prefetch intrinsic.
468 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000469
470 // ConstantFP nodes default to expand. Targets can either change this to
471 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
472 // to optimize expansions for certain constants.
473 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
474 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
475 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000476
Dale Johannesen0bb41602008-09-22 21:57:32 +0000477 // These library functions default to expand.
478 setOperationAction(ISD::FLOG , MVT::f64, Expand);
479 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
480 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
481 setOperationAction(ISD::FEXP , MVT::f64, Expand);
482 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
483 setOperationAction(ISD::FLOG , MVT::f32, Expand);
484 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
485 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
486 setOperationAction(ISD::FEXP , MVT::f32, Expand);
487 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
488
Chris Lattner41bab0b2008-01-15 21:58:08 +0000489 // Default ISD::TRAP to expand (which turns it into abort).
490 setOperationAction(ISD::TRAP, MVT::Other, Expand);
491
Owen Andersona69571c2006-05-03 01:29:57 +0000492 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000493 UsesGlobalOffsetTable = false;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000494 ShiftAmountTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000495 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000496 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000497 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000498 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000499 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000500 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000501 UseUnderscoreSetJmp = false;
502 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000503 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000504 IntDivIsCheap = false;
505 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000506 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000507 ExceptionPointerRegister = 0;
508 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000509 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000510 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000511 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000512 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000513 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000514 IfCvtDupBlockSizeLimit = 0;
515 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000516
517 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000518 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000519
520 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000521 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
522 if (!TASM || !TASM->hasDotLocAndDotFile())
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000523 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000524}
525
Chris Lattnercba82f92005-01-16 07:28:11 +0000526TargetLowering::~TargetLowering() {}
527
Chris Lattner310968c2005-01-07 07:44:53 +0000528/// computeRegisterProperties - Once all of the register classes are added,
529/// this allows us to compute derived properties we expose.
530void TargetLowering::computeRegisterProperties() {
David Greenef2e19d52009-06-24 19:41:55 +0000531 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000532 "Too many value types for ValueTypeActions to hold!");
533
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000534 // Everything defaults to needing one register.
535 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000536 NumRegistersForVT[i] = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000537 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000538 }
539 // ...except isVoid, which doesn't need any registers.
540 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000541
Chris Lattner310968c2005-01-07 07:44:53 +0000542 // Find the largest integer register class.
Duncan Sands89307632008-06-09 15:48:25 +0000543 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000544 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
545 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
546
547 // Every integer value type larger than this largest register takes twice as
548 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000549 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
550 MVT EVT = (MVT::SimpleValueType)ExpandedReg;
551 if (!EVT.isInteger())
552 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000553 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Duncan Sands83ec4b62008-06-06 12:08:01 +0000554 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
555 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
556 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000557 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000558
559 // Inspect all of the ValueType's smaller than the largest integer
560 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000561 unsigned LegalIntReg = LargestIntReg;
562 for (unsigned IntReg = LargestIntReg - 1;
563 IntReg >= (unsigned)MVT::i1; --IntReg) {
564 MVT IVT = (MVT::SimpleValueType)IntReg;
565 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000566 LegalIntReg = IntReg;
567 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000568 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
569 (MVT::SimpleValueType)LegalIntReg;
570 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000571 }
572 }
573
Dale Johannesen161e8972007-10-05 20:04:43 +0000574 // ppcf128 type is really two f64's.
575 if (!isTypeLegal(MVT::ppcf128)) {
576 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
577 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
578 TransformToType[MVT::ppcf128] = MVT::f64;
579 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
580 }
581
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000582 // Decide how to handle f64. If the target does not have native f64 support,
583 // expand it to i64 and we will be generating soft float library calls.
584 if (!isTypeLegal(MVT::f64)) {
585 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
586 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
587 TransformToType[MVT::f64] = MVT::i64;
588 ValueTypeActions.setTypeAction(MVT::f64, Expand);
589 }
590
591 // Decide how to handle f32. If the target does not have native support for
592 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
593 if (!isTypeLegal(MVT::f32)) {
594 if (isTypeLegal(MVT::f64)) {
595 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
596 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
597 TransformToType[MVT::f32] = MVT::f64;
598 ValueTypeActions.setTypeAction(MVT::f32, Promote);
599 } else {
600 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
601 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
602 TransformToType[MVT::f32] = MVT::i32;
603 ValueTypeActions.setTypeAction(MVT::f32, Expand);
604 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000605 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000606
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000607 // Loop over all of the vector value types to see which need transformations.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000608 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
609 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
610 MVT VT = (MVT::SimpleValueType)i;
611 if (!isTypeLegal(VT)) {
612 MVT IntermediateVT, RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000613 unsigned NumIntermediates;
614 NumRegistersForVT[i] =
Duncan Sands83ec4b62008-06-06 12:08:01 +0000615 getVectorTypeBreakdown(VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000616 IntermediateVT, NumIntermediates,
617 RegisterVT);
618 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000619
620 // Determine if there is a legal wider type.
621 bool IsLegalWiderType = false;
622 MVT EltVT = VT.getVectorElementType();
623 unsigned NElts = VT.getVectorNumElements();
624 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
625 MVT SVT = (MVT::SimpleValueType)nVT;
626 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
627 SVT.getVectorNumElements() > NElts) {
628 TransformToType[i] = SVT;
629 ValueTypeActions.setTypeAction(VT, Promote);
630 IsLegalWiderType = true;
631 break;
632 }
633 }
634 if (!IsLegalWiderType) {
635 MVT NVT = VT.getPow2VectorType();
636 if (NVT == VT) {
637 // Type is already a power of 2. The default action is to split.
638 TransformToType[i] = MVT::Other;
639 ValueTypeActions.setTypeAction(VT, Expand);
640 } else {
641 TransformToType[i] = NVT;
642 ValueTypeActions.setTypeAction(VT, Promote);
643 }
644 }
Dan Gohman7f321562007-06-25 16:23:39 +0000645 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000646 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000647}
Chris Lattnercba82f92005-01-16 07:28:11 +0000648
Evan Cheng72261582005-12-20 06:22:03 +0000649const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
650 return NULL;
651}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000652
Scott Michel5b8f82e2008-03-10 15:42:14 +0000653
Duncan Sands5480c042009-01-01 15:52:00 +0000654MVT TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000655 return getValueType(TD->getIntPtrType());
656}
657
658
Dan Gohman7f321562007-06-25 16:23:39 +0000659/// getVectorTypeBreakdown - Vector types are broken down into some number of
660/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000661/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000662/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000663///
Dan Gohman7f321562007-06-25 16:23:39 +0000664/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000665/// register. It also returns the VT and quantity of the intermediate values
666/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000667///
Duncan Sands83ec4b62008-06-06 12:08:01 +0000668unsigned TargetLowering::getVectorTypeBreakdown(MVT VT,
669 MVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000670 unsigned &NumIntermediates,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000671 MVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000672 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000673 unsigned NumElts = VT.getVectorNumElements();
674 MVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000675
676 unsigned NumVectorRegs = 1;
677
Nate Begemand73ab882007-11-27 19:28:48 +0000678 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
679 // could break down into LHS/RHS like LegalizeDAG does.
680 if (!isPowerOf2_32(NumElts)) {
681 NumVectorRegs = NumElts;
682 NumElts = 1;
683 }
684
Chris Lattnerdc879292006-03-31 00:28:56 +0000685 // Divide the input until we get to a supported size. This will always
686 // end with a scalar if the target doesn't support vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000687 while (NumElts > 1 && !isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000688 NumElts >>= 1;
689 NumVectorRegs <<= 1;
690 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000691
692 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000693
Duncan Sands83ec4b62008-06-06 12:08:01 +0000694 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000695 if (!isTypeLegal(NewVT))
696 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000697 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000698
Chris Lattner2f992d12009-04-18 20:48:07 +0000699 MVT DestVT = getRegisterType(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000700 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000701 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000702 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000703 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000704 } else {
705 // Otherwise, promotion or legal types use the same number of registers as
706 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000707 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000708 }
709
Evan Chenge9b3da12006-05-17 18:10:06 +0000710 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000711}
712
Mon P Wang0c397192008-10-30 08:01:45 +0000713/// getWidenVectorType: given a vector type, returns the type to widen to
714/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
715/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000716/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000717/// scalarizing vs using the wider vector type.
Dan Gohman65b7f272009-01-15 17:39:39 +0000718MVT TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000719 assert(VT.isVector());
720 if (isTypeLegal(VT))
721 return VT;
722
723 // Default is not to widen until moved to LegalizeTypes
724 return MVT::Other;
725}
726
Evan Cheng3ae05432008-01-24 00:22:01 +0000727/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000728/// function arguments in the caller parameter area. This is the actual
729/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000730unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000731 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000732}
733
Dan Gohman475871a2008-07-27 21:46:04 +0000734SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
735 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000736 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000737 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000738 return Table;
739}
740
Dan Gohman6520e202008-10-18 02:06:02 +0000741bool
742TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
743 // Assume that everything is safe in static mode.
744 if (getTargetMachine().getRelocationModel() == Reloc::Static)
745 return true;
746
747 // In dynamic-no-pic mode, assume that known defined values are safe.
748 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
749 GA &&
750 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000751 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000752 return true;
753
754 // Otherwise assume nothing is safe.
755 return false;
756}
757
Chris Lattnereb8146b2006-02-04 02:13:02 +0000758//===----------------------------------------------------------------------===//
759// Optimization Methods
760//===----------------------------------------------------------------------===//
761
Nate Begeman368e18d2006-02-16 21:11:51 +0000762/// ShrinkDemandedConstant - Check to see if the specified operand of the
763/// specified instruction is a constant integer. If so, check to see if there
764/// are any bits set in the constant that are not demanded. If so, shrink the
765/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000766bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000767 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000768 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000769
Chris Lattnerec665152006-02-26 23:36:02 +0000770 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000771 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000772 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000773 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000774 case ISD::AND:
775 case ISD::OR: {
776 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
777 if (!C) return false;
778
779 if (Op.getOpcode() == ISD::XOR &&
780 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
781 return false;
782
783 // if we can expand it to have all bits set, do it
784 if (C->getAPIntValue().intersects(~Demanded)) {
785 MVT VT = Op.getValueType();
786 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
787 DAG.getConstant(Demanded &
788 C->getAPIntValue(),
789 VT));
790 return CombineTo(Op, New);
791 }
792
Nate Begemande996292006-02-03 22:24:05 +0000793 break;
794 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000795 }
796
Nate Begemande996292006-02-03 22:24:05 +0000797 return false;
798}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000799
Dan Gohman97121ba2009-04-08 00:15:30 +0000800/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
801/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
802/// cast, but it could be generalized for targets with other types of
803/// implicit widening casts.
804bool
805TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
806 unsigned BitWidth,
807 const APInt &Demanded,
808 DebugLoc dl) {
809 assert(Op.getNumOperands() == 2 &&
810 "ShrinkDemandedOp only supports binary operators!");
811 assert(Op.getNode()->getNumValues() == 1 &&
812 "ShrinkDemandedOp only supports nodes with one result!");
813
814 // Don't do this if the node has another user, which may require the
815 // full value.
816 if (!Op.getNode()->hasOneUse())
817 return false;
818
819 // Search for the smallest integer type with free casts to and from
820 // Op's type. For expedience, just check power-of-2 integer types.
821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
822 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
823 if (!isPowerOf2_32(SmallVTBits))
824 SmallVTBits = NextPowerOf2(SmallVTBits);
825 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
826 MVT SmallVT = MVT::getIntegerVT(SmallVTBits);
827 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
828 TLI.isZExtFree(SmallVT, Op.getValueType())) {
829 // We found a type with free casts.
830 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
831 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
832 Op.getNode()->getOperand(0)),
833 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
834 Op.getNode()->getOperand(1)));
835 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
836 return CombineTo(Op, Z);
837 }
838 }
839 return false;
840}
841
Nate Begeman368e18d2006-02-16 21:11:51 +0000842/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
843/// DemandedMask bits of the result of Op are ever used downstream. If we can
844/// use this information to simplify Op, create a new simplified DAG node and
845/// return true, returning the original and new nodes in Old and New. Otherwise,
846/// analyze the expression and return a mask of KnownOne and KnownZero bits for
847/// the expression (used to simplify the caller). The KnownZero/One bits may
848/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000849bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000850 const APInt &DemandedMask,
851 APInt &KnownZero,
852 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000853 TargetLoweringOpt &TLO,
854 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000855 unsigned BitWidth = DemandedMask.getBitWidth();
856 assert(Op.getValueSizeInBits() == BitWidth &&
857 "Mask size mismatches value type size!");
858 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000859 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000860
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000861 // Don't know anything.
862 KnownZero = KnownOne = APInt(BitWidth, 0);
863
Nate Begeman368e18d2006-02-16 21:11:51 +0000864 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000865 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000866 if (Depth != 0) {
867 // If not at the root, Just compute the KnownZero/KnownOne bits to
868 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000869 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000870 return false;
871 }
872 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000873 // just set the NewMask to all bits.
874 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000875 } else if (DemandedMask == 0) {
876 // Not demanding any bits from Op.
877 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000878 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000879 return false;
880 } else if (Depth == 6) { // Limit search depth.
881 return false;
882 }
883
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000884 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000885 switch (Op.getOpcode()) {
886 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000887 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000888 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
889 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000890 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000891 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000892 // If the RHS is a constant, check to see if the LHS would be zero without
893 // using the bits from the RHS. Below, we use knowledge about the RHS to
894 // simplify the LHS, here we're using information from the LHS to simplify
895 // the RHS.
896 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000897 APInt LHSZero, LHSOne;
898 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000899 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000900 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000901 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000902 return TLO.CombineTo(Op, Op.getOperand(0));
903 // If any of the set bits in the RHS are known zero on the LHS, shrink
904 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000905 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000906 return true;
907 }
908
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000909 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000910 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000911 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000912 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000913 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000914 KnownZero2, KnownOne2, TLO, Depth+1))
915 return true;
916 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
917
918 // If all of the demanded bits are known one on one side, return the other.
919 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000920 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000921 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000922 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000923 return TLO.CombineTo(Op, Op.getOperand(1));
924 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000925 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000926 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
927 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000928 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000929 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000930 // If the operation can be done in a smaller type, do so.
931 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
932 return true;
933
Nate Begeman368e18d2006-02-16 21:11:51 +0000934 // Output known-1 bits are only known if set in both the LHS & RHS.
935 KnownOne &= KnownOne2;
936 // Output known-0 are known to be clear if zero in either the LHS | RHS.
937 KnownZero |= KnownZero2;
938 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000939 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000940 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000941 KnownOne, TLO, Depth+1))
942 return true;
943 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000944 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000945 KnownZero2, KnownOne2, TLO, Depth+1))
946 return true;
947 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
948
949 // If all of the demanded bits are known zero on one side, return the other.
950 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000951 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000952 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000953 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000954 return TLO.CombineTo(Op, Op.getOperand(1));
955 // If all of the potentially set bits on one side are known to be set on
956 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000957 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000958 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000959 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000960 return TLO.CombineTo(Op, Op.getOperand(1));
961 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000962 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000963 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000964 // If the operation can be done in a smaller type, do so.
965 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
966 return true;
967
Nate Begeman368e18d2006-02-16 21:11:51 +0000968 // Output known-0 bits are only known if clear in both the LHS & RHS.
969 KnownZero &= KnownZero2;
970 // Output known-1 are known to be set if set in either the LHS | RHS.
971 KnownOne |= KnownOne2;
972 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000973 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000974 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000975 KnownOne, TLO, Depth+1))
976 return true;
977 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000978 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000979 KnownOne2, TLO, Depth+1))
980 return true;
981 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
982
983 // If all of the demanded bits are known zero on one side, return the other.
984 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000985 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000986 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000987 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000988 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +0000989 // If the operation can be done in a smaller type, do so.
990 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
991 return true;
992
Chris Lattner3687c1a2006-11-27 21:50:02 +0000993 // If all of the unknown bits are known to be zero on one side or the other
994 // (but not both) turn this into an *inclusive* or.
995 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +0000997 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +0000998 Op.getOperand(0),
999 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001000
1001 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1002 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1003 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1004 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1005
Nate Begeman368e18d2006-02-16 21:11:51 +00001006 // If all of the demanded bits on one side are known, and all of the set
1007 // bits on that side are also known to be set on the other side, turn this
1008 // into an AND, as we know the bits will be cleared.
1009 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001010 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001011 if ((KnownOne & KnownOne2) == KnownOne) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001012 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001014 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1015 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001016 }
1017 }
1018
1019 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001020 // for XOR, we prefer to force bits to 1 if they will make a -1.
1021 // if we can't force bits, try to shrink constant
1022 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1023 APInt Expanded = C->getAPIntValue() | (~NewMask);
1024 // if we can expand it to have all bits set, do it
1025 if (Expanded.isAllOnesValue()) {
1026 if (Expanded != C->getAPIntValue()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001027 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001028 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001029 TLO.DAG.getConstant(Expanded, VT));
1030 return TLO.CombineTo(Op, New);
1031 }
1032 // if it already has all the bits set, nothing to change
1033 // but don't shrink either!
1034 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1035 return true;
1036 }
1037 }
1038
Nate Begeman368e18d2006-02-16 21:11:51 +00001039 KnownZero = KnownZeroOut;
1040 KnownOne = KnownOneOut;
1041 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001042 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001044 KnownOne, TLO, Depth+1))
1045 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001046 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001047 KnownOne2, TLO, Depth+1))
1048 return true;
1049 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1050 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1051
1052 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001053 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001054 return true;
1055
1056 // Only known if known in both the LHS and RHS.
1057 KnownOne &= KnownOne2;
1058 KnownZero &= KnownZero2;
1059 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001060 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001061 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001062 KnownOne, TLO, Depth+1))
1063 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001064 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001065 KnownOne2, TLO, Depth+1))
1066 return true;
1067 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1068 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1069
1070 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001071 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001072 return true;
1073
1074 // Only known if known in both the LHS and RHS.
1075 KnownOne &= KnownOne2;
1076 KnownZero &= KnownZero2;
1077 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001078 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001079 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001080 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001082
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001083 // If the shift count is an invalid immediate, don't do anything.
1084 if (ShAmt >= BitWidth)
1085 break;
1086
Chris Lattner895c4ab2007-04-17 21:14:16 +00001087 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1088 // single shift. We can do this if the bottom bits (which are shifted
1089 // out) are never demanded.
1090 if (InOp.getOpcode() == ISD::SRL &&
1091 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001092 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001093 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001094 unsigned Opc = ISD::SHL;
1095 int Diff = ShAmt-C1;
1096 if (Diff < 0) {
1097 Diff = -Diff;
1098 Opc = ISD::SRL;
1099 }
1100
Dan Gohman475871a2008-07-27 21:46:04 +00001101 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001102 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Duncan Sands83ec4b62008-06-06 12:08:01 +00001103 MVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001104 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001105 InOp.getOperand(0), NewSA));
1106 }
1107 }
1108
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001109 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001110 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001111 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001112 KnownZero <<= SA->getZExtValue();
1113 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001114 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001115 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001116 }
1117 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001118 case ISD::SRL:
1119 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001120 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001121 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001122 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001123 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001124
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001125 // If the shift count is an invalid immediate, don't do anything.
1126 if (ShAmt >= BitWidth)
1127 break;
1128
Chris Lattner895c4ab2007-04-17 21:14:16 +00001129 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1130 // single shift. We can do this if the top bits (which are shifted out)
1131 // are never demanded.
1132 if (InOp.getOpcode() == ISD::SHL &&
1133 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001134 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001135 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001136 unsigned Opc = ISD::SRL;
1137 int Diff = ShAmt-C1;
1138 if (Diff < 0) {
1139 Diff = -Diff;
1140 Opc = ISD::SHL;
1141 }
1142
Dan Gohman475871a2008-07-27 21:46:04 +00001143 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001144 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001145 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001146 InOp.getOperand(0), NewSA));
1147 }
1148 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001149
1150 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001151 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001152 KnownZero, KnownOne, TLO, Depth+1))
1153 return true;
1154 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001155 KnownZero = KnownZero.lshr(ShAmt);
1156 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001157
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001158 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001159 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001160 }
1161 break;
1162 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001163 // If this is an arithmetic shift right and only the low-bit is set, we can
1164 // always convert this into a logical shr, even if the shift amount is
1165 // variable. The low bit of the shift cannot be an input sign bit unless
1166 // the shift amount is >= the size of the datatype, which is undefined.
1167 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001168 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001169 Op.getOperand(0), Op.getOperand(1)));
1170
Nate Begeman368e18d2006-02-16 21:11:51 +00001171 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001172 MVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001173 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001174
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001175 // If the shift count is an invalid immediate, don't do anything.
1176 if (ShAmt >= BitWidth)
1177 break;
1178
1179 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001180
1181 // If any of the demanded bits are produced by the sign extension, we also
1182 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001183 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1184 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001185 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001186
1187 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001188 KnownZero, KnownOne, TLO, Depth+1))
1189 return true;
1190 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001191 KnownZero = KnownZero.lshr(ShAmt);
1192 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001193
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001194 // Handle the sign bit, adjusted to where it is now in the mask.
1195 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001196
1197 // If the input sign bit is known to be zero, or if none of the top bits
1198 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001199 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001200 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1201 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001202 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001203 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001204 KnownOne |= HighBits;
1205 }
1206 }
1207 break;
1208 case ISD::SIGN_EXTEND_INREG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001209 MVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001210
Chris Lattnerec665152006-02-26 23:36:02 +00001211 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001212 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001213 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001214 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001215 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001216
Chris Lattnerec665152006-02-26 23:36:02 +00001217 // If none of the extended bits are demanded, eliminate the sextinreg.
1218 if (NewBits == 0)
1219 return TLO.CombineTo(Op, Op.getOperand(0));
1220
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001222 InSignBit.zext(BitWidth);
1223 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001224 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001225 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001226
Chris Lattnerec665152006-02-26 23:36:02 +00001227 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001228 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001229 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001230
1231 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1232 KnownZero, KnownOne, TLO, Depth+1))
1233 return true;
1234 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1235
1236 // If the sign bit of the input is known set or clear, then we know the
1237 // top bits of the result.
1238
Chris Lattnerec665152006-02-26 23:36:02 +00001239 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001240 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001241 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001242 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001243
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001244 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001245 KnownOne |= NewBits;
1246 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001247 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001248 KnownZero &= ~NewBits;
1249 KnownOne &= ~NewBits;
1250 }
1251 break;
1252 }
Chris Lattnerec665152006-02-26 23:36:02 +00001253 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001254 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1255 APInt InMask = NewMask;
1256 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001257
1258 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001259 APInt NewBits =
1260 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1261 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001262 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001263 Op.getValueType(),
1264 Op.getOperand(0)));
1265
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001266 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001267 KnownZero, KnownOne, TLO, Depth+1))
1268 return true;
1269 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001270 KnownZero.zext(BitWidth);
1271 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001272 KnownZero |= NewBits;
1273 break;
1274 }
1275 case ISD::SIGN_EXTEND: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001276 MVT InVT = Op.getOperand(0).getValueType();
1277 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001278 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001279 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001280 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001281
1282 // If none of the top bits are demanded, convert this into an any_extend.
1283 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001284 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1285 Op.getValueType(),
1286 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001287
1288 // Since some of the sign extended bits are demanded, we know that the sign
1289 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001290 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001291 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001292 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001293
1294 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1295 KnownOne, TLO, Depth+1))
1296 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001297 KnownZero.zext(BitWidth);
1298 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001299
1300 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001301 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001302 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001303 Op.getValueType(),
1304 Op.getOperand(0)));
1305
1306 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001307 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001308 KnownOne |= NewBits;
1309 KnownZero &= ~NewBits;
1310 } else { // Otherwise, top bits aren't known.
1311 KnownOne &= ~NewBits;
1312 KnownZero &= ~NewBits;
1313 }
1314 break;
1315 }
1316 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001317 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1318 APInt InMask = NewMask;
1319 InMask.trunc(OperandBitWidth);
1320 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001321 KnownZero, KnownOne, TLO, Depth+1))
1322 return true;
1323 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001324 KnownZero.zext(BitWidth);
1325 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001326 break;
1327 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001328 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001329 // Simplify the input, using demanded bit information, and compute the known
1330 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001331 APInt TruncMask = NewMask;
1332 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1333 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001334 KnownZero, KnownOne, TLO, Depth+1))
1335 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001336 KnownZero.trunc(BitWidth);
1337 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001338
1339 // If the input is only used by this truncate, see if we can shrink it based
1340 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001341 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001342 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001343 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001344 switch (In.getOpcode()) {
1345 default: break;
1346 case ISD::SRL:
1347 // Shrink SRL by a constant if none of the high bits shifted in are
1348 // demanded.
1349 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001350 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1351 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001352 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001353 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001354
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001355 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001356 // None of the shifted in bits are needed. Add a truncate of the
1357 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001358 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001359 Op.getValueType(),
1360 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001361 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1362 Op.getValueType(),
1363 NewTrunc,
1364 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001365 }
1366 }
1367 break;
1368 }
1369 }
1370
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001371 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001372 break;
1373 }
Chris Lattnerec665152006-02-26 23:36:02 +00001374 case ISD::AssertZext: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001375 MVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001376 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001377 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001378 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001379 KnownZero, KnownOne, TLO, Depth+1))
1380 return true;
1381 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001382 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001383 break;
1384 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001385 case ISD::BIT_CONVERT:
1386#if 0
1387 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1388 // is demanded, turn this into a FGETSIGN.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001389 if (NewMask == MVT::getIntegerVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001390 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1391 !MVT::isVector(Op.getOperand(0).getValueType())) {
1392 // Only do this xform if FGETSIGN is valid or if before legalize.
1393 if (!TLO.AfterLegalize ||
1394 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1395 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1396 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001398 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001399 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001400 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001401 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1402 Sign, ShAmt));
1403 }
1404 }
1405#endif
1406 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001407 case ISD::ADD:
1408 case ISD::MUL:
1409 case ISD::SUB: {
1410 // Add, Sub, and Mul don't demand any bits in positions beyond that
1411 // of the highest bit demanded of them.
1412 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1413 BitWidth - NewMask.countLeadingZeros());
1414 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1415 KnownOne2, TLO, Depth+1))
1416 return true;
1417 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1418 KnownOne2, TLO, Depth+1))
1419 return true;
1420 // See if the operation should be performed at a smaller bit width.
1421 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1422 return true;
1423 }
1424 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001425 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001426 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001427 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001428 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001429 }
Chris Lattnerec665152006-02-26 23:36:02 +00001430
1431 // If we know the value of all of the demanded bits, return this as a
1432 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001433 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001434 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1435
Nate Begeman368e18d2006-02-16 21:11:51 +00001436 return false;
1437}
1438
Nate Begeman368e18d2006-02-16 21:11:51 +00001439/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1440/// in Mask are known to be either zero or one and return them in the
1441/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001442void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001443 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001444 APInt &KnownZero,
1445 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001446 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001447 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001448 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1449 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1450 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1451 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001452 "Should use MaskedValueIsZero if you don't know whether Op"
1453 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001454 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001455}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001456
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001457/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1458/// targets that want to expose additional information about sign bits to the
1459/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001460unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001461 unsigned Depth) const {
1462 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1463 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1464 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1465 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1466 "Should use ComputeNumSignBits if you don't know whether Op"
1467 " is a target node!");
1468 return 1;
1469}
1470
Dan Gohman97d11632009-02-15 23:59:32 +00001471/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1472/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1473/// determine which bit is set.
1474///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001475static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001476 // A left-shift of a constant one will have exactly one bit set, because
1477 // shifting the bit off the end is undefined.
1478 if (Val.getOpcode() == ISD::SHL)
1479 if (ConstantSDNode *C =
1480 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1481 if (C->getAPIntValue() == 1)
1482 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001483
Dan Gohman97d11632009-02-15 23:59:32 +00001484 // Similarly, a right-shift of a constant sign-bit will have exactly
1485 // one bit set.
1486 if (Val.getOpcode() == ISD::SRL)
1487 if (ConstantSDNode *C =
1488 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1489 if (C->getAPIntValue().isSignBit())
1490 return true;
1491
1492 // More could be done here, though the above checks are enough
1493 // to handle some common cases.
1494
1495 // Fall back to ComputeMaskedBits to catch other known cases.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001496 MVT OpVT = Val.getValueType();
1497 unsigned BitWidth = OpVT.getSizeInBits();
1498 APInt Mask = APInt::getAllOnesValue(BitWidth);
1499 APInt KnownZero, KnownOne;
1500 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001501 return (KnownZero.countPopulation() == BitWidth - 1) &&
1502 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001503}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001504
Evan Chengfa1eb272007-02-08 22:13:59 +00001505/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001506/// and cc. If it is unable to simplify it, return a null SDValue.
1507SDValue
1508TargetLowering::SimplifySetCC(MVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001509 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001510 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001511 SelectionDAG &DAG = DCI.DAG;
1512
1513 // These setcc operations always fold.
1514 switch (Cond) {
1515 default: break;
1516 case ISD::SETFALSE:
1517 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1518 case ISD::SETTRUE:
1519 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1520 }
1521
Gabor Greifba36cb52008-08-28 21:40:38 +00001522 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001523 const APInt &C1 = N1C->getAPIntValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00001524 if (isa<ConstantSDNode>(N0.getNode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001525 return DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Evan Chengfa1eb272007-02-08 22:13:59 +00001526 } else {
1527 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1528 // equality comparison, then we're just comparing whether X itself is
1529 // zero.
1530 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1531 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1532 N0.getOperand(1).getOpcode() == ISD::Constant) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001533 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001534 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001535 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001536 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1537 // (srl (ctlz x), 5) == 0 -> X != 0
1538 // (srl (ctlz x), 5) != 1 -> X != 0
1539 Cond = ISD::SETNE;
1540 } else {
1541 // (srl (ctlz x), 5) != 0 -> X == 0
1542 // (srl (ctlz x), 5) == 1 -> X == 0
1543 Cond = ISD::SETEQ;
1544 }
Dan Gohman475871a2008-07-27 21:46:04 +00001545 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001546 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001547 Zero, Cond);
1548 }
1549 }
Dale Johannesen89217a62008-11-07 01:28:02 +00001550
1551 // If the LHS is '(and load, const)', the RHS is 0,
1552 // the test is for equality or unsigned, and all 1 bits of the const are
1553 // in the same partial word, see if we can shorten the load.
1554 if (DCI.isBeforeLegalize() &&
1555 N0.getOpcode() == ISD::AND && C1 == 0 &&
Dan Gohmanf50c7982009-04-03 20:11:30 +00001556 N0.getNode()->hasOneUse() &&
Dale Johannesen89217a62008-11-07 01:28:02 +00001557 isa<LoadSDNode>(N0.getOperand(0)) &&
1558 N0.getOperand(0).getNode()->hasOneUse() &&
1559 isa<ConstantSDNode>(N0.getOperand(1))) {
1560 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001561 uint64_t bestMask = 0;
Dale Johannesen89217a62008-11-07 01:28:02 +00001562 unsigned bestWidth = 0, bestOffset = 0;
Chris Lattner672452d2009-04-29 03:45:07 +00001563 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1564 // FIXME: This uses getZExtValue() below so it only works on i64 and
1565 // below.
1566 N0.getValueType().getSizeInBits() <= 64) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001567 unsigned origWidth = N0.getValueType().getSizeInBits();
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001568 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1569 // 8 bits, but have to be careful...
1570 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1571 origWidth = Lod->getMemoryVT().getSizeInBits();
Chris Lattner672452d2009-04-29 03:45:07 +00001572 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001573 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1574 uint64_t newMask = (1ULL << width) - 1;
1575 for (unsigned offset=0; offset<origWidth/width; offset++) {
Chris Lattner672452d2009-04-29 03:45:07 +00001576 if ((newMask & Mask) == Mask) {
Dale Johannesenb514ac92008-11-08 00:01:16 +00001577 if (!TD->isLittleEndian())
1578 bestOffset = (origWidth/width - offset - 1) * (width/8);
Dale Johannesenbaf26b22008-11-10 07:16:42 +00001579 else
Dale Johannesenb514ac92008-11-08 00:01:16 +00001580 bestOffset = (uint64_t)offset * (width/8);
Dale Johannesencbf7cf52008-11-12 02:00:35 +00001581 bestMask = Mask >> (offset * (width/8) * 8);
Dale Johannesen89217a62008-11-07 01:28:02 +00001582 bestWidth = width;
1583 break;
1584 }
1585 newMask = newMask << width;
1586 }
1587 }
1588 }
1589 if (bestWidth) {
1590 MVT newVT = MVT::getIntegerVT(bestWidth);
1591 if (newVT.isRound()) {
Dale Johannesen89217a62008-11-07 01:28:02 +00001592 MVT PtrType = Lod->getOperand(1).getValueType();
1593 SDValue Ptr = Lod->getBasePtr();
1594 if (bestOffset != 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001595 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Dale Johannesen89217a62008-11-07 01:28:02 +00001596 DAG.getConstant(bestOffset, PtrType));
1597 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001598 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Dale Johannesen89217a62008-11-07 01:28:02 +00001599 Lod->getSrcValue(),
1600 Lod->getSrcValueOffset() + bestOffset,
1601 false, NewAlign);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001602 return DAG.getSetCC(dl, VT,
1603 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Dale Johannesen89217a62008-11-07 01:28:02 +00001604 DAG.getConstant(bestMask, newVT)),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001605 DAG.getConstant(0LL, newVT), Cond);
Dale Johannesen89217a62008-11-07 01:28:02 +00001606 }
1607 }
1608 }
Bill Wendlingd0ab34b2008-11-10 21:22:06 +00001609
Evan Chengfa1eb272007-02-08 22:13:59 +00001610 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1611 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001612 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001613
1614 // If the comparison constant has bits in the upper part, the
1615 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001616 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1617 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001618 switch (Cond) {
1619 case ISD::SETUGT:
1620 case ISD::SETUGE:
1621 case ISD::SETEQ: return DAG.getConstant(0, VT);
1622 case ISD::SETULT:
1623 case ISD::SETULE:
1624 case ISD::SETNE: return DAG.getConstant(1, VT);
1625 case ISD::SETGT:
1626 case ISD::SETGE:
1627 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001628 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001629 case ISD::SETLT:
1630 case ISD::SETLE:
1631 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001632 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001633 default:
1634 break;
1635 }
1636 }
1637
1638 // Otherwise, we can perform the comparison with the low bits.
1639 switch (Cond) {
1640 case ISD::SETEQ:
1641 case ISD::SETNE:
1642 case ISD::SETUGT:
1643 case ISD::SETUGE:
1644 case ISD::SETULT:
1645 case ISD::SETULE:
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001646 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001647 DAG.getConstant(APInt(C1).trunc(InSize),
1648 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001649 Cond);
1650 default:
1651 break; // todo, be more careful with signed comparisons
1652 }
1653 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1654 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001655 MVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1656 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
1657 MVT ExtDstTy = N0.getValueType();
1658 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001659
1660 // If the extended part has any inconsistent bits, it cannot ever
1661 // compare equal. In other words, they have to be all ones or all
1662 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001663 APInt ExtBits =
1664 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001665 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1666 return DAG.getConstant(Cond == ISD::SETNE, VT);
1667
Dan Gohman475871a2008-07-27 21:46:04 +00001668 SDValue ZextOp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001669 MVT Op0Ty = N0.getOperand(0).getValueType();
Evan Chengfa1eb272007-02-08 22:13:59 +00001670 if (Op0Ty == ExtSrcTy) {
1671 ZextOp = N0.getOperand(0);
1672 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001673 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001674 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001675 DAG.getConstant(Imm, Op0Ty));
1676 }
1677 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001678 DCI.AddToWorklist(ZextOp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00001679 // Otherwise, make this a use of a zext.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001680 return DAG.getSetCC(dl, VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001681 DAG.getConstant(C1 & APInt::getLowBitsSet(
1682 ExtDstTyBits,
1683 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001684 ExtDstTy),
1685 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001686 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001687 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1688
1689 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1690 if (N0.getOpcode() == ISD::SETCC) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001691 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
Evan Chengfa1eb272007-02-08 22:13:59 +00001692 if (TrueWhenTrue)
1693 return N0;
1694
1695 // Invert the condition.
1696 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1697 CC = ISD::getSetCCInverse(CC,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001698 N0.getOperand(0).getValueType().isInteger());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001699 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001700 }
1701
1702 if ((N0.getOpcode() == ISD::XOR ||
1703 (N0.getOpcode() == ISD::AND &&
1704 N0.getOperand(0).getOpcode() == ISD::XOR &&
1705 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1706 isa<ConstantSDNode>(N0.getOperand(1)) &&
Dan Gohman002e5d02008-03-13 22:13:53 +00001707 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001708 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1709 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001710 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001711 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001712 APInt::getHighBitsSet(BitWidth,
1713 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001714 // Okay, get the un-inverted input value.
Dan Gohman475871a2008-07-27 21:46:04 +00001715 SDValue Val;
Evan Chengfa1eb272007-02-08 22:13:59 +00001716 if (N0.getOpcode() == ISD::XOR)
1717 Val = N0.getOperand(0);
1718 else {
1719 assert(N0.getOpcode() == ISD::AND &&
1720 N0.getOperand(0).getOpcode() == ISD::XOR);
1721 // ((X^1)&1)^1 -> X & 1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001722 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001723 N0.getOperand(0).getOperand(0),
1724 N0.getOperand(1));
1725 }
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001726 return DAG.getSetCC(dl, VT, Val, N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001727 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1728 }
1729 }
1730 }
1731
Dan Gohman3370dd72008-03-03 22:37:52 +00001732 APInt MinVal, MaxVal;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001733 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
Evan Chengfa1eb272007-02-08 22:13:59 +00001734 if (ISD::isSignedIntSetCC(Cond)) {
Dan Gohman3370dd72008-03-03 22:37:52 +00001735 MinVal = APInt::getSignedMinValue(OperandBitSize);
1736 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001737 } else {
Dan Gohman3370dd72008-03-03 22:37:52 +00001738 MinVal = APInt::getMinValue(OperandBitSize);
1739 MaxVal = APInt::getMaxValue(OperandBitSize);
Evan Chengfa1eb272007-02-08 22:13:59 +00001740 }
1741
1742 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1743 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1744 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001745 // X >= C0 --> X > (C0-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001746 return DAG.getSetCC(dl, VT, N0,
1747 DAG.getConstant(C1-1, N1.getValueType()),
1748 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001749 }
1750
1751 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1752 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001753 // X <= C0 --> X < (C0+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001754 return DAG.getSetCC(dl, VT, N0,
1755 DAG.getConstant(C1+1, N1.getValueType()),
1756 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001757 }
1758
1759 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1760 return DAG.getConstant(0, VT); // X < MIN --> false
1761 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1762 return DAG.getConstant(1, VT); // X >= MIN --> true
1763 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1764 return DAG.getConstant(0, VT); // X > MAX --> false
1765 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1766 return DAG.getConstant(1, VT); // X <= MAX --> true
1767
1768 // Canonicalize setgt X, Min --> setne X, Min
1769 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001770 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001771 // Canonicalize setlt X, Max --> setne X, Max
1772 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001773 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001774
1775 // If we have setult X, 1, turn it into seteq X, 0
1776 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001777 return DAG.getSetCC(dl, VT, N0,
1778 DAG.getConstant(MinVal, N0.getValueType()),
1779 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001780 // If we have setugt X, Max-1, turn it into seteq X, Max
1781 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001782 return DAG.getSetCC(dl, VT, N0,
1783 DAG.getConstant(MaxVal, N0.getValueType()),
1784 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001785
1786 // If we have "setcc X, C0", check to see if we can shrink the immediate
1787 // by changing cc.
1788
1789 // SETUGT X, SINTMAX -> SETLT X, 0
Eli Friedman86f874d2008-11-30 04:59:26 +00001790 if (Cond == ISD::SETUGT &&
1791 C1 == APInt::getSignedMaxValue(OperandBitSize))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001792 return DAG.getSetCC(dl, VT, N0,
1793 DAG.getConstant(0, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001794 ISD::SETLT);
1795
Eli Friedman86f874d2008-11-30 04:59:26 +00001796 // SETULT X, SINTMIN -> SETGT X, -1
1797 if (Cond == ISD::SETULT &&
1798 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1799 SDValue ConstMinusOne =
1800 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1801 N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001802 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
Eli Friedman86f874d2008-11-30 04:59:26 +00001803 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001804
1805 // Fold bit comparisons when we can.
1806 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1807 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1808 if (ConstantSDNode *AndRHS =
1809 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Duncan Sands92abc622009-01-31 15:50:11 +00001810 MVT ShiftTy = DCI.isBeforeLegalize() ?
1811 getPointerTy() : getShiftAmountTy();
Evan Chengfa1eb272007-02-08 22:13:59 +00001812 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1813 // Perform the xform if the AND RHS is a single bit.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001814 if (isPowerOf2_64(AndRHS->getZExtValue())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001815 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001816 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1817 ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001818 }
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001819 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001820 // (X & 8) == 8 --> (X & 8) >> 3
1821 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001822 if (C1.isPowerOf2()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001823 return DAG.getNode(ISD::SRL, dl, VT, N0,
Duncan Sands92abc622009-01-31 15:50:11 +00001824 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001825 }
1826 }
1827 }
1828 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001829 } else if (isa<ConstantSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001830 // Ensure that the constant occurs on the RHS.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001831 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Evan Chengfa1eb272007-02-08 22:13:59 +00001832 }
1833
Gabor Greifba36cb52008-08-28 21:40:38 +00001834 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001835 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001836 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001837 if (O.getNode()) return O;
1838 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001839 // If the RHS of an FP comparison is a constant, simplify it away in
1840 // some cases.
1841 if (CFP->getValueAPF().isNaN()) {
1842 // If an operand is known to be a nan, we can fold it.
1843 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001844 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001845 case 0: // Known false.
1846 return DAG.getConstant(0, VT);
1847 case 1: // Known true.
1848 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001849 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001850 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001851 }
1852 }
1853
1854 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1855 // constant if knowing that the operand is non-nan is enough. We prefer to
1856 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1857 // materialize 0.0.
1858 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001859 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001860 }
1861
1862 if (N0 == N1) {
1863 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001864 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001865 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1866 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1867 if (UOF == 2) // FP operators that are undefined on NaNs.
1868 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1869 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1870 return DAG.getConstant(UOF, VT);
1871 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1872 // if it is not already.
1873 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1874 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001875 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001876 }
1877
1878 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001880 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1881 N0.getOpcode() == ISD::XOR) {
1882 // Simplify (X+Y) == (X+Z) --> Y == Z
1883 if (N0.getOpcode() == N1.getOpcode()) {
1884 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001885 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001886 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001887 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001888 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1889 // If X op Y == Y op X, try other combinations.
1890 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001891 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1892 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001893 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001894 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1895 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001896 }
1897 }
1898
1899 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1900 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1901 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001902 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001903 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001904 DAG.getConstant(RHSC->getAPIntValue()-
1905 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001906 N0.getValueType()), Cond);
1907 }
1908
1909 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1910 if (N0.getOpcode() == ISD::XOR)
1911 // If we know that all of the inverted bits are zero, don't bother
1912 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001913 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1914 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001915 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001916 DAG.getConstant(LHSR->getAPIntValue() ^
1917 RHSC->getAPIntValue(),
1918 N0.getValueType()),
1919 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001920 }
1921
1922 // Turn (C1-X) == C2 --> X == C1-C2
1923 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001924 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001925 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001926 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001927 DAG.getConstant(SUBC->getAPIntValue() -
1928 RHSC->getAPIntValue(),
1929 N0.getValueType()),
1930 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001931 }
1932 }
1933 }
1934
1935 // Simplify (X+Z) == X --> Z == 0
1936 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001937 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001938 DAG.getConstant(0, N0.getValueType()), Cond);
1939 if (N0.getOperand(1) == N1) {
1940 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001941 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001942 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001943 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001944 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1945 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001946 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001947 N1,
1948 DAG.getConstant(1, getShiftAmountTy()));
1949 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001950 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001951 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001952 }
1953 }
1954 }
1955
1956 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1957 N1.getOpcode() == ISD::XOR) {
1958 // Simplify X == (X+Z) --> Z == 0
1959 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001960 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001961 DAG.getConstant(0, N1.getValueType()), Cond);
1962 } else if (N1.getOperand(1) == N0) {
1963 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001964 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001965 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00001966 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001967 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1968 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001969 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00001970 DAG.getConstant(1, getShiftAmountTy()));
1971 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00001972 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001973 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001974 }
1975 }
1976 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00001977
Dan Gohman2c65c3d2009-01-29 16:18:12 +00001978 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001979 // Note that where y is variable and is known to have at most
1980 // one bit set (for example, if it is z&1) we cannot do this;
1981 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00001982 if (N0.getOpcode() == ISD::AND)
1983 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001984 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001985 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1986 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001987 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001988 }
1989 }
1990 if (N1.getOpcode() == ISD::AND)
1991 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001992 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00001993 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
1994 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001995 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001996 }
1997 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001998 }
1999
2000 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue Temp;
Evan Chengfa1eb272007-02-08 22:13:59 +00002002 if (N0.getValueType() == MVT::i1 && foldBooleans) {
2003 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002004 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002005 case ISD::SETEQ: // X == Y -> ~(X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002006 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2007 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002008 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002009 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002010 break;
2011 case ISD::SETNE: // X != Y --> (X^Y)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002012 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002013 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002014 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2015 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002016 Temp = DAG.getNOT(dl, N0, MVT::i1);
Dale Johannesende064702009-02-06 21:50:26 +00002017 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002018 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002019 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002020 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002021 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2022 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002023 Temp = DAG.getNOT(dl, N1, MVT::i1);
2024 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002025 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002026 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002027 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002028 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2029 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002030 Temp = DAG.getNOT(dl, N0, MVT::i1);
2031 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002032 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002033 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002034 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002035 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2036 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002037 Temp = DAG.getNOT(dl, N1, MVT::i1);
2038 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002039 break;
2040 }
2041 if (VT != MVT::i1) {
2042 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002043 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002044 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002045 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002046 }
2047 return N0;
2048 }
2049
2050 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002051 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002052}
2053
Evan Chengad4196b2008-05-12 19:56:52 +00002054/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2055/// node is a GlobalAddress + offset.
2056bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2057 int64_t &Offset) const {
2058 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002059 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2060 GA = GASD->getGlobal();
2061 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002062 return true;
2063 }
2064
2065 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002066 SDValue N1 = N->getOperand(0);
2067 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002068 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002069 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2070 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002071 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002072 return true;
2073 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002074 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002075 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2076 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002077 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002078 return true;
2079 }
2080 }
2081 }
2082 return false;
2083}
2084
2085
Nate Begemanabc01992009-06-05 21:37:30 +00002086/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
2087/// location that is 'Dist' units away from the location that the 'Base' load
2088/// is loading from.
2089bool TargetLowering::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
2090 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002091 const MachineFrameInfo *MFI) const {
Nate Begemanabc01992009-06-05 21:37:30 +00002092 if (LD->getChain() != Base->getChain())
Evan Chengad4196b2008-05-12 19:56:52 +00002093 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002094 MVT VT = LD->getValueType(0);
2095 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002096 return false;
2097
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue Loc = LD->getOperand(1);
2099 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002100 if (Loc.getOpcode() == ISD::FrameIndex) {
2101 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2102 return false;
2103 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2104 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2105 int FS = MFI->getObjectSize(FI);
2106 int BFS = MFI->getObjectSize(BFI);
2107 if (FS != BFS || FS != (int)Bytes) return false;
2108 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2109 }
Nate Begemanabc01992009-06-05 21:37:30 +00002110 if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
2111 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
2112 if (V && (V->getSExtValue() == Dist*Bytes))
2113 return true;
2114 }
Evan Chengad4196b2008-05-12 19:56:52 +00002115
2116 GlobalValue *GV1 = NULL;
2117 GlobalValue *GV2 = NULL;
2118 int64_t Offset1 = 0;
2119 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002120 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2121 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002122 if (isGA1 && isGA2 && GV1 == GV2)
2123 return Offset1 == (Offset2 + Dist*Bytes);
2124 return false;
2125}
2126
2127
Dan Gohman475871a2008-07-27 21:46:04 +00002128SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002129PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2130 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002131 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002132}
2133
Chris Lattnereb8146b2006-02-04 02:13:02 +00002134//===----------------------------------------------------------------------===//
2135// Inline Assembler Implementation Methods
2136//===----------------------------------------------------------------------===//
2137
Chris Lattner4376fea2008-04-27 00:09:47 +00002138
Chris Lattnereb8146b2006-02-04 02:13:02 +00002139TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002140TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002141 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002142 if (Constraint.size() == 1) {
2143 switch (Constraint[0]) {
2144 default: break;
2145 case 'r': return C_RegisterClass;
2146 case 'm': // memory
2147 case 'o': // offsetable
2148 case 'V': // not offsetable
2149 return C_Memory;
2150 case 'i': // Simple Integer or Relocatable Constant
2151 case 'n': // Simple Integer
2152 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002153 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002154 case 'I': // Target registers.
2155 case 'J':
2156 case 'K':
2157 case 'L':
2158 case 'M':
2159 case 'N':
2160 case 'O':
2161 case 'P':
2162 return C_Other;
2163 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002164 }
Chris Lattner065421f2007-03-25 02:18:14 +00002165
2166 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2167 Constraint[Constraint.size()-1] == '}')
2168 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002169 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002170}
2171
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002172/// LowerXConstraint - try to replace an X constraint, which matches anything,
2173/// with another that has more specific requirements based on the type of the
2174/// corresponding operand.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002175const char *TargetLowering::LowerXConstraint(MVT ConstraintVT) const{
2176 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002177 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002178 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002179 return "f"; // works for many targets
2180 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002181}
2182
Chris Lattner48884cd2007-08-25 00:47:38 +00002183/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2184/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002185void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002186 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002187 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002188 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002189 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002190 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002191 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002192 case 'X': // Allows any operand; labels (basic block) use this.
2193 if (Op.getOpcode() == ISD::BasicBlock) {
2194 Ops.push_back(Op);
2195 return;
2196 }
2197 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002198 case 'i': // Simple Integer or Relocatable Constant
2199 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002200 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002201 // These operands are interested in values of the form (GV+C), where C may
2202 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2203 // is possible and fine if either GV or C are missing.
2204 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2205 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2206
2207 // If we have "(add GV, C)", pull out GV/C
2208 if (Op.getOpcode() == ISD::ADD) {
2209 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2210 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2211 if (C == 0 || GA == 0) {
2212 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2213 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2214 }
2215 if (C == 0 || GA == 0)
2216 C = 0, GA = 0;
2217 }
2218
2219 // If we find a valid operand, map to the TargetXXX version so that the
2220 // value itself doesn't get selected.
2221 if (GA) { // Either &GV or &GV+C
2222 if (ConstraintLetter != 'n') {
2223 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002224 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002225 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2226 Op.getValueType(), Offs));
2227 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002228 }
2229 }
2230 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002231 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002232 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002233 // gcc prints these as sign extended. Sign extend value to 64 bits
2234 // now; without this it would get ZExt'd later in
2235 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2236 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
2237 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002238 return;
2239 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002240 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002241 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002242 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002243 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002244}
2245
Chris Lattner4ccb0702006-01-26 20:37:03 +00002246std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002247getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002248 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002249 return std::vector<unsigned>();
2250}
2251
2252
2253std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002254getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002255 MVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002256 if (Constraint[0] != '{')
2257 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002258 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2259
2260 // Remove the braces from around the name.
2261 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002262
2263 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002264 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2265 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002266 E = RI->regclass_end(); RCI != E; ++RCI) {
2267 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002268
2269 // If none of the the value types for this register class are valid, we
2270 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2271 bool isLegal = false;
2272 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2273 I != E; ++I) {
2274 if (isTypeLegal(*I)) {
2275 isLegal = true;
2276 break;
2277 }
2278 }
2279
2280 if (!isLegal) continue;
2281
Chris Lattner1efa40f2006-02-22 00:56:39 +00002282 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2283 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002284 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002285 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002286 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002287 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002288
Chris Lattner1efa40f2006-02-22 00:56:39 +00002289 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002290}
Evan Cheng30b37b52006-03-13 23:18:16 +00002291
2292//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002293// Constraint Selection.
2294
Chris Lattner6bdcda32008-10-17 16:47:46 +00002295/// isMatchingInputConstraint - Return true of this is an input operand that is
2296/// a matching constraint like "4".
2297bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002298 assert(!ConstraintCode.empty() && "No known constraint!");
2299 return isdigit(ConstraintCode[0]);
2300}
2301
2302/// getMatchedOperand - If this is an input matching constraint, this method
2303/// returns the output operand it matches.
2304unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2305 assert(!ConstraintCode.empty() && "No known constraint!");
2306 return atoi(ConstraintCode.c_str());
2307}
2308
2309
Chris Lattner4376fea2008-04-27 00:09:47 +00002310/// getConstraintGenerality - Return an integer indicating how general CT
2311/// is.
2312static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2313 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002314 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002315 case TargetLowering::C_Other:
2316 case TargetLowering::C_Unknown:
2317 return 0;
2318 case TargetLowering::C_Register:
2319 return 1;
2320 case TargetLowering::C_RegisterClass:
2321 return 2;
2322 case TargetLowering::C_Memory:
2323 return 3;
2324 }
2325}
2326
2327/// ChooseConstraint - If there are multiple different constraints that we
2328/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002329/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002330/// Other -> immediates and magic values
2331/// Register -> one specific register
2332/// RegisterClass -> a group of regs
2333/// Memory -> memory
2334/// Ideally, we would pick the most specific constraint possible: if we have
2335/// something that fits into a register, we would pick it. The problem here
2336/// is that if we have something that could either be in a register or in
2337/// memory that use of the register could cause selection of *other*
2338/// operands to fail: they might only succeed if we pick memory. Because of
2339/// this the heuristic we use is:
2340///
2341/// 1) If there is an 'other' constraint, and if the operand is valid for
2342/// that constraint, use it. This makes us take advantage of 'i'
2343/// constraints when available.
2344/// 2) Otherwise, pick the most general constraint present. This prefers
2345/// 'm' over 'r', for example.
2346///
2347static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002348 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002349 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002350 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2351 unsigned BestIdx = 0;
2352 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2353 int BestGenerality = -1;
2354
2355 // Loop over the options, keeping track of the most general one.
2356 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2357 TargetLowering::ConstraintType CType =
2358 TLI.getConstraintType(OpInfo.Codes[i]);
2359
Chris Lattner5a096902008-04-27 00:37:18 +00002360 // If this is an 'other' constraint, see if the operand is valid for it.
2361 // For example, on X86 we might have an 'rI' constraint. If the operand
2362 // is an integer in the range [0..31] we want to use I (saving a load
2363 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002364 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002365 assert(OpInfo.Codes[i].size() == 1 &&
2366 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002367 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002368 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002369 ResultOps, *DAG);
2370 if (!ResultOps.empty()) {
2371 BestType = CType;
2372 BestIdx = i;
2373 break;
2374 }
2375 }
2376
Chris Lattner4376fea2008-04-27 00:09:47 +00002377 // This constraint letter is more general than the previous one, use it.
2378 int Generality = getConstraintGenerality(CType);
2379 if (Generality > BestGenerality) {
2380 BestType = CType;
2381 BestIdx = i;
2382 BestGenerality = Generality;
2383 }
2384 }
2385
2386 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2387 OpInfo.ConstraintType = BestType;
2388}
2389
2390/// ComputeConstraintToUse - Determines the constraint code and constraint
2391/// type to use for the specific AsmOperandInfo, setting
2392/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002393void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002394 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002395 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002396 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002397 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2398
2399 // Single-letter constraints ('r') are very common.
2400 if (OpInfo.Codes.size() == 1) {
2401 OpInfo.ConstraintCode = OpInfo.Codes[0];
2402 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2403 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002404 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002405 }
2406
2407 // 'X' matches anything.
2408 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2409 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002410 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002411 // the result, which is not what we want to look at; leave them alone.
2412 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002413 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2414 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002415 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002416 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002417
2418 // Otherwise, try to resolve it to something we know about by looking at
2419 // the actual operand type.
2420 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2421 OpInfo.ConstraintCode = Repl;
2422 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2423 }
2424 }
2425}
2426
2427//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002428// Loop Strength Reduction hooks
2429//===----------------------------------------------------------------------===//
2430
Chris Lattner1436bb62007-03-30 23:14:50 +00002431/// isLegalAddressingMode - Return true if the addressing mode represented
2432/// by AM is legal for this target, for a load/store of the specified type.
2433bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2434 const Type *Ty) const {
2435 // The default implementation of this implements a conservative RISCy, r+r and
2436 // r+i addr mode.
2437
2438 // Allows a sign-extended 16-bit immediate field.
2439 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2440 return false;
2441
2442 // No global is ever allowed as a base.
2443 if (AM.BaseGV)
2444 return false;
2445
2446 // Only support r+r,
2447 switch (AM.Scale) {
2448 case 0: // "r+i" or just "i", depending on HasBaseReg.
2449 break;
2450 case 1:
2451 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2452 return false;
2453 // Otherwise we have r+r or r+i.
2454 break;
2455 case 2:
2456 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2457 return false;
2458 // Allow 2*r as r+r.
2459 break;
2460 }
2461
2462 return true;
2463}
2464
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002465/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2466/// return a DAG expression to select that will generate the same value by
2467/// multiplying by a magic number. See:
2468/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002469SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2470 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002471 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002472 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002473
2474 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002475 // FIXME: We should be more aggressive here.
2476 if (!isTypeLegal(VT))
2477 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002478
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002479 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002480 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002481
2482 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002483 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002485 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002486 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002487 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002488 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002489 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002490 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002491 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002492 else
Dan Gohman475871a2008-07-27 21:46:04 +00002493 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002494 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002495 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002496 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002497 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002498 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002499 }
2500 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002501 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002502 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002503 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002504 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002505 }
2506 // Shift right algebraic if shift value is nonzero
2507 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002508 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002509 DAG.getConstant(magics.s, getShiftAmountTy()));
2510 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002511 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002512 }
2513 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002514 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002515 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002516 getShiftAmountTy()));
2517 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002518 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002519 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002520}
2521
2522/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2523/// return a DAG expression to select that will generate the same value by
2524/// multiplying by a magic number. See:
2525/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002526SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2527 std::vector<SDNode*>* Created) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002528 MVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002529 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002530
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002531 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002532 // FIXME: We should be more aggressive here.
2533 if (!isTypeLegal(VT))
2534 return SDValue();
2535
2536 // FIXME: We should use a narrower constant when the upper
2537 // bits are known to be zero.
2538 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002539 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002540
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002541 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002542 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002543 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002544 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002545 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002546 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002547 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002548 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002549 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002550 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002551 else
Dan Gohman475871a2008-07-27 21:46:04 +00002552 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002553 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002554 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002555
2556 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002557 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2558 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002559 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002560 DAG.getConstant(magics.s, getShiftAmountTy()));
2561 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002562 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002563 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002564 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002565 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002566 DAG.getConstant(1, getShiftAmountTy()));
2567 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002568 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002569 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002570 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002571 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002572 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002573 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2574 }
2575}
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002576
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002577/// IgnoreHarmlessInstructions - Ignore instructions between a CALL and RET
2578/// node that don't prevent tail call optimization.
2579static SDValue IgnoreHarmlessInstructions(SDValue node) {
2580 // Found call return.
2581 if (node.getOpcode() == ISD::CALL) return node;
2582 // Ignore MERGE_VALUES. Will have at least one operand.
2583 if (node.getOpcode() == ISD::MERGE_VALUES)
2584 return IgnoreHarmlessInstructions(node.getOperand(0));
2585 // Ignore ANY_EXTEND node.
2586 if (node.getOpcode() == ISD::ANY_EXTEND)
2587 return IgnoreHarmlessInstructions(node.getOperand(0));
2588 if (node.getOpcode() == ISD::TRUNCATE)
2589 return IgnoreHarmlessInstructions(node.getOperand(0));
2590 // Any other node type.
2591 return node;
2592}
2593
2594bool TargetLowering::CheckTailCallReturnConstraints(CallSDNode *TheCall,
2595 SDValue Ret) {
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002596 unsigned NumOps = Ret.getNumOperands();
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002597 // ISD::CALL results:(value0, ..., valuen, chain)
2598 // ISD::RET operands:(chain, value0, flag0, ..., valuen, flagn)
2599 // Value return:
2600 // Check that operand of the RET node sources from the CALL node. The RET node
2601 // has at least two operands. Operand 0 holds the chain. Operand 1 holds the
2602 // value.
Arnold Schwaighofer5d2c01e2009-06-15 14:43:36 +00002603 // Also we need to check that there is no code in between the call and the
2604 // return. Hence we also check that the incomming chain to the return sources
2605 // from the outgoing chain of the call.
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002606 if (NumOps > 1 &&
Arnold Schwaighofer5d2c01e2009-06-15 14:43:36 +00002607 IgnoreHarmlessInstructions(Ret.getOperand(1)) == SDValue(TheCall,0) &&
2608 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002609 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002610 // void return: The RET node has the chain result value of the CALL node as
2611 // input.
2612 if (NumOps == 1 &&
2613 Ret.getOperand(0) == SDValue(TheCall, TheCall->getNumValues()-1))
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002614 return true;
Arnold Schwaighofer11ff9782009-03-28 12:36:29 +00002615
Arnold Schwaighofere75fd692009-03-28 08:33:27 +00002616 return false;
2617}