blob: 5a0bdb47d1ba7c4ab01e66dbacad5f307a9092af [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000023#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000031using namespace llvm;
32
Rafael Espindola9a580232009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Evan Cheng56966222007-01-12 02:11:51 +000055/// InitLibcallNames - Set default libcall names.
56///
Evan Cheng79cca502007-01-12 22:51:10 +000057static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
178 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000179 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
180 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
181 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
182 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000183 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
184 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
186 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000188 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
189 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000191 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000194 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000195 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000197 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
198 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000199 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
200 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000201 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000202 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
203 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000204 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000205 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
206 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000208 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000209 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000211 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
212 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000213 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
214 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000215 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
216 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000217 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
218 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000219 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
220 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
221 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
222 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000223 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
224 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000225 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
226 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000227 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
228 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000229 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
230 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
231 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
232 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
233 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
234 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000235 Names[RTLIB::OEQ_F32] = "__eqsf2";
236 Names[RTLIB::OEQ_F64] = "__eqdf2";
237 Names[RTLIB::UNE_F32] = "__nesf2";
238 Names[RTLIB::UNE_F64] = "__nedf2";
239 Names[RTLIB::OGE_F32] = "__gesf2";
240 Names[RTLIB::OGE_F64] = "__gedf2";
241 Names[RTLIB::OLT_F32] = "__ltsf2";
242 Names[RTLIB::OLT_F64] = "__ltdf2";
243 Names[RTLIB::OLE_F32] = "__lesf2";
244 Names[RTLIB::OLE_F64] = "__ledf2";
245 Names[RTLIB::OGT_F32] = "__gtsf2";
246 Names[RTLIB::OGT_F64] = "__gtdf2";
247 Names[RTLIB::UO_F32] = "__unordsf2";
248 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000249 Names[RTLIB::O_F32] = "__unordsf2";
250 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000251 Names[RTLIB::MEMCPY] = "memcpy";
252 Names[RTLIB::MEMMOVE] = "memmove";
253 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000254 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000255}
256
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000257/// InitLibcallCallingConvs - Set default libcall CallingConvs.
258///
259static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
260 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
261 CCs[i] = CallingConv::C;
262 }
263}
264
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000265/// getFPEXT - Return the FPEXT_*_* value for the given types, or
266/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000267RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 if (OpVT == MVT::f32) {
269 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000270 return FPEXT_F32_F64;
271 }
272 return UNKNOWN_LIBCALL;
273}
274
275/// getFPROUND - Return the FPROUND_*_* value for the given types, or
276/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000277RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 if (RetVT == MVT::f32) {
279 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000280 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000282 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000284 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 } else if (RetVT == MVT::f64) {
286 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000287 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000289 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000290 }
291 return UNKNOWN_LIBCALL;
292}
293
294/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
295/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000296RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 if (OpVT == MVT::f32) {
298 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000299 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000301 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000303 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000305 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000307 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 } else if (OpVT == MVT::f64) {
309 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000310 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000312 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 } else if (OpVT == MVT::f80) {
316 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000317 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000319 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000321 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 } else if (OpVT == MVT::ppcf128) {
323 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000324 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000326 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000328 return FPTOSINT_PPCF128_I128;
329 }
330 return UNKNOWN_LIBCALL;
331}
332
333/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
334/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000335RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (OpVT == MVT::f32) {
337 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000338 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000340 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000342 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000344 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 } else if (OpVT == MVT::f64) {
348 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000349 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000351 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000353 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 } else if (OpVT == MVT::f80) {
355 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000356 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000358 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 } else if (OpVT == MVT::ppcf128) {
362 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000363 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000365 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000367 return FPTOUINT_PPCF128_I128;
368 }
369 return UNKNOWN_LIBCALL;
370}
371
372/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
373/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000374RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 if (OpVT == MVT::i32) {
376 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000379 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000381 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 } else if (OpVT == MVT::i64) {
385 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000386 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000388 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000390 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000392 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 } else if (OpVT == MVT::i128) {
394 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000395 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000397 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000399 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000401 return SINTTOFP_I128_PPCF128;
402 }
403 return UNKNOWN_LIBCALL;
404}
405
406/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
407/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000408RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 if (OpVT == MVT::i32) {
410 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000413 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000415 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 } else if (OpVT == MVT::i64) {
419 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000422 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000424 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000426 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 } else if (OpVT == MVT::i128) {
428 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000429 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000431 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000433 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000435 return UINTTOFP_I128_PPCF128;
436 }
437 return UNKNOWN_LIBCALL;
438}
439
Evan Chengd385fd62007-01-31 09:29:11 +0000440/// InitCmpLibcallCCs - Set default comparison libcall CC.
441///
442static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
443 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
444 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
445 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
446 CCs[RTLIB::UNE_F32] = ISD::SETNE;
447 CCs[RTLIB::UNE_F64] = ISD::SETNE;
448 CCs[RTLIB::OGE_F32] = ISD::SETGE;
449 CCs[RTLIB::OGE_F64] = ISD::SETGE;
450 CCs[RTLIB::OLT_F32] = ISD::SETLT;
451 CCs[RTLIB::OLT_F64] = ISD::SETLT;
452 CCs[RTLIB::OLE_F32] = ISD::SETLE;
453 CCs[RTLIB::OLE_F64] = ISD::SETLE;
454 CCs[RTLIB::OGT_F32] = ISD::SETGT;
455 CCs[RTLIB::OGT_F64] = ISD::SETGT;
456 CCs[RTLIB::UO_F32] = ISD::SETNE;
457 CCs[RTLIB::UO_F64] = ISD::SETNE;
458 CCs[RTLIB::O_F32] = ISD::SETEQ;
459 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000460}
461
Chris Lattnerf0144122009-07-28 03:13:23 +0000462/// NOTE: The constructor takes ownership of TLOF.
463TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
464 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000465 // All operations default to being supported.
466 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000467 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000468 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000469 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
470 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000471 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000472
Chris Lattner1a3048b2007-12-22 20:47:56 +0000473 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000475 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000476 for (unsigned IM = (unsigned)ISD::PRE_INC;
477 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
479 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000480 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000481
482 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
484 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000485 }
Evan Chengd2cde682008-03-10 19:38:10 +0000486
487 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000489
490 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000491 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000492 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
494 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
495 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000496
Dale Johannesen0bb41602008-09-22 21:57:32 +0000497 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FLOG , MVT::f64, Expand);
499 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
500 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
501 setOperationAction(ISD::FEXP , MVT::f64, Expand);
502 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
503 setOperationAction(ISD::FLOG , MVT::f32, Expand);
504 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
505 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
506 setOperationAction(ISD::FEXP , MVT::f32, Expand);
507 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000508
Chris Lattner41bab0b2008-01-15 21:58:08 +0000509 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000511
Owen Andersona69571c2006-05-03 01:29:57 +0000512 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000513 UsesGlobalOffsetTable = false;
Owen Anderson1d0be152009-08-13 21:58:54 +0000514 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000516 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000517 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000518 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000519 UseUnderscoreSetJmp = false;
520 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000521 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000522 IntDivIsCheap = false;
523 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000524 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000525 ExceptionPointerRegister = 0;
526 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000527 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000528 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000529 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000530 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000531 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000532 IfCvtDupBlockSizeLimit = 0;
533 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000534
535 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000536 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000537 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000538}
539
Chris Lattnerf0144122009-07-28 03:13:23 +0000540TargetLowering::~TargetLowering() {
541 delete &TLOF;
542}
Chris Lattnercba82f92005-01-16 07:28:11 +0000543
Owen Anderson23b9b192009-08-12 00:36:31 +0000544static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
545 unsigned &NumIntermediates,
546 EVT &RegisterVT,
547 TargetLowering* TLI) {
548 // Figure out the right, legal destination reg to copy into.
549 unsigned NumElts = VT.getVectorNumElements();
550 MVT EltTy = VT.getVectorElementType();
551
552 unsigned NumVectorRegs = 1;
553
554 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
555 // could break down into LHS/RHS like LegalizeDAG does.
556 if (!isPowerOf2_32(NumElts)) {
557 NumVectorRegs = NumElts;
558 NumElts = 1;
559 }
560
561 // Divide the input until we get to a supported size. This will always
562 // end with a scalar if the target doesn't support vectors.
563 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
564 NumElts >>= 1;
565 NumVectorRegs <<= 1;
566 }
567
568 NumIntermediates = NumVectorRegs;
569
570 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
571 if (!TLI->isTypeLegal(NewVT))
572 NewVT = EltTy;
573 IntermediateVT = NewVT;
574
575 EVT DestVT = TLI->getRegisterType(NewVT);
576 RegisterVT = DestVT;
577 if (EVT(DestVT).bitsLT(NewVT)) {
578 // Value is expanded, e.g. i64 -> i16.
579 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
580 } else {
581 // Otherwise, promotion or legal types use the same number of registers as
582 // the vector decimated to the appropriate level.
583 return NumVectorRegs;
584 }
585
586 return 1;
587}
588
Chris Lattner310968c2005-01-07 07:44:53 +0000589/// computeRegisterProperties - Once all of the register classes are added,
590/// this allows us to compute derived properties we expose.
591void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000593 "Too many value types for ValueTypeActions to hold!");
594
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000595 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000597 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000599 }
600 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000602
Chris Lattner310968c2005-01-07 07:44:53 +0000603 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000605 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000607
608 // Every integer value type larger than this largest register takes twice as
609 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000610 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000611 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
612 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000613 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000614 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
616 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000617 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000618 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000619
620 // Inspect all of the ValueType's smaller than the largest integer
621 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000622 unsigned LegalIntReg = LargestIntReg;
623 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 IntReg >= (unsigned)MVT::i1; --IntReg) {
625 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000626 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000627 LegalIntReg = IntReg;
628 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000629 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000631 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000632 }
633 }
634
Dale Johannesen161e8972007-10-05 20:04:43 +0000635 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 if (!isTypeLegal(MVT::ppcf128)) {
637 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
638 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
639 TransformToType[MVT::ppcf128] = MVT::f64;
640 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000641 }
642
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000643 // Decide how to handle f64. If the target does not have native f64 support,
644 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 if (!isTypeLegal(MVT::f64)) {
646 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
647 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
648 TransformToType[MVT::f64] = MVT::i64;
649 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000650 }
651
652 // Decide how to handle f32. If the target does not have native support for
653 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 if (!isTypeLegal(MVT::f32)) {
655 if (isTypeLegal(MVT::f64)) {
656 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
657 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
658 TransformToType[MVT::f32] = MVT::f64;
659 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000660 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
662 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
663 TransformToType[MVT::f32] = MVT::i32;
664 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000665 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000666 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000667
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000668 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
670 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000671 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000672 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000673 MVT IntermediateVT;
674 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000675 unsigned NumIntermediates;
676 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000677 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
678 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000679 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000680
681 // Determine if there is a legal wider type.
682 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000683 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000684 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
686 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000687 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000688 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000689 TransformToType[i] = SVT;
690 ValueTypeActions.setTypeAction(VT, Promote);
691 IsLegalWiderType = true;
692 break;
693 }
694 }
695 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000696 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000697 if (NVT == VT) {
698 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000700 ValueTypeActions.setTypeAction(VT, Expand);
701 } else {
702 TransformToType[i] = NVT;
703 ValueTypeActions.setTypeAction(VT, Promote);
704 }
705 }
Dan Gohman7f321562007-06-25 16:23:39 +0000706 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000707 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000708}
Chris Lattnercba82f92005-01-16 07:28:11 +0000709
Evan Cheng72261582005-12-20 06:22:03 +0000710const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
711 return NULL;
712}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000713
Scott Michel5b8f82e2008-03-10 15:42:14 +0000714
Owen Anderson825b72b2009-08-11 20:47:22 +0000715MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000716 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000717}
718
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000719MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
720 return MVT::i32; // return the default value
721}
722
Dan Gohman7f321562007-06-25 16:23:39 +0000723/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000724/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
725/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
726/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000727///
Dan Gohman7f321562007-06-25 16:23:39 +0000728/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000729/// register. It also returns the VT and quantity of the intermediate values
730/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000731///
Owen Anderson23b9b192009-08-12 00:36:31 +0000732unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000733 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000734 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000735 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000736 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000737 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000738 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000739
740 unsigned NumVectorRegs = 1;
741
Nate Begemand73ab882007-11-27 19:28:48 +0000742 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
743 // could break down into LHS/RHS like LegalizeDAG does.
744 if (!isPowerOf2_32(NumElts)) {
745 NumVectorRegs = NumElts;
746 NumElts = 1;
747 }
748
Chris Lattnerdc879292006-03-31 00:28:56 +0000749 // Divide the input until we get to a supported size. This will always
750 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000751 while (NumElts > 1 && !isTypeLegal(
752 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000753 NumElts >>= 1;
754 NumVectorRegs <<= 1;
755 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000756
757 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000758
Owen Anderson23b9b192009-08-12 00:36:31 +0000759 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000760 if (!isTypeLegal(NewVT))
761 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000762 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000763
Owen Anderson23b9b192009-08-12 00:36:31 +0000764 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000765 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000766 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000767 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000769 } else {
770 // Otherwise, promotion or legal types use the same number of registers as
771 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000772 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000773 }
774
Evan Chenge9b3da12006-05-17 18:10:06 +0000775 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000776}
777
Mon P Wang0c397192008-10-30 08:01:45 +0000778/// getWidenVectorType: given a vector type, returns the type to widen to
779/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000780/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000781/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000782/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000783EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000784 assert(VT.isVector());
785 if (isTypeLegal(VT))
786 return VT;
787
788 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000790}
791
Evan Cheng3ae05432008-01-24 00:22:01 +0000792/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000793/// function arguments in the caller parameter area. This is the actual
794/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000795unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000796 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000797}
798
Chris Lattner071c62f2010-01-25 23:26:13 +0000799/// getJumpTableEncoding - Return the entry encoding for a jump table in the
800/// current function. The returned value is a member of the
801/// MachineJumpTableInfo::JTEntryKind enum.
802unsigned TargetLowering::getJumpTableEncoding() const {
803 // In non-pic modes, just use the address of a block.
804 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
805 return MachineJumpTableInfo::EK_BlockAddress;
806
807 // In PIC mode, if the target supports a GPRel32 directive, use it.
808 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
809 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
810
811 // Otherwise, use a label difference.
812 return MachineJumpTableInfo::EK_LabelDifference32;
813}
814
Dan Gohman475871a2008-07-27 21:46:04 +0000815SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
816 SelectionDAG &DAG) const {
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000817 // FIXME: Eliminate usesGlobalOffsetTable() in favor of JTEntryKind.
Evan Chengcc415862007-11-09 01:32:10 +0000818 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000819 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000820 return Table;
821}
822
Chris Lattner13e97a22010-01-26 05:30:30 +0000823/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
824/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
825/// MCExpr.
826const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000827TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
828 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000829 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000830 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000831}
832
Dan Gohman6520e202008-10-18 02:06:02 +0000833bool
834TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
835 // Assume that everything is safe in static mode.
836 if (getTargetMachine().getRelocationModel() == Reloc::Static)
837 return true;
838
839 // In dynamic-no-pic mode, assume that known defined values are safe.
840 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
841 GA &&
842 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000843 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000844 return true;
845
846 // Otherwise assume nothing is safe.
847 return false;
848}
849
Chris Lattnereb8146b2006-02-04 02:13:02 +0000850//===----------------------------------------------------------------------===//
851// Optimization Methods
852//===----------------------------------------------------------------------===//
853
Nate Begeman368e18d2006-02-16 21:11:51 +0000854/// ShrinkDemandedConstant - Check to see if the specified operand of the
855/// specified instruction is a constant integer. If so, check to see if there
856/// are any bits set in the constant that are not demanded. If so, shrink the
857/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000858bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000859 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000860 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000861
Chris Lattnerec665152006-02-26 23:36:02 +0000862 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000863 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000864 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000865 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000866 case ISD::AND:
867 case ISD::OR: {
868 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
869 if (!C) return false;
870
871 if (Op.getOpcode() == ISD::XOR &&
872 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
873 return false;
874
875 // if we can expand it to have all bits set, do it
876 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000877 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000878 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
879 DAG.getConstant(Demanded &
880 C->getAPIntValue(),
881 VT));
882 return CombineTo(Op, New);
883 }
884
Nate Begemande996292006-02-03 22:24:05 +0000885 break;
886 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000887 }
888
Nate Begemande996292006-02-03 22:24:05 +0000889 return false;
890}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000891
Dan Gohman97121ba2009-04-08 00:15:30 +0000892/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
893/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
894/// cast, but it could be generalized for targets with other types of
895/// implicit widening casts.
896bool
897TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
898 unsigned BitWidth,
899 const APInt &Demanded,
900 DebugLoc dl) {
901 assert(Op.getNumOperands() == 2 &&
902 "ShrinkDemandedOp only supports binary operators!");
903 assert(Op.getNode()->getNumValues() == 1 &&
904 "ShrinkDemandedOp only supports nodes with one result!");
905
906 // Don't do this if the node has another user, which may require the
907 // full value.
908 if (!Op.getNode()->hasOneUse())
909 return false;
910
911 // Search for the smallest integer type with free casts to and from
912 // Op's type. For expedience, just check power-of-2 integer types.
913 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
914 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
915 if (!isPowerOf2_32(SmallVTBits))
916 SmallVTBits = NextPowerOf2(SmallVTBits);
917 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000918 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000919 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
920 TLI.isZExtFree(SmallVT, Op.getValueType())) {
921 // We found a type with free casts.
922 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
923 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
924 Op.getNode()->getOperand(0)),
925 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
926 Op.getNode()->getOperand(1)));
927 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
928 return CombineTo(Op, Z);
929 }
930 }
931 return false;
932}
933
Nate Begeman368e18d2006-02-16 21:11:51 +0000934/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
935/// DemandedMask bits of the result of Op are ever used downstream. If we can
936/// use this information to simplify Op, create a new simplified DAG node and
937/// return true, returning the original and new nodes in Old and New. Otherwise,
938/// analyze the expression and return a mask of KnownOne and KnownZero bits for
939/// the expression (used to simplify the caller). The KnownZero/One bits may
940/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000941bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000942 const APInt &DemandedMask,
943 APInt &KnownZero,
944 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000945 TargetLoweringOpt &TLO,
946 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000947 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000948 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000949 "Mask size mismatches value type size!");
950 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000951 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000952
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000953 // Don't know anything.
954 KnownZero = KnownOne = APInt(BitWidth, 0);
955
Nate Begeman368e18d2006-02-16 21:11:51 +0000956 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000957 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000958 if (Depth != 0) {
959 // If not at the root, Just compute the KnownZero/KnownOne bits to
960 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000961 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000962 return false;
963 }
964 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000965 // just set the NewMask to all bits.
966 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000967 } else if (DemandedMask == 0) {
968 // Not demanding any bits from Op.
969 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000970 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000971 return false;
972 } else if (Depth == 6) { // Limit search depth.
973 return false;
974 }
975
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000976 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000977 switch (Op.getOpcode()) {
978 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000979 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000980 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
981 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000982 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000983 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000984 // If the RHS is a constant, check to see if the LHS would be zero without
985 // using the bits from the RHS. Below, we use knowledge about the RHS to
986 // simplify the LHS, here we're using information from the LHS to simplify
987 // the RHS.
988 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000989 APInt LHSZero, LHSOne;
990 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000991 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000992 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000993 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000994 return TLO.CombineTo(Op, Op.getOperand(0));
995 // If any of the set bits in the RHS are known zero on the LHS, shrink
996 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000997 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000998 return true;
999 }
1000
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001001 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001002 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001003 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001004 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001005 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001006 KnownZero2, KnownOne2, TLO, Depth+1))
1007 return true;
1008 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1009
1010 // If all of the demanded bits are known one on one side, return the other.
1011 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001012 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001013 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001014 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001015 return TLO.CombineTo(Op, Op.getOperand(1));
1016 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001017 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001018 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1019 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001020 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001021 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001022 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001023 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001024 return true;
1025
Nate Begeman368e18d2006-02-16 21:11:51 +00001026 // Output known-1 bits are only known if set in both the LHS & RHS.
1027 KnownOne &= KnownOne2;
1028 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1029 KnownZero |= KnownZero2;
1030 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001031 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001032 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001033 KnownOne, TLO, Depth+1))
1034 return true;
1035 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001036 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001037 KnownZero2, KnownOne2, TLO, Depth+1))
1038 return true;
1039 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1040
1041 // If all of the demanded bits are known zero on one side, return the other.
1042 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001043 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001044 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001045 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001046 return TLO.CombineTo(Op, Op.getOperand(1));
1047 // If all of the potentially set bits on one side are known to be set on
1048 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001049 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001050 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001051 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001052 return TLO.CombineTo(Op, Op.getOperand(1));
1053 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001055 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001056 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001057 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001058 return true;
1059
Nate Begeman368e18d2006-02-16 21:11:51 +00001060 // Output known-0 bits are only known if clear in both the LHS & RHS.
1061 KnownZero &= KnownZero2;
1062 // Output known-1 are known to be set if set in either the LHS | RHS.
1063 KnownOne |= KnownOne2;
1064 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001065 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001066 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001067 KnownOne, TLO, Depth+1))
1068 return true;
1069 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001070 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001071 KnownOne2, TLO, Depth+1))
1072 return true;
1073 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1074
1075 // If all of the demanded bits are known zero on one side, return the other.
1076 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001077 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001078 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001079 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001080 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001081 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001082 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001083 return true;
1084
Chris Lattner3687c1a2006-11-27 21:50:02 +00001085 // If all of the unknown bits are known to be zero on one side or the other
1086 // (but not both) turn this into an *inclusive* or.
1087 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001088 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001089 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001090 Op.getOperand(0),
1091 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001092
1093 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1094 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1095 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1096 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1097
Nate Begeman368e18d2006-02-16 21:11:51 +00001098 // If all of the demanded bits on one side are known, and all of the set
1099 // bits on that side are also known to be set on the other side, turn this
1100 // into an AND, as we know the bits will be cleared.
1101 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001102 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001103 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001104 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001105 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001106 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1107 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001108 }
1109 }
1110
1111 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001112 // for XOR, we prefer to force bits to 1 if they will make a -1.
1113 // if we can't force bits, try to shrink constant
1114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1115 APInt Expanded = C->getAPIntValue() | (~NewMask);
1116 // if we can expand it to have all bits set, do it
1117 if (Expanded.isAllOnesValue()) {
1118 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001119 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001120 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001121 TLO.DAG.getConstant(Expanded, VT));
1122 return TLO.CombineTo(Op, New);
1123 }
1124 // if it already has all the bits set, nothing to change
1125 // but don't shrink either!
1126 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1127 return true;
1128 }
1129 }
1130
Nate Begeman368e18d2006-02-16 21:11:51 +00001131 KnownZero = KnownZeroOut;
1132 KnownOne = KnownOneOut;
1133 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001134 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001135 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001136 KnownOne, TLO, Depth+1))
1137 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001138 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001139 KnownOne2, TLO, Depth+1))
1140 return true;
1141 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1142 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1143
1144 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001145 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001146 return true;
1147
1148 // Only known if known in both the LHS and RHS.
1149 KnownOne &= KnownOne2;
1150 KnownZero &= KnownZero2;
1151 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001152 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001153 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001154 KnownOne, TLO, Depth+1))
1155 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001156 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001157 KnownOne2, TLO, Depth+1))
1158 return true;
1159 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1160 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1161
1162 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001163 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001164 return true;
1165
1166 // Only known if known in both the LHS and RHS.
1167 KnownOne &= KnownOne2;
1168 KnownZero &= KnownZero2;
1169 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001170 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001171 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001172 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001174
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001175 // If the shift count is an invalid immediate, don't do anything.
1176 if (ShAmt >= BitWidth)
1177 break;
1178
Chris Lattner895c4ab2007-04-17 21:14:16 +00001179 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1180 // single shift. We can do this if the bottom bits (which are shifted
1181 // out) are never demanded.
1182 if (InOp.getOpcode() == ISD::SRL &&
1183 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001184 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001185 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001186 unsigned Opc = ISD::SHL;
1187 int Diff = ShAmt-C1;
1188 if (Diff < 0) {
1189 Diff = -Diff;
1190 Opc = ISD::SRL;
1191 }
1192
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001194 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001195 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001196 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001197 InOp.getOperand(0), NewSA));
1198 }
1199 }
1200
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001201 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001202 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001203 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001204 KnownZero <<= SA->getZExtValue();
1205 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001206 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001207 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001208 }
1209 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001210 case ISD::SRL:
1211 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001212 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001213 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001214 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001215 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001216
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001217 // If the shift count is an invalid immediate, don't do anything.
1218 if (ShAmt >= BitWidth)
1219 break;
1220
Chris Lattner895c4ab2007-04-17 21:14:16 +00001221 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1222 // single shift. We can do this if the top bits (which are shifted out)
1223 // are never demanded.
1224 if (InOp.getOpcode() == ISD::SHL &&
1225 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001226 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001227 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001228 unsigned Opc = ISD::SRL;
1229 int Diff = ShAmt-C1;
1230 if (Diff < 0) {
1231 Diff = -Diff;
1232 Opc = ISD::SHL;
1233 }
1234
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001236 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001237 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001238 InOp.getOperand(0), NewSA));
1239 }
1240 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001241
1242 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001243 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001244 KnownZero, KnownOne, TLO, Depth+1))
1245 return true;
1246 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001247 KnownZero = KnownZero.lshr(ShAmt);
1248 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001249
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001250 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001251 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001252 }
1253 break;
1254 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001255 // If this is an arithmetic shift right and only the low-bit is set, we can
1256 // always convert this into a logical shr, even if the shift amount is
1257 // variable. The low bit of the shift cannot be an input sign bit unless
1258 // the shift amount is >= the size of the datatype, which is undefined.
1259 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001260 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001261 Op.getOperand(0), Op.getOperand(1)));
1262
Nate Begeman368e18d2006-02-16 21:11:51 +00001263 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001264 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001265 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001266
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001267 // If the shift count is an invalid immediate, don't do anything.
1268 if (ShAmt >= BitWidth)
1269 break;
1270
1271 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001272
1273 // If any of the demanded bits are produced by the sign extension, we also
1274 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001275 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1276 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001277 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001278
1279 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001280 KnownZero, KnownOne, TLO, Depth+1))
1281 return true;
1282 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001283 KnownZero = KnownZero.lshr(ShAmt);
1284 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001285
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001286 // Handle the sign bit, adjusted to where it is now in the mask.
1287 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001288
1289 // If the input sign bit is known to be zero, or if none of the top bits
1290 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001291 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001292 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1293 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001294 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001295 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001296 KnownOne |= HighBits;
1297 }
1298 }
1299 break;
1300 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001301 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001302
Chris Lattnerec665152006-02-26 23:36:02 +00001303 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001304 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001305 APInt NewBits =
1306 APInt::getHighBitsSet(BitWidth,
1307 BitWidth - EVT.getScalarType().getSizeInBits()) &
1308 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001309
Chris Lattnerec665152006-02-26 23:36:02 +00001310 // If none of the extended bits are demanded, eliminate the sextinreg.
1311 if (NewBits == 0)
1312 return TLO.CombineTo(Op, Op.getOperand(0));
1313
Dan Gohmand1996362010-01-09 02:13:55 +00001314 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001315 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001316 APInt InputDemandedBits =
1317 APInt::getLowBitsSet(BitWidth,
1318 EVT.getScalarType().getSizeInBits()) &
1319 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001320
Chris Lattnerec665152006-02-26 23:36:02 +00001321 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001322 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001323 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001324
1325 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1326 KnownZero, KnownOne, TLO, Depth+1))
1327 return true;
1328 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1329
1330 // If the sign bit of the input is known set or clear, then we know the
1331 // top bits of the result.
1332
Chris Lattnerec665152006-02-26 23:36:02 +00001333 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001334 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001335 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001336 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001337
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001338 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001339 KnownOne |= NewBits;
1340 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001341 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001342 KnownZero &= ~NewBits;
1343 KnownOne &= ~NewBits;
1344 }
1345 break;
1346 }
Chris Lattnerec665152006-02-26 23:36:02 +00001347 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001348 unsigned OperandBitWidth =
1349 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001350 APInt InMask = NewMask;
1351 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001352
1353 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001354 APInt NewBits =
1355 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1356 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001357 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001358 Op.getValueType(),
1359 Op.getOperand(0)));
1360
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001361 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001362 KnownZero, KnownOne, TLO, Depth+1))
1363 return true;
1364 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001365 KnownZero.zext(BitWidth);
1366 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001367 KnownZero |= NewBits;
1368 break;
1369 }
1370 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001371 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001372 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001373 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001374 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001375 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001376
1377 // If none of the top bits are demanded, convert this into an any_extend.
1378 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001379 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1380 Op.getValueType(),
1381 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001382
1383 // Since some of the sign extended bits are demanded, we know that the sign
1384 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001385 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001386 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001387 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001388
1389 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1390 KnownOne, TLO, Depth+1))
1391 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001392 KnownZero.zext(BitWidth);
1393 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001394
1395 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001396 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001397 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001398 Op.getValueType(),
1399 Op.getOperand(0)));
1400
1401 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001402 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001403 KnownOne |= NewBits;
1404 KnownZero &= ~NewBits;
1405 } else { // Otherwise, top bits aren't known.
1406 KnownOne &= ~NewBits;
1407 KnownZero &= ~NewBits;
1408 }
1409 break;
1410 }
1411 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001412 unsigned OperandBitWidth =
1413 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001414 APInt InMask = NewMask;
1415 InMask.trunc(OperandBitWidth);
1416 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001417 KnownZero, KnownOne, TLO, Depth+1))
1418 return true;
1419 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001420 KnownZero.zext(BitWidth);
1421 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001422 break;
1423 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001424 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001425 // Simplify the input, using demanded bit information, and compute the known
1426 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001427 APInt TruncMask = NewMask;
1428 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1429 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001430 KnownZero, KnownOne, TLO, Depth+1))
1431 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001432 KnownZero.trunc(BitWidth);
1433 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001434
1435 // If the input is only used by this truncate, see if we can shrink it based
1436 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001437 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001438 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001439 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001440 switch (In.getOpcode()) {
1441 default: break;
1442 case ISD::SRL:
1443 // Shrink SRL by a constant if none of the high bits shifted in are
1444 // demanded.
1445 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001446 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1447 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001448 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001449 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001450
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001451 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001452 // None of the shifted in bits are needed. Add a truncate of the
1453 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001454 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001455 Op.getValueType(),
1456 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001457 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1458 Op.getValueType(),
1459 NewTrunc,
1460 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001461 }
1462 }
1463 break;
1464 }
1465 }
1466
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001467 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001468 break;
1469 }
Chris Lattnerec665152006-02-26 23:36:02 +00001470 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001471 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001472 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001473 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001474 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001475 KnownZero, KnownOne, TLO, Depth+1))
1476 return true;
1477 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001478 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001479 break;
1480 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001481 case ISD::BIT_CONVERT:
1482#if 0
1483 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1484 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001485 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1487 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001488 // Only do this xform if FGETSIGN is valid or if before legalize.
1489 if (!TLO.AfterLegalize ||
1490 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1491 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1492 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001494 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001495 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001496 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001497 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1498 Sign, ShAmt));
1499 }
1500 }
1501#endif
1502 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001503 case ISD::ADD:
1504 case ISD::MUL:
1505 case ISD::SUB: {
1506 // Add, Sub, and Mul don't demand any bits in positions beyond that
1507 // of the highest bit demanded of them.
1508 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1509 BitWidth - NewMask.countLeadingZeros());
1510 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1511 KnownOne2, TLO, Depth+1))
1512 return true;
1513 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1514 KnownOne2, TLO, Depth+1))
1515 return true;
1516 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001517 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001518 return true;
1519 }
1520 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001521 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001522 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001523 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001524 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001525 }
Chris Lattnerec665152006-02-26 23:36:02 +00001526
1527 // If we know the value of all of the demanded bits, return this as a
1528 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001529 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001530 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1531
Nate Begeman368e18d2006-02-16 21:11:51 +00001532 return false;
1533}
1534
Nate Begeman368e18d2006-02-16 21:11:51 +00001535/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1536/// in Mask are known to be either zero or one and return them in the
1537/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001538void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001539 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001540 APInt &KnownZero,
1541 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001542 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001543 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001544 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1545 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1546 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1547 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001548 "Should use MaskedValueIsZero if you don't know whether Op"
1549 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001550 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001551}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001552
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001553/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1554/// targets that want to expose additional information about sign bits to the
1555/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001556unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001557 unsigned Depth) const {
1558 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1559 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1560 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1561 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1562 "Should use ComputeNumSignBits if you don't know whether Op"
1563 " is a target node!");
1564 return 1;
1565}
1566
Dan Gohman97d11632009-02-15 23:59:32 +00001567/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1568/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1569/// determine which bit is set.
1570///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001571static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001572 // A left-shift of a constant one will have exactly one bit set, because
1573 // shifting the bit off the end is undefined.
1574 if (Val.getOpcode() == ISD::SHL)
1575 if (ConstantSDNode *C =
1576 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1577 if (C->getAPIntValue() == 1)
1578 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001579
Dan Gohman97d11632009-02-15 23:59:32 +00001580 // Similarly, a right-shift of a constant sign-bit will have exactly
1581 // one bit set.
1582 if (Val.getOpcode() == ISD::SRL)
1583 if (ConstantSDNode *C =
1584 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1585 if (C->getAPIntValue().isSignBit())
1586 return true;
1587
1588 // More could be done here, though the above checks are enough
1589 // to handle some common cases.
1590
1591 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001592 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001593 unsigned BitWidth = OpVT.getSizeInBits();
1594 APInt Mask = APInt::getAllOnesValue(BitWidth);
1595 APInt KnownZero, KnownOne;
1596 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001597 return (KnownZero.countPopulation() == BitWidth - 1) &&
1598 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001599}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001600
Evan Chengfa1eb272007-02-08 22:13:59 +00001601/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001602/// and cc. If it is unable to simplify it, return a null SDValue.
1603SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001604TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001605 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001606 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001607 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001608 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001609
1610 // These setcc operations always fold.
1611 switch (Cond) {
1612 default: break;
1613 case ISD::SETFALSE:
1614 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1615 case ISD::SETTRUE:
1616 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1617 }
1618
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001619 if (isa<ConstantSDNode>(N0.getNode())) {
1620 // Ensure that the constant occurs on the RHS, and fold constant
1621 // comparisons.
1622 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1623 }
1624
Gabor Greifba36cb52008-08-28 21:40:38 +00001625 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001626 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001627
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001628 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1629 // equality comparison, then we're just comparing whether X itself is
1630 // zero.
1631 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1632 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1633 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001634 const APInt &ShAmt
1635 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001636 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1637 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1638 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1639 // (srl (ctlz x), 5) == 0 -> X != 0
1640 // (srl (ctlz x), 5) != 1 -> X != 0
1641 Cond = ISD::SETNE;
1642 } else {
1643 // (srl (ctlz x), 5) != 0 -> X == 0
1644 // (srl (ctlz x), 5) == 1 -> X == 0
1645 Cond = ISD::SETEQ;
1646 }
1647 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1648 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1649 Zero, Cond);
1650 }
1651 }
1652
1653 // If the LHS is '(and load, const)', the RHS is 0,
1654 // the test is for equality or unsigned, and all 1 bits of the const are
1655 // in the same partial word, see if we can shorten the load.
1656 if (DCI.isBeforeLegalize() &&
1657 N0.getOpcode() == ISD::AND && C1 == 0 &&
1658 N0.getNode()->hasOneUse() &&
1659 isa<LoadSDNode>(N0.getOperand(0)) &&
1660 N0.getOperand(0).getNode()->hasOneUse() &&
1661 isa<ConstantSDNode>(N0.getOperand(1))) {
1662 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001663 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001664 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001665 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001666 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001667 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001668 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1669 // 8 bits, but have to be careful...
1670 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1671 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001672 const APInt &Mask =
1673 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001674 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001675 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001676 for (unsigned offset=0; offset<origWidth/width; offset++) {
1677 if ((newMask & Mask) == Mask) {
1678 if (!TD->isLittleEndian())
1679 bestOffset = (origWidth/width - offset - 1) * (width/8);
1680 else
1681 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001682 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001683 bestWidth = width;
1684 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001685 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001686 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001687 }
1688 }
1689 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001690 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001691 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001692 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001693 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001694 SDValue Ptr = Lod->getBasePtr();
1695 if (bestOffset != 0)
1696 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1697 DAG.getConstant(bestOffset, PtrType));
1698 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1699 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1700 Lod->getSrcValue(),
1701 Lod->getSrcValueOffset() + bestOffset,
1702 false, NewAlign);
1703 return DAG.getSetCC(dl, VT,
1704 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001705 DAG.getConstant(bestMask.trunc(bestWidth),
1706 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001707 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001708 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001709 }
1710 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001711
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001712 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1713 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1714 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1715
1716 // If the comparison constant has bits in the upper part, the
1717 // zero-extended value could never match.
1718 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1719 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001720 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001721 case ISD::SETUGT:
1722 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001723 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001724 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001725 case ISD::SETULE:
1726 case ISD::SETNE: return DAG.getConstant(1, VT);
1727 case ISD::SETGT:
1728 case ISD::SETGE:
1729 // True if the sign bit of C1 is set.
1730 return DAG.getConstant(C1.isNegative(), VT);
1731 case ISD::SETLT:
1732 case ISD::SETLE:
1733 // True if the sign bit of C1 isn't set.
1734 return DAG.getConstant(C1.isNonNegative(), VT);
1735 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001736 break;
1737 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001738 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001739
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001740 // Otherwise, we can perform the comparison with the low bits.
1741 switch (Cond) {
1742 case ISD::SETEQ:
1743 case ISD::SETNE:
1744 case ISD::SETUGT:
1745 case ISD::SETUGE:
1746 case ISD::SETULT:
1747 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001748 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001749 if (DCI.isBeforeLegalizeOps() ||
1750 (isOperationLegal(ISD::SETCC, newVT) &&
1751 getCondCodeAction(Cond, newVT)==Legal))
1752 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1753 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1754 Cond);
1755 break;
1756 }
1757 default:
1758 break; // todo, be more careful with signed comparisons
1759 }
1760 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1761 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001762 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001763 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001764 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001765 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1766
1767 // If the extended part has any inconsistent bits, it cannot ever
1768 // compare equal. In other words, they have to be all ones or all
1769 // zeros.
1770 APInt ExtBits =
1771 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1772 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1773 return DAG.getConstant(Cond == ISD::SETNE, VT);
1774
1775 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001776 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001777 if (Op0Ty == ExtSrcTy) {
1778 ZextOp = N0.getOperand(0);
1779 } else {
1780 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1781 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1782 DAG.getConstant(Imm, Op0Ty));
1783 }
1784 if (!DCI.isCalledByLegalizer())
1785 DCI.AddToWorklist(ZextOp.getNode());
1786 // Otherwise, make this a use of a zext.
1787 return DAG.getSetCC(dl, VT, ZextOp,
1788 DAG.getConstant(C1 & APInt::getLowBitsSet(
1789 ExtDstTyBits,
1790 ExtSrcTyBits),
1791 ExtDstTy),
1792 Cond);
1793 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1794 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1795
1796 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1797 if (N0.getOpcode() == ISD::SETCC) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001798 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001799 if (TrueWhenTrue)
1800 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001801
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001802 // Invert the condition.
1803 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1804 CC = ISD::getSetCCInverse(CC,
1805 N0.getOperand(0).getValueType().isInteger());
1806 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001807 }
1808
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001809 if ((N0.getOpcode() == ISD::XOR ||
1810 (N0.getOpcode() == ISD::AND &&
1811 N0.getOperand(0).getOpcode() == ISD::XOR &&
1812 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1813 isa<ConstantSDNode>(N0.getOperand(1)) &&
1814 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1815 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1816 // can only do this if the top bits are known zero.
1817 unsigned BitWidth = N0.getValueSizeInBits();
1818 if (DAG.MaskedValueIsZero(N0,
1819 APInt::getHighBitsSet(BitWidth,
1820 BitWidth-1))) {
1821 // Okay, get the un-inverted input value.
1822 SDValue Val;
1823 if (N0.getOpcode() == ISD::XOR)
1824 Val = N0.getOperand(0);
1825 else {
1826 assert(N0.getOpcode() == ISD::AND &&
1827 N0.getOperand(0).getOpcode() == ISD::XOR);
1828 // ((X^1)&1)^1 -> X & 1
1829 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1830 N0.getOperand(0).getOperand(0),
1831 N0.getOperand(1));
1832 }
1833 return DAG.getSetCC(dl, VT, Val, N1,
1834 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1835 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001836 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001837 }
1838
1839 APInt MinVal, MaxVal;
1840 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1841 if (ISD::isSignedIntSetCC(Cond)) {
1842 MinVal = APInt::getSignedMinValue(OperandBitSize);
1843 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1844 } else {
1845 MinVal = APInt::getMinValue(OperandBitSize);
1846 MaxVal = APInt::getMaxValue(OperandBitSize);
1847 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001848
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001849 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1850 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1851 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1852 // X >= C0 --> X > (C0-1)
1853 return DAG.getSetCC(dl, VT, N0,
1854 DAG.getConstant(C1-1, N1.getValueType()),
1855 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1856 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001857
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001858 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1859 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1860 // X <= C0 --> X < (C0+1)
1861 return DAG.getSetCC(dl, VT, N0,
1862 DAG.getConstant(C1+1, N1.getValueType()),
1863 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1864 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001865
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001866 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1867 return DAG.getConstant(0, VT); // X < MIN --> false
1868 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1869 return DAG.getConstant(1, VT); // X >= MIN --> true
1870 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1871 return DAG.getConstant(0, VT); // X > MAX --> false
1872 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1873 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001874
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001875 // Canonicalize setgt X, Min --> setne X, Min
1876 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1877 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1878 // Canonicalize setlt X, Max --> setne X, Max
1879 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1880 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001881
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001882 // If we have setult X, 1, turn it into seteq X, 0
1883 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1884 return DAG.getSetCC(dl, VT, N0,
1885 DAG.getConstant(MinVal, N0.getValueType()),
1886 ISD::SETEQ);
1887 // If we have setugt X, Max-1, turn it into seteq X, Max
1888 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1889 return DAG.getSetCC(dl, VT, N0,
1890 DAG.getConstant(MaxVal, N0.getValueType()),
1891 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001892
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001893 // If we have "setcc X, C0", check to see if we can shrink the immediate
1894 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001895
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001896 // SETUGT X, SINTMAX -> SETLT X, 0
1897 if (Cond == ISD::SETUGT &&
1898 C1 == APInt::getSignedMaxValue(OperandBitSize))
1899 return DAG.getSetCC(dl, VT, N0,
1900 DAG.getConstant(0, N1.getValueType()),
1901 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001902
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001903 // SETULT X, SINTMIN -> SETGT X, -1
1904 if (Cond == ISD::SETULT &&
1905 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1906 SDValue ConstMinusOne =
1907 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1908 N1.getValueType());
1909 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1910 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001911
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001912 // Fold bit comparisons when we can.
1913 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001914 (VT == N0.getValueType() ||
1915 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1916 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001917 if (ConstantSDNode *AndRHS =
1918 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001919 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001920 getPointerTy() : getShiftAmountTy();
1921 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1922 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001923 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001924 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1925 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001926 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001927 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001928 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001929 // (X & 8) == 8 --> (X & 8) >> 3
1930 // Perform the xform if C1 is a single bit.
1931 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001932 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1933 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1934 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001935 }
1936 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001937 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001938 }
1939
Gabor Greifba36cb52008-08-28 21:40:38 +00001940 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001941 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001942 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001943 if (O.getNode()) return O;
1944 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001945 // If the RHS of an FP comparison is a constant, simplify it away in
1946 // some cases.
1947 if (CFP->getValueAPF().isNaN()) {
1948 // If an operand is known to be a nan, we can fold it.
1949 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001950 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001951 case 0: // Known false.
1952 return DAG.getConstant(0, VT);
1953 case 1: // Known true.
1954 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001955 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001956 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001957 }
1958 }
1959
1960 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1961 // constant if knowing that the operand is non-nan is enough. We prefer to
1962 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1963 // materialize 0.0.
1964 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001965 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001966
1967 // If the condition is not legal, see if we can find an equivalent one
1968 // which is legal.
1969 if (!isCondCodeLegal(Cond, N0.getValueType())) {
1970 // If the comparison was an awkward floating-point == or != and one of
1971 // the comparison operands is infinity or negative infinity, convert the
1972 // condition to a less-awkward <= or >=.
1973 if (CFP->getValueAPF().isInfinity()) {
1974 if (CFP->getValueAPF().isNegative()) {
1975 if (Cond == ISD::SETOEQ &&
1976 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1977 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1978 if (Cond == ISD::SETUEQ &&
1979 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1980 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1981 if (Cond == ISD::SETUNE &&
1982 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1983 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1984 if (Cond == ISD::SETONE &&
1985 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1986 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1987 } else {
1988 if (Cond == ISD::SETOEQ &&
1989 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1990 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1991 if (Cond == ISD::SETUEQ &&
1992 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1993 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1994 if (Cond == ISD::SETUNE &&
1995 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1996 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1997 if (Cond == ISD::SETONE &&
1998 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1999 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2000 }
2001 }
2002 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002003 }
2004
2005 if (N0 == N1) {
2006 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002007 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002008 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2009 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2010 if (UOF == 2) // FP operators that are undefined on NaNs.
2011 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2012 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2013 return DAG.getConstant(UOF, VT);
2014 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2015 // if it is not already.
2016 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2017 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002018 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002019 }
2020
2021 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002022 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002023 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2024 N0.getOpcode() == ISD::XOR) {
2025 // Simplify (X+Y) == (X+Z) --> Y == Z
2026 if (N0.getOpcode() == N1.getOpcode()) {
2027 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002028 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002029 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002030 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002031 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2032 // If X op Y == Y op X, try other combinations.
2033 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002034 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2035 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002036 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002037 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2038 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002039 }
2040 }
2041
2042 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2043 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2044 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002045 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002046 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002047 DAG.getConstant(RHSC->getAPIntValue()-
2048 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002049 N0.getValueType()), Cond);
2050 }
2051
2052 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2053 if (N0.getOpcode() == ISD::XOR)
2054 // If we know that all of the inverted bits are zero, don't bother
2055 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002056 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2057 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002058 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002059 DAG.getConstant(LHSR->getAPIntValue() ^
2060 RHSC->getAPIntValue(),
2061 N0.getValueType()),
2062 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002063 }
2064
2065 // Turn (C1-X) == C2 --> X == C1-C2
2066 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002067 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002068 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002069 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002070 DAG.getConstant(SUBC->getAPIntValue() -
2071 RHSC->getAPIntValue(),
2072 N0.getValueType()),
2073 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002074 }
2075 }
2076 }
2077
2078 // Simplify (X+Z) == X --> Z == 0
2079 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002080 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002081 DAG.getConstant(0, N0.getValueType()), Cond);
2082 if (N0.getOperand(1) == N1) {
2083 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002084 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002085 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002086 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002087 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2088 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002089 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002090 N1,
2091 DAG.getConstant(1, getShiftAmountTy()));
2092 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002093 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002094 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002095 }
2096 }
2097 }
2098
2099 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2100 N1.getOpcode() == ISD::XOR) {
2101 // Simplify X == (X+Z) --> Z == 0
2102 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002103 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002104 DAG.getConstant(0, N1.getValueType()), Cond);
2105 } else if (N1.getOperand(1) == N0) {
2106 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002107 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002108 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002109 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002110 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2111 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002112 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002113 DAG.getConstant(1, getShiftAmountTy()));
2114 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002115 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002116 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002117 }
2118 }
2119 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002120
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002121 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002122 // Note that where y is variable and is known to have at most
2123 // one bit set (for example, if it is z&1) we cannot do this;
2124 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002125 if (N0.getOpcode() == ISD::AND)
2126 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002127 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002128 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2129 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002130 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002131 }
2132 }
2133 if (N1.getOpcode() == ISD::AND)
2134 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002135 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002136 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2137 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002138 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002139 }
2140 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002141 }
2142
2143 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002144 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002146 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002147 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002148 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2150 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002151 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002152 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002153 break;
2154 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002156 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002157 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2158 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 Temp = DAG.getNOT(dl, N0, MVT::i1);
2160 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002161 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002162 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002163 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002164 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2165 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002166 Temp = DAG.getNOT(dl, N1, MVT::i1);
2167 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002168 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002169 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002170 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002171 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2172 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 Temp = DAG.getNOT(dl, N0, MVT::i1);
2174 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002175 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002176 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002177 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002178 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2179 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 Temp = DAG.getNOT(dl, N1, MVT::i1);
2181 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002182 break;
2183 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002185 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002186 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002187 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002188 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002189 }
2190 return N0;
2191 }
2192
2193 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002194 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002195}
2196
Evan Chengad4196b2008-05-12 19:56:52 +00002197/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2198/// node is a GlobalAddress + offset.
2199bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2200 int64_t &Offset) const {
2201 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002202 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2203 GA = GASD->getGlobal();
2204 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002205 return true;
2206 }
2207
2208 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SDValue N1 = N->getOperand(0);
2210 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002211 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002212 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2213 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002214 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002215 return true;
2216 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002217 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002218 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2219 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002220 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002221 return true;
2222 }
2223 }
2224 }
2225 return false;
2226}
2227
2228
Dan Gohman475871a2008-07-27 21:46:04 +00002229SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002230PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2231 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002232 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002233}
2234
Chris Lattnereb8146b2006-02-04 02:13:02 +00002235//===----------------------------------------------------------------------===//
2236// Inline Assembler Implementation Methods
2237//===----------------------------------------------------------------------===//
2238
Chris Lattner4376fea2008-04-27 00:09:47 +00002239
Chris Lattnereb8146b2006-02-04 02:13:02 +00002240TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002241TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002242 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002243 if (Constraint.size() == 1) {
2244 switch (Constraint[0]) {
2245 default: break;
2246 case 'r': return C_RegisterClass;
2247 case 'm': // memory
2248 case 'o': // offsetable
2249 case 'V': // not offsetable
2250 return C_Memory;
2251 case 'i': // Simple Integer or Relocatable Constant
2252 case 'n': // Simple Integer
2253 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002254 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002255 case 'I': // Target registers.
2256 case 'J':
2257 case 'K':
2258 case 'L':
2259 case 'M':
2260 case 'N':
2261 case 'O':
2262 case 'P':
2263 return C_Other;
2264 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002265 }
Chris Lattner065421f2007-03-25 02:18:14 +00002266
2267 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2268 Constraint[Constraint.size()-1] == '}')
2269 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002270 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002271}
2272
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002273/// LowerXConstraint - try to replace an X constraint, which matches anything,
2274/// with another that has more specific requirements based on the type of the
2275/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002276const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002277 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002278 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002279 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002280 return "f"; // works for many targets
2281 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002282}
2283
Chris Lattner48884cd2007-08-25 00:47:38 +00002284/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2285/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002286void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002287 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002288 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002289 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002290 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002291 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002292 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002293 case 'X': // Allows any operand; labels (basic block) use this.
2294 if (Op.getOpcode() == ISD::BasicBlock) {
2295 Ops.push_back(Op);
2296 return;
2297 }
2298 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002299 case 'i': // Simple Integer or Relocatable Constant
2300 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002301 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002302 // These operands are interested in values of the form (GV+C), where C may
2303 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2304 // is possible and fine if either GV or C are missing.
2305 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2306 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2307
2308 // If we have "(add GV, C)", pull out GV/C
2309 if (Op.getOpcode() == ISD::ADD) {
2310 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2311 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2312 if (C == 0 || GA == 0) {
2313 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2314 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2315 }
2316 if (C == 0 || GA == 0)
2317 C = 0, GA = 0;
2318 }
2319
2320 // If we find a valid operand, map to the TargetXXX version so that the
2321 // value itself doesn't get selected.
2322 if (GA) { // Either &GV or &GV+C
2323 if (ConstraintLetter != 'n') {
2324 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002325 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002326 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2327 Op.getValueType(), Offs));
2328 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002329 }
2330 }
2331 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002332 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002333 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002334 // gcc prints these as sign extended. Sign extend value to 64 bits
2335 // now; without this it would get ZExt'd later in
2336 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2337 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002339 return;
2340 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002341 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002342 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002343 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002344 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002345}
2346
Chris Lattner4ccb0702006-01-26 20:37:03 +00002347std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002348getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002349 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002350 return std::vector<unsigned>();
2351}
2352
2353
2354std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002355getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002356 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002357 if (Constraint[0] != '{')
2358 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002359 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2360
2361 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002362 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002363
2364 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002365 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2366 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002367 E = RI->regclass_end(); RCI != E; ++RCI) {
2368 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002369
2370 // If none of the the value types for this register class are valid, we
2371 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2372 bool isLegal = false;
2373 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2374 I != E; ++I) {
2375 if (isTypeLegal(*I)) {
2376 isLegal = true;
2377 break;
2378 }
2379 }
2380
2381 if (!isLegal) continue;
2382
Chris Lattner1efa40f2006-02-22 00:56:39 +00002383 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2384 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002385 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002386 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002387 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002388 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002389
Chris Lattner1efa40f2006-02-22 00:56:39 +00002390 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002391}
Evan Cheng30b37b52006-03-13 23:18:16 +00002392
2393//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002394// Constraint Selection.
2395
Chris Lattner6bdcda32008-10-17 16:47:46 +00002396/// isMatchingInputConstraint - Return true of this is an input operand that is
2397/// a matching constraint like "4".
2398bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002399 assert(!ConstraintCode.empty() && "No known constraint!");
2400 return isdigit(ConstraintCode[0]);
2401}
2402
2403/// getMatchedOperand - If this is an input matching constraint, this method
2404/// returns the output operand it matches.
2405unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2406 assert(!ConstraintCode.empty() && "No known constraint!");
2407 return atoi(ConstraintCode.c_str());
2408}
2409
2410
Chris Lattner4376fea2008-04-27 00:09:47 +00002411/// getConstraintGenerality - Return an integer indicating how general CT
2412/// is.
2413static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2414 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002415 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002416 case TargetLowering::C_Other:
2417 case TargetLowering::C_Unknown:
2418 return 0;
2419 case TargetLowering::C_Register:
2420 return 1;
2421 case TargetLowering::C_RegisterClass:
2422 return 2;
2423 case TargetLowering::C_Memory:
2424 return 3;
2425 }
2426}
2427
2428/// ChooseConstraint - If there are multiple different constraints that we
2429/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002430/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002431/// Other -> immediates and magic values
2432/// Register -> one specific register
2433/// RegisterClass -> a group of regs
2434/// Memory -> memory
2435/// Ideally, we would pick the most specific constraint possible: if we have
2436/// something that fits into a register, we would pick it. The problem here
2437/// is that if we have something that could either be in a register or in
2438/// memory that use of the register could cause selection of *other*
2439/// operands to fail: they might only succeed if we pick memory. Because of
2440/// this the heuristic we use is:
2441///
2442/// 1) If there is an 'other' constraint, and if the operand is valid for
2443/// that constraint, use it. This makes us take advantage of 'i'
2444/// constraints when available.
2445/// 2) Otherwise, pick the most general constraint present. This prefers
2446/// 'm' over 'r', for example.
2447///
2448static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002449 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002450 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002451 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2452 unsigned BestIdx = 0;
2453 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2454 int BestGenerality = -1;
2455
2456 // Loop over the options, keeping track of the most general one.
2457 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2458 TargetLowering::ConstraintType CType =
2459 TLI.getConstraintType(OpInfo.Codes[i]);
2460
Chris Lattner5a096902008-04-27 00:37:18 +00002461 // If this is an 'other' constraint, see if the operand is valid for it.
2462 // For example, on X86 we might have an 'rI' constraint. If the operand
2463 // is an integer in the range [0..31] we want to use I (saving a load
2464 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002465 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002466 assert(OpInfo.Codes[i].size() == 1 &&
2467 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002468 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002469 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002470 ResultOps, *DAG);
2471 if (!ResultOps.empty()) {
2472 BestType = CType;
2473 BestIdx = i;
2474 break;
2475 }
2476 }
2477
Chris Lattner4376fea2008-04-27 00:09:47 +00002478 // This constraint letter is more general than the previous one, use it.
2479 int Generality = getConstraintGenerality(CType);
2480 if (Generality > BestGenerality) {
2481 BestType = CType;
2482 BestIdx = i;
2483 BestGenerality = Generality;
2484 }
2485 }
2486
2487 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2488 OpInfo.ConstraintType = BestType;
2489}
2490
2491/// ComputeConstraintToUse - Determines the constraint code and constraint
2492/// type to use for the specific AsmOperandInfo, setting
2493/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002494void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002495 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002496 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002497 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002498 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2499
2500 // Single-letter constraints ('r') are very common.
2501 if (OpInfo.Codes.size() == 1) {
2502 OpInfo.ConstraintCode = OpInfo.Codes[0];
2503 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2504 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002505 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002506 }
2507
2508 // 'X' matches anything.
2509 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2510 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002511 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002512 // the result, which is not what we want to look at; leave them alone.
2513 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002514 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2515 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002516 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002517 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002518
2519 // Otherwise, try to resolve it to something we know about by looking at
2520 // the actual operand type.
2521 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2522 OpInfo.ConstraintCode = Repl;
2523 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2524 }
2525 }
2526}
2527
2528//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002529// Loop Strength Reduction hooks
2530//===----------------------------------------------------------------------===//
2531
Chris Lattner1436bb62007-03-30 23:14:50 +00002532/// isLegalAddressingMode - Return true if the addressing mode represented
2533/// by AM is legal for this target, for a load/store of the specified type.
2534bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2535 const Type *Ty) const {
2536 // The default implementation of this implements a conservative RISCy, r+r and
2537 // r+i addr mode.
2538
2539 // Allows a sign-extended 16-bit immediate field.
2540 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2541 return false;
2542
2543 // No global is ever allowed as a base.
2544 if (AM.BaseGV)
2545 return false;
2546
2547 // Only support r+r,
2548 switch (AM.Scale) {
2549 case 0: // "r+i" or just "i", depending on HasBaseReg.
2550 break;
2551 case 1:
2552 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2553 return false;
2554 // Otherwise we have r+r or r+i.
2555 break;
2556 case 2:
2557 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2558 return false;
2559 // Allow 2*r as r+r.
2560 break;
2561 }
2562
2563 return true;
2564}
2565
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002566/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2567/// return a DAG expression to select that will generate the same value by
2568/// multiplying by a magic number. See:
2569/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002570SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2571 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002573 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002574
2575 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002576 // FIXME: We should be more aggressive here.
2577 if (!isTypeLegal(VT))
2578 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002579
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002580 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002581 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002582
2583 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002584 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002585 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002586 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002587 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002588 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002589 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002590 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002591 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002592 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002593 else
Dan Gohman475871a2008-07-27 21:46:04 +00002594 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002595 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002596 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002597 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002598 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002599 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002600 }
2601 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002602 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002603 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002604 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002605 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002606 }
2607 // Shift right algebraic if shift value is nonzero
2608 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002609 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002610 DAG.getConstant(magics.s, getShiftAmountTy()));
2611 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002612 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002613 }
2614 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002615 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002616 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002617 getShiftAmountTy()));
2618 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002619 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002620 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002621}
2622
2623/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2624/// return a DAG expression to select that will generate the same value by
2625/// multiplying by a magic number. See:
2626/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002627SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2628 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002629 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002630 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002631
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002632 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002633 // FIXME: We should be more aggressive here.
2634 if (!isTypeLegal(VT))
2635 return SDValue();
2636
2637 // FIXME: We should use a narrower constant when the upper
2638 // bits are known to be zero.
2639 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002640 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002641
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002642 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002643 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002644 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002645 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002646 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002647 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002648 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002649 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002650 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002651 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002652 else
Dan Gohman475871a2008-07-27 21:46:04 +00002653 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002654 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002655 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002656
2657 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002658 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2659 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002660 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002661 DAG.getConstant(magics.s, getShiftAmountTy()));
2662 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002663 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002664 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002665 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002666 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002667 DAG.getConstant(1, getShiftAmountTy()));
2668 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002669 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002670 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002671 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002672 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002673 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002674 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2675 }
2676}