blob: 404db368207d83cff7ef51ba4f392809a21f8947 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000134 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000135 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000137 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000139 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000141 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT, MVT::f32, Custom);
143 setOperationAction(ISD::SELECT, MVT::f64, Custom);
144 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
146 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000147 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000148 setOperationAction(ISD::VASTART, MVT::Other, Custom);
149
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150 setOperationAction(ISD::SDIV, MVT::i32, Expand);
151 setOperationAction(ISD::SREM, MVT::i32, Expand);
152 setOperationAction(ISD::UDIV, MVT::i32, Expand);
153 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000154 setOperationAction(ISD::SDIV, MVT::i64, Expand);
155 setOperationAction(ISD::SREM, MVT::i64, Expand);
156 setOperationAction(ISD::UDIV, MVT::i64, Expand);
157 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
161 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
162 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
163 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000164 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000166 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
168 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000169 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000171 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000172 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
174 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
175 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000177 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000178
Akira Hatanaka56633442011-09-20 23:53:09 +0000179 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000180 setOperationAction(ISD::ROTR, MVT::i32, Expand);
181
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000182 if (!Subtarget->hasMips64r2())
183 setOperationAction(ISD::ROTR, MVT::i64, Expand);
184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
186 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
187 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000188 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000191 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000193 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
195 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000196 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FLOG, MVT::f32, Expand);
198 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
199 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
200 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000201 setOperationAction(ISD::FMA, MVT::f32, Expand);
202 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000203
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000205 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000206 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000207 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000208
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000209 setOperationAction(ISD::VAARG, MVT::Other, Expand);
210 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
211 setOperationAction(ISD::VAEND, MVT::Other, Expand);
212
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000213 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
215 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000216
Akira Hatanakadb548262011-07-19 23:30:50 +0000217 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Jia Liubb481f82012-02-28 07:46:26 +0000218 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000219
Jia Liubb481f82012-02-28 07:46:26 +0000220 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
221 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
222 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
223 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000224
Eli Friedman26689ac2011-08-03 21:06:02 +0000225 setInsertFencesForAtomic(true);
226
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000227 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000230 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
232 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000233 }
234
Akira Hatanakac79507a2011-12-21 00:20:27 +0000235 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000237 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
238 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000239
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000240 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000242 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
243 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000244
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245 setTargetDAGCombine(ISD::ADDE);
246 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000247 setTargetDAGCombine(ISD::SDIVREM);
248 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000249 setTargetDAGCombine(ISD::SETCC);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000250 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000251 setTargetDAGCombine(ISD::AND);
252 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000253
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000254 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000255
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000256 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000257 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000258
Akira Hatanaka590baca2012-02-02 03:13:40 +0000259 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
260 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000261}
262
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000263bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000264 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000265
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000266 switch (SVT) {
267 case MVT::i64:
268 case MVT::i32:
269 case MVT::i16:
270 return true;
271 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000272 return Subtarget->hasMips32r2Or64();
273 default:
274 return false;
275 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000276}
277
Duncan Sands28b77e92011-09-06 19:07:46 +0000278EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000280}
281
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000282// SelectMadd -
283// Transforms a subgraph in CurDAG if the following pattern is found:
284// (addc multLo, Lo0), (adde multHi, Hi0),
285// where,
286// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000287// Lo0: initial value of Lo register
288// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000289// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000291 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000292 // for the matching to be successful.
293 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
294
295 if (ADDCNode->getOpcode() != ISD::ADDC)
296 return false;
297
298 SDValue MultHi = ADDENode->getOperand(0);
299 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000300 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000301 unsigned MultOpc = MultHi.getOpcode();
302
303 // MultHi and MultLo must be generated by the same node,
304 if (MultLo.getNode() != MultNode)
305 return false;
306
307 // and it must be a multiplication.
308 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
309 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000310
311 // MultLo amd MultHi must be the first and second output of MultNode
312 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000313 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
314 return false;
315
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000316 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000317 // of the values of MultNode, in which case MultNode will be removed in later
318 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000319 // If there exist users other than ADDENode or ADDCNode, this function returns
320 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000321 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000322 // produced.
323 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
324 return false;
325
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000326 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000327 DebugLoc dl = ADDENode->getDebugLoc();
328
329 // create MipsMAdd(u) node
330 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000331
Akira Hatanaka82099682011-12-19 19:52:25 +0000332 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000333 MultNode->getOperand(0),// Factor 0
334 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000335 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000336 ADDENode->getOperand(1));// Hi0
337
338 // create CopyFromReg nodes
339 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
340 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000341 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342 Mips::HI, MVT::i32,
343 CopyFromLo.getValue(2));
344
345 // replace uses of adde and addc here
346 if (!SDValue(ADDCNode, 0).use_empty())
347 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
348
349 if (!SDValue(ADDENode, 0).use_empty())
350 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
351
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000352 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000353}
354
355// SelectMsub -
356// Transforms a subgraph in CurDAG if the following pattern is found:
357// (addc Lo0, multLo), (sube Hi0, multHi),
358// where,
359// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000360// Lo0: initial value of Lo register
361// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000362// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000365 // for the matching to be successful.
366 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
367
368 if (SUBCNode->getOpcode() != ISD::SUBC)
369 return false;
370
371 SDValue MultHi = SUBENode->getOperand(1);
372 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000373 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000374 unsigned MultOpc = MultHi.getOpcode();
375
376 // MultHi and MultLo must be generated by the same node,
377 if (MultLo.getNode() != MultNode)
378 return false;
379
380 // and it must be a multiplication.
381 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
382 return false;
383
384 // MultLo amd MultHi must be the first and second output of MultNode
385 // respectively.
386 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
387 return false;
388
389 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
390 // of the values of MultNode, in which case MultNode will be removed in later
391 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000392 // If there exist users other than SUBENode or SUBCNode, this function returns
393 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000394 // instruction node rather than a pair of MULT and MSUB instructions being
395 // produced.
396 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
397 return false;
398
399 SDValue Chain = CurDAG->getEntryNode();
400 DebugLoc dl = SUBENode->getDebugLoc();
401
402 // create MipsSub(u) node
403 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
404
Akira Hatanaka82099682011-12-19 19:52:25 +0000405 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000406 MultNode->getOperand(0),// Factor 0
407 MultNode->getOperand(1),// Factor 1
408 SUBCNode->getOperand(0),// Lo0
409 SUBENode->getOperand(0));// Hi0
410
411 // create CopyFromReg nodes
412 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
413 MSub);
414 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
415 Mips::HI, MVT::i32,
416 CopyFromLo.getValue(2));
417
418 // replace uses of sube and subc here
419 if (!SDValue(SUBCNode, 0).use_empty())
420 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
421
422 if (!SDValue(SUBENode, 0).use_empty())
423 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
424
425 return true;
426}
427
428static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
429 TargetLowering::DAGCombinerInfo &DCI,
430 const MipsSubtarget* Subtarget) {
431 if (DCI.isBeforeLegalize())
432 return SDValue();
433
Akira Hatanakae184fec2011-11-11 04:18:21 +0000434 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
435 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000436 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000437
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000438 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000439}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440
441static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
442 TargetLowering::DAGCombinerInfo &DCI,
443 const MipsSubtarget* Subtarget) {
444 if (DCI.isBeforeLegalize())
445 return SDValue();
446
Akira Hatanakae184fec2011-11-11 04:18:21 +0000447 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
448 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000449 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000450
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000451 return SDValue();
452}
453
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000454static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
455 TargetLowering::DAGCombinerInfo &DCI,
456 const MipsSubtarget* Subtarget) {
457 if (DCI.isBeforeLegalizeOps())
458 return SDValue();
459
Akira Hatanakadda4a072011-10-03 21:06:13 +0000460 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000461 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
462 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000463 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
464 MipsISD::DivRemU;
465 DebugLoc dl = N->getDebugLoc();
466
467 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
468 N->getOperand(0), N->getOperand(1));
469 SDValue InChain = DAG.getEntryNode();
470 SDValue InGlue = DivRem;
471
472 // insert MFLO
473 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000474 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000475 InGlue);
476 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
477 InChain = CopyFromLo.getValue(1);
478 InGlue = CopyFromLo.getValue(2);
479 }
480
481 // insert MFHI
482 if (N->hasAnyUseOfValue(1)) {
483 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000484 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000485 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
486 }
487
488 return SDValue();
489}
490
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000491static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
492 switch (CC) {
493 default: llvm_unreachable("Unknown fp condition code!");
494 case ISD::SETEQ:
495 case ISD::SETOEQ: return Mips::FCOND_OEQ;
496 case ISD::SETUNE: return Mips::FCOND_UNE;
497 case ISD::SETLT:
498 case ISD::SETOLT: return Mips::FCOND_OLT;
499 case ISD::SETGT:
500 case ISD::SETOGT: return Mips::FCOND_OGT;
501 case ISD::SETLE:
502 case ISD::SETOLE: return Mips::FCOND_OLE;
503 case ISD::SETGE:
504 case ISD::SETOGE: return Mips::FCOND_OGE;
505 case ISD::SETULT: return Mips::FCOND_ULT;
506 case ISD::SETULE: return Mips::FCOND_ULE;
507 case ISD::SETUGT: return Mips::FCOND_UGT;
508 case ISD::SETUGE: return Mips::FCOND_UGE;
509 case ISD::SETUO: return Mips::FCOND_UN;
510 case ISD::SETO: return Mips::FCOND_OR;
511 case ISD::SETNE:
512 case ISD::SETONE: return Mips::FCOND_ONE;
513 case ISD::SETUEQ: return Mips::FCOND_UEQ;
514 }
515}
516
517
518// Returns true if condition code has to be inverted.
519static bool InvertFPCondCode(Mips::CondCode CC) {
520 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
521 return false;
522
Akira Hatanaka82099682011-12-19 19:52:25 +0000523 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
524 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000525
Akira Hatanaka82099682011-12-19 19:52:25 +0000526 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000527}
528
529// Creates and returns an FPCmp node from a setcc node.
530// Returns Op if setcc is not a floating point comparison.
531static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
532 // must be a SETCC node
533 if (Op.getOpcode() != ISD::SETCC)
534 return Op;
535
536 SDValue LHS = Op.getOperand(0);
537
538 if (!LHS.getValueType().isFloatingPoint())
539 return Op;
540
541 SDValue RHS = Op.getOperand(1);
542 DebugLoc dl = Op.getDebugLoc();
543
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000544 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
545 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000546 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
547
548 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
549 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
550}
551
552// Creates and returns a CMovFPT/F node.
553static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
554 SDValue False, DebugLoc DL) {
555 bool invert = InvertFPCondCode((Mips::CondCode)
556 cast<ConstantSDNode>(Cond.getOperand(2))
557 ->getSExtValue());
558
559 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
560 True.getValueType(), True, False, Cond);
561}
562
563static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
564 TargetLowering::DAGCombinerInfo &DCI,
565 const MipsSubtarget* Subtarget) {
566 if (DCI.isBeforeLegalizeOps())
567 return SDValue();
568
569 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
570
571 if (Cond.getOpcode() != MipsISD::FPCmp)
572 return SDValue();
573
574 SDValue True = DAG.getConstant(1, MVT::i32);
575 SDValue False = DAG.getConstant(0, MVT::i32);
576
577 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
578}
579
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000580static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
581 TargetLowering::DAGCombinerInfo &DCI,
582 const MipsSubtarget* Subtarget) {
583 if (DCI.isBeforeLegalizeOps())
584 return SDValue();
585
586 SDValue SetCC = N->getOperand(0);
587
588 if ((SetCC.getOpcode() != ISD::SETCC) ||
589 !SetCC.getOperand(0).getValueType().isInteger())
590 return SDValue();
591
592 SDValue False = N->getOperand(2);
593 EVT FalseTy = False.getValueType();
594
595 if (!FalseTy.isInteger())
596 return SDValue();
597
598 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
599
600 if (!CN || CN->getZExtValue())
601 return SDValue();
602
603 const DebugLoc DL = N->getDebugLoc();
604 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
605 SDValue True = N->getOperand(1);
606
607 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
608 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
609
610 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
611}
612
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000613static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
614 TargetLowering::DAGCombinerInfo &DCI,
615 const MipsSubtarget* Subtarget) {
616 // Pattern match EXT.
617 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
618 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000619 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000620 return SDValue();
621
622 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000623 unsigned ShiftRightOpc = ShiftRight.getOpcode();
624
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000625 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000626 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000627 return SDValue();
628
629 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000630 ConstantSDNode *CN;
631 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
632 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000633
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000634 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000635 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000636
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000637 // Op's second operand must be a shifted mask.
638 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000639 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000640 return SDValue();
641
642 // Return if the shifted mask does not start at bit 0 or the sum of its size
643 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000644 EVT ValTy = N->getValueType(0);
645 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 return SDValue();
647
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000648 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000649 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000650 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000651}
Jia Liubb481f82012-02-28 07:46:26 +0000652
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000653static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
654 TargetLowering::DAGCombinerInfo &DCI,
655 const MipsSubtarget* Subtarget) {
656 // Pattern match INS.
657 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000658 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000659 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000660 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000661 return SDValue();
662
663 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
664 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
665 ConstantSDNode *CN;
666
667 // See if Op's first operand matches (and $src1 , mask0).
668 if (And0.getOpcode() != ISD::AND)
669 return SDValue();
670
671 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000672 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000673 return SDValue();
674
675 // See if Op's second operand matches (and (shl $src, pos), mask1).
676 if (And1.getOpcode() != ISD::AND)
677 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000678
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000679 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000680 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000681 return SDValue();
682
683 // The shift masks must have the same position and size.
684 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
685 return SDValue();
686
687 SDValue Shl = And1.getOperand(0);
688 if (Shl.getOpcode() != ISD::SHL)
689 return SDValue();
690
691 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
692 return SDValue();
693
694 unsigned Shamt = CN->getZExtValue();
695
696 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000697 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000698 EVT ValTy = N->getValueType(0);
699 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000700 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000701
Akira Hatanaka82099682011-12-19 19:52:25 +0000702 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000703 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000704 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000705}
Jia Liubb481f82012-02-28 07:46:26 +0000706
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000707SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000708 const {
709 SelectionDAG &DAG = DCI.DAG;
710 unsigned opc = N->getOpcode();
711
712 switch (opc) {
713 default: break;
714 case ISD::ADDE:
715 return PerformADDECombine(N, DAG, DCI, Subtarget);
716 case ISD::SUBE:
717 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000718 case ISD::SDIVREM:
719 case ISD::UDIVREM:
720 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000721 case ISD::SETCC:
722 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000723 case ISD::SELECT:
724 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000725 case ISD::AND:
726 return PerformANDCombine(N, DAG, DCI, Subtarget);
727 case ISD::OR:
728 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000729 }
730
731 return SDValue();
732}
733
Dan Gohman475871a2008-07-27 21:46:04 +0000734SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000735LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000736{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000737 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000738 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000739 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000740 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
741 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000742 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000743 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000744 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
745 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000746 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000747 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000748 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000749 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000750 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000751 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752 }
Dan Gohman475871a2008-07-27 21:46:04 +0000753 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000754}
755
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000756//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000758//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759
760// AddLiveIn - This helper function adds the specified physical register to the
761// MachineFunction as a live in value. It also creates a corresponding
762// virtual register for it.
763static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000764AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765{
766 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000767 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
768 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000769 return VReg;
770}
771
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000772// Get fp branch code (not opcode) from condition code.
773static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
774 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
775 return Mips::BRANCH_T;
776
Akira Hatanaka82099682011-12-19 19:52:25 +0000777 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
778 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000779
Akira Hatanaka82099682011-12-19 19:52:25 +0000780 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000781}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000782
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000783/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000784static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
785 DebugLoc dl,
786 const MipsSubtarget* Subtarget,
787 const TargetInstrInfo *TII,
788 bool isFPCmp, unsigned Opc) {
789 // There is no need to expand CMov instructions if target has
790 // conditional moves.
791 if (Subtarget->hasCondMov())
792 return BB;
793
794 // To "insert" a SELECT_CC instruction, we actually have to insert the
795 // diamond control-flow pattern. The incoming instruction knows the
796 // destination vreg to set, the condition code register to branch on, the
797 // true/false values to select between, and a branch opcode to use.
798 const BasicBlock *LLVM_BB = BB->getBasicBlock();
799 MachineFunction::iterator It = BB;
800 ++It;
801
802 // thisMBB:
803 // ...
804 // TrueVal = ...
805 // setcc r1, r2, r3
806 // bNE r1, r0, copy1MBB
807 // fallthrough --> copy0MBB
808 MachineBasicBlock *thisMBB = BB;
809 MachineFunction *F = BB->getParent();
810 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
811 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
812 F->insert(It, copy0MBB);
813 F->insert(It, sinkMBB);
814
815 // Transfer the remainder of BB and its successor edges to sinkMBB.
816 sinkMBB->splice(sinkMBB->begin(), BB,
817 llvm::next(MachineBasicBlock::iterator(MI)),
818 BB->end());
819 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
820
821 // Next, add the true and fallthrough blocks as its successors.
822 BB->addSuccessor(copy0MBB);
823 BB->addSuccessor(sinkMBB);
824
825 // Emit the right instruction according to the type of the operands compared
826 if (isFPCmp)
827 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
828 else
829 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
830 .addReg(Mips::ZERO).addMBB(sinkMBB);
831
832 // copy0MBB:
833 // %FalseValue = ...
834 // # fallthrough to sinkMBB
835 BB = copy0MBB;
836
837 // Update machine-CFG edges
838 BB->addSuccessor(sinkMBB);
839
840 // sinkMBB:
841 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
842 // ...
843 BB = sinkMBB;
844
845 if (isFPCmp)
846 BuildMI(*BB, BB->begin(), dl,
847 TII->get(Mips::PHI), MI->getOperand(0).getReg())
848 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
849 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
850 else
851 BuildMI(*BB, BB->begin(), dl,
852 TII->get(Mips::PHI), MI->getOperand(0).getReg())
853 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
854 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
855
856 MI->eraseFromParent(); // The pseudo instruction is gone now.
857 return BB;
858}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000859*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000860MachineBasicBlock *
861MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000862 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000863 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000864 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000866 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
868 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000870 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
871 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000873 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000874 case Mips::ATOMIC_LOAD_ADD_I64:
875 case Mips::ATOMIC_LOAD_ADD_I64_P8:
876 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877
878 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000879 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
881 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000882 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
884 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 case Mips::ATOMIC_LOAD_AND_I64:
888 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000889 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890
891 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000892 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000893 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
894 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000896 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
897 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000900 case Mips::ATOMIC_LOAD_OR_I64:
901 case Mips::ATOMIC_LOAD_OR_I64_P8:
902 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000903
904 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000905 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
907 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000908 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
910 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000911 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000913 case Mips::ATOMIC_LOAD_XOR_I64:
914 case Mips::ATOMIC_LOAD_XOR_I64_P8:
915 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000916
917 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000918 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000919 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
920 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000921 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000922 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
923 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000924 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000925 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000926 case Mips::ATOMIC_LOAD_NAND_I64:
927 case Mips::ATOMIC_LOAD_NAND_I64_P8:
928 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000929
930 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000931 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000932 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
933 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000934 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
936 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000937 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000939 case Mips::ATOMIC_LOAD_SUB_I64:
940 case Mips::ATOMIC_LOAD_SUB_I64_P8:
941 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942
943 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000944 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
946 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000947 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
949 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000950 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000951 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000952 case Mips::ATOMIC_SWAP_I64:
953 case Mips::ATOMIC_SWAP_I64_P8:
954 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955
956 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000957 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958 return EmitAtomicCmpSwapPartword(MI, BB, 1);
959 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000960 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961 return EmitAtomicCmpSwapPartword(MI, BB, 2);
962 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000963 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000965 case Mips::ATOMIC_CMP_SWAP_I64:
966 case Mips::ATOMIC_CMP_SWAP_I64_P8:
967 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000968 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000969}
970
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000971// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
972// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
973MachineBasicBlock *
974MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000975 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000976 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000977 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000978
979 MachineFunction *MF = BB->getParent();
980 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000981 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
983 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000984 unsigned LL, SC, AND, NOR, ZERO, BEQ;
985
986 if (Size == 4) {
987 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
988 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
989 AND = Mips::AND;
990 NOR = Mips::NOR;
991 ZERO = Mips::ZERO;
992 BEQ = Mips::BEQ;
993 }
994 else {
995 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
996 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
997 AND = Mips::AND64;
998 NOR = Mips::NOR64;
999 ZERO = Mips::ZERO_64;
1000 BEQ = Mips::BEQ64;
1001 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001002
Akira Hatanaka4061da12011-07-19 20:11:17 +00001003 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004 unsigned Ptr = MI->getOperand(1).getReg();
1005 unsigned Incr = MI->getOperand(2).getReg();
1006
Akira Hatanaka4061da12011-07-19 20:11:17 +00001007 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1008 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1009 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010
1011 // insert new blocks after the current block
1012 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1013 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1014 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1015 MachineFunction::iterator It = BB;
1016 ++It;
1017 MF->insert(It, loopMBB);
1018 MF->insert(It, exitMBB);
1019
1020 // Transfer the remainder of BB and its successor edges to exitMBB.
1021 exitMBB->splice(exitMBB->begin(), BB,
1022 llvm::next(MachineBasicBlock::iterator(MI)),
1023 BB->end());
1024 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1025
1026 // thisMBB:
1027 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001029 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001030 loopMBB->addSuccessor(loopMBB);
1031 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032
1033 // loopMBB:
1034 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001035 // <binop> storeval, oldval, incr
1036 // sc success, storeval, 0(ptr)
1037 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001039 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001041 // and andres, oldval, incr
1042 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001043 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1044 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001045 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001046 // <binop> storeval, oldval, incr
1047 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001049 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001051 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1052 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053
1054 MI->eraseFromParent(); // The instruction is gone now.
1055
Akira Hatanaka939ece12011-07-19 03:42:13 +00001056 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057}
1058
1059MachineBasicBlock *
1060MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001061 MachineBasicBlock *BB,
1062 unsigned Size, unsigned BinOpcode,
1063 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064 assert((Size == 1 || Size == 2) &&
1065 "Unsupported size for EmitAtomicBinaryPartial.");
1066
1067 MachineFunction *MF = BB->getParent();
1068 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1069 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1070 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1071 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001072 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1073 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074
1075 unsigned Dest = MI->getOperand(0).getReg();
1076 unsigned Ptr = MI->getOperand(1).getReg();
1077 unsigned Incr = MI->getOperand(2).getReg();
1078
Akira Hatanaka4061da12011-07-19 20:11:17 +00001079 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1080 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001081 unsigned Mask = RegInfo.createVirtualRegister(RC);
1082 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001083 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1084 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001086 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1087 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1088 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1089 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1090 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001091 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001092 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1093 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1094 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1095 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1096 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097
1098 // insert new blocks after the current block
1099 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1100 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001101 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1103 MachineFunction::iterator It = BB;
1104 ++It;
1105 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001106 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 MF->insert(It, exitMBB);
1108
1109 // Transfer the remainder of BB and its successor edges to exitMBB.
1110 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001111 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001112 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1113
Akira Hatanaka81b44112011-07-19 17:09:53 +00001114 BB->addSuccessor(loopMBB);
1115 loopMBB->addSuccessor(loopMBB);
1116 loopMBB->addSuccessor(sinkMBB);
1117 sinkMBB->addSuccessor(exitMBB);
1118
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001120 // addiu masklsb2,$0,-4 # 0xfffffffc
1121 // and alignedaddr,ptr,masklsb2
1122 // andi ptrlsb2,ptr,3
1123 // sll shiftamt,ptrlsb2,3
1124 // ori maskupper,$0,255 # 0xff
1125 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001126 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001127 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128
1129 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1131 .addReg(Mips::ZERO).addImm(-4);
1132 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1133 .addReg(Ptr).addReg(MaskLSB2);
1134 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1135 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1136 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1137 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001138 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1139 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001141 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001142
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001143 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001144 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 // ll oldval,0(alignedaddr)
1146 // binop binopres,oldval,incr2
1147 // and newval,binopres,mask
1148 // and maskedoldval0,oldval,mask2
1149 // or storeval,maskedoldval0,newval
1150 // sc success,storeval,0(alignedaddr)
1151 // beq success,$0,loopMBB
1152
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001153 // atomic.swap
1154 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001155 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001156 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001157 // and maskedoldval0,oldval,mask2
1158 // or storeval,maskedoldval0,newval
1159 // sc success,storeval,0(alignedaddr)
1160 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001161
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001163 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001165 // and andres, oldval, incr2
1166 // nor binopres, $0, andres
1167 // and newval, binopres, mask
1168 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1169 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1170 .addReg(Mips::ZERO).addReg(AndRes);
1171 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001173 // <binop> binopres, oldval, incr2
1174 // and newval, binopres, mask
1175 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1176 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001177 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001178 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001179 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001180 }
Jia Liubb481f82012-02-28 07:46:26 +00001181
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001182 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001183 .addReg(OldVal).addReg(Mask2);
1184 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001185 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001186 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001188 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001190
Akira Hatanaka939ece12011-07-19 03:42:13 +00001191 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 // and maskedoldval1,oldval,mask
1193 // srl srlres,maskedoldval1,shiftamt
1194 // sll sllres,srlres,24
1195 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001196 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001197 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001198
Akira Hatanaka4061da12011-07-19 20:11:17 +00001199 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1200 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001201 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1202 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001203 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1204 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001205 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001206 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207
1208 MI->eraseFromParent(); // The instruction is gone now.
1209
Akira Hatanaka939ece12011-07-19 03:42:13 +00001210 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211}
1212
1213MachineBasicBlock *
1214MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001215 MachineBasicBlock *BB,
1216 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001217 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 MachineFunction *MF = BB->getParent();
1220 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001221 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001222 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1223 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001224 unsigned LL, SC, ZERO, BNE, BEQ;
1225
1226 if (Size == 4) {
1227 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1228 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1229 ZERO = Mips::ZERO;
1230 BNE = Mips::BNE;
1231 BEQ = Mips::BEQ;
1232 }
1233 else {
1234 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1235 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1236 ZERO = Mips::ZERO_64;
1237 BNE = Mips::BNE64;
1238 BEQ = Mips::BEQ64;
1239 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240
1241 unsigned Dest = MI->getOperand(0).getReg();
1242 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001243 unsigned OldVal = MI->getOperand(2).getReg();
1244 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245
Akira Hatanaka4061da12011-07-19 20:11:17 +00001246 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001247
1248 // insert new blocks after the current block
1249 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1250 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1251 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1252 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1253 MachineFunction::iterator It = BB;
1254 ++It;
1255 MF->insert(It, loop1MBB);
1256 MF->insert(It, loop2MBB);
1257 MF->insert(It, exitMBB);
1258
1259 // Transfer the remainder of BB and its successor edges to exitMBB.
1260 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001261 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001262 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1263
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001264 // thisMBB:
1265 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001267 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001268 loop1MBB->addSuccessor(exitMBB);
1269 loop1MBB->addSuccessor(loop2MBB);
1270 loop2MBB->addSuccessor(loop1MBB);
1271 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272
1273 // loop1MBB:
1274 // ll dest, 0(ptr)
1275 // bne dest, oldval, exitMBB
1276 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001277 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1278 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001279 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001280
1281 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001282 // sc success, newval, 0(ptr)
1283 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001285 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001286 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001287 BuildMI(BB, dl, TII->get(BEQ))
1288 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001289
1290 MI->eraseFromParent(); // The instruction is gone now.
1291
Akira Hatanaka939ece12011-07-19 03:42:13 +00001292 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293}
1294
1295MachineBasicBlock *
1296MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001297 MachineBasicBlock *BB,
1298 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001299 assert((Size == 1 || Size == 2) &&
1300 "Unsupported size for EmitAtomicCmpSwapPartial.");
1301
1302 MachineFunction *MF = BB->getParent();
1303 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1304 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1305 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1306 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001307 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1308 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309
1310 unsigned Dest = MI->getOperand(0).getReg();
1311 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001312 unsigned CmpVal = MI->getOperand(2).getReg();
1313 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314
Akira Hatanaka4061da12011-07-19 20:11:17 +00001315 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1316 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001317 unsigned Mask = RegInfo.createVirtualRegister(RC);
1318 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1320 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1321 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1322 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1323 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1324 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1325 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1326 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1327 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1328 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1329 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1330 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1331 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1332 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333
1334 // insert new blocks after the current block
1335 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1336 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1337 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001338 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001339 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1340 MachineFunction::iterator It = BB;
1341 ++It;
1342 MF->insert(It, loop1MBB);
1343 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001344 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345 MF->insert(It, exitMBB);
1346
1347 // Transfer the remainder of BB and its successor edges to exitMBB.
1348 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001349 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1351
Akira Hatanaka81b44112011-07-19 17:09:53 +00001352 BB->addSuccessor(loop1MBB);
1353 loop1MBB->addSuccessor(sinkMBB);
1354 loop1MBB->addSuccessor(loop2MBB);
1355 loop2MBB->addSuccessor(loop1MBB);
1356 loop2MBB->addSuccessor(sinkMBB);
1357 sinkMBB->addSuccessor(exitMBB);
1358
Akira Hatanaka70564a92011-07-19 18:14:26 +00001359 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 // addiu masklsb2,$0,-4 # 0xfffffffc
1362 // and alignedaddr,ptr,masklsb2
1363 // andi ptrlsb2,ptr,3
1364 // sll shiftamt,ptrlsb2,3
1365 // ori maskupper,$0,255 # 0xff
1366 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001368 // andi maskedcmpval,cmpval,255
1369 // sll shiftedcmpval,maskedcmpval,shiftamt
1370 // andi maskednewval,newval,255
1371 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001372 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001373 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1374 .addReg(Mips::ZERO).addImm(-4);
1375 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1376 .addReg(Ptr).addReg(MaskLSB2);
1377 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1378 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1379 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1380 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001381 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1382 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001384 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1385 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001386 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1387 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001388 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1389 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001390 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1391 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001392
1393 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001394 // ll oldval,0(alginedaddr)
1395 // and maskedoldval0,oldval,mask
1396 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001397 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001398 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001399 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1400 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001401 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001402 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001403
1404 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001405 // and maskedoldval1,oldval,mask2
1406 // or storeval,maskedoldval1,shiftednewval
1407 // sc success,storeval,0(alignedaddr)
1408 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001409 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001410 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1411 .addReg(OldVal).addReg(Mask2);
1412 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1413 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001414 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001415 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001416 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001417 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001418
Akira Hatanaka939ece12011-07-19 03:42:13 +00001419 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001420 // srl srlres,maskedoldval0,shiftamt
1421 // sll sllres,srlres,24
1422 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001423 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001424 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001425
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001426 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1427 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001428 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1429 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001430 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001431 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001432
1433 MI->eraseFromParent(); // The instruction is gone now.
1434
Akira Hatanaka939ece12011-07-19 03:42:13 +00001435 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001436}
1437
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001438//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001439// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001440//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001441SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001442LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001443{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001444 MachineFunction &MF = DAG.getMachineFunction();
1445 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001446 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001447
1448 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001449 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1450 "Cannot lower if the alignment of the allocated space is larger than \
1451 that of the stack.");
1452
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001453 SDValue Chain = Op.getOperand(0);
1454 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001455 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001456
1457 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001458 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001459
1460 // Subtract the dynamic size from the actual stack size to
1461 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001462 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001463
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001464 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001465 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001466 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001467
1468 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001469 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001470 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001471 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1472 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1473
1474 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001475}
1476
1477SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001478LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001479{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001480 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001481 // the block to branch to if the condition is true.
1482 SDValue Chain = Op.getOperand(0);
1483 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001484 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001485
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001486 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1487
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001488 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001489 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001490 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001491
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001492 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001493 Mips::CondCode CC =
1494 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001495 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001496
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001497 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001498 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001499}
1500
1501SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001502LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001503{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001504 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001505
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001506 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001507 if (Cond.getOpcode() != MipsISD::FPCmp)
1508 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001509
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001510 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1511 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001512}
1513
Dan Gohmand858e902010-04-17 15:26:15 +00001514SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1515 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001516 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001517 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001518 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001519
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001520 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001521 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001522
Chris Lattnerb71b9092009-08-13 06:28:06 +00001523 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001524
Chris Lattnere3736f82009-08-13 05:41:27 +00001525 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001526 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1527 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001528 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001529 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1530 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001531 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001532 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001533 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001534 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1535 MipsII::MO_ABS_HI);
1536 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1537 MipsII::MO_ABS_LO);
1538 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1539 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001541 }
1542
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001543 EVT ValTy = Op.getValueType();
1544 bool HasGotOfst = (GV->hasInternalLinkage() ||
1545 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1546 unsigned GotFlag = IsN64 ?
1547 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001548 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001549 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001550 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001551 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1552 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001553 // On functions and global targets not internal linked only
1554 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001555 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001556 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001557 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1558 IsN64 ? MipsII::MO_GOT_OFST :
1559 MipsII::MO_ABS_LO);
1560 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1561 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001562}
1563
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001564SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1565 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001566 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1567 // FIXME there isn't actually debug info here
1568 DebugLoc dl = Op.getDebugLoc();
1569
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001570 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001571 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001572 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1573 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001574 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1575 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1576 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001577 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001578
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001579 EVT ValTy = Op.getValueType();
1580 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1581 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1582 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001583 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1584 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001585 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001586 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001587 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001588 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1589 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001590}
1591
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001592SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001593LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001594{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001595 // If the relocation model is PIC, use the General Dynamic TLS Model or
1596 // Local Dynamic TLS model, otherwise use the Initial Exec or
1597 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001598
1599 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1600 DebugLoc dl = GA->getDebugLoc();
1601 const GlobalValue *GV = GA->getGlobal();
1602 EVT PtrVT = getPointerTy();
1603
1604 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1605 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001606 bool LocalDynamic = GV->hasInternalLinkage();
1607 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1608 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001609 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1610 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001611 unsigned PtrSize = PtrVT.getSizeInBits();
1612 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1613
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001614 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001615
1616 ArgListTy Args;
1617 ArgListEntry Entry;
1618 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001619 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001620 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001621
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001622 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001623 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001624 false, false, false, false, 0, CallingConv::C,
1625 /*isTailCall=*/false, /*doesNotRet=*/false,
1626 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001627 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001628
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001629 SDValue Ret = CallResult.first;
1630
1631 if (!LocalDynamic)
1632 return Ret;
1633
1634 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1635 MipsII::MO_DTPREL_HI);
1636 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1637 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1638 MipsII::MO_DTPREL_LO);
1639 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1640 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1641 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001642 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001643
1644 SDValue Offset;
1645 if (GV->isDeclaration()) {
1646 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001647 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001648 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001649 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1650 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001651 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001652 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001653 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001654 } else {
1655 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001656 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001657 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001658 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001659 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001660 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1661 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1662 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001663 }
1664
1665 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1666 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001667}
1668
1669SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001670LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001671{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001672 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001673 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001674 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001675 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001676 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001677 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001678
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001679 if (!IsPIC && !IsN64) {
1680 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1681 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1682 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001683 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001684 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1685 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1686 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001687 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1688 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001689 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1690 MachinePointerInfo(), false, false, false, 0);
1691 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001692 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001693
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001694 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1695 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001696}
1697
Dan Gohman475871a2008-07-27 21:46:04 +00001698SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001699LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001700{
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001702 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001703 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001704 // FIXME there isn't actually debug info here
1705 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001706
1707 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001709 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001710 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001711 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001712 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1714 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001715 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001716
1717 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001718 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001719 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001720 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001721 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001722 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1723 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001725 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001726 EVT ValTy = Op.getValueType();
1727 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1728 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1729 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1730 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001731 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001732 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1733 MachinePointerInfo::getConstantPool(), false,
1734 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001735 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1736 N->getOffset(), OFSTFlag);
1737 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1738 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001739 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001740
1741 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001742}
1743
Dan Gohmand858e902010-04-17 15:26:15 +00001744SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001745 MachineFunction &MF = DAG.getMachineFunction();
1746 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1747
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001748 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001749 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1750 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001751
1752 // vastart just stores the address of the VarArgsFrameIndex slot into the
1753 // memory location argument.
1754 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001755 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001756 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001757}
Jia Liubb481f82012-02-28 07:46:26 +00001758
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001759// Called if the size of integer registers is large enough to hold the whole
1760// floating point number.
1761static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001762 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001763 EVT ValTy = Op.getValueType();
1764 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1765 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001766 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001767 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1768 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1769 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1770 DAG.getConstant(Mask - 1, IntValTy));
1771 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1772 DAG.getConstant(Mask, IntValTy));
1773 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1774 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001775}
1776
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001777// Called if the size of integer registers is not large enough to hold the whole
1778// floating point number (e.g. f64 & 32-bit integer register).
1779static SDValue
1780LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001781 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001782 // Use ext/ins instructions if target architecture is Mips32r2.
1783 // Eliminate redundant mfc1 and mtc1 instructions.
1784 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001785
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001786 if (!isLittle)
1787 std::swap(LoIdx, HiIdx);
1788
1789 DebugLoc dl = Op.getDebugLoc();
1790 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1791 Op.getOperand(0),
1792 DAG.getConstant(LoIdx, MVT::i32));
1793 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1794 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1795 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1796 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1797 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1798 DAG.getConstant(0x7fffffff, MVT::i32));
1799 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1800 DAG.getConstant(0x80000000, MVT::i32));
1801 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1802
1803 if (!isLittle)
1804 std::swap(Word0, Word1);
1805
1806 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1807}
1808
Akira Hatanaka82099682011-12-19 19:52:25 +00001809SDValue
1810MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001811 EVT Ty = Op.getValueType();
1812
1813 assert(Ty == MVT::f32 || Ty == MVT::f64);
1814
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001815 if (Ty == MVT::f32 || HasMips64)
1816 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Jia Liubb481f82012-02-28 07:46:26 +00001817
Akira Hatanaka82099682011-12-19 19:52:25 +00001818 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001819}
1820
Akira Hatanaka2e591472011-06-02 00:24:44 +00001821SDValue MipsTargetLowering::
1822LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001823 // check the depth
1824 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001825 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001826
1827 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1828 MFI->setFrameAddressIsTaken(true);
1829 EVT VT = Op.getValueType();
1830 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001831 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1832 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001833 return FrameAddr;
1834}
1835
Akira Hatanakadb548262011-07-19 23:30:50 +00001836// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001837SDValue
1838MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001839 unsigned SType = 0;
1840 DebugLoc dl = Op.getDebugLoc();
1841 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1842 DAG.getConstant(SType, MVT::i32));
1843}
1844
Eli Friedman14648462011-07-27 22:21:52 +00001845SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1846 SelectionDAG& DAG) const {
1847 // FIXME: Need pseudo-fence for 'singlethread' fences
1848 // FIXME: Set SType for weaker fences where supported/appropriate.
1849 unsigned SType = 0;
1850 DebugLoc dl = Op.getDebugLoc();
1851 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1852 DAG.getConstant(SType, MVT::i32));
1853}
1854
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001855//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001856// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001857//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001858
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001859//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001861// Mips O32 ABI rules:
1862// ---
1863// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001864// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001865// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866// f64 - Only passed in two aliased f32 registers if no int reg has been used
1867// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001868// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1869// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001870//
1871// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001872//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001873
Duncan Sands1e96bab2010-11-04 10:49:57 +00001874static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001875 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001876 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1877
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001878 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001879
1880 static const unsigned IntRegs[] = {
1881 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1882 };
1883 static const unsigned F32Regs[] = {
1884 Mips::F12, Mips::F14
1885 };
1886 static const unsigned F64Regs[] = {
1887 Mips::D6, Mips::D7
1888 };
1889
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001890 // ByVal Args
1891 if (ArgFlags.isByVal()) {
1892 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1893 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1894 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1895 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1896 r < std::min(IntRegsSize, NextReg); ++r)
1897 State.AllocateReg(IntRegs[r]);
1898 return false;
1899 }
1900
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001901 // Promote i8 and i16
1902 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1903 LocVT = MVT::i32;
1904 if (ArgFlags.isSExt())
1905 LocInfo = CCValAssign::SExt;
1906 else if (ArgFlags.isZExt())
1907 LocInfo = CCValAssign::ZExt;
1908 else
1909 LocInfo = CCValAssign::AExt;
1910 }
1911
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001912 unsigned Reg;
1913
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001914 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1915 // is true: function is vararg, argument is 3rd or higher, there is previous
1916 // argument which is not f32 or f64.
1917 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1918 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001919 unsigned OrigAlign = ArgFlags.getOrigAlign();
1920 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001921
1922 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001923 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001924 // If this is the first part of an i64 arg,
1925 // the allocated register must be either A0 or A2.
1926 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1927 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001928 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001929 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1930 // Allocate int register and shadow next int register. If first
1931 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001932 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1933 if (Reg == Mips::A1 || Reg == Mips::A3)
1934 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1935 State.AllocateReg(IntRegs, IntRegsSize);
1936 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001937 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1938 // we are guaranteed to find an available float register
1939 if (ValVT == MVT::f32) {
1940 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1941 // Shadow int register
1942 State.AllocateReg(IntRegs, IntRegsSize);
1943 } else {
1944 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1945 // Shadow int registers
1946 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1947 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1948 State.AllocateReg(IntRegs, IntRegsSize);
1949 State.AllocateReg(IntRegs, IntRegsSize);
1950 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001951 } else
1952 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001953
Akira Hatanakad37776d2011-05-20 21:39:54 +00001954 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1955 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1956
1957 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001958 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001959 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001960 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001961
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001962 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001963}
1964
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001965static const unsigned Mips64IntRegs[8] =
1966 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1967 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1968static const unsigned Mips64DPRegs[8] =
1969 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1970 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1971
1972static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1973 CCValAssign::LocInfo LocInfo,
1974 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1975 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1976 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1977 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1978
1979 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1980
Jia Liubb481f82012-02-28 07:46:26 +00001981 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001982 if ((Align == 16) && (FirstIdx % 2)) {
1983 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1984 ++FirstIdx;
1985 }
1986
1987 // Mark the registers allocated.
1988 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1989 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1990
1991 // Allocate space on caller's stack.
1992 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00001993
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001994 if (FirstIdx < 8)
1995 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00001996 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001997 else
1998 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1999
2000 return true;
2001}
2002
2003#include "MipsGenCallingConv.inc"
2004
Akira Hatanaka49617092011-11-14 19:02:54 +00002005static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002006AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002007 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2008 unsigned NumOps = Outs.size();
2009 for (unsigned i = 0; i != NumOps; ++i) {
2010 MVT ArgVT = Outs[i].VT;
2011 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2012 bool R;
2013
2014 if (Outs[i].IsFixed)
2015 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2016 else
2017 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002018
Akira Hatanaka49617092011-11-14 19:02:54 +00002019 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002020#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002021 dbgs() << "Call operand #" << i << " has unhandled type "
2022 << EVT(ArgVT).getEVTString();
2023#endif
2024 llvm_unreachable(0);
2025 }
2026 }
2027}
2028
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002029//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002031//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002032
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002033static const unsigned O32IntRegsSize = 4;
2034
2035static const unsigned O32IntRegs[] = {
2036 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2037};
2038
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002039// Return next O32 integer argument register.
2040static unsigned getNextIntArgReg(unsigned Reg) {
2041 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2042 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2043}
2044
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002045// Write ByVal Arg to arg registers and stack.
2046static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002047WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002048 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2049 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2050 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002051 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002052 MVT PtrType, bool isLittle) {
2053 unsigned LocMemOffset = VA.getLocMemOffset();
2054 unsigned Offset = 0;
2055 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002056 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002057
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002058 // Copy the first 4 words of byval arg to registers A0 - A3.
2059 // FIXME: Use a stricter alignment if it enables better optimization in passes
2060 // run later.
2061 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2062 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002063 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002064 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002065 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002066 MachinePointerInfo(), false, false, false,
2067 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002068 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002069 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002070 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2071 }
2072
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002073 if (RemainingSize == 0)
2074 return;
2075
2076 // If there still is a register available for argument passing, write the
2077 // remaining part of the structure to it using subword loads and shifts.
2078 if (LocMemOffset < 4 * 4) {
2079 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2080 "There must be one to three bytes remaining.");
2081 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2082 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2083 DAG.getConstant(Offset, MVT::i32));
2084 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2085 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2086 LoadPtr, MachinePointerInfo(),
2087 MVT::getIntegerVT(LoadSize * 8), false,
2088 false, Alignment);
2089 MemOpChains.push_back(LoadVal.getValue(1));
2090
2091 // If target is big endian, shift it to the most significant half-word or
2092 // byte.
2093 if (!isLittle)
2094 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2095 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2096
2097 Offset += LoadSize;
2098 RemainingSize -= LoadSize;
2099
2100 // Read second subword if necessary.
2101 if (RemainingSize != 0) {
2102 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002103 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002104 DAG.getConstant(Offset, MVT::i32));
2105 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2106 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2107 LoadPtr, MachinePointerInfo(),
2108 MVT::i8, false, false, Alignment);
2109 MemOpChains.push_back(Subword.getValue(1));
2110 // Insert the loaded byte to LoadVal.
2111 // FIXME: Use INS if supported by target.
2112 unsigned ShiftAmt = isLittle ? 16 : 8;
2113 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2114 DAG.getConstant(ShiftAmt, MVT::i32));
2115 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2116 }
2117
2118 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2119 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2120 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002121 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002122
2123 // Create a fixed object on stack at offset LocMemOffset and copy
2124 // remaining part of byval arg to it using memcpy.
2125 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2126 DAG.getConstant(Offset, MVT::i32));
2127 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2128 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002129 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2130 DAG.getConstant(RemainingSize, MVT::i32),
2131 std::min(ByValAlign, (unsigned)4),
2132 /*isVolatile=*/false, /*AlwaysInline=*/false,
2133 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002134}
2135
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002136// Copy Mips64 byVal arg to registers and stack.
2137void static
2138PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2139 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2140 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2141 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2142 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2143 EVT PtrTy, bool isLittle) {
2144 unsigned ByValSize = Flags.getByValSize();
2145 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2146 bool IsRegLoc = VA.isRegLoc();
2147 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2148 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002149 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002150
2151 if (!IsRegLoc)
2152 LocMemOffset = VA.getLocMemOffset();
2153 else {
2154 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2155 VA.getLocReg());
2156 const unsigned *RegEnd = Mips64IntRegs + 8;
2157
2158 // Copy double words to registers.
2159 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2160 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2161 DAG.getConstant(Offset, PtrTy));
2162 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2163 MachinePointerInfo(), false, false, false,
2164 Alignment);
2165 MemOpChains.push_back(LoadVal.getValue(1));
2166 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2167 }
2168
Jia Liubb481f82012-02-28 07:46:26 +00002169 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002170 if (!(MemCpySize = ByValSize - Offset))
2171 return;
2172
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002173 // If there is an argument register available, copy the remainder of the
2174 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002175 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002176 assert((ByValSize < Offset + 8) &&
2177 "Size of the remainder should be smaller than 8-byte.");
2178 SDValue Val;
2179 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2180 unsigned RemSize = ByValSize - Offset;
2181
2182 if (RemSize < LoadSize)
2183 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002184
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002185 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2186 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002187 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002188 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2189 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2190 false, false, Alignment);
2191 MemOpChains.push_back(LoadVal.getValue(1));
2192
2193 // Offset in number of bits from double word boundary.
2194 unsigned OffsetDW = (Offset % 8) * 8;
2195 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2196 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2197 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002198
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002199 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2200 Shift;
2201 Offset += LoadSize;
2202 Alignment = std::min(Alignment, LoadSize);
2203 }
Jia Liubb481f82012-02-28 07:46:26 +00002204
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002205 RegsToPass.push_back(std::make_pair(*Reg, Val));
2206 return;
2207 }
2208 }
2209
Akira Hatanaka16040852011-11-15 18:42:25 +00002210 assert(MemCpySize && "MemCpySize must not be zero.");
2211
2212 // Create a fixed object on stack at offset LocMemOffset and copy
2213 // remainder of byval arg to it with memcpy.
2214 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2215 DAG.getConstant(Offset, PtrTy));
2216 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2217 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2218 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2219 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2220 /*isVolatile=*/false, /*AlwaysInline=*/false,
2221 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002222}
2223
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002225/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002226/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002228MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002229 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002230 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002232 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233 const SmallVectorImpl<ISD::InputArg> &Ins,
2234 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002235 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002236 // MIPs target does not yet support tail call optimization.
2237 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002239 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002240 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002241 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002242 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002243 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002244
2245 // Analyze operands of the call, assigning locations to each operand.
2246 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002247 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002248 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002249
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002250 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002251 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002252 else if (HasMips64)
2253 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002254 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002256
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002257 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002258 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2259
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002260 // Chain is the output chain of the last Load/Store or CopyToReg node.
2261 // ByValChain is the output chain of the last Memcpy node created for copying
2262 // byval arguments to the stack.
2263 SDValue Chain, CallSeqStart, ByValChain;
2264 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2265 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2266 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002267
2268 // If this is the first call, create a stack frame object that points to
2269 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002270 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002271 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2272
Akira Hatanaka21afc632011-06-21 00:40:49 +00002273 // Get the frame index of the stack frame object that points to the location
2274 // of dynamically allocated area on the stack.
2275 int DynAllocFI = MipsFI->getDynAllocFI();
2276
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002277 // Update size of the maximum argument space.
2278 // For O32, a minimum of four words (16 bytes) of argument space is
2279 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002280 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002281 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2282
2283 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2284
2285 if (MaxCallFrameSize < NextStackOffset) {
2286 MipsFI->setMaxCallFrameSize(NextStackOffset);
2287
Akira Hatanaka21afc632011-06-21 00:40:49 +00002288 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2289 // allocated stack space. These offsets must be aligned to a boundary
2290 // determined by the stack alignment of the ABI.
2291 unsigned StackAlignment = TFL->getStackAlignment();
2292 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2293 StackAlignment * StackAlignment;
2294
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002295 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002296 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2297
2298 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002299 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002300
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002301 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002302 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2303 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002304
Eric Christopher471e4222011-06-08 23:55:35 +00002305 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002306
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002307 // Walk the register/memloc assignments, inserting copies/loads.
2308 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002309 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002310 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002311 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002312 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2313
2314 // ByVal Arg.
2315 if (Flags.isByVal()) {
2316 assert(Flags.getByValSize() &&
2317 "ByVal args of size 0 should have been ignored by front-end.");
2318 if (IsO32)
2319 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2320 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2321 Subtarget->isLittle());
2322 else
2323 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002324 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002325 Subtarget->isLittle());
2326 continue;
2327 }
Jia Liubb481f82012-02-28 07:46:26 +00002328
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002329 // Promote the value if needed.
2330 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002331 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002332 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002333 if (VA.isRegLoc()) {
2334 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2335 (ValVT == MVT::f64 && LocVT == MVT::i64))
2336 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2337 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002338 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2339 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002340 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2341 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002342 if (!Subtarget->isLittle())
2343 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002344 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002345 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2346 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2347 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002348 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002349 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002350 }
2351 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002352 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002353 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002354 break;
2355 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002356 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002357 break;
2358 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002359 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002360 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002361 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002362
2363 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002364 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002365 if (VA.isRegLoc()) {
2366 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002367 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002368 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002369
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002370 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002371 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002372
Chris Lattnere0b12152008-03-17 06:57:02 +00002373 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002374 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002375 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002376 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002377
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002378 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002379 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002380 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002381 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002382 }
2383
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002384 // Extend range of indices of frame objects for outgoing arguments that were
2385 // created during this function call. Skip this step if no such objects were
2386 // created.
2387 if (LastFI)
2388 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2389
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002390 // If a memcpy has been created to copy a byval arg to a stack, replace the
2391 // chain input of CallSeqStart with ByValChain.
2392 if (InChain != ByValChain)
2393 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2394 NextStackOffsetVal);
2395
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002396 // Transform all store nodes into one single node because all store
2397 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002398 if (!MemOpChains.empty())
2399 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002400 &MemOpChains[0], MemOpChains.size());
2401
Bill Wendling056292f2008-09-16 21:48:12 +00002402 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002403 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2404 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002405 unsigned char OpFlag;
2406 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002407 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002408 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002409
2410 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002411 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2412 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2413 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2414 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2415 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002416 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002417 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002418 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002419 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002420 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2421 getPointerTy(), 0, OpFlag);
2422 }
2423
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002424 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002425 }
2426 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002427 if (IsN64 || (!IsO32 && IsPIC))
2428 OpFlag = MipsII::MO_GOT_DISP;
2429 else if (!IsPIC) // !N64 && static
2430 OpFlag = MipsII::MO_NO_FLAG;
2431 else // O32 & PIC
2432 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002433 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2434 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002435 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002436 }
2437
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002438 SDValue InFlag;
2439
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002440 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002441 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002442 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002443 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002444 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2445 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002446 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2447 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002448 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002449
2450 // Use GOT+LO if callee has internal linkage.
2451 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002452 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2453 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002454 } else
2455 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002456 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002457 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002458
Jia Liubb481f82012-02-28 07:46:26 +00002459 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002460 // -reloction-model=pic or it is an indirect call.
2461 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002462 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002463 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2464 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002465 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002466 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002469 // Build a sequence of copy-to-reg nodes chained together with token
2470 // chain and flag operands which copy the outgoing args into registers.
2471 // The InFlag in necessary since all emitted instructions must be
2472 // stuck together.
2473 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2474 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2475 RegsToPass[i].second, InFlag);
2476 InFlag = Chain.getValue(1);
2477 }
2478
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002479 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002480 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002481 //
2482 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002483 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002485 Ops.push_back(Chain);
2486 Ops.push_back(Callee);
2487
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002488 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002489 // known live into the call.
2490 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2491 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2492 RegsToPass[i].second.getValueType()));
2493
Akira Hatanakab2930b92012-03-01 22:27:29 +00002494 // Add a register mask operand representing the call-preserved registers.
2495 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2496 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2497 assert(Mask && "Missing call preserved mask for calling convention");
2498 Ops.push_back(DAG.getRegisterMask(Mask));
2499
Gabor Greifba36cb52008-08-28 21:40:38 +00002500 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501 Ops.push_back(InFlag);
2502
Dale Johannesen33c960f2009-02-04 20:06:27 +00002503 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002504 InFlag = Chain.getValue(1);
2505
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002506 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002507 Chain = DAG.getCALLSEQ_END(Chain,
2508 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002509 DAG.getIntPtrConstant(0, true), InFlag);
2510 InFlag = Chain.getValue(1);
2511
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002512 // Handle result values, copying them out of physregs into vregs that we
2513 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2515 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002516}
2517
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518/// LowerCallResult - Lower the result values of a call into the
2519/// appropriate copies out of appropriate physical registers.
2520SDValue
2521MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002522 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002523 const SmallVectorImpl<ISD::InputArg> &Ins,
2524 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002525 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002526 // Assign locations to each value returned by this call.
2527 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002528 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2529 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002530
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002532
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002533 // Copy all of the result registers out of their specified physreg.
2534 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002535 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002537 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002539 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002540
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002542}
2543
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002544//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002545// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002546//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002547static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2548 std::vector<SDValue>& OutChains,
2549 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2550 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2551 unsigned LocMem = VA.getLocMemOffset();
2552 unsigned FirstWord = LocMem / 4;
2553
2554 // copy register A0 - A3 to frame object
2555 for (unsigned i = 0; i < NumWords; ++i) {
2556 unsigned CurWord = FirstWord + i;
2557 if (CurWord >= O32IntRegsSize)
2558 break;
2559
2560 unsigned SrcReg = O32IntRegs[CurWord];
2561 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2562 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2563 DAG.getConstant(i * 4, MVT::i32));
2564 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2565 StorePtr, MachinePointerInfo(), false,
2566 false, 0);
2567 OutChains.push_back(Store);
2568 }
2569}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002570
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002571// Create frame object on stack and copy registers used for byval passing to it.
2572static unsigned
2573CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2574 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2575 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2576 MachineFrameInfo *MFI, bool IsRegLoc,
2577 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2578 EVT PtrTy) {
2579 const unsigned *Reg = Mips64IntRegs + 8;
2580 int FOOffset; // Frame object offset from virtual frame pointer.
2581
2582 if (IsRegLoc) {
2583 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2584 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002585 }
2586 else
2587 FOOffset = VA.getLocMemOffset();
2588
2589 // Create frame object.
2590 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2591 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2592 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2593 InVals.push_back(FIN);
2594
2595 // Copy arg registers.
2596 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2597 ++Reg, ++I) {
2598 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2599 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2600 DAG.getConstant(I * 8, PtrTy));
2601 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2602 StorePtr, MachinePointerInfo(), false,
2603 false, 0);
2604 OutChains.push_back(Store);
2605 }
Jia Liubb481f82012-02-28 07:46:26 +00002606
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002607 return LastFI;
2608}
2609
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002610/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002611/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612SDValue
2613MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002614 CallingConv::ID CallConv,
2615 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002616 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002617 DebugLoc dl, SelectionDAG &DAG,
2618 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002619 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002620 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002621 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002622 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002623
Dan Gohman1e93df62010-04-17 14:41:14 +00002624 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002625
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002626 // Used with vargs to acumulate store chains.
2627 std::vector<SDValue> OutChains;
2628
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002629 // Assign locations to all of the incoming arguments.
2630 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002631 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002632 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002633
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002634 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002635 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002636 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002637 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002638
Akira Hatanaka43299772011-05-20 23:22:14 +00002639 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002640
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002642 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002643 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002644 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2645 bool IsRegLoc = VA.isRegLoc();
2646
2647 if (Flags.isByVal()) {
2648 assert(Flags.getByValSize() &&
2649 "ByVal args of size 0 should have been ignored by front-end.");
2650 if (IsO32) {
2651 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2652 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2653 true);
2654 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2655 InVals.push_back(FIN);
2656 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2657 } else // N32/64
2658 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2659 MFI, IsRegLoc, InVals, MipsFI,
2660 getPointerTy());
2661 continue;
2662 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002663
2664 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002665 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002666 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002667 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002668 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002669
Owen Anderson825b72b2009-08-11 20:47:22 +00002670 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002671 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002672 else if (RegVT == MVT::i64)
2673 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002674 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002675 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002676 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002677 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002678 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002679 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002680
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002681 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002682 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002683 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002685
2686 // If this is an 8 or 16-bit value, it has been passed promoted
2687 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002688 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002689 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002690 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002691 if (VA.getLocInfo() == CCValAssign::SExt)
2692 Opcode = ISD::AssertSext;
2693 else if (VA.getLocInfo() == CCValAssign::ZExt)
2694 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002695 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002696 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002697 DAG.getValueType(ValVT));
2698 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002699 }
2700
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002701 // Handle floating point arguments passed in integer registers.
2702 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2703 (RegVT == MVT::i64 && ValVT == MVT::f64))
2704 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2705 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2706 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2707 getNextIntArgReg(ArgReg), RC);
2708 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2709 if (!Subtarget->isLittle())
2710 std::swap(ArgValue, ArgValue2);
2711 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2712 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002713 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002714
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002716 } else { // VA.isRegLoc()
2717
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002718 // sanity check
2719 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002720
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002721 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002722 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002723 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002724
2725 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002726 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002727 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002728 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002729 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002730 }
2731 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002732
2733 // The mips ABIs for returning structs by value requires that we copy
2734 // the sret argument into $v0 for the return. Save the argument into
2735 // a virtual register so that we can access it from the return points.
2736 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2737 unsigned Reg = MipsFI->getSRetReturnReg();
2738 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002739 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002740 MipsFI->setSRetReturnReg(Reg);
2741 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002744 }
2745
Akira Hatanakabad53f42011-11-14 19:01:09 +00002746 if (isVarArg) {
2747 unsigned NumOfRegs = IsO32 ? 4 : 8;
2748 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2749 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2750 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002751 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002752 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2753 unsigned RegSize = RC->getSize();
2754 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2755
2756 // Offset of the first variable argument from stack pointer.
2757 int FirstVaArgOffset;
2758
2759 if (IsO32 || (Idx == NumOfRegs)) {
2760 FirstVaArgOffset =
2761 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2762 } else
2763 FirstVaArgOffset = RegSlotOffset;
2764
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002765 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002766 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002767 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002768 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002769
Akira Hatanakabad53f42011-11-14 19:01:09 +00002770 // Copy the integer registers that have not been used for argument passing
2771 // to the argument register save area. For O32, the save area is allocated
2772 // in the caller's stack frame, while for N32/64, it is allocated in the
2773 // callee's stack frame.
2774 for (int StackOffset = RegSlotOffset;
2775 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2776 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2777 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2778 MVT::getIntegerVT(RegSize * 8));
2779 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002780 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2781 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002782 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002783 }
2784 }
2785
Akira Hatanaka43299772011-05-20 23:22:14 +00002786 MipsFI->setLastInArgFI(LastFI);
2787
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002788 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002789 // the size of Ins and InVals. This only happens when on varg functions
2790 if (!OutChains.empty()) {
2791 OutChains.push_back(Chain);
2792 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2793 &OutChains[0], OutChains.size());
2794 }
2795
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002797}
2798
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002799//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002800// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002801//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002802
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803SDValue
2804MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002805 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002806 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002807 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002808 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002809
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002810 // CCValAssign - represent the assignment of
2811 // the return value to a location
2812 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002813
2814 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002815 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2816 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002817
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818 // Analize return values.
2819 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002820
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002821 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002822 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002823 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002824 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002825 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002826 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002827 }
2828
Dan Gohman475871a2008-07-27 21:46:04 +00002829 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002830
2831 // Copy the result values into the output registers.
2832 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2833 CCValAssign &VA = RVLocs[i];
2834 assert(VA.isRegLoc() && "Can only return in registers!");
2835
Akira Hatanaka82099682011-12-19 19:52:25 +00002836 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002837
2838 // guarantee that all emitted copies are
2839 // stuck together, avoiding something bad
2840 Flag = Chain.getValue(1);
2841 }
2842
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002843 // The mips ABIs for returning structs by value requires that we copy
2844 // the sret argument into $v0 for the return. We saved the argument into
2845 // a virtual register in the entry block, so now we copy the value out
2846 // and into $v0.
2847 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2848 MachineFunction &MF = DAG.getMachineFunction();
2849 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2850 unsigned Reg = MipsFI->getSRetReturnReg();
2851
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002852 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002853 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002854 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002855
Dale Johannesena05dca42009-02-04 23:02:30 +00002856 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002857 Flag = Chain.getValue(1);
2858 }
2859
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002860 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002861 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002862 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002863 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002864 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002865 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002866 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002867}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002868
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002869//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002870// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002871//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002872
2873/// getConstraintType - Given a constraint letter, return the type of
2874/// constraint it is for this target.
2875MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002876getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002877{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002878 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002879 // GCC config/mips/constraints.md
2880 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002881 // 'd' : An address register. Equivalent to r
2882 // unless generating MIPS16 code.
2883 // 'y' : Equivalent to r; retained for
2884 // backwards compatibility.
2885 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002886 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002887 switch (Constraint[0]) {
2888 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002889 case 'd':
2890 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002891 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002892 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002893 }
2894 }
2895 return TargetLowering::getConstraintType(Constraint);
2896}
2897
John Thompson44ab89e2010-10-29 17:29:13 +00002898/// Examine constraint type and operand type and determine a weight value.
2899/// This object must already have been set up with the operand type
2900/// and the current alternative constraint selected.
2901TargetLowering::ConstraintWeight
2902MipsTargetLowering::getSingleConstraintMatchWeight(
2903 AsmOperandInfo &info, const char *constraint) const {
2904 ConstraintWeight weight = CW_Invalid;
2905 Value *CallOperandVal = info.CallOperandVal;
2906 // If we don't have a value, we can't do a match,
2907 // but allow it at the lowest weight.
2908 if (CallOperandVal == NULL)
2909 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002910 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002911 // Look at the constraint type.
2912 switch (*constraint) {
2913 default:
2914 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2915 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002916 case 'd':
2917 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002918 if (type->isIntegerTy())
2919 weight = CW_Register;
2920 break;
2921 case 'f':
2922 if (type->isFloatTy())
2923 weight = CW_Register;
2924 break;
2925 }
2926 return weight;
2927}
2928
Eric Christopher38d64262011-06-29 19:33:04 +00002929/// Given a register class constraint, like 'r', if this corresponds directly
2930/// to an LLVM register class, return a register of 0 and the register class
2931/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002932std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002933getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002934{
2935 if (Constraint.size() == 1) {
2936 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002937 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2938 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002939 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002940 if (VT == MVT::i32)
2941 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2942 assert(VT == MVT::i64 && "Unexpected type.");
2943 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002944 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002945 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002946 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002947 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2948 if (Subtarget->isFP64bit())
2949 return std::make_pair(0U, Mips::FGR64RegisterClass);
2950 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002951 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002952 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002953 }
2954 }
2955 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2956}
2957
Dan Gohman6520e202008-10-18 02:06:02 +00002958bool
2959MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2960 // The Mips target isn't yet aware of offsets.
2961 return false;
2962}
Evan Chengeb2f9692009-10-27 19:56:55 +00002963
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002964bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2965 if (VT != MVT::f32 && VT != MVT::f64)
2966 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002967 if (Imm.isNegZero())
2968 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002969 return Imm.isZero();
2970}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002971
2972unsigned MipsTargetLowering::getJumpTableEncoding() const {
2973 if (IsN64)
2974 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002975
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002976 return TargetLowering::getJumpTableEncoding();
2977}