blob: 13f08a390e1f599e304b112d10ab428a495958c5 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemminger0640b8d2007-07-09 15:33:44 -070054#define DRV_VERSION "1.16"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingerc59697e2007-07-09 15:33:33 -0700102static int idle_timeout = 100;
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700103module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700104MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700106static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
108 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800112 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137 { 0 }
138};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800147/* This driver supports yukon2 chipset only */
148static const char *yukon2_name[] = {
149 "XL", /* 0xb3 */
150 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800151 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800152 "EC", /* 0xb6 */
153 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154};
155
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700168 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700173}
174
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176{
177 int i;
178
Stephen Hemminger793b8832005-09-14 16:06:14 -0700179 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
181
182 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
184 *val = gma_read16(hw, port, GM_SMI_DATA);
185 return 0;
186 }
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 }
190
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800191 return -ETIMEDOUT;
192}
193
194static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
195{
196 u16 v;
197
198 if (__gm_phy_read(hw, port, reg, &v) != 0)
199 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
200 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700201}
202
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800203
204static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206 /* switch power to VCC (WA for VAUX problem) */
207 sky2_write8(hw, B0_POWER_CTRL,
208 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700209
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800210 /* disable Core Clock Division, */
211 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
214 /* enable bits are inverted */
215 sky2_write8(hw, B2_Y2_CLK_GATE,
216 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
217 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
218 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
219 else
220 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221
Stephen Hemminger93745492007-02-06 10:45:43 -0800222 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700223 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700225 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
226 /* set all bits to 0 except bits 15..12 and 8 */
227 reg &= P_ASPM_CONTROL_MSK;
228 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
229
230 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
231 /* set all bits to 0 except bits 28 & 27 */
232 reg &= P_CTL_TIM_VMAIN_AV_MSK;
233 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
234
235 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700236
237 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
238 reg = sky2_read32(hw, B2_GP_IO);
239 reg |= GLB_GPIO_STAT_RACE_DIS;
240 sky2_write32(hw, B2_GP_IO, reg);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700241 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800242}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800244static void sky2_power_aux(struct sky2_hw *hw)
245{
246 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
247 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
248 else
249 /* enable bits are inverted */
250 sky2_write8(hw, B2_Y2_CLK_GATE,
251 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
252 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
253 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
254
255 /* switch power to VAUX */
256 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
257 sky2_write8(hw, B0_POWER_CTRL,
258 (PC_VAUX_ENA | PC_VCC_ENA |
259 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700260}
261
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700262static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700263{
264 u16 reg;
265
266 /* disable all GMAC IRQ's */
267 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
268 /* disable PHY IRQs */
269 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700270
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700271 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
272 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
273 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
274 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
275
276 reg = gma_read16(hw, port, GM_RX_CTRL);
277 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
278 gma_write16(hw, port, GM_RX_CTRL, reg);
279}
280
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700281/* flow control to advertise bits */
282static const u16 copper_fc_adv[] = {
283 [FC_NONE] = 0,
284 [FC_TX] = PHY_M_AN_ASP,
285 [FC_RX] = PHY_M_AN_PC,
286 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
287};
288
289/* flow control to advertise bits when using 1000BaseX */
290static const u16 fiber_fc_adv[] = {
291 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
292 [FC_TX] = PHY_M_P_ASYM_MD_X,
293 [FC_RX] = PHY_M_P_SYM_MD_X,
294 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
295};
296
297/* flow control to GMA disable bits */
298static const u16 gm_fc_disable[] = {
299 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
300 [FC_TX] = GM_GPCR_FC_RX_DIS,
301 [FC_RX] = GM_GPCR_FC_TX_DIS,
302 [FC_BOTH] = 0,
303};
304
305
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700306static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
307{
308 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700309 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700310
Stephen Hemminger93745492007-02-06 10:45:43 -0800311 if (sky2->autoneg == AUTONEG_ENABLE
312 && !(hw->chip_id == CHIP_ID_YUKON_XL
313 || hw->chip_id == CHIP_ID_YUKON_EC_U
314 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700315 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
316
317 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700318 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
320
Stephen Hemminger53419c62007-05-14 12:38:11 -0700321 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700322 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700323 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700324 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
325 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700326 /* set master & slave downshift counter to 1x */
327 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328
329 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
330 }
331
332 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700333 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 if (hw->chip_id == CHIP_ID_YUKON_FE) {
335 /* enable automatic crossover */
336 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
337 } else {
338 /* disable energy detect */
339 ctrl &= ~PHY_M_PC_EN_DET_MSK;
340
341 /* enable automatic crossover */
342 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
343
Stephen Hemminger53419c62007-05-14 12:38:11 -0700344 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800345 if (sky2->autoneg == AUTONEG_ENABLE
346 && (hw->chip_id == CHIP_ID_YUKON_XL
347 || hw->chip_id == CHIP_ID_YUKON_EC_U
348 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700349 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700350 ctrl &= ~PHY_M_PC_DSC_MSK;
351 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
352 }
353 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 } else {
355 /* workaround for deviation #4.88 (CRC errors) */
356 /* disable Automatic Crossover */
357
358 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700359 }
360
361 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
362
363 /* special setup for PHY 88E1112 Fiber */
364 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
365 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
366
367 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
368 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
369 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
370 ctrl &= ~PHY_M_MAC_MD_MSK;
371 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700372 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
373
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700374 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700375 /* select page 1 to access Fiber registers */
376 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700377
378 /* for SFP-module set SIGDET polarity to low */
379 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
380 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700381 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700383
384 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 }
386
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700387 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700388 ct1000 = 0;
389 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700390 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700391
392 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700393 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 if (sky2->advertising & ADVERTISED_1000baseT_Full)
395 ct1000 |= PHY_M_1000C_AFD;
396 if (sky2->advertising & ADVERTISED_1000baseT_Half)
397 ct1000 |= PHY_M_1000C_AHD;
398 if (sky2->advertising & ADVERTISED_100baseT_Full)
399 adv |= PHY_M_AN_100_FD;
400 if (sky2->advertising & ADVERTISED_100baseT_Half)
401 adv |= PHY_M_AN_100_HD;
402 if (sky2->advertising & ADVERTISED_10baseT_Full)
403 adv |= PHY_M_AN_10_FD;
404 if (sky2->advertising & ADVERTISED_10baseT_Half)
405 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700406
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700407 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700408 } else { /* special defines for FIBER (88E1040S only) */
409 if (sky2->advertising & ADVERTISED_1000baseT_Full)
410 adv |= PHY_M_AN_1000X_AFD;
411 if (sky2->advertising & ADVERTISED_1000baseT_Half)
412 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700413
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700414 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700415 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700416
417 /* Restart Auto-negotiation */
418 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
419 } else {
420 /* forced speed/duplex settings */
421 ct1000 = PHY_M_1000C_MSE;
422
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700423 /* Disable auto update for duplex flow control and speed */
424 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425
426 switch (sky2->speed) {
427 case SPEED_1000:
428 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700429 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430 break;
431 case SPEED_100:
432 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700433 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700434 break;
435 }
436
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700437 if (sky2->duplex == DUPLEX_FULL) {
438 reg |= GM_GPCR_DUP_FULL;
439 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700440 } else if (sky2->speed < SPEED_1000)
441 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700442
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700443
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700444 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445
446 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700447 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700448 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
449 else
450 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451 }
452
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 gma_write16(hw, port, GM_GP_CTRL, reg);
454
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700455 if (hw->chip_id != CHIP_ID_YUKON_FE)
456 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
457
458 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
459 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
460
461 /* Setup Phy LED's */
462 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
463 ledover = 0;
464
465 switch (hw->chip_id) {
466 case CHIP_ID_YUKON_FE:
467 /* on 88E3082 these bits are at 11..9 (shifted left) */
468 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
469
470 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
471
472 /* delete ACT LED control bits */
473 ctrl &= ~PHY_M_FELP_LED1_MSK;
474 /* change ACT LED control to blink mode */
475 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
476 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
477 break;
478
479 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700480 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700481
482 /* select page 3 to access LED control register */
483 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
484
485 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700486 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
487 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
488 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
489 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
490 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700491
492 /* set Polarity Control register */
493 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700494 (PHY_M_POLC_LS1_P_MIX(4) |
495 PHY_M_POLC_IS0_P_MIX(4) |
496 PHY_M_POLC_LOS_CTRL(2) |
497 PHY_M_POLC_INIT_CTRL(2) |
498 PHY_M_POLC_STA1_CTRL(2) |
499 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700500
501 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700502 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700503 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800504
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700505 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800506 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700507 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
508
509 /* select page 3 to access LED control register */
510 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
511
512 /* set LED Function Control register */
513 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
514 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
515 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
516 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
517 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
518
519 /* set Blink Rate in LED Timer Control Register */
520 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
521 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
522 /* restore page register */
523 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
524 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525
526 default:
527 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
528 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
529 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800530 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700531 }
532
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700533 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
534 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800535 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
537
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800538 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700539 gm_phy_write(hw, port, 0x18, 0xaa99);
540 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700541
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800542 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700543 gm_phy_write(hw, port, 0x18, 0xa204);
544 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800545
546 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700547 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger93745492007-02-06 10:45:43 -0800548 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800549 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
550
551 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
552 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800553 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800554 }
555
556 if (ledover)
557 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
558
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700559 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700560
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700561 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700562 if (sky2->autoneg == AUTONEG_ENABLE)
563 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
564 else
565 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
566}
567
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700568static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
569{
570 u32 reg1;
571 static const u32 phy_power[]
572 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
573
574 /* looks like this XL is back asswards .. */
575 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
576 onoff = !onoff;
577
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800578 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700579 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700580 if (onoff)
581 /* Turn off phy power saving */
582 reg1 &= ~phy_power[port];
583 else
584 reg1 |= phy_power[port];
585
586 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700587 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800588 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700589 udelay(100);
590}
591
Stephen Hemminger1b537562005-12-20 15:08:07 -0800592/* Force a renegotiation */
593static void sky2_phy_reinit(struct sky2_port *sky2)
594{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800595 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800596 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800597 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800598}
599
Stephen Hemmingere3173832007-02-06 10:45:39 -0800600/* Put device in state to listen for Wake On Lan */
601static void sky2_wol_init(struct sky2_port *sky2)
602{
603 struct sky2_hw *hw = sky2->hw;
604 unsigned port = sky2->port;
605 enum flow_control save_mode;
606 u16 ctrl;
607 u32 reg1;
608
609 /* Bring hardware out of reset */
610 sky2_write16(hw, B0_CTST, CS_RST_CLR);
611 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
612
613 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
614 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
615
616 /* Force to 10/100
617 * sky2_reset will re-enable on resume
618 */
619 save_mode = sky2->flow_mode;
620 ctrl = sky2->advertising;
621
622 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
623 sky2->flow_mode = FC_NONE;
624 sky2_phy_power(hw, port, 1);
625 sky2_phy_reinit(sky2);
626
627 sky2->flow_mode = save_mode;
628 sky2->advertising = ctrl;
629
630 /* Set GMAC to no flow control and auto update for speed/duplex */
631 gma_write16(hw, port, GM_GP_CTRL,
632 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
633 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
634
635 /* Set WOL address */
636 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
637 sky2->netdev->dev_addr, ETH_ALEN);
638
639 /* Turn on appropriate WOL control bits */
640 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
641 ctrl = 0;
642 if (sky2->wol & WAKE_PHY)
643 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
644 else
645 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
646
647 if (sky2->wol & WAKE_MAGIC)
648 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
649 else
650 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
651
652 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
653 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
654
655 /* Turn on legacy PCI-Express PME mode */
656 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
657 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
658 reg1 |= PCI_Y2_PME_LEGACY;
659 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
660 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
661
662 /* block receiver */
663 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
664
665}
666
Stephen Hemminger69161612007-06-04 17:23:26 -0700667static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
668{
669 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
670 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
671 TX_STFW_ENA |
672 (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
673 } else {
674 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
675 /* set Tx GMAC FIFO Almost Empty Threshold */
676 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
677 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
678
679 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
680 TX_JUMBO_ENA | TX_STFW_DIS);
681
682 /* Can't do offload because of lack of store/forward */
683 hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
684 | NETIF_F_ALL_CSUM);
685 } else
686 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
687 TX_JUMBO_DIS | TX_STFW_ENA);
688 }
689}
690
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700691static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
692{
693 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
694 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100695 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696 int i;
697 const u8 *addr = hw->dev[port]->dev_addr;
698
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800699 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
Stephen Hemmingerb4ed3722007-05-24 15:22:43 -0700700 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700701
702 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
703
Stephen Hemminger793b8832005-09-14 16:06:14 -0700704 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700705 /* WA DEV_472 -- looks like crossed wires on port 2 */
706 /* clear GMAC 1 Control reset */
707 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
708 do {
709 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
710 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
711 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
712 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
713 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
714 }
715
Stephen Hemminger793b8832005-09-14 16:06:14 -0700716 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700717
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700718 /* Enable Transmit FIFO Underrun */
719 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
720
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800721 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700722 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800723 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700724
725 /* MIB clear */
726 reg = gma_read16(hw, port, GM_PHY_ADDR);
727 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
728
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700729 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
730 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700731 gma_write16(hw, port, GM_PHY_ADDR, reg);
732
733 /* transmit control */
734 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
735
736 /* receive control reg: unicast + multicast + no FCS */
737 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700738 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700739
740 /* transmit flow control */
741 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
742
743 /* transmit parameter */
744 gma_write16(hw, port, GM_TX_PARAM,
745 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
746 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
747 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
748 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
749
750 /* serial mode register */
751 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700752 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700753
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700754 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755 reg |= GM_SMOD_JUMBO_ENA;
756
757 gma_write16(hw, port, GM_SERIAL_MODE, reg);
758
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700759 /* virtual address for data */
760 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
761
Stephen Hemminger793b8832005-09-14 16:06:14 -0700762 /* physical address: used for pause frames */
763 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
764
765 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700766 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
767 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
768 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
769
770 /* Configure Rx MAC FIFO */
771 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100772 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700773 if (hw->chip_id == CHIP_ID_YUKON_EX)
Al Viro25cccec2007-07-20 16:07:33 +0100774 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700775
Al Viro25cccec2007-07-20 16:07:33 +0100776 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700777
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700778 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800779 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700780
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800781 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
782 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700783
784 /* Configure Tx MAC FIFO */
785 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
786 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800787
Stephen Hemminger93745492007-02-06 10:45:43 -0800788 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800789 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800790 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700791
Stephen Hemminger69161612007-06-04 17:23:26 -0700792 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800793 }
794
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700795}
796
Stephen Hemminger67712902006-12-04 15:53:45 -0800797/* Assign Ram Buffer allocation to queue */
798static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700799{
Stephen Hemminger67712902006-12-04 15:53:45 -0800800 u32 end;
801
802 /* convert from K bytes to qwords used for hw register */
803 start *= 1024/8;
804 space *= 1024/8;
805 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700806
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700807 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
808 sky2_write32(hw, RB_ADDR(q, RB_START), start);
809 sky2_write32(hw, RB_ADDR(q, RB_END), end);
810 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
811 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
812
813 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800814 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700815
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800816 /* On receive queue's set the thresholds
817 * give receiver priority when > 3/4 full
818 * send pause when down to 2K
819 */
820 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
821 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700822
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800823 tp = space - 2048/8;
824 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
825 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826 } else {
827 /* Enable store & forward on Tx queue's because
828 * Tx FIFO is only 1K on Yukon
829 */
830 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
831 }
832
833 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700834 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700835}
836
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800838static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700839{
840 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
841 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
842 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800843 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844}
845
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846/* Setup prefetch unit registers. This is the interface between
847 * hardware and driver list elements
848 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800849static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700850 u64 addr, u32 last)
851{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700852 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
853 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
854 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
855 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
856 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
857 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700858
859 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860}
861
Stephen Hemminger793b8832005-09-14 16:06:14 -0700862static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
863{
864 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
865
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700866 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700867 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700868 return le;
869}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700870
Stephen Hemminger291ea612006-09-26 11:57:41 -0700871static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
872 struct sky2_tx_le *le)
873{
874 return sky2->tx_ring + (le - sky2->tx_le);
875}
876
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800877/* Update chip's next pointer */
878static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700879{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700880 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800881 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700882 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
883
884 /* Synchronize I/O on since next processor may write to tail */
885 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700886}
887
Stephen Hemminger793b8832005-09-14 16:06:14 -0700888
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
890{
891 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700892 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700893 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894 return le;
895}
896
Stephen Hemminger14d02632006-09-26 11:57:43 -0700897/* Build description to hardware for one receive segment */
898static void sky2_rx_add(struct sky2_port *sky2, u8 op,
899 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900{
901 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700902 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700903
Stephen Hemminger793b8832005-09-14 16:06:14 -0700904 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700906 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700907 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700908 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700909 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700910
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700911 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800912 le->addr = cpu_to_le32((u32) map);
913 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700914 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700915}
916
Stephen Hemminger14d02632006-09-26 11:57:43 -0700917/* Build description to hardware for one possibly fragmented skb */
918static void sky2_rx_submit(struct sky2_port *sky2,
919 const struct rx_ring_info *re)
920{
921 int i;
922
923 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
924
925 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
926 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
927}
928
929
930static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
931 unsigned size)
932{
933 struct sk_buff *skb = re->skb;
934 int i;
935
936 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
937 pci_unmap_len_set(re, data_size, size);
938
939 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
940 re->frag_addr[i] = pci_map_page(pdev,
941 skb_shinfo(skb)->frags[i].page,
942 skb_shinfo(skb)->frags[i].page_offset,
943 skb_shinfo(skb)->frags[i].size,
944 PCI_DMA_FROMDEVICE);
945}
946
947static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
948{
949 struct sk_buff *skb = re->skb;
950 int i;
951
952 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
953 PCI_DMA_FROMDEVICE);
954
955 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
956 pci_unmap_page(pdev, re->frag_addr[i],
957 skb_shinfo(skb)->frags[i].size,
958 PCI_DMA_FROMDEVICE);
959}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961/* Tell chip where to start receive checksum.
962 * Actually has two checksums, but set both same to avoid possible byte
963 * order problems.
964 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700965static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700966{
967 struct sky2_rx_le *le;
968
Stephen Hemminger69161612007-06-04 17:23:26 -0700969 if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
970 le = sky2_next_rx(sky2);
971 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
972 le->ctrl = 0;
973 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700974
Stephen Hemminger69161612007-06-04 17:23:26 -0700975 sky2_write32(sky2->hw,
976 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
977 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
978 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700980}
981
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700982/*
983 * The RX Stop command will not work for Yukon-2 if the BMU does not
984 * reach the end of packet and since we can't make sure that we have
985 * incoming data, we must reset the BMU while it is not doing a DMA
986 * transfer. Since it is possible that the RX path is still active,
987 * the RX RAM buffer will be stopped first, so any possible incoming
988 * data will not trigger a DMA. After the RAM buffer is stopped, the
989 * BMU is polled until any DMA in progress is ended and only then it
990 * will be reset.
991 */
992static void sky2_rx_stop(struct sky2_port *sky2)
993{
994 struct sky2_hw *hw = sky2->hw;
995 unsigned rxq = rxqaddr[sky2->port];
996 int i;
997
998 /* disable the RAM Buffer receive queue */
999 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1000
1001 for (i = 0; i < 0xffff; i++)
1002 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1003 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1004 goto stopped;
1005
1006 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1007 sky2->netdev->name);
1008stopped:
1009 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1010
1011 /* reset the Rx prefetch unit */
1012 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001013 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001014}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001016/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017static void sky2_rx_clean(struct sky2_port *sky2)
1018{
1019 unsigned i;
1020
1021 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001022 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001023 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001024
1025 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001026 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001027 kfree_skb(re->skb);
1028 re->skb = NULL;
1029 }
1030 }
1031}
1032
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001033/* Basic MII support */
1034static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1035{
1036 struct mii_ioctl_data *data = if_mii(ifr);
1037 struct sky2_port *sky2 = netdev_priv(dev);
1038 struct sky2_hw *hw = sky2->hw;
1039 int err = -EOPNOTSUPP;
1040
1041 if (!netif_running(dev))
1042 return -ENODEV; /* Phy still in reset */
1043
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001044 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001045 case SIOCGMIIPHY:
1046 data->phy_id = PHY_ADDR_MARV;
1047
1048 /* fallthru */
1049 case SIOCGMIIREG: {
1050 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001051
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001052 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001053 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001054 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001055
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001056 data->val_out = val;
1057 break;
1058 }
1059
1060 case SIOCSMIIREG:
1061 if (!capable(CAP_NET_ADMIN))
1062 return -EPERM;
1063
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001064 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001065 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1066 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001067 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001068 break;
1069 }
1070 return err;
1071}
1072
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001073#ifdef SKY2_VLAN_TAG_USED
1074static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1075{
1076 struct sky2_port *sky2 = netdev_priv(dev);
1077 struct sky2_hw *hw = sky2->hw;
1078 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001079
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001080 netif_tx_lock_bh(dev);
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001081 netif_poll_disable(sky2->hw->dev[0]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001082
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001083 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001084 if (grp) {
1085 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1086 RX_VLAN_STRIP_ON);
1087 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1088 TX_VLAN_TAG_ON);
1089 } else {
1090 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1091 RX_VLAN_STRIP_OFF);
1092 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1093 TX_VLAN_TAG_OFF);
1094 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001095
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001096 netif_poll_enable(sky2->hw->dev[0]);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001097 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001098}
1099#endif
1100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001101/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001102 * Allocate an skb for receiving. If the MTU is large enough
1103 * make the skb non-linear with a fragment list of pages.
1104 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001105 * It appears the hardware has a bug in the FIFO logic that
1106 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001107 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1108 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001109 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001110static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001111{
1112 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001113 unsigned long p;
1114 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001115
Stephen Hemminger14d02632006-09-26 11:57:43 -07001116 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1117 if (!skb)
1118 goto nomem;
1119
1120 p = (unsigned long) skb->data;
1121 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1122
1123 for (i = 0; i < sky2->rx_nfrags; i++) {
1124 struct page *page = alloc_page(GFP_ATOMIC);
1125
1126 if (!page)
1127 goto free_partial;
1128 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001129 }
1130
1131 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001132free_partial:
1133 kfree_skb(skb);
1134nomem:
1135 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001136}
1137
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001138static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1139{
1140 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1141}
1142
Stephen Hemminger82788c72006-01-17 13:43:10 -08001143/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001144 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001145 * Normal case this ends up creating one list element for skb
1146 * in the receive ring. Worst case if using large MTU and each
1147 * allocation falls on a different 64 bit region, that results
1148 * in 6 list elements per ring entry.
1149 * One element is used for checksum enable/disable, and one
1150 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001151 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001152static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001154 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001155 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001156 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001157 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001159 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001160 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001161
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001162 /* On PCI express lowering the watermark gives better performance */
1163 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1164 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1165
1166 /* These chips have no ram buffer?
1167 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001168 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001169 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1170 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001171 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001172
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001173 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1174
1175 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001176
Stephen Hemminger14d02632006-09-26 11:57:43 -07001177 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001178 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001179
1180 /* Stopping point for hardware truncation */
1181 thresh = (size - 8) / sizeof(u32);
1182
1183 /* Account for overhead of skb - to avoid order > 0 allocation */
1184 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1185 + sizeof(struct skb_shared_info);
1186
1187 sky2->rx_nfrags = space >> PAGE_SHIFT;
1188 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1189
1190 if (sky2->rx_nfrags != 0) {
1191 /* Compute residue after pages */
1192 space = sky2->rx_nfrags << PAGE_SHIFT;
1193
1194 if (space < size)
1195 size -= space;
1196 else
1197 size = 0;
1198
1199 /* Optimize to handle small packets and headers */
1200 if (size < copybreak)
1201 size = copybreak;
1202 if (size < ETH_HLEN)
1203 size = ETH_HLEN;
1204 }
1205 sky2->rx_data_size = size;
1206
1207 /* Fill Rx ring */
1208 for (i = 0; i < sky2->rx_pending; i++) {
1209 re = sky2->rx_ring + i;
1210
1211 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001212 if (!re->skb)
1213 goto nomem;
1214
Stephen Hemminger14d02632006-09-26 11:57:43 -07001215 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1216 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001217 }
1218
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001219 /*
1220 * The receiver hangs if it receives frames larger than the
1221 * packet buffer. As a workaround, truncate oversize frames, but
1222 * the register is limited to 9 bits, so if you do frames > 2052
1223 * you better get the MTU right!
1224 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001225 if (thresh > 0x1ff)
1226 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1227 else {
1228 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1229 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1230 }
1231
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001232 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001233 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234 return 0;
1235nomem:
1236 sky2_rx_clean(sky2);
1237 return -ENOMEM;
1238}
1239
1240/* Bring up network interface. */
1241static int sky2_up(struct net_device *dev)
1242{
1243 struct sky2_port *sky2 = netdev_priv(dev);
1244 struct sky2_hw *hw = sky2->hw;
1245 unsigned port = sky2->port;
Stephen Hemminger67712902006-12-04 15:53:45 -08001246 u32 ramsize, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001247 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001248 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001249
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001250 /*
1251 * On dual port PCI-X card, there is an problem where status
1252 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001253 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001254 if (otherdev && netif_running(otherdev) &&
1255 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1256 struct sky2_port *osky2 = netdev_priv(otherdev);
1257 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001258
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001259 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1260 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1261 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1262
1263 sky2->rx_csum = 0;
1264 osky2->rx_csum = 0;
1265 }
1266
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001267 if (netif_msg_ifup(sky2))
1268 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1269
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001270 netif_carrier_off(dev);
1271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001272 /* must be power of 2 */
1273 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001274 TX_RING_SIZE *
1275 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001276 &sky2->tx_le_map);
1277 if (!sky2->tx_le)
1278 goto err_out;
1279
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001280 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001281 GFP_KERNEL);
1282 if (!sky2->tx_ring)
1283 goto err_out;
1284 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001285
1286 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1287 &sky2->rx_le_map);
1288 if (!sky2->rx_le)
1289 goto err_out;
1290 memset(sky2->rx_le, 0, RX_LE_BYTES);
1291
Stephen Hemminger291ea612006-09-26 11:57:41 -07001292 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001293 GFP_KERNEL);
1294 if (!sky2->rx_ring)
1295 goto err_out;
1296
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001297 sky2_phy_power(hw, port, 1);
1298
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001299 sky2_mac_init(hw, port);
1300
Stephen Hemminger67712902006-12-04 15:53:45 -08001301 /* Register is number of 4K blocks on internal RAM buffer. */
1302 ramsize = sky2_read8(hw, B2_E_0) * 4;
1303 printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001304
Stephen Hemminger67712902006-12-04 15:53:45 -08001305 if (ramsize > 0) {
1306 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001307
Stephen Hemminger67712902006-12-04 15:53:45 -08001308 if (ramsize < 16)
1309 rxspace = ramsize / 2;
1310 else
1311 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312
Stephen Hemminger67712902006-12-04 15:53:45 -08001313 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1314 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1315
1316 /* Make sure SyncQ is disabled */
1317 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1318 RB_RST_SET);
1319 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001320
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001321 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001322
Stephen Hemminger69161612007-06-04 17:23:26 -07001323 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1324 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1325 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1326
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001327 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001328 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1329 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001330 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001332 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1333 TX_RING_SIZE - 1);
1334
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001335 err = sky2_rx_start(sky2);
1336 if (err)
1337 goto err_out;
1338
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001339 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001340 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001341 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001342 sky2_write32(hw, B0_IMSK, imask);
1343
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344 return 0;
1345
1346err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001347 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001348 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1349 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001350 sky2->rx_le = NULL;
1351 }
1352 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353 pci_free_consistent(hw->pdev,
1354 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1355 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001356 sky2->tx_le = NULL;
1357 }
1358 kfree(sky2->tx_ring);
1359 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360
Stephen Hemminger1b537562005-12-20 15:08:07 -08001361 sky2->tx_ring = NULL;
1362 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001363 return err;
1364}
1365
Stephen Hemminger793b8832005-09-14 16:06:14 -07001366/* Modular subtraction in ring */
1367static inline int tx_dist(unsigned tail, unsigned head)
1368{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001369 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001370}
1371
1372/* Number of list elements available for next tx */
1373static inline int tx_avail(const struct sky2_port *sky2)
1374{
1375 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1376}
1377
1378/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001379static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001380{
1381 unsigned count;
1382
1383 count = sizeof(dma_addr_t) / sizeof(u32);
1384 count += skb_shinfo(skb)->nr_frags * count;
1385
Herbert Xu89114af2006-07-08 13:34:32 -07001386 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001387 ++count;
1388
Patrick McHardy84fa7932006-08-29 16:44:56 -07001389 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001390 ++count;
1391
1392 return count;
1393}
1394
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001395/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001396 * Put one packet in ring for transmit.
1397 * A single packet can generate multiple list elements, and
1398 * the number of ring elements will probably be less than the number
1399 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1402{
1403 struct sky2_port *sky2 = netdev_priv(dev);
1404 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001405 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001406 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001407 unsigned i, len;
1408 dma_addr_t mapping;
1409 u32 addr64;
1410 u16 mss;
1411 u8 ctrl;
1412
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001413 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1414 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001415
Stephen Hemminger793b8832005-09-14 16:06:14 -07001416 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001417 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1418 dev->name, sky2->tx_prod, skb->len);
1419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420 len = skb_headlen(skb);
1421 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001422 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001424 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001425 if (addr64 != sky2->tx_addr64 ||
1426 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001427 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001428 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001429 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001430 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001431 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001432
1433 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001434 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001435 if (mss != 0) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001436 if (hw->chip_id != CHIP_ID_YUKON_EX)
1437 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001438
Stephen Hemminger69161612007-06-04 17:23:26 -07001439 if (mss != sky2->tx_last_mss) {
1440 le = get_tx_le(sky2);
1441 le->addr = cpu_to_le32(mss);
1442 if (hw->chip_id == CHIP_ID_YUKON_EX)
1443 le->opcode = OP_MSS | HW_OWNER;
1444 else
1445 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001446 sky2->tx_last_mss = mss;
1447 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448 }
1449
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001450 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001451#ifdef SKY2_VLAN_TAG_USED
1452 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1453 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1454 if (!le) {
1455 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001456 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001457 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001458 } else
1459 le->opcode |= OP_VLAN;
1460 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1461 ctrl |= INS_VLAN;
1462 }
1463#endif
1464
1465 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001466 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001467 /* On Yukon EX (some versions) encoding change. */
1468 if (hw->chip_id == CHIP_ID_YUKON_EX
1469 && hw->chip_rev != CHIP_REV_YU_EX_B0)
1470 ctrl |= CALSUM; /* auto checksum */
1471 else {
1472 const unsigned offset = skb_transport_offset(skb);
1473 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001474
Stephen Hemminger69161612007-06-04 17:23:26 -07001475 tcpsum = offset << 16; /* sum start */
1476 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001477
Stephen Hemminger69161612007-06-04 17:23:26 -07001478 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1479 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1480 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001481
Stephen Hemminger69161612007-06-04 17:23:26 -07001482 if (tcpsum != sky2->tx_tcpsum) {
1483 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001484
Stephen Hemminger69161612007-06-04 17:23:26 -07001485 le = get_tx_le(sky2);
1486 le->addr = cpu_to_le32(tcpsum);
1487 le->length = 0; /* initial checksum value */
1488 le->ctrl = 1; /* one packet */
1489 le->opcode = OP_TCPLISW | HW_OWNER;
1490 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001491 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492 }
1493
1494 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001495 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001496 le->length = cpu_to_le16(len);
1497 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001498 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001499
Stephen Hemminger291ea612006-09-26 11:57:41 -07001500 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001501 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001502 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001503 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504
1505 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001506 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001507
1508 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1509 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001510 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001511 if (addr64 != sky2->tx_addr64) {
1512 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001513 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001514 le->ctrl = 0;
1515 le->opcode = OP_ADDR64 | HW_OWNER;
1516 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 }
1518
1519 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001520 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 le->length = cpu_to_le16(frag->size);
1522 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001523 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001524
Stephen Hemminger291ea612006-09-26 11:57:41 -07001525 re = tx_le_re(sky2, le);
1526 re->skb = skb;
1527 pci_unmap_addr_set(re, mapaddr, mapping);
1528 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001530
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531 le->ctrl |= EOP;
1532
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001533 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1534 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001535
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001536 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001538 dev->trans_start = jiffies;
1539 return NETDEV_TX_OK;
1540}
1541
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001542/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001543 * Free ring elements from starting at tx_cons until "done"
1544 *
1545 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001546 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001548static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001549{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001550 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001551 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001552 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001554 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001555
Stephen Hemminger291ea612006-09-26 11:57:41 -07001556 for (idx = sky2->tx_cons; idx != done;
1557 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1558 struct sky2_tx_le *le = sky2->tx_le + idx;
1559 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560
Stephen Hemminger291ea612006-09-26 11:57:41 -07001561 switch(le->opcode & ~HW_OWNER) {
1562 case OP_LARGESEND:
1563 case OP_PACKET:
1564 pci_unmap_single(pdev,
1565 pci_unmap_addr(re, mapaddr),
1566 pci_unmap_len(re, maplen),
1567 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001568 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001569 case OP_BUFFER:
1570 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1571 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001572 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001573 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001574 }
1575
Stephen Hemminger291ea612006-09-26 11:57:41 -07001576 if (le->ctrl & EOP) {
1577 if (unlikely(netif_msg_tx_done(sky2)))
1578 printk(KERN_DEBUG "%s: tx done %u\n",
1579 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001580
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001581 sky2->net_stats.tx_packets++;
1582 sky2->net_stats.tx_bytes += re->skb->len;
1583
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001584 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001585 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001586 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001587 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001588
Stephen Hemminger291ea612006-09-26 11:57:41 -07001589 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001590 smp_mb();
1591
Stephen Hemminger22e11702006-07-12 15:23:48 -07001592 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001593 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594}
1595
1596/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001597static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001599 struct sky2_port *sky2 = netdev_priv(dev);
1600
1601 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001602 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001603 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604}
1605
1606/* Network shutdown */
1607static int sky2_down(struct net_device *dev)
1608{
1609 struct sky2_port *sky2 = netdev_priv(dev);
1610 struct sky2_hw *hw = sky2->hw;
1611 unsigned port = sky2->port;
1612 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001613 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614
Stephen Hemminger1b537562005-12-20 15:08:07 -08001615 /* Never really got started! */
1616 if (!sky2->tx_le)
1617 return 0;
1618
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619 if (netif_msg_ifdown(sky2))
1620 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1621
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001622 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001623 netif_stop_queue(dev);
1624
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001625 /* Disable port IRQ */
1626 imask = sky2_read32(hw, B0_IMSK);
1627 imask &= ~portirq_msk[port];
1628 sky2_write32(hw, B0_IMSK, imask);
1629
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001630 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001632 /* Stop transmitter */
1633 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1634 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1635
1636 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001637 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001638
1639 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001640 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001641 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1642
1643 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1644
1645 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001646 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1647 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1649
1650 /* Disable Force Sync bit and Enable Alloc bit */
1651 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1652 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1653
1654 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1655 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1656 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1657
1658 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001659 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1660 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661
1662 /* Reset the Tx prefetch units */
1663 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1664 PREF_UNIT_RST_SET);
1665
1666 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1667
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001668 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669
1670 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1671 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1672
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001673 sky2_phy_power(hw, port, 0);
1674
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001675 netif_carrier_off(dev);
1676
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001677 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1679
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001680 synchronize_irq(hw->pdev->irq);
1681
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001682 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683 sky2_rx_clean(sky2);
1684
1685 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1686 sky2->rx_le, sky2->rx_le_map);
1687 kfree(sky2->rx_ring);
1688
1689 pci_free_consistent(hw->pdev,
1690 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1691 sky2->tx_le, sky2->tx_le_map);
1692 kfree(sky2->tx_ring);
1693
Stephen Hemminger1b537562005-12-20 15:08:07 -08001694 sky2->tx_le = NULL;
1695 sky2->rx_le = NULL;
1696
1697 sky2->rx_ring = NULL;
1698 sky2->tx_ring = NULL;
1699
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 return 0;
1701}
1702
1703static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1704{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001705 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706 return SPEED_1000;
1707
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001708 if (hw->chip_id == CHIP_ID_YUKON_FE)
1709 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1710
1711 switch (aux & PHY_M_PS_SPEED_MSK) {
1712 case PHY_M_PS_SPEED_1000:
1713 return SPEED_1000;
1714 case PHY_M_PS_SPEED_100:
1715 return SPEED_100;
1716 default:
1717 return SPEED_10;
1718 }
1719}
1720
1721static void sky2_link_up(struct sky2_port *sky2)
1722{
1723 struct sky2_hw *hw = sky2->hw;
1724 unsigned port = sky2->port;
1725 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001726 static const char *fc_name[] = {
1727 [FC_NONE] = "none",
1728 [FC_TX] = "tx",
1729 [FC_RX] = "rx",
1730 [FC_BOTH] = "both",
1731 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001733 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001734 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001735 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1736 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737
1738 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1739
1740 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741
1742 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001743 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001744 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1745
Stephen Hemminger93745492007-02-06 10:45:43 -08001746 if (hw->chip_id == CHIP_ID_YUKON_XL
1747 || hw->chip_id == CHIP_ID_YUKON_EC_U
1748 || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001749 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001750 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1751
1752 switch(sky2->speed) {
1753 case SPEED_10:
1754 led |= PHY_M_LEDC_INIT_CTRL(7);
1755 break;
1756
1757 case SPEED_100:
1758 led |= PHY_M_LEDC_STA1_CTRL(7);
1759 break;
1760
1761 case SPEED_1000:
1762 led |= PHY_M_LEDC_STA0_CTRL(7);
1763 break;
1764 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001765
1766 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001767 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001768 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1769 }
1770
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001771 if (netif_msg_link(sky2))
1772 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001773 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001774 sky2->netdev->name, sky2->speed,
1775 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001776 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777}
1778
1779static void sky2_link_down(struct sky2_port *sky2)
1780{
1781 struct sky2_hw *hw = sky2->hw;
1782 unsigned port = sky2->port;
1783 u16 reg;
1784
1785 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1786
1787 reg = gma_read16(hw, port, GM_GP_CTRL);
1788 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1789 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001790
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001791 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792
1793 /* Turn on link LED */
1794 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1795
1796 if (netif_msg_link(sky2))
1797 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001798
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001799 sky2_phy_init(hw, port);
1800}
1801
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001802static enum flow_control sky2_flow(int rx, int tx)
1803{
1804 if (rx)
1805 return tx ? FC_BOTH : FC_RX;
1806 else
1807 return tx ? FC_TX : FC_NONE;
1808}
1809
Stephen Hemminger793b8832005-09-14 16:06:14 -07001810static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1811{
1812 struct sky2_hw *hw = sky2->hw;
1813 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001814 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001815
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001816 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001817 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001818 if (lpa & PHY_M_AN_RF) {
1819 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1820 return -1;
1821 }
1822
Stephen Hemminger793b8832005-09-14 16:06:14 -07001823 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1824 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1825 sky2->netdev->name);
1826 return -1;
1827 }
1828
Stephen Hemminger793b8832005-09-14 16:06:14 -07001829 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001830 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001831
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001832 /* Since the pause result bits seem to in different positions on
1833 * different chips. look at registers.
1834 */
1835 if (!sky2_is_copper(hw)) {
1836 /* Shift for bits in fiber PHY */
1837 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1838 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001839
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001840 if (advert & ADVERTISE_1000XPAUSE)
1841 advert |= ADVERTISE_PAUSE_CAP;
1842 if (advert & ADVERTISE_1000XPSE_ASYM)
1843 advert |= ADVERTISE_PAUSE_ASYM;
1844 if (lpa & LPA_1000XPAUSE)
1845 lpa |= LPA_PAUSE_CAP;
1846 if (lpa & LPA_1000XPAUSE_ASYM)
1847 lpa |= LPA_PAUSE_ASYM;
1848 }
1849
1850 sky2->flow_status = FC_NONE;
1851 if (advert & ADVERTISE_PAUSE_CAP) {
1852 if (lpa & LPA_PAUSE_CAP)
1853 sky2->flow_status = FC_BOTH;
1854 else if (advert & ADVERTISE_PAUSE_ASYM)
1855 sky2->flow_status = FC_RX;
1856 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1857 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1858 sky2->flow_status = FC_TX;
1859 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001860
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001861 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001862 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001863 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001864
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001865 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001866 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1867 else
1868 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1869
1870 return 0;
1871}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001873/* Interrupt from PHY */
1874static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001875{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001876 struct net_device *dev = hw->dev[port];
1877 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878 u16 istatus, phystat;
1879
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001880 if (!netif_running(dev))
1881 return;
1882
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001883 spin_lock(&sky2->phy_lock);
1884 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1885 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1886
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001887 if (netif_msg_intr(sky2))
1888 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1889 sky2->netdev->name, istatus, phystat);
1890
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001891 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001892 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001893 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001894 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895 }
1896
Stephen Hemminger793b8832005-09-14 16:06:14 -07001897 if (istatus & PHY_M_IS_LSP_CHANGE)
1898 sky2->speed = sky2_phy_speed(hw, phystat);
1899
1900 if (istatus & PHY_M_IS_DUP_CHANGE)
1901 sky2->duplex =
1902 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1903
1904 if (istatus & PHY_M_IS_LST_CHANGE) {
1905 if (phystat & PHY_M_PS_LINK_UP)
1906 sky2_link_up(sky2);
1907 else
1908 sky2_link_down(sky2);
1909 }
1910out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001911 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001912}
1913
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001914/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001915 * and tx queue is full (stopped).
1916 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001917static void sky2_tx_timeout(struct net_device *dev)
1918{
1919 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001920 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921
1922 if (netif_msg_timer(sky2))
1923 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1924
Stephen Hemminger8f246642006-03-20 15:48:21 -08001925 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001926 dev->name, sky2->tx_cons, sky2->tx_prod,
1927 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1928 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001929
Stephen Hemminger81906792007-02-15 16:40:33 -08001930 /* can't restart safely under softirq */
1931 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932}
1933
1934static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1935{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001936 struct sky2_port *sky2 = netdev_priv(dev);
1937 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001938 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001939 int err;
1940 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001941 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942
1943 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1944 return -EINVAL;
1945
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07001946 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
1947 return -EINVAL;
1948
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001949 if (!netif_running(dev)) {
1950 dev->mtu = new_mtu;
1951 return 0;
1952 }
1953
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001954 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001955 sky2_write32(hw, B0_IMSK, 0);
1956
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001957 dev->trans_start = jiffies; /* prevent tx timeout */
1958 netif_stop_queue(dev);
1959 netif_poll_disable(hw->dev[0]);
1960
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001961 synchronize_irq(hw->pdev->irq);
1962
Stephen Hemminger69161612007-06-04 17:23:26 -07001963 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
1964 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001965
1966 ctl = gma_read16(hw, port, GM_GP_CTRL);
1967 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001968 sky2_rx_stop(sky2);
1969 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970
1971 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001972
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001973 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1974 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001976 if (dev->mtu > ETH_DATA_LEN)
1977 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001979 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001980
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001981 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001982
1983 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001984 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001985
Stephen Hemminger1b537562005-12-20 15:08:07 -08001986 if (err)
1987 dev_close(dev);
1988 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001989 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001990
1991 netif_poll_enable(hw->dev[0]);
1992 netif_wake_queue(dev);
1993 }
1994
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001995 return err;
1996}
1997
Stephen Hemminger14d02632006-09-26 11:57:43 -07001998/* For small just reuse existing skb for next receive */
1999static struct sk_buff *receive_copy(struct sky2_port *sky2,
2000 const struct rx_ring_info *re,
2001 unsigned length)
2002{
2003 struct sk_buff *skb;
2004
2005 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2006 if (likely(skb)) {
2007 skb_reserve(skb, 2);
2008 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2009 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002010 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002011 skb->ip_summed = re->skb->ip_summed;
2012 skb->csum = re->skb->csum;
2013 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2014 length, PCI_DMA_FROMDEVICE);
2015 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002016 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002017 }
2018 return skb;
2019}
2020
2021/* Adjust length of skb with fragments to match received data */
2022static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2023 unsigned int length)
2024{
2025 int i, num_frags;
2026 unsigned int size;
2027
2028 /* put header into skb */
2029 size = min(length, hdr_space);
2030 skb->tail += size;
2031 skb->len += size;
2032 length -= size;
2033
2034 num_frags = skb_shinfo(skb)->nr_frags;
2035 for (i = 0; i < num_frags; i++) {
2036 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2037
2038 if (length == 0) {
2039 /* don't need this page */
2040 __free_page(frag->page);
2041 --skb_shinfo(skb)->nr_frags;
2042 } else {
2043 size = min(length, (unsigned) PAGE_SIZE);
2044
2045 frag->size = size;
2046 skb->data_len += size;
2047 skb->truesize += size;
2048 skb->len += size;
2049 length -= size;
2050 }
2051 }
2052}
2053
2054/* Normal packet - take skb from ring element and put in a new one */
2055static struct sk_buff *receive_new(struct sky2_port *sky2,
2056 struct rx_ring_info *re,
2057 unsigned int length)
2058{
2059 struct sk_buff *skb, *nskb;
2060 unsigned hdr_space = sky2->rx_data_size;
2061
Stephen Hemminger14d02632006-09-26 11:57:43 -07002062 /* Don't be tricky about reusing pages (yet) */
2063 nskb = sky2_rx_alloc(sky2);
2064 if (unlikely(!nskb))
2065 return NULL;
2066
2067 skb = re->skb;
2068 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2069
2070 prefetch(skb->data);
2071 re->skb = nskb;
2072 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2073
2074 if (skb_shinfo(skb)->nr_frags)
2075 skb_put_frags(skb, hdr_space, length);
2076 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002077 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002078 return skb;
2079}
2080
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002081/*
2082 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002083 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002084 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002085static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086 u16 length, u32 status)
2087{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002088 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002089 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002090 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091
2092 if (unlikely(netif_msg_rx_status(sky2)))
2093 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002094 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002095
Stephen Hemminger793b8832005-09-14 16:06:14 -07002096 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002097 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002098
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002099 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100 goto error;
2101
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002102 if (!(status & GMR_FS_RX_OK))
2103 goto resubmit;
2104
Stephen Hemminger71749532007-07-09 15:33:40 -07002105 if (status >> 16 != length)
2106 goto len_mismatch;
2107
Stephen Hemminger14d02632006-09-26 11:57:43 -07002108 if (length < copybreak)
2109 skb = receive_copy(sky2, re, length);
2110 else
2111 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002112resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002113 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002114
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002115 return skb;
2116
Stephen Hemminger71749532007-07-09 15:33:40 -07002117len_mismatch:
2118 /* Truncation of overlength packets
2119 causes PHY length to not match MAC length */
2120 ++sky2->net_stats.rx_length_errors;
2121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002123 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002124 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002125 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002126 goto resubmit;
2127 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002128
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002129 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002131 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002132
2133 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134 sky2->net_stats.rx_length_errors++;
2135 if (status & GMR_FS_FRAGMENT)
2136 sky2->net_stats.rx_frame_errors++;
2137 if (status & GMR_FS_CRC_ERR)
2138 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002139
Stephen Hemminger793b8832005-09-14 16:06:14 -07002140 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002141}
2142
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002143/* Transmit complete */
2144static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002145{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002146 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002147
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002148 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002149 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002150 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002151 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002152 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002153}
2154
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002155/* Process status response ring */
2156static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002157{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002158 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002159 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002160 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002161
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002162 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002163
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002164 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002165 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002166 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002167 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002168 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170 u32 status;
2171 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002172
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002173 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002174
Stephen Hemminger69161612007-06-04 17:23:26 -07002175 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002176 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002177 length = le16_to_cpu(le->length);
2178 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002179
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002180 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002181 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002182 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002183 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002184 if (unlikely(!skb)) {
2185 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002186 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002187 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002188
Stephen Hemminger69161612007-06-04 17:23:26 -07002189 /* This chip reports checksum status differently */
2190 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2191 if (sky2->rx_csum &&
2192 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2193 (le->css & CSS_TCPUDPCSOK))
2194 skb->ip_summed = CHECKSUM_UNNECESSARY;
2195 else
2196 skb->ip_summed = CHECKSUM_NONE;
2197 }
2198
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002199 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002200 sky2->net_stats.rx_packets++;
2201 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002202 dev->last_rx = jiffies;
2203
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002204#ifdef SKY2_VLAN_TAG_USED
2205 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2206 vlan_hwaccel_receive_skb(skb,
2207 sky2->vlgrp,
2208 be16_to_cpu(sky2->rx_tag));
2209 } else
2210#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002211 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002212
Stephen Hemminger22e11702006-07-12 15:23:48 -07002213 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002214 if (++work_done >= to_do)
2215 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216 break;
2217
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002218#ifdef SKY2_VLAN_TAG_USED
2219 case OP_RXVLAN:
2220 sky2->rx_tag = length;
2221 break;
2222
2223 case OP_RXCHKSVLAN:
2224 sky2->rx_tag = length;
2225 /* fall through */
2226#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002227 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002228 if (!sky2->rx_csum)
2229 break;
2230
Stephen Hemminger69161612007-06-04 17:23:26 -07002231 if (hw->chip_id == CHIP_ID_YUKON_EX)
2232 break;
2233
Stephen Hemminger87418302007-03-08 12:42:30 -08002234 /* Both checksum counters are programmed to start at
2235 * the same offset, so unless there is a problem they
2236 * should match. This failure is an early indication that
2237 * hardware receive checksumming won't work.
2238 */
2239 if (likely(status >> 16 == (status & 0xffff))) {
2240 skb = sky2->rx_ring[sky2->rx_next].skb;
2241 skb->ip_summed = CHECKSUM_COMPLETE;
2242 skb->csum = status & 0xffff;
2243 } else {
2244 printk(KERN_NOTICE PFX "%s: hardware receive "
2245 "checksum problem (status = %#x)\n",
2246 dev->name, status);
2247 sky2->rx_csum = 0;
2248 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002249 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002250 BMU_DIS_RX_CHKSUM);
2251 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002252 break;
2253
2254 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002255 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002256 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2257 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002258 if (hw->dev[1])
2259 sky2_tx_done(hw->dev[1],
2260 ((status >> 24) & 0xff)
2261 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002262 break;
2263
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002264 default:
2265 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002266 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002267 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002268 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002269 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002271 /* Fully processed status ring so clear irq */
2272 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2273
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002274exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002275 if (rx[0])
2276 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002277
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002278 if (rx[1])
2279 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002280
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002281 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282}
2283
2284static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2285{
2286 struct net_device *dev = hw->dev[port];
2287
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002288 if (net_ratelimit())
2289 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2290 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002291
2292 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002293 if (net_ratelimit())
2294 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2295 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296 /* Clear IRQ */
2297 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2298 }
2299
2300 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002301 if (net_ratelimit())
2302 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2303 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304
2305 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2306 }
2307
2308 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002309 if (net_ratelimit())
2310 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2312 }
2313
2314 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002315 if (net_ratelimit())
2316 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002317 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2318 }
2319
2320 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002321 if (net_ratelimit())
2322 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2323 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002324 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2325 }
2326}
2327
2328static void sky2_hw_intr(struct sky2_hw *hw)
2329{
2330 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2331
Stephen Hemminger793b8832005-09-14 16:06:14 -07002332 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002333 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002334
2335 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002336 u16 pci_err;
2337
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002338 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002339 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002340 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2341 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002342
2343 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002344 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002345 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2347 }
2348
2349 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002350 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002351 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002352
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002353 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002354
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002355 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002356 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2357 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002358
2359 /* clear the interrupt */
2360 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002361 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2362 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2364
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002365 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002366 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2367 hwmsk &= ~Y2_IS_PCI_EXP;
2368 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2369 }
2370 }
2371
2372 if (status & Y2_HWE_L1_MASK)
2373 sky2_hw_error(hw, 0, status);
2374 status >>= 8;
2375 if (status & Y2_HWE_L1_MASK)
2376 sky2_hw_error(hw, 1, status);
2377}
2378
2379static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2380{
2381 struct net_device *dev = hw->dev[port];
2382 struct sky2_port *sky2 = netdev_priv(dev);
2383 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2384
2385 if (netif_msg_intr(sky2))
2386 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2387 dev->name, status);
2388
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002389 if (status & GM_IS_RX_CO_OV)
2390 gma_read16(hw, port, GM_RX_IRQ_SRC);
2391
2392 if (status & GM_IS_TX_CO_OV)
2393 gma_read16(hw, port, GM_TX_IRQ_SRC);
2394
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395 if (status & GM_IS_RX_FF_OR) {
2396 ++sky2->net_stats.rx_fifo_errors;
2397 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2398 }
2399
2400 if (status & GM_IS_TX_FF_UR) {
2401 ++sky2->net_stats.tx_fifo_errors;
2402 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2403 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002404}
2405
Stephen Hemminger40b01722007-04-11 14:47:59 -07002406/* This should never happen it is a bug. */
2407static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2408 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002409{
2410 struct net_device *dev = hw->dev[port];
2411 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002412 unsigned idx;
2413 const u64 *le = (q == Q_R1 || q == Q_R2)
2414 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002415
Stephen Hemminger40b01722007-04-11 14:47:59 -07002416 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2417 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2418 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2419 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002420
Stephen Hemminger40b01722007-04-11 14:47:59 -07002421 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002422}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002423
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002424/* If idle then force a fake soft NAPI poll once a second
2425 * to work around cases where sharing an edge triggered interrupt.
2426 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002427static inline void sky2_idle_start(struct sky2_hw *hw)
2428{
2429 if (idle_timeout > 0)
2430 mod_timer(&hw->idle_timer,
2431 jiffies + msecs_to_jiffies(idle_timeout));
2432}
2433
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002434static void sky2_idle(unsigned long arg)
2435{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002436 struct sky2_hw *hw = (struct sky2_hw *) arg;
2437 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002438
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002439 if (__netif_rx_schedule_prep(dev))
2440 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002441
2442 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002443}
2444
Stephen Hemminger40b01722007-04-11 14:47:59 -07002445/* Hardware/software error handling */
2446static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002448 if (net_ratelimit())
2449 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002451 if (status & Y2_IS_HW_ERR)
2452 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002453
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002454 if (status & Y2_IS_IRQ_MAC1)
2455 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002457 if (status & Y2_IS_IRQ_MAC2)
2458 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002459
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002460 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002461 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002462
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002463 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002464 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002465
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002466 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002467 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002468
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002469 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002470 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2471}
2472
2473static int sky2_poll(struct net_device *dev0, int *budget)
2474{
2475 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002476 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002477 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2478
2479 if (unlikely(status & Y2_IS_ERROR))
2480 sky2_err_intr(hw, status);
2481
2482 if (status & Y2_IS_IRQ_PHY1)
2483 sky2_phy_intr(hw, 0);
2484
2485 if (status & Y2_IS_IRQ_PHY2)
2486 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002487
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002488 work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
2489 *budget -= work_done;
2490 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002491
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002492 /* More work? */
2493 if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002494 return 1;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002495
2496 /* Bug/Errata workaround?
2497 * Need to kick the TX irq moderation timer.
2498 */
2499 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2500 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2501 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002502 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002503 netif_rx_complete(dev0);
2504
2505 sky2_read32(hw, B0_Y2_SP_LISR);
2506 return 0;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002507}
2508
David Howells7d12e782006-10-05 14:55:46 +01002509static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002510{
2511 struct sky2_hw *hw = dev_id;
2512 struct net_device *dev0 = hw->dev[0];
2513 u32 status;
2514
2515 /* Reading this mask interrupts as side effect */
2516 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2517 if (status == 0 || status == ~0)
2518 return IRQ_NONE;
2519
2520 prefetch(&hw->st_le[hw->st_idx]);
2521 if (likely(__netif_rx_schedule_prep(dev0)))
2522 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002523
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 return IRQ_HANDLED;
2525}
2526
2527#ifdef CONFIG_NET_POLL_CONTROLLER
2528static void sky2_netpoll(struct net_device *dev)
2529{
2530 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002531 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532
Stephen Hemminger88d11362006-06-16 12:10:46 -07002533 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2534 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002535}
2536#endif
2537
2538/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002539static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002541 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002543 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002544 case CHIP_ID_YUKON_EX:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002545 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002546 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002547 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002548 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002549 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550 }
2551}
2552
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002553static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2554{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002555 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002556}
2557
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002558static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2559{
2560 return clk / sky2_mhz(hw);
2561}
2562
2563
Stephen Hemmingere3173832007-02-06 10:45:39 -08002564static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002565{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002566 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567
Stephen Hemminger451af332007-06-04 17:23:24 -07002568 /* Enable all clocks */
2569 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2570
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002571 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002572
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002573 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2574 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002575 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2576 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002577 return -EOPNOTSUPP;
2578 }
2579
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002580 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2581
2582 /* This rev is really old, and requires untested workarounds */
2583 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002584 dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
2585 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2586 hw->chip_id, hw->chip_rev);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002587 return -EOPNOTSUPP;
2588 }
2589
Stephen Hemmingere3173832007-02-06 10:45:39 -08002590 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2591 hw->ports = 1;
2592 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2593 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2594 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2595 ++hw->ports;
2596 }
2597
2598 return 0;
2599}
2600
2601static void sky2_reset(struct sky2_hw *hw)
2602{
2603 u16 status;
2604 int i;
2605
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002606 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002607 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2608 status = sky2_read16(hw, HCU_CCSR);
2609 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2610 HCU_CCSR_UC_STATE_MSK);
2611 sky2_write16(hw, HCU_CCSR, status);
2612 } else
2613 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2614 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002615
2616 /* do a SW reset */
2617 sky2_write8(hw, B0_CTST, CS_RST_SET);
2618 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2619
2620 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002621 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002622
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002623 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002624 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2625
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002626
2627 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2628
2629 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002630 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2631 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2632
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002633
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002634 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002635
2636 for (i = 0; i < hw->ports; i++) {
2637 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2638 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002639
2640 if (hw->chip_id == CHIP_ID_YUKON_EX)
2641 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2642 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2643 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644 }
2645
2646 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2647
Stephen Hemminger793b8832005-09-14 16:06:14 -07002648 /* Clear I2C IRQ noise */
2649 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002650
2651 /* turn off hardware timer (unused) */
2652 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2653 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002654
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2656
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002657 /* Turn off descriptor polling */
2658 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002659
2660 /* Turn off receive timestamp */
2661 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002662 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663
2664 /* enable the Tx Arbiters */
2665 for (i = 0; i < hw->ports; i++)
2666 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2667
2668 /* Initialize ram interface */
2669 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002670 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671
2672 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2673 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2674 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2675 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2676 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2677 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2678 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2679 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2680 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2681 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2682 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2683 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2684 }
2685
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002686 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002687
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002689 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002690
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691 memset(hw->st_le, 0, STATUS_LE_BYTES);
2692 hw->st_idx = 0;
2693
2694 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2695 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2696
2697 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002698 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002699
2700 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002701 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002703 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2704 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002705
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002706 /* set Status-FIFO ISR watermark */
2707 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2708 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2709 else
2710 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002711
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002712 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002713 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2714 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002715
Stephen Hemminger793b8832005-09-14 16:06:14 -07002716 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002717 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2718
2719 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2720 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2721 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002722}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002723
Stephen Hemminger81906792007-02-15 16:40:33 -08002724static void sky2_restart(struct work_struct *work)
2725{
2726 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2727 struct net_device *dev;
2728 int i, err;
2729
Stephen Hemminger81906792007-02-15 16:40:33 -08002730 del_timer_sync(&hw->idle_timer);
2731
2732 rtnl_lock();
2733 sky2_write32(hw, B0_IMSK, 0);
2734 sky2_read32(hw, B0_IMSK);
2735
2736 netif_poll_disable(hw->dev[0]);
2737
2738 for (i = 0; i < hw->ports; i++) {
2739 dev = hw->dev[i];
2740 if (netif_running(dev))
2741 sky2_down(dev);
2742 }
2743
2744 sky2_reset(hw);
2745 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2746 netif_poll_enable(hw->dev[0]);
2747
2748 for (i = 0; i < hw->ports; i++) {
2749 dev = hw->dev[i];
2750 if (netif_running(dev)) {
2751 err = sky2_up(dev);
2752 if (err) {
2753 printk(KERN_INFO PFX "%s: could not restart %d\n",
2754 dev->name, err);
2755 dev_close(dev);
2756 }
2757 }
2758 }
2759
2760 sky2_idle_start(hw);
2761
2762 rtnl_unlock();
2763}
2764
Stephen Hemmingere3173832007-02-06 10:45:39 -08002765static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2766{
2767 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2768}
2769
2770static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2771{
2772 const struct sky2_port *sky2 = netdev_priv(dev);
2773
2774 wol->supported = sky2_wol_supported(sky2->hw);
2775 wol->wolopts = sky2->wol;
2776}
2777
2778static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2779{
2780 struct sky2_port *sky2 = netdev_priv(dev);
2781 struct sky2_hw *hw = sky2->hw;
2782
2783 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2784 return -EOPNOTSUPP;
2785
2786 sky2->wol = wol->wolopts;
2787
Stephen Hemminger69161612007-06-04 17:23:26 -07002788 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002789 sky2_write32(hw, B0_CTST, sky2->wol
2790 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2791
2792 if (!netif_running(dev))
2793 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002794 return 0;
2795}
2796
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002797static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002799 if (sky2_is_copper(hw)) {
2800 u32 modes = SUPPORTED_10baseT_Half
2801 | SUPPORTED_10baseT_Full
2802 | SUPPORTED_100baseT_Half
2803 | SUPPORTED_100baseT_Full
2804 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002805
2806 if (hw->chip_id != CHIP_ID_YUKON_FE)
2807 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002808 | SUPPORTED_1000baseT_Full;
2809 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002811 return SUPPORTED_1000baseT_Half
2812 | SUPPORTED_1000baseT_Full
2813 | SUPPORTED_Autoneg
2814 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815}
2816
Stephen Hemminger793b8832005-09-14 16:06:14 -07002817static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002818{
2819 struct sky2_port *sky2 = netdev_priv(dev);
2820 struct sky2_hw *hw = sky2->hw;
2821
2822 ecmd->transceiver = XCVR_INTERNAL;
2823 ecmd->supported = sky2_supported_modes(hw);
2824 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002825 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002827 | SUPPORTED_10baseT_Full
2828 | SUPPORTED_100baseT_Half
2829 | SUPPORTED_100baseT_Full
2830 | SUPPORTED_1000baseT_Half
2831 | SUPPORTED_1000baseT_Full
2832 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002833 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002834 ecmd->speed = sky2->speed;
2835 } else {
2836 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002838 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002839
2840 ecmd->advertising = sky2->advertising;
2841 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842 ecmd->duplex = sky2->duplex;
2843 return 0;
2844}
2845
2846static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2847{
2848 struct sky2_port *sky2 = netdev_priv(dev);
2849 const struct sky2_hw *hw = sky2->hw;
2850 u32 supported = sky2_supported_modes(hw);
2851
2852 if (ecmd->autoneg == AUTONEG_ENABLE) {
2853 ecmd->advertising = supported;
2854 sky2->duplex = -1;
2855 sky2->speed = -1;
2856 } else {
2857 u32 setting;
2858
Stephen Hemminger793b8832005-09-14 16:06:14 -07002859 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002860 case SPEED_1000:
2861 if (ecmd->duplex == DUPLEX_FULL)
2862 setting = SUPPORTED_1000baseT_Full;
2863 else if (ecmd->duplex == DUPLEX_HALF)
2864 setting = SUPPORTED_1000baseT_Half;
2865 else
2866 return -EINVAL;
2867 break;
2868 case SPEED_100:
2869 if (ecmd->duplex == DUPLEX_FULL)
2870 setting = SUPPORTED_100baseT_Full;
2871 else if (ecmd->duplex == DUPLEX_HALF)
2872 setting = SUPPORTED_100baseT_Half;
2873 else
2874 return -EINVAL;
2875 break;
2876
2877 case SPEED_10:
2878 if (ecmd->duplex == DUPLEX_FULL)
2879 setting = SUPPORTED_10baseT_Full;
2880 else if (ecmd->duplex == DUPLEX_HALF)
2881 setting = SUPPORTED_10baseT_Half;
2882 else
2883 return -EINVAL;
2884 break;
2885 default:
2886 return -EINVAL;
2887 }
2888
2889 if ((setting & supported) == 0)
2890 return -EINVAL;
2891
2892 sky2->speed = ecmd->speed;
2893 sky2->duplex = ecmd->duplex;
2894 }
2895
2896 sky2->autoneg = ecmd->autoneg;
2897 sky2->advertising = ecmd->advertising;
2898
Stephen Hemminger1b537562005-12-20 15:08:07 -08002899 if (netif_running(dev))
2900 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002901
2902 return 0;
2903}
2904
2905static void sky2_get_drvinfo(struct net_device *dev,
2906 struct ethtool_drvinfo *info)
2907{
2908 struct sky2_port *sky2 = netdev_priv(dev);
2909
2910 strcpy(info->driver, DRV_NAME);
2911 strcpy(info->version, DRV_VERSION);
2912 strcpy(info->fw_version, "N/A");
2913 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2914}
2915
2916static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002917 char name[ETH_GSTRING_LEN];
2918 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002919} sky2_stats[] = {
2920 { "tx_bytes", GM_TXO_OK_HI },
2921 { "rx_bytes", GM_RXO_OK_HI },
2922 { "tx_broadcast", GM_TXF_BC_OK },
2923 { "rx_broadcast", GM_RXF_BC_OK },
2924 { "tx_multicast", GM_TXF_MC_OK },
2925 { "rx_multicast", GM_RXF_MC_OK },
2926 { "tx_unicast", GM_TXF_UC_OK },
2927 { "rx_unicast", GM_RXF_UC_OK },
2928 { "tx_mac_pause", GM_TXF_MPAUSE },
2929 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002930 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002931 { "late_collision",GM_TXF_LAT_COL },
2932 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002933 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002935
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002936 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002938 { "rx_64_byte_packets", GM_RXF_64B },
2939 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2940 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2941 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2942 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2943 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2944 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002945 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002946 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2947 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002948 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002949
2950 { "tx_64_byte_packets", GM_TXF_64B },
2951 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2952 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2953 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2954 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2955 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2956 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2957 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002958};
2959
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002960static u32 sky2_get_rx_csum(struct net_device *dev)
2961{
2962 struct sky2_port *sky2 = netdev_priv(dev);
2963
2964 return sky2->rx_csum;
2965}
2966
2967static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2968{
2969 struct sky2_port *sky2 = netdev_priv(dev);
2970
2971 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002972
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002973 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2974 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2975
2976 return 0;
2977}
2978
2979static u32 sky2_get_msglevel(struct net_device *netdev)
2980{
2981 struct sky2_port *sky2 = netdev_priv(netdev);
2982 return sky2->msg_enable;
2983}
2984
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002985static int sky2_nway_reset(struct net_device *dev)
2986{
2987 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002988
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002989 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002990 return -EINVAL;
2991
Stephen Hemminger1b537562005-12-20 15:08:07 -08002992 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002993
2994 return 0;
2995}
2996
Stephen Hemminger793b8832005-09-14 16:06:14 -07002997static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002998{
2999 struct sky2_hw *hw = sky2->hw;
3000 unsigned port = sky2->port;
3001 int i;
3002
3003 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003004 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003005 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003006 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003007
Stephen Hemminger793b8832005-09-14 16:06:14 -07003008 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003009 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3010}
3011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3013{
3014 struct sky2_port *sky2 = netdev_priv(netdev);
3015 sky2->msg_enable = value;
3016}
3017
3018static int sky2_get_stats_count(struct net_device *dev)
3019{
3020 return ARRAY_SIZE(sky2_stats);
3021}
3022
3023static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003024 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003025{
3026 struct sky2_port *sky2 = netdev_priv(dev);
3027
Stephen Hemminger793b8832005-09-14 16:06:14 -07003028 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029}
3030
Stephen Hemminger793b8832005-09-14 16:06:14 -07003031static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032{
3033 int i;
3034
3035 switch (stringset) {
3036 case ETH_SS_STATS:
3037 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3038 memcpy(data + i * ETH_GSTRING_LEN,
3039 sky2_stats[i].name, ETH_GSTRING_LEN);
3040 break;
3041 }
3042}
3043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003044static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3045{
3046 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047 return &sky2->net_stats;
3048}
3049
3050static int sky2_set_mac_address(struct net_device *dev, void *p)
3051{
3052 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003053 struct sky2_hw *hw = sky2->hw;
3054 unsigned port = sky2->port;
3055 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003056
3057 if (!is_valid_ether_addr(addr->sa_data))
3058 return -EADDRNOTAVAIL;
3059
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003060 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003061 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003063 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003064 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003065
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003066 /* virtual address for data */
3067 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3068
3069 /* physical address: used for pause frames */
3070 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003071
3072 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003073}
3074
Stephen Hemmingera052b522006-10-17 10:24:23 -07003075static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3076{
3077 u32 bit;
3078
3079 bit = ether_crc(ETH_ALEN, addr) & 63;
3080 filter[bit >> 3] |= 1 << (bit & 7);
3081}
3082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083static void sky2_set_multicast(struct net_device *dev)
3084{
3085 struct sky2_port *sky2 = netdev_priv(dev);
3086 struct sky2_hw *hw = sky2->hw;
3087 unsigned port = sky2->port;
3088 struct dev_mc_list *list = dev->mc_list;
3089 u16 reg;
3090 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003091 int rx_pause;
3092 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093
Stephen Hemmingera052b522006-10-17 10:24:23 -07003094 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095 memset(filter, 0, sizeof(filter));
3096
3097 reg = gma_read16(hw, port, GM_RX_CTRL);
3098 reg |= GM_RXCR_UCF_ENA;
3099
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003100 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003101 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003102 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003103 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003104 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003105 reg &= ~GM_RXCR_MCF_ENA;
3106 else {
3107 int i;
3108 reg |= GM_RXCR_MCF_ENA;
3109
Stephen Hemmingera052b522006-10-17 10:24:23 -07003110 if (rx_pause)
3111 sky2_add_filter(filter, pause_mc_addr);
3112
3113 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3114 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003115 }
3116
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003117 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003118 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003119 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003120 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003121 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003122 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003124 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003125
3126 gma_write16(hw, port, GM_RX_CTRL, reg);
3127}
3128
3129/* Can have one global because blinking is controlled by
3130 * ethtool and that is always under RTNL mutex
3131 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003132static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003133{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003134 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003135
Stephen Hemminger793b8832005-09-14 16:06:14 -07003136 switch (hw->chip_id) {
3137 case CHIP_ID_YUKON_XL:
3138 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3139 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3140 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3141 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3142 PHY_M_LEDC_INIT_CTRL(7) |
3143 PHY_M_LEDC_STA1_CTRL(7) |
3144 PHY_M_LEDC_STA0_CTRL(7))
3145 : 0);
3146
3147 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3148 break;
3149
3150 default:
3151 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003152 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3153 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003154 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003155}
3156
3157/* blink LED's for finding board */
3158static int sky2_phys_id(struct net_device *dev, u32 data)
3159{
3160 struct sky2_port *sky2 = netdev_priv(dev);
3161 struct sky2_hw *hw = sky2->hw;
3162 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003163 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003165 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003166 int onoff = 1;
3167
Stephen Hemminger793b8832005-09-14 16:06:14 -07003168 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3170 else
3171 ms = data * 1000;
3172
3173 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003174 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003175 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3176 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3177 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3178 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3179 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3180 } else {
3181 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3182 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3183 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003184
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003185 interrupted = 0;
3186 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003187 sky2_led(hw, port, onoff);
3188 onoff = !onoff;
3189
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003190 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003191 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003192 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003193
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194 ms -= 250;
3195 }
3196
3197 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003198 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3199 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3200 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3201 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3202 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3203 } else {
3204 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3205 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3206 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003207 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003208
3209 return 0;
3210}
3211
3212static void sky2_get_pauseparam(struct net_device *dev,
3213 struct ethtool_pauseparam *ecmd)
3214{
3215 struct sky2_port *sky2 = netdev_priv(dev);
3216
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003217 switch (sky2->flow_mode) {
3218 case FC_NONE:
3219 ecmd->tx_pause = ecmd->rx_pause = 0;
3220 break;
3221 case FC_TX:
3222 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3223 break;
3224 case FC_RX:
3225 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3226 break;
3227 case FC_BOTH:
3228 ecmd->tx_pause = ecmd->rx_pause = 1;
3229 }
3230
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003231 ecmd->autoneg = sky2->autoneg;
3232}
3233
3234static int sky2_set_pauseparam(struct net_device *dev,
3235 struct ethtool_pauseparam *ecmd)
3236{
3237 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003238
3239 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003240 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003241
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003242 if (netif_running(dev))
3243 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003244
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003245 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246}
3247
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003248static int sky2_get_coalesce(struct net_device *dev,
3249 struct ethtool_coalesce *ecmd)
3250{
3251 struct sky2_port *sky2 = netdev_priv(dev);
3252 struct sky2_hw *hw = sky2->hw;
3253
3254 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3255 ecmd->tx_coalesce_usecs = 0;
3256 else {
3257 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3258 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3259 }
3260 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3261
3262 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3263 ecmd->rx_coalesce_usecs = 0;
3264 else {
3265 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3266 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3267 }
3268 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3269
3270 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3271 ecmd->rx_coalesce_usecs_irq = 0;
3272 else {
3273 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3274 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3275 }
3276
3277 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3278
3279 return 0;
3280}
3281
3282/* Note: this affect both ports */
3283static int sky2_set_coalesce(struct net_device *dev,
3284 struct ethtool_coalesce *ecmd)
3285{
3286 struct sky2_port *sky2 = netdev_priv(dev);
3287 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003288 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003289
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003290 if (ecmd->tx_coalesce_usecs > tmax ||
3291 ecmd->rx_coalesce_usecs > tmax ||
3292 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003293 return -EINVAL;
3294
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003295 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003296 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003297 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003298 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003299 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003300 return -EINVAL;
3301
3302 if (ecmd->tx_coalesce_usecs == 0)
3303 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3304 else {
3305 sky2_write32(hw, STAT_TX_TIMER_INI,
3306 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3307 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3308 }
3309 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3310
3311 if (ecmd->rx_coalesce_usecs == 0)
3312 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3313 else {
3314 sky2_write32(hw, STAT_LEV_TIMER_INI,
3315 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3316 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3317 }
3318 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3319
3320 if (ecmd->rx_coalesce_usecs_irq == 0)
3321 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3322 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003323 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003324 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3325 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3326 }
3327 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3328 return 0;
3329}
3330
Stephen Hemminger793b8832005-09-14 16:06:14 -07003331static void sky2_get_ringparam(struct net_device *dev,
3332 struct ethtool_ringparam *ering)
3333{
3334 struct sky2_port *sky2 = netdev_priv(dev);
3335
3336 ering->rx_max_pending = RX_MAX_PENDING;
3337 ering->rx_mini_max_pending = 0;
3338 ering->rx_jumbo_max_pending = 0;
3339 ering->tx_max_pending = TX_RING_SIZE - 1;
3340
3341 ering->rx_pending = sky2->rx_pending;
3342 ering->rx_mini_pending = 0;
3343 ering->rx_jumbo_pending = 0;
3344 ering->tx_pending = sky2->tx_pending;
3345}
3346
3347static int sky2_set_ringparam(struct net_device *dev,
3348 struct ethtool_ringparam *ering)
3349{
3350 struct sky2_port *sky2 = netdev_priv(dev);
3351 int err = 0;
3352
3353 if (ering->rx_pending > RX_MAX_PENDING ||
3354 ering->rx_pending < 8 ||
3355 ering->tx_pending < MAX_SKB_TX_LE ||
3356 ering->tx_pending > TX_RING_SIZE - 1)
3357 return -EINVAL;
3358
3359 if (netif_running(dev))
3360 sky2_down(dev);
3361
3362 sky2->rx_pending = ering->rx_pending;
3363 sky2->tx_pending = ering->tx_pending;
3364
Stephen Hemminger1b537562005-12-20 15:08:07 -08003365 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003366 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003367 if (err)
3368 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003369 else
3370 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003371 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003372
3373 return err;
3374}
3375
Stephen Hemminger793b8832005-09-14 16:06:14 -07003376static int sky2_get_regs_len(struct net_device *dev)
3377{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003378 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003379}
3380
3381/*
3382 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003383 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003384 */
3385static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3386 void *p)
3387{
3388 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003389 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003390
3391 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003392 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003393
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003394 memcpy_fromio(p, io, B3_RAM_ADDR);
3395
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003396 /* skip diagnostic ram region */
3397 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3398
3399 /* copy GMAC registers */
3400 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3401 if (sky2->hw->ports > 1)
3402 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3403
Stephen Hemminger793b8832005-09-14 16:06:14 -07003404}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003405
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003406/* In order to do Jumbo packets on these chips, need to turn off the
3407 * transmit store/forward. Therefore checksum offload won't work.
3408 */
3409static int no_tx_offload(struct net_device *dev)
3410{
3411 const struct sky2_port *sky2 = netdev_priv(dev);
3412 const struct sky2_hw *hw = sky2->hw;
3413
Stephen Hemminger69161612007-06-04 17:23:26 -07003414 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003415}
3416
3417static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3418{
3419 if (data && no_tx_offload(dev))
3420 return -EINVAL;
3421
3422 return ethtool_op_set_tx_csum(dev, data);
3423}
3424
3425
3426static int sky2_set_tso(struct net_device *dev, u32 data)
3427{
3428 if (data && no_tx_offload(dev))
3429 return -EINVAL;
3430
3431 return ethtool_op_set_tso(dev, data);
3432}
3433
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003434static int sky2_get_eeprom_len(struct net_device *dev)
3435{
3436 struct sky2_port *sky2 = netdev_priv(dev);
3437 u16 reg2;
3438
3439 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3440 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3441}
3442
3443static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3444{
3445 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3446
3447 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3448 cpu_relax();
3449 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3450}
3451
3452static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3453{
3454 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3455 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3456 do {
3457 cpu_relax();
3458 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3459}
3460
3461static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3462 u8 *data)
3463{
3464 struct sky2_port *sky2 = netdev_priv(dev);
3465 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3466 int length = eeprom->len;
3467 u16 offset = eeprom->offset;
3468
3469 if (!cap)
3470 return -EINVAL;
3471
3472 eeprom->magic = SKY2_EEPROM_MAGIC;
3473
3474 while (length > 0) {
3475 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3476 int n = min_t(int, length, sizeof(val));
3477
3478 memcpy(data, &val, n);
3479 length -= n;
3480 data += n;
3481 offset += n;
3482 }
3483 return 0;
3484}
3485
3486static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3487 u8 *data)
3488{
3489 struct sky2_port *sky2 = netdev_priv(dev);
3490 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3491 int length = eeprom->len;
3492 u16 offset = eeprom->offset;
3493
3494 if (!cap)
3495 return -EINVAL;
3496
3497 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3498 return -EINVAL;
3499
3500 while (length > 0) {
3501 u32 val;
3502 int n = min_t(int, length, sizeof(val));
3503
3504 if (n < sizeof(val))
3505 val = sky2_vpd_read(sky2->hw, cap, offset);
3506 memcpy(&val, data, n);
3507
3508 sky2_vpd_write(sky2->hw, cap, offset, val);
3509
3510 length -= n;
3511 data += n;
3512 offset += n;
3513 }
3514 return 0;
3515}
3516
3517
Jeff Garzik7282d492006-09-13 14:30:00 -04003518static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003519 .get_settings = sky2_get_settings,
3520 .set_settings = sky2_set_settings,
3521 .get_drvinfo = sky2_get_drvinfo,
3522 .get_wol = sky2_get_wol,
3523 .set_wol = sky2_set_wol,
3524 .get_msglevel = sky2_get_msglevel,
3525 .set_msglevel = sky2_set_msglevel,
3526 .nway_reset = sky2_nway_reset,
3527 .get_regs_len = sky2_get_regs_len,
3528 .get_regs = sky2_get_regs,
3529 .get_link = ethtool_op_get_link,
3530 .get_eeprom_len = sky2_get_eeprom_len,
3531 .get_eeprom = sky2_get_eeprom,
3532 .set_eeprom = sky2_set_eeprom,
3533 .get_sg = ethtool_op_get_sg,
3534 .set_sg = ethtool_op_set_sg,
3535 .get_tx_csum = ethtool_op_get_tx_csum,
3536 .set_tx_csum = sky2_set_tx_csum,
3537 .get_tso = ethtool_op_get_tso,
3538 .set_tso = sky2_set_tso,
3539 .get_rx_csum = sky2_get_rx_csum,
3540 .set_rx_csum = sky2_set_rx_csum,
3541 .get_strings = sky2_get_strings,
3542 .get_coalesce = sky2_get_coalesce,
3543 .set_coalesce = sky2_set_coalesce,
3544 .get_ringparam = sky2_get_ringparam,
3545 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003546 .get_pauseparam = sky2_get_pauseparam,
3547 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003548 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003549 .get_stats_count = sky2_get_stats_count,
3550 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003551 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003552};
3553
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003554#ifdef CONFIG_SKY2_DEBUG
3555
3556static struct dentry *sky2_debug;
3557
3558static int sky2_debug_show(struct seq_file *seq, void *v)
3559{
3560 struct net_device *dev = seq->private;
3561 const struct sky2_port *sky2 = netdev_priv(dev);
3562 const struct sky2_hw *hw = sky2->hw;
3563 unsigned port = sky2->port;
3564 unsigned idx, last;
3565 int sop;
3566
3567 if (!netif_running(dev))
3568 return -ENETDOWN;
3569
3570 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3571 sky2_read32(hw, B0_ISRC),
3572 sky2_read32(hw, B0_IMSK),
3573 sky2_read32(hw, B0_Y2_SP_ICR));
3574
3575 netif_poll_disable(hw->dev[0]);
3576 last = sky2_read16(hw, STAT_PUT_IDX);
3577
3578 if (hw->st_idx == last)
3579 seq_puts(seq, "Status ring (empty)\n");
3580 else {
3581 seq_puts(seq, "Status ring\n");
3582 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3583 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3584 const struct sky2_status_le *le = hw->st_le + idx;
3585 seq_printf(seq, "[%d] %#x %d %#x\n",
3586 idx, le->opcode, le->length, le->status);
3587 }
3588 seq_puts(seq, "\n");
3589 }
3590
3591 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3592 sky2->tx_cons, sky2->tx_prod,
3593 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3594 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3595
3596 /* Dump contents of tx ring */
3597 sop = 1;
3598 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3599 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3600 const struct sky2_tx_le *le = sky2->tx_le + idx;
3601 u32 a = le32_to_cpu(le->addr);
3602
3603 if (sop)
3604 seq_printf(seq, "%u:", idx);
3605 sop = 0;
3606
3607 switch(le->opcode & ~HW_OWNER) {
3608 case OP_ADDR64:
3609 seq_printf(seq, " %#x:", a);
3610 break;
3611 case OP_LRGLEN:
3612 seq_printf(seq, " mtu=%d", a);
3613 break;
3614 case OP_VLAN:
3615 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3616 break;
3617 case OP_TCPLISW:
3618 seq_printf(seq, " csum=%#x", a);
3619 break;
3620 case OP_LARGESEND:
3621 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3622 break;
3623 case OP_PACKET:
3624 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3625 break;
3626 case OP_BUFFER:
3627 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3628 break;
3629 default:
3630 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3631 a, le16_to_cpu(le->length));
3632 }
3633
3634 if (le->ctrl & EOP) {
3635 seq_putc(seq, '\n');
3636 sop = 1;
3637 }
3638 }
3639
3640 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3641 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3642 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3643 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3644
3645 netif_poll_enable(hw->dev[0]);
3646 return 0;
3647}
3648
3649static int sky2_debug_open(struct inode *inode, struct file *file)
3650{
3651 return single_open(file, sky2_debug_show, inode->i_private);
3652}
3653
3654static const struct file_operations sky2_debug_fops = {
3655 .owner = THIS_MODULE,
3656 .open = sky2_debug_open,
3657 .read = seq_read,
3658 .llseek = seq_lseek,
3659 .release = single_release,
3660};
3661
3662/*
3663 * Use network device events to create/remove/rename
3664 * debugfs file entries
3665 */
3666static int sky2_device_event(struct notifier_block *unused,
3667 unsigned long event, void *ptr)
3668{
3669 struct net_device *dev = ptr;
3670
3671 if (dev->open == sky2_up) {
3672 struct sky2_port *sky2 = netdev_priv(dev);
3673
3674 switch(event) {
3675 case NETDEV_CHANGENAME:
3676 if (!netif_running(dev))
3677 break;
3678 /* fallthrough */
3679 case NETDEV_DOWN:
3680 case NETDEV_GOING_DOWN:
3681 if (sky2->debugfs) {
3682 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3683 dev->name);
3684 debugfs_remove(sky2->debugfs);
3685 sky2->debugfs = NULL;
3686 }
3687
3688 if (event != NETDEV_CHANGENAME)
3689 break;
3690 /* fallthrough for changename */
3691 case NETDEV_UP:
3692 if (sky2_debug) {
3693 struct dentry *d;
3694 d = debugfs_create_file(dev->name, S_IRUGO,
3695 sky2_debug, dev,
3696 &sky2_debug_fops);
3697 if (d == NULL || IS_ERR(d))
3698 printk(KERN_INFO PFX
3699 "%s: debugfs create failed\n",
3700 dev->name);
3701 else
3702 sky2->debugfs = d;
3703 }
3704 break;
3705 }
3706 }
3707
3708 return NOTIFY_DONE;
3709}
3710
3711static struct notifier_block sky2_notifier = {
3712 .notifier_call = sky2_device_event,
3713};
3714
3715
3716static __init void sky2_debug_init(void)
3717{
3718 struct dentry *ent;
3719
3720 ent = debugfs_create_dir("sky2", NULL);
3721 if (!ent || IS_ERR(ent))
3722 return;
3723
3724 sky2_debug = ent;
3725 register_netdevice_notifier(&sky2_notifier);
3726}
3727
3728static __exit void sky2_debug_cleanup(void)
3729{
3730 if (sky2_debug) {
3731 unregister_netdevice_notifier(&sky2_notifier);
3732 debugfs_remove(sky2_debug);
3733 sky2_debug = NULL;
3734 }
3735}
3736
3737#else
3738#define sky2_debug_init()
3739#define sky2_debug_cleanup()
3740#endif
3741
3742
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003743/* Initialize network device */
3744static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003745 unsigned port,
3746 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003747{
3748 struct sky2_port *sky2;
3749 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3750
3751 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003752 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003753 return NULL;
3754 }
3755
3756 SET_MODULE_OWNER(dev);
3757 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003758 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003759 dev->open = sky2_up;
3760 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003761 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003762 dev->hard_start_xmit = sky2_xmit_frame;
3763 dev->get_stats = sky2_get_stats;
3764 dev->set_multicast_list = sky2_set_multicast;
3765 dev->set_mac_address = sky2_set_mac_address;
3766 dev->change_mtu = sky2_change_mtu;
3767 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3768 dev->tx_timeout = sky2_tx_timeout;
3769 dev->watchdog_timeo = TX_WATCHDOG;
3770 if (port == 0)
3771 dev->poll = sky2_poll;
3772 dev->weight = NAPI_WEIGHT;
3773#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003774 /* Network console (only works on port 0)
3775 * because netpoll makes assumptions about NAPI
3776 */
3777 if (port == 0)
3778 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003779#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003780
3781 sky2 = netdev_priv(dev);
3782 sky2->netdev = dev;
3783 sky2->hw = hw;
3784 sky2->msg_enable = netif_msg_init(debug, default_msg);
3785
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003786 /* Auto speed and flow control */
3787 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003788 sky2->flow_mode = FC_BOTH;
3789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003790 sky2->duplex = -1;
3791 sky2->speed = -1;
3792 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003793 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003794 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003795
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003796 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003797 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003798 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003799
3800 hw->dev[port] = dev;
3801
3802 sky2->port = port;
3803
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003804 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003805 if (highmem)
3806 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003807
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003808#ifdef SKY2_VLAN_TAG_USED
3809 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3810 dev->vlan_rx_register = sky2_vlan_rx_register;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003811#endif
3812
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003813 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003814 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003815 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003817 return dev;
3818}
3819
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003820static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003821{
3822 const struct sky2_port *sky2 = netdev_priv(dev);
3823
3824 if (netif_msg_probe(sky2))
3825 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3826 dev->name,
3827 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3828 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3829}
3830
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003831/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003832static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003833{
3834 struct sky2_hw *hw = dev_id;
3835 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3836
3837 if (status == 0)
3838 return IRQ_NONE;
3839
3840 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003841 hw->msi = 1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003842 wake_up(&hw->msi_wait);
3843 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3844 }
3845 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3846
3847 return IRQ_HANDLED;
3848}
3849
3850/* Test interrupt path by forcing a a software IRQ */
3851static int __devinit sky2_test_msi(struct sky2_hw *hw)
3852{
3853 struct pci_dev *pdev = hw->pdev;
3854 int err;
3855
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003856 init_waitqueue_head (&hw->msi_wait);
3857
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003858 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3859
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003860 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003861 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003862 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003863 return err;
3864 }
3865
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003866 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003867 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003868
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003869 wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003870
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003871 if (!hw->msi) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003872 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003873 dev_info(&pdev->dev, "No interrupt generated using MSI, "
3874 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003875
3876 err = -EOPNOTSUPP;
3877 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3878 }
3879
3880 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003881 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003882
3883 free_irq(pdev->irq, hw);
3884
3885 return err;
3886}
3887
Stephen Hemmingere3173832007-02-06 10:45:39 -08003888static int __devinit pci_wake_enabled(struct pci_dev *dev)
3889{
3890 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3891 u16 value;
3892
3893 if (!pm)
3894 return 0;
3895 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
3896 return 0;
3897 return value & PCI_PM_CTRL_PME_ENABLE;
3898}
3899
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003900static int __devinit sky2_probe(struct pci_dev *pdev,
3901 const struct pci_device_id *ent)
3902{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003903 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003904 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003905 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003906
Stephen Hemminger793b8832005-09-14 16:06:14 -07003907 err = pci_enable_device(pdev);
3908 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003909 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003910 goto err_out;
3911 }
3912
Stephen Hemminger793b8832005-09-14 16:06:14 -07003913 err = pci_request_regions(pdev, DRV_NAME);
3914 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003915 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07003916 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003917 }
3918
3919 pci_set_master(pdev);
3920
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003921 if (sizeof(dma_addr_t) > sizeof(u32) &&
3922 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3923 using_dac = 1;
3924 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3925 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003926 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
3927 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003928 goto err_out_free_regions;
3929 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003930 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003931 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3932 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003933 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003934 goto err_out_free_regions;
3935 }
3936 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003937
Stephen Hemmingere3173832007-02-06 10:45:39 -08003938 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
3939
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003940 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003941 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003942 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003943 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003944 goto err_out_free_regions;
3945 }
3946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003947 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003948
3949 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3950 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003951 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003952 goto err_out_free_hw;
3953 }
3954
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003955#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003956 /* The sk98lin vendor driver uses hardware byte swapping but
3957 * this driver uses software swapping.
3958 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003959 {
3960 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003961 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003962 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003963 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3964 }
3965#endif
3966
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003967 /* ring for status responses */
3968 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3969 &hw->st_dma);
3970 if (!hw->st_le)
3971 goto err_out_iounmap;
3972
Stephen Hemmingere3173832007-02-06 10:45:39 -08003973 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003974 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003975 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003976
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003977 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003978 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3979 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003980 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003981
Stephen Hemmingere3173832007-02-06 10:45:39 -08003982 sky2_reset(hw);
3983
3984 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003985 if (!dev) {
3986 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003987 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08003988 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003989
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003990 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3991 err = sky2_test_msi(hw);
3992 if (err == -EOPNOTSUPP)
3993 pci_disable_msi(pdev);
3994 else if (err)
3995 goto err_out_free_netdev;
3996 }
3997
Stephen Hemminger793b8832005-09-14 16:06:14 -07003998 err = register_netdev(dev);
3999 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004000 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004001 goto err_out_free_netdev;
4002 }
4003
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004004 err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
4005 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004006 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004007 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004008 goto err_out_unregister;
4009 }
4010 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004012 sky2_show_addr(dev);
4013
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004014 if (hw->ports > 1) {
4015 struct net_device *dev1;
4016
Stephen Hemmingere3173832007-02-06 10:45:39 -08004017 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004018 if (!dev1)
4019 dev_warn(&pdev->dev, "allocation for second device failed\n");
4020 else if ((err = register_netdev(dev1))) {
4021 dev_warn(&pdev->dev,
4022 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004023 hw->dev[1] = NULL;
4024 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004025 } else
4026 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004027 }
4028
Stephen Hemminger01bd7562006-05-08 15:11:30 -07004029 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004030 INIT_WORK(&hw->restart_work, sky2_restart);
4031
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004032 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004033
Stephen Hemminger793b8832005-09-14 16:06:14 -07004034 pci_set_drvdata(pdev, hw);
4035
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004036 return 0;
4037
Stephen Hemminger793b8832005-09-14 16:06:14 -07004038err_out_unregister:
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004039 if (hw->msi)
4040 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004041 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004042err_out_free_netdev:
4043 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004044err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004045 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004046 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4047err_out_iounmap:
4048 iounmap(hw->regs);
4049err_out_free_hw:
4050 kfree(hw);
4051err_out_free_regions:
4052 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004053err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004054 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004055err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004056 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004057 return err;
4058}
4059
4060static void __devexit sky2_remove(struct pci_dev *pdev)
4061{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004062 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004063 struct net_device *dev0, *dev1;
4064
Stephen Hemminger793b8832005-09-14 16:06:14 -07004065 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004066 return;
4067
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004068 del_timer_sync(&hw->idle_timer);
4069
Stephen Hemminger81906792007-02-15 16:40:33 -08004070 flush_scheduled_work();
4071
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004072 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004073 synchronize_irq(hw->pdev->irq);
4074
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004075 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004076 dev1 = hw->dev[1];
4077 if (dev1)
4078 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004079 unregister_netdev(dev0);
4080
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004081 sky2_power_aux(hw);
4082
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004083 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004084 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004085 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004086
4087 free_irq(pdev->irq, hw);
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004088 if (hw->msi)
4089 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004090 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004091 pci_release_regions(pdev);
4092 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004093
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004094 if (dev1)
4095 free_netdev(dev1);
4096 free_netdev(dev0);
4097 iounmap(hw->regs);
4098 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004099
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004100 pci_set_drvdata(pdev, NULL);
4101}
4102
4103#ifdef CONFIG_PM
4104static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4105{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004106 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004107 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004108
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004109 if (!hw)
4110 return 0;
4111
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004112 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004113 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004114
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004115 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004116 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004117 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004118
Stephen Hemmingere3173832007-02-06 10:45:39 -08004119 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004120 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004121
4122 if (sky2->wol)
4123 sky2_wol_init(sky2);
4124
4125 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004126 }
4127
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004128 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004129 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004130
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004131 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004132 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004133 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4134
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004135 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004136}
4137
4138static int sky2_resume(struct pci_dev *pdev)
4139{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004140 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004141 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004142
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004143 if (!hw)
4144 return 0;
4145
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004146 err = pci_set_power_state(pdev, PCI_D0);
4147 if (err)
4148 goto out;
4149
4150 err = pci_restore_state(pdev);
4151 if (err)
4152 goto out;
4153
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004154 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004155
4156 /* Re-enable all clocks */
4157 if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
4158 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4159
Stephen Hemmingere3173832007-02-06 10:45:39 -08004160 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004161
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004162 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4163
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004164 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004165 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004166 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004167 err = sky2_up(dev);
4168 if (err) {
4169 printk(KERN_ERR PFX "%s: could not up: %d\n",
4170 dev->name, err);
4171 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004172 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004173 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004174 }
4175 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004176
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004177 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004178 sky2_idle_start(hw);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004179 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004180out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004181 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004182 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004183 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004184}
4185#endif
4186
Stephen Hemmingere3173832007-02-06 10:45:39 -08004187static void sky2_shutdown(struct pci_dev *pdev)
4188{
4189 struct sky2_hw *hw = pci_get_drvdata(pdev);
4190 int i, wol = 0;
4191
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004192 if (!hw)
4193 return;
4194
Stephen Hemmingere3173832007-02-06 10:45:39 -08004195 del_timer_sync(&hw->idle_timer);
4196 netif_poll_disable(hw->dev[0]);
4197
4198 for (i = 0; i < hw->ports; i++) {
4199 struct net_device *dev = hw->dev[i];
4200 struct sky2_port *sky2 = netdev_priv(dev);
4201
4202 if (sky2->wol) {
4203 wol = 1;
4204 sky2_wol_init(sky2);
4205 }
4206 }
4207
4208 if (wol)
4209 sky2_power_aux(hw);
4210
4211 pci_enable_wake(pdev, PCI_D3hot, wol);
4212 pci_enable_wake(pdev, PCI_D3cold, wol);
4213
4214 pci_disable_device(pdev);
4215 pci_set_power_state(pdev, PCI_D3hot);
4216
4217}
4218
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004219static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004220 .name = DRV_NAME,
4221 .id_table = sky2_id_table,
4222 .probe = sky2_probe,
4223 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004224#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004225 .suspend = sky2_suspend,
4226 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004227#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004228 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004229};
4230
4231static int __init sky2_init_module(void)
4232{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004233 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004234 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004235}
4236
4237static void __exit sky2_cleanup_module(void)
4238{
4239 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004240 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004241}
4242
4243module_init(sky2_init_module);
4244module_exit(sky2_cleanup_module);
4245
4246MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004247MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004248MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004249MODULE_VERSION(DRV_VERSION);