blob: 43f35d12b677606d43b96cedc3cae476067946ab [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry762d9932015-07-30 11:05:29 +0100207#define gen8_pdpe_encode gen8_pde_encode
208#define gen8_pml4e_encode gen8_pde_encode
209
Michel Thierry07749ef2015-03-16 16:00:54 +0000210static gen6_pte_t snb_pte_encode(dma_addr_t addr,
211 enum i915_cache_level level,
212 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700213{
Michel Thierry07749ef2015-03-16 16:00:54 +0000214 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700215 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700216
217 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100218 case I915_CACHE_L3_LLC:
219 case I915_CACHE_LLC:
220 pte |= GEN6_PTE_CACHE_LLC;
221 break;
222 case I915_CACHE_NONE:
223 pte |= GEN6_PTE_UNCACHED;
224 break;
225 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100226 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100227 }
228
229 return pte;
230}
231
Michel Thierry07749ef2015-03-16 16:00:54 +0000232static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
233 enum i915_cache_level level,
234 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100235{
Michel Thierry07749ef2015-03-16 16:00:54 +0000236 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100237 pte |= GEN6_PTE_ADDR_ENCODE(addr);
238
239 switch (level) {
240 case I915_CACHE_L3_LLC:
241 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700242 break;
243 case I915_CACHE_LLC:
244 pte |= GEN6_PTE_CACHE_LLC;
245 break;
246 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700247 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 break;
249 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100250 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700251 }
252
Ben Widawsky54d12522012-09-24 16:44:32 -0700253 return pte;
254}
255
Michel Thierry07749ef2015-03-16 16:00:54 +0000256static gen6_pte_t byt_pte_encode(dma_addr_t addr,
257 enum i915_cache_level level,
258 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700259{
Michel Thierry07749ef2015-03-16 16:00:54 +0000260 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700261 pte |= GEN6_PTE_ADDR_ENCODE(addr);
262
Akash Goel24f3a8c2014-06-17 10:59:42 +0530263 if (!(flags & PTE_READ_ONLY))
264 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700265
266 if (level != I915_CACHE_NONE)
267 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
268
269 return pte;
270}
271
Michel Thierry07749ef2015-03-16 16:00:54 +0000272static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
273 enum i915_cache_level level,
274 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700275{
Michel Thierry07749ef2015-03-16 16:00:54 +0000276 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700277 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700280 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700281
282 return pte;
283}
284
Michel Thierry07749ef2015-03-16 16:00:54 +0000285static gen6_pte_t iris_pte_encode(dma_addr_t addr,
286 enum i915_cache_level level,
287 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700288{
Michel Thierry07749ef2015-03-16 16:00:54 +0000289 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700290 pte |= HSW_PTE_ADDR_ENCODE(addr);
291
Chris Wilson651d7942013-08-08 14:41:10 +0100292 switch (level) {
293 case I915_CACHE_NONE:
294 break;
295 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000299 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100300 break;
301 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700302
303 return pte;
304}
305
Mika Kuoppalac114f762015-06-25 18:35:13 +0300306static int __setup_page_dma(struct drm_device *dev,
307 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000308{
309 struct device *device = &dev->pdev->dev;
310
Mika Kuoppalac114f762015-06-25 18:35:13 +0300311 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000313 return -ENOMEM;
314
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300315 p->daddr = dma_map_page(device,
316 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317
318 if (dma_mapping_error(device, p->daddr)) {
319 __free_page(p->page);
320 return -EINVAL;
321 }
322
Michel Thierry1266cdb2015-03-24 17:06:33 +0000323 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000324}
325
Mika Kuoppalac114f762015-06-25 18:35:13 +0300326static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
327{
328 return __setup_page_dma(dev, p, GFP_KERNEL);
329}
330
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300331static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
332{
333 if (WARN_ON(!p->page))
334 return;
335
336 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
337 __free_page(p->page);
338 memset(p, 0, sizeof(*p));
339}
340
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300341static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343 return kmap_atomic(p->page);
344}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300345
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300346/* We use the flushing unmap only with ppgtt structures:
347 * page directories, page tables and scratch pages.
348 */
349static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
350{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300351 /* There are only few exceptions for gen >=6. chv and bxt.
352 * And we are not sure about the latter so play safe for now.
353 */
354 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
355 drm_clflush_virt_range(vaddr, PAGE_SIZE);
356
357 kunmap_atomic(vaddr);
358}
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300361#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
362
Mika Kuoppala567047b2015-06-25 18:35:12 +0300363#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
364#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
365#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
366#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
367
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300368static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
369 const uint64_t val)
370{
371 int i;
372 uint64_t * const vaddr = kmap_page_dma(p);
373
374 for (i = 0; i < 512; i++)
375 vaddr[i] = val;
376
377 kunmap_page_dma(dev, vaddr);
378}
379
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300380static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
381 const uint32_t val32)
382{
383 uint64_t v = val32;
384
385 v = v << 32 | val32;
386
387 fill_page_dma(dev, p, v);
388}
389
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300390static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
391{
392 struct i915_page_scratch *sp;
393 int ret;
394
395 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
396 if (sp == NULL)
397 return ERR_PTR(-ENOMEM);
398
399 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
400 if (ret) {
401 kfree(sp);
402 return ERR_PTR(ret);
403 }
404
405 set_pages_uc(px_page(sp), 1);
406
407 return sp;
408}
409
410static void free_scratch_page(struct drm_device *dev,
411 struct i915_page_scratch *sp)
412{
413 set_pages_wb(px_page(sp), 1);
414
415 cleanup_px(dev, sp);
416 kfree(sp);
417}
418
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300419static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000420{
Michel Thierryec565b32015-04-08 12:13:23 +0100421 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000422 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
423 GEN8_PTES : GEN6_PTES;
424 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000425
426 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
427 if (!pt)
428 return ERR_PTR(-ENOMEM);
429
Ben Widawsky678d96f2015-03-16 16:00:56 +0000430 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
431 GFP_KERNEL);
432
433 if (!pt->used_ptes)
434 goto fail_bitmap;
435
Mika Kuoppala567047b2015-06-25 18:35:12 +0300436 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000437 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300438 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000439
440 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000441
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300442fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000443 kfree(pt->used_ptes);
444fail_bitmap:
445 kfree(pt);
446
447 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000448}
449
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300450static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000451{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300452 cleanup_px(dev, pt);
453 kfree(pt->used_ptes);
454 kfree(pt);
455}
456
457static void gen8_initialize_pt(struct i915_address_space *vm,
458 struct i915_page_table *pt)
459{
460 gen8_pte_t scratch_pte;
461
462 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
463 I915_CACHE_LLC, true);
464
465 fill_px(vm->dev, pt, scratch_pte);
466}
467
468static void gen6_initialize_pt(struct i915_address_space *vm,
469 struct i915_page_table *pt)
470{
471 gen6_pte_t scratch_pte;
472
473 WARN_ON(px_dma(vm->scratch_page) == 0);
474
475 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
476 I915_CACHE_LLC, true, 0);
477
478 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000479}
480
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300481static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000482{
Michel Thierryec565b32015-04-08 12:13:23 +0100483 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100484 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000485
486 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
487 if (!pd)
488 return ERR_PTR(-ENOMEM);
489
Michel Thierry33c88192015-04-08 12:13:33 +0100490 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
491 sizeof(*pd->used_pdes), GFP_KERNEL);
492 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300493 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100494
Mika Kuoppala567047b2015-06-25 18:35:12 +0300495 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100496 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300497 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100498
Ben Widawsky06fda602015-02-24 16:22:36 +0000499 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100500
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300501fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100502 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300503fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100504 kfree(pd);
505
506 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000507}
508
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300509static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
510{
511 if (px_page(pd)) {
512 cleanup_px(dev, pd);
513 kfree(pd->used_pdes);
514 kfree(pd);
515 }
516}
517
518static void gen8_initialize_pd(struct i915_address_space *vm,
519 struct i915_page_directory *pd)
520{
521 gen8_pde_t scratch_pde;
522
523 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
524
525 fill_px(vm->dev, pd, scratch_pde);
526}
527
Michel Thierry6ac18502015-07-29 17:23:46 +0100528static int __pdp_init(struct drm_device *dev,
529 struct i915_page_directory_pointer *pdp)
530{
531 size_t pdpes = I915_PDPES_PER_PDP(dev);
532
533 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
534 sizeof(unsigned long),
535 GFP_KERNEL);
536 if (!pdp->used_pdpes)
537 return -ENOMEM;
538
539 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
540 GFP_KERNEL);
541 if (!pdp->page_directory) {
542 kfree(pdp->used_pdpes);
543 /* the PDP might be the statically allocated top level. Keep it
544 * as clean as possible */
545 pdp->used_pdpes = NULL;
546 return -ENOMEM;
547 }
548
549 return 0;
550}
551
552static void __pdp_fini(struct i915_page_directory_pointer *pdp)
553{
554 kfree(pdp->used_pdpes);
555 kfree(pdp->page_directory);
556 pdp->page_directory = NULL;
557}
558
Michel Thierry762d9932015-07-30 11:05:29 +0100559static struct
560i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
561{
562 struct i915_page_directory_pointer *pdp;
563 int ret = -ENOMEM;
564
565 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
566
567 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
568 if (!pdp)
569 return ERR_PTR(-ENOMEM);
570
571 ret = __pdp_init(dev, pdp);
572 if (ret)
573 goto fail_bitmap;
574
575 ret = setup_px(dev, pdp);
576 if (ret)
577 goto fail_page_m;
578
579 return pdp;
580
581fail_page_m:
582 __pdp_fini(pdp);
583fail_bitmap:
584 kfree(pdp);
585
586 return ERR_PTR(ret);
587}
588
Michel Thierry6ac18502015-07-29 17:23:46 +0100589static void free_pdp(struct drm_device *dev,
590 struct i915_page_directory_pointer *pdp)
591{
592 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100593 if (USES_FULL_48BIT_PPGTT(dev)) {
594 cleanup_px(dev, pdp);
595 kfree(pdp);
596 }
597}
598
Michel Thierry69ab76f2015-07-29 17:23:55 +0100599static void gen8_initialize_pdp(struct i915_address_space *vm,
600 struct i915_page_directory_pointer *pdp)
601{
602 gen8_ppgtt_pdpe_t scratch_pdpe;
603
604 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
605
606 fill_px(vm->dev, pdp, scratch_pdpe);
607}
608
609static void gen8_initialize_pml4(struct i915_address_space *vm,
610 struct i915_pml4 *pml4)
611{
612 gen8_ppgtt_pml4e_t scratch_pml4e;
613
614 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
615 I915_CACHE_LLC);
616
617 fill_px(vm->dev, pml4, scratch_pml4e);
618}
619
Michel Thierry762d9932015-07-30 11:05:29 +0100620static void
621gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
622 struct i915_page_directory_pointer *pdp,
623 struct i915_page_directory *pd,
624 int index)
625{
626 gen8_ppgtt_pdpe_t *page_directorypo;
627
628 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
629 return;
630
631 page_directorypo = kmap_px(pdp);
632 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
633 kunmap_px(ppgtt, page_directorypo);
634}
635
636static void
637gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
638 struct i915_pml4 *pml4,
639 struct i915_page_directory_pointer *pdp,
640 int index)
641{
642 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
643
644 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
645 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
646 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100647}
648
Ben Widawsky94e409c2013-11-04 22:29:36 -0800649/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100650static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100651 unsigned entry,
652 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800653{
John Harrisone85b26d2015-05-29 17:43:56 +0100654 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800655 int ret;
656
657 BUG_ON(entry >= 4);
658
John Harrison5fb9de12015-05-29 17:44:07 +0100659 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800660 if (ret)
661 return ret;
662
663 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
664 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100665 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800666 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
667 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100668 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800669 intel_ring_advance(ring);
670
671 return 0;
672}
673
Michel Thierry2dba3232015-07-30 11:06:23 +0100674static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
675 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800676{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800677 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800678
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100679 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300680 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
681
John Harrisone85b26d2015-05-29 17:43:56 +0100682 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800683 if (ret)
684 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800685 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800686
Ben Widawskyeeb94882013-12-06 14:11:10 -0800687 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800688}
689
Michel Thierry2dba3232015-07-30 11:06:23 +0100690static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
691 struct drm_i915_gem_request *req)
692{
693 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
694}
695
Michel Thierryf9b5b782015-07-30 11:02:49 +0100696static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
697 struct i915_page_directory_pointer *pdp,
698 uint64_t start,
699 uint64_t length,
700 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700701{
702 struct i915_hw_ppgtt *ppgtt =
703 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100704 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100705 unsigned pdpe = gen8_pdpe_index(start);
706 unsigned pde = gen8_pde_index(start);
707 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800708 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700709 unsigned last_pte, i;
710
Michel Thierryf9b5b782015-07-30 11:02:49 +0100711 if (WARN_ON(!pdp))
712 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700713
714 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100715 struct i915_page_directory *pd;
716 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000717
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100718 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100719 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000720
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100721 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000722
723 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100724 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000725
726 pt = pd->page_table[pde];
727
Mika Kuoppala567047b2015-06-25 18:35:12 +0300728 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100729 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000730
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800731 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000732 if (last_pte > GEN8_PTES)
733 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700734
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300735 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700736
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800737 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700738 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800739 num_entries--;
740 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700741
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300742 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700743
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800744 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000745 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100746 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
747 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800748 pde = 0;
749 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700750 }
751}
752
Michel Thierryf9b5b782015-07-30 11:02:49 +0100753static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
754 uint64_t start,
755 uint64_t length,
756 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700757{
758 struct i915_hw_ppgtt *ppgtt =
759 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100760 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
761 I915_CACHE_LLC, use_scratch);
762
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100763 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
764 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
765 scratch_pte);
766 } else {
767 uint64_t templ4, pml4e;
768 struct i915_page_directory_pointer *pdp;
769
770 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
771 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
772 scratch_pte);
773 }
774 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100775}
776
777static void
778gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
779 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100780 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100781 uint64_t start,
782 enum i915_cache_level cache_level)
783{
784 struct i915_hw_ppgtt *ppgtt =
785 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000786 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100787 unsigned pdpe = gen8_pdpe_index(start);
788 unsigned pde = gen8_pde_index(start);
789 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700790
Chris Wilson6f1cc992013-12-31 15:50:31 +0000791 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700792
Michel Thierry3387d432015-08-03 09:52:47 +0100793 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000794 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100795 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100796 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300797 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000798 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800799
800 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100801 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000802 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000803 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300804 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000805 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000806 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100807 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
808 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800809 pde = 0;
810 }
811 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700812 }
813 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300814
815 if (pt_vaddr)
816 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700817}
818
Michel Thierryf9b5b782015-07-30 11:02:49 +0100819static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
820 struct sg_table *pages,
821 uint64_t start,
822 enum i915_cache_level cache_level,
823 u32 unused)
824{
825 struct i915_hw_ppgtt *ppgtt =
826 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry3387d432015-08-03 09:52:47 +0100827 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100828
Michel Thierry3387d432015-08-03 09:52:47 +0100829 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100830
831 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
832 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
833 cache_level);
834 } else {
835 struct i915_page_directory_pointer *pdp;
836 uint64_t templ4, pml4e;
837 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
838
839 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, templ4, pml4e) {
840 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
841 start, cache_level);
842 }
843 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100844}
845
Michel Thierryf37c0502015-06-10 17:46:39 +0100846static void gen8_free_page_tables(struct drm_device *dev,
847 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800848{
849 int i;
850
Mika Kuoppala567047b2015-06-25 18:35:12 +0300851 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800852 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800853
Michel Thierry33c88192015-04-08 12:13:33 +0100854 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000855 if (WARN_ON(!pd->page_table[i]))
856 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800857
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300858 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000859 pd->page_table[i] = NULL;
860 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000861}
862
Mika Kuoppala8776f022015-06-30 18:16:40 +0300863static int gen8_init_scratch(struct i915_address_space *vm)
864{
865 struct drm_device *dev = vm->dev;
866
867 vm->scratch_page = alloc_scratch_page(dev);
868 if (IS_ERR(vm->scratch_page))
869 return PTR_ERR(vm->scratch_page);
870
871 vm->scratch_pt = alloc_pt(dev);
872 if (IS_ERR(vm->scratch_pt)) {
873 free_scratch_page(dev, vm->scratch_page);
874 return PTR_ERR(vm->scratch_pt);
875 }
876
877 vm->scratch_pd = alloc_pd(dev);
878 if (IS_ERR(vm->scratch_pd)) {
879 free_pt(dev, vm->scratch_pt);
880 free_scratch_page(dev, vm->scratch_page);
881 return PTR_ERR(vm->scratch_pd);
882 }
883
Michel Thierry69ab76f2015-07-29 17:23:55 +0100884 if (USES_FULL_48BIT_PPGTT(dev)) {
885 vm->scratch_pdp = alloc_pdp(dev);
886 if (IS_ERR(vm->scratch_pdp)) {
887 free_pd(dev, vm->scratch_pd);
888 free_pt(dev, vm->scratch_pt);
889 free_scratch_page(dev, vm->scratch_page);
890 return PTR_ERR(vm->scratch_pdp);
891 }
892 }
893
Mika Kuoppala8776f022015-06-30 18:16:40 +0300894 gen8_initialize_pt(vm, vm->scratch_pt);
895 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100896 if (USES_FULL_48BIT_PPGTT(dev))
897 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300898
899 return 0;
900}
901
Zhiyuan Lv650da342015-08-28 15:41:18 +0800902static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
903{
904 enum vgt_g2v_type msg;
905 struct drm_device *dev = ppgtt->base.dev;
906 struct drm_i915_private *dev_priv = dev->dev_private;
907 unsigned int offset = vgtif_reg(pdp0_lo);
908 int i;
909
910 if (USES_FULL_48BIT_PPGTT(dev)) {
911 u64 daddr = px_dma(&ppgtt->pml4);
912
913 I915_WRITE(offset, lower_32_bits(daddr));
914 I915_WRITE(offset + 4, upper_32_bits(daddr));
915
916 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
917 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
918 } else {
919 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
920 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
921
922 I915_WRITE(offset, lower_32_bits(daddr));
923 I915_WRITE(offset + 4, upper_32_bits(daddr));
924
925 offset += 8;
926 }
927
928 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
929 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
930 }
931
932 I915_WRITE(vgtif_reg(g2v_notify), msg);
933
934 return 0;
935}
936
Mika Kuoppala8776f022015-06-30 18:16:40 +0300937static void gen8_free_scratch(struct i915_address_space *vm)
938{
939 struct drm_device *dev = vm->dev;
940
Michel Thierry69ab76f2015-07-29 17:23:55 +0100941 if (USES_FULL_48BIT_PPGTT(dev))
942 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300943 free_pd(dev, vm->scratch_pd);
944 free_pt(dev, vm->scratch_pt);
945 free_scratch_page(dev, vm->scratch_page);
946}
947
Michel Thierry762d9932015-07-30 11:05:29 +0100948static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
949 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800950{
951 int i;
952
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100953 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
954 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000955 continue;
956
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100957 gen8_free_page_tables(dev, pdp->page_directory[i]);
958 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800959 }
Michel Thierry69876be2015-04-08 12:13:27 +0100960
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100961 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100962}
963
964static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
965{
966 int i;
967
968 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
969 if (WARN_ON(!ppgtt->pml4.pdps[i]))
970 continue;
971
972 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
973 }
974
975 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
976}
977
978static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
979{
980 struct i915_hw_ppgtt *ppgtt =
981 container_of(vm, struct i915_hw_ppgtt, base);
982
Zhiyuan Lv650da342015-08-28 15:41:18 +0800983 if (intel_vgpu_active(vm->dev))
984 gen8_ppgtt_notify_vgt(ppgtt, false);
985
Michel Thierry762d9932015-07-30 11:05:29 +0100986 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
987 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
988 else
989 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100990
Mika Kuoppala8776f022015-06-30 18:16:40 +0300991 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800992}
993
Michel Thierryd7b26332015-04-08 12:13:34 +0100994/**
995 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100996 * @vm: Master vm structure.
997 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +0100998 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100999 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001000 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1001 * caller to free on error.
1002 *
1003 * Allocate the required number of page tables. Extremely similar to
1004 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1005 * the page directory boundary (instead of the page directory pointer). That
1006 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1007 * possible, and likely that the caller will need to use multiple calls of this
1008 * function to achieve the appropriate allocation.
1009 *
1010 * Return: 0 if success; negative error code otherwise.
1011 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001012static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001013 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001014 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001015 uint64_t length,
1016 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001017{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001018 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001019 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001020 uint64_t temp;
1021 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001022
Michel Thierryd7b26332015-04-08 12:13:34 +01001023 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
1024 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001025 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001026 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001027 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001028 continue;
1029 }
1030
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001031 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001032 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001033 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001034
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001035 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001036 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001037 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001038 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001039 }
1040
1041 return 0;
1042
1043unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001044 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001045 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001046
1047 return -ENOMEM;
1048}
1049
Michel Thierryd7b26332015-04-08 12:13:34 +01001050/**
1051 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001052 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001053 * @pdp: Page directory pointer for this address range.
1054 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001055 * @length: Size of the allocations.
1056 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001057 * caller to free on error.
1058 *
1059 * Allocate the required number of page directories starting at the pde index of
1060 * @start, and ending at the pde index @start + @length. This function will skip
1061 * over already allocated page directories within the range, and only allocate
1062 * new ones, setting the appropriate pointer within the pdp as well as the
1063 * correct position in the bitmap @new_pds.
1064 *
1065 * The function will only allocate the pages within the range for a give page
1066 * directory pointer. In other words, if @start + @length straddles a virtually
1067 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1068 * required by the caller, This is not currently possible, and the BUG in the
1069 * code will prevent it.
1070 *
1071 * Return: 0 if success; negative error code otherwise.
1072 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001073static int
1074gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1075 struct i915_page_directory_pointer *pdp,
1076 uint64_t start,
1077 uint64_t length,
1078 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001079{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001080 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001081 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001082 uint64_t temp;
1083 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001084 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001085
Michel Thierry6ac18502015-07-29 17:23:46 +01001086 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001087
Michel Thierryd7b26332015-04-08 12:13:34 +01001088 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001089 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001090 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001091
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001092 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001093 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001094 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001095
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001096 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001097 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001098 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001099 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001100 }
1101
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001102 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001103
1104unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001105 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001106 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001107
1108 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001109}
1110
Michel Thierry762d9932015-07-30 11:05:29 +01001111/**
1112 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1113 * @vm: Master vm structure.
1114 * @pml4: Page map level 4 for this address range.
1115 * @start: Starting virtual address to begin allocations.
1116 * @length: Size of the allocations.
1117 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1118 * caller to free on error.
1119 *
1120 * Allocate the required number of page directory pointers. Extremely similar to
1121 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1122 * The main difference is here we are limited by the pml4 boundary (instead of
1123 * the page directory pointer).
1124 *
1125 * Return: 0 if success; negative error code otherwise.
1126 */
1127static int
1128gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1129 struct i915_pml4 *pml4,
1130 uint64_t start,
1131 uint64_t length,
1132 unsigned long *new_pdps)
1133{
1134 struct drm_device *dev = vm->dev;
1135 struct i915_page_directory_pointer *pdp;
1136 uint64_t temp;
1137 uint32_t pml4e;
1138
1139 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1140
1141 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1142 if (!test_bit(pml4e, pml4->used_pml4es)) {
1143 pdp = alloc_pdp(dev);
1144 if (IS_ERR(pdp))
1145 goto unwind_out;
1146
Michel Thierry69ab76f2015-07-29 17:23:55 +01001147 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001148 pml4->pdps[pml4e] = pdp;
1149 __set_bit(pml4e, new_pdps);
1150 trace_i915_page_directory_pointer_entry_alloc(vm,
1151 pml4e,
1152 start,
1153 GEN8_PML4E_SHIFT);
1154 }
1155 }
1156
1157 return 0;
1158
1159unwind_out:
1160 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1161 free_pdp(dev, pml4->pdps[pml4e]);
1162
1163 return -ENOMEM;
1164}
1165
Michel Thierryd7b26332015-04-08 12:13:34 +01001166static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001167free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001168{
Michel Thierryd7b26332015-04-08 12:13:34 +01001169 kfree(new_pts);
1170 kfree(new_pds);
1171}
1172
1173/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1174 * of these are based on the number of PDPEs in the system.
1175 */
1176static
1177int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001178 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001179 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001180{
Michel Thierryd7b26332015-04-08 12:13:34 +01001181 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001182 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001183
Michał Winiarski3a41a052015-09-03 19:22:18 +02001184 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001185 if (!pds)
1186 return -ENOMEM;
1187
Michał Winiarski3a41a052015-09-03 19:22:18 +02001188 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1189 GFP_TEMPORARY);
1190 if (!pts)
1191 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001192
1193 *new_pds = pds;
1194 *new_pts = pts;
1195
1196 return 0;
1197
1198err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001199 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001200 return -ENOMEM;
1201}
1202
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001203/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1204 * the page table structures, we mark them dirty so that
1205 * context switching/execlist queuing code takes extra steps
1206 * to ensure that tlbs are flushed.
1207 */
1208static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1209{
1210 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1211}
1212
Michel Thierry762d9932015-07-30 11:05:29 +01001213static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1214 struct i915_page_directory_pointer *pdp,
1215 uint64_t start,
1216 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001217{
Michel Thierrye5815a22015-04-08 12:13:32 +01001218 struct i915_hw_ppgtt *ppgtt =
1219 container_of(vm, struct i915_hw_ppgtt, base);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001220 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001221 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001222 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001223 const uint64_t orig_start = start;
1224 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001225 uint64_t temp;
1226 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001227 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001228 int ret;
1229
Michel Thierryd7b26332015-04-08 12:13:34 +01001230 /* Wrap is never okay since we can only represent 48b, and we don't
1231 * actually use the other side of the canonical address space.
1232 */
1233 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001234 return -ENODEV;
1235
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001236 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001237 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001238
Michel Thierry6ac18502015-07-29 17:23:46 +01001239 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001240 if (ret)
1241 return ret;
1242
Michel Thierryd7b26332015-04-08 12:13:34 +01001243 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001244 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1245 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001246 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001247 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001248 return ret;
1249 }
1250
1251 /* For every page directory referenced, allocate page tables */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001252 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1253 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001254 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001255 if (ret)
1256 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001257 }
1258
Michel Thierry33c88192015-04-08 12:13:33 +01001259 start = orig_start;
1260 length = orig_length;
1261
Michel Thierryd7b26332015-04-08 12:13:34 +01001262 /* Allocations have completed successfully, so set the bitmaps, and do
1263 * the mappings. */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001264 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001265 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001266 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001267 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001268 uint64_t pd_start = start;
1269 uint32_t pde;
1270
Michel Thierryd7b26332015-04-08 12:13:34 +01001271 /* Every pd should be allocated, we just did that above. */
1272 WARN_ON(!pd);
1273
1274 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1275 /* Same reasoning as pd */
1276 WARN_ON(!pt);
1277 WARN_ON(!pd_len);
1278 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1279
1280 /* Set our used ptes within the page table */
1281 bitmap_set(pt->used_ptes,
1282 gen8_pte_index(pd_start),
1283 gen8_pte_count(pd_start, pd_len));
1284
1285 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001286 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001287
1288 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001289 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1290 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001291 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1292 gen8_pte_index(start),
1293 gen8_pte_count(start, length),
1294 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001295
1296 /* NB: We haven't yet mapped ptes to pages. At this
1297 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001298 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001299
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001300 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001301 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001302 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001303 }
1304
Michał Winiarski3a41a052015-09-03 19:22:18 +02001305 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001306 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001307 return 0;
1308
1309err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001310 while (pdpe--) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001311 for_each_set_bit(temp, new_page_tables + pdpe *
1312 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001313 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001314 }
1315
Michel Thierry6ac18502015-07-29 17:23:46 +01001316 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001317 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001318
Michał Winiarski3a41a052015-09-03 19:22:18 +02001319 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001320 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001321 return ret;
1322}
1323
Michel Thierry762d9932015-07-30 11:05:29 +01001324static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1325 struct i915_pml4 *pml4,
1326 uint64_t start,
1327 uint64_t length)
1328{
1329 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1330 struct i915_hw_ppgtt *ppgtt =
1331 container_of(vm, struct i915_hw_ppgtt, base);
1332 struct i915_page_directory_pointer *pdp;
1333 uint64_t temp, pml4e;
1334 int ret = 0;
1335
1336 /* Do the pml4 allocations first, so we don't need to track the newly
1337 * allocated tables below the pdp */
1338 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1339
1340 /* The pagedirectory and pagetable allocations are done in the shared 3
1341 * and 4 level code. Just allocate the pdps.
1342 */
1343 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1344 new_pdps);
1345 if (ret)
1346 return ret;
1347
1348 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1349 "The allocation has spanned more than 512GB. "
1350 "It is highly likely this is incorrect.");
1351
1352 gen8_for_each_pml4e(pdp, pml4, start, length, temp, pml4e) {
1353 WARN_ON(!pdp);
1354
1355 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1356 if (ret)
1357 goto err_out;
1358
1359 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1360 }
1361
1362 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1363 GEN8_PML4ES_PER_PML4);
1364
1365 return 0;
1366
1367err_out:
1368 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1369 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1370
1371 return ret;
1372}
1373
1374static int gen8_alloc_va_range(struct i915_address_space *vm,
1375 uint64_t start, uint64_t length)
1376{
1377 struct i915_hw_ppgtt *ppgtt =
1378 container_of(vm, struct i915_hw_ppgtt, base);
1379
1380 if (USES_FULL_48BIT_PPGTT(vm->dev))
1381 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1382 else
1383 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1384}
1385
Michel Thierryea91e402015-07-29 17:23:57 +01001386static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1387 uint64_t start, uint64_t length,
1388 gen8_pte_t scratch_pte,
1389 struct seq_file *m)
1390{
1391 struct i915_page_directory *pd;
1392 uint64_t temp;
1393 uint32_t pdpe;
1394
1395 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1396 struct i915_page_table *pt;
1397 uint64_t pd_len = length;
1398 uint64_t pd_start = start;
1399 uint32_t pde;
1400
1401 if (!test_bit(pdpe, pdp->used_pdpes))
1402 continue;
1403
1404 seq_printf(m, "\tPDPE #%d\n", pdpe);
1405 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1406 uint32_t pte;
1407 gen8_pte_t *pt_vaddr;
1408
1409 if (!test_bit(pde, pd->used_pdes))
1410 continue;
1411
1412 pt_vaddr = kmap_px(pt);
1413 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1414 uint64_t va =
1415 (pdpe << GEN8_PDPE_SHIFT) |
1416 (pde << GEN8_PDE_SHIFT) |
1417 (pte << GEN8_PTE_SHIFT);
1418 int i;
1419 bool found = false;
1420
1421 for (i = 0; i < 4; i++)
1422 if (pt_vaddr[pte + i] != scratch_pte)
1423 found = true;
1424 if (!found)
1425 continue;
1426
1427 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1428 for (i = 0; i < 4; i++) {
1429 if (pt_vaddr[pte + i] != scratch_pte)
1430 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1431 else
1432 seq_puts(m, " SCRATCH ");
1433 }
1434 seq_puts(m, "\n");
1435 }
1436 /* don't use kunmap_px, it could trigger
1437 * an unnecessary flush.
1438 */
1439 kunmap_atomic(pt_vaddr);
1440 }
1441 }
1442}
1443
1444static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1445{
1446 struct i915_address_space *vm = &ppgtt->base;
1447 uint64_t start = ppgtt->base.start;
1448 uint64_t length = ppgtt->base.total;
1449 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1450 I915_CACHE_LLC, true);
1451
1452 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1453 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1454 } else {
1455 uint64_t templ4, pml4e;
1456 struct i915_pml4 *pml4 = &ppgtt->pml4;
1457 struct i915_page_directory_pointer *pdp;
1458
1459 gen8_for_each_pml4e(pdp, pml4, start, length, templ4, pml4e) {
1460 if (!test_bit(pml4e, pml4->used_pml4es))
1461 continue;
1462
1463 seq_printf(m, " PML4E #%llu\n", pml4e);
1464 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1465 }
1466 }
1467}
1468
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001469static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1470{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001471 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001472 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1473 int ret;
1474
1475 /* We allocate temp bitmap for page tables for no gain
1476 * but as this is for init only, lets keep the things simple
1477 */
1478 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1479 if (ret)
1480 return ret;
1481
1482 /* Allocate for all pdps regardless of how the ppgtt
1483 * was defined.
1484 */
1485 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1486 0, 1ULL << 32,
1487 new_page_dirs);
1488 if (!ret)
1489 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1490
Michał Winiarski3a41a052015-09-03 19:22:18 +02001491 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001492
1493 return ret;
1494}
1495
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001496/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001497 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1498 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1499 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1500 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001501 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001502 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001503static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001504{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001505 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001506
Mika Kuoppala8776f022015-06-30 18:16:40 +03001507 ret = gen8_init_scratch(&ppgtt->base);
1508 if (ret)
1509 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001510
Michel Thierryd7b26332015-04-08 12:13:34 +01001511 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001512 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001513 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001514 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001515 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001516 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1517 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001518 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001519
Michel Thierry762d9932015-07-30 11:05:29 +01001520 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1521 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1522 if (ret)
1523 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001524
Michel Thierry69ab76f2015-07-29 17:23:55 +01001525 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1526
Michel Thierry762d9932015-07-30 11:05:29 +01001527 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001528 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001529 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001530 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001531 if (ret)
1532 goto free_scratch;
1533
1534 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001535 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001536 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1537 0, 0,
1538 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001539
1540 if (intel_vgpu_active(ppgtt->base.dev)) {
1541 ret = gen8_preallocate_top_level_pdps(ppgtt);
1542 if (ret)
1543 goto free_scratch;
1544 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001545 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001546
Zhiyuan Lv650da342015-08-28 15:41:18 +08001547 if (intel_vgpu_active(ppgtt->base.dev))
1548 gen8_ppgtt_notify_vgt(ppgtt, true);
1549
Michel Thierryd7b26332015-04-08 12:13:34 +01001550 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001551
1552free_scratch:
1553 gen8_free_scratch(&ppgtt->base);
1554 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001555}
1556
Ben Widawsky87d60b62013-12-06 14:11:29 -08001557static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1558{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001559 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001560 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001561 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001562 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001563 uint32_t pte, pde, temp;
1564 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001565
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001566 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1567 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001568
Michel Thierry09942c62015-04-08 12:13:30 +01001569 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001570 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001571 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001572 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001573 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001574 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1575
1576 if (pd_entry != expected)
1577 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1578 pde,
1579 pd_entry,
1580 expected);
1581 seq_printf(m, "\tPDE: %x\n", pd_entry);
1582
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001583 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1584
Michel Thierry07749ef2015-03-16 16:00:54 +00001585 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001586 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001587 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001588 (pte * PAGE_SIZE);
1589 int i;
1590 bool found = false;
1591 for (i = 0; i < 4; i++)
1592 if (pt_vaddr[pte + i] != scratch_pte)
1593 found = true;
1594 if (!found)
1595 continue;
1596
1597 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1598 for (i = 0; i < 4; i++) {
1599 if (pt_vaddr[pte + i] != scratch_pte)
1600 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1601 else
1602 seq_puts(m, " SCRATCH ");
1603 }
1604 seq_puts(m, "\n");
1605 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001606 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001607 }
1608}
1609
Ben Widawsky678d96f2015-03-16 16:00:56 +00001610/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001611static void gen6_write_pde(struct i915_page_directory *pd,
1612 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001613{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001614 /* Caller needs to make sure the write completes if necessary */
1615 struct i915_hw_ppgtt *ppgtt =
1616 container_of(pd, struct i915_hw_ppgtt, pd);
1617 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001618
Mika Kuoppala567047b2015-06-25 18:35:12 +03001619 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001620 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001621
Ben Widawsky678d96f2015-03-16 16:00:56 +00001622 writel(pd_entry, ppgtt->pd_addr + pde);
1623}
Ben Widawsky61973492013-04-08 18:43:54 -07001624
Ben Widawsky678d96f2015-03-16 16:00:56 +00001625/* Write all the page tables found in the ppgtt structure to incrementing page
1626 * directories. */
1627static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001628 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001629 uint32_t start, uint32_t length)
1630{
Michel Thierryec565b32015-04-08 12:13:23 +01001631 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001632 uint32_t pde, temp;
1633
1634 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1635 gen6_write_pde(pd, pde, pt);
1636
1637 /* Make sure write is complete before other code can use this page
1638 * table. Also require for WC mapped PTEs */
1639 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001640}
1641
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001642static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001643{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001644 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001645
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001646 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001647}
Ben Widawsky61973492013-04-08 18:43:54 -07001648
Ben Widawsky90252e52013-12-06 14:11:12 -08001649static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001650 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001651{
John Harrisone85b26d2015-05-29 17:43:56 +01001652 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001653 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001654
Ben Widawsky90252e52013-12-06 14:11:12 -08001655 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001656 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001657 if (ret)
1658 return ret;
1659
John Harrison5fb9de12015-05-29 17:44:07 +01001660 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001661 if (ret)
1662 return ret;
1663
1664 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1665 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1666 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1667 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1668 intel_ring_emit(ring, get_pd_offset(ppgtt));
1669 intel_ring_emit(ring, MI_NOOP);
1670 intel_ring_advance(ring);
1671
1672 return 0;
1673}
1674
Yu Zhang71ba2d62015-02-10 19:05:54 +08001675static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001676 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001677{
John Harrisone85b26d2015-05-29 17:43:56 +01001678 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001679 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1680
1681 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1682 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1683 return 0;
1684}
1685
Ben Widawsky48a10382013-12-06 14:11:11 -08001686static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001687 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001688{
John Harrisone85b26d2015-05-29 17:43:56 +01001689 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001690 int ret;
1691
Ben Widawsky48a10382013-12-06 14:11:11 -08001692 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001693 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001694 if (ret)
1695 return ret;
1696
John Harrison5fb9de12015-05-29 17:44:07 +01001697 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001698 if (ret)
1699 return ret;
1700
1701 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1702 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1703 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1704 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1705 intel_ring_emit(ring, get_pd_offset(ppgtt));
1706 intel_ring_emit(ring, MI_NOOP);
1707 intel_ring_advance(ring);
1708
Ben Widawsky90252e52013-12-06 14:11:12 -08001709 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1710 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001711 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001712 if (ret)
1713 return ret;
1714 }
1715
Ben Widawsky48a10382013-12-06 14:11:11 -08001716 return 0;
1717}
1718
Ben Widawskyeeb94882013-12-06 14:11:10 -08001719static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001720 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001721{
John Harrisone85b26d2015-05-29 17:43:56 +01001722 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001723 struct drm_device *dev = ppgtt->base.dev;
1724 struct drm_i915_private *dev_priv = dev->dev_private;
1725
Ben Widawsky48a10382013-12-06 14:11:11 -08001726
Ben Widawskyeeb94882013-12-06 14:11:10 -08001727 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1728 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1729
1730 POSTING_READ(RING_PP_DIR_DCLV(ring));
1731
1732 return 0;
1733}
1734
Daniel Vetter82460d92014-08-06 20:19:53 +02001735static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001736{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001737 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001738 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001739 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001740
1741 for_each_ring(ring, dev_priv, j) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001742 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001743 I915_WRITE(RING_MODE_GEN7(ring),
Michel Thierry2dba3232015-07-30 11:06:23 +01001744 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001745 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001746}
1747
Daniel Vetter82460d92014-08-06 20:19:53 +02001748static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001749{
Jani Nikula50227e12014-03-31 14:27:21 +03001750 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001751 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001752 uint32_t ecochk, ecobits;
1753 int i;
1754
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001755 ecobits = I915_READ(GAC_ECO_BITS);
1756 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1757
1758 ecochk = I915_READ(GAM_ECOCHK);
1759 if (IS_HASWELL(dev)) {
1760 ecochk |= ECOCHK_PPGTT_WB_HSW;
1761 } else {
1762 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1763 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1764 }
1765 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001766
Ben Widawsky61973492013-04-08 18:43:54 -07001767 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001768 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001769 I915_WRITE(RING_MODE_GEN7(ring),
1770 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001771 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001772}
1773
Daniel Vetter82460d92014-08-06 20:19:53 +02001774static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001775{
Jani Nikula50227e12014-03-31 14:27:21 +03001776 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001777 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001778
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001779 ecobits = I915_READ(GAC_ECO_BITS);
1780 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1781 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001782
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001783 gab_ctl = I915_READ(GAB_CTL);
1784 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001785
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001786 ecochk = I915_READ(GAM_ECOCHK);
1787 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001788
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001789 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001790}
1791
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001792/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001793static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001794 uint64_t start,
1795 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001796 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001797{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001798 struct i915_hw_ppgtt *ppgtt =
1799 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001800 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001801 unsigned first_entry = start >> PAGE_SHIFT;
1802 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001803 unsigned act_pt = first_entry / GEN6_PTES;
1804 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001805 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001806
Mika Kuoppalac114f762015-06-25 18:35:13 +03001807 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1808 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001809
Daniel Vetter7bddb012012-02-09 17:15:47 +01001810 while (num_entries) {
1811 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001812 if (last_pte > GEN6_PTES)
1813 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001815 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001816
1817 for (i = first_pte; i < last_pte; i++)
1818 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001819
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001820 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001821
Daniel Vetter7bddb012012-02-09 17:15:47 +01001822 num_entries -= last_pte - first_pte;
1823 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001824 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001825 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001826}
1827
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001828static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001829 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001830 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301831 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001832{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001833 struct i915_hw_ppgtt *ppgtt =
1834 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001835 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001836 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001837 unsigned act_pt = first_entry / GEN6_PTES;
1838 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001839 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001840
Chris Wilsoncc797142013-12-31 15:50:30 +00001841 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001842 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001843 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001844 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001845
Chris Wilsoncc797142013-12-31 15:50:30 +00001846 pt_vaddr[act_pte] =
1847 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301848 cache_level, true, flags);
1849
Michel Thierry07749ef2015-03-16 16:00:54 +00001850 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001851 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001852 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001853 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001854 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001855 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001856 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001857 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001858 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001859}
1860
Ben Widawsky678d96f2015-03-16 16:00:56 +00001861static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001862 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001863{
Michel Thierry4933d512015-03-24 15:46:22 +00001864 DECLARE_BITMAP(new_page_tables, I915_PDES);
1865 struct drm_device *dev = vm->dev;
1866 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001867 struct i915_hw_ppgtt *ppgtt =
1868 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001869 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001870 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001871 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001872 int ret;
1873
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001874 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1875 return -ENODEV;
1876
1877 start = start_save = start_in;
1878 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001879
1880 bitmap_zero(new_page_tables, I915_PDES);
1881
1882 /* The allocation is done in two stages so that we can bail out with
1883 * minimal amount of pain. The first stage finds new page tables that
1884 * need allocation. The second stage marks use ptes within the page
1885 * tables.
1886 */
1887 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001888 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001889 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1890 continue;
1891 }
1892
1893 /* We've already allocated a page table */
1894 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1895
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001896 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001897 if (IS_ERR(pt)) {
1898 ret = PTR_ERR(pt);
1899 goto unwind_out;
1900 }
1901
1902 gen6_initialize_pt(vm, pt);
1903
1904 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001905 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001906 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001907 }
1908
1909 start = start_save;
1910 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001911
1912 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1913 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1914
1915 bitmap_zero(tmp_bitmap, GEN6_PTES);
1916 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1917 gen6_pte_count(start, length));
1918
Mika Kuoppala966082c2015-06-25 18:35:19 +03001919 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001920 gen6_write_pde(&ppgtt->pd, pde, pt);
1921
Michel Thierry72744cb2015-03-24 15:46:23 +00001922 trace_i915_page_table_entry_map(vm, pde, pt,
1923 gen6_pte_index(start),
1924 gen6_pte_count(start, length),
1925 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001926 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001927 GEN6_PTES);
1928 }
1929
Michel Thierry4933d512015-03-24 15:46:22 +00001930 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1931
1932 /* Make sure write is complete before other code can use this page
1933 * table. Also require for WC mapped PTEs */
1934 readl(dev_priv->gtt.gsm);
1935
Ben Widawsky563222a2015-03-19 12:53:28 +00001936 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001937 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001938
1939unwind_out:
1940 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001941 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001942
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001943 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001944 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001945 }
1946
1947 mark_tlbs_dirty(ppgtt);
1948 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001949}
1950
Mika Kuoppala8776f022015-06-30 18:16:40 +03001951static int gen6_init_scratch(struct i915_address_space *vm)
1952{
1953 struct drm_device *dev = vm->dev;
1954
1955 vm->scratch_page = alloc_scratch_page(dev);
1956 if (IS_ERR(vm->scratch_page))
1957 return PTR_ERR(vm->scratch_page);
1958
1959 vm->scratch_pt = alloc_pt(dev);
1960 if (IS_ERR(vm->scratch_pt)) {
1961 free_scratch_page(dev, vm->scratch_page);
1962 return PTR_ERR(vm->scratch_pt);
1963 }
1964
1965 gen6_initialize_pt(vm, vm->scratch_pt);
1966
1967 return 0;
1968}
1969
1970static void gen6_free_scratch(struct i915_address_space *vm)
1971{
1972 struct drm_device *dev = vm->dev;
1973
1974 free_pt(dev, vm->scratch_pt);
1975 free_scratch_page(dev, vm->scratch_page);
1976}
1977
Daniel Vetter061dd492015-04-14 17:35:13 +02001978static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001979{
Daniel Vetter061dd492015-04-14 17:35:13 +02001980 struct i915_hw_ppgtt *ppgtt =
1981 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001982 struct i915_page_table *pt;
1983 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001984
Daniel Vetter061dd492015-04-14 17:35:13 +02001985 drm_mm_remove_node(&ppgtt->node);
1986
Michel Thierry09942c62015-04-08 12:13:30 +01001987 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001988 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001989 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001990 }
1991
Mika Kuoppala8776f022015-06-30 18:16:40 +03001992 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001993}
1994
Ben Widawskyb1465202014-02-19 22:05:49 -08001995static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001996{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001997 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001998 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001999 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002000 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08002001 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002002
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002003 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
2004 * allocator works in address space sizes, so it's multiplied by page
2005 * size. We allocate at the top of the GTT to avoid fragmentation.
2006 */
2007 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002008
Mika Kuoppala8776f022015-06-30 18:16:40 +03002009 ret = gen6_init_scratch(vm);
2010 if (ret)
2011 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002012
Ben Widawskye3cc1992013-12-06 14:11:08 -08002013alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002014 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
2015 &ppgtt->node, GEN6_PD_SIZE,
2016 GEN6_PD_ALIGN, 0,
2017 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002018 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002019 if (ret == -ENOSPC && !retried) {
2020 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
2021 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002022 I915_CACHE_NONE,
2023 0, dev_priv->gtt.base.total,
2024 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002025 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002026 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002027
2028 retried = true;
2029 goto alloc;
2030 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002031
Ben Widawskyc8c26622015-01-22 17:01:25 +00002032 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002033 goto err_out;
2034
Ben Widawskyc8c26622015-01-22 17:01:25 +00002035
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002036 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
2037 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002038
Ben Widawskyc8c26622015-01-22 17:01:25 +00002039 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002040
2041err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002042 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002043 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002044}
2045
Ben Widawskyb1465202014-02-19 22:05:49 -08002046static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2047{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002048 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002049}
2050
Michel Thierry4933d512015-03-24 15:46:22 +00002051static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2052 uint64_t start, uint64_t length)
2053{
Michel Thierryec565b32015-04-08 12:13:23 +01002054 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00002055 uint32_t pde, temp;
2056
2057 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002058 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002059}
2060
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002061static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002062{
2063 struct drm_device *dev = ppgtt->base.dev;
2064 struct drm_i915_private *dev_priv = dev->dev_private;
2065 int ret;
2066
2067 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08002068 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002069 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08002070 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08002071 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08002072 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08002073 ppgtt->switch_mm = gen7_mm_switch;
2074 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002075 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002076
Yu Zhang71ba2d62015-02-10 19:05:54 +08002077 if (intel_vgpu_active(dev))
2078 ppgtt->switch_mm = vgpu_mm_switch;
2079
Ben Widawskyb1465202014-02-19 22:05:49 -08002080 ret = gen6_ppgtt_alloc(ppgtt);
2081 if (ret)
2082 return ret;
2083
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002084 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002085 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2086 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002087 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2088 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002089 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002090 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002091 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002092 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002093
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002094 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002095 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002096
Ben Widawsky678d96f2015-03-16 16:00:56 +00002097 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002098 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002099
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002100 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002101
Ben Widawsky678d96f2015-03-16 16:00:56 +00002102 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2103
Thierry Reding440fd522015-01-23 09:05:06 +01002104 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002105 ppgtt->node.size >> 20,
2106 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002107
Daniel Vetterfa76da32014-08-06 20:19:54 +02002108 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002109 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002110
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002111 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002112}
2113
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002114static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002115{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002116 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002117
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002118 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002119 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002120 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002121 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002122}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002123
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002124static void i915_address_space_init(struct i915_address_space *vm,
2125 struct drm_i915_private *dev_priv)
2126{
2127 drm_mm_init(&vm->mm, vm->start, vm->total);
2128 vm->dev = dev_priv->dev;
2129 INIT_LIST_HEAD(&vm->active_list);
2130 INIT_LIST_HEAD(&vm->inactive_list);
2131 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2132}
2133
Daniel Vetterfa76da32014-08-06 20:19:54 +02002134int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
2135{
2136 struct drm_i915_private *dev_priv = dev->dev_private;
2137 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002138
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002139 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002140 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002141 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002142 i915_address_space_init(&ppgtt->base, dev_priv);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002143 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002144
2145 return ret;
2146}
2147
Daniel Vetter82460d92014-08-06 20:19:53 +02002148int i915_ppgtt_init_hw(struct drm_device *dev)
2149{
Thomas Daniel671b50132014-08-20 16:24:50 +01002150 /* In the case of execlists, PPGTT is enabled by the context descriptor
2151 * and the PDPs are contained within the context itself. We don't
2152 * need to do anything here. */
2153 if (i915.enable_execlists)
2154 return 0;
2155
Daniel Vetter82460d92014-08-06 20:19:53 +02002156 if (!USES_PPGTT(dev))
2157 return 0;
2158
2159 if (IS_GEN6(dev))
2160 gen6_ppgtt_enable(dev);
2161 else if (IS_GEN7(dev))
2162 gen7_ppgtt_enable(dev);
2163 else if (INTEL_INFO(dev)->gen >= 8)
2164 gen8_ppgtt_enable(dev);
2165 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002166 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002167
John Harrison4ad2fd82015-06-18 13:11:20 +01002168 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002169}
John Harrison4ad2fd82015-06-18 13:11:20 +01002170
John Harrisonb3dd6b92015-05-29 17:43:40 +01002171int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01002172{
John Harrisonb3dd6b92015-05-29 17:43:40 +01002173 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01002174 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2175
2176 if (i915.enable_execlists)
2177 return 0;
2178
2179 if (!ppgtt)
2180 return 0;
2181
John Harrisone85b26d2015-05-29 17:43:56 +01002182 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01002183}
2184
Daniel Vetter4d884702014-08-06 15:04:47 +02002185struct i915_hw_ppgtt *
2186i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2187{
2188 struct i915_hw_ppgtt *ppgtt;
2189 int ret;
2190
2191 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2192 if (!ppgtt)
2193 return ERR_PTR(-ENOMEM);
2194
2195 ret = i915_ppgtt_init(dev, ppgtt);
2196 if (ret) {
2197 kfree(ppgtt);
2198 return ERR_PTR(ret);
2199 }
2200
2201 ppgtt->file_priv = fpriv;
2202
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002203 trace_i915_ppgtt_create(&ppgtt->base);
2204
Daniel Vetter4d884702014-08-06 15:04:47 +02002205 return ppgtt;
2206}
2207
Daniel Vetteree960be2014-08-06 15:04:45 +02002208void i915_ppgtt_release(struct kref *kref)
2209{
2210 struct i915_hw_ppgtt *ppgtt =
2211 container_of(kref, struct i915_hw_ppgtt, ref);
2212
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002213 trace_i915_ppgtt_release(&ppgtt->base);
2214
Daniel Vetteree960be2014-08-06 15:04:45 +02002215 /* vmas should already be unbound */
2216 WARN_ON(!list_empty(&ppgtt->base.active_list));
2217 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2218
Daniel Vetter19dd1202014-08-06 15:04:55 +02002219 list_del(&ppgtt->base.global_link);
2220 drm_mm_takedown(&ppgtt->base.mm);
2221
Daniel Vetteree960be2014-08-06 15:04:45 +02002222 ppgtt->base.cleanup(&ppgtt->base);
2223 kfree(ppgtt);
2224}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002225
Ben Widawskya81cc002013-01-18 12:30:31 -08002226extern int intel_iommu_gfx_mapped;
2227/* Certain Gen5 chipsets require require idling the GPU before
2228 * unmapping anything from the GTT when VT-d is enabled.
2229 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002230static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002231{
2232#ifdef CONFIG_INTEL_IOMMU
2233 /* Query intel_iommu to see if we need the workaround. Presumably that
2234 * was loaded first.
2235 */
2236 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2237 return true;
2238#endif
2239 return false;
2240}
2241
Ben Widawsky5c042282011-10-17 15:51:55 -07002242static bool do_idling(struct drm_i915_private *dev_priv)
2243{
2244 bool ret = dev_priv->mm.interruptible;
2245
Ben Widawskya81cc002013-01-18 12:30:31 -08002246 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002247 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002248 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002249 DRM_ERROR("Couldn't idle GPU\n");
2250 /* Wait a bit, in hopes it avoids the hang */
2251 udelay(10);
2252 }
2253 }
2254
2255 return ret;
2256}
2257
2258static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2259{
Ben Widawskya81cc002013-01-18 12:30:31 -08002260 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002261 dev_priv->mm.interruptible = interruptible;
2262}
2263
Ben Widawsky828c7902013-10-16 09:21:30 -07002264void i915_check_and_clear_faults(struct drm_device *dev)
2265{
2266 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002267 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07002268 int i;
2269
2270 if (INTEL_INFO(dev)->gen < 6)
2271 return;
2272
2273 for_each_ring(ring, dev_priv, i) {
2274 u32 fault_reg;
2275 fault_reg = I915_READ(RING_FAULT_REG(ring));
2276 if (fault_reg & RING_FAULT_VALID) {
2277 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002278 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002279 "\tAddress space: %s\n"
2280 "\tSource ID: %d\n"
2281 "\tType: %d\n",
2282 fault_reg & PAGE_MASK,
2283 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2284 RING_FAULT_SRCID(fault_reg),
2285 RING_FAULT_FAULT_TYPE(fault_reg));
2286 I915_WRITE(RING_FAULT_REG(ring),
2287 fault_reg & ~RING_FAULT_VALID);
2288 }
2289 }
2290 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
2291}
2292
Chris Wilson91e56492014-09-25 10:13:12 +01002293static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2294{
2295 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
2296 intel_gtt_chipset_flush();
2297 } else {
2298 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2299 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2300 }
2301}
2302
Ben Widawsky828c7902013-10-16 09:21:30 -07002303void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2304{
2305 struct drm_i915_private *dev_priv = dev->dev_private;
2306
2307 /* Don't bother messing with faults pre GEN6 as we have little
2308 * documentation supporting that it's a good idea.
2309 */
2310 if (INTEL_INFO(dev)->gen < 6)
2311 return;
2312
2313 i915_check_and_clear_faults(dev);
2314
2315 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002316 dev_priv->gtt.base.start,
2317 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01002318 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002319
2320 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002321}
2322
Daniel Vetter74163902012-02-15 23:50:21 +01002323int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002324{
Chris Wilson9da3da62012-06-01 15:20:22 +01002325 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2326 obj->pages->sgl, obj->pages->nents,
2327 PCI_DMA_BIDIRECTIONAL))
2328 return -ENOSPC;
2329
2330 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002331}
2332
Daniel Vetter2c642b02015-04-14 17:35:26 +02002333static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002334{
2335#ifdef writeq
2336 writeq(pte, addr);
2337#else
2338 iowrite32((u32)pte, addr);
2339 iowrite32(pte >> 32, addr + 4);
2340#endif
2341}
2342
2343static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2344 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002345 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302346 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002347{
2348 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002349 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002350 gen8_pte_t __iomem *gtt_entries =
2351 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002352 int i = 0;
2353 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002354 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002355
2356 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2357 addr = sg_dma_address(sg_iter.sg) +
2358 (sg_iter.sg_pgoffset << PAGE_SHIFT);
2359 gen8_set_pte(&gtt_entries[i],
2360 gen8_pte_encode(addr, level, true));
2361 i++;
2362 }
2363
2364 /*
2365 * XXX: This serves as a posting read to make sure that the PTE has
2366 * actually been updated. There is some concern that even though
2367 * registers and PTEs are within the same BAR that they are potentially
2368 * of NUMA access patterns. Therefore, even with the way we assume
2369 * hardware should work, we must keep this posting read for paranoia.
2370 */
2371 if (i != 0)
2372 WARN_ON(readq(&gtt_entries[i-1])
2373 != gen8_pte_encode(addr, level, true));
2374
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002375 /* This next bit makes the above posting read even more important. We
2376 * want to flush the TLBs only after we're certain all the PTE updates
2377 * have finished.
2378 */
2379 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2380 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002381}
2382
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002383/*
2384 * Binds an object into the global gtt with the specified cache level. The object
2385 * will be accessible to the GPU via commands whose operands reference offsets
2386 * within the global GTT as well as accessible by the GPU through the GMADR
2387 * mapped BAR (dev_priv->mm.gtt->gtt).
2388 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002389static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002390 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002391 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302392 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002393{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002394 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002395 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002396 gen6_pte_t __iomem *gtt_entries =
2397 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02002398 int i = 0;
2399 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02002400 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002401
Imre Deak6e995e22013-02-18 19:28:04 +02002402 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002403 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05302404 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02002405 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002406 }
2407
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002408 /* XXX: This serves as a posting read to make sure that the PTE has
2409 * actually been updated. There is some concern that even though
2410 * registers and PTEs are within the same BAR that they are potentially
2411 * of NUMA access patterns. Therefore, even with the way we assume
2412 * hardware should work, we must keep this posting read for paranoia.
2413 */
Pavel Machek57007df2014-07-28 13:20:58 +02002414 if (i != 0) {
2415 unsigned long gtt = readl(&gtt_entries[i-1]);
2416 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
2417 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002418
2419 /* This next bit makes the above posting read even more important. We
2420 * want to flush the TLBs only after we're certain all the PTE updates
2421 * have finished.
2422 */
2423 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2424 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002425}
2426
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002427static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002428 uint64_t start,
2429 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002430 bool use_scratch)
2431{
2432 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002433 unsigned first_entry = start >> PAGE_SHIFT;
2434 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002435 gen8_pte_t scratch_pte, __iomem *gtt_base =
2436 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002437 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2438 int i;
2439
2440 if (WARN(num_entries > max_entries,
2441 "First entry = %d; Num entries = %d (max=%d)\n",
2442 first_entry, num_entries, max_entries))
2443 num_entries = max_entries;
2444
Mika Kuoppalac114f762015-06-25 18:35:13 +03002445 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002446 I915_CACHE_LLC,
2447 use_scratch);
2448 for (i = 0; i < num_entries; i++)
2449 gen8_set_pte(&gtt_base[i], scratch_pte);
2450 readl(gtt_base);
2451}
2452
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002453static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002454 uint64_t start,
2455 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002456 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002457{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002458 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002459 unsigned first_entry = start >> PAGE_SHIFT;
2460 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002461 gen6_pte_t scratch_pte, __iomem *gtt_base =
2462 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08002463 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002464 int i;
2465
2466 if (WARN(num_entries > max_entries,
2467 "First entry = %d; Num entries = %d (max=%d)\n",
2468 first_entry, num_entries, max_entries))
2469 num_entries = max_entries;
2470
Mika Kuoppalac114f762015-06-25 18:35:13 +03002471 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2472 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002473
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002474 for (i = 0; i < num_entries; i++)
2475 iowrite32(scratch_pte, &gtt_base[i]);
2476 readl(gtt_base);
2477}
2478
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002479static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2480 struct sg_table *pages,
2481 uint64_t start,
2482 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002483{
2484 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2485 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2486
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002487 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002488
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002489}
2490
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002491static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002492 uint64_t start,
2493 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002494 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002495{
Ben Widawsky782f1492014-02-20 11:50:33 -08002496 unsigned first_entry = start >> PAGE_SHIFT;
2497 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002498 intel_gtt_clear_range(first_entry, num_entries);
2499}
2500
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002501static int ggtt_bind_vma(struct i915_vma *vma,
2502 enum i915_cache_level cache_level,
2503 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002504{
Daniel Vetter0a878712015-10-15 14:23:01 +02002505 struct drm_i915_gem_object *obj = vma->obj;
2506 u32 pte_flags = 0;
2507 int ret;
2508
2509 ret = i915_get_ggtt_vma_pages(vma);
2510 if (ret)
2511 return ret;
2512
2513 /* Currently applicable only to VLV */
2514 if (obj->gt_ro)
2515 pte_flags |= PTE_READ_ONLY;
2516
2517 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2518 vma->node.start,
2519 cache_level, pte_flags);
2520
2521 /*
2522 * Without aliasing PPGTT there's no difference between
2523 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2524 * upgrade to both bound if we bind either to avoid double-binding.
2525 */
2526 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2527
2528 return 0;
2529}
2530
2531static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2532 enum i915_cache_level cache_level,
2533 u32 flags)
2534{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002535 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002536 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002537 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002538 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002539 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002540 int ret;
2541
2542 ret = i915_get_ggtt_vma_pages(vma);
2543 if (ret)
2544 return ret;
2545 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002546
Akash Goel24f3a8c2014-06-17 10:59:42 +05302547 /* Currently applicable only to VLV */
2548 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002549 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302550
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002551
Daniel Vetter0a878712015-10-15 14:23:01 +02002552 if (flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07002553 vma->vm->insert_entries(vma->vm, pages,
2554 vma->node.start,
2555 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002556 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002557
Daniel Vetter0a878712015-10-15 14:23:01 +02002558 if (flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002559 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002560 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002561 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002562 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002563 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002564
2565 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002566}
2567
2568static void ggtt_unbind_vma(struct i915_vma *vma)
2569{
2570 struct drm_device *dev = vma->vm->dev;
2571 struct drm_i915_private *dev_priv = dev->dev_private;
2572 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002573 const uint64_t size = min_t(uint64_t,
2574 obj->base.size,
2575 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002576
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002577 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002578 vma->vm->clear_range(vma->vm,
2579 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002580 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002581 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002582 }
2583
Daniel Vetter08755462015-04-20 09:04:05 -07002584 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002585 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002586
Ben Widawsky6f65e292013-12-06 14:10:56 -08002587 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002588 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002589 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002590 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002591 }
Daniel Vetter74163902012-02-15 23:50:21 +01002592}
2593
2594void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2595{
Ben Widawsky5c042282011-10-17 15:51:55 -07002596 struct drm_device *dev = obj->base.dev;
2597 struct drm_i915_private *dev_priv = dev->dev_private;
2598 bool interruptible;
2599
2600 interruptible = do_idling(dev_priv);
2601
Imre Deak5ec5b512015-07-08 19:18:59 +03002602 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2603 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002604
2605 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002606}
Daniel Vetter644ec022012-03-26 09:45:40 +02002607
Chris Wilson42d6ab42012-07-26 11:49:32 +01002608static void i915_gtt_color_adjust(struct drm_mm_node *node,
2609 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002610 u64 *start,
2611 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002612{
2613 if (node->color != color)
2614 *start += 4096;
2615
2616 if (!list_empty(&node->node_list)) {
2617 node = list_entry(node->node_list.next,
2618 struct drm_mm_node,
2619 node_list);
2620 if (node->allocated && node->color != color)
2621 *end -= 4096;
2622 }
2623}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002624
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002625static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002626 u64 start,
2627 u64 mappable_end,
2628 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002629{
Ben Widawskye78891c2013-01-25 16:41:04 -08002630 /* Let GEM Manage all of the aperture.
2631 *
2632 * However, leave one page at the end still bound to the scratch page.
2633 * There are a number of places where the hardware apparently prefetches
2634 * past the end of the object, and we've seen multiple hangs with the
2635 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2636 * aperture. One page should be enough to keep any prefetching inside
2637 * of the aperture.
2638 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002639 struct drm_i915_private *dev_priv = dev->dev_private;
2640 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002641 struct drm_mm_node *entry;
2642 struct drm_i915_gem_object *obj;
2643 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002644 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002645
Ben Widawsky35451cb2013-01-17 12:45:13 -08002646 BUG_ON(mappable_end > end);
2647
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002648 ggtt_vm->start = start;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002649
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002650 /* Subtract the guard page before address space initialization to
2651 * shrink the range used by drm_mm */
2652 ggtt_vm->total = end - start - PAGE_SIZE;
2653 i915_address_space_init(ggtt_vm, dev_priv);
2654 ggtt_vm->total += PAGE_SIZE;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002655
2656 if (intel_vgpu_active(dev)) {
2657 ret = intel_vgt_balloon(dev);
2658 if (ret)
2659 return ret;
2660 }
2661
Chris Wilson42d6ab42012-07-26 11:49:32 +01002662 if (!HAS_LLC(dev))
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002663 ggtt_vm->mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002664
Chris Wilsoned2f3452012-11-15 11:32:19 +00002665 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002666 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002667 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002668
Michel Thierry088e0df2015-08-07 17:40:17 +01002669 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002670 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002671
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002672 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002673 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002674 if (ret) {
2675 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2676 return ret;
2677 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002678 vma->bound |= GLOBAL_BIND;
Chris Wilson7c4a7d62015-09-24 11:57:45 +01002679 list_add_tail(&vma->mm_list, &ggtt_vm->inactive_list);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002680 }
2681
Chris Wilsoned2f3452012-11-15 11:32:19 +00002682 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002683 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002684 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2685 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002686 ggtt_vm->clear_range(ggtt_vm, hole_start,
2687 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002688 }
2689
2690 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002691 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002692
Daniel Vetterfa76da32014-08-06 20:19:54 +02002693 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2694 struct i915_hw_ppgtt *ppgtt;
2695
2696 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2697 if (!ppgtt)
2698 return -ENOMEM;
2699
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002700 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002701 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002702 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002703 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002704 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002705 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002706
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002707 if (ppgtt->base.allocate_va_range)
2708 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2709 ppgtt->base.total);
2710 if (ret) {
2711 ppgtt->base.cleanup(&ppgtt->base);
2712 kfree(ppgtt);
2713 return ret;
2714 }
2715
2716 ppgtt->base.clear_range(&ppgtt->base,
2717 ppgtt->base.start,
2718 ppgtt->base.total,
2719 true);
2720
Daniel Vetterfa76da32014-08-06 20:19:54 +02002721 dev_priv->mm.aliasing_ppgtt = ppgtt;
Daniel Vetter0a878712015-10-15 14:23:01 +02002722 WARN_ON(dev_priv->gtt.base.bind_vma != ggtt_bind_vma);
2723 dev_priv->gtt.base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002724 }
2725
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002726 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002727}
2728
Ben Widawskyd7e50082012-12-18 10:31:25 -08002729void i915_gem_init_global_gtt(struct drm_device *dev)
2730{
2731 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002732 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002733
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002734 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002735 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002736
Ben Widawskye78891c2013-01-25 16:41:04 -08002737 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002738}
2739
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002740void i915_global_gtt_cleanup(struct drm_device *dev)
2741{
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 struct i915_address_space *vm = &dev_priv->gtt.base;
2744
Daniel Vetter70e32542014-08-06 15:04:57 +02002745 if (dev_priv->mm.aliasing_ppgtt) {
2746 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2747
2748 ppgtt->base.cleanup(&ppgtt->base);
2749 }
2750
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002751 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002752 if (intel_vgpu_active(dev))
2753 intel_vgt_deballoon();
2754
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002755 drm_mm_takedown(&vm->mm);
2756 list_del(&vm->global_link);
2757 }
2758
2759 vm->cleanup(vm);
2760}
Daniel Vetter70e32542014-08-06 15:04:57 +02002761
Daniel Vetter2c642b02015-04-14 17:35:26 +02002762static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002763{
2764 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2765 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2766 return snb_gmch_ctl << 20;
2767}
2768
Daniel Vetter2c642b02015-04-14 17:35:26 +02002769static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002770{
2771 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2772 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2773 if (bdw_gmch_ctl)
2774 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002775
2776#ifdef CONFIG_X86_32
2777 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2778 if (bdw_gmch_ctl > 4)
2779 bdw_gmch_ctl = 4;
2780#endif
2781
Ben Widawsky9459d252013-11-03 16:53:55 -08002782 return bdw_gmch_ctl << 20;
2783}
2784
Daniel Vetter2c642b02015-04-14 17:35:26 +02002785static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002786{
2787 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2788 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2789
2790 if (gmch_ctrl)
2791 return 1 << (20 + gmch_ctrl);
2792
2793 return 0;
2794}
2795
Daniel Vetter2c642b02015-04-14 17:35:26 +02002796static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002797{
2798 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2799 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2800 return snb_gmch_ctl << 25; /* 32 MB units */
2801}
2802
Daniel Vetter2c642b02015-04-14 17:35:26 +02002803static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002804{
2805 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2806 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2807 return bdw_gmch_ctl << 25; /* 32 MB units */
2808}
2809
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002810static size_t chv_get_stolen_size(u16 gmch_ctrl)
2811{
2812 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2813 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2814
2815 /*
2816 * 0x0 to 0x10: 32MB increments starting at 0MB
2817 * 0x11 to 0x16: 4MB increments starting at 8MB
2818 * 0x17 to 0x1d: 4MB increments start at 36MB
2819 */
2820 if (gmch_ctrl < 0x11)
2821 return gmch_ctrl << 25;
2822 else if (gmch_ctrl < 0x17)
2823 return (gmch_ctrl - 0x11 + 2) << 22;
2824 else
2825 return (gmch_ctrl - 0x17 + 9) << 22;
2826}
2827
Damien Lespiau66375012014-01-09 18:02:46 +00002828static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2829{
2830 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2831 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2832
2833 if (gen9_gmch_ctl < 0xf0)
2834 return gen9_gmch_ctl << 25; /* 32 MB units */
2835 else
2836 /* 4MB increments starting at 0xf0 for 4MB */
2837 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2838}
2839
Ben Widawsky63340132013-11-04 19:32:22 -08002840static int ggtt_probe_common(struct drm_device *dev,
2841 size_t gtt_size)
2842{
2843 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002844 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002845 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002846
2847 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002848 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002849 (pci_resource_len(dev->pdev, 0) / 2);
2850
Imre Deak2a073f892015-03-27 13:07:33 +02002851 /*
2852 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2853 * dropped. For WC mappings in general we have 64 byte burst writes
2854 * when the WC buffer is flushed, so we can't use it, but have to
2855 * resort to an uncached mapping. The WC issue is easily caught by the
2856 * readback check when writing GTT PTE entries.
2857 */
2858 if (IS_BROXTON(dev))
2859 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2860 else
2861 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002862 if (!dev_priv->gtt.gsm) {
2863 DRM_ERROR("Failed to map the gtt page table\n");
2864 return -ENOMEM;
2865 }
2866
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002867 scratch_page = alloc_scratch_page(dev);
2868 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002869 DRM_ERROR("Scratch setup failed\n");
2870 /* iounmap will also get called at remove, but meh */
2871 iounmap(dev_priv->gtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002872 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002873 }
2874
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002875 dev_priv->gtt.base.scratch_page = scratch_page;
2876
2877 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002878}
2879
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002880/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2881 * bits. When using advanced contexts each context stores its own PAT, but
2882 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002883static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002884{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002885 uint64_t pat;
2886
2887 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2888 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2889 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2890 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2891 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2892 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2893 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2894 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2895
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002896 if (!USES_PPGTT(dev_priv->dev))
2897 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2898 * so RTL will always use the value corresponding to
2899 * pat_sel = 000".
2900 * So let's disable cache for GGTT to avoid screen corruptions.
2901 * MOCS still can be used though.
2902 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2903 * before this patch, i.e. the same uncached + snooping access
2904 * like on gen6/7 seems to be in effect.
2905 * - So this just fixes blitter/render access. Again it looks
2906 * like it's not just uncached access, but uncached + snooping.
2907 * So we can still hold onto all our assumptions wrt cpu
2908 * clflushing on LLC machines.
2909 */
2910 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2911
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002912 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2913 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002914 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2915 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002916}
2917
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002918static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2919{
2920 uint64_t pat;
2921
2922 /*
2923 * Map WB on BDW to snooped on CHV.
2924 *
2925 * Only the snoop bit has meaning for CHV, the rest is
2926 * ignored.
2927 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002928 * The hardware will never snoop for certain types of accesses:
2929 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2930 * - PPGTT page tables
2931 * - some other special cycles
2932 *
2933 * As with BDW, we also need to consider the following for GT accesses:
2934 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2935 * so RTL will always use the value corresponding to
2936 * pat_sel = 000".
2937 * Which means we must set the snoop bit in PAT entry 0
2938 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002939 */
2940 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2941 GEN8_PPAT(1, 0) |
2942 GEN8_PPAT(2, 0) |
2943 GEN8_PPAT(3, 0) |
2944 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2945 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2946 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2947 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2948
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03002949 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
2950 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002951}
2952
Ben Widawsky63340132013-11-04 19:32:22 -08002953static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002954 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002955 size_t *stolen,
2956 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002957 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002958{
2959 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002960 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002961 u16 snb_gmch_ctl;
2962 int ret;
2963
2964 /* TODO: We're not aware of mappable constraints on gen8 yet */
2965 *mappable_base = pci_resource_start(dev->pdev, 2);
2966 *mappable_end = pci_resource_len(dev->pdev, 2);
2967
2968 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2969 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2970
2971 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2972
Damien Lespiau66375012014-01-09 18:02:46 +00002973 if (INTEL_INFO(dev)->gen >= 9) {
2974 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2975 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2976 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002977 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2978 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2979 } else {
2980 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2981 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2982 }
Ben Widawsky63340132013-11-04 19:32:22 -08002983
Michel Thierry07749ef2015-03-16 16:00:54 +00002984 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002985
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002986 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002987 chv_setup_private_ppat(dev_priv);
2988 else
2989 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002990
Ben Widawsky63340132013-11-04 19:32:22 -08002991 ret = ggtt_probe_common(dev, gtt_size);
2992
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002993 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2994 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002995 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2996 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002997
2998 return ret;
2999}
3000
Ben Widawskybaa09f52013-01-24 13:49:57 -08003001static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003002 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08003003 size_t *stolen,
3004 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003005 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003008 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003009 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003010 int ret;
3011
Ben Widawsky41907dd2013-02-08 11:32:47 -08003012 *mappable_base = pci_resource_start(dev->pdev, 2);
3013 *mappable_end = pci_resource_len(dev->pdev, 2);
3014
Ben Widawskybaa09f52013-01-24 13:49:57 -08003015 /* 64/512MB is the current min/max we actually know of, but this is just
3016 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003017 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08003018 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003019 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08003020 dev_priv->gtt.mappable_end);
3021 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003022 }
3023
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003024 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3025 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08003026 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003027
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07003028 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003029
Ben Widawsky63340132013-11-04 19:32:22 -08003030 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00003031 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003032
Ben Widawsky63340132013-11-04 19:32:22 -08003033 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003034
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003035 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
3036 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003037 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3038 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003039
3040 return ret;
3041}
3042
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003043static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003044{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003045
3046 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08003047
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003048 iounmap(gtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003049 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003050}
3051
3052static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003053 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08003054 size_t *stolen,
3055 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003056 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003057{
3058 struct drm_i915_private *dev_priv = dev->dev_private;
3059 int ret;
3060
Ben Widawskybaa09f52013-01-24 13:49:57 -08003061 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
3062 if (!ret) {
3063 DRM_ERROR("failed to set up gmch\n");
3064 return -EIO;
3065 }
3066
Ben Widawsky41907dd2013-02-08 11:32:47 -08003067 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003068
3069 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02003070 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003071 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02003072 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
3073 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003074
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003075 if (unlikely(dev_priv->gtt.do_idle_maps))
3076 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3077
Ben Widawskybaa09f52013-01-24 13:49:57 -08003078 return 0;
3079}
3080
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003081static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003082{
3083 intel_gmch_remove();
3084}
3085
3086int i915_gem_gtt_init(struct drm_device *dev)
3087{
3088 struct drm_i915_private *dev_priv = dev->dev_private;
3089 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003090 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003091
Ben Widawskybaa09f52013-01-24 13:49:57 -08003092 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003093 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003094 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003095 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003096 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003097 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003098 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003099 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003100 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003101 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003102 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003103 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003104 else if (INTEL_INFO(dev)->gen >= 7)
3105 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003106 else
Chris Wilson350ec882013-08-06 13:17:02 +01003107 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003108 } else {
3109 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
3110 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003111 }
3112
Mika Kuoppalac114f762015-06-25 18:35:13 +03003113 gtt->base.dev = dev;
3114
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003115 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003116 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003117 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003118 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003119
Ben Widawskybaa09f52013-01-24 13:49:57 -08003120 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003121 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003122 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003123 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003124 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003125#ifdef CONFIG_INTEL_IOMMU
3126 if (intel_iommu_gfx_mapped)
3127 DRM_INFO("VT-d active for gfx access\n");
3128#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02003129 /*
3130 * i915.enable_ppgtt is read-only, so do an early pass to validate the
3131 * user's requested state against the hardware/driver capabilities. We
3132 * do this now so that we can print out any log messages once rather
3133 * than every time we check intel_enable_ppgtt().
3134 */
3135 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
3136 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003137
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003138 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02003139}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003140
Daniel Vetterfa423312015-04-14 17:35:23 +02003141void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3142{
3143 struct drm_i915_private *dev_priv = dev->dev_private;
3144 struct drm_i915_gem_object *obj;
3145 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003146 struct i915_vma *vma;
3147 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02003148
3149 i915_check_and_clear_faults(dev);
3150
3151 /* First fill our portion of the GTT with scratch pages */
3152 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
3153 dev_priv->gtt.base.start,
3154 dev_priv->gtt.base.total,
3155 true);
3156
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003157 /* Cache flush objects bound into GGTT and rebind them. */
3158 vm = &dev_priv->gtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02003159 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003160 flush = false;
3161 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3162 if (vma->vm != vm)
3163 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003164
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003165 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3166 PIN_UPDATE));
3167
3168 flush = true;
3169 }
3170
3171 if (flush)
3172 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02003173 }
3174
Daniel Vetterfa423312015-04-14 17:35:23 +02003175 if (INTEL_INFO(dev)->gen >= 8) {
3176 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3177 chv_setup_private_ppat(dev_priv);
3178 else
3179 bdw_setup_private_ppat(dev_priv);
3180
3181 return;
3182 }
3183
3184 if (USES_PPGTT(dev)) {
3185 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3186 /* TODO: Perhaps it shouldn't be gen6 specific */
3187
3188 struct i915_hw_ppgtt *ppgtt =
3189 container_of(vm, struct i915_hw_ppgtt,
3190 base);
3191
3192 if (i915_is_ggtt(vm))
3193 ppgtt = dev_priv->mm.aliasing_ppgtt;
3194
3195 gen6_write_page_range(dev_priv, &ppgtt->pd,
3196 0, ppgtt->base.total);
3197 }
3198 }
3199
3200 i915_ggtt_flush(dev_priv);
3201}
3202
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003203static struct i915_vma *
3204__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3205 struct i915_address_space *vm,
3206 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003207{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003208 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003209
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003210 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3211 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003212
3213 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003214 if (vma == NULL)
3215 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003216
Ben Widawsky6f65e292013-12-06 14:10:56 -08003217 INIT_LIST_HEAD(&vma->vma_link);
3218 INIT_LIST_HEAD(&vma->mm_list);
3219 INIT_LIST_HEAD(&vma->exec_list);
3220 vma->vm = vm;
3221 vma->obj = obj;
3222
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003223 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003224 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003225
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00003226 list_add_tail(&vma->vma_link, &obj->vma_list);
3227 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01003228 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003229
3230 return vma;
3231}
3232
3233struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003234i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3235 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003236{
3237 struct i915_vma *vma;
3238
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003239 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003240 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003241 vma = __i915_gem_vma_create(obj, vm,
3242 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003243
3244 return vma;
3245}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003246
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003247struct i915_vma *
3248i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3249 const struct i915_ggtt_view *view)
3250{
3251 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
3252 struct i915_vma *vma;
3253
3254 if (WARN_ON(!view))
3255 return ERR_PTR(-EINVAL);
3256
3257 vma = i915_gem_obj_to_ggtt_view(obj, view);
3258
3259 if (IS_ERR(vma))
3260 return vma;
3261
3262 if (!vma)
3263 vma = __i915_gem_vma_create(obj, ggtt, view);
3264
3265 return vma;
3266
3267}
3268
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003269static struct scatterlist *
3270rotate_pages(dma_addr_t *in, unsigned int offset,
3271 unsigned int width, unsigned int height,
3272 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003273{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003274 unsigned int column, row;
3275 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003276
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003277 if (!sg) {
3278 st->nents = 0;
3279 sg = st->sgl;
3280 }
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003281
3282 for (column = 0; column < width; column++) {
3283 src_idx = width * (height - 1) + column;
3284 for (row = 0; row < height; row++) {
3285 st->nents++;
3286 /* We don't need the pages, but need to initialize
3287 * the entries so the sg list can be happily traversed.
3288 * The only thing we need are DMA addresses.
3289 */
3290 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003291 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003292 sg_dma_len(sg) = PAGE_SIZE;
3293 sg = sg_next(sg);
3294 src_idx -= width;
3295 }
3296 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003297
3298 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003299}
3300
3301static struct sg_table *
3302intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
3303 struct drm_i915_gem_object *obj)
3304{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003305 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003306 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003307 unsigned int size_pages_uv;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003308 struct sg_page_iter sg_iter;
3309 unsigned long i;
3310 dma_addr_t *page_addr_list;
3311 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003312 unsigned int uv_start_page;
3313 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003314 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003315
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003316 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003317 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
3318 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003319 if (!page_addr_list)
3320 return ERR_PTR(ret);
3321
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003322 /* Account for UV plane with NV12. */
3323 if (rot_info->pixel_format == DRM_FORMAT_NV12)
3324 size_pages_uv = rot_info->size_uv >> PAGE_SHIFT;
3325 else
3326 size_pages_uv = 0;
3327
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003328 /* Allocate target SG list. */
3329 st = kmalloc(sizeof(*st), GFP_KERNEL);
3330 if (!st)
3331 goto err_st_alloc;
3332
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003333 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003334 if (ret)
3335 goto err_sg_alloc;
3336
3337 /* Populate source page list from the object. */
3338 i = 0;
3339 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
3340 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
3341 i++;
3342 }
3343
3344 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003345 sg = rotate_pages(page_addr_list, 0,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003346 rot_info->width_pages, rot_info->height_pages,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003347 st, NULL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003348
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003349 /* Append the UV plane if NV12. */
3350 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3351 uv_start_page = size_pages;
3352
3353 /* Check for tile-row un-alignment. */
3354 if (offset_in_page(rot_info->uv_offset))
3355 uv_start_page--;
3356
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003357 rot_info->uv_start_page = uv_start_page;
3358
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003359 rotate_pages(page_addr_list, uv_start_page,
3360 rot_info->width_pages_uv,
3361 rot_info->height_pages_uv,
3362 st, sg);
3363 }
3364
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003365 DRM_DEBUG_KMS(
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003366 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0)).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003367 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003368 rot_info->pixel_format, rot_info->width_pages,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003369 rot_info->height_pages, size_pages + size_pages_uv,
3370 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003371
3372 drm_free_large(page_addr_list);
3373
3374 return st;
3375
3376err_sg_alloc:
3377 kfree(st);
3378err_st_alloc:
3379 drm_free_large(page_addr_list);
3380
3381 DRM_DEBUG_KMS(
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003382 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages (%u plane 0))\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01003383 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01003384 rot_info->pixel_format, rot_info->width_pages,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003385 rot_info->height_pages, size_pages + size_pages_uv,
3386 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003387 return ERR_PTR(ret);
3388}
3389
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003390static struct sg_table *
3391intel_partial_pages(const struct i915_ggtt_view *view,
3392 struct drm_i915_gem_object *obj)
3393{
3394 struct sg_table *st;
3395 struct scatterlist *sg;
3396 struct sg_page_iter obj_sg_iter;
3397 int ret = -ENOMEM;
3398
3399 st = kmalloc(sizeof(*st), GFP_KERNEL);
3400 if (!st)
3401 goto err_st_alloc;
3402
3403 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3404 if (ret)
3405 goto err_sg_alloc;
3406
3407 sg = st->sgl;
3408 st->nents = 0;
3409 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3410 view->params.partial.offset)
3411 {
3412 if (st->nents >= view->params.partial.size)
3413 break;
3414
3415 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3416 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3417 sg_dma_len(sg) = PAGE_SIZE;
3418
3419 sg = sg_next(sg);
3420 st->nents++;
3421 }
3422
3423 return st;
3424
3425err_sg_alloc:
3426 kfree(st);
3427err_st_alloc:
3428 return ERR_PTR(ret);
3429}
3430
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003431static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003432i915_get_ggtt_vma_pages(struct i915_vma *vma)
3433{
3434 int ret = 0;
3435
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003436 if (vma->ggtt_view.pages)
3437 return 0;
3438
3439 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3440 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003441 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3442 vma->ggtt_view.pages =
3443 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003444 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3445 vma->ggtt_view.pages =
3446 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003447 else
3448 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3449 vma->ggtt_view.type);
3450
3451 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003452 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003453 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003454 ret = -EINVAL;
3455 } else if (IS_ERR(vma->ggtt_view.pages)) {
3456 ret = PTR_ERR(vma->ggtt_view.pages);
3457 vma->ggtt_view.pages = NULL;
3458 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3459 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003460 }
3461
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003462 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003463}
3464
3465/**
3466 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3467 * @vma: VMA to map
3468 * @cache_level: mapping cache level
3469 * @flags: flags like global or local mapping
3470 *
3471 * DMA addresses are taken from the scatter-gather table of this object (or of
3472 * this VMA in case of non-default GGTT views) and PTE entries set up.
3473 * Note that DMA addresses are also the only part of the SG table we care about.
3474 */
3475int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3476 u32 flags)
3477{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003478 int ret;
3479 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003480
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003481 if (WARN_ON(flags == 0))
3482 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003483
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003484 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003485 if (flags & PIN_GLOBAL)
3486 bind_flags |= GLOBAL_BIND;
3487 if (flags & PIN_USER)
3488 bind_flags |= LOCAL_BIND;
3489
3490 if (flags & PIN_UPDATE)
3491 bind_flags |= vma->bound;
3492 else
3493 bind_flags &= ~vma->bound;
3494
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003495 if (bind_flags == 0)
3496 return 0;
3497
3498 if (vma->bound == 0 && vma->vm->allocate_va_range) {
3499 trace_i915_va_alloc(vma->vm,
3500 vma->node.start,
3501 vma->node.size,
3502 VM_TO_TRACE_NAME(vma->vm));
3503
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003504 /* XXX: i915_vma_pin() will fix this +- hack */
3505 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003506 ret = vma->vm->allocate_va_range(vma->vm,
3507 vma->node.start,
3508 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003509 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003510 if (ret)
3511 return ret;
3512 }
3513
3514 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003515 if (ret)
3516 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003517
3518 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003519
3520 return 0;
3521}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003522
3523/**
3524 * i915_ggtt_view_size - Get the size of a GGTT view.
3525 * @obj: Object the view is of.
3526 * @view: The view in question.
3527 *
3528 * @return The size of the GGTT view in bytes.
3529 */
3530size_t
3531i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3532 const struct i915_ggtt_view *view)
3533{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003534 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003535 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003536 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3537 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003538 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3539 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003540 } else {
3541 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3542 return obj->base.size;
3543 }
3544}