blob: 031c1fb44ae72bb218b8d8804fd8bce740830927 [file] [log] [blame]
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001/*
2 * ALSA SoC McASP Audio Layer for TI DAVINCI processor
3 *
4 * Multi-channel Audio Serial Port Driver
5 *
6 * Author: Nirmal Pandey <n-pandey@ti.com>,
7 * Suresh Rajashekara <suresh.r@ti.com>
8 * Steve Chen <schen@.mvista.com>
9 *
10 * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
11 * Copyright: (C) 2009 Texas Instruments, India
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 */
17
18#include <linux/init.h>
19#include <linux/module.h>
20#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040022#include <linux/delay.h>
23#include <linux/io.h>
Peter Ujfalusiae726e92013-11-14 11:35:35 +020024#include <linux/clk.h>
Hebbar, Gururaja10884342012-08-08 20:40:32 +053025#include <linux/pm_runtime.h>
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +053026#include <linux/of.h>
27#include <linux/of_platform.h>
28#include <linux/of_device.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040029
Daniel Mack64792852014-03-27 11:27:40 +010030#include <sound/asoundef.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040031#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
Peter Ujfalusi453c4992013-11-14 11:35:34 +020036#include <sound/dmaengine_pcm.h>
Jyri Sarha87c19362014-05-26 11:51:14 +030037#include <sound/omap-pcm.h>
Chaithrika U Sb67f4482009-06-05 06:28:40 -040038
39#include "davinci-pcm.h"
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +030040#include "edma-pcm.h"
Chaithrika U Sb67f4482009-06-05 06:28:40 -040041#include "davinci-mcasp.h"
42
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +030043#define MCASP_MAX_AFIFO_DEPTH 64
44
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030045static u32 context_regs[] = {
46 DAVINCI_MCASP_TXFMCTL_REG,
47 DAVINCI_MCASP_RXFMCTL_REG,
48 DAVINCI_MCASP_TXFMT_REG,
49 DAVINCI_MCASP_RXFMT_REG,
50 DAVINCI_MCASP_ACLKXCTL_REG,
51 DAVINCI_MCASP_ACLKRCTL_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030052 DAVINCI_MCASP_AHCLKXCTL_REG,
53 DAVINCI_MCASP_AHCLKRCTL_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030054 DAVINCI_MCASP_PDIR_REG,
Peter Ujfalusif114ce62014-10-01 16:02:12 +030055 DAVINCI_MCASP_RXMASK_REG,
56 DAVINCI_MCASP_TXMASK_REG,
57 DAVINCI_MCASP_RXTDM_REG,
58 DAVINCI_MCASP_TXTDM_REG,
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030059};
60
Peter Ujfalusi790bb942014-02-03 14:51:52 +020061struct davinci_mcasp_context {
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +030062 u32 config_regs[ARRAY_SIZE(context_regs)];
Peter Ujfalusif114ce62014-10-01 16:02:12 +030063 u32 afifo_regs[2]; /* for read/write fifo control registers */
64 u32 *xrsr_regs; /* for serializer configuration */
Peter Ujfalusi790bb942014-02-03 14:51:52 +020065};
66
Peter Ujfalusi70091a32013-11-14 11:35:29 +020067struct davinci_mcasp {
Peter Ujfalusi21400a72013-11-14 11:35:26 +020068 struct davinci_pcm_dma_params dma_params[2];
Peter Ujfalusi453c4992013-11-14 11:35:34 +020069 struct snd_dmaengine_dai_dma_data dma_data[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020070 void __iomem *base;
Peter Ujfalusi487dce82013-11-14 11:35:31 +020071 u32 fifo_base;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020072 struct device *dev;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020073 struct snd_pcm_substream *substreams[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020074
75 /* McASP specific data */
76 int tdm_slots;
77 u8 op_mode;
78 u8 num_serializer;
79 u8 *serial_dir;
80 u8 version;
Daniel Mack82675252014-07-16 14:04:41 +020081 u8 bclk_div;
Peter Ujfalusi21400a72013-11-14 11:35:26 +020082 u16 bclk_lrclk_ratio;
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +020083 int streams;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +020084 u32 irq_request[2];
Peter Ujfalusi21400a72013-11-14 11:35:26 +020085
Jyri Sarhaab8b14b2014-01-27 17:37:52 +020086 int sysclk_freq;
87 bool bclk_master;
88
Peter Ujfalusi21400a72013-11-14 11:35:26 +020089 /* McASP FIFO related */
90 u8 txnumevt;
91 u8 rxnumevt;
92
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +020093 bool dat_port;
94
Peter Ujfalusi11277832014-11-10 12:32:16 +020095 /* Used for comstraint setting on the second stream */
96 u32 channels;
97
Peter Ujfalusi21400a72013-11-14 11:35:26 +020098#ifdef CONFIG_PM_SLEEP
Peter Ujfalusi790bb942014-02-03 14:51:52 +020099 struct davinci_mcasp_context context;
Peter Ujfalusi21400a72013-11-14 11:35:26 +0200100#endif
101};
102
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200103static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
104 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400105{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200106 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400107 __raw_writel(__raw_readl(reg) | val, reg);
108}
109
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200110static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
111 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400112{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200113 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400114 __raw_writel((__raw_readl(reg) & ~(val)), reg);
115}
116
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200117static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
118 u32 val, u32 mask)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400119{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200120 void __iomem *reg = mcasp->base + offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400121 __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
122}
123
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200124static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
125 u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400126{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200127 __raw_writel(val, mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400128}
129
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200130static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400131{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200132 return (u32)__raw_readl(mcasp->base + offset);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400133}
134
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200135static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400136{
137 int i = 0;
138
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200139 mcasp_set_bits(mcasp, ctl_reg, val);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400140
141 /* programming GBLCTL needs to read back from GBLCTL and verfiy */
142 /* loop count is to avoid the lock-up */
143 for (i = 0; i < 1000; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200144 if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400145 break;
146 }
147
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200148 if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400149 printk(KERN_ERR "GBLCTL write error\n");
150}
151
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200152static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
153{
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200154 u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
155 u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200156
157 return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
158}
159
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200160static void mcasp_start_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400161{
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200162 if (mcasp->rxnumevt) { /* enable FIFO */
163 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
164
165 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
166 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
167 }
168
Peter Ujfalusi44982732014-10-29 13:55:45 +0200169 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200170 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
171 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200172 /*
173 * When ASYNC == 0 the transmit and receive sections operate
174 * synchronously from the transmit clock and frame sync. We need to make
175 * sure that the TX signlas are enabled when starting reception.
176 */
177 if (mcasp_is_synchronous(mcasp)) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200178 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
179 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200180 }
181
Peter Ujfalusi44982732014-10-29 13:55:45 +0200182 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200183 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200184 /* Release RX state machine */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200185 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
Peter Ujfalusi44982732014-10-29 13:55:45 +0200186 /* Release Frame Sync generator */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200187 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200188 if (mcasp_is_synchronous(mcasp))
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200189 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200190
191 /* enable receive IRQs */
192 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
193 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400194}
195
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200196static void mcasp_start_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400197{
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400198 u32 cnt;
199
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200200 if (mcasp->txnumevt) { /* enable FIFO */
201 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
202
203 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
204 mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
205 }
206
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200207 /* Start clocks */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200208 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
209 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200210 /* Activate serializer(s) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200211 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400212
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200213 /* wait for XDATA to be cleared */
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400214 cnt = 0;
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200215 while (!(mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) &
216 ~XRDATA) && (cnt < 100000))
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400217 cnt++;
218
Peter Ujfalusi36bcecd2014-10-29 13:55:44 +0200219 /* Release TX state machine */
220 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
221 /* Release Frame Sync generator */
222 mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200223
224 /* enable transmit IRQs */
225 mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
226 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400227}
228
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200229static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400230{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200231 mcasp->streams++;
232
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200233 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200234 mcasp_start_tx(mcasp);
Peter Ujfalusibb372af2014-10-29 13:55:47 +0200235 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200236 mcasp_start_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400237}
238
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200239static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400240{
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200241 /* disable IRQ sources */
242 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
243 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
244
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200245 /*
246 * In synchronous mode stop the TX clocks if no other stream is
247 * running
248 */
249 if (mcasp_is_synchronous(mcasp) && !mcasp->streams)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200250 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200251
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200252 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
253 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200254
255 if (mcasp->rxnumevt) { /* disable FIFO */
256 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
257
258 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
259 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400260}
261
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200262static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400263{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200264 u32 val = 0;
265
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200266 /* disable IRQ sources */
267 mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
268 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
269
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200270 /*
271 * In synchronous mode keep TX clocks running if the capture stream is
272 * still running.
273 */
274 if (mcasp_is_synchronous(mcasp) && mcasp->streams)
275 val = TXHCLKRST | TXCLKRST | TXFSRST;
276
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200277 mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
278 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200279
280 if (mcasp->txnumevt) { /* disable FIFO */
281 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
282
283 mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
284 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400285}
286
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200287static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400288{
Peter Ujfalusi4dcb5a02013-11-14 11:35:33 +0200289 mcasp->streams--;
290
Peter Ujfalusi03808662014-10-29 13:55:46 +0200291 if (stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200292 mcasp_stop_tx(mcasp);
Peter Ujfalusi03808662014-10-29 13:55:46 +0200293 else
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200294 mcasp_stop_rx(mcasp);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400295}
296
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200297static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
298{
299 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
300 struct snd_pcm_substream *substream;
301 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
302 u32 handled_mask = 0;
303 u32 stat;
304
305 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
306 if (stat & XUNDRN & irq_mask) {
307 dev_warn(mcasp->dev, "Transmit buffer underflow\n");
308 handled_mask |= XUNDRN;
309
310 substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
311 if (substream) {
312 snd_pcm_stream_lock_irq(substream);
313 if (snd_pcm_running(substream))
314 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
315 snd_pcm_stream_unlock_irq(substream);
316 }
317 }
318
319 if (!handled_mask)
320 dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
321 stat);
322
323 if (stat & XRERR)
324 handled_mask |= XRERR;
325
326 /* Ack the handled event only */
327 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
328
329 return IRQ_RETVAL(handled_mask);
330}
331
332static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
333{
334 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
335 struct snd_pcm_substream *substream;
336 u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
337 u32 handled_mask = 0;
338 u32 stat;
339
340 stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
341 if (stat & ROVRN & irq_mask) {
342 dev_warn(mcasp->dev, "Receive buffer overflow\n");
343 handled_mask |= ROVRN;
344
345 substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
346 if (substream) {
347 snd_pcm_stream_lock_irq(substream);
348 if (snd_pcm_running(substream))
349 snd_pcm_stop(substream, SNDRV_PCM_STATE_XRUN);
350 snd_pcm_stream_unlock_irq(substream);
351 }
352 }
353
354 if (!handled_mask)
355 dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
356 stat);
357
358 if (stat & XRERR)
359 handled_mask |= XRERR;
360
361 /* Ack the handled event only */
362 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
363
364 return IRQ_RETVAL(handled_mask);
365}
366
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +0200367static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
368{
369 struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
370 irqreturn_t ret = IRQ_NONE;
371
372 if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
373 ret = davinci_mcasp_tx_irq_handler(irq, data);
374
375 if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
376 ret |= davinci_mcasp_rx_irq_handler(irq, data);
377
378 return ret;
379}
380
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400381static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
382 unsigned int fmt)
383{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200384 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200385 int ret = 0;
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300386 u32 data_delay;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300387 bool fs_pol_rising;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300388 bool inv_fs = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400389
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200390 pm_runtime_get_sync(mcasp->dev);
Daniel Mack5296cf22012-10-04 15:08:42 +0200391 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300392 case SND_SOC_DAIFMT_DSP_A:
393 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
394 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi188edc52014-04-04 14:31:43 +0300395 /* 1st data bit occur one ACLK cycle after the frame sync */
396 data_delay = 1;
397 break;
Daniel Mack5296cf22012-10-04 15:08:42 +0200398 case SND_SOC_DAIFMT_DSP_B:
399 case SND_SOC_DAIFMT_AC97:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200400 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
401 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300402 /* No delay after FS */
403 data_delay = 0;
Daniel Mack5296cf22012-10-04 15:08:42 +0200404 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300405 case SND_SOC_DAIFMT_I2S:
Daniel Mack5296cf22012-10-04 15:08:42 +0200406 /* configure a full-word SYNC pulse (LRCLK) */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200407 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
408 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300409 /* 1st data bit occur one ACLK cycle after the frame sync */
410 data_delay = 1;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300411 /* FS need to be inverted */
412 inv_fs = true;
Daniel Mack5296cf22012-10-04 15:08:42 +0200413 break;
Peter Ujfalusi423761e2014-04-04 14:31:46 +0300414 case SND_SOC_DAIFMT_LEFT_J:
415 /* configure a full-word SYNC pulse (LRCLK) */
416 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
417 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
418 /* No delay after FS */
419 data_delay = 0;
420 break;
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300421 default:
422 ret = -EINVAL;
423 goto out;
Daniel Mack5296cf22012-10-04 15:08:42 +0200424 }
425
Peter Ujfalusi6dfa9a42014-04-04 14:31:42 +0300426 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
427 FSXDLY(3));
428 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
429 FSRDLY(3));
430
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400431 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
432 case SND_SOC_DAIFMT_CBS_CFS:
433 /* codec is clock and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200434 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
435 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400436
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200437 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
438 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400439
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200440 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
441 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200442 mcasp->bclk_master = 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400443 break;
Peter Ujfalusi226e2f12015-02-12 16:41:26 +0200444 case SND_SOC_DAIFMT_CBS_CFM:
445 /* codec is clock slave and frame master */
446 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
447 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
448
449 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
450 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
451
452 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
453 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
454 mcasp->bclk_master = 1;
455 break;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400456 case SND_SOC_DAIFMT_CBM_CFS:
457 /* codec is clock master and frame slave */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200458 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
459 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400460
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200461 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
462 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400463
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200464 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, ACLKX | ACLKR);
465 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AFSX | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200466 mcasp->bclk_master = 0;
Chaithrika U S517ee6c2009-08-11 16:59:12 -0400467 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400468 case SND_SOC_DAIFMT_CBM_CFM:
469 /* codec is clock and frame master */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200470 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
471 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400472
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200473 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
474 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400475
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200476 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG,
477 ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200478 mcasp->bclk_master = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400479 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400480 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200481 ret = -EINVAL;
482 goto out;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400483 }
484
485 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
486 case SND_SOC_DAIFMT_IB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200487 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300488 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300489 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400490 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400491 case SND_SOC_DAIFMT_NB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200492 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300493 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300494 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400495 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400496 case SND_SOC_DAIFMT_IB_IF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200497 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusi74ddd8c2014-04-04 14:31:41 +0300498 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300499 fs_pol_rising = false;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400500 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400501 case SND_SOC_DAIFMT_NB_NF:
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200502 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200503 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300504 fs_pol_rising = true;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400505 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400506 default:
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200507 ret = -EINVAL;
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300508 goto out;
509 }
510
Peter Ujfalusiffd950f2014-04-04 14:31:45 +0300511 if (inv_fs)
512 fs_pol_rising = !fs_pol_rising;
513
Peter Ujfalusi83f12502014-04-04 14:31:44 +0300514 if (fs_pol_rising) {
515 mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
516 mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
517 } else {
518 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
519 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400520 }
Peter Ujfalusi1d17a042014-01-30 15:21:30 +0200521out:
522 pm_runtime_put_sync(mcasp->dev);
523 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400524}
525
Jyri Sarha88135432014-08-06 16:47:16 +0300526static int __davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
527 int div, bool explicit)
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200528{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200529 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200530
531 switch (div_id) {
532 case 0: /* MCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200533 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200534 AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200535 mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200536 AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
537 break;
538
539 case 1: /* BCLK divider */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200540 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200541 ACLKXDIV(div - 1), ACLKXDIV_MASK);
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200542 mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200543 ACLKRDIV(div - 1), ACLKRDIV_MASK);
Jyri Sarha88135432014-08-06 16:47:16 +0300544 if (explicit)
545 mcasp->bclk_div = div;
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200546 break;
547
Daniel Mack1b3bc062012-12-05 18:20:38 +0100548 case 2: /* BCLK/LRCLK ratio */
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200549 mcasp->bclk_lrclk_ratio = div;
Daniel Mack1b3bc062012-12-05 18:20:38 +0100550 break;
551
Daniel Mack4ed8c9b2012-10-04 15:08:39 +0200552 default:
553 return -EINVAL;
554 }
555
556 return 0;
557}
558
Jyri Sarha88135432014-08-06 16:47:16 +0300559static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
560 int div)
561{
562 return __davinci_mcasp_set_clkdiv(dai, div_id, div, 1);
563}
564
Daniel Mack5b66aa22012-10-04 15:08:41 +0200565static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
566 unsigned int freq, int dir)
567{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200568 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200569
570 if (dir == SND_SOC_CLOCK_OUT) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200571 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
572 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
573 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200574 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200575 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
576 mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
577 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AHCLKX);
Daniel Mack5b66aa22012-10-04 15:08:41 +0200578 }
579
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200580 mcasp->sysclk_freq = freq;
581
Daniel Mack5b66aa22012-10-04 15:08:41 +0200582 return 0;
583}
584
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200585static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
Daniel Mackba764b32012-12-05 18:20:37 +0100586 int word_length)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400587{
Daniel Mackba764b32012-12-05 18:20:37 +0100588 u32 fmt;
Daniel Mack79671892013-05-16 15:25:01 +0200589 u32 tx_rotate = (word_length / 4) & 0x7;
Daniel Mackba764b32012-12-05 18:20:37 +0100590 u32 mask = (1ULL << word_length) - 1;
Peter Ujfalusife0a29e2014-09-04 10:52:53 +0300591 /*
592 * For captured data we should not rotate, inversion and masking is
593 * enoguh to get the data to the right position:
594 * Format data from bus after reverse (XRBUF)
595 * S16_LE: |LSB|MSB|xxx|xxx| |xxx|xxx|MSB|LSB|
596 * S24_3LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
597 * S24_LE: |LSB|DAT|MSB|xxx| |xxx|MSB|DAT|LSB|
598 * S32_LE: |LSB|DAT|DAT|MSB| |MSB|DAT|DAT|LSB|
599 */
600 u32 rx_rotate = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400601
Daniel Mack1b3bc062012-12-05 18:20:38 +0100602 /*
603 * if s BCLK-to-LRCLK ratio has been configured via the set_clkdiv()
604 * callback, take it into account here. That allows us to for example
605 * send 32 bits per channel to the codec, while only 16 of them carry
606 * audio payload.
Michal Bachratyd486fea2013-04-19 15:28:44 +0200607 * The clock ratio is given for a full period of data (for I2S format
608 * both left and right channels), so it has to be divided by number of
609 * tdm-slots (for I2S - divided by 2).
Daniel Mack1b3bc062012-12-05 18:20:38 +0100610 */
Peter Ujfalusid742b922014-11-10 12:32:19 +0200611 if (mcasp->bclk_lrclk_ratio) {
612 u32 slot_length = mcasp->bclk_lrclk_ratio / mcasp->tdm_slots;
613
614 /*
615 * When we have more bclk then it is needed for the data, we
616 * need to use the rotation to move the received samples to have
617 * correct alignment.
618 */
619 rx_rotate = (slot_length - word_length) / 4;
620 word_length = slot_length;
621 }
Daniel Mack1b3bc062012-12-05 18:20:38 +0100622
Daniel Mackba764b32012-12-05 18:20:37 +0100623 /* mapping of the XSSZ bit-field as described in the datasheet */
624 fmt = (word_length >> 1) - 1;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400625
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200626 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200627 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
628 RXSSZ(0x0F));
629 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
630 TXSSZ(0x0F));
631 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
632 TXROT(7));
633 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
634 RXROT(7));
635 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
Yegor Yefremovf5023af2013-04-04 16:13:20 +0200636 }
637
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200638 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
Chaithrika U S0c31cf32009-09-15 18:13:29 -0400639
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400640 return 0;
641}
642
Peter Ujfalusi662ffae2014-01-30 15:15:22 +0200643static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300644 int period_words, int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400645{
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300646 struct davinci_pcm_dma_params *dma_params = &mcasp->dma_params[stream];
647 struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400648 int i;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400649 u8 tx_ser = 0;
650 u8 rx_ser = 0;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200651 u8 slots = mcasp->tdm_slots;
Michal Bachraty2952b272013-02-28 16:07:08 +0100652 u8 max_active_serializers = (channels + slots - 1) / slots;
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300653 int active_serializers, numevt, n;
Peter Ujfalusi487dce82013-11-14 11:35:31 +0200654 u32 reg;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400655 /* Default configuration */
Peter Ujfalusi40448e52014-04-04 15:56:30 +0300656 if (mcasp->version < MCASP_VERSION_3)
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200657 mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400658
659 /* All PINS as McASP */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200660 mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400661
662 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200663 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
664 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400665 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200666 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
667 mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400668 }
669
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200670 for (i = 0; i < mcasp->num_serializer; i++) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200671 mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
672 mcasp->serial_dir[i]);
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200673 if (mcasp->serial_dir[i] == TX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100674 tx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200675 mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400676 tx_ser++;
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200677 } else if (mcasp->serial_dir[i] == RX_MODE &&
Michal Bachraty2952b272013-02-28 16:07:08 +0100678 rx_ser < max_active_serializers) {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200679 mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, AXR(i));
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400680 rx_ser++;
Michal Bachraty2952b272013-02-28 16:07:08 +0100681 } else {
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200682 mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
683 SRMOD_INACTIVE, SRMOD_MASK);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400684 }
685 }
686
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300687 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
688 active_serializers = tx_ser;
689 numevt = mcasp->txnumevt;
690 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
691 } else {
692 active_serializers = rx_ser;
693 numevt = mcasp->rxnumevt;
694 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
695 }
Daniel Mackecf327c2013-03-08 14:19:38 +0100696
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300697 if (active_serializers < max_active_serializers) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200698 dev_warn(mcasp->dev, "stream has more channels (%d) than are "
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300699 "enabled in mcasp (%d)\n", channels,
700 active_serializers * slots);
Daniel Mackecf327c2013-03-08 14:19:38 +0100701 return -EINVAL;
702 }
703
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300704 /* AFIFO is not in use */
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300705 if (!numevt) {
706 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300707 if (active_serializers > 1) {
708 /*
709 * If more than one serializers are in use we have one
710 * DMA request to provide data for all serializers.
711 * For example if three serializers are enabled the DMA
712 * need to transfer three words per DMA request.
713 */
714 dma_params->fifo_level = active_serializers;
715 dma_data->maxburst = active_serializers;
716 } else {
717 dma_params->fifo_level = 0;
718 dma_data->maxburst = 0;
719 }
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300720 return 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300721 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400722
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300723 if (period_words % active_serializers) {
724 dev_err(mcasp->dev, "Invalid combination of period words and "
725 "active serializers: %d, %d\n", period_words,
726 active_serializers);
727 return -EINVAL;
728 }
729
730 /*
731 * Calculate the optimal AFIFO depth for platform side:
732 * The number of words for numevt need to be in steps of active
733 * serializers.
734 */
735 n = numevt % active_serializers;
736 if (n)
737 numevt += (active_serializers - n);
738 while (period_words % numevt && numevt > 0)
739 numevt -= active_serializers;
740 if (numevt <= 0)
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300741 numevt = active_serializers;
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400742
Peter Ujfalusi0bf0e8a2014-04-01 15:55:09 +0300743 mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
744 mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
Michal Bachraty2952b272013-02-28 16:07:08 +0100745
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300746 /* Configure the burst size for platform drivers */
Peter Ujfalusi33445642014-04-01 15:55:12 +0300747 if (numevt == 1)
748 numevt = 0;
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300749 dma_params->fifo_level = numevt;
750 dma_data->maxburst = numevt;
751
Michal Bachraty2952b272013-02-28 16:07:08 +0100752 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400753}
754
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200755static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
756 int channels)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400757{
758 int i, active_slots;
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200759 int total_slots;
760 int active_serializers;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400761 u32 mask = 0;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200762 u32 busel = 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400763
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200764 total_slots = mcasp->tdm_slots;
765
766 /*
767 * If more than one serializer is needed, then use them with
768 * their specified tdm_slots count. Otherwise, one serializer
769 * can cope with the transaction using as many slots as channels
770 * in the stream, requires channels symmetry
771 */
772 active_serializers = (channels + total_slots - 1) / total_slots;
773 if (active_serializers == 1)
774 active_slots = channels;
775 else
776 active_slots = total_slots;
777
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400778 for (i = 0; i < active_slots; i++)
779 mask |= (1 << i);
780
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200781 mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400782
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +0200783 if (!mcasp->dat_port)
784 busel = TXSEL;
785
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200786 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
787 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
788 mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200789 FSXMOD(total_slots), FSXMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400790
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200791 mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
792 mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
793 mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200794 FSRMOD(total_slots), FSRMOD(0x1FF));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400795
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200796 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400797}
798
799/* S/PDIF */
Daniel Mack64792852014-03-27 11:27:40 +0100800static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
801 unsigned int rate)
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400802{
Daniel Mack64792852014-03-27 11:27:40 +0100803 u32 cs_value = 0;
804 u8 *cs_bytes = (u8*) &cs_value;
805
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400806 /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
807 and LSB first */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200808 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(6) | TXSSZ(15));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400809
810 /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200811 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400812
813 /* Set the TX tdm : for all the slots */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200814 mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400815
816 /* Set the TX clock controls : div = 1 and internal */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200817 mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400818
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200819 mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400820
821 /* Only 44100 and 48000 are valid, both have the same setting */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200822 mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400823
824 /* Enable the DIT */
Peter Ujfalusif68205a2013-11-14 11:35:36 +0200825 mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200826
Daniel Mack64792852014-03-27 11:27:40 +0100827 /* Set S/PDIF channel status bits */
828 cs_bytes[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
829 cs_bytes[1] = IEC958_AES1_CON_PCM_CODER;
830
831 switch (rate) {
832 case 22050:
833 cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
834 break;
835 case 24000:
836 cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
837 break;
838 case 32000:
839 cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
840 break;
841 case 44100:
842 cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
843 break;
844 case 48000:
845 cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
846 break;
847 case 88200:
848 cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
849 break;
850 case 96000:
851 cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
852 break;
853 case 176400:
854 cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
855 break;
856 case 192000:
857 cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
858 break;
859 default:
860 printk(KERN_WARNING "unsupported sampling rate: %d\n", rate);
861 return -EINVAL;
862 }
863
864 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, cs_value);
865 mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, cs_value);
866
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200867 return 0;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400868}
869
870static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
871 struct snd_pcm_hw_params *params,
872 struct snd_soc_dai *cpu_dai)
873{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200874 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400875 struct davinci_pcm_dma_params *dma_params =
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200876 &mcasp->dma_params[substream->stream];
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400877 int word_length;
Peter Ujfalusia7e46bd2014-02-03 14:51:50 +0200878 int channels = params_channels(params);
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300879 int period_size = params_period_size(params);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200880 int ret;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200881
Daniel Mack82675252014-07-16 14:04:41 +0200882 /*
883 * If mcasp is BCLK master, and a BCLK divider was not provided by
884 * the machine driver, we need to calculate the ratio.
885 */
886 if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200887 unsigned int bclk_freq = snd_soc_params_to_bclk(params);
Jyri Sarha09298782014-06-13 12:50:00 +0300888 unsigned int div = mcasp->sysclk_freq / bclk_freq;
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200889 if (mcasp->sysclk_freq % bclk_freq != 0) {
Jyri Sarha09298782014-06-13 12:50:00 +0300890 if (((mcasp->sysclk_freq / div) - bclk_freq) >
891 (bclk_freq - (mcasp->sysclk_freq / (div+1))))
892 div++;
893 dev_warn(mcasp->dev,
894 "Inaccurate BCLK: %u Hz / %u != %u Hz\n",
895 mcasp->sysclk_freq, div, bclk_freq);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200896 }
Jyri Sarha88135432014-08-06 16:47:16 +0300897 __davinci_mcasp_set_clkdiv(cpu_dai, 1, div, 0);
Jyri Sarhaab8b14b2014-01-27 17:37:52 +0200898 }
899
Peter Ujfalusidd093a02014-04-01 15:55:11 +0300900 ret = mcasp_common_hw_param(mcasp, substream->stream,
901 period_size * channels, channels);
Peter Ujfalusi0f7d9a62014-01-30 15:15:24 +0200902 if (ret)
903 return ret;
904
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200905 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
Daniel Mack64792852014-03-27 11:27:40 +0100906 ret = mcasp_dit_hw_param(mcasp, params_rate(params));
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400907 else
Misael Lopez Cruz18a4f552014-11-10 12:32:17 +0200908 ret = mcasp_i2s_hw_param(mcasp, substream->stream,
909 channels);
Peter Ujfalusi2c56c4c2014-01-30 15:15:23 +0200910
911 if (ret)
912 return ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400913
914 switch (params_format(params)) {
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400915 case SNDRV_PCM_FORMAT_U8:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400916 case SNDRV_PCM_FORMAT_S8:
917 dma_params->data_type = 1;
Daniel Mackba764b32012-12-05 18:20:37 +0100918 word_length = 8;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400919 break;
920
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400921 case SNDRV_PCM_FORMAT_U16_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400922 case SNDRV_PCM_FORMAT_S16_LE:
923 dma_params->data_type = 2;
Daniel Mackba764b32012-12-05 18:20:37 +0100924 word_length = 16;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400925 break;
926
Daniel Mack21eb24d2012-10-09 09:35:16 +0200927 case SNDRV_PCM_FORMAT_U24_3LE:
928 case SNDRV_PCM_FORMAT_S24_3LE:
Daniel Mack21eb24d2012-10-09 09:35:16 +0200929 dma_params->data_type = 3;
Daniel Mackba764b32012-12-05 18:20:37 +0100930 word_length = 24;
Daniel Mack21eb24d2012-10-09 09:35:16 +0200931 break;
932
Daniel Mack6b7fa012012-10-09 11:56:40 +0200933 case SNDRV_PCM_FORMAT_U24_LE:
934 case SNDRV_PCM_FORMAT_S24_LE:
Peter Ujfalusi182bef82014-06-26 08:09:24 +0300935 dma_params->data_type = 4;
936 word_length = 24;
937 break;
938
Ben Gardiner0a9d1382011-08-26 12:02:44 -0400939 case SNDRV_PCM_FORMAT_U32_LE:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400940 case SNDRV_PCM_FORMAT_S32_LE:
941 dma_params->data_type = 4;
Daniel Mackba764b32012-12-05 18:20:37 +0100942 word_length = 32;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400943 break;
944
945 default:
946 printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
947 return -EINVAL;
948 }
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400949
Peter Ujfalusi5f04c602014-04-01 15:55:10 +0300950 if (mcasp->version == MCASP_VERSION_2 && !dma_params->fifo_level)
Chaithrika U S4fa9c1a2009-09-30 17:32:27 -0400951 dma_params->acnt = 4;
952 else
Chaithrika U S6a99fb52009-08-11 16:58:52 -0400953 dma_params->acnt = dma_params->data_type;
954
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200955 davinci_config_channel_size(mcasp, word_length);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400956
Peter Ujfalusi11277832014-11-10 12:32:16 +0200957 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
958 mcasp->channels = channels;
959
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400960 return 0;
961}
962
963static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
964 int cmd, struct snd_soc_dai *cpu_dai)
965{
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200966 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400967 int ret = 0;
968
969 switch (cmd) {
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400970 case SNDRV_PCM_TRIGGER_RESUME:
Chaithrika U Se473b842010-01-20 17:06:33 +0530971 case SNDRV_PCM_TRIGGER_START:
972 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200973 davinci_mcasp_start(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400974 break;
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400975 case SNDRV_PCM_TRIGGER_SUSPEND:
Chaithrika U Sa47979b2009-12-03 18:56:56 +0530976 case SNDRV_PCM_TRIGGER_STOP:
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400977 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi70091a32013-11-14 11:35:29 +0200978 davinci_mcasp_stop(mcasp, substream->stream);
Chaithrika U Sb67f4482009-06-05 06:28:40 -0400979 break;
980
981 default:
982 ret = -EINVAL;
983 }
984
985 return ret;
986}
987
Peter Ujfalusi11277832014-11-10 12:32:16 +0200988static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
989 struct snd_soc_dai *cpu_dai)
990{
991 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
992 u32 max_channels = 0;
993 int i, dir;
994
Misael Lopez Cruza7a33242014-11-12 16:38:05 +0200995 mcasp->substreams[substream->stream] = substream;
996
Peter Ujfalusi11277832014-11-10 12:32:16 +0200997 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
998 return 0;
999
1000 /*
1001 * Limit the maximum allowed channels for the first stream:
1002 * number of serializers for the direction * tdm slots per serializer
1003 */
1004 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1005 dir = TX_MODE;
1006 else
1007 dir = RX_MODE;
1008
1009 for (i = 0; i < mcasp->num_serializer; i++) {
1010 if (mcasp->serial_dir[i] == dir)
1011 max_channels++;
1012 }
1013 max_channels *= mcasp->tdm_slots;
1014 /*
1015 * If the already active stream has less channels than the calculated
1016 * limnit based on the seirializers * tdm_slots, we need to use that as
1017 * a constraint for the second stream.
1018 * Otherwise (first stream or less allowed channels) we use the
1019 * calculated constraint.
1020 */
1021 if (mcasp->channels && mcasp->channels < max_channels)
1022 max_channels = mcasp->channels;
1023
1024 snd_pcm_hw_constraint_minmax(substream->runtime,
1025 SNDRV_PCM_HW_PARAM_CHANNELS,
1026 2, max_channels);
1027 return 0;
1028}
1029
1030static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
1031 struct snd_soc_dai *cpu_dai)
1032{
1033 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
1034
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001035 mcasp->substreams[substream->stream] = NULL;
1036
Peter Ujfalusi11277832014-11-10 12:32:16 +02001037 if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
1038 return;
1039
1040 if (!cpu_dai->active)
1041 mcasp->channels = 0;
1042}
1043
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001044static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
Peter Ujfalusi11277832014-11-10 12:32:16 +02001045 .startup = davinci_mcasp_startup,
1046 .shutdown = davinci_mcasp_shutdown,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001047 .trigger = davinci_mcasp_trigger,
1048 .hw_params = davinci_mcasp_hw_params,
1049 .set_fmt = davinci_mcasp_set_dai_fmt,
Daniel Mack4ed8c9b2012-10-04 15:08:39 +02001050 .set_clkdiv = davinci_mcasp_set_clkdiv,
Daniel Mack5b66aa22012-10-04 15:08:41 +02001051 .set_sysclk = davinci_mcasp_set_sysclk,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001052};
1053
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001054static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
1055{
1056 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
1057
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001058 if (mcasp->version >= MCASP_VERSION_3) {
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001059 /* Using dmaengine PCM */
1060 dai->playback_dma_data =
1061 &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
1062 dai->capture_dma_data =
1063 &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1064 } else {
1065 /* Using davinci-pcm */
1066 dai->playback_dma_data = mcasp->dma_params;
1067 dai->capture_dma_data = mcasp->dma_params;
1068 }
1069
1070 return 0;
1071}
1072
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001073#ifdef CONFIG_PM_SLEEP
1074static int davinci_mcasp_suspend(struct snd_soc_dai *dai)
1075{
1076 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001077 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001078 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001079 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001080
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001081 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1082 context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001083
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001084 if (mcasp->txnumevt) {
1085 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1086 context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
1087 }
1088 if (mcasp->rxnumevt) {
1089 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1090 context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
1091 }
1092
1093 for (i = 0; i < mcasp->num_serializer; i++)
1094 context->xrsr_regs[i] = mcasp_get_reg(mcasp,
1095 DAVINCI_MCASP_XRSRCTL_REG(i));
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001096
1097 return 0;
1098}
1099
1100static int davinci_mcasp_resume(struct snd_soc_dai *dai)
1101{
1102 struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
Peter Ujfalusi790bb942014-02-03 14:51:52 +02001103 struct davinci_mcasp_context *context = &mcasp->context;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001104 u32 reg;
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001105 int i;
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001106
Peter Ujfalusi1cc0c052014-10-01 16:02:11 +03001107 for (i = 0; i < ARRAY_SIZE(context_regs); i++)
1108 mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001109
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001110 if (mcasp->txnumevt) {
1111 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
1112 mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
1113 }
1114 if (mcasp->rxnumevt) {
1115 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
1116 mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
1117 }
1118
1119 for (i = 0; i < mcasp->num_serializer; i++)
1120 mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
1121 context->xrsr_regs[i]);
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001122
1123 return 0;
1124}
1125#else
1126#define davinci_mcasp_suspend NULL
1127#define davinci_mcasp_resume NULL
1128#endif
1129
Peter Ujfalusied29cd52013-11-14 11:35:22 +02001130#define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
1131
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001132#define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
1133 SNDRV_PCM_FMTBIT_U8 | \
1134 SNDRV_PCM_FMTBIT_S16_LE | \
1135 SNDRV_PCM_FMTBIT_U16_LE | \
Daniel Mack21eb24d2012-10-09 09:35:16 +02001136 SNDRV_PCM_FMTBIT_S24_LE | \
1137 SNDRV_PCM_FMTBIT_U24_LE | \
1138 SNDRV_PCM_FMTBIT_S24_3LE | \
1139 SNDRV_PCM_FMTBIT_U24_3LE | \
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001140 SNDRV_PCM_FMTBIT_S32_LE | \
1141 SNDRV_PCM_FMTBIT_U32_LE)
1142
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001143static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001144 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001145 .name = "davinci-mcasp.0",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001146 .probe = davinci_mcasp_dai_probe,
Peter Ujfalusi135014a2014-01-30 15:21:32 +02001147 .suspend = davinci_mcasp_suspend,
1148 .resume = davinci_mcasp_resume,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001149 .playback = {
1150 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001151 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001152 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001153 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001154 },
1155 .capture = {
1156 .channels_min = 2,
Michal Bachraty2952b272013-02-28 16:07:08 +01001157 .channels_max = 32 * 16,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001158 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001159 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001160 },
1161 .ops = &davinci_mcasp_dai_ops,
1162
Peter Ujfalusid75249f2014-11-10 12:32:18 +02001163 .symmetric_samplebits = 1,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001164 },
1165 {
Peter Ujfalusi58e48d92013-11-14 11:35:24 +02001166 .name = "davinci-mcasp.1",
Peter Ujfalusid5902f62014-04-01 15:55:07 +03001167 .probe = davinci_mcasp_dai_probe,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001168 .playback = {
1169 .channels_min = 1,
1170 .channels_max = 384,
1171 .rates = DAVINCI_MCASP_RATES,
Ben Gardiner0a9d1382011-08-26 12:02:44 -04001172 .formats = DAVINCI_MCASP_PCM_FMTS,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001173 },
1174 .ops = &davinci_mcasp_dai_ops,
1175 },
1176
1177};
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001178
Kuninori Morimotoeeef0ed2013-03-21 03:31:19 -07001179static const struct snd_soc_component_driver davinci_mcasp_component = {
1180 .name = "davinci-mcasp",
1181};
1182
Jyri Sarha256ba182013-10-18 18:37:42 +03001183/* Some HW specific values and defaults. The rest is filled in from DT. */
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001184static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001185 .tx_dma_offset = 0x400,
1186 .rx_dma_offset = 0x400,
1187 .asp_chan_q = EVENTQ_0,
1188 .version = MCASP_VERSION_1,
1189};
1190
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001191static struct davinci_mcasp_pdata da830_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001192 .tx_dma_offset = 0x2000,
1193 .rx_dma_offset = 0x2000,
1194 .asp_chan_q = EVENTQ_0,
1195 .version = MCASP_VERSION_2,
1196};
1197
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001198static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
Jyri Sarha256ba182013-10-18 18:37:42 +03001199 .tx_dma_offset = 0,
1200 .rx_dma_offset = 0,
1201 .asp_chan_q = EVENTQ_0,
1202 .version = MCASP_VERSION_3,
1203};
1204
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001205static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001206 .tx_dma_offset = 0x200,
1207 .rx_dma_offset = 0x284,
1208 .asp_chan_q = EVENTQ_0,
1209 .version = MCASP_VERSION_4,
1210};
1211
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301212static const struct of_device_id mcasp_dt_ids[] = {
1213 {
1214 .compatible = "ti,dm646x-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001215 .data = &dm646x_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301216 },
1217 {
1218 .compatible = "ti,da830-mcasp-audio",
Jyri Sarha256ba182013-10-18 18:37:42 +03001219 .data = &da830_mcasp_pdata,
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301220 },
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301221 {
Jyri Sarha3af9e032013-10-18 18:37:44 +03001222 .compatible = "ti,am33xx-mcasp-audio",
Peter Ujfalusib14899d2013-11-14 11:35:37 +02001223 .data = &am33xx_mcasp_pdata,
Hebbar, Gururajae5ec69d2012-09-03 13:40:40 +05301224 },
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001225 {
1226 .compatible = "ti,dra7-mcasp-audio",
1227 .data = &dra7_mcasp_pdata,
1228 },
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301229 { /* sentinel */ }
1230};
1231MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
1232
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001233static int mcasp_reparent_fck(struct platform_device *pdev)
1234{
1235 struct device_node *node = pdev->dev.of_node;
1236 struct clk *gfclk, *parent_clk;
1237 const char *parent_name;
1238 int ret;
1239
1240 if (!node)
1241 return 0;
1242
1243 parent_name = of_get_property(node, "fck_parent", NULL);
1244 if (!parent_name)
1245 return 0;
1246
1247 gfclk = clk_get(&pdev->dev, "fck");
1248 if (IS_ERR(gfclk)) {
1249 dev_err(&pdev->dev, "failed to get fck\n");
1250 return PTR_ERR(gfclk);
1251 }
1252
1253 parent_clk = clk_get(NULL, parent_name);
1254 if (IS_ERR(parent_clk)) {
1255 dev_err(&pdev->dev, "failed to get parent clock\n");
1256 ret = PTR_ERR(parent_clk);
1257 goto err1;
1258 }
1259
1260 ret = clk_set_parent(gfclk, parent_clk);
1261 if (ret) {
1262 dev_err(&pdev->dev, "failed to reparent fck\n");
1263 goto err2;
1264 }
1265
1266err2:
1267 clk_put(parent_clk);
1268err1:
1269 clk_put(gfclk);
1270 return ret;
1271}
1272
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001273static struct davinci_mcasp_pdata *davinci_mcasp_set_pdata_from_of(
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301274 struct platform_device *pdev)
1275{
1276 struct device_node *np = pdev->dev.of_node;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001277 struct davinci_mcasp_pdata *pdata = NULL;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301278 const struct of_device_id *match =
Sachin Kamatea421eb2013-05-22 16:53:37 +05301279 of_match_device(mcasp_dt_ids, &pdev->dev);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001280 struct of_phandle_args dma_spec;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301281
1282 const u32 *of_serial_dir32;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301283 u32 val;
1284 int i, ret = 0;
1285
1286 if (pdev->dev.platform_data) {
1287 pdata = pdev->dev.platform_data;
1288 return pdata;
1289 } else if (match) {
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001290 pdata = (struct davinci_mcasp_pdata*) match->data;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301291 } else {
1292 /* control shouldn't reach here. something is wrong */
1293 ret = -EINVAL;
1294 goto nodata;
1295 }
1296
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301297 ret = of_property_read_u32(np, "op-mode", &val);
1298 if (ret >= 0)
1299 pdata->op_mode = val;
1300
1301 ret = of_property_read_u32(np, "tdm-slots", &val);
Michal Bachraty2952b272013-02-28 16:07:08 +01001302 if (ret >= 0) {
1303 if (val < 2 || val > 32) {
1304 dev_err(&pdev->dev,
1305 "tdm-slots must be in rage [2-32]\n");
1306 ret = -EINVAL;
1307 goto nodata;
1308 }
1309
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301310 pdata->tdm_slots = val;
Michal Bachraty2952b272013-02-28 16:07:08 +01001311 }
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301312
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301313 of_serial_dir32 = of_get_property(np, "serial-dir", &val);
1314 val /= sizeof(u32);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301315 if (of_serial_dir32) {
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001316 u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
1317 (sizeof(*of_serial_dir) * val),
1318 GFP_KERNEL);
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301319 if (!of_serial_dir) {
1320 ret = -ENOMEM;
1321 goto nodata;
1322 }
1323
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001324 for (i = 0; i < val; i++)
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301325 of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
1326
Peter Ujfalusi1427e662013-10-18 18:37:46 +03001327 pdata->num_serializer = val;
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301328 pdata->serial_dir = of_serial_dir;
1329 }
1330
Jyri Sarha4023fe62013-10-18 18:37:43 +03001331 ret = of_property_match_string(np, "dma-names", "tx");
1332 if (ret < 0)
1333 goto nodata;
1334
1335 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1336 &dma_spec);
1337 if (ret < 0)
1338 goto nodata;
1339
1340 pdata->tx_dma_channel = dma_spec.args[0];
1341
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001342 /* RX is not valid in DIT mode */
1343 if (pdata->op_mode != DAVINCI_MCASP_DIT_MODE) {
1344 ret = of_property_match_string(np, "dma-names", "rx");
1345 if (ret < 0)
1346 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001347
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001348 ret = of_parse_phandle_with_args(np, "dmas", "#dma-cells", ret,
1349 &dma_spec);
1350 if (ret < 0)
1351 goto nodata;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001352
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001353 pdata->rx_dma_channel = dma_spec.args[0];
1354 }
Jyri Sarha4023fe62013-10-18 18:37:43 +03001355
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301356 ret = of_property_read_u32(np, "tx-num-evt", &val);
1357 if (ret >= 0)
1358 pdata->txnumevt = val;
1359
1360 ret = of_property_read_u32(np, "rx-num-evt", &val);
1361 if (ret >= 0)
1362 pdata->rxnumevt = val;
1363
1364 ret = of_property_read_u32(np, "sram-size-playback", &val);
1365 if (ret >= 0)
1366 pdata->sram_size_playback = val;
1367
1368 ret = of_property_read_u32(np, "sram-size-capture", &val);
1369 if (ret >= 0)
1370 pdata->sram_size_capture = val;
1371
1372 return pdata;
1373
1374nodata:
1375 if (ret < 0) {
1376 dev_err(&pdev->dev, "Error populating platform data, err %d\n",
1377 ret);
1378 pdata = NULL;
1379 }
1380 return pdata;
1381}
1382
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001383static int davinci_mcasp_probe(struct platform_device *pdev)
1384{
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001385 struct davinci_pcm_dma_params *dma_params;
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001386 struct snd_dmaengine_dai_dma_data *dma_data;
Jyri Sarha256ba182013-10-18 18:37:42 +03001387 struct resource *mem, *ioarea, *res, *dat;
Peter Ujfalusid1debaf2014-02-03 14:51:51 +02001388 struct davinci_mcasp_pdata *pdata;
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001389 struct davinci_mcasp *mcasp;
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001390 char *irq_name;
1391 int irq;
Julia Lawall96d31e22011-12-29 17:51:21 +01001392 int ret;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001393
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301394 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
1395 dev_err(&pdev->dev, "No platform data supplied\n");
1396 return -EINVAL;
1397 }
1398
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001399 mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
Julia Lawall96d31e22011-12-29 17:51:21 +01001400 GFP_KERNEL);
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001401 if (!mcasp)
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001402 return -ENOMEM;
1403
Hebbar, Gururaja3e3b8c32012-08-27 18:56:42 +05301404 pdata = davinci_mcasp_set_pdata_from_of(pdev);
1405 if (!pdata) {
1406 dev_err(&pdev->dev, "no platform data\n");
1407 return -EINVAL;
1408 }
1409
Jyri Sarha256ba182013-10-18 18:37:42 +03001410 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001411 if (!mem) {
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001412 dev_warn(mcasp->dev,
Jyri Sarha256ba182013-10-18 18:37:42 +03001413 "\"mpu\" mem resource not found, using index 0\n");
1414 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1415 if (!mem) {
1416 dev_err(&pdev->dev, "no mem resource?\n");
1417 return -ENODEV;
1418 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001419 }
1420
Julia Lawall96d31e22011-12-29 17:51:21 +01001421 ioarea = devm_request_mem_region(&pdev->dev, mem->start,
Vaibhav Bediad852f4462011-02-09 18:39:52 +05301422 resource_size(mem), pdev->name);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001423 if (!ioarea) {
1424 dev_err(&pdev->dev, "Audio region already claimed\n");
Julia Lawall96d31e22011-12-29 17:51:21 +01001425 return -EBUSY;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001426 }
1427
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301428 pm_runtime_enable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001429
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301430 ret = pm_runtime_get_sync(&pdev->dev);
1431 if (IS_ERR_VALUE(ret)) {
1432 dev_err(&pdev->dev, "pm_runtime_get_sync() failed\n");
Anil Kumar7771ef32014-11-09 18:15:14 +05301433 pm_runtime_disable(&pdev->dev);
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301434 return ret;
1435 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001436
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001437 mcasp->base = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
1438 if (!mcasp->base) {
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301439 dev_err(&pdev->dev, "ioremap failed\n");
1440 ret = -ENOMEM;
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001441 goto err;
Vaibhav Bedia4f82f022011-02-09 18:39:54 +05301442 }
1443
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001444 mcasp->op_mode = pdata->op_mode;
Peter Ujfalusi1a5923d2014-11-10 12:32:15 +02001445 /* sanity check for tdm slots parameter */
1446 if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
1447 if (pdata->tdm_slots < 2) {
1448 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1449 pdata->tdm_slots);
1450 mcasp->tdm_slots = 2;
1451 } else if (pdata->tdm_slots > 32) {
1452 dev_err(&pdev->dev, "invalid tdm slots: %d\n",
1453 pdata->tdm_slots);
1454 mcasp->tdm_slots = 32;
1455 } else {
1456 mcasp->tdm_slots = pdata->tdm_slots;
1457 }
1458 }
1459
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001460 mcasp->num_serializer = pdata->num_serializer;
Peter Ujfalusif114ce62014-10-01 16:02:12 +03001461#ifdef CONFIG_PM_SLEEP
1462 mcasp->context.xrsr_regs = devm_kzalloc(&pdev->dev,
1463 sizeof(u32) * mcasp->num_serializer,
1464 GFP_KERNEL);
1465#endif
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001466 mcasp->serial_dir = pdata->serial_dir;
1467 mcasp->version = pdata->version;
1468 mcasp->txnumevt = pdata->txnumevt;
1469 mcasp->rxnumevt = pdata->rxnumevt;
Peter Ujfalusi487dce82013-11-14 11:35:31 +02001470
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001471 mcasp->dev = &pdev->dev;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001472
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001473 irq = platform_get_irq_byname(pdev, "common");
1474 if (irq >= 0) {
1475 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common\n",
1476 dev_name(&pdev->dev));
1477 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1478 davinci_mcasp_common_irq_handler,
Peter Ujfalusi8f511ff2015-02-02 14:38:32 +02001479 IRQF_ONESHOT | IRQF_SHARED,
1480 irq_name, mcasp);
Peter Ujfalusi5a1b8a82014-12-30 16:10:32 +02001481 if (ret) {
1482 dev_err(&pdev->dev, "common IRQ request failed\n");
1483 goto err;
1484 }
1485
1486 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1487 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1488 }
1489
Misael Lopez Cruza7a33242014-11-12 16:38:05 +02001490 irq = platform_get_irq_byname(pdev, "rx");
1491 if (irq >= 0) {
1492 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx\n",
1493 dev_name(&pdev->dev));
1494 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1495 davinci_mcasp_rx_irq_handler,
1496 IRQF_ONESHOT, irq_name, mcasp);
1497 if (ret) {
1498 dev_err(&pdev->dev, "RX IRQ request failed\n");
1499 goto err;
1500 }
1501
1502 mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
1503 }
1504
1505 irq = platform_get_irq_byname(pdev, "tx");
1506 if (irq >= 0) {
1507 irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx\n",
1508 dev_name(&pdev->dev));
1509 ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
1510 davinci_mcasp_tx_irq_handler,
1511 IRQF_ONESHOT, irq_name, mcasp);
1512 if (ret) {
1513 dev_err(&pdev->dev, "TX IRQ request failed\n");
1514 goto err;
1515 }
1516
1517 mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
1518 }
1519
Jyri Sarha256ba182013-10-18 18:37:42 +03001520 dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001521 if (dat)
1522 mcasp->dat_port = true;
Jyri Sarha256ba182013-10-18 18:37:42 +03001523
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001524 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001525 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001526 dma_params->asp_chan_q = pdata->asp_chan_q;
1527 dma_params->ram_chan_q = pdata->ram_chan_q;
1528 dma_params->sram_pool = pdata->sram_pool;
1529 dma_params->sram_size = pdata->sram_size_playback;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001530 if (dat)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001531 dma_params->dma_addr = dat->start;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001532 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001533 dma_params->dma_addr = mem->start + pdata->tx_dma_offset;
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001534
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001535 /* Unconditional dmaengine stuff */
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001536 dma_data->addr = dma_params->dma_addr;
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001537
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001538 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
Jyri Sarha4023fe62013-10-18 18:37:43 +03001539 if (res)
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001540 dma_params->channel = res->start;
Jyri Sarha4023fe62013-10-18 18:37:43 +03001541 else
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001542 dma_params->channel = pdata->tx_dma_channel;
Troy Kisky92e2a6f2009-09-11 14:29:03 -07001543
Peter Ujfalusi8de131f2014-03-14 16:42:46 +02001544 /* dmaengine filter data for DT and non-DT boot */
1545 if (pdev->dev.of_node)
1546 dma_data->filter_data = "tx";
1547 else
1548 dma_data->filter_data = &dma_params->channel;
1549
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001550 /* RX is not valid in DIT mode */
1551 if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
1552 dma_params = &mcasp->dma_params[SNDRV_PCM_STREAM_CAPTURE];
1553 dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
1554 dma_params->asp_chan_q = pdata->asp_chan_q;
1555 dma_params->ram_chan_q = pdata->ram_chan_q;
1556 dma_params->sram_pool = pdata->sram_pool;
1557 dma_params->sram_size = pdata->sram_size_capture;
1558 if (dat)
1559 dma_params->dma_addr = dat->start;
1560 else
1561 dma_params->dma_addr = mem->start + pdata->rx_dma_offset;
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001562
Peter Ujfalusicaa1d792015-02-02 14:38:33 +02001563 /* Unconditional dmaengine stuff */
1564 dma_data->addr = dma_params->dma_addr;
1565
1566 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1567 if (res)
1568 dma_params->channel = res->start;
1569 else
1570 dma_params->channel = pdata->rx_dma_channel;
1571
1572 /* dmaengine filter data for DT and non-DT boot */
1573 if (pdev->dev.of_node)
1574 dma_data->filter_data = "rx";
1575 else
1576 dma_data->filter_data = &dma_params->channel;
1577 }
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001578
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001579 if (mcasp->version < MCASP_VERSION_3) {
1580 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
Peter Ujfalusi64ebdec2014-03-07 15:03:55 +02001581 /* dma_params->dma_addr is pointing to the data port address */
Peter Ujfalusicbc7956c2013-11-14 11:35:32 +02001582 mcasp->dat_port = true;
1583 } else {
1584 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
1585 }
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001586
Peter Ujfalusi70091a32013-11-14 11:35:29 +02001587 dev_set_drvdata(&pdev->dev, mcasp);
Peter Ujfalusiae726e92013-11-14 11:35:35 +02001588
1589 mcasp_reparent_fck(pdev);
1590
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001591 ret = devm_snd_soc_register_component(&pdev->dev,
1592 &davinci_mcasp_component,
1593 &davinci_mcasp_dai[pdata->op_mode], 1);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001594
1595 if (ret != 0)
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001596 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301597
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001598 switch (mcasp->version) {
Jyri Sarha7f28f352014-06-13 12:49:59 +03001599#if IS_BUILTIN(CONFIG_SND_DAVINCI_SOC) || \
1600 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1601 IS_MODULE(CONFIG_SND_DAVINCI_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001602 case MCASP_VERSION_1:
1603 case MCASP_VERSION_2:
Peter Ujfalusi453c4992013-11-14 11:35:34 +02001604 ret = davinci_soc_platform_register(&pdev->dev);
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001605 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001606#endif
Peter Ujfalusif3f9cfa2014-07-16 15:12:04 +03001607#if IS_BUILTIN(CONFIG_SND_EDMA_SOC) || \
1608 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1609 IS_MODULE(CONFIG_SND_EDMA_SOC))
1610 case MCASP_VERSION_3:
1611 ret = edma_pcm_platform_register(&pdev->dev);
1612 break;
1613#endif
Jyri Sarha7f28f352014-06-13 12:49:59 +03001614#if IS_BUILTIN(CONFIG_SND_OMAP_SOC) || \
1615 (IS_MODULE(CONFIG_SND_DAVINCI_SOC_MCASP) && \
1616 IS_MODULE(CONFIG_SND_OMAP_SOC))
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001617 case MCASP_VERSION_4:
1618 ret = omap_pcm_platform_register(&pdev->dev);
1619 break;
Jyri Sarha7f28f352014-06-13 12:49:59 +03001620#endif
Peter Ujfalusid5c6c592014-04-16 15:46:20 +03001621 default:
1622 dev_err(&pdev->dev, "Invalid McASP version: %d\n",
1623 mcasp->version);
1624 ret = -EINVAL;
1625 break;
1626 }
1627
1628 if (ret) {
1629 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001630 goto err;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +05301631 }
1632
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001633 return 0;
1634
Peter Ujfalusib6bb3702014-04-22 14:03:13 +03001635err:
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301636 pm_runtime_put_sync(&pdev->dev);
1637 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001638 return ret;
1639}
1640
1641static int davinci_mcasp_remove(struct platform_device *pdev)
1642{
Hebbar, Gururaja10884342012-08-08 20:40:32 +05301643 pm_runtime_put_sync(&pdev->dev);
1644 pm_runtime_disable(&pdev->dev);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001645
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001646 return 0;
1647}
1648
1649static struct platform_driver davinci_mcasp_driver = {
1650 .probe = davinci_mcasp_probe,
1651 .remove = davinci_mcasp_remove,
1652 .driver = {
1653 .name = "davinci-mcasp",
Sachin Kamatea421eb2013-05-22 16:53:37 +05301654 .of_match_table = mcasp_dt_ids,
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001655 },
1656};
1657
Axel Linf9b8a512011-11-25 10:09:27 +08001658module_platform_driver(davinci_mcasp_driver);
Chaithrika U Sb67f4482009-06-05 06:28:40 -04001659
1660MODULE_AUTHOR("Steve Chen");
1661MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
1662MODULE_LICENSE("GPL");