blob: 49fd973b85cc168f053ba632509b78f1328ac386 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010063static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(enable, bool, NULL, 0444);
70MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
71module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020074MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020075 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020076module_param_array(bdl_pos_adj, int, NULL, 0644);
77MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010078module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010079MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010080module_param_array(probe_only, bool, NULL, 0444);
81MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010082module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020083MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
84 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010086MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010087
Takashi Iwaidee1b662007-08-13 16:10:30 +020088#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +010089static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
90module_param(power_save, int, 0644);
91MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
92 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Takashi Iwaidee1b662007-08-13 16:10:30 +020094/* reset the HD-audio controller in power save mode.
95 * this may give more power-saving, but will take longer time to
96 * wake up.
97 */
98static int power_save_controller = 1;
99module_param(power_save_controller, bool, 0644);
100MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
101#endif
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103MODULE_LICENSE("GPL");
104MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
105 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700106 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200107 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100108 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100109 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100110 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700111 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100112 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200114 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200115 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200116 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200117 "{ATI, RS780},"
118 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100119 "{ATI, RV630},"
120 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100121 "{ATI, RV670},"
122 "{ATI, RV635},"
123 "{ATI, RV620},"
124 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200125 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200126 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200127 "{SiS, SIS966},"
128 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129MODULE_DESCRIPTION("Intel HDA driver");
130
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200131#ifdef CONFIG_SND_VERBOSE_PRINTK
132#define SFX /* nop */
133#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200135#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200136
137/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 * registers
139 */
140#define ICH6_REG_GCAP 0x00
141#define ICH6_REG_VMIN 0x02
142#define ICH6_REG_VMAJ 0x03
143#define ICH6_REG_OUTPAY 0x04
144#define ICH6_REG_INPAY 0x06
145#define ICH6_REG_GCTL 0x08
146#define ICH6_REG_WAKEEN 0x0c
147#define ICH6_REG_STATESTS 0x0e
148#define ICH6_REG_GSTS 0x10
149#define ICH6_REG_INTCTL 0x20
150#define ICH6_REG_INTSTS 0x24
151#define ICH6_REG_WALCLK 0x30
152#define ICH6_REG_SYNC 0x34
153#define ICH6_REG_CORBLBASE 0x40
154#define ICH6_REG_CORBUBASE 0x44
155#define ICH6_REG_CORBWP 0x48
156#define ICH6_REG_CORBRP 0x4A
157#define ICH6_REG_CORBCTL 0x4c
158#define ICH6_REG_CORBSTS 0x4d
159#define ICH6_REG_CORBSIZE 0x4e
160
161#define ICH6_REG_RIRBLBASE 0x50
162#define ICH6_REG_RIRBUBASE 0x54
163#define ICH6_REG_RIRBWP 0x58
164#define ICH6_REG_RINTCNT 0x5a
165#define ICH6_REG_RIRBCTL 0x5c
166#define ICH6_REG_RIRBSTS 0x5d
167#define ICH6_REG_RIRBSIZE 0x5e
168
169#define ICH6_REG_IC 0x60
170#define ICH6_REG_IR 0x64
171#define ICH6_REG_IRS 0x68
172#define ICH6_IRS_VALID (1<<1)
173#define ICH6_IRS_BUSY (1<<0)
174
175#define ICH6_REG_DPLBASE 0x70
176#define ICH6_REG_DPUBASE 0x74
177#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
178
179/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
180enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
181
182/* stream register offsets from stream base */
183#define ICH6_REG_SD_CTL 0x00
184#define ICH6_REG_SD_STS 0x03
185#define ICH6_REG_SD_LPIB 0x04
186#define ICH6_REG_SD_CBL 0x08
187#define ICH6_REG_SD_LVI 0x0c
188#define ICH6_REG_SD_FIFOW 0x0e
189#define ICH6_REG_SD_FIFOSIZE 0x10
190#define ICH6_REG_SD_FORMAT 0x12
191#define ICH6_REG_SD_BDLPL 0x18
192#define ICH6_REG_SD_BDLPU 0x1c
193
194/* PCI space */
195#define ICH6_PCIREG_TCSEL 0x44
196
197/*
198 * other constants
199 */
200
201/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200202/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200203#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200204#define ICH6_NUM_PLAYBACK 4
205
206/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200207#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200208#define ULI_NUM_PLAYBACK 6
209
Felix Kuehling778b6e12006-05-17 11:22:21 +0200210/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200211#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200212#define ATIHDMI_NUM_PLAYBACK 1
213
Kailang Yangf2690022008-05-27 11:44:55 +0200214/* TERA has 4 playback and 3 capture */
215#define TERA_NUM_CAPTURE 3
216#define TERA_NUM_PLAYBACK 4
217
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200218/* this number is statically defined for simplicity */
219#define MAX_AZX_DEV 16
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100222#define BDL_SIZE 4096
223#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
224#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225/* max buffer size - no h/w limit, you can increase as you like */
226#define AZX_MAX_BUF_SIZE (1024*1024*1024)
227/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100228#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230/* RIRB int mask: overrun[2], response[0] */
231#define RIRB_INT_RESPONSE 0x01
232#define RIRB_INT_OVERRUN 0x04
233#define RIRB_INT_MASK 0x05
234
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200235/* STATESTS int mask: S3,SD2,SD1,SD0 */
236#define AZX_MAX_CODECS 4
237#define STATESTS_INT_MASK 0x0f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
239/* SD_CTL bits */
240#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
241#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100242#define SD_CTL_STRIPE (3 << 16) /* stripe control */
243#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
244#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
246#define SD_CTL_STREAM_TAG_SHIFT 20
247
248/* SD_CTL and SD_STS */
249#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
250#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
251#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200252#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
253 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254
255/* SD_STS */
256#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
257
258/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200259#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
260#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
261#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Matt41e2fce2005-07-04 17:49:55 +0200263/* GCTL unsolicited response enable bit */
264#define ICH6_GCTL_UREN (1<<8)
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266/* GCTL reset bit */
267#define ICH6_GCTL_RESET (1<<0)
268
269/* CORB/RIRB control, read/write pointer */
270#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
271#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
272#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
273/* below are so far hardcoded - should read registers in future */
274#define ICH6_MAX_CORB_ENTRIES 256
275#define ICH6_MAX_RIRB_ENTRIES 256
276
Takashi Iwaic74db862005-05-12 14:26:27 +0200277/* position fix mode */
278enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200279 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200280 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200281 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200282};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Frederick Lif5d40b32005-05-12 14:55:20 +0200284/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200285#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
286#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
287
Vinod Gda3fca22005-09-13 18:49:12 +0200288/* Defines for Nvidia HDA support */
289#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
290#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700291#define NVIDIA_HDA_ISTRM_COH 0x4d
292#define NVIDIA_HDA_OSTRM_COH 0x4c
293#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200294
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100295/* Defines for Intel SCH HDA snoop control */
296#define INTEL_SCH_HDA_DEVC 0x78
297#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
298
Joseph Chan0e153472008-08-26 14:38:03 +0200299/* Define IN stream 0 FIFO size offset in VIA controller */
300#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
301/* Define VIA HD Audio Device ID*/
302#define VIA_HDAC_DEVICE_ID 0x3288
303
Yang, Libinc4da29c2008-11-13 11:07:07 +0100304/* HD Audio class code */
305#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 */
309
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100310struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100311 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
Takashi Iwaid01ce992007-07-27 16:52:19 +0200314 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200315 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200316 unsigned int frags; /* number for period in the play buffer */
317 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200318 unsigned long start_jiffies; /* start + minimum jiffies */
319 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Takashi Iwaid01ce992007-07-27 16:52:19 +0200321 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Takashi Iwaid01ce992007-07-27 16:52:19 +0200323 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
325 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200326 struct snd_pcm_substream *substream; /* assigned substream,
327 * set in PCM open
328 */
329 unsigned int format_val; /* format value to be set in the
330 * controller and the codec
331 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 unsigned char stream_tag; /* assigned stream */
333 unsigned char index; /* stream index */
334
Pavel Machek927fc862006-08-31 17:03:43 +0200335 unsigned int opened :1;
336 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200337 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700338 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200339 /*
340 * For VIA:
341 * A flag to ensure DMA position is 0
342 * when link position is not greater than FIFO size
343 */
344 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345};
346
347/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100348struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 u32 *buf; /* CORB/RIRB buffer
350 * Each CORB entry is 4byte, RIRB is 8byte
351 */
352 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
353 /* for RIRB */
354 unsigned short rp, wp; /* read/write pointers */
355 int cmds; /* number of pending requests */
356 u32 res; /* last read value */
357};
358
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100359struct azx {
360 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200362 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200364 /* chip type specific */
365 int driver_type;
366 int playback_streams;
367 int playback_index_offset;
368 int capture_streams;
369 int capture_index_offset;
370 int num_streams;
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 /* pci resources */
373 unsigned long addr;
374 void __iomem *remap_addr;
375 int irq;
376
377 /* locks */
378 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100379 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200381 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100382 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100385 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
387 /* HD codec */
388 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100389 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 struct hda_bus *bus;
391
392 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100393 struct azx_rb corb;
394 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100396 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 struct snd_dma_buffer rb;
398 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200399
400 /* flags */
401 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200402 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200403 unsigned int initialized :1;
404 unsigned int single_cmd :1;
405 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200406 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200407 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200408 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100409 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200410
411 /* for debugging */
412 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200413
414 /* for pending irqs */
415 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100416
417 /* reboot notifier (for mysterious hangup problem at power-down) */
418 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419};
420
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200421/* driver types */
422enum {
423 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100424 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200425 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200426 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200427 AZX_DRIVER_VIA,
428 AZX_DRIVER_SIS,
429 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200430 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200431 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100432 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200433 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200434};
435
436static char *driver_short_names[] __devinitdata = {
437 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100438 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200439 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200440 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
442 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200443 [AZX_DRIVER_ULI] = "HDA ULI M5461",
444 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200445 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100446 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200447};
448
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449/*
450 * macros for easy use
451 */
452#define azx_writel(chip,reg,value) \
453 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
454#define azx_readl(chip,reg) \
455 readl((chip)->remap_addr + ICH6_REG_##reg)
456#define azx_writew(chip,reg,value) \
457 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
458#define azx_readw(chip,reg) \
459 readw((chip)->remap_addr + ICH6_REG_##reg)
460#define azx_writeb(chip,reg,value) \
461 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
462#define azx_readb(chip,reg) \
463 readb((chip)->remap_addr + ICH6_REG_##reg)
464
465#define azx_sd_writel(dev,reg,value) \
466 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
467#define azx_sd_readl(dev,reg) \
468 readl((dev)->sd_addr + ICH6_REG_##reg)
469#define azx_sd_writew(dev,reg,value) \
470 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
471#define azx_sd_readw(dev,reg) \
472 readw((dev)->sd_addr + ICH6_REG_##reg)
473#define azx_sd_writeb(dev,reg,value) \
474 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
475#define azx_sd_readb(dev,reg) \
476 readb((dev)->sd_addr + ICH6_REG_##reg)
477
478/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100479#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200481static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483/*
484 * Interface for HD codec
485 */
486
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487/*
488 * CORB / RIRB interface
489 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100490static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491{
492 int err;
493
494 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200495 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
496 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 PAGE_SIZE, &chip->rb);
498 if (err < 0) {
499 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
500 return err;
501 }
502 return 0;
503}
504
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100505static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506{
507 /* CORB set up */
508 chip->corb.addr = chip->rb.addr;
509 chip->corb.buf = (u32 *)chip->rb.area;
510 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200511 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200513 /* set the corb size to 256 entries (ULI requires explicitly) */
514 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 /* set the corb write pointer to 0 */
516 azx_writew(chip, CORBWP, 0);
517 /* reset the corb hw read pointer */
518 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
519 /* enable corb dma */
520 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
521
522 /* RIRB set up */
523 chip->rirb.addr = chip->rb.addr + 2048;
524 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
525 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200526 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200528 /* set the rirb size to 256 entries (ULI requires explicitly) */
529 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 /* reset the rirb hw write pointer */
531 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
532 /* set N=1, get RIRB response interrupt for new entry */
533 azx_writew(chip, RINTCNT, 1);
534 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 chip->rirb.rp = chip->rirb.cmds = 0;
537}
538
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100539static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540{
541 /* disable ringbuffer DMAs */
542 azx_writeb(chip, RIRBCTL, 0);
543 azx_writeb(chip, CORBCTL, 0);
544}
545
546/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100547static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100549 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551
552 /* add command to corb */
553 wp = azx_readb(chip, CORBWP);
554 wp++;
555 wp %= ICH6_MAX_CORB_ENTRIES;
556
557 spin_lock_irq(&chip->reg_lock);
558 chip->rirb.cmds++;
559 chip->corb.buf[wp] = cpu_to_le32(val);
560 azx_writel(chip, CORBWP, wp);
561 spin_unlock_irq(&chip->reg_lock);
562
563 return 0;
564}
565
566#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
567
568/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100569static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570{
571 unsigned int rp, wp;
572 u32 res, res_ex;
573
574 wp = azx_readb(chip, RIRBWP);
575 if (wp == chip->rirb.wp)
576 return;
577 chip->rirb.wp = wp;
578
579 while (chip->rirb.rp != wp) {
580 chip->rirb.rp++;
581 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
582
583 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
584 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
585 res = le32_to_cpu(chip->rirb.buf[rp]);
586 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
587 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
588 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100590 smp_wmb();
591 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 }
593 }
594}
595
596/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100597static unsigned int azx_rirb_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100599 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200600 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200602 again:
603 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100604 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200605 if (chip->polling_mode) {
606 spin_lock_irq(&chip->reg_lock);
607 azx_update_rirb(chip);
608 spin_unlock_irq(&chip->reg_lock);
609 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100610 if (!chip->rirb.cmds) {
611 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100612 bus->rirb_error = 0;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200613 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100614 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100615 if (time_after(jiffies, timeout))
616 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100617 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100618 msleep(2); /* temporary workaround */
619 else {
620 udelay(10);
621 cond_resched();
622 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100623 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200624
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200625 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200626 snd_printk(KERN_WARNING SFX "No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200627 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200628 free_irq(chip->irq, chip);
629 chip->irq = -1;
630 pci_disable_msi(chip->pci);
631 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100632 if (azx_acquire_irq(chip, 1) < 0) {
633 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200634 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100635 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200636 goto again;
637 }
638
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200639 if (!chip->polling_mode) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200640 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200641 "switching to polling mode: last cmd=0x%08x\n",
642 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200643 chip->polling_mode = 1;
644 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200646
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100647 if (chip->probing) {
648 /* If this critical timeout happens during the codec probing
649 * phase, this is likely an access to a non-existing codec
650 * slot. Better to return an error and reset the system.
651 */
652 return -1;
653 }
654
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200655 snd_printk(KERN_ERR SFX "azx_get_response timeout (ERROR): "
Takashi Iwaib6132912009-03-24 07:36:09 +0100656 "last cmd=0x%08x\n", chip->last_cmd);
657 spin_lock_irq(&chip->reg_lock);
658 chip->rirb.cmds = 0; /* reset the index */
659 bus->rirb_error = 1;
660 spin_unlock_irq(&chip->reg_lock);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200661 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662}
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664/*
665 * Use the single immediate command instead of CORB/RIRB for simplicity
666 *
667 * Note: according to Intel, this is not preferred use. The command was
668 * intended for the BIOS only, and may get confused with unsolicited
669 * responses. So, we shouldn't use it for normal operation from the
670 * driver.
671 * I left the codes, however, for debugging/testing purposes.
672 */
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100675static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100677 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 int timeout = 50;
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 while (timeout--) {
681 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200682 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200684 azx_writew(chip, IRS, azx_readw(chip, IRS) |
685 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200687 azx_writew(chip, IRS, azx_readw(chip, IRS) |
688 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 return 0;
690 }
691 udelay(1);
692 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100693 if (printk_ratelimit())
694 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
695 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 return -EIO;
697}
698
699/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100700static unsigned int azx_single_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100702 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 int timeout = 50;
704
705 while (timeout--) {
706 /* check IRV busy bit */
707 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
708 return azx_readl(chip, IR);
709 udelay(1);
710 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100711 if (printk_ratelimit())
712 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
713 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 return (unsigned int)-1;
715}
716
Takashi Iwai111d3af2006-02-16 18:17:58 +0100717/*
718 * The below are the main callbacks from hda_codec.
719 *
720 * They are just the skeleton to call sub-callbacks according to the
721 * current setting of chip->single_cmd.
722 */
723
724/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100725static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100726{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100727 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200728
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200729 chip->last_cmd = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100730 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100731 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100732 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100733 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100734}
735
736/* get a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100737static unsigned int azx_get_response(struct hda_bus *bus)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100738{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100739 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100740 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100741 return azx_single_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100742 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100743 return azx_rirb_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100744}
745
Takashi Iwaicb53c622007-08-10 17:21:45 +0200746#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100747static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200748#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100751static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752{
753 int count;
754
Danny Tholene8a7f132007-09-11 21:41:56 +0200755 /* clear STATESTS */
756 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
757
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 /* reset controller */
759 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
760
761 count = 50;
762 while (azx_readb(chip, GCTL) && --count)
763 msleep(1);
764
765 /* delay for >= 100us for codec PLL to settle per spec
766 * Rev 0.9 section 5.5.1
767 */
768 msleep(1);
769
770 /* Bring controller out of reset */
771 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
772
773 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200774 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 msleep(1);
776
Pavel Machek927fc862006-08-31 17:03:43 +0200777 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 msleep(1);
779
780 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200781 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200782 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 return -EBUSY;
784 }
785
Matt41e2fce2005-07-04 17:49:55 +0200786 /* Accept unsolicited responses */
787 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
788
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200790 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200792 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 }
794
795 return 0;
796}
797
798
799/*
800 * Lowlevel interface
801 */
802
803/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100804static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
806 /* enable controller CIE and GIE */
807 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
808 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
809}
810
811/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100812static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813{
814 int i;
815
816 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200817 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100818 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 azx_sd_writeb(azx_dev, SD_CTL,
820 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
821 }
822
823 /* disable SIE for all streams */
824 azx_writeb(chip, INTCTL, 0);
825
826 /* disable controller CIE and GIE */
827 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
828 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
829}
830
831/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100832static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
834 int i;
835
836 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200837 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100838 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
840 }
841
842 /* clear STATESTS */
843 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
844
845 /* clear rirb status */
846 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
847
848 /* clear int status */
849 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
850}
851
852/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100853static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854{
Joseph Chan0e153472008-08-26 14:38:03 +0200855 /*
856 * Before stream start, initialize parameter
857 */
858 azx_dev->insufficient = 1;
859
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 /* enable SIE */
861 azx_writeb(chip, INTCTL,
862 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
863 /* set DMA start and interrupt mask */
864 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
865 SD_CTL_DMA_START | SD_INT_MASK);
866}
867
Takashi Iwai1dddab42009-03-18 15:15:37 +0100868/* stop DMA */
869static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
872 ~(SD_CTL_DMA_START | SD_INT_MASK));
873 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100874}
875
876/* stop a stream */
877static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
878{
879 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 /* disable SIE */
881 azx_writeb(chip, INTCTL,
882 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
883}
884
885
886/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200887 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100889static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200891 if (chip->initialized)
892 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893
894 /* reset controller */
895 azx_reset(chip);
896
897 /* initialize interrupts */
898 azx_int_clear(chip);
899 azx_int_enable(chip);
900
901 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200902 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100903 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200905 /* program the position buffer */
906 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200907 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200908
Takashi Iwaicb53c622007-08-10 17:21:45 +0200909 chip->initialized = 1;
910}
911
912/*
913 * initialize the PCI registers
914 */
915/* update bits in a PCI register byte */
916static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
917 unsigned char mask, unsigned char val)
918{
919 unsigned char data;
920
921 pci_read_config_byte(pci, reg, &data);
922 data &= ~mask;
923 data |= (val & mask);
924 pci_write_config_byte(pci, reg, data);
925}
926
927static void azx_init_pci(struct azx *chip)
928{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100929 unsigned short snoop;
930
Takashi Iwaicb53c622007-08-10 17:21:45 +0200931 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
932 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
933 * Ensuring these bits are 0 clears playback static on some HD Audio
934 * codecs
935 */
936 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
937
Vinod Gda3fca22005-09-13 18:49:12 +0200938 switch (chip->driver_type) {
939 case AZX_DRIVER_ATI:
940 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200941 update_pci_byte(chip->pci,
942 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
943 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200944 break;
945 case AZX_DRIVER_NVIDIA:
946 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200947 update_pci_byte(chip->pci,
948 NVIDIA_HDA_TRANSREG_ADDR,
949 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700950 update_pci_byte(chip->pci,
951 NVIDIA_HDA_ISTRM_COH,
952 0x01, NVIDIA_HDA_ENABLE_COHBIT);
953 update_pci_byte(chip->pci,
954 NVIDIA_HDA_OSTRM_COH,
955 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200956 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100957 case AZX_DRIVER_SCH:
958 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
959 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200960 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC,
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100961 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
962 pci_read_config_word(chip->pci,
963 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200964 snd_printdd(SFX "HDA snoop disabled, enabling ... %s\n",
965 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100966 ? "Failed" : "OK");
967 }
968 break;
969
Vinod Gda3fca22005-09-13 18:49:12 +0200970 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971}
972
973
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200974static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
975
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976/*
977 * interrupt handler
978 */
David Howells7d12e782006-10-05 14:55:46 +0100979static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100981 struct azx *chip = dev_id;
982 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200984 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
986 spin_lock(&chip->reg_lock);
987
988 status = azx_readl(chip, INTSTS);
989 if (status == 0) {
990 spin_unlock(&chip->reg_lock);
991 return IRQ_NONE;
992 }
993
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200994 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 azx_dev = &chip->azx_dev[i];
996 if (status & azx_dev->sd_int_sta_mask) {
997 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200998 if (!azx_dev->substream || !azx_dev->running)
999 continue;
1000 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001001 ok = azx_position_ok(chip, azx_dev);
1002 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001003 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 spin_unlock(&chip->reg_lock);
1005 snd_pcm_period_elapsed(azx_dev->substream);
1006 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001007 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001008 /* bogus IRQ, process it later */
1009 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001010 queue_work(chip->bus->workq,
1011 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 }
1013 }
1014 }
1015
1016 /* clear rirb int */
1017 status = azx_readb(chip, RIRBSTS);
1018 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001019 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 azx_update_rirb(chip);
1021 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1022 }
1023
1024#if 0
1025 /* clear state status int */
1026 if (azx_readb(chip, STATESTS) & 0x04)
1027 azx_writeb(chip, STATESTS, 0x04);
1028#endif
1029 spin_unlock(&chip->reg_lock);
1030
1031 return IRQ_HANDLED;
1032}
1033
1034
1035/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001036 * set up a BDL entry
1037 */
1038static int setup_bdle(struct snd_pcm_substream *substream,
1039 struct azx_dev *azx_dev, u32 **bdlp,
1040 int ofs, int size, int with_ioc)
1041{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001042 u32 *bdl = *bdlp;
1043
1044 while (size > 0) {
1045 dma_addr_t addr;
1046 int chunk;
1047
1048 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1049 return -EINVAL;
1050
Takashi Iwai77a23f22008-08-21 13:00:13 +02001051 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001052 /* program the address field of the BDL entry */
1053 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001054 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001055 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001056 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001057 bdl[2] = cpu_to_le32(chunk);
1058 /* program the IOC to enable interrupt
1059 * only when the whole fragment is processed
1060 */
1061 size -= chunk;
1062 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1063 bdl += 4;
1064 azx_dev->frags++;
1065 ofs += chunk;
1066 }
1067 *bdlp = bdl;
1068 return ofs;
1069}
1070
1071/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 * set up BDL entries
1073 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001074static int azx_setup_periods(struct azx *chip,
1075 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001076 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001078 u32 *bdl;
1079 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001080 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
1082 /* reset BDL address */
1083 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1084 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1085
Takashi Iwai97b71c92009-03-18 15:09:13 +01001086 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001087 periods = azx_dev->bufsize / period_bytes;
1088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001090 bdl = (u32 *)azx_dev->bdl.area;
1091 ofs = 0;
1092 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001093 pos_adj = bdl_pos_adj[chip->dev_index];
1094 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001095 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001096 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001097 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001098 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001099 pos_adj = pos_align;
1100 else
1101 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1102 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001103 pos_adj = frames_to_bytes(runtime, pos_adj);
1104 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001105 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001106 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001107 pos_adj = 0;
1108 } else {
1109 ofs = setup_bdle(substream, azx_dev,
1110 &bdl, ofs, pos_adj, 1);
1111 if (ofs < 0)
1112 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001113 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001114 } else
1115 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001116 for (i = 0; i < periods; i++) {
1117 if (i == periods - 1 && pos_adj)
1118 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1119 period_bytes - pos_adj, 0);
1120 else
1121 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1122 period_bytes, 1);
1123 if (ofs < 0)
1124 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001126 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001127
1128 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001129 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001130 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001131 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132}
1133
Takashi Iwai1dddab42009-03-18 15:15:37 +01001134/* reset stream */
1135static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136{
1137 unsigned char val;
1138 int timeout;
1139
Takashi Iwai1dddab42009-03-18 15:15:37 +01001140 azx_stream_clear(chip, azx_dev);
1141
Takashi Iwaid01ce992007-07-27 16:52:19 +02001142 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1143 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 udelay(3);
1145 timeout = 300;
1146 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1147 --timeout)
1148 ;
1149 val &= ~SD_CTL_STREAM_RESET;
1150 azx_sd_writeb(azx_dev, SD_CTL, val);
1151 udelay(3);
1152
1153 timeout = 300;
1154 /* waiting for hardware to report that the stream is out of reset */
1155 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1156 --timeout)
1157 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001158
1159 /* reset first position - may not be synced with hw at this time */
1160 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001161}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162
Takashi Iwai1dddab42009-03-18 15:15:37 +01001163/*
1164 * set up the SD for streaming
1165 */
1166static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1167{
1168 /* make sure the run bit is zero for SD */
1169 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 /* program the stream_tag */
1171 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001172 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1174
1175 /* program the length of samples in cyclic buffer */
1176 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1177
1178 /* program the stream format */
1179 /* this value needs to be the same as the one programmed */
1180 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1181
1182 /* program the stream LVI (last valid index) of the BDL */
1183 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1184
1185 /* program the BDL address */
1186 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001187 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001189 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001191 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001192 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001193 chip->position_fix == POS_FIX_AUTO ||
1194 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001195 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1196 azx_writel(chip, DPLBASE,
1197 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1198 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001201 azx_sd_writel(azx_dev, SD_CTL,
1202 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
1204 return 0;
1205}
1206
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001207/*
1208 * Probe the given codec address
1209 */
1210static int probe_codec(struct azx *chip, int addr)
1211{
1212 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1213 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1214 unsigned int res;
1215
1216 chip->probing = 1;
1217 azx_send_cmd(chip->bus, cmd);
1218 res = azx_get_response(chip->bus);
1219 chip->probing = 0;
1220 if (res == -1)
1221 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001222 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001223 return 0;
1224}
1225
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001226static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1227 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001228static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
1230/*
1231 * Codec initialization
1232 */
1233
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001234/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1235static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001236 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001237};
1238
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001239static int __devinit azx_codec_create(struct azx *chip, const char *model,
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001240 int no_init)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241{
1242 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001243 int c, codecs, err;
1244 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
1246 memset(&bus_temp, 0, sizeof(bus_temp));
1247 bus_temp.private_data = chip;
1248 bus_temp.modelname = model;
1249 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001250 bus_temp.ops.command = azx_send_cmd;
1251 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001252 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001253#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001254 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001255 bus_temp.ops.pm_notify = azx_power_notify;
1256#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
Takashi Iwaid01ce992007-07-27 16:52:19 +02001258 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1259 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 return err;
1261
Wei Nidc9c8e22008-09-26 13:55:56 +08001262 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1263 chip->bus->needs_damn_long_delay = 1;
1264
Takashi Iwai34c25352008-10-28 11:38:58 +01001265 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001266 max_slots = azx_max_codecs[chip->driver_type];
1267 if (!max_slots)
1268 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001269
1270 /* First try to probe all given codec slots */
1271 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001272 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001273 if (probe_codec(chip, c) < 0) {
1274 /* Some BIOSen give you wrong codec addresses
1275 * that don't exist
1276 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001277 snd_printk(KERN_WARNING SFX
1278 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001279 "disabling it...\n", c);
1280 chip->codec_mask &= ~(1 << c);
1281 /* More badly, accessing to a non-existing
1282 * codec often screws up the controller chip,
1283 * and distrubs the further communications.
1284 * Thus if an error occurs during probing,
1285 * better to reset the controller chip to
1286 * get back to the sanity state.
1287 */
1288 azx_stop_chip(chip);
1289 azx_init_chip(chip);
1290 }
1291 }
1292 }
1293
1294 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001295 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001296 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001297 struct hda_codec *codec;
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001298 err = snd_hda_codec_new(chip->bus, c, !no_init, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 if (err < 0)
1300 continue;
1301 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001302 }
1303 }
1304 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1306 return -ENXIO;
1307 }
1308
1309 return 0;
1310}
1311
1312
1313/*
1314 * PCM support
1315 */
1316
1317/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001318static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001320 int dev, i, nums;
1321 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1322 dev = chip->playback_index_offset;
1323 nums = chip->playback_streams;
1324 } else {
1325 dev = chip->capture_index_offset;
1326 nums = chip->capture_streams;
1327 }
1328 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001329 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 chip->azx_dev[dev].opened = 1;
1331 return &chip->azx_dev[dev];
1332 }
1333 return NULL;
1334}
1335
1336/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001337static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338{
1339 azx_dev->opened = 0;
1340}
1341
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001342static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001343 .info = (SNDRV_PCM_INFO_MMAP |
1344 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1346 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001347 /* No full-resume yet implemented */
1348 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001349 SNDRV_PCM_INFO_PAUSE |
1350 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1352 .rates = SNDRV_PCM_RATE_48000,
1353 .rate_min = 48000,
1354 .rate_max = 48000,
1355 .channels_min = 2,
1356 .channels_max = 2,
1357 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1358 .period_bytes_min = 128,
1359 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1360 .periods_min = 2,
1361 .periods_max = AZX_MAX_FRAG,
1362 .fifo_size = 0,
1363};
1364
1365struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001366 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 struct hda_codec *codec;
1368 struct hda_pcm_stream *hinfo[2];
1369};
1370
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001371static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372{
1373 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1374 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001375 struct azx *chip = apcm->chip;
1376 struct azx_dev *azx_dev;
1377 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 unsigned long flags;
1379 int err;
1380
Ingo Molnar62932df2006-01-16 16:34:20 +01001381 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 azx_dev = azx_assign_device(chip, substream->stream);
1383 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001384 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 return -EBUSY;
1386 }
1387 runtime->hw = azx_pcm_hw;
1388 runtime->hw.channels_min = hinfo->channels_min;
1389 runtime->hw.channels_max = hinfo->channels_max;
1390 runtime->hw.formats = hinfo->formats;
1391 runtime->hw.rates = hinfo->rates;
1392 snd_pcm_limit_hw_rates(runtime);
1393 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001394 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1395 128);
1396 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1397 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001398 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001399 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1400 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001402 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001403 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404 return err;
1405 }
1406 spin_lock_irqsave(&chip->reg_lock, flags);
1407 azx_dev->substream = substream;
1408 azx_dev->running = 0;
1409 spin_unlock_irqrestore(&chip->reg_lock, flags);
1410
1411 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001412 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001413 mutex_unlock(&chip->open_mutex);
Takashi Iwai1dddab42009-03-18 15:15:37 +01001414
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 return 0;
1416}
1417
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001418static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419{
1420 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1421 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001422 struct azx *chip = apcm->chip;
1423 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 unsigned long flags;
1425
Ingo Molnar62932df2006-01-16 16:34:20 +01001426 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 spin_lock_irqsave(&chip->reg_lock, flags);
1428 azx_dev->substream = NULL;
1429 azx_dev->running = 0;
1430 spin_unlock_irqrestore(&chip->reg_lock, flags);
1431 azx_release_device(azx_dev);
1432 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001433 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001434 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 return 0;
1436}
1437
Takashi Iwaid01ce992007-07-27 16:52:19 +02001438static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1439 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001441 struct azx_dev *azx_dev = get_azx_dev(substream);
1442
1443 azx_dev->bufsize = 0;
1444 azx_dev->period_bytes = 0;
1445 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001446 return snd_pcm_lib_malloc_pages(substream,
1447 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448}
1449
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001450static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451{
1452 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001453 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1455
1456 /* reset BDL address */
1457 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1458 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1459 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001460 azx_dev->bufsize = 0;
1461 azx_dev->period_bytes = 0;
1462 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463
1464 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1465
1466 return snd_pcm_lib_free_pages(substream);
1467}
1468
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001469static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470{
1471 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001472 struct azx *chip = apcm->chip;
1473 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001475 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001476 unsigned int bufsize, period_bytes, format_val;
1477 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001479 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001480 format_val = snd_hda_calc_stream_format(runtime->rate,
1481 runtime->channels,
1482 runtime->format,
1483 hinfo->maxbps);
1484 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001485 snd_printk(KERN_ERR SFX
1486 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487 runtime->rate, runtime->channels, runtime->format);
1488 return -EINVAL;
1489 }
1490
Takashi Iwai97b71c92009-03-18 15:09:13 +01001491 bufsize = snd_pcm_lib_buffer_bytes(substream);
1492 period_bytes = snd_pcm_lib_period_bytes(substream);
1493
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001494 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001495 bufsize, format_val);
1496
1497 if (bufsize != azx_dev->bufsize ||
1498 period_bytes != azx_dev->period_bytes ||
1499 format_val != azx_dev->format_val) {
1500 azx_dev->bufsize = bufsize;
1501 azx_dev->period_bytes = period_bytes;
1502 azx_dev->format_val = format_val;
1503 err = azx_setup_periods(chip, substream, azx_dev);
1504 if (err < 0)
1505 return err;
1506 }
1507
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001508 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1509 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 azx_setup_controller(chip, azx_dev);
1511 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1512 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1513 else
1514 azx_dev->fifo_size = 0;
1515
1516 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1517 azx_dev->format_val, substream);
1518}
1519
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001520static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521{
1522 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001523 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001524 struct azx_dev *azx_dev;
1525 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001526 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001527 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001530 case SNDRV_PCM_TRIGGER_START:
1531 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1533 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001534 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 break;
1536 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001537 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001539 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540 break;
1541 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001542 return -EINVAL;
1543 }
1544
1545 snd_pcm_group_for_each_entry(s, substream) {
1546 if (s->pcm->card != substream->pcm->card)
1547 continue;
1548 azx_dev = get_azx_dev(s);
1549 sbits |= 1 << azx_dev->index;
1550 nsync++;
1551 snd_pcm_trigger_done(s, substream);
1552 }
1553
1554 spin_lock(&chip->reg_lock);
1555 if (nsync > 1) {
1556 /* first, set SYNC bits of corresponding streams */
1557 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1558 }
1559 snd_pcm_group_for_each_entry(s, substream) {
1560 if (s->pcm->card != substream->pcm->card)
1561 continue;
1562 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001563 if (rstart) {
1564 azx_dev->start_flag = 1;
1565 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1566 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001567 if (start)
1568 azx_stream_start(chip, azx_dev);
1569 else
1570 azx_stream_stop(chip, azx_dev);
1571 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 }
1573 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001574 if (start) {
1575 if (nsync == 1)
1576 return 0;
1577 /* wait until all FIFOs get ready */
1578 for (timeout = 5000; timeout; timeout--) {
1579 nwait = 0;
1580 snd_pcm_group_for_each_entry(s, substream) {
1581 if (s->pcm->card != substream->pcm->card)
1582 continue;
1583 azx_dev = get_azx_dev(s);
1584 if (!(azx_sd_readb(azx_dev, SD_STS) &
1585 SD_STS_FIFO_READY))
1586 nwait++;
1587 }
1588 if (!nwait)
1589 break;
1590 cpu_relax();
1591 }
1592 } else {
1593 /* wait until all RUN bits are cleared */
1594 for (timeout = 5000; timeout; timeout--) {
1595 nwait = 0;
1596 snd_pcm_group_for_each_entry(s, substream) {
1597 if (s->pcm->card != substream->pcm->card)
1598 continue;
1599 azx_dev = get_azx_dev(s);
1600 if (azx_sd_readb(azx_dev, SD_CTL) &
1601 SD_CTL_DMA_START)
1602 nwait++;
1603 }
1604 if (!nwait)
1605 break;
1606 cpu_relax();
1607 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001609 if (nsync > 1) {
1610 spin_lock(&chip->reg_lock);
1611 /* reset SYNC bits */
1612 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1613 spin_unlock(&chip->reg_lock);
1614 }
1615 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616}
1617
Joseph Chan0e153472008-08-26 14:38:03 +02001618/* get the current DMA position with correction on VIA chips */
1619static unsigned int azx_via_get_position(struct azx *chip,
1620 struct azx_dev *azx_dev)
1621{
1622 unsigned int link_pos, mini_pos, bound_pos;
1623 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1624 unsigned int fifo_size;
1625
1626 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1627 if (azx_dev->index >= 4) {
1628 /* Playback, no problem using link position */
1629 return link_pos;
1630 }
1631
1632 /* Capture */
1633 /* For new chipset,
1634 * use mod to get the DMA position just like old chipset
1635 */
1636 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1637 mod_dma_pos %= azx_dev->period_bytes;
1638
1639 /* azx_dev->fifo_size can't get FIFO size of in stream.
1640 * Get from base address + offset.
1641 */
1642 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1643
1644 if (azx_dev->insufficient) {
1645 /* Link position never gather than FIFO size */
1646 if (link_pos <= fifo_size)
1647 return 0;
1648
1649 azx_dev->insufficient = 0;
1650 }
1651
1652 if (link_pos <= fifo_size)
1653 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1654 else
1655 mini_pos = link_pos - fifo_size;
1656
1657 /* Find nearest previous boudary */
1658 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1659 mod_link_pos = link_pos % azx_dev->period_bytes;
1660 if (mod_link_pos >= fifo_size)
1661 bound_pos = link_pos - mod_link_pos;
1662 else if (mod_dma_pos >= mod_mini_pos)
1663 bound_pos = mini_pos - mod_mini_pos;
1664 else {
1665 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1666 if (bound_pos >= azx_dev->bufsize)
1667 bound_pos = 0;
1668 }
1669
1670 /* Calculate real DMA position we want */
1671 return bound_pos + mod_dma_pos;
1672}
1673
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001674static unsigned int azx_get_position(struct azx *chip,
1675 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 unsigned int pos;
1678
Joseph Chan0e153472008-08-26 14:38:03 +02001679 if (chip->via_dmapos_patch)
1680 pos = azx_via_get_position(chip, azx_dev);
1681 else if (chip->position_fix == POS_FIX_POSBUF ||
1682 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001683 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001684 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001685 } else {
1686 /* read LPIB */
1687 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001688 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 if (pos >= azx_dev->bufsize)
1690 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001691 return pos;
1692}
1693
1694static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1695{
1696 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1697 struct azx *chip = apcm->chip;
1698 struct azx_dev *azx_dev = get_azx_dev(substream);
1699 return bytes_to_frames(substream->runtime,
1700 azx_get_position(chip, azx_dev));
1701}
1702
1703/*
1704 * Check whether the current DMA position is acceptable for updating
1705 * periods. Returns non-zero if it's OK.
1706 *
1707 * Many HD-audio controllers appear pretty inaccurate about
1708 * the update-IRQ timing. The IRQ is issued before actually the
1709 * data is processed. So, we need to process it afterwords in a
1710 * workqueue.
1711 */
1712static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1713{
1714 unsigned int pos;
1715
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001716 if (azx_dev->start_flag &&
1717 time_before_eq(jiffies, azx_dev->start_jiffies))
1718 return -1; /* bogus (too early) interrupt */
1719 azx_dev->start_flag = 0;
1720
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001721 pos = azx_get_position(chip, azx_dev);
1722 if (chip->position_fix == POS_FIX_AUTO) {
1723 if (!pos) {
1724 printk(KERN_WARNING
1725 "hda-intel: Invalid position buffer, "
1726 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001727 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001728 pos = azx_get_position(chip, azx_dev);
1729 } else
1730 chip->position_fix = POS_FIX_POSBUF;
1731 }
1732
Takashi Iwaia62741c2008-08-18 17:11:09 +02001733 if (!bdl_pos_adj[chip->dev_index])
1734 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001735 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1736 return 0; /* NG - it's below the period boundary */
1737 return 1; /* OK, it's fine */
1738}
1739
1740/*
1741 * The work for pending PCM period updates.
1742 */
1743static void azx_irq_pending_work(struct work_struct *work)
1744{
1745 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1746 int i, pending;
1747
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001748 if (!chip->irq_pending_warned) {
1749 printk(KERN_WARNING
1750 "hda-intel: IRQ timing workaround is activated "
1751 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1752 chip->card->number);
1753 chip->irq_pending_warned = 1;
1754 }
1755
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001756 for (;;) {
1757 pending = 0;
1758 spin_lock_irq(&chip->reg_lock);
1759 for (i = 0; i < chip->num_streams; i++) {
1760 struct azx_dev *azx_dev = &chip->azx_dev[i];
1761 if (!azx_dev->irq_pending ||
1762 !azx_dev->substream ||
1763 !azx_dev->running)
1764 continue;
1765 if (azx_position_ok(chip, azx_dev)) {
1766 azx_dev->irq_pending = 0;
1767 spin_unlock(&chip->reg_lock);
1768 snd_pcm_period_elapsed(azx_dev->substream);
1769 spin_lock(&chip->reg_lock);
1770 } else
1771 pending++;
1772 }
1773 spin_unlock_irq(&chip->reg_lock);
1774 if (!pending)
1775 return;
1776 cond_resched();
1777 }
1778}
1779
1780/* clear irq_pending flags and assure no on-going workq */
1781static void azx_clear_irq_pending(struct azx *chip)
1782{
1783 int i;
1784
1785 spin_lock_irq(&chip->reg_lock);
1786 for (i = 0; i < chip->num_streams; i++)
1787 chip->azx_dev[i].irq_pending = 0;
1788 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789}
1790
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001791static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 .open = azx_pcm_open,
1793 .close = azx_pcm_close,
1794 .ioctl = snd_pcm_lib_ioctl,
1795 .hw_params = azx_pcm_hw_params,
1796 .hw_free = azx_pcm_hw_free,
1797 .prepare = azx_pcm_prepare,
1798 .trigger = azx_pcm_trigger,
1799 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001800 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801};
1802
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001803static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001804{
Takashi Iwai176d5332008-07-30 15:01:44 +02001805 struct azx_pcm *apcm = pcm->private_data;
1806 if (apcm) {
1807 apcm->chip->pcm[pcm->device] = NULL;
1808 kfree(apcm);
1809 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810}
1811
Takashi Iwai176d5332008-07-30 15:01:44 +02001812static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001813azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1814 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001816 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001817 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001819 int pcm_dev = cpcm->device;
1820 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821
Takashi Iwai176d5332008-07-30 15:01:44 +02001822 if (pcm_dev >= AZX_MAX_PCMS) {
1823 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1824 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001825 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001826 }
1827 if (chip->pcm[pcm_dev]) {
1828 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1829 return -EBUSY;
1830 }
1831 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1832 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1833 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 &pcm);
1835 if (err < 0)
1836 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02001837 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02001838 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 if (apcm == NULL)
1840 return -ENOMEM;
1841 apcm->chip = chip;
1842 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843 pcm->private_data = apcm;
1844 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001845 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1846 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1847 chip->pcm[pcm_dev] = pcm;
1848 cpcm->pcm = pcm;
1849 for (s = 0; s < 2; s++) {
1850 apcm->hinfo[s] = &cpcm->stream[s];
1851 if (cpcm->stream[s].substreams)
1852 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1853 }
1854 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001855 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001857 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001858 return 0;
1859}
1860
1861/*
1862 * mixer creation - all stuff is implemented in hda module
1863 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001864static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865{
1866 return snd_hda_build_controls(chip->bus);
1867}
1868
1869
1870/*
1871 * initialize SD streams
1872 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001873static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874{
1875 int i;
1876
1877 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001878 * assign the starting bdl address to each stream (device)
1879 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001881 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001882 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001883 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1885 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1886 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1887 azx_dev->sd_int_sta_mask = 1 << i;
1888 /* stream tag: must be non-zero and unique */
1889 azx_dev->index = i;
1890 azx_dev->stream_tag = i + 1;
1891 }
1892
1893 return 0;
1894}
1895
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001896static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1897{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001898 if (request_irq(chip->pci->irq, azx_interrupt,
1899 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001900 "HDA Intel", chip)) {
1901 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1902 "disabling device\n", chip->pci->irq);
1903 if (do_disconnect)
1904 snd_card_disconnect(chip->card);
1905 return -1;
1906 }
1907 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001908 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001909 return 0;
1910}
1911
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
Takashi Iwaicb53c622007-08-10 17:21:45 +02001913static void azx_stop_chip(struct azx *chip)
1914{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001915 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001916 return;
1917
1918 /* disable interrupts */
1919 azx_int_disable(chip);
1920 azx_int_clear(chip);
1921
1922 /* disable CORB/RIRB */
1923 azx_free_cmd_io(chip);
1924
1925 /* disable position buffer */
1926 azx_writel(chip, DPLBASE, 0);
1927 azx_writel(chip, DPUBASE, 0);
1928
1929 chip->initialized = 0;
1930}
1931
1932#ifdef CONFIG_SND_HDA_POWER_SAVE
1933/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001934static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001935{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001936 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001937 struct hda_codec *c;
1938 int power_on = 0;
1939
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001940 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02001941 if (c->power_on) {
1942 power_on = 1;
1943 break;
1944 }
1945 }
1946 if (power_on)
1947 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001948 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001949 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001950}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01001951#endif /* CONFIG_SND_HDA_POWER_SAVE */
1952
1953#ifdef CONFIG_PM
1954/*
1955 * power management
1956 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01001957
1958static int snd_hda_codecs_inuse(struct hda_bus *bus)
1959{
1960 struct hda_codec *codec;
1961
1962 list_for_each_entry(codec, &bus->codec_list, list) {
1963 if (snd_hda_codec_needs_resume(codec))
1964 return 1;
1965 }
1966 return 0;
1967}
Takashi Iwaicb53c622007-08-10 17:21:45 +02001968
Takashi Iwai421a1252005-11-17 16:11:09 +01001969static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970{
Takashi Iwai421a1252005-11-17 16:11:09 +01001971 struct snd_card *card = pci_get_drvdata(pci);
1972 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973 int i;
1974
Takashi Iwai421a1252005-11-17 16:11:09 +01001975 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001976 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001977 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001978 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001979 if (chip->initialized)
1980 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001981 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001982 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001983 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001984 chip->irq = -1;
1985 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001986 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001987 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001988 pci_disable_device(pci);
1989 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001990 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 return 0;
1992}
1993
Takashi Iwai421a1252005-11-17 16:11:09 +01001994static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995{
Takashi Iwai421a1252005-11-17 16:11:09 +01001996 struct snd_card *card = pci_get_drvdata(pci);
1997 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
Takashi Iwaid14a7e02009-02-16 10:13:03 +01001999 pci_set_power_state(pci, PCI_D0);
2000 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002001 if (pci_enable_device(pci) < 0) {
2002 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2003 "disabling device\n");
2004 snd_card_disconnect(card);
2005 return -EIO;
2006 }
2007 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002008 if (chip->msi)
2009 if (pci_enable_msi(pci) < 0)
2010 chip->msi = 0;
2011 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002012 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002013 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002014
2015 if (snd_hda_codecs_inuse(chip->bus))
2016 azx_init_chip(chip);
2017
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002019 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 return 0;
2021}
2022#endif /* CONFIG_PM */
2023
2024
2025/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002026 * reboot notifier for hang-up problem at power-down
2027 */
2028static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2029{
2030 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2031 azx_stop_chip(chip);
2032 return NOTIFY_OK;
2033}
2034
2035static void azx_notifier_register(struct azx *chip)
2036{
2037 chip->reboot_notifier.notifier_call = azx_halt;
2038 register_reboot_notifier(&chip->reboot_notifier);
2039}
2040
2041static void azx_notifier_unregister(struct azx *chip)
2042{
2043 if (chip->reboot_notifier.notifier_call)
2044 unregister_reboot_notifier(&chip->reboot_notifier);
2045}
2046
2047/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 * destructor
2049 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002050static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002052 int i;
2053
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002054 azx_notifier_unregister(chip);
2055
Takashi Iwaice43fba2005-05-30 20:33:44 +02002056 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002057 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002058 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002059 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002060 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 }
2062
Jeff Garzikf000fd82008-04-22 13:50:34 +02002063 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002065 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002066 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002067 if (chip->remap_addr)
2068 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002070 if (chip->azx_dev) {
2071 for (i = 0; i < chip->num_streams; i++)
2072 if (chip->azx_dev[i].bdl.area)
2073 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2074 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 if (chip->rb.area)
2076 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 if (chip->posbuf.area)
2078 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 pci_release_regions(chip->pci);
2080 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002081 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 kfree(chip);
2083
2084 return 0;
2085}
2086
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002087static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088{
2089 return azx_free(device->device_data);
2090}
2091
2092/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002093 * white/black-listing for position_fix
2094 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002095static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002096 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2097 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2098 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002099 {}
2100};
2101
2102static int __devinit check_position_fix(struct azx *chip, int fix)
2103{
2104 const struct snd_pci_quirk *q;
2105
Takashi Iwaic673ba12009-03-17 07:49:14 +01002106 switch (fix) {
2107 case POS_FIX_LPIB:
2108 case POS_FIX_POSBUF:
2109 return fix;
2110 }
2111
2112 /* Check VIA/ATI HD Audio Controller exist */
2113 switch (chip->driver_type) {
2114 case AZX_DRIVER_VIA:
2115 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002116 chip->via_dmapos_patch = 1;
2117 /* Use link position directly, avoid any transfer problem. */
2118 return POS_FIX_LPIB;
2119 }
2120 chip->via_dmapos_patch = 0;
2121
Takashi Iwaic673ba12009-03-17 07:49:14 +01002122 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2123 if (q) {
2124 printk(KERN_INFO
2125 "hda_intel: position_fix set to %d "
2126 "for device %04x:%04x\n",
2127 q->value, q->subvendor, q->subdevice);
2128 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002129 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002130 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002131}
2132
2133/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002134 * black-lists for probe_mask
2135 */
2136static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2137 /* Thinkpad often breaks the controller communication when accessing
2138 * to the non-working (or non-existing) modem codec slot.
2139 */
2140 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2141 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2142 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002143 /* broken BIOS */
2144 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002145 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2146 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002147 /* forced codec slots */
2148 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002149 {}
2150};
2151
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002152#define AZX_FORCE_CODEC_MASK 0x100
2153
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002154static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002155{
2156 const struct snd_pci_quirk *q;
2157
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002158 chip->codec_probe_mask = probe_mask[dev];
2159 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002160 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2161 if (q) {
2162 printk(KERN_INFO
2163 "hda_intel: probe_mask set to 0x%x "
2164 "for device %04x:%04x\n",
2165 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002166 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002167 }
2168 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002169
2170 /* check forced option */
2171 if (chip->codec_probe_mask != -1 &&
2172 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2173 chip->codec_mask = chip->codec_probe_mask & 0xff;
2174 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2175 chip->codec_mask);
2176 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002177}
2178
2179
2180/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 * constructor
2182 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002183static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002184 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002185 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002187 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002188 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002189 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002190 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 .dev_free = azx_dev_free,
2192 };
2193
2194 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002195
Pavel Machek927fc862006-08-31 17:03:43 +02002196 err = pci_enable_device(pci);
2197 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198 return err;
2199
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002200 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002201 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002202 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2203 pci_disable_device(pci);
2204 return -ENOMEM;
2205 }
2206
2207 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002208 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 chip->card = card;
2210 chip->pci = pci;
2211 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002212 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002213 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002214 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002215 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002217 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2218 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002219
Takashi Iwai27346162006-01-12 18:28:44 +01002220 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002221
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002222 if (bdl_pos_adj[dev] < 0) {
2223 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002224 case AZX_DRIVER_ICH:
2225 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002226 break;
2227 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002228 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002229 break;
2230 }
2231 }
2232
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002233#if BITS_PER_LONG != 64
2234 /* Fix up base address on ULI M5461 */
2235 if (chip->driver_type == AZX_DRIVER_ULI) {
2236 u16 tmp3;
2237 pci_read_config_word(pci, 0x40, &tmp3);
2238 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2239 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2240 }
2241#endif
2242
Pavel Machek927fc862006-08-31 17:03:43 +02002243 err = pci_request_regions(pci, "ICH HD audio");
2244 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245 kfree(chip);
2246 pci_disable_device(pci);
2247 return err;
2248 }
2249
Pavel Machek927fc862006-08-31 17:03:43 +02002250 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002251 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252 if (chip->remap_addr == NULL) {
2253 snd_printk(KERN_ERR SFX "ioremap error\n");
2254 err = -ENXIO;
2255 goto errout;
2256 }
2257
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002258 if (chip->msi)
2259 if (pci_enable_msi(pci) < 0)
2260 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002261
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002262 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 err = -EBUSY;
2264 goto errout;
2265 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266
2267 pci_set_master(pci);
2268 synchronize_irq(chip->irq);
2269
Tobin Davisbcd72002008-01-15 11:23:55 +01002270 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002271 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002272
Takashi Iwai09240cf2009-03-17 07:47:18 +01002273 /* ATI chips seems buggy about 64bit DMA addresses */
2274 if (chip->driver_type == AZX_DRIVER_ATI)
2275 gcap &= ~0x01;
2276
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002277 /* allow 64bit DMA address if supported by H/W */
Yang Hongyange9304382009-04-13 14:40:14 -07002278 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
2279 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002280 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002281 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2282 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002283 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002284
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002285 /* read number of streams from GCAP register instead of using
2286 * hardcoded value
2287 */
2288 chip->capture_streams = (gcap >> 8) & 0x0f;
2289 chip->playback_streams = (gcap >> 12) & 0x0f;
2290 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002291 /* gcap didn't give any info, switching to old method */
2292
2293 switch (chip->driver_type) {
2294 case AZX_DRIVER_ULI:
2295 chip->playback_streams = ULI_NUM_PLAYBACK;
2296 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002297 break;
2298 case AZX_DRIVER_ATIHDMI:
2299 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2300 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002301 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002302 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002303 default:
2304 chip->playback_streams = ICH6_NUM_PLAYBACK;
2305 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002306 break;
2307 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002308 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002309 chip->capture_index_offset = 0;
2310 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002311 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002312 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2313 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002314 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002315 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002316 goto errout;
2317 }
2318
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002319 for (i = 0; i < chip->num_streams; i++) {
2320 /* allocate memory for the BDL for each stream */
2321 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2322 snd_dma_pci_data(chip->pci),
2323 BDL_SIZE, &chip->azx_dev[i].bdl);
2324 if (err < 0) {
2325 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2326 goto errout;
2327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002329 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002330 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2331 snd_dma_pci_data(chip->pci),
2332 chip->num_streams * 8, &chip->posbuf);
2333 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002334 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2335 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002338 if (!chip->single_cmd) {
2339 err = azx_alloc_cmd_io(chip);
2340 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002341 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002342 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
2344 /* initialize streams */
2345 azx_init_stream(chip);
2346
2347 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002348 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349 azx_init_chip(chip);
2350
2351 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002352 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353 snd_printk(KERN_ERR SFX "no codecs found!\n");
2354 err = -ENODEV;
2355 goto errout;
2356 }
2357
Takashi Iwaid01ce992007-07-27 16:52:19 +02002358 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2359 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2361 goto errout;
2362 }
2363
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002364 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002365 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2366 sizeof(card->shortname));
2367 snprintf(card->longname, sizeof(card->longname),
2368 "%s at 0x%lx irq %i",
2369 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002370
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371 *rchip = chip;
2372 return 0;
2373
2374 errout:
2375 azx_free(chip);
2376 return err;
2377}
2378
Takashi Iwaicb53c622007-08-10 17:21:45 +02002379static void power_down_all_codecs(struct azx *chip)
2380{
2381#ifdef CONFIG_SND_HDA_POWER_SAVE
2382 /* The codecs were powered up in snd_hda_codec_new().
2383 * Now all initialization done, so turn them down if possible
2384 */
2385 struct hda_codec *codec;
2386 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2387 snd_hda_power_down(codec);
2388 }
2389#endif
2390}
2391
Takashi Iwaid01ce992007-07-27 16:52:19 +02002392static int __devinit azx_probe(struct pci_dev *pci,
2393 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002395 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002396 struct snd_card *card;
2397 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002398 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002400 if (dev >= SNDRV_CARDS)
2401 return -ENODEV;
2402 if (!enable[dev]) {
2403 dev++;
2404 return -ENOENT;
2405 }
2406
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002407 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2408 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002410 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 }
2412
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002413 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002414 if (err < 0)
2415 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002416 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417
Linus Torvalds1da177e2005-04-16 15:20:36 -07002418 /* create codec instances */
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002419 err = azx_codec_create(chip, model[dev], probe_only[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002420 if (err < 0)
2421 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422
2423 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002424 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002425 if (err < 0)
2426 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
2428 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002429 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002430 if (err < 0)
2431 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 snd_card_set_dev(card, &pci->dev);
2434
Takashi Iwaid01ce992007-07-27 16:52:19 +02002435 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002436 if (err < 0)
2437 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
2439 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002440 chip->running = 1;
2441 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002442 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002444 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002446out_free:
2447 snd_card_free(card);
2448 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002449}
2450
2451static void __devexit azx_remove(struct pci_dev *pci)
2452{
2453 snd_card_free(pci_get_drvdata(pci));
2454 pci_set_drvdata(pci, NULL);
2455}
2456
2457/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002458static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002459 /* ICH 6..10 */
2460 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2461 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2462 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2463 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002464 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002465 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2466 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2467 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2468 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002469 /* PCH */
2470 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002471 /* SCH */
2472 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2473 /* ATI SB 450/600 */
2474 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2475 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2476 /* ATI HDMI */
2477 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2478 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2479 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002480 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002481 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2482 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2483 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2484 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2485 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2486 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2487 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2488 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2489 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2490 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2491 /* VIA VT8251/VT8237A */
2492 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2493 /* SIS966 */
2494 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2495 /* ULI M5461 */
2496 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2497 /* NVIDIA MCP */
2498 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2499 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2500 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2501 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2502 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2503 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2504 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2505 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2506 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2507 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2508 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2509 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2510 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2511 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2512 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2513 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2514 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2515 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002516 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2517 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2518 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2519 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002520 /* Teradici */
2521 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Takashi Iwai4e01f542009-04-16 08:53:34 +02002522 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02002523#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
2524 /* the following entry conflicts with snd-ctxfi driver,
2525 * as ctxfi driver mutates from HD-audio to native mode with
2526 * a special command sequence.
2527 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02002528 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
2529 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2530 .class_mask = 0xffffff,
2531 .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai313f6e22009-05-18 12:40:52 +02002532#else
2533 /* this entry seems still valid -- i.e. without emu20kx chip */
2534 { PCI_DEVICE(0x1102, 0x0009), .driver_data = AZX_DRIVER_GENERIC },
2535#endif
Yang, Libinc4da29c2008-11-13 11:07:07 +01002536 /* AMD Generic, PCI class code and Vendor ID for HD Audio */
2537 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2538 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2539 .class_mask = 0xffffff,
2540 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541 { 0, }
2542};
2543MODULE_DEVICE_TABLE(pci, azx_ids);
2544
2545/* pci_driver definition */
2546static struct pci_driver driver = {
2547 .name = "HDA Intel",
2548 .id_table = azx_ids,
2549 .probe = azx_probe,
2550 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002551#ifdef CONFIG_PM
2552 .suspend = azx_suspend,
2553 .resume = azx_resume,
2554#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002555};
2556
2557static int __init alsa_card_azx_init(void)
2558{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002559 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002560}
2561
2562static void __exit alsa_card_azx_exit(void)
2563{
2564 pci_unregister_driver(&driver);
2565}
2566
2567module_init(alsa_card_azx_init)
2568module_exit(alsa_card_azx_exit)