blob: 664118d8c1d6426353ed97bb61b1113369a7678a [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300283static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
284{
285 int ret;
286
287 if (!ring->fbc_dirty)
288 return 0;
289
290 ret = intel_ring_begin(ring, 4);
291 if (ret)
292 return ret;
293 intel_ring_emit(ring, MI_NOOP);
294 /* WaFbcNukeOn3DBlt:ivb/hsw */
295 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
296 intel_ring_emit(ring, MSG_FBC_REND_STATE);
297 intel_ring_emit(ring, value);
298 intel_ring_advance(ring);
299
300 ring->fbc_dirty = false;
301 return 0;
302}
303
Paulo Zanonif3987632012-08-17 18:35:43 -0300304static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300305gen7_render_ring_flush(struct intel_ring_buffer *ring,
306 u32 invalidate_domains, u32 flush_domains)
307{
308 u32 flags = 0;
309 struct pipe_control *pc = ring->private;
310 u32 scratch_addr = pc->gtt_offset + 128;
311 int ret;
312
Paulo Zanonif3987632012-08-17 18:35:43 -0300313 /*
314 * Ensure that any following seqno writes only happen when the render
315 * cache is indeed flushed.
316 *
317 * Workaround: 4th PIPE_CONTROL command (except the ones with only
318 * read-cache invalidate bits set) must have the CS_STALL bit set. We
319 * don't try to be clever and just set it unconditionally.
320 */
321 flags |= PIPE_CONTROL_CS_STALL;
322
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300323 /* Just flush everything. Experiments have shown that reducing the
324 * number of bits based on the write domains has little performance
325 * impact.
326 */
327 if (flush_domains) {
328 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
329 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300330 }
331 if (invalidate_domains) {
332 flags |= PIPE_CONTROL_TLB_INVALIDATE;
333 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
335 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
336 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
337 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
338 /*
339 * TLB invalidate requires a post-sync write.
340 */
341 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200342 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300343
344 /* Workaround: we must issue a pipe_control with CS-stall bit
345 * set before a pipe_control command that has the state cache
346 * invalidate bit set. */
347 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300348 }
349
350 ret = intel_ring_begin(ring, 4);
351 if (ret)
352 return ret;
353
354 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
355 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200356 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300357 intel_ring_emit(ring, 0);
358 intel_ring_advance(ring);
359
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300360 if (flush_domains)
361 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
362
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300363 return 0;
364}
365
Chris Wilson78501ea2010-10-27 12:18:21 +0100366static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100367 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368{
Chris Wilson78501ea2010-10-27 12:18:21 +0100369 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100370 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800371}
372
Chris Wilson78501ea2010-10-27 12:18:21 +0100373u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800374{
Chris Wilson78501ea2010-10-27 12:18:21 +0100375 drm_i915_private_t *dev_priv = ring->dev->dev_private;
376 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200377 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800378
379 return I915_READ(acthd_reg);
380}
381
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200382static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
383{
384 struct drm_i915_private *dev_priv = ring->dev->dev_private;
385 u32 addr;
386
387 addr = dev_priv->status_page_dmah->busaddr;
388 if (INTEL_INFO(ring->dev)->gen >= 4)
389 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
390 I915_WRITE(HWS_PGA, addr);
391}
392
Chris Wilson78501ea2010-10-27 12:18:21 +0100393static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800394{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200395 struct drm_device *dev = ring->dev;
396 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000397 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200398 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800399 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800400
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200401 if (HAS_FORCE_WAKE(dev))
402 gen6_gt_force_wake_get(dev_priv);
403
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200404 if (I915_NEED_GFX_HWS(dev))
405 intel_ring_setup_status_page(ring);
406 else
407 ring_setup_phys_status_page(ring);
408
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800409 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200410 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200411 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100412 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800413
Daniel Vetter570ef602010-08-02 17:06:23 +0200414 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800415
416 /* G45 ring initialization fails to reset head to zero */
417 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000418 DRM_DEBUG_KMS("%s head not reset to zero "
419 "ctl %08x head %08x tail %08x start %08x\n",
420 ring->name,
421 I915_READ_CTL(ring),
422 I915_READ_HEAD(ring),
423 I915_READ_TAIL(ring),
424 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800425
Daniel Vetter570ef602010-08-02 17:06:23 +0200426 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800427
Chris Wilson6fd0d562010-12-05 20:42:33 +0000428 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
429 DRM_ERROR("failed to set %s head to zero "
430 "ctl %08x head %08x tail %08x start %08x\n",
431 ring->name,
432 I915_READ_CTL(ring),
433 I915_READ_HEAD(ring),
434 I915_READ_TAIL(ring),
435 I915_READ_START(ring));
436 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700437 }
438
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200439 /* Initialize the ring. This must happen _after_ we've cleared the ring
440 * registers with the above sequence (the readback of the HEAD registers
441 * also enforces ordering), otherwise the hw might lose the new ring
442 * register values. */
443 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200444 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000445 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000446 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800447
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800448 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400449 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
450 I915_READ_START(ring) == obj->gtt_offset &&
451 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000452 DRM_ERROR("%s initialization failed "
453 "ctl %08x head %08x tail %08x start %08x\n",
454 ring->name,
455 I915_READ_CTL(ring),
456 I915_READ_HEAD(ring),
457 I915_READ_TAIL(ring),
458 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200459 ret = -EIO;
460 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800461 }
462
Chris Wilson78501ea2010-10-27 12:18:21 +0100463 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
464 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800465 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000466 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200467 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000468 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100469 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000471
Chris Wilson50f018d2013-06-10 11:20:19 +0100472 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
473
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200474out:
475 if (HAS_FORCE_WAKE(dev))
476 gen6_gt_force_wake_put(dev_priv);
477
478 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700479}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800480
Chris Wilsonc6df5412010-12-15 09:56:50 +0000481static int
482init_pipe_control(struct intel_ring_buffer *ring)
483{
484 struct pipe_control *pc;
485 struct drm_i915_gem_object *obj;
486 int ret;
487
488 if (ring->private)
489 return 0;
490
491 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
492 if (!pc)
493 return -ENOMEM;
494
495 obj = i915_gem_alloc_object(ring->dev, 4096);
496 if (obj == NULL) {
497 DRM_ERROR("Failed to allocate seqno page\n");
498 ret = -ENOMEM;
499 goto err;
500 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100501
502 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000503
Chris Wilson86a1ee22012-08-11 15:41:04 +0100504 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000505 if (ret)
506 goto err_unref;
507
508 pc->gtt_offset = obj->gtt_offset;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800509 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
510 if (pc->cpu_page == NULL) {
511 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000512 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800513 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000514
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200515 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
516 ring->name, pc->gtt_offset);
517
Chris Wilsonc6df5412010-12-15 09:56:50 +0000518 pc->obj = obj;
519 ring->private = pc;
520 return 0;
521
522err_unpin:
523 i915_gem_object_unpin(obj);
524err_unref:
525 drm_gem_object_unreference(&obj->base);
526err:
527 kfree(pc);
528 return ret;
529}
530
531static void
532cleanup_pipe_control(struct intel_ring_buffer *ring)
533{
534 struct pipe_control *pc = ring->private;
535 struct drm_i915_gem_object *obj;
536
Chris Wilsonc6df5412010-12-15 09:56:50 +0000537 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100538
539 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000540 i915_gem_object_unpin(obj);
541 drm_gem_object_unreference(&obj->base);
542
543 kfree(pc);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000544}
545
Chris Wilson78501ea2010-10-27 12:18:21 +0100546static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800547{
Chris Wilson78501ea2010-10-27 12:18:21 +0100548 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000549 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100550 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800551
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000552 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200553 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000554
555 /* We need to disable the AsyncFlip performance optimisations in order
556 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
557 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100558 *
559 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000560 */
561 if (INTEL_INFO(dev)->gen >= 6)
562 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
563
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000564 /* Required for the hardware to program scanline values for waiting */
565 if (INTEL_INFO(dev)->gen == 6)
566 I915_WRITE(GFX_MODE,
567 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
568
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000569 if (IS_GEN7(dev))
570 I915_WRITE(GFX_MODE_GEN7,
571 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
572 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100573
Jesse Barnes8d315282011-10-16 10:23:31 +0200574 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000575 ret = init_pipe_control(ring);
576 if (ret)
577 return ret;
578 }
579
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200580 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700581 /* From the Sandybridge PRM, volume 1 part 3, page 24:
582 * "If this bit is set, STCunit will have LRA as replacement
583 * policy. [...] This bit must be reset. LRA replacement
584 * policy is not supported."
585 */
586 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200587 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700588
589 /* This is not explicitly set for GEN6, so read the register.
590 * see intel_ring_mi_set_context() for why we care.
591 * TODO: consider explicitly setting the bit for GEN5
592 */
593 ring->itlb_before_ctx_switch =
594 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800595 }
596
Daniel Vetter6b26c862012-04-24 14:04:12 +0200597 if (INTEL_INFO(dev)->gen >= 6)
598 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000599
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700600 if (HAS_L3_GPU_CACHE(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -0700601 I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -0700602
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603 return ret;
604}
605
Chris Wilsonc6df5412010-12-15 09:56:50 +0000606static void render_ring_cleanup(struct intel_ring_buffer *ring)
607{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100608 struct drm_device *dev = ring->dev;
609
Chris Wilsonc6df5412010-12-15 09:56:50 +0000610 if (!ring->private)
611 return;
612
Daniel Vetterb45305f2012-12-17 16:21:27 +0100613 if (HAS_BROKEN_CS_TLB(dev))
614 drm_gem_object_unreference(to_gem_object(ring->private));
615
Daniel Vetteraaf8a512013-07-05 23:39:50 +0200616 if (INTEL_INFO(dev)->gen >= 5)
617 cleanup_pipe_control(ring);
618
619 ring->private = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000620}
621
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700623update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000624 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000625{
Ben Widawskyad776f82013-05-28 19:22:18 -0700626/* NB: In order to be able to do semaphore MBOX updates for varying number
627 * of rings, it's easiest if we round up each individual update to a
628 * multiple of 2 (since ring updates must always be a multiple of 2)
629 * even though the actual update only requires 3 dwords.
630 */
631#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000632 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700633 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000634 intel_ring_emit(ring, ring->outstanding_lazy_request);
Ben Widawskyad776f82013-05-28 19:22:18 -0700635 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000636}
637
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700638/**
639 * gen6_add_request - Update the semaphore mailbox registers
640 *
641 * @ring - ring that is adding a request
642 * @seqno - return seqno stuck into the ring
643 *
644 * Update the mailbox registers in the *other* rings with the current seqno.
645 * This acts like a signal in the canonical semaphore.
646 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000647static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000648gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000649{
Ben Widawskyad776f82013-05-28 19:22:18 -0700650 struct drm_device *dev = ring->dev;
651 struct drm_i915_private *dev_priv = dev->dev_private;
652 struct intel_ring_buffer *useless;
653 int i, ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000654
Ben Widawskyad776f82013-05-28 19:22:18 -0700655 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
656 MBOX_UPDATE_DWORDS) +
657 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000658 if (ret)
659 return ret;
Ben Widawskyad776f82013-05-28 19:22:18 -0700660#undef MBOX_UPDATE_DWORDS
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000661
Ben Widawskyad776f82013-05-28 19:22:18 -0700662 for_each_ring(useless, dev_priv, i) {
663 u32 mbox_reg = ring->signal_mbox[i];
664 if (mbox_reg != GEN6_NOSYNC)
665 update_mboxes(ring, mbox_reg);
666 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000667
668 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
669 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000670 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000671 intel_ring_emit(ring, MI_USER_INTERRUPT);
672 intel_ring_advance(ring);
673
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000674 return 0;
675}
676
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200677static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
678 u32 seqno)
679{
680 struct drm_i915_private *dev_priv = dev->dev_private;
681 return dev_priv->last_seqno < seqno;
682}
683
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700684/**
685 * intel_ring_sync - sync the waiter to the signaller on seqno
686 *
687 * @waiter - ring that is waiting
688 * @signaller - ring which has, or will signal
689 * @seqno - seqno which the waiter will block on
690 */
691static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200692gen6_ring_sync(struct intel_ring_buffer *waiter,
693 struct intel_ring_buffer *signaller,
694 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000695{
696 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700697 u32 dw1 = MI_SEMAPHORE_MBOX |
698 MI_SEMAPHORE_COMPARE |
699 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000700
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700701 /* Throughout all of the GEM code, seqno passed implies our current
702 * seqno is >= the last seqno executed. However for hardware the
703 * comparison is strictly greater than.
704 */
705 seqno -= 1;
706
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200707 WARN_ON(signaller->semaphore_register[waiter->id] ==
708 MI_SEMAPHORE_SYNC_INVALID);
709
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700710 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000711 if (ret)
712 return ret;
713
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200714 /* If seqno wrap happened, omit the wait with no-ops */
715 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
716 intel_ring_emit(waiter,
717 dw1 |
718 signaller->semaphore_register[waiter->id]);
719 intel_ring_emit(waiter, seqno);
720 intel_ring_emit(waiter, 0);
721 intel_ring_emit(waiter, MI_NOOP);
722 } else {
723 intel_ring_emit(waiter, MI_NOOP);
724 intel_ring_emit(waiter, MI_NOOP);
725 intel_ring_emit(waiter, MI_NOOP);
726 intel_ring_emit(waiter, MI_NOOP);
727 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700728 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000729
730 return 0;
731}
732
Chris Wilsonc6df5412010-12-15 09:56:50 +0000733#define PIPE_CONTROL_FLUSH(ring__, addr__) \
734do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200735 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
736 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000737 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
738 intel_ring_emit(ring__, 0); \
739 intel_ring_emit(ring__, 0); \
740} while (0)
741
742static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000743pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000744{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000745 struct pipe_control *pc = ring->private;
746 u32 scratch_addr = pc->gtt_offset + 128;
747 int ret;
748
749 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
750 * incoherent with writes to memory, i.e. completely fubar,
751 * so we need to use PIPE_NOTIFY instead.
752 *
753 * However, we also need to workaround the qword write
754 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
755 * memory before requesting an interrupt.
756 */
757 ret = intel_ring_begin(ring, 32);
758 if (ret)
759 return ret;
760
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200761 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200762 PIPE_CONTROL_WRITE_FLUSH |
763 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000764 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000765 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000766 intel_ring_emit(ring, 0);
767 PIPE_CONTROL_FLUSH(ring, scratch_addr);
768 scratch_addr += 128; /* write to separate cachelines */
769 PIPE_CONTROL_FLUSH(ring, scratch_addr);
770 scratch_addr += 128;
771 PIPE_CONTROL_FLUSH(ring, scratch_addr);
772 scratch_addr += 128;
773 PIPE_CONTROL_FLUSH(ring, scratch_addr);
774 scratch_addr += 128;
775 PIPE_CONTROL_FLUSH(ring, scratch_addr);
776 scratch_addr += 128;
777 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000778
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200779 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200780 PIPE_CONTROL_WRITE_FLUSH |
781 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000782 PIPE_CONTROL_NOTIFY);
783 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000784 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000785 intel_ring_emit(ring, 0);
786 intel_ring_advance(ring);
787
Chris Wilsonc6df5412010-12-15 09:56:50 +0000788 return 0;
789}
790
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800791static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100792gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100793{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100794 /* Workaround to force correct ordering between irq and seqno writes on
795 * ivb (and maybe also on snb) by reading from a CS register (like
796 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100797 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100798 intel_ring_get_active_head(ring);
799 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
800}
801
802static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100803ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800804{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000805 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
806}
807
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200808static void
809ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
810{
811 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
812}
813
Chris Wilsonc6df5412010-12-15 09:56:50 +0000814static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100815pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000816{
817 struct pipe_control *pc = ring->private;
818 return pc->cpu_page[0];
819}
820
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200821static void
822pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
823{
824 struct pipe_control *pc = ring->private;
825 pc->cpu_page[0] = seqno;
826}
827
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000828static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200829gen5_ring_get_irq(struct intel_ring_buffer *ring)
830{
831 struct drm_device *dev = ring->dev;
832 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100833 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200834
835 if (!dev->irq_enabled)
836 return false;
837
Chris Wilson7338aef2012-04-24 21:48:47 +0100838 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700839 if (ring->irq_refcount.gt++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200840 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
841 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
842 POSTING_READ(GTIMR);
843 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100844 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200845
846 return true;
847}
848
849static void
850gen5_ring_put_irq(struct intel_ring_buffer *ring)
851{
852 struct drm_device *dev = ring->dev;
853 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100854 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200855
Chris Wilson7338aef2012-04-24 21:48:47 +0100856 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700857 if (--ring->irq_refcount.gt == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200858 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
859 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
860 POSTING_READ(GTIMR);
861 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100862 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200863}
864
865static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200866i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700867{
Chris Wilson78501ea2010-10-27 12:18:21 +0100868 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000869 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100870 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700871
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000872 if (!dev->irq_enabled)
873 return false;
874
Chris Wilson7338aef2012-04-24 21:48:47 +0100875 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700876 if (ring->irq_refcount.gt++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200877 dev_priv->irq_mask &= ~ring->irq_enable_mask;
878 I915_WRITE(IMR, dev_priv->irq_mask);
879 POSTING_READ(IMR);
880 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100881 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000882
883 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700884}
885
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800886static void
Daniel Vettere3670312012-04-11 22:12:53 +0200887i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700888{
Chris Wilson78501ea2010-10-27 12:18:21 +0100889 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000890 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100891 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700892
Chris Wilson7338aef2012-04-24 21:48:47 +0100893 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700894 if (--ring->irq_refcount.gt == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200895 dev_priv->irq_mask |= ring->irq_enable_mask;
896 I915_WRITE(IMR, dev_priv->irq_mask);
897 POSTING_READ(IMR);
898 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100899 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700900}
901
Chris Wilsonc2798b12012-04-22 21:13:57 +0100902static bool
903i8xx_ring_get_irq(struct intel_ring_buffer *ring)
904{
905 struct drm_device *dev = ring->dev;
906 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100907 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100908
909 if (!dev->irq_enabled)
910 return false;
911
Chris Wilson7338aef2012-04-24 21:48:47 +0100912 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700913 if (ring->irq_refcount.gt++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100914 dev_priv->irq_mask &= ~ring->irq_enable_mask;
915 I915_WRITE16(IMR, dev_priv->irq_mask);
916 POSTING_READ16(IMR);
917 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100918 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100919
920 return true;
921}
922
923static void
924i8xx_ring_put_irq(struct intel_ring_buffer *ring)
925{
926 struct drm_device *dev = ring->dev;
927 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100928 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100929
Chris Wilson7338aef2012-04-24 21:48:47 +0100930 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -0700931 if (--ring->irq_refcount.gt == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100932 dev_priv->irq_mask |= ring->irq_enable_mask;
933 I915_WRITE16(IMR, dev_priv->irq_mask);
934 POSTING_READ16(IMR);
935 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100936 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100937}
938
Chris Wilson78501ea2010-10-27 12:18:21 +0100939void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800940{
Eric Anholt45930102011-05-06 17:12:35 -0700941 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100942 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700943 u32 mmio = 0;
944
945 /* The ring status page addresses are no longer next to the rest of
946 * the ring registers as of gen7.
947 */
948 if (IS_GEN7(dev)) {
949 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100950 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700951 mmio = RENDER_HWS_PGA_GEN7;
952 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100953 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700954 mmio = BLT_HWS_PGA_GEN7;
955 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100956 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700957 mmio = BSD_HWS_PGA_GEN7;
958 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700959 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700960 mmio = VEBOX_HWS_PGA_GEN7;
961 break;
Eric Anholt45930102011-05-06 17:12:35 -0700962 }
963 } else if (IS_GEN6(ring->dev)) {
964 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
965 } else {
966 mmio = RING_HWS_PGA(ring->mmio_base);
967 }
968
Chris Wilson78501ea2010-10-27 12:18:21 +0100969 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
970 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800971}
972
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000973static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100974bsd_ring_flush(struct intel_ring_buffer *ring,
975 u32 invalidate_domains,
976 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800977{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000978 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000979
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000980 ret = intel_ring_begin(ring, 2);
981 if (ret)
982 return ret;
983
984 intel_ring_emit(ring, MI_FLUSH);
985 intel_ring_emit(ring, MI_NOOP);
986 intel_ring_advance(ring);
987 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800988}
989
Chris Wilson3cce4692010-10-27 16:11:02 +0100990static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000991i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800992{
Chris Wilson3cce4692010-10-27 16:11:02 +0100993 int ret;
994
995 ret = intel_ring_begin(ring, 4);
996 if (ret)
997 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100998
Chris Wilson3cce4692010-10-27 16:11:02 +0100999 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1000 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +00001001 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001002 intel_ring_emit(ring, MI_USER_INTERRUPT);
1003 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001004
Chris Wilson3cce4692010-10-27 16:11:02 +01001005 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001006}
1007
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001008static bool
Ben Widawsky25c06302012-03-29 19:11:27 -07001009gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001010{
1011 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001012 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001013 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001014
1015 if (!dev->irq_enabled)
1016 return false;
1017
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001018 /* It looks like we need to prevent the gt from suspending while waiting
1019 * for an notifiy irq, otherwise irqs seem to get lost on at least the
1020 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +01001021 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001022
Chris Wilson7338aef2012-04-24 21:48:47 +01001023 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -07001024 if (ring->irq_refcount.gt++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001025 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001026 I915_WRITE_IMR(ring,
1027 ~(ring->irq_enable_mask |
1028 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001029 else
1030 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +02001031 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
1032 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1033 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +00001034 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001035 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001036
1037 return true;
1038}
1039
1040static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001041gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001042{
1043 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001044 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001045 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001046
Chris Wilson7338aef2012-04-24 21:48:47 +01001047 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Ben Widawskyaeb06592013-05-28 19:22:28 -07001048 if (--ring->irq_refcount.gt == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001049 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001050 I915_WRITE_IMR(ring,
1051 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -07001052 else
1053 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +02001054 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
1055 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1056 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001057 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001058 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001059
Daniel Vetter99ffa162012-01-25 14:04:00 +01001060 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001061}
1062
Ben Widawskya19d2932013-05-28 19:22:30 -07001063static bool
1064hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1065{
1066 struct drm_device *dev = ring->dev;
1067 struct drm_i915_private *dev_priv = dev->dev_private;
1068 unsigned long flags;
1069
1070 if (!dev->irq_enabled)
1071 return false;
1072
1073 spin_lock_irqsave(&dev_priv->rps.lock, flags);
1074 if (ring->irq_refcount.pm++ == 0) {
1075 u32 pm_imr = I915_READ(GEN6_PMIMR);
1076 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1077 I915_WRITE(GEN6_PMIMR, pm_imr & ~ring->irq_enable_mask);
1078 POSTING_READ(GEN6_PMIMR);
1079 }
1080 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
1081
1082 return true;
1083}
1084
1085static void
1086hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1087{
1088 struct drm_device *dev = ring->dev;
1089 struct drm_i915_private *dev_priv = dev->dev_private;
1090 unsigned long flags;
1091
1092 if (!dev->irq_enabled)
1093 return;
1094
1095 spin_lock_irqsave(&dev_priv->rps.lock, flags);
1096 if (--ring->irq_refcount.pm == 0) {
1097 u32 pm_imr = I915_READ(GEN6_PMIMR);
1098 I915_WRITE_IMR(ring, ~0);
1099 I915_WRITE(GEN6_PMIMR, pm_imr | ring->irq_enable_mask);
1100 POSTING_READ(GEN6_PMIMR);
1101 }
1102 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
1103}
1104
Zou Nan haid1b851f2010-05-21 09:08:57 +08001105static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001106i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1107 u32 offset, u32 length,
1108 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001109{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001110 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001111
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001112 ret = intel_ring_begin(ring, 2);
1113 if (ret)
1114 return ret;
1115
Chris Wilson78501ea2010-10-27 12:18:21 +01001116 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001117 MI_BATCH_BUFFER_START |
1118 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001119 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001120 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001121 intel_ring_advance(ring);
1122
Zou Nan haid1b851f2010-05-21 09:08:57 +08001123 return 0;
1124}
1125
Daniel Vetterb45305f2012-12-17 16:21:27 +01001126/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1127#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001128static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001129i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001130 u32 offset, u32 len,
1131 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001132{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001133 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001134
Daniel Vetterb45305f2012-12-17 16:21:27 +01001135 if (flags & I915_DISPATCH_PINNED) {
1136 ret = intel_ring_begin(ring, 4);
1137 if (ret)
1138 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001139
Daniel Vetterb45305f2012-12-17 16:21:27 +01001140 intel_ring_emit(ring, MI_BATCH_BUFFER);
1141 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1142 intel_ring_emit(ring, offset + len - 8);
1143 intel_ring_emit(ring, MI_NOOP);
1144 intel_ring_advance(ring);
1145 } else {
1146 struct drm_i915_gem_object *obj = ring->private;
1147 u32 cs_offset = obj->gtt_offset;
1148
1149 if (len > I830_BATCH_LIMIT)
1150 return -ENOSPC;
1151
1152 ret = intel_ring_begin(ring, 9+3);
1153 if (ret)
1154 return ret;
1155 /* Blit the batch (which has now all relocs applied) to the stable batch
1156 * scratch bo area (so that the CS never stumbles over its tlb
1157 * invalidation bug) ... */
1158 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1159 XY_SRC_COPY_BLT_WRITE_ALPHA |
1160 XY_SRC_COPY_BLT_WRITE_RGB);
1161 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1162 intel_ring_emit(ring, 0);
1163 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1164 intel_ring_emit(ring, cs_offset);
1165 intel_ring_emit(ring, 0);
1166 intel_ring_emit(ring, 4096);
1167 intel_ring_emit(ring, offset);
1168 intel_ring_emit(ring, MI_FLUSH);
1169
1170 /* ... and execute it. */
1171 intel_ring_emit(ring, MI_BATCH_BUFFER);
1172 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1173 intel_ring_emit(ring, cs_offset + len - 8);
1174 intel_ring_advance(ring);
1175 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001176
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001177 return 0;
1178}
1179
1180static int
1181i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001182 u32 offset, u32 len,
1183 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001184{
1185 int ret;
1186
1187 ret = intel_ring_begin(ring, 2);
1188 if (ret)
1189 return ret;
1190
Chris Wilson65f56872012-04-17 16:38:12 +01001191 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001192 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001193 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001194
Eric Anholt62fdfea2010-05-21 13:26:39 -07001195 return 0;
1196}
1197
Chris Wilson78501ea2010-10-27 12:18:21 +01001198static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001199{
Chris Wilson05394f32010-11-08 19:18:58 +00001200 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001201
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001202 obj = ring->status_page.obj;
1203 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001204 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001205
Chris Wilson9da3da62012-06-01 15:20:22 +01001206 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001207 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001208 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001209 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001210}
1211
Chris Wilson78501ea2010-10-27 12:18:21 +01001212static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001213{
Chris Wilson78501ea2010-10-27 12:18:21 +01001214 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001215 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001216 int ret;
1217
Eric Anholt62fdfea2010-05-21 13:26:39 -07001218 obj = i915_gem_alloc_object(dev, 4096);
1219 if (obj == NULL) {
1220 DRM_ERROR("Failed to allocate status page\n");
1221 ret = -ENOMEM;
1222 goto err;
1223 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001224
1225 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001226
Chris Wilson86a1ee22012-08-11 15:41:04 +01001227 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001228 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001229 goto err_unref;
1230 }
1231
Chris Wilson05394f32010-11-08 19:18:58 +00001232 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001233 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001234 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001235 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001236 goto err_unpin;
1237 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001238 ring->status_page.obj = obj;
1239 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001240
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001241 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1242 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001243
1244 return 0;
1245
1246err_unpin:
1247 i915_gem_object_unpin(obj);
1248err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001249 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001250err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001251 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001252}
1253
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001254static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001255{
1256 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001257
1258 if (!dev_priv->status_page_dmah) {
1259 dev_priv->status_page_dmah =
1260 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1261 if (!dev_priv->status_page_dmah)
1262 return -ENOMEM;
1263 }
1264
Chris Wilson6b8294a2012-11-16 11:43:20 +00001265 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1266 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1267
1268 return 0;
1269}
1270
Ben Widawskyc43b5632012-04-16 14:07:40 -07001271static int intel_init_ring_buffer(struct drm_device *dev,
1272 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001273{
Chris Wilson05394f32010-11-08 19:18:58 +00001274 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001275 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001276 int ret;
1277
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001278 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001279 INIT_LIST_HEAD(&ring->active_list);
1280 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001281 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001282 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001283
Chris Wilsonb259f672011-03-29 13:19:09 +01001284 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001285
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001286 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001287 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001288 if (ret)
1289 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001290 } else {
1291 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001292 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001293 if (ret)
1294 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001295 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001296
Chris Wilsonebc052e2012-11-15 11:32:28 +00001297 obj = NULL;
1298 if (!HAS_LLC(dev))
1299 obj = i915_gem_object_create_stolen(dev, ring->size);
1300 if (obj == NULL)
1301 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001302 if (obj == NULL) {
1303 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001304 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001305 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001306 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001307
Chris Wilson05394f32010-11-08 19:18:58 +00001308 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001309
Chris Wilson86a1ee22012-08-11 15:41:04 +01001310 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001311 if (ret)
1312 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001313
Chris Wilson3eef8912012-06-04 17:05:40 +01001314 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1315 if (ret)
1316 goto err_unpin;
1317
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001318 ring->virtual_start =
Ben Widawskydabb7a92013-01-17 12:45:16 -08001319 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001320 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001321 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001322 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001323 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001324 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001326
Chris Wilson78501ea2010-10-27 12:18:21 +01001327 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001328 if (ret)
1329 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001330
Chris Wilson55249ba2010-12-22 14:04:47 +00001331 /* Workaround an erratum on the i830 which causes a hang if
1332 * the TAIL pointer points to within the last 2 cachelines
1333 * of the buffer.
1334 */
1335 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001336 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001337 ring->effective_size -= 128;
1338
Chris Wilsonc584fe42010-10-29 18:15:52 +01001339 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001340
1341err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001342 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001343err_unpin:
1344 i915_gem_object_unpin(obj);
1345err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001346 drm_gem_object_unreference(&obj->base);
1347 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001348err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001349 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001350 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001351}
1352
Chris Wilson78501ea2010-10-27 12:18:21 +01001353void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001354{
Chris Wilson33626e62010-10-29 16:18:36 +01001355 struct drm_i915_private *dev_priv;
1356 int ret;
1357
Chris Wilson05394f32010-11-08 19:18:58 +00001358 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001359 return;
1360
Chris Wilson33626e62010-10-29 16:18:36 +01001361 /* Disable the ring buffer. The ring must be idle at this point */
1362 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001363 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001364 if (ret)
1365 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1366 ring->name, ret);
1367
Chris Wilson33626e62010-10-29 16:18:36 +01001368 I915_WRITE_CTL(ring, 0);
1369
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001370 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001371
Chris Wilson05394f32010-11-08 19:18:58 +00001372 i915_gem_object_unpin(ring->obj);
1373 drm_gem_object_unreference(&ring->obj->base);
1374 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001375
Zou Nan hai8d192152010-11-02 16:31:01 +08001376 if (ring->cleanup)
1377 ring->cleanup(ring);
1378
Chris Wilson78501ea2010-10-27 12:18:21 +01001379 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001380}
1381
Chris Wilsona71d8d92012-02-15 11:25:36 +00001382static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1383{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001384 int ret;
1385
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001386 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001387 if (!ret)
1388 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001389
1390 return ret;
1391}
1392
1393static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1394{
1395 struct drm_i915_gem_request *request;
1396 u32 seqno = 0;
1397 int ret;
1398
1399 i915_gem_retire_requests_ring(ring);
1400
1401 if (ring->last_retired_head != -1) {
1402 ring->head = ring->last_retired_head;
1403 ring->last_retired_head = -1;
1404 ring->space = ring_space(ring);
1405 if (ring->space >= n)
1406 return 0;
1407 }
1408
1409 list_for_each_entry(request, &ring->request_list, list) {
1410 int space;
1411
1412 if (request->tail == -1)
1413 continue;
1414
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001415 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001416 if (space < 0)
1417 space += ring->size;
1418 if (space >= n) {
1419 seqno = request->seqno;
1420 break;
1421 }
1422
1423 /* Consume this request in case we need more space than
1424 * is available and so need to prevent a race between
1425 * updating last_retired_head and direct reads of
1426 * I915_RING_HEAD. It also provides a nice sanity check.
1427 */
1428 request->tail = -1;
1429 }
1430
1431 if (seqno == 0)
1432 return -ENOSPC;
1433
1434 ret = intel_ring_wait_seqno(ring, seqno);
1435 if (ret)
1436 return ret;
1437
1438 if (WARN_ON(ring->last_retired_head == -1))
1439 return -ENOSPC;
1440
1441 ring->head = ring->last_retired_head;
1442 ring->last_retired_head = -1;
1443 ring->space = ring_space(ring);
1444 if (WARN_ON(ring->space < n))
1445 return -ENOSPC;
1446
1447 return 0;
1448}
1449
Chris Wilson3e960502012-11-27 16:22:54 +00001450static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001451{
Chris Wilson78501ea2010-10-27 12:18:21 +01001452 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001453 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001454 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001455 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001456
Chris Wilsona71d8d92012-02-15 11:25:36 +00001457 ret = intel_ring_wait_request(ring, n);
1458 if (ret != -ENOSPC)
1459 return ret;
1460
Chris Wilsondb53a302011-02-03 11:57:46 +00001461 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001462 /* With GEM the hangcheck timer should kick us out of the loop,
1463 * leaving it early runs the risk of corrupting GEM state (due
1464 * to running on almost untested codepaths). But on resume
1465 * timers don't work yet, so prevent a complete hang in that
1466 * case by choosing an insanely large timeout. */
1467 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001468
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001469 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001470 ring->head = I915_READ_HEAD(ring);
1471 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001472 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001473 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001474 return 0;
1475 }
1476
1477 if (dev->primary->master) {
1478 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1479 if (master_priv->sarea_priv)
1480 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1481 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001482
Chris Wilsone60a0b12010-10-13 10:09:14 +01001483 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001484
Daniel Vetter33196de2012-11-14 17:14:05 +01001485 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1486 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001487 if (ret)
1488 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001489 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001490 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001491 return -EBUSY;
1492}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001493
Chris Wilson3e960502012-11-27 16:22:54 +00001494static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1495{
1496 uint32_t __iomem *virt;
1497 int rem = ring->size - ring->tail;
1498
1499 if (ring->space < rem) {
1500 int ret = ring_wait_for_space(ring, rem);
1501 if (ret)
1502 return ret;
1503 }
1504
1505 virt = ring->virtual_start + ring->tail;
1506 rem /= 4;
1507 while (rem--)
1508 iowrite32(MI_NOOP, virt++);
1509
1510 ring->tail = 0;
1511 ring->space = ring_space(ring);
1512
1513 return 0;
1514}
1515
1516int intel_ring_idle(struct intel_ring_buffer *ring)
1517{
1518 u32 seqno;
1519 int ret;
1520
1521 /* We need to add any requests required to flush the objects and ring */
1522 if (ring->outstanding_lazy_request) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001523 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001524 if (ret)
1525 return ret;
1526 }
1527
1528 /* Wait upon the last request to be completed */
1529 if (list_empty(&ring->request_list))
1530 return 0;
1531
1532 seqno = list_entry(ring->request_list.prev,
1533 struct drm_i915_gem_request,
1534 list)->seqno;
1535
1536 return i915_wait_seqno(ring, seqno);
1537}
1538
Chris Wilson9d7730912012-11-27 16:22:52 +00001539static int
1540intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1541{
1542 if (ring->outstanding_lazy_request)
1543 return 0;
1544
1545 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1546}
1547
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001548static int __intel_ring_begin(struct intel_ring_buffer *ring,
1549 int bytes)
1550{
1551 int ret;
1552
1553 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1554 ret = intel_wrap_ring_buffer(ring);
1555 if (unlikely(ret))
1556 return ret;
1557 }
1558
1559 if (unlikely(ring->space < bytes)) {
1560 ret = ring_wait_for_space(ring, bytes);
1561 if (unlikely(ret))
1562 return ret;
1563 }
1564
1565 ring->space -= bytes;
1566 return 0;
1567}
1568
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001569int intel_ring_begin(struct intel_ring_buffer *ring,
1570 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001571{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001572 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001573 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001574
Daniel Vetter33196de2012-11-14 17:14:05 +01001575 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1576 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001577 if (ret)
1578 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001579
Chris Wilson9d7730912012-11-27 16:22:52 +00001580 /* Preallocate the olr before touching the ring */
1581 ret = intel_ring_alloc_seqno(ring);
1582 if (ret)
1583 return ret;
1584
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001585 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001586}
1587
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001588void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001589{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001590 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001591
1592 BUG_ON(ring->outstanding_lazy_request);
1593
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001594 if (INTEL_INFO(ring->dev)->gen >= 6) {
1595 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1596 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001597 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001598
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001599 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001600 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001601}
1602
Zou Nan haid1b851f2010-05-21 09:08:57 +08001603void intel_ring_advance(struct intel_ring_buffer *ring)
1604{
Chris Wilson549f7362010-10-19 11:19:32 +01001605 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001606
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001607 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001608 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001609 return;
1610 ring->write_tail(ring, ring->tail);
1611}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001612
Akshay Joshi0206e352011-08-16 15:34:10 -04001613
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001614static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1615 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001616{
1617 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1618
1619 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001620
Chris Wilson12f55812012-07-05 17:14:01 +01001621 /* Disable notification that the ring is IDLE. The GT
1622 * will then assume that it is busy and bring it out of rc6.
1623 */
1624 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1625 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1626
1627 /* Clear the context id. Here be magic! */
1628 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1629
1630 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001631 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001632 GEN6_BSD_SLEEP_INDICATOR) == 0,
1633 50))
1634 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001635
Chris Wilson12f55812012-07-05 17:14:01 +01001636 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001637 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001638 POSTING_READ(RING_TAIL(ring->mmio_base));
1639
1640 /* Let the ring send IDLE messages to the GT again,
1641 * and so let it sleep to conserve power when idle.
1642 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001643 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001644 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001645}
1646
Ben Widawskyea251322013-05-28 19:22:21 -07001647static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1648 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001649{
Chris Wilson71a77e02011-02-02 12:13:49 +00001650 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001651 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001652
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001653 ret = intel_ring_begin(ring, 4);
1654 if (ret)
1655 return ret;
1656
Chris Wilson71a77e02011-02-02 12:13:49 +00001657 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001658 /*
1659 * Bspec vol 1c.5 - video engine command streamer:
1660 * "If ENABLED, all TLBs will be invalidated once the flush
1661 * operation is complete. This bit is only valid when the
1662 * Post-Sync Operation field is a value of 1h or 3h."
1663 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001664 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001665 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1666 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001667 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001668 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001669 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001670 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001671 intel_ring_advance(ring);
1672 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001673}
1674
1675static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001676hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1677 u32 offset, u32 len,
1678 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001679{
Akshay Joshi0206e352011-08-16 15:34:10 -04001680 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001681
Akshay Joshi0206e352011-08-16 15:34:10 -04001682 ret = intel_ring_begin(ring, 2);
1683 if (ret)
1684 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001685
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001686 intel_ring_emit(ring,
1687 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1688 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1689 /* bit0-7 is the length on GEN6+ */
1690 intel_ring_emit(ring, offset);
1691 intel_ring_advance(ring);
1692
1693 return 0;
1694}
1695
1696static int
1697gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1698 u32 offset, u32 len,
1699 unsigned flags)
1700{
1701 int ret;
1702
1703 ret = intel_ring_begin(ring, 2);
1704 if (ret)
1705 return ret;
1706
1707 intel_ring_emit(ring,
1708 MI_BATCH_BUFFER_START |
1709 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001710 /* bit0-7 is the length on GEN6+ */
1711 intel_ring_emit(ring, offset);
1712 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001713
Akshay Joshi0206e352011-08-16 15:34:10 -04001714 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001715}
1716
Chris Wilson549f7362010-10-19 11:19:32 +01001717/* Blitter support (SandyBridge+) */
1718
Ben Widawskyea251322013-05-28 19:22:21 -07001719static int gen6_ring_flush(struct intel_ring_buffer *ring,
1720 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001721{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001722 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001723 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001724 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001725
Daniel Vetter6a233c72011-12-14 13:57:07 +01001726 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001727 if (ret)
1728 return ret;
1729
Chris Wilson71a77e02011-02-02 12:13:49 +00001730 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001731 /*
1732 * Bspec vol 1c.3 - blitter engine command streamer:
1733 * "If ENABLED, all TLBs will be invalidated once the flush
1734 * operation is complete. This bit is only valid when the
1735 * Post-Sync Operation field is a value of 1h or 3h."
1736 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001737 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001738 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001739 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001740 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001741 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001742 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001743 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001744 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001745
1746 if (IS_GEN7(dev) && flush)
1747 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1748
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001749 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001750}
1751
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001752int intel_init_render_ring_buffer(struct drm_device *dev)
1753{
1754 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001755 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001756
Daniel Vetter59465b52012-04-11 22:12:48 +02001757 ring->name = "render ring";
1758 ring->id = RCS;
1759 ring->mmio_base = RENDER_RING_BASE;
1760
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001761 if (INTEL_INFO(dev)->gen >= 6) {
1762 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001763 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001764 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001765 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001766 ring->irq_get = gen6_ring_get_irq;
1767 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001768 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001769 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001770 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001771 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001772 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1773 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1774 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001775 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001776 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1777 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1778 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001779 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001780 } else if (IS_GEN5(dev)) {
1781 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001782 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001783 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001784 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001785 ring->irq_get = gen5_ring_get_irq;
1786 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001787 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1788 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001789 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001790 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001791 if (INTEL_INFO(dev)->gen < 4)
1792 ring->flush = gen2_render_ring_flush;
1793 else
1794 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001795 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001796 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001797 if (IS_GEN2(dev)) {
1798 ring->irq_get = i8xx_ring_get_irq;
1799 ring->irq_put = i8xx_ring_put_irq;
1800 } else {
1801 ring->irq_get = i9xx_ring_get_irq;
1802 ring->irq_put = i9xx_ring_put_irq;
1803 }
Daniel Vettere3670312012-04-11 22:12:53 +02001804 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001805 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001806 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001807 if (IS_HASWELL(dev))
1808 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1809 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001810 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1811 else if (INTEL_INFO(dev)->gen >= 4)
1812 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1813 else if (IS_I830(dev) || IS_845G(dev))
1814 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1815 else
1816 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001817 ring->init = init_render_ring;
1818 ring->cleanup = render_ring_cleanup;
1819
Daniel Vetterb45305f2012-12-17 16:21:27 +01001820 /* Workaround batchbuffer to combat CS tlb bug. */
1821 if (HAS_BROKEN_CS_TLB(dev)) {
1822 struct drm_i915_gem_object *obj;
1823 int ret;
1824
1825 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1826 if (obj == NULL) {
1827 DRM_ERROR("Failed to allocate batch bo\n");
1828 return -ENOMEM;
1829 }
1830
1831 ret = i915_gem_object_pin(obj, 0, true, false);
1832 if (ret != 0) {
1833 drm_gem_object_unreference(&obj->base);
1834 DRM_ERROR("Failed to ping batch bo\n");
1835 return ret;
1836 }
1837
1838 ring->private = obj;
1839 }
1840
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001841 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001842}
1843
Chris Wilsone8616b62011-01-20 09:57:11 +00001844int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1845{
1846 drm_i915_private_t *dev_priv = dev->dev_private;
1847 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001848 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001849
Daniel Vetter59465b52012-04-11 22:12:48 +02001850 ring->name = "render ring";
1851 ring->id = RCS;
1852 ring->mmio_base = RENDER_RING_BASE;
1853
Chris Wilsone8616b62011-01-20 09:57:11 +00001854 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001855 /* non-kms not supported on gen6+ */
1856 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001857 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001858
1859 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1860 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1861 * the special gen5 functions. */
1862 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001863 if (INTEL_INFO(dev)->gen < 4)
1864 ring->flush = gen2_render_ring_flush;
1865 else
1866 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001867 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001868 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001869 if (IS_GEN2(dev)) {
1870 ring->irq_get = i8xx_ring_get_irq;
1871 ring->irq_put = i8xx_ring_put_irq;
1872 } else {
1873 ring->irq_get = i9xx_ring_get_irq;
1874 ring->irq_put = i9xx_ring_put_irq;
1875 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001876 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001877 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001878 if (INTEL_INFO(dev)->gen >= 4)
1879 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1880 else if (IS_I830(dev) || IS_845G(dev))
1881 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1882 else
1883 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001884 ring->init = init_render_ring;
1885 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001886
1887 ring->dev = dev;
1888 INIT_LIST_HEAD(&ring->active_list);
1889 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001890
1891 ring->size = size;
1892 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001893 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001894 ring->effective_size -= 128;
1895
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001896 ring->virtual_start = ioremap_wc(start, size);
1897 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001898 DRM_ERROR("can not ioremap virtual address for"
1899 " ring buffer\n");
1900 return -ENOMEM;
1901 }
1902
Chris Wilson6b8294a2012-11-16 11:43:20 +00001903 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001904 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001905 if (ret)
1906 return ret;
1907 }
1908
Chris Wilsone8616b62011-01-20 09:57:11 +00001909 return 0;
1910}
1911
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001912int intel_init_bsd_ring_buffer(struct drm_device *dev)
1913{
1914 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001915 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001916
Daniel Vetter58fa3832012-04-11 22:12:49 +02001917 ring->name = "bsd ring";
1918 ring->id = VCS;
1919
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001920 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001921 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1922 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001923 /* gen6 bsd needs a special wa for tail updates */
1924 if (IS_GEN6(dev))
1925 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001926 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001927 ring->add_request = gen6_add_request;
1928 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001929 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001930 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001931 ring->irq_get = gen6_ring_get_irq;
1932 ring->irq_put = gen6_ring_put_irq;
1933 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001934 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001935 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
1936 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1937 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001938 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001939 ring->signal_mbox[RCS] = GEN6_RVSYNC;
1940 ring->signal_mbox[VCS] = GEN6_NOSYNC;
1941 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001942 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001943 } else {
1944 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001945 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001946 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001947 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001948 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001949 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07001950 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001951 ring->irq_get = gen5_ring_get_irq;
1952 ring->irq_put = gen5_ring_put_irq;
1953 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001954 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001955 ring->irq_get = i9xx_ring_get_irq;
1956 ring->irq_put = i9xx_ring_put_irq;
1957 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001958 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001959 }
1960 ring->init = init_ring_common;
1961
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001962 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001963}
Chris Wilson549f7362010-10-19 11:19:32 +01001964
1965int intel_init_blt_ring_buffer(struct drm_device *dev)
1966{
1967 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001968 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001969
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001970 ring->name = "blitter ring";
1971 ring->id = BCS;
1972
1973 ring->mmio_base = BLT_RING_BASE;
1974 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001975 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001976 ring->add_request = gen6_add_request;
1977 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001978 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001979 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001980 ring->irq_get = gen6_ring_get_irq;
1981 ring->irq_put = gen6_ring_put_irq;
1982 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001983 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001984 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
1985 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
1986 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07001987 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001988 ring->signal_mbox[RCS] = GEN6_RBSYNC;
1989 ring->signal_mbox[VCS] = GEN6_VBSYNC;
1990 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001991 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001992 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001993
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001994 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001995}
Chris Wilsona7b97612012-07-20 12:41:08 +01001996
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001997int intel_init_vebox_ring_buffer(struct drm_device *dev)
1998{
1999 drm_i915_private_t *dev_priv = dev->dev_private;
2000 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
2001
2002 ring->name = "video enhancement ring";
2003 ring->id = VECS;
2004
2005 ring->mmio_base = VEBOX_RING_BASE;
2006 ring->write_tail = ring_write_tail;
2007 ring->flush = gen6_ring_flush;
2008 ring->add_request = gen6_add_request;
2009 ring->get_seqno = gen6_ring_get_seqno;
2010 ring->set_seqno = ring_set_seqno;
Ben Widawsky12638c52013-05-28 19:22:31 -07002011 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT |
2012 PM_VEBOX_CS_ERROR_INTERRUPT;
Ben Widawskya19d2932013-05-28 19:22:30 -07002013 ring->irq_get = hsw_vebox_get_irq;
2014 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002015 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2016 ring->sync_to = gen6_ring_sync;
2017 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
2018 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
2019 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
2020 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2021 ring->signal_mbox[RCS] = GEN6_RVESYNC;
2022 ring->signal_mbox[VCS] = GEN6_VVESYNC;
2023 ring->signal_mbox[BCS] = GEN6_BVESYNC;
2024 ring->signal_mbox[VECS] = GEN6_NOSYNC;
2025 ring->init = init_ring_common;
2026
2027 return intel_init_ring_buffer(dev, ring);
2028}
2029
Chris Wilsona7b97612012-07-20 12:41:08 +01002030int
2031intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2032{
2033 int ret;
2034
2035 if (!ring->gpu_caches_dirty)
2036 return 0;
2037
2038 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2039 if (ret)
2040 return ret;
2041
2042 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2043
2044 ring->gpu_caches_dirty = false;
2045 return 0;
2046}
2047
2048int
2049intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2050{
2051 uint32_t flush_domains;
2052 int ret;
2053
2054 flush_domains = 0;
2055 if (ring->gpu_caches_dirty)
2056 flush_domains = I915_GEM_GPU_DOMAINS;
2057
2058 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2059 if (ret)
2060 return ret;
2061
2062 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2063
2064 ring->gpu_caches_dirty = false;
2065 return 0;
2066}