blob: 8862595cb2cf67ceb363410ecc1430d69f960e27 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Tejun Heoa22e6442008-03-10 10:25:25 +090052static int ahci_skip_host_reset;
53module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444);
54MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)");
55
Kristen Carlson Accardi31556592007-10-25 01:33:26 -040056static int ahci_enable_alpm(struct ata_port *ap,
57 enum link_pm policy);
58static void ahci_disable_alpm(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60enum {
61 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090062 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_MAX_SG = 168, /* hardware max is 64K */
64 AHCI_DMA_BOUNDARY = 0xffffffff,
Tejun Heo12fad3f2006-05-15 21:03:55 +090065 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090066 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090067 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040069 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090070 AHCI_CMD_TBL_HDR_SZ = 0x80,
71 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
72 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
73 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 AHCI_RX_FIS_SZ,
75 AHCI_IRQ_ON_SG = (1 << 31),
76 AHCI_CMD_ATAPI = (1 << 5),
77 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090078 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090079 AHCI_CMD_RESET = (1 << 8),
80 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090083 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090084 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090087 board_ahci_vt8251 = 1,
88 board_ahci_ign_iferr = 2,
89 board_ahci_sb600 = 3,
90 board_ahci_mv = 4,
Shane Huange39fc8c2008-02-22 05:00:31 -080091 board_ahci_sb700 = 5,
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93 /* global controller registers */
94 HOST_CAP = 0x00, /* host capabilities */
95 HOST_CTL = 0x04, /* global host control */
96 HOST_IRQ_STAT = 0x08, /* interrupt status */
97 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
98 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
99
100 /* HOST_CTL bits */
101 HOST_RESET = (1 << 0), /* reset controller; self-clear */
102 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
103 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
104
105 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900106 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900107 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900108 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400109 HOST_CAP_ALPM = (1 << 26), /* Aggressive Link PM support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900110 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900111 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900112 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900113 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
115 /* registers for each SATA port */
116 PORT_LST_ADDR = 0x00, /* command list DMA addr */
117 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
118 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
119 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
120 PORT_IRQ_STAT = 0x10, /* interrupt status */
121 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
122 PORT_CMD = 0x18, /* port command */
123 PORT_TFDATA = 0x20, /* taskfile data */
124 PORT_SIG = 0x24, /* device TF signature */
125 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
127 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
128 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
129 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900130 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
132 /* PORT_IRQ_{STAT,MASK} bits */
133 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
134 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
135 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
136 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
137 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
138 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
139 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
140 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
141
142 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
143 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
144 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
145 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
146 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
147 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
148 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
149 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
150 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
151
Tejun Heo78cd52d2006-05-15 20:58:29 +0900152 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
153 PORT_IRQ_IF_ERR |
154 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900155 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900156 PORT_IRQ_UNK_FIS |
157 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900158 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
159 PORT_IRQ_TF_ERR |
160 PORT_IRQ_HBUS_DATA_ERR,
161 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
162 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
163 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
165 /* PORT_CMD bits */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400166 PORT_CMD_ASP = (1 << 27), /* Aggressive Slumber/Partial */
167 PORT_CMD_ALPE = (1 << 26), /* Aggressive Link PM enable */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500168 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900169 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
171 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
172 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900173 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
175 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
176 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
177
Tejun Heo0be0aa92006-07-26 15:59:26 +0900178 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
180 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
181 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400182
Tejun Heo417a1a62007-09-23 13:19:55 +0900183 /* hpriv->flags bits */
184 AHCI_HFLAG_NO_NCQ = (1 << 0),
185 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
186 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
187 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
188 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
189 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900190 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400191 AHCI_HFLAG_NO_HOTPLUG = (1 << 7), /* ignore PxSERR.DIAG.N */
Jeff Garzika8785392008-02-28 15:43:48 -0500192 AHCI_HFLAG_SECT255 = (1 << 8), /* max 255 sectors */
Tejun Heo417a1a62007-09-23 13:19:55 +0900193
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200194 /* ap->flags bits */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900195
196 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
197 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400198 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN |
199 ATA_FLAG_IPM,
Tejun Heoc4f77922007-12-06 15:09:43 +0900200
201 ICH_MAP = 0x90, /* ICH MAP register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202};
203
204struct ahci_cmd_hdr {
Al Viro4ca4e432007-12-30 09:32:22 +0000205 __le32 opts;
206 __le32 status;
207 __le32 tbl_addr;
208 __le32 tbl_addr_hi;
209 __le32 reserved[4];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210};
211
212struct ahci_sg {
Al Viro4ca4e432007-12-30 09:32:22 +0000213 __le32 addr;
214 __le32 addr_hi;
215 __le32 reserved;
216 __le32 flags_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217};
218
219struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900221 u32 cap; /* cap to use */
222 u32 port_map; /* port map to use */
223 u32 saved_cap; /* saved initial cap */
224 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225};
226
227struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900228 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 struct ahci_cmd_hdr *cmd_slot;
230 dma_addr_t cmd_slot_dma;
231 void *cmd_tbl;
232 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 void *rx_fis;
234 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900235 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900236 unsigned int ncq_saw_d2h:1;
237 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900238 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700239 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240};
241
Tejun Heoda3dbb12007-07-16 14:29:40 +0900242static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
243static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400244static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900245static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246static int ahci_port_start(struct ata_port *ap);
247static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
249static void ahci_qc_prep(struct ata_queued_cmd *qc);
250static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900251static void ahci_freeze(struct ata_port *ap);
252static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900253static void ahci_pmp_attach(struct ata_port *ap);
254static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900255static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900256static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900257static void ahci_p5wdh_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900258static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400259static int ahci_port_resume(struct ata_port *ap);
Jeff Garzika8785392008-02-28 15:43:48 -0500260static void ahci_dev_config(struct ata_device *dev);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400261static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
262static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
263 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900264#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900265static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900266static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
267static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400270static struct class_device_attribute *ahci_shost_attrs[] = {
271 &class_device_attr_link_power_management_policy,
272 NULL
273};
274
Jeff Garzik193515d2005-11-07 00:59:37 -0500275static struct scsi_host_template ahci_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900276 ATA_NCQ_SHT(DRV_NAME),
Tejun Heo12fad3f2006-05-15 21:03:55 +0900277 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 .dma_boundary = AHCI_DMA_BOUNDARY,
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400280 .shost_attrs = ahci_shost_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281};
282
Jeff Garzik057ace52005-10-22 14:27:05 -0400283static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .check_status = ahci_check_status,
285 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 .dev_select = ata_noop_dev_select,
287
Jeff Garzika8785392008-02-28 15:43:48 -0500288 .dev_config = ahci_dev_config,
289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 .tf_read = ahci_tf_read,
291
Tejun Heo7d50b602007-09-23 13:19:54 +0900292 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 .qc_prep = ahci_qc_prep,
294 .qc_issue = ahci_qc_issue,
295
Tejun Heo358f9a72008-03-25 12:22:47 +0900296 .irq_clear = ata_noop_irq_clear,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 .scr_read = ahci_scr_read,
299 .scr_write = ahci_scr_write,
300
Tejun Heo78cd52d2006-05-15 20:58:29 +0900301 .freeze = ahci_freeze,
302 .thaw = ahci_thaw,
303
304 .error_handler = ahci_error_handler,
305 .post_internal_cmd = ahci_post_internal_cmd,
306
Tejun Heo7d50b602007-09-23 13:19:54 +0900307 .pmp_attach = ahci_pmp_attach,
308 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900309
Tejun Heo438ac6d2007-03-02 17:31:26 +0900310#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900311 .port_suspend = ahci_port_suspend,
312 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900313#endif
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400314 .enable_pm = ahci_enable_alpm,
315 .disable_pm = ahci_disable_alpm,
Tejun Heoc1332872006-07-26 15:59:26 +0900316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 .port_start = ahci_port_start,
318 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319};
320
Tejun Heoad616ff2006-11-01 18:00:24 +0900321static const struct ata_port_operations ahci_vt8251_ops = {
Tejun Heoad616ff2006-11-01 18:00:24 +0900322 .check_status = ahci_check_status,
323 .check_altstatus = ahci_check_status,
324 .dev_select = ata_noop_dev_select,
325
Tejun Heo6bd99b42008-03-25 12:22:48 +0900326 .dev_config = ahci_dev_config,
327
Tejun Heoad616ff2006-11-01 18:00:24 +0900328 .tf_read = ahci_tf_read,
329
Tejun Heo7d50b602007-09-23 13:19:54 +0900330 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Tejun Heoad616ff2006-11-01 18:00:24 +0900331 .qc_prep = ahci_qc_prep,
332 .qc_issue = ahci_qc_issue,
333
Tejun Heo358f9a72008-03-25 12:22:47 +0900334 .irq_clear = ata_noop_irq_clear,
Tejun Heoad616ff2006-11-01 18:00:24 +0900335
336 .scr_read = ahci_scr_read,
337 .scr_write = ahci_scr_write,
338
339 .freeze = ahci_freeze,
340 .thaw = ahci_thaw,
341
342 .error_handler = ahci_vt8251_error_handler,
343 .post_internal_cmd = ahci_post_internal_cmd,
344
Tejun Heo7d50b602007-09-23 13:19:54 +0900345 .pmp_attach = ahci_pmp_attach,
346 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900347
Tejun Heo438ac6d2007-03-02 17:31:26 +0900348#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900349 .port_suspend = ahci_port_suspend,
350 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900351#endif
Tejun Heo6bd99b42008-03-25 12:22:48 +0900352 .enable_pm = ahci_enable_alpm,
353 .disable_pm = ahci_disable_alpm,
Tejun Heoad616ff2006-11-01 18:00:24 +0900354
355 .port_start = ahci_port_start,
356 .port_stop = ahci_port_stop,
357};
358
Tejun Heoedc93052007-10-25 14:59:16 +0900359static const struct ata_port_operations ahci_p5wdh_ops = {
360 .check_status = ahci_check_status,
361 .check_altstatus = ahci_check_status,
362 .dev_select = ata_noop_dev_select,
363
Tejun Heo6bd99b42008-03-25 12:22:48 +0900364 .dev_config = ahci_dev_config,
365
Tejun Heoedc93052007-10-25 14:59:16 +0900366 .tf_read = ahci_tf_read,
367
368 .qc_defer = sata_pmp_qc_defer_cmd_switch,
369 .qc_prep = ahci_qc_prep,
370 .qc_issue = ahci_qc_issue,
371
Tejun Heo358f9a72008-03-25 12:22:47 +0900372 .irq_clear = ata_noop_irq_clear,
Tejun Heoedc93052007-10-25 14:59:16 +0900373
374 .scr_read = ahci_scr_read,
375 .scr_write = ahci_scr_write,
376
377 .freeze = ahci_freeze,
378 .thaw = ahci_thaw,
379
380 .error_handler = ahci_p5wdh_error_handler,
381 .post_internal_cmd = ahci_post_internal_cmd,
382
383 .pmp_attach = ahci_pmp_attach,
384 .pmp_detach = ahci_pmp_detach,
385
386#ifdef CONFIG_PM
387 .port_suspend = ahci_port_suspend,
388 .port_resume = ahci_port_resume,
389#endif
Tejun Heo6bd99b42008-03-25 12:22:48 +0900390 .enable_pm = ahci_enable_alpm,
391 .disable_pm = ahci_disable_alpm,
Tejun Heoedc93052007-10-25 14:59:16 +0900392
393 .port_start = ahci_port_start,
394 .port_stop = ahci_port_stop,
395};
396
Tejun Heo417a1a62007-09-23 13:19:55 +0900397#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
398
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100399static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 /* board_ahci */
401 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900402 .flags = AHCI_FLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400403 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400404 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 .port_ops = &ahci_ops,
406 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200407 /* board_ahci_vt8251 */
408 {
Tejun Heo6949b912007-09-23 13:19:55 +0900409 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900410 .flags = AHCI_FLAG_COMMON,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200411 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400412 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900413 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200414 },
Tejun Heo41669552006-11-29 11:33:14 +0900415 /* board_ahci_ign_iferr */
416 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900417 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
418 .flags = AHCI_FLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900419 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400420 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900421 .port_ops = &ahci_ops,
422 },
Conke Hu55a61602007-03-27 18:33:05 +0800423 /* board_ahci_sb600 */
424 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900425 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Jeff Garzik4cde32f2008-03-24 22:40:40 -0400426 AHCI_HFLAG_32BIT_ONLY |
Jeff Garzika8785392008-02-28 15:43:48 -0500427 AHCI_HFLAG_SECT255 | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900428 .flags = AHCI_FLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800429 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400430 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800431 .port_ops = &ahci_ops,
432 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400433 /* board_ahci_mv */
434 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900435 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
436 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400437 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900438 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400439 .pio_mask = 0x1f, /* pio0-4 */
440 .udma_mask = ATA_UDMA6,
441 .port_ops = &ahci_ops,
442 },
Shane Huange39fc8c2008-02-22 05:00:31 -0800443 /* board_ahci_sb700 */
444 {
445 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
446 AHCI_HFLAG_NO_PMP),
447 .flags = AHCI_FLAG_COMMON,
Shane Huange39fc8c2008-02-22 05:00:31 -0800448 .pio_mask = 0x1f, /* pio0-4 */
449 .udma_mask = ATA_UDMA6,
450 .port_ops = &ahci_ops,
451 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452};
453
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500454static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400455 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400456 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
457 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
458 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
459 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
460 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900461 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400462 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
463 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
464 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
465 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900466 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
467 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
468 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
469 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
470 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
471 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
472 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
473 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
474 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
475 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
476 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
477 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
478 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
479 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
480 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
481 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
482 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400483 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
484 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800485 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
486 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400487
Tejun Heoe34bb372007-02-26 20:24:03 +0900488 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
489 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
490 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400491
492 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800493 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800494 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
495 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
496 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
497 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
498 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
499 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400500
501 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400502 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900503 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400504
505 /* NVIDIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400506 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
507 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
508 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
509 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500510 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
511 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
512 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
513 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
514 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
515 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
516 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
517 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500518 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
519 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
520 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
521 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
522 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
523 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
524 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
525 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800526 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
527 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
528 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
529 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
530 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
531 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
532 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
533 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
534 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
535 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
536 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
537 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
538 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
539 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
540 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
541 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
542 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
543 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
544 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
545 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
546 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
547 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
548 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
549 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
peerchen6ba86952007-12-03 22:20:37 +0800550 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci }, /* MCP79 */
551 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci }, /* MCP79 */
552 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci }, /* MCP79 */
553 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci }, /* MCP79 */
Peer Chen71008192007-09-24 10:16:25 +0800554 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
555 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
556 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
557 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
558 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
559 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
560 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
561 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
peerchen70d562c2008-03-06 21:22:41 +0800562 { PCI_VDEVICE(NVIDIA, 0x0bc8), board_ahci }, /* MCP7B */
563 { PCI_VDEVICE(NVIDIA, 0x0bc9), board_ahci }, /* MCP7B */
564 { PCI_VDEVICE(NVIDIA, 0x0bca), board_ahci }, /* MCP7B */
565 { PCI_VDEVICE(NVIDIA, 0x0bcb), board_ahci }, /* MCP7B */
566 { PCI_VDEVICE(NVIDIA, 0x0bcc), board_ahci }, /* MCP7B */
567 { PCI_VDEVICE(NVIDIA, 0x0bcd), board_ahci }, /* MCP7B */
568 { PCI_VDEVICE(NVIDIA, 0x0bce), board_ahci }, /* MCP7B */
569 { PCI_VDEVICE(NVIDIA, 0x0bcf), board_ahci }, /* MCP7B */
570 { PCI_VDEVICE(NVIDIA, 0x0bd0), board_ahci }, /* MCP7B */
571 { PCI_VDEVICE(NVIDIA, 0x0bd1), board_ahci }, /* MCP7B */
572 { PCI_VDEVICE(NVIDIA, 0x0bd2), board_ahci }, /* MCP7B */
573 { PCI_VDEVICE(NVIDIA, 0x0bd3), board_ahci }, /* MCP7B */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400574
Jeff Garzik95916ed2006-07-29 04:10:14 -0400575 /* SiS */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400576 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
577 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
578 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400579
Jeff Garzikcd70c262007-07-08 02:29:42 -0400580 /* Marvell */
581 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100582 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400583
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500584 /* Generic, PCI class code for AHCI */
585 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500586 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500587
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 { } /* terminate list */
589};
590
591
592static struct pci_driver ahci_pci_driver = {
593 .name = DRV_NAME,
594 .id_table = ahci_pci_tbl,
595 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900596 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900597#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900598 .suspend = ahci_pci_device_suspend,
599 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900600#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601};
602
603
Tejun Heo98fa4b62006-11-02 12:17:23 +0900604static inline int ahci_nr_ports(u32 cap)
605{
606 return (cap & 0x1f) + 1;
607}
608
Jeff Garzikdab632e2007-05-28 08:33:01 -0400609static inline void __iomem *__ahci_port_base(struct ata_host *host,
610 unsigned int port_no)
611{
612 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
613
614 return mmio + 0x100 + (port_no * 0x80);
615}
616
Tejun Heo4447d352007-04-17 23:44:08 +0900617static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400619 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620}
621
Tejun Heob710a1f2008-01-05 23:11:57 +0900622static void ahci_enable_ahci(void __iomem *mmio)
623{
624 u32 tmp;
625
626 /* turn on AHCI_EN */
627 tmp = readl(mmio + HOST_CTL);
628 if (!(tmp & HOST_AHCI_EN)) {
629 tmp |= HOST_AHCI_EN;
630 writel(tmp, mmio + HOST_CTL);
631 tmp = readl(mmio + HOST_CTL); /* flush && sanity check */
632 WARN_ON(!(tmp & HOST_AHCI_EN));
633 }
634}
635
Tejun Heod447df12007-03-18 22:15:33 +0900636/**
637 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900638 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900639 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900640 *
641 * Some registers containing configuration info might be setup by
642 * BIOS and might be cleared on reset. This function saves the
643 * initial values of those registers into @hpriv such that they
644 * can be restored after controller reset.
645 *
646 * If inconsistent, config values are fixed up by this function.
647 *
648 * LOCKING:
649 * None.
650 */
Tejun Heo4447d352007-04-17 23:44:08 +0900651static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900652 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900653{
Tejun Heo4447d352007-04-17 23:44:08 +0900654 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900655 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900656 int i;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100657 int mv;
Tejun Heod447df12007-03-18 22:15:33 +0900658
Tejun Heob710a1f2008-01-05 23:11:57 +0900659 /* make sure AHCI mode is enabled before accessing CAP */
660 ahci_enable_ahci(mmio);
661
Tejun Heod447df12007-03-18 22:15:33 +0900662 /* Values prefixed with saved_ are written back to host after
663 * reset. Values without are used for driver operation.
664 */
665 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
666 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
667
Tejun Heo274c1fd2007-07-16 14:29:40 +0900668 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900669 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200670 dev_printk(KERN_INFO, &pdev->dev,
671 "controller can't do 64bit DMA, forcing 32bit\n");
672 cap &= ~HOST_CAP_64;
673 }
674
Tejun Heo417a1a62007-09-23 13:19:55 +0900675 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900676 dev_printk(KERN_INFO, &pdev->dev,
677 "controller can't do NCQ, turning off CAP_NCQ\n");
678 cap &= ~HOST_CAP_NCQ;
679 }
680
Roel Kluin258cd842008-03-09 21:42:40 +0100681 if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
Tejun Heo6949b912007-09-23 13:19:55 +0900682 dev_printk(KERN_INFO, &pdev->dev,
683 "controller can't do PMP, turning off CAP_PMP\n");
684 cap &= ~HOST_CAP_PMP;
685 }
686
Jeff Garzikcd70c262007-07-08 02:29:42 -0400687 /*
688 * Temporary Marvell 6145 hack: PATA port presence
689 * is asserted through the standard AHCI port
690 * presence register, as bit 4 (counting from 0)
691 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900692 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100693 if (pdev->device == 0x6121)
694 mv = 0x3;
695 else
696 mv = 0xf;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400697 dev_printk(KERN_ERR, &pdev->dev,
698 "MV_AHCI HACK: port_map %x -> %x\n",
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100699 port_map,
700 port_map & mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400701
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100702 port_map &= mv;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400703 }
704
Tejun Heo17199b12007-03-18 22:26:53 +0900705 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900706 if (port_map) {
Tejun Heo837f5f82008-02-06 15:13:51 +0900707 int map_ports = 0;
Tejun Heo17199b12007-03-18 22:26:53 +0900708
Tejun Heo837f5f82008-02-06 15:13:51 +0900709 for (i = 0; i < AHCI_MAX_PORTS; i++)
710 if (port_map & (1 << i))
711 map_ports++;
Tejun Heo17199b12007-03-18 22:26:53 +0900712
Tejun Heo837f5f82008-02-06 15:13:51 +0900713 /* If PI has more ports than n_ports, whine, clear
714 * port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900715 */
Tejun Heo837f5f82008-02-06 15:13:51 +0900716 if (map_ports > ahci_nr_ports(cap)) {
Tejun Heo4447d352007-04-17 23:44:08 +0900717 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo837f5f82008-02-06 15:13:51 +0900718 "implemented port map (0x%x) contains more "
719 "ports than nr_ports (%u), using nr_ports\n",
720 port_map, ahci_nr_ports(cap));
Tejun Heo7a234af2007-09-03 12:44:57 +0900721 port_map = 0;
722 }
723 }
724
725 /* fabricate port_map from cap.nr_ports */
726 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900727 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900728 dev_printk(KERN_WARNING, &pdev->dev,
729 "forcing PORTS_IMPL to 0x%x\n", port_map);
730
731 /* write the fixed up value to the PI register */
732 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900733 }
734
Tejun Heod447df12007-03-18 22:15:33 +0900735 /* record values to use during operation */
736 hpriv->cap = cap;
737 hpriv->port_map = port_map;
738}
739
740/**
741 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900742 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900743 *
744 * Restore initial config stored by ahci_save_initial_config().
745 *
746 * LOCKING:
747 * None.
748 */
Tejun Heo4447d352007-04-17 23:44:08 +0900749static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900750{
Tejun Heo4447d352007-04-17 23:44:08 +0900751 struct ahci_host_priv *hpriv = host->private_data;
752 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
753
Tejun Heod447df12007-03-18 22:15:33 +0900754 writel(hpriv->saved_cap, mmio + HOST_CAP);
755 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
756 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
757}
758
Tejun Heo203ef6c2007-07-16 14:29:40 +0900759static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900761 static const int offset[] = {
762 [SCR_STATUS] = PORT_SCR_STAT,
763 [SCR_CONTROL] = PORT_SCR_CTL,
764 [SCR_ERROR] = PORT_SCR_ERR,
765 [SCR_ACTIVE] = PORT_SCR_ACT,
766 [SCR_NOTIFICATION] = PORT_SCR_NTF,
767 };
768 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Tejun Heo203ef6c2007-07-16 14:29:40 +0900770 if (sc_reg < ARRAY_SIZE(offset) &&
771 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
772 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900773 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774}
775
Tejun Heo203ef6c2007-07-16 14:29:40 +0900776static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900778 void __iomem *port_mmio = ahci_port_base(ap);
779 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Tejun Heo203ef6c2007-07-16 14:29:40 +0900781 if (offset) {
782 *val = readl(port_mmio + offset);
783 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900785 return -EINVAL;
786}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
Tejun Heo203ef6c2007-07-16 14:29:40 +0900788static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
789{
790 void __iomem *port_mmio = ahci_port_base(ap);
791 int offset = ahci_scr_offset(ap, sc_reg);
792
793 if (offset) {
794 writel(val, port_mmio + offset);
795 return 0;
796 }
797 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
Tejun Heo4447d352007-04-17 23:44:08 +0900800static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900801{
Tejun Heo4447d352007-04-17 23:44:08 +0900802 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900803 u32 tmp;
804
Tejun Heod8fcd112006-07-26 15:59:25 +0900805 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900806 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900807 tmp |= PORT_CMD_START;
808 writel(tmp, port_mmio + PORT_CMD);
809 readl(port_mmio + PORT_CMD); /* flush */
810}
811
Tejun Heo4447d352007-04-17 23:44:08 +0900812static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900813{
Tejun Heo4447d352007-04-17 23:44:08 +0900814 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900815 u32 tmp;
816
817 tmp = readl(port_mmio + PORT_CMD);
818
Tejun Heod8fcd112006-07-26 15:59:25 +0900819 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900820 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
821 return 0;
822
Tejun Heod8fcd112006-07-26 15:59:25 +0900823 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900824 tmp &= ~PORT_CMD_START;
825 writel(tmp, port_mmio + PORT_CMD);
826
Tejun Heod8fcd112006-07-26 15:59:25 +0900827 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900828 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400829 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900830 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900831 return -EIO;
832
833 return 0;
834}
835
Tejun Heo4447d352007-04-17 23:44:08 +0900836static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900837{
Tejun Heo4447d352007-04-17 23:44:08 +0900838 void __iomem *port_mmio = ahci_port_base(ap);
839 struct ahci_host_priv *hpriv = ap->host->private_data;
840 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900841 u32 tmp;
842
843 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900844 if (hpriv->cap & HOST_CAP_64)
845 writel((pp->cmd_slot_dma >> 16) >> 16,
846 port_mmio + PORT_LST_ADDR_HI);
847 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900848
Tejun Heo4447d352007-04-17 23:44:08 +0900849 if (hpriv->cap & HOST_CAP_64)
850 writel((pp->rx_fis_dma >> 16) >> 16,
851 port_mmio + PORT_FIS_ADDR_HI);
852 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900853
854 /* enable FIS reception */
855 tmp = readl(port_mmio + PORT_CMD);
856 tmp |= PORT_CMD_FIS_RX;
857 writel(tmp, port_mmio + PORT_CMD);
858
859 /* flush */
860 readl(port_mmio + PORT_CMD);
861}
862
Tejun Heo4447d352007-04-17 23:44:08 +0900863static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900864{
Tejun Heo4447d352007-04-17 23:44:08 +0900865 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900866 u32 tmp;
867
868 /* disable FIS reception */
869 tmp = readl(port_mmio + PORT_CMD);
870 tmp &= ~PORT_CMD_FIS_RX;
871 writel(tmp, port_mmio + PORT_CMD);
872
873 /* wait for completion, spec says 500ms, give it 1000 */
874 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
875 PORT_CMD_FIS_ON, 10, 1000);
876 if (tmp & PORT_CMD_FIS_ON)
877 return -EBUSY;
878
879 return 0;
880}
881
Tejun Heo4447d352007-04-17 23:44:08 +0900882static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900883{
Tejun Heo4447d352007-04-17 23:44:08 +0900884 struct ahci_host_priv *hpriv = ap->host->private_data;
885 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900886 u32 cmd;
887
888 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
889
890 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900891 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900892 cmd |= PORT_CMD_SPIN_UP;
893 writel(cmd, port_mmio + PORT_CMD);
894 }
895
896 /* wake up link */
897 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
898}
899
Kristen Carlson Accardi31556592007-10-25 01:33:26 -0400900static void ahci_disable_alpm(struct ata_port *ap)
901{
902 struct ahci_host_priv *hpriv = ap->host->private_data;
903 void __iomem *port_mmio = ahci_port_base(ap);
904 u32 cmd;
905 struct ahci_port_priv *pp = ap->private_data;
906
907 /* IPM bits should be disabled by libata-core */
908 /* get the existing command bits */
909 cmd = readl(port_mmio + PORT_CMD);
910
911 /* disable ALPM and ASP */
912 cmd &= ~PORT_CMD_ASP;
913 cmd &= ~PORT_CMD_ALPE;
914
915 /* force the interface back to active */
916 cmd |= PORT_CMD_ICC_ACTIVE;
917
918 /* write out new cmd value */
919 writel(cmd, port_mmio + PORT_CMD);
920 cmd = readl(port_mmio + PORT_CMD);
921
922 /* wait 10ms to be sure we've come out of any low power state */
923 msleep(10);
924
925 /* clear out any PhyRdy stuff from interrupt status */
926 writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT);
927
928 /* go ahead and clean out PhyRdy Change from Serror too */
929 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
930
931 /*
932 * Clear flag to indicate that we should ignore all PhyRdy
933 * state changes
934 */
935 hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG;
936
937 /*
938 * Enable interrupts on Phy Ready.
939 */
940 pp->intr_mask |= PORT_IRQ_PHYRDY;
941 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
942
943 /*
944 * don't change the link pm policy - we can be called
945 * just to turn of link pm temporarily
946 */
947}
948
949static int ahci_enable_alpm(struct ata_port *ap,
950 enum link_pm policy)
951{
952 struct ahci_host_priv *hpriv = ap->host->private_data;
953 void __iomem *port_mmio = ahci_port_base(ap);
954 u32 cmd;
955 struct ahci_port_priv *pp = ap->private_data;
956 u32 asp;
957
958 /* Make sure the host is capable of link power management */
959 if (!(hpriv->cap & HOST_CAP_ALPM))
960 return -EINVAL;
961
962 switch (policy) {
963 case MAX_PERFORMANCE:
964 case NOT_AVAILABLE:
965 /*
966 * if we came here with NOT_AVAILABLE,
967 * it just means this is the first time we
968 * have tried to enable - default to max performance,
969 * and let the user go to lower power modes on request.
970 */
971 ahci_disable_alpm(ap);
972 return 0;
973 case MIN_POWER:
974 /* configure HBA to enter SLUMBER */
975 asp = PORT_CMD_ASP;
976 break;
977 case MEDIUM_POWER:
978 /* configure HBA to enter PARTIAL */
979 asp = 0;
980 break;
981 default:
982 return -EINVAL;
983 }
984
985 /*
986 * Disable interrupts on Phy Ready. This keeps us from
987 * getting woken up due to spurious phy ready interrupts
988 * TBD - Hot plug should be done via polling now, is
989 * that even supported?
990 */
991 pp->intr_mask &= ~PORT_IRQ_PHYRDY;
992 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
993
994 /*
995 * Set a flag to indicate that we should ignore all PhyRdy
996 * state changes since these can happen now whenever we
997 * change link state
998 */
999 hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG;
1000
1001 /* get the existing command bits */
1002 cmd = readl(port_mmio + PORT_CMD);
1003
1004 /*
1005 * Set ASP based on Policy
1006 */
1007 cmd |= asp;
1008
1009 /*
1010 * Setting this bit will instruct the HBA to aggressively
1011 * enter a lower power link state when it's appropriate and
1012 * based on the value set above for ASP
1013 */
1014 cmd |= PORT_CMD_ALPE;
1015
1016 /* write out new cmd value */
1017 writel(cmd, port_mmio + PORT_CMD);
1018 cmd = readl(port_mmio + PORT_CMD);
1019
1020 /* IPM bits should be set by libata-core */
1021 return 0;
1022}
1023
Tejun Heo438ac6d2007-03-02 17:31:26 +09001024#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +09001025static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001026{
Tejun Heo4447d352007-04-17 23:44:08 +09001027 struct ahci_host_priv *hpriv = ap->host->private_data;
1028 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001029 u32 cmd, scontrol;
1030
Tejun Heo4447d352007-04-17 23:44:08 +09001031 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +09001032 return;
1033
1034 /* put device into listen mode, first set PxSCTL.DET to 0 */
1035 scontrol = readl(port_mmio + PORT_SCR_CTL);
1036 scontrol &= ~0xf;
1037 writel(scontrol, port_mmio + PORT_SCR_CTL);
1038
1039 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +09001040 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +09001041 cmd &= ~PORT_CMD_SPIN_UP;
1042 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001043}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001044#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +09001045
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001046static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001047{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001048 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001049 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001050
1051 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001052 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001053}
1054
Tejun Heo4447d352007-04-17 23:44:08 +09001055static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +09001056{
1057 int rc;
1058
1059 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +09001060 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001061 if (rc) {
1062 *emsg = "failed to stop engine";
1063 return rc;
1064 }
1065
1066 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +09001067 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001068 if (rc) {
1069 *emsg = "failed stop FIS RX";
1070 return rc;
1071 }
1072
Tejun Heo0be0aa92006-07-26 15:59:26 +09001073 return 0;
1074}
1075
Tejun Heo4447d352007-04-17 23:44:08 +09001076static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001077{
Tejun Heo4447d352007-04-17 23:44:08 +09001078 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heo49f29092007-11-19 16:03:44 +09001079 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001080 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +09001081 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +09001082
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001083 /* we must be in AHCI mode, before using anything
1084 * AHCI-specific, such as HOST_RESET.
1085 */
Tejun Heob710a1f2008-01-05 23:11:57 +09001086 ahci_enable_ahci(mmio);
Jeff Garzik3cc3eb12007-09-26 00:02:41 -04001087
1088 /* global controller reset */
Tejun Heoa22e6442008-03-10 10:25:25 +09001089 if (!ahci_skip_host_reset) {
1090 tmp = readl(mmio + HOST_CTL);
1091 if ((tmp & HOST_RESET) == 0) {
1092 writel(tmp | HOST_RESET, mmio + HOST_CTL);
1093 readl(mmio + HOST_CTL); /* flush */
1094 }
Tejun Heod91542c2006-07-26 15:59:26 +09001095
Tejun Heoa22e6442008-03-10 10:25:25 +09001096 /* reset must complete within 1 second, or
1097 * the hardware should be considered fried.
1098 */
1099 ssleep(1);
Tejun Heod91542c2006-07-26 15:59:26 +09001100
Tejun Heoa22e6442008-03-10 10:25:25 +09001101 tmp = readl(mmio + HOST_CTL);
1102 if (tmp & HOST_RESET) {
1103 dev_printk(KERN_ERR, host->dev,
1104 "controller reset failed (0x%x)\n", tmp);
1105 return -EIO;
1106 }
Tejun Heod91542c2006-07-26 15:59:26 +09001107
Tejun Heoa22e6442008-03-10 10:25:25 +09001108 /* turn on AHCI mode */
1109 ahci_enable_ahci(mmio);
Tejun Heo98fa4b62006-11-02 12:17:23 +09001110
Tejun Heoa22e6442008-03-10 10:25:25 +09001111 /* Some registers might be cleared on reset. Restore
1112 * initial values.
1113 */
1114 ahci_restore_initial_config(host);
1115 } else
1116 dev_printk(KERN_INFO, host->dev,
1117 "skipping global host reset\n");
Tejun Heod91542c2006-07-26 15:59:26 +09001118
1119 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
1120 u16 tmp16;
1121
1122 /* configure PCS */
1123 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +09001124 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1125 tmp16 |= hpriv->port_map;
1126 pci_write_config_word(pdev, 0x92, tmp16);
1127 }
Tejun Heod91542c2006-07-26 15:59:26 +09001128 }
1129
1130 return 0;
1131}
1132
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001133static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
1134 int port_no, void __iomem *mmio,
1135 void __iomem *port_mmio)
1136{
1137 const char *emsg = NULL;
1138 int rc;
1139 u32 tmp;
1140
1141 /* make sure port is not active */
1142 rc = ahci_deinit_port(ap, &emsg);
1143 if (rc)
1144 dev_printk(KERN_WARNING, &pdev->dev,
1145 "%s (%d)\n", emsg, rc);
1146
1147 /* clear SError */
1148 tmp = readl(port_mmio + PORT_SCR_ERR);
1149 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
1150 writel(tmp, port_mmio + PORT_SCR_ERR);
1151
1152 /* clear port IRQ */
1153 tmp = readl(port_mmio + PORT_IRQ_STAT);
1154 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1155 if (tmp)
1156 writel(tmp, port_mmio + PORT_IRQ_STAT);
1157
1158 writel(1 << port_no, mmio + HOST_IRQ_STAT);
1159}
1160
Tejun Heo4447d352007-04-17 23:44:08 +09001161static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +09001162{
Tejun Heo417a1a62007-09-23 13:19:55 +09001163 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +09001164 struct pci_dev *pdev = to_pci_dev(host->dev);
1165 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001166 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -04001167 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +09001168 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001169 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +09001170
Tejun Heo417a1a62007-09-23 13:19:55 +09001171 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +01001172 if (pdev->device == 0x6121)
1173 mv = 2;
1174 else
1175 mv = 4;
1176 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -04001177
1178 writel(0, port_mmio + PORT_IRQ_MASK);
1179
1180 /* clear port IRQ */
1181 tmp = readl(port_mmio + PORT_IRQ_STAT);
1182 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
1183 if (tmp)
1184 writel(tmp, port_mmio + PORT_IRQ_STAT);
1185 }
1186
Tejun Heo4447d352007-04-17 23:44:08 +09001187 for (i = 0; i < host->n_ports; i++) {
1188 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +09001189
Jeff Garzikcd70c262007-07-08 02:29:42 -04001190 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09001191 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +09001192 continue;
Tejun Heod91542c2006-07-26 15:59:26 +09001193
Jeff Garzik2bcd8662007-05-28 07:45:27 -04001194 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001195 }
1196
1197 tmp = readl(mmio + HOST_CTL);
1198 VPRINTK("HOST_CTL 0x%x\n", tmp);
1199 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1200 tmp = readl(mmio + HOST_CTL);
1201 VPRINTK("HOST_CTL 0x%x\n", tmp);
1202}
1203
Jeff Garzika8785392008-02-28 15:43:48 -05001204static void ahci_dev_config(struct ata_device *dev)
1205{
1206 struct ahci_host_priv *hpriv = dev->link->ap->host->private_data;
1207
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001208 if (hpriv->flags & AHCI_HFLAG_SECT255) {
Jeff Garzika8785392008-02-28 15:43:48 -05001209 dev->max_sectors = 255;
Jeff Garzik4cde32f2008-03-24 22:40:40 -04001210 ata_dev_printk(dev, KERN_INFO,
1211 "SB600 AHCI: limiting to 255 sectors per cmd\n");
1212 }
Jeff Garzika8785392008-02-28 15:43:48 -05001213}
1214
Tejun Heo422b7592005-12-19 22:37:17 +09001215static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216{
Tejun Heo4447d352007-04-17 23:44:08 +09001217 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001219 u32 tmp;
1220
1221 tmp = readl(port_mmio + PORT_SIG);
1222 tf.lbah = (tmp >> 24) & 0xff;
1223 tf.lbam = (tmp >> 16) & 0xff;
1224 tf.lbal = (tmp >> 8) & 0xff;
1225 tf.nsect = (tmp) & 0xff;
1226
1227 return ata_dev_classify(&tf);
1228}
1229
Tejun Heo12fad3f2006-05-15 21:03:55 +09001230static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1231 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001232{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001233 dma_addr_t cmd_tbl_dma;
1234
1235 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1236
1237 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1238 pp->cmd_slot[tag].status = 0;
1239 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1240 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001241}
1242
Tejun Heod2e75df2007-07-16 14:29:39 +09001243static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001244{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001245 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -04001246 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001247 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001248 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001249
Tejun Heod2e75df2007-07-16 14:29:39 +09001250 /* do we need to kick the port? */
1251 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
1252 if (!busy && !force_restart)
1253 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001254
Tejun Heod2e75df2007-07-16 14:29:39 +09001255 /* stop engine */
1256 rc = ahci_stop_engine(ap);
1257 if (rc)
1258 goto out_restart;
1259
1260 /* need to do CLO? */
1261 if (!busy) {
1262 rc = 0;
1263 goto out_restart;
1264 }
1265
1266 if (!(hpriv->cap & HOST_CAP_CLO)) {
1267 rc = -EOPNOTSUPP;
1268 goto out_restart;
1269 }
1270
1271 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001272 tmp = readl(port_mmio + PORT_CMD);
1273 tmp |= PORT_CMD_CLO;
1274 writel(tmp, port_mmio + PORT_CMD);
1275
Tejun Heod2e75df2007-07-16 14:29:39 +09001276 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001277 tmp = ata_wait_register(port_mmio + PORT_CMD,
1278 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1279 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001280 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001281
Tejun Heod2e75df2007-07-16 14:29:39 +09001282 /* restart engine */
1283 out_restart:
1284 ahci_start_engine(ap);
1285 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001286}
1287
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001288static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1289 struct ata_taskfile *tf, int is_cmd, u16 flags,
1290 unsigned long timeout_msec)
1291{
1292 const u32 cmd_fis_len = 5; /* five dwords */
1293 struct ahci_port_priv *pp = ap->private_data;
1294 void __iomem *port_mmio = ahci_port_base(ap);
1295 u8 *fis = pp->cmd_tbl;
1296 u32 tmp;
1297
1298 /* prep the command */
1299 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1300 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1301
1302 /* issue & wait */
1303 writel(1, port_mmio + PORT_CMD_ISSUE);
1304
1305 if (timeout_msec) {
1306 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1307 1, timeout_msec);
1308 if (tmp & 0x1) {
1309 ahci_kick_engine(ap, 1);
1310 return -EBUSY;
1311 }
1312 } else
1313 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1314
1315 return 0;
1316}
1317
Tejun Heocc0680a2007-08-06 18:36:23 +09001318static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001319 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001320{
Tejun Heocc0680a2007-08-06 18:36:23 +09001321 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001322 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001323 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001324 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001325 int rc;
1326
1327 DPRINTK("ENTER\n");
1328
Tejun Heocc0680a2007-08-06 18:36:23 +09001329 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001330 DPRINTK("PHY reports no device\n");
1331 *class = ATA_DEV_NONE;
1332 return 0;
1333 }
1334
Tejun Heo4658f792006-03-22 21:07:03 +09001335 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001336 rc = ahci_kick_engine(ap, 1);
Tejun Heo994056d2007-12-06 15:02:48 +09001337 if (rc && rc != -EOPNOTSUPP)
Tejun Heocc0680a2007-08-06 18:36:23 +09001338 ata_link_printk(link, KERN_WARNING,
Tejun Heo994056d2007-12-06 15:02:48 +09001339 "failed to reset engine (errno=%d)\n", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001340
Tejun Heocc0680a2007-08-06 18:36:23 +09001341 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001342
1343 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001344 msecs = 0;
1345 now = jiffies;
1346 if (time_after(now, deadline))
1347 msecs = jiffies_to_msecs(deadline - now);
1348
Tejun Heo4658f792006-03-22 21:07:03 +09001349 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001350 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001351 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001352 rc = -EIO;
1353 reason = "1st FIS failed";
1354 goto fail;
1355 }
1356
1357 /* spec says at least 5us, but be generous and sleep for 1ms */
1358 msleep(1);
1359
1360 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001361 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001362 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001363
Tejun Heo88ff6ea2007-10-16 14:21:24 -07001364 /* wait a while before checking status */
1365 ata_wait_after_reset(ap, deadline);
Tejun Heo4658f792006-03-22 21:07:03 +09001366
Tejun Heo9b893912007-02-02 16:50:52 +09001367 rc = ata_wait_ready(ap, deadline);
1368 /* link occupied, -ENODEV too is an error */
1369 if (rc) {
1370 reason = "device not ready";
1371 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001372 }
Tejun Heo9b893912007-02-02 16:50:52 +09001373 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001374
1375 DPRINTK("EXIT, class=%u\n", *class);
1376 return 0;
1377
Tejun Heo4658f792006-03-22 21:07:03 +09001378 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001379 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001380 return rc;
1381}
1382
Tejun Heocc0680a2007-08-06 18:36:23 +09001383static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001384 unsigned long deadline)
1385{
Tejun Heo7d50b602007-09-23 13:19:54 +09001386 int pmp = 0;
1387
1388 if (link->ap->flags & ATA_FLAG_PMP)
1389 pmp = SATA_PMP_CTRL_PORT;
1390
1391 return ahci_do_softreset(link, class, pmp, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001392}
1393
Tejun Heocc0680a2007-08-06 18:36:23 +09001394static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001395 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001396{
Tejun Heocc0680a2007-08-06 18:36:23 +09001397 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001398 struct ahci_port_priv *pp = ap->private_data;
1399 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1400 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001401 int rc;
1402
1403 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
Tejun Heo4447d352007-04-17 23:44:08 +09001405 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001406
1407 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001408 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001409 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001410 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001411
Tejun Heocc0680a2007-08-06 18:36:23 +09001412 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001413
Tejun Heo4447d352007-04-17 23:44:08 +09001414 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
Tejun Heocc0680a2007-08-06 18:36:23 +09001416 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001417 *class = ahci_dev_classify(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001418 if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001419 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Tejun Heo4bd00f62006-02-11 16:26:02 +09001421 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1422 return rc;
1423}
1424
Tejun Heocc0680a2007-08-06 18:36:23 +09001425static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001426 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001427{
Tejun Heocc0680a2007-08-06 18:36:23 +09001428 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001429 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001430 int rc;
1431
1432 DPRINTK("ENTER\n");
1433
Tejun Heo4447d352007-04-17 23:44:08 +09001434 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001435
Tejun Heocc0680a2007-08-06 18:36:23 +09001436 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001437 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001438
1439 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001440 ahci_scr_read(ap, SCR_ERROR, &serror);
1441 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001442
Tejun Heo4447d352007-04-17 23:44:08 +09001443 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001444
1445 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1446
1447 /* vt8251 doesn't clear BSY on signature FIS reception,
1448 * request follow-up softreset.
1449 */
1450 return rc ?: -EAGAIN;
1451}
1452
Tejun Heoedc93052007-10-25 14:59:16 +09001453static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1454 unsigned long deadline)
1455{
1456 struct ata_port *ap = link->ap;
1457 struct ahci_port_priv *pp = ap->private_data;
1458 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1459 struct ata_taskfile tf;
1460 int rc;
1461
1462 ahci_stop_engine(ap);
1463
1464 /* clear D2H reception area to properly wait for D2H FIS */
1465 ata_tf_init(link->device, &tf);
1466 tf.command = 0x80;
1467 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1468
1469 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1470 deadline);
1471
1472 ahci_start_engine(ap);
1473
1474 if (rc || ata_link_offline(link))
1475 return rc;
1476
1477 /* spec mandates ">= 2ms" before checking status */
1478 msleep(150);
1479
1480 /* The pseudo configuration device on SIMG4726 attached to
1481 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1482 * hardreset if no device is attached to the first downstream
1483 * port && the pseudo device locks up on SRST w/ PMP==0. To
1484 * work around this, wait for !BSY only briefly. If BSY isn't
1485 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1486 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1487 *
1488 * Wait for two seconds. Devices attached to downstream port
1489 * which can't process the following IDENTIFY after this will
1490 * have to be reset again. For most cases, this should
1491 * suffice while making probing snappish enough.
1492 */
1493 rc = ata_wait_ready(ap, jiffies + 2 * HZ);
1494 if (rc)
1495 ahci_kick_engine(ap, 0);
1496
1497 return 0;
1498}
1499
Tejun Heocc0680a2007-08-06 18:36:23 +09001500static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001501{
Tejun Heocc0680a2007-08-06 18:36:23 +09001502 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001503 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001504 u32 new_tmp, tmp;
1505
Tejun Heocc0680a2007-08-06 18:36:23 +09001506 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001507
1508 /* Make sure port's ATAPI bit is set appropriately */
1509 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001510 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001511 new_tmp |= PORT_CMD_ATAPI;
1512 else
1513 new_tmp &= ~PORT_CMD_ATAPI;
1514 if (new_tmp != tmp) {
1515 writel(new_tmp, port_mmio + PORT_CMD);
1516 readl(port_mmio + PORT_CMD); /* flush */
1517 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518}
1519
Tejun Heo7d50b602007-09-23 13:19:54 +09001520static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
1521 unsigned long deadline)
1522{
1523 return ahci_do_softreset(link, class, link->pmp, deadline);
1524}
1525
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526static u8 ahci_check_status(struct ata_port *ap)
1527{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001528 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
1530 return readl(mmio + PORT_TFDATA) & 0xFF;
1531}
1532
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1534{
1535 struct ahci_port_priv *pp = ap->private_data;
1536 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1537
1538 ata_tf_from_fis(d2h_fis, tf);
1539}
1540
Tejun Heo12fad3f2006-05-15 21:03:55 +09001541static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001543 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001544 struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1545 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
1547 VPRINTK("ENTER\n");
1548
1549 /*
1550 * Next, the S/G list.
1551 */
Tejun Heoff2aeb12007-12-05 16:43:11 +09001552 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001553 dma_addr_t addr = sg_dma_address(sg);
1554 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
Tejun Heoff2aeb12007-12-05 16:43:11 +09001556 ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff);
1557 ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16);
1558 ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001560
Tejun Heoff2aeb12007-12-05 16:43:11 +09001561 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562}
1563
1564static void ahci_qc_prep(struct ata_queued_cmd *qc)
1565{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001566 struct ata_port *ap = qc->ap;
1567 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo405e66b2007-11-27 19:28:53 +09001568 int is_atapi = ata_is_atapi(qc->tf.protocol);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001569 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 u32 opts;
1571 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001572 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
1574 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 * Fill in command table information. First, the header,
1576 * a SATA Register - Host to Device command FIS.
1577 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001578 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1579
Tejun Heo7d50b602007-09-23 13:19:54 +09001580 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001581 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001582 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1583 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001584 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Tejun Heocc9278e2006-02-10 17:25:47 +09001586 n_elem = 0;
1587 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001588 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589
Tejun Heocc9278e2006-02-10 17:25:47 +09001590 /*
1591 * Fill in command slot information.
1592 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001593 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001594 if (qc->tf.flags & ATA_TFLAG_WRITE)
1595 opts |= AHCI_CMD_WRITE;
1596 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001597 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001598
Tejun Heo12fad3f2006-05-15 21:03:55 +09001599 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600}
1601
Tejun Heo78cd52d2006-05-15 20:58:29 +09001602static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603{
Tejun Heo417a1a62007-09-23 13:19:55 +09001604 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001605 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001606 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1607 struct ata_link *link = NULL;
1608 struct ata_queued_cmd *active_qc;
1609 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001610 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
Tejun Heo7d50b602007-09-23 13:19:54 +09001612 /* determine active link */
1613 ata_port_for_each_link(link, ap)
1614 if (ata_link_active(link))
1615 break;
1616 if (!link)
1617 link = &ap->link;
1618
1619 active_qc = ata_qc_from_tag(ap, link->active_tag);
1620 active_ehi = &link->eh_info;
1621
1622 /* record irq stat */
1623 ata_ehi_clear_desc(host_ehi);
1624 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001625
Tejun Heo78cd52d2006-05-15 20:58:29 +09001626 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001627 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001628 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001629 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
Tejun Heo41669552006-11-29 11:33:14 +09001631 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001632 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001633 irq_stat &= ~PORT_IRQ_IF_ERR;
1634
Conke Hu55a61602007-03-27 18:33:05 +08001635 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001636 /* If qc is active, charge it; otherwise, the active
1637 * link. There's no active qc on NCQ errors. It will
1638 * be determined by EH by reading log page 10h.
1639 */
1640 if (active_qc)
1641 active_qc->err_mask |= AC_ERR_DEV;
1642 else
1643 active_ehi->err_mask |= AC_ERR_DEV;
1644
Tejun Heo417a1a62007-09-23 13:19:55 +09001645 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001646 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Tejun Heo78cd52d2006-05-15 20:58:29 +09001649 if (irq_stat & PORT_IRQ_UNK_FIS) {
1650 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Tejun Heo7d50b602007-09-23 13:19:54 +09001652 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001653 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001654 ata_ehi_push_desc(active_ehi,
1655 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001656 unk[0], unk[1], unk[2], unk[3]);
1657 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001658
Tejun Heo7d50b602007-09-23 13:19:54 +09001659 if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
1660 active_ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001661 active_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001662 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1663 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001664
Tejun Heo7d50b602007-09-23 13:19:54 +09001665 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1666 host_ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001667 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001668 ata_ehi_push_desc(host_ehi, "host bus error");
1669 }
1670
1671 if (irq_stat & PORT_IRQ_IF_ERR) {
1672 host_ehi->err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001673 host_ehi->action |= ATA_EH_RESET;
Tejun Heo7d50b602007-09-23 13:19:54 +09001674 ata_ehi_push_desc(host_ehi, "interface fatal error");
1675 }
1676
1677 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1678 ata_ehi_hotplugged(host_ehi);
1679 ata_ehi_push_desc(host_ehi, "%s",
1680 irq_stat & PORT_IRQ_CONNECT ?
1681 "connection status changed" : "PHY RDY changed");
1682 }
1683
1684 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
Tejun Heo78cd52d2006-05-15 20:58:29 +09001686 if (irq_stat & PORT_IRQ_FREEZE)
1687 ata_port_freeze(ap);
1688 else
1689 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690}
1691
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001692static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693{
Tejun Heo4447d352007-04-17 23:44:08 +09001694 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001695 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001696 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001697 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001698 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001699 u32 status, qc_active;
Tejun Heo459ad682007-12-07 12:46:23 +09001700 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
1702 status = readl(port_mmio + PORT_IRQ_STAT);
1703 writel(status, port_mmio + PORT_IRQ_STAT);
1704
Tejun Heob06ce3e2007-10-09 15:06:48 +09001705 /* ignore BAD_PMP while resetting */
1706 if (unlikely(resetting))
1707 status &= ~PORT_IRQ_BAD_PMP;
1708
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04001709 /* If we are getting PhyRdy, this is
1710 * just a power state change, we should
1711 * clear out this, plus the PhyRdy/Comm
1712 * Wake bits from Serror
1713 */
1714 if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) &&
1715 (status & PORT_IRQ_PHYRDY)) {
1716 status &= ~PORT_IRQ_PHYRDY;
1717 ahci_scr_write(ap, SCR_ERROR, ((1 << 16) | (1 << 18)));
1718 }
1719
Tejun Heo78cd52d2006-05-15 20:58:29 +09001720 if (unlikely(status & PORT_IRQ_ERROR)) {
1721 ahci_error_intr(ap, status);
1722 return;
1723 }
1724
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001725 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001726 /* If SNotification is available, leave notification
1727 * handling to sata_async_notification(). If not,
1728 * emulate it by snooping SDB FIS RX area.
1729 *
1730 * Snooping FIS RX area is probably cheaper than
1731 * poking SNotification but some constrollers which
1732 * implement SNotification, ICH9 for example, don't
1733 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001734 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001735 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001736 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001737 else {
1738 /* If the 'N' bit in word 0 of the FIS is set,
1739 * we just received asynchronous notification.
1740 * Tell libata about it.
1741 */
1742 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1743 u32 f0 = le32_to_cpu(f[0]);
1744
1745 if (f0 & (1 << 15))
1746 sata_async_notification(ap);
1747 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001748 }
1749
Tejun Heo7d50b602007-09-23 13:19:54 +09001750 /* pp->active_link is valid iff any command is in flight */
1751 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001752 qc_active = readl(port_mmio + PORT_SCR_ACT);
1753 else
1754 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1755
1756 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001757
Tejun Heo459ad682007-12-07 12:46:23 +09001758 /* while resetting, invalid completions are expected */
1759 if (unlikely(rc < 0 && !resetting)) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001760 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001761 ehi->action |= ATA_EH_RESET;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001762 ata_port_freeze(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001764}
1765
David Howells7d12e782006-10-05 14:55:46 +01001766static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767{
Jeff Garzikcca39742006-08-24 03:19:22 -04001768 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 struct ahci_host_priv *hpriv;
1770 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001771 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001772 u32 irq_stat, irq_ack = 0;
1773
1774 VPRINTK("ENTER\n");
1775
Jeff Garzikcca39742006-08-24 03:19:22 -04001776 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001777 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
1779 /* sigh. 0xffffffff is a valid return from h/w */
1780 irq_stat = readl(mmio + HOST_IRQ_STAT);
1781 irq_stat &= hpriv->port_map;
1782 if (!irq_stat)
1783 return IRQ_NONE;
1784
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001785 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001787 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
Jeff Garzik67846b32005-10-05 02:58:32 -04001790 if (!(irq_stat & (1 << i)))
1791 continue;
1792
Jeff Garzikcca39742006-08-24 03:19:22 -04001793 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001794 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001795 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001796 VPRINTK("port %u\n", i);
1797 } else {
1798 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001799 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001800 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001801 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001803
1804 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 }
1806
1807 if (irq_ack) {
1808 writel(irq_ack, mmio + HOST_IRQ_STAT);
1809 handled = 1;
1810 }
1811
Jeff Garzikcca39742006-08-24 03:19:22 -04001812 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
1814 VPRINTK("EXIT\n");
1815
1816 return IRQ_RETVAL(handled);
1817}
1818
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001819static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820{
1821 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001822 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001823 struct ahci_port_priv *pp = ap->private_data;
1824
1825 /* Keep track of the currently active link. It will be used
1826 * in completion path to determine whether NCQ phase is in
1827 * progress.
1828 */
1829 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830
Tejun Heo12fad3f2006-05-15 21:03:55 +09001831 if (qc->tf.protocol == ATA_PROT_NCQ)
1832 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1833 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1835
1836 return 0;
1837}
1838
Tejun Heo78cd52d2006-05-15 20:58:29 +09001839static void ahci_freeze(struct ata_port *ap)
1840{
Tejun Heo4447d352007-04-17 23:44:08 +09001841 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001842
1843 /* turn IRQ off */
1844 writel(0, port_mmio + PORT_IRQ_MASK);
1845}
1846
1847static void ahci_thaw(struct ata_port *ap)
1848{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001849 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001850 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001851 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001852 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001853
1854 /* clear IRQ */
1855 tmp = readl(port_mmio + PORT_IRQ_STAT);
1856 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001857 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001858
Tejun Heo1c954a42007-10-09 15:01:37 +09001859 /* turn IRQ back on */
1860 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001861}
1862
1863static void ahci_error_handler(struct ata_port *ap)
1864{
Tejun Heob51e9e52006-06-29 01:29:30 +09001865 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001866 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001867 ahci_stop_engine(ap);
1868 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001869 }
1870
1871 /* perform recovery */
Tejun Heo7d50b602007-09-23 13:19:54 +09001872 sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
1873 ahci_hardreset, ahci_postreset,
1874 sata_pmp_std_prereset, ahci_pmp_softreset,
1875 sata_pmp_std_hardreset, sata_pmp_std_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001876}
1877
Tejun Heoad616ff2006-11-01 18:00:24 +09001878static void ahci_vt8251_error_handler(struct ata_port *ap)
1879{
Tejun Heoad616ff2006-11-01 18:00:24 +09001880 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1881 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001882 ahci_stop_engine(ap);
1883 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001884 }
1885
1886 /* perform recovery */
1887 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1888 ahci_postreset);
1889}
1890
Tejun Heoedc93052007-10-25 14:59:16 +09001891static void ahci_p5wdh_error_handler(struct ata_port *ap)
1892{
1893 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1894 /* restart engine */
1895 ahci_stop_engine(ap);
1896 ahci_start_engine(ap);
1897 }
1898
1899 /* perform recovery */
1900 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
1901 ahci_postreset);
1902}
1903
Tejun Heo78cd52d2006-05-15 20:58:29 +09001904static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1905{
1906 struct ata_port *ap = qc->ap;
1907
Tejun Heod2e75df2007-07-16 14:29:39 +09001908 /* make DMA engine forget about the failed command */
1909 if (qc->flags & ATA_QCFLAG_FAILED)
1910 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001911}
1912
Tejun Heo7d50b602007-09-23 13:19:54 +09001913static void ahci_pmp_attach(struct ata_port *ap)
1914{
1915 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001916 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001917 u32 cmd;
1918
1919 cmd = readl(port_mmio + PORT_CMD);
1920 cmd |= PORT_CMD_PMP;
1921 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001922
1923 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1924 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001925}
1926
1927static void ahci_pmp_detach(struct ata_port *ap)
1928{
1929 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001930 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001931 u32 cmd;
1932
1933 cmd = readl(port_mmio + PORT_CMD);
1934 cmd &= ~PORT_CMD_PMP;
1935 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001936
1937 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1938 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001939}
1940
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001941static int ahci_port_resume(struct ata_port *ap)
1942{
1943 ahci_power_up(ap);
1944 ahci_start_port(ap);
1945
Tejun Heo7d50b602007-09-23 13:19:54 +09001946 if (ap->nr_pmp_links)
1947 ahci_pmp_attach(ap);
1948 else
1949 ahci_pmp_detach(ap);
1950
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001951 return 0;
1952}
1953
Tejun Heo438ac6d2007-03-02 17:31:26 +09001954#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001955static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1956{
Tejun Heoc1332872006-07-26 15:59:26 +09001957 const char *emsg = NULL;
1958 int rc;
1959
Tejun Heo4447d352007-04-17 23:44:08 +09001960 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001961 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001962 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001963 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001964 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001965 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001966 }
1967
1968 return rc;
1969}
1970
Tejun Heoc1332872006-07-26 15:59:26 +09001971static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1972{
Jeff Garzikcca39742006-08-24 03:19:22 -04001973 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001974 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001975 u32 ctl;
1976
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001977 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +09001978 /* AHCI spec rev1.1 section 8.3.3:
1979 * Software must disable interrupts prior to requesting a
1980 * transition of the HBA to D3 state.
1981 */
1982 ctl = readl(mmio + HOST_CTL);
1983 ctl &= ~HOST_IRQ_EN;
1984 writel(ctl, mmio + HOST_CTL);
1985 readl(mmio + HOST_CTL); /* flush */
1986 }
1987
1988 return ata_pci_device_suspend(pdev, mesg);
1989}
1990
1991static int ahci_pci_device_resume(struct pci_dev *pdev)
1992{
Jeff Garzikcca39742006-08-24 03:19:22 -04001993 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001994 int rc;
1995
Tejun Heo553c4aa2006-12-26 19:39:50 +09001996 rc = ata_pci_device_do_resume(pdev);
1997 if (rc)
1998 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001999
2000 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09002001 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002002 if (rc)
2003 return rc;
2004
Tejun Heo4447d352007-04-17 23:44:08 +09002005 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002006 }
2007
Jeff Garzikcca39742006-08-24 03:19:22 -04002008 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09002009
2010 return 0;
2011}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002012#endif
Tejun Heoc1332872006-07-26 15:59:26 +09002013
Tejun Heo254950c2006-07-26 15:59:25 +09002014static int ahci_port_start(struct ata_port *ap)
2015{
Jeff Garzikcca39742006-08-24 03:19:22 -04002016 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09002017 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09002018 void *mem;
2019 dma_addr_t mem_dma;
Tejun Heo254950c2006-07-26 15:59:25 +09002020
Tejun Heo24dc5f32007-01-20 16:00:28 +09002021 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09002022 if (!pp)
2023 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002024
Tejun Heo24dc5f32007-01-20 16:00:28 +09002025 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
2026 GFP_KERNEL);
2027 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09002028 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09002029 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
2030
2031 /*
2032 * First item in chunk of DMA memory: 32-slot command table,
2033 * 32 bytes each in size
2034 */
2035 pp->cmd_slot = mem;
2036 pp->cmd_slot_dma = mem_dma;
2037
2038 mem += AHCI_CMD_SLOT_SZ;
2039 mem_dma += AHCI_CMD_SLOT_SZ;
2040
2041 /*
2042 * Second item: Received-FIS area
2043 */
2044 pp->rx_fis = mem;
2045 pp->rx_fis_dma = mem_dma;
2046
2047 mem += AHCI_RX_FIS_SZ;
2048 mem_dma += AHCI_RX_FIS_SZ;
2049
2050 /*
2051 * Third item: data area for storing a single command
2052 * and its scatter-gather table
2053 */
2054 pp->cmd_tbl = mem;
2055 pp->cmd_tbl_dma = mem_dma;
2056
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002057 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002058 * Save off initial list of interrupts to be enabled.
2059 * This could be changed later
2060 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07002061 pp->intr_mask = DEF_PORT_IRQ;
2062
Tejun Heo254950c2006-07-26 15:59:25 +09002063 ap->private_data = pp;
2064
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04002065 /* engage engines, captain */
2066 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09002067}
2068
2069static void ahci_port_stop(struct ata_port *ap)
2070{
Tejun Heo0be0aa92006-07-26 15:59:26 +09002071 const char *emsg = NULL;
2072 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09002073
Tejun Heo0be0aa92006-07-26 15:59:26 +09002074 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09002075 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09002076 if (rc)
2077 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09002078}
2079
Tejun Heo4447d352007-04-17 23:44:08 +09002080static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084 if (using_dac &&
2085 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
2086 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
2087 if (rc) {
2088 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2089 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002090 dev_printk(KERN_ERR, &pdev->dev,
2091 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 return rc;
2093 }
2094 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 } else {
2096 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
2097 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002098 dev_printk(KERN_ERR, &pdev->dev,
2099 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 return rc;
2101 }
2102 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
2103 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05002104 dev_printk(KERN_ERR, &pdev->dev,
2105 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 return rc;
2107 }
2108 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 return 0;
2110}
2111
Tejun Heo4447d352007-04-17 23:44:08 +09002112static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113{
Tejun Heo4447d352007-04-17 23:44:08 +09002114 struct ahci_host_priv *hpriv = host->private_data;
2115 struct pci_dev *pdev = to_pci_dev(host->dev);
2116 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 u32 vers, cap, impl, speed;
2118 const char *speed_s;
2119 u16 cc;
2120 const char *scc_s;
2121
2122 vers = readl(mmio + HOST_VERSION);
2123 cap = hpriv->cap;
2124 impl = hpriv->port_map;
2125
2126 speed = (cap >> 20) & 0xf;
2127 if (speed == 1)
2128 speed_s = "1.5";
2129 else if (speed == 2)
2130 speed_s = "3";
2131 else
2132 speed_s = "?";
2133
2134 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002135 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002137 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002139 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 scc_s = "RAID";
2141 else
2142 scc_s = "unknown";
2143
Jeff Garzika9524a72005-10-30 14:39:11 -05002144 dev_printk(KERN_INFO, &pdev->dev,
2145 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002147 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002149 (vers >> 24) & 0xff,
2150 (vers >> 16) & 0xff,
2151 (vers >> 8) & 0xff,
2152 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
2154 ((cap >> 8) & 0x1f) + 1,
2155 (cap & 0x1f) + 1,
2156 speed_s,
2157 impl,
2158 scc_s);
2159
Jeff Garzika9524a72005-10-30 14:39:11 -05002160 dev_printk(KERN_INFO, &pdev->dev,
2161 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002162 "%s%s%s%s%s%s%s"
2163 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002164 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
2166 cap & (1 << 31) ? "64bit " : "",
2167 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002168 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169 cap & (1 << 28) ? "ilck " : "",
2170 cap & (1 << 27) ? "stag " : "",
2171 cap & (1 << 26) ? "pm " : "",
2172 cap & (1 << 25) ? "led " : "",
2173
2174 cap & (1 << 24) ? "clo " : "",
2175 cap & (1 << 19) ? "nz " : "",
2176 cap & (1 << 18) ? "only " : "",
2177 cap & (1 << 17) ? "pmp " : "",
2178 cap & (1 << 15) ? "pio " : "",
2179 cap & (1 << 14) ? "slum " : "",
2180 cap & (1 << 13) ? "part " : ""
2181 );
2182}
2183
Tejun Heoedc93052007-10-25 14:59:16 +09002184/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2185 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2186 * support PMP and the 4726 either directly exports the device
2187 * attached to the first downstream port or acts as a hardware storage
2188 * controller and emulate a single ATA device (can be RAID 0/1 or some
2189 * other configuration).
2190 *
2191 * When there's no device attached to the first downstream port of the
2192 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2193 * configure the 4726. However, ATA emulation of the device is very
2194 * lame. It doesn't send signature D2H Reg FIS after the initial
2195 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2196 *
2197 * The following function works around the problem by always using
2198 * hardreset on the port and not depending on receiving signature FIS
2199 * afterward. If signature FIS isn't received soon, ATA class is
2200 * assumed without follow-up softreset.
2201 */
2202static void ahci_p5wdh_workaround(struct ata_host *host)
2203{
2204 static struct dmi_system_id sysids[] = {
2205 {
2206 .ident = "P5W DH Deluxe",
2207 .matches = {
2208 DMI_MATCH(DMI_SYS_VENDOR,
2209 "ASUSTEK COMPUTER INC"),
2210 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2211 },
2212 },
2213 { }
2214 };
2215 struct pci_dev *pdev = to_pci_dev(host->dev);
2216
2217 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2218 dmi_check_system(sysids)) {
2219 struct ata_port *ap = host->ports[1];
2220
2221 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2222 "Deluxe on-board SIMG4726 workaround\n");
2223
2224 ap->ops = &ahci_p5wdh_ops;
2225 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2226 }
2227}
2228
Tejun Heo24dc5f32007-01-20 16:00:28 +09002229static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002230{
2231 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09002232 struct ata_port_info pi = ahci_port_info[ent->driver_data];
2233 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002234 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002236 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09002237 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238
2239 VPRINTK("ENTER\n");
2240
Tejun Heo12fad3f2006-05-15 21:03:55 +09002241 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2242
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002244 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245
Tejun Heo4447d352007-04-17 23:44:08 +09002246 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002247 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248 if (rc)
2249 return rc;
2250
Tejun Heodea55132008-03-11 19:52:31 +09002251 /* AHCI controllers often implement SFF compatible interface.
2252 * Grab all PCI BARs just in case.
2253 */
2254 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002255 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002256 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002257 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002258 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002259
Tejun Heoc4f77922007-12-06 15:09:43 +09002260 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
2261 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
2262 u8 map;
2263
2264 /* ICH6s share the same PCI ID for both piix and ahci
2265 * modes. Enabling ahci mode while MAP indicates
2266 * combined mode is a bad idea. Yield to ata_piix.
2267 */
2268 pci_read_config_byte(pdev, ICH_MAP, &map);
2269 if (map & 0x3) {
2270 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
2271 "combined mode, can't enable AHCI mode\n");
2272 return -ENODEV;
2273 }
2274 }
2275
Tejun Heo24dc5f32007-01-20 16:00:28 +09002276 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2277 if (!hpriv)
2278 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002279 hpriv->flags |= (unsigned long)pi.private_data;
2280
2281 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2282 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
Tejun Heo4447d352007-04-17 23:44:08 +09002284 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002285 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286
Tejun Heo4447d352007-04-17 23:44:08 +09002287 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002288 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002289 pi.flags |= ATA_FLAG_NCQ;
2290
Tejun Heo7d50b602007-09-23 13:19:54 +09002291 if (hpriv->cap & HOST_CAP_PMP)
2292 pi.flags |= ATA_FLAG_PMP;
2293
Tejun Heo837f5f82008-02-06 15:13:51 +09002294 /* CAP.NP sometimes indicate the index of the last enabled
2295 * port, at other times, that of the last possible port, so
2296 * determining the maximum port number requires looking at
2297 * both CAP.NP and port_map.
2298 */
2299 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
2300
2301 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09002302 if (!host)
2303 return -ENOMEM;
2304 host->iomap = pcim_iomap_table(pdev);
2305 host->private_data = hpriv;
2306
2307 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002308 struct ata_port *ap = host->ports[i];
2309 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09002310
Tejun Heocbcdd872007-08-18 13:14:55 +09002311 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2312 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2313 0x100 + ap->port_no * 0x80, "port");
2314
Kristen Carlson Accardi31556592007-10-25 01:33:26 -04002315 /* set initial link pm policy */
2316 ap->pm_policy = NOT_AVAILABLE;
2317
Jeff Garzikdab632e2007-05-28 08:33:01 -04002318 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09002319 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09002320 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04002321
2322 /* disabled/not-implemented port */
2323 else
2324 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002325 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326
Tejun Heoedc93052007-10-25 14:59:16 +09002327 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2328 ahci_p5wdh_workaround(host);
2329
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002331 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002333 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334
Tejun Heo4447d352007-04-17 23:44:08 +09002335 rc = ahci_reset_controller(host);
2336 if (rc)
2337 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002338
Tejun Heo4447d352007-04-17 23:44:08 +09002339 ahci_init_controller(host);
2340 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341
Tejun Heo4447d352007-04-17 23:44:08 +09002342 pci_set_master(pdev);
2343 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2344 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002345}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346
2347static int __init ahci_init(void)
2348{
Pavel Roskinb7887192006-08-10 18:13:18 +09002349 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350}
2351
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352static void __exit ahci_exit(void)
2353{
2354 pci_unregister_driver(&ahci_pci_driver);
2355}
2356
2357
2358MODULE_AUTHOR("Jeff Garzik");
2359MODULE_DESCRIPTION("AHCI SATA low-level driver");
2360MODULE_LICENSE("GPL");
2361MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002362MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363
2364module_init(ahci_init);
2365module_exit(ahci_exit);