blob: 3128e1a6bc65ded0dfbf62c3d48e8b78ecd97b1b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010048#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <sound/core.h>
50#include <sound/initval.h>
51#include "hda_codec.h"
52
53
Takashi Iwai5aba4f82008-01-07 15:16:37 +010054static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
55static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
56static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
57static char *model[SNDRV_CARDS];
58static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020059static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010060static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010061static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010062static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010063static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010069module_param_array(enable, bool, NULL, 0444);
70MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
71module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010073module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020074MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020075 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020076module_param_array(bdl_pos_adj, int, NULL, 0644);
77MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010078module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010079MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010080module_param_array(probe_only, bool, NULL, 0444);
81MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010082module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020083MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
84 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010086MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010087
Takashi Iwaidee1b662007-08-13 16:10:30 +020088#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +010089static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
90module_param(power_save, int, 0644);
91MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
92 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Takashi Iwaidee1b662007-08-13 16:10:30 +020094/* reset the HD-audio controller in power save mode.
95 * this may give more power-saving, but will take longer time to
96 * wake up.
97 */
98static int power_save_controller = 1;
99module_param(power_save_controller, bool, 0644);
100MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
101#endif
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103MODULE_LICENSE("GPL");
104MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
105 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700106 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200107 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100108 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100109 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100110 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700111 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100112 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200113 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200114 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200115 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200116 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200117 "{ATI, RS780},"
118 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100119 "{ATI, RV630},"
120 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100121 "{ATI, RV670},"
122 "{ATI, RV635},"
123 "{ATI, RV620},"
124 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200125 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200126 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200127 "{SiS, SIS966},"
128 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129MODULE_DESCRIPTION("Intel HDA driver");
130
131#define SFX "hda-intel: "
132
Takashi Iwaicb53c622007-08-10 17:21:45 +0200133
134/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 * registers
136 */
137#define ICH6_REG_GCAP 0x00
138#define ICH6_REG_VMIN 0x02
139#define ICH6_REG_VMAJ 0x03
140#define ICH6_REG_OUTPAY 0x04
141#define ICH6_REG_INPAY 0x06
142#define ICH6_REG_GCTL 0x08
143#define ICH6_REG_WAKEEN 0x0c
144#define ICH6_REG_STATESTS 0x0e
145#define ICH6_REG_GSTS 0x10
146#define ICH6_REG_INTCTL 0x20
147#define ICH6_REG_INTSTS 0x24
148#define ICH6_REG_WALCLK 0x30
149#define ICH6_REG_SYNC 0x34
150#define ICH6_REG_CORBLBASE 0x40
151#define ICH6_REG_CORBUBASE 0x44
152#define ICH6_REG_CORBWP 0x48
153#define ICH6_REG_CORBRP 0x4A
154#define ICH6_REG_CORBCTL 0x4c
155#define ICH6_REG_CORBSTS 0x4d
156#define ICH6_REG_CORBSIZE 0x4e
157
158#define ICH6_REG_RIRBLBASE 0x50
159#define ICH6_REG_RIRBUBASE 0x54
160#define ICH6_REG_RIRBWP 0x58
161#define ICH6_REG_RINTCNT 0x5a
162#define ICH6_REG_RIRBCTL 0x5c
163#define ICH6_REG_RIRBSTS 0x5d
164#define ICH6_REG_RIRBSIZE 0x5e
165
166#define ICH6_REG_IC 0x60
167#define ICH6_REG_IR 0x64
168#define ICH6_REG_IRS 0x68
169#define ICH6_IRS_VALID (1<<1)
170#define ICH6_IRS_BUSY (1<<0)
171
172#define ICH6_REG_DPLBASE 0x70
173#define ICH6_REG_DPUBASE 0x74
174#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
175
176/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
177enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
178
179/* stream register offsets from stream base */
180#define ICH6_REG_SD_CTL 0x00
181#define ICH6_REG_SD_STS 0x03
182#define ICH6_REG_SD_LPIB 0x04
183#define ICH6_REG_SD_CBL 0x08
184#define ICH6_REG_SD_LVI 0x0c
185#define ICH6_REG_SD_FIFOW 0x0e
186#define ICH6_REG_SD_FIFOSIZE 0x10
187#define ICH6_REG_SD_FORMAT 0x12
188#define ICH6_REG_SD_BDLPL 0x18
189#define ICH6_REG_SD_BDLPU 0x1c
190
191/* PCI space */
192#define ICH6_PCIREG_TCSEL 0x44
193
194/*
195 * other constants
196 */
197
198/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200199/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200200#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200201#define ICH6_NUM_PLAYBACK 4
202
203/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200204#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200205#define ULI_NUM_PLAYBACK 6
206
Felix Kuehling778b6e12006-05-17 11:22:21 +0200207/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200208#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200209#define ATIHDMI_NUM_PLAYBACK 1
210
Kailang Yangf2690022008-05-27 11:44:55 +0200211/* TERA has 4 playback and 3 capture */
212#define TERA_NUM_CAPTURE 3
213#define TERA_NUM_PLAYBACK 4
214
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200215/* this number is statically defined for simplicity */
216#define MAX_AZX_DEV 16
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100219#define BDL_SIZE 4096
220#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
221#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222/* max buffer size - no h/w limit, you can increase as you like */
223#define AZX_MAX_BUF_SIZE (1024*1024*1024)
224/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100225#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227/* RIRB int mask: overrun[2], response[0] */
228#define RIRB_INT_RESPONSE 0x01
229#define RIRB_INT_OVERRUN 0x04
230#define RIRB_INT_MASK 0x05
231
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200232/* STATESTS int mask: S3,SD2,SD1,SD0 */
233#define AZX_MAX_CODECS 4
234#define STATESTS_INT_MASK 0x0f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
236/* SD_CTL bits */
237#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
238#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100239#define SD_CTL_STRIPE (3 << 16) /* stripe control */
240#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
241#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
243#define SD_CTL_STREAM_TAG_SHIFT 20
244
245/* SD_CTL and SD_STS */
246#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
247#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
248#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200249#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
250 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252/* SD_STS */
253#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
254
255/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200256#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
257#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
258#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Matt41e2fce2005-07-04 17:49:55 +0200260/* GCTL unsolicited response enable bit */
261#define ICH6_GCTL_UREN (1<<8)
262
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263/* GCTL reset bit */
264#define ICH6_GCTL_RESET (1<<0)
265
266/* CORB/RIRB control, read/write pointer */
267#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
268#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
269#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
270/* below are so far hardcoded - should read registers in future */
271#define ICH6_MAX_CORB_ENTRIES 256
272#define ICH6_MAX_RIRB_ENTRIES 256
273
Takashi Iwaic74db862005-05-12 14:26:27 +0200274/* position fix mode */
275enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200276 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200277 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200278 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200279};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Frederick Lif5d40b32005-05-12 14:55:20 +0200281/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200282#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
283#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
284
Vinod Gda3fca22005-09-13 18:49:12 +0200285/* Defines for Nvidia HDA support */
286#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
287#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700288#define NVIDIA_HDA_ISTRM_COH 0x4d
289#define NVIDIA_HDA_OSTRM_COH 0x4c
290#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200291
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100292/* Defines for Intel SCH HDA snoop control */
293#define INTEL_SCH_HDA_DEVC 0x78
294#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
295
Joseph Chan0e153472008-08-26 14:38:03 +0200296/* Define IN stream 0 FIFO size offset in VIA controller */
297#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
298/* Define VIA HD Audio Device ID*/
299#define VIA_HDAC_DEVICE_ID 0x3288
300
Yang, Libinc4da29c2008-11-13 11:07:07 +0100301/* HD Audio class code */
302#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 */
306
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100307struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100308 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200309 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Takashi Iwaid01ce992007-07-27 16:52:19 +0200311 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200312 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200313 unsigned int frags; /* number for period in the play buffer */
314 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200315 unsigned long start_jiffies; /* start + minimum jiffies */
316 unsigned long min_jiffies; /* minimum jiffies before position is valid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Takashi Iwaid01ce992007-07-27 16:52:19 +0200318 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Takashi Iwaid01ce992007-07-27 16:52:19 +0200320 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200323 struct snd_pcm_substream *substream; /* assigned substream,
324 * set in PCM open
325 */
326 unsigned int format_val; /* format value to be set in the
327 * controller and the codec
328 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 unsigned char stream_tag; /* assigned stream */
330 unsigned char index; /* stream index */
331
Pavel Machek927fc862006-08-31 17:03:43 +0200332 unsigned int opened :1;
333 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200334 unsigned int irq_pending :1;
Joe Perchesd523b0c2009-04-15 11:39:01 -0700335 unsigned int start_flag: 1; /* stream full start flag */
Joseph Chan0e153472008-08-26 14:38:03 +0200336 /*
337 * For VIA:
338 * A flag to ensure DMA position is 0
339 * when link position is not greater than FIFO size
340 */
341 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342};
343
344/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100345struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 u32 *buf; /* CORB/RIRB buffer
347 * Each CORB entry is 4byte, RIRB is 8byte
348 */
349 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
350 /* for RIRB */
351 unsigned short rp, wp; /* read/write pointers */
352 int cmds; /* number of pending requests */
353 u32 res; /* last read value */
354};
355
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100356struct azx {
357 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200359 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200361 /* chip type specific */
362 int driver_type;
363 int playback_streams;
364 int playback_index_offset;
365 int capture_streams;
366 int capture_index_offset;
367 int num_streams;
368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 /* pci resources */
370 unsigned long addr;
371 void __iomem *remap_addr;
372 int irq;
373
374 /* locks */
375 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100376 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200378 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100379 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100382 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 /* HD codec */
385 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100386 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 struct hda_bus *bus;
388
389 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100390 struct azx_rb corb;
391 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100393 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 struct snd_dma_buffer rb;
395 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200396
397 /* flags */
398 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200399 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200400 unsigned int initialized :1;
401 unsigned int single_cmd :1;
402 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200403 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200404 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200405 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100406 unsigned int probing :1; /* codec probing phase */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200407
408 /* for debugging */
409 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200410
411 /* for pending irqs */
412 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100413
414 /* reboot notifier (for mysterious hangup problem at power-down) */
415 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416};
417
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200418/* driver types */
419enum {
420 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100421 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200422 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200423 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200424 AZX_DRIVER_VIA,
425 AZX_DRIVER_SIS,
426 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200427 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200428 AZX_DRIVER_TERA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100429 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200430 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200431};
432
433static char *driver_short_names[] __devinitdata = {
434 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100435 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200436 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200437 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200438 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
439 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200440 [AZX_DRIVER_ULI] = "HDA ULI M5461",
441 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200442 [AZX_DRIVER_TERA] = "HDA Teradici",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100443 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200444};
445
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446/*
447 * macros for easy use
448 */
449#define azx_writel(chip,reg,value) \
450 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
451#define azx_readl(chip,reg) \
452 readl((chip)->remap_addr + ICH6_REG_##reg)
453#define azx_writew(chip,reg,value) \
454 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
455#define azx_readw(chip,reg) \
456 readw((chip)->remap_addr + ICH6_REG_##reg)
457#define azx_writeb(chip,reg,value) \
458 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
459#define azx_readb(chip,reg) \
460 readb((chip)->remap_addr + ICH6_REG_##reg)
461
462#define azx_sd_writel(dev,reg,value) \
463 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
464#define azx_sd_readl(dev,reg) \
465 readl((dev)->sd_addr + ICH6_REG_##reg)
466#define azx_sd_writew(dev,reg,value) \
467 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
468#define azx_sd_readw(dev,reg) \
469 readw((dev)->sd_addr + ICH6_REG_##reg)
470#define azx_sd_writeb(dev,reg,value) \
471 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
472#define azx_sd_readb(dev,reg) \
473 readb((dev)->sd_addr + ICH6_REG_##reg)
474
475/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100476#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200478static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480/*
481 * Interface for HD codec
482 */
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484/*
485 * CORB / RIRB interface
486 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100487static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488{
489 int err;
490
491 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200492 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
493 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 PAGE_SIZE, &chip->rb);
495 if (err < 0) {
496 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
497 return err;
498 }
499 return 0;
500}
501
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100502static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503{
504 /* CORB set up */
505 chip->corb.addr = chip->rb.addr;
506 chip->corb.buf = (u32 *)chip->rb.area;
507 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200508 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200510 /* set the corb size to 256 entries (ULI requires explicitly) */
511 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 /* set the corb write pointer to 0 */
513 azx_writew(chip, CORBWP, 0);
514 /* reset the corb hw read pointer */
515 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
516 /* enable corb dma */
517 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
518
519 /* RIRB set up */
520 chip->rirb.addr = chip->rb.addr + 2048;
521 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
522 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200523 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200525 /* set the rirb size to 256 entries (ULI requires explicitly) */
526 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 /* reset the rirb hw write pointer */
528 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
529 /* set N=1, get RIRB response interrupt for new entry */
530 azx_writew(chip, RINTCNT, 1);
531 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 chip->rirb.rp = chip->rirb.cmds = 0;
534}
535
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100536static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537{
538 /* disable ringbuffer DMAs */
539 azx_writeb(chip, RIRBCTL, 0);
540 azx_writeb(chip, CORBCTL, 0);
541}
542
543/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100544static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100546 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
549 /* add command to corb */
550 wp = azx_readb(chip, CORBWP);
551 wp++;
552 wp %= ICH6_MAX_CORB_ENTRIES;
553
554 spin_lock_irq(&chip->reg_lock);
555 chip->rirb.cmds++;
556 chip->corb.buf[wp] = cpu_to_le32(val);
557 azx_writel(chip, CORBWP, wp);
558 spin_unlock_irq(&chip->reg_lock);
559
560 return 0;
561}
562
563#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
564
565/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100566static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567{
568 unsigned int rp, wp;
569 u32 res, res_ex;
570
571 wp = azx_readb(chip, RIRBWP);
572 if (wp == chip->rirb.wp)
573 return;
574 chip->rirb.wp = wp;
575
576 while (chip->rirb.rp != wp) {
577 chip->rirb.rp++;
578 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
579
580 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
581 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
582 res = le32_to_cpu(chip->rirb.buf[rp]);
583 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
584 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
585 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100587 smp_wmb();
588 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 }
590 }
591}
592
593/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100594static unsigned int azx_rirb_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100596 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200597 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200599 again:
600 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100601 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200602 if (chip->polling_mode) {
603 spin_lock_irq(&chip->reg_lock);
604 azx_update_rirb(chip);
605 spin_unlock_irq(&chip->reg_lock);
606 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100607 if (!chip->rirb.cmds) {
608 smp_rmb();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200609 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100610 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100611 if (time_after(jiffies, timeout))
612 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100613 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100614 msleep(2); /* temporary workaround */
615 else {
616 udelay(10);
617 cond_resched();
618 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100619 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200620
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200621 if (chip->msi) {
622 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200623 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200624 free_irq(chip->irq, chip);
625 chip->irq = -1;
626 pci_disable_msi(chip->pci);
627 chip->msi = 0;
628 if (azx_acquire_irq(chip, 1) < 0)
629 return -1;
630 goto again;
631 }
632
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200633 if (!chip->polling_mode) {
634 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200635 "switching to polling mode: last cmd=0x%08x\n",
636 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200637 chip->polling_mode = 1;
638 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200640
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100641 if (chip->probing) {
642 /* If this critical timeout happens during the codec probing
643 * phase, this is likely an access to a non-existing codec
644 * slot. Better to return an error and reset the system.
645 */
646 return -1;
647 }
648
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200649 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200650 "switching to single_cmd mode: last cmd=0x%08x\n",
651 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200652 chip->rirb.rp = azx_readb(chip, RIRBWP);
653 chip->rirb.cmds = 0;
654 /* switch to single_cmd mode */
655 chip->single_cmd = 1;
656 azx_free_cmd_io(chip);
657 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658}
659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660/*
661 * Use the single immediate command instead of CORB/RIRB for simplicity
662 *
663 * Note: according to Intel, this is not preferred use. The command was
664 * intended for the BIOS only, and may get confused with unsolicited
665 * responses. So, we shouldn't use it for normal operation from the
666 * driver.
667 * I left the codes, however, for debugging/testing purposes.
668 */
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100671static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100673 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 int timeout = 50;
675
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 while (timeout--) {
677 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200678 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200680 azx_writew(chip, IRS, azx_readw(chip, IRS) |
681 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200683 azx_writew(chip, IRS, azx_readw(chip, IRS) |
684 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 return 0;
686 }
687 udelay(1);
688 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100689 if (printk_ratelimit())
690 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
691 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return -EIO;
693}
694
695/* receive a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100696static unsigned int azx_single_get_response(struct hda_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100698 struct azx *chip = bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 int timeout = 50;
700
701 while (timeout--) {
702 /* check IRV busy bit */
703 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
704 return azx_readl(chip, IR);
705 udelay(1);
706 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100707 if (printk_ratelimit())
708 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
709 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 return (unsigned int)-1;
711}
712
Takashi Iwai111d3af2006-02-16 18:17:58 +0100713/*
714 * The below are the main callbacks from hda_codec.
715 *
716 * They are just the skeleton to call sub-callbacks according to the
717 * current setting of chip->single_cmd.
718 */
719
720/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100721static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100722{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100723 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200724
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200725 chip->last_cmd = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100726 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100727 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100728 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100729 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100730}
731
732/* get a response */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100733static unsigned int azx_get_response(struct hda_bus *bus)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100734{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100735 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100736 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100737 return azx_single_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100738 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100739 return azx_rirb_get_response(bus);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100740}
741
Takashi Iwaicb53c622007-08-10 17:21:45 +0200742#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100743static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200744#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100747static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748{
749 int count;
750
Danny Tholene8a7f132007-09-11 21:41:56 +0200751 /* clear STATESTS */
752 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 /* reset controller */
755 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
756
757 count = 50;
758 while (azx_readb(chip, GCTL) && --count)
759 msleep(1);
760
761 /* delay for >= 100us for codec PLL to settle per spec
762 * Rev 0.9 section 5.5.1
763 */
764 msleep(1);
765
766 /* Bring controller out of reset */
767 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
768
769 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200770 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 msleep(1);
772
Pavel Machek927fc862006-08-31 17:03:43 +0200773 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 msleep(1);
775
776 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200777 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 snd_printd("azx_reset: controller not ready!\n");
779 return -EBUSY;
780 }
781
Matt41e2fce2005-07-04 17:49:55 +0200782 /* Accept unsolicited responses */
783 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200786 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 chip->codec_mask = azx_readw(chip, STATESTS);
788 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
789 }
790
791 return 0;
792}
793
794
795/*
796 * Lowlevel interface
797 */
798
799/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100800static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801{
802 /* enable controller CIE and GIE */
803 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
804 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
805}
806
807/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100808static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809{
810 int i;
811
812 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200813 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100814 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 azx_sd_writeb(azx_dev, SD_CTL,
816 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
817 }
818
819 /* disable SIE for all streams */
820 azx_writeb(chip, INTCTL, 0);
821
822 /* disable controller CIE and GIE */
823 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
824 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
825}
826
827/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100828static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829{
830 int i;
831
832 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200833 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100834 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
836 }
837
838 /* clear STATESTS */
839 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
840
841 /* clear rirb status */
842 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
843
844 /* clear int status */
845 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
846}
847
848/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100849static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
Joseph Chan0e153472008-08-26 14:38:03 +0200851 /*
852 * Before stream start, initialize parameter
853 */
854 azx_dev->insufficient = 1;
855
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 /* enable SIE */
857 azx_writeb(chip, INTCTL,
858 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
859 /* set DMA start and interrupt mask */
860 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
861 SD_CTL_DMA_START | SD_INT_MASK);
862}
863
Takashi Iwai1dddab42009-03-18 15:15:37 +0100864/* stop DMA */
865static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
868 ~(SD_CTL_DMA_START | SD_INT_MASK));
869 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +0100870}
871
872/* stop a stream */
873static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
874{
875 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 /* disable SIE */
877 azx_writeb(chip, INTCTL,
878 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
879}
880
881
882/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200883 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100885static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200887 if (chip->initialized)
888 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
890 /* reset controller */
891 azx_reset(chip);
892
893 /* initialize interrupts */
894 azx_int_clear(chip);
895 azx_int_enable(chip);
896
897 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200898 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100899 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200901 /* program the position buffer */
902 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200903 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200904
Takashi Iwaicb53c622007-08-10 17:21:45 +0200905 chip->initialized = 1;
906}
907
908/*
909 * initialize the PCI registers
910 */
911/* update bits in a PCI register byte */
912static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
913 unsigned char mask, unsigned char val)
914{
915 unsigned char data;
916
917 pci_read_config_byte(pci, reg, &data);
918 data &= ~mask;
919 data |= (val & mask);
920 pci_write_config_byte(pci, reg, data);
921}
922
923static void azx_init_pci(struct azx *chip)
924{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100925 unsigned short snoop;
926
Takashi Iwaicb53c622007-08-10 17:21:45 +0200927 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
928 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
929 * Ensuring these bits are 0 clears playback static on some HD Audio
930 * codecs
931 */
932 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
933
Vinod Gda3fca22005-09-13 18:49:12 +0200934 switch (chip->driver_type) {
935 case AZX_DRIVER_ATI:
936 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200937 update_pci_byte(chip->pci,
938 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
939 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200940 break;
941 case AZX_DRIVER_NVIDIA:
942 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200943 update_pci_byte(chip->pci,
944 NVIDIA_HDA_TRANSREG_ADDR,
945 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700946 update_pci_byte(chip->pci,
947 NVIDIA_HDA_ISTRM_COH,
948 0x01, NVIDIA_HDA_ENABLE_COHBIT);
949 update_pci_byte(chip->pci,
950 NVIDIA_HDA_OSTRM_COH,
951 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200952 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100953 case AZX_DRIVER_SCH:
954 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
955 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
956 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
957 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
958 pci_read_config_word(chip->pci,
959 INTEL_SCH_HDA_DEVC, &snoop);
960 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
961 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
962 ? "Failed" : "OK");
963 }
964 break;
965
Vinod Gda3fca22005-09-13 18:49:12 +0200966 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967}
968
969
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200970static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972/*
973 * interrupt handler
974 */
David Howells7d12e782006-10-05 14:55:46 +0100975static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100977 struct azx *chip = dev_id;
978 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 u32 status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200980 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982 spin_lock(&chip->reg_lock);
983
984 status = azx_readl(chip, INTSTS);
985 if (status == 0) {
986 spin_unlock(&chip->reg_lock);
987 return IRQ_NONE;
988 }
989
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200990 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 azx_dev = &chip->azx_dev[i];
992 if (status & azx_dev->sd_int_sta_mask) {
993 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200994 if (!azx_dev->substream || !azx_dev->running)
995 continue;
996 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +0200997 ok = azx_position_ok(chip, azx_dev);
998 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200999 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 spin_unlock(&chip->reg_lock);
1001 snd_pcm_period_elapsed(azx_dev->substream);
1002 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001003 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001004 /* bogus IRQ, process it later */
1005 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001006 queue_work(chip->bus->workq,
1007 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 }
1009 }
1010 }
1011
1012 /* clear rirb int */
1013 status = azx_readb(chip, RIRBSTS);
1014 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001015 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 azx_update_rirb(chip);
1017 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1018 }
1019
1020#if 0
1021 /* clear state status int */
1022 if (azx_readb(chip, STATESTS) & 0x04)
1023 azx_writeb(chip, STATESTS, 0x04);
1024#endif
1025 spin_unlock(&chip->reg_lock);
1026
1027 return IRQ_HANDLED;
1028}
1029
1030
1031/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001032 * set up a BDL entry
1033 */
1034static int setup_bdle(struct snd_pcm_substream *substream,
1035 struct azx_dev *azx_dev, u32 **bdlp,
1036 int ofs, int size, int with_ioc)
1037{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001038 u32 *bdl = *bdlp;
1039
1040 while (size > 0) {
1041 dma_addr_t addr;
1042 int chunk;
1043
1044 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1045 return -EINVAL;
1046
Takashi Iwai77a23f22008-08-21 13:00:13 +02001047 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001048 /* program the address field of the BDL entry */
1049 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001050 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001051 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001052 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001053 bdl[2] = cpu_to_le32(chunk);
1054 /* program the IOC to enable interrupt
1055 * only when the whole fragment is processed
1056 */
1057 size -= chunk;
1058 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1059 bdl += 4;
1060 azx_dev->frags++;
1061 ofs += chunk;
1062 }
1063 *bdlp = bdl;
1064 return ofs;
1065}
1066
1067/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 * set up BDL entries
1069 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001070static int azx_setup_periods(struct azx *chip,
1071 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001072 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001074 u32 *bdl;
1075 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001076 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077
1078 /* reset BDL address */
1079 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1080 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1081
Takashi Iwai97b71c92009-03-18 15:09:13 +01001082 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001083 periods = azx_dev->bufsize / period_bytes;
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001086 bdl = (u32 *)azx_dev->bdl.area;
1087 ofs = 0;
1088 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001089 pos_adj = bdl_pos_adj[chip->dev_index];
1090 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001091 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001092 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001093 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001094 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001095 pos_adj = pos_align;
1096 else
1097 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1098 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001099 pos_adj = frames_to_bytes(runtime, pos_adj);
1100 if (pos_adj >= period_bytes) {
1101 snd_printk(KERN_WARNING "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001102 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001103 pos_adj = 0;
1104 } else {
1105 ofs = setup_bdle(substream, azx_dev,
1106 &bdl, ofs, pos_adj, 1);
1107 if (ofs < 0)
1108 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001109 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001110 } else
1111 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001112 for (i = 0; i < periods; i++) {
1113 if (i == periods - 1 && pos_adj)
1114 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1115 period_bytes - pos_adj, 0);
1116 else
1117 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1118 period_bytes, 1);
1119 if (ofs < 0)
1120 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001122 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001123
1124 error:
1125 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1126 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001127 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128}
1129
Takashi Iwai1dddab42009-03-18 15:15:37 +01001130/* reset stream */
1131static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132{
1133 unsigned char val;
1134 int timeout;
1135
Takashi Iwai1dddab42009-03-18 15:15:37 +01001136 azx_stream_clear(chip, azx_dev);
1137
Takashi Iwaid01ce992007-07-27 16:52:19 +02001138 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1139 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 udelay(3);
1141 timeout = 300;
1142 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1143 --timeout)
1144 ;
1145 val &= ~SD_CTL_STREAM_RESET;
1146 azx_sd_writeb(azx_dev, SD_CTL, val);
1147 udelay(3);
1148
1149 timeout = 300;
1150 /* waiting for hardware to report that the stream is out of reset */
1151 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1152 --timeout)
1153 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001154
1155 /* reset first position - may not be synced with hw at this time */
1156 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001157}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Takashi Iwai1dddab42009-03-18 15:15:37 +01001159/*
1160 * set up the SD for streaming
1161 */
1162static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1163{
1164 /* make sure the run bit is zero for SD */
1165 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 /* program the stream_tag */
1167 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001168 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1170
1171 /* program the length of samples in cyclic buffer */
1172 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1173
1174 /* program the stream format */
1175 /* this value needs to be the same as the one programmed */
1176 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1177
1178 /* program the stream LVI (last valid index) of the BDL */
1179 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1180
1181 /* program the BDL address */
1182 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001183 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001185 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001187 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001188 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001189 chip->position_fix == POS_FIX_AUTO ||
1190 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001191 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1192 azx_writel(chip, DPLBASE,
1193 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1194 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001197 azx_sd_writel(azx_dev, SD_CTL,
1198 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
1200 return 0;
1201}
1202
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001203/*
1204 * Probe the given codec address
1205 */
1206static int probe_codec(struct azx *chip, int addr)
1207{
1208 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1209 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1210 unsigned int res;
1211
1212 chip->probing = 1;
1213 azx_send_cmd(chip->bus, cmd);
1214 res = azx_get_response(chip->bus);
1215 chip->probing = 0;
1216 if (res == -1)
1217 return -EIO;
1218 snd_printdd("hda_intel: codec #%d probed OK\n", addr);
1219 return 0;
1220}
1221
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001222static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1223 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001224static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
1226/*
1227 * Codec initialization
1228 */
1229
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001230/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1231static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001232 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001233};
1234
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001235static int __devinit azx_codec_create(struct azx *chip, const char *model,
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001236 int no_init)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237{
1238 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001239 int c, codecs, err;
1240 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 memset(&bus_temp, 0, sizeof(bus_temp));
1243 bus_temp.private_data = chip;
1244 bus_temp.modelname = model;
1245 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001246 bus_temp.ops.command = azx_send_cmd;
1247 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001248 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001249#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001250 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001251 bus_temp.ops.pm_notify = azx_power_notify;
1252#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
Takashi Iwaid01ce992007-07-27 16:52:19 +02001254 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1255 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 return err;
1257
Wei Nidc9c8e22008-09-26 13:55:56 +08001258 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1259 chip->bus->needs_damn_long_delay = 1;
1260
Takashi Iwai34c25352008-10-28 11:38:58 +01001261 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001262 max_slots = azx_max_codecs[chip->driver_type];
1263 if (!max_slots)
1264 max_slots = AZX_MAX_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001265
1266 /* First try to probe all given codec slots */
1267 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001268 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001269 if (probe_codec(chip, c) < 0) {
1270 /* Some BIOSen give you wrong codec addresses
1271 * that don't exist
1272 */
1273 snd_printk(KERN_WARNING
1274 "hda_intel: Codec #%d probe error; "
1275 "disabling it...\n", c);
1276 chip->codec_mask &= ~(1 << c);
1277 /* More badly, accessing to a non-existing
1278 * codec often screws up the controller chip,
1279 * and distrubs the further communications.
1280 * Thus if an error occurs during probing,
1281 * better to reset the controller chip to
1282 * get back to the sanity state.
1283 */
1284 azx_stop_chip(chip);
1285 azx_init_chip(chip);
1286 }
1287 }
1288 }
1289
1290 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001291 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001292 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001293 struct hda_codec *codec;
Takashi Iwaid4d9cd032008-12-19 15:19:11 +01001294 err = snd_hda_codec_new(chip->bus, c, !no_init, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 if (err < 0)
1296 continue;
1297 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001298 }
1299 }
1300 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1302 return -ENXIO;
1303 }
1304
1305 return 0;
1306}
1307
1308
1309/*
1310 * PCM support
1311 */
1312
1313/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001314static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001316 int dev, i, nums;
1317 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1318 dev = chip->playback_index_offset;
1319 nums = chip->playback_streams;
1320 } else {
1321 dev = chip->capture_index_offset;
1322 nums = chip->capture_streams;
1323 }
1324 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001325 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 chip->azx_dev[dev].opened = 1;
1327 return &chip->azx_dev[dev];
1328 }
1329 return NULL;
1330}
1331
1332/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001333static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334{
1335 azx_dev->opened = 0;
1336}
1337
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001338static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001339 .info = (SNDRV_PCM_INFO_MMAP |
1340 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1342 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001343 /* No full-resume yet implemented */
1344 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001345 SNDRV_PCM_INFO_PAUSE |
1346 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1348 .rates = SNDRV_PCM_RATE_48000,
1349 .rate_min = 48000,
1350 .rate_max = 48000,
1351 .channels_min = 2,
1352 .channels_max = 2,
1353 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1354 .period_bytes_min = 128,
1355 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1356 .periods_min = 2,
1357 .periods_max = AZX_MAX_FRAG,
1358 .fifo_size = 0,
1359};
1360
1361struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001362 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 struct hda_codec *codec;
1364 struct hda_pcm_stream *hinfo[2];
1365};
1366
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001367static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368{
1369 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1370 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001371 struct azx *chip = apcm->chip;
1372 struct azx_dev *azx_dev;
1373 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 unsigned long flags;
1375 int err;
1376
Ingo Molnar62932df2006-01-16 16:34:20 +01001377 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 azx_dev = azx_assign_device(chip, substream->stream);
1379 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001380 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 return -EBUSY;
1382 }
1383 runtime->hw = azx_pcm_hw;
1384 runtime->hw.channels_min = hinfo->channels_min;
1385 runtime->hw.channels_max = hinfo->channels_max;
1386 runtime->hw.formats = hinfo->formats;
1387 runtime->hw.rates = hinfo->rates;
1388 snd_pcm_limit_hw_rates(runtime);
1389 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001390 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1391 128);
1392 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1393 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001394 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001395 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1396 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001398 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001399 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 return err;
1401 }
1402 spin_lock_irqsave(&chip->reg_lock, flags);
1403 azx_dev->substream = substream;
1404 azx_dev->running = 0;
1405 spin_unlock_irqrestore(&chip->reg_lock, flags);
1406
1407 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001408 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001409 mutex_unlock(&chip->open_mutex);
Takashi Iwai1dddab42009-03-18 15:15:37 +01001410
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 return 0;
1412}
1413
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001414static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415{
1416 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1417 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001418 struct azx *chip = apcm->chip;
1419 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 unsigned long flags;
1421
Ingo Molnar62932df2006-01-16 16:34:20 +01001422 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 spin_lock_irqsave(&chip->reg_lock, flags);
1424 azx_dev->substream = NULL;
1425 azx_dev->running = 0;
1426 spin_unlock_irqrestore(&chip->reg_lock, flags);
1427 azx_release_device(azx_dev);
1428 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001429 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001430 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 return 0;
1432}
1433
Takashi Iwaid01ce992007-07-27 16:52:19 +02001434static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1435 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
Takashi Iwai97b71c92009-03-18 15:09:13 +01001437 struct azx_dev *azx_dev = get_azx_dev(substream);
1438
1439 azx_dev->bufsize = 0;
1440 azx_dev->period_bytes = 0;
1441 azx_dev->format_val = 0;
Takashi Iwaid01ce992007-07-27 16:52:19 +02001442 return snd_pcm_lib_malloc_pages(substream,
1443 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444}
1445
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001446static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447{
1448 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001449 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1451
1452 /* reset BDL address */
1453 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1454 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1455 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001456 azx_dev->bufsize = 0;
1457 azx_dev->period_bytes = 0;
1458 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1461
1462 return snd_pcm_lib_free_pages(substream);
1463}
1464
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001465static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466{
1467 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001468 struct azx *chip = apcm->chip;
1469 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001471 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001472 unsigned int bufsize, period_bytes, format_val;
1473 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001475 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001476 format_val = snd_hda_calc_stream_format(runtime->rate,
1477 runtime->channels,
1478 runtime->format,
1479 hinfo->maxbps);
1480 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001481 snd_printk(KERN_ERR SFX
1482 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483 runtime->rate, runtime->channels, runtime->format);
1484 return -EINVAL;
1485 }
1486
Takashi Iwai97b71c92009-03-18 15:09:13 +01001487 bufsize = snd_pcm_lib_buffer_bytes(substream);
1488 period_bytes = snd_pcm_lib_period_bytes(substream);
1489
Takashi Iwai21c7b082008-02-07 12:06:32 +01001490 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001491 bufsize, format_val);
1492
1493 if (bufsize != azx_dev->bufsize ||
1494 period_bytes != azx_dev->period_bytes ||
1495 format_val != azx_dev->format_val) {
1496 azx_dev->bufsize = bufsize;
1497 azx_dev->period_bytes = period_bytes;
1498 azx_dev->format_val = format_val;
1499 err = azx_setup_periods(chip, substream, azx_dev);
1500 if (err < 0)
1501 return err;
1502 }
1503
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001504 azx_dev->min_jiffies = (runtime->period_size * HZ) /
1505 (runtime->rate * 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 azx_setup_controller(chip, azx_dev);
1507 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1508 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1509 else
1510 azx_dev->fifo_size = 0;
1511
1512 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1513 azx_dev->format_val, substream);
1514}
1515
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001516static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517{
1518 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001519 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001520 struct azx_dev *azx_dev;
1521 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001522 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001523 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001526 case SNDRV_PCM_TRIGGER_START:
1527 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1529 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001530 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 break;
1532 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001533 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001535 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 break;
1537 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001538 return -EINVAL;
1539 }
1540
1541 snd_pcm_group_for_each_entry(s, substream) {
1542 if (s->pcm->card != substream->pcm->card)
1543 continue;
1544 azx_dev = get_azx_dev(s);
1545 sbits |= 1 << azx_dev->index;
1546 nsync++;
1547 snd_pcm_trigger_done(s, substream);
1548 }
1549
1550 spin_lock(&chip->reg_lock);
1551 if (nsync > 1) {
1552 /* first, set SYNC bits of corresponding streams */
1553 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1554 }
1555 snd_pcm_group_for_each_entry(s, substream) {
1556 if (s->pcm->card != substream->pcm->card)
1557 continue;
1558 azx_dev = get_azx_dev(s);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001559 if (rstart) {
1560 azx_dev->start_flag = 1;
1561 azx_dev->start_jiffies = jiffies + azx_dev->min_jiffies;
1562 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001563 if (start)
1564 azx_stream_start(chip, azx_dev);
1565 else
1566 azx_stream_stop(chip, azx_dev);
1567 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 }
1569 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001570 if (start) {
1571 if (nsync == 1)
1572 return 0;
1573 /* wait until all FIFOs get ready */
1574 for (timeout = 5000; timeout; timeout--) {
1575 nwait = 0;
1576 snd_pcm_group_for_each_entry(s, substream) {
1577 if (s->pcm->card != substream->pcm->card)
1578 continue;
1579 azx_dev = get_azx_dev(s);
1580 if (!(azx_sd_readb(azx_dev, SD_STS) &
1581 SD_STS_FIFO_READY))
1582 nwait++;
1583 }
1584 if (!nwait)
1585 break;
1586 cpu_relax();
1587 }
1588 } else {
1589 /* wait until all RUN bits are cleared */
1590 for (timeout = 5000; timeout; timeout--) {
1591 nwait = 0;
1592 snd_pcm_group_for_each_entry(s, substream) {
1593 if (s->pcm->card != substream->pcm->card)
1594 continue;
1595 azx_dev = get_azx_dev(s);
1596 if (azx_sd_readb(azx_dev, SD_CTL) &
1597 SD_CTL_DMA_START)
1598 nwait++;
1599 }
1600 if (!nwait)
1601 break;
1602 cpu_relax();
1603 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001605 if (nsync > 1) {
1606 spin_lock(&chip->reg_lock);
1607 /* reset SYNC bits */
1608 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1609 spin_unlock(&chip->reg_lock);
1610 }
1611 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612}
1613
Joseph Chan0e153472008-08-26 14:38:03 +02001614/* get the current DMA position with correction on VIA chips */
1615static unsigned int azx_via_get_position(struct azx *chip,
1616 struct azx_dev *azx_dev)
1617{
1618 unsigned int link_pos, mini_pos, bound_pos;
1619 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1620 unsigned int fifo_size;
1621
1622 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1623 if (azx_dev->index >= 4) {
1624 /* Playback, no problem using link position */
1625 return link_pos;
1626 }
1627
1628 /* Capture */
1629 /* For new chipset,
1630 * use mod to get the DMA position just like old chipset
1631 */
1632 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1633 mod_dma_pos %= azx_dev->period_bytes;
1634
1635 /* azx_dev->fifo_size can't get FIFO size of in stream.
1636 * Get from base address + offset.
1637 */
1638 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1639
1640 if (azx_dev->insufficient) {
1641 /* Link position never gather than FIFO size */
1642 if (link_pos <= fifo_size)
1643 return 0;
1644
1645 azx_dev->insufficient = 0;
1646 }
1647
1648 if (link_pos <= fifo_size)
1649 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1650 else
1651 mini_pos = link_pos - fifo_size;
1652
1653 /* Find nearest previous boudary */
1654 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1655 mod_link_pos = link_pos % azx_dev->period_bytes;
1656 if (mod_link_pos >= fifo_size)
1657 bound_pos = link_pos - mod_link_pos;
1658 else if (mod_dma_pos >= mod_mini_pos)
1659 bound_pos = mini_pos - mod_mini_pos;
1660 else {
1661 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1662 if (bound_pos >= azx_dev->bufsize)
1663 bound_pos = 0;
1664 }
1665
1666 /* Calculate real DMA position we want */
1667 return bound_pos + mod_dma_pos;
1668}
1669
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001670static unsigned int azx_get_position(struct azx *chip,
1671 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673 unsigned int pos;
1674
Joseph Chan0e153472008-08-26 14:38:03 +02001675 if (chip->via_dmapos_patch)
1676 pos = azx_via_get_position(chip, azx_dev);
1677 else if (chip->position_fix == POS_FIX_POSBUF ||
1678 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001679 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001680 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001681 } else {
1682 /* read LPIB */
1683 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001684 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 if (pos >= azx_dev->bufsize)
1686 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001687 return pos;
1688}
1689
1690static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1691{
1692 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1693 struct azx *chip = apcm->chip;
1694 struct azx_dev *azx_dev = get_azx_dev(substream);
1695 return bytes_to_frames(substream->runtime,
1696 azx_get_position(chip, azx_dev));
1697}
1698
1699/*
1700 * Check whether the current DMA position is acceptable for updating
1701 * periods. Returns non-zero if it's OK.
1702 *
1703 * Many HD-audio controllers appear pretty inaccurate about
1704 * the update-IRQ timing. The IRQ is issued before actually the
1705 * data is processed. So, we need to process it afterwords in a
1706 * workqueue.
1707 */
1708static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1709{
1710 unsigned int pos;
1711
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001712 if (azx_dev->start_flag &&
1713 time_before_eq(jiffies, azx_dev->start_jiffies))
1714 return -1; /* bogus (too early) interrupt */
1715 azx_dev->start_flag = 0;
1716
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001717 pos = azx_get_position(chip, azx_dev);
1718 if (chip->position_fix == POS_FIX_AUTO) {
1719 if (!pos) {
1720 printk(KERN_WARNING
1721 "hda-intel: Invalid position buffer, "
1722 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001723 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001724 pos = azx_get_position(chip, azx_dev);
1725 } else
1726 chip->position_fix = POS_FIX_POSBUF;
1727 }
1728
Takashi Iwaia62741c2008-08-18 17:11:09 +02001729 if (!bdl_pos_adj[chip->dev_index])
1730 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001731 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1732 return 0; /* NG - it's below the period boundary */
1733 return 1; /* OK, it's fine */
1734}
1735
1736/*
1737 * The work for pending PCM period updates.
1738 */
1739static void azx_irq_pending_work(struct work_struct *work)
1740{
1741 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1742 int i, pending;
1743
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001744 if (!chip->irq_pending_warned) {
1745 printk(KERN_WARNING
1746 "hda-intel: IRQ timing workaround is activated "
1747 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1748 chip->card->number);
1749 chip->irq_pending_warned = 1;
1750 }
1751
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001752 for (;;) {
1753 pending = 0;
1754 spin_lock_irq(&chip->reg_lock);
1755 for (i = 0; i < chip->num_streams; i++) {
1756 struct azx_dev *azx_dev = &chip->azx_dev[i];
1757 if (!azx_dev->irq_pending ||
1758 !azx_dev->substream ||
1759 !azx_dev->running)
1760 continue;
1761 if (azx_position_ok(chip, azx_dev)) {
1762 azx_dev->irq_pending = 0;
1763 spin_unlock(&chip->reg_lock);
1764 snd_pcm_period_elapsed(azx_dev->substream);
1765 spin_lock(&chip->reg_lock);
1766 } else
1767 pending++;
1768 }
1769 spin_unlock_irq(&chip->reg_lock);
1770 if (!pending)
1771 return;
1772 cond_resched();
1773 }
1774}
1775
1776/* clear irq_pending flags and assure no on-going workq */
1777static void azx_clear_irq_pending(struct azx *chip)
1778{
1779 int i;
1780
1781 spin_lock_irq(&chip->reg_lock);
1782 for (i = 0; i < chip->num_streams; i++)
1783 chip->azx_dev[i].irq_pending = 0;
1784 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785}
1786
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001787static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 .open = azx_pcm_open,
1789 .close = azx_pcm_close,
1790 .ioctl = snd_pcm_lib_ioctl,
1791 .hw_params = azx_pcm_hw_params,
1792 .hw_free = azx_pcm_hw_free,
1793 .prepare = azx_pcm_prepare,
1794 .trigger = azx_pcm_trigger,
1795 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001796 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797};
1798
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001799static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800{
Takashi Iwai176d5332008-07-30 15:01:44 +02001801 struct azx_pcm *apcm = pcm->private_data;
1802 if (apcm) {
1803 apcm->chip->pcm[pcm->device] = NULL;
1804 kfree(apcm);
1805 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806}
1807
Takashi Iwai176d5332008-07-30 15:01:44 +02001808static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001809azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1810 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001812 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001813 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001815 int pcm_dev = cpcm->device;
1816 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Takashi Iwai176d5332008-07-30 15:01:44 +02001818 if (pcm_dev >= AZX_MAX_PCMS) {
1819 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1820 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001821 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001822 }
1823 if (chip->pcm[pcm_dev]) {
1824 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1825 return -EBUSY;
1826 }
1827 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1828 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1829 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 &pcm);
1831 if (err < 0)
1832 return err;
1833 strcpy(pcm->name, cpcm->name);
Takashi Iwai176d5332008-07-30 15:01:44 +02001834 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 if (apcm == NULL)
1836 return -ENOMEM;
1837 apcm->chip = chip;
1838 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 pcm->private_data = apcm;
1840 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001841 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1842 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1843 chip->pcm[pcm_dev] = pcm;
1844 cpcm->pcm = pcm;
1845 for (s = 0; s < 2; s++) {
1846 apcm->hinfo[s] = &cpcm->stream[s];
1847 if (cpcm->stream[s].substreams)
1848 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1849 }
1850 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001851 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001853 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 return 0;
1855}
1856
1857/*
1858 * mixer creation - all stuff is implemented in hda module
1859 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001860static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861{
1862 return snd_hda_build_controls(chip->bus);
1863}
1864
1865
1866/*
1867 * initialize SD streams
1868 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001869static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870{
1871 int i;
1872
1873 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001874 * assign the starting bdl address to each stream (device)
1875 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001877 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001878 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001879 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1881 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1882 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1883 azx_dev->sd_int_sta_mask = 1 << i;
1884 /* stream tag: must be non-zero and unique */
1885 azx_dev->index = i;
1886 azx_dev->stream_tag = i + 1;
1887 }
1888
1889 return 0;
1890}
1891
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001892static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1893{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001894 if (request_irq(chip->pci->irq, azx_interrupt,
1895 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001896 "HDA Intel", chip)) {
1897 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1898 "disabling device\n", chip->pci->irq);
1899 if (do_disconnect)
1900 snd_card_disconnect(chip->card);
1901 return -1;
1902 }
1903 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001904 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001905 return 0;
1906}
1907
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
Takashi Iwaicb53c622007-08-10 17:21:45 +02001909static void azx_stop_chip(struct azx *chip)
1910{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001911 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001912 return;
1913
1914 /* disable interrupts */
1915 azx_int_disable(chip);
1916 azx_int_clear(chip);
1917
1918 /* disable CORB/RIRB */
1919 azx_free_cmd_io(chip);
1920
1921 /* disable position buffer */
1922 azx_writel(chip, DPLBASE, 0);
1923 azx_writel(chip, DPUBASE, 0);
1924
1925 chip->initialized = 0;
1926}
1927
1928#ifdef CONFIG_SND_HDA_POWER_SAVE
1929/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001930static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001931{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001932 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001933 struct hda_codec *c;
1934 int power_on = 0;
1935
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001936 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02001937 if (c->power_on) {
1938 power_on = 1;
1939 break;
1940 }
1941 }
1942 if (power_on)
1943 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001944 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001945 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001946}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01001947#endif /* CONFIG_SND_HDA_POWER_SAVE */
1948
1949#ifdef CONFIG_PM
1950/*
1951 * power management
1952 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01001953
1954static int snd_hda_codecs_inuse(struct hda_bus *bus)
1955{
1956 struct hda_codec *codec;
1957
1958 list_for_each_entry(codec, &bus->codec_list, list) {
1959 if (snd_hda_codec_needs_resume(codec))
1960 return 1;
1961 }
1962 return 0;
1963}
Takashi Iwaicb53c622007-08-10 17:21:45 +02001964
Takashi Iwai421a1252005-11-17 16:11:09 +01001965static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966{
Takashi Iwai421a1252005-11-17 16:11:09 +01001967 struct snd_card *card = pci_get_drvdata(pci);
1968 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 int i;
1970
Takashi Iwai421a1252005-11-17 16:11:09 +01001971 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001972 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001973 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001974 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001975 if (chip->initialized)
1976 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001977 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001978 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001979 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001980 chip->irq = -1;
1981 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001982 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001983 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001984 pci_disable_device(pci);
1985 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001986 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 return 0;
1988}
1989
Takashi Iwai421a1252005-11-17 16:11:09 +01001990static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991{
Takashi Iwai421a1252005-11-17 16:11:09 +01001992 struct snd_card *card = pci_get_drvdata(pci);
1993 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Takashi Iwaid14a7e02009-02-16 10:13:03 +01001995 pci_set_power_state(pci, PCI_D0);
1996 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001997 if (pci_enable_device(pci) < 0) {
1998 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1999 "disabling device\n");
2000 snd_card_disconnect(card);
2001 return -EIO;
2002 }
2003 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002004 if (chip->msi)
2005 if (pci_enable_msi(pci) < 0)
2006 chip->msi = 0;
2007 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002008 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002009 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002010
2011 if (snd_hda_codecs_inuse(chip->bus))
2012 azx_init_chip(chip);
2013
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002015 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 return 0;
2017}
2018#endif /* CONFIG_PM */
2019
2020
2021/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002022 * reboot notifier for hang-up problem at power-down
2023 */
2024static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2025{
2026 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
2027 azx_stop_chip(chip);
2028 return NOTIFY_OK;
2029}
2030
2031static void azx_notifier_register(struct azx *chip)
2032{
2033 chip->reboot_notifier.notifier_call = azx_halt;
2034 register_reboot_notifier(&chip->reboot_notifier);
2035}
2036
2037static void azx_notifier_unregister(struct azx *chip)
2038{
2039 if (chip->reboot_notifier.notifier_call)
2040 unregister_reboot_notifier(&chip->reboot_notifier);
2041}
2042
2043/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 * destructor
2045 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002046static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002048 int i;
2049
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002050 azx_notifier_unregister(chip);
2051
Takashi Iwaice43fba2005-05-30 20:33:44 +02002052 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002053 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002054 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002056 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 }
2058
Jeff Garzikf000fd82008-04-22 13:50:34 +02002059 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002061 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002062 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002063 if (chip->remap_addr)
2064 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002066 if (chip->azx_dev) {
2067 for (i = 0; i < chip->num_streams; i++)
2068 if (chip->azx_dev[i].bdl.area)
2069 snd_dma_free_pages(&chip->azx_dev[i].bdl);
2070 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 if (chip->rb.area)
2072 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 if (chip->posbuf.area)
2074 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 pci_release_regions(chip->pci);
2076 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002077 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 kfree(chip);
2079
2080 return 0;
2081}
2082
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002083static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084{
2085 return azx_free(device->device_data);
2086}
2087
2088/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002089 * white/black-listing for position_fix
2090 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002091static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002092 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2093 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
2094 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002095 {}
2096};
2097
2098static int __devinit check_position_fix(struct azx *chip, int fix)
2099{
2100 const struct snd_pci_quirk *q;
2101
Takashi Iwaic673ba12009-03-17 07:49:14 +01002102 switch (fix) {
2103 case POS_FIX_LPIB:
2104 case POS_FIX_POSBUF:
2105 return fix;
2106 }
2107
2108 /* Check VIA/ATI HD Audio Controller exist */
2109 switch (chip->driver_type) {
2110 case AZX_DRIVER_VIA:
2111 case AZX_DRIVER_ATI:
Joseph Chan0e153472008-08-26 14:38:03 +02002112 chip->via_dmapos_patch = 1;
2113 /* Use link position directly, avoid any transfer problem. */
2114 return POS_FIX_LPIB;
2115 }
2116 chip->via_dmapos_patch = 0;
2117
Takashi Iwaic673ba12009-03-17 07:49:14 +01002118 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2119 if (q) {
2120 printk(KERN_INFO
2121 "hda_intel: position_fix set to %d "
2122 "for device %04x:%04x\n",
2123 q->value, q->subvendor, q->subdevice);
2124 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002125 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002126 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002127}
2128
2129/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002130 * black-lists for probe_mask
2131 */
2132static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2133 /* Thinkpad often breaks the controller communication when accessing
2134 * to the non-working (or non-existing) modem codec slot.
2135 */
2136 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2137 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2138 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002139 /* broken BIOS */
2140 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002141 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2142 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002143 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002144 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002145 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002146 {}
2147};
2148
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002149#define AZX_FORCE_CODEC_MASK 0x100
2150
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002151static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002152{
2153 const struct snd_pci_quirk *q;
2154
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002155 chip->codec_probe_mask = probe_mask[dev];
2156 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002157 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2158 if (q) {
2159 printk(KERN_INFO
2160 "hda_intel: probe_mask set to 0x%x "
2161 "for device %04x:%04x\n",
2162 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002163 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002164 }
2165 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002166
2167 /* check forced option */
2168 if (chip->codec_probe_mask != -1 &&
2169 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2170 chip->codec_mask = chip->codec_probe_mask & 0xff;
2171 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2172 chip->codec_mask);
2173 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002174}
2175
2176
2177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 * constructor
2179 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002180static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002181 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002182 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002184 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002185 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002186 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002187 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188 .dev_free = azx_dev_free,
2189 };
2190
2191 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002192
Pavel Machek927fc862006-08-31 17:03:43 +02002193 err = pci_enable_device(pci);
2194 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 return err;
2196
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002197 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002198 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2200 pci_disable_device(pci);
2201 return -ENOMEM;
2202 }
2203
2204 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002205 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 chip->card = card;
2207 chip->pci = pci;
2208 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002209 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002210 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002211 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002212 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002214 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2215 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002216
Takashi Iwai27346162006-01-12 18:28:44 +01002217 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002218
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002219 if (bdl_pos_adj[dev] < 0) {
2220 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002221 case AZX_DRIVER_ICH:
2222 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002223 break;
2224 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002225 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002226 break;
2227 }
2228 }
2229
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002230#if BITS_PER_LONG != 64
2231 /* Fix up base address on ULI M5461 */
2232 if (chip->driver_type == AZX_DRIVER_ULI) {
2233 u16 tmp3;
2234 pci_read_config_word(pci, 0x40, &tmp3);
2235 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2236 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2237 }
2238#endif
2239
Pavel Machek927fc862006-08-31 17:03:43 +02002240 err = pci_request_regions(pci, "ICH HD audio");
2241 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 kfree(chip);
2243 pci_disable_device(pci);
2244 return err;
2245 }
2246
Pavel Machek927fc862006-08-31 17:03:43 +02002247 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002248 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 if (chip->remap_addr == NULL) {
2250 snd_printk(KERN_ERR SFX "ioremap error\n");
2251 err = -ENXIO;
2252 goto errout;
2253 }
2254
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002255 if (chip->msi)
2256 if (pci_enable_msi(pci) < 0)
2257 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002258
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002259 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 err = -EBUSY;
2261 goto errout;
2262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263
2264 pci_set_master(pci);
2265 synchronize_irq(chip->irq);
2266
Tobin Davisbcd72002008-01-15 11:23:55 +01002267 gcap = azx_readw(chip, GCAP);
2268 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2269
Takashi Iwai09240cf2009-03-17 07:47:18 +01002270 /* ATI chips seems buggy about 64bit DMA addresses */
2271 if (chip->driver_type == AZX_DRIVER_ATI)
2272 gcap &= ~0x01;
2273
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002274 /* allow 64bit DMA address if supported by H/W */
Yang Hongyange9304382009-04-13 14:40:14 -07002275 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
2276 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002277 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002278 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2279 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002280 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002281
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002282 /* read number of streams from GCAP register instead of using
2283 * hardcoded value
2284 */
2285 chip->capture_streams = (gcap >> 8) & 0x0f;
2286 chip->playback_streams = (gcap >> 12) & 0x0f;
2287 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002288 /* gcap didn't give any info, switching to old method */
2289
2290 switch (chip->driver_type) {
2291 case AZX_DRIVER_ULI:
2292 chip->playback_streams = ULI_NUM_PLAYBACK;
2293 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002294 break;
2295 case AZX_DRIVER_ATIHDMI:
2296 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2297 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002298 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002299 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002300 default:
2301 chip->playback_streams = ICH6_NUM_PLAYBACK;
2302 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002303 break;
2304 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002305 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002306 chip->capture_index_offset = 0;
2307 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002308 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002309 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2310 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002311 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002312 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2313 goto errout;
2314 }
2315
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002316 for (i = 0; i < chip->num_streams; i++) {
2317 /* allocate memory for the BDL for each stream */
2318 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2319 snd_dma_pci_data(chip->pci),
2320 BDL_SIZE, &chip->azx_dev[i].bdl);
2321 if (err < 0) {
2322 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2323 goto errout;
2324 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002326 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002327 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2328 snd_dma_pci_data(chip->pci),
2329 chip->num_streams * 8, &chip->posbuf);
2330 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002331 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2332 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002335 if (!chip->single_cmd) {
2336 err = azx_alloc_cmd_io(chip);
2337 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002338 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340
2341 /* initialize streams */
2342 azx_init_stream(chip);
2343
2344 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002345 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 azx_init_chip(chip);
2347
2348 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002349 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350 snd_printk(KERN_ERR SFX "no codecs found!\n");
2351 err = -ENODEV;
2352 goto errout;
2353 }
2354
Takashi Iwaid01ce992007-07-27 16:52:19 +02002355 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2356 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2358 goto errout;
2359 }
2360
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002361 strcpy(card->driver, "HDA-Intel");
2362 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002363 sprintf(card->longname, "%s at 0x%lx irq %i",
2364 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002365
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366 *rchip = chip;
2367 return 0;
2368
2369 errout:
2370 azx_free(chip);
2371 return err;
2372}
2373
Takashi Iwaicb53c622007-08-10 17:21:45 +02002374static void power_down_all_codecs(struct azx *chip)
2375{
2376#ifdef CONFIG_SND_HDA_POWER_SAVE
2377 /* The codecs were powered up in snd_hda_codec_new().
2378 * Now all initialization done, so turn them down if possible
2379 */
2380 struct hda_codec *codec;
2381 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2382 snd_hda_power_down(codec);
2383 }
2384#endif
2385}
2386
Takashi Iwaid01ce992007-07-27 16:52:19 +02002387static int __devinit azx_probe(struct pci_dev *pci,
2388 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002390 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002391 struct snd_card *card;
2392 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002393 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002395 if (dev >= SNDRV_CARDS)
2396 return -ENODEV;
2397 if (!enable[dev]) {
2398 dev++;
2399 return -ENOENT;
2400 }
2401
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002402 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2403 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002405 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406 }
2407
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002408 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002409 if (err < 0)
2410 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002411 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413 /* create codec instances */
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002414 err = azx_codec_create(chip, model[dev], probe_only[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002415 if (err < 0)
2416 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417
2418 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002419 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002420 if (err < 0)
2421 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002422
2423 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002424 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002425 if (err < 0)
2426 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002427
Linus Torvalds1da177e2005-04-16 15:20:36 -07002428 snd_card_set_dev(card, &pci->dev);
2429
Takashi Iwaid01ce992007-07-27 16:52:19 +02002430 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002431 if (err < 0)
2432 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433
2434 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002435 chip->running = 1;
2436 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002437 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002439 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002441out_free:
2442 snd_card_free(card);
2443 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444}
2445
2446static void __devexit azx_remove(struct pci_dev *pci)
2447{
2448 snd_card_free(pci_get_drvdata(pci));
2449 pci_set_drvdata(pci, NULL);
2450}
2451
2452/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002453static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002454 /* ICH 6..10 */
2455 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2456 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2457 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2458 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002459 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002460 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2461 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2462 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2463 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002464 /* PCH */
2465 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002466 /* SCH */
2467 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2468 /* ATI SB 450/600 */
2469 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2470 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2471 /* ATI HDMI */
2472 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2473 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2474 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002475 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002476 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2477 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2478 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2479 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2480 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2481 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2482 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2483 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2484 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2485 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2486 /* VIA VT8251/VT8237A */
2487 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2488 /* SIS966 */
2489 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2490 /* ULI M5461 */
2491 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2492 /* NVIDIA MCP */
2493 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2494 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2495 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2496 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2497 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2498 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2499 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2500 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2501 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2502 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2503 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2504 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2505 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2506 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2507 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2508 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2509 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2510 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
peerchenbedfceb2009-02-27 17:03:19 +08002511 { PCI_DEVICE(0x10de, 0x0d94), .driver_data = AZX_DRIVER_NVIDIA },
2512 { PCI_DEVICE(0x10de, 0x0d95), .driver_data = AZX_DRIVER_NVIDIA },
2513 { PCI_DEVICE(0x10de, 0x0d96), .driver_data = AZX_DRIVER_NVIDIA },
2514 { PCI_DEVICE(0x10de, 0x0d97), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002515 /* Teradici */
2516 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Yang, Libinc4da29c2008-11-13 11:07:07 +01002517 /* AMD Generic, PCI class code and Vendor ID for HD Audio */
2518 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
2519 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
2520 .class_mask = 0xffffff,
2521 .driver_data = AZX_DRIVER_GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 { 0, }
2523};
2524MODULE_DEVICE_TABLE(pci, azx_ids);
2525
2526/* pci_driver definition */
2527static struct pci_driver driver = {
2528 .name = "HDA Intel",
2529 .id_table = azx_ids,
2530 .probe = azx_probe,
2531 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002532#ifdef CONFIG_PM
2533 .suspend = azx_suspend,
2534 .resume = azx_resume,
2535#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536};
2537
2538static int __init alsa_card_azx_init(void)
2539{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002540 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002541}
2542
2543static void __exit alsa_card_azx_exit(void)
2544{
2545 pci_unregister_driver(&driver);
2546}
2547
2548module_init(alsa_card_azx_init)
2549module_exit(alsa_card_azx_exit)