blob: da3edf891c2117937d994dc0c3491dba5842a443 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088void
89i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
90{
91 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080092 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080093
94 dev_priv->pipestat[pipe] |= mask;
95 /* Enable the interrupt, clear any pending status */
96 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000097 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080098 }
99}
100
101void
102i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
103{
104 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800105 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -0800106
107 dev_priv->pipestat[pipe] &= ~mask;
108 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000109 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800110 }
111}
112
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000113/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000114 * intel_enable_asle - enable ASLE interrupt for OpRegion
115 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000116void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000117{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000118 drm_i915_private_t *dev_priv = dev->dev_private;
119 unsigned long irqflags;
120
121 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000122
Eric Anholtc619eed2010-01-28 16:45:52 -0800123 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500124 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800125 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000126 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700127 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100128 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800129 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700130 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800131 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000132
133 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000134}
135
136/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700137 * i915_pipe_enabled - check if a pipe is enabled
138 * @dev: DRM device
139 * @pipe: pipe to check
140 *
141 * Reading certain registers when the pipe is disabled can hang the chip.
142 * Use this routine to make sure the PLL is running and the pipe is active
143 * before reading such registers if unsure.
144 */
145static int
146i915_pipe_enabled(struct drm_device *dev, int pipe)
147{
148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100149 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150}
151
Keith Packard42f52ef2008-10-18 19:39:29 -0700152/* Called from drm generic code, passed a 'crtc', which
153 * we use as a pipe index
154 */
155u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700156{
157 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
158 unsigned long high_frame;
159 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100160 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161
162 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800163 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800164 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700165 return 0;
166 }
167
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800168 high_frame = PIPEFRAME(pipe);
169 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100170
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171 /*
172 * High & low register fields aren't synchronized, so make sure
173 * we get a low value that's stable across two reads of the high
174 * register.
175 */
176 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100177 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
178 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
179 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700180 } while (high1 != high2);
181
Chris Wilson5eddb702010-09-11 13:48:45 +0100182 high1 >>= PIPE_FRAME_HIGH_SHIFT;
183 low >>= PIPE_FRAME_LOW_SHIFT;
184 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700185}
186
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800187u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
188{
189 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800190 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800191
192 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800193 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800194 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800195 return 0;
196 }
197
198 return I915_READ(reg);
199}
200
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100201int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
202 int *vpos, int *hpos)
203{
204 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
205 u32 vbl = 0, position = 0;
206 int vbl_start, vbl_end, htotal, vtotal;
207 bool in_vbl = true;
208 int ret = 0;
209
210 if (!i915_pipe_enabled(dev, pipe)) {
211 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800212 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100213 return 0;
214 }
215
216 /* Get vtotal. */
217 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
218
219 if (INTEL_INFO(dev)->gen >= 4) {
220 /* No obvious pixelcount register. Only query vertical
221 * scanout position from Display scan line register.
222 */
223 position = I915_READ(PIPEDSL(pipe));
224
225 /* Decode into vertical scanout position. Don't have
226 * horizontal scanout position.
227 */
228 *vpos = position & 0x1fff;
229 *hpos = 0;
230 } else {
231 /* Have access to pixelcount since start of frame.
232 * We can split this into vertical and horizontal
233 * scanout position.
234 */
235 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
236
237 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
238 *vpos = position / htotal;
239 *hpos = position - (*vpos * htotal);
240 }
241
242 /* Query vblank area. */
243 vbl = I915_READ(VBLANK(pipe));
244
245 /* Test position against vblank region. */
246 vbl_start = vbl & 0x1fff;
247 vbl_end = (vbl >> 16) & 0x1fff;
248
249 if ((*vpos < vbl_start) || (*vpos > vbl_end))
250 in_vbl = false;
251
252 /* Inside "upper part" of vblank area? Apply corrective offset: */
253 if (in_vbl && (*vpos >= vbl_start))
254 *vpos = *vpos - vtotal;
255
256 /* Readouts valid? */
257 if (vbl > 0)
258 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
259
260 /* In vblank? */
261 if (in_vbl)
262 ret |= DRM_SCANOUTPOS_INVBL;
263
264 return ret;
265}
266
Chris Wilson4041b852011-01-22 10:07:56 +0000267int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268 int *max_error,
269 struct timeval *vblank_time,
270 unsigned flags)
271{
Chris Wilson4041b852011-01-22 10:07:56 +0000272 struct drm_i915_private *dev_priv = dev->dev_private;
273 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100274
Chris Wilson4041b852011-01-22 10:07:56 +0000275 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
276 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277 return -EINVAL;
278 }
279
280 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000281 crtc = intel_get_crtc_for_pipe(dev, pipe);
282 if (crtc == NULL) {
283 DRM_ERROR("Invalid crtc %d\n", pipe);
284 return -EINVAL;
285 }
286
287 if (!crtc->enabled) {
288 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
289 return -EBUSY;
290 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100291
292 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000293 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
294 vblank_time, flags,
295 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100296}
297
Jesse Barnes5ca58282009-03-31 14:11:15 -0700298/*
299 * Handle hotplug events outside the interrupt handler proper.
300 */
301static void i915_hotplug_work_func(struct work_struct *work)
302{
303 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
304 hotplug_work);
305 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700306 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100307 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308
Chris Wilson4ef69c72010-09-09 15:14:28 +0100309 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
310 if (encoder->hot_plug)
311 encoder->hot_plug(encoder);
312
Jesse Barnes5ca58282009-03-31 14:11:15 -0700313 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000314 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700315}
316
Jesse Barnesf97108d2010-01-29 11:27:07 -0800317static void i915_handle_rps_change(struct drm_device *dev)
318{
319 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000320 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800321 u8 new_delay = dev_priv->cur_delay;
322
Jesse Barnes7648fa92010-05-20 14:28:11 -0700323 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000324 busy_up = I915_READ(RCPREVBSYTUPAVG);
325 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326 max_avg = I915_READ(RCBMAXAVG);
327 min_avg = I915_READ(RCBMINAVG);
328
329 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000330 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800331 if (dev_priv->cur_delay != dev_priv->max_delay)
332 new_delay = dev_priv->cur_delay - 1;
333 if (new_delay < dev_priv->max_delay)
334 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000335 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336 if (dev_priv->cur_delay != dev_priv->min_delay)
337 new_delay = dev_priv->cur_delay + 1;
338 if (new_delay > dev_priv->min_delay)
339 new_delay = dev_priv->min_delay;
340 }
341
Jesse Barnes7648fa92010-05-20 14:28:11 -0700342 if (ironlake_set_drps(dev, new_delay))
343 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800344
345 return;
346}
347
Chris Wilson549f7362010-10-19 11:19:32 +0100348static void notify_ring(struct drm_device *dev,
349 struct intel_ring_buffer *ring)
350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000352 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000353
Chris Wilson475553d2011-01-20 09:52:56 +0000354 if (ring->obj == NULL)
355 return;
356
357 seqno = ring->get_seqno(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +0000358 trace_i915_gem_request_complete(ring, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000359
360 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100361 wake_up_all(&ring->irq_queue);
Chris Wilson9862e602011-01-04 22:22:17 +0000362
Chris Wilson549f7362010-10-19 11:19:32 +0100363 dev_priv->hangcheck_count = 0;
364 mod_timer(&dev_priv->hangcheck_timer,
365 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
366}
367
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800368static void gen6_pm_irq_handler(struct drm_device *dev)
369{
370 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
371 u8 new_delay = dev_priv->cur_delay;
372 u32 pm_iir;
373
374 pm_iir = I915_READ(GEN6_PMIIR);
375 if (!pm_iir)
376 return;
377
378 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
379 if (dev_priv->cur_delay != dev_priv->max_delay)
380 new_delay = dev_priv->cur_delay + 1;
381 if (new_delay > dev_priv->max_delay)
382 new_delay = dev_priv->max_delay;
383 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
384 if (dev_priv->cur_delay != dev_priv->min_delay)
385 new_delay = dev_priv->cur_delay - 1;
386 if (new_delay < dev_priv->min_delay) {
387 new_delay = dev_priv->min_delay;
388 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
389 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
390 ((new_delay << 16) & 0x3f0000));
391 } else {
392 /* Make sure we continue to get down interrupts
393 * until we hit the minimum frequency */
394 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
395 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
396 }
397
398 }
399
400 gen6_set_rps(dev, new_delay);
401 dev_priv->cur_delay = new_delay;
402
403 I915_WRITE(GEN6_PMIIR, pm_iir);
404}
405
Jesse Barnes776ad802011-01-04 15:09:39 -0800406static void pch_irq_handler(struct drm_device *dev)
407{
408 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
409 u32 pch_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800410 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800411
412 pch_iir = I915_READ(SDEIIR);
413
414 if (pch_iir & SDE_AUDIO_POWER_MASK)
415 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
416 (pch_iir & SDE_AUDIO_POWER_MASK) >>
417 SDE_AUDIO_POWER_SHIFT);
418
419 if (pch_iir & SDE_GMBUS)
420 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
421
422 if (pch_iir & SDE_AUDIO_HDCP_MASK)
423 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
424
425 if (pch_iir & SDE_AUDIO_TRANS_MASK)
426 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
427
428 if (pch_iir & SDE_POISON)
429 DRM_ERROR("PCH poison interrupt\n");
430
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800431 if (pch_iir & SDE_FDI_MASK)
432 for_each_pipe(pipe)
433 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
434 pipe_name(pipe),
435 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800436
437 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
438 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
439
440 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
441 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
442
443 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
444 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
445 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
446 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
447}
448
Chris Wilson995b6762010-08-20 13:23:26 +0100449static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800450{
451 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
452 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800453 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100454 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800455 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100456 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
457
458 if (IS_GEN6(dev))
459 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800460
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000461 /* disable master interrupt before clearing iir */
462 de_ier = I915_READ(DEIER);
463 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000464 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000465
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800466 de_iir = I915_READ(DEIIR);
467 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000468 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800469 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800470
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800471 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
472 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800473 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800474
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100475 if (HAS_PCH_CPT(dev))
476 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
477 else
478 hotplug_mask = SDE_HOTPLUG_MASK;
479
Zou Nan haic7c85102010-01-15 10:29:06 +0800480 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800481
Zou Nan haic7c85102010-01-15 10:29:06 +0800482 if (dev->primary->master) {
483 master_priv = dev->primary->master->driver_priv;
484 if (master_priv->sarea_priv)
485 master_priv->sarea_priv->last_dispatch =
486 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800487 }
488
Chris Wilsonc6df5412010-12-15 09:56:50 +0000489 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000490 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100491 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000492 notify_ring(dev, &dev_priv->ring[VCS]);
493 if (gt_iir & GT_BLT_USER_INTERRUPT)
494 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800495
496 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100497 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800498
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800499 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800500 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100501 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800502 }
503
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800504 if (de_iir & DE_PLANEB_FLIP_DONE) {
505 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100506 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800507 }
Li Pengc062df62010-01-23 00:12:58 +0800508
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800509 if (de_iir & DE_PIPEA_VBLANK)
510 drm_handle_vblank(dev, 0);
511
512 if (de_iir & DE_PIPEB_VBLANK)
513 drm_handle_vblank(dev, 1);
514
Zou Nan haic7c85102010-01-15 10:29:06 +0800515 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800516 if (de_iir & DE_PCH_EVENT) {
517 if (pch_iir & hotplug_mask)
518 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
519 pch_irq_handler(dev);
520 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800521
Jesse Barnesf97108d2010-01-29 11:27:07 -0800522 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700523 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800524 i915_handle_rps_change(dev);
525 }
526
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800527 if (IS_GEN6(dev))
528 gen6_pm_irq_handler(dev);
529
Zou Nan haic7c85102010-01-15 10:29:06 +0800530 /* should clear PCH hotplug event before clear CPU irq */
531 I915_WRITE(SDEIIR, pch_iir);
532 I915_WRITE(GTIIR, gt_iir);
533 I915_WRITE(DEIIR, de_iir);
534
535done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000536 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000537 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000538
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800539 return ret;
540}
541
Jesse Barnes8a905232009-07-11 16:48:03 -0400542/**
543 * i915_error_work_func - do process context error handling work
544 * @work: work struct
545 *
546 * Fire an error uevent so userspace can see that a hang or error
547 * was detected.
548 */
549static void i915_error_work_func(struct work_struct *work)
550{
551 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
552 error_work);
553 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400554 char *error_event[] = { "ERROR=1", NULL };
555 char *reset_event[] = { "RESET=1", NULL };
556 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400557
Ben Gamarif316a422009-09-14 17:48:46 -0400558 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400559
Ben Gamariba1234d2009-09-14 17:48:47 -0400560 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100561 DRM_DEBUG_DRIVER("resetting chip\n");
562 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
563 if (!i915_reset(dev, GRDOM_RENDER)) {
564 atomic_set(&dev_priv->mm.wedged, 0);
565 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400566 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100567 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400568 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400569}
570
Chris Wilson3bd3c932010-08-19 08:19:30 +0100571#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000572static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000573i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000574 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000575{
576 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000577 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100578 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000579
Chris Wilson05394f32010-11-08 19:18:58 +0000580 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000581 return NULL;
582
Chris Wilson05394f32010-11-08 19:18:58 +0000583 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000584
585 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
586 if (dst == NULL)
587 return NULL;
588
Chris Wilson05394f32010-11-08 19:18:58 +0000589 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000590 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700591 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100592 void __iomem *s;
593 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700594
Chris Wilsone56660d2010-08-07 11:01:26 +0100595 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000596 if (d == NULL)
597 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100598
Andrew Morton788885a2010-05-11 14:07:05 -0700599 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100600 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700601 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100602 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700603 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700604 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100605
Chris Wilson9df30792010-02-18 10:24:56 +0000606 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100607
608 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000609 }
610 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000611 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000612
613 return dst;
614
615unwind:
616 while (page--)
617 kfree(dst->pages[page]);
618 kfree(dst);
619 return NULL;
620}
621
622static void
623i915_error_object_free(struct drm_i915_error_object *obj)
624{
625 int page;
626
627 if (obj == NULL)
628 return;
629
630 for (page = 0; page < obj->page_count; page++)
631 kfree(obj->pages[page]);
632
633 kfree(obj);
634}
635
636static void
637i915_error_state_free(struct drm_device *dev,
638 struct drm_i915_error_state *error)
639{
Chris Wilsone2f973d2011-01-27 19:15:11 +0000640 int i;
641
642 for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
643 i915_error_object_free(error->batchbuffer[i]);
644
645 for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
646 i915_error_object_free(error->ringbuffer[i]);
647
Chris Wilson9df30792010-02-18 10:24:56 +0000648 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100649 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000650 kfree(error);
651}
652
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000653static u32 capture_bo_list(struct drm_i915_error_buffer *err,
654 int count,
655 struct list_head *head)
656{
657 struct drm_i915_gem_object *obj;
658 int i = 0;
659
660 list_for_each_entry(obj, head, mm_list) {
661 err->size = obj->base.size;
662 err->name = obj->base.name;
663 err->seqno = obj->last_rendering_seqno;
664 err->gtt_offset = obj->gtt_offset;
665 err->read_domains = obj->base.read_domains;
666 err->write_domain = obj->base.write_domain;
667 err->fence_reg = obj->fence_reg;
668 err->pinned = 0;
669 if (obj->pin_count > 0)
670 err->pinned = 1;
671 if (obj->user_pin_count > 0)
672 err->pinned = -1;
673 err->tiling = obj->tiling_mode;
674 err->dirty = obj->dirty;
675 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000676 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000677 err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000678
679 if (++i == count)
680 break;
681
682 err++;
683 }
684
685 return i;
686}
687
Chris Wilson748ebc62010-10-24 10:28:47 +0100688static void i915_gem_record_fences(struct drm_device *dev,
689 struct drm_i915_error_state *error)
690{
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 int i;
693
694 /* Fences */
695 switch (INTEL_INFO(dev)->gen) {
696 case 6:
697 for (i = 0; i < 16; i++)
698 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
699 break;
700 case 5:
701 case 4:
702 for (i = 0; i < 16; i++)
703 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
704 break;
705 case 3:
706 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
707 for (i = 0; i < 8; i++)
708 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
709 case 2:
710 for (i = 0; i < 8; i++)
711 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
712 break;
713
714 }
715}
716
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000717static struct drm_i915_error_object *
718i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
719 struct intel_ring_buffer *ring)
720{
721 struct drm_i915_gem_object *obj;
722 u32 seqno;
723
724 if (!ring->get_seqno)
725 return NULL;
726
727 seqno = ring->get_seqno(ring);
728 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
729 if (obj->ring != ring)
730 continue;
731
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000732 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000733 continue;
734
735 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
736 continue;
737
738 /* We need to copy these to an anonymous buffer as the simplest
739 * method to avoid being overwritten by userspace.
740 */
741 return i915_error_object_create(dev_priv, obj);
742 }
743
744 return NULL;
745}
746
Jesse Barnes8a905232009-07-11 16:48:03 -0400747/**
748 * i915_capture_error_state - capture an error record for later analysis
749 * @dev: drm device
750 *
751 * Should be called when an error is detected (either a hang or an error
752 * interrupt) to capture error state from the time of the error. Fills
753 * out a structure which becomes available in debugfs for user level tools
754 * to pick up.
755 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700756static void i915_capture_error_state(struct drm_device *dev)
757{
758 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000759 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700760 struct drm_i915_error_state *error;
761 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800762 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700763
764 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000765 error = dev_priv->first_error;
766 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
767 if (error)
768 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700769
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800770 /* Account for pipe specific data like PIPE*STAT */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700771 error = kmalloc(sizeof(*error), GFP_ATOMIC);
772 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000773 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
774 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700775 }
776
Chris Wilsonb6f78332011-02-01 14:15:55 +0000777 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
778 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +0100779
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000780 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700781 error->eir = I915_READ(EIR);
782 error->pgtbl_er = I915_READ(PGTBL_ER);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800783 for_each_pipe(pipe)
784 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700785 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100786 error->error = 0;
787 if (INTEL_INFO(dev)->gen >= 6) {
788 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100789
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100790 error->bcs_acthd = I915_READ(BCS_ACTHD);
791 error->bcs_ipehr = I915_READ(BCS_IPEHR);
792 error->bcs_ipeir = I915_READ(BCS_IPEIR);
793 error->bcs_instdone = I915_READ(BCS_INSTDONE);
794 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000795 if (dev_priv->ring[BCS].get_seqno)
796 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100797
798 error->vcs_acthd = I915_READ(VCS_ACTHD);
799 error->vcs_ipehr = I915_READ(VCS_IPEHR);
800 error->vcs_ipeir = I915_READ(VCS_IPEIR);
801 error->vcs_instdone = I915_READ(VCS_INSTDONE);
802 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000803 if (dev_priv->ring[VCS].get_seqno)
804 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100805 }
806 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700807 error->ipeir = I915_READ(IPEIR_I965);
808 error->ipehr = I915_READ(IPEHR_I965);
809 error->instdone = I915_READ(INSTDONE_I965);
810 error->instps = I915_READ(INSTPS);
811 error->instdone1 = I915_READ(INSTDONE1);
812 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000813 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100814 } else {
815 error->ipeir = I915_READ(IPEIR);
816 error->ipehr = I915_READ(IPEHR);
817 error->instdone = I915_READ(INSTDONE);
818 error->acthd = I915_READ(ACTHD);
819 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000820 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100821 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000822
Chris Wilsone2f973d2011-01-27 19:15:11 +0000823 /* Record the active batch and ring buffers */
824 for (i = 0; i < I915_NUM_RINGS; i++) {
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000825 error->batchbuffer[i] =
826 i915_error_first_batchbuffer(dev_priv,
827 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000828
Chris Wilsone2f973d2011-01-27 19:15:11 +0000829 error->ringbuffer[i] =
830 i915_error_object_create(dev_priv,
831 dev_priv->ring[i].obj);
832 }
Chris Wilson9df30792010-02-18 10:24:56 +0000833
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000834 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000835 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000836 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000837
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000838 i = 0;
839 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
840 i++;
841 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000842 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000843 i++;
844 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000845
Chris Wilson8e934db2011-01-24 12:34:00 +0000846 error->active_bo = NULL;
847 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000848 if (i) {
849 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000850 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000851 if (error->active_bo)
852 error->pinned_bo =
853 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700854 }
855
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000856 if (error->active_bo)
857 error->active_bo_count =
858 capture_bo_list(error->active_bo,
859 error->active_bo_count,
860 &dev_priv->mm.active_list);
861
862 if (error->pinned_bo)
863 error->pinned_bo_count =
864 capture_bo_list(error->pinned_bo,
865 error->pinned_bo_count,
866 &dev_priv->mm.pinned_list);
867
Jesse Barnes8a905232009-07-11 16:48:03 -0400868 do_gettimeofday(&error->time);
869
Chris Wilson6ef3d422010-08-04 20:26:07 +0100870 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000871 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100872
Chris Wilson9df30792010-02-18 10:24:56 +0000873 spin_lock_irqsave(&dev_priv->error_lock, flags);
874 if (dev_priv->first_error == NULL) {
875 dev_priv->first_error = error;
876 error = NULL;
877 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700878 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000879
880 if (error)
881 i915_error_state_free(dev, error);
882}
883
884void i915_destroy_error_state(struct drm_device *dev)
885{
886 struct drm_i915_private *dev_priv = dev->dev_private;
887 struct drm_i915_error_state *error;
888
889 spin_lock(&dev_priv->error_lock);
890 error = dev_priv->first_error;
891 dev_priv->first_error = NULL;
892 spin_unlock(&dev_priv->error_lock);
893
894 if (error)
895 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700896}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100897#else
898#define i915_capture_error_state(x)
899#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700900
Chris Wilson35aed2e2010-05-27 13:18:12 +0100901static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400902{
903 struct drm_i915_private *dev_priv = dev->dev_private;
904 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800905 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -0400906
Chris Wilson35aed2e2010-05-27 13:18:12 +0100907 if (!eir)
908 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400909
910 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
911 eir);
912
913 if (IS_G4X(dev)) {
914 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
915 u32 ipeir = I915_READ(IPEIR_I965);
916
917 printk(KERN_ERR " IPEIR: 0x%08x\n",
918 I915_READ(IPEIR_I965));
919 printk(KERN_ERR " IPEHR: 0x%08x\n",
920 I915_READ(IPEHR_I965));
921 printk(KERN_ERR " INSTDONE: 0x%08x\n",
922 I915_READ(INSTDONE_I965));
923 printk(KERN_ERR " INSTPS: 0x%08x\n",
924 I915_READ(INSTPS));
925 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
926 I915_READ(INSTDONE1));
927 printk(KERN_ERR " ACTHD: 0x%08x\n",
928 I915_READ(ACTHD_I965));
929 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000930 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400931 }
932 if (eir & GM45_ERROR_PAGE_TABLE) {
933 u32 pgtbl_err = I915_READ(PGTBL_ER);
934 printk(KERN_ERR "page table error\n");
935 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
936 pgtbl_err);
937 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000938 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400939 }
940 }
941
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100942 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400943 if (eir & I915_ERROR_PAGE_TABLE) {
944 u32 pgtbl_err = I915_READ(PGTBL_ER);
945 printk(KERN_ERR "page table error\n");
946 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
947 pgtbl_err);
948 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000949 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400950 }
951 }
952
953 if (eir & I915_ERROR_MEMORY_REFRESH) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800954 printk(KERN_ERR "memory refresh error:\n");
955 for_each_pipe(pipe)
956 printk(KERN_ERR "pipe %c stat: 0x%08x\n",
957 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -0400958 /* pipestat has already been acked */
959 }
960 if (eir & I915_ERROR_INSTRUCTION) {
961 printk(KERN_ERR "instruction error\n");
962 printk(KERN_ERR " INSTPM: 0x%08x\n",
963 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100964 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400965 u32 ipeir = I915_READ(IPEIR);
966
967 printk(KERN_ERR " IPEIR: 0x%08x\n",
968 I915_READ(IPEIR));
969 printk(KERN_ERR " IPEHR: 0x%08x\n",
970 I915_READ(IPEHR));
971 printk(KERN_ERR " INSTDONE: 0x%08x\n",
972 I915_READ(INSTDONE));
973 printk(KERN_ERR " ACTHD: 0x%08x\n",
974 I915_READ(ACTHD));
975 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000976 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400977 } else {
978 u32 ipeir = I915_READ(IPEIR_I965);
979
980 printk(KERN_ERR " IPEIR: 0x%08x\n",
981 I915_READ(IPEIR_I965));
982 printk(KERN_ERR " IPEHR: 0x%08x\n",
983 I915_READ(IPEHR_I965));
984 printk(KERN_ERR " INSTDONE: 0x%08x\n",
985 I915_READ(INSTDONE_I965));
986 printk(KERN_ERR " INSTPS: 0x%08x\n",
987 I915_READ(INSTPS));
988 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
989 I915_READ(INSTDONE1));
990 printk(KERN_ERR " ACTHD: 0x%08x\n",
991 I915_READ(ACTHD_I965));
992 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000993 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400994 }
995 }
996
997 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000998 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400999 eir = I915_READ(EIR);
1000 if (eir) {
1001 /*
1002 * some errors might have become stuck,
1003 * mask them.
1004 */
1005 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1006 I915_WRITE(EMR, I915_READ(EMR) | eir);
1007 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1008 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001009}
1010
1011/**
1012 * i915_handle_error - handle an error interrupt
1013 * @dev: drm device
1014 *
1015 * Do some basic checking of regsiter state at error interrupt time and
1016 * dump it to the syslog. Also call i915_capture_error_state() to make
1017 * sure we get a record and make it available in debugfs. Fire a uevent
1018 * so userspace knows something bad happened (should trigger collection
1019 * of a ring dump etc.).
1020 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001021void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001022{
1023 struct drm_i915_private *dev_priv = dev->dev_private;
1024
1025 i915_capture_error_state(dev);
1026 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001027
Ben Gamariba1234d2009-09-14 17:48:47 -04001028 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001029 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001030 atomic_set(&dev_priv->mm.wedged, 1);
1031
Ben Gamari11ed50e2009-09-14 17:48:45 -04001032 /*
1033 * Wakeup waiting processes so they don't hang
1034 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001036 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001037 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001038 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001039 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001040 }
1041
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001042 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001043}
1044
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001045static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1046{
1047 drm_i915_private_t *dev_priv = dev->dev_private;
1048 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001050 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001051 struct intel_unpin_work *work;
1052 unsigned long flags;
1053 bool stall_detected;
1054
1055 /* Ignore early vblank irqs */
1056 if (intel_crtc == NULL)
1057 return;
1058
1059 spin_lock_irqsave(&dev->event_lock, flags);
1060 work = intel_crtc->unpin_work;
1061
1062 if (work == NULL || work->pending || !work->enable_stall_check) {
1063 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1064 spin_unlock_irqrestore(&dev->event_lock, flags);
1065 return;
1066 }
1067
1068 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001069 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001070 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001071 int dspsurf = DSPSURF(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001072 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001073 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001074 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001075 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001076 crtc->y * crtc->fb->pitch +
1077 crtc->x * crtc->fb->bits_per_pixel/8);
1078 }
1079
1080 spin_unlock_irqrestore(&dev->event_lock, flags);
1081
1082 if (stall_detected) {
1083 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1084 intel_prepare_page_flip(dev, intel_crtc->plane);
1085 }
1086}
1087
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1089{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001090 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001092 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001093 u32 iir, new_iir;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001094 u32 pipe_stats[I915_MAX_PIPES];
Keith Packard05eff842008-11-19 14:03:05 -08001095 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001096 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001097 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001098 int irq_received;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001099 int ret = IRQ_NONE, pipe;
1100 bool blc_event = false;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001101
Eric Anholt630681d2008-10-06 15:14:12 -07001102 atomic_inc(&dev_priv->irq_received);
1103
Eric Anholtbad720f2009-10-22 16:11:14 -07001104 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001105 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001106
Eric Anholted4cb412008-07-29 12:10:39 -07001107 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001108
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001109 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001110 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001111 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001112 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
Keith Packard05eff842008-11-19 14:03:05 -08001114 for (;;) {
1115 irq_received = iir != 0;
1116
1117 /* Can't rely on pipestat interrupt bit in iir as it might
1118 * have been cleared after the pipestat interrupt was received.
1119 * It doesn't set the bit in iir again, but it still produces
1120 * interrupts (for non-MSI).
1121 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001122 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes8a905232009-07-11 16:48:03 -04001123 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001124 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001125
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001126 for_each_pipe(pipe) {
1127 int reg = PIPESTAT(pipe);
1128 pipe_stats[pipe] = I915_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -08001129
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001130 /*
1131 * Clear the PIPE*STAT regs before the IIR
1132 */
1133 if (pipe_stats[pipe] & 0x8000ffff) {
1134 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1135 DRM_DEBUG_DRIVER("pipe %c underrun\n",
1136 pipe_name(pipe));
1137 I915_WRITE(reg, pipe_stats[pipe]);
1138 irq_received = 1;
1139 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001140 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001141 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001142
1143 if (!irq_received)
1144 break;
1145
1146 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Jesse Barnes5ca58282009-03-31 14:11:15 -07001148 /* Consume port. Then clear IIR or we'll miss events */
1149 if ((I915_HAS_HOTPLUG(dev)) &&
1150 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1151 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1152
Zhao Yakui44d98a62009-10-09 11:39:40 +08001153 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001154 hotplug_status);
1155 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001156 queue_work(dev_priv->wq,
1157 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001158
1159 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1160 I915_READ(PORT_HOTPLUG_STAT);
1161 }
1162
Eric Anholtcdfbc412008-11-04 15:50:30 -08001163 I915_WRITE(IIR, iir);
1164 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001165
Dave Airlie7c1c2872008-11-28 14:22:24 +10001166 if (dev->primary->master) {
1167 master_priv = dev->primary->master->driver_priv;
1168 if (master_priv->sarea_priv)
1169 master_priv->sarea_priv->last_dispatch =
1170 READ_BREADCRUMB(dev_priv);
1171 }
Keith Packard7c463582008-11-04 02:03:27 -08001172
Chris Wilson549f7362010-10-19 11:19:32 +01001173 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001174 notify_ring(dev, &dev_priv->ring[RCS]);
1175 if (iir & I915_BSD_USER_INTERRUPT)
1176 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001177
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001178 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001179 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001180 if (dev_priv->flip_pending_is_done)
1181 intel_finish_page_flip_plane(dev, 0);
1182 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001183
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001184 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001185 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001186 if (dev_priv->flip_pending_is_done)
1187 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001188 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001189
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001190 for_each_pipe(pipe) {
1191 if (pipe_stats[pipe] & vblank_status &&
1192 drm_handle_vblank(dev, pipe)) {
1193 vblank++;
1194 if (!dev_priv->flip_pending_is_done) {
1195 i915_pageflip_stall_check(dev, pipe);
1196 intel_finish_page_flip(dev, pipe);
1197 }
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001198 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001199
1200 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1201 blc_event = true;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001202 }
Eric Anholt673a3942008-07-30 12:06:12 -07001203
Keith Packard7c463582008-11-04 02:03:27 -08001204
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001205 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001206 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001207
Eric Anholtcdfbc412008-11-04 15:50:30 -08001208 /* With MSI, interrupts are only generated when iir
1209 * transitions from zero to nonzero. If another bit got
1210 * set while we were handling the existing iir bits, then
1211 * we would never get another interrupt.
1212 *
1213 * This is fine on non-MSI as well, as if we hit this path
1214 * we avoid exiting the interrupt handler only to generate
1215 * another one.
1216 *
1217 * Note that for MSI this could cause a stray interrupt report
1218 * if an interrupt landed in the time between writing IIR and
1219 * the posting read. This should be rare enough to never
1220 * trigger the 99% of 100,000 interrupts test for disabling
1221 * stray interrupts.
1222 */
1223 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001224 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001225
Keith Packard05eff842008-11-19 14:03:05 -08001226 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227}
1228
Dave Airlieaf6061a2008-05-07 12:15:39 +10001229static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230{
1231 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001232 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
1234 i915_kernel_lost_context(dev);
1235
Zhao Yakui44d98a62009-10-09 11:39:40 +08001236 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001238 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001239 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001240 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001241 if (master_priv->sarea_priv)
1242 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001243
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001244 if (BEGIN_LP_RING(4) == 0) {
1245 OUT_RING(MI_STORE_DWORD_INDEX);
1246 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1247 OUT_RING(dev_priv->counter);
1248 OUT_RING(MI_USER_INTERRUPT);
1249 ADVANCE_LP_RING();
1250 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001251
Alan Hourihanec29b6692006-08-12 16:29:24 +10001252 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253}
1254
Dave Airlie84b1fd12007-07-11 15:53:27 +10001255static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256{
1257 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001258 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001260 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Zhao Yakui44d98a62009-10-09 11:39:40 +08001262 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 READ_BREADCRUMB(dev_priv));
1264
Eric Anholted4cb412008-07-29 12:10:39 -07001265 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001266 if (master_priv->sarea_priv)
1267 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001269 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Dave Airlie7c1c2872008-11-28 14:22:24 +10001271 if (master_priv->sarea_priv)
1272 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001274 if (ring->irq_get(ring)) {
1275 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1276 READ_BREADCRUMB(dev_priv) >= irq_nr);
1277 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001278 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1279 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
Eric Anholt20caafa2007-08-25 19:22:43 +10001281 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001282 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1284 }
1285
Dave Airlieaf6061a2008-05-07 12:15:39 +10001286 return ret;
1287}
1288
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289/* Needs the lock as it touches the ring.
1290 */
Eric Anholtc153f452007-09-03 12:06:45 +10001291int i915_irq_emit(struct drm_device *dev, void *data,
1292 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001295 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 int result;
1297
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001298 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001299 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001300 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 }
Eric Anholt299eb932009-02-24 22:14:12 -08001302
1303 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1304
Eric Anholt546b0972008-09-01 16:45:29 -07001305 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001307 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Eric Anholtc153f452007-09-03 12:06:45 +10001309 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001311 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 }
1313
1314 return 0;
1315}
1316
1317/* Doesn't need the hardware lock.
1318 */
Eric Anholtc153f452007-09-03 12:06:45 +10001319int i915_irq_wait(struct drm_device *dev, void *data,
1320 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001323 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
1325 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001326 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001327 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 }
1329
Eric Anholtc153f452007-09-03 12:06:45 +10001330 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331}
1332
Chris Wilsonb0b544c2011-01-09 12:04:40 +00001333static void i915_vblank_work_func(struct work_struct *work)
1334{
1335 drm_i915_private_t *dev_priv =
1336 container_of(work, drm_i915_private_t, vblank_work);
1337
1338 if (atomic_read(&dev_priv->vblank_enabled)) {
1339 if (!dev_priv->vblank_pm_qos.pm_qos_class)
1340 pm_qos_add_request(&dev_priv->vblank_pm_qos,
1341 PM_QOS_CPU_DMA_LATENCY,
1342 15); //>=20 won't work
1343 } else {
1344 if (dev_priv->vblank_pm_qos.pm_qos_class)
1345 pm_qos_remove_request(&dev_priv->vblank_pm_qos);
1346 }
1347}
1348
Keith Packard42f52ef2008-10-18 19:39:29 -07001349/* Called from drm generic code, passed 'crtc' which
1350 * we use as a pipe index
1351 */
1352int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001353{
1354 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001355 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001356
Chris Wilson5eddb702010-09-11 13:48:45 +01001357 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001358 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001359
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001360 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001361 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001362 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001363 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001364 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001365 i915_enable_pipestat(dev_priv, pipe,
1366 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001367 else
Keith Packard7c463582008-11-04 02:03:27 -08001368 i915_enable_pipestat(dev_priv, pipe,
1369 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001370 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsonb0b544c2011-01-09 12:04:40 +00001371
1372 /* gen3 platforms have an issue with vsync interrupts not reaching
1373 * cpu during deep c-state sleep (>C1), so we need to install a
1374 * PM QoS handle to prevent C-state starvation of the GPU.
1375 */
1376 if (dev_priv->info->gen == 3 && !dev_priv->info->is_g33) {
1377 atomic_inc(&dev_priv->vblank_enabled);
1378 queue_work(dev_priv->wq, &dev_priv->vblank_work);
1379 }
1380
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001381 return 0;
1382}
1383
Keith Packard42f52ef2008-10-18 19:39:29 -07001384/* Called from drm generic code, passed 'crtc' which
1385 * we use as a pipe index
1386 */
1387void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001388{
1389 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001390 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001391
Chris Wilsonb0b544c2011-01-09 12:04:40 +00001392 if (dev_priv->info->gen == 3 && !dev_priv->info->is_g33) {
1393 atomic_dec(&dev_priv->vblank_enabled);
1394 queue_work(dev_priv->wq, &dev_priv->vblank_work);
1395 }
1396
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001397 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001398 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001399 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001400 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1401 else
1402 i915_disable_pipestat(dev_priv, pipe,
1403 PIPE_VBLANK_INTERRUPT_ENABLE |
1404 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001405 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001406}
1407
Dave Airlie702880f2006-06-24 17:07:34 +10001408/* Set the vblank monitor pipe
1409 */
Eric Anholtc153f452007-09-03 12:06:45 +10001410int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1411 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001412{
Dave Airlie702880f2006-06-24 17:07:34 +10001413 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001414
1415 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001416 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001417 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001418 }
1419
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001420 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001421}
1422
Eric Anholtc153f452007-09-03 12:06:45 +10001423int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1424 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001425{
Dave Airlie702880f2006-06-24 17:07:34 +10001426 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001427 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001428
1429 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001430 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001431 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001432 }
1433
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001434 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001435
Dave Airlie702880f2006-06-24 17:07:34 +10001436 return 0;
1437}
1438
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001439/**
1440 * Schedule buffer swap at given vertical blank.
1441 */
Eric Anholtc153f452007-09-03 12:06:45 +10001442int i915_vblank_swap(struct drm_device *dev, void *data,
1443 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001444{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001445 /* The delayed swap mechanism was fundamentally racy, and has been
1446 * removed. The model was that the client requested a delayed flip/swap
1447 * from the kernel, then waited for vblank before continuing to perform
1448 * rendering. The problem was that the kernel might wake the client
1449 * up before it dispatched the vblank swap (since the lock has to be
1450 * held while touching the ringbuffer), in which case the client would
1451 * clear and start the next frame before the swap occurred, and
1452 * flicker would occur in addition to likely missing the vblank.
1453 *
1454 * In the absence of this ioctl, userland falls back to a correct path
1455 * of waiting for a vblank, then dispatching the swap on its own.
1456 * Context switching to userland and back is plenty fast enough for
1457 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001458 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001459 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001460}
1461
Chris Wilson893eead2010-10-27 14:44:35 +01001462static u32
1463ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001464{
Chris Wilson893eead2010-10-27 14:44:35 +01001465 return list_entry(ring->request_list.prev,
1466 struct drm_i915_gem_request, list)->seqno;
1467}
1468
1469static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1470{
1471 if (list_empty(&ring->request_list) ||
1472 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1473 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001474 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001475 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1476 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001477 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001478 ring->get_seqno(ring));
1479 wake_up_all(&ring->irq_queue);
1480 *err = true;
1481 }
1482 return true;
1483 }
1484 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001485}
1486
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001487static bool kick_ring(struct intel_ring_buffer *ring)
1488{
1489 struct drm_device *dev = ring->dev;
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491 u32 tmp = I915_READ_CTL(ring);
1492 if (tmp & RING_WAIT) {
1493 DRM_ERROR("Kicking stuck wait on %s\n",
1494 ring->name);
1495 I915_WRITE_CTL(ring, tmp);
1496 return true;
1497 }
1498 if (IS_GEN6(dev) &&
1499 (tmp & RING_WAIT_SEMAPHORE)) {
1500 DRM_ERROR("Kicking stuck semaphore on %s\n",
1501 ring->name);
1502 I915_WRITE_CTL(ring, tmp);
1503 return true;
1504 }
1505 return false;
1506}
1507
Ben Gamarif65d9422009-09-14 17:48:44 -04001508/**
1509 * This is called when the chip hasn't reported back with completed
1510 * batchbuffers in a long time. The first time this is called we simply record
1511 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1512 * again, we assume the chip is wedged and try to fix it.
1513 */
1514void i915_hangcheck_elapsed(unsigned long data)
1515{
1516 struct drm_device *dev = (struct drm_device *)data;
1517 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001518 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001519 bool err = false;
1520
1521 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001522 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1523 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1524 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001525 dev_priv->hangcheck_count = 0;
1526 if (err)
1527 goto repeat;
1528 return;
1529 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001530
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001531 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001532 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001533 instdone = I915_READ(INSTDONE);
1534 instdone1 = 0;
1535 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001536 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001537 instdone = I915_READ(INSTDONE_I965);
1538 instdone1 = I915_READ(INSTDONE1);
1539 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001540
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001541 if (dev_priv->last_acthd == acthd &&
1542 dev_priv->last_instdone == instdone &&
1543 dev_priv->last_instdone1 == instdone1) {
1544 if (dev_priv->hangcheck_count++ > 1) {
1545 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001546
1547 if (!IS_GEN2(dev)) {
1548 /* Is the chip hanging on a WAIT_FOR_EVENT?
1549 * If so we can simply poke the RB_WAIT bit
1550 * and break the hang. This should work on
1551 * all but the second generation chipsets.
1552 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001553
1554 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001555 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001556
1557 if (HAS_BSD(dev) &&
1558 kick_ring(&dev_priv->ring[VCS]))
1559 goto repeat;
1560
1561 if (HAS_BLT(dev) &&
1562 kick_ring(&dev_priv->ring[BCS]))
1563 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001564 }
1565
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001566 i915_handle_error(dev, true);
1567 return;
1568 }
1569 } else {
1570 dev_priv->hangcheck_count = 0;
1571
1572 dev_priv->last_acthd = acthd;
1573 dev_priv->last_instdone = instdone;
1574 dev_priv->last_instdone1 = instdone1;
1575 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001576
Chris Wilson893eead2010-10-27 14:44:35 +01001577repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001578 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001579 mod_timer(&dev_priv->hangcheck_timer,
1580 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001581}
1582
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583/* drm_dma.h hooks
1584*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001585static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001586{
1587 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1588
1589 I915_WRITE(HWSTAM, 0xeffe);
1590
1591 /* XXX hotplug from PCH */
1592
1593 I915_WRITE(DEIMR, 0xffffffff);
1594 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001595 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001596
1597 /* and GT */
1598 I915_WRITE(GTIMR, 0xffffffff);
1599 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001600 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001601
1602 /* south display irq */
1603 I915_WRITE(SDEIMR, 0xffffffff);
1604 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001605 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001606}
1607
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001608static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001609{
1610 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1611 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001612 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1613 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001614 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001615 u32 hotplug_mask;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001616 int pipe;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001617
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001618 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001619
1620 /* should always can generate irq */
1621 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001622 I915_WRITE(DEIMR, dev_priv->irq_mask);
1623 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001624 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001625
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001626 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001627
1628 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001629 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001630
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001631 if (IS_GEN6(dev))
1632 render_irqs =
1633 GT_USER_INTERRUPT |
1634 GT_GEN6_BSD_USER_INTERRUPT |
1635 GT_BLT_USER_INTERRUPT;
1636 else
1637 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001638 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001639 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001640 GT_BSD_USER_INTERRUPT;
1641 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001642 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001643
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001644 if (HAS_PCH_CPT(dev)) {
1645 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1646 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1647 } else {
1648 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1649 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Jesse Barnes776ad802011-01-04 15:09:39 -08001650 hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001651 for_each_pipe(pipe)
1652 I915_WRITE(FDI_RX_IMR(pipe), 0);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001653 }
1654
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001655 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001656
1657 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001658 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1659 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001660 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001661
Jesse Barnesf97108d2010-01-29 11:27:07 -08001662 if (IS_IRONLAKE_M(dev)) {
1663 /* Clear & enable PCU event interrupts */
1664 I915_WRITE(DEIIR, DE_PCU_EVENT);
1665 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1666 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1667 }
1668
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001669 return 0;
1670}
1671
Dave Airlie84b1fd12007-07-11 15:53:27 +10001672void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
1674 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001675 int pipe;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Jesse Barnes79e53942008-11-07 14:24:08 -08001677 atomic_set(&dev_priv->irq_received, 0);
Chris Wilsonb0b544c2011-01-09 12:04:40 +00001678 atomic_set(&dev_priv->vblank_enabled, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001679
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001680 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001681 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Chris Wilsonb0b544c2011-01-09 12:04:40 +00001682 INIT_WORK(&dev_priv->vblank_work, i915_vblank_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001683
Eric Anholtbad720f2009-10-22 16:11:14 -07001684 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001685 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001686 return;
1687 }
1688
Jesse Barnes5ca58282009-03-31 14:11:15 -07001689 if (I915_HAS_HOTPLUG(dev)) {
1690 I915_WRITE(PORT_HOTPLUG_EN, 0);
1691 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1692 }
1693
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001694 I915_WRITE(HWSTAM, 0xeffe);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001695 for_each_pipe(pipe)
1696 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001697 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001698 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001699 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700}
1701
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001702/*
1703 * Must be called after intel_modeset_init or hotplug interrupts won't be
1704 * enabled correctly.
1705 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001706int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707{
1708 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001709 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001710 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001711
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001712 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001713 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001714 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001715 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001716 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001717
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001718 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001719
Eric Anholtbad720f2009-10-22 16:11:14 -07001720 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001721 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001722
Keith Packard7c463582008-11-04 02:03:27 -08001723 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001724 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001725
Keith Packard7c463582008-11-04 02:03:27 -08001726 dev_priv->pipestat[0] = 0;
1727 dev_priv->pipestat[1] = 0;
1728
Jesse Barnes5ca58282009-03-31 14:11:15 -07001729 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001730 /* Enable in IER... */
1731 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1732 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001733 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001734 }
1735
1736 /*
1737 * Enable some error detection, note the instruction error mask
1738 * bit is reserved, so we leave it masked.
1739 */
1740 if (IS_G4X(dev)) {
1741 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1742 GM45_ERROR_MEM_PRIV |
1743 GM45_ERROR_CP_PRIV |
1744 I915_ERROR_MEMORY_REFRESH);
1745 } else {
1746 error_mask = ~(I915_ERROR_PAGE_TABLE |
1747 I915_ERROR_MEMORY_REFRESH);
1748 }
1749 I915_WRITE(EMR, error_mask);
1750
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001751 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001752 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001753 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001754
1755 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001756 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1757
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001758 /* Note HDMI and DP share bits */
1759 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1760 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1761 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1762 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1763 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1764 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1765 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1766 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1767 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1768 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001769 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001770 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001771
1772 /* Programming the CRT detection parameters tends
1773 to generate a spurious hotplug event about three
1774 seconds later. So just do it once.
1775 */
1776 if (IS_G4X(dev))
1777 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1778 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1779 }
1780
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001781 /* Ignore TV since it's buggy */
1782
Jesse Barnes5ca58282009-03-31 14:11:15 -07001783 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001784 }
1785
Chris Wilson3b617962010-08-24 09:02:58 +01001786 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001787
1788 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789}
1790
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001791static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001792{
1793 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1794 I915_WRITE(HWSTAM, 0xffffffff);
1795
1796 I915_WRITE(DEIMR, 0xffffffff);
1797 I915_WRITE(DEIER, 0x0);
1798 I915_WRITE(DEIIR, I915_READ(DEIIR));
1799
1800 I915_WRITE(GTIMR, 0xffffffff);
1801 I915_WRITE(GTIER, 0x0);
1802 I915_WRITE(GTIIR, I915_READ(GTIIR));
1803}
1804
Dave Airlie84b1fd12007-07-11 15:53:27 +10001805void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001806{
1807 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001808 int pipe;
Dave Airlie91e37382006-02-18 15:17:04 +11001809
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 if (!dev_priv)
1811 return;
1812
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001813 dev_priv->vblank_pipe = 0;
1814
Eric Anholtbad720f2009-10-22 16:11:14 -07001815 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001816 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001817 return;
1818 }
1819
Jesse Barnes5ca58282009-03-31 14:11:15 -07001820 if (I915_HAS_HOTPLUG(dev)) {
1821 I915_WRITE(PORT_HOTPLUG_EN, 0);
1822 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1823 }
1824
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001825 I915_WRITE(HWSTAM, 0xffffffff);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001826 for_each_pipe(pipe)
1827 I915_WRITE(PIPESTAT(pipe), 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001828 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001829 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001830
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001831 for_each_pipe(pipe)
1832 I915_WRITE(PIPESTAT(pipe),
1833 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
Keith Packard7c463582008-11-04 02:03:27 -08001834 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835}