blob: 3a43b116783e54828bf32ca090c813422a2cdddc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Shane Huangbd172432008-06-10 15:52:04 +080082static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
Tejun Heoa1efdab2008-03-25 12:22:50 +090084static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
86static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090088#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090089static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
90static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090091#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Tejun Heofad16e72010-09-21 09:25:48 +020093static struct scsi_host_template ahci_sht = {
94 AHCI_SHT("ahci"),
95};
96
Tejun Heo029cfd62008-03-25 12:22:49 +090097static struct ata_port_operations ahci_vt8251_ops = {
98 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090099 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900100};
101
Tejun Heo029cfd62008-03-25 12:22:49 +0900102static struct ata_port_operations ahci_p5wdh_ops = {
103 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900104 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900105};
106
Shane Huangbd172432008-06-10 15:52:04 +0800107static struct ata_port_operations ahci_sb600_ops = {
108 .inherits = &ahci_ops,
109 .softreset = ahci_sb600_softreset,
110 .pmp_softreset = ahci_sb600_softreset,
111};
112
Tejun Heo417a1a62007-09-23 13:19:55 +0900113#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
114
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100115static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900116 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400117 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 .port_ops = &ahci_ops,
123 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400124 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900125 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900126 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
127 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100128 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400129 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900130 .port_ops = &ahci_ops,
131 },
Tejun Heo441577e2010-03-29 10:32:39 +0900132 [board_ahci_nosntf] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo5f173102010-07-24 16:53:48 +0200140 [board_ahci_yes_fbs] =
141 {
142 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
143 .flags = AHCI_FLAG_COMMON,
144 .pio_mask = ATA_PIO4,
145 .udma_mask = ATA_UDMA6,
146 .port_ops = &ahci_ops,
147 },
Tejun Heo441577e2010-03-29 10:32:39 +0900148 /* by chipsets */
149 [board_ahci_mcp65] =
150 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900151 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
152 AHCI_HFLAG_YES_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp77] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mcp89] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900169 .flags = AHCI_FLAG_COMMON,
170 .pio_mask = ATA_PIO4,
171 .udma_mask = ATA_UDMA6,
172 .port_ops = &ahci_ops,
173 },
174 [board_ahci_mv] =
175 {
176 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
177 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
178 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
179 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
180 .pio_mask = ATA_PIO4,
181 .udma_mask = ATA_UDMA6,
182 .port_ops = &ahci_ops,
183 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400184 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800185 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900186 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900187 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
188 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900189 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100190 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400191 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800192 .port_ops = &ahci_sb600_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800193 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400194 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800195 {
Shane Huangbd172432008-06-10 15:52:04 +0800196 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800197 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100198 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800199 .udma_mask = ATA_UDMA6,
Shane Huangbd172432008-06-10 15:52:04 +0800200 .port_ops = &ahci_sb600_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800201 },
Tejun Heo441577e2010-03-29 10:32:39 +0900202 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900203 {
Tejun Heo441577e2010-03-29 10:32:39 +0900204 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900205 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100206 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900207 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900208 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800209 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210};
211
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500212static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400213 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400214 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
215 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
216 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
217 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
218 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900219 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400220 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
221 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
222 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
223 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900224 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800225 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900226 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
227 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
228 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
229 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
230 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
232 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
233 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
234 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
235 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
236 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
237 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
238 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
239 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
240 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400241 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
242 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800243 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500244 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800245 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500246 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
247 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700248 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700249 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500250 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700251 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700252 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500253 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800254 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
255 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
256 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
257 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
258 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
259 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700260 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
261 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
262 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800263 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400264
Tejun Heoe34bb372007-02-26 20:24:03 +0900265 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
266 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
267 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400268
269 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800270 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800271 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
272 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
273 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
274 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
275 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
276 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400277
Shane Huange2dd90b2009-07-29 11:34:49 +0800278 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800279 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800280 /* AMD is using RAID class only for ahci controllers */
281 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
282 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
283
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400284 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400285 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900286 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400287
288 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900289 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
292 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
293 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
294 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
295 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
296 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900297 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
308 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
309 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
324 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
325 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
336 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
348 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
360 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
361 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
371 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
372 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400373
Jeff Garzik95916ed2006-07-29 04:10:14 -0400374 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900375 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
376 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
377 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400378
Jeff Garzikcd70c262007-07-08 02:29:42 -0400379 /* Marvell */
380 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100381 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200382 { PCI_DEVICE(0x1b4b, 0x9123),
383 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Jeff Garzikcd70c262007-07-08 02:29:42 -0400384
Mark Nelsonc77a0362008-10-23 14:08:16 +1100385 /* Promise */
386 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
387
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500388 /* Generic, PCI class code for AHCI */
389 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500390 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 { } /* terminate list */
393};
394
395
396static struct pci_driver ahci_pci_driver = {
397 .name = DRV_NAME,
398 .id_table = ahci_pci_tbl,
399 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900400 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900401#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900402 .suspend = ahci_pci_device_suspend,
403 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900404#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405};
406
Alan Cox5b66c822008-09-03 14:48:34 +0100407#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
408static int marvell_enable;
409#else
410static int marvell_enable = 1;
411#endif
412module_param(marvell_enable, int, 0644);
413MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
414
415
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300416static void ahci_pci_save_initial_config(struct pci_dev *pdev,
417 struct ahci_host_priv *hpriv)
418{
419 unsigned int force_port_map = 0;
420 unsigned int mask_port_map = 0;
421
422 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
423 dev_info(&pdev->dev, "JMB361 has only one port\n");
424 force_port_map = 1;
425 }
426
427 /*
428 * Temporary Marvell 6145 hack: PATA port presence
429 * is asserted through the standard AHCI port
430 * presence register, as bit 4 (counting from 0)
431 */
432 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
433 if (pdev->device == 0x6121)
434 mask_port_map = 0x3;
435 else
436 mask_port_map = 0xf;
437 dev_info(&pdev->dev,
438 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
439 }
440
Anton Vorontsov1d513352010-03-03 20:17:37 +0300441 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
442 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300443}
444
Anton Vorontsov33030402010-03-03 20:17:39 +0300445static int ahci_pci_reset_controller(struct ata_host *host)
446{
447 struct pci_dev *pdev = to_pci_dev(host->dev);
448
449 ahci_reset_controller(host);
450
Tejun Heod91542c2006-07-26 15:59:26 +0900451 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300452 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900453 u16 tmp16;
454
455 /* configure PCS */
456 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900457 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
458 tmp16 |= hpriv->port_map;
459 pci_write_config_word(pdev, 0x92, tmp16);
460 }
Tejun Heod91542c2006-07-26 15:59:26 +0900461 }
462
463 return 0;
464}
465
Anton Vorontsov781d6552010-03-03 20:17:42 +0300466static void ahci_pci_init_controller(struct ata_host *host)
467{
468 struct ahci_host_priv *hpriv = host->private_data;
469 struct pci_dev *pdev = to_pci_dev(host->dev);
470 void __iomem *port_mmio;
471 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100472 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900473
Tejun Heo417a1a62007-09-23 13:19:55 +0900474 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100475 if (pdev->device == 0x6121)
476 mv = 2;
477 else
478 mv = 4;
479 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400480
481 writel(0, port_mmio + PORT_IRQ_MASK);
482
483 /* clear port IRQ */
484 tmp = readl(port_mmio + PORT_IRQ_STAT);
485 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
486 if (tmp)
487 writel(tmp, port_mmio + PORT_IRQ_STAT);
488 }
489
Anton Vorontsov781d6552010-03-03 20:17:42 +0300490 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900491}
492
Shane Huangbd172432008-06-10 15:52:04 +0800493static int ahci_sb600_check_ready(struct ata_link *link)
494{
495 void __iomem *port_mmio = ahci_port_base(link->ap);
496 u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF;
497 u32 irq_status = readl(port_mmio + PORT_IRQ_STAT);
498
499 /*
500 * There is no need to check TFDATA if BAD PMP is found due to HW bug,
501 * which can save timeout delay.
502 */
503 if (irq_status & PORT_IRQ_BAD_PMP)
504 return -EIO;
505
506 return ata_check_ready(status);
507}
508
509static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class,
510 unsigned long deadline)
511{
512 struct ata_port *ap = link->ap;
513 void __iomem *port_mmio = ahci_port_base(ap);
514 int pmp = sata_srst_pmp(link);
515 int rc;
516 u32 irq_sts;
517
518 DPRINTK("ENTER\n");
519
520 rc = ahci_do_softreset(link, class, pmp, deadline,
521 ahci_sb600_check_ready);
522
523 /*
524 * Soft reset fails on some ATI chips with IPMS set when PMP
525 * is enabled but SATA HDD/ODD is connected to SATA port,
526 * do soft reset again to port 0.
527 */
528 if (rc == -EIO) {
529 irq_sts = readl(port_mmio + PORT_IRQ_STAT);
530 if (irq_sts & PORT_IRQ_BAD_PMP) {
531 ata_link_printk(link, KERN_WARNING,
Shane Huangb6931c12009-08-05 10:10:41 +0800532 "applying SB600 PMP SRST workaround "
533 "and retrying\n");
Shane Huangbd172432008-06-10 15:52:04 +0800534 rc = ahci_do_softreset(link, class, 0, deadline,
535 ahci_check_ready);
536 }
537 }
538
539 return rc;
540}
541
Tejun Heocc0680a2007-08-06 18:36:23 +0900542static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900543 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900544{
Tejun Heocc0680a2007-08-06 18:36:23 +0900545 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900546 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900547 int rc;
548
549 DPRINTK("ENTER\n");
550
Tejun Heo4447d352007-04-17 23:44:08 +0900551 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900552
Tejun Heocc0680a2007-08-06 18:36:23 +0900553 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900554 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900555
Tejun Heo4447d352007-04-17 23:44:08 +0900556 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900557
558 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
559
560 /* vt8251 doesn't clear BSY on signature FIS reception,
561 * request follow-up softreset.
562 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900563 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900564}
565
Tejun Heoedc93052007-10-25 14:59:16 +0900566static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
567 unsigned long deadline)
568{
569 struct ata_port *ap = link->ap;
570 struct ahci_port_priv *pp = ap->private_data;
571 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
572 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900573 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900574 int rc;
575
576 ahci_stop_engine(ap);
577
578 /* clear D2H reception area to properly wait for D2H FIS */
579 ata_tf_init(link->device, &tf);
580 tf.command = 0x80;
581 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
582
583 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900584 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900585
586 ahci_start_engine(ap);
587
Tejun Heoedc93052007-10-25 14:59:16 +0900588 /* The pseudo configuration device on SIMG4726 attached to
589 * ASUS P5W-DH Deluxe doesn't send signature FIS after
590 * hardreset if no device is attached to the first downstream
591 * port && the pseudo device locks up on SRST w/ PMP==0. To
592 * work around this, wait for !BSY only briefly. If BSY isn't
593 * cleared, perform CLO and proceed to IDENTIFY (achieved by
594 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
595 *
596 * Wait for two seconds. Devices attached to downstream port
597 * which can't process the following IDENTIFY after this will
598 * have to be reset again. For most cases, this should
599 * suffice while making probing snappish enough.
600 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900601 if (online) {
602 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
603 ahci_check_ready);
604 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800605 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900606 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900607 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900608}
609
Tejun Heo438ac6d2007-03-02 17:31:26 +0900610#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900611static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
612{
Jeff Garzikcca39742006-08-24 03:19:22 -0400613 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900614 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300615 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900616 u32 ctl;
617
Tejun Heo9b10ae82009-05-30 20:50:12 +0900618 if (mesg.event & PM_EVENT_SUSPEND &&
619 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
620 dev_printk(KERN_ERR, &pdev->dev,
621 "BIOS update required for suspend/resume\n");
622 return -EIO;
623 }
624
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100625 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900626 /* AHCI spec rev1.1 section 8.3.3:
627 * Software must disable interrupts prior to requesting a
628 * transition of the HBA to D3 state.
629 */
630 ctl = readl(mmio + HOST_CTL);
631 ctl &= ~HOST_IRQ_EN;
632 writel(ctl, mmio + HOST_CTL);
633 readl(mmio + HOST_CTL); /* flush */
634 }
635
636 return ata_pci_device_suspend(pdev, mesg);
637}
638
639static int ahci_pci_device_resume(struct pci_dev *pdev)
640{
Jeff Garzikcca39742006-08-24 03:19:22 -0400641 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900642 int rc;
643
Tejun Heo553c4aa2006-12-26 19:39:50 +0900644 rc = ata_pci_device_do_resume(pdev);
645 if (rc)
646 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900647
648 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300649 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900650 if (rc)
651 return rc;
652
Anton Vorontsov781d6552010-03-03 20:17:42 +0300653 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900654 }
655
Jeff Garzikcca39742006-08-24 03:19:22 -0400656 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900657
658 return 0;
659}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900660#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900661
Tejun Heo4447d352007-04-17 23:44:08 +0900662static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700667 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
668 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700670 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500672 dev_printk(KERN_ERR, &pdev->dev,
673 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 return rc;
675 }
676 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700678 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500680 dev_printk(KERN_ERR, &pdev->dev,
681 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 return rc;
683 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700684 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500686 dev_printk(KERN_ERR, &pdev->dev,
687 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 return rc;
689 }
690 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 return 0;
692}
693
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300694static void ahci_pci_print_info(struct ata_host *host)
695{
696 struct pci_dev *pdev = to_pci_dev(host->dev);
697 u16 cc;
698 const char *scc_s;
699
700 pci_read_config_word(pdev, 0x0a, &cc);
701 if (cc == PCI_CLASS_STORAGE_IDE)
702 scc_s = "IDE";
703 else if (cc == PCI_CLASS_STORAGE_SATA)
704 scc_s = "SATA";
705 else if (cc == PCI_CLASS_STORAGE_RAID)
706 scc_s = "RAID";
707 else
708 scc_s = "unknown";
709
710 ahci_print_info(host, scc_s);
711}
712
Tejun Heoedc93052007-10-25 14:59:16 +0900713/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
714 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
715 * support PMP and the 4726 either directly exports the device
716 * attached to the first downstream port or acts as a hardware storage
717 * controller and emulate a single ATA device (can be RAID 0/1 or some
718 * other configuration).
719 *
720 * When there's no device attached to the first downstream port of the
721 * 4726, "Config Disk" appears, which is a pseudo ATA device to
722 * configure the 4726. However, ATA emulation of the device is very
723 * lame. It doesn't send signature D2H Reg FIS after the initial
724 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
725 *
726 * The following function works around the problem by always using
727 * hardreset on the port and not depending on receiving signature FIS
728 * afterward. If signature FIS isn't received soon, ATA class is
729 * assumed without follow-up softreset.
730 */
731static void ahci_p5wdh_workaround(struct ata_host *host)
732{
733 static struct dmi_system_id sysids[] = {
734 {
735 .ident = "P5W DH Deluxe",
736 .matches = {
737 DMI_MATCH(DMI_SYS_VENDOR,
738 "ASUSTEK COMPUTER INC"),
739 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
740 },
741 },
742 { }
743 };
744 struct pci_dev *pdev = to_pci_dev(host->dev);
745
746 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
747 dmi_check_system(sysids)) {
748 struct ata_port *ap = host->ports[1];
749
750 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
751 "Deluxe on-board SIMG4726 workaround\n");
752
753 ap->ops = &ahci_p5wdh_ops;
754 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
755 }
756}
757
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900758/* only some SB600 ahci controllers can do 64bit DMA */
759static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800760{
761 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900762 /*
763 * The oldest version known to be broken is 0901 and
764 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900765 * Enable 64bit DMA on 1501 and anything newer.
766 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900767 * Please read bko#9412 for more info.
768 */
Shane Huang58a09b32009-05-27 15:04:43 +0800769 {
770 .ident = "ASUS M2A-VM",
771 .matches = {
772 DMI_MATCH(DMI_BOARD_VENDOR,
773 "ASUSTeK Computer INC."),
774 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
775 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900776 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800777 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100778 /*
779 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
780 * support 64bit DMA.
781 *
782 * BIOS versions earlier than 1.5 had the Manufacturer DMI
783 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
784 * This spelling mistake was fixed in BIOS version 1.5, so
785 * 1.5 and later have the Manufacturer as
786 * "MICRO-STAR INTERNATIONAL CO.,LTD".
787 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
788 *
789 * BIOS versions earlier than 1.9 had a Board Product Name
790 * DMI field of "MS-7376". This was changed to be
791 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
792 * match on DMI_BOARD_NAME of "MS-7376".
793 */
794 {
795 .ident = "MSI K9A2 Platinum",
796 .matches = {
797 DMI_MATCH(DMI_BOARD_VENDOR,
798 "MICRO-STAR INTER"),
799 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
800 },
801 },
Shane Huang58a09b32009-05-27 15:04:43 +0800802 { }
803 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900804 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900805 int year, month, date;
806 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800807
Tejun Heo03d783b2009-08-16 21:04:02 +0900808 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800809 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900810 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800811 return false;
812
Mark Nelsone65cc192009-11-03 20:06:48 +1100813 if (!match->driver_data)
814 goto enable_64bit;
815
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900816 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
817 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800818
Mark Nelsone65cc192009-11-03 20:06:48 +1100819 if (strcmp(buf, match->driver_data) >= 0)
820 goto enable_64bit;
821 else {
Tejun Heo03d783b2009-08-16 21:04:02 +0900822 dev_printk(KERN_WARNING, &pdev->dev, "%s: BIOS too old, "
823 "forcing 32bit DMA, update BIOS\n", match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900824 return false;
825 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100826
827enable_64bit:
828 dev_printk(KERN_WARNING, &pdev->dev, "%s: enabling 64bit DMA\n",
829 match->ident);
830 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800831}
832
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100833static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
834{
835 static const struct dmi_system_id broken_systems[] = {
836 {
837 .ident = "HP Compaq nx6310",
838 .matches = {
839 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
840 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
841 },
842 /* PCI slot number of the controller */
843 .driver_data = (void *)0x1FUL,
844 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100845 {
846 .ident = "HP Compaq 6720s",
847 .matches = {
848 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
849 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
850 },
851 /* PCI slot number of the controller */
852 .driver_data = (void *)0x1FUL,
853 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100854
855 { } /* terminate list */
856 };
857 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
858
859 if (dmi) {
860 unsigned long slot = (unsigned long)dmi->driver_data;
861 /* apply the quirk only to on-board controllers */
862 return slot == PCI_SLOT(pdev->devfn);
863 }
864
865 return false;
866}
867
Tejun Heo9b10ae82009-05-30 20:50:12 +0900868static bool ahci_broken_suspend(struct pci_dev *pdev)
869{
870 static const struct dmi_system_id sysids[] = {
871 /*
872 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
873 * to the harddisk doesn't become online after
874 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900875 *
876 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
877 *
878 * Use dates instead of versions to match as HP is
879 * apparently recycling both product and version
880 * strings.
881 *
882 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900883 */
884 {
885 .ident = "dv4",
886 .matches = {
887 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
888 DMI_MATCH(DMI_PRODUCT_NAME,
889 "HP Pavilion dv4 Notebook PC"),
890 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900891 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900892 },
893 {
894 .ident = "dv5",
895 .matches = {
896 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
897 DMI_MATCH(DMI_PRODUCT_NAME,
898 "HP Pavilion dv5 Notebook PC"),
899 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900900 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900901 },
902 {
903 .ident = "dv6",
904 .matches = {
905 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
906 DMI_MATCH(DMI_PRODUCT_NAME,
907 "HP Pavilion dv6 Notebook PC"),
908 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900909 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900910 },
911 {
912 .ident = "HDX18",
913 .matches = {
914 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
915 DMI_MATCH(DMI_PRODUCT_NAME,
916 "HP HDX18 Notebook PC"),
917 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900918 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900919 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900920 /*
921 * Acer eMachines G725 has the same problem. BIOS
922 * V1.03 is known to be broken. V3.04 is known to
923 * work. Inbetween, there are V1.06, V2.06 and V3.03
924 * that we don't have much idea about. For now,
925 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900926 *
927 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900928 */
929 {
930 .ident = "G725",
931 .matches = {
932 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
933 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
934 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900935 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900936 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900937 { } /* terminate list */
938 };
939 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900940 int year, month, date;
941 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900942
943 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
944 return false;
945
Tejun Heo9deb3432010-03-16 09:50:26 +0900946 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
947 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900948
Tejun Heo9deb3432010-03-16 09:50:26 +0900949 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900950}
951
Tejun Heo55946392009-08-04 14:30:08 +0900952static bool ahci_broken_online(struct pci_dev *pdev)
953{
954#define ENCODE_BUSDEVFN(bus, slot, func) \
955 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
956 static const struct dmi_system_id sysids[] = {
957 /*
958 * There are several gigabyte boards which use
959 * SIMG5723s configured as hardware RAID. Certain
960 * 5723 firmware revisions shipped there keep the link
961 * online but fail to answer properly to SRST or
962 * IDENTIFY when no device is attached downstream
963 * causing libata to retry quite a few times leading
964 * to excessive detection delay.
965 *
966 * As these firmwares respond to the second reset try
967 * with invalid device signature, considering unknown
968 * sig as offline works around the problem acceptably.
969 */
970 {
971 .ident = "EP45-DQ6",
972 .matches = {
973 DMI_MATCH(DMI_BOARD_VENDOR,
974 "Gigabyte Technology Co., Ltd."),
975 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
976 },
977 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
978 },
979 {
980 .ident = "EP45-DS5",
981 .matches = {
982 DMI_MATCH(DMI_BOARD_VENDOR,
983 "Gigabyte Technology Co., Ltd."),
984 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
985 },
986 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
987 },
988 { } /* terminate list */
989 };
990#undef ENCODE_BUSDEVFN
991 const struct dmi_system_id *dmi = dmi_first_match(sysids);
992 unsigned int val;
993
994 if (!dmi)
995 return false;
996
997 val = (unsigned long)dmi->driver_data;
998
999 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1000}
1001
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001002#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001003static void ahci_gtf_filter_workaround(struct ata_host *host)
1004{
1005 static const struct dmi_system_id sysids[] = {
1006 /*
1007 * Aspire 3810T issues a bunch of SATA enable commands
1008 * via _GTF including an invalid one and one which is
1009 * rejected by the device. Among the successful ones
1010 * is FPDMA non-zero offset enable which when enabled
1011 * only on the drive side leads to NCQ command
1012 * failures. Filter it out.
1013 */
1014 {
1015 .ident = "Aspire 3810T",
1016 .matches = {
1017 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1018 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1019 },
1020 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1021 },
1022 { }
1023 };
1024 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1025 unsigned int filter;
1026 int i;
1027
1028 if (!dmi)
1029 return;
1030
1031 filter = (unsigned long)dmi->driver_data;
1032 dev_printk(KERN_INFO, host->dev,
1033 "applying extra ACPI _GTF filter 0x%x for %s\n",
1034 filter, dmi->ident);
1035
1036 for (i = 0; i < host->n_ports; i++) {
1037 struct ata_port *ap = host->ports[i];
1038 struct ata_link *link;
1039 struct ata_device *dev;
1040
1041 ata_for_each_link(link, ap, EDGE)
1042 ata_for_each_dev(dev, link, ALL)
1043 dev->gtf_filter |= filter;
1044 }
1045}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001046#else
1047static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1048{}
1049#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001050
Tejun Heo24dc5f32007-01-20 16:00:28 +09001051static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052{
1053 static int printed_version;
Tejun Heoe297d992008-06-10 00:13:04 +09001054 unsigned int board_id = ent->driver_data;
1055 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001056 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001057 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001059 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001060 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061
1062 VPRINTK("ENTER\n");
1063
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001064 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001065
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001067 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
Alan Cox5b66c822008-09-03 14:48:34 +01001069 /* The AHCI driver can only drive the SATA ports, the PATA driver
1070 can drive them all so if both drivers are selected make sure
1071 AHCI stays out of the way */
1072 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1073 return -ENODEV;
1074
Tejun Heoc6353b42010-06-17 11:42:22 +02001075 /*
1076 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1077 * ahci, use ata_generic instead.
1078 */
1079 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1080 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1081 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1082 pdev->subsystem_device == 0xcb89)
1083 return -ENODEV;
1084
Mark Nelson7a022672009-11-22 12:07:41 +11001085 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1086 * At the moment, we can only use the AHCI mode. Let the users know
1087 * that for SAS drives they're out of luck.
1088 */
1089 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
1090 dev_printk(KERN_INFO, &pdev->dev, "PDC42819 "
1091 "can only drive SATA devices with this driver\n");
1092
Tejun Heo4447d352007-04-17 23:44:08 +09001093 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001094 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 if (rc)
1096 return rc;
1097
Tejun Heodea55132008-03-11 19:52:31 +09001098 /* AHCI controllers often implement SFF compatible interface.
1099 * Grab all PCI BARs just in case.
1100 */
1101 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001102 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001103 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001104 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001105 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Tejun Heoc4f77922007-12-06 15:09:43 +09001107 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1108 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1109 u8 map;
1110
1111 /* ICH6s share the same PCI ID for both piix and ahci
1112 * modes. Enabling ahci mode while MAP indicates
1113 * combined mode is a bad idea. Yield to ata_piix.
1114 */
1115 pci_read_config_byte(pdev, ICH_MAP, &map);
1116 if (map & 0x3) {
1117 dev_printk(KERN_INFO, &pdev->dev, "controller is in "
1118 "combined mode, can't enable AHCI mode\n");
1119 return -ENODEV;
1120 }
1121 }
1122
Tejun Heo24dc5f32007-01-20 16:00:28 +09001123 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1124 if (!hpriv)
1125 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001126 hpriv->flags |= (unsigned long)pi.private_data;
1127
Tejun Heoe297d992008-06-10 00:13:04 +09001128 /* MCP65 revision A1 and A2 can't do MSI */
1129 if (board_id == board_ahci_mcp65 &&
1130 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1131 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1132
Shane Huange427fe02008-12-30 10:53:41 +08001133 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1134 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1135 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1136
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001137 /* only some SB600s can do 64bit DMA */
1138 if (ahci_sb600_enable_64bit(pdev))
1139 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001140
Tejun Heo31b239a2009-09-17 00:34:39 +09001141 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1142 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Anton Vorontsovd8993342010-03-03 20:17:34 +03001144 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1145
Tejun Heo4447d352007-04-17 23:44:08 +09001146 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001147 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148
Tejun Heo4447d352007-04-17 23:44:08 +09001149 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001150 if (hpriv->cap & HOST_CAP_NCQ) {
1151 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001152 /*
1153 * Auto-activate optimization is supposed to be
1154 * supported on all AHCI controllers indicating NCQ
1155 * capability, but it seems to be broken on some
1156 * chipsets including NVIDIAs.
1157 */
1158 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001159 pi.flags |= ATA_FLAG_FPDMA_AA;
1160 }
Tejun Heo4447d352007-04-17 23:44:08 +09001161
Tejun Heo7d50b602007-09-23 13:19:54 +09001162 if (hpriv->cap & HOST_CAP_PMP)
1163 pi.flags |= ATA_FLAG_PMP;
1164
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001165 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001166
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001167 if (ahci_broken_system_poweroff(pdev)) {
1168 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1169 dev_info(&pdev->dev,
1170 "quirky BIOS, skipping spindown on poweroff\n");
1171 }
1172
Tejun Heo9b10ae82009-05-30 20:50:12 +09001173 if (ahci_broken_suspend(pdev)) {
1174 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
1175 dev_printk(KERN_WARNING, &pdev->dev,
1176 "BIOS update required for suspend/resume\n");
1177 }
1178
Tejun Heo55946392009-08-04 14:30:08 +09001179 if (ahci_broken_online(pdev)) {
1180 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1181 dev_info(&pdev->dev,
1182 "online status unreliable, applying workaround\n");
1183 }
1184
Tejun Heo837f5f82008-02-06 15:13:51 +09001185 /* CAP.NP sometimes indicate the index of the last enabled
1186 * port, at other times, that of the last possible port, so
1187 * determining the maximum port number requires looking at
1188 * both CAP.NP and port_map.
1189 */
1190 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1191
1192 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001193 if (!host)
1194 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001195 host->private_data = hpriv;
1196
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001197 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001198 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001199 else
1200 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001201
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001202 if (pi.flags & ATA_FLAG_EM)
1203 ahci_reset_em(host);
1204
Tejun Heo4447d352007-04-17 23:44:08 +09001205 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001206 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001207
Tejun Heocbcdd872007-08-18 13:14:55 +09001208 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1209 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1210 0x100 + ap->port_no * 0x80, "port");
1211
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001212 /* set enclosure management message type */
1213 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001214 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001215
1216
Jeff Garzikdab632e2007-05-28 08:33:01 -04001217 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001218 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001219 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001220 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Tejun Heoedc93052007-10-25 14:59:16 +09001222 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1223 ahci_p5wdh_workaround(host);
1224
Tejun Heof80ae7e2009-09-16 04:18:03 +09001225 /* apply gtf filter quirk */
1226 ahci_gtf_filter_workaround(host);
1227
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001229 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001231 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232
Anton Vorontsov33030402010-03-03 20:17:39 +03001233 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001234 if (rc)
1235 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001236
Anton Vorontsov781d6552010-03-03 20:17:42 +03001237 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001238 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
Tejun Heo4447d352007-04-17 23:44:08 +09001240 pci_set_master(pdev);
1241 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1242 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001243}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244
1245static int __init ahci_init(void)
1246{
Pavel Roskinb7887192006-08-10 18:13:18 +09001247 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248}
1249
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250static void __exit ahci_exit(void)
1251{
1252 pci_unregister_driver(&ahci_pci_driver);
1253}
1254
1255
1256MODULE_AUTHOR("Jeff Garzik");
1257MODULE_DESCRIPTION("AHCI SATA low-level driver");
1258MODULE_LICENSE("GPL");
1259MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001260MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
1262module_init(ahci_init);
1263module_exit(ahci_exit);