blob: 23a65168d5ba2bb45ff8db225d4ef436cfe4a980 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
82 struct drm_info_node *node = (struct drm_info_node *) m->private;
83 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100173}
174
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700175static void describe_ctx(struct seq_file *m, struct i915_hw_context *ctx)
176{
177 seq_putc(m, ctx->is_initialized ? 'I' : 'i');
178 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
179 seq_putc(m, ' ');
180}
181
Ben Gamari433e12f2009-02-17 20:08:51 -0500182static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500183{
184 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500185 uintptr_t list = (uintptr_t) node->info_ent->data;
186 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500187 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700188 struct drm_i915_private *dev_priv = dev->dev_private;
189 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700190 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100191 size_t total_obj_size, total_gtt_size;
192 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100193
194 ret = mutex_lock_interruptible(&dev->struct_mutex);
195 if (ret)
196 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500197
Ben Widawskyca191b12013-07-31 17:00:14 -0700198 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500199 switch (list) {
200 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100201 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700202 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 break;
204 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100205 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700206 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500207 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500208 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100209 mutex_unlock(&dev->struct_mutex);
210 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500211 }
212
Chris Wilson8f2480f2010-09-26 11:44:19 +0100213 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700214 list_for_each_entry(vma, head, mm_list) {
215 seq_printf(m, " ");
216 describe_obj(m, vma->obj);
217 seq_printf(m, "\n");
218 total_obj_size += vma->obj->base.size;
219 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100220 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500221 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100222 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700223
Chris Wilson8f2480f2010-09-26 11:44:19 +0100224 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
225 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500226 return 0;
227}
228
Chris Wilson6d2b8882013-08-07 18:30:54 +0100229static int obj_rank_by_stolen(void *priv,
230 struct list_head *A, struct list_head *B)
231{
232 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200233 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100234 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236
237 return a->stolen->start - b->stolen->start;
238}
239
240static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
241{
242 struct drm_info_node *node = (struct drm_info_node *) m->private;
243 struct drm_device *dev = node->minor->dev;
244 struct drm_i915_private *dev_priv = dev->dev_private;
245 struct drm_i915_gem_object *obj;
246 size_t total_obj_size, total_gtt_size;
247 LIST_HEAD(stolen);
248 int count, ret;
249
250 ret = mutex_lock_interruptible(&dev->struct_mutex);
251 if (ret)
252 return ret;
253
254 total_obj_size = total_gtt_size = count = 0;
255 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
256 if (obj->stolen == NULL)
257 continue;
258
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200259 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100260
261 total_obj_size += obj->base.size;
262 total_gtt_size += i915_gem_obj_ggtt_size(obj);
263 count++;
264 }
265 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
266 if (obj->stolen == NULL)
267 continue;
268
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200269 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100270
271 total_obj_size += obj->base.size;
272 count++;
273 }
274 list_sort(NULL, &stolen, obj_rank_by_stolen);
275 seq_puts(m, "Stolen:\n");
276 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200277 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100278 seq_puts(m, " ");
279 describe_obj(m, obj);
280 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200281 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100282 }
283 mutex_unlock(&dev->struct_mutex);
284
285 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
286 count, total_obj_size, total_gtt_size);
287 return 0;
288}
289
Chris Wilson6299f992010-11-24 12:23:44 +0000290#define count_objects(list, member) do { \
291 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700292 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000293 ++count; \
294 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700295 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000296 ++mappable_count; \
297 } \
298 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400299} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000300
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100301struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000302 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000304 size_t total, unbound;
305 size_t global, shared;
306 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100307};
308
309static int per_file_stats(int id, void *ptr, void *data)
310{
311 struct drm_i915_gem_object *obj = ptr;
312 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000313 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100314
315 stats->count++;
316 stats->total += obj->base.size;
317
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000318 if (obj->base.name || obj->base.dma_buf)
319 stats->shared += obj->base.size;
320
Chris Wilson6313c202014-03-19 13:45:45 +0000321 if (USES_FULL_PPGTT(obj->base.dev)) {
322 list_for_each_entry(vma, &obj->vma_list, vma_link) {
323 struct i915_hw_ppgtt *ppgtt;
324
325 if (!drm_mm_node_allocated(&vma->node))
326 continue;
327
328 if (i915_is_ggtt(vma->vm)) {
329 stats->global += obj->base.size;
330 continue;
331 }
332
333 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
334 if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
335 continue;
336
337 if (obj->ring) /* XXX per-vma statistic */
338 stats->active += obj->base.size;
339 else
340 stats->inactive += obj->base.size;
341
342 return 0;
343 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100344 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000345 if (i915_gem_obj_ggtt_bound(obj)) {
346 stats->global += obj->base.size;
347 if (obj->ring)
348 stats->active += obj->base.size;
349 else
350 stats->inactive += obj->base.size;
351 return 0;
352 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100353 }
354
Chris Wilson6313c202014-03-19 13:45:45 +0000355 if (!list_empty(&obj->global_list))
356 stats->unbound += obj->base.size;
357
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100358 return 0;
359}
360
Ben Widawskyca191b12013-07-31 17:00:14 -0700361#define count_vmas(list, member) do { \
362 list_for_each_entry(vma, list, member) { \
363 size += i915_gem_obj_ggtt_size(vma->obj); \
364 ++count; \
365 if (vma->obj->map_and_fenceable) { \
366 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
367 ++mappable_count; \
368 } \
369 } \
370} while (0)
371
372static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100373{
374 struct drm_info_node *node = (struct drm_info_node *) m->private;
375 struct drm_device *dev = node->minor->dev;
376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200377 u32 count, mappable_count, purgeable_count;
378 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000379 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700380 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700382 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100383 int ret;
384
385 ret = mutex_lock_interruptible(&dev->struct_mutex);
386 if (ret)
387 return ret;
388
Chris Wilson6299f992010-11-24 12:23:44 +0000389 seq_printf(m, "%u objects, %zu bytes\n",
390 dev_priv->mm.object_count,
391 dev_priv->mm.object_memory);
392
393 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700394 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000395 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
396 count, mappable_count, size, mappable_size);
397
398 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700399 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000400 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
401 count, mappable_count, size, mappable_size);
402
403 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700404 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
406 count, mappable_count, size, mappable_size);
407
Chris Wilsonb7abb712012-08-20 11:33:30 +0200408 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700409 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200410 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200411 if (obj->madv == I915_MADV_DONTNEED)
412 purgeable_size += obj->base.size, ++purgeable_count;
413 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200414 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
415
Chris Wilson6299f992010-11-24 12:23:44 +0000416 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700417 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000418 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700419 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000420 ++count;
421 }
422 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700423 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000424 ++mappable_count;
425 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200426 if (obj->madv == I915_MADV_DONTNEED) {
427 purgeable_size += obj->base.size;
428 ++purgeable_count;
429 }
Chris Wilson6299f992010-11-24 12:23:44 +0000430 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200431 seq_printf(m, "%u purgeable objects, %zu bytes\n",
432 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000433 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
434 mappable_count, mappable_size);
435 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
436 count, size);
437
Ben Widawsky93d18792013-01-17 12:45:17 -0800438 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700439 dev_priv->gtt.base.total,
440 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100441
Damien Lespiau267f0c92013-06-24 22:59:48 +0100442 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100443 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
444 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900445 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100446
447 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000448 stats.file_priv = file->driver_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100449 idr_for_each(&file->object_idr, per_file_stats, &stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900450 /*
451 * Although we have a valid reference on file->pid, that does
452 * not guarantee that the task_struct who called get_pid() is
453 * still alive (e.g. get_pid(current) => fork() => exit()).
454 * Therefore, we need to protect this ->comm access using RCU.
455 */
456 rcu_read_lock();
457 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000458 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900459 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100460 stats.count,
461 stats.total,
462 stats.active,
463 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000464 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000465 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900467 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100468 }
469
Chris Wilson73aa8082010-09-30 11:46:12 +0100470 mutex_unlock(&dev->struct_mutex);
471
472 return 0;
473}
474
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100475static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000476{
477 struct drm_info_node *node = (struct drm_info_node *) m->private;
478 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100479 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000480 struct drm_i915_private *dev_priv = dev->dev_private;
481 struct drm_i915_gem_object *obj;
482 size_t total_obj_size, total_gtt_size;
483 int count, ret;
484
485 ret = mutex_lock_interruptible(&dev->struct_mutex);
486 if (ret)
487 return ret;
488
489 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700490 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800491 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100492 continue;
493
Damien Lespiau267f0c92013-06-24 22:59:48 +0100494 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000495 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100496 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000497 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700498 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000499 count++;
500 }
501
502 mutex_unlock(&dev->struct_mutex);
503
504 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
505 count, total_obj_size, total_gtt_size);
506
507 return 0;
508}
509
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100510static int i915_gem_pageflip_info(struct seq_file *m, void *data)
511{
512 struct drm_info_node *node = (struct drm_info_node *) m->private;
513 struct drm_device *dev = node->minor->dev;
514 unsigned long flags;
515 struct intel_crtc *crtc;
516
517 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800518 const char pipe = pipe_name(crtc->pipe);
519 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100520 struct intel_unpin_work *work;
521
522 spin_lock_irqsave(&dev->event_lock, flags);
523 work = crtc->unpin_work;
524 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800525 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100526 pipe, plane);
527 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000528 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800529 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100530 pipe, plane);
531 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800532 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100533 pipe, plane);
534 }
535 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100536 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100537 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100538 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000539 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100540
541 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000542 struct drm_i915_gem_object *obj = work->old_fb_obj;
543 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700544 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
545 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100546 }
547 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000548 struct drm_i915_gem_object *obj = work->pending_flip_obj;
549 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700550 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
551 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100552 }
553 }
554 spin_unlock_irqrestore(&dev->event_lock, flags);
555 }
556
557 return 0;
558}
559
Ben Gamari20172632009-02-17 20:08:50 -0500560static int i915_gem_request_info(struct seq_file *m, void *data)
561{
562 struct drm_info_node *node = (struct drm_info_node *) m->private;
563 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300564 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100565 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500566 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100567 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100568
569 ret = mutex_lock_interruptible(&dev->struct_mutex);
570 if (ret)
571 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500572
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100573 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100574 for_each_ring(ring, dev_priv, i) {
575 if (list_empty(&ring->request_list))
576 continue;
577
578 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100579 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100580 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100581 list) {
582 seq_printf(m, " %d @ %d\n",
583 gem_request->seqno,
584 (int) (jiffies - gem_request->emitted_jiffies));
585 }
586 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500587 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100588 mutex_unlock(&dev->struct_mutex);
589
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100590 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100591 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100592
Ben Gamari20172632009-02-17 20:08:50 -0500593 return 0;
594}
595
Chris Wilsonb2223492010-10-27 15:27:33 +0100596static void i915_ring_seqno_info(struct seq_file *m,
597 struct intel_ring_buffer *ring)
598{
599 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200600 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100601 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100602 }
603}
604
Ben Gamari20172632009-02-17 20:08:50 -0500605static int i915_gem_seqno_info(struct seq_file *m, void *data)
606{
607 struct drm_info_node *node = (struct drm_info_node *) m->private;
608 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300609 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100610 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000611 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200616 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500617
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100618 for_each_ring(ring, dev_priv, i)
619 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100620
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200621 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100622 mutex_unlock(&dev->struct_mutex);
623
Ben Gamari20172632009-02-17 20:08:50 -0500624 return 0;
625}
626
627
628static int i915_interrupt_info(struct seq_file *m, void *data)
629{
630 struct drm_info_node *node = (struct drm_info_node *) m->private;
631 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300632 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100633 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800634 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100635
636 ret = mutex_lock_interruptible(&dev->struct_mutex);
637 if (ret)
638 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200639 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500640
Ben Widawskya123f152013-11-02 21:07:10 -0700641 if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700642 seq_printf(m, "Master Interrupt Control:\t%08x\n",
643 I915_READ(GEN8_MASTER_IRQ));
644
645 for (i = 0; i < 4; i++) {
646 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
647 i, I915_READ(GEN8_GT_IMR(i)));
648 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
649 i, I915_READ(GEN8_GT_IIR(i)));
650 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
651 i, I915_READ(GEN8_GT_IER(i)));
652 }
653
Damien Lespiau07d27e22014-03-03 17:31:46 +0000654 for_each_pipe(pipe) {
Ben Widawskya123f152013-11-02 21:07:10 -0700655 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000656 pipe_name(pipe),
657 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700658 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000659 pipe_name(pipe),
660 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700661 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000662 pipe_name(pipe),
663 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700664 }
665
666 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
667 I915_READ(GEN8_DE_PORT_IMR));
668 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
669 I915_READ(GEN8_DE_PORT_IIR));
670 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
671 I915_READ(GEN8_DE_PORT_IER));
672
673 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
674 I915_READ(GEN8_DE_MISC_IMR));
675 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
676 I915_READ(GEN8_DE_MISC_IIR));
677 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
678 I915_READ(GEN8_DE_MISC_IER));
679
680 seq_printf(m, "PCU interrupt mask:\t%08x\n",
681 I915_READ(GEN8_PCU_IMR));
682 seq_printf(m, "PCU interrupt identity:\t%08x\n",
683 I915_READ(GEN8_PCU_IIR));
684 seq_printf(m, "PCU interrupt enable:\t%08x\n",
685 I915_READ(GEN8_PCU_IER));
686 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700687 seq_printf(m, "Display IER:\t%08x\n",
688 I915_READ(VLV_IER));
689 seq_printf(m, "Display IIR:\t%08x\n",
690 I915_READ(VLV_IIR));
691 seq_printf(m, "Display IIR_RW:\t%08x\n",
692 I915_READ(VLV_IIR_RW));
693 seq_printf(m, "Display IMR:\t%08x\n",
694 I915_READ(VLV_IMR));
695 for_each_pipe(pipe)
696 seq_printf(m, "Pipe %c stat:\t%08x\n",
697 pipe_name(pipe),
698 I915_READ(PIPESTAT(pipe)));
699
700 seq_printf(m, "Master IER:\t%08x\n",
701 I915_READ(VLV_MASTER_IER));
702
703 seq_printf(m, "Render IER:\t%08x\n",
704 I915_READ(GTIER));
705 seq_printf(m, "Render IIR:\t%08x\n",
706 I915_READ(GTIIR));
707 seq_printf(m, "Render IMR:\t%08x\n",
708 I915_READ(GTIMR));
709
710 seq_printf(m, "PM IER:\t\t%08x\n",
711 I915_READ(GEN6_PMIER));
712 seq_printf(m, "PM IIR:\t\t%08x\n",
713 I915_READ(GEN6_PMIIR));
714 seq_printf(m, "PM IMR:\t\t%08x\n",
715 I915_READ(GEN6_PMIMR));
716
717 seq_printf(m, "Port hotplug:\t%08x\n",
718 I915_READ(PORT_HOTPLUG_EN));
719 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
720 I915_READ(VLV_DPFLIPSTAT));
721 seq_printf(m, "DPINVGTT:\t%08x\n",
722 I915_READ(DPINVGTT));
723
724 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800725 seq_printf(m, "Interrupt enable: %08x\n",
726 I915_READ(IER));
727 seq_printf(m, "Interrupt identity: %08x\n",
728 I915_READ(IIR));
729 seq_printf(m, "Interrupt mask: %08x\n",
730 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800731 for_each_pipe(pipe)
732 seq_printf(m, "Pipe %c stat: %08x\n",
733 pipe_name(pipe),
734 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800735 } else {
736 seq_printf(m, "North Display Interrupt enable: %08x\n",
737 I915_READ(DEIER));
738 seq_printf(m, "North Display Interrupt identity: %08x\n",
739 I915_READ(DEIIR));
740 seq_printf(m, "North Display Interrupt mask: %08x\n",
741 I915_READ(DEIMR));
742 seq_printf(m, "South Display Interrupt enable: %08x\n",
743 I915_READ(SDEIER));
744 seq_printf(m, "South Display Interrupt identity: %08x\n",
745 I915_READ(SDEIIR));
746 seq_printf(m, "South Display Interrupt mask: %08x\n",
747 I915_READ(SDEIMR));
748 seq_printf(m, "Graphics Interrupt enable: %08x\n",
749 I915_READ(GTIER));
750 seq_printf(m, "Graphics Interrupt identity: %08x\n",
751 I915_READ(GTIIR));
752 seq_printf(m, "Graphics Interrupt mask: %08x\n",
753 I915_READ(GTIMR));
754 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100755 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700756 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100757 seq_printf(m,
758 "Graphics Interrupt mask (%s): %08x\n",
759 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000760 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100761 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000762 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200763 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100764 mutex_unlock(&dev->struct_mutex);
765
Ben Gamari20172632009-02-17 20:08:50 -0500766 return 0;
767}
768
Chris Wilsona6172a82009-02-11 14:26:38 +0000769static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
770{
771 struct drm_info_node *node = (struct drm_info_node *) m->private;
772 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300773 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100774 int i, ret;
775
776 ret = mutex_lock_interruptible(&dev->struct_mutex);
777 if (ret)
778 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000779
780 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
781 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
782 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000783 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000784
Chris Wilson6c085a72012-08-20 11:40:46 +0200785 seq_printf(m, "Fence %d, pin count = %d, object = ",
786 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100787 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100788 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100789 else
Chris Wilson05394f32010-11-08 19:18:58 +0000790 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100791 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000792 }
793
Chris Wilson05394f32010-11-08 19:18:58 +0000794 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000795 return 0;
796}
797
Ben Gamari20172632009-02-17 20:08:50 -0500798static int i915_hws_info(struct seq_file *m, void *data)
799{
800 struct drm_info_node *node = (struct drm_info_node *) m->private;
801 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300802 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100803 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100804 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100805 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500806
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000807 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100808 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500809 if (hws == NULL)
810 return 0;
811
812 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
813 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
814 i * 4,
815 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
816 }
817 return 0;
818}
819
Daniel Vetterd5442302012-04-27 15:17:40 +0200820static ssize_t
821i915_error_state_write(struct file *filp,
822 const char __user *ubuf,
823 size_t cnt,
824 loff_t *ppos)
825{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300826 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200827 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200828 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200829
830 DRM_DEBUG_DRIVER("Resetting error state\n");
831
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200832 ret = mutex_lock_interruptible(&dev->struct_mutex);
833 if (ret)
834 return ret;
835
Daniel Vetterd5442302012-04-27 15:17:40 +0200836 i915_destroy_error_state(dev);
837 mutex_unlock(&dev->struct_mutex);
838
839 return cnt;
840}
841
842static int i915_error_state_open(struct inode *inode, struct file *file)
843{
844 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200845 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200846
847 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
848 if (!error_priv)
849 return -ENOMEM;
850
851 error_priv->dev = dev;
852
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300853 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200854
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300855 file->private_data = error_priv;
856
857 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200858}
859
860static int i915_error_state_release(struct inode *inode, struct file *file)
861{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300862 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200863
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300864 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200865 kfree(error_priv);
866
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300867 return 0;
868}
869
870static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
871 size_t count, loff_t *pos)
872{
873 struct i915_error_state_file_priv *error_priv = file->private_data;
874 struct drm_i915_error_state_buf error_str;
875 loff_t tmp_pos = 0;
876 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300877 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300878
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300879 ret = i915_error_state_buf_init(&error_str, count, *pos);
880 if (ret)
881 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300882
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300883 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300884 if (ret)
885 goto out;
886
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300887 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
888 error_str.buf,
889 error_str.bytes);
890
891 if (ret_count < 0)
892 ret = ret_count;
893 else
894 *pos = error_str.start + ret_count;
895out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300896 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300897 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200898}
899
900static const struct file_operations i915_error_state_fops = {
901 .owner = THIS_MODULE,
902 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300903 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200904 .write = i915_error_state_write,
905 .llseek = default_llseek,
906 .release = i915_error_state_release,
907};
908
Kees Cook647416f2013-03-10 14:10:06 -0700909static int
910i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200911{
Kees Cook647416f2013-03-10 14:10:06 -0700912 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300913 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200914 int ret;
915
916 ret = mutex_lock_interruptible(&dev->struct_mutex);
917 if (ret)
918 return ret;
919
Kees Cook647416f2013-03-10 14:10:06 -0700920 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200921 mutex_unlock(&dev->struct_mutex);
922
Kees Cook647416f2013-03-10 14:10:06 -0700923 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200924}
925
Kees Cook647416f2013-03-10 14:10:06 -0700926static int
927i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200928{
Kees Cook647416f2013-03-10 14:10:06 -0700929 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200930 int ret;
931
Mika Kuoppala40633212012-12-04 15:12:00 +0200932 ret = mutex_lock_interruptible(&dev->struct_mutex);
933 if (ret)
934 return ret;
935
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200936 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200937 mutex_unlock(&dev->struct_mutex);
938
Kees Cook647416f2013-03-10 14:10:06 -0700939 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200940}
941
Kees Cook647416f2013-03-10 14:10:06 -0700942DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
943 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300944 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200945
Jesse Barnesf97108d2010-01-29 11:27:07 -0800946static int i915_rstdby_delays(struct seq_file *m, void *unused)
947{
948 struct drm_info_node *node = (struct drm_info_node *) m->private;
949 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300950 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700951 u16 crstanddelay;
952 int ret;
953
954 ret = mutex_lock_interruptible(&dev->struct_mutex);
955 if (ret)
956 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200957 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700958
959 crstanddelay = I915_READ16(CRSTANDVID);
960
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200961 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -0700962 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800963
964 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
965
966 return 0;
967}
968
969static int i915_cur_delayinfo(struct seq_file *m, void *unused)
970{
971 struct drm_info_node *node = (struct drm_info_node *) m->private;
972 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300973 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200974 int ret = 0;
975
976 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800977
Tom O'Rourke5c9669c2013-09-16 14:56:43 -0700978 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
979
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800980 if (IS_GEN5(dev)) {
981 u16 rgvswctl = I915_READ16(MEMSWCTL);
982 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
983
984 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
985 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
986 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
987 MEMSTAT_VID_SHIFT);
988 seq_printf(m, "Current P-state: %d\n",
989 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700990 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800991 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
992 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
993 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson8e8c06c2013-08-26 19:51:01 -0300994 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800995 u32 rpupei, rpcurup, rpprevup;
996 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800997 int max_freq;
998
999 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001000 ret = mutex_lock_interruptible(&dev->struct_mutex);
1001 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001002 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001003
Deepak Sc8d9a592013-11-23 14:55:42 +05301004 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001005
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001006 reqf = I915_READ(GEN6_RPNSWREQ);
1007 reqf &= ~GEN6_TURBO_DISABLE;
1008 if (IS_HASWELL(dev))
1009 reqf >>= 24;
1010 else
1011 reqf >>= 25;
1012 reqf *= GT_FREQUENCY_MULTIPLIER;
1013
Jesse Barnesccab5c82011-01-18 15:49:25 -08001014 rpstat = I915_READ(GEN6_RPSTAT1);
1015 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1016 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1017 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1018 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1019 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1020 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001021 if (IS_HASWELL(dev))
1022 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1023 else
1024 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1025 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001026
Deepak Sc8d9a592013-11-23 14:55:42 +05301027 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001028 mutex_unlock(&dev->struct_mutex);
1029
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001030 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001031 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001032 seq_printf(m, "Render p-state ratio: %d\n",
1033 (gt_perf_status & 0xff00) >> 8);
1034 seq_printf(m, "Render p-state VID: %d\n",
1035 gt_perf_status & 0xff);
1036 seq_printf(m, "Render p-state limit: %d\n",
1037 rp_state_limits & 0xff);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001038 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001039 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001040 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1041 GEN6_CURICONT_MASK);
1042 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1043 GEN6_CURBSYTAVG_MASK);
1044 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1045 GEN6_CURBSYTAVG_MASK);
1046 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1047 GEN6_CURIAVG_MASK);
1048 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1049 GEN6_CURBSYTAVG_MASK);
1050 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1051 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001052
1053 max_freq = (rp_state_cap & 0xff0000) >> 16;
1054 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001055 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001056
1057 max_freq = (rp_state_cap & 0xff00) >> 8;
1058 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001059 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001060
1061 max_freq = rp_state_cap & 0xff;
1062 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001063 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001064
1065 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001066 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001067 } else if (IS_VALLEYVIEW(dev)) {
1068 u32 freq_sts, val;
1069
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001070 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001071 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001072 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1073 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1074
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001075 val = valleyview_rps_max_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001076 seq_printf(m, "max GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001077 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001078
Chon Ming Leec5bd2bf2013-11-07 15:23:27 +08001079 val = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001080 seq_printf(m, "min GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001081 vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001082
1083 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001084 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001085 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001086 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001087 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001088 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001089
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001090out:
1091 intel_runtime_pm_put(dev_priv);
1092 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001093}
1094
1095static int i915_delayfreq_table(struct seq_file *m, void *unused)
1096{
1097 struct drm_info_node *node = (struct drm_info_node *) m->private;
1098 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001099 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001100 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001101 int ret, i;
1102
1103 ret = mutex_lock_interruptible(&dev->struct_mutex);
1104 if (ret)
1105 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001106 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001107
1108 for (i = 0; i < 16; i++) {
1109 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001110 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
1111 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001112 }
1113
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001114 intel_runtime_pm_put(dev_priv);
1115
Ben Widawsky616fdb52011-10-05 11:44:54 -07001116 mutex_unlock(&dev->struct_mutex);
1117
Jesse Barnesf97108d2010-01-29 11:27:07 -08001118 return 0;
1119}
1120
1121static inline int MAP_TO_MV(int map)
1122{
1123 return 1250 - (map * 25);
1124}
1125
1126static int i915_inttoext_table(struct seq_file *m, void *unused)
1127{
1128 struct drm_info_node *node = (struct drm_info_node *) m->private;
1129 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001131 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001132 int ret, i;
1133
1134 ret = mutex_lock_interruptible(&dev->struct_mutex);
1135 if (ret)
1136 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001137 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001138
1139 for (i = 1; i <= 32; i++) {
1140 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
1141 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
1142 }
1143
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001144 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001145 mutex_unlock(&dev->struct_mutex);
1146
Jesse Barnesf97108d2010-01-29 11:27:07 -08001147 return 0;
1148}
1149
Ben Widawsky4d855292011-12-12 19:34:16 -08001150static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001151{
1152 struct drm_info_node *node = (struct drm_info_node *) m->private;
1153 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001154 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001155 u32 rgvmodectl, rstdbyctl;
1156 u16 crstandvid;
1157 int ret;
1158
1159 ret = mutex_lock_interruptible(&dev->struct_mutex);
1160 if (ret)
1161 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001162 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001163
1164 rgvmodectl = I915_READ(MEMMODECTL);
1165 rstdbyctl = I915_READ(RSTDBYCTL);
1166 crstandvid = I915_READ16(CRSTANDVID);
1167
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001168 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001169 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001170
1171 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1172 "yes" : "no");
1173 seq_printf(m, "Boost freq: %d\n",
1174 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1175 MEMMODE_BOOST_FREQ_SHIFT);
1176 seq_printf(m, "HW control enabled: %s\n",
1177 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1178 seq_printf(m, "SW control enabled: %s\n",
1179 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1180 seq_printf(m, "Gated voltage change: %s\n",
1181 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1182 seq_printf(m, "Starting frequency: P%d\n",
1183 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001184 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001185 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001186 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1187 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1188 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1189 seq_printf(m, "Render standby enabled: %s\n",
1190 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001191 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001192 switch (rstdbyctl & RSX_STATUS_MASK) {
1193 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001194 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001195 break;
1196 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001197 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001198 break;
1199 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001200 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001201 break;
1202 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001203 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001204 break;
1205 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001206 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001207 break;
1208 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001209 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001210 break;
1211 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001212 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001213 break;
1214 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001215
1216 return 0;
1217}
1218
Deepak S669ab5a2014-01-10 15:18:26 +05301219static int vlv_drpc_info(struct seq_file *m)
1220{
1221
1222 struct drm_info_node *node = (struct drm_info_node *) m->private;
1223 struct drm_device *dev = node->minor->dev;
1224 struct drm_i915_private *dev_priv = dev->dev_private;
1225 u32 rpmodectl1, rcctl1;
1226 unsigned fw_rendercount = 0, fw_mediacount = 0;
1227
1228 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1229 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1230
1231 seq_printf(m, "Video Turbo Mode: %s\n",
1232 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1233 seq_printf(m, "Turbo enabled: %s\n",
1234 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1235 seq_printf(m, "HW control enabled: %s\n",
1236 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1237 seq_printf(m, "SW control enabled: %s\n",
1238 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1239 GEN6_RP_MEDIA_SW_MODE));
1240 seq_printf(m, "RC6 Enabled: %s\n",
1241 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1242 GEN6_RC_CTL_EI_MODE(1))));
1243 seq_printf(m, "Render Power Well: %s\n",
1244 (I915_READ(VLV_GTLC_PW_STATUS) &
1245 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1246 seq_printf(m, "Media Power Well: %s\n",
1247 (I915_READ(VLV_GTLC_PW_STATUS) &
1248 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1249
1250 spin_lock_irq(&dev_priv->uncore.lock);
1251 fw_rendercount = dev_priv->uncore.fw_rendercount;
1252 fw_mediacount = dev_priv->uncore.fw_mediacount;
1253 spin_unlock_irq(&dev_priv->uncore.lock);
1254
1255 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1256 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1257
1258
1259 return 0;
1260}
1261
1262
Ben Widawsky4d855292011-12-12 19:34:16 -08001263static int gen6_drpc_info(struct seq_file *m)
1264{
1265
1266 struct drm_info_node *node = (struct drm_info_node *) m->private;
1267 struct drm_device *dev = node->minor->dev;
1268 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001269 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001270 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001271 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001272
1273 ret = mutex_lock_interruptible(&dev->struct_mutex);
1274 if (ret)
1275 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001276 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001277
Chris Wilson907b28c2013-07-19 20:36:52 +01001278 spin_lock_irq(&dev_priv->uncore.lock);
1279 forcewake_count = dev_priv->uncore.forcewake_count;
1280 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001281
1282 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001283 seq_puts(m, "RC information inaccurate because somebody "
1284 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001285 } else {
1286 /* NB: we cannot use forcewake, else we read the wrong values */
1287 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1288 udelay(10);
1289 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1290 }
1291
1292 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001293 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001294
1295 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1296 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1297 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001298 mutex_lock(&dev_priv->rps.hw_lock);
1299 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1300 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001301
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001302 intel_runtime_pm_put(dev_priv);
1303
Ben Widawsky4d855292011-12-12 19:34:16 -08001304 seq_printf(m, "Video Turbo Mode: %s\n",
1305 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1306 seq_printf(m, "HW control enabled: %s\n",
1307 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1308 seq_printf(m, "SW control enabled: %s\n",
1309 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1310 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001311 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001312 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1313 seq_printf(m, "RC6 Enabled: %s\n",
1314 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1315 seq_printf(m, "Deep RC6 Enabled: %s\n",
1316 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1317 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1318 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001319 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001320 switch (gt_core_status & GEN6_RCn_MASK) {
1321 case GEN6_RC0:
1322 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001323 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001324 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001325 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001326 break;
1327 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001328 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001329 break;
1330 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001331 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001332 break;
1333 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001334 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001335 break;
1336 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001337 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001338 break;
1339 }
1340
1341 seq_printf(m, "Core Power Down: %s\n",
1342 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001343
1344 /* Not exactly sure what this is */
1345 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1346 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1347 seq_printf(m, "RC6 residency since boot: %u\n",
1348 I915_READ(GEN6_GT_GFX_RC6));
1349 seq_printf(m, "RC6+ residency since boot: %u\n",
1350 I915_READ(GEN6_GT_GFX_RC6p));
1351 seq_printf(m, "RC6++ residency since boot: %u\n",
1352 I915_READ(GEN6_GT_GFX_RC6pp));
1353
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001354 seq_printf(m, "RC6 voltage: %dmV\n",
1355 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1356 seq_printf(m, "RC6+ voltage: %dmV\n",
1357 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1358 seq_printf(m, "RC6++ voltage: %dmV\n",
1359 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001360 return 0;
1361}
1362
1363static int i915_drpc_info(struct seq_file *m, void *unused)
1364{
1365 struct drm_info_node *node = (struct drm_info_node *) m->private;
1366 struct drm_device *dev = node->minor->dev;
1367
Deepak S669ab5a2014-01-10 15:18:26 +05301368 if (IS_VALLEYVIEW(dev))
1369 return vlv_drpc_info(m);
1370 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001371 return gen6_drpc_info(m);
1372 else
1373 return ironlake_drpc_info(m);
1374}
1375
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001376static int i915_fbc_status(struct seq_file *m, void *unused)
1377{
1378 struct drm_info_node *node = (struct drm_info_node *) m->private;
1379 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001380 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001381
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001382 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001383 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001384 return 0;
1385 }
1386
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001387 intel_runtime_pm_get(dev_priv);
1388
Adam Jacksonee5382a2010-04-23 11:17:39 -04001389 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001390 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001391 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001392 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001393 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001394 case FBC_OK:
1395 seq_puts(m, "FBC actived, but currently disabled in hardware");
1396 break;
1397 case FBC_UNSUPPORTED:
1398 seq_puts(m, "unsupported by this chipset");
1399 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001400 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001401 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001402 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001403 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001404 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001405 break;
1406 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001407 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001408 break;
1409 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001410 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001411 break;
1412 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001413 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001414 break;
1415 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001416 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001417 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001418 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001419 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001420 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001421 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001422 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001423 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001424 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001425 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001426 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001427 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001428 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001429 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001430 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001431 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001432
1433 intel_runtime_pm_put(dev_priv);
1434
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001435 return 0;
1436}
1437
Paulo Zanoni92d44622013-05-31 16:33:24 -03001438static int i915_ips_status(struct seq_file *m, void *unused)
1439{
1440 struct drm_info_node *node = (struct drm_info_node *) m->private;
1441 struct drm_device *dev = node->minor->dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443
Damien Lespiauf5adf942013-06-24 18:29:34 +01001444 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001445 seq_puts(m, "not supported\n");
1446 return 0;
1447 }
1448
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001449 intel_runtime_pm_get(dev_priv);
1450
Jesse Barnese59150d2014-01-07 13:30:45 -08001451 if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
Paulo Zanoni92d44622013-05-31 16:33:24 -03001452 seq_puts(m, "enabled\n");
1453 else
1454 seq_puts(m, "disabled\n");
1455
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001456 intel_runtime_pm_put(dev_priv);
1457
Paulo Zanoni92d44622013-05-31 16:33:24 -03001458 return 0;
1459}
1460
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001461static int i915_sr_status(struct seq_file *m, void *unused)
1462{
1463 struct drm_info_node *node = (struct drm_info_node *) m->private;
1464 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001465 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001466 bool sr_enabled = false;
1467
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001468 intel_runtime_pm_get(dev_priv);
1469
Yuanhan Liu13982612010-12-15 15:42:31 +08001470 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001471 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001472 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001473 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1474 else if (IS_I915GM(dev))
1475 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1476 else if (IS_PINEVIEW(dev))
1477 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1478
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001479 intel_runtime_pm_put(dev_priv);
1480
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001481 seq_printf(m, "self-refresh: %s\n",
1482 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001483
1484 return 0;
1485}
1486
Jesse Barnes7648fa92010-05-20 14:28:11 -07001487static int i915_emon_status(struct seq_file *m, void *unused)
1488{
1489 struct drm_info_node *node = (struct drm_info_node *) m->private;
1490 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001491 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001492 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001493 int ret;
1494
Chris Wilson582be6b2012-04-30 19:35:02 +01001495 if (!IS_GEN5(dev))
1496 return -ENODEV;
1497
Chris Wilsonde227ef2010-07-03 07:58:38 +01001498 ret = mutex_lock_interruptible(&dev->struct_mutex);
1499 if (ret)
1500 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001501
1502 temp = i915_mch_val(dev_priv);
1503 chipset = i915_chipset_val(dev_priv);
1504 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001505 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001506
1507 seq_printf(m, "GMCH temp: %ld\n", temp);
1508 seq_printf(m, "Chipset power: %ld\n", chipset);
1509 seq_printf(m, "GFX power: %ld\n", gfx);
1510 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1511
1512 return 0;
1513}
1514
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001515static int i915_ring_freq_table(struct seq_file *m, void *unused)
1516{
1517 struct drm_info_node *node = (struct drm_info_node *) m->private;
1518 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001519 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001520 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001521 int gpu_freq, ia_freq;
1522
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001523 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001524 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001525 return 0;
1526 }
1527
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001528 intel_runtime_pm_get(dev_priv);
1529
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001530 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1531
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001532 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001533 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001534 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001535
Damien Lespiau267f0c92013-06-24 22:59:48 +01001536 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001537
Ben Widawskyb39fb292014-03-19 18:31:11 -07001538 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1539 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001540 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001541 ia_freq = gpu_freq;
1542 sandybridge_pcode_read(dev_priv,
1543 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1544 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001545 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1546 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1547 ((ia_freq >> 0) & 0xff) * 100,
1548 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001549 }
1550
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001551 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001552
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001553out:
1554 intel_runtime_pm_put(dev_priv);
1555 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001556}
1557
Jesse Barnes7648fa92010-05-20 14:28:11 -07001558static int i915_gfxec(struct seq_file *m, void *unused)
1559{
1560 struct drm_info_node *node = (struct drm_info_node *) m->private;
1561 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001562 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001563 int ret;
1564
1565 ret = mutex_lock_interruptible(&dev->struct_mutex);
1566 if (ret)
1567 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001568 intel_runtime_pm_get(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001569
1570 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001571 intel_runtime_pm_put(dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001572
Ben Widawsky616fdb52011-10-05 11:44:54 -07001573 mutex_unlock(&dev->struct_mutex);
1574
Jesse Barnes7648fa92010-05-20 14:28:11 -07001575 return 0;
1576}
1577
Chris Wilson44834a62010-08-19 16:09:23 +01001578static int i915_opregion(struct seq_file *m, void *unused)
1579{
1580 struct drm_info_node *node = (struct drm_info_node *) m->private;
1581 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001582 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001583 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001584 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001585 int ret;
1586
Daniel Vetter0d38f002012-04-21 22:49:10 +02001587 if (data == NULL)
1588 return -ENOMEM;
1589
Chris Wilson44834a62010-08-19 16:09:23 +01001590 ret = mutex_lock_interruptible(&dev->struct_mutex);
1591 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001592 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001593
Daniel Vetter0d38f002012-04-21 22:49:10 +02001594 if (opregion->header) {
1595 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1596 seq_write(m, data, OPREGION_SIZE);
1597 }
Chris Wilson44834a62010-08-19 16:09:23 +01001598
1599 mutex_unlock(&dev->struct_mutex);
1600
Daniel Vetter0d38f002012-04-21 22:49:10 +02001601out:
1602 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001603 return 0;
1604}
1605
Chris Wilson37811fc2010-08-25 22:45:57 +01001606static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1607{
1608 struct drm_info_node *node = (struct drm_info_node *) m->private;
1609 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001610 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001611 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001612
Daniel Vetter4520f532013-10-09 09:18:51 +02001613#ifdef CONFIG_DRM_I915_FBDEV
1614 struct drm_i915_private *dev_priv = dev->dev_private;
1615 int ret = mutex_lock_interruptible(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001616 if (ret)
1617 return ret;
1618
1619 ifbdev = dev_priv->fbdev;
1620 fb = to_intel_framebuffer(ifbdev->helper.fb);
1621
Daniel Vetter623f9782012-12-11 16:21:38 +01001622 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001623 fb->base.width,
1624 fb->base.height,
1625 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001626 fb->base.bits_per_pixel,
1627 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001628 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001629 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001630 mutex_unlock(&dev->mode_config.mutex);
Daniel Vetter4520f532013-10-09 09:18:51 +02001631#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001632
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001633 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001634 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001635 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001636 continue;
1637
Daniel Vetter623f9782012-12-11 16:21:38 +01001638 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001639 fb->base.width,
1640 fb->base.height,
1641 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001642 fb->base.bits_per_pixel,
1643 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001644 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001645 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001646 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001647 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001648
1649 return 0;
1650}
1651
Ben Widawskye76d3632011-03-19 18:14:29 -07001652static int i915_context_status(struct seq_file *m, void *unused)
1653{
1654 struct drm_info_node *node = (struct drm_info_node *) m->private;
1655 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001656 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001657 struct intel_ring_buffer *ring;
Ben Widawskya33afea2013-09-17 21:12:45 -07001658 struct i915_hw_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001659 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001660
1661 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1662 if (ret)
1663 return ret;
1664
Daniel Vetter3e373942012-11-02 19:55:04 +01001665 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001666 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001667 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001668 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001669 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001670
Daniel Vetter3e373942012-11-02 19:55:04 +01001671 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001672 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001673 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001674 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001675 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001676
Ben Widawskya33afea2013-09-17 21:12:45 -07001677 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1678 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001679 describe_ctx(m, ctx);
Ben Widawskya33afea2013-09-17 21:12:45 -07001680 for_each_ring(ring, dev_priv, i)
1681 if (ring->default_context == ctx)
1682 seq_printf(m, "(default context %s) ", ring->name);
1683
1684 describe_obj(m, ctx->obj);
1685 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001686 }
1687
Ben Widawskye76d3632011-03-19 18:14:29 -07001688 mutex_unlock(&dev->mode_config.mutex);
1689
1690 return 0;
1691}
1692
Ben Widawsky6d794d42011-04-25 11:25:56 -07001693static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1694{
1695 struct drm_info_node *node = (struct drm_info_node *) m->private;
1696 struct drm_device *dev = node->minor->dev;
1697 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301698 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001699
Chris Wilson907b28c2013-07-19 20:36:52 +01001700 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301701 if (IS_VALLEYVIEW(dev)) {
1702 fw_rendercount = dev_priv->uncore.fw_rendercount;
1703 fw_mediacount = dev_priv->uncore.fw_mediacount;
1704 } else
1705 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001706 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001707
Deepak S43709ba2013-11-23 14:55:44 +05301708 if (IS_VALLEYVIEW(dev)) {
1709 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1710 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1711 } else
1712 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001713
1714 return 0;
1715}
1716
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001717static const char *swizzle_string(unsigned swizzle)
1718{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001719 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001720 case I915_BIT_6_SWIZZLE_NONE:
1721 return "none";
1722 case I915_BIT_6_SWIZZLE_9:
1723 return "bit9";
1724 case I915_BIT_6_SWIZZLE_9_10:
1725 return "bit9/bit10";
1726 case I915_BIT_6_SWIZZLE_9_11:
1727 return "bit9/bit11";
1728 case I915_BIT_6_SWIZZLE_9_10_11:
1729 return "bit9/bit10/bit11";
1730 case I915_BIT_6_SWIZZLE_9_17:
1731 return "bit9/bit17";
1732 case I915_BIT_6_SWIZZLE_9_10_17:
1733 return "bit9/bit10/bit17";
1734 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001735 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001736 }
1737
1738 return "bug";
1739}
1740
1741static int i915_swizzle_info(struct seq_file *m, void *data)
1742{
1743 struct drm_info_node *node = (struct drm_info_node *) m->private;
1744 struct drm_device *dev = node->minor->dev;
1745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001746 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001747
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001748 ret = mutex_lock_interruptible(&dev->struct_mutex);
1749 if (ret)
1750 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001751 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001752
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001753 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1754 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1755 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1756 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1757
1758 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1759 seq_printf(m, "DDC = 0x%08x\n",
1760 I915_READ(DCC));
1761 seq_printf(m, "C0DRB3 = 0x%04x\n",
1762 I915_READ16(C0DRB3));
1763 seq_printf(m, "C1DRB3 = 0x%04x\n",
1764 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001765 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001766 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1767 I915_READ(MAD_DIMM_C0));
1768 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1769 I915_READ(MAD_DIMM_C1));
1770 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1771 I915_READ(MAD_DIMM_C2));
1772 seq_printf(m, "TILECTL = 0x%08x\n",
1773 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001774 if (IS_GEN8(dev))
1775 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1776 I915_READ(GAMTARBMODE));
1777 else
1778 seq_printf(m, "ARB_MODE = 0x%08x\n",
1779 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001780 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1781 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001782 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001783 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001784 mutex_unlock(&dev->struct_mutex);
1785
1786 return 0;
1787}
1788
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001789static int per_file_ctx(int id, void *ptr, void *data)
1790{
1791 struct i915_hw_context *ctx = ptr;
1792 struct seq_file *m = data;
1793 struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);
1794
1795 ppgtt->debug_dump(ppgtt, m);
1796
1797 return 0;
1798}
1799
Ben Widawsky77df6772013-11-02 21:07:30 -07001800static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001801{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001802 struct drm_i915_private *dev_priv = dev->dev_private;
1803 struct intel_ring_buffer *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001804 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1805 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001806
Ben Widawsky77df6772013-11-02 21:07:30 -07001807 if (!ppgtt)
1808 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001809
Ben Widawsky77df6772013-11-02 21:07:30 -07001810 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08001811 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07001812 for_each_ring(ring, dev_priv, unused) {
1813 seq_printf(m, "%s\n", ring->name);
1814 for (i = 0; i < 4; i++) {
1815 u32 offset = 0x270 + i * 8;
1816 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1817 pdp <<= 32;
1818 pdp |= I915_READ(ring->mmio_base + offset);
1819 for (i = 0; i < 4; i++)
1820 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
1821 }
1822 }
1823}
1824
1825static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1826{
1827 struct drm_i915_private *dev_priv = dev->dev_private;
1828 struct intel_ring_buffer *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001829 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07001830 int i;
1831
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001832 if (INTEL_INFO(dev)->gen == 6)
1833 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1834
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001835 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001836 seq_printf(m, "%s\n", ring->name);
1837 if (INTEL_INFO(dev)->gen == 7)
1838 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1839 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1840 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1841 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1842 }
1843 if (dev_priv->mm.aliasing_ppgtt) {
1844 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1845
Damien Lespiau267f0c92013-06-24 22:59:48 +01001846 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001847 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001848
Ben Widawsky87d60b62013-12-06 14:11:29 -08001849 ppgtt->debug_dump(ppgtt, m);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001850 } else
1851 return;
1852
1853 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
1854 struct drm_i915_file_private *file_priv = file->driver_priv;
1855 struct i915_hw_ppgtt *pvt_ppgtt;
1856
1857 pvt_ppgtt = ctx_to_ppgtt(file_priv->private_default_ctx);
1858 seq_printf(m, "proc: %s\n",
1859 get_pid_task(file->pid, PIDTYPE_PID)->comm);
1860 seq_puts(m, " default context:\n");
1861 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001862 }
1863 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07001864}
1865
1866static int i915_ppgtt_info(struct seq_file *m, void *data)
1867{
1868 struct drm_info_node *node = (struct drm_info_node *) m->private;
1869 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001870 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07001871
1872 int ret = mutex_lock_interruptible(&dev->struct_mutex);
1873 if (ret)
1874 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001875 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07001876
1877 if (INTEL_INFO(dev)->gen >= 8)
1878 gen8_ppgtt_info(m, dev);
1879 else if (INTEL_INFO(dev)->gen >= 6)
1880 gen6_ppgtt_info(m, dev);
1881
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001882 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001883 mutex_unlock(&dev->struct_mutex);
1884
1885 return 0;
1886}
1887
Jesse Barnes57f350b2012-03-28 13:39:25 -07001888static int i915_dpio_info(struct seq_file *m, void *data)
1889{
1890 struct drm_info_node *node = (struct drm_info_node *) m->private;
1891 struct drm_device *dev = node->minor->dev;
1892 struct drm_i915_private *dev_priv = dev->dev_private;
1893 int ret;
1894
1895
1896 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001897 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001898 return 0;
1899 }
1900
Daniel Vetter09153002012-12-12 14:06:44 +01001901 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001902 if (ret)
1903 return ret;
1904
1905 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1906
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001907 seq_printf(m, "DPIO PLL DW3 CH0 : 0x%08x\n",
1908 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(0)));
1909 seq_printf(m, "DPIO PLL DW3 CH1: 0x%08x\n",
1910 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW3(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001911
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001912 seq_printf(m, "DPIO PLL DW5 CH0: 0x%08x\n",
1913 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(0)));
1914 seq_printf(m, "DPIO PLL DW5 CH1: 0x%08x\n",
1915 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW5(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001916
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001917 seq_printf(m, "DPIO PLL DW7 CH0: 0x%08x\n",
1918 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(0)));
1919 seq_printf(m, "DPIO PLL DW7 CH1: 0x%08x\n",
1920 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW7(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001921
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001922 seq_printf(m, "DPIO PLL DW10 CH0: 0x%08x\n",
1923 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(0)));
1924 seq_printf(m, "DPIO PLL DW10 CH1: 0x%08x\n",
1925 vlv_dpio_read(dev_priv, PIPE_A, VLV_PLL_DW10(1)));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001926
1927 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001928 vlv_dpio_read(dev_priv, PIPE_A, VLV_CMN_DW0));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001929
Daniel Vetter09153002012-12-12 14:06:44 +01001930 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001931
1932 return 0;
1933}
1934
Ben Widawsky63573eb2013-07-04 11:02:07 -07001935static int i915_llc(struct seq_file *m, void *data)
1936{
1937 struct drm_info_node *node = (struct drm_info_node *) m->private;
1938 struct drm_device *dev = node->minor->dev;
1939 struct drm_i915_private *dev_priv = dev->dev_private;
1940
1941 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1942 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1943 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1944
1945 return 0;
1946}
1947
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001948static int i915_edp_psr_status(struct seq_file *m, void *data)
1949{
1950 struct drm_info_node *node = m->private;
1951 struct drm_device *dev = node->minor->dev;
1952 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001953 u32 psrperf = 0;
1954 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001955
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001956 intel_runtime_pm_get(dev_priv);
1957
Rodrigo Vivia031d702013-10-03 16:15:06 -03001958 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
1959 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001960
Rodrigo Vivia031d702013-10-03 16:15:06 -03001961 enabled = HAS_PSR(dev) &&
1962 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1963 seq_printf(m, "Enabled: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001964
Rodrigo Vivia031d702013-10-03 16:15:06 -03001965 if (HAS_PSR(dev))
1966 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
1967 EDP_PSR_PERF_CNT_MASK;
1968 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001969
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001970 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001971 return 0;
1972}
1973
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001974static int i915_sink_crc(struct seq_file *m, void *data)
1975{
1976 struct drm_info_node *node = m->private;
1977 struct drm_device *dev = node->minor->dev;
1978 struct intel_encoder *encoder;
1979 struct intel_connector *connector;
1980 struct intel_dp *intel_dp = NULL;
1981 int ret;
1982 u8 crc[6];
1983
1984 drm_modeset_lock_all(dev);
1985 list_for_each_entry(connector, &dev->mode_config.connector_list,
1986 base.head) {
1987
1988 if (connector->base.dpms != DRM_MODE_DPMS_ON)
1989 continue;
1990
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02001991 if (!connector->base.encoder)
1992 continue;
1993
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02001994 encoder = to_intel_encoder(connector->base.encoder);
1995 if (encoder->type != INTEL_OUTPUT_EDP)
1996 continue;
1997
1998 intel_dp = enc_to_intel_dp(&encoder->base);
1999
2000 ret = intel_dp_sink_crc(intel_dp, crc);
2001 if (ret)
2002 goto out;
2003
2004 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2005 crc[0], crc[1], crc[2],
2006 crc[3], crc[4], crc[5]);
2007 goto out;
2008 }
2009 ret = -ENODEV;
2010out:
2011 drm_modeset_unlock_all(dev);
2012 return ret;
2013}
2014
Jesse Barnesec013e72013-08-20 10:29:23 +01002015static int i915_energy_uJ(struct seq_file *m, void *data)
2016{
2017 struct drm_info_node *node = m->private;
2018 struct drm_device *dev = node->minor->dev;
2019 struct drm_i915_private *dev_priv = dev->dev_private;
2020 u64 power;
2021 u32 units;
2022
2023 if (INTEL_INFO(dev)->gen < 6)
2024 return -ENODEV;
2025
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002026 intel_runtime_pm_get(dev_priv);
2027
Jesse Barnesec013e72013-08-20 10:29:23 +01002028 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2029 power = (power & 0x1f00) >> 8;
2030 units = 1000000 / (1 << power); /* convert to uJ */
2031 power = I915_READ(MCH_SECP_NRG_STTS);
2032 power *= units;
2033
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002034 intel_runtime_pm_put(dev_priv);
2035
Jesse Barnesec013e72013-08-20 10:29:23 +01002036 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002037
2038 return 0;
2039}
2040
2041static int i915_pc8_status(struct seq_file *m, void *unused)
2042{
2043 struct drm_info_node *node = (struct drm_info_node *) m->private;
2044 struct drm_device *dev = node->minor->dev;
2045 struct drm_i915_private *dev_priv = dev->dev_private;
2046
2047 if (!IS_HASWELL(dev)) {
2048 seq_puts(m, "not supported\n");
2049 return 0;
2050 }
2051
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002052 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002053 seq_printf(m, "IRQs disabled: %s\n",
Paulo Zanoni5d584b22014-03-07 20:08:15 -03002054 yesno(dev_priv->pm.irqs_disabled));
Paulo Zanoni371db662013-08-19 13:18:10 -03002055
Jesse Barnesec013e72013-08-20 10:29:23 +01002056 return 0;
2057}
2058
Imre Deak1da51582013-11-25 17:15:35 +02002059static const char *power_domain_str(enum intel_display_power_domain domain)
2060{
2061 switch (domain) {
2062 case POWER_DOMAIN_PIPE_A:
2063 return "PIPE_A";
2064 case POWER_DOMAIN_PIPE_B:
2065 return "PIPE_B";
2066 case POWER_DOMAIN_PIPE_C:
2067 return "PIPE_C";
2068 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2069 return "PIPE_A_PANEL_FITTER";
2070 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2071 return "PIPE_B_PANEL_FITTER";
2072 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2073 return "PIPE_C_PANEL_FITTER";
2074 case POWER_DOMAIN_TRANSCODER_A:
2075 return "TRANSCODER_A";
2076 case POWER_DOMAIN_TRANSCODER_B:
2077 return "TRANSCODER_B";
2078 case POWER_DOMAIN_TRANSCODER_C:
2079 return "TRANSCODER_C";
2080 case POWER_DOMAIN_TRANSCODER_EDP:
2081 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002082 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2083 return "PORT_DDI_A_2_LANES";
2084 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2085 return "PORT_DDI_A_4_LANES";
2086 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2087 return "PORT_DDI_B_2_LANES";
2088 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2089 return "PORT_DDI_B_4_LANES";
2090 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2091 return "PORT_DDI_C_2_LANES";
2092 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2093 return "PORT_DDI_C_4_LANES";
2094 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2095 return "PORT_DDI_D_2_LANES";
2096 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2097 return "PORT_DDI_D_4_LANES";
2098 case POWER_DOMAIN_PORT_DSI:
2099 return "PORT_DSI";
2100 case POWER_DOMAIN_PORT_CRT:
2101 return "PORT_CRT";
2102 case POWER_DOMAIN_PORT_OTHER:
2103 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002104 case POWER_DOMAIN_VGA:
2105 return "VGA";
2106 case POWER_DOMAIN_AUDIO:
2107 return "AUDIO";
2108 case POWER_DOMAIN_INIT:
2109 return "INIT";
2110 default:
2111 WARN_ON(1);
2112 return "?";
2113 }
2114}
2115
2116static int i915_power_domain_info(struct seq_file *m, void *unused)
2117{
2118 struct drm_info_node *node = (struct drm_info_node *) m->private;
2119 struct drm_device *dev = node->minor->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2122 int i;
2123
2124 mutex_lock(&power_domains->lock);
2125
2126 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2127 for (i = 0; i < power_domains->power_well_count; i++) {
2128 struct i915_power_well *power_well;
2129 enum intel_display_power_domain power_domain;
2130
2131 power_well = &power_domains->power_wells[i];
2132 seq_printf(m, "%-25s %d\n", power_well->name,
2133 power_well->count);
2134
2135 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2136 power_domain++) {
2137 if (!(BIT(power_domain) & power_well->domains))
2138 continue;
2139
2140 seq_printf(m, " %-23s %d\n",
2141 power_domain_str(power_domain),
2142 power_domains->domain_use_count[power_domain]);
2143 }
2144 }
2145
2146 mutex_unlock(&power_domains->lock);
2147
2148 return 0;
2149}
2150
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002151static void intel_seq_print_mode(struct seq_file *m, int tabs,
2152 struct drm_display_mode *mode)
2153{
2154 int i;
2155
2156 for (i = 0; i < tabs; i++)
2157 seq_putc(m, '\t');
2158
2159 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2160 mode->base.id, mode->name,
2161 mode->vrefresh, mode->clock,
2162 mode->hdisplay, mode->hsync_start,
2163 mode->hsync_end, mode->htotal,
2164 mode->vdisplay, mode->vsync_start,
2165 mode->vsync_end, mode->vtotal,
2166 mode->type, mode->flags);
2167}
2168
2169static void intel_encoder_info(struct seq_file *m,
2170 struct intel_crtc *intel_crtc,
2171 struct intel_encoder *intel_encoder)
2172{
2173 struct drm_info_node *node = (struct drm_info_node *) m->private;
2174 struct drm_device *dev = node->minor->dev;
2175 struct drm_crtc *crtc = &intel_crtc->base;
2176 struct intel_connector *intel_connector;
2177 struct drm_encoder *encoder;
2178
2179 encoder = &intel_encoder->base;
2180 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2181 encoder->base.id, drm_get_encoder_name(encoder));
2182 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2183 struct drm_connector *connector = &intel_connector->base;
2184 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2185 connector->base.id,
2186 drm_get_connector_name(connector),
2187 drm_get_connector_status_name(connector->status));
2188 if (connector->status == connector_status_connected) {
2189 struct drm_display_mode *mode = &crtc->mode;
2190 seq_printf(m, ", mode:\n");
2191 intel_seq_print_mode(m, 2, mode);
2192 } else {
2193 seq_putc(m, '\n');
2194 }
2195 }
2196}
2197
2198static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2199{
2200 struct drm_info_node *node = (struct drm_info_node *) m->private;
2201 struct drm_device *dev = node->minor->dev;
2202 struct drm_crtc *crtc = &intel_crtc->base;
2203 struct intel_encoder *intel_encoder;
2204
2205 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2206 crtc->fb->base.id, crtc->x, crtc->y,
2207 crtc->fb->width, crtc->fb->height);
2208 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2209 intel_encoder_info(m, intel_crtc, intel_encoder);
2210}
2211
2212static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2213{
2214 struct drm_display_mode *mode = panel->fixed_mode;
2215
2216 seq_printf(m, "\tfixed mode:\n");
2217 intel_seq_print_mode(m, 2, mode);
2218}
2219
2220static void intel_dp_info(struct seq_file *m,
2221 struct intel_connector *intel_connector)
2222{
2223 struct intel_encoder *intel_encoder = intel_connector->encoder;
2224 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2225
2226 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2227 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2228 "no");
2229 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2230 intel_panel_info(m, &intel_connector->panel);
2231}
2232
2233static void intel_hdmi_info(struct seq_file *m,
2234 struct intel_connector *intel_connector)
2235{
2236 struct intel_encoder *intel_encoder = intel_connector->encoder;
2237 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2238
2239 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2240 "no");
2241}
2242
2243static void intel_lvds_info(struct seq_file *m,
2244 struct intel_connector *intel_connector)
2245{
2246 intel_panel_info(m, &intel_connector->panel);
2247}
2248
2249static void intel_connector_info(struct seq_file *m,
2250 struct drm_connector *connector)
2251{
2252 struct intel_connector *intel_connector = to_intel_connector(connector);
2253 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002254 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002255
2256 seq_printf(m, "connector %d: type %s, status: %s\n",
2257 connector->base.id, drm_get_connector_name(connector),
2258 drm_get_connector_status_name(connector->status));
2259 if (connector->status == connector_status_connected) {
2260 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2261 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2262 connector->display_info.width_mm,
2263 connector->display_info.height_mm);
2264 seq_printf(m, "\tsubpixel order: %s\n",
2265 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2266 seq_printf(m, "\tCEA rev: %d\n",
2267 connector->display_info.cea_rev);
2268 }
2269 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2270 intel_encoder->type == INTEL_OUTPUT_EDP)
2271 intel_dp_info(m, intel_connector);
2272 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2273 intel_hdmi_info(m, intel_connector);
2274 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2275 intel_lvds_info(m, intel_connector);
2276
Jesse Barnesf103fc72014-02-20 12:39:57 -08002277 seq_printf(m, "\tmodes:\n");
2278 list_for_each_entry(mode, &connector->modes, head)
2279 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002280}
2281
Chris Wilson065f2ec2014-03-12 09:13:13 +00002282static bool cursor_active(struct drm_device *dev, int pipe)
2283{
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 u32 state;
2286
2287 if (IS_845G(dev) || IS_I865G(dev))
2288 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
2289 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
2290 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2291 else
2292 state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
2293
2294 return state;
2295}
2296
2297static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2298{
2299 struct drm_i915_private *dev_priv = dev->dev_private;
2300 u32 pos;
2301
2302 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
2303 pos = I915_READ(CURPOS_IVB(pipe));
2304 else
2305 pos = I915_READ(CURPOS(pipe));
2306
2307 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2308 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2309 *x = -*x;
2310
2311 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2312 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2313 *y = -*y;
2314
2315 return cursor_active(dev, pipe);
2316}
2317
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002318static int i915_display_info(struct seq_file *m, void *unused)
2319{
2320 struct drm_info_node *node = (struct drm_info_node *) m->private;
2321 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002322 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002323 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002324 struct drm_connector *connector;
2325
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002326 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002327 drm_modeset_lock_all(dev);
2328 seq_printf(m, "CRTC info\n");
2329 seq_printf(m, "---------\n");
Chris Wilson065f2ec2014-03-12 09:13:13 +00002330 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
2331 bool active;
2332 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002333
2334 seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002335 crtc->base.base.id, pipe_name(crtc->pipe),
2336 yesno(crtc->active));
2337 if (crtc->active)
2338 intel_crtc_info(m, crtc);
2339
2340 active = cursor_position(dev, crtc->pipe, &x, &y);
2341 seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
2342 yesno(crtc->cursor_visible),
2343 x, y, crtc->cursor_addr,
2344 yesno(active));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002345 }
2346
2347 seq_printf(m, "\n");
2348 seq_printf(m, "Connector info\n");
2349 seq_printf(m, "--------------\n");
2350 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2351 intel_connector_info(m, connector);
2352 }
2353 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002354 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002355
2356 return 0;
2357}
2358
Damien Lespiau07144422013-10-15 18:55:40 +01002359struct pipe_crc_info {
2360 const char *name;
2361 struct drm_device *dev;
2362 enum pipe pipe;
2363};
2364
2365static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002366{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002367 struct pipe_crc_info *info = inode->i_private;
2368 struct drm_i915_private *dev_priv = info->dev->dev_private;
2369 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2370
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002371 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2372 return -ENODEV;
2373
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002374 spin_lock_irq(&pipe_crc->lock);
2375
2376 if (pipe_crc->opened) {
2377 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002378 return -EBUSY; /* already open */
2379 }
2380
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002381 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002382 filep->private_data = inode->i_private;
2383
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002384 spin_unlock_irq(&pipe_crc->lock);
2385
Damien Lespiau07144422013-10-15 18:55:40 +01002386 return 0;
2387}
2388
2389static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2390{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002391 struct pipe_crc_info *info = inode->i_private;
2392 struct drm_i915_private *dev_priv = info->dev->dev_private;
2393 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2394
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002395 spin_lock_irq(&pipe_crc->lock);
2396 pipe_crc->opened = false;
2397 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002398
Damien Lespiau07144422013-10-15 18:55:40 +01002399 return 0;
2400}
2401
2402/* (6 fields, 8 chars each, space separated (5) + '\n') */
2403#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2404/* account for \'0' */
2405#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2406
2407static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2408{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002409 assert_spin_locked(&pipe_crc->lock);
2410 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2411 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002412}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002413
Damien Lespiau07144422013-10-15 18:55:40 +01002414static ssize_t
2415i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2416 loff_t *pos)
2417{
2418 struct pipe_crc_info *info = filep->private_data;
2419 struct drm_device *dev = info->dev;
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2422 char buf[PIPE_CRC_BUFFER_LEN];
2423 int head, tail, n_entries, n;
2424 ssize_t bytes_read;
2425
2426 /*
2427 * Don't allow user space to provide buffers not big enough to hold
2428 * a line of data.
2429 */
2430 if (count < PIPE_CRC_LINE_LEN)
2431 return -EINVAL;
2432
2433 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2434 return 0;
2435
2436 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002437 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002438 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002439 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002440
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002441 if (filep->f_flags & O_NONBLOCK) {
2442 spin_unlock_irq(&pipe_crc->lock);
2443 return -EAGAIN;
2444 }
2445
2446 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2447 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2448 if (ret) {
2449 spin_unlock_irq(&pipe_crc->lock);
2450 return ret;
2451 }
Damien Lespiau07144422013-10-15 18:55:40 +01002452 }
2453
2454 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002455 head = pipe_crc->head;
2456 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002457 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2458 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002459 spin_unlock_irq(&pipe_crc->lock);
2460
Damien Lespiau07144422013-10-15 18:55:40 +01002461 bytes_read = 0;
2462 n = 0;
2463 do {
2464 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2465 int ret;
2466
2467 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2468 "%8u %8x %8x %8x %8x %8x\n",
2469 entry->frame, entry->crc[0],
2470 entry->crc[1], entry->crc[2],
2471 entry->crc[3], entry->crc[4]);
2472
2473 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2474 buf, PIPE_CRC_LINE_LEN);
2475 if (ret == PIPE_CRC_LINE_LEN)
2476 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002477
2478 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2479 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002480 n++;
2481 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002482
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002483 spin_lock_irq(&pipe_crc->lock);
2484 pipe_crc->tail = tail;
2485 spin_unlock_irq(&pipe_crc->lock);
2486
Damien Lespiau07144422013-10-15 18:55:40 +01002487 return bytes_read;
2488}
2489
2490static const struct file_operations i915_pipe_crc_fops = {
2491 .owner = THIS_MODULE,
2492 .open = i915_pipe_crc_open,
2493 .read = i915_pipe_crc_read,
2494 .release = i915_pipe_crc_release,
2495};
2496
2497static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2498 {
2499 .name = "i915_pipe_A_crc",
2500 .pipe = PIPE_A,
2501 },
2502 {
2503 .name = "i915_pipe_B_crc",
2504 .pipe = PIPE_B,
2505 },
2506 {
2507 .name = "i915_pipe_C_crc",
2508 .pipe = PIPE_C,
2509 },
2510};
2511
2512static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2513 enum pipe pipe)
2514{
2515 struct drm_device *dev = minor->dev;
2516 struct dentry *ent;
2517 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2518
2519 info->dev = dev;
2520 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2521 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002522 if (!ent)
2523 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002524
2525 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002526}
2527
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002528static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002529 "none",
2530 "plane1",
2531 "plane2",
2532 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002533 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002534 "TV",
2535 "DP-B",
2536 "DP-C",
2537 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002538 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002539};
2540
2541static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2542{
2543 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2544 return pipe_crc_sources[source];
2545}
2546
Damien Lespiaubd9db022013-10-15 18:55:36 +01002547static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002548{
2549 struct drm_device *dev = m->private;
2550 struct drm_i915_private *dev_priv = dev->dev_private;
2551 int i;
2552
2553 for (i = 0; i < I915_MAX_PIPES; i++)
2554 seq_printf(m, "%c %s\n", pipe_name(i),
2555 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2556
2557 return 0;
2558}
2559
Damien Lespiaubd9db022013-10-15 18:55:36 +01002560static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002561{
2562 struct drm_device *dev = inode->i_private;
2563
Damien Lespiaubd9db022013-10-15 18:55:36 +01002564 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002565}
2566
Daniel Vetter46a19182013-11-01 10:50:20 +01002567static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002568 uint32_t *val)
2569{
Daniel Vetter46a19182013-11-01 10:50:20 +01002570 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2571 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2572
2573 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002574 case INTEL_PIPE_CRC_SOURCE_PIPE:
2575 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2576 break;
2577 case INTEL_PIPE_CRC_SOURCE_NONE:
2578 *val = 0;
2579 break;
2580 default:
2581 return -EINVAL;
2582 }
2583
2584 return 0;
2585}
2586
Daniel Vetter46a19182013-11-01 10:50:20 +01002587static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2588 enum intel_pipe_crc_source *source)
2589{
2590 struct intel_encoder *encoder;
2591 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002592 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002593 int ret = 0;
2594
2595 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2596
2597 mutex_lock(&dev->mode_config.mutex);
2598 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2599 base.head) {
2600 if (!encoder->base.crtc)
2601 continue;
2602
2603 crtc = to_intel_crtc(encoder->base.crtc);
2604
2605 if (crtc->pipe != pipe)
2606 continue;
2607
2608 switch (encoder->type) {
2609 case INTEL_OUTPUT_TVOUT:
2610 *source = INTEL_PIPE_CRC_SOURCE_TV;
2611 break;
2612 case INTEL_OUTPUT_DISPLAYPORT:
2613 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002614 dig_port = enc_to_dig_port(&encoder->base);
2615 switch (dig_port->port) {
2616 case PORT_B:
2617 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2618 break;
2619 case PORT_C:
2620 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2621 break;
2622 case PORT_D:
2623 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2624 break;
2625 default:
2626 WARN(1, "nonexisting DP port %c\n",
2627 port_name(dig_port->port));
2628 break;
2629 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002630 break;
2631 }
2632 }
2633 mutex_unlock(&dev->mode_config.mutex);
2634
2635 return ret;
2636}
2637
2638static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2639 enum pipe pipe,
2640 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002641 uint32_t *val)
2642{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002643 struct drm_i915_private *dev_priv = dev->dev_private;
2644 bool need_stable_symbols = false;
2645
Daniel Vetter46a19182013-11-01 10:50:20 +01002646 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2647 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2648 if (ret)
2649 return ret;
2650 }
2651
2652 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002653 case INTEL_PIPE_CRC_SOURCE_PIPE:
2654 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2655 break;
2656 case INTEL_PIPE_CRC_SOURCE_DP_B:
2657 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002658 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002659 break;
2660 case INTEL_PIPE_CRC_SOURCE_DP_C:
2661 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002662 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002663 break;
2664 case INTEL_PIPE_CRC_SOURCE_NONE:
2665 *val = 0;
2666 break;
2667 default:
2668 return -EINVAL;
2669 }
2670
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002671 /*
2672 * When the pipe CRC tap point is after the transcoders we need
2673 * to tweak symbol-level features to produce a deterministic series of
2674 * symbols for a given frame. We need to reset those features only once
2675 * a frame (instead of every nth symbol):
2676 * - DC-balance: used to ensure a better clock recovery from the data
2677 * link (SDVO)
2678 * - DisplayPort scrambling: used for EMI reduction
2679 */
2680 if (need_stable_symbols) {
2681 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2682
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002683 tmp |= DC_BALANCE_RESET_VLV;
2684 if (pipe == PIPE_A)
2685 tmp |= PIPE_A_SCRAMBLE_RESET;
2686 else
2687 tmp |= PIPE_B_SCRAMBLE_RESET;
2688
2689 I915_WRITE(PORT_DFT2_G4X, tmp);
2690 }
2691
Daniel Vetter7ac01292013-10-18 16:37:06 +02002692 return 0;
2693}
2694
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002695static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002696 enum pipe pipe,
2697 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002698 uint32_t *val)
2699{
Daniel Vetter84093602013-11-01 10:50:21 +01002700 struct drm_i915_private *dev_priv = dev->dev_private;
2701 bool need_stable_symbols = false;
2702
Daniel Vetter46a19182013-11-01 10:50:20 +01002703 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2704 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2705 if (ret)
2706 return ret;
2707 }
2708
2709 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002710 case INTEL_PIPE_CRC_SOURCE_PIPE:
2711 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2712 break;
2713 case INTEL_PIPE_CRC_SOURCE_TV:
2714 if (!SUPPORTS_TV(dev))
2715 return -EINVAL;
2716 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2717 break;
2718 case INTEL_PIPE_CRC_SOURCE_DP_B:
2719 if (!IS_G4X(dev))
2720 return -EINVAL;
2721 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002722 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002723 break;
2724 case INTEL_PIPE_CRC_SOURCE_DP_C:
2725 if (!IS_G4X(dev))
2726 return -EINVAL;
2727 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002728 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002729 break;
2730 case INTEL_PIPE_CRC_SOURCE_DP_D:
2731 if (!IS_G4X(dev))
2732 return -EINVAL;
2733 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002734 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002735 break;
2736 case INTEL_PIPE_CRC_SOURCE_NONE:
2737 *val = 0;
2738 break;
2739 default:
2740 return -EINVAL;
2741 }
2742
Daniel Vetter84093602013-11-01 10:50:21 +01002743 /*
2744 * When the pipe CRC tap point is after the transcoders we need
2745 * to tweak symbol-level features to produce a deterministic series of
2746 * symbols for a given frame. We need to reset those features only once
2747 * a frame (instead of every nth symbol):
2748 * - DC-balance: used to ensure a better clock recovery from the data
2749 * link (SDVO)
2750 * - DisplayPort scrambling: used for EMI reduction
2751 */
2752 if (need_stable_symbols) {
2753 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2754
2755 WARN_ON(!IS_G4X(dev));
2756
2757 I915_WRITE(PORT_DFT_I9XX,
2758 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2759
2760 if (pipe == PIPE_A)
2761 tmp |= PIPE_A_SCRAMBLE_RESET;
2762 else
2763 tmp |= PIPE_B_SCRAMBLE_RESET;
2764
2765 I915_WRITE(PORT_DFT2_G4X, tmp);
2766 }
2767
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002768 return 0;
2769}
2770
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002771static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
2772 enum pipe pipe)
2773{
2774 struct drm_i915_private *dev_priv = dev->dev_private;
2775 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2776
2777 if (pipe == PIPE_A)
2778 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2779 else
2780 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2781 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
2782 tmp &= ~DC_BALANCE_RESET_VLV;
2783 I915_WRITE(PORT_DFT2_G4X, tmp);
2784
2785}
2786
Daniel Vetter84093602013-11-01 10:50:21 +01002787static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
2788 enum pipe pipe)
2789{
2790 struct drm_i915_private *dev_priv = dev->dev_private;
2791 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2792
2793 if (pipe == PIPE_A)
2794 tmp &= ~PIPE_A_SCRAMBLE_RESET;
2795 else
2796 tmp &= ~PIPE_B_SCRAMBLE_RESET;
2797 I915_WRITE(PORT_DFT2_G4X, tmp);
2798
2799 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
2800 I915_WRITE(PORT_DFT_I9XX,
2801 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
2802 }
2803}
2804
Daniel Vetter46a19182013-11-01 10:50:20 +01002805static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002806 uint32_t *val)
2807{
Daniel Vetter46a19182013-11-01 10:50:20 +01002808 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2809 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2810
2811 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002812 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2813 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
2814 break;
2815 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2816 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
2817 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002818 case INTEL_PIPE_CRC_SOURCE_PIPE:
2819 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
2820 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002821 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002822 *val = 0;
2823 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002824 default:
2825 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002826 }
2827
2828 return 0;
2829}
2830
Daniel Vetter46a19182013-11-01 10:50:20 +01002831static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002832 uint32_t *val)
2833{
Daniel Vetter46a19182013-11-01 10:50:20 +01002834 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2835 *source = INTEL_PIPE_CRC_SOURCE_PF;
2836
2837 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002838 case INTEL_PIPE_CRC_SOURCE_PLANE1:
2839 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
2840 break;
2841 case INTEL_PIPE_CRC_SOURCE_PLANE2:
2842 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
2843 break;
2844 case INTEL_PIPE_CRC_SOURCE_PF:
2845 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
2846 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002847 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002848 *val = 0;
2849 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02002850 default:
2851 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002852 }
2853
2854 return 0;
2855}
2856
Daniel Vetter926321d2013-10-16 13:30:34 +02002857static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
2858 enum intel_pipe_crc_source source)
2859{
2860 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01002861 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01002862 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002863 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02002864
Damien Lespiaucc3da172013-10-15 18:55:31 +01002865 if (pipe_crc->source == source)
2866 return 0;
2867
Damien Lespiauae676fc2013-10-15 18:55:32 +01002868 /* forbid changing the source without going back to 'none' */
2869 if (pipe_crc->source && source)
2870 return -EINVAL;
2871
Daniel Vetter52f843f2013-10-21 17:26:38 +02002872 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002873 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02002874 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01002875 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02002876 else if (IS_VALLEYVIEW(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002877 ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002878 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01002879 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002880 else
Daniel Vetter46a19182013-11-01 10:50:20 +01002881 ret = ivb_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002882
2883 if (ret != 0)
2884 return ret;
2885
Damien Lespiau4b584362013-10-15 18:55:33 +01002886 /* none -> real source transition */
2887 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002888 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
2889 pipe_name(pipe), pipe_crc_source_name(source));
2890
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002891 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
2892 INTEL_PIPE_CRC_ENTRIES_NR,
2893 GFP_KERNEL);
2894 if (!pipe_crc->entries)
2895 return -ENOMEM;
2896
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002897 spin_lock_irq(&pipe_crc->lock);
2898 pipe_crc->head = 0;
2899 pipe_crc->tail = 0;
2900 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01002901 }
2902
Damien Lespiaucc3da172013-10-15 18:55:31 +01002903 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02002904
Daniel Vetter926321d2013-10-16 13:30:34 +02002905 I915_WRITE(PIPE_CRC_CTL(pipe), val);
2906 POSTING_READ(PIPE_CRC_CTL(pipe));
2907
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002908 /* real source -> none transition */
2909 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002910 struct intel_pipe_crc_entry *entries;
2911
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01002912 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
2913 pipe_name(pipe));
2914
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02002915 intel_wait_for_vblank(dev, pipe);
2916
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002917 spin_lock_irq(&pipe_crc->lock);
2918 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002919 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002920 spin_unlock_irq(&pipe_crc->lock);
2921
2922 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01002923
2924 if (IS_G4X(dev))
2925 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002926 else if (IS_VALLEYVIEW(dev))
2927 vlv_undo_pipe_scramble_reset(dev, pipe);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01002928 }
2929
Daniel Vetter926321d2013-10-16 13:30:34 +02002930 return 0;
2931}
2932
2933/*
2934 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002935 * command: wsp* object wsp+ name wsp+ source wsp*
2936 * object: 'pipe'
2937 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02002938 * source: (none | plane1 | plane2 | pf)
2939 * wsp: (#0x20 | #0x9 | #0xA)+
2940 *
2941 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01002942 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
2943 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02002944 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01002945static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02002946{
2947 int n_words = 0;
2948
2949 while (*buf) {
2950 char *end;
2951
2952 /* skip leading white space */
2953 buf = skip_spaces(buf);
2954 if (!*buf)
2955 break; /* end of buffer */
2956
2957 /* find end of word */
2958 for (end = buf; *end && !isspace(*end); end++)
2959 ;
2960
2961 if (n_words == max_words) {
2962 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
2963 max_words);
2964 return -EINVAL; /* ran out of words[] before bytes */
2965 }
2966
2967 if (*end)
2968 *end++ = '\0';
2969 words[n_words++] = buf;
2970 buf = end;
2971 }
2972
2973 return n_words;
2974}
2975
Damien Lespiaub94dec82013-10-15 18:55:35 +01002976enum intel_pipe_crc_object {
2977 PIPE_CRC_OBJECT_PIPE,
2978};
2979
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002980static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01002981 "pipe",
2982};
2983
2984static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01002985display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01002986{
2987 int i;
2988
2989 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
2990 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01002991 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01002992 return 0;
2993 }
2994
2995 return -EINVAL;
2996}
2997
Damien Lespiaubd9db022013-10-15 18:55:36 +01002998static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02002999{
3000 const char name = buf[0];
3001
3002 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3003 return -EINVAL;
3004
3005 *pipe = name - 'A';
3006
3007 return 0;
3008}
3009
3010static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003011display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003012{
3013 int i;
3014
3015 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3016 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003017 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003018 return 0;
3019 }
3020
3021 return -EINVAL;
3022}
3023
Damien Lespiaubd9db022013-10-15 18:55:36 +01003024static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003025{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003026#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003027 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003028 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003029 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003030 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003031 enum intel_pipe_crc_source source;
3032
Damien Lespiaubd9db022013-10-15 18:55:36 +01003033 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003034 if (n_words != N_WORDS) {
3035 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3036 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003037 return -EINVAL;
3038 }
3039
Damien Lespiaubd9db022013-10-15 18:55:36 +01003040 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003041 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003042 return -EINVAL;
3043 }
3044
Damien Lespiaubd9db022013-10-15 18:55:36 +01003045 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003046 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3047 return -EINVAL;
3048 }
3049
Damien Lespiaubd9db022013-10-15 18:55:36 +01003050 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003051 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003052 return -EINVAL;
3053 }
3054
3055 return pipe_crc_set_source(dev, pipe, source);
3056}
3057
Damien Lespiaubd9db022013-10-15 18:55:36 +01003058static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3059 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003060{
3061 struct seq_file *m = file->private_data;
3062 struct drm_device *dev = m->private;
3063 char *tmpbuf;
3064 int ret;
3065
3066 if (len == 0)
3067 return 0;
3068
3069 if (len > PAGE_SIZE - 1) {
3070 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3071 PAGE_SIZE);
3072 return -E2BIG;
3073 }
3074
3075 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3076 if (!tmpbuf)
3077 return -ENOMEM;
3078
3079 if (copy_from_user(tmpbuf, ubuf, len)) {
3080 ret = -EFAULT;
3081 goto out;
3082 }
3083 tmpbuf[len] = '\0';
3084
Damien Lespiaubd9db022013-10-15 18:55:36 +01003085 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003086
3087out:
3088 kfree(tmpbuf);
3089 if (ret < 0)
3090 return ret;
3091
3092 *offp += len;
3093 return len;
3094}
3095
Damien Lespiaubd9db022013-10-15 18:55:36 +01003096static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003097 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003098 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003099 .read = seq_read,
3100 .llseek = seq_lseek,
3101 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003102 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003103};
3104
Ville Syrjälä369a1342014-01-22 14:36:08 +02003105static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3106{
3107 struct drm_device *dev = m->private;
3108 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3109 int level;
3110
3111 drm_modeset_lock_all(dev);
3112
3113 for (level = 0; level < num_levels; level++) {
3114 unsigned int latency = wm[level];
3115
3116 /* WM1+ latency values in 0.5us units */
3117 if (level > 0)
3118 latency *= 5;
3119
3120 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3121 level, wm[level],
3122 latency / 10, latency % 10);
3123 }
3124
3125 drm_modeset_unlock_all(dev);
3126}
3127
3128static int pri_wm_latency_show(struct seq_file *m, void *data)
3129{
3130 struct drm_device *dev = m->private;
3131
3132 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3133
3134 return 0;
3135}
3136
3137static int spr_wm_latency_show(struct seq_file *m, void *data)
3138{
3139 struct drm_device *dev = m->private;
3140
3141 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3142
3143 return 0;
3144}
3145
3146static int cur_wm_latency_show(struct seq_file *m, void *data)
3147{
3148 struct drm_device *dev = m->private;
3149
3150 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3151
3152 return 0;
3153}
3154
3155static int pri_wm_latency_open(struct inode *inode, struct file *file)
3156{
3157 struct drm_device *dev = inode->i_private;
3158
3159 if (!HAS_PCH_SPLIT(dev))
3160 return -ENODEV;
3161
3162 return single_open(file, pri_wm_latency_show, dev);
3163}
3164
3165static int spr_wm_latency_open(struct inode *inode, struct file *file)
3166{
3167 struct drm_device *dev = inode->i_private;
3168
3169 if (!HAS_PCH_SPLIT(dev))
3170 return -ENODEV;
3171
3172 return single_open(file, spr_wm_latency_show, dev);
3173}
3174
3175static int cur_wm_latency_open(struct inode *inode, struct file *file)
3176{
3177 struct drm_device *dev = inode->i_private;
3178
3179 if (!HAS_PCH_SPLIT(dev))
3180 return -ENODEV;
3181
3182 return single_open(file, cur_wm_latency_show, dev);
3183}
3184
3185static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3186 size_t len, loff_t *offp, uint16_t wm[5])
3187{
3188 struct seq_file *m = file->private_data;
3189 struct drm_device *dev = m->private;
3190 uint16_t new[5] = { 0 };
3191 int num_levels = IS_HASWELL(dev) || IS_BROADWELL(dev) ? 5 : 4;
3192 int level;
3193 int ret;
3194 char tmp[32];
3195
3196 if (len >= sizeof(tmp))
3197 return -EINVAL;
3198
3199 if (copy_from_user(tmp, ubuf, len))
3200 return -EFAULT;
3201
3202 tmp[len] = '\0';
3203
3204 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3205 if (ret != num_levels)
3206 return -EINVAL;
3207
3208 drm_modeset_lock_all(dev);
3209
3210 for (level = 0; level < num_levels; level++)
3211 wm[level] = new[level];
3212
3213 drm_modeset_unlock_all(dev);
3214
3215 return len;
3216}
3217
3218
3219static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3220 size_t len, loff_t *offp)
3221{
3222 struct seq_file *m = file->private_data;
3223 struct drm_device *dev = m->private;
3224
3225 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3226}
3227
3228static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3229 size_t len, loff_t *offp)
3230{
3231 struct seq_file *m = file->private_data;
3232 struct drm_device *dev = m->private;
3233
3234 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3235}
3236
3237static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3238 size_t len, loff_t *offp)
3239{
3240 struct seq_file *m = file->private_data;
3241 struct drm_device *dev = m->private;
3242
3243 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3244}
3245
3246static const struct file_operations i915_pri_wm_latency_fops = {
3247 .owner = THIS_MODULE,
3248 .open = pri_wm_latency_open,
3249 .read = seq_read,
3250 .llseek = seq_lseek,
3251 .release = single_release,
3252 .write = pri_wm_latency_write
3253};
3254
3255static const struct file_operations i915_spr_wm_latency_fops = {
3256 .owner = THIS_MODULE,
3257 .open = spr_wm_latency_open,
3258 .read = seq_read,
3259 .llseek = seq_lseek,
3260 .release = single_release,
3261 .write = spr_wm_latency_write
3262};
3263
3264static const struct file_operations i915_cur_wm_latency_fops = {
3265 .owner = THIS_MODULE,
3266 .open = cur_wm_latency_open,
3267 .read = seq_read,
3268 .llseek = seq_lseek,
3269 .release = single_release,
3270 .write = cur_wm_latency_write
3271};
3272
Kees Cook647416f2013-03-10 14:10:06 -07003273static int
3274i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003275{
Kees Cook647416f2013-03-10 14:10:06 -07003276 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003277 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003278
Kees Cook647416f2013-03-10 14:10:06 -07003279 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003280
Kees Cook647416f2013-03-10 14:10:06 -07003281 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003282}
3283
Kees Cook647416f2013-03-10 14:10:06 -07003284static int
3285i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003286{
Kees Cook647416f2013-03-10 14:10:06 -07003287 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003288
Mika Kuoppala58174462014-02-25 17:11:26 +02003289 i915_handle_error(dev, val,
3290 "Manually setting wedged to %llu", val);
Kees Cook647416f2013-03-10 14:10:06 -07003291 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003292}
3293
Kees Cook647416f2013-03-10 14:10:06 -07003294DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3295 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003296 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003297
Kees Cook647416f2013-03-10 14:10:06 -07003298static int
3299i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003300{
Kees Cook647416f2013-03-10 14:10:06 -07003301 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003302 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003303
Kees Cook647416f2013-03-10 14:10:06 -07003304 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003305
Kees Cook647416f2013-03-10 14:10:06 -07003306 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003307}
3308
Kees Cook647416f2013-03-10 14:10:06 -07003309static int
3310i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003311{
Kees Cook647416f2013-03-10 14:10:06 -07003312 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003313 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003314 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003315
Kees Cook647416f2013-03-10 14:10:06 -07003316 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003317
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003318 ret = mutex_lock_interruptible(&dev->struct_mutex);
3319 if (ret)
3320 return ret;
3321
Daniel Vetter99584db2012-11-14 17:14:04 +01003322 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003323 mutex_unlock(&dev->struct_mutex);
3324
Kees Cook647416f2013-03-10 14:10:06 -07003325 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003326}
3327
Kees Cook647416f2013-03-10 14:10:06 -07003328DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3329 i915_ring_stop_get, i915_ring_stop_set,
3330 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003331
Chris Wilson094f9a52013-09-25 17:34:55 +01003332static int
3333i915_ring_missed_irq_get(void *data, u64 *val)
3334{
3335 struct drm_device *dev = data;
3336 struct drm_i915_private *dev_priv = dev->dev_private;
3337
3338 *val = dev_priv->gpu_error.missed_irq_rings;
3339 return 0;
3340}
3341
3342static int
3343i915_ring_missed_irq_set(void *data, u64 val)
3344{
3345 struct drm_device *dev = data;
3346 struct drm_i915_private *dev_priv = dev->dev_private;
3347 int ret;
3348
3349 /* Lock against concurrent debugfs callers */
3350 ret = mutex_lock_interruptible(&dev->struct_mutex);
3351 if (ret)
3352 return ret;
3353 dev_priv->gpu_error.missed_irq_rings = val;
3354 mutex_unlock(&dev->struct_mutex);
3355
3356 return 0;
3357}
3358
3359DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3360 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3361 "0x%08llx\n");
3362
3363static int
3364i915_ring_test_irq_get(void *data, u64 *val)
3365{
3366 struct drm_device *dev = data;
3367 struct drm_i915_private *dev_priv = dev->dev_private;
3368
3369 *val = dev_priv->gpu_error.test_irq_rings;
3370
3371 return 0;
3372}
3373
3374static int
3375i915_ring_test_irq_set(void *data, u64 val)
3376{
3377 struct drm_device *dev = data;
3378 struct drm_i915_private *dev_priv = dev->dev_private;
3379 int ret;
3380
3381 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3382
3383 /* Lock against concurrent debugfs callers */
3384 ret = mutex_lock_interruptible(&dev->struct_mutex);
3385 if (ret)
3386 return ret;
3387
3388 dev_priv->gpu_error.test_irq_rings = val;
3389 mutex_unlock(&dev->struct_mutex);
3390
3391 return 0;
3392}
3393
3394DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3395 i915_ring_test_irq_get, i915_ring_test_irq_set,
3396 "0x%08llx\n");
3397
Chris Wilsondd624af2013-01-15 12:39:35 +00003398#define DROP_UNBOUND 0x1
3399#define DROP_BOUND 0x2
3400#define DROP_RETIRE 0x4
3401#define DROP_ACTIVE 0x8
3402#define DROP_ALL (DROP_UNBOUND | \
3403 DROP_BOUND | \
3404 DROP_RETIRE | \
3405 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003406static int
3407i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003408{
Kees Cook647416f2013-03-10 14:10:06 -07003409 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003410
Kees Cook647416f2013-03-10 14:10:06 -07003411 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003412}
3413
Kees Cook647416f2013-03-10 14:10:06 -07003414static int
3415i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003416{
Kees Cook647416f2013-03-10 14:10:06 -07003417 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003418 struct drm_i915_private *dev_priv = dev->dev_private;
3419 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07003420 struct i915_address_space *vm;
3421 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07003422 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003423
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003424 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003425
3426 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3427 * on ioctls on -EAGAIN. */
3428 ret = mutex_lock_interruptible(&dev->struct_mutex);
3429 if (ret)
3430 return ret;
3431
3432 if (val & DROP_ACTIVE) {
3433 ret = i915_gpu_idle(dev);
3434 if (ret)
3435 goto unlock;
3436 }
3437
3438 if (val & (DROP_RETIRE | DROP_ACTIVE))
3439 i915_gem_retire_requests(dev);
3440
3441 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07003442 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3443 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3444 mm_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003445 if (vma->pin_count)
Ben Widawskyca191b12013-07-31 17:00:14 -07003446 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07003447
Ben Widawskyca191b12013-07-31 17:00:14 -07003448 ret = i915_vma_unbind(vma);
3449 if (ret)
3450 goto unlock;
3451 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07003452 }
Chris Wilsondd624af2013-01-15 12:39:35 +00003453 }
3454
3455 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07003456 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3457 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00003458 if (obj->pages_pin_count == 0) {
3459 ret = i915_gem_object_put_pages(obj);
3460 if (ret)
3461 goto unlock;
3462 }
3463 }
3464
3465unlock:
3466 mutex_unlock(&dev->struct_mutex);
3467
Kees Cook647416f2013-03-10 14:10:06 -07003468 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003469}
3470
Kees Cook647416f2013-03-10 14:10:06 -07003471DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3472 i915_drop_caches_get, i915_drop_caches_set,
3473 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003474
Kees Cook647416f2013-03-10 14:10:06 -07003475static int
3476i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003477{
Kees Cook647416f2013-03-10 14:10:06 -07003478 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003479 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003480 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003481
3482 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3483 return -ENODEV;
3484
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003485 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3486
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003487 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003488 if (ret)
3489 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003490
Jesse Barnes0a073b82013-04-17 15:54:58 -07003491 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003492 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003493 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003494 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003495 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003496
Kees Cook647416f2013-03-10 14:10:06 -07003497 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003498}
3499
Kees Cook647416f2013-03-10 14:10:06 -07003500static int
3501i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003502{
Kees Cook647416f2013-03-10 14:10:06 -07003503 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003504 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003505 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003506 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003507
3508 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3509 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003510
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003511 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3512
Kees Cook647416f2013-03-10 14:10:06 -07003513 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003514
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003515 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003516 if (ret)
3517 return ret;
3518
Jesse Barnes358733e2011-07-27 11:53:01 -07003519 /*
3520 * Turbo will still be enabled, but won't go above the set value.
3521 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003522 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003523 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003524
3525 hw_max = valleyview_rps_max_freq(dev_priv);
3526 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003527 } else {
3528 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003529
3530 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003531 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003532 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003533 }
3534
Ben Widawskyb39fb292014-03-19 18:31:11 -07003535 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003536 mutex_unlock(&dev_priv->rps.hw_lock);
3537 return -EINVAL;
3538 }
3539
Ben Widawskyb39fb292014-03-19 18:31:11 -07003540 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003541
3542 if (IS_VALLEYVIEW(dev))
3543 valleyview_set_rps(dev, val);
3544 else
3545 gen6_set_rps(dev, val);
3546
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003547 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003548
Kees Cook647416f2013-03-10 14:10:06 -07003549 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003550}
3551
Kees Cook647416f2013-03-10 14:10:06 -07003552DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3553 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003554 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003555
Kees Cook647416f2013-03-10 14:10:06 -07003556static int
3557i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003558{
Kees Cook647416f2013-03-10 14:10:06 -07003559 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003560 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003561 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003562
3563 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3564 return -ENODEV;
3565
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003566 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3567
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003568 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003569 if (ret)
3570 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003571
Jesse Barnes0a073b82013-04-17 15:54:58 -07003572 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003573 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003574 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003575 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003576 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003577
Kees Cook647416f2013-03-10 14:10:06 -07003578 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003579}
3580
Kees Cook647416f2013-03-10 14:10:06 -07003581static int
3582i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003583{
Kees Cook647416f2013-03-10 14:10:06 -07003584 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003585 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003586 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003587 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003588
3589 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3590 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003591
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003592 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3593
Kees Cook647416f2013-03-10 14:10:06 -07003594 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003595
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003596 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003597 if (ret)
3598 return ret;
3599
Jesse Barnes1523c312012-05-25 12:34:54 -07003600 /*
3601 * Turbo will still be enabled, but won't go below the set value.
3602 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003603 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003604 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003605
3606 hw_max = valleyview_rps_max_freq(dev_priv);
3607 hw_min = valleyview_rps_min_freq(dev_priv);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003608 } else {
3609 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003610
3611 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003612 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003613 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003614 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003615
Ben Widawskyb39fb292014-03-19 18:31:11 -07003616 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003617 mutex_unlock(&dev_priv->rps.hw_lock);
3618 return -EINVAL;
3619 }
3620
Ben Widawskyb39fb292014-03-19 18:31:11 -07003621 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003622
3623 if (IS_VALLEYVIEW(dev))
3624 valleyview_set_rps(dev, val);
3625 else
3626 gen6_set_rps(dev, val);
3627
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003628 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003629
Kees Cook647416f2013-03-10 14:10:06 -07003630 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003631}
3632
Kees Cook647416f2013-03-10 14:10:06 -07003633DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3634 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003635 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003636
Kees Cook647416f2013-03-10 14:10:06 -07003637static int
3638i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003639{
Kees Cook647416f2013-03-10 14:10:06 -07003640 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003641 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003642 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003643 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003644
Daniel Vetter004777c2012-08-09 15:07:01 +02003645 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3646 return -ENODEV;
3647
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003648 ret = mutex_lock_interruptible(&dev->struct_mutex);
3649 if (ret)
3650 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003651 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003652
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003653 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003654
3655 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003656 mutex_unlock(&dev_priv->dev->struct_mutex);
3657
Kees Cook647416f2013-03-10 14:10:06 -07003658 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003659
Kees Cook647416f2013-03-10 14:10:06 -07003660 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003661}
3662
Kees Cook647416f2013-03-10 14:10:06 -07003663static int
3664i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003665{
Kees Cook647416f2013-03-10 14:10:06 -07003666 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003668 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003669
Daniel Vetter004777c2012-08-09 15:07:01 +02003670 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3671 return -ENODEV;
3672
Kees Cook647416f2013-03-10 14:10:06 -07003673 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003674 return -EINVAL;
3675
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003676 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003677 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003678
3679 /* Update the cache sharing policy here as well */
3680 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3681 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3682 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3683 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3684
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003685 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003686 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003687}
3688
Kees Cook647416f2013-03-10 14:10:06 -07003689DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3690 i915_cache_sharing_get, i915_cache_sharing_set,
3691 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003692
Ben Widawsky6d794d42011-04-25 11:25:56 -07003693static int i915_forcewake_open(struct inode *inode, struct file *file)
3694{
3695 struct drm_device *dev = inode->i_private;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003697
Daniel Vetter075edca2012-01-24 09:44:28 +01003698 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003699 return 0;
3700
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003701 intel_runtime_pm_get(dev_priv);
Deepak Sc8d9a592013-11-23 14:55:42 +05303702 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003703
3704 return 0;
3705}
3706
Ben Widawskyc43b5632012-04-16 14:07:40 -07003707static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003708{
3709 struct drm_device *dev = inode->i_private;
3710 struct drm_i915_private *dev_priv = dev->dev_private;
3711
Daniel Vetter075edca2012-01-24 09:44:28 +01003712 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07003713 return 0;
3714
Deepak Sc8d9a592013-11-23 14:55:42 +05303715 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003716 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003717
3718 return 0;
3719}
3720
3721static const struct file_operations i915_forcewake_fops = {
3722 .owner = THIS_MODULE,
3723 .open = i915_forcewake_open,
3724 .release = i915_forcewake_release,
3725};
3726
3727static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
3728{
3729 struct drm_device *dev = minor->dev;
3730 struct dentry *ent;
3731
3732 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07003733 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07003734 root, dev,
3735 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003736 if (!ent)
3737 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003738
Ben Widawsky8eb57292011-05-11 15:10:58 -07003739 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07003740}
3741
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003742static int i915_debugfs_create(struct dentry *root,
3743 struct drm_minor *minor,
3744 const char *name,
3745 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07003746{
3747 struct drm_device *dev = minor->dev;
3748 struct dentry *ent;
3749
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003750 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07003751 S_IRUGO | S_IWUSR,
3752 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003753 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003754 if (!ent)
3755 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07003756
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003757 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003758}
3759
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003760static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00003761 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01003762 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00003763 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01003764 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003765 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05003766 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01003767 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01003768 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003769 {"i915_gem_request", i915_gem_request_info, 0},
3770 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00003771 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003772 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003773 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
3774 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
3775 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07003776 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08003777 {"i915_rstdby_delays", i915_rstdby_delays, 0},
3778 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
3779 {"i915_delayfreq_table", i915_delayfreq_table, 0},
3780 {"i915_inttoext_table", i915_inttoext_table, 0},
3781 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003782 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003783 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07003784 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08003785 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03003786 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08003787 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01003788 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01003789 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07003790 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07003791 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01003792 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01003793 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07003794 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07003795 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003796 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003797 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01003798 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03003799 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02003800 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003801 {"i915_display_info", i915_display_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05003802};
Ben Gamari27c202a2009-07-01 22:26:52 -04003803#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05003804
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01003805static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02003806 const char *name;
3807 const struct file_operations *fops;
3808} i915_debugfs_files[] = {
3809 {"i915_wedged", &i915_wedged_fops},
3810 {"i915_max_freq", &i915_max_freq_fops},
3811 {"i915_min_freq", &i915_min_freq_fops},
3812 {"i915_cache_sharing", &i915_cache_sharing_fops},
3813 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01003814 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
3815 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003816 {"i915_gem_drop_caches", &i915_drop_caches_fops},
3817 {"i915_error_state", &i915_error_state_fops},
3818 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01003819 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02003820 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
3821 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
3822 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02003823};
3824
Damien Lespiau07144422013-10-15 18:55:40 +01003825void intel_display_crc_init(struct drm_device *dev)
3826{
3827 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01003828 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01003829
Daniel Vetterb3783602013-11-14 11:30:42 +01003830 for_each_pipe(pipe) {
3831 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01003832
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003833 pipe_crc->opened = false;
3834 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003835 init_waitqueue_head(&pipe_crc->wq);
3836 }
3837}
3838
Ben Gamari27c202a2009-07-01 22:26:52 -04003839int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003840{
Daniel Vetter34b96742013-07-04 20:49:44 +02003841 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003842
Ben Widawsky6d794d42011-04-25 11:25:56 -07003843 ret = i915_forcewake_create(minor->debugfs_root, minor);
3844 if (ret)
3845 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01003846
Damien Lespiau07144422013-10-15 18:55:40 +01003847 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3848 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
3849 if (ret)
3850 return ret;
3851 }
3852
Daniel Vetter34b96742013-07-04 20:49:44 +02003853 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3854 ret = i915_debugfs_create(minor->debugfs_root, minor,
3855 i915_debugfs_files[i].name,
3856 i915_debugfs_files[i].fops);
3857 if (ret)
3858 return ret;
3859 }
Mika Kuoppala40633212012-12-04 15:12:00 +02003860
Ben Gamari27c202a2009-07-01 22:26:52 -04003861 return drm_debugfs_create_files(i915_debugfs_list,
3862 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05003863 minor->debugfs_root, minor);
3864}
3865
Ben Gamari27c202a2009-07-01 22:26:52 -04003866void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05003867{
Daniel Vetter34b96742013-07-04 20:49:44 +02003868 int i;
3869
Ben Gamari27c202a2009-07-01 22:26:52 -04003870 drm_debugfs_remove_files(i915_debugfs_list,
3871 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003872
Ben Widawsky6d794d42011-04-25 11:25:56 -07003873 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
3874 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01003875
Daniel Vettere309a992013-10-16 22:55:51 +02003876 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01003877 struct drm_info_list *info_list =
3878 (struct drm_info_list *)&i915_pipe_crc_data[i];
3879
3880 drm_debugfs_remove_files(info_list, 1, minor);
3881 }
3882
Daniel Vetter34b96742013-07-04 20:49:44 +02003883 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
3884 struct drm_info_list *info_list =
3885 (struct drm_info_list *) i915_debugfs_files[i].fops;
3886
3887 drm_debugfs_remove_files(info_list, 1, minor);
3888 }
Ben Gamari20172632009-02-17 20:08:50 -05003889}