blob: 027212e5c34a17c35d853797ee4b5c181a20e721 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037
Chris Wilson0f8c6d72010-11-01 12:38:44 +000038struct change_domains {
39 uint32_t invalidate_domains;
40 uint32_t flush_domains;
41 uint32_t flush_rings;
42};
43
Chris Wilson05394f32010-11-08 19:18:58 +000044static int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj,
Daniel Vetterba3d8d72010-02-11 22:37:04 +010045 bool pipelined);
Chris Wilson05394f32010-11-08 19:18:58 +000046static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
47static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
48static int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -080049 int write);
Chris Wilson05394f32010-11-08 19:18:58 +000050static int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -080051 uint64_t offset,
52 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000053static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
54static int i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +010055 bool interruptible);
Chris Wilson05394f32010-11-08 19:18:58 +000056static int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Chris Wilsona00b10c2010-09-24 21:15:47 +010057 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +010058 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +000059static void i915_gem_clear_fence_reg(struct drm_i915_gem_object *obj);
60static int i915_gem_phys_pwrite(struct drm_device *dev,
61 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100062 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000063 struct drm_file *file);
64static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070065
Chris Wilson17250b72010-10-28 12:51:39 +010066static int i915_gem_inactive_shrink(struct shrinker *shrinker,
67 int nr_to_scan,
68 gfp_t gfp_mask);
69
Chris Wilson31169712009-09-14 16:50:28 +010070
Chris Wilson73aa8082010-09-30 11:46:12 +010071/* some bookkeeping */
72static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
73 size_t size)
74{
75 dev_priv->mm.object_count++;
76 dev_priv->mm.object_memory += size;
77}
78
79static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
80 size_t size)
81{
82 dev_priv->mm.object_count--;
83 dev_priv->mm.object_memory -= size;
84}
85
86static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +010087 struct drm_i915_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +010088{
89 dev_priv->mm.gtt_count++;
Chris Wilsona00b10c2010-09-24 21:15:47 +010090 dev_priv->mm.gtt_memory += obj->gtt_space->size;
91 if (obj->gtt_offset < dev_priv->mm.gtt_mappable_end) {
Daniel Vetterfb7d5162010-10-01 22:05:20 +020092 dev_priv->mm.mappable_gtt_used +=
Chris Wilsona00b10c2010-09-24 21:15:47 +010093 min_t(size_t, obj->gtt_space->size,
94 dev_priv->mm.gtt_mappable_end - obj->gtt_offset);
Daniel Vetterfb7d5162010-10-01 22:05:20 +020095 }
Daniel Vetter93a37f22010-11-05 20:24:53 +010096 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson73aa8082010-09-30 11:46:12 +010097}
98
99static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100100 struct drm_i915_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +0100101{
102 dev_priv->mm.gtt_count--;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100103 dev_priv->mm.gtt_memory -= obj->gtt_space->size;
104 if (obj->gtt_offset < dev_priv->mm.gtt_mappable_end) {
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200105 dev_priv->mm.mappable_gtt_used -=
Chris Wilsona00b10c2010-09-24 21:15:47 +0100106 min_t(size_t, obj->gtt_space->size,
107 dev_priv->mm.gtt_mappable_end - obj->gtt_offset);
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200108 }
Daniel Vetter93a37f22010-11-05 20:24:53 +0100109 list_del_init(&obj->gtt_list);
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200110}
111
112/**
113 * Update the mappable working set counters. Call _only_ when there is a change
114 * in one of (pin|fault)_mappable and update *_mappable _before_ calling.
115 * @mappable: new state the changed mappable flag (either pin_ or fault_).
116 */
117static void
118i915_gem_info_update_mappable(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100119 struct drm_i915_gem_object *obj,
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200120 bool mappable)
121{
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200122 if (mappable) {
Chris Wilsona00b10c2010-09-24 21:15:47 +0100123 if (obj->pin_mappable && obj->fault_mappable)
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200124 /* Combined state was already mappable. */
125 return;
126 dev_priv->mm.gtt_mappable_count++;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100127 dev_priv->mm.gtt_mappable_memory += obj->gtt_space->size;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200128 } else {
Chris Wilsona00b10c2010-09-24 21:15:47 +0100129 if (obj->pin_mappable || obj->fault_mappable)
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200130 /* Combined state still mappable. */
131 return;
132 dev_priv->mm.gtt_mappable_count--;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100133 dev_priv->mm.gtt_mappable_memory -= obj->gtt_space->size;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200134 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100135}
136
137static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100138 struct drm_i915_gem_object *obj,
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200139 bool mappable)
Chris Wilson73aa8082010-09-30 11:46:12 +0100140{
141 dev_priv->mm.pin_count++;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100142 dev_priv->mm.pin_memory += obj->gtt_space->size;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200143 if (mappable) {
Chris Wilsona00b10c2010-09-24 21:15:47 +0100144 obj->pin_mappable = true;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200145 i915_gem_info_update_mappable(dev_priv, obj, true);
146 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100147}
148
149static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
Chris Wilsona00b10c2010-09-24 21:15:47 +0100150 struct drm_i915_gem_object *obj)
Chris Wilson73aa8082010-09-30 11:46:12 +0100151{
152 dev_priv->mm.pin_count--;
Chris Wilsona00b10c2010-09-24 21:15:47 +0100153 dev_priv->mm.pin_memory -= obj->gtt_space->size;
154 if (obj->pin_mappable) {
155 obj->pin_mappable = false;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200156 i915_gem_info_update_mappable(dev_priv, obj, false);
157 }
Chris Wilson73aa8082010-09-30 11:46:12 +0100158}
159
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100160int
161i915_gem_check_is_wedged(struct drm_device *dev)
162{
163 struct drm_i915_private *dev_priv = dev->dev_private;
164 struct completion *x = &dev_priv->error_completion;
165 unsigned long flags;
166 int ret;
167
168 if (!atomic_read(&dev_priv->mm.wedged))
169 return 0;
170
171 ret = wait_for_completion_interruptible(x);
172 if (ret)
173 return ret;
174
175 /* Success, we reset the GPU! */
176 if (!atomic_read(&dev_priv->mm.wedged))
177 return 0;
178
179 /* GPU is hung, bump the completion count to account for
180 * the token we just consumed so that we never hit zero and
181 * end up waiting upon a subsequent completion event that
182 * will never happen.
183 */
184 spin_lock_irqsave(&x->wait.lock, flags);
185 x->done++;
186 spin_unlock_irqrestore(&x->wait.lock, flags);
187 return -EIO;
188}
189
Chris Wilson76c1dec2010-09-25 11:22:51 +0100190static int i915_mutex_lock_interruptible(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 int ret;
194
195 ret = i915_gem_check_is_wedged(dev);
196 if (ret)
197 return ret;
198
199 ret = mutex_lock_interruptible(&dev->struct_mutex);
200 if (ret)
201 return ret;
202
203 if (atomic_read(&dev_priv->mm.wedged)) {
204 mutex_unlock(&dev->struct_mutex);
205 return -EAGAIN;
206 }
207
Chris Wilson23bc5982010-09-29 16:10:57 +0100208 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100209 return 0;
210}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100211
Chris Wilson7d1c4802010-08-07 21:45:03 +0100212static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000213i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100214{
Chris Wilson05394f32010-11-08 19:18:58 +0000215 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100216}
217
Chris Wilson73aa8082010-09-30 11:46:12 +0100218int i915_gem_do_init(struct drm_device *dev,
219 unsigned long start,
Daniel Vetter53984632010-09-22 23:44:24 +0200220 unsigned long mappable_end,
Jesse Barnes79e53942008-11-07 14:24:08 -0800221 unsigned long end)
222{
223 drm_i915_private_t *dev_priv = dev->dev_private;
224
225 if (start >= end ||
226 (start & (PAGE_SIZE - 1)) != 0 ||
227 (end & (PAGE_SIZE - 1)) != 0) {
228 return -EINVAL;
229 }
230
231 drm_mm_init(&dev_priv->mm.gtt_space, start,
232 end - start);
233
Chris Wilson73aa8082010-09-30 11:46:12 +0100234 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200235 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Daniel Vetter53984632010-09-22 23:44:24 +0200236 dev_priv->mm.gtt_mappable_end = mappable_end;
Jesse Barnes79e53942008-11-07 14:24:08 -0800237
238 return 0;
239}
Keith Packard6dbe2772008-10-14 21:41:13 -0700240
Eric Anholt673a3942008-07-30 12:06:12 -0700241int
242i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000243 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700244{
Eric Anholt673a3942008-07-30 12:06:12 -0700245 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -0800246 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700247
248 mutex_lock(&dev->struct_mutex);
Daniel Vetter53984632010-09-22 23:44:24 +0200249 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700250 mutex_unlock(&dev->struct_mutex);
251
Jesse Barnes79e53942008-11-07 14:24:08 -0800252 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700253}
254
Eric Anholt5a125c32008-10-22 21:40:13 -0700255int
256i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000257 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700258{
Chris Wilson73aa8082010-09-30 11:46:12 +0100259 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700260 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -0700261
262 if (!(dev->driver->driver_features & DRIVER_GEM))
263 return -ENODEV;
264
Chris Wilson73aa8082010-09-30 11:46:12 +0100265 mutex_lock(&dev->struct_mutex);
266 args->aper_size = dev_priv->mm.gtt_total;
267 args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
268 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700269
270 return 0;
271}
272
Eric Anholt673a3942008-07-30 12:06:12 -0700273
274/**
275 * Creates a new mm object and returns a handle to it.
276 */
277int
278i915_gem_create_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000279 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700280{
281 struct drm_i915_gem_create *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000282 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300283 int ret;
284 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700285
286 args->size = roundup(args->size, PAGE_SIZE);
287
288 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000289 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700290 if (obj == NULL)
291 return -ENOMEM;
292
Chris Wilson05394f32010-11-08 19:18:58 +0000293 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100294 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000295 drm_gem_object_release(&obj->base);
296 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100297 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700298 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100299 }
300
Chris Wilson202f2fe2010-10-14 13:20:40 +0100301 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000302 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100303 trace_i915_gem_object_create(obj);
304
Eric Anholt673a3942008-07-30 12:06:12 -0700305 args->handle = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700306 return 0;
307}
308
Chris Wilson05394f32010-11-08 19:18:58 +0000309static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700310{
Chris Wilson05394f32010-11-08 19:18:58 +0000311 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700312
313 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000314 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700315}
316
Chris Wilson99a03df2010-05-27 14:15:34 +0100317static inline void
Eric Anholt40123c12009-03-09 13:42:30 -0700318slow_shmem_copy(struct page *dst_page,
319 int dst_offset,
320 struct page *src_page,
321 int src_offset,
322 int length)
323{
324 char *dst_vaddr, *src_vaddr;
325
Chris Wilson99a03df2010-05-27 14:15:34 +0100326 dst_vaddr = kmap(dst_page);
327 src_vaddr = kmap(src_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700328
329 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
330
Chris Wilson99a03df2010-05-27 14:15:34 +0100331 kunmap(src_page);
332 kunmap(dst_page);
Eric Anholt40123c12009-03-09 13:42:30 -0700333}
334
Chris Wilson99a03df2010-05-27 14:15:34 +0100335static inline void
Eric Anholt280b7132009-03-12 16:56:27 -0700336slow_shmem_bit17_copy(struct page *gpu_page,
337 int gpu_offset,
338 struct page *cpu_page,
339 int cpu_offset,
340 int length,
341 int is_read)
342{
343 char *gpu_vaddr, *cpu_vaddr;
344
345 /* Use the unswizzled path if this page isn't affected. */
346 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
347 if (is_read)
348 return slow_shmem_copy(cpu_page, cpu_offset,
349 gpu_page, gpu_offset, length);
350 else
351 return slow_shmem_copy(gpu_page, gpu_offset,
352 cpu_page, cpu_offset, length);
353 }
354
Chris Wilson99a03df2010-05-27 14:15:34 +0100355 gpu_vaddr = kmap(gpu_page);
356 cpu_vaddr = kmap(cpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700357
358 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
359 * XORing with the other bits (A9 for Y, A9 and A10 for X)
360 */
361 while (length > 0) {
362 int cacheline_end = ALIGN(gpu_offset + 1, 64);
363 int this_length = min(cacheline_end - gpu_offset, length);
364 int swizzled_gpu_offset = gpu_offset ^ 64;
365
366 if (is_read) {
367 memcpy(cpu_vaddr + cpu_offset,
368 gpu_vaddr + swizzled_gpu_offset,
369 this_length);
370 } else {
371 memcpy(gpu_vaddr + swizzled_gpu_offset,
372 cpu_vaddr + cpu_offset,
373 this_length);
374 }
375 cpu_offset += this_length;
376 gpu_offset += this_length;
377 length -= this_length;
378 }
379
Chris Wilson99a03df2010-05-27 14:15:34 +0100380 kunmap(cpu_page);
381 kunmap(gpu_page);
Eric Anholt280b7132009-03-12 16:56:27 -0700382}
383
Eric Anholt673a3942008-07-30 12:06:12 -0700384/**
Eric Anholteb014592009-03-10 11:44:52 -0700385 * This is the fast shmem pread path, which attempts to copy_from_user directly
386 * from the backing pages of the object to the user's address space. On a
387 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
388 */
389static int
Chris Wilson05394f32010-11-08 19:18:58 +0000390i915_gem_shmem_pread_fast(struct drm_device *dev,
391 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700392 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000393 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700394{
Chris Wilson05394f32010-11-08 19:18:58 +0000395 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700396 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100397 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700398 char __user *user_data;
399 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700400
401 user_data = (char __user *) (uintptr_t) args->data_ptr;
402 remain = args->size;
403
Eric Anholteb014592009-03-10 11:44:52 -0700404 offset = args->offset;
405
406 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100407 struct page *page;
408 char *vaddr;
409 int ret;
410
Eric Anholteb014592009-03-10 11:44:52 -0700411 /* Operation in this page
412 *
Eric Anholteb014592009-03-10 11:44:52 -0700413 * page_offset = offset within page
414 * page_length = bytes to copy for this page
415 */
Eric Anholteb014592009-03-10 11:44:52 -0700416 page_offset = offset & (PAGE_SIZE-1);
417 page_length = remain;
418 if ((page_offset + remain) > PAGE_SIZE)
419 page_length = PAGE_SIZE - page_offset;
420
Chris Wilsone5281cc2010-10-28 13:45:36 +0100421 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
422 GFP_HIGHUSER | __GFP_RECLAIMABLE);
423 if (IS_ERR(page))
424 return PTR_ERR(page);
425
426 vaddr = kmap_atomic(page);
427 ret = __copy_to_user_inatomic(user_data,
428 vaddr + page_offset,
429 page_length);
430 kunmap_atomic(vaddr);
431
432 mark_page_accessed(page);
433 page_cache_release(page);
434 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100435 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700436
437 remain -= page_length;
438 user_data += page_length;
439 offset += page_length;
440 }
441
Chris Wilson4f27b752010-10-14 15:26:45 +0100442 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700443}
444
445/**
446 * This is the fallback shmem pread path, which allocates temporary storage
447 * in kernel space to copy_to_user into outside of the struct_mutex, so we
448 * can copy out of the object's backing pages while holding the struct mutex
449 * and not take page faults.
450 */
451static int
Chris Wilson05394f32010-11-08 19:18:58 +0000452i915_gem_shmem_pread_slow(struct drm_device *dev,
453 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700454 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000455 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700456{
Chris Wilson05394f32010-11-08 19:18:58 +0000457 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700458 struct mm_struct *mm = current->mm;
459 struct page **user_pages;
460 ssize_t remain;
461 loff_t offset, pinned_pages, i;
462 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100463 int shmem_page_offset;
464 int data_page_index, data_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700465 int page_length;
466 int ret;
467 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700468 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700469
470 remain = args->size;
471
472 /* Pin the user pages containing the data. We can't fault while
473 * holding the struct mutex, yet we want to hold it while
474 * dereferencing the user data.
475 */
476 first_data_page = data_ptr / PAGE_SIZE;
477 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
478 num_pages = last_data_page - first_data_page + 1;
479
Chris Wilson4f27b752010-10-14 15:26:45 +0100480 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700481 if (user_pages == NULL)
482 return -ENOMEM;
483
Chris Wilson4f27b752010-10-14 15:26:45 +0100484 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700485 down_read(&mm->mmap_sem);
486 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700487 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700488 up_read(&mm->mmap_sem);
Chris Wilson4f27b752010-10-14 15:26:45 +0100489 mutex_lock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700490 if (pinned_pages < num_pages) {
491 ret = -EFAULT;
Chris Wilson4f27b752010-10-14 15:26:45 +0100492 goto out;
Eric Anholteb014592009-03-10 11:44:52 -0700493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495 ret = i915_gem_object_set_cpu_read_domain_range(obj,
496 args->offset,
Eric Anholteb014592009-03-10 11:44:52 -0700497 args->size);
Chris Wilson4f27b752010-10-14 15:26:45 +0100498 if (ret)
499 goto out;
500
501 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700502
Eric Anholteb014592009-03-10 11:44:52 -0700503 offset = args->offset;
504
505 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100506 struct page *page;
507
Eric Anholteb014592009-03-10 11:44:52 -0700508 /* Operation in this page
509 *
Eric Anholteb014592009-03-10 11:44:52 -0700510 * shmem_page_offset = offset within page in shmem file
511 * data_page_index = page number in get_user_pages return
512 * data_page_offset = offset with data_page_index page.
513 * page_length = bytes to copy for this page
514 */
Eric Anholteb014592009-03-10 11:44:52 -0700515 shmem_page_offset = offset & ~PAGE_MASK;
516 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
517 data_page_offset = data_ptr & ~PAGE_MASK;
518
519 page_length = remain;
520 if ((shmem_page_offset + page_length) > PAGE_SIZE)
521 page_length = PAGE_SIZE - shmem_page_offset;
522 if ((data_page_offset + page_length) > PAGE_SIZE)
523 page_length = PAGE_SIZE - data_page_offset;
524
Chris Wilsone5281cc2010-10-28 13:45:36 +0100525 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
526 GFP_HIGHUSER | __GFP_RECLAIMABLE);
527 if (IS_ERR(page))
528 return PTR_ERR(page);
529
Eric Anholt280b7132009-03-12 16:56:27 -0700530 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100531 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700532 shmem_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100533 user_pages[data_page_index],
534 data_page_offset,
535 page_length,
536 1);
537 } else {
538 slow_shmem_copy(user_pages[data_page_index],
539 data_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100540 page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100541 shmem_page_offset,
542 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700543 }
Eric Anholteb014592009-03-10 11:44:52 -0700544
Chris Wilsone5281cc2010-10-28 13:45:36 +0100545 mark_page_accessed(page);
546 page_cache_release(page);
547
Eric Anholteb014592009-03-10 11:44:52 -0700548 remain -= page_length;
549 data_ptr += page_length;
550 offset += page_length;
551 }
552
Chris Wilson4f27b752010-10-14 15:26:45 +0100553out:
Eric Anholteb014592009-03-10 11:44:52 -0700554 for (i = 0; i < pinned_pages; i++) {
555 SetPageDirty(user_pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100556 mark_page_accessed(user_pages[i]);
Eric Anholteb014592009-03-10 11:44:52 -0700557 page_cache_release(user_pages[i]);
558 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700559 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700560
561 return ret;
562}
563
Eric Anholt673a3942008-07-30 12:06:12 -0700564/**
565 * Reads data from the object referenced by handle.
566 *
567 * On error, the contents of *data are undefined.
568 */
569int
570i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000571 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700572{
573 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000574 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100575 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700576
Chris Wilson51311d02010-11-17 09:10:42 +0000577 if (args->size == 0)
578 return 0;
579
580 if (!access_ok(VERIFY_WRITE,
581 (char __user *)(uintptr_t)args->data_ptr,
582 args->size))
583 return -EFAULT;
584
585 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
586 args->size);
587 if (ret)
588 return -EFAULT;
589
Chris Wilson4f27b752010-10-14 15:26:45 +0100590 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100591 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100592 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700593
Chris Wilson05394f32010-11-08 19:18:58 +0000594 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100595 if (obj == NULL) {
596 ret = -ENOENT;
597 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100598 }
Eric Anholt673a3942008-07-30 12:06:12 -0700599
Chris Wilson7dcd2492010-09-26 20:21:44 +0100600 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000601 if (args->offset > obj->base.size ||
602 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100603 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100604 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100605 }
606
Chris Wilson4f27b752010-10-14 15:26:45 +0100607 ret = i915_gem_object_set_cpu_read_domain_range(obj,
608 args->offset,
609 args->size);
610 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100611 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100612
613 ret = -EFAULT;
614 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000615 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100616 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000617 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700618
Chris Wilson35b62a82010-09-26 20:23:38 +0100619out:
Chris Wilson05394f32010-11-08 19:18:58 +0000620 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100621unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100622 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700623 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700624}
625
Keith Packard0839ccb2008-10-30 19:38:48 -0700626/* This is the fast write path which cannot handle
627 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700628 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700629
Keith Packard0839ccb2008-10-30 19:38:48 -0700630static inline int
631fast_user_write(struct io_mapping *mapping,
632 loff_t page_base, int page_offset,
633 char __user *user_data,
634 int length)
635{
636 char *vaddr_atomic;
637 unsigned long unwritten;
638
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700639 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700640 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
641 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700642 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100643 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700644}
645
646/* Here's the write path which can sleep for
647 * page faults
648 */
649
Chris Wilsonab34c222010-05-27 14:15:35 +0100650static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651slow_kernel_write(struct io_mapping *mapping,
652 loff_t gtt_base, int gtt_offset,
653 struct page *user_page, int user_offset,
654 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700655{
Chris Wilsonab34c222010-05-27 14:15:35 +0100656 char __iomem *dst_vaddr;
657 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700658
Chris Wilsonab34c222010-05-27 14:15:35 +0100659 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
660 src_vaddr = kmap(user_page);
661
662 memcpy_toio(dst_vaddr + gtt_offset,
663 src_vaddr + user_offset,
664 length);
665
666 kunmap(user_page);
667 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700668}
669
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670/**
671 * This is the fast pwrite path, where we copy the data directly from the
672 * user into the GTT, uncached.
673 */
Eric Anholt673a3942008-07-30 12:06:12 -0700674static int
Chris Wilson05394f32010-11-08 19:18:58 +0000675i915_gem_gtt_pwrite_fast(struct drm_device *dev,
676 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700677 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000678 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700679{
Keith Packard0839ccb2008-10-30 19:38:48 -0700680 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700681 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700682 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700683 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700684 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700685
686 user_data = (char __user *) (uintptr_t) args->data_ptr;
687 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700688
Chris Wilson05394f32010-11-08 19:18:58 +0000689 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
691 while (remain > 0) {
692 /* Operation in this page
693 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700694 * page_base = page offset within aperture
695 * page_offset = offset within page
696 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700697 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700698 page_base = (offset & ~(PAGE_SIZE-1));
699 page_offset = offset & (PAGE_SIZE-1);
700 page_length = remain;
701 if ((page_offset + remain) > PAGE_SIZE)
702 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700703
Keith Packard0839ccb2008-10-30 19:38:48 -0700704 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700705 * source page isn't available. Return the error and we'll
706 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700707 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100708 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
709 page_offset, user_data, page_length))
710
711 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713 remain -= page_length;
714 user_data += page_length;
715 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700716 }
Eric Anholt673a3942008-07-30 12:06:12 -0700717
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100718 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700719}
720
Eric Anholt3de09aa2009-03-09 09:42:23 -0700721/**
722 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
723 * the memory and maps it using kmap_atomic for copying.
724 *
725 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
726 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
727 */
Eric Anholt3043c602008-10-02 12:24:47 -0700728static int
Chris Wilson05394f32010-11-08 19:18:58 +0000729i915_gem_gtt_pwrite_slow(struct drm_device *dev,
730 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700731 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000732 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700733{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700734 drm_i915_private_t *dev_priv = dev->dev_private;
735 ssize_t remain;
736 loff_t gtt_page_base, offset;
737 loff_t first_data_page, last_data_page, num_pages;
738 loff_t pinned_pages, i;
739 struct page **user_pages;
740 struct mm_struct *mm = current->mm;
741 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700743 uint64_t data_ptr = args->data_ptr;
744
745 remain = args->size;
746
747 /* Pin the user pages containing the data. We can't fault while
748 * holding the struct mutex, and all of the pwrite implementations
749 * want to hold it while dereferencing the user data.
750 */
751 first_data_page = data_ptr / PAGE_SIZE;
752 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
753 num_pages = last_data_page - first_data_page + 1;
754
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700756 if (user_pages == NULL)
757 return -ENOMEM;
758
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100759 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700760 down_read(&mm->mmap_sem);
761 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
762 num_pages, 0, 0, user_pages, NULL);
763 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100764 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 if (pinned_pages < num_pages) {
766 ret = -EFAULT;
767 goto out_unpin_pages;
768 }
769
Eric Anholt3de09aa2009-03-09 09:42:23 -0700770 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
771 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100772 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700773
Chris Wilson05394f32010-11-08 19:18:58 +0000774 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700775
776 while (remain > 0) {
777 /* Operation in this page
778 *
779 * gtt_page_base = page offset within aperture
780 * gtt_page_offset = offset within page in aperture
781 * data_page_index = page number in get_user_pages return
782 * data_page_offset = offset with data_page_index page.
783 * page_length = bytes to copy for this page
784 */
785 gtt_page_base = offset & PAGE_MASK;
786 gtt_page_offset = offset & ~PAGE_MASK;
787 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
788 data_page_offset = data_ptr & ~PAGE_MASK;
789
790 page_length = remain;
791 if ((gtt_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - gtt_page_offset;
793 if ((data_page_offset + page_length) > PAGE_SIZE)
794 page_length = PAGE_SIZE - data_page_offset;
795
Chris Wilsonab34c222010-05-27 14:15:35 +0100796 slow_kernel_write(dev_priv->mm.gtt_mapping,
797 gtt_page_base, gtt_page_offset,
798 user_pages[data_page_index],
799 data_page_offset,
800 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700801
802 remain -= page_length;
803 offset += page_length;
804 data_ptr += page_length;
805 }
806
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807out_unpin_pages:
808 for (i = 0; i < pinned_pages; i++)
809 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700810 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811
812 return ret;
813}
814
Eric Anholt40123c12009-03-09 13:42:30 -0700815/**
816 * This is the fast shmem pwrite path, which attempts to directly
817 * copy_from_user into the kmapped pages backing the object.
818 */
Eric Anholt673a3942008-07-30 12:06:12 -0700819static int
Chris Wilson05394f32010-11-08 19:18:58 +0000820i915_gem_shmem_pwrite_fast(struct drm_device *dev,
821 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700822 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000823 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700824{
Chris Wilson05394f32010-11-08 19:18:58 +0000825 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700826 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100827 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700828 char __user *user_data;
829 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700830
831 user_data = (char __user *) (uintptr_t) args->data_ptr;
832 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Eric Anholt673a3942008-07-30 12:06:12 -0700834 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000835 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700836
Eric Anholt40123c12009-03-09 13:42:30 -0700837 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100838 struct page *page;
839 char *vaddr;
840 int ret;
841
Eric Anholt40123c12009-03-09 13:42:30 -0700842 /* Operation in this page
843 *
Eric Anholt40123c12009-03-09 13:42:30 -0700844 * page_offset = offset within page
845 * page_length = bytes to copy for this page
846 */
Eric Anholt40123c12009-03-09 13:42:30 -0700847 page_offset = offset & (PAGE_SIZE-1);
848 page_length = remain;
849 if ((page_offset + remain) > PAGE_SIZE)
850 page_length = PAGE_SIZE - page_offset;
851
Chris Wilsone5281cc2010-10-28 13:45:36 +0100852 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
853 GFP_HIGHUSER | __GFP_RECLAIMABLE);
854 if (IS_ERR(page))
855 return PTR_ERR(page);
856
857 vaddr = kmap_atomic(page, KM_USER0);
858 ret = __copy_from_user_inatomic(vaddr + page_offset,
859 user_data,
860 page_length);
861 kunmap_atomic(vaddr, KM_USER0);
862
863 set_page_dirty(page);
864 mark_page_accessed(page);
865 page_cache_release(page);
866
867 /* If we get a fault while copying data, then (presumably) our
868 * source page isn't available. Return the error and we'll
869 * retry in the slow path.
870 */
871 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100872 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700873
874 remain -= page_length;
875 user_data += page_length;
876 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700877 }
878
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100879 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700880}
881
882/**
883 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
884 * the memory and maps it using kmap_atomic for copying.
885 *
886 * This avoids taking mmap_sem for faulting on the user's address while the
887 * struct_mutex is held.
888 */
889static int
Chris Wilson05394f32010-11-08 19:18:58 +0000890i915_gem_shmem_pwrite_slow(struct drm_device *dev,
891 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700892 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000893 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700894{
Chris Wilson05394f32010-11-08 19:18:58 +0000895 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700896 struct mm_struct *mm = current->mm;
897 struct page **user_pages;
898 ssize_t remain;
899 loff_t offset, pinned_pages, i;
900 loff_t first_data_page, last_data_page, num_pages;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100901 int shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700902 int data_page_index, data_page_offset;
903 int page_length;
904 int ret;
905 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700906 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700907
908 remain = args->size;
909
910 /* Pin the user pages containing the data. We can't fault while
911 * holding the struct mutex, and all of the pwrite implementations
912 * want to hold it while dereferencing the user data.
913 */
914 first_data_page = data_ptr / PAGE_SIZE;
915 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
916 num_pages = last_data_page - first_data_page + 1;
917
Chris Wilson4f27b752010-10-14 15:26:45 +0100918 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700919 if (user_pages == NULL)
920 return -ENOMEM;
921
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700923 down_read(&mm->mmap_sem);
924 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
925 num_pages, 0, 0, user_pages, NULL);
926 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100927 mutex_lock(&dev->struct_mutex);
Eric Anholt40123c12009-03-09 13:42:30 -0700928 if (pinned_pages < num_pages) {
929 ret = -EFAULT;
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100930 goto out;
Eric Anholt40123c12009-03-09 13:42:30 -0700931 }
932
Eric Anholt40123c12009-03-09 13:42:30 -0700933 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100934 if (ret)
935 goto out;
936
937 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
942 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100943 struct page *page;
944
Eric Anholt40123c12009-03-09 13:42:30 -0700945 /* Operation in this page
946 *
Eric Anholt40123c12009-03-09 13:42:30 -0700947 * shmem_page_offset = offset within page in shmem file
948 * data_page_index = page number in get_user_pages return
949 * data_page_offset = offset with data_page_index page.
950 * page_length = bytes to copy for this page
951 */
Eric Anholt40123c12009-03-09 13:42:30 -0700952 shmem_page_offset = offset & ~PAGE_MASK;
953 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
954 data_page_offset = data_ptr & ~PAGE_MASK;
955
956 page_length = remain;
957 if ((shmem_page_offset + page_length) > PAGE_SIZE)
958 page_length = PAGE_SIZE - shmem_page_offset;
959 if ((data_page_offset + page_length) > PAGE_SIZE)
960 page_length = PAGE_SIZE - data_page_offset;
961
Chris Wilsone5281cc2010-10-28 13:45:36 +0100962 page = read_cache_page_gfp(mapping, offset >> PAGE_SHIFT,
963 GFP_HIGHUSER | __GFP_RECLAIMABLE);
964 if (IS_ERR(page)) {
965 ret = PTR_ERR(page);
966 goto out;
967 }
968
Eric Anholt280b7132009-03-12 16:56:27 -0700969 if (do_bit17_swizzling) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100970 slow_shmem_bit17_copy(page,
Eric Anholt280b7132009-03-12 16:56:27 -0700971 shmem_page_offset,
972 user_pages[data_page_index],
973 data_page_offset,
Chris Wilson99a03df2010-05-27 14:15:34 +0100974 page_length,
975 0);
976 } else {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100977 slow_shmem_copy(page,
Chris Wilson99a03df2010-05-27 14:15:34 +0100978 shmem_page_offset,
979 user_pages[data_page_index],
980 data_page_offset,
981 page_length);
Eric Anholt280b7132009-03-12 16:56:27 -0700982 }
Eric Anholt40123c12009-03-09 13:42:30 -0700983
Chris Wilsone5281cc2010-10-28 13:45:36 +0100984 set_page_dirty(page);
985 mark_page_accessed(page);
986 page_cache_release(page);
987
Eric Anholt40123c12009-03-09 13:42:30 -0700988 remain -= page_length;
989 data_ptr += page_length;
990 offset += page_length;
991 }
992
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100993out:
Eric Anholt40123c12009-03-09 13:42:30 -0700994 for (i = 0; i < pinned_pages; i++)
995 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700996 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700997
998 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700999}
1000
1001/**
1002 * Writes data to the object referenced by handle.
1003 *
1004 * On error, the contents of the buffer that were to be modified are undefined.
1005 */
1006int
1007i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001008 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001009{
1010 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001011 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001012 int ret;
1013
1014 if (args->size == 0)
1015 return 0;
1016
1017 if (!access_ok(VERIFY_READ,
1018 (char __user *)(uintptr_t)args->data_ptr,
1019 args->size))
1020 return -EFAULT;
1021
1022 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
1023 args->size);
1024 if (ret)
1025 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001026
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001027 ret = i915_mutex_lock_interruptible(dev);
1028 if (ret)
1029 return ret;
1030
Chris Wilson05394f32010-11-08 19:18:58 +00001031 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001032 if (obj == NULL) {
1033 ret = -ENOENT;
1034 goto unlock;
1035 }
Eric Anholt673a3942008-07-30 12:06:12 -07001036
Chris Wilson7dcd2492010-09-26 20:21:44 +01001037 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001038 if (args->offset > obj->base.size ||
1039 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001040 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001041 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001042 }
1043
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson05394f32010-11-08 19:18:58 +00001050 if (obj->phys_obj)
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001051 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Chris Wilson05394f32010-11-08 19:18:58 +00001052 else if (obj->tiling_mode == I915_TILING_NONE &&
1053 obj->gtt_space &&
1054 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001055 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001056 if (ret)
1057 goto out;
1058
1059 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
1060 if (ret)
1061 goto out_unpin;
1062
1063 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
1064 if (ret == -EFAULT)
1065 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
1066
1067out_unpin:
1068 i915_gem_object_unpin(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001069 } else {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1071 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001072 goto out;
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001073
1074 ret = -EFAULT;
1075 if (!i915_gem_object_needs_bit17_swizzle(obj))
1076 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
1077 if (ret == -EFAULT)
1078 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
Eric Anholt40123c12009-03-09 13:42:30 -07001079 }
Eric Anholt673a3942008-07-30 12:06:12 -07001080
Chris Wilson35b62a82010-09-26 20:23:38 +01001081out:
Chris Wilson05394f32010-11-08 19:18:58 +00001082 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001083unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001084 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001085 return ret;
1086}
1087
1088/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001089 * Called when user space prepares to use an object with the CPU, either
1090 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001091 */
1092int
1093i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001094 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001095{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001096 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001097 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001098 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001099 uint32_t read_domains = args->read_domains;
1100 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001101 int ret;
1102
1103 if (!(dev->driver->driver_features & DRIVER_GEM))
1104 return -ENODEV;
1105
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001106 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001107 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001108 return -EINVAL;
1109
Chris Wilson21d509e2009-06-06 09:46:02 +01001110 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001111 return -EINVAL;
1112
1113 /* Having something in the write domain implies it's in the read
1114 * domain, and only that read domain. Enforce that in the request.
1115 */
1116 if (write_domain != 0 && read_domains != write_domain)
1117 return -EINVAL;
1118
Chris Wilson76c1dec2010-09-25 11:22:51 +01001119 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001120 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001121 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001122
Chris Wilson05394f32010-11-08 19:18:58 +00001123 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001124 if (obj == NULL) {
1125 ret = -ENOENT;
1126 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001127 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001128
1129 intel_mark_busy(dev, obj);
1130
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001131 if (read_domains & I915_GEM_DOMAIN_GTT) {
1132 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001133
Eric Anholta09ba7f2009-08-29 12:49:51 -07001134 /* Update the LRU on the fence for the CPU access that's
1135 * about to occur.
1136 */
Chris Wilson05394f32010-11-08 19:18:58 +00001137 if (obj->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001138 struct drm_i915_fence_reg *reg =
Chris Wilson05394f32010-11-08 19:18:58 +00001139 &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001140 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001141 &dev_priv->mm.fence_list);
1142 }
1143
Eric Anholt02354392008-11-26 13:58:13 -08001144 /* Silently promote "you're not bound, there was nothing to do"
1145 * to success, since the client was just asking us to
1146 * make sure everything was done.
1147 */
1148 if (ret == -EINVAL)
1149 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001150 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001151 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001152 }
1153
Chris Wilson7d1c4802010-08-07 21:45:03 +01001154 /* Maintain LRU order of "inactive" objects */
Chris Wilson05394f32010-11-08 19:18:58 +00001155 if (ret == 0 && i915_gem_object_is_inactive(obj))
1156 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001157
Chris Wilson05394f32010-11-08 19:18:58 +00001158 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001159unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001160 mutex_unlock(&dev->struct_mutex);
1161 return ret;
1162}
1163
1164/**
1165 * Called when user space has done writes to this buffer
1166 */
1167int
1168i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001169 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001170{
1171 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001172 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001173 int ret = 0;
1174
1175 if (!(dev->driver->driver_features & DRIVER_GEM))
1176 return -ENODEV;
1177
Chris Wilson76c1dec2010-09-25 11:22:51 +01001178 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001179 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001180 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001181
Chris Wilson05394f32010-11-08 19:18:58 +00001182 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07001183 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001184 ret = -ENOENT;
1185 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001186 }
1187
Eric Anholt673a3942008-07-30 12:06:12 -07001188 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001189 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001190 i915_gem_object_flush_cpu_write_domain(obj);
1191
Chris Wilson05394f32010-11-08 19:18:58 +00001192 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001193unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001194 mutex_unlock(&dev->struct_mutex);
1195 return ret;
1196}
1197
1198/**
1199 * Maps the contents of an object, returning the address it is mapped
1200 * into.
1201 *
1202 * While the mapping holds a reference on the contents of the object, it doesn't
1203 * imply a ref on the object itself.
1204 */
1205int
1206i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001207 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001208{
Chris Wilsonda761a62010-10-27 17:37:08 +01001209 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001210 struct drm_i915_gem_mmap *args = data;
1211 struct drm_gem_object *obj;
1212 loff_t offset;
1213 unsigned long addr;
1214
1215 if (!(dev->driver->driver_features & DRIVER_GEM))
1216 return -ENODEV;
1217
Chris Wilson05394f32010-11-08 19:18:58 +00001218 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001219 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001220 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001221
Chris Wilsonda761a62010-10-27 17:37:08 +01001222 if (obj->size > dev_priv->mm.gtt_mappable_end) {
1223 drm_gem_object_unreference_unlocked(obj);
1224 return -E2BIG;
1225 }
1226
Eric Anholt673a3942008-07-30 12:06:12 -07001227 offset = args->offset;
1228
1229 down_write(&current->mm->mmap_sem);
1230 addr = do_mmap(obj->filp, 0, args->size,
1231 PROT_READ | PROT_WRITE, MAP_SHARED,
1232 args->offset);
1233 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001234 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001235 if (IS_ERR((void *)addr))
1236 return addr;
1237
1238 args->addr_ptr = (uint64_t) addr;
1239
1240 return 0;
1241}
1242
Jesse Barnesde151cf2008-11-12 10:03:55 -08001243/**
1244 * i915_gem_fault - fault a page into the GTT
1245 * vma: VMA in question
1246 * vmf: fault info
1247 *
1248 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1249 * from userspace. The fault handler takes care of binding the object to
1250 * the GTT (if needed), allocating and programming a fence register (again,
1251 * only if needed based on whether the old reg is still valid or the object
1252 * is tiled) and inserting a new PTE into the faulting process.
1253 *
1254 * Note that the faulting process may involve evicting existing objects
1255 * from the GTT and/or fence registers to make room. So performance may
1256 * suffer if the GTT working set is large or there are few fence registers
1257 * left.
1258 */
1259int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1260{
Chris Wilson05394f32010-11-08 19:18:58 +00001261 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1262 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001263 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001264 pgoff_t page_offset;
1265 unsigned long pfn;
1266 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001267 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001268
1269 /* We don't use vmf->pgoff since that has the fake offset */
1270 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1271 PAGE_SHIFT;
1272
1273 /* Now bind it into the GTT if needed */
1274 mutex_lock(&dev->struct_mutex);
Chris Wilson05394f32010-11-08 19:18:58 +00001275 BUG_ON(obj->pin_count && !obj->pin_mappable);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001276
Chris Wilson05394f32010-11-08 19:18:58 +00001277 if (obj->gtt_space) {
1278 if (!obj->map_and_fenceable) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01001279 ret = i915_gem_object_unbind(obj);
1280 if (ret)
1281 goto unlock;
1282 }
1283 }
Daniel Vetter16e809a2010-09-16 19:37:04 +02001284
Chris Wilson05394f32010-11-08 19:18:58 +00001285 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001286 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001287 if (ret)
1288 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001289 }
1290
Chris Wilson4a684a42010-10-28 14:44:08 +01001291 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1292 if (ret)
1293 goto unlock;
1294
Chris Wilson05394f32010-11-08 19:18:58 +00001295 if (!obj->fault_mappable) {
1296 obj->fault_mappable = true;
1297 i915_gem_info_update_mappable(dev_priv, obj, true);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001298 }
1299
Jesse Barnesde151cf2008-11-12 10:03:55 -08001300 /* Need a new fence register? */
Chris Wilson05394f32010-11-08 19:18:58 +00001301 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01001302 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001303 if (ret)
1304 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001305 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001306
Chris Wilson05394f32010-11-08 19:18:58 +00001307 if (i915_gem_object_is_inactive(obj))
1308 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001309
Chris Wilson05394f32010-11-08 19:18:58 +00001310 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311 page_offset;
1312
1313 /* Finally, remap it using the new GTT offset */
1314 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001315unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001316 mutex_unlock(&dev->struct_mutex);
1317
1318 switch (ret) {
Chris Wilson045e7692010-11-07 09:18:22 +00001319 case -EAGAIN:
1320 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001321 case 0:
1322 case -ERESTARTSYS:
1323 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001324 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001325 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001326 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001327 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001328 }
1329}
1330
1331/**
1332 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1333 * @obj: obj in question
1334 *
1335 * GEM memory mapping works by handing back to userspace a fake mmap offset
1336 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1337 * up the object based on the offset and sets up the various memory mapping
1338 * structures.
1339 *
1340 * This routine allocates and attaches a fake offset for @obj.
1341 */
1342static int
Chris Wilson05394f32010-11-08 19:18:58 +00001343i915_gem_create_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001344{
Chris Wilson05394f32010-11-08 19:18:58 +00001345 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001346 struct drm_gem_mm *mm = dev->mm_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001347 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001348 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001349 int ret = 0;
1350
1351 /* Set the object up for mmap'ing */
Chris Wilson05394f32010-11-08 19:18:58 +00001352 list = &obj->base.map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001353 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001354 if (!list->map)
1355 return -ENOMEM;
1356
1357 map = list->map;
1358 map->type = _DRM_GEM;
Chris Wilson05394f32010-11-08 19:18:58 +00001359 map->size = obj->base.size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001360 map->handle = obj;
1361
1362 /* Get a DRM GEM mmap offset allocated... */
1363 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
Chris Wilson05394f32010-11-08 19:18:58 +00001364 obj->base.size / PAGE_SIZE,
1365 0, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001366 if (!list->file_offset_node) {
Chris Wilson05394f32010-11-08 19:18:58 +00001367 DRM_ERROR("failed to allocate offset for bo %d\n",
1368 obj->base.name);
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001369 ret = -ENOSPC;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001370 goto out_free_list;
1371 }
1372
1373 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
Chris Wilson05394f32010-11-08 19:18:58 +00001374 obj->base.size / PAGE_SIZE,
1375 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001376 if (!list->file_offset_node) {
1377 ret = -ENOMEM;
1378 goto out_free_list;
1379 }
1380
1381 list->hash.key = list->file_offset_node->start;
Chris Wilson9e0ae5342010-09-21 15:05:24 +01001382 ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
1383 if (ret) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384 DRM_ERROR("failed to add to map hash\n");
1385 goto out_free_mm;
1386 }
1387
Jesse Barnesde151cf2008-11-12 10:03:55 -08001388 return 0;
1389
1390out_free_mm:
1391 drm_mm_put_block(list->file_offset_node);
1392out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001393 kfree(list->map);
Chris Wilson39a01d12010-10-28 13:03:06 +01001394 list->map = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001395
1396 return ret;
1397}
1398
Chris Wilson901782b2009-07-10 08:18:50 +01001399/**
1400 * i915_gem_release_mmap - remove physical page mappings
1401 * @obj: obj in question
1402 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001403 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001404 * relinquish ownership of the pages back to the system.
1405 *
1406 * It is vital that we remove the page mapping if we have mapped a tiled
1407 * object through the GTT and then lose the fence register due to
1408 * resource pressure. Similarly if the object has been moved out of the
1409 * aperture, than pages mapped into userspace must be revoked. Removing the
1410 * mapping will then trigger a page fault on the next user access, allowing
1411 * fixup by i915_gem_fault().
1412 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001413void
Chris Wilson05394f32010-11-08 19:18:58 +00001414i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001415{
Chris Wilson05394f32010-11-08 19:18:58 +00001416 struct drm_device *dev = obj->base.dev;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001417 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson901782b2009-07-10 08:18:50 +01001418
Chris Wilson05394f32010-11-08 19:18:58 +00001419 if (unlikely(obj->base.map_list.map && dev->dev_mapping))
Chris Wilson901782b2009-07-10 08:18:50 +01001420 unmap_mapping_range(dev->dev_mapping,
Chris Wilson05394f32010-11-08 19:18:58 +00001421 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1422 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001423
Chris Wilson05394f32010-11-08 19:18:58 +00001424 if (obj->fault_mappable) {
1425 obj->fault_mappable = false;
1426 i915_gem_info_update_mappable(dev_priv, obj, false);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001427 }
Chris Wilson901782b2009-07-10 08:18:50 +01001428}
1429
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001430static void
Chris Wilson05394f32010-11-08 19:18:58 +00001431i915_gem_free_mmap_offset(struct drm_i915_gem_object *obj)
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001432{
Chris Wilson05394f32010-11-08 19:18:58 +00001433 struct drm_device *dev = obj->base.dev;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001434 struct drm_gem_mm *mm = dev->mm_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001435 struct drm_map_list *list = &obj->base.map_list;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001436
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001437 drm_ht_remove_item(&mm->offset_hash, &list->hash);
Chris Wilson39a01d12010-10-28 13:03:06 +01001438 drm_mm_put_block(list->file_offset_node);
1439 kfree(list->map);
1440 list->map = NULL;
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001441}
1442
Chris Wilson92b88ae2010-11-09 11:47:32 +00001443static uint32_t
1444i915_gem_get_gtt_size(struct drm_i915_gem_object *obj)
1445{
1446 struct drm_device *dev = obj->base.dev;
1447 uint32_t size;
1448
1449 if (INTEL_INFO(dev)->gen >= 4 ||
1450 obj->tiling_mode == I915_TILING_NONE)
1451 return obj->base.size;
1452
1453 /* Previous chips need a power-of-two fence region when tiling */
1454 if (INTEL_INFO(dev)->gen == 3)
1455 size = 1024*1024;
1456 else
1457 size = 512*1024;
1458
1459 while (size < obj->base.size)
1460 size <<= 1;
1461
1462 return size;
1463}
1464
Jesse Barnesde151cf2008-11-12 10:03:55 -08001465/**
1466 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1467 * @obj: object to check
1468 *
1469 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001470 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001471 */
1472static uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001473i915_gem_get_gtt_alignment(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001474{
Chris Wilson05394f32010-11-08 19:18:58 +00001475 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001476
1477 /*
1478 * Minimum alignment is 4k (GTT page size), but might be greater
1479 * if a fence register is needed for the object.
1480 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001481 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilson05394f32010-11-08 19:18:58 +00001482 obj->tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001483 return 4096;
1484
1485 /*
1486 * Previous chips need to be aligned to the size of the smallest
1487 * fence register that can contain the object.
1488 */
Chris Wilson05394f32010-11-08 19:18:58 +00001489 return i915_gem_get_gtt_size(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001490}
1491
Daniel Vetter5e783302010-11-14 22:32:36 +01001492/**
1493 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1494 * unfenced object
1495 * @obj: object to check
1496 *
1497 * Return the required GTT alignment for an object, only taking into account
1498 * unfenced tiled surface requirements.
1499 */
1500static uint32_t
Chris Wilson05394f32010-11-08 19:18:58 +00001501i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj)
Daniel Vetter5e783302010-11-14 22:32:36 +01001502{
Chris Wilson05394f32010-11-08 19:18:58 +00001503 struct drm_device *dev = obj->base.dev;
Daniel Vetter5e783302010-11-14 22:32:36 +01001504 int tile_height;
1505
1506 /*
1507 * Minimum alignment is 4k (GTT page size) for sane hw.
1508 */
1509 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001510 obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001511 return 4096;
1512
1513 /*
1514 * Older chips need unfenced tiled buffers to be aligned to the left
1515 * edge of an even tile row (where tile rows are counted as if the bo is
1516 * placed in a fenced gtt region).
1517 */
1518 if (IS_GEN2(dev) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001519 (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
Daniel Vetter5e783302010-11-14 22:32:36 +01001520 tile_height = 32;
1521 else
1522 tile_height = 8;
1523
Chris Wilson05394f32010-11-08 19:18:58 +00001524 return tile_height * obj->stride * 2;
Daniel Vetter5e783302010-11-14 22:32:36 +01001525}
1526
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527/**
1528 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1529 * @dev: DRM device
1530 * @data: GTT mapping ioctl data
Chris Wilson05394f32010-11-08 19:18:58 +00001531 * @file: GEM object info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001532 *
1533 * Simply returns the fake offset to userspace so it can mmap it.
1534 * The mmap call will end up in drm_gem_mmap(), which will set things
1535 * up so we can get faults in the handler above.
1536 *
1537 * The fault handler will take care of binding the object into the GTT
1538 * (since it may have been evicted to make room for something), allocating
1539 * a fence register, and mapping the appropriate aperture address into
1540 * userspace.
1541 */
1542int
1543i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001544 struct drm_file *file)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545{
Chris Wilsonda761a62010-10-27 17:37:08 +01001546 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001547 struct drm_i915_gem_mmap_gtt *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001548 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001549 int ret;
1550
1551 if (!(dev->driver->driver_features & DRIVER_GEM))
1552 return -ENODEV;
1553
Chris Wilson76c1dec2010-09-25 11:22:51 +01001554 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001555 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001556 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001557
Chris Wilson05394f32010-11-08 19:18:58 +00001558 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001559 if (obj == NULL) {
1560 ret = -ENOENT;
1561 goto unlock;
1562 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001563
Chris Wilson05394f32010-11-08 19:18:58 +00001564 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001565 ret = -E2BIG;
1566 goto unlock;
1567 }
1568
Chris Wilson05394f32010-11-08 19:18:58 +00001569 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001570 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001571 ret = -EINVAL;
1572 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001573 }
1574
Chris Wilson05394f32010-11-08 19:18:58 +00001575 if (!obj->base.map_list.map) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08001576 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001577 if (ret)
1578 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001579 }
1580
Chris Wilson05394f32010-11-08 19:18:58 +00001581 args->offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001582
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001583out:
Chris Wilson05394f32010-11-08 19:18:58 +00001584 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001585unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001586 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001587 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001588}
1589
Chris Wilsone5281cc2010-10-28 13:45:36 +01001590static int
Chris Wilson05394f32010-11-08 19:18:58 +00001591i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001592 gfp_t gfpmask)
1593{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001594 int page_count, i;
1595 struct address_space *mapping;
1596 struct inode *inode;
1597 struct page *page;
1598
1599 /* Get the list of pages out of our struct file. They'll be pinned
1600 * at this point until we release them.
1601 */
Chris Wilson05394f32010-11-08 19:18:58 +00001602 page_count = obj->base.size / PAGE_SIZE;
1603 BUG_ON(obj->pages != NULL);
1604 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1605 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001606 return -ENOMEM;
1607
Chris Wilson05394f32010-11-08 19:18:58 +00001608 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001609 mapping = inode->i_mapping;
1610 for (i = 0; i < page_count; i++) {
1611 page = read_cache_page_gfp(mapping, i,
1612 GFP_HIGHUSER |
1613 __GFP_COLD |
1614 __GFP_RECLAIMABLE |
1615 gfpmask);
1616 if (IS_ERR(page))
1617 goto err_pages;
1618
Chris Wilson05394f32010-11-08 19:18:58 +00001619 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620 }
1621
Chris Wilson05394f32010-11-08 19:18:58 +00001622 if (obj->tiling_mode != I915_TILING_NONE)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001623 i915_gem_object_do_bit_17_swizzle(obj);
1624
1625 return 0;
1626
1627err_pages:
1628 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001629 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001630
Chris Wilson05394f32010-11-08 19:18:58 +00001631 drm_free_large(obj->pages);
1632 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001633 return PTR_ERR(page);
1634}
1635
Chris Wilson5cdf5882010-09-27 15:51:07 +01001636static void
Chris Wilson05394f32010-11-08 19:18:58 +00001637i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001638{
Chris Wilson05394f32010-11-08 19:18:58 +00001639 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001640 int i;
1641
Chris Wilson05394f32010-11-08 19:18:58 +00001642 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001643
Chris Wilson05394f32010-11-08 19:18:58 +00001644 if (obj->tiling_mode != I915_TILING_NONE)
Eric Anholt280b7132009-03-12 16:56:27 -07001645 i915_gem_object_save_bit_17_swizzle(obj);
1646
Chris Wilson05394f32010-11-08 19:18:58 +00001647 if (obj->madv == I915_MADV_DONTNEED)
1648 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001649
1650 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001651 if (obj->dirty)
1652 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001653
Chris Wilson05394f32010-11-08 19:18:58 +00001654 if (obj->madv == I915_MADV_WILLNEED)
1655 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656
Chris Wilson05394f32010-11-08 19:18:58 +00001657 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001658 }
Chris Wilson05394f32010-11-08 19:18:58 +00001659 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001660
Chris Wilson05394f32010-11-08 19:18:58 +00001661 drm_free_large(obj->pages);
1662 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001663}
1664
Chris Wilsona56ba562010-09-28 10:07:56 +01001665static uint32_t
1666i915_gem_next_request_seqno(struct drm_device *dev,
1667 struct intel_ring_buffer *ring)
1668{
1669 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson5d97eb62010-11-10 20:40:02 +00001670 return ring->outstanding_lazy_request = dev_priv->next_seqno;
Chris Wilsona56ba562010-09-28 10:07:56 +01001671}
1672
Eric Anholt673a3942008-07-30 12:06:12 -07001673static void
Chris Wilson05394f32010-11-08 19:18:58 +00001674i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Zou Nan hai852835f2010-05-21 09:08:56 +08001675 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001676{
Chris Wilson05394f32010-11-08 19:18:58 +00001677 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001678 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona56ba562010-09-28 10:07:56 +01001679 uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001680
Zou Nan hai852835f2010-05-21 09:08:56 +08001681 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001682 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001683
1684 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001685 if (!obj->active) {
1686 drm_gem_object_reference(&obj->base);
1687 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001688 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001689
Eric Anholt673a3942008-07-30 12:06:12 -07001690 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001691 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1692 list_move_tail(&obj->ring_list, &ring->active_list);
1693 obj->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001694}
1695
Eric Anholtce44b0e2008-11-06 16:00:31 -08001696static void
Chris Wilson05394f32010-11-08 19:18:58 +00001697i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001698{
Chris Wilson05394f32010-11-08 19:18:58 +00001699 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001700 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001701
Chris Wilson05394f32010-11-08 19:18:58 +00001702 BUG_ON(!obj->active);
1703 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
1704 list_del_init(&obj->ring_list);
1705 obj->last_rendering_seqno = 0;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001706}
Eric Anholt673a3942008-07-30 12:06:12 -07001707
Chris Wilson963b4832009-09-20 23:03:54 +01001708/* Immediately discard the backing storage */
1709static void
Chris Wilson05394f32010-11-08 19:18:58 +00001710i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001711{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001712 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001713
Chris Wilsonae9fed62010-08-07 11:01:30 +01001714 /* Our goal here is to return as much of the memory as
1715 * is possible back to the system as we are called from OOM.
1716 * To do this we must instruct the shmfs to drop all of its
1717 * backing pages, *now*. Here we mirror the actions taken
1718 * when by shmem_delete_inode() to release the backing store.
1719 */
Chris Wilson05394f32010-11-08 19:18:58 +00001720 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsonae9fed62010-08-07 11:01:30 +01001721 truncate_inode_pages(inode->i_mapping, 0);
1722 if (inode->i_op->truncate_range)
1723 inode->i_op->truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001724
Chris Wilson05394f32010-11-08 19:18:58 +00001725 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001726}
1727
1728static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001729i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001730{
Chris Wilson05394f32010-11-08 19:18:58 +00001731 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001732}
1733
Eric Anholt673a3942008-07-30 12:06:12 -07001734static void
Chris Wilson05394f32010-11-08 19:18:58 +00001735i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001736{
Chris Wilson05394f32010-11-08 19:18:58 +00001737 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07001738 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001739
Chris Wilson05394f32010-11-08 19:18:58 +00001740 if (obj->pin_count != 0)
1741 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001742 else
Chris Wilson05394f32010-11-08 19:18:58 +00001743 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1744 list_del_init(&obj->ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001745
Chris Wilson05394f32010-11-08 19:18:58 +00001746 BUG_ON(!list_empty(&obj->gpu_write_list));
Daniel Vetter99fcb762010-02-07 16:20:18 +01001747
Chris Wilson05394f32010-11-08 19:18:58 +00001748 obj->last_rendering_seqno = 0;
1749 obj->ring = NULL;
1750 if (obj->active) {
1751 obj->active = 0;
1752 drm_gem_object_unreference(&obj->base);
Eric Anholt673a3942008-07-30 12:06:12 -07001753 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001754 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001755}
1756
Daniel Vetter63560392010-02-19 11:51:59 +01001757static void
1758i915_gem_process_flushing_list(struct drm_device *dev,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001759 uint32_t flush_domains,
Zou Nan hai852835f2010-05-21 09:08:56 +08001760 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001761{
1762 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001763 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001764
Chris Wilson05394f32010-11-08 19:18:58 +00001765 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001766 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001767 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001768 if (obj->base.write_domain & flush_domains) {
1769 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001770
Chris Wilson05394f32010-11-08 19:18:58 +00001771 obj->base.write_domain = 0;
1772 list_del_init(&obj->gpu_write_list);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001773 i915_gem_object_move_to_active(obj, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001774
1775 /* update the fence lru list */
Chris Wilson05394f32010-11-08 19:18:58 +00001776 if (obj->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001777 struct drm_i915_fence_reg *reg =
Chris Wilson05394f32010-11-08 19:18:58 +00001778 &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001779 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001780 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001781 }
Daniel Vetter63560392010-02-19 11:51:59 +01001782
1783 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001784 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001785 old_write_domain);
1786 }
1787 }
1788}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001789
Chris Wilson3cce4692010-10-27 16:11:02 +01001790int
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001791i915_add_request(struct drm_device *dev,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001792 struct drm_file *file,
Chris Wilson8dc5d142010-08-12 12:36:12 +01001793 struct drm_i915_gem_request *request,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001794 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001795{
1796 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001797 struct drm_i915_file_private *file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001798 uint32_t seqno;
1799 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001800 int ret;
1801
1802 BUG_ON(request == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07001803
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001804 if (file != NULL)
1805 file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001806
Chris Wilson3cce4692010-10-27 16:11:02 +01001807 ret = ring->add_request(ring, &seqno);
1808 if (ret)
1809 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001810
Chris Wilsona56ba562010-09-28 10:07:56 +01001811 ring->outstanding_lazy_request = false;
Eric Anholt673a3942008-07-30 12:06:12 -07001812
1813 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001814 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001815 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001816 was_empty = list_empty(&ring->request_list);
1817 list_add_tail(&request->list, &ring->request_list);
1818
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001819 if (file_priv) {
Chris Wilson1c255952010-09-26 11:03:27 +01001820 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001821 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001822 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001823 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001824 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001825 }
Eric Anholt673a3942008-07-30 12:06:12 -07001826
Ben Gamarif65d9422009-09-14 17:48:44 -04001827 if (!dev_priv->mm.suspended) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001828 mod_timer(&dev_priv->hangcheck_timer,
1829 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001830 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001831 queue_delayed_work(dev_priv->wq,
1832 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001833 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001834 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001835}
1836
1837/**
1838 * Command execution barrier
1839 *
1840 * Ensures that all commands in the ring are finished
1841 * before signalling the CPU
1842 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01001843static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001844i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001845{
Eric Anholt673a3942008-07-30 12:06:12 -07001846 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001847
1848 /* The sampler always gets flushed on i965 (sigh) */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001849 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholt673a3942008-07-30 12:06:12 -07001850 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001851
Chris Wilson78501ea2010-10-27 12:18:21 +01001852 ring->flush(ring, I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001853}
1854
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001855static inline void
1856i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001857{
Chris Wilson1c255952010-09-26 11:03:27 +01001858 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001859
Chris Wilson1c255952010-09-26 11:03:27 +01001860 if (!file_priv)
1861 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001862
Chris Wilson1c255952010-09-26 11:03:27 +01001863 spin_lock(&file_priv->mm.lock);
1864 list_del(&request->client_list);
1865 request->file_priv = NULL;
1866 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001867}
1868
Chris Wilsondfaae392010-09-22 10:31:52 +01001869static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1870 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001871{
Chris Wilsondfaae392010-09-22 10:31:52 +01001872 while (!list_empty(&ring->request_list)) {
1873 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001874
Chris Wilsondfaae392010-09-22 10:31:52 +01001875 request = list_first_entry(&ring->request_list,
1876 struct drm_i915_gem_request,
1877 list);
1878
1879 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001880 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001881 kfree(request);
1882 }
1883
1884 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001885 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001886
Chris Wilson05394f32010-11-08 19:18:58 +00001887 obj = list_first_entry(&ring->active_list,
1888 struct drm_i915_gem_object,
1889 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001890
Chris Wilson05394f32010-11-08 19:18:58 +00001891 obj->base.write_domain = 0;
1892 list_del_init(&obj->gpu_write_list);
1893 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001894 }
Eric Anholt673a3942008-07-30 12:06:12 -07001895}
1896
Chris Wilson069efc12010-09-30 16:53:18 +01001897void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001898{
Chris Wilsondfaae392010-09-22 10:31:52 +01001899 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001900 struct drm_i915_gem_object *obj;
Chris Wilson069efc12010-09-30 16:53:18 +01001901 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001902
Chris Wilsondfaae392010-09-22 10:31:52 +01001903 i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01001904 i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001905 i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01001906
1907 /* Remove anything from the flushing lists. The GPU cache is likely
1908 * to be lost on reset along with the data, so simply move the
1909 * lost bo to the inactive list.
1910 */
1911 while (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001912 obj= list_first_entry(&dev_priv->mm.flushing_list,
1913 struct drm_i915_gem_object,
1914 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001915
Chris Wilson05394f32010-11-08 19:18:58 +00001916 obj->base.write_domain = 0;
1917 list_del_init(&obj->gpu_write_list);
1918 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001919 }
Chris Wilson9375e442010-09-19 12:21:28 +01001920
Chris Wilsondfaae392010-09-22 10:31:52 +01001921 /* Move everything out of the GPU domains to ensure we do any
1922 * necessary invalidation upon reuse.
1923 */
Chris Wilson05394f32010-11-08 19:18:58 +00001924 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001925 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001926 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001927 {
Chris Wilson05394f32010-11-08 19:18:58 +00001928 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001929 }
Chris Wilson069efc12010-09-30 16:53:18 +01001930
1931 /* The fence registers are invalidated so clear them out */
1932 for (i = 0; i < 16; i++) {
1933 struct drm_i915_fence_reg *reg;
1934
1935 reg = &dev_priv->fence_regs[i];
1936 if (!reg->obj)
1937 continue;
1938
1939 i915_gem_clear_fence_reg(reg->obj);
1940 }
Eric Anholt673a3942008-07-30 12:06:12 -07001941}
1942
1943/**
1944 * This function clears the request list as sequence numbers are passed.
1945 */
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001946static void
1947i915_gem_retire_requests_ring(struct drm_device *dev,
1948 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001949{
1950 drm_i915_private_t *dev_priv = dev->dev_private;
1951 uint32_t seqno;
1952
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001953 if (!ring->status_page.page_addr ||
1954 list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001955 return;
1956
Chris Wilson23bc5982010-09-29 16:10:57 +01001957 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001958
Chris Wilson78501ea2010-10-27 12:18:21 +01001959 seqno = ring->get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001960 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001961 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001962
Zou Nan hai852835f2010-05-21 09:08:56 +08001963 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001964 struct drm_i915_gem_request,
1965 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001966
Chris Wilsondfaae392010-09-22 10:31:52 +01001967 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001968 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001969
1970 trace_i915_gem_request_retire(dev, request->seqno);
1971
1972 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001973 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001974 kfree(request);
1975 }
1976
1977 /* Move any buffers on the active list that are no longer referenced
1978 * by the ringbuffer to the flushing/inactive lists as appropriate.
1979 */
1980 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001981 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001982
Chris Wilson05394f32010-11-08 19:18:58 +00001983 obj= list_first_entry(&ring->active_list,
1984 struct drm_i915_gem_object,
1985 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001986
Chris Wilson05394f32010-11-08 19:18:58 +00001987 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001988 break;
1989
Chris Wilson05394f32010-11-08 19:18:58 +00001990 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001991 i915_gem_object_move_to_flushing(obj);
1992 else
1993 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001994 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001995
1996 if (unlikely (dev_priv->trace_irq_seqno &&
1997 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001998 ring->user_irq_put(ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001999 dev_priv->trace_irq_seqno = 0;
2000 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002001
2002 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002003}
2004
2005void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002006i915_gem_retire_requests(struct drm_device *dev)
2007{
2008 drm_i915_private_t *dev_priv = dev->dev_private;
2009
Chris Wilsonbe726152010-07-23 23:18:50 +01002010 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002011 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01002012
2013 /* We must be careful that during unbind() we do not
2014 * accidentally infinitely recurse into retire requests.
2015 * Currently:
2016 * retire -> free -> unbind -> wait -> retire_ring
2017 */
Chris Wilson05394f32010-11-08 19:18:58 +00002018 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01002019 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002020 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00002021 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01002022 }
2023
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002024 i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
Chris Wilson87acb0a2010-10-19 10:13:00 +01002025 i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002026 i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002027}
2028
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002029static void
Eric Anholt673a3942008-07-30 12:06:12 -07002030i915_gem_retire_work_handler(struct work_struct *work)
2031{
2032 drm_i915_private_t *dev_priv;
2033 struct drm_device *dev;
2034
2035 dev_priv = container_of(work, drm_i915_private_t,
2036 mm.retire_work.work);
2037 dev = dev_priv->dev;
2038
Chris Wilson891b48c2010-09-29 12:26:37 +01002039 /* Come back later if the device is busy... */
2040 if (!mutex_trylock(&dev->struct_mutex)) {
2041 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
2042 return;
2043 }
2044
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002045 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002046
Keith Packard6dbe2772008-10-14 21:41:13 -07002047 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08002048 (!list_empty(&dev_priv->render_ring.request_list) ||
Chris Wilson549f7362010-10-19 11:19:32 +01002049 !list_empty(&dev_priv->bsd_ring.request_list) ||
2050 !list_empty(&dev_priv->blt_ring.request_list)))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07002051 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07002052 mutex_unlock(&dev->struct_mutex);
2053}
2054
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02002055int
Zou Nan hai852835f2010-05-21 09:08:56 +08002056i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002057 bool interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002058{
2059 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002060 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07002061 int ret = 0;
2062
2063 BUG_ON(seqno == 0);
2064
Ben Gamariba1234d2009-09-14 17:48:47 -04002065 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002066 return -EAGAIN;
Ben Gamariffed1d02009-09-14 17:48:41 -04002067
Chris Wilson5d97eb62010-11-10 20:40:02 +00002068 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01002069 struct drm_i915_gem_request *request;
2070
2071 request = kzalloc(sizeof(*request), GFP_KERNEL);
2072 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01002073 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01002074
2075 ret = i915_add_request(dev, NULL, request, ring);
2076 if (ret) {
2077 kfree(request);
2078 return ret;
2079 }
2080
2081 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01002082 }
2083
Chris Wilson78501ea2010-10-27 12:18:21 +01002084 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07002085 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002086 ier = I915_READ(DEIER) | I915_READ(GTIER);
2087 else
2088 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07002089 if (!ier) {
2090 DRM_ERROR("something (likely vbetool) disabled "
2091 "interrupts, re-enabling\n");
2092 i915_driver_irq_preinstall(dev);
2093 i915_driver_irq_postinstall(dev);
2094 }
2095
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002096 trace_i915_gem_request_wait_begin(dev, seqno);
2097
Chris Wilsonb2223492010-10-27 15:27:33 +01002098 ring->waiting_seqno = seqno;
Chris Wilson78501ea2010-10-27 12:18:21 +01002099 ring->user_irq_get(ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002100 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08002101 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002102 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002103 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002104 else
Zou Nan hai852835f2010-05-21 09:08:56 +08002105 wait_event(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01002106 i915_seqno_passed(ring->get_seqno(ring), seqno)
Zou Nan hai852835f2010-05-21 09:08:56 +08002107 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02002108
Chris Wilson78501ea2010-10-27 12:18:21 +01002109 ring->user_irq_put(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +01002110 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002111
2112 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002113 }
Ben Gamariba1234d2009-09-14 17:48:47 -04002114 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01002115 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07002116
2117 if (ret && ret != -ERESTARTSYS)
Daniel Vetter8bff9172010-02-11 22:19:40 +01002118 DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
Chris Wilson78501ea2010-10-27 12:18:21 +01002119 __func__, ret, seqno, ring->get_seqno(ring),
Daniel Vetter8bff9172010-02-11 22:19:40 +01002120 dev_priv->next_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07002121
2122 /* Directly dispatch request retiring. While we have the work queue
2123 * to handle this, the waiter on a request often wants an associated
2124 * buffer to have made it to the inactive list, and we would need
2125 * a separate wait queue to handle that.
2126 */
2127 if (ret == 0)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002128 i915_gem_retire_requests_ring(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002129
2130 return ret;
2131}
2132
Daniel Vetter48764bf2009-09-15 22:57:32 +02002133/**
2134 * Waits for a sequence number to be signaled, and cleans up the
2135 * request and object lists appropriately for that event.
2136 */
2137static int
Zou Nan hai852835f2010-05-21 09:08:56 +08002138i915_wait_request(struct drm_device *dev, uint32_t seqno,
Chris Wilsona56ba562010-09-28 10:07:56 +01002139 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02002140{
Zou Nan hai852835f2010-05-21 09:08:56 +08002141 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02002142}
2143
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002144static void
Chris Wilson92204342010-09-18 11:02:01 +01002145i915_gem_flush_ring(struct drm_device *dev,
2146 struct intel_ring_buffer *ring,
2147 uint32_t invalidate_domains,
2148 uint32_t flush_domains)
2149{
Chris Wilson78501ea2010-10-27 12:18:21 +01002150 ring->flush(ring, invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002151 i915_gem_process_flushing_list(dev, flush_domains, ring);
2152}
2153
2154static void
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002155i915_gem_flush(struct drm_device *dev,
2156 uint32_t invalidate_domains,
Chris Wilson92204342010-09-18 11:02:01 +01002157 uint32_t flush_domains,
2158 uint32_t flush_rings)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002159{
2160 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8bff9172010-02-11 22:19:40 +01002161
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002162 if (flush_domains & I915_GEM_DOMAIN_CPU)
Daniel Vetter40ce6572010-11-05 18:12:18 +01002163 intel_gtt_chipset_flush();
Zou Nan haid1b851f2010-05-21 09:08:57 +08002164
Chris Wilson92204342010-09-18 11:02:01 +01002165 if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
2166 if (flush_rings & RING_RENDER)
Chris Wilson05394f32010-11-08 19:18:58 +00002167 i915_gem_flush_ring(dev, &dev_priv->render_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002168 invalidate_domains, flush_domains);
2169 if (flush_rings & RING_BSD)
Chris Wilson05394f32010-11-08 19:18:58 +00002170 i915_gem_flush_ring(dev, &dev_priv->bsd_ring,
Chris Wilson92204342010-09-18 11:02:01 +01002171 invalidate_domains, flush_domains);
Chris Wilson549f7362010-10-19 11:19:32 +01002172 if (flush_rings & RING_BLT)
Chris Wilson05394f32010-11-08 19:18:58 +00002173 i915_gem_flush_ring(dev, &dev_priv->blt_ring,
Chris Wilson549f7362010-10-19 11:19:32 +01002174 invalidate_domains, flush_domains);
Chris Wilson92204342010-09-18 11:02:01 +01002175 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08002176}
2177
Eric Anholt673a3942008-07-30 12:06:12 -07002178/**
2179 * Ensures that all rendering to the object has completed and the object is
2180 * safe to unbind from the GTT or access from the CPU.
2181 */
2182static int
Chris Wilson05394f32010-11-08 19:18:58 +00002183i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002184 bool interruptible)
Eric Anholt673a3942008-07-30 12:06:12 -07002185{
Chris Wilson05394f32010-11-08 19:18:58 +00002186 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002187 int ret;
2188
Eric Anholte47c68e2008-11-14 13:35:19 -08002189 /* This function only exists to support waiting for existing rendering,
2190 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002191 */
Chris Wilson05394f32010-11-08 19:18:58 +00002192 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002193
2194 /* If there is rendering queued on the buffer being evicted, wait for
2195 * it.
2196 */
Chris Wilson05394f32010-11-08 19:18:58 +00002197 if (obj->active) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002198 ret = i915_do_wait_request(dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002199 obj->last_rendering_seqno,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002200 interruptible,
Chris Wilson05394f32010-11-08 19:18:58 +00002201 obj->ring);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002202 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002203 return ret;
2204 }
2205
2206 return 0;
2207}
2208
2209/**
2210 * Unbinds an object from the GTT aperture.
2211 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002212int
Chris Wilson05394f32010-11-08 19:18:58 +00002213i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002214{
Chris Wilson05394f32010-11-08 19:18:58 +00002215 struct drm_device *dev = obj->base.dev;
Chris Wilson73aa8082010-09-30 11:46:12 +01002216 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002217 int ret = 0;
2218
Chris Wilson05394f32010-11-08 19:18:58 +00002219 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002220 return 0;
2221
Chris Wilson05394f32010-11-08 19:18:58 +00002222 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002223 DRM_ERROR("Attempting to unbind pinned buffer\n");
2224 return -EINVAL;
2225 }
2226
Eric Anholt5323fd02009-09-09 11:50:45 -07002227 /* blow away mappings if mapped through GTT */
2228 i915_gem_release_mmap(obj);
2229
Eric Anholt673a3942008-07-30 12:06:12 -07002230 /* Move the object to the CPU domain to ensure that
2231 * any possible CPU writes while it's not in the GTT
2232 * are flushed when we go to remap it. This will
2233 * also ensure that all pending GPU writes are finished
2234 * before we unbind.
2235 */
Eric Anholte47c68e2008-11-14 13:35:19 -08002236 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Chris Wilson8dc17752010-07-23 23:18:51 +01002237 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002238 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002239 /* Continue on if we fail due to EIO, the GPU is hung so we
2240 * should be safe and we need to cleanup or else we might
2241 * cause memory corruption through use-after-free.
2242 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002243 if (ret) {
2244 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002245 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002246 }
Eric Anholt673a3942008-07-30 12:06:12 -07002247
Daniel Vetter96b47b62009-12-15 17:50:00 +01002248 /* release the fence reg _after_ flushing */
Chris Wilson05394f32010-11-08 19:18:58 +00002249 if (obj->fence_reg != I915_FENCE_REG_NONE)
Daniel Vetter96b47b62009-12-15 17:50:00 +01002250 i915_gem_clear_fence_reg(obj);
2251
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002252 i915_gem_gtt_unbind_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002253
Chris Wilsone5281cc2010-10-28 13:45:36 +01002254 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002255
Chris Wilson05394f32010-11-08 19:18:58 +00002256 i915_gem_info_remove_gtt(dev_priv, obj);
2257 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002258 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002259 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002260
Chris Wilson05394f32010-11-08 19:18:58 +00002261 drm_mm_put_block(obj->gtt_space);
2262 obj->gtt_space = NULL;
2263 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002264
Chris Wilson05394f32010-11-08 19:18:58 +00002265 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002266 i915_gem_object_truncate(obj);
2267
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002268 trace_i915_gem_object_unbind(obj);
2269
Chris Wilson8dc17752010-07-23 23:18:51 +01002270 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002271}
2272
Chris Wilsona56ba562010-09-28 10:07:56 +01002273static int i915_ring_idle(struct drm_device *dev,
2274 struct intel_ring_buffer *ring)
2275{
Chris Wilson395b70b2010-10-28 21:28:46 +01002276 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002277 return 0;
2278
Chris Wilson05394f32010-11-08 19:18:58 +00002279 i915_gem_flush_ring(dev, ring,
Chris Wilsona56ba562010-09-28 10:07:56 +01002280 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2281 return i915_wait_request(dev,
2282 i915_gem_next_request_seqno(dev, ring),
2283 ring);
2284}
2285
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002286int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002287i915_gpu_idle(struct drm_device *dev)
2288{
2289 drm_i915_private_t *dev_priv = dev->dev_private;
2290 bool lists_empty;
Zou Nan hai852835f2010-05-21 09:08:56 +08002291 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002292
Zou Nan haid1b851f2010-05-21 09:08:57 +08002293 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson395b70b2010-10-28 21:28:46 +01002294 list_empty(&dev_priv->mm.active_list));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002295 if (lists_empty)
2296 return 0;
2297
2298 /* Flush everything onto the inactive list. */
Chris Wilsona56ba562010-09-28 10:07:56 +01002299 ret = i915_ring_idle(dev, &dev_priv->render_ring);
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002300 if (ret)
2301 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002302
Chris Wilson87acb0a2010-10-19 10:13:00 +01002303 ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
2304 if (ret)
2305 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002306
Chris Wilson549f7362010-10-19 11:19:32 +01002307 ret = i915_ring_idle(dev, &dev_priv->blt_ring);
2308 if (ret)
2309 return ret;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002310
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002311 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002312}
2313
Chris Wilson05394f32010-11-08 19:18:58 +00002314static void sandybridge_write_fence_reg(struct drm_i915_gem_object *obj)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002315{
Chris Wilson05394f32010-11-08 19:18:58 +00002316 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002317 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002318 u32 size = obj->gtt_space->size;
2319 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002320 uint64_t val;
2321
Chris Wilson05394f32010-11-08 19:18:58 +00002322 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Eric Anholt4e901fd2009-10-26 16:44:17 -07002323 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002324 val |= obj->gtt_offset & 0xfffff000;
2325 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002326 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2327
Chris Wilson05394f32010-11-08 19:18:58 +00002328 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002329 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2330 val |= I965_FENCE_REG_VALID;
2331
2332 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2333}
2334
Chris Wilson05394f32010-11-08 19:18:58 +00002335static void i965_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002336{
Chris Wilson05394f32010-11-08 19:18:58 +00002337 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002338 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002339 u32 size = obj->gtt_space->size;
2340 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002341 uint64_t val;
2342
Chris Wilson05394f32010-11-08 19:18:58 +00002343 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002344 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002345 val |= obj->gtt_offset & 0xfffff000;
2346 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2347 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002348 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2349 val |= I965_FENCE_REG_VALID;
2350
2351 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2352}
2353
Chris Wilson05394f32010-11-08 19:18:58 +00002354static void i915_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002355{
Chris Wilson05394f32010-11-08 19:18:58 +00002356 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002357 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002358 u32 size = obj->gtt_space->size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002359 uint32_t fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002360 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002361
Chris Wilson05394f32010-11-08 19:18:58 +00002362 if ((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2363 (obj->gtt_offset & (size - 1))) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01002364 WARN(1, "%s: object 0x%08x [fenceable? %d] not 1M or size (0x%08x) aligned [gtt_space offset=%lx, size=%lx]\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002365 __func__, obj->gtt_offset, obj->map_and_fenceable, size,
2366 obj->gtt_space->start, obj->gtt_space->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002367 return;
2368 }
2369
Chris Wilson05394f32010-11-08 19:18:58 +00002370 if (obj->tiling_mode == I915_TILING_Y &&
Jesse Barnes0f973f22009-01-26 17:10:45 -08002371 HAS_128_BYTE_Y_TILING(dev))
2372 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002373 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002374 tile_width = 512;
2375
2376 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002377 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002378 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002379
Chris Wilson05394f32010-11-08 19:18:58 +00002380 if (obj->tiling_mode == I915_TILING_Y &&
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002381 HAS_128_BYTE_Y_TILING(dev))
2382 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2383 else
2384 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2385
Chris Wilson05394f32010-11-08 19:18:58 +00002386 val = obj->gtt_offset;
2387 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002388 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002389 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002390 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2391 val |= I830_FENCE_REG_VALID;
2392
Chris Wilson05394f32010-11-08 19:18:58 +00002393 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002394 if (fence_reg < 8)
2395 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002396 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002397 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002398 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002399}
2400
Chris Wilson05394f32010-11-08 19:18:58 +00002401static void i830_write_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002402{
Chris Wilson05394f32010-11-08 19:18:58 +00002403 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002404 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002405 u32 size = obj->gtt_space->size;
2406 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002407 uint32_t val;
2408 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002409 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002410
Chris Wilson05394f32010-11-08 19:18:58 +00002411 if ((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2412 (obj->gtt_offset & (obj->base.size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002413 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002414 __func__, obj->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002415 return;
2416 }
2417
Chris Wilson05394f32010-11-08 19:18:58 +00002418 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002419 pitch_val = ffs(pitch_val) - 1;
2420 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2421
Chris Wilson05394f32010-11-08 19:18:58 +00002422 val = obj->gtt_offset;
2423 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002424 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002425 fence_size_bits = I830_FENCE_SIZE_BITS(size);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002426 WARN_ON(fence_size_bits & ~0x00000f00);
2427 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002428 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2429 val |= I830_FENCE_REG_VALID;
2430
2431 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002432}
2433
Chris Wilson2cf34d72010-09-14 13:03:28 +01002434static int i915_find_fence_reg(struct drm_device *dev,
2435 bool interruptible)
Daniel Vetterae3db242010-02-19 11:51:58 +01002436{
Daniel Vetterae3db242010-02-19 11:51:58 +01002437 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002438 struct drm_i915_fence_reg *reg;
Chris Wilson05394f32010-11-08 19:18:58 +00002439 struct drm_i915_gem_object *obj = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002440 int i, avail, ret;
2441
2442 /* First try to find a free reg */
2443 avail = 0;
2444 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2445 reg = &dev_priv->fence_regs[i];
2446 if (!reg->obj)
2447 return i;
2448
Chris Wilson05394f32010-11-08 19:18:58 +00002449 if (!reg->obj->pin_count)
2450 avail++;
Daniel Vetterae3db242010-02-19 11:51:58 +01002451 }
2452
2453 if (avail == 0)
2454 return -ENOSPC;
2455
2456 /* None available, try to steal one or wait for a user to finish */
Chris Wilsona00b10c2010-09-24 21:15:47 +01002457 avail = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002458 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2459 lru_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00002460 obj = reg->obj;
2461 if (obj->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002462 continue;
2463
2464 /* found one! */
Chris Wilson05394f32010-11-08 19:18:58 +00002465 avail = obj->fence_reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002466 break;
2467 }
2468
Chris Wilsona00b10c2010-09-24 21:15:47 +01002469 BUG_ON(avail == I915_FENCE_REG_NONE);
Daniel Vetterae3db242010-02-19 11:51:58 +01002470
2471 /* We only have a reference on obj from the active list. put_fence_reg
2472 * might drop that one, causing a use-after-free in it. So hold a
2473 * private reference to obj like the other callers of put_fence_reg
2474 * (set_tiling ioctl) do. */
Chris Wilson05394f32010-11-08 19:18:58 +00002475 drm_gem_object_reference(&obj->base);
2476 ret = i915_gem_object_put_fence_reg(obj, interruptible);
2477 drm_gem_object_unreference(&obj->base);
Daniel Vetterae3db242010-02-19 11:51:58 +01002478 if (ret != 0)
2479 return ret;
2480
Chris Wilsona00b10c2010-09-24 21:15:47 +01002481 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002482}
2483
Jesse Barnesde151cf2008-11-12 10:03:55 -08002484/**
2485 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2486 * @obj: object to map through a fence reg
2487 *
2488 * When mapping objects through the GTT, userspace wants to be able to write
2489 * to them without having to worry about swizzling if the object is tiled.
2490 *
2491 * This function walks the fence regs looking for a free one for @obj,
2492 * stealing one if it can't find any.
2493 *
2494 * It then sets up the reg based on the object's properties: address, pitch
2495 * and tiling format.
2496 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002497int
Chris Wilson05394f32010-11-08 19:18:58 +00002498i915_gem_object_get_fence_reg(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002499 bool interruptible)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002500{
Chris Wilson05394f32010-11-08 19:18:58 +00002501 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002502 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002503 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002504 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002505
Eric Anholta09ba7f2009-08-29 12:49:51 -07002506 /* Just update our place in the LRU if our fence is getting used. */
Chris Wilson05394f32010-11-08 19:18:58 +00002507 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2508 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002509 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002510 return 0;
2511 }
2512
Chris Wilson05394f32010-11-08 19:18:58 +00002513 switch (obj->tiling_mode) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002514 case I915_TILING_NONE:
2515 WARN(1, "allocating a fence for non-tiled object?\n");
2516 break;
2517 case I915_TILING_X:
Chris Wilson05394f32010-11-08 19:18:58 +00002518 if (!obj->stride)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002519 return -EINVAL;
Chris Wilson05394f32010-11-08 19:18:58 +00002520 WARN((obj->stride & (512 - 1)),
Jesse Barnes0f973f22009-01-26 17:10:45 -08002521 "object 0x%08x is X tiled but has non-512B pitch\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002522 obj->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002523 break;
2524 case I915_TILING_Y:
Chris Wilson05394f32010-11-08 19:18:58 +00002525 if (!obj->stride)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002526 return -EINVAL;
Chris Wilson05394f32010-11-08 19:18:58 +00002527 WARN((obj->stride & (128 - 1)),
Jesse Barnes0f973f22009-01-26 17:10:45 -08002528 "object 0x%08x is Y tiled but has non-128B pitch\n",
Chris Wilson05394f32010-11-08 19:18:58 +00002529 obj->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002530 break;
2531 }
2532
Chris Wilson2cf34d72010-09-14 13:03:28 +01002533 ret = i915_find_fence_reg(dev, interruptible);
Daniel Vetterae3db242010-02-19 11:51:58 +01002534 if (ret < 0)
2535 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002536
Chris Wilson05394f32010-11-08 19:18:58 +00002537 obj->fence_reg = ret;
2538 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002539 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002540
Jesse Barnesde151cf2008-11-12 10:03:55 -08002541 reg->obj = obj;
2542
Chris Wilsone259bef2010-09-17 00:32:02 +01002543 switch (INTEL_INFO(dev)->gen) {
2544 case 6:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002545 sandybridge_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002546 break;
2547 case 5:
2548 case 4:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002549 i965_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002550 break;
2551 case 3:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002552 i915_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002553 break;
2554 case 2:
Chris Wilsona00b10c2010-09-24 21:15:47 +01002555 i830_write_fence_reg(obj);
Chris Wilsone259bef2010-09-17 00:32:02 +01002556 break;
2557 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002558
Chris Wilsona00b10c2010-09-24 21:15:47 +01002559 trace_i915_gem_object_get_fence(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002560 obj->fence_reg,
2561 obj->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002562
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002563 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002564}
2565
2566/**
2567 * i915_gem_clear_fence_reg - clear out fence register info
2568 * @obj: object to clear
2569 *
2570 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002571 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002572 */
2573static void
Chris Wilson05394f32010-11-08 19:18:58 +00002574i915_gem_clear_fence_reg(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002575{
Chris Wilson05394f32010-11-08 19:18:58 +00002576 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002577 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002578 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilsone259bef2010-09-17 00:32:02 +01002579 uint32_t fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580
Chris Wilsone259bef2010-09-17 00:32:02 +01002581 switch (INTEL_INFO(dev)->gen) {
2582 case 6:
Eric Anholt4e901fd2009-10-26 16:44:17 -07002583 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
Chris Wilson05394f32010-11-08 19:18:58 +00002584 (obj->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002585 break;
2586 case 5:
2587 case 4:
Chris Wilson05394f32010-11-08 19:18:58 +00002588 I915_WRITE64(FENCE_REG_965_0 + (obj->fence_reg * 8), 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002589 break;
2590 case 3:
Chris Wilson05394f32010-11-08 19:18:58 +00002591 if (obj->fence_reg >= 8)
2592 fence_reg = FENCE_REG_945_8 + (obj->fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002593 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002594 case 2:
Chris Wilson05394f32010-11-08 19:18:58 +00002595 fence_reg = FENCE_REG_830_0 + obj->fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002596
2597 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002598 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002599 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002600
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002601 reg->obj = NULL;
Chris Wilson05394f32010-11-08 19:18:58 +00002602 obj->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002603 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002604}
2605
Eric Anholt673a3942008-07-30 12:06:12 -07002606/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002607 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2608 * to the buffer to finish, and then resets the fence register.
2609 * @obj: tiled object holding a fence register.
Chris Wilson2cf34d72010-09-14 13:03:28 +01002610 * @bool: whether the wait upon the fence is interruptible
Chris Wilson52dc7d32009-06-06 09:46:01 +01002611 *
2612 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002613 * data structures in dev_priv and obj.
Chris Wilson52dc7d32009-06-06 09:46:01 +01002614 */
2615int
Chris Wilson05394f32010-11-08 19:18:58 +00002616i915_gem_object_put_fence_reg(struct drm_i915_gem_object *obj,
Chris Wilson2cf34d72010-09-14 13:03:28 +01002617 bool interruptible)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002618{
Chris Wilson05394f32010-11-08 19:18:58 +00002619 struct drm_device *dev = obj->base.dev;
Chris Wilson53640e12010-09-20 11:40:50 +01002620 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson53640e12010-09-20 11:40:50 +01002621 struct drm_i915_fence_reg *reg;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002622
Chris Wilson05394f32010-11-08 19:18:58 +00002623 if (obj->fence_reg == I915_FENCE_REG_NONE)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002624 return 0;
2625
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002626 /* If we've changed tiling, GTT-mappings of the object
2627 * need to re-fault to ensure that the correct fence register
2628 * setup is in place.
2629 */
2630 i915_gem_release_mmap(obj);
2631
Chris Wilson52dc7d32009-06-06 09:46:01 +01002632 /* On the i915, GPU access to tiled buffers is via a fence,
2633 * therefore we must wait for any outstanding access to complete
2634 * before clearing the fence.
2635 */
Chris Wilson05394f32010-11-08 19:18:58 +00002636 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson53640e12010-09-20 11:40:50 +01002637 if (reg->gpu) {
Chris Wilson52dc7d32009-06-06 09:46:01 +01002638 int ret;
2639
Chris Wilson2cf34d72010-09-14 13:03:28 +01002640 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002641 if (ret)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002642 return ret;
2643
Chris Wilson2cf34d72010-09-14 13:03:28 +01002644 ret = i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002645 if (ret)
Chris Wilson52dc7d32009-06-06 09:46:01 +01002646 return ret;
Chris Wilson53640e12010-09-20 11:40:50 +01002647
2648 reg->gpu = false;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002649 }
2650
Daniel Vetter4a726612010-02-01 13:59:16 +01002651 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson0bc23aa2010-09-14 10:22:23 +01002652 i915_gem_clear_fence_reg(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002653
2654 return 0;
2655}
2656
2657/**
Eric Anholt673a3942008-07-30 12:06:12 -07002658 * Finds free space in the GTT aperture and binds the object there.
2659 */
2660static int
Chris Wilson05394f32010-11-08 19:18:58 +00002661i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002662 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002663 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002664{
Chris Wilson05394f32010-11-08 19:18:58 +00002665 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002666 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002667 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002668 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002669 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002670 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002671 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002672
Chris Wilson05394f32010-11-08 19:18:58 +00002673 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002674 DRM_ERROR("Attempting to bind a purgeable object\n");
2675 return -EINVAL;
2676 }
2677
Chris Wilson05394f32010-11-08 19:18:58 +00002678 fence_size = i915_gem_get_gtt_size(obj);
2679 fence_alignment = i915_gem_get_gtt_alignment(obj);
2680 unfenced_alignment = i915_gem_get_unfenced_gtt_alignment(obj);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002681
Eric Anholt673a3942008-07-30 12:06:12 -07002682 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002683 alignment = map_and_fenceable ? fence_alignment :
2684 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002685 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002686 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2687 return -EINVAL;
2688 }
2689
Chris Wilson05394f32010-11-08 19:18:58 +00002690 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002691
Chris Wilson654fc602010-05-27 13:18:21 +01002692 /* If the object is bigger than the entire aperture, reject it early
2693 * before evicting everything in a vain attempt to find space.
2694 */
Chris Wilson05394f32010-11-08 19:18:58 +00002695 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002696 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002697 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2698 return -E2BIG;
2699 }
2700
Eric Anholt673a3942008-07-30 12:06:12 -07002701 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002702 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002703 free_space =
2704 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002705 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002706 dev_priv->mm.gtt_mappable_end,
2707 0);
2708 else
2709 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002710 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002711
2712 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002713 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002714 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002715 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002716 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002717 dev_priv->mm.gtt_mappable_end,
2718 0);
2719 else
Chris Wilson05394f32010-11-08 19:18:58 +00002720 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002721 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002722 }
Chris Wilson05394f32010-11-08 19:18:58 +00002723 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002724 /* If the gtt is empty and we're still having trouble
2725 * fitting our object in, we're out of memory.
2726 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002727 ret = i915_gem_evict_something(dev, size, alignment,
2728 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002729 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002730 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002731
Eric Anholt673a3942008-07-30 12:06:12 -07002732 goto search_free;
2733 }
2734
Chris Wilsone5281cc2010-10-28 13:45:36 +01002735 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002736 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002737 drm_mm_put_block(obj->gtt_space);
2738 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002739
2740 if (ret == -ENOMEM) {
2741 /* first try to clear up some space from the GTT */
Chris Wilsona00b10c2010-09-24 21:15:47 +01002742 ret = i915_gem_evict_something(dev, size,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002743 alignment,
2744 map_and_fenceable);
Chris Wilson07f73f62009-09-14 16:50:30 +01002745 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002746 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002747 if (gfpmask) {
2748 gfpmask = 0;
2749 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002750 }
2751
2752 return ret;
2753 }
2754
2755 goto search_free;
2756 }
2757
Eric Anholt673a3942008-07-30 12:06:12 -07002758 return ret;
2759 }
2760
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002761 ret = i915_gem_gtt_bind_object(obj);
2762 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002763 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002764 drm_mm_put_block(obj->gtt_space);
2765 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002766
Chris Wilsona00b10c2010-09-24 21:15:47 +01002767 ret = i915_gem_evict_something(dev, size,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002768 alignment, map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002769 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002770 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002771
2772 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002773 }
Eric Anholt673a3942008-07-30 12:06:12 -07002774
Chris Wilson05394f32010-11-08 19:18:58 +00002775 obj->gtt_offset = obj->gtt_space->start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002776
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002777 /* keep track of bounds object by adding it to the inactive list */
Chris Wilson05394f32010-11-08 19:18:58 +00002778 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2779 i915_gem_info_add_gtt(dev_priv, obj);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002780
Eric Anholt673a3942008-07-30 12:06:12 -07002781 /* Assert that the object is not currently in any GPU domain. As it
2782 * wasn't in the GTT, there shouldn't be any way it could have been in
2783 * a GPU cache
2784 */
Chris Wilson05394f32010-11-08 19:18:58 +00002785 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2786 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002787
Chris Wilson05394f32010-11-08 19:18:58 +00002788 trace_i915_gem_object_bind(obj, obj->gtt_offset, map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002789
Daniel Vetter75e9e912010-11-04 17:11:09 +01002790 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002791 obj->gtt_space->size == fence_size &&
2792 (obj->gtt_space->start & (fence_alignment -1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002793
Daniel Vetter75e9e912010-11-04 17:11:09 +01002794 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002795 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002796
Chris Wilson05394f32010-11-08 19:18:58 +00002797 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002798
Eric Anholt673a3942008-07-30 12:06:12 -07002799 return 0;
2800}
2801
2802void
Chris Wilson05394f32010-11-08 19:18:58 +00002803i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002804{
Eric Anholt673a3942008-07-30 12:06:12 -07002805 /* If we don't have a page list set up, then we're not pinned
2806 * to GPU, and we can ignore the cache flush because it'll happen
2807 * again at bind time.
2808 */
Chris Wilson05394f32010-11-08 19:18:58 +00002809 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002810 return;
2811
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002812 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002813
Chris Wilson05394f32010-11-08 19:18:58 +00002814 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002815}
2816
Eric Anholte47c68e2008-11-14 13:35:19 -08002817/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002818static int
Chris Wilson05394f32010-11-08 19:18:58 +00002819i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj,
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002820 bool pipelined)
Eric Anholte47c68e2008-11-14 13:35:19 -08002821{
Chris Wilson05394f32010-11-08 19:18:58 +00002822 struct drm_device *dev = obj->base.dev;
Eric Anholte47c68e2008-11-14 13:35:19 -08002823
Chris Wilson05394f32010-11-08 19:18:58 +00002824 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002825 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002826
2827 /* Queue the GPU write cache flushing we need. */
Chris Wilson05394f32010-11-08 19:18:58 +00002828 i915_gem_flush_ring(dev, obj->ring, 0, obj->base.write_domain);
2829 BUG_ON(obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002830
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002831 if (pipelined)
2832 return 0;
2833
Chris Wilson2cf34d72010-09-14 13:03:28 +01002834 return i915_gem_object_wait_rendering(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08002835}
2836
2837/** Flushes the GTT write domain for the object if it's dirty. */
2838static void
Chris Wilson05394f32010-11-08 19:18:58 +00002839i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002840{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002841 uint32_t old_write_domain;
2842
Chris Wilson05394f32010-11-08 19:18:58 +00002843 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002844 return;
2845
2846 /* No actual flushing is required for the GTT write domain. Writes
2847 * to it immediately go to main memory as far as we know, so there's
2848 * no chipset flush. It also doesn't land in render cache.
2849 */
Chris Wilson4a684a42010-10-28 14:44:08 +01002850 i915_gem_release_mmap(obj);
2851
Chris Wilson05394f32010-11-08 19:18:58 +00002852 old_write_domain = obj->base.write_domain;
2853 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002854
2855 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002856 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002857 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002858}
2859
2860/** Flushes the CPU write domain for the object if it's dirty. */
2861static void
Chris Wilson05394f32010-11-08 19:18:58 +00002862i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002863{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002864 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002865
Chris Wilson05394f32010-11-08 19:18:58 +00002866 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002867 return;
2868
2869 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002870 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002871 old_write_domain = obj->base.write_domain;
2872 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002873
2874 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002875 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002876 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002877}
2878
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002879/**
2880 * Moves a single object to the GTT read, and possibly write domain.
2881 *
2882 * This function returns when the move is complete, including waiting on
2883 * flushes to occur.
2884 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002885int
Chris Wilson05394f32010-11-08 19:18:58 +00002886i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, int write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002887{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002888 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002889 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002890
Eric Anholt02354392008-11-26 13:58:13 -08002891 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002892 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002893 return -EINVAL;
2894
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002895 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002896 if (ret != 0)
2897 return ret;
2898
Chris Wilson72133422010-09-13 23:56:38 +01002899 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002900
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002901 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01002902 ret = i915_gem_object_wait_rendering(obj, true);
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002903 if (ret)
2904 return ret;
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002905 }
Eric Anholte47c68e2008-11-14 13:35:19 -08002906
Chris Wilson05394f32010-11-08 19:18:58 +00002907 old_write_domain = obj->base.write_domain;
2908 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002909
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002910 /* It should now be out of any other write domains, and we can update
2911 * the domain values for our changes.
2912 */
Chris Wilson05394f32010-11-08 19:18:58 +00002913 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2914 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002915 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002916 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2917 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2918 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002919 }
2920
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002921 trace_i915_gem_object_change_domain(obj,
2922 old_read_domains,
2923 old_write_domain);
2924
Eric Anholte47c68e2008-11-14 13:35:19 -08002925 return 0;
2926}
2927
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002928/*
2929 * Prepare buffer for display plane. Use uninterruptible for possible flush
2930 * wait, as in modesetting process we're not supposed to be interrupted.
2931 */
2932int
Chris Wilson05394f32010-11-08 19:18:58 +00002933i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
Chris Wilson48b956c2010-09-14 12:50:34 +01002934 bool pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002935{
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002936 uint32_t old_read_domains;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002937 int ret;
2938
2939 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002940 if (obj->gtt_space == NULL)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002941 return -EINVAL;
2942
Chris Wilsonced270f2010-09-26 22:47:46 +01002943 ret = i915_gem_object_flush_gpu_write_domain(obj, true);
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002944 if (ret)
2945 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002946
Chris Wilsonced270f2010-09-26 22:47:46 +01002947 /* Currently, we are always called from an non-interruptible context. */
2948 if (!pipelined) {
2949 ret = i915_gem_object_wait_rendering(obj, false);
2950 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002951 return ret;
2952 }
2953
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002954 i915_gem_object_flush_cpu_write_domain(obj);
2955
Chris Wilson05394f32010-11-08 19:18:58 +00002956 old_read_domains = obj->base.read_domains;
2957 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002958
2959 trace_i915_gem_object_change_domain(obj,
2960 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00002961 obj->base.write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002962
2963 return 0;
2964}
2965
Chris Wilson85345512010-11-13 09:49:11 +00002966int
2967i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
2968 bool interruptible)
2969{
2970 if (!obj->active)
2971 return 0;
2972
2973 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
Chris Wilson05394f32010-11-08 19:18:58 +00002974 i915_gem_flush_ring(obj->base.dev, obj->ring,
Chris Wilson85345512010-11-13 09:49:11 +00002975 0, obj->base.write_domain);
2976
Chris Wilson05394f32010-11-08 19:18:58 +00002977 return i915_gem_object_wait_rendering(obj, interruptible);
Chris Wilson85345512010-11-13 09:49:11 +00002978}
2979
Eric Anholte47c68e2008-11-14 13:35:19 -08002980/**
2981 * Moves a single object to the CPU read, and possibly write domain.
2982 *
2983 * This function returns when the move is complete, including waiting on
2984 * flushes to occur.
2985 */
2986static int
Chris Wilson05394f32010-11-08 19:18:58 +00002987i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, int write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002988{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002989 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002990 int ret;
2991
Daniel Vetterba3d8d72010-02-11 22:37:04 +01002992 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08002993 if (ret != 0)
2994 return ret;
2995
2996 i915_gem_object_flush_gtt_write_domain(obj);
2997
2998 /* If we have a partially-valid cache of the object in the CPU,
2999 * finish invalidating it and free the per-page flags.
3000 */
3001 i915_gem_object_set_to_full_cpu_read_domain(obj);
3002
Chris Wilson72133422010-09-13 23:56:38 +01003003 if (write) {
Chris Wilson2cf34d72010-09-14 13:03:28 +01003004 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson72133422010-09-13 23:56:38 +01003005 if (ret)
3006 return ret;
3007 }
3008
Chris Wilson05394f32010-11-08 19:18:58 +00003009 old_write_domain = obj->base.write_domain;
3010 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003011
Eric Anholte47c68e2008-11-14 13:35:19 -08003012 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003013 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003014 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003015
Chris Wilson05394f32010-11-08 19:18:58 +00003016 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003017 }
3018
3019 /* It should now be out of any other write domains, and we can update
3020 * the domain values for our changes.
3021 */
Chris Wilson05394f32010-11-08 19:18:58 +00003022 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003023
3024 /* If we're writing through the CPU, then the GPU read domains will
3025 * need to be invalidated at next use.
3026 */
3027 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003028 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3029 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003030 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003031
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003032 trace_i915_gem_object_change_domain(obj,
3033 old_read_domains,
3034 old_write_domain);
3035
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003036 return 0;
3037}
3038
Eric Anholt673a3942008-07-30 12:06:12 -07003039/*
3040 * Set the next domain for the specified object. This
3041 * may not actually perform the necessary flushing/invaliding though,
3042 * as that may want to be batched with other set_domain operations
3043 *
3044 * This is (we hope) the only really tricky part of gem. The goal
3045 * is fairly simple -- track which caches hold bits of the object
3046 * and make sure they remain coherent. A few concrete examples may
3047 * help to explain how it works. For shorthand, we use the notation
3048 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3049 * a pair of read and write domain masks.
3050 *
3051 * Case 1: the batch buffer
3052 *
3053 * 1. Allocated
3054 * 2. Written by CPU
3055 * 3. Mapped to GTT
3056 * 4. Read by GPU
3057 * 5. Unmapped from GTT
3058 * 6. Freed
3059 *
3060 * Let's take these a step at a time
3061 *
3062 * 1. Allocated
3063 * Pages allocated from the kernel may still have
3064 * cache contents, so we set them to (CPU, CPU) always.
3065 * 2. Written by CPU (using pwrite)
3066 * The pwrite function calls set_domain (CPU, CPU) and
3067 * this function does nothing (as nothing changes)
3068 * 3. Mapped by GTT
3069 * This function asserts that the object is not
3070 * currently in any GPU-based read or write domains
3071 * 4. Read by GPU
3072 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3073 * As write_domain is zero, this function adds in the
3074 * current read domains (CPU+COMMAND, 0).
3075 * flush_domains is set to CPU.
3076 * invalidate_domains is set to COMMAND
3077 * clflush is run to get data out of the CPU caches
3078 * then i915_dev_set_domain calls i915_gem_flush to
3079 * emit an MI_FLUSH and drm_agp_chipset_flush
3080 * 5. Unmapped from GTT
3081 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3082 * flush_domains and invalidate_domains end up both zero
3083 * so no flushing/invalidating happens
3084 * 6. Freed
3085 * yay, done
3086 *
3087 * Case 2: The shared render buffer
3088 *
3089 * 1. Allocated
3090 * 2. Mapped to GTT
3091 * 3. Read/written by GPU
3092 * 4. set_domain to (CPU,CPU)
3093 * 5. Read/written by CPU
3094 * 6. Read/written by GPU
3095 *
3096 * 1. Allocated
3097 * Same as last example, (CPU, CPU)
3098 * 2. Mapped to GTT
3099 * Nothing changes (assertions find that it is not in the GPU)
3100 * 3. Read/written by GPU
3101 * execbuffer calls set_domain (RENDER, RENDER)
3102 * flush_domains gets CPU
3103 * invalidate_domains gets GPU
3104 * clflush (obj)
3105 * MI_FLUSH and drm_agp_chipset_flush
3106 * 4. set_domain (CPU, CPU)
3107 * flush_domains gets GPU
3108 * invalidate_domains gets CPU
3109 * wait_rendering (obj) to make sure all drawing is complete.
3110 * This will include an MI_FLUSH to get the data from GPU
3111 * to memory
3112 * clflush (obj) to invalidate the CPU cache
3113 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3114 * 5. Read/written by CPU
3115 * cache lines are loaded and dirtied
3116 * 6. Read written by GPU
3117 * Same as last GPU access
3118 *
3119 * Case 3: The constant buffer
3120 *
3121 * 1. Allocated
3122 * 2. Written by CPU
3123 * 3. Read by GPU
3124 * 4. Updated (written) by CPU again
3125 * 5. Read by GPU
3126 *
3127 * 1. Allocated
3128 * (CPU, CPU)
3129 * 2. Written by CPU
3130 * (CPU, CPU)
3131 * 3. Read by GPU
3132 * (CPU+RENDER, 0)
3133 * flush_domains = CPU
3134 * invalidate_domains = RENDER
3135 * clflush (obj)
3136 * MI_FLUSH
3137 * drm_agp_chipset_flush
3138 * 4. Updated (written) by CPU again
3139 * (CPU, CPU)
3140 * flush_domains = 0 (no previous write domain)
3141 * invalidate_domains = 0 (no new read domains)
3142 * 5. Read by GPU
3143 * (CPU+RENDER, 0)
3144 * flush_domains = CPU
3145 * invalidate_domains = RENDER
3146 * clflush (obj)
3147 * MI_FLUSH
3148 * drm_agp_chipset_flush
3149 */
Keith Packardc0d90822008-11-20 23:11:08 -08003150static void
Chris Wilson05394f32010-11-08 19:18:58 +00003151i915_gem_object_set_to_gpu_domain(struct drm_i915_gem_object *obj,
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003152 struct intel_ring_buffer *ring,
3153 struct change_domains *cd)
Eric Anholt673a3942008-07-30 12:06:12 -07003154{
Chris Wilson05394f32010-11-08 19:18:58 +00003155 uint32_t invalidate_domains = 0, flush_domains = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003156
Eric Anholt673a3942008-07-30 12:06:12 -07003157 /*
3158 * If the object isn't moving to a new write domain,
3159 * let the object stay in multiple read domains
3160 */
Chris Wilson05394f32010-11-08 19:18:58 +00003161 if (obj->base.pending_write_domain == 0)
3162 obj->base.pending_read_domains |= obj->base.read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003163
3164 /*
3165 * Flush the current write domain if
3166 * the new read domains don't match. Invalidate
3167 * any read domains which differ from the old
3168 * write domain
3169 */
Chris Wilson05394f32010-11-08 19:18:58 +00003170 if (obj->base.write_domain &&
3171 (obj->base.write_domain != obj->base.pending_read_domains ||
3172 obj->ring != ring)) {
3173 flush_domains |= obj->base.write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003174 invalidate_domains |=
Chris Wilson05394f32010-11-08 19:18:58 +00003175 obj->base.pending_read_domains & ~obj->base.write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003176 }
3177 /*
3178 * Invalidate any read caches which may have
3179 * stale data. That is, any new read domains.
3180 */
Chris Wilson05394f32010-11-08 19:18:58 +00003181 invalidate_domains |= obj->base.pending_read_domains & ~obj->base.read_domains;
Chris Wilson3d2a8122010-09-29 11:39:53 +01003182 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
Eric Anholt673a3942008-07-30 12:06:12 -07003183 i915_gem_clflush_object(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003184
Chris Wilson4a684a42010-10-28 14:44:08 +01003185 /* blow away mappings if mapped through GTT */
3186 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_GTT)
3187 i915_gem_release_mmap(obj);
3188
Eric Anholtefbeed92009-02-19 14:54:51 -08003189 /* The actual obj->write_domain will be updated with
3190 * pending_write_domain after we emit the accumulated flush for all
3191 * of our domain changes in execbuffers (which clears objects'
3192 * write_domains). So if we have a current write domain that we
3193 * aren't changing, set pending_write_domain to that.
3194 */
Chris Wilson05394f32010-11-08 19:18:58 +00003195 if (flush_domains == 0 && obj->base.pending_write_domain == 0)
3196 obj->base.pending_write_domain = obj->base.write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003197
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003198 cd->invalidate_domains |= invalidate_domains;
3199 cd->flush_domains |= flush_domains;
Chris Wilsonb6651452010-10-23 10:15:06 +01003200 if (flush_domains & I915_GEM_GPU_DOMAINS)
Chris Wilson05394f32010-11-08 19:18:58 +00003201 cd->flush_rings |= obj->ring->id;
Chris Wilsonb6651452010-10-23 10:15:06 +01003202 if (invalidate_domains & I915_GEM_GPU_DOMAINS)
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003203 cd->flush_rings |= ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07003204}
3205
3206/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003207 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003208 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3210 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3211 */
3212static void
Chris Wilson05394f32010-11-08 19:18:58 +00003213i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003214{
Chris Wilson05394f32010-11-08 19:18:58 +00003215 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 return;
3217
3218 /* If we're partially in the CPU read domain, finish moving it in.
3219 */
Chris Wilson05394f32010-11-08 19:18:58 +00003220 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003221 int i;
3222
Chris Wilson05394f32010-11-08 19:18:58 +00003223 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3224 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003225 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003226 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003227 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003228 }
3229
3230 /* Free the page_cpu_valid mappings which are now stale, whether
3231 * or not we've got I915_GEM_DOMAIN_CPU.
3232 */
Chris Wilson05394f32010-11-08 19:18:58 +00003233 kfree(obj->page_cpu_valid);
3234 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003235}
3236
3237/**
3238 * Set the CPU read domain on a range of the object.
3239 *
3240 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3241 * not entirely valid. The page_cpu_valid member of the object flags which
3242 * pages have been flushed, and will be respected by
3243 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3244 * of the whole object.
3245 *
3246 * This function returns when the move is complete, including waiting on
3247 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003248 */
3249static int
Chris Wilson05394f32010-11-08 19:18:58 +00003250i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003251 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003252{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003253 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003254 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003255
Chris Wilson05394f32010-11-08 19:18:58 +00003256 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003257 return i915_gem_object_set_to_cpu_domain(obj, 0);
3258
Daniel Vetterba3d8d72010-02-11 22:37:04 +01003259 ret = i915_gem_object_flush_gpu_write_domain(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003260 if (ret != 0)
3261 return ret;
3262 i915_gem_object_flush_gtt_write_domain(obj);
3263
3264 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003265 if (obj->page_cpu_valid == NULL &&
3266 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003267 return 0;
3268
Eric Anholte47c68e2008-11-14 13:35:19 -08003269 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3270 * newly adding I915_GEM_DOMAIN_CPU
3271 */
Chris Wilson05394f32010-11-08 19:18:58 +00003272 if (obj->page_cpu_valid == NULL) {
3273 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3274 GFP_KERNEL);
3275 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003276 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003277 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3278 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003279
3280 /* Flush the cache on any pages that are still invalid from the CPU's
3281 * perspective.
3282 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003283 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3284 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003285 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003286 continue;
3287
Chris Wilson05394f32010-11-08 19:18:58 +00003288 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003289
Chris Wilson05394f32010-11-08 19:18:58 +00003290 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003291 }
3292
Eric Anholte47c68e2008-11-14 13:35:19 -08003293 /* It should now be out of any other write domains, and we can update
3294 * the domain values for our changes.
3295 */
Chris Wilson05394f32010-11-08 19:18:58 +00003296 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003297
Chris Wilson05394f32010-11-08 19:18:58 +00003298 old_read_domains = obj->base.read_domains;
3299 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003300
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003301 trace_i915_gem_object_change_domain(obj,
3302 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003303 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003304
Eric Anholt673a3942008-07-30 12:06:12 -07003305 return 0;
3306}
3307
Eric Anholt673a3942008-07-30 12:06:12 -07003308static int
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003309i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
3310 struct drm_file *file_priv,
3311 struct drm_i915_gem_exec_object2 *entry,
3312 struct drm_i915_gem_relocation_entry *reloc)
Eric Anholt673a3942008-07-30 12:06:12 -07003313{
Chris Wilson9af90d12010-10-17 10:01:56 +01003314 struct drm_device *dev = obj->base.dev;
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003315 struct drm_gem_object *target_obj;
3316 uint32_t target_offset;
3317 int ret = -EINVAL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003318
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003319 target_obj = drm_gem_object_lookup(dev, file_priv,
3320 reloc->target_handle);
3321 if (target_obj == NULL)
3322 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003323
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003324 target_offset = to_intel_bo(target_obj)->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003325
Chris Wilson8542a0b2009-09-09 21:15:15 +01003326#if WATCH_RELOC
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003327 DRM_INFO("%s: obj %p offset %08x target %d "
3328 "read %08x write %08x gtt %08x "
3329 "presumed %08x delta %08x\n",
3330 __func__,
3331 obj,
3332 (int) reloc->offset,
3333 (int) reloc->target_handle,
3334 (int) reloc->read_domains,
3335 (int) reloc->write_domain,
3336 (int) target_offset,
3337 (int) reloc->presumed_offset,
3338 reloc->delta);
Chris Wilson8542a0b2009-09-09 21:15:15 +01003339#endif
3340
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003341 /* The target buffer should have appeared before us in the
3342 * exec_object list, so it should have a GTT space bound by now.
3343 */
3344 if (target_offset == 0) {
3345 DRM_ERROR("No GTT space found for object %d\n",
3346 reloc->target_handle);
3347 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003348 }
3349
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003350 /* Validate that the target is in a valid r/w GPU domain */
3351 if (reloc->write_domain & (reloc->write_domain - 1)) {
3352 DRM_ERROR("reloc with multiple write domains: "
3353 "obj %p target %d offset %d "
3354 "read %08x write %08x",
3355 obj, reloc->target_handle,
3356 (int) reloc->offset,
3357 reloc->read_domains,
3358 reloc->write_domain);
3359 goto err;
3360 }
3361 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3362 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3363 DRM_ERROR("reloc with read/write CPU domains: "
3364 "obj %p target %d offset %d "
3365 "read %08x write %08x",
3366 obj, reloc->target_handle,
3367 (int) reloc->offset,
3368 reloc->read_domains,
3369 reloc->write_domain);
3370 goto err;
3371 }
3372 if (reloc->write_domain && target_obj->pending_write_domain &&
3373 reloc->write_domain != target_obj->pending_write_domain) {
3374 DRM_ERROR("Write domain conflict: "
3375 "obj %p target %d offset %d "
3376 "new %08x old %08x\n",
3377 obj, reloc->target_handle,
3378 (int) reloc->offset,
3379 reloc->write_domain,
3380 target_obj->pending_write_domain);
3381 goto err;
3382 }
3383
3384 target_obj->pending_read_domains |= reloc->read_domains;
3385 target_obj->pending_write_domain |= reloc->write_domain;
3386
3387 /* If the relocation already has the right value in it, no
3388 * more work needs to be done.
3389 */
3390 if (target_offset == reloc->presumed_offset)
3391 goto out;
3392
3393 /* Check that the relocation address is valid... */
3394 if (reloc->offset > obj->base.size - 4) {
3395 DRM_ERROR("Relocation beyond object bounds: "
3396 "obj %p target %d offset %d size %d.\n",
3397 obj, reloc->target_handle,
3398 (int) reloc->offset,
3399 (int) obj->base.size);
3400 goto err;
3401 }
3402 if (reloc->offset & 3) {
3403 DRM_ERROR("Relocation not 4-byte aligned: "
3404 "obj %p target %d offset %d.\n",
3405 obj, reloc->target_handle,
3406 (int) reloc->offset);
3407 goto err;
3408 }
3409
3410 /* and points to somewhere within the target object. */
3411 if (reloc->delta >= target_obj->size) {
3412 DRM_ERROR("Relocation beyond target object bounds: "
3413 "obj %p target %d delta %d size %d.\n",
3414 obj, reloc->target_handle,
3415 (int) reloc->delta,
3416 (int) target_obj->size);
3417 goto err;
3418 }
3419
3420 reloc->delta += target_offset;
3421 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
3422 uint32_t page_offset = reloc->offset & ~PAGE_MASK;
3423 char *vaddr;
3424
3425 vaddr = kmap_atomic(obj->pages[reloc->offset >> PAGE_SHIFT]);
3426 *(uint32_t *)(vaddr + page_offset) = reloc->delta;
3427 kunmap_atomic(vaddr);
3428 } else {
3429 struct drm_i915_private *dev_priv = dev->dev_private;
3430 uint32_t __iomem *reloc_entry;
3431 void __iomem *reloc_page;
3432
Chris Wilson05394f32010-11-08 19:18:58 +00003433 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003434 if (ret)
3435 goto err;
3436
3437 /* Map the page containing the relocation we're going to perform. */
3438 reloc->offset += obj->gtt_offset;
3439 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3440 reloc->offset & PAGE_MASK);
3441 reloc_entry = (uint32_t __iomem *)
3442 (reloc_page + (reloc->offset & ~PAGE_MASK));
3443 iowrite32(reloc->delta, reloc_entry);
3444 io_mapping_unmap_atomic(reloc_page);
3445 }
3446
3447 /* and update the user's relocation entry */
3448 reloc->presumed_offset = target_offset;
3449
3450out:
3451 ret = 0;
3452err:
Chris Wilson9af90d12010-10-17 10:01:56 +01003453 drm_gem_object_unreference(target_obj);
3454 return ret;
3455}
3456
3457static int
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003458i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
3459 struct drm_file *file_priv,
3460 struct drm_i915_gem_exec_object2 *entry)
3461{
3462 struct drm_i915_gem_relocation_entry __user *user_relocs;
3463 int i, ret;
3464
3465 user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
3466 for (i = 0; i < entry->relocation_count; i++) {
3467 struct drm_i915_gem_relocation_entry reloc;
3468
3469 if (__copy_from_user_inatomic(&reloc,
3470 user_relocs+i,
3471 sizeof(reloc)))
3472 return -EFAULT;
3473
3474 ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &reloc);
3475 if (ret)
3476 return ret;
3477
3478 if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
3479 &reloc.presumed_offset,
3480 sizeof(reloc.presumed_offset)))
3481 return -EFAULT;
3482 }
3483
3484 return 0;
3485}
3486
3487static int
3488i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
3489 struct drm_file *file_priv,
3490 struct drm_i915_gem_exec_object2 *entry,
3491 struct drm_i915_gem_relocation_entry *relocs)
3492{
3493 int i, ret;
3494
3495 for (i = 0; i < entry->relocation_count; i++) {
3496 ret = i915_gem_execbuffer_relocate_entry(obj, file_priv, entry, &relocs[i]);
3497 if (ret)
3498 return ret;
3499 }
3500
3501 return 0;
3502}
3503
3504static int
3505i915_gem_execbuffer_relocate(struct drm_device *dev,
3506 struct drm_file *file,
Chris Wilson05394f32010-11-08 19:18:58 +00003507 struct drm_i915_gem_object **object_list,
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003508 struct drm_i915_gem_exec_object2 *exec_list,
3509 int count)
3510{
3511 int i, ret;
3512
3513 for (i = 0; i < count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003514 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003515 obj->base.pending_read_domains = 0;
3516 obj->base.pending_write_domain = 0;
3517 ret = i915_gem_execbuffer_relocate_object(obj, file,
3518 &exec_list[i]);
3519 if (ret)
3520 return ret;
3521 }
3522
3523 return 0;
3524}
3525
3526static int
3527i915_gem_execbuffer_reserve(struct drm_device *dev,
3528 struct drm_file *file,
Chris Wilson05394f32010-11-08 19:18:58 +00003529 struct drm_i915_gem_object **object_list,
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003530 struct drm_i915_gem_exec_object2 *exec_list,
3531 int count)
Chris Wilson9af90d12010-10-17 10:01:56 +01003532{
3533 struct drm_i915_private *dev_priv = dev->dev_private;
3534 int ret, i, retry;
3535
3536 /* attempt to pin all of the buffers into the GTT */
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003537 retry = 0;
3538 do {
Chris Wilson9af90d12010-10-17 10:01:56 +01003539 ret = 0;
3540 for (i = 0; i < count; i++) {
3541 struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
Chris Wilson05394f32010-11-08 19:18:58 +00003542 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilson9af90d12010-10-17 10:01:56 +01003543 bool need_fence =
3544 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3545 obj->tiling_mode != I915_TILING_NONE;
3546
Daniel Vetter16e809a2010-09-16 19:37:04 +02003547 /* g33/pnv can't fence buffers in the unmappable part */
3548 bool need_mappable =
3549 entry->relocation_count ? true : need_fence;
3550
Chris Wilson9af90d12010-10-17 10:01:56 +01003551 /* Check fence reg constraints and rebind if necessary */
Daniel Vetter75e9e912010-11-04 17:11:09 +01003552 if (need_mappable && !obj->map_and_fenceable) {
Chris Wilson05394f32010-11-08 19:18:58 +00003553 ret = i915_gem_object_unbind(obj);
Chris Wilson9af90d12010-10-17 10:01:56 +01003554 if (ret)
3555 break;
3556 }
3557
Chris Wilson05394f32010-11-08 19:18:58 +00003558 ret = i915_gem_object_pin(obj,
Daniel Vetter16e809a2010-09-16 19:37:04 +02003559 entry->alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003560 need_mappable);
Chris Wilson9af90d12010-10-17 10:01:56 +01003561 if (ret)
3562 break;
3563
3564 /*
3565 * Pre-965 chips need a fence register set up in order
3566 * to properly handle blits to/from tiled surfaces.
3567 */
3568 if (need_fence) {
Chris Wilson05394f32010-11-08 19:18:58 +00003569 ret = i915_gem_object_get_fence_reg(obj, true);
Chris Wilson9af90d12010-10-17 10:01:56 +01003570 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00003571 i915_gem_object_unpin(obj);
Chris Wilson9af90d12010-10-17 10:01:56 +01003572 break;
3573 }
3574
3575 dev_priv->fence_regs[obj->fence_reg].gpu = true;
3576 }
3577
3578 entry->offset = obj->gtt_offset;
3579 }
3580
3581 while (i--)
3582 i915_gem_object_unpin(object_list[i]);
3583
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003584 if (ret != -ENOSPC || retry > 1)
Chris Wilson9af90d12010-10-17 10:01:56 +01003585 return ret;
3586
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003587 /* First attempt, just clear anything that is purgeable.
3588 * Second attempt, clear the entire GTT.
3589 */
3590 ret = i915_gem_evict_everything(dev, retry == 0);
Chris Wilson9af90d12010-10-17 10:01:56 +01003591 if (ret)
3592 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003593
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003594 retry++;
3595 } while (1);
Eric Anholt673a3942008-07-30 12:06:12 -07003596}
3597
Chris Wilson13b29282010-11-01 12:22:48 +00003598static int
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003599i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
3600 struct drm_file *file,
Chris Wilson05394f32010-11-08 19:18:58 +00003601 struct drm_i915_gem_object **object_list,
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003602 struct drm_i915_gem_exec_object2 *exec_list,
3603 int count)
3604{
3605 struct drm_i915_gem_relocation_entry *reloc;
3606 int i, total, ret;
3607
Chris Wilson05394f32010-11-08 19:18:58 +00003608 for (i = 0; i < count; i++)
3609 object_list[i]->in_execbuffer = false;
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003610
3611 mutex_unlock(&dev->struct_mutex);
3612
3613 total = 0;
3614 for (i = 0; i < count; i++)
3615 total += exec_list[i].relocation_count;
3616
3617 reloc = drm_malloc_ab(total, sizeof(*reloc));
3618 if (reloc == NULL) {
3619 mutex_lock(&dev->struct_mutex);
3620 return -ENOMEM;
3621 }
3622
3623 total = 0;
3624 for (i = 0; i < count; i++) {
3625 struct drm_i915_gem_relocation_entry __user *user_relocs;
3626
3627 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3628
3629 if (copy_from_user(reloc+total, user_relocs,
3630 exec_list[i].relocation_count *
3631 sizeof(*reloc))) {
3632 ret = -EFAULT;
3633 mutex_lock(&dev->struct_mutex);
3634 goto err;
3635 }
3636
3637 total += exec_list[i].relocation_count;
3638 }
3639
3640 ret = i915_mutex_lock_interruptible(dev);
3641 if (ret) {
3642 mutex_lock(&dev->struct_mutex);
3643 goto err;
3644 }
3645
3646 ret = i915_gem_execbuffer_reserve(dev, file,
3647 object_list, exec_list,
3648 count);
3649 if (ret)
3650 goto err;
3651
3652 total = 0;
3653 for (i = 0; i < count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003654 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003655 obj->base.pending_read_domains = 0;
3656 obj->base.pending_write_domain = 0;
3657 ret = i915_gem_execbuffer_relocate_object_slow(obj, file,
3658 &exec_list[i],
3659 reloc + total);
3660 if (ret)
3661 goto err;
3662
3663 total += exec_list[i].relocation_count;
3664 }
3665
3666 /* Leave the user relocations as are, this is the painfully slow path,
3667 * and we want to avoid the complication of dropping the lock whilst
3668 * having buffers reserved in the aperture and so causing spurious
3669 * ENOSPC for random operations.
3670 */
3671
3672err:
3673 drm_free_large(reloc);
3674 return ret;
3675}
3676
3677static int
Chris Wilson13b29282010-11-01 12:22:48 +00003678i915_gem_execbuffer_move_to_gpu(struct drm_device *dev,
3679 struct drm_file *file,
3680 struct intel_ring_buffer *ring,
Chris Wilson05394f32010-11-08 19:18:58 +00003681 struct drm_i915_gem_object **objects,
Chris Wilson13b29282010-11-01 12:22:48 +00003682 int count)
3683{
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003684 struct change_domains cd;
Chris Wilson13b29282010-11-01 12:22:48 +00003685 int ret, i;
3686
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003687 cd.invalidate_domains = 0;
3688 cd.flush_domains = 0;
3689 cd.flush_rings = 0;
Chris Wilson13b29282010-11-01 12:22:48 +00003690 for (i = 0; i < count; i++)
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003691 i915_gem_object_set_to_gpu_domain(objects[i], ring, &cd);
Chris Wilson13b29282010-11-01 12:22:48 +00003692
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003693 if (cd.invalidate_domains | cd.flush_domains) {
Chris Wilson13b29282010-11-01 12:22:48 +00003694#if WATCH_EXEC
3695 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3696 __func__,
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003697 cd.invalidate_domains,
3698 cd.flush_domains);
Chris Wilson13b29282010-11-01 12:22:48 +00003699#endif
Chris Wilson05394f32010-11-08 19:18:58 +00003700 i915_gem_flush(dev,
Chris Wilson0f8c6d72010-11-01 12:38:44 +00003701 cd.invalidate_domains,
3702 cd.flush_domains,
3703 cd.flush_rings);
Chris Wilson13b29282010-11-01 12:22:48 +00003704 }
3705
3706 for (i = 0; i < count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003707 struct drm_i915_gem_object *obj = objects[i];
Chris Wilson13b29282010-11-01 12:22:48 +00003708 /* XXX replace with semaphores */
3709 if (obj->ring && ring != obj->ring) {
Chris Wilson05394f32010-11-08 19:18:58 +00003710 ret = i915_gem_object_wait_rendering(obj, true);
Chris Wilson13b29282010-11-01 12:22:48 +00003711 if (ret)
3712 return ret;
3713 }
3714 }
3715
3716 return 0;
3717}
3718
Eric Anholt673a3942008-07-30 12:06:12 -07003719/* Throttle our rendering by waiting until the ring has completed our requests
3720 * emitted over 20 msec ago.
3721 *
Eric Anholtb9624422009-06-03 07:27:35 +00003722 * Note that if we were to use the current jiffies each time around the loop,
3723 * we wouldn't escape the function with any frames outstanding if the time to
3724 * render a frame was over 20ms.
3725 *
Eric Anholt673a3942008-07-30 12:06:12 -07003726 * This should get us reasonable parallelism between CPU and GPU but also
3727 * relatively low latency when blocking on a particular request to finish.
3728 */
3729static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003730i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003731{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003732 struct drm_i915_private *dev_priv = dev->dev_private;
3733 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003734 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003735 struct drm_i915_gem_request *request;
3736 struct intel_ring_buffer *ring = NULL;
3737 u32 seqno = 0;
3738 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003739
Chris Wilson1c255952010-09-26 11:03:27 +01003740 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003741 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003742 if (time_after_eq(request->emitted_jiffies, recent_enough))
3743 break;
3744
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003745 ring = request->ring;
3746 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003747 }
Chris Wilson1c255952010-09-26 11:03:27 +01003748 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003749
3750 if (seqno == 0)
3751 return 0;
3752
3753 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003754 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003755 /* And wait for the seqno passing without holding any locks and
3756 * causing extra latency for others. This is safe as the irq
3757 * generation is designed to be run atomically and so is
3758 * lockless.
3759 */
Chris Wilson78501ea2010-10-27 12:18:21 +01003760 ring->user_irq_get(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003761 ret = wait_event_interruptible(ring->irq_queue,
Chris Wilson78501ea2010-10-27 12:18:21 +01003762 i915_seqno_passed(ring->get_seqno(ring), seqno)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003763 || atomic_read(&dev_priv->mm.wedged));
Chris Wilson78501ea2010-10-27 12:18:21 +01003764 ring->user_irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003765
3766 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3767 ret = -EIO;
3768 }
3769
3770 if (ret == 0)
3771 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003772
Eric Anholt673a3942008-07-30 12:06:12 -07003773 return ret;
3774}
3775
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003776static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003777i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
3778 uint64_t exec_offset)
Chris Wilson83d60792009-06-06 09:45:57 +01003779{
3780 uint32_t exec_start, exec_len;
3781
3782 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3783 exec_len = (uint32_t) exec->batch_len;
3784
3785 if ((exec_start | exec_len) & 0x7)
3786 return -EINVAL;
3787
3788 if (!exec_start)
3789 return -EINVAL;
3790
3791 return 0;
3792}
3793
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003794static int
Chris Wilson2549d6c2010-10-14 12:10:41 +01003795validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
3796 int count)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003797{
Chris Wilson2549d6c2010-10-14 12:10:41 +01003798 int i;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003799
Chris Wilson2549d6c2010-10-14 12:10:41 +01003800 for (i = 0; i < count; i++) {
3801 char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
Chris Wilsond1d78832010-11-21 09:23:48 +00003802 int length; /* limited by fault_in_pages_readable() */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003803
Chris Wilsond1d78832010-11-21 09:23:48 +00003804 /* First check for malicious input causing overflow */
3805 if (exec[i].relocation_count >
3806 INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
3807 return -EINVAL;
3808
3809 length = exec[i].relocation_count *
3810 sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilson2549d6c2010-10-14 12:10:41 +01003811 if (!access_ok(VERIFY_READ, ptr, length))
3812 return -EFAULT;
3813
Chris Wilsonb5dc6082010-10-20 20:59:57 +01003814 /* we may also need to update the presumed offsets */
3815 if (!access_ok(VERIFY_WRITE, ptr, length))
3816 return -EFAULT;
3817
Chris Wilson2549d6c2010-10-14 12:10:41 +01003818 if (fault_in_pages_readable(ptr, length))
3819 return -EFAULT;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003820 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003821
Chris Wilson2549d6c2010-10-14 12:10:41 +01003822 return 0;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003823}
3824
Chris Wilson2549d6c2010-10-14 12:10:41 +01003825static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003826i915_gem_do_execbuffer(struct drm_device *dev, void *data,
Chris Wilson9af90d12010-10-17 10:01:56 +01003827 struct drm_file *file,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003828 struct drm_i915_gem_execbuffer2 *args,
3829 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003830{
3831 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00003832 struct drm_i915_gem_object **object_list = NULL;
3833 struct drm_i915_gem_object *batch_obj;
Eric Anholt201361a2009-03-11 12:30:04 -07003834 struct drm_clip_rect *cliprects = NULL;
Chris Wilson8dc5d142010-08-12 12:36:12 +01003835 struct drm_i915_gem_request *request = NULL;
Chris Wilson9af90d12010-10-17 10:01:56 +01003836 int ret, i, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003837 uint64_t exec_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003838
Zou Nan hai852835f2010-05-21 09:08:56 +08003839 struct intel_ring_buffer *ring = NULL;
3840
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003841 ret = i915_gem_check_is_wedged(dev);
3842 if (ret)
3843 return ret;
3844
Chris Wilson2549d6c2010-10-14 12:10:41 +01003845 ret = validate_exec_list(exec_list, args->buffer_count);
3846 if (ret)
3847 return ret;
3848
Eric Anholt673a3942008-07-30 12:06:12 -07003849#if WATCH_EXEC
3850 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3851 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3852#endif
Chris Wilson549f7362010-10-19 11:19:32 +01003853 switch (args->flags & I915_EXEC_RING_MASK) {
3854 case I915_EXEC_DEFAULT:
3855 case I915_EXEC_RENDER:
3856 ring = &dev_priv->render_ring;
3857 break;
3858 case I915_EXEC_BSD:
Zou Nan haid1b851f2010-05-21 09:08:57 +08003859 if (!HAS_BSD(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003860 DRM_ERROR("execbuf with invalid ring (BSD)\n");
Zou Nan haid1b851f2010-05-21 09:08:57 +08003861 return -EINVAL;
3862 }
3863 ring = &dev_priv->bsd_ring;
Chris Wilson549f7362010-10-19 11:19:32 +01003864 break;
3865 case I915_EXEC_BLT:
3866 if (!HAS_BLT(dev)) {
3867 DRM_ERROR("execbuf with invalid ring (BLT)\n");
3868 return -EINVAL;
3869 }
3870 ring = &dev_priv->blt_ring;
3871 break;
3872 default:
3873 DRM_ERROR("execbuf with unknown ring: %d\n",
3874 (int)(args->flags & I915_EXEC_RING_MASK));
3875 return -EINVAL;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003876 }
3877
Eric Anholt4f481ed2008-09-10 14:22:49 -07003878 if (args->buffer_count < 1) {
3879 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3880 return -EINVAL;
3881 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003882 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003883 if (object_list == NULL) {
3884 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003885 args->buffer_count);
3886 ret = -ENOMEM;
3887 goto pre_mutex_err;
3888 }
Eric Anholt673a3942008-07-30 12:06:12 -07003889
Eric Anholt201361a2009-03-11 12:30:04 -07003890 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003891 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3892 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003893 if (cliprects == NULL) {
3894 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003895 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003896 }
Eric Anholt201361a2009-03-11 12:30:04 -07003897
3898 ret = copy_from_user(cliprects,
3899 (struct drm_clip_rect __user *)
3900 (uintptr_t) args->cliprects_ptr,
3901 sizeof(*cliprects) * args->num_cliprects);
3902 if (ret != 0) {
3903 DRM_ERROR("copy %d cliprects failed: %d\n",
3904 args->num_cliprects, ret);
Dan Carpenterc877cdc2010-06-23 19:03:01 +02003905 ret = -EFAULT;
Eric Anholt201361a2009-03-11 12:30:04 -07003906 goto pre_mutex_err;
3907 }
3908 }
3909
Chris Wilson8dc5d142010-08-12 12:36:12 +01003910 request = kzalloc(sizeof(*request), GFP_KERNEL);
3911 if (request == NULL) {
3912 ret = -ENOMEM;
Chris Wilsona198bc82009-02-06 16:55:20 +00003913 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003914 }
3915
Chris Wilson76c1dec2010-09-25 11:22:51 +01003916 ret = i915_mutex_lock_interruptible(dev);
3917 if (ret)
3918 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003919
Eric Anholt673a3942008-07-30 12:06:12 -07003920 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003921 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003922 ret = -EBUSY;
3923 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003924 }
3925
Keith Packardac94a962008-11-20 23:30:27 -08003926 /* Look up object handles */
Eric Anholt673a3942008-07-30 12:06:12 -07003927 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003928 struct drm_i915_gem_object *obj;
Chris Wilson7e318e12010-10-27 13:43:39 +01003929
Chris Wilson05394f32010-11-08 19:18:58 +00003930 obj = to_intel_bo (drm_gem_object_lookup(dev, file,
3931 exec_list[i].handle));
3932 if (obj == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07003933 DRM_ERROR("Invalid object handle %d at index %d\n",
3934 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003935 /* prevent error path from reading uninitialized data */
Chris Wilson05394f32010-11-08 19:18:58 +00003936 args->buffer_count = i;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003937 ret = -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07003938 goto err;
3939 }
Chris Wilson05394f32010-11-08 19:18:58 +00003940 object_list[i] = obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003941
Chris Wilson05394f32010-11-08 19:18:58 +00003942 if (obj->in_execbuffer) {
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003943 DRM_ERROR("Object %p appears more than once in object list\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003944 obj);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003945 /* prevent error path from reading uninitialized data */
3946 args->buffer_count = i + 1;
Chris Wilsonbf79cb92010-08-04 14:19:46 +01003947 ret = -EINVAL;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003948 goto err;
3949 }
Chris Wilson05394f32010-11-08 19:18:58 +00003950 obj->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003951 }
3952
Chris Wilson9af90d12010-10-17 10:01:56 +01003953 /* Move the objects en-masse into the GTT, evicting if necessary. */
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003954 ret = i915_gem_execbuffer_reserve(dev, file,
3955 object_list, exec_list,
3956 args->buffer_count);
Chris Wilson9af90d12010-10-17 10:01:56 +01003957 if (ret)
3958 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003959
Chris Wilson9af90d12010-10-17 10:01:56 +01003960 /* The objects are in their final locations, apply the relocations. */
Chris Wilsonbcf50e22010-11-21 22:07:12 +00003961 ret = i915_gem_execbuffer_relocate(dev, file,
3962 object_list, exec_list,
3963 args->buffer_count);
3964 if (ret) {
3965 if (ret == -EFAULT) {
3966 ret = i915_gem_execbuffer_relocate_slow(dev, file,
3967 object_list,
3968 exec_list,
3969 args->buffer_count);
3970 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
3971 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003972 if (ret)
3973 goto err;
3974 }
3975
Eric Anholt673a3942008-07-30 12:06:12 -07003976 /* Set the pending read domains for the batch buffer to COMMAND */
3977 batch_obj = object_list[args->buffer_count-1];
Chris Wilson05394f32010-11-08 19:18:58 +00003978 if (batch_obj->base.pending_write_domain) {
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003979 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3980 ret = -EINVAL;
3981 goto err;
3982 }
Chris Wilson05394f32010-11-08 19:18:58 +00003983 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003984
Chris Wilson9af90d12010-10-17 10:01:56 +01003985 /* Sanity check the batch buffer */
Chris Wilson05394f32010-11-08 19:18:58 +00003986 exec_offset = batch_obj->gtt_offset;
Chris Wilson9af90d12010-10-17 10:01:56 +01003987 ret = i915_gem_check_execbuffer(args, exec_offset);
Chris Wilson83d60792009-06-06 09:45:57 +01003988 if (ret != 0) {
3989 DRM_ERROR("execbuf with invalid offset/length\n");
3990 goto err;
3991 }
3992
Chris Wilson13b29282010-11-01 12:22:48 +00003993 ret = i915_gem_execbuffer_move_to_gpu(dev, file, ring,
3994 object_list, args->buffer_count);
3995 if (ret)
3996 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003997
Eric Anholt673a3942008-07-30 12:06:12 -07003998#if WATCH_COHERENCY
3999 for (i = 0; i < args->buffer_count; i++) {
4000 i915_gem_object_check_coherency(object_list[i],
4001 exec_list[i].handle);
4002 }
4003#endif
4004
Eric Anholt673a3942008-07-30 12:06:12 -07004005#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07004006 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07004007 args->batch_len,
4008 __func__,
4009 ~0);
4010#endif
4011
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004012 /* Check for any pending flips. As we only maintain a flip queue depth
4013 * of 1, we can simply insert a WAIT for the next display flip prior
4014 * to executing the batch and avoid stalling the CPU.
4015 */
4016 flips = 0;
4017 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00004018 if (object_list[i]->base.write_domain)
4019 flips |= atomic_read(&object_list[i]->pending_flip);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004020 }
4021 if (flips) {
4022 int plane, flip_mask;
4023
4024 for (plane = 0; flips >> plane; plane++) {
4025 if (((flips >> plane) & 1) == 0)
4026 continue;
4027
4028 if (plane)
4029 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
4030 else
4031 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
4032
Chris Wilsone1f99ce2010-10-27 12:45:26 +01004033 ret = intel_ring_begin(ring, 2);
4034 if (ret)
4035 goto err;
4036
Chris Wilson78501ea2010-10-27 12:18:21 +01004037 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
4038 intel_ring_emit(ring, MI_NOOP);
4039 intel_ring_advance(ring);
Chris Wilsone59f2ba2010-10-07 17:28:15 +01004040 }
4041 }
4042
Eric Anholt673a3942008-07-30 12:06:12 -07004043 /* Exec the batchbuffer */
Chris Wilson78501ea2010-10-27 12:18:21 +01004044 ret = ring->dispatch_execbuffer(ring, args, cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07004045 if (ret) {
4046 DRM_ERROR("dispatch failed %d\n", ret);
4047 goto err;
4048 }
4049
Chris Wilson7e318e12010-10-27 13:43:39 +01004050 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00004051 struct drm_i915_gem_object *obj = object_list[i];
Chris Wilson7e318e12010-10-27 13:43:39 +01004052
Chris Wilson05394f32010-11-08 19:18:58 +00004053 obj->base.read_domains = obj->base.pending_read_domains;
4054 obj->base.write_domain = obj->base.pending_write_domain;
Chris Wilson7e318e12010-10-27 13:43:39 +01004055
4056 i915_gem_object_move_to_active(obj, ring);
Chris Wilson05394f32010-11-08 19:18:58 +00004057 if (obj->base.write_domain) {
4058 obj->dirty = 1;
4059 list_move_tail(&obj->gpu_write_list,
Chris Wilson7e318e12010-10-27 13:43:39 +01004060 &ring->gpu_write_list);
4061 intel_mark_busy(dev, obj);
4062 }
4063
4064 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00004065 obj->base.read_domains,
4066 obj->base.write_domain);
Chris Wilson7e318e12010-10-27 13:43:39 +01004067 }
4068
Eric Anholt673a3942008-07-30 12:06:12 -07004069 /*
4070 * Ensure that the commands in the batch buffer are
4071 * finished before the interrupt fires
4072 */
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01004073 i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07004074
Chris Wilson3cce4692010-10-27 16:11:02 +01004075 if (i915_add_request(dev, file, request, ring))
Chris Wilson5d97eb62010-11-10 20:40:02 +00004076 i915_gem_next_request_seqno(dev, ring);
Chris Wilson3cce4692010-10-27 16:11:02 +01004077 else
4078 request = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004079
Eric Anholt673a3942008-07-30 12:06:12 -07004080err:
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05004081 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00004082 object_list[i]->in_execbuffer = false;
4083 drm_gem_object_unreference(&object_list[i]->base);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05004084 }
Julia Lawallaad87df2008-12-21 16:28:47 +01004085
Eric Anholt673a3942008-07-30 12:06:12 -07004086 mutex_unlock(&dev->struct_mutex);
4087
Chris Wilson93533c22010-01-31 10:40:48 +00004088pre_mutex_err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07004089 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07004090 kfree(cliprects);
Chris Wilson8dc5d142010-08-12 12:36:12 +01004091 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07004092
4093 return ret;
4094}
4095
Jesse Barnes76446ca2009-12-17 22:05:42 -05004096/*
4097 * Legacy execbuffer just creates an exec2 list from the original exec object
4098 * list array and passes it to the real function.
4099 */
4100int
4101i915_gem_execbuffer(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004102 struct drm_file *file)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004103{
4104 struct drm_i915_gem_execbuffer *args = data;
4105 struct drm_i915_gem_execbuffer2 exec2;
4106 struct drm_i915_gem_exec_object *exec_list = NULL;
4107 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4108 int ret, i;
4109
4110#if WATCH_EXEC
4111 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4112 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4113#endif
4114
4115 if (args->buffer_count < 1) {
4116 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4117 return -EINVAL;
4118 }
4119
4120 /* Copy in the exec list from userland */
4121 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4122 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4123 if (exec_list == NULL || exec2_list == NULL) {
4124 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4125 args->buffer_count);
4126 drm_free_large(exec_list);
4127 drm_free_large(exec2_list);
4128 return -ENOMEM;
4129 }
4130 ret = copy_from_user(exec_list,
4131 (struct drm_i915_relocation_entry __user *)
4132 (uintptr_t) args->buffers_ptr,
4133 sizeof(*exec_list) * args->buffer_count);
4134 if (ret != 0) {
4135 DRM_ERROR("copy %d exec entries failed %d\n",
4136 args->buffer_count, ret);
4137 drm_free_large(exec_list);
4138 drm_free_large(exec2_list);
4139 return -EFAULT;
4140 }
4141
4142 for (i = 0; i < args->buffer_count; i++) {
4143 exec2_list[i].handle = exec_list[i].handle;
4144 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4145 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4146 exec2_list[i].alignment = exec_list[i].alignment;
4147 exec2_list[i].offset = exec_list[i].offset;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004148 if (INTEL_INFO(dev)->gen < 4)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004149 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4150 else
4151 exec2_list[i].flags = 0;
4152 }
4153
4154 exec2.buffers_ptr = args->buffers_ptr;
4155 exec2.buffer_count = args->buffer_count;
4156 exec2.batch_start_offset = args->batch_start_offset;
4157 exec2.batch_len = args->batch_len;
4158 exec2.DR1 = args->DR1;
4159 exec2.DR4 = args->DR4;
4160 exec2.num_cliprects = args->num_cliprects;
4161 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004162 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004163
Chris Wilson05394f32010-11-08 19:18:58 +00004164 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Jesse Barnes76446ca2009-12-17 22:05:42 -05004165 if (!ret) {
4166 /* Copy the new buffer offsets back to the user's exec list. */
4167 for (i = 0; i < args->buffer_count; i++)
4168 exec_list[i].offset = exec2_list[i].offset;
4169 /* ... and back out to userspace */
4170 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4171 (uintptr_t) args->buffers_ptr,
4172 exec_list,
4173 sizeof(*exec_list) * args->buffer_count);
4174 if (ret) {
4175 ret = -EFAULT;
4176 DRM_ERROR("failed to copy %d exec entries "
4177 "back to user (%d)\n",
4178 args->buffer_count, ret);
4179 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004180 }
4181
4182 drm_free_large(exec_list);
4183 drm_free_large(exec2_list);
4184 return ret;
4185}
4186
4187int
4188i915_gem_execbuffer2(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004189 struct drm_file *file)
Jesse Barnes76446ca2009-12-17 22:05:42 -05004190{
4191 struct drm_i915_gem_execbuffer2 *args = data;
4192 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4193 int ret;
4194
4195#if WATCH_EXEC
4196 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4197 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4198#endif
4199
4200 if (args->buffer_count < 1) {
4201 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4202 return -EINVAL;
4203 }
4204
4205 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4206 if (exec2_list == NULL) {
4207 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4208 args->buffer_count);
4209 return -ENOMEM;
4210 }
4211 ret = copy_from_user(exec2_list,
4212 (struct drm_i915_relocation_entry __user *)
4213 (uintptr_t) args->buffers_ptr,
4214 sizeof(*exec2_list) * args->buffer_count);
4215 if (ret != 0) {
4216 DRM_ERROR("copy %d exec entries failed %d\n",
4217 args->buffer_count, ret);
4218 drm_free_large(exec2_list);
4219 return -EFAULT;
4220 }
4221
Chris Wilson05394f32010-11-08 19:18:58 +00004222 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Jesse Barnes76446ca2009-12-17 22:05:42 -05004223 if (!ret) {
4224 /* Copy the new buffer offsets back to the user's exec list. */
4225 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4226 (uintptr_t) args->buffers_ptr,
4227 exec2_list,
4228 sizeof(*exec2_list) * args->buffer_count);
4229 if (ret) {
4230 ret = -EFAULT;
4231 DRM_ERROR("failed to copy %d exec entries "
4232 "back to user (%d)\n",
4233 args->buffer_count, ret);
4234 }
4235 }
4236
4237 drm_free_large(exec2_list);
4238 return ret;
4239}
4240
Eric Anholt673a3942008-07-30 12:06:12 -07004241int
Chris Wilson05394f32010-11-08 19:18:58 +00004242i915_gem_object_pin(struct drm_i915_gem_object *obj,
4243 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01004244 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07004245{
Chris Wilson05394f32010-11-08 19:18:58 +00004246 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004247 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07004248 int ret;
4249
Chris Wilson05394f32010-11-08 19:18:58 +00004250 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Daniel Vetter75e9e912010-11-04 17:11:09 +01004251 BUG_ON(map_and_fenceable && !map_and_fenceable);
Chris Wilson23bc5982010-09-29 16:10:57 +01004252 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004253
Chris Wilson05394f32010-11-08 19:18:58 +00004254 if (obj->gtt_space != NULL) {
4255 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
4256 (map_and_fenceable && !obj->map_and_fenceable)) {
4257 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004258 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004259 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
4260 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00004261 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01004262 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00004263 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004264 ret = i915_gem_object_unbind(obj);
4265 if (ret)
4266 return ret;
4267 }
4268 }
4269
Chris Wilson05394f32010-11-08 19:18:58 +00004270 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01004271 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01004272 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01004273 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004274 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004275 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004276
Chris Wilson05394f32010-11-08 19:18:58 +00004277 if (obj->pin_count++ == 0) {
4278 i915_gem_info_add_pin(dev_priv, obj, map_and_fenceable);
4279 if (!obj->active)
4280 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004281 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004282 }
Chris Wilson05394f32010-11-08 19:18:58 +00004283 BUG_ON(!obj->pin_mappable && map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07004284
Chris Wilson23bc5982010-09-29 16:10:57 +01004285 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004286 return 0;
4287}
4288
4289void
Chris Wilson05394f32010-11-08 19:18:58 +00004290i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004291{
Chris Wilson05394f32010-11-08 19:18:58 +00004292 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07004293 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07004294
Chris Wilson23bc5982010-09-29 16:10:57 +01004295 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00004296 BUG_ON(obj->pin_count == 0);
4297 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004298
Chris Wilson05394f32010-11-08 19:18:58 +00004299 if (--obj->pin_count == 0) {
4300 if (!obj->active)
4301 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07004302 &dev_priv->mm.inactive_list);
Chris Wilson05394f32010-11-08 19:18:58 +00004303 i915_gem_info_remove_pin(dev_priv, obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004304 }
Chris Wilson23bc5982010-09-29 16:10:57 +01004305 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07004306}
4307
4308int
4309i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004310 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004311{
4312 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004313 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004314 int ret;
4315
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004316 ret = i915_mutex_lock_interruptible(dev);
4317 if (ret)
4318 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004319
Chris Wilson05394f32010-11-08 19:18:58 +00004320 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07004321 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004322 ret = -ENOENT;
4323 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004324 }
Eric Anholt673a3942008-07-30 12:06:12 -07004325
Chris Wilson05394f32010-11-08 19:18:58 +00004326 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004327 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004328 ret = -EINVAL;
4329 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004330 }
4331
Chris Wilson05394f32010-11-08 19:18:58 +00004332 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004333 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4334 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004335 ret = -EINVAL;
4336 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004337 }
4338
Chris Wilson05394f32010-11-08 19:18:58 +00004339 obj->user_pin_count++;
4340 obj->pin_filp = file;
4341 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01004342 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004343 if (ret)
4344 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004345 }
4346
4347 /* XXX - flush the CPU caches for pinned objects
4348 * as the X server doesn't manage domains yet
4349 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004350 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004351 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004352out:
Chris Wilson05394f32010-11-08 19:18:58 +00004353 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004354unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004355 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004356 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004357}
4358
4359int
4360i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004361 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004362{
4363 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004364 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004365 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004366
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004367 ret = i915_mutex_lock_interruptible(dev);
4368 if (ret)
4369 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004370
Chris Wilson05394f32010-11-08 19:18:58 +00004371 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07004372 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004373 ret = -ENOENT;
4374 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004375 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004376
Chris Wilson05394f32010-11-08 19:18:58 +00004377 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004378 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4379 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004380 ret = -EINVAL;
4381 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004382 }
Chris Wilson05394f32010-11-08 19:18:58 +00004383 obj->user_pin_count--;
4384 if (obj->user_pin_count == 0) {
4385 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08004386 i915_gem_object_unpin(obj);
4387 }
Eric Anholt673a3942008-07-30 12:06:12 -07004388
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004389out:
Chris Wilson05394f32010-11-08 19:18:58 +00004390 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004391unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004392 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004393 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004394}
4395
4396int
4397i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004398 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004399{
4400 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004401 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004402 int ret;
4403
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004404 ret = i915_mutex_lock_interruptible(dev);
4405 if (ret)
4406 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004407
Chris Wilson05394f32010-11-08 19:18:58 +00004408 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Eric Anholt673a3942008-07-30 12:06:12 -07004409 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004410 ret = -ENOENT;
4411 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004412 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004413
Chris Wilson0be555b2010-08-04 15:36:30 +01004414 /* Count all active objects as busy, even if they are currently not used
4415 * by the gpu. Users of this interface expect objects to eventually
4416 * become non-busy without any further actions, therefore emit any
4417 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004418 */
Chris Wilson05394f32010-11-08 19:18:58 +00004419 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01004420 if (args->busy) {
4421 /* Unconditionally flush objects, even when the gpu still uses this
4422 * object. Userspace calling this function indicates that it wants to
4423 * use this buffer rather sooner than later, so issuing the required
4424 * flush earlier is beneficial.
4425 */
Chris Wilson05394f32010-11-08 19:18:58 +00004426 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS)
4427 i915_gem_flush_ring(dev, obj->ring,
4428 0, obj->base.write_domain);
Chris Wilson0be555b2010-08-04 15:36:30 +01004429
4430 /* Update the active list for the hardware's current position.
4431 * Otherwise this only updates on a delayed timer or when irqs
4432 * are actually unmasked, and our working set ends up being
4433 * larger than required.
4434 */
Chris Wilson05394f32010-11-08 19:18:58 +00004435 i915_gem_retire_requests_ring(dev, obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01004436
Chris Wilson05394f32010-11-08 19:18:58 +00004437 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01004438 }
Eric Anholt673a3942008-07-30 12:06:12 -07004439
Chris Wilson05394f32010-11-08 19:18:58 +00004440 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004441unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004442 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004443 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004444}
4445
4446int
4447i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4448 struct drm_file *file_priv)
4449{
4450 return i915_gem_ring_throttle(dev, file_priv);
4451}
4452
Chris Wilson3ef94da2009-09-14 16:50:29 +01004453int
4454i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4455 struct drm_file *file_priv)
4456{
4457 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004458 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004459 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004460
4461 switch (args->madv) {
4462 case I915_MADV_DONTNEED:
4463 case I915_MADV_WILLNEED:
4464 break;
4465 default:
4466 return -EINVAL;
4467 }
4468
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004469 ret = i915_mutex_lock_interruptible(dev);
4470 if (ret)
4471 return ret;
4472
Chris Wilson05394f32010-11-08 19:18:58 +00004473 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilson3ef94da2009-09-14 16:50:29 +01004474 if (obj == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004475 ret = -ENOENT;
4476 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004477 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004478
Chris Wilson05394f32010-11-08 19:18:58 +00004479 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004480 ret = -EINVAL;
4481 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004482 }
4483
Chris Wilson05394f32010-11-08 19:18:58 +00004484 if (obj->madv != __I915_MADV_PURGED)
4485 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004486
Chris Wilson2d7ef392009-09-20 23:13:10 +01004487 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00004488 if (i915_gem_object_is_purgeable(obj) &&
4489 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004490 i915_gem_object_truncate(obj);
4491
Chris Wilson05394f32010-11-08 19:18:58 +00004492 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004493
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004494out:
Chris Wilson05394f32010-11-08 19:18:58 +00004495 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004496unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004497 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004498 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004499}
4500
Chris Wilson05394f32010-11-08 19:18:58 +00004501struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4502 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004503{
Chris Wilson73aa8082010-09-30 11:46:12 +01004504 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00004505 struct drm_i915_gem_object *obj;
4506
4507 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4508 if (obj == NULL)
4509 return NULL;
4510
4511 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4512 kfree(obj);
4513 return NULL;
4514 }
4515
Chris Wilson73aa8082010-09-30 11:46:12 +01004516 i915_gem_info_add_obj(dev_priv, size);
4517
Daniel Vetterc397b902010-04-09 19:05:07 +00004518 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4519 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4520
4521 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004522 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004523 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01004524 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01004525 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01004526 INIT_LIST_HEAD(&obj->ring_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004527 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004528 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01004529 /* Avoid an unnecessary call to unbind on the first bind. */
4530 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00004531
Chris Wilson05394f32010-11-08 19:18:58 +00004532 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004533}
4534
Eric Anholt673a3942008-07-30 12:06:12 -07004535int i915_gem_init_object(struct drm_gem_object *obj)
4536{
Daniel Vetterc397b902010-04-09 19:05:07 +00004537 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004538
Eric Anholt673a3942008-07-30 12:06:12 -07004539 return 0;
4540}
4541
Chris Wilson05394f32010-11-08 19:18:58 +00004542static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004543{
Chris Wilson05394f32010-11-08 19:18:58 +00004544 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01004545 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01004546 int ret;
4547
4548 ret = i915_gem_object_unbind(obj);
4549 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00004550 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01004551 &dev_priv->mm.deferred_free_list);
4552 return;
4553 }
4554
Chris Wilson05394f32010-11-08 19:18:58 +00004555 if (obj->base.map_list.map)
Chris Wilsonbe726152010-07-23 23:18:50 +01004556 i915_gem_free_mmap_offset(obj);
4557
Chris Wilson05394f32010-11-08 19:18:58 +00004558 drm_gem_object_release(&obj->base);
4559 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004560
Chris Wilson05394f32010-11-08 19:18:58 +00004561 kfree(obj->page_cpu_valid);
4562 kfree(obj->bit_17);
4563 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004564}
4565
Chris Wilson05394f32010-11-08 19:18:58 +00004566void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004567{
Chris Wilson05394f32010-11-08 19:18:58 +00004568 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4569 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07004570
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004571 trace_i915_gem_object_destroy(obj);
4572
Chris Wilson05394f32010-11-08 19:18:58 +00004573 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004574 i915_gem_object_unpin(obj);
4575
Chris Wilson05394f32010-11-08 19:18:58 +00004576 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004577 i915_gem_detach_phys_object(dev, obj);
4578
Chris Wilsonbe726152010-07-23 23:18:50 +01004579 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004580}
4581
Jesse Barnes5669fca2009-02-17 15:13:31 -08004582int
Eric Anholt673a3942008-07-30 12:06:12 -07004583i915_gem_idle(struct drm_device *dev)
4584{
4585 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004586 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004587
Keith Packard6dbe2772008-10-14 21:41:13 -07004588 mutex_lock(&dev->struct_mutex);
4589
Chris Wilson87acb0a2010-10-19 10:13:00 +01004590 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004591 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004592 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004593 }
Eric Anholt673a3942008-07-30 12:06:12 -07004594
Chris Wilson29105cc2010-01-07 10:39:13 +00004595 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004596 if (ret) {
4597 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004598 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004599 }
Eric Anholt673a3942008-07-30 12:06:12 -07004600
Chris Wilson29105cc2010-01-07 10:39:13 +00004601 /* Under UMS, be paranoid and evict. */
4602 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00004603 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00004604 if (ret) {
4605 mutex_unlock(&dev->struct_mutex);
4606 return ret;
4607 }
4608 }
4609
4610 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4611 * We need to replace this with a semaphore, or something.
4612 * And not confound mm.suspended!
4613 */
4614 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02004615 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004616
4617 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004618 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004619
Keith Packard6dbe2772008-10-14 21:41:13 -07004620 mutex_unlock(&dev->struct_mutex);
4621
Chris Wilson29105cc2010-01-07 10:39:13 +00004622 /* Cancel the retire work handler, which should be idle now. */
4623 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4624
Eric Anholt673a3942008-07-30 12:06:12 -07004625 return 0;
4626}
4627
Eric Anholt673a3942008-07-30 12:06:12 -07004628int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004629i915_gem_init_ringbuffer(struct drm_device *dev)
4630{
4631 drm_i915_private_t *dev_priv = dev->dev_private;
4632 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004633
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004634 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004635 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004636 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004637
4638 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004639 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004640 if (ret)
4641 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004642 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004643
Chris Wilson549f7362010-10-19 11:19:32 +01004644 if (HAS_BLT(dev)) {
4645 ret = intel_init_blt_ring_buffer(dev);
4646 if (ret)
4647 goto cleanup_bsd_ring;
4648 }
4649
Chris Wilson6f392d5482010-08-07 11:01:22 +01004650 dev_priv->next_seqno = 1;
4651
Chris Wilson68f95ba2010-05-27 13:18:22 +01004652 return 0;
4653
Chris Wilson549f7362010-10-19 11:19:32 +01004654cleanup_bsd_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004655 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004656cleanup_render_ring:
Chris Wilson78501ea2010-10-27 12:18:21 +01004657 intel_cleanup_ring_buffer(&dev_priv->render_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004658 return ret;
4659}
4660
4661void
4662i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4663{
4664 drm_i915_private_t *dev_priv = dev->dev_private;
4665
Chris Wilson78501ea2010-10-27 12:18:21 +01004666 intel_cleanup_ring_buffer(&dev_priv->render_ring);
4667 intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
4668 intel_cleanup_ring_buffer(&dev_priv->blt_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004669}
4670
4671int
Eric Anholt673a3942008-07-30 12:06:12 -07004672i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4673 struct drm_file *file_priv)
4674{
4675 drm_i915_private_t *dev_priv = dev->dev_private;
4676 int ret;
4677
Jesse Barnes79e53942008-11-07 14:24:08 -08004678 if (drm_core_check_feature(dev, DRIVER_MODESET))
4679 return 0;
4680
Ben Gamariba1234d2009-09-14 17:48:47 -04004681 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004682 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004683 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004684 }
4685
Eric Anholt673a3942008-07-30 12:06:12 -07004686 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004687 dev_priv->mm.suspended = 0;
4688
4689 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004690 if (ret != 0) {
4691 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004692 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004693 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004694
Chris Wilson69dc4982010-10-19 10:36:51 +01004695 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004696 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004697 BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004698 BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004699 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4700 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004701 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Chris Wilson87acb0a2010-10-19 10:13:00 +01004702 BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
Chris Wilson549f7362010-10-19 11:19:32 +01004703 BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004704 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004705
Chris Wilson5f353082010-06-07 14:03:03 +01004706 ret = drm_irq_install(dev);
4707 if (ret)
4708 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004709
Eric Anholt673a3942008-07-30 12:06:12 -07004710 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004711
4712cleanup_ringbuffer:
4713 mutex_lock(&dev->struct_mutex);
4714 i915_gem_cleanup_ringbuffer(dev);
4715 dev_priv->mm.suspended = 1;
4716 mutex_unlock(&dev->struct_mutex);
4717
4718 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004719}
4720
4721int
4722i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4723 struct drm_file *file_priv)
4724{
Jesse Barnes79e53942008-11-07 14:24:08 -08004725 if (drm_core_check_feature(dev, DRIVER_MODESET))
4726 return 0;
4727
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004728 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004729 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004730}
4731
4732void
4733i915_gem_lastclose(struct drm_device *dev)
4734{
4735 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004736
Eric Anholte806b492009-01-22 09:56:58 -08004737 if (drm_core_check_feature(dev, DRIVER_MODESET))
4738 return;
4739
Keith Packard6dbe2772008-10-14 21:41:13 -07004740 ret = i915_gem_idle(dev);
4741 if (ret)
4742 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004743}
4744
Chris Wilson64193402010-10-24 12:38:05 +01004745static void
4746init_ring_lists(struct intel_ring_buffer *ring)
4747{
4748 INIT_LIST_HEAD(&ring->active_list);
4749 INIT_LIST_HEAD(&ring->request_list);
4750 INIT_LIST_HEAD(&ring->gpu_write_list);
4751}
4752
Eric Anholt673a3942008-07-30 12:06:12 -07004753void
4754i915_gem_load(struct drm_device *dev)
4755{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004756 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004757 drm_i915_private_t *dev_priv = dev->dev_private;
4758
Chris Wilson69dc4982010-10-19 10:36:51 +01004759 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004760 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
4761 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01004762 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004763 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01004764 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01004765 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson64193402010-10-24 12:38:05 +01004766 init_ring_lists(&dev_priv->render_ring);
4767 init_ring_lists(&dev_priv->bsd_ring);
4768 init_ring_lists(&dev_priv->blt_ring);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004769 for (i = 0; i < 16; i++)
4770 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004771 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4772 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004773 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01004774
Dave Airlie94400122010-07-20 13:15:31 +10004775 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4776 if (IS_GEN3(dev)) {
4777 u32 tmp = I915_READ(MI_ARB_STATE);
4778 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
4779 /* arb state is a masked write, so set bit + bit in mask */
4780 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
4781 I915_WRITE(MI_ARB_STATE, tmp);
4782 }
4783 }
4784
Jesse Barnesde151cf2008-11-12 10:03:55 -08004785 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004786 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4787 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004788
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004789 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004790 dev_priv->num_fence_regs = 16;
4791 else
4792 dev_priv->num_fence_regs = 8;
4793
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004794 /* Initialize fence registers to zero */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004795 switch (INTEL_INFO(dev)->gen) {
4796 case 6:
4797 for (i = 0; i < 16; i++)
4798 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
4799 break;
4800 case 5:
4801 case 4:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004802 for (i = 0; i < 16; i++)
4803 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004804 break;
4805 case 3:
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004806 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4807 for (i = 0; i < 8; i++)
4808 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004809 case 2:
4810 for (i = 0; i < 8; i++)
4811 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4812 break;
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004813 }
Eric Anholt673a3942008-07-30 12:06:12 -07004814 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004815 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004816
4817 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4818 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4819 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004820}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004821
4822/*
4823 * Create a physically contiguous memory object for this object
4824 * e.g. for cursor + overlay regs
4825 */
Chris Wilson995b6762010-08-20 13:23:26 +01004826static int i915_gem_init_phys_object(struct drm_device *dev,
4827 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004828{
4829 drm_i915_private_t *dev_priv = dev->dev_private;
4830 struct drm_i915_gem_phys_object *phys_obj;
4831 int ret;
4832
4833 if (dev_priv->mm.phys_objs[id - 1] || !size)
4834 return 0;
4835
Eric Anholt9a298b22009-03-24 12:23:04 -07004836 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004837 if (!phys_obj)
4838 return -ENOMEM;
4839
4840 phys_obj->id = id;
4841
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004842 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004843 if (!phys_obj->handle) {
4844 ret = -ENOMEM;
4845 goto kfree_obj;
4846 }
4847#ifdef CONFIG_X86
4848 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4849#endif
4850
4851 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4852
4853 return 0;
4854kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004855 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004856 return ret;
4857}
4858
Chris Wilson995b6762010-08-20 13:23:26 +01004859static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004860{
4861 drm_i915_private_t *dev_priv = dev->dev_private;
4862 struct drm_i915_gem_phys_object *phys_obj;
4863
4864 if (!dev_priv->mm.phys_objs[id - 1])
4865 return;
4866
4867 phys_obj = dev_priv->mm.phys_objs[id - 1];
4868 if (phys_obj->cur_obj) {
4869 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4870 }
4871
4872#ifdef CONFIG_X86
4873 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4874#endif
4875 drm_pci_free(dev, phys_obj->handle);
4876 kfree(phys_obj);
4877 dev_priv->mm.phys_objs[id - 1] = NULL;
4878}
4879
4880void i915_gem_free_all_phys_object(struct drm_device *dev)
4881{
4882 int i;
4883
Dave Airlie260883c2009-01-22 17:58:49 +10004884 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004885 i915_gem_free_phys_object(dev, i);
4886}
4887
4888void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004889 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004890{
Chris Wilson05394f32010-11-08 19:18:58 +00004891 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004892 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004893 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004894 int page_count;
4895
Chris Wilson05394f32010-11-08 19:18:58 +00004896 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004897 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004898 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004899
Chris Wilson05394f32010-11-08 19:18:58 +00004900 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004901 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004902 struct page *page = read_cache_page_gfp(mapping, i,
4903 GFP_HIGHUSER | __GFP_RECLAIMABLE);
4904 if (!IS_ERR(page)) {
4905 char *dst = kmap_atomic(page);
4906 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4907 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004908
Chris Wilsone5281cc2010-10-28 13:45:36 +01004909 drm_clflush_pages(&page, 1);
4910
4911 set_page_dirty(page);
4912 mark_page_accessed(page);
4913 page_cache_release(page);
4914 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004915 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004916 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004917
Chris Wilson05394f32010-11-08 19:18:58 +00004918 obj->phys_obj->cur_obj = NULL;
4919 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004920}
4921
4922int
4923i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004924 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004925 int id,
4926 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004927{
Chris Wilson05394f32010-11-08 19:18:58 +00004928 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004929 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004930 int ret = 0;
4931 int page_count;
4932 int i;
4933
4934 if (id > I915_MAX_PHYS_OBJECT)
4935 return -EINVAL;
4936
Chris Wilson05394f32010-11-08 19:18:58 +00004937 if (obj->phys_obj) {
4938 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004939 return 0;
4940 i915_gem_detach_phys_object(dev, obj);
4941 }
4942
Dave Airlie71acb5e2008-12-30 20:31:46 +10004943 /* create a new object */
4944 if (!dev_priv->mm.phys_objs[id - 1]) {
4945 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004946 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004947 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004948 DRM_ERROR("failed to init phys object %d size: %zu\n",
4949 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004950 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004951 }
4952 }
4953
4954 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004955 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4956 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004957
Chris Wilson05394f32010-11-08 19:18:58 +00004958 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004959
4960 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004961 struct page *page;
4962 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004963
Chris Wilsone5281cc2010-10-28 13:45:36 +01004964 page = read_cache_page_gfp(mapping, i,
4965 GFP_HIGHUSER | __GFP_RECLAIMABLE);
4966 if (IS_ERR(page))
4967 return PTR_ERR(page);
4968
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004969 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004970 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004971 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004972 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004973
4974 mark_page_accessed(page);
4975 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004976 }
4977
4978 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004979}
4980
4981static int
Chris Wilson05394f32010-11-08 19:18:58 +00004982i915_gem_phys_pwrite(struct drm_device *dev,
4983 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004984 struct drm_i915_gem_pwrite *args,
4985 struct drm_file *file_priv)
4986{
Chris Wilson05394f32010-11-08 19:18:58 +00004987 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004988 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004989
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004990 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4991 unsigned long unwritten;
4992
4993 /* The physical object once assigned is fixed for the lifetime
4994 * of the obj, so we can safely drop the lock and continue
4995 * to access vaddr.
4996 */
4997 mutex_unlock(&dev->struct_mutex);
4998 unwritten = copy_from_user(vaddr, user_data, args->size);
4999 mutex_lock(&dev->struct_mutex);
5000 if (unwritten)
5001 return -EFAULT;
5002 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10005003
Daniel Vetter40ce6572010-11-05 18:12:18 +01005004 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10005005 return 0;
5006}
Eric Anholtb9624422009-06-03 07:27:35 +00005007
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005008void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005009{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005010 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005011
5012 /* Clean up our request list when the client is going away, so that
5013 * later retire_requests won't dereference our soon-to-be-gone
5014 * file_priv.
5015 */
Chris Wilson1c255952010-09-26 11:03:27 +01005016 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005017 while (!list_empty(&file_priv->mm.request_list)) {
5018 struct drm_i915_gem_request *request;
5019
5020 request = list_first_entry(&file_priv->mm.request_list,
5021 struct drm_i915_gem_request,
5022 client_list);
5023 list_del(&request->client_list);
5024 request->file_priv = NULL;
5025 }
Chris Wilson1c255952010-09-26 11:03:27 +01005026 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005027}
Chris Wilson31169712009-09-14 16:50:28 +01005028
Chris Wilson31169712009-09-14 16:50:28 +01005029static int
Chris Wilson1637ef42010-04-20 17:10:35 +01005030i915_gpu_is_active(struct drm_device *dev)
5031{
5032 drm_i915_private_t *dev_priv = dev->dev_private;
5033 int lists_empty;
5034
Chris Wilson1637ef42010-04-20 17:10:35 +01005035 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01005036 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01005037
5038 return !lists_empty;
5039}
5040
5041static int
Chris Wilson17250b72010-10-28 12:51:39 +01005042i915_gem_inactive_shrink(struct shrinker *shrinker,
5043 int nr_to_scan,
5044 gfp_t gfp_mask)
Chris Wilson31169712009-09-14 16:50:28 +01005045{
Chris Wilson17250b72010-10-28 12:51:39 +01005046 struct drm_i915_private *dev_priv =
5047 container_of(shrinker,
5048 struct drm_i915_private,
5049 mm.inactive_shrinker);
5050 struct drm_device *dev = dev_priv->dev;
5051 struct drm_i915_gem_object *obj, *next;
5052 int cnt;
5053
5054 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01005055 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005056
5057 /* "fast-path" to count number of available objects */
5058 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01005059 cnt = 0;
5060 list_for_each_entry(obj,
5061 &dev_priv->mm.inactive_list,
5062 mm_list)
5063 cnt++;
5064 mutex_unlock(&dev->struct_mutex);
5065 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01005066 }
5067
Chris Wilson1637ef42010-04-20 17:10:35 +01005068rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005069 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01005070 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01005071
Chris Wilson17250b72010-10-28 12:51:39 +01005072 list_for_each_entry_safe(obj, next,
5073 &dev_priv->mm.inactive_list,
5074 mm_list) {
5075 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson05394f32010-11-08 19:18:58 +00005076 i915_gem_object_unbind(obj);
Chris Wilson17250b72010-10-28 12:51:39 +01005077 if (--nr_to_scan == 0)
5078 break;
Chris Wilson31169712009-09-14 16:50:28 +01005079 }
Chris Wilson31169712009-09-14 16:50:28 +01005080 }
5081
5082 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01005083 cnt = 0;
5084 list_for_each_entry_safe(obj, next,
5085 &dev_priv->mm.inactive_list,
5086 mm_list) {
5087 if (nr_to_scan) {
Chris Wilson05394f32010-11-08 19:18:58 +00005088 i915_gem_object_unbind(obj);
Chris Wilson17250b72010-10-28 12:51:39 +01005089 nr_to_scan--;
5090 } else
5091 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01005092 }
5093
Chris Wilson17250b72010-10-28 12:51:39 +01005094 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01005095 /*
5096 * We are desperate for pages, so as a last resort, wait
5097 * for the GPU to finish and discard whatever we can.
5098 * This has a dramatic impact to reduce the number of
5099 * OOM-killer events whilst running the GPU aggressively.
5100 */
Chris Wilson17250b72010-10-28 12:51:39 +01005101 if (i915_gpu_idle(dev) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01005102 goto rescan;
5103 }
Chris Wilson17250b72010-10-28 12:51:39 +01005104 mutex_unlock(&dev->struct_mutex);
5105 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01005106}