blob: 08c3f69bfc75dff397f10b8eb32a68b5c04f78aa [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "drmP.h"
36#include "intel_drv.h"
37#include "i915_drm.h"
38#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100040#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080041#include "drm_crtc_helper.h"
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080085 int target, int refclk, intel_clock_t *match_clock,
86 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080087static bool
88intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080089 int target, int refclk, intel_clock_t *match_clock,
90 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080091
Keith Packarda4fc5ed2009-04-07 16:16:42 -070092static bool
93intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080094 int target, int refclk, intel_clock_t *match_clock,
95 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080096static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050097intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080098 int target, int refclk, intel_clock_t *match_clock,
99 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700100
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700101static bool
102intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
103 int target, int refclk, intel_clock_t *match_clock,
104 intel_clock_t *best_clock);
105
Chris Wilson021357a2010-09-07 20:54:59 +0100106static inline u32 /* units of 100MHz */
107intel_fdi_link_freq(struct drm_device *dev)
108{
Chris Wilson8b99e682010-10-13 09:59:17 +0100109 if (IS_GEN5(dev)) {
110 struct drm_i915_private *dev_priv = dev->dev_private;
111 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
112 } else
113 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100114}
115
Keith Packarde4b36692009-06-05 19:22:17 -0700116static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 .dot = { .min = 25000, .max = 350000 },
118 .vco = { .min = 930000, .max = 1400000 },
119 .n = { .min = 3, .max = 16 },
120 .m = { .min = 96, .max = 140 },
121 .m1 = { .min = 18, .max = 26 },
122 .m2 = { .min = 6, .max = 16 },
123 .p = { .min = 4, .max = 128 },
124 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700125 .p2 = { .dot_limit = 165000,
126 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800127 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
129
130static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 25000, .max = 350000 },
132 .vco = { .min = 930000, .max = 1400000 },
133 .n = { .min = 3, .max = 16 },
134 .m = { .min = 96, .max = 140 },
135 .m1 = { .min = 18, .max = 26 },
136 .m2 = { .min = 6, .max = 16 },
137 .p = { .min = 4, .max = 128 },
138 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 165000,
140 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800141 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700142};
Eric Anholt273e27c2011-03-30 13:01:10 -0700143
Keith Packarde4b36692009-06-05 19:22:17 -0700144static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400145 .dot = { .min = 20000, .max = 400000 },
146 .vco = { .min = 1400000, .max = 2800000 },
147 .n = { .min = 1, .max = 6 },
148 .m = { .min = 70, .max = 120 },
149 .m1 = { .min = 10, .max = 22 },
150 .m2 = { .min = 5, .max = 9 },
151 .p = { .min = 5, .max = 80 },
152 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700153 .p2 = { .dot_limit = 200000,
154 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800155 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
158static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400159 .dot = { .min = 20000, .max = 400000 },
160 .vco = { .min = 1400000, .max = 2800000 },
161 .n = { .min = 1, .max = 6 },
162 .m = { .min = 70, .max = 120 },
163 .m1 = { .min = 10, .max = 22 },
164 .m2 = { .min = 5, .max = 9 },
165 .p = { .min = 7, .max = 98 },
166 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700167 .p2 = { .dot_limit = 112000,
168 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800169 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
Eric Anholt273e27c2011-03-30 13:01:10 -0700172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700174 .dot = { .min = 25000, .max = 270000 },
175 .vco = { .min = 1750000, .max = 3500000},
176 .n = { .min = 1, .max = 4 },
177 .m = { .min = 104, .max = 138 },
178 .m1 = { .min = 17, .max = 23 },
179 .m2 = { .min = 5, .max = 11 },
180 .p = { .min = 10, .max = 30 },
181 .p1 = { .min = 1, .max = 3},
182 .p2 = { .dot_limit = 270000,
183 .p2_slow = 10,
184 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800185 },
Ma Lingd4906092009-03-18 20:13:27 +0800186 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700187};
188
189static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700190 .dot = { .min = 22000, .max = 400000 },
191 .vco = { .min = 1750000, .max = 3500000},
192 .n = { .min = 1, .max = 4 },
193 .m = { .min = 104, .max = 138 },
194 .m1 = { .min = 16, .max = 23 },
195 .m2 = { .min = 5, .max = 11 },
196 .p = { .min = 5, .max = 80 },
197 .p1 = { .min = 1, .max = 8},
198 .p2 = { .dot_limit = 165000,
199 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800200 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700201};
202
203static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .dot = { .min = 20000, .max = 115000 },
205 .vco = { .min = 1750000, .max = 3500000 },
206 .n = { .min = 1, .max = 3 },
207 .m = { .min = 104, .max = 138 },
208 .m1 = { .min = 17, .max = 23 },
209 .m2 = { .min = 5, .max = 11 },
210 .p = { .min = 28, .max = 112 },
211 .p1 = { .min = 2, .max = 8 },
212 .p2 = { .dot_limit = 0,
213 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800214 },
Ma Lingd4906092009-03-18 20:13:27 +0800215 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700216};
217
218static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 .dot = { .min = 80000, .max = 224000 },
220 .vco = { .min = 1750000, .max = 3500000 },
221 .n = { .min = 1, .max = 3 },
222 .m = { .min = 104, .max = 138 },
223 .m1 = { .min = 17, .max = 23 },
224 .m2 = { .min = 5, .max = 11 },
225 .p = { .min = 14, .max = 42 },
226 .p1 = { .min = 2, .max = 6 },
227 .p2 = { .dot_limit = 0,
228 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800229 },
Ma Lingd4906092009-03-18 20:13:27 +0800230 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700231};
232
233static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400234 .dot = { .min = 161670, .max = 227000 },
235 .vco = { .min = 1750000, .max = 3500000},
236 .n = { .min = 1, .max = 2 },
237 .m = { .min = 97, .max = 108 },
238 .m1 = { .min = 0x10, .max = 0x12 },
239 .m2 = { .min = 0x05, .max = 0x06 },
240 .p = { .min = 10, .max = 20 },
241 .p1 = { .min = 1, .max = 2},
242 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400248 .dot = { .min = 20000, .max = 400000},
249 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400251 .n = { .min = 3, .max = 6 },
252 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .m1 = { .min = 0, .max = 0 },
255 .m2 = { .min = 0, .max = 254 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .p2 = { .dot_limit = 200000,
259 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800260 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700261};
262
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500263static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .dot = { .min = 20000, .max = 400000 },
265 .vco = { .min = 1700000, .max = 3500000 },
266 .n = { .min = 3, .max = 6 },
267 .m = { .min = 2, .max = 256 },
268 .m1 = { .min = 0, .max = 0 },
269 .m2 = { .min = 0, .max = 254 },
270 .p = { .min = 7, .max = 112 },
271 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .p2 = { .dot_limit = 112000,
273 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800274 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700275};
276
Eric Anholt273e27c2011-03-30 13:01:10 -0700277/* Ironlake / Sandybridge
278 *
279 * We calculate clock using (register_value + 2) for N/M1/M2, so here
280 * the range value for them is (actual_value - 2).
281 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800282static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700283 .dot = { .min = 25000, .max = 350000 },
284 .vco = { .min = 1760000, .max = 3510000 },
285 .n = { .min = 1, .max = 5 },
286 .m = { .min = 79, .max = 127 },
287 .m1 = { .min = 12, .max = 22 },
288 .m2 = { .min = 5, .max = 9 },
289 .p = { .min = 5, .max = 80 },
290 .p1 = { .min = 1, .max = 8 },
291 .p2 = { .dot_limit = 225000,
292 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800293 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700297 .dot = { .min = 25000, .max = 350000 },
298 .vco = { .min = 1760000, .max = 3510000 },
299 .n = { .min = 1, .max = 3 },
300 .m = { .min = 79, .max = 118 },
301 .m1 = { .min = 12, .max = 22 },
302 .m2 = { .min = 5, .max = 9 },
303 .p = { .min = 28, .max = 112 },
304 .p1 = { .min = 2, .max = 8 },
305 .p2 = { .dot_limit = 225000,
306 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800307 .find_pll = intel_g4x_find_best_PLL,
308};
309
310static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .dot = { .min = 25000, .max = 350000 },
312 .vco = { .min = 1760000, .max = 3510000 },
313 .n = { .min = 1, .max = 3 },
314 .m = { .min = 79, .max = 127 },
315 .m1 = { .min = 12, .max = 22 },
316 .m2 = { .min = 5, .max = 9 },
317 .p = { .min = 14, .max = 56 },
318 .p1 = { .min = 2, .max = 8 },
319 .p2 = { .dot_limit = 225000,
320 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800321 .find_pll = intel_g4x_find_best_PLL,
322};
323
Eric Anholt273e27c2011-03-30 13:01:10 -0700324/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700326 .dot = { .min = 25000, .max = 350000 },
327 .vco = { .min = 1760000, .max = 3510000 },
328 .n = { .min = 1, .max = 2 },
329 .m = { .min = 79, .max = 126 },
330 .m1 = { .min = 12, .max = 22 },
331 .m2 = { .min = 5, .max = 9 },
332 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400333 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700334 .p2 = { .dot_limit = 225000,
335 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800336 .find_pll = intel_g4x_find_best_PLL,
337};
338
339static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700340 .dot = { .min = 25000, .max = 350000 },
341 .vco = { .min = 1760000, .max = 3510000 },
342 .n = { .min = 1, .max = 3 },
343 .m = { .min = 79, .max = 126 },
344 .m1 = { .min = 12, .max = 22 },
345 .m2 = { .min = 5, .max = 9 },
346 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400347 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700348 .p2 = { .dot_limit = 225000,
349 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800350 .find_pll = intel_g4x_find_best_PLL,
351};
352
353static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000},
356 .n = { .min = 1, .max = 2 },
357 .m = { .min = 81, .max = 90 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 10, .max = 20 },
361 .p1 = { .min = 1, .max = 2},
362 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800365};
366
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700367static const intel_limit_t intel_limits_vlv_dac = {
368 .dot = { .min = 25000, .max = 270000 },
369 .vco = { .min = 4000000, .max = 6000000 },
370 .n = { .min = 1, .max = 7 },
371 .m = { .min = 22, .max = 450 }, /* guess */
372 .m1 = { .min = 2, .max = 3 },
373 .m2 = { .min = 11, .max = 156 },
374 .p = { .min = 10, .max = 30 },
375 .p1 = { .min = 2, .max = 3 },
376 .p2 = { .dot_limit = 270000,
377 .p2_slow = 2, .p2_fast = 20 },
378 .find_pll = intel_vlv_find_best_pll,
379};
380
381static const intel_limit_t intel_limits_vlv_hdmi = {
382 .dot = { .min = 20000, .max = 165000 },
383 .vco = { .min = 5994000, .max = 4000000 },
384 .n = { .min = 1, .max = 7 },
385 .m = { .min = 60, .max = 300 }, /* guess */
386 .m1 = { .min = 2, .max = 3 },
387 .m2 = { .min = 11, .max = 156 },
388 .p = { .min = 10, .max = 30 },
389 .p1 = { .min = 2, .max = 3 },
390 .p2 = { .dot_limit = 270000,
391 .p2_slow = 2, .p2_fast = 20 },
392 .find_pll = intel_vlv_find_best_pll,
393};
394
395static const intel_limit_t intel_limits_vlv_dp = {
396 .dot = { .min = 162000, .max = 270000 },
397 .vco = { .min = 5994000, .max = 4000000 },
398 .n = { .min = 1, .max = 7 },
399 .m = { .min = 60, .max = 300 }, /* guess */
400 .m1 = { .min = 2, .max = 3 },
401 .m2 = { .min = 11, .max = 156 },
402 .p = { .min = 10, .max = 30 },
403 .p1 = { .min = 2, .max = 3 },
404 .p2 = { .dot_limit = 270000,
405 .p2_slow = 2, .p2_fast = 20 },
406 .find_pll = intel_vlv_find_best_pll,
407};
408
Jesse Barnes57f350b2012-03-28 13:39:25 -0700409u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
410{
411 unsigned long flags;
412 u32 val = 0;
413
414 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
415 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
416 DRM_ERROR("DPIO idle wait timed out\n");
417 goto out_unlock;
418 }
419
420 I915_WRITE(DPIO_REG, reg);
421 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
422 DPIO_BYTE);
423 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
424 DRM_ERROR("DPIO read wait timed out\n");
425 goto out_unlock;
426 }
427 val = I915_READ(DPIO_DATA);
428
429out_unlock:
430 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
431 return val;
432}
433
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700434static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
435 u32 val)
436{
437 unsigned long flags;
438
439 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
440 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
441 DRM_ERROR("DPIO idle wait timed out\n");
442 goto out_unlock;
443 }
444
445 I915_WRITE(DPIO_DATA, val);
446 I915_WRITE(DPIO_REG, reg);
447 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
448 DPIO_BYTE);
449 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
450 DRM_ERROR("DPIO write wait timed out\n");
451
452out_unlock:
453 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
454}
455
Jesse Barnes57f350b2012-03-28 13:39:25 -0700456static void vlv_init_dpio(struct drm_device *dev)
457{
458 struct drm_i915_private *dev_priv = dev->dev_private;
459
460 /* Reset the DPIO config */
461 I915_WRITE(DPIO_CTL, 0);
462 POSTING_READ(DPIO_CTL);
463 I915_WRITE(DPIO_CTL, 1);
464 POSTING_READ(DPIO_CTL);
465}
466
Daniel Vetter618563e2012-04-01 13:38:50 +0200467static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
468{
469 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
470 return 1;
471}
472
473static const struct dmi_system_id intel_dual_link_lvds[] = {
474 {
475 .callback = intel_dual_link_lvds_callback,
476 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
477 .matches = {
478 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
479 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
480 },
481 },
482 { } /* terminating entry */
483};
484
Takashi Iwaib0354382012-03-20 13:07:05 +0100485static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
486 unsigned int reg)
487{
488 unsigned int val;
489
Takashi Iwai121d5272012-03-20 13:07:06 +0100490 /* use the module option value if specified */
491 if (i915_lvds_channel_mode > 0)
492 return i915_lvds_channel_mode == 2;
493
Daniel Vetter618563e2012-04-01 13:38:50 +0200494 if (dmi_check_system(intel_dual_link_lvds))
495 return true;
496
Takashi Iwaib0354382012-03-20 13:07:05 +0100497 if (dev_priv->lvds_val)
498 val = dev_priv->lvds_val;
499 else {
500 /* BIOS should set the proper LVDS register value at boot, but
501 * in reality, it doesn't set the value when the lid is closed;
502 * we need to check "the value to be set" in VBT when LVDS
503 * register is uninitialized.
504 */
505 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500506 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 val = dev_priv->bios_lvds_val;
508 dev_priv->lvds_val = val;
509 }
510 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
511}
512
Chris Wilson1b894b52010-12-14 20:04:54 +0000513static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
514 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800515{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800516 struct drm_device *dev = crtc->dev;
517 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800518 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800519
520 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100521 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800522 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000523 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800524 limit = &intel_limits_ironlake_dual_lvds_100m;
525 else
526 limit = &intel_limits_ironlake_dual_lvds;
527 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000528 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529 limit = &intel_limits_ironlake_single_lvds_100m;
530 else
531 limit = &intel_limits_ironlake_single_lvds;
532 }
533 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800534 HAS_eDP)
535 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800536 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800537 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800538
539 return limit;
540}
541
Ma Ling044c7c42009-03-18 20:13:23 +0800542static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
543{
544 struct drm_device *dev = crtc->dev;
545 struct drm_i915_private *dev_priv = dev->dev_private;
546 const intel_limit_t *limit;
547
548 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100549 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800550 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700551 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800552 else
553 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700554 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800555 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
556 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700557 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800558 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700559 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400560 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700563 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800564
565 return limit;
566}
567
Chris Wilson1b894b52010-12-14 20:04:54 +0000568static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
570 struct drm_device *dev = crtc->dev;
571 const intel_limit_t *limit;
572
Eric Anholtbad720f2009-10-22 16:11:14 -0700573 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000574 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800575 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800576 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500577 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800578 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500579 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800580 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500581 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700582 } else if (IS_VALLEYVIEW(dev)) {
583 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
584 limit = &intel_limits_vlv_dac;
585 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
586 limit = &intel_limits_vlv_hdmi;
587 else
588 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100589 } else if (!IS_GEN2(dev)) {
590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
591 limit = &intel_limits_i9xx_lvds;
592 else
593 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 } else {
595 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700596 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 else
Keith Packarde4b36692009-06-05 19:22:17 -0700598 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 }
600 return limit;
601}
602
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500603/* m1 is reserved as 0 in Pineview, n is a ring counter */
604static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Shaohua Li21778322009-02-23 15:19:16 +0800606 clock->m = clock->m2 + 2;
607 clock->p = clock->p1 * clock->p2;
608 clock->vco = refclk * clock->m / clock->n;
609 clock->dot = clock->vco / clock->p;
610}
611
612static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
613{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500614 if (IS_PINEVIEW(dev)) {
615 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800616 return;
617 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
619 clock->p = clock->p1 * clock->p2;
620 clock->vco = refclk * clock->m / (clock->n + 2);
621 clock->dot = clock->vco / clock->p;
622}
623
Jesse Barnes79e53942008-11-07 14:24:08 -0800624/**
625 * Returns whether any output on the specified pipe is of the specified type
626 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100627bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800628{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100629 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100630 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200632 for_each_encoder_on_crtc(dev, crtc, encoder)
633 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100634 return true;
635
636 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800637}
638
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800639#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800640/**
641 * Returns whether the given set of divisors are valid for a given refclk with
642 * the given connectors.
643 */
644
Chris Wilson1b894b52010-12-14 20:04:54 +0000645static bool intel_PLL_is_valid(struct drm_device *dev,
646 const intel_limit_t *limit,
647 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
Jesse Barnes79e53942008-11-07 14:24:08 -0800649 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400650 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800651 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400652 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800653 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400654 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800655 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400656 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500657 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400658 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
666 * connector, etc., rather than just a single range.
667 */
668 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800670
671 return true;
672}
673
Ma Lingd4906092009-03-18 20:13:27 +0800674static bool
675intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800676 int target, int refclk, intel_clock_t *match_clock,
677 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800678
Jesse Barnes79e53942008-11-07 14:24:08 -0800679{
680 struct drm_device *dev = crtc->dev;
681 struct drm_i915_private *dev_priv = dev->dev_private;
682 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int err = target;
684
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200685 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800686 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800687 /*
688 * For LVDS, if the panel is on, just rely on its current
689 * settings for dual-channel. We haven't figured out how to
690 * reliably set up different single/dual channel state, if we
691 * even can.
692 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100693 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 clock.p2 = limit->p2.p2_fast;
695 else
696 clock.p2 = limit->p2.p2_slow;
697 } else {
698 if (target < limit->p2.dot_limit)
699 clock.p2 = limit->p2.p2_slow;
700 else
701 clock.p2 = limit->p2.p2_fast;
702 }
703
Akshay Joshi0206e352011-08-16 15:34:10 -0400704 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800705
Zhao Yakui42158662009-11-20 11:24:18 +0800706 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
707 clock.m1++) {
708 for (clock.m2 = limit->m2.min;
709 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500710 /* m1 is always 0 in Pineview */
711 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800712 break;
713 for (clock.n = limit->n.min;
714 clock.n <= limit->n.max; clock.n++) {
715 for (clock.p1 = limit->p1.min;
716 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800717 int this_err;
718
Shaohua Li21778322009-02-23 15:19:16 +0800719 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000720 if (!intel_PLL_is_valid(dev, limit,
721 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800722 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800723 if (match_clock &&
724 clock.p != match_clock->p)
725 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726
727 this_err = abs(clock.dot - target);
728 if (this_err < err) {
729 *best_clock = clock;
730 err = this_err;
731 }
732 }
733 }
734 }
735 }
736
737 return (err != target);
738}
739
Ma Lingd4906092009-03-18 20:13:27 +0800740static bool
741intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800742 int target, int refclk, intel_clock_t *match_clock,
743 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800744{
745 struct drm_device *dev = crtc->dev;
746 struct drm_i915_private *dev_priv = dev->dev_private;
747 intel_clock_t clock;
748 int max_n;
749 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400750 /* approximately equals target * 0.00585 */
751 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800752 found = false;
753
754 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800755 int lvds_reg;
756
Eric Anholtc619eed2010-01-28 16:45:52 -0800757 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800758 lvds_reg = PCH_LVDS;
759 else
760 lvds_reg = LVDS;
761 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800762 LVDS_CLKB_POWER_UP)
763 clock.p2 = limit->p2.p2_fast;
764 else
765 clock.p2 = limit->p2.p2_slow;
766 } else {
767 if (target < limit->p2.dot_limit)
768 clock.p2 = limit->p2.p2_slow;
769 else
770 clock.p2 = limit->p2.p2_fast;
771 }
772
773 memset(best_clock, 0, sizeof(*best_clock));
774 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200775 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800776 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200777 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800778 for (clock.m1 = limit->m1.max;
779 clock.m1 >= limit->m1.min; clock.m1--) {
780 for (clock.m2 = limit->m2.max;
781 clock.m2 >= limit->m2.min; clock.m2--) {
782 for (clock.p1 = limit->p1.max;
783 clock.p1 >= limit->p1.min; clock.p1--) {
784 int this_err;
785
Shaohua Li21778322009-02-23 15:19:16 +0800786 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000787 if (!intel_PLL_is_valid(dev, limit,
788 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800789 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800790 if (match_clock &&
791 clock.p != match_clock->p)
792 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000793
794 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800795 if (this_err < err_most) {
796 *best_clock = clock;
797 err_most = this_err;
798 max_n = clock.n;
799 found = true;
800 }
801 }
802 }
803 }
804 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800805 return found;
806}
Ma Lingd4906092009-03-18 20:13:27 +0800807
Zhenyu Wang2c072452009-06-05 15:38:42 +0800808static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500809intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800810 int target, int refclk, intel_clock_t *match_clock,
811 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800812{
813 struct drm_device *dev = crtc->dev;
814 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800815
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800816 if (target < 200000) {
817 clock.n = 1;
818 clock.p1 = 2;
819 clock.p2 = 10;
820 clock.m1 = 12;
821 clock.m2 = 9;
822 } else {
823 clock.n = 2;
824 clock.p1 = 1;
825 clock.p2 = 10;
826 clock.m1 = 14;
827 clock.m2 = 8;
828 }
829 intel_clock(dev, refclk, &clock);
830 memcpy(best_clock, &clock, sizeof(intel_clock_t));
831 return true;
832}
833
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834/* DisplayPort has only two frequencies, 162MHz and 270MHz */
835static bool
836intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839{
Chris Wilson5eddb702010-09-11 13:48:45 +0100840 intel_clock_t clock;
841 if (target < 200000) {
842 clock.p1 = 2;
843 clock.p2 = 10;
844 clock.n = 2;
845 clock.m1 = 23;
846 clock.m2 = 8;
847 } else {
848 clock.p1 = 1;
849 clock.p2 = 10;
850 clock.n = 1;
851 clock.m1 = 14;
852 clock.m2 = 2;
853 }
854 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
855 clock.p = (clock.p1 * clock.p2);
856 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
857 clock.vco = 0;
858 memcpy(best_clock, &clock, sizeof(intel_clock_t));
859 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700861static bool
862intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
865{
866 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
867 u32 m, n, fastclk;
868 u32 updrate, minupdate, fracbits, p;
869 unsigned long bestppm, ppm, absppm;
870 int dotclk, flag;
871
Alan Coxaf447bd2012-07-25 13:49:18 +0100872 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700873 dotclk = target * 1000;
874 bestppm = 1000000;
875 ppm = absppm = 0;
876 fastclk = dotclk / (2*100);
877 updrate = 0;
878 minupdate = 19200;
879 fracbits = 1;
880 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
881 bestm1 = bestm2 = bestp1 = bestp2 = 0;
882
883 /* based on hardware requirement, prefer smaller n to precision */
884 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
885 updrate = refclk / n;
886 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
887 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
888 if (p2 > 10)
889 p2 = p2 - 1;
890 p = p1 * p2;
891 /* based on hardware requirement, prefer bigger m1,m2 values */
892 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
893 m2 = (((2*(fastclk * p * n / m1 )) +
894 refclk) / (2*refclk));
895 m = m1 * m2;
896 vco = updrate * m;
897 if (vco >= limit->vco.min && vco < limit->vco.max) {
898 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
899 absppm = (ppm > 0) ? ppm : (-ppm);
900 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
901 bestppm = 0;
902 flag = 1;
903 }
904 if (absppm < bestppm - 10) {
905 bestppm = absppm;
906 flag = 1;
907 }
908 if (flag) {
909 bestn = n;
910 bestm1 = m1;
911 bestm2 = m2;
912 bestp1 = p1;
913 bestp2 = p2;
914 flag = 0;
915 }
916 }
917 }
918 }
919 }
920 }
921 best_clock->n = bestn;
922 best_clock->m1 = bestm1;
923 best_clock->m2 = bestm2;
924 best_clock->p1 = bestp1;
925 best_clock->p2 = bestp2;
926
927 return true;
928}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700929
Paulo Zanonia928d532012-05-04 17:18:15 -0300930static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
931{
932 struct drm_i915_private *dev_priv = dev->dev_private;
933 u32 frame, frame_reg = PIPEFRAME(pipe);
934
935 frame = I915_READ(frame_reg);
936
937 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
938 DRM_DEBUG_KMS("vblank wait timed out\n");
939}
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941/**
942 * intel_wait_for_vblank - wait for vblank on a given pipe
943 * @dev: drm device
944 * @pipe: pipe to wait for
945 *
946 * Wait for vblank to occur on a given pipe. Needed for various bits of
947 * mode setting code.
948 */
949void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800950{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Paulo Zanonia928d532012-05-04 17:18:15 -0300954 if (INTEL_INFO(dev)->gen >= 5) {
955 ironlake_wait_for_vblank(dev, pipe);
956 return;
957 }
958
Chris Wilson300387c2010-09-05 20:25:43 +0100959 /* Clear existing vblank status. Note this will clear any other
960 * sticky status fields as well.
961 *
962 * This races with i915_driver_irq_handler() with the result
963 * that either function could miss a vblank event. Here it is not
964 * fatal, as we will either wait upon the next vblank interrupt or
965 * timeout. Generally speaking intel_wait_for_vblank() is only
966 * called during modeset at which time the GPU should be idle and
967 * should *not* be performing page flips and thus not waiting on
968 * vblanks...
969 * Currently, the result of us stealing a vblank from the irq
970 * handler is that a single frame will be skipped during swapbuffers.
971 */
972 I915_WRITE(pipestat_reg,
973 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
974
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700975 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100976 if (wait_for(I915_READ(pipestat_reg) &
977 PIPE_VBLANK_INTERRUPT_STATUS,
978 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 DRM_DEBUG_KMS("vblank wait timed out\n");
980}
981
Keith Packardab7ad7f2010-10-03 00:33:06 -0700982/*
983 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984 * @dev: drm device
985 * @pipe: pipe to wait for
986 *
987 * After disabling a pipe, we can't wait for vblank in the usual way,
988 * spinning on the vblank interrupt status bit, since we won't actually
989 * see an interrupt when the pipe is disabled.
990 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 * On Gen4 and above:
992 * wait for the pipe register state bit to turn off
993 *
994 * Otherwise:
995 * wait for the display line value to settle (it usually
996 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100997 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100999void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001000{
1001 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001002
Keith Packardab7ad7f2010-10-03 00:33:06 -07001003 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +01001004 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001005
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001007 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1008 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001009 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001011 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001012 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001013 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1014
Paulo Zanoni837ba002012-05-04 17:18:14 -03001015 if (IS_GEN2(dev))
1016 line_mask = DSL_LINEMASK_GEN2;
1017 else
1018 line_mask = DSL_LINEMASK_GEN3;
1019
Keith Packardab7ad7f2010-10-03 00:33:06 -07001020 /* Wait for the display line to settle */
1021 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001022 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001023 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001024 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001025 time_after(timeout, jiffies));
1026 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001027 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001029}
1030
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031static const char *state_string(bool enabled)
1032{
1033 return enabled ? "on" : "off";
1034}
1035
1036/* Only for pre-ILK configs */
1037static void assert_pll(struct drm_i915_private *dev_priv,
1038 enum pipe pipe, bool state)
1039{
1040 int reg;
1041 u32 val;
1042 bool cur_state;
1043
1044 reg = DPLL(pipe);
1045 val = I915_READ(reg);
1046 cur_state = !!(val & DPLL_VCO_ENABLE);
1047 WARN(cur_state != state,
1048 "PLL state assertion failure (expected %s, current %s)\n",
1049 state_string(state), state_string(cur_state));
1050}
1051#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1052#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1053
Jesse Barnes040484a2011-01-03 12:14:26 -08001054/* For ILK+ */
1055static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001056 struct intel_pch_pll *pll,
1057 struct intel_crtc *crtc,
1058 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001059{
Jesse Barnes040484a2011-01-03 12:14:26 -08001060 u32 val;
1061 bool cur_state;
1062
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001063 if (HAS_PCH_LPT(dev_priv->dev)) {
1064 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1065 return;
1066 }
1067
Chris Wilson92b27b02012-05-20 18:10:50 +01001068 if (WARN (!pll,
1069 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001070 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 val = I915_READ(pll->pll_reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
1074 WARN(cur_state != state,
1075 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1076 pll->pll_reg, state_string(state), state_string(cur_state), val);
1077
1078 /* Make sure the selected PLL is correctly attached to the transcoder */
1079 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001080 u32 pch_dpll;
1081
1082 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001083 cur_state = pll->pll_reg == _PCH_DPLL_B;
1084 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1085 "PLL[%d] not attached to this transcoder %d: %08x\n",
1086 cur_state, crtc->pipe, pch_dpll)) {
1087 cur_state = !!(val >> (4*crtc->pipe + 3));
1088 WARN(cur_state != state,
1089 "PLL[%d] not %s on this transcoder %d: %08x\n",
1090 pll->pll_reg == _PCH_DPLL_B,
1091 state_string(state),
1092 crtc->pipe,
1093 val);
1094 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001095 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001096}
Chris Wilson92b27b02012-05-20 18:10:50 +01001097#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1098#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099
1100static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1101 enum pipe pipe, bool state)
1102{
1103 int reg;
1104 u32 val;
1105 bool cur_state;
1106
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001107 if (IS_HASWELL(dev_priv->dev)) {
1108 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1109 reg = DDI_FUNC_CTL(pipe);
1110 val = I915_READ(reg);
1111 cur_state = !!(val & PIPE_DDI_FUNC_ENABLE);
1112 } else {
1113 reg = FDI_TX_CTL(pipe);
1114 val = I915_READ(reg);
1115 cur_state = !!(val & FDI_TX_ENABLE);
1116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117 WARN(cur_state != state,
1118 "FDI TX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1122#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1123
1124static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
1126{
1127 int reg;
1128 u32 val;
1129 bool cur_state;
1130
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001131 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1132 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1133 return;
1134 } else {
1135 reg = FDI_RX_CTL(pipe);
1136 val = I915_READ(reg);
1137 cur_state = !!(val & FDI_RX_ENABLE);
1138 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 WARN(cur_state != state,
1140 "FDI RX state assertion failure (expected %s, current %s)\n",
1141 state_string(state), state_string(cur_state));
1142}
1143#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1144#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1145
1146static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1147 enum pipe pipe)
1148{
1149 int reg;
1150 u32 val;
1151
1152 /* ILK FDI PLL is always enabled */
1153 if (dev_priv->info->gen == 5)
1154 return;
1155
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001156 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1157 if (IS_HASWELL(dev_priv->dev))
1158 return;
1159
Jesse Barnes040484a2011-01-03 12:14:26 -08001160 reg = FDI_TX_CTL(pipe);
1161 val = I915_READ(reg);
1162 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1163}
1164
1165static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1166 enum pipe pipe)
1167{
1168 int reg;
1169 u32 val;
1170
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001171 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1172 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1173 return;
1174 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_RX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Jesse Barnesea0760c2011-01-04 15:09:32 -08001180static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1181 enum pipe pipe)
1182{
1183 int pp_reg, lvds_reg;
1184 u32 val;
1185 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001186 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001187
1188 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1189 pp_reg = PCH_PP_CONTROL;
1190 lvds_reg = PCH_LVDS;
1191 } else {
1192 pp_reg = PP_CONTROL;
1193 lvds_reg = LVDS;
1194 }
1195
1196 val = I915_READ(pp_reg);
1197 if (!(val & PANEL_POWER_ON) ||
1198 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1199 locked = false;
1200
1201 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1202 panel_pipe = PIPE_B;
1203
1204 WARN(panel_pipe == pipe && locked,
1205 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001206 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001207}
1208
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001209void assert_pipe(struct drm_i915_private *dev_priv,
1210 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001211{
1212 int reg;
1213 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001214 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001215
Daniel Vetter8e636782012-01-22 01:36:48 +01001216 /* if we need the pipe A quirk it must be always on */
1217 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1218 state = true;
1219
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220 reg = PIPECONF(pipe);
1221 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 cur_state = !!(val & PIPECONF_ENABLE);
1223 WARN(cur_state != state,
1224 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001225 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226}
1227
Chris Wilson931872f2012-01-16 23:01:13 +00001228static void assert_plane(struct drm_i915_private *dev_priv,
1229 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230{
1231 int reg;
1232 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001233 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234
1235 reg = DSPCNTR(plane);
1236 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001237 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1238 WARN(cur_state != state,
1239 "plane %c assertion failure (expected %s, current %s)\n",
1240 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241}
1242
Chris Wilson931872f2012-01-16 23:01:13 +00001243#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1244#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1245
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1247 enum pipe pipe)
1248{
1249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Jesse Barnes19ec1352011-02-02 12:28:02 -08001253 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001254 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
1257 WARN((val & DISPLAY_PLANE_ENABLE),
1258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
1264 for (i = 0; i < 2; i++) {
1265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes92f25842011-01-04 15:09:34 -08001275static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1276{
1277 u32 val;
1278 bool enabled;
1279
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001280 if (HAS_PCH_LPT(dev_priv->dev)) {
1281 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1282 return;
1283 }
1284
Jesse Barnes92f25842011-01-04 15:09:34 -08001285 val = I915_READ(PCH_DREF_CONTROL);
1286 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1287 DREF_SUPERSPREAD_SOURCE_MASK));
1288 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1289}
1290
1291static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1292 enum pipe pipe)
1293{
1294 int reg;
1295 u32 val;
1296 bool enabled;
1297
1298 reg = TRANSCONF(pipe);
1299 val = I915_READ(reg);
1300 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001301 WARN(enabled,
1302 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1303 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001304}
1305
Keith Packard4e634382011-08-06 10:39:45 -07001306static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1307 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001308{
1309 if ((val & DP_PORT_EN) == 0)
1310 return false;
1311
1312 if (HAS_PCH_CPT(dev_priv->dev)) {
1313 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1314 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1315 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1316 return false;
1317 } else {
1318 if ((val & DP_PIPE_MASK) != (pipe << 30))
1319 return false;
1320 }
1321 return true;
1322}
1323
Keith Packard1519b992011-08-06 10:35:34 -07001324static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1325 enum pipe pipe, u32 val)
1326{
1327 if ((val & PORT_ENABLE) == 0)
1328 return false;
1329
1330 if (HAS_PCH_CPT(dev_priv->dev)) {
1331 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1332 return false;
1333 } else {
1334 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1335 return false;
1336 }
1337 return true;
1338}
1339
1340static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1341 enum pipe pipe, u32 val)
1342{
1343 if ((val & LVDS_PORT_EN) == 0)
1344 return false;
1345
1346 if (HAS_PCH_CPT(dev_priv->dev)) {
1347 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1348 return false;
1349 } else {
1350 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1351 return false;
1352 }
1353 return true;
1354}
1355
1356static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1357 enum pipe pipe, u32 val)
1358{
1359 if ((val & ADPA_DAC_ENABLE) == 0)
1360 return false;
1361 if (HAS_PCH_CPT(dev_priv->dev)) {
1362 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1363 return false;
1364 } else {
1365 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1366 return false;
1367 }
1368 return true;
1369}
1370
Jesse Barnes291906f2011-02-02 12:28:03 -08001371static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001372 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001373{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001374 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001375 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001376 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001377 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001378
Daniel Vetter75c5da22012-09-10 21:58:29 +02001379 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1380 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001381 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001382}
1383
1384static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, int reg)
1386{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001387 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001388 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001389 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001390 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001391
Daniel Vetter75c5da22012-09-10 21:58:29 +02001392 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1393 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001394 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001395}
1396
1397static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1398 enum pipe pipe)
1399{
1400 int reg;
1401 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001402
Keith Packardf0575e92011-07-25 22:12:43 -07001403 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1404 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1405 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001406
1407 reg = PCH_ADPA;
1408 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001409 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001410 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001411 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001412
1413 reg = PCH_LVDS;
1414 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001415 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001416 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001417 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001418
1419 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1420 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1421 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1422}
1423
Jesse Barnesb24e7172011-01-04 15:09:30 -08001424/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001425 * intel_enable_pll - enable a PLL
1426 * @dev_priv: i915 private structure
1427 * @pipe: pipe PLL to enable
1428 *
1429 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1430 * make sure the PLL reg is writable first though, since the panel write
1431 * protect mechanism may be enabled.
1432 *
1433 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001434 *
1435 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001436 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001437static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001438{
1439 int reg;
1440 u32 val;
1441
1442 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001443 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001444
1445 /* PLL is protected by panel, make sure we can write it */
1446 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1447 assert_panel_unlocked(dev_priv, pipe);
1448
1449 reg = DPLL(pipe);
1450 val = I915_READ(reg);
1451 val |= DPLL_VCO_ENABLE;
1452
1453 /* We do this three times for luck */
1454 I915_WRITE(reg, val);
1455 POSTING_READ(reg);
1456 udelay(150); /* wait for warmup */
1457 I915_WRITE(reg, val);
1458 POSTING_READ(reg);
1459 udelay(150); /* wait for warmup */
1460 I915_WRITE(reg, val);
1461 POSTING_READ(reg);
1462 udelay(150); /* wait for warmup */
1463}
1464
1465/**
1466 * intel_disable_pll - disable a PLL
1467 * @dev_priv: i915 private structure
1468 * @pipe: pipe PLL to disable
1469 *
1470 * Disable the PLL for @pipe, making sure the pipe is off first.
1471 *
1472 * Note! This is for pre-ILK only.
1473 */
1474static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1475{
1476 int reg;
1477 u32 val;
1478
1479 /* Don't disable pipe A or pipe A PLLs if needed */
1480 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1481 return;
1482
1483 /* Make sure the pipe isn't still relying on us */
1484 assert_pipe_disabled(dev_priv, pipe);
1485
1486 reg = DPLL(pipe);
1487 val = I915_READ(reg);
1488 val &= ~DPLL_VCO_ENABLE;
1489 I915_WRITE(reg, val);
1490 POSTING_READ(reg);
1491}
1492
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001493/* SBI access */
1494static void
1495intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1496{
1497 unsigned long flags;
1498
1499 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001500 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001501 100)) {
1502 DRM_ERROR("timeout waiting for SBI to become ready\n");
1503 goto out_unlock;
1504 }
1505
1506 I915_WRITE(SBI_ADDR,
1507 (reg << 16));
1508 I915_WRITE(SBI_DATA,
1509 value);
1510 I915_WRITE(SBI_CTL_STAT,
1511 SBI_BUSY |
1512 SBI_CTL_OP_CRWR);
1513
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001514 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001515 100)) {
1516 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1517 goto out_unlock;
1518 }
1519
1520out_unlock:
1521 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1522}
1523
1524static u32
1525intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1526{
1527 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001528 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001529
1530 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001531 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001532 100)) {
1533 DRM_ERROR("timeout waiting for SBI to become ready\n");
1534 goto out_unlock;
1535 }
1536
1537 I915_WRITE(SBI_ADDR,
1538 (reg << 16));
1539 I915_WRITE(SBI_CTL_STAT,
1540 SBI_BUSY |
1541 SBI_CTL_OP_CRRD);
1542
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001543 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001544 100)) {
1545 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1546 goto out_unlock;
1547 }
1548
1549 value = I915_READ(SBI_DATA);
1550
1551out_unlock:
1552 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1553 return value;
1554}
1555
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001557 * intel_enable_pch_pll - enable PCH PLL
1558 * @dev_priv: i915 private structure
1559 * @pipe: pipe PLL to enable
1560 *
1561 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1562 * drives the transcoder clock.
1563 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001564static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001565{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001567 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001568 int reg;
1569 u32 val;
1570
Chris Wilson48da64a2012-05-13 20:16:12 +01001571 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001572 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001573 pll = intel_crtc->pch_pll;
1574 if (pll == NULL)
1575 return;
1576
1577 if (WARN_ON(pll->refcount == 0))
1578 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001579
1580 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1581 pll->pll_reg, pll->active, pll->on,
1582 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001583
1584 /* PCH refclock must be enabled first */
1585 assert_pch_refclk_enabled(dev_priv);
1586
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001587 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001588 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001589 return;
1590 }
1591
1592 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1593
1594 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001595 val = I915_READ(reg);
1596 val |= DPLL_VCO_ENABLE;
1597 I915_WRITE(reg, val);
1598 POSTING_READ(reg);
1599 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
1601 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001602}
1603
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001605{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001606 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1607 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001608 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001610
Jesse Barnes92f25842011-01-04 15:09:34 -08001611 /* PCH only available on ILK+ */
1612 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 if (pll == NULL)
1614 return;
1615
Chris Wilson48da64a2012-05-13 20:16:12 +01001616 if (WARN_ON(pll->refcount == 0))
1617 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001618
1619 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1620 pll->pll_reg, pll->active, pll->on,
1621 intel_crtc->base.base.id);
1622
Chris Wilson48da64a2012-05-13 20:16:12 +01001623 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001624 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001625 return;
1626 }
1627
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001628 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001629 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001630 return;
1631 }
1632
1633 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001634
1635 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001636 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001637
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001639 val = I915_READ(reg);
1640 val &= ~DPLL_VCO_ENABLE;
1641 I915_WRITE(reg, val);
1642 POSTING_READ(reg);
1643 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001644
1645 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001646}
1647
Jesse Barnes040484a2011-01-03 12:14:26 -08001648static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1649 enum pipe pipe)
1650{
1651 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001652 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001653 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001654
1655 /* PCH only available on ILK+ */
1656 BUG_ON(dev_priv->info->gen < 5);
1657
1658 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001659 assert_pch_pll_enabled(dev_priv,
1660 to_intel_crtc(crtc)->pch_pll,
1661 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001662
1663 /* FDI must be feeding us bits for PCH ports */
1664 assert_fdi_tx_enabled(dev_priv, pipe);
1665 assert_fdi_rx_enabled(dev_priv, pipe);
1666
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001667 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1668 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1669 return;
1670 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001671 reg = TRANSCONF(pipe);
1672 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001673 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001674
1675 if (HAS_PCH_IBX(dev_priv->dev)) {
1676 /*
1677 * make the BPC in transcoder be consistent with
1678 * that in pipeconf reg.
1679 */
1680 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001681 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001682 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001683
1684 val &= ~TRANS_INTERLACE_MASK;
1685 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001686 if (HAS_PCH_IBX(dev_priv->dev) &&
1687 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1688 val |= TRANS_LEGACY_INTERLACED_ILK;
1689 else
1690 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001691 else
1692 val |= TRANS_PROGRESSIVE;
1693
Jesse Barnes040484a2011-01-03 12:14:26 -08001694 I915_WRITE(reg, val | TRANS_ENABLE);
1695 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1696 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1697}
1698
1699static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1700 enum pipe pipe)
1701{
1702 int reg;
1703 u32 val;
1704
1705 /* FDI relies on the transcoder */
1706 assert_fdi_tx_disabled(dev_priv, pipe);
1707 assert_fdi_rx_disabled(dev_priv, pipe);
1708
Jesse Barnes291906f2011-02-02 12:28:03 -08001709 /* Ports must be off as well */
1710 assert_pch_ports_disabled(dev_priv, pipe);
1711
Jesse Barnes040484a2011-01-03 12:14:26 -08001712 reg = TRANSCONF(pipe);
1713 val = I915_READ(reg);
1714 val &= ~TRANS_ENABLE;
1715 I915_WRITE(reg, val);
1716 /* wait for PCH transcoder off, transcoder state */
1717 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001718 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001719}
1720
Jesse Barnes92f25842011-01-04 15:09:34 -08001721/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001722 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001723 * @dev_priv: i915 private structure
1724 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001725 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001726 *
1727 * Enable @pipe, making sure that various hardware specific requirements
1728 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1729 *
1730 * @pipe should be %PIPE_A or %PIPE_B.
1731 *
1732 * Will wait until the pipe is actually running (i.e. first vblank) before
1733 * returning.
1734 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001735static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1736 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001737{
1738 int reg;
1739 u32 val;
1740
1741 /*
1742 * A pipe without a PLL won't actually be able to drive bits from
1743 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1744 * need the check.
1745 */
1746 if (!HAS_PCH_SPLIT(dev_priv->dev))
1747 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001748 else {
1749 if (pch_port) {
1750 /* if driving the PCH, we need FDI enabled */
1751 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1752 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1753 }
1754 /* FIXME: assert CPU port conditions for SNB+ */
1755 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756
1757 reg = PIPECONF(pipe);
1758 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001759 if (val & PIPECONF_ENABLE)
1760 return;
1761
1762 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001763 intel_wait_for_vblank(dev_priv->dev, pipe);
1764}
1765
1766/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001767 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001768 * @dev_priv: i915 private structure
1769 * @pipe: pipe to disable
1770 *
1771 * Disable @pipe, making sure that various hardware specific requirements
1772 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1773 *
1774 * @pipe should be %PIPE_A or %PIPE_B.
1775 *
1776 * Will wait until the pipe has shut down before returning.
1777 */
1778static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1779 enum pipe pipe)
1780{
1781 int reg;
1782 u32 val;
1783
1784 /*
1785 * Make sure planes won't keep trying to pump pixels to us,
1786 * or we might hang the display.
1787 */
1788 assert_planes_disabled(dev_priv, pipe);
1789
1790 /* Don't disable pipe A or pipe A PLLs if needed */
1791 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1792 return;
1793
1794 reg = PIPECONF(pipe);
1795 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001796 if ((val & PIPECONF_ENABLE) == 0)
1797 return;
1798
1799 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001800 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1801}
1802
Keith Packardd74362c2011-07-28 14:47:14 -07001803/*
1804 * Plane regs are double buffered, going from enabled->disabled needs a
1805 * trigger in order to latch. The display address reg provides this.
1806 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001807void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001808 enum plane plane)
1809{
1810 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1811 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1812}
1813
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814/**
1815 * intel_enable_plane - enable a display plane on a given pipe
1816 * @dev_priv: i915 private structure
1817 * @plane: plane to enable
1818 * @pipe: pipe being fed
1819 *
1820 * Enable @plane on @pipe, making sure that @pipe is running first.
1821 */
1822static void intel_enable_plane(struct drm_i915_private *dev_priv,
1823 enum plane plane, enum pipe pipe)
1824{
1825 int reg;
1826 u32 val;
1827
1828 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1829 assert_pipe_enabled(dev_priv, pipe);
1830
1831 reg = DSPCNTR(plane);
1832 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001833 if (val & DISPLAY_PLANE_ENABLE)
1834 return;
1835
1836 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001837 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001838 intel_wait_for_vblank(dev_priv->dev, pipe);
1839}
1840
Jesse Barnesb24e7172011-01-04 15:09:30 -08001841/**
1842 * intel_disable_plane - disable a display plane
1843 * @dev_priv: i915 private structure
1844 * @plane: plane to disable
1845 * @pipe: pipe consuming the data
1846 *
1847 * Disable @plane; should be an independent operation.
1848 */
1849static void intel_disable_plane(struct drm_i915_private *dev_priv,
1850 enum plane plane, enum pipe pipe)
1851{
1852 int reg;
1853 u32 val;
1854
1855 reg = DSPCNTR(plane);
1856 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001857 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1858 return;
1859
1860 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001861 intel_flush_display_plane(dev_priv, plane);
1862 intel_wait_for_vblank(dev_priv->dev, pipe);
1863}
1864
Chris Wilson127bd2a2010-07-23 23:32:05 +01001865int
Chris Wilson48b956c2010-09-14 12:50:34 +01001866intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001867 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001868 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001869{
Chris Wilsonce453d82011-02-21 14:43:56 +00001870 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001871 u32 alignment;
1872 int ret;
1873
Chris Wilson05394f32010-11-08 19:18:58 +00001874 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001875 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001876 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1877 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001878 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001879 alignment = 4 * 1024;
1880 else
1881 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001882 break;
1883 case I915_TILING_X:
1884 /* pin() will align the object as required by fence */
1885 alignment = 0;
1886 break;
1887 case I915_TILING_Y:
1888 /* FIXME: Is this true? */
1889 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1890 return -EINVAL;
1891 default:
1892 BUG();
1893 }
1894
Chris Wilsonce453d82011-02-21 14:43:56 +00001895 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001896 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001897 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001898 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001899
1900 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1901 * fence, whereas 965+ only requires a fence if using
1902 * framebuffer compression. For simplicity, we always install
1903 * a fence as the cost is not that onerous.
1904 */
Chris Wilson06d98132012-04-17 15:31:24 +01001905 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001906 if (ret)
1907 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001908
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001909 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001910
Chris Wilsonce453d82011-02-21 14:43:56 +00001911 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001912 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001913
1914err_unpin:
1915 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001916err_interruptible:
1917 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001918 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001919}
1920
Chris Wilson1690e1e2011-12-14 13:57:08 +01001921void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1922{
1923 i915_gem_object_unpin_fence(obj);
1924 i915_gem_object_unpin(obj);
1925}
1926
Daniel Vetterc2c75132012-07-05 12:17:30 +02001927/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1928 * is assumed to be a power-of-two. */
1929static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1930 unsigned int bpp,
1931 unsigned int pitch)
1932{
1933 int tile_rows, tiles;
1934
1935 tile_rows = *y / 8;
1936 *y %= 8;
1937 tiles = *x / (512/bpp);
1938 *x %= 512/bpp;
1939
1940 return tile_rows * pitch * 8 + tiles * 4096;
1941}
1942
Jesse Barnes17638cd2011-06-24 12:19:23 -07001943static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1944 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001945{
1946 struct drm_device *dev = crtc->dev;
1947 struct drm_i915_private *dev_priv = dev->dev_private;
1948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1949 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001950 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001951 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001952 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001953 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001954 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001955
1956 switch (plane) {
1957 case 0:
1958 case 1:
1959 break;
1960 default:
1961 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1962 return -EINVAL;
1963 }
1964
1965 intel_fb = to_intel_framebuffer(fb);
1966 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001967
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 reg = DSPCNTR(plane);
1969 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001970 /* Mask out pixel format bits in case we change it */
1971 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1972 switch (fb->bits_per_pixel) {
1973 case 8:
1974 dspcntr |= DISPPLANE_8BPP;
1975 break;
1976 case 16:
1977 if (fb->depth == 15)
1978 dspcntr |= DISPPLANE_15_16BPP;
1979 else
1980 dspcntr |= DISPPLANE_16BPP;
1981 break;
1982 case 24:
1983 case 32:
1984 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1985 break;
1986 default:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001987 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
Jesse Barnes81255562010-08-02 12:07:50 -07001988 return -EINVAL;
1989 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001990 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001991 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001992 dspcntr |= DISPPLANE_TILED;
1993 else
1994 dspcntr &= ~DISPPLANE_TILED;
1995 }
1996
Chris Wilson5eddb702010-09-11 13:48:45 +01001997 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001998
Daniel Vettere506a0c2012-07-05 12:17:29 +02001999 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002000
Daniel Vetterc2c75132012-07-05 12:17:30 +02002001 if (INTEL_INFO(dev)->gen >= 4) {
2002 intel_crtc->dspaddr_offset =
2003 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2004 fb->bits_per_pixel / 8,
2005 fb->pitches[0]);
2006 linear_offset -= intel_crtc->dspaddr_offset;
2007 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002008 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002009 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002010
2011 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2012 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002013 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002014 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002015 I915_MODIFY_DISPBASE(DSPSURF(plane),
2016 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002017 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002018 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002019 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002020 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002021 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002022
Jesse Barnes17638cd2011-06-24 12:19:23 -07002023 return 0;
2024}
2025
2026static int ironlake_update_plane(struct drm_crtc *crtc,
2027 struct drm_framebuffer *fb, int x, int y)
2028{
2029 struct drm_device *dev = crtc->dev;
2030 struct drm_i915_private *dev_priv = dev->dev_private;
2031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2032 struct intel_framebuffer *intel_fb;
2033 struct drm_i915_gem_object *obj;
2034 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002035 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002036 u32 dspcntr;
2037 u32 reg;
2038
2039 switch (plane) {
2040 case 0:
2041 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002042 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002043 break;
2044 default:
2045 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2046 return -EINVAL;
2047 }
2048
2049 intel_fb = to_intel_framebuffer(fb);
2050 obj = intel_fb->obj;
2051
2052 reg = DSPCNTR(plane);
2053 dspcntr = I915_READ(reg);
2054 /* Mask out pixel format bits in case we change it */
2055 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2056 switch (fb->bits_per_pixel) {
2057 case 8:
2058 dspcntr |= DISPPLANE_8BPP;
2059 break;
2060 case 16:
2061 if (fb->depth != 16)
2062 return -EINVAL;
2063
2064 dspcntr |= DISPPLANE_16BPP;
2065 break;
2066 case 24:
2067 case 32:
2068 if (fb->depth == 24)
2069 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2070 else if (fb->depth == 30)
2071 dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2072 else
2073 return -EINVAL;
2074 break;
2075 default:
2076 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2077 return -EINVAL;
2078 }
2079
2080 if (obj->tiling_mode != I915_TILING_NONE)
2081 dspcntr |= DISPPLANE_TILED;
2082 else
2083 dspcntr &= ~DISPPLANE_TILED;
2084
2085 /* must disable */
2086 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2087
2088 I915_WRITE(reg, dspcntr);
2089
Daniel Vettere506a0c2012-07-05 12:17:29 +02002090 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002091 intel_crtc->dspaddr_offset =
2092 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2093 fb->bits_per_pixel / 8,
2094 fb->pitches[0]);
2095 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002096
Daniel Vettere506a0c2012-07-05 12:17:29 +02002097 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2098 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002099 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002100 I915_MODIFY_DISPBASE(DSPSURF(plane),
2101 obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002102 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002103 I915_WRITE(DSPLINOFF(plane), linear_offset);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002104 POSTING_READ(reg);
2105
2106 return 0;
2107}
2108
2109/* Assume fb object is pinned & idle & fenced and just update base pointers */
2110static int
2111intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2112 int x, int y, enum mode_set_atomic state)
2113{
2114 struct drm_device *dev = crtc->dev;
2115 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002116
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002117 if (dev_priv->display.disable_fbc)
2118 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002119 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002120
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002121 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002122}
2123
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002124static int
Chris Wilson14667a42012-04-03 17:58:35 +01002125intel_finish_fb(struct drm_framebuffer *old_fb)
2126{
2127 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2128 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2129 bool was_interruptible = dev_priv->mm.interruptible;
2130 int ret;
2131
2132 wait_event(dev_priv->pending_flip_queue,
2133 atomic_read(&dev_priv->mm.wedged) ||
2134 atomic_read(&obj->pending_flip) == 0);
2135
2136 /* Big Hammer, we also need to ensure that any pending
2137 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2138 * current scanout is retired before unpinning the old
2139 * framebuffer.
2140 *
2141 * This should only fail upon a hung GPU, in which case we
2142 * can safely continue.
2143 */
2144 dev_priv->mm.interruptible = false;
2145 ret = i915_gem_object_finish_gpu(obj);
2146 dev_priv->mm.interruptible = was_interruptible;
2147
2148 return ret;
2149}
2150
2151static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002152intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002153 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002154{
2155 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002157 struct drm_i915_master_private *master_priv;
2158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002159 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002160 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002161
2162 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002163 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002164 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002165 return 0;
2166 }
2167
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002168 if(intel_crtc->plane > dev_priv->num_pipe) {
2169 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2170 intel_crtc->plane,
2171 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002172 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002173 }
2174
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002175 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002176 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002177 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002178 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002179 if (ret != 0) {
2180 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002181 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002182 return ret;
2183 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002184
Daniel Vetter94352cf2012-07-05 22:51:56 +02002185 if (crtc->fb)
2186 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002187
Daniel Vetter94352cf2012-07-05 22:51:56 +02002188 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002189 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002190 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002192 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002193 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002194 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002195
Daniel Vetter94352cf2012-07-05 22:51:56 +02002196 old_fb = crtc->fb;
2197 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002198 crtc->x = x;
2199 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002200
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002201 if (old_fb) {
2202 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002203 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002204 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002205
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002206 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002207 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002208
2209 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002210 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002211
2212 master_priv = dev->primary->master->driver_priv;
2213 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002214 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002215
Chris Wilson265db952010-09-20 15:41:01 +01002216 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08002217 master_priv->sarea_priv->pipeB_x = x;
2218 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002219 } else {
2220 master_priv->sarea_priv->pipeA_x = x;
2221 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002222 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223
2224 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002225}
2226
Chris Wilson5eddb702010-09-11 13:48:45 +01002227static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002228{
2229 struct drm_device *dev = crtc->dev;
2230 struct drm_i915_private *dev_priv = dev->dev_private;
2231 u32 dpa_ctl;
2232
Zhao Yakui28c97732009-10-09 11:39:41 +08002233 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002234 dpa_ctl = I915_READ(DP_A);
2235 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2236
2237 if (clock < 200000) {
2238 u32 temp;
2239 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2240 /* workaround for 160Mhz:
2241 1) program 0x4600c bits 15:0 = 0x8124
2242 2) program 0x46010 bit 0 = 1
2243 3) program 0x46034 bit 24 = 1
2244 4) program 0x64000 bit 14 = 1
2245 */
2246 temp = I915_READ(0x4600c);
2247 temp &= 0xffff0000;
2248 I915_WRITE(0x4600c, temp | 0x8124);
2249
2250 temp = I915_READ(0x46010);
2251 I915_WRITE(0x46010, temp | 1);
2252
2253 temp = I915_READ(0x46034);
2254 I915_WRITE(0x46034, temp | (1 << 24));
2255 } else {
2256 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2257 }
2258 I915_WRITE(DP_A, dpa_ctl);
2259
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002261 udelay(500);
2262}
2263
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002264static void intel_fdi_normal_train(struct drm_crtc *crtc)
2265{
2266 struct drm_device *dev = crtc->dev;
2267 struct drm_i915_private *dev_priv = dev->dev_private;
2268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2269 int pipe = intel_crtc->pipe;
2270 u32 reg, temp;
2271
2272 /* enable normal train */
2273 reg = FDI_TX_CTL(pipe);
2274 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002275 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002276 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2277 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002278 } else {
2279 temp &= ~FDI_LINK_TRAIN_NONE;
2280 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002281 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002282 I915_WRITE(reg, temp);
2283
2284 reg = FDI_RX_CTL(pipe);
2285 temp = I915_READ(reg);
2286 if (HAS_PCH_CPT(dev)) {
2287 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2288 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2289 } else {
2290 temp &= ~FDI_LINK_TRAIN_NONE;
2291 temp |= FDI_LINK_TRAIN_NONE;
2292 }
2293 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2294
2295 /* wait one idle pattern time */
2296 POSTING_READ(reg);
2297 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002298
2299 /* IVB wants error correction enabled */
2300 if (IS_IVYBRIDGE(dev))
2301 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2302 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002303}
2304
Jesse Barnes291427f2011-07-29 12:42:37 -07002305static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2306{
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308 u32 flags = I915_READ(SOUTH_CHICKEN1);
2309
2310 flags |= FDI_PHASE_SYNC_OVR(pipe);
2311 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2312 flags |= FDI_PHASE_SYNC_EN(pipe);
2313 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2314 POSTING_READ(SOUTH_CHICKEN1);
2315}
2316
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002317/* The FDI link training functions for ILK/Ibexpeak. */
2318static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2319{
2320 struct drm_device *dev = crtc->dev;
2321 struct drm_i915_private *dev_priv = dev->dev_private;
2322 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2323 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002324 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002325 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002326
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002327 /* FDI needs bits from pipe & plane first */
2328 assert_pipe_enabled(dev_priv, pipe);
2329 assert_plane_enabled(dev_priv, plane);
2330
Adam Jacksone1a44742010-06-25 15:32:14 -04002331 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2332 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002333 reg = FDI_RX_IMR(pipe);
2334 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002335 temp &= ~FDI_RX_SYMBOL_LOCK;
2336 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002337 I915_WRITE(reg, temp);
2338 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002339 udelay(150);
2340
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002341 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002342 reg = FDI_TX_CTL(pipe);
2343 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002344 temp &= ~(7 << 19);
2345 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002346 temp &= ~FDI_LINK_TRAIN_NONE;
2347 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = FDI_RX_CTL(pipe);
2351 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002352 temp &= ~FDI_LINK_TRAIN_NONE;
2353 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002354 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2355
2356 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002357 udelay(150);
2358
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002359 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002360 if (HAS_PCH_IBX(dev)) {
2361 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2362 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2363 FDI_RX_PHASE_SYNC_POINTER_EN);
2364 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002365
Chris Wilson5eddb702010-09-11 13:48:45 +01002366 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002367 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002368 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2370
2371 if ((temp & FDI_RX_BIT_LOCK)) {
2372 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002373 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374 break;
2375 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002376 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002377 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379
2380 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002381 reg = FDI_TX_CTL(pipe);
2382 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 temp &= ~FDI_LINK_TRAIN_NONE;
2384 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002385 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386
Chris Wilson5eddb702010-09-11 13:48:45 +01002387 reg = FDI_RX_CTL(pipe);
2388 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389 temp &= ~FDI_LINK_TRAIN_NONE;
2390 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002391 I915_WRITE(reg, temp);
2392
2393 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002394 udelay(150);
2395
Chris Wilson5eddb702010-09-11 13:48:45 +01002396 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002397 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002398 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002399 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2400
2401 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002402 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002403 DRM_DEBUG_KMS("FDI train 2 done.\n");
2404 break;
2405 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002406 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002407 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002408 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002409
2410 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002411
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002412}
2413
Akshay Joshi0206e352011-08-16 15:34:10 -04002414static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002415 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2416 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2417 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2418 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2419};
2420
2421/* The FDI link training functions for SNB/Cougarpoint. */
2422static void gen6_fdi_link_train(struct drm_crtc *crtc)
2423{
2424 struct drm_device *dev = crtc->dev;
2425 struct drm_i915_private *dev_priv = dev->dev_private;
2426 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2427 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002428 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002429
Adam Jacksone1a44742010-06-25 15:32:14 -04002430 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2431 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002432 reg = FDI_RX_IMR(pipe);
2433 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002434 temp &= ~FDI_RX_SYMBOL_LOCK;
2435 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 I915_WRITE(reg, temp);
2437
2438 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002439 udelay(150);
2440
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002441 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002442 reg = FDI_TX_CTL(pipe);
2443 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002444 temp &= ~(7 << 19);
2445 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446 temp &= ~FDI_LINK_TRAIN_NONE;
2447 temp |= FDI_LINK_TRAIN_PATTERN_1;
2448 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2449 /* SNB-B */
2450 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002452
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 reg = FDI_RX_CTL(pipe);
2454 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002455 if (HAS_PCH_CPT(dev)) {
2456 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2457 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2458 } else {
2459 temp &= ~FDI_LINK_TRAIN_NONE;
2460 temp |= FDI_LINK_TRAIN_PATTERN_1;
2461 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2463
2464 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002465 udelay(150);
2466
Jesse Barnes291427f2011-07-29 12:42:37 -07002467 if (HAS_PCH_CPT(dev))
2468 cpt_phase_pointer_enable(dev, pipe);
2469
Akshay Joshi0206e352011-08-16 15:34:10 -04002470 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002471 reg = FDI_TX_CTL(pipe);
2472 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2474 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 I915_WRITE(reg, temp);
2476
2477 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002478 udelay(500);
2479
Sean Paulfa37d392012-03-02 12:53:39 -05002480 for (retry = 0; retry < 5; retry++) {
2481 reg = FDI_RX_IIR(pipe);
2482 temp = I915_READ(reg);
2483 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2484 if (temp & FDI_RX_BIT_LOCK) {
2485 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2486 DRM_DEBUG_KMS("FDI train 1 done.\n");
2487 break;
2488 }
2489 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002490 }
Sean Paulfa37d392012-03-02 12:53:39 -05002491 if (retry < 5)
2492 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493 }
2494 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002496
2497 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 reg = FDI_TX_CTL(pipe);
2499 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002500 temp &= ~FDI_LINK_TRAIN_NONE;
2501 temp |= FDI_LINK_TRAIN_PATTERN_2;
2502 if (IS_GEN6(dev)) {
2503 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2504 /* SNB-B */
2505 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2506 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 reg = FDI_RX_CTL(pipe);
2510 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 if (HAS_PCH_CPT(dev)) {
2512 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2513 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2514 } else {
2515 temp &= ~FDI_LINK_TRAIN_NONE;
2516 temp |= FDI_LINK_TRAIN_PATTERN_2;
2517 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp);
2519
2520 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 udelay(150);
2522
Akshay Joshi0206e352011-08-16 15:34:10 -04002523 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 reg = FDI_TX_CTL(pipe);
2525 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2527 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 I915_WRITE(reg, temp);
2529
2530 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531 udelay(500);
2532
Sean Paulfa37d392012-03-02 12:53:39 -05002533 for (retry = 0; retry < 5; retry++) {
2534 reg = FDI_RX_IIR(pipe);
2535 temp = I915_READ(reg);
2536 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2537 if (temp & FDI_RX_SYMBOL_LOCK) {
2538 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2539 DRM_DEBUG_KMS("FDI train 2 done.\n");
2540 break;
2541 }
2542 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543 }
Sean Paulfa37d392012-03-02 12:53:39 -05002544 if (retry < 5)
2545 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546 }
2547 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002548 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549
2550 DRM_DEBUG_KMS("FDI train done.\n");
2551}
2552
Jesse Barnes357555c2011-04-28 15:09:55 -07002553/* Manual link training for Ivy Bridge A0 parts */
2554static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2555{
2556 struct drm_device *dev = crtc->dev;
2557 struct drm_i915_private *dev_priv = dev->dev_private;
2558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2559 int pipe = intel_crtc->pipe;
2560 u32 reg, temp, i;
2561
2562 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2563 for train result */
2564 reg = FDI_RX_IMR(pipe);
2565 temp = I915_READ(reg);
2566 temp &= ~FDI_RX_SYMBOL_LOCK;
2567 temp &= ~FDI_RX_BIT_LOCK;
2568 I915_WRITE(reg, temp);
2569
2570 POSTING_READ(reg);
2571 udelay(150);
2572
2573 /* enable CPU FDI TX and PCH FDI RX */
2574 reg = FDI_TX_CTL(pipe);
2575 temp = I915_READ(reg);
2576 temp &= ~(7 << 19);
2577 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2578 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2579 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2580 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2581 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002582 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002583 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2584
2585 reg = FDI_RX_CTL(pipe);
2586 temp = I915_READ(reg);
2587 temp &= ~FDI_LINK_TRAIN_AUTO;
2588 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2589 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002590 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002591 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2592
2593 POSTING_READ(reg);
2594 udelay(150);
2595
Jesse Barnes291427f2011-07-29 12:42:37 -07002596 if (HAS_PCH_CPT(dev))
2597 cpt_phase_pointer_enable(dev, pipe);
2598
Akshay Joshi0206e352011-08-16 15:34:10 -04002599 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002600 reg = FDI_TX_CTL(pipe);
2601 temp = I915_READ(reg);
2602 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2603 temp |= snb_b_fdi_train_param[i];
2604 I915_WRITE(reg, temp);
2605
2606 POSTING_READ(reg);
2607 udelay(500);
2608
2609 reg = FDI_RX_IIR(pipe);
2610 temp = I915_READ(reg);
2611 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2612
2613 if (temp & FDI_RX_BIT_LOCK ||
2614 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2615 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2616 DRM_DEBUG_KMS("FDI train 1 done.\n");
2617 break;
2618 }
2619 }
2620 if (i == 4)
2621 DRM_ERROR("FDI train 1 fail!\n");
2622
2623 /* Train 2 */
2624 reg = FDI_TX_CTL(pipe);
2625 temp = I915_READ(reg);
2626 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2627 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2628 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2629 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2630 I915_WRITE(reg, temp);
2631
2632 reg = FDI_RX_CTL(pipe);
2633 temp = I915_READ(reg);
2634 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2635 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2636 I915_WRITE(reg, temp);
2637
2638 POSTING_READ(reg);
2639 udelay(150);
2640
Akshay Joshi0206e352011-08-16 15:34:10 -04002641 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002642 reg = FDI_TX_CTL(pipe);
2643 temp = I915_READ(reg);
2644 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2645 temp |= snb_b_fdi_train_param[i];
2646 I915_WRITE(reg, temp);
2647
2648 POSTING_READ(reg);
2649 udelay(500);
2650
2651 reg = FDI_RX_IIR(pipe);
2652 temp = I915_READ(reg);
2653 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2654
2655 if (temp & FDI_RX_SYMBOL_LOCK) {
2656 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2657 DRM_DEBUG_KMS("FDI train 2 done.\n");
2658 break;
2659 }
2660 }
2661 if (i == 4)
2662 DRM_ERROR("FDI train 2 fail!\n");
2663
2664 DRM_DEBUG_KMS("FDI train done.\n");
2665}
2666
Daniel Vetter88cefb62012-08-12 19:27:14 +02002667static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002668{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002669 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002670 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002671 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002673
Jesse Barnesc64e3112010-09-10 11:27:03 -07002674 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002675 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2676 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002677
Jesse Barnes0e23b992010-09-10 11:10:00 -07002678 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002679 reg = FDI_RX_CTL(pipe);
2680 temp = I915_READ(reg);
2681 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002682 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002683 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2684 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2685
2686 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002687 udelay(200);
2688
2689 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 temp = I915_READ(reg);
2691 I915_WRITE(reg, temp | FDI_PCDCLK);
2692
2693 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002694 udelay(200);
2695
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002696 /* On Haswell, the PLL configuration for ports and pipes is handled
2697 * separately, as part of DDI setup */
2698 if (!IS_HASWELL(dev)) {
2699 /* Enable CPU FDI TX PLL, always on for Ironlake */
2700 reg = FDI_TX_CTL(pipe);
2701 temp = I915_READ(reg);
2702 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2703 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002704
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002705 POSTING_READ(reg);
2706 udelay(100);
2707 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002708 }
2709}
2710
Daniel Vetter88cefb62012-08-12 19:27:14 +02002711static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2712{
2713 struct drm_device *dev = intel_crtc->base.dev;
2714 struct drm_i915_private *dev_priv = dev->dev_private;
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* Switch from PCDclk to Rawclk */
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2722
2723 /* Disable CPU FDI TX PLL */
2724 reg = FDI_TX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2727
2728 POSTING_READ(reg);
2729 udelay(100);
2730
2731 reg = FDI_RX_CTL(pipe);
2732 temp = I915_READ(reg);
2733 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2734
2735 /* Wait for the clocks to turn off. */
2736 POSTING_READ(reg);
2737 udelay(100);
2738}
2739
Jesse Barnes291427f2011-07-29 12:42:37 -07002740static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2741{
2742 struct drm_i915_private *dev_priv = dev->dev_private;
2743 u32 flags = I915_READ(SOUTH_CHICKEN1);
2744
2745 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2746 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2747 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2748 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2749 POSTING_READ(SOUTH_CHICKEN1);
2750}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002751static void ironlake_fdi_disable(struct drm_crtc *crtc)
2752{
2753 struct drm_device *dev = crtc->dev;
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2756 int pipe = intel_crtc->pipe;
2757 u32 reg, temp;
2758
2759 /* disable CPU FDI tx and PCH FDI rx */
2760 reg = FDI_TX_CTL(pipe);
2761 temp = I915_READ(reg);
2762 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2763 POSTING_READ(reg);
2764
2765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
2767 temp &= ~(0x7 << 16);
2768 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2769 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2770
2771 POSTING_READ(reg);
2772 udelay(100);
2773
2774 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002775 if (HAS_PCH_IBX(dev)) {
2776 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002777 I915_WRITE(FDI_RX_CHICKEN(pipe),
2778 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002779 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002780 } else if (HAS_PCH_CPT(dev)) {
2781 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002782 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002783
2784 /* still set train pattern 1 */
2785 reg = FDI_TX_CTL(pipe);
2786 temp = I915_READ(reg);
2787 temp &= ~FDI_LINK_TRAIN_NONE;
2788 temp |= FDI_LINK_TRAIN_PATTERN_1;
2789 I915_WRITE(reg, temp);
2790
2791 reg = FDI_RX_CTL(pipe);
2792 temp = I915_READ(reg);
2793 if (HAS_PCH_CPT(dev)) {
2794 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2795 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2796 } else {
2797 temp &= ~FDI_LINK_TRAIN_NONE;
2798 temp |= FDI_LINK_TRAIN_PATTERN_1;
2799 }
2800 /* BPC in FDI rx is consistent with that in PIPECONF */
2801 temp &= ~(0x07 << 16);
2802 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2803 I915_WRITE(reg, temp);
2804
2805 POSTING_READ(reg);
2806 udelay(100);
2807}
2808
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002809static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2810{
Chris Wilson0f911282012-04-17 10:05:38 +01002811 struct drm_device *dev = crtc->dev;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002812
2813 if (crtc->fb == NULL)
2814 return;
2815
Chris Wilson0f911282012-04-17 10:05:38 +01002816 mutex_lock(&dev->struct_mutex);
2817 intel_finish_fb(crtc->fb);
2818 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002819}
2820
Jesse Barnes040484a2011-01-03 12:14:26 -08002821static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2822{
2823 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002824 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002825
2826 /*
2827 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2828 * must be driven by its own crtc; no sharing is possible.
2829 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002830 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002831
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002832 /* On Haswell, LPT PCH handles the VGA connection via FDI, and Haswell
2833 * CPU handles all others */
2834 if (IS_HASWELL(dev)) {
2835 /* It is still unclear how this will work on PPT, so throw up a warning */
2836 WARN_ON(!HAS_PCH_LPT(dev));
2837
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002838 if (intel_encoder->type == INTEL_OUTPUT_ANALOG) {
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002839 DRM_DEBUG_KMS("Haswell detected DAC encoder, assuming is PCH\n");
2840 return true;
2841 } else {
2842 DRM_DEBUG_KMS("Haswell detected encoder %d, assuming is CPU\n",
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002843 intel_encoder->type);
Eugeni Dodonov6ee8bab2012-05-09 20:30:31 -03002844 return false;
2845 }
2846 }
2847
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002848 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002849 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002850 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08002851 return false;
2852 continue;
2853 }
2854 }
2855
2856 return true;
2857}
2858
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002859/* Program iCLKIP clock to the desired frequency */
2860static void lpt_program_iclkip(struct drm_crtc *crtc)
2861{
2862 struct drm_device *dev = crtc->dev;
2863 struct drm_i915_private *dev_priv = dev->dev_private;
2864 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2865 u32 temp;
2866
2867 /* It is necessary to ungate the pixclk gate prior to programming
2868 * the divisors, and gate it back when it is done.
2869 */
2870 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2871
2872 /* Disable SSCCTL */
2873 intel_sbi_write(dev_priv, SBI_SSCCTL6,
2874 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2875 SBI_SSCCTL_DISABLE);
2876
2877 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2878 if (crtc->mode.clock == 20000) {
2879 auxdiv = 1;
2880 divsel = 0x41;
2881 phaseinc = 0x20;
2882 } else {
2883 /* The iCLK virtual clock root frequency is in MHz,
2884 * but the crtc->mode.clock in in KHz. To get the divisors,
2885 * it is necessary to divide one by another, so we
2886 * convert the virtual clock precision to KHz here for higher
2887 * precision.
2888 */
2889 u32 iclk_virtual_root_freq = 172800 * 1000;
2890 u32 iclk_pi_range = 64;
2891 u32 desired_divisor, msb_divisor_value, pi_value;
2892
2893 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2894 msb_divisor_value = desired_divisor / iclk_pi_range;
2895 pi_value = desired_divisor % iclk_pi_range;
2896
2897 auxdiv = 0;
2898 divsel = msb_divisor_value - 2;
2899 phaseinc = pi_value;
2900 }
2901
2902 /* This should not happen with any sane values */
2903 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2904 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2905 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2906 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2907
2908 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2909 crtc->mode.clock,
2910 auxdiv,
2911 divsel,
2912 phasedir,
2913 phaseinc);
2914
2915 /* Program SSCDIVINTPHASE6 */
2916 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2917 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2918 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2919 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2920 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2921 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2922 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2923
2924 intel_sbi_write(dev_priv,
2925 SBI_SSCDIVINTPHASE6,
2926 temp);
2927
2928 /* Program SSCAUXDIV */
2929 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2930 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2931 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2932 intel_sbi_write(dev_priv,
2933 SBI_SSCAUXDIV6,
2934 temp);
2935
2936
2937 /* Enable modulator and associated divider */
2938 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2939 temp &= ~SBI_SSCCTL_DISABLE;
2940 intel_sbi_write(dev_priv,
2941 SBI_SSCCTL6,
2942 temp);
2943
2944 /* Wait for initialization time */
2945 udelay(24);
2946
2947 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2948}
2949
Jesse Barnesf67a5592011-01-05 10:31:48 -08002950/*
2951 * Enable PCH resources required for PCH ports:
2952 * - PCH PLLs
2953 * - FDI training & RX/TX
2954 * - update transcoder timings
2955 * - DP transcoding bits
2956 * - transcoder
2957 */
2958static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002959{
2960 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002964 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002965
Chris Wilsone7e164d2012-05-11 09:21:25 +01002966 assert_transcoder_disabled(dev_priv, pipe);
2967
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002968 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002969 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002970
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002971 intel_enable_pch_pll(intel_crtc);
2972
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002973 if (HAS_PCH_LPT(dev)) {
2974 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
2975 lpt_program_iclkip(crtc);
2976 } else if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002977 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002978
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002979 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002980 switch (pipe) {
2981 default:
2982 case 0:
2983 temp |= TRANSA_DPLL_ENABLE;
2984 sel = TRANSA_DPLLB_SEL;
2985 break;
2986 case 1:
2987 temp |= TRANSB_DPLL_ENABLE;
2988 sel = TRANSB_DPLLB_SEL;
2989 break;
2990 case 2:
2991 temp |= TRANSC_DPLL_ENABLE;
2992 sel = TRANSC_DPLLB_SEL;
2993 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002994 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002995 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2996 temp |= sel;
2997 else
2998 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002999 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003000 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003002 /* set transcoder timing, panel must allow it */
3003 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3005 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3006 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3007
3008 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3009 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3010 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003011 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003012
Eugeni Dodonovf57e1e32012-05-09 15:37:14 -03003013 if (!IS_HASWELL(dev))
3014 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003015
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016 /* For PCH DP, enable TRANS_DP_CTL */
3017 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003018 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3019 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003020 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003021 reg = TRANS_DP_CTL(pipe);
3022 temp = I915_READ(reg);
3023 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003024 TRANS_DP_SYNC_MASK |
3025 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003026 temp |= (TRANS_DP_OUTPUT_ENABLE |
3027 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003028 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003029
3030 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003031 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003032 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003034
3035 switch (intel_trans_dp_port_sel(crtc)) {
3036 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003037 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003038 break;
3039 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003040 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003041 break;
3042 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003043 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003044 break;
3045 default:
3046 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003047 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003048 break;
3049 }
3050
Chris Wilson5eddb702010-09-11 13:48:45 +01003051 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003052 }
3053
Jesse Barnes040484a2011-01-03 12:14:26 -08003054 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003055}
3056
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003057static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3058{
3059 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3060
3061 if (pll == NULL)
3062 return;
3063
3064 if (pll->refcount == 0) {
3065 WARN(1, "bad PCH PLL refcount\n");
3066 return;
3067 }
3068
3069 --pll->refcount;
3070 intel_crtc->pch_pll = NULL;
3071}
3072
3073static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3074{
3075 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3076 struct intel_pch_pll *pll;
3077 int i;
3078
3079 pll = intel_crtc->pch_pll;
3080 if (pll) {
3081 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3082 intel_crtc->base.base.id, pll->pll_reg);
3083 goto prepare;
3084 }
3085
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003086 if (HAS_PCH_IBX(dev_priv->dev)) {
3087 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3088 i = intel_crtc->pipe;
3089 pll = &dev_priv->pch_plls[i];
3090
3091 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3092 intel_crtc->base.base.id, pll->pll_reg);
3093
3094 goto found;
3095 }
3096
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003097 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3098 pll = &dev_priv->pch_plls[i];
3099
3100 /* Only want to check enabled timings first */
3101 if (pll->refcount == 0)
3102 continue;
3103
3104 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3105 fp == I915_READ(pll->fp0_reg)) {
3106 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3107 intel_crtc->base.base.id,
3108 pll->pll_reg, pll->refcount, pll->active);
3109
3110 goto found;
3111 }
3112 }
3113
3114 /* Ok no matching timings, maybe there's a free one? */
3115 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3116 pll = &dev_priv->pch_plls[i];
3117 if (pll->refcount == 0) {
3118 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3119 intel_crtc->base.base.id, pll->pll_reg);
3120 goto found;
3121 }
3122 }
3123
3124 return NULL;
3125
3126found:
3127 intel_crtc->pch_pll = pll;
3128 pll->refcount++;
3129 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3130prepare: /* separate function? */
3131 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003132
Chris Wilsone04c7352012-05-02 20:43:56 +01003133 /* Wait for the clocks to stabilize before rewriting the regs */
3134 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003135 POSTING_READ(pll->pll_reg);
3136 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003137
3138 I915_WRITE(pll->fp0_reg, fp);
3139 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003140 pll->on = false;
3141 return pll;
3142}
3143
Jesse Barnesd4270e52011-10-11 10:43:02 -07003144void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3145{
3146 struct drm_i915_private *dev_priv = dev->dev_private;
3147 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3148 u32 temp;
3149
3150 temp = I915_READ(dslreg);
3151 udelay(500);
3152 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3153 /* Without this, mode sets may fail silently on FDI */
3154 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3155 udelay(250);
3156 I915_WRITE(tc2reg, 0);
3157 if (wait_for(I915_READ(dslreg) != temp, 5))
3158 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3159 }
3160}
3161
Jesse Barnesf67a5592011-01-05 10:31:48 -08003162static void ironlake_crtc_enable(struct drm_crtc *crtc)
3163{
3164 struct drm_device *dev = crtc->dev;
3165 struct drm_i915_private *dev_priv = dev->dev_private;
3166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003167 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003168 int pipe = intel_crtc->pipe;
3169 int plane = intel_crtc->plane;
3170 u32 temp;
3171 bool is_pch_port;
3172
Daniel Vetter08a48462012-07-02 11:43:47 +02003173 WARN_ON(!crtc->enabled);
3174
Jesse Barnesf67a5592011-01-05 10:31:48 -08003175 if (intel_crtc->active)
3176 return;
3177
3178 intel_crtc->active = true;
3179 intel_update_watermarks(dev);
3180
3181 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3182 temp = I915_READ(PCH_LVDS);
3183 if ((temp & LVDS_PORT_EN) == 0)
3184 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3185 }
3186
3187 is_pch_port = intel_crtc_driving_pch(crtc);
3188
Daniel Vetter46b6f812012-09-06 22:08:33 +02003189 if (is_pch_port) {
Daniel Vetter88cefb62012-08-12 19:27:14 +02003190 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003191 } else {
3192 assert_fdi_tx_disabled(dev_priv, pipe);
3193 assert_fdi_rx_disabled(dev_priv, pipe);
3194 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003195
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003196 for_each_encoder_on_crtc(dev, crtc, encoder)
3197 if (encoder->pre_enable)
3198 encoder->pre_enable(encoder);
3199
Jesse Barnesf67a5592011-01-05 10:31:48 -08003200 /* Enable panel fitting for LVDS */
3201 if (dev_priv->pch_pf_size &&
3202 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3203 /* Force use of hard-coded filter coefficients
3204 * as some pre-programmed values are broken,
3205 * e.g. x201.
3206 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003207 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3208 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3209 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003210 }
3211
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003212 /*
3213 * On ILK+ LUT must be loaded before the pipe is running but with
3214 * clocks enabled
3215 */
3216 intel_crtc_load_lut(crtc);
3217
Jesse Barnesf67a5592011-01-05 10:31:48 -08003218 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3219 intel_enable_plane(dev_priv, plane, pipe);
3220
3221 if (is_pch_port)
3222 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003223
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003224 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003225 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003226 mutex_unlock(&dev->struct_mutex);
3227
Chris Wilson6b383a72010-09-13 13:54:26 +01003228 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003229
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003230 for_each_encoder_on_crtc(dev, crtc, encoder)
3231 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003232
3233 if (HAS_PCH_CPT(dev))
3234 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003235}
3236
3237static void ironlake_crtc_disable(struct drm_crtc *crtc)
3238{
3239 struct drm_device *dev = crtc->dev;
3240 struct drm_i915_private *dev_priv = dev->dev_private;
3241 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003242 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003243 int pipe = intel_crtc->pipe;
3244 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003245 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003246
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003247
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003248 if (!intel_crtc->active)
3249 return;
3250
Daniel Vetterea9d7582012-07-10 10:42:52 +02003251 for_each_encoder_on_crtc(dev, crtc, encoder)
3252 encoder->disable(encoder);
3253
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003254 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003255 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003256 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003257
Jesse Barnesb24e7172011-01-04 15:09:30 -08003258 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003259
Chris Wilson973d04f2011-07-08 12:22:37 +01003260 if (dev_priv->cfb_plane == plane)
3261 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003262
Jesse Barnesb24e7172011-01-04 15:09:30 -08003263 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003264
Jesse Barnes6be4a602010-09-10 10:26:01 -07003265 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003266 I915_WRITE(PF_CTL(pipe), 0);
3267 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003268
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003269 for_each_encoder_on_crtc(dev, crtc, encoder)
3270 if (encoder->post_disable)
3271 encoder->post_disable(encoder);
3272
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003273 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003274
Jesse Barnes040484a2011-01-03 12:14:26 -08003275 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003276
Jesse Barnes6be4a602010-09-10 10:26:01 -07003277 if (HAS_PCH_CPT(dev)) {
3278 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003279 reg = TRANS_DP_CTL(pipe);
3280 temp = I915_READ(reg);
3281 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003282 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003283 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003284
3285 /* disable DPLL_SEL */
3286 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003287 switch (pipe) {
3288 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003289 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003290 break;
3291 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003292 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003293 break;
3294 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003295 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003296 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003297 break;
3298 default:
3299 BUG(); /* wtf */
3300 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003301 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003302 }
3303
3304 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003305 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003306
Daniel Vetter88cefb62012-08-12 19:27:14 +02003307 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003308
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003309 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003310 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003311
3312 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003313 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003314 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003315}
3316
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003317static void ironlake_crtc_off(struct drm_crtc *crtc)
3318{
3319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3320 intel_put_pch_pll(intel_crtc);
3321}
3322
Daniel Vetter02e792f2009-09-15 22:57:34 +02003323static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3324{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003325 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003326 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003327 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003328
Chris Wilson23f09ce2010-08-12 13:53:37 +01003329 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003330 dev_priv->mm.interruptible = false;
3331 (void) intel_overlay_switch_off(intel_crtc->overlay);
3332 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003333 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003334 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003335
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003336 /* Let userspace switch the overlay on again. In most cases userspace
3337 * has to recompute where to put it anyway.
3338 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003339}
3340
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003341static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003342{
3343 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003344 struct drm_i915_private *dev_priv = dev->dev_private;
3345 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003346 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003347 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003348 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003349
Daniel Vetter08a48462012-07-02 11:43:47 +02003350 WARN_ON(!crtc->enabled);
3351
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003352 if (intel_crtc->active)
3353 return;
3354
3355 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003356 intel_update_watermarks(dev);
3357
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003358 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003359 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003360 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003361
3362 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003363 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003364
3365 /* Give the overlay scaler a chance to enable if it's on this pipe */
3366 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003367 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003368
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003369 for_each_encoder_on_crtc(dev, crtc, encoder)
3370 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003371}
3372
3373static void i9xx_crtc_disable(struct drm_crtc *crtc)
3374{
3375 struct drm_device *dev = crtc->dev;
3376 struct drm_i915_private *dev_priv = dev->dev_private;
3377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003378 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003379 int pipe = intel_crtc->pipe;
3380 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003381
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003382
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003383 if (!intel_crtc->active)
3384 return;
3385
Daniel Vetterea9d7582012-07-10 10:42:52 +02003386 for_each_encoder_on_crtc(dev, crtc, encoder)
3387 encoder->disable(encoder);
3388
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003389 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003390 intel_crtc_wait_for_pending_flips(crtc);
3391 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003392 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003393 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003394
Chris Wilson973d04f2011-07-08 12:22:37 +01003395 if (dev_priv->cfb_plane == plane)
3396 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003397
Jesse Barnesb24e7172011-01-04 15:09:30 -08003398 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003399 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003400 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003401
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003402 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003403 intel_update_fbc(dev);
3404 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003405}
3406
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003407static void i9xx_crtc_off(struct drm_crtc *crtc)
3408{
3409}
3410
Daniel Vetter976f8a22012-07-08 22:34:21 +02003411static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3412 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003413{
3414 struct drm_device *dev = crtc->dev;
3415 struct drm_i915_master_private *master_priv;
3416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3417 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003418
3419 if (!dev->primary->master)
3420 return;
3421
3422 master_priv = dev->primary->master->driver_priv;
3423 if (!master_priv->sarea_priv)
3424 return;
3425
Jesse Barnes79e53942008-11-07 14:24:08 -08003426 switch (pipe) {
3427 case 0:
3428 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3429 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3430 break;
3431 case 1:
3432 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3433 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3434 break;
3435 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003436 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003437 break;
3438 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003439}
3440
Daniel Vetter976f8a22012-07-08 22:34:21 +02003441/**
3442 * Sets the power management mode of the pipe and plane.
3443 */
3444void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003445{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003446 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003447 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003448 struct intel_encoder *intel_encoder;
3449 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003450
Daniel Vetter976f8a22012-07-08 22:34:21 +02003451 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3452 enable |= intel_encoder->connectors_active;
3453
3454 if (enable)
3455 dev_priv->display.crtc_enable(crtc);
3456 else
3457 dev_priv->display.crtc_disable(crtc);
3458
3459 intel_crtc_update_sarea(crtc, enable);
3460}
3461
3462static void intel_crtc_noop(struct drm_crtc *crtc)
3463{
3464}
3465
3466static void intel_crtc_disable(struct drm_crtc *crtc)
3467{
3468 struct drm_device *dev = crtc->dev;
3469 struct drm_connector *connector;
3470 struct drm_i915_private *dev_priv = dev->dev_private;
3471
3472 /* crtc should still be enabled when we disable it. */
3473 WARN_ON(!crtc->enabled);
3474
3475 dev_priv->display.crtc_disable(crtc);
3476 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003477 dev_priv->display.off(crtc);
3478
Chris Wilson931872f2012-01-16 23:01:13 +00003479 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3480 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003481
3482 if (crtc->fb) {
3483 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003484 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003485 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003486 crtc->fb = NULL;
3487 }
3488
3489 /* Update computed state. */
3490 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3491 if (!connector->encoder || !connector->encoder->crtc)
3492 continue;
3493
3494 if (connector->encoder->crtc != crtc)
3495 continue;
3496
3497 connector->dpms = DRM_MODE_DPMS_OFF;
3498 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003499 }
3500}
3501
Daniel Vettera261b242012-07-26 19:21:47 +02003502void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003503{
Daniel Vettera261b242012-07-26 19:21:47 +02003504 struct drm_crtc *crtc;
3505
3506 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3507 if (crtc->enabled)
3508 intel_crtc_disable(crtc);
3509 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003510}
3511
Daniel Vetter1f703852012-07-11 16:51:39 +02003512void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003513{
Jesse Barnes79e53942008-11-07 14:24:08 -08003514}
3515
Chris Wilsonea5b2132010-08-04 13:50:23 +01003516void intel_encoder_destroy(struct drm_encoder *encoder)
3517{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003518 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003519
Chris Wilsonea5b2132010-08-04 13:50:23 +01003520 drm_encoder_cleanup(encoder);
3521 kfree(intel_encoder);
3522}
3523
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003524/* Simple dpms helper for encodres with just one connector, no cloning and only
3525 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3526 * state of the entire output pipe. */
3527void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3528{
3529 if (mode == DRM_MODE_DPMS_ON) {
3530 encoder->connectors_active = true;
3531
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003532 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003533 } else {
3534 encoder->connectors_active = false;
3535
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003536 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003537 }
3538}
3539
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003540/* Cross check the actual hw state with our own modeset state tracking (and it's
3541 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003542static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003543{
3544 if (connector->get_hw_state(connector)) {
3545 struct intel_encoder *encoder = connector->encoder;
3546 struct drm_crtc *crtc;
3547 bool encoder_enabled;
3548 enum pipe pipe;
3549
3550 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3551 connector->base.base.id,
3552 drm_get_connector_name(&connector->base));
3553
3554 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3555 "wrong connector dpms state\n");
3556 WARN(connector->base.encoder != &encoder->base,
3557 "active connector not linked to encoder\n");
3558 WARN(!encoder->connectors_active,
3559 "encoder->connectors_active not set\n");
3560
3561 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3562 WARN(!encoder_enabled, "encoder not enabled\n");
3563 if (WARN_ON(!encoder->base.crtc))
3564 return;
3565
3566 crtc = encoder->base.crtc;
3567
3568 WARN(!crtc->enabled, "crtc not enabled\n");
3569 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3570 WARN(pipe != to_intel_crtc(crtc)->pipe,
3571 "encoder active on the wrong pipe\n");
3572 }
3573}
3574
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003575/* Even simpler default implementation, if there's really no special case to
3576 * consider. */
3577void intel_connector_dpms(struct drm_connector *connector, int mode)
3578{
3579 struct intel_encoder *encoder = intel_attached_encoder(connector);
3580
3581 /* All the simple cases only support two dpms states. */
3582 if (mode != DRM_MODE_DPMS_ON)
3583 mode = DRM_MODE_DPMS_OFF;
3584
3585 if (mode == connector->dpms)
3586 return;
3587
3588 connector->dpms = mode;
3589
3590 /* Only need to change hw state when actually enabled */
3591 if (encoder->base.crtc)
3592 intel_encoder_dpms(encoder, mode);
3593 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003594 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003595
Daniel Vetterb9805142012-08-31 17:37:33 +02003596 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003597}
3598
Daniel Vetterf0947c32012-07-02 13:10:34 +02003599/* Simple connector->get_hw_state implementation for encoders that support only
3600 * one connector and no cloning and hence the encoder state determines the state
3601 * of the connector. */
3602bool intel_connector_get_hw_state(struct intel_connector *connector)
3603{
Daniel Vetter24929352012-07-02 20:28:59 +02003604 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003605 struct intel_encoder *encoder = connector->encoder;
3606
3607 return encoder->get_hw_state(encoder, &pipe);
3608}
3609
Jesse Barnes79e53942008-11-07 14:24:08 -08003610static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003611 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003612 struct drm_display_mode *adjusted_mode)
3613{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003614 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003615
Eric Anholtbad720f2009-10-22 16:11:14 -07003616 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003617 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003618 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3619 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003620 }
Chris Wilson89749352010-09-12 18:25:19 +01003621
Daniel Vetterf9bef082012-04-15 19:53:19 +02003622 /* All interlaced capable intel hw wants timings in frames. Note though
3623 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3624 * timings, so we need to be careful not to clobber these.*/
3625 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3626 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003627
Chris Wilson44f46b422012-06-21 13:19:59 +03003628 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3629 * with a hsync front porch of 0.
3630 */
3631 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3632 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3633 return false;
3634
Jesse Barnes79e53942008-11-07 14:24:08 -08003635 return true;
3636}
3637
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003638static int valleyview_get_display_clock_speed(struct drm_device *dev)
3639{
3640 return 400000; /* FIXME */
3641}
3642
Jesse Barnese70236a2009-09-21 10:42:27 -07003643static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003644{
Jesse Barnese70236a2009-09-21 10:42:27 -07003645 return 400000;
3646}
Jesse Barnes79e53942008-11-07 14:24:08 -08003647
Jesse Barnese70236a2009-09-21 10:42:27 -07003648static int i915_get_display_clock_speed(struct drm_device *dev)
3649{
3650 return 333000;
3651}
Jesse Barnes79e53942008-11-07 14:24:08 -08003652
Jesse Barnese70236a2009-09-21 10:42:27 -07003653static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3654{
3655 return 200000;
3656}
Jesse Barnes79e53942008-11-07 14:24:08 -08003657
Jesse Barnese70236a2009-09-21 10:42:27 -07003658static int i915gm_get_display_clock_speed(struct drm_device *dev)
3659{
3660 u16 gcfgc = 0;
3661
3662 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3663
3664 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003665 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003666 else {
3667 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3668 case GC_DISPLAY_CLOCK_333_MHZ:
3669 return 333000;
3670 default:
3671 case GC_DISPLAY_CLOCK_190_200_MHZ:
3672 return 190000;
3673 }
3674 }
3675}
Jesse Barnes79e53942008-11-07 14:24:08 -08003676
Jesse Barnese70236a2009-09-21 10:42:27 -07003677static int i865_get_display_clock_speed(struct drm_device *dev)
3678{
3679 return 266000;
3680}
3681
3682static int i855_get_display_clock_speed(struct drm_device *dev)
3683{
3684 u16 hpllcc = 0;
3685 /* Assume that the hardware is in the high speed state. This
3686 * should be the default.
3687 */
3688 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3689 case GC_CLOCK_133_200:
3690 case GC_CLOCK_100_200:
3691 return 200000;
3692 case GC_CLOCK_166_250:
3693 return 250000;
3694 case GC_CLOCK_100_133:
3695 return 133000;
3696 }
3697
3698 /* Shouldn't happen */
3699 return 0;
3700}
3701
3702static int i830_get_display_clock_speed(struct drm_device *dev)
3703{
3704 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003705}
3706
Zhenyu Wang2c072452009-06-05 15:38:42 +08003707struct fdi_m_n {
3708 u32 tu;
3709 u32 gmch_m;
3710 u32 gmch_n;
3711 u32 link_m;
3712 u32 link_n;
3713};
3714
3715static void
3716fdi_reduce_ratio(u32 *num, u32 *den)
3717{
3718 while (*num > 0xffffff || *den > 0xffffff) {
3719 *num >>= 1;
3720 *den >>= 1;
3721 }
3722}
3723
Zhenyu Wang2c072452009-06-05 15:38:42 +08003724static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003725ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3726 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003727{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003728 m_n->tu = 64; /* default size */
3729
Chris Wilson22ed1112010-12-04 01:01:29 +00003730 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3731 m_n->gmch_m = bits_per_pixel * pixel_clock;
3732 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003733 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3734
Chris Wilson22ed1112010-12-04 01:01:29 +00003735 m_n->link_m = pixel_clock;
3736 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003737 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3738}
3739
Chris Wilsona7615032011-01-12 17:04:08 +00003740static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3741{
Keith Packard72bbe582011-09-26 16:09:45 -07003742 if (i915_panel_use_ssc >= 0)
3743 return i915_panel_use_ssc != 0;
3744 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07003745 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00003746}
3747
Jesse Barnes5a354202011-06-24 12:19:22 -07003748/**
3749 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3750 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003751 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07003752 *
3753 * A pipe may be connected to one or more outputs. Based on the depth of the
3754 * attached framebuffer, choose a good color depth to use on the pipe.
3755 *
3756 * If possible, match the pipe depth to the fb depth. In some cases, this
3757 * isn't ideal, because the connected output supports a lesser or restricted
3758 * set of depths. Resolve that here:
3759 * LVDS typically supports only 6bpc, so clamp down in that case
3760 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3761 * Displays may support a restricted set as well, check EDID and clamp as
3762 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003763 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07003764 *
3765 * RETURNS:
3766 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3767 * true if they don't match).
3768 */
3769static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02003770 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003771 unsigned int *pipe_bpp,
3772 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07003773{
3774 struct drm_device *dev = crtc->dev;
3775 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07003776 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003777 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07003778 unsigned int display_bpc = UINT_MAX, bpc;
3779
3780 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003781 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003782
3783 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3784 unsigned int lvds_bpc;
3785
3786 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3787 LVDS_A3_POWER_UP)
3788 lvds_bpc = 8;
3789 else
3790 lvds_bpc = 6;
3791
3792 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003793 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003794 display_bpc = lvds_bpc;
3795 }
3796 continue;
3797 }
3798
Jesse Barnes5a354202011-06-24 12:19:22 -07003799 /* Not one of the known troublemakers, check the EDID */
3800 list_for_each_entry(connector, &dev->mode_config.connector_list,
3801 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02003802 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07003803 continue;
3804
Jesse Barnes62ac41a2011-07-28 12:55:14 -07003805 /* Don't use an invalid EDID bpc value */
3806 if (connector->display_info.bpc &&
3807 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04003808 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003809 display_bpc = connector->display_info.bpc;
3810 }
3811 }
3812
3813 /*
3814 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
3815 * through, clamp it down. (Note: >12bpc will be caught below.)
3816 */
3817 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
3818 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04003819 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003820 display_bpc = 12;
3821 } else {
Adam Jackson82820492011-10-10 16:33:34 -04003822 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07003823 display_bpc = 8;
3824 }
3825 }
3826 }
3827
Adam Jackson3b5c78a2011-12-13 15:41:00 -08003828 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
3829 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
3830 display_bpc = 6;
3831 }
3832
Jesse Barnes5a354202011-06-24 12:19:22 -07003833 /*
3834 * We could just drive the pipe at the highest bpc all the time and
3835 * enable dithering as needed, but that costs bandwidth. So choose
3836 * the minimum value that expresses the full color range of the fb but
3837 * also stays within the max display bpc discovered above.
3838 */
3839
Daniel Vetter94352cf2012-07-05 22:51:56 +02003840 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07003841 case 8:
3842 bpc = 8; /* since we go through a colormap */
3843 break;
3844 case 15:
3845 case 16:
3846 bpc = 6; /* min is 18bpp */
3847 break;
3848 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07003849 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07003850 break;
3851 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07003852 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07003853 break;
3854 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07003855 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07003856 break;
3857 default:
3858 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
3859 bpc = min((unsigned int)8, display_bpc);
3860 break;
3861 }
3862
Keith Packard578393c2011-09-05 11:53:21 -07003863 display_bpc = min(display_bpc, bpc);
3864
Adam Jackson82820492011-10-10 16:33:34 -04003865 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
3866 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07003867
Keith Packard578393c2011-09-05 11:53:21 -07003868 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07003869
3870 return display_bpc != bpc;
3871}
3872
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003873static int vlv_get_refclk(struct drm_crtc *crtc)
3874{
3875 struct drm_device *dev = crtc->dev;
3876 struct drm_i915_private *dev_priv = dev->dev_private;
3877 int refclk = 27000; /* for DP & HDMI */
3878
3879 return 100000; /* only one validated so far */
3880
3881 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
3882 refclk = 96000;
3883 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3884 if (intel_panel_use_ssc(dev_priv))
3885 refclk = 100000;
3886 else
3887 refclk = 96000;
3888 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
3889 refclk = 100000;
3890 }
3891
3892 return refclk;
3893}
3894
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003895static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
3896{
3897 struct drm_device *dev = crtc->dev;
3898 struct drm_i915_private *dev_priv = dev->dev_private;
3899 int refclk;
3900
Jesse Barnesa0c4da22012-06-15 11:55:13 -07003901 if (IS_VALLEYVIEW(dev)) {
3902 refclk = vlv_get_refclk(crtc);
3903 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08003904 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3905 refclk = dev_priv->lvds_ssc_freq * 1000;
3906 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3907 refclk / 1000);
3908 } else if (!IS_GEN2(dev)) {
3909 refclk = 96000;
3910 } else {
3911 refclk = 48000;
3912 }
3913
3914 return refclk;
3915}
3916
3917static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
3918 intel_clock_t *clock)
3919{
3920 /* SDVO TV has fixed PLL values depend on its clock range,
3921 this mirrors vbios setting. */
3922 if (adjusted_mode->clock >= 100000
3923 && adjusted_mode->clock < 140500) {
3924 clock->p1 = 2;
3925 clock->p2 = 10;
3926 clock->n = 3;
3927 clock->m1 = 16;
3928 clock->m2 = 8;
3929 } else if (adjusted_mode->clock >= 140500
3930 && adjusted_mode->clock <= 200000) {
3931 clock->p1 = 1;
3932 clock->p2 = 10;
3933 clock->n = 6;
3934 clock->m1 = 12;
3935 clock->m2 = 8;
3936 }
3937}
3938
Jesse Barnesa7516a02011-12-15 12:30:37 -08003939static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
3940 intel_clock_t *clock,
3941 intel_clock_t *reduced_clock)
3942{
3943 struct drm_device *dev = crtc->dev;
3944 struct drm_i915_private *dev_priv = dev->dev_private;
3945 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3946 int pipe = intel_crtc->pipe;
3947 u32 fp, fp2 = 0;
3948
3949 if (IS_PINEVIEW(dev)) {
3950 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
3951 if (reduced_clock)
3952 fp2 = (1 << reduced_clock->n) << 16 |
3953 reduced_clock->m1 << 8 | reduced_clock->m2;
3954 } else {
3955 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
3956 if (reduced_clock)
3957 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
3958 reduced_clock->m2;
3959 }
3960
3961 I915_WRITE(FP0(pipe), fp);
3962
3963 intel_crtc->lowfreq_avail = false;
3964 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
3965 reduced_clock && i915_powersave) {
3966 I915_WRITE(FP1(pipe), fp2);
3967 intel_crtc->lowfreq_avail = true;
3968 } else {
3969 I915_WRITE(FP1(pipe), fp);
3970 }
3971}
3972
Daniel Vetter93e537a2012-03-28 23:11:26 +02003973static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
3974 struct drm_display_mode *adjusted_mode)
3975{
3976 struct drm_device *dev = crtc->dev;
3977 struct drm_i915_private *dev_priv = dev->dev_private;
3978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3979 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01003980 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02003981
3982 temp = I915_READ(LVDS);
3983 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
3984 if (pipe == 1) {
3985 temp |= LVDS_PIPEB_SELECT;
3986 } else {
3987 temp &= ~LVDS_PIPEB_SELECT;
3988 }
3989 /* set the corresponsding LVDS_BORDER bit */
3990 temp |= dev_priv->lvds_border_bits;
3991 /* Set the B0-B3 data pairs corresponding to whether we're going to
3992 * set the DPLLs for dual-channel mode or not.
3993 */
3994 if (clock->p2 == 7)
3995 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
3996 else
3997 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
3998
3999 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4000 * appropriately here, but we need to look more thoroughly into how
4001 * panels behave in the two modes.
4002 */
4003 /* set the dithering flag on LVDS as needed */
4004 if (INTEL_INFO(dev)->gen >= 4) {
4005 if (dev_priv->lvds_dither)
4006 temp |= LVDS_ENABLE_DITHER;
4007 else
4008 temp &= ~LVDS_ENABLE_DITHER;
4009 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004010 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004011 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004012 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004013 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004014 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004015 I915_WRITE(LVDS, temp);
4016}
4017
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004018static void vlv_update_pll(struct drm_crtc *crtc,
4019 struct drm_display_mode *mode,
4020 struct drm_display_mode *adjusted_mode,
4021 intel_clock_t *clock, intel_clock_t *reduced_clock,
4022 int refclk, int num_connectors)
4023{
4024 struct drm_device *dev = crtc->dev;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4027 int pipe = intel_crtc->pipe;
4028 u32 dpll, mdiv, pdiv;
4029 u32 bestn, bestm1, bestm2, bestp1, bestp2;
4030 bool is_hdmi;
4031
4032 is_hdmi = intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4033
4034 bestn = clock->n;
4035 bestm1 = clock->m1;
4036 bestm2 = clock->m2;
4037 bestp1 = clock->p1;
4038 bestp2 = clock->p2;
4039
4040 /* Enable DPIO clock input */
4041 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4042 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4043 I915_WRITE(DPLL(pipe), dpll);
4044 POSTING_READ(DPLL(pipe));
4045
4046 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4047 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4048 mdiv |= ((bestn << DPIO_N_SHIFT));
4049 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4050 mdiv |= (1 << DPIO_K_SHIFT);
4051 mdiv |= DPIO_ENABLE_CALIBRATION;
4052 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4053
4054 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4055
4056 pdiv = DPIO_REFSEL_OVERRIDE | (5 << DPIO_PLL_MODESEL_SHIFT) |
4057 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4058 (8 << DPIO_DRIVER_CTL_SHIFT) | (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4059 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4060
4061 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x009f0051);
4062
4063 dpll |= DPLL_VCO_ENABLE;
4064 I915_WRITE(DPLL(pipe), dpll);
4065 POSTING_READ(DPLL(pipe));
4066 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4067 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4068
4069 if (is_hdmi) {
4070 u32 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4071
4072 if (temp > 1)
4073 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4074 else
4075 temp = 0;
4076
4077 I915_WRITE(DPLL_MD(pipe), temp);
4078 POSTING_READ(DPLL_MD(pipe));
4079 }
4080
4081 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x641); /* ??? */
4082}
4083
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004084static void i9xx_update_pll(struct drm_crtc *crtc,
4085 struct drm_display_mode *mode,
4086 struct drm_display_mode *adjusted_mode,
4087 intel_clock_t *clock, intel_clock_t *reduced_clock,
4088 int num_connectors)
4089{
4090 struct drm_device *dev = crtc->dev;
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4093 int pipe = intel_crtc->pipe;
4094 u32 dpll;
4095 bool is_sdvo;
4096
4097 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4098 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4099
4100 dpll = DPLL_VGA_MODE_DIS;
4101
4102 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4103 dpll |= DPLLB_MODE_LVDS;
4104 else
4105 dpll |= DPLLB_MODE_DAC_SERIAL;
4106 if (is_sdvo) {
4107 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4108 if (pixel_multiplier > 1) {
4109 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4110 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4111 }
4112 dpll |= DPLL_DVO_HIGH_SPEED;
4113 }
4114 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4115 dpll |= DPLL_DVO_HIGH_SPEED;
4116
4117 /* compute bitmask from p1 value */
4118 if (IS_PINEVIEW(dev))
4119 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4120 else {
4121 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4122 if (IS_G4X(dev) && reduced_clock)
4123 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4124 }
4125 switch (clock->p2) {
4126 case 5:
4127 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4128 break;
4129 case 7:
4130 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4131 break;
4132 case 10:
4133 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4134 break;
4135 case 14:
4136 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4137 break;
4138 }
4139 if (INTEL_INFO(dev)->gen >= 4)
4140 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4141
4142 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4143 dpll |= PLL_REF_INPUT_TVCLKINBC;
4144 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4145 /* XXX: just matching BIOS for now */
4146 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4147 dpll |= 3;
4148 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4149 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4150 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4151 else
4152 dpll |= PLL_REF_INPUT_DREFCLK;
4153
4154 dpll |= DPLL_VCO_ENABLE;
4155 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4156 POSTING_READ(DPLL(pipe));
4157 udelay(150);
4158
4159 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4160 * This is an exception to the general rule that mode_set doesn't turn
4161 * things on.
4162 */
4163 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4164 intel_update_lvds(crtc, clock, adjusted_mode);
4165
4166 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4167 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4168
4169 I915_WRITE(DPLL(pipe), dpll);
4170
4171 /* Wait for the clocks to stabilize. */
4172 POSTING_READ(DPLL(pipe));
4173 udelay(150);
4174
4175 if (INTEL_INFO(dev)->gen >= 4) {
4176 u32 temp = 0;
4177 if (is_sdvo) {
4178 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4179 if (temp > 1)
4180 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4181 else
4182 temp = 0;
4183 }
4184 I915_WRITE(DPLL_MD(pipe), temp);
4185 } else {
4186 /* The pixel multiplier can only be updated once the
4187 * DPLL is enabled and the clocks are stable.
4188 *
4189 * So write it again.
4190 */
4191 I915_WRITE(DPLL(pipe), dpll);
4192 }
4193}
4194
4195static void i8xx_update_pll(struct drm_crtc *crtc,
4196 struct drm_display_mode *adjusted_mode,
4197 intel_clock_t *clock,
4198 int num_connectors)
4199{
4200 struct drm_device *dev = crtc->dev;
4201 struct drm_i915_private *dev_priv = dev->dev_private;
4202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4203 int pipe = intel_crtc->pipe;
4204 u32 dpll;
4205
4206 dpll = DPLL_VGA_MODE_DIS;
4207
4208 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4209 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4210 } else {
4211 if (clock->p1 == 2)
4212 dpll |= PLL_P1_DIVIDE_BY_TWO;
4213 else
4214 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4215 if (clock->p2 == 4)
4216 dpll |= PLL_P2_DIVIDE_BY_4;
4217 }
4218
4219 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4220 /* XXX: just matching BIOS for now */
4221 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4222 dpll |= 3;
4223 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4224 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4225 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4226 else
4227 dpll |= PLL_REF_INPUT_DREFCLK;
4228
4229 dpll |= DPLL_VCO_ENABLE;
4230 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4231 POSTING_READ(DPLL(pipe));
4232 udelay(150);
4233
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004234 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4235 * This is an exception to the general rule that mode_set doesn't turn
4236 * things on.
4237 */
4238 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4239 intel_update_lvds(crtc, clock, adjusted_mode);
4240
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004241 I915_WRITE(DPLL(pipe), dpll);
4242
4243 /* Wait for the clocks to stabilize. */
4244 POSTING_READ(DPLL(pipe));
4245 udelay(150);
4246
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004247 /* The pixel multiplier can only be updated once the
4248 * DPLL is enabled and the clocks are stable.
4249 *
4250 * So write it again.
4251 */
4252 I915_WRITE(DPLL(pipe), dpll);
4253}
4254
Eric Anholtf564048e2011-03-30 13:01:02 -07004255static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4256 struct drm_display_mode *mode,
4257 struct drm_display_mode *adjusted_mode,
4258 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004259 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004260{
4261 struct drm_device *dev = crtc->dev;
4262 struct drm_i915_private *dev_priv = dev->dev_private;
4263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4264 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004265 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004266 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004267 intel_clock_t clock, reduced_clock;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004268 u32 dspcntr, pipeconf, vsyncshift;
4269 bool ok, has_reduced_clock = false, is_sdvo = false;
4270 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004271 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004272 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004273 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004274
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004275 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004276 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004277 case INTEL_OUTPUT_LVDS:
4278 is_lvds = true;
4279 break;
4280 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004281 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004282 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004283 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004284 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004285 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004286 case INTEL_OUTPUT_TVOUT:
4287 is_tv = true;
4288 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004289 case INTEL_OUTPUT_DISPLAYPORT:
4290 is_dp = true;
4291 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004292 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004293
Eric Anholtc751ce42010-03-25 11:48:48 -07004294 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004295 }
4296
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004297 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004298
Ma Lingd4906092009-03-18 20:13:27 +08004299 /*
4300 * Returns a set of divisors for the desired target clock with the given
4301 * refclk, or FALSE. The returned values represent the clock equation:
4302 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4303 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004304 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004305 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4306 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004307 if (!ok) {
4308 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004309 return -EINVAL;
4310 }
4311
4312 /* Ensure that the cursor is valid for the new mode before changing... */
4313 intel_crtc_update_cursor(crtc, true);
4314
4315 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004316 /*
4317 * Ensure we match the reduced clock's P to the target clock.
4318 * If the clocks don't match, we can't switch the display clock
4319 * by using the FP0/FP1. In such case we will disable the LVDS
4320 * downclock feature.
4321 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004322 has_reduced_clock = limit->find_pll(limit, crtc,
4323 dev_priv->lvds_downclock,
4324 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004325 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004326 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004327 }
4328
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004329 if (is_sdvo && is_tv)
4330 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004331
Jesse Barnesa7516a02011-12-15 12:30:37 -08004332 i9xx_update_pll_dividers(crtc, &clock, has_reduced_clock ?
4333 &reduced_clock : NULL);
Eric Anholtf564048e2011-03-30 13:01:02 -07004334
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004335 if (IS_GEN2(dev))
4336 i8xx_update_pll(crtc, adjusted_mode, &clock, num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004337 else if (IS_VALLEYVIEW(dev))
4338 vlv_update_pll(crtc, mode,adjusted_mode, &clock, NULL,
4339 refclk, num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004340 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004341 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4342 has_reduced_clock ? &reduced_clock : NULL,
4343 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004344
4345 /* setup pipeconf */
4346 pipeconf = I915_READ(PIPECONF(pipe));
4347
4348 /* Set up the display plane register */
4349 dspcntr = DISPPLANE_GAMMA_ENABLE;
4350
Eric Anholt929c77f2011-03-30 13:01:04 -07004351 if (pipe == 0)
4352 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4353 else
4354 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004355
4356 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4357 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4358 * core speed.
4359 *
4360 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4361 * pipe == 0 check?
4362 */
4363 if (mode->clock >
4364 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4365 pipeconf |= PIPECONF_DOUBLE_WIDE;
4366 else
4367 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4368 }
4369
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004370 /* default to 8bpc */
4371 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4372 if (is_dp) {
4373 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4374 pipeconf |= PIPECONF_BPP_6 |
4375 PIPECONF_DITHER_EN |
4376 PIPECONF_DITHER_TYPE_SP;
4377 }
4378 }
4379
Eric Anholtf564048e2011-03-30 13:01:02 -07004380 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4381 drm_mode_debug_printmodeline(mode);
4382
Jesse Barnesa7516a02011-12-15 12:30:37 -08004383 if (HAS_PIPE_CXSR(dev)) {
4384 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004385 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4386 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004387 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004388 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4389 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4390 }
4391 }
4392
Keith Packard617cf882012-02-08 13:53:38 -08004393 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004394 if (!IS_GEN2(dev) &&
4395 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004396 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4397 /* the chip adds 2 halflines automatically */
Eric Anholtf564048e2011-03-30 13:01:02 -07004398 adjusted_mode->crtc_vtotal -= 1;
Eric Anholtf564048e2011-03-30 13:01:02 -07004399 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004400 vsyncshift = adjusted_mode->crtc_hsync_start
4401 - adjusted_mode->crtc_htotal/2;
4402 } else {
Keith Packard617cf882012-02-08 13:53:38 -08004403 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004404 vsyncshift = 0;
4405 }
4406
4407 if (!IS_GEN3(dev))
4408 I915_WRITE(VSYNCSHIFT(pipe), vsyncshift);
Eric Anholtf564048e2011-03-30 13:01:02 -07004409
4410 I915_WRITE(HTOTAL(pipe),
4411 (adjusted_mode->crtc_hdisplay - 1) |
4412 ((adjusted_mode->crtc_htotal - 1) << 16));
4413 I915_WRITE(HBLANK(pipe),
4414 (adjusted_mode->crtc_hblank_start - 1) |
4415 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4416 I915_WRITE(HSYNC(pipe),
4417 (adjusted_mode->crtc_hsync_start - 1) |
4418 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4419
4420 I915_WRITE(VTOTAL(pipe),
4421 (adjusted_mode->crtc_vdisplay - 1) |
4422 ((adjusted_mode->crtc_vtotal - 1) << 16));
4423 I915_WRITE(VBLANK(pipe),
4424 (adjusted_mode->crtc_vblank_start - 1) |
4425 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4426 I915_WRITE(VSYNC(pipe),
4427 (adjusted_mode->crtc_vsync_start - 1) |
4428 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4429
4430 /* pipesrc and dspsize control the size that is scaled from,
4431 * which should always be the user's requested size.
4432 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004433 I915_WRITE(DSPSIZE(plane),
4434 ((mode->vdisplay - 1) << 16) |
4435 (mode->hdisplay - 1));
4436 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004437 I915_WRITE(PIPESRC(pipe),
4438 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4439
Eric Anholtf564048e2011-03-30 13:01:02 -07004440 I915_WRITE(PIPECONF(pipe), pipeconf);
4441 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004442 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004443
4444 intel_wait_for_vblank(dev, pipe);
4445
Eric Anholtf564048e2011-03-30 13:01:02 -07004446 I915_WRITE(DSPCNTR(plane), dspcntr);
4447 POSTING_READ(DSPCNTR(plane));
4448
Daniel Vetter94352cf2012-07-05 22:51:56 +02004449 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004450
4451 intel_update_watermarks(dev);
4452
Eric Anholtf564048e2011-03-30 13:01:02 -07004453 return ret;
4454}
4455
Keith Packard9fb526d2011-09-26 22:24:57 -07004456/*
4457 * Initialize reference clocks when the driver loads
4458 */
4459void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004460{
4461 struct drm_i915_private *dev_priv = dev->dev_private;
4462 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004463 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004464 u32 temp;
4465 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004466 bool has_cpu_edp = false;
4467 bool has_pch_edp = false;
4468 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004469 bool has_ck505 = false;
4470 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004471
4472 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004473 list_for_each_entry(encoder, &mode_config->encoder_list,
4474 base.head) {
4475 switch (encoder->type) {
4476 case INTEL_OUTPUT_LVDS:
4477 has_panel = true;
4478 has_lvds = true;
4479 break;
4480 case INTEL_OUTPUT_EDP:
4481 has_panel = true;
4482 if (intel_encoder_is_pch_edp(&encoder->base))
4483 has_pch_edp = true;
4484 else
4485 has_cpu_edp = true;
4486 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004487 }
4488 }
4489
Keith Packard99eb6a02011-09-26 14:29:12 -07004490 if (HAS_PCH_IBX(dev)) {
4491 has_ck505 = dev_priv->display_clock_mode;
4492 can_ssc = has_ck505;
4493 } else {
4494 has_ck505 = false;
4495 can_ssc = true;
4496 }
4497
4498 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4499 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4500 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004501
4502 /* Ironlake: try to setup display ref clock before DPLL
4503 * enabling. This is only under driver's control after
4504 * PCH B stepping, previous chipset stepping should be
4505 * ignoring this setting.
4506 */
4507 temp = I915_READ(PCH_DREF_CONTROL);
4508 /* Always enable nonspread source */
4509 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004510
Keith Packard99eb6a02011-09-26 14:29:12 -07004511 if (has_ck505)
4512 temp |= DREF_NONSPREAD_CK505_ENABLE;
4513 else
4514 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004515
Keith Packard199e5d72011-09-22 12:01:57 -07004516 if (has_panel) {
4517 temp &= ~DREF_SSC_SOURCE_MASK;
4518 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004519
Keith Packard199e5d72011-09-22 12:01:57 -07004520 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004521 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004522 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004523 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004524 } else
4525 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004526
4527 /* Get SSC going before enabling the outputs */
4528 I915_WRITE(PCH_DREF_CONTROL, temp);
4529 POSTING_READ(PCH_DREF_CONTROL);
4530 udelay(200);
4531
Jesse Barnes13d83a62011-08-03 12:59:20 -07004532 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4533
4534 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004535 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004536 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004537 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004538 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004539 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004540 else
4541 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004542 } else
4543 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4544
4545 I915_WRITE(PCH_DREF_CONTROL, temp);
4546 POSTING_READ(PCH_DREF_CONTROL);
4547 udelay(200);
4548 } else {
4549 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4550
4551 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4552
4553 /* Turn off CPU output */
4554 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4555
4556 I915_WRITE(PCH_DREF_CONTROL, temp);
4557 POSTING_READ(PCH_DREF_CONTROL);
4558 udelay(200);
4559
4560 /* Turn off the SSC source */
4561 temp &= ~DREF_SSC_SOURCE_MASK;
4562 temp |= DREF_SSC_SOURCE_DISABLE;
4563
4564 /* Turn off SSC1 */
4565 temp &= ~ DREF_SSC1_ENABLE;
4566
Jesse Barnes13d83a62011-08-03 12:59:20 -07004567 I915_WRITE(PCH_DREF_CONTROL, temp);
4568 POSTING_READ(PCH_DREF_CONTROL);
4569 udelay(200);
4570 }
4571}
4572
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004573static int ironlake_get_refclk(struct drm_crtc *crtc)
4574{
4575 struct drm_device *dev = crtc->dev;
4576 struct drm_i915_private *dev_priv = dev->dev_private;
4577 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004578 struct intel_encoder *edp_encoder = NULL;
4579 int num_connectors = 0;
4580 bool is_lvds = false;
4581
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004582 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07004583 switch (encoder->type) {
4584 case INTEL_OUTPUT_LVDS:
4585 is_lvds = true;
4586 break;
4587 case INTEL_OUTPUT_EDP:
4588 edp_encoder = encoder;
4589 break;
4590 }
4591 num_connectors++;
4592 }
4593
4594 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4595 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4596 dev_priv->lvds_ssc_freq);
4597 return dev_priv->lvds_ssc_freq * 1000;
4598 }
4599
4600 return 120000;
4601}
4602
Paulo Zanonic8203562012-09-12 10:06:29 -03004603static void ironlake_set_pipeconf(struct drm_crtc *crtc,
4604 struct drm_display_mode *adjusted_mode,
4605 bool dither)
4606{
4607 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4609 int pipe = intel_crtc->pipe;
4610 uint32_t val;
4611
4612 val = I915_READ(PIPECONF(pipe));
4613
4614 val &= ~PIPE_BPC_MASK;
4615 switch (intel_crtc->bpp) {
4616 case 18:
4617 val |= PIPE_6BPC;
4618 break;
4619 case 24:
4620 val |= PIPE_8BPC;
4621 break;
4622 case 30:
4623 val |= PIPE_10BPC;
4624 break;
4625 case 36:
4626 val |= PIPE_12BPC;
4627 break;
4628 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03004629 /* Case prevented by intel_choose_pipe_bpp_dither. */
4630 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03004631 }
4632
4633 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4634 if (dither)
4635 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4636
4637 val &= ~PIPECONF_INTERLACE_MASK;
4638 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4639 val |= PIPECONF_INTERLACED_ILK;
4640 else
4641 val |= PIPECONF_PROGRESSIVE;
4642
4643 I915_WRITE(PIPECONF(pipe), val);
4644 POSTING_READ(PIPECONF(pipe));
4645}
4646
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004647static bool ironlake_compute_clocks(struct drm_crtc *crtc,
4648 struct drm_display_mode *adjusted_mode,
4649 intel_clock_t *clock,
4650 bool *has_reduced_clock,
4651 intel_clock_t *reduced_clock)
4652{
4653 struct drm_device *dev = crtc->dev;
4654 struct drm_i915_private *dev_priv = dev->dev_private;
4655 struct intel_encoder *intel_encoder;
4656 int refclk;
4657 const intel_limit_t *limit;
4658 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
4659
4660 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4661 switch (intel_encoder->type) {
4662 case INTEL_OUTPUT_LVDS:
4663 is_lvds = true;
4664 break;
4665 case INTEL_OUTPUT_SDVO:
4666 case INTEL_OUTPUT_HDMI:
4667 is_sdvo = true;
4668 if (intel_encoder->needs_tv_clock)
4669 is_tv = true;
4670 break;
4671 case INTEL_OUTPUT_TVOUT:
4672 is_tv = true;
4673 break;
4674 }
4675 }
4676
4677 refclk = ironlake_get_refclk(crtc);
4678
4679 /*
4680 * Returns a set of divisors for the desired target clock with the given
4681 * refclk, or FALSE. The returned values represent the clock equation:
4682 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4683 */
4684 limit = intel_limit(crtc, refclk);
4685 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4686 clock);
4687 if (!ret)
4688 return false;
4689
4690 if (is_lvds && dev_priv->lvds_downclock_avail) {
4691 /*
4692 * Ensure we match the reduced clock's P to the target clock.
4693 * If the clocks don't match, we can't switch the display clock
4694 * by using the FP0/FP1. In such case we will disable the LVDS
4695 * downclock feature.
4696 */
4697 *has_reduced_clock = limit->find_pll(limit, crtc,
4698 dev_priv->lvds_downclock,
4699 refclk,
4700 clock,
4701 reduced_clock);
4702 }
4703
4704 if (is_sdvo && is_tv)
4705 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
4706
4707 return true;
4708}
4709
Paulo Zanonif48d8f22012-09-20 18:36:04 -03004710static void ironlake_set_m_n(struct drm_crtc *crtc,
4711 struct drm_display_mode *mode,
4712 struct drm_display_mode *adjusted_mode)
4713{
4714 struct drm_device *dev = crtc->dev;
4715 struct drm_i915_private *dev_priv = dev->dev_private;
4716 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4717 enum pipe pipe = intel_crtc->pipe;
4718 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
4719 struct fdi_m_n m_n = {0};
4720 int target_clock, pixel_multiplier, lane, link_bw;
4721 bool is_dp = false, is_cpu_edp = false;
4722
4723 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4724 switch (intel_encoder->type) {
4725 case INTEL_OUTPUT_DISPLAYPORT:
4726 is_dp = true;
4727 break;
4728 case INTEL_OUTPUT_EDP:
4729 is_dp = true;
4730 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
4731 is_cpu_edp = true;
4732 edp_encoder = intel_encoder;
4733 break;
4734 }
4735 }
4736
4737 /* FDI link */
4738 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4739 lane = 0;
4740 /* CPU eDP doesn't require FDI link, so just set DP M/N
4741 according to current link config */
4742 if (is_cpu_edp) {
4743 intel_edp_link_config(edp_encoder, &lane, &link_bw);
4744 } else {
4745 /* FDI is a binary signal running at ~2.7GHz, encoding
4746 * each output octet as 10 bits. The actual frequency
4747 * is stored as a divider into a 100MHz clock, and the
4748 * mode pixel clock is stored in units of 1KHz.
4749 * Hence the bw of each lane in terms of the mode signal
4750 * is:
4751 */
4752 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4753 }
4754
4755 /* [e]DP over FDI requires target mode clock instead of link clock. */
4756 if (edp_encoder)
4757 target_clock = intel_edp_target_clock(edp_encoder, mode);
4758 else if (is_dp)
4759 target_clock = mode->clock;
4760 else
4761 target_clock = adjusted_mode->clock;
4762
4763 if (!lane) {
4764 /*
4765 * Account for spread spectrum to avoid
4766 * oversubscribing the link. Max center spread
4767 * is 2.5%; use 5% for safety's sake.
4768 */
4769 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
4770 lane = bps / (link_bw * 8) + 1;
4771 }
4772
4773 intel_crtc->fdi_lanes = lane;
4774
4775 if (pixel_multiplier > 1)
4776 link_bw *= pixel_multiplier;
4777 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
4778 &m_n);
4779
4780 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
4781 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
4782 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
4783 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
4784}
4785
Paulo Zanonide13a2e2012-09-20 18:36:05 -03004786static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
4787 struct drm_display_mode *adjusted_mode,
4788 intel_clock_t *clock, u32 fp)
4789{
4790 struct drm_crtc *crtc = &intel_crtc->base;
4791 struct drm_device *dev = crtc->dev;
4792 struct drm_i915_private *dev_priv = dev->dev_private;
4793 struct intel_encoder *intel_encoder;
4794 uint32_t dpll;
4795 int factor, pixel_multiplier, num_connectors = 0;
4796 bool is_lvds = false, is_sdvo = false, is_tv = false;
4797 bool is_dp = false, is_cpu_edp = false;
4798
4799 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4800 switch (intel_encoder->type) {
4801 case INTEL_OUTPUT_LVDS:
4802 is_lvds = true;
4803 break;
4804 case INTEL_OUTPUT_SDVO:
4805 case INTEL_OUTPUT_HDMI:
4806 is_sdvo = true;
4807 if (intel_encoder->needs_tv_clock)
4808 is_tv = true;
4809 break;
4810 case INTEL_OUTPUT_TVOUT:
4811 is_tv = true;
4812 break;
4813 case INTEL_OUTPUT_DISPLAYPORT:
4814 is_dp = true;
4815 break;
4816 case INTEL_OUTPUT_EDP:
4817 is_dp = true;
4818 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
4819 is_cpu_edp = true;
4820 break;
4821 }
4822
4823 num_connectors++;
4824 }
4825
4826 /* Enable autotuning of the PLL clock (if permissible) */
4827 factor = 21;
4828 if (is_lvds) {
4829 if ((intel_panel_use_ssc(dev_priv) &&
4830 dev_priv->lvds_ssc_freq == 100) ||
4831 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4832 factor = 25;
4833 } else if (is_sdvo && is_tv)
4834 factor = 20;
4835
4836 if (clock->m < factor * clock->n)
4837 fp |= FP_CB_TUNE;
4838
4839 dpll = 0;
4840
4841 if (is_lvds)
4842 dpll |= DPLLB_MODE_LVDS;
4843 else
4844 dpll |= DPLLB_MODE_DAC_SERIAL;
4845 if (is_sdvo) {
4846 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4847 if (pixel_multiplier > 1) {
4848 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
4849 }
4850 dpll |= DPLL_DVO_HIGH_SPEED;
4851 }
4852 if (is_dp && !is_cpu_edp)
4853 dpll |= DPLL_DVO_HIGH_SPEED;
4854
4855 /* compute bitmask from p1 value */
4856 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4857 /* also FPA1 */
4858 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4859
4860 switch (clock->p2) {
4861 case 5:
4862 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4863 break;
4864 case 7:
4865 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4866 break;
4867 case 10:
4868 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4869 break;
4870 case 14:
4871 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4872 break;
4873 }
4874
4875 if (is_sdvo && is_tv)
4876 dpll |= PLL_REF_INPUT_TVCLKINBC;
4877 else if (is_tv)
4878 /* XXX: just matching BIOS for now */
4879 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4880 dpll |= 3;
4881 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4882 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4883 else
4884 dpll |= PLL_REF_INPUT_DREFCLK;
4885
4886 return dpll;
4887}
4888
Eric Anholtf564048e2011-03-30 13:01:02 -07004889static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4890 struct drm_display_mode *mode,
4891 struct drm_display_mode *adjusted_mode,
4892 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004893 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004894{
4895 struct drm_device *dev = crtc->dev;
4896 struct drm_i915_private *dev_priv = dev->dev_private;
4897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4898 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004899 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004900 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004901 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03004902 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03004903 bool ok, has_reduced_clock = false;
4904 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03004905 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07004906 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03004907 int ret;
Jesse Barnes5a354202011-06-24 12:19:22 -07004908 bool dither;
Jesse Barnes79e53942008-11-07 14:24:08 -08004909
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004910 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004911 switch (encoder->type) {
4912 case INTEL_OUTPUT_LVDS:
4913 is_lvds = true;
4914 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004915 case INTEL_OUTPUT_DISPLAYPORT:
4916 is_dp = true;
4917 break;
4918 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07004919 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03004920 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07004921 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004922 break;
4923 }
4924
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004925 num_connectors++;
4926 }
4927
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03004928 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
4929 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004930 if (!ok) {
4931 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4932 return -EINVAL;
4933 }
4934
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004935 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004936 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004937
Eric Anholt8febb292011-03-30 13:01:07 -07004938 /* determine panel color depth */
Paulo Zanonicc769b62012-09-20 18:36:03 -03004939 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp, mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03004940 if (is_lvds && dev_priv->lvds_dither)
4941 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07004942
Eric Anholta07d6782011-03-30 13:01:08 -07004943 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4944 if (has_reduced_clock)
4945 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4946 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004947
Paulo Zanonide13a2e2012-09-20 18:36:05 -03004948 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004949
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07004950 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004951 drm_mode_debug_printmodeline(mode);
4952
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03004953 /* CPU eDP is the only output that doesn't need a PCH PLL of its own on
4954 * pre-Haswell/LPT generation */
4955 if (HAS_PCH_LPT(dev)) {
4956 DRM_DEBUG_KMS("LPT detected: no PLL for pipe %d necessary\n",
4957 pipe);
4958 } else if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004959 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01004960
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004961 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
4962 if (pll == NULL) {
4963 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
4964 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07004965 return -EINVAL;
4966 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004967 } else
4968 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004969
4970 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4971 * This is an exception to the general rule that mode_set doesn't turn
4972 * things on.
4973 */
4974 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004975 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01004976 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08004977 if (HAS_PCH_CPT(dev)) {
4978 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07004979 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08004980 } else {
4981 if (pipe == 1)
4982 temp |= LVDS_PIPEB_SELECT;
4983 else
4984 temp &= ~LVDS_PIPEB_SELECT;
4985 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07004986
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004987 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01004988 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004989 /* Set the B0-B3 data pairs corresponding to whether we're going to
4990 * set the DPLLs for dual-channel mode or not.
4991 */
4992 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01004993 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08004994 else
Chris Wilson5eddb702010-09-11 13:48:45 +01004995 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08004996
4997 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4998 * appropriately here, but we need to look more thoroughly into how
4999 * panels behave in the two modes.
5000 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005001 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005002 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005003 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005004 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005005 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005006 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005007 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005008
Jesse Barnese3aef172012-04-10 11:58:03 -07005009 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005010 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005011 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005012 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005013 I915_WRITE(TRANSDATA_M1(pipe), 0);
5014 I915_WRITE(TRANSDATA_N1(pipe), 0);
5015 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5016 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005017 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005018
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005019 if (intel_crtc->pch_pll) {
5020 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005021
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005022 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005023 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005024 udelay(150);
5025
Eric Anholt8febb292011-03-30 13:01:07 -07005026 /* The pixel multiplier can only be updated once the
5027 * DPLL is enabled and the clocks are stable.
5028 *
5029 * So write it again.
5030 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005031 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005032 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005033
Chris Wilson5eddb702010-09-11 13:48:45 +01005034 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005035 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005036 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005037 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005038 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005039 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005040 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005041 }
5042 }
5043
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005044 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005045 /* the chip adds 2 halflines automatically */
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005046 adjusted_mode->crtc_vtotal -= 1;
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005047 adjusted_mode->crtc_vblank_end -= 1;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005048 I915_WRITE(VSYNCSHIFT(pipe),
5049 adjusted_mode->crtc_hsync_start
5050 - adjusted_mode->crtc_htotal/2);
5051 } else {
Daniel Vetter0529a0d2012-01-28 14:49:24 +01005052 I915_WRITE(VSYNCSHIFT(pipe), 0);
5053 }
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005054
Chris Wilson5eddb702010-09-11 13:48:45 +01005055 I915_WRITE(HTOTAL(pipe),
5056 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005057 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005058 I915_WRITE(HBLANK(pipe),
5059 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005060 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005061 I915_WRITE(HSYNC(pipe),
5062 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005063 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005064
5065 I915_WRITE(VTOTAL(pipe),
5066 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005067 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005068 I915_WRITE(VBLANK(pipe),
5069 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005070 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005071 I915_WRITE(VSYNC(pipe),
5072 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005073 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005074
Eric Anholt8febb292011-03-30 13:01:07 -07005075 /* pipesrc controls the size that is scaled from, which should
5076 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005077 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005078 I915_WRITE(PIPESRC(pipe),
5079 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005080
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005081 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005082
Jesse Barnese3aef172012-04-10 11:58:03 -07005083 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005084 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005085
Paulo Zanonic8203562012-09-12 10:06:29 -03005086 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005087
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005088 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005089
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005090 /* Set up the display plane register */
5091 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005092 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005093
Daniel Vetter94352cf2012-07-05 22:51:56 +02005094 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005095
5096 intel_update_watermarks(dev);
5097
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005098 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5099
Chris Wilson1f803ee2009-06-06 09:45:59 +01005100 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005101}
5102
Eric Anholtf564048e2011-03-30 13:01:02 -07005103static int intel_crtc_mode_set(struct drm_crtc *crtc,
5104 struct drm_display_mode *mode,
5105 struct drm_display_mode *adjusted_mode,
5106 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005107 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005108{
5109 struct drm_device *dev = crtc->dev;
5110 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5112 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005113 int ret;
5114
Eric Anholt0b701d22011-03-30 13:01:03 -07005115 drm_vblank_pre_modeset(dev, pipe);
5116
Eric Anholtf564048e2011-03-30 13:01:02 -07005117 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005118 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005119 drm_vblank_post_modeset(dev, pipe);
5120
5121 return ret;
5122}
5123
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005124static bool intel_eld_uptodate(struct drm_connector *connector,
5125 int reg_eldv, uint32_t bits_eldv,
5126 int reg_elda, uint32_t bits_elda,
5127 int reg_edid)
5128{
5129 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5130 uint8_t *eld = connector->eld;
5131 uint32_t i;
5132
5133 i = I915_READ(reg_eldv);
5134 i &= bits_eldv;
5135
5136 if (!eld[0])
5137 return !i;
5138
5139 if (!i)
5140 return false;
5141
5142 i = I915_READ(reg_elda);
5143 i &= ~bits_elda;
5144 I915_WRITE(reg_elda, i);
5145
5146 for (i = 0; i < eld[2]; i++)
5147 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5148 return false;
5149
5150 return true;
5151}
5152
Wu Fengguange0dac652011-09-05 14:25:34 +08005153static void g4x_write_eld(struct drm_connector *connector,
5154 struct drm_crtc *crtc)
5155{
5156 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5157 uint8_t *eld = connector->eld;
5158 uint32_t eldv;
5159 uint32_t len;
5160 uint32_t i;
5161
5162 i = I915_READ(G4X_AUD_VID_DID);
5163
5164 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5165 eldv = G4X_ELDV_DEVCL_DEVBLC;
5166 else
5167 eldv = G4X_ELDV_DEVCTG;
5168
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005169 if (intel_eld_uptodate(connector,
5170 G4X_AUD_CNTL_ST, eldv,
5171 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5172 G4X_HDMIW_HDMIEDID))
5173 return;
5174
Wu Fengguange0dac652011-09-05 14:25:34 +08005175 i = I915_READ(G4X_AUD_CNTL_ST);
5176 i &= ~(eldv | G4X_ELD_ADDR);
5177 len = (i >> 9) & 0x1f; /* ELD buffer size */
5178 I915_WRITE(G4X_AUD_CNTL_ST, i);
5179
5180 if (!eld[0])
5181 return;
5182
5183 len = min_t(uint8_t, eld[2], len);
5184 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5185 for (i = 0; i < len; i++)
5186 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5187
5188 i = I915_READ(G4X_AUD_CNTL_ST);
5189 i |= eldv;
5190 I915_WRITE(G4X_AUD_CNTL_ST, i);
5191}
5192
Wang Xingchao83358c852012-08-16 22:43:37 +08005193static void haswell_write_eld(struct drm_connector *connector,
5194 struct drm_crtc *crtc)
5195{
5196 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5197 uint8_t *eld = connector->eld;
5198 struct drm_device *dev = crtc->dev;
5199 uint32_t eldv;
5200 uint32_t i;
5201 int len;
5202 int pipe = to_intel_crtc(crtc)->pipe;
5203 int tmp;
5204
5205 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5206 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5207 int aud_config = HSW_AUD_CFG(pipe);
5208 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5209
5210
5211 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5212
5213 /* Audio output enable */
5214 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5215 tmp = I915_READ(aud_cntrl_st2);
5216 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5217 I915_WRITE(aud_cntrl_st2, tmp);
5218
5219 /* Wait for 1 vertical blank */
5220 intel_wait_for_vblank(dev, pipe);
5221
5222 /* Set ELD valid state */
5223 tmp = I915_READ(aud_cntrl_st2);
5224 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5225 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5226 I915_WRITE(aud_cntrl_st2, tmp);
5227 tmp = I915_READ(aud_cntrl_st2);
5228 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5229
5230 /* Enable HDMI mode */
5231 tmp = I915_READ(aud_config);
5232 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5233 /* clear N_programing_enable and N_value_index */
5234 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5235 I915_WRITE(aud_config, tmp);
5236
5237 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5238
5239 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5240
5241 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5242 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5243 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5244 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5245 } else
5246 I915_WRITE(aud_config, 0);
5247
5248 if (intel_eld_uptodate(connector,
5249 aud_cntrl_st2, eldv,
5250 aud_cntl_st, IBX_ELD_ADDRESS,
5251 hdmiw_hdmiedid))
5252 return;
5253
5254 i = I915_READ(aud_cntrl_st2);
5255 i &= ~eldv;
5256 I915_WRITE(aud_cntrl_st2, i);
5257
5258 if (!eld[0])
5259 return;
5260
5261 i = I915_READ(aud_cntl_st);
5262 i &= ~IBX_ELD_ADDRESS;
5263 I915_WRITE(aud_cntl_st, i);
5264 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5265 DRM_DEBUG_DRIVER("port num:%d\n", i);
5266
5267 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5268 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5269 for (i = 0; i < len; i++)
5270 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5271
5272 i = I915_READ(aud_cntrl_st2);
5273 i |= eldv;
5274 I915_WRITE(aud_cntrl_st2, i);
5275
5276}
5277
Wu Fengguange0dac652011-09-05 14:25:34 +08005278static void ironlake_write_eld(struct drm_connector *connector,
5279 struct drm_crtc *crtc)
5280{
5281 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5282 uint8_t *eld = connector->eld;
5283 uint32_t eldv;
5284 uint32_t i;
5285 int len;
5286 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06005287 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08005288 int aud_cntl_st;
5289 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08005290 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08005291
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08005292 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005293 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5294 aud_config = IBX_AUD_CFG(pipe);
5295 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005296 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005297 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08005298 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5299 aud_config = CPT_AUD_CFG(pipe);
5300 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005301 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08005302 }
5303
Wang Xingchao9b138a82012-08-09 16:52:18 +08005304 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08005305
5306 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08005307 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08005308 if (!i) {
5309 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5310 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005311 eldv = IBX_ELD_VALIDB;
5312 eldv |= IBX_ELD_VALIDB << 4;
5313 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08005314 } else {
5315 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005316 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08005317 }
5318
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005319 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5320 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5321 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06005322 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5323 } else
5324 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005325
5326 if (intel_eld_uptodate(connector,
5327 aud_cntrl_st2, eldv,
5328 aud_cntl_st, IBX_ELD_ADDRESS,
5329 hdmiw_hdmiedid))
5330 return;
5331
Wu Fengguange0dac652011-09-05 14:25:34 +08005332 i = I915_READ(aud_cntrl_st2);
5333 i &= ~eldv;
5334 I915_WRITE(aud_cntrl_st2, i);
5335
5336 if (!eld[0])
5337 return;
5338
Wu Fengguange0dac652011-09-05 14:25:34 +08005339 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005340 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08005341 I915_WRITE(aud_cntl_st, i);
5342
5343 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5344 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5345 for (i = 0; i < len; i++)
5346 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5347
5348 i = I915_READ(aud_cntrl_st2);
5349 i |= eldv;
5350 I915_WRITE(aud_cntrl_st2, i);
5351}
5352
5353void intel_write_eld(struct drm_encoder *encoder,
5354 struct drm_display_mode *mode)
5355{
5356 struct drm_crtc *crtc = encoder->crtc;
5357 struct drm_connector *connector;
5358 struct drm_device *dev = encoder->dev;
5359 struct drm_i915_private *dev_priv = dev->dev_private;
5360
5361 connector = drm_select_eld(encoder, mode);
5362 if (!connector)
5363 return;
5364
5365 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5366 connector->base.id,
5367 drm_get_connector_name(connector),
5368 connector->encoder->base.id,
5369 drm_get_encoder_name(connector->encoder));
5370
5371 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5372
5373 if (dev_priv->display.write_eld)
5374 dev_priv->display.write_eld(connector, crtc);
5375}
5376
Jesse Barnes79e53942008-11-07 14:24:08 -08005377/** Loads the palette/gamma unit for the CRTC with the prepared values */
5378void intel_crtc_load_lut(struct drm_crtc *crtc)
5379{
5380 struct drm_device *dev = crtc->dev;
5381 struct drm_i915_private *dev_priv = dev->dev_private;
5382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005383 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005384 int i;
5385
5386 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00005387 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08005388 return;
5389
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005390 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005391 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005392 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005393
Jesse Barnes79e53942008-11-07 14:24:08 -08005394 for (i = 0; i < 256; i++) {
5395 I915_WRITE(palreg + 4 * i,
5396 (intel_crtc->lut_r[i] << 16) |
5397 (intel_crtc->lut_g[i] << 8) |
5398 intel_crtc->lut_b[i]);
5399 }
5400}
5401
Chris Wilson560b85b2010-08-07 11:01:38 +01005402static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5403{
5404 struct drm_device *dev = crtc->dev;
5405 struct drm_i915_private *dev_priv = dev->dev_private;
5406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5407 bool visible = base != 0;
5408 u32 cntl;
5409
5410 if (intel_crtc->cursor_visible == visible)
5411 return;
5412
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005413 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005414 if (visible) {
5415 /* On these chipsets we can only modify the base whilst
5416 * the cursor is disabled.
5417 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005418 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005419
5420 cntl &= ~(CURSOR_FORMAT_MASK);
5421 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5422 cntl |= CURSOR_ENABLE |
5423 CURSOR_GAMMA_ENABLE |
5424 CURSOR_FORMAT_ARGB;
5425 } else
5426 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005427 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005428
5429 intel_crtc->cursor_visible = visible;
5430}
5431
5432static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5433{
5434 struct drm_device *dev = crtc->dev;
5435 struct drm_i915_private *dev_priv = dev->dev_private;
5436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5437 int pipe = intel_crtc->pipe;
5438 bool visible = base != 0;
5439
5440 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005441 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005442 if (base) {
5443 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5444 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5445 cntl |= pipe << 28; /* Connect to correct pipe */
5446 } else {
5447 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5448 cntl |= CURSOR_MODE_DISABLE;
5449 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005450 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005451
5452 intel_crtc->cursor_visible = visible;
5453 }
5454 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005455 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005456}
5457
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005458static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5459{
5460 struct drm_device *dev = crtc->dev;
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5463 int pipe = intel_crtc->pipe;
5464 bool visible = base != 0;
5465
5466 if (intel_crtc->cursor_visible != visible) {
5467 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5468 if (base) {
5469 cntl &= ~CURSOR_MODE;
5470 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5471 } else {
5472 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5473 cntl |= CURSOR_MODE_DISABLE;
5474 }
5475 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5476
5477 intel_crtc->cursor_visible = visible;
5478 }
5479 /* and commit changes on next vblank */
5480 I915_WRITE(CURBASE_IVB(pipe), base);
5481}
5482
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005483/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005484static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5485 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005486{
5487 struct drm_device *dev = crtc->dev;
5488 struct drm_i915_private *dev_priv = dev->dev_private;
5489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5490 int pipe = intel_crtc->pipe;
5491 int x = intel_crtc->cursor_x;
5492 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005493 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005494 bool visible;
5495
5496 pos = 0;
5497
Chris Wilson6b383a72010-09-13 13:54:26 +01005498 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005499 base = intel_crtc->cursor_addr;
5500 if (x > (int) crtc->fb->width)
5501 base = 0;
5502
5503 if (y > (int) crtc->fb->height)
5504 base = 0;
5505 } else
5506 base = 0;
5507
5508 if (x < 0) {
5509 if (x + intel_crtc->cursor_width < 0)
5510 base = 0;
5511
5512 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5513 x = -x;
5514 }
5515 pos |= x << CURSOR_X_SHIFT;
5516
5517 if (y < 0) {
5518 if (y + intel_crtc->cursor_height < 0)
5519 base = 0;
5520
5521 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5522 y = -y;
5523 }
5524 pos |= y << CURSOR_Y_SHIFT;
5525
5526 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005527 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005528 return;
5529
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03005530 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005531 I915_WRITE(CURPOS_IVB(pipe), pos);
5532 ivb_update_cursor(crtc, base);
5533 } else {
5534 I915_WRITE(CURPOS(pipe), pos);
5535 if (IS_845G(dev) || IS_I865G(dev))
5536 i845_update_cursor(crtc, base);
5537 else
5538 i9xx_update_cursor(crtc, base);
5539 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005540}
5541
Jesse Barnes79e53942008-11-07 14:24:08 -08005542static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005543 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005544 uint32_t handle,
5545 uint32_t width, uint32_t height)
5546{
5547 struct drm_device *dev = crtc->dev;
5548 struct drm_i915_private *dev_priv = dev->dev_private;
5549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005550 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005551 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005552 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005553
Jesse Barnes79e53942008-11-07 14:24:08 -08005554 /* if we want to turn off the cursor ignore width and height */
5555 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005556 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005557 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005558 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005559 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005560 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005561 }
5562
5563 /* Currently we only support 64x64 cursors */
5564 if (width != 64 || height != 64) {
5565 DRM_ERROR("we currently only support 64x64 cursors\n");
5566 return -EINVAL;
5567 }
5568
Chris Wilson05394f32010-11-08 19:18:58 +00005569 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005570 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005571 return -ENOENT;
5572
Chris Wilson05394f32010-11-08 19:18:58 +00005573 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005574 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005575 ret = -ENOMEM;
5576 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005577 }
5578
Dave Airlie71acb5e2008-12-30 20:31:46 +10005579 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005580 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005581 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005582 if (obj->tiling_mode) {
5583 DRM_ERROR("cursor cannot be tiled\n");
5584 ret = -EINVAL;
5585 goto fail_locked;
5586 }
5587
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005588 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005589 if (ret) {
5590 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005591 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005592 }
5593
Chris Wilsond9e86c02010-11-10 16:40:20 +00005594 ret = i915_gem_object_put_fence(obj);
5595 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005596 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005597 goto fail_unpin;
5598 }
5599
Chris Wilson05394f32010-11-08 19:18:58 +00005600 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005601 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005602 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005603 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005604 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5605 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005606 if (ret) {
5607 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005608 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005609 }
Chris Wilson05394f32010-11-08 19:18:58 +00005610 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005611 }
5612
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005613 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005614 I915_WRITE(CURSIZE, (height << 12) | width);
5615
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005616 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005617 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005618 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005619 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005620 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5621 } else
5622 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005623 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005624 }
Jesse Barnes80824002009-09-10 15:28:06 -07005625
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005626 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005627
5628 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005629 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005630 intel_crtc->cursor_width = width;
5631 intel_crtc->cursor_height = height;
5632
Chris Wilson6b383a72010-09-13 13:54:26 +01005633 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005634
Jesse Barnes79e53942008-11-07 14:24:08 -08005635 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005636fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005637 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005638fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005639 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005640fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005641 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005642 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005643}
5644
5645static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5646{
Jesse Barnes79e53942008-11-07 14:24:08 -08005647 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005648
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005649 intel_crtc->cursor_x = x;
5650 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005651
Chris Wilson6b383a72010-09-13 13:54:26 +01005652 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005653
5654 return 0;
5655}
5656
5657/** Sets the color ramps on behalf of RandR */
5658void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5659 u16 blue, int regno)
5660{
5661 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5662
5663 intel_crtc->lut_r[regno] = red >> 8;
5664 intel_crtc->lut_g[regno] = green >> 8;
5665 intel_crtc->lut_b[regno] = blue >> 8;
5666}
5667
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005668void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5669 u16 *blue, int regno)
5670{
5671 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5672
5673 *red = intel_crtc->lut_r[regno] << 8;
5674 *green = intel_crtc->lut_g[regno] << 8;
5675 *blue = intel_crtc->lut_b[regno] << 8;
5676}
5677
Jesse Barnes79e53942008-11-07 14:24:08 -08005678static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005679 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005680{
James Simmons72034252010-08-03 01:33:19 +01005681 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005683
James Simmons72034252010-08-03 01:33:19 +01005684 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005685 intel_crtc->lut_r[i] = red[i] >> 8;
5686 intel_crtc->lut_g[i] = green[i] >> 8;
5687 intel_crtc->lut_b[i] = blue[i] >> 8;
5688 }
5689
5690 intel_crtc_load_lut(crtc);
5691}
5692
5693/**
5694 * Get a pipe with a simple mode set on it for doing load-based monitor
5695 * detection.
5696 *
5697 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005698 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005699 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005700 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005701 * configured for it. In the future, it could choose to temporarily disable
5702 * some outputs to free up a pipe for its use.
5703 *
5704 * \return crtc, or NULL if no pipes are available.
5705 */
5706
5707/* VESA 640x480x72Hz mode to set on the pipe */
5708static struct drm_display_mode load_detect_mode = {
5709 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5710 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5711};
5712
Chris Wilsond2dff872011-04-19 08:36:26 +01005713static struct drm_framebuffer *
5714intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005715 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01005716 struct drm_i915_gem_object *obj)
5717{
5718 struct intel_framebuffer *intel_fb;
5719 int ret;
5720
5721 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5722 if (!intel_fb) {
5723 drm_gem_object_unreference_unlocked(&obj->base);
5724 return ERR_PTR(-ENOMEM);
5725 }
5726
5727 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5728 if (ret) {
5729 drm_gem_object_unreference_unlocked(&obj->base);
5730 kfree(intel_fb);
5731 return ERR_PTR(ret);
5732 }
5733
5734 return &intel_fb->base;
5735}
5736
5737static u32
5738intel_framebuffer_pitch_for_width(int width, int bpp)
5739{
5740 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5741 return ALIGN(pitch, 64);
5742}
5743
5744static u32
5745intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5746{
5747 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5748 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5749}
5750
5751static struct drm_framebuffer *
5752intel_framebuffer_create_for_mode(struct drm_device *dev,
5753 struct drm_display_mode *mode,
5754 int depth, int bpp)
5755{
5756 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005757 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01005758
5759 obj = i915_gem_alloc_object(dev,
5760 intel_framebuffer_size_for_mode(mode, bpp));
5761 if (obj == NULL)
5762 return ERR_PTR(-ENOMEM);
5763
5764 mode_cmd.width = mode->hdisplay;
5765 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08005766 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
5767 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00005768 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01005769
5770 return intel_framebuffer_create(dev, &mode_cmd, obj);
5771}
5772
5773static struct drm_framebuffer *
5774mode_fits_in_fbdev(struct drm_device *dev,
5775 struct drm_display_mode *mode)
5776{
5777 struct drm_i915_private *dev_priv = dev->dev_private;
5778 struct drm_i915_gem_object *obj;
5779 struct drm_framebuffer *fb;
5780
5781 if (dev_priv->fbdev == NULL)
5782 return NULL;
5783
5784 obj = dev_priv->fbdev->ifb.obj;
5785 if (obj == NULL)
5786 return NULL;
5787
5788 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005789 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
5790 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01005791 return NULL;
5792
Ville Syrjälä01f2c772011-12-20 00:06:49 +02005793 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01005794 return NULL;
5795
5796 return fb;
5797}
5798
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005799bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01005800 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005801 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005802{
5803 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005804 struct intel_encoder *intel_encoder =
5805 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08005806 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005807 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005808 struct drm_crtc *crtc = NULL;
5809 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02005810 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005811 int i = -1;
5812
Chris Wilsond2dff872011-04-19 08:36:26 +01005813 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5814 connector->base.id, drm_get_connector_name(connector),
5815 encoder->base.id, drm_get_encoder_name(encoder));
5816
Jesse Barnes79e53942008-11-07 14:24:08 -08005817 /*
5818 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005819 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005820 * - if the connector already has an assigned crtc, use it (but make
5821 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005822 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005823 * - try to find the first unused crtc that can drive this connector,
5824 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005825 */
5826
5827 /* See if we already have a CRTC for this connector */
5828 if (encoder->crtc) {
5829 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005830
Daniel Vetter24218aa2012-08-12 19:27:11 +02005831 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005832 old->load_detect_temp = false;
5833
5834 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005835 if (connector->dpms != DRM_MODE_DPMS_ON)
5836 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01005837
Chris Wilson71731882011-04-19 23:10:58 +01005838 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005839 }
5840
5841 /* Find an unused one (if possible) */
5842 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5843 i++;
5844 if (!(encoder->possible_crtcs & (1 << i)))
5845 continue;
5846 if (!possible_crtc->enabled) {
5847 crtc = possible_crtc;
5848 break;
5849 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005850 }
5851
5852 /*
5853 * If we didn't find an unused CRTC, don't use any.
5854 */
5855 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005856 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5857 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005858 }
5859
Daniel Vetterfc303102012-07-09 10:40:58 +02005860 intel_encoder->new_crtc = to_intel_crtc(crtc);
5861 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005862
5863 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005864 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01005865 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005866 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005867
Chris Wilson64927112011-04-20 07:25:26 +01005868 if (!mode)
5869 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005870
Chris Wilsond2dff872011-04-19 08:36:26 +01005871 /* We need a framebuffer large enough to accommodate all accesses
5872 * that the plane may generate whilst we perform load detection.
5873 * We can not rely on the fbcon either being present (we get called
5874 * during its initialisation to detect all boot displays, or it may
5875 * not even exist) or that it is large enough to satisfy the
5876 * requested mode.
5877 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02005878 fb = mode_fits_in_fbdev(dev, mode);
5879 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01005880 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02005881 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5882 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01005883 } else
5884 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02005885 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01005886 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02005887 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005888 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005889
Daniel Vetter94352cf2012-07-05 22:51:56 +02005890 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005891 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005892 if (old->release_fb)
5893 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02005894 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005895 }
Chris Wilson71731882011-04-19 23:10:58 +01005896
Jesse Barnes79e53942008-11-07 14:24:08 -08005897 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005898 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005899
Chris Wilson71731882011-04-19 23:10:58 +01005900 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005901fail:
5902 connector->encoder = NULL;
5903 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02005904 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005905}
5906
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005907void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01005908 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005909{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02005910 struct intel_encoder *intel_encoder =
5911 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01005912 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005913
Chris Wilsond2dff872011-04-19 08:36:26 +01005914 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5915 connector->base.id, drm_get_connector_name(connector),
5916 encoder->base.id, drm_get_encoder_name(encoder));
5917
Chris Wilson8261b192011-04-19 23:18:09 +01005918 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02005919 struct drm_crtc *crtc = encoder->crtc;
5920
5921 to_intel_connector(connector)->new_encoder = NULL;
5922 intel_encoder->new_crtc = NULL;
5923 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01005924
5925 if (old->release_fb)
5926 old->release_fb->funcs->destroy(old->release_fb);
5927
Chris Wilson0622a532011-04-21 09:32:11 +01005928 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005929 }
5930
Eric Anholtc751ce42010-03-25 11:48:48 -07005931 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02005932 if (old->dpms_mode != DRM_MODE_DPMS_ON)
5933 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005934}
5935
5936/* Returns the clock of the currently programmed mode of the given pipe. */
5937static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5938{
5939 struct drm_i915_private *dev_priv = dev->dev_private;
5940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5941 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005942 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005943 u32 fp;
5944 intel_clock_t clock;
5945
5946 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005947 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005948 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005949 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005950
5951 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005952 if (IS_PINEVIEW(dev)) {
5953 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5954 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005955 } else {
5956 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5957 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5958 }
5959
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005960 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005961 if (IS_PINEVIEW(dev))
5962 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5963 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005964 else
5965 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005966 DPLL_FPA01_P1_POST_DIV_SHIFT);
5967
5968 switch (dpll & DPLL_MODE_MASK) {
5969 case DPLLB_MODE_DAC_SERIAL:
5970 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5971 5 : 10;
5972 break;
5973 case DPLLB_MODE_LVDS:
5974 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5975 7 : 14;
5976 break;
5977 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005978 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005979 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5980 return 0;
5981 }
5982
5983 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005984 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005985 } else {
5986 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5987
5988 if (is_lvds) {
5989 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5990 DPLL_FPA01_P1_POST_DIV_SHIFT);
5991 clock.p2 = 14;
5992
5993 if ((dpll & PLL_REF_INPUT_MASK) ==
5994 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5995 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005996 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005997 } else
Shaohua Li21778322009-02-23 15:19:16 +08005998 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005999 } else {
6000 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6001 clock.p1 = 2;
6002 else {
6003 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6004 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6005 }
6006 if (dpll & PLL_P2_DIVIDE_BY_4)
6007 clock.p2 = 4;
6008 else
6009 clock.p2 = 2;
6010
Shaohua Li21778322009-02-23 15:19:16 +08006011 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006012 }
6013 }
6014
6015 /* XXX: It would be nice to validate the clocks, but we can't reuse
6016 * i830PllIsValid() because it relies on the xf86_config connector
6017 * configuration being accurate, which it isn't necessarily.
6018 */
6019
6020 return clock.dot;
6021}
6022
6023/** Returns the currently programmed mode of the given pipe. */
6024struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6025 struct drm_crtc *crtc)
6026{
Jesse Barnes548f2452011-02-17 10:40:53 -08006027 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6029 int pipe = intel_crtc->pipe;
6030 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08006031 int htot = I915_READ(HTOTAL(pipe));
6032 int hsync = I915_READ(HSYNC(pipe));
6033 int vtot = I915_READ(VTOTAL(pipe));
6034 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006035
6036 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6037 if (!mode)
6038 return NULL;
6039
6040 mode->clock = intel_crtc_clock_get(dev, crtc);
6041 mode->hdisplay = (htot & 0xffff) + 1;
6042 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6043 mode->hsync_start = (hsync & 0xffff) + 1;
6044 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6045 mode->vdisplay = (vtot & 0xffff) + 1;
6046 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6047 mode->vsync_start = (vsync & 0xffff) + 1;
6048 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6049
6050 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006051
6052 return mode;
6053}
6054
Daniel Vetter3dec0092010-08-20 21:40:52 +02006055static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006056{
6057 struct drm_device *dev = crtc->dev;
6058 drm_i915_private_t *dev_priv = dev->dev_private;
6059 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6060 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006061 int dpll_reg = DPLL(pipe);
6062 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006063
Eric Anholtbad720f2009-10-22 16:11:14 -07006064 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006065 return;
6066
6067 if (!dev_priv->lvds_downclock_avail)
6068 return;
6069
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006070 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006071 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006072 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006073
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006074 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006075
6076 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6077 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006078 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006079
Jesse Barnes652c3932009-08-17 13:31:43 -07006080 dpll = I915_READ(dpll_reg);
6081 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006082 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006083 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006084}
6085
6086static void intel_decrease_pllclock(struct drm_crtc *crtc)
6087{
6088 struct drm_device *dev = crtc->dev;
6089 drm_i915_private_t *dev_priv = dev->dev_private;
6090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006091
Eric Anholtbad720f2009-10-22 16:11:14 -07006092 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006093 return;
6094
6095 if (!dev_priv->lvds_downclock_avail)
6096 return;
6097
6098 /*
6099 * Since this is called by a timer, we should never get here in
6100 * the manual case.
6101 */
6102 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006103 int pipe = intel_crtc->pipe;
6104 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006105 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006106
Zhao Yakui44d98a62009-10-09 11:39:40 +08006107 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006108
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006109 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006110
Chris Wilson074b5e12012-05-02 12:07:06 +01006111 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006112 dpll |= DISPLAY_RATE_SELECT_FPA1;
6113 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006114 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006115 dpll = I915_READ(dpll_reg);
6116 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006117 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006118 }
6119
6120}
6121
Chris Wilsonf047e392012-07-21 12:31:41 +01006122void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006123{
Chris Wilsonf047e392012-07-21 12:31:41 +01006124 i915_update_gfx_val(dev->dev_private);
6125}
6126
6127void intel_mark_idle(struct drm_device *dev)
6128{
Chris Wilsonf047e392012-07-21 12:31:41 +01006129}
6130
6131void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6132{
6133 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006134 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006135
6136 if (!i915_powersave)
6137 return;
6138
Jesse Barnes652c3932009-08-17 13:31:43 -07006139 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006140 if (!crtc->fb)
6141 continue;
6142
Chris Wilsonf047e392012-07-21 12:31:41 +01006143 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6144 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006145 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006146}
6147
Chris Wilsonf047e392012-07-21 12:31:41 +01006148void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006149{
Chris Wilsonf047e392012-07-21 12:31:41 +01006150 struct drm_device *dev = obj->base.dev;
6151 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006152
Chris Wilsonf047e392012-07-21 12:31:41 +01006153 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006154 return;
6155
Jesse Barnes652c3932009-08-17 13:31:43 -07006156 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6157 if (!crtc->fb)
6158 continue;
6159
Chris Wilsonf047e392012-07-21 12:31:41 +01006160 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6161 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006162 }
6163}
6164
Jesse Barnes79e53942008-11-07 14:24:08 -08006165static void intel_crtc_destroy(struct drm_crtc *crtc)
6166{
6167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006168 struct drm_device *dev = crtc->dev;
6169 struct intel_unpin_work *work;
6170 unsigned long flags;
6171
6172 spin_lock_irqsave(&dev->event_lock, flags);
6173 work = intel_crtc->unpin_work;
6174 intel_crtc->unpin_work = NULL;
6175 spin_unlock_irqrestore(&dev->event_lock, flags);
6176
6177 if (work) {
6178 cancel_work_sync(&work->work);
6179 kfree(work);
6180 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006181
6182 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006183
Jesse Barnes79e53942008-11-07 14:24:08 -08006184 kfree(intel_crtc);
6185}
6186
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006187static void intel_unpin_work_fn(struct work_struct *__work)
6188{
6189 struct intel_unpin_work *work =
6190 container_of(__work, struct intel_unpin_work, work);
6191
6192 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006193 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006194 drm_gem_object_unreference(&work->pending_flip_obj->base);
6195 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006196
Chris Wilson7782de32011-07-08 12:22:41 +01006197 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006198 mutex_unlock(&work->dev->struct_mutex);
6199 kfree(work);
6200}
6201
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006202static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006203 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006204{
6205 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6207 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006208 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006209 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006210 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006211 unsigned long flags;
6212
6213 /* Ignore early vblank irqs */
6214 if (intel_crtc == NULL)
6215 return;
6216
Mario Kleiner49b14a52010-12-09 07:00:07 +01006217 do_gettimeofday(&tnow);
6218
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006219 spin_lock_irqsave(&dev->event_lock, flags);
6220 work = intel_crtc->unpin_work;
6221 if (work == NULL || !work->pending) {
6222 spin_unlock_irqrestore(&dev->event_lock, flags);
6223 return;
6224 }
6225
6226 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006227
6228 if (work->event) {
6229 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006230 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006231
6232 /* Called before vblank count and timestamps have
6233 * been updated for the vblank interval of flip
6234 * completion? Need to increment vblank count and
6235 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006236 * to account for this. We assume this happened if we
6237 * get called over 0.9 frame durations after the last
6238 * timestamped vblank.
6239 *
6240 * This calculation can not be used with vrefresh rates
6241 * below 5Hz (10Hz to be on the safe side) without
6242 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006243 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006244 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6245 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006246 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006247 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6248 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006249 }
6250
Mario Kleiner49b14a52010-12-09 07:00:07 +01006251 e->event.tv_sec = tvbl.tv_sec;
6252 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006253
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006254 list_add_tail(&e->base.link,
6255 &e->base.file_priv->event_list);
6256 wake_up_interruptible(&e->base.file_priv->event_wait);
6257 }
6258
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006259 drm_vblank_put(dev, intel_crtc->pipe);
6260
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006261 spin_unlock_irqrestore(&dev->event_lock, flags);
6262
Chris Wilson05394f32010-11-08 19:18:58 +00006263 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006264
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006265 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006266 &obj->pending_flip.counter);
6267 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006268 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006269
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006270 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006271
6272 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006273}
6274
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006275void intel_finish_page_flip(struct drm_device *dev, int pipe)
6276{
6277 drm_i915_private_t *dev_priv = dev->dev_private;
6278 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6279
Mario Kleiner49b14a52010-12-09 07:00:07 +01006280 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006281}
6282
6283void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6284{
6285 drm_i915_private_t *dev_priv = dev->dev_private;
6286 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6287
Mario Kleiner49b14a52010-12-09 07:00:07 +01006288 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006289}
6290
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006291void intel_prepare_page_flip(struct drm_device *dev, int plane)
6292{
6293 drm_i915_private_t *dev_priv = dev->dev_private;
6294 struct intel_crtc *intel_crtc =
6295 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6296 unsigned long flags;
6297
6298 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006299 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006300 if ((++intel_crtc->unpin_work->pending) > 1)
6301 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006302 } else {
6303 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6304 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006305 spin_unlock_irqrestore(&dev->event_lock, flags);
6306}
6307
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006308static int intel_gen2_queue_flip(struct drm_device *dev,
6309 struct drm_crtc *crtc,
6310 struct drm_framebuffer *fb,
6311 struct drm_i915_gem_object *obj)
6312{
6313 struct drm_i915_private *dev_priv = dev->dev_private;
6314 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006315 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006316 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006317 int ret;
6318
Daniel Vetter6d90c952012-04-26 23:28:05 +02006319 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006320 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006321 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006322
Daniel Vetter6d90c952012-04-26 23:28:05 +02006323 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006324 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006325 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006326
6327 /* Can't queue multiple flips, so wait for the previous
6328 * one to finish before executing the next.
6329 */
6330 if (intel_crtc->plane)
6331 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6332 else
6333 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006334 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6335 intel_ring_emit(ring, MI_NOOP);
6336 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6337 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6338 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006339 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006340 intel_ring_emit(ring, 0); /* aux display base address, unused */
6341 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006342 return 0;
6343
6344err_unpin:
6345 intel_unpin_fb_obj(obj);
6346err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006347 return ret;
6348}
6349
6350static int intel_gen3_queue_flip(struct drm_device *dev,
6351 struct drm_crtc *crtc,
6352 struct drm_framebuffer *fb,
6353 struct drm_i915_gem_object *obj)
6354{
6355 struct drm_i915_private *dev_priv = dev->dev_private;
6356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006357 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006358 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006359 int ret;
6360
Daniel Vetter6d90c952012-04-26 23:28:05 +02006361 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006362 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006363 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006364
Daniel Vetter6d90c952012-04-26 23:28:05 +02006365 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006366 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006367 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006368
6369 if (intel_crtc->plane)
6370 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6371 else
6372 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006373 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6374 intel_ring_emit(ring, MI_NOOP);
6375 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6376 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6377 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02006378 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006379 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006380
Daniel Vetter6d90c952012-04-26 23:28:05 +02006381 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006382 return 0;
6383
6384err_unpin:
6385 intel_unpin_fb_obj(obj);
6386err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006387 return ret;
6388}
6389
6390static int intel_gen4_queue_flip(struct drm_device *dev,
6391 struct drm_crtc *crtc,
6392 struct drm_framebuffer *fb,
6393 struct drm_i915_gem_object *obj)
6394{
6395 struct drm_i915_private *dev_priv = dev->dev_private;
6396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6397 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006398 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006399 int ret;
6400
Daniel Vetter6d90c952012-04-26 23:28:05 +02006401 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006402 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006403 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006404
Daniel Vetter6d90c952012-04-26 23:28:05 +02006405 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006406 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006407 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006408
6409 /* i965+ uses the linear or tiled offsets from the
6410 * Display Registers (which do not change across a page-flip)
6411 * so we need only reprogram the base address.
6412 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02006413 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6414 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6415 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006416 intel_ring_emit(ring,
6417 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6418 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006419
6420 /* XXX Enabling the panel-fitter across page-flip is so far
6421 * untested on non-native modes, so ignore it for now.
6422 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6423 */
6424 pf = 0;
6425 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006426 intel_ring_emit(ring, pf | pipesrc);
6427 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006428 return 0;
6429
6430err_unpin:
6431 intel_unpin_fb_obj(obj);
6432err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006433 return ret;
6434}
6435
6436static int intel_gen6_queue_flip(struct drm_device *dev,
6437 struct drm_crtc *crtc,
6438 struct drm_framebuffer *fb,
6439 struct drm_i915_gem_object *obj)
6440{
6441 struct drm_i915_private *dev_priv = dev->dev_private;
6442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02006443 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006444 uint32_t pf, pipesrc;
6445 int ret;
6446
Daniel Vetter6d90c952012-04-26 23:28:05 +02006447 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006448 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006449 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006450
Daniel Vetter6d90c952012-04-26 23:28:05 +02006451 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006452 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006453 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006454
Daniel Vetter6d90c952012-04-26 23:28:05 +02006455 intel_ring_emit(ring, MI_DISPLAY_FLIP |
6456 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6457 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02006458 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006459
Chris Wilson99d9acd2012-04-17 20:37:00 +01006460 /* Contrary to the suggestions in the documentation,
6461 * "Enable Panel Fitter" does not seem to be required when page
6462 * flipping with a non-native mode, and worse causes a normal
6463 * modeset to fail.
6464 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6465 */
6466 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006467 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02006468 intel_ring_emit(ring, pf | pipesrc);
6469 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006470 return 0;
6471
6472err_unpin:
6473 intel_unpin_fb_obj(obj);
6474err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006475 return ret;
6476}
6477
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006478/*
6479 * On gen7 we currently use the blit ring because (in early silicon at least)
6480 * the render ring doesn't give us interrpts for page flip completion, which
6481 * means clients will hang after the first flip is queued. Fortunately the
6482 * blit ring generates interrupts properly, so use it instead.
6483 */
6484static int intel_gen7_queue_flip(struct drm_device *dev,
6485 struct drm_crtc *crtc,
6486 struct drm_framebuffer *fb,
6487 struct drm_i915_gem_object *obj)
6488{
6489 struct drm_i915_private *dev_priv = dev->dev_private;
6490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6491 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006492 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006493 int ret;
6494
6495 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6496 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006497 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006498
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006499 switch(intel_crtc->plane) {
6500 case PLANE_A:
6501 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6502 break;
6503 case PLANE_B:
6504 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6505 break;
6506 case PLANE_C:
6507 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6508 break;
6509 default:
6510 WARN_ONCE(1, "unknown plane in flip command\n");
6511 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03006512 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006513 }
6514
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006515 ret = intel_ring_begin(ring, 4);
6516 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01006517 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006518
Daniel Vettercb05d8d2012-05-23 14:02:00 +02006519 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006520 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02006521 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006522 intel_ring_emit(ring, (MI_NOOP));
6523 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01006524 return 0;
6525
6526err_unpin:
6527 intel_unpin_fb_obj(obj);
6528err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006529 return ret;
6530}
6531
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006532static int intel_default_queue_flip(struct drm_device *dev,
6533 struct drm_crtc *crtc,
6534 struct drm_framebuffer *fb,
6535 struct drm_i915_gem_object *obj)
6536{
6537 return -ENODEV;
6538}
6539
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006540static int intel_crtc_page_flip(struct drm_crtc *crtc,
6541 struct drm_framebuffer *fb,
6542 struct drm_pending_vblank_event *event)
6543{
6544 struct drm_device *dev = crtc->dev;
6545 struct drm_i915_private *dev_priv = dev->dev_private;
6546 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006547 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006548 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6549 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006550 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006551 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006552
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03006553 /* Can't change pixel format via MI display flips. */
6554 if (fb->pixel_format != crtc->fb->pixel_format)
6555 return -EINVAL;
6556
6557 /*
6558 * TILEOFF/LINOFF registers can't be changed via MI display flips.
6559 * Note that pitch changes could also affect these register.
6560 */
6561 if (INTEL_INFO(dev)->gen > 3 &&
6562 (fb->offsets[0] != crtc->fb->offsets[0] ||
6563 fb->pitches[0] != crtc->fb->pitches[0]))
6564 return -EINVAL;
6565
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006566 work = kzalloc(sizeof *work, GFP_KERNEL);
6567 if (work == NULL)
6568 return -ENOMEM;
6569
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006570 work->event = event;
6571 work->dev = crtc->dev;
6572 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006573 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006574 INIT_WORK(&work->work, intel_unpin_work_fn);
6575
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006576 ret = drm_vblank_get(dev, intel_crtc->pipe);
6577 if (ret)
6578 goto free_work;
6579
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006580 /* We borrow the event spin lock for protecting unpin_work */
6581 spin_lock_irqsave(&dev->event_lock, flags);
6582 if (intel_crtc->unpin_work) {
6583 spin_unlock_irqrestore(&dev->event_lock, flags);
6584 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006585 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01006586
6587 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006588 return -EBUSY;
6589 }
6590 intel_crtc->unpin_work = work;
6591 spin_unlock_irqrestore(&dev->event_lock, flags);
6592
6593 intel_fb = to_intel_framebuffer(fb);
6594 obj = intel_fb->obj;
6595
Chris Wilson79158102012-05-23 11:13:58 +01006596 ret = i915_mutex_lock_interruptible(dev);
6597 if (ret)
6598 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006599
Jesse Barnes75dfca82010-02-10 15:09:44 -08006600 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006601 drm_gem_object_reference(&work->old_fb_obj->base);
6602 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006603
6604 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006605
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006606 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006607
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006608 work->enable_stall_check = true;
6609
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006610 /* Block clients from rendering to the new back buffer until
6611 * the flip occurs and the object is no longer visible.
6612 */
Chris Wilson05394f32010-11-08 19:18:58 +00006613 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006614
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006615 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6616 if (ret)
6617 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006618
Chris Wilson7782de32011-07-08 12:22:41 +01006619 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01006620 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006621 mutex_unlock(&dev->struct_mutex);
6622
Jesse Barnese5510fa2010-07-01 16:48:37 -07006623 trace_i915_flip_request(intel_crtc->plane, obj);
6624
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006625 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006626
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006627cleanup_pending:
6628 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00006629 drm_gem_object_unreference(&work->old_fb_obj->base);
6630 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006631 mutex_unlock(&dev->struct_mutex);
6632
Chris Wilson79158102012-05-23 11:13:58 +01006633cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01006634 spin_lock_irqsave(&dev->event_lock, flags);
6635 intel_crtc->unpin_work = NULL;
6636 spin_unlock_irqrestore(&dev->event_lock, flags);
6637
Jesse Barnes7317c75e62011-08-29 09:45:28 -07006638 drm_vblank_put(dev, intel_crtc->pipe);
6639free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01006640 kfree(work);
6641
6642 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006643}
6644
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006645static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006646 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6647 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02006648 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006649};
6650
Daniel Vetter6ed0f792012-07-08 19:41:43 +02006651bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
6652{
6653 struct intel_encoder *other_encoder;
6654 struct drm_crtc *crtc = &encoder->new_crtc->base;
6655
6656 if (WARN_ON(!crtc))
6657 return false;
6658
6659 list_for_each_entry(other_encoder,
6660 &crtc->dev->mode_config.encoder_list,
6661 base.head) {
6662
6663 if (&other_encoder->new_crtc->base != crtc ||
6664 encoder == other_encoder)
6665 continue;
6666 else
6667 return true;
6668 }
6669
6670 return false;
6671}
6672
Daniel Vetter50f56112012-07-02 09:35:43 +02006673static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
6674 struct drm_crtc *crtc)
6675{
6676 struct drm_device *dev;
6677 struct drm_crtc *tmp;
6678 int crtc_mask = 1;
6679
6680 WARN(!crtc, "checking null crtc?\n");
6681
6682 dev = crtc->dev;
6683
6684 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
6685 if (tmp == crtc)
6686 break;
6687 crtc_mask <<= 1;
6688 }
6689
6690 if (encoder->possible_crtcs & crtc_mask)
6691 return true;
6692 return false;
6693}
6694
Daniel Vetter9a935852012-07-05 22:34:27 +02006695/**
6696 * intel_modeset_update_staged_output_state
6697 *
6698 * Updates the staged output configuration state, e.g. after we've read out the
6699 * current hw state.
6700 */
6701static void intel_modeset_update_staged_output_state(struct drm_device *dev)
6702{
6703 struct intel_encoder *encoder;
6704 struct intel_connector *connector;
6705
6706 list_for_each_entry(connector, &dev->mode_config.connector_list,
6707 base.head) {
6708 connector->new_encoder =
6709 to_intel_encoder(connector->base.encoder);
6710 }
6711
6712 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6713 base.head) {
6714 encoder->new_crtc =
6715 to_intel_crtc(encoder->base.crtc);
6716 }
6717}
6718
6719/**
6720 * intel_modeset_commit_output_state
6721 *
6722 * This function copies the stage display pipe configuration to the real one.
6723 */
6724static void intel_modeset_commit_output_state(struct drm_device *dev)
6725{
6726 struct intel_encoder *encoder;
6727 struct intel_connector *connector;
6728
6729 list_for_each_entry(connector, &dev->mode_config.connector_list,
6730 base.head) {
6731 connector->base.encoder = &connector->new_encoder->base;
6732 }
6733
6734 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6735 base.head) {
6736 encoder->base.crtc = &encoder->new_crtc->base;
6737 }
6738}
6739
Daniel Vetter7758a112012-07-08 19:40:39 +02006740static struct drm_display_mode *
6741intel_modeset_adjusted_mode(struct drm_crtc *crtc,
6742 struct drm_display_mode *mode)
6743{
6744 struct drm_device *dev = crtc->dev;
6745 struct drm_display_mode *adjusted_mode;
6746 struct drm_encoder_helper_funcs *encoder_funcs;
6747 struct intel_encoder *encoder;
6748
6749 adjusted_mode = drm_mode_duplicate(dev, mode);
6750 if (!adjusted_mode)
6751 return ERR_PTR(-ENOMEM);
6752
6753 /* Pass our mode to the connectors and the CRTC to give them a chance to
6754 * adjust it according to limitations or connector properties, and also
6755 * a chance to reject the mode entirely.
6756 */
6757 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6758 base.head) {
6759
6760 if (&encoder->new_crtc->base != crtc)
6761 continue;
6762 encoder_funcs = encoder->base.helper_private;
6763 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
6764 adjusted_mode))) {
6765 DRM_DEBUG_KMS("Encoder fixup failed\n");
6766 goto fail;
6767 }
6768 }
6769
6770 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
6771 DRM_DEBUG_KMS("CRTC fixup failed\n");
6772 goto fail;
6773 }
6774 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
6775
6776 return adjusted_mode;
6777fail:
6778 drm_mode_destroy(dev, adjusted_mode);
6779 return ERR_PTR(-EINVAL);
6780}
6781
Daniel Vettere2e1ed42012-07-08 21:14:38 +02006782/* Computes which crtcs are affected and sets the relevant bits in the mask. For
6783 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
6784static void
6785intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
6786 unsigned *prepare_pipes, unsigned *disable_pipes)
6787{
6788 struct intel_crtc *intel_crtc;
6789 struct drm_device *dev = crtc->dev;
6790 struct intel_encoder *encoder;
6791 struct intel_connector *connector;
6792 struct drm_crtc *tmp_crtc;
6793
6794 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
6795
6796 /* Check which crtcs have changed outputs connected to them, these need
6797 * to be part of the prepare_pipes mask. We don't (yet) support global
6798 * modeset across multiple crtcs, so modeset_pipes will only have one
6799 * bit set at most. */
6800 list_for_each_entry(connector, &dev->mode_config.connector_list,
6801 base.head) {
6802 if (connector->base.encoder == &connector->new_encoder->base)
6803 continue;
6804
6805 if (connector->base.encoder) {
6806 tmp_crtc = connector->base.encoder->crtc;
6807
6808 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
6809 }
6810
6811 if (connector->new_encoder)
6812 *prepare_pipes |=
6813 1 << connector->new_encoder->new_crtc->pipe;
6814 }
6815
6816 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6817 base.head) {
6818 if (encoder->base.crtc == &encoder->new_crtc->base)
6819 continue;
6820
6821 if (encoder->base.crtc) {
6822 tmp_crtc = encoder->base.crtc;
6823
6824 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
6825 }
6826
6827 if (encoder->new_crtc)
6828 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
6829 }
6830
6831 /* Check for any pipes that will be fully disabled ... */
6832 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
6833 base.head) {
6834 bool used = false;
6835
6836 /* Don't try to disable disabled crtcs. */
6837 if (!intel_crtc->base.enabled)
6838 continue;
6839
6840 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6841 base.head) {
6842 if (encoder->new_crtc == intel_crtc)
6843 used = true;
6844 }
6845
6846 if (!used)
6847 *disable_pipes |= 1 << intel_crtc->pipe;
6848 }
6849
6850
6851 /* set_mode is also used to update properties on life display pipes. */
6852 intel_crtc = to_intel_crtc(crtc);
6853 if (crtc->enabled)
6854 *prepare_pipes |= 1 << intel_crtc->pipe;
6855
6856 /* We only support modeset on one single crtc, hence we need to do that
6857 * only for the passed in crtc iff we change anything else than just
6858 * disable crtcs.
6859 *
6860 * This is actually not true, to be fully compatible with the old crtc
6861 * helper we automatically disable _any_ output (i.e. doesn't need to be
6862 * connected to the crtc we're modesetting on) if it's disconnected.
6863 * Which is a rather nutty api (since changed the output configuration
6864 * without userspace's explicit request can lead to confusion), but
6865 * alas. Hence we currently need to modeset on all pipes we prepare. */
6866 if (*prepare_pipes)
6867 *modeset_pipes = *prepare_pipes;
6868
6869 /* ... and mask these out. */
6870 *modeset_pipes &= ~(*disable_pipes);
6871 *prepare_pipes &= ~(*disable_pipes);
6872}
6873
Daniel Vetterea9d7582012-07-10 10:42:52 +02006874static bool intel_crtc_in_use(struct drm_crtc *crtc)
6875{
6876 struct drm_encoder *encoder;
6877 struct drm_device *dev = crtc->dev;
6878
6879 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
6880 if (encoder->crtc == crtc)
6881 return true;
6882
6883 return false;
6884}
6885
6886static void
6887intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
6888{
6889 struct intel_encoder *intel_encoder;
6890 struct intel_crtc *intel_crtc;
6891 struct drm_connector *connector;
6892
6893 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
6894 base.head) {
6895 if (!intel_encoder->base.crtc)
6896 continue;
6897
6898 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
6899
6900 if (prepare_pipes & (1 << intel_crtc->pipe))
6901 intel_encoder->connectors_active = false;
6902 }
6903
6904 intel_modeset_commit_output_state(dev);
6905
6906 /* Update computed state. */
6907 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
6908 base.head) {
6909 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
6910 }
6911
6912 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
6913 if (!connector->encoder || !connector->encoder->crtc)
6914 continue;
6915
6916 intel_crtc = to_intel_crtc(connector->encoder->crtc);
6917
6918 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02006919 struct drm_property *dpms_property =
6920 dev->mode_config.dpms_property;
6921
Daniel Vetterea9d7582012-07-10 10:42:52 +02006922 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02006923 drm_connector_property_set_value(connector,
6924 dpms_property,
6925 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02006926
6927 intel_encoder = to_intel_encoder(connector->encoder);
6928 intel_encoder->connectors_active = true;
6929 }
6930 }
6931
6932}
6933
Daniel Vetter25c5b262012-07-08 22:08:04 +02006934#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
6935 list_for_each_entry((intel_crtc), \
6936 &(dev)->mode_config.crtc_list, \
6937 base.head) \
6938 if (mask & (1 <<(intel_crtc)->pipe)) \
6939
Daniel Vetterb9805142012-08-31 17:37:33 +02006940void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02006941intel_modeset_check_state(struct drm_device *dev)
6942{
6943 struct intel_crtc *crtc;
6944 struct intel_encoder *encoder;
6945 struct intel_connector *connector;
6946
6947 list_for_each_entry(connector, &dev->mode_config.connector_list,
6948 base.head) {
6949 /* This also checks the encoder/connector hw state with the
6950 * ->get_hw_state callbacks. */
6951 intel_connector_check_state(connector);
6952
6953 WARN(&connector->new_encoder->base != connector->base.encoder,
6954 "connector's staged encoder doesn't match current encoder\n");
6955 }
6956
6957 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
6958 base.head) {
6959 bool enabled = false;
6960 bool active = false;
6961 enum pipe pipe, tracked_pipe;
6962
6963 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
6964 encoder->base.base.id,
6965 drm_get_encoder_name(&encoder->base));
6966
6967 WARN(&encoder->new_crtc->base != encoder->base.crtc,
6968 "encoder's stage crtc doesn't match current crtc\n");
6969 WARN(encoder->connectors_active && !encoder->base.crtc,
6970 "encoder's active_connectors set, but no crtc\n");
6971
6972 list_for_each_entry(connector, &dev->mode_config.connector_list,
6973 base.head) {
6974 if (connector->base.encoder != &encoder->base)
6975 continue;
6976 enabled = true;
6977 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
6978 active = true;
6979 }
6980 WARN(!!encoder->base.crtc != enabled,
6981 "encoder's enabled state mismatch "
6982 "(expected %i, found %i)\n",
6983 !!encoder->base.crtc, enabled);
6984 WARN(active && !encoder->base.crtc,
6985 "active encoder with no crtc\n");
6986
6987 WARN(encoder->connectors_active != active,
6988 "encoder's computed active state doesn't match tracked active state "
6989 "(expected %i, found %i)\n", active, encoder->connectors_active);
6990
6991 active = encoder->get_hw_state(encoder, &pipe);
6992 WARN(active != encoder->connectors_active,
6993 "encoder's hw state doesn't match sw tracking "
6994 "(expected %i, found %i)\n",
6995 encoder->connectors_active, active);
6996
6997 if (!encoder->base.crtc)
6998 continue;
6999
7000 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7001 WARN(active && pipe != tracked_pipe,
7002 "active encoder's pipe doesn't match"
7003 "(expected %i, found %i)\n",
7004 tracked_pipe, pipe);
7005
7006 }
7007
7008 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7009 base.head) {
7010 bool enabled = false;
7011 bool active = false;
7012
7013 DRM_DEBUG_KMS("[CRTC:%d]\n",
7014 crtc->base.base.id);
7015
7016 WARN(crtc->active && !crtc->base.enabled,
7017 "active crtc, but not enabled in sw tracking\n");
7018
7019 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7020 base.head) {
7021 if (encoder->base.crtc != &crtc->base)
7022 continue;
7023 enabled = true;
7024 if (encoder->connectors_active)
7025 active = true;
7026 }
7027 WARN(active != crtc->active,
7028 "crtc's computed active state doesn't match tracked active state "
7029 "(expected %i, found %i)\n", active, crtc->active);
7030 WARN(enabled != crtc->base.enabled,
7031 "crtc's computed enabled state doesn't match tracked enabled state "
7032 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7033
7034 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7035 }
7036}
7037
Daniel Vettera6778b32012-07-02 09:56:42 +02007038bool intel_set_mode(struct drm_crtc *crtc,
7039 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007040 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007041{
7042 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007043 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007044 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007045 struct drm_encoder_helper_funcs *encoder_funcs;
Daniel Vettera6778b32012-07-02 09:56:42 +02007046 struct drm_encoder *encoder;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007047 struct intel_crtc *intel_crtc;
7048 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007049 bool ret = true;
7050
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007051 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007052 &prepare_pipes, &disable_pipes);
7053
7054 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7055 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007056
Daniel Vetter976f8a22012-07-08 22:34:21 +02007057 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7058 intel_crtc_disable(&intel_crtc->base);
7059
Daniel Vettera6778b32012-07-02 09:56:42 +02007060 saved_hwmode = crtc->hwmode;
7061 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007062
Daniel Vetter25c5b262012-07-08 22:08:04 +02007063 /* Hack: Because we don't (yet) support global modeset on multiple
7064 * crtcs, we don't keep track of the new mode for more than one crtc.
7065 * Hence simply check whether any bit is set in modeset_pipes in all the
7066 * pieces of code that are not yet converted to deal with mutliple crtcs
7067 * changing their mode at the same time. */
7068 adjusted_mode = NULL;
7069 if (modeset_pipes) {
7070 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7071 if (IS_ERR(adjusted_mode)) {
7072 return false;
7073 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007074 }
7075
Daniel Vetterea9d7582012-07-10 10:42:52 +02007076 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7077 if (intel_crtc->base.enabled)
7078 dev_priv->display.crtc_disable(&intel_crtc->base);
7079 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007080
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007081 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7082 * to set it here already despite that we pass it down the callchain.
7083 */
7084 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007085 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007086
Daniel Vetterea9d7582012-07-10 10:42:52 +02007087 /* Only after disabling all output pipelines that will be changed can we
7088 * update the the output configuration. */
7089 intel_modeset_update_state(dev, prepare_pipes);
7090
Daniel Vettera6778b32012-07-02 09:56:42 +02007091 /* Set up the DPLL and any encoders state that needs to adjust or depend
7092 * on the DPLL.
7093 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007094 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7095 ret = !intel_crtc_mode_set(&intel_crtc->base,
7096 mode, adjusted_mode,
7097 x, y, fb);
7098 if (!ret)
7099 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007100
Daniel Vetter25c5b262012-07-08 22:08:04 +02007101 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007102
Daniel Vetter25c5b262012-07-08 22:08:04 +02007103 if (encoder->crtc != &intel_crtc->base)
7104 continue;
Daniel Vettera6778b32012-07-02 09:56:42 +02007105
Daniel Vetter25c5b262012-07-08 22:08:04 +02007106 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7107 encoder->base.id, drm_get_encoder_name(encoder),
7108 mode->base.id, mode->name);
7109 encoder_funcs = encoder->helper_private;
7110 encoder_funcs->mode_set(encoder, mode, adjusted_mode);
7111 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007112 }
7113
7114 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007115 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7116 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007117
Daniel Vetter25c5b262012-07-08 22:08:04 +02007118 if (modeset_pipes) {
7119 /* Store real post-adjustment hardware mode. */
7120 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007121
Daniel Vetter25c5b262012-07-08 22:08:04 +02007122 /* Calculate and store various constants which
7123 * are later needed by vblank and swap-completion
7124 * timestamping. They are derived from true hwmode.
7125 */
7126 drm_calc_timestamping_constants(crtc);
7127 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007128
7129 /* FIXME: add subpixel order */
7130done:
7131 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007132 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007133 crtc->hwmode = saved_hwmode;
7134 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007135 } else {
7136 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007137 }
7138
7139 return ret;
7140}
7141
Daniel Vetter25c5b262012-07-08 22:08:04 +02007142#undef for_each_intel_crtc_masked
7143
Daniel Vetterd9e55602012-07-04 22:16:09 +02007144static void intel_set_config_free(struct intel_set_config *config)
7145{
7146 if (!config)
7147 return;
7148
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007149 kfree(config->save_connector_encoders);
7150 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007151 kfree(config);
7152}
7153
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007154static int intel_set_config_save_state(struct drm_device *dev,
7155 struct intel_set_config *config)
7156{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007157 struct drm_encoder *encoder;
7158 struct drm_connector *connector;
7159 int count;
7160
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007161 config->save_encoder_crtcs =
7162 kcalloc(dev->mode_config.num_encoder,
7163 sizeof(struct drm_crtc *), GFP_KERNEL);
7164 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007165 return -ENOMEM;
7166
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007167 config->save_connector_encoders =
7168 kcalloc(dev->mode_config.num_connector,
7169 sizeof(struct drm_encoder *), GFP_KERNEL);
7170 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007171 return -ENOMEM;
7172
7173 /* Copy data. Note that driver private data is not affected.
7174 * Should anything bad happen only the expected state is
7175 * restored, not the drivers personal bookkeeping.
7176 */
7177 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007178 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007179 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007180 }
7181
7182 count = 0;
7183 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007184 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007185 }
7186
7187 return 0;
7188}
7189
7190static void intel_set_config_restore_state(struct drm_device *dev,
7191 struct intel_set_config *config)
7192{
Daniel Vetter9a935852012-07-05 22:34:27 +02007193 struct intel_encoder *encoder;
7194 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007195 int count;
7196
7197 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007198 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7199 encoder->new_crtc =
7200 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007201 }
7202
7203 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007204 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7205 connector->new_encoder =
7206 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007207 }
7208}
7209
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007210static void
7211intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7212 struct intel_set_config *config)
7213{
7214
7215 /* We should be able to check here if the fb has the same properties
7216 * and then just flip_or_move it */
7217 if (set->crtc->fb != set->fb) {
7218 /* If we have no fb then treat it as a full mode set */
7219 if (set->crtc->fb == NULL) {
7220 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7221 config->mode_changed = true;
7222 } else if (set->fb == NULL) {
7223 config->mode_changed = true;
7224 } else if (set->fb->depth != set->crtc->fb->depth) {
7225 config->mode_changed = true;
7226 } else if (set->fb->bits_per_pixel !=
7227 set->crtc->fb->bits_per_pixel) {
7228 config->mode_changed = true;
7229 } else
7230 config->fb_changed = true;
7231 }
7232
Daniel Vetter835c5872012-07-10 18:11:08 +02007233 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007234 config->fb_changed = true;
7235
7236 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7237 DRM_DEBUG_KMS("modes are different, full mode set\n");
7238 drm_mode_debug_printmodeline(&set->crtc->mode);
7239 drm_mode_debug_printmodeline(set->mode);
7240 config->mode_changed = true;
7241 }
7242}
7243
Daniel Vetter2e431052012-07-04 22:42:15 +02007244static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007245intel_modeset_stage_output_state(struct drm_device *dev,
7246 struct drm_mode_set *set,
7247 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007248{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007249 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007250 struct intel_connector *connector;
7251 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007252 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007253
Daniel Vetter9a935852012-07-05 22:34:27 +02007254 /* The upper layers ensure that we either disabl a crtc or have a list
7255 * of connectors. For paranoia, double-check this. */
7256 WARN_ON(!set->fb && (set->num_connectors != 0));
7257 WARN_ON(set->fb && (set->num_connectors == 0));
7258
Daniel Vetter50f56112012-07-02 09:35:43 +02007259 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007260 list_for_each_entry(connector, &dev->mode_config.connector_list,
7261 base.head) {
7262 /* Otherwise traverse passed in connector list and get encoders
7263 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007264 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007265 if (set->connectors[ro] == &connector->base) {
7266 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007267 break;
7268 }
7269 }
7270
Daniel Vetter9a935852012-07-05 22:34:27 +02007271 /* If we disable the crtc, disable all its connectors. Also, if
7272 * the connector is on the changing crtc but not on the new
7273 * connector list, disable it. */
7274 if ((!set->fb || ro == set->num_connectors) &&
7275 connector->base.encoder &&
7276 connector->base.encoder->crtc == set->crtc) {
7277 connector->new_encoder = NULL;
7278
7279 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7280 connector->base.base.id,
7281 drm_get_connector_name(&connector->base));
7282 }
7283
7284
7285 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007286 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007287 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007288 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007289
Daniel Vetter9a935852012-07-05 22:34:27 +02007290 /* Disable all disconnected encoders. */
7291 if (connector->base.status == connector_status_disconnected)
7292 connector->new_encoder = NULL;
7293 }
7294 /* connector->new_encoder is now updated for all connectors. */
7295
7296 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007297 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007298 list_for_each_entry(connector, &dev->mode_config.connector_list,
7299 base.head) {
7300 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007301 continue;
7302
Daniel Vetter9a935852012-07-05 22:34:27 +02007303 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02007304
7305 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007306 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02007307 new_crtc = set->crtc;
7308 }
7309
7310 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02007311 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7312 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007313 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02007314 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007315 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7316
7317 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7318 connector->base.base.id,
7319 drm_get_connector_name(&connector->base),
7320 new_crtc->base.id);
7321 }
7322
7323 /* Check for any encoders that needs to be disabled. */
7324 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7325 base.head) {
7326 list_for_each_entry(connector,
7327 &dev->mode_config.connector_list,
7328 base.head) {
7329 if (connector->new_encoder == encoder) {
7330 WARN_ON(!connector->new_encoder->new_crtc);
7331
7332 goto next_encoder;
7333 }
7334 }
7335 encoder->new_crtc = NULL;
7336next_encoder:
7337 /* Only now check for crtc changes so we don't miss encoders
7338 * that will be disabled. */
7339 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007340 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007341 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007342 }
7343 }
Daniel Vetter9a935852012-07-05 22:34:27 +02007344 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007345
Daniel Vetter2e431052012-07-04 22:42:15 +02007346 return 0;
7347}
7348
7349static int intel_crtc_set_config(struct drm_mode_set *set)
7350{
7351 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02007352 struct drm_mode_set save_set;
7353 struct intel_set_config *config;
7354 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02007355
Daniel Vetter8d3e3752012-07-05 16:09:09 +02007356 BUG_ON(!set);
7357 BUG_ON(!set->crtc);
7358 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02007359
7360 if (!set->mode)
7361 set->fb = NULL;
7362
Daniel Vetter431e50f2012-07-10 17:53:42 +02007363 /* The fb helper likes to play gross jokes with ->mode_set_config.
7364 * Unfortunately the crtc helper doesn't do much at all for this case,
7365 * so we have to cope with this madness until the fb helper is fixed up. */
7366 if (set->fb && set->num_connectors == 0)
7367 return 0;
7368
Daniel Vetter2e431052012-07-04 22:42:15 +02007369 if (set->fb) {
7370 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
7371 set->crtc->base.id, set->fb->base.id,
7372 (int)set->num_connectors, set->x, set->y);
7373 } else {
7374 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02007375 }
7376
7377 dev = set->crtc->dev;
7378
7379 ret = -ENOMEM;
7380 config = kzalloc(sizeof(*config), GFP_KERNEL);
7381 if (!config)
7382 goto out_config;
7383
7384 ret = intel_set_config_save_state(dev, config);
7385 if (ret)
7386 goto out_config;
7387
7388 save_set.crtc = set->crtc;
7389 save_set.mode = &set->crtc->mode;
7390 save_set.x = set->crtc->x;
7391 save_set.y = set->crtc->y;
7392 save_set.fb = set->crtc->fb;
7393
7394 /* Compute whether we need a full modeset, only an fb base update or no
7395 * change at all. In the future we might also check whether only the
7396 * mode changed, e.g. for LVDS where we only change the panel fitter in
7397 * such cases. */
7398 intel_set_config_compute_mode_changes(set, config);
7399
Daniel Vetter9a935852012-07-05 22:34:27 +02007400 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02007401 if (ret)
7402 goto fail;
7403
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007404 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007405 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007406 DRM_DEBUG_KMS("attempting to set mode from"
7407 " userspace\n");
7408 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02007409 }
7410
7411 if (!intel_set_mode(set->crtc, set->mode,
7412 set->x, set->y, set->fb)) {
7413 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
7414 set->crtc->base.id);
7415 ret = -EINVAL;
7416 goto fail;
7417 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007418 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02007419 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007420 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02007421 }
7422
Daniel Vetterd9e55602012-07-04 22:16:09 +02007423 intel_set_config_free(config);
7424
Daniel Vetter50f56112012-07-02 09:35:43 +02007425 return 0;
7426
7427fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007428 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007429
7430 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007431 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02007432 !intel_set_mode(save_set.crtc, save_set.mode,
7433 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02007434 DRM_ERROR("failed to restore config after modeset failure\n");
7435
Daniel Vetterd9e55602012-07-04 22:16:09 +02007436out_config:
7437 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02007438 return ret;
7439}
7440
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007441static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007442 .cursor_set = intel_crtc_cursor_set,
7443 .cursor_move = intel_crtc_cursor_move,
7444 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02007445 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007446 .destroy = intel_crtc_destroy,
7447 .page_flip = intel_crtc_page_flip,
7448};
7449
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007450static void intel_pch_pll_init(struct drm_device *dev)
7451{
7452 drm_i915_private_t *dev_priv = dev->dev_private;
7453 int i;
7454
7455 if (dev_priv->num_pch_pll == 0) {
7456 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
7457 return;
7458 }
7459
7460 for (i = 0; i < dev_priv->num_pch_pll; i++) {
7461 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
7462 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
7463 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
7464 }
7465}
7466
Hannes Ederb358d0a2008-12-18 21:18:47 +01007467static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08007468{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007469 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007470 struct intel_crtc *intel_crtc;
7471 int i;
7472
7473 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7474 if (intel_crtc == NULL)
7475 return;
7476
7477 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7478
7479 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08007480 for (i = 0; i < 256; i++) {
7481 intel_crtc->lut_r[i] = i;
7482 intel_crtc->lut_g[i] = i;
7483 intel_crtc->lut_b[i] = i;
7484 }
7485
Jesse Barnes80824002009-09-10 15:28:06 -07007486 /* Swap pipes & planes for FBC on pre-965 */
7487 intel_crtc->pipe = pipe;
7488 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01007489 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007490 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01007491 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07007492 }
7493
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08007494 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7495 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7496 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7497 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7498
Jesse Barnes5a354202011-06-24 12:19:22 -07007499 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07007500
Jesse Barnes79e53942008-11-07 14:24:08 -08007501 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08007502}
7503
Carl Worth08d7b3d2009-04-29 14:43:54 -07007504int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00007505 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07007506{
Carl Worth08d7b3d2009-04-29 14:43:54 -07007507 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02007508 struct drm_mode_object *drmmode_obj;
7509 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007510
Daniel Vetter1cff8f62012-04-24 09:55:08 +02007511 if (!drm_core_check_feature(dev, DRIVER_MODESET))
7512 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007513
Daniel Vetterc05422d2009-08-11 16:05:30 +02007514 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7515 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07007516
Daniel Vetterc05422d2009-08-11 16:05:30 +02007517 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07007518 DRM_ERROR("no such CRTC id\n");
7519 return -EINVAL;
7520 }
7521
Daniel Vetterc05422d2009-08-11 16:05:30 +02007522 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7523 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007524
Daniel Vetterc05422d2009-08-11 16:05:30 +02007525 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07007526}
7527
Daniel Vetter66a92782012-07-12 20:08:18 +02007528static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007529{
Daniel Vetter66a92782012-07-12 20:08:18 +02007530 struct drm_device *dev = encoder->base.dev;
7531 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007532 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007533 int entry = 0;
7534
Daniel Vetter66a92782012-07-12 20:08:18 +02007535 list_for_each_entry(source_encoder,
7536 &dev->mode_config.encoder_list, base.head) {
7537
7538 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08007539 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02007540
7541 /* Intel hw has only one MUX where enocoders could be cloned. */
7542 if (encoder->cloneable && source_encoder->cloneable)
7543 index_mask |= (1 << entry);
7544
Jesse Barnes79e53942008-11-07 14:24:08 -08007545 entry++;
7546 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01007547
Jesse Barnes79e53942008-11-07 14:24:08 -08007548 return index_mask;
7549}
7550
Chris Wilson4d302442010-12-14 19:21:29 +00007551static bool has_edp_a(struct drm_device *dev)
7552{
7553 struct drm_i915_private *dev_priv = dev->dev_private;
7554
7555 if (!IS_MOBILE(dev))
7556 return false;
7557
7558 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
7559 return false;
7560
7561 if (IS_GEN5(dev) &&
7562 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
7563 return false;
7564
7565 return true;
7566}
7567
Jesse Barnes79e53942008-11-07 14:24:08 -08007568static void intel_setup_outputs(struct drm_device *dev)
7569{
Eric Anholt725e30a2009-01-22 13:01:02 -08007570 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007571 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007572 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007573 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08007574
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00007575 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00007576 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
7577 /* disable the panel fitter on everything but LVDS */
7578 I915_WRITE(PFIT_CONTROL, 0);
7579 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007580
Eric Anholtbad720f2009-10-22 16:11:14 -07007581 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007582 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007583
Chris Wilson4d302442010-12-14 19:21:29 +00007584 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007585 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08007586
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007587 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007588 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007589 }
7590
7591 intel_crt_init(dev);
7592
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03007593 if (IS_HASWELL(dev)) {
7594 int found;
7595
7596 /* Haswell uses DDI functions to detect digital outputs */
7597 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
7598 /* DDI A only supports eDP */
7599 if (found)
7600 intel_ddi_init(dev, PORT_A);
7601
7602 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
7603 * register */
7604 found = I915_READ(SFUSE_STRAP);
7605
7606 if (found & SFUSE_STRAP_DDIB_DETECTED)
7607 intel_ddi_init(dev, PORT_B);
7608 if (found & SFUSE_STRAP_DDIC_DETECTED)
7609 intel_ddi_init(dev, PORT_C);
7610 if (found & SFUSE_STRAP_DDID_DETECTED)
7611 intel_ddi_init(dev, PORT_D);
7612 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007613 int found;
7614
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007615 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08007616 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01007617 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007618 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007619 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007620 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007621 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007622 }
7623
7624 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007625 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007626
Jesse Barnesb708a1d2012-06-11 14:39:56 -04007627 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007628 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08007629
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007630 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007631 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007632
Adam Jacksoncb0953d2010-07-16 14:46:29 -04007633 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007634 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007635 } else if (IS_VALLEYVIEW(dev)) {
7636 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08007637
Jesse Barnes4a87d652012-06-15 11:55:16 -07007638 if (I915_READ(SDVOB) & PORT_DETECTED) {
7639 /* SDVOB multiplex with HDMIB */
7640 found = intel_sdvo_init(dev, SDVOB, true);
7641 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007642 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007643 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007644 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007645 }
7646
7647 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02007648 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07007649
7650 /* Shares lanes with HDMI on SDVOC */
7651 if (I915_READ(DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007652 intel_dp_init(dev, DP_C, PORT_C);
Zhenyu Wang103a1962009-11-27 11:44:36 +08007653 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08007654 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08007655
Eric Anholt725e30a2009-01-22 13:01:02 -08007656 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007657 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007658 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007659 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
7660 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02007661 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007662 }
Ma Ling27185ae2009-08-24 13:50:23 +08007663
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007664 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
7665 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007666 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007667 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007668 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007669
7670 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04007671
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007672 if (I915_READ(SDVOB) & SDVO_DETECTED) {
7673 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01007674 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007675 }
Ma Ling27185ae2009-08-24 13:50:23 +08007676
7677 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
7678
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007679 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
7680 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02007681 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007682 }
7683 if (SUPPORTS_INTEGRATED_DP(dev)) {
7684 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007685 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007686 }
Eric Anholt725e30a2009-01-22 13:01:02 -08007687 }
Ma Ling27185ae2009-08-24 13:50:23 +08007688
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007689 if (SUPPORTS_INTEGRATED_DP(dev) &&
7690 (I915_READ(DP_D) & DP_DETECTED)) {
7691 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03007692 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08007693 }
Eric Anholtbad720f2009-10-22 16:11:14 -07007694 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007695 intel_dvo_init(dev);
7696
Zhenyu Wang103a1962009-11-27 11:44:36 +08007697 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08007698 intel_tv_init(dev);
7699
Chris Wilson4ef69c72010-09-09 15:14:28 +01007700 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7701 encoder->base.possible_crtcs = encoder->crtc_mask;
7702 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02007703 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08007704 }
Chris Wilson47356eb2011-01-11 17:06:04 +00007705
Paulo Zanoni40579ab2012-07-03 15:57:33 -03007706 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07007707 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007708}
7709
7710static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
7711{
7712 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08007713
7714 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007715 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007716
7717 kfree(intel_fb);
7718}
7719
7720static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00007721 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007722 unsigned int *handle)
7723{
7724 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00007725 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007726
Chris Wilson05394f32010-11-08 19:18:58 +00007727 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08007728}
7729
7730static const struct drm_framebuffer_funcs intel_fb_funcs = {
7731 .destroy = intel_user_framebuffer_destroy,
7732 .create_handle = intel_user_framebuffer_create_handle,
7733};
7734
Dave Airlie38651672010-03-30 05:34:13 +00007735int intel_framebuffer_init(struct drm_device *dev,
7736 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007737 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00007738 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08007739{
Jesse Barnes79e53942008-11-07 14:24:08 -08007740 int ret;
7741
Chris Wilson05394f32010-11-08 19:18:58 +00007742 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01007743 return -EINVAL;
7744
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007745 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01007746 return -EINVAL;
7747
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007748 switch (mode_cmd->pixel_format) {
Ville Syrjälä04b39242011-11-17 18:05:13 +02007749 case DRM_FORMAT_RGB332:
7750 case DRM_FORMAT_RGB565:
7751 case DRM_FORMAT_XRGB8888:
Jesse Barnesb250da72012-03-07 08:49:29 -08007752 case DRM_FORMAT_XBGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02007753 case DRM_FORMAT_ARGB8888:
7754 case DRM_FORMAT_XRGB2101010:
7755 case DRM_FORMAT_ARGB2101010:
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007756 /* RGB formats are common across chipsets */
Jesse Barnesb5626742011-06-24 12:19:27 -07007757 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02007758 case DRM_FORMAT_YUYV:
7759 case DRM_FORMAT_UYVY:
7760 case DRM_FORMAT_YVYU:
7761 case DRM_FORMAT_VYUY:
Chris Wilson57cd6502010-08-08 12:34:44 +01007762 break;
7763 default:
Eugeni Dodonovaca25842012-01-17 15:25:45 -02007764 DRM_DEBUG_KMS("unsupported pixel format %u\n",
7765 mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01007766 return -EINVAL;
7767 }
7768
Jesse Barnes79e53942008-11-07 14:24:08 -08007769 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
7770 if (ret) {
7771 DRM_ERROR("framebuffer init failed %d\n", ret);
7772 return ret;
7773 }
7774
7775 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08007776 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007777 return 0;
7778}
7779
Jesse Barnes79e53942008-11-07 14:24:08 -08007780static struct drm_framebuffer *
7781intel_user_framebuffer_create(struct drm_device *dev,
7782 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007783 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08007784{
Chris Wilson05394f32010-11-08 19:18:58 +00007785 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08007786
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007787 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
7788 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00007789 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01007790 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08007791
Chris Wilsond2dff872011-04-19 08:36:26 +01007792 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08007793}
7794
Jesse Barnes79e53942008-11-07 14:24:08 -08007795static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08007796 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00007797 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08007798};
7799
Jesse Barnese70236a2009-09-21 10:42:27 -07007800/* Set up chip specific display functions */
7801static void intel_init_display(struct drm_device *dev)
7802{
7803 struct drm_i915_private *dev_priv = dev->dev_private;
7804
7805 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07007806 if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07007807 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02007808 dev_priv->display.crtc_enable = ironlake_crtc_enable;
7809 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007810 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007811 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07007812 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07007813 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02007814 dev_priv->display.crtc_enable = i9xx_crtc_enable;
7815 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007816 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07007817 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07007818 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007819
Jesse Barnese70236a2009-09-21 10:42:27 -07007820 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07007821 if (IS_VALLEYVIEW(dev))
7822 dev_priv->display.get_display_clock_speed =
7823 valleyview_get_display_clock_speed;
7824 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007825 dev_priv->display.get_display_clock_speed =
7826 i945_get_display_clock_speed;
7827 else if (IS_I915G(dev))
7828 dev_priv->display.get_display_clock_speed =
7829 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007830 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007831 dev_priv->display.get_display_clock_speed =
7832 i9xx_misc_get_display_clock_speed;
7833 else if (IS_I915GM(dev))
7834 dev_priv->display.get_display_clock_speed =
7835 i915gm_get_display_clock_speed;
7836 else if (IS_I865G(dev))
7837 dev_priv->display.get_display_clock_speed =
7838 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007839 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007840 dev_priv->display.get_display_clock_speed =
7841 i855_get_display_clock_speed;
7842 else /* 852, 830 */
7843 dev_priv->display.get_display_clock_speed =
7844 i830_get_display_clock_speed;
7845
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007846 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007847 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007848 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007849 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08007850 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07007851 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007852 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07007853 } else if (IS_IVYBRIDGE(dev)) {
7854 /* FIXME: detect B0+ stepping and use auto training */
7855 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08007856 dev_priv->display.write_eld = ironlake_write_eld;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03007857 } else if (IS_HASWELL(dev)) {
7858 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08007859 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007860 } else
7861 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007862 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08007863 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07007864 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007865
7866 /* Default just returns -ENODEV to indicate unsupported */
7867 dev_priv->display.queue_flip = intel_default_queue_flip;
7868
7869 switch (INTEL_INFO(dev)->gen) {
7870 case 2:
7871 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7872 break;
7873
7874 case 3:
7875 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7876 break;
7877
7878 case 4:
7879 case 5:
7880 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7881 break;
7882
7883 case 6:
7884 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7885 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007886 case 7:
7887 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7888 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007889 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007890}
7891
Jesse Barnesb690e962010-07-19 13:53:12 -07007892/*
7893 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7894 * resume, or other times. This quirk makes sure that's the case for
7895 * affected systems.
7896 */
Akshay Joshi0206e352011-08-16 15:34:10 -04007897static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07007898{
7899 struct drm_i915_private *dev_priv = dev->dev_private;
7900
7901 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007902 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007903}
7904
Keith Packard435793d2011-07-12 14:56:22 -07007905/*
7906 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
7907 */
7908static void quirk_ssc_force_disable(struct drm_device *dev)
7909{
7910 struct drm_i915_private *dev_priv = dev->dev_private;
7911 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007912 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07007913}
7914
Carsten Emde4dca20e2012-03-15 15:56:26 +01007915/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01007916 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
7917 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01007918 */
7919static void quirk_invert_brightness(struct drm_device *dev)
7920{
7921 struct drm_i915_private *dev_priv = dev->dev_private;
7922 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02007923 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07007924}
7925
7926struct intel_quirk {
7927 int device;
7928 int subsystem_vendor;
7929 int subsystem_device;
7930 void (*hook)(struct drm_device *dev);
7931};
7932
Ben Widawskyc43b5632012-04-16 14:07:40 -07007933static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07007934 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04007935 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07007936
Jesse Barnesb690e962010-07-19 13:53:12 -07007937 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7938 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7939
Jesse Barnesb690e962010-07-19 13:53:12 -07007940 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7941 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7942
7943 /* 855 & before need to leave pipe A & dpll A up */
7944 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7945 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02007946 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07007947
7948 /* Lenovo U160 cannot use SSC on LVDS */
7949 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02007950
7951 /* Sony Vaio Y cannot use SSC on LVDS */
7952 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01007953
7954 /* Acer Aspire 5734Z must invert backlight brightness */
7955 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07007956};
7957
7958static void intel_init_quirks(struct drm_device *dev)
7959{
7960 struct pci_dev *d = dev->pdev;
7961 int i;
7962
7963 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7964 struct intel_quirk *q = &intel_quirks[i];
7965
7966 if (d->device == q->device &&
7967 (d->subsystem_vendor == q->subsystem_vendor ||
7968 q->subsystem_vendor == PCI_ANY_ID) &&
7969 (d->subsystem_device == q->subsystem_device ||
7970 q->subsystem_device == PCI_ANY_ID))
7971 q->hook(dev);
7972 }
7973}
7974
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007975/* Disable the VGA plane that we never use */
7976static void i915_disable_vga(struct drm_device *dev)
7977{
7978 struct drm_i915_private *dev_priv = dev->dev_private;
7979 u8 sr1;
7980 u32 vga_reg;
7981
7982 if (HAS_PCH_SPLIT(dev))
7983 vga_reg = CPU_VGACNTRL;
7984 else
7985 vga_reg = VGACNTRL;
7986
7987 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07007988 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007989 sr1 = inb(VGA_SR_DATA);
7990 outb(sr1 | 1<<5, VGA_SR_DATA);
7991 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7992 udelay(300);
7993
7994 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7995 POSTING_READ(vga_reg);
7996}
7997
Daniel Vetterf8175862012-04-10 15:50:11 +02007998void intel_modeset_init_hw(struct drm_device *dev)
7999{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008000 /* We attempt to init the necessary power wells early in the initialization
8001 * time, so the subsystems that expect power to be enabled can work.
8002 */
8003 intel_init_power_wells(dev);
8004
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008005 intel_prepare_ddi(dev);
8006
Daniel Vetterf8175862012-04-10 15:50:11 +02008007 intel_init_clock_gating(dev);
8008
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008009 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008010 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008011 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008012}
8013
Jesse Barnes79e53942008-11-07 14:24:08 -08008014void intel_modeset_init(struct drm_device *dev)
8015{
Jesse Barnes652c3932009-08-17 13:31:43 -07008016 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008017 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008018
8019 drm_mode_config_init(dev);
8020
8021 dev->mode_config.min_width = 0;
8022 dev->mode_config.min_height = 0;
8023
Dave Airlie019d96c2011-09-29 16:20:42 +01008024 dev->mode_config.preferred_depth = 24;
8025 dev->mode_config.prefer_shadow = 1;
8026
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008027 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008028
Jesse Barnesb690e962010-07-19 13:53:12 -07008029 intel_init_quirks(dev);
8030
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008031 intel_init_pm(dev);
8032
Jesse Barnese70236a2009-09-21 10:42:27 -07008033 intel_init_display(dev);
8034
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008035 if (IS_GEN2(dev)) {
8036 dev->mode_config.max_width = 2048;
8037 dev->mode_config.max_height = 2048;
8038 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008039 dev->mode_config.max_width = 4096;
8040 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008041 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008042 dev->mode_config.max_width = 8192;
8043 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008044 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008045 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008046
Zhao Yakui28c97732009-10-09 11:39:41 +08008047 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008048 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008049
Dave Airliea3524f12010-06-06 18:59:41 +10008050 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008051 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008052 ret = intel_plane_init(dev, i);
8053 if (ret)
8054 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008055 }
8056
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008057 intel_pch_pll_init(dev);
8058
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008059 /* Just disable it once at startup */
8060 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008061 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008062}
8063
Daniel Vetter24929352012-07-02 20:28:59 +02008064static void
8065intel_connector_break_all_links(struct intel_connector *connector)
8066{
8067 connector->base.dpms = DRM_MODE_DPMS_OFF;
8068 connector->base.encoder = NULL;
8069 connector->encoder->connectors_active = false;
8070 connector->encoder->base.crtc = NULL;
8071}
8072
Daniel Vetter7fad7982012-07-04 17:51:47 +02008073static void intel_enable_pipe_a(struct drm_device *dev)
8074{
8075 struct intel_connector *connector;
8076 struct drm_connector *crt = NULL;
8077 struct intel_load_detect_pipe load_detect_temp;
8078
8079 /* We can't just switch on the pipe A, we need to set things up with a
8080 * proper mode and output configuration. As a gross hack, enable pipe A
8081 * by enabling the load detect pipe once. */
8082 list_for_each_entry(connector,
8083 &dev->mode_config.connector_list,
8084 base.head) {
8085 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8086 crt = &connector->base;
8087 break;
8088 }
8089 }
8090
8091 if (!crt)
8092 return;
8093
8094 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8095 intel_release_load_detect_pipe(crt, &load_detect_temp);
8096
8097
8098}
8099
Daniel Vetter24929352012-07-02 20:28:59 +02008100static void intel_sanitize_crtc(struct intel_crtc *crtc)
8101{
8102 struct drm_device *dev = crtc->base.dev;
8103 struct drm_i915_private *dev_priv = dev->dev_private;
8104 u32 reg, val;
8105
Daniel Vetter24929352012-07-02 20:28:59 +02008106 /* Clear any frame start delays used for debugging left by the BIOS */
8107 reg = PIPECONF(crtc->pipe);
8108 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8109
8110 /* We need to sanitize the plane -> pipe mapping first because this will
8111 * disable the crtc (and hence change the state) if it is wrong. */
8112 if (!HAS_PCH_SPLIT(dev)) {
8113 struct intel_connector *connector;
8114 bool plane;
8115
8116 reg = DSPCNTR(crtc->plane);
8117 val = I915_READ(reg);
8118
8119 if ((val & DISPLAY_PLANE_ENABLE) == 0 &&
8120 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8121 goto ok;
8122
8123 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8124 crtc->base.base.id);
8125
8126 /* Pipe has the wrong plane attached and the plane is active.
8127 * Temporarily change the plane mapping and disable everything
8128 * ... */
8129 plane = crtc->plane;
8130 crtc->plane = !plane;
8131 dev_priv->display.crtc_disable(&crtc->base);
8132 crtc->plane = plane;
8133
8134 /* ... and break all links. */
8135 list_for_each_entry(connector, &dev->mode_config.connector_list,
8136 base.head) {
8137 if (connector->encoder->base.crtc != &crtc->base)
8138 continue;
8139
8140 intel_connector_break_all_links(connector);
8141 }
8142
8143 WARN_ON(crtc->active);
8144 crtc->base.enabled = false;
8145 }
8146ok:
8147
Daniel Vetter7fad7982012-07-04 17:51:47 +02008148 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8149 crtc->pipe == PIPE_A && !crtc->active) {
8150 /* BIOS forgot to enable pipe A, this mostly happens after
8151 * resume. Force-enable the pipe to fix this, the update_dpms
8152 * call below we restore the pipe to the right state, but leave
8153 * the required bits on. */
8154 intel_enable_pipe_a(dev);
8155 }
8156
Daniel Vetter24929352012-07-02 20:28:59 +02008157 /* Adjust the state of the output pipe according to whether we
8158 * have active connectors/encoders. */
8159 intel_crtc_update_dpms(&crtc->base);
8160
8161 if (crtc->active != crtc->base.enabled) {
8162 struct intel_encoder *encoder;
8163
8164 /* This can happen either due to bugs in the get_hw_state
8165 * functions or because the pipe is force-enabled due to the
8166 * pipe A quirk. */
8167 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8168 crtc->base.base.id,
8169 crtc->base.enabled ? "enabled" : "disabled",
8170 crtc->active ? "enabled" : "disabled");
8171
8172 crtc->base.enabled = crtc->active;
8173
8174 /* Because we only establish the connector -> encoder ->
8175 * crtc links if something is active, this means the
8176 * crtc is now deactivated. Break the links. connector
8177 * -> encoder links are only establish when things are
8178 * actually up, hence no need to break them. */
8179 WARN_ON(crtc->active);
8180
8181 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8182 WARN_ON(encoder->connectors_active);
8183 encoder->base.crtc = NULL;
8184 }
8185 }
8186}
8187
8188static void intel_sanitize_encoder(struct intel_encoder *encoder)
8189{
8190 struct intel_connector *connector;
8191 struct drm_device *dev = encoder->base.dev;
8192
8193 /* We need to check both for a crtc link (meaning that the
8194 * encoder is active and trying to read from a pipe) and the
8195 * pipe itself being active. */
8196 bool has_active_crtc = encoder->base.crtc &&
8197 to_intel_crtc(encoder->base.crtc)->active;
8198
8199 if (encoder->connectors_active && !has_active_crtc) {
8200 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8201 encoder->base.base.id,
8202 drm_get_encoder_name(&encoder->base));
8203
8204 /* Connector is active, but has no active pipe. This is
8205 * fallout from our resume register restoring. Disable
8206 * the encoder manually again. */
8207 if (encoder->base.crtc) {
8208 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8209 encoder->base.base.id,
8210 drm_get_encoder_name(&encoder->base));
8211 encoder->disable(encoder);
8212 }
8213
8214 /* Inconsistent output/port/pipe state happens presumably due to
8215 * a bug in one of the get_hw_state functions. Or someplace else
8216 * in our code, like the register restore mess on resume. Clamp
8217 * things to off as a safer default. */
8218 list_for_each_entry(connector,
8219 &dev->mode_config.connector_list,
8220 base.head) {
8221 if (connector->encoder != encoder)
8222 continue;
8223
8224 intel_connector_break_all_links(connector);
8225 }
8226 }
8227 /* Enabled encoders without active connectors will be fixed in
8228 * the crtc fixup. */
8229}
8230
8231/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8232 * and i915 state tracking structures. */
8233void intel_modeset_setup_hw_state(struct drm_device *dev)
8234{
8235 struct drm_i915_private *dev_priv = dev->dev_private;
8236 enum pipe pipe;
8237 u32 tmp;
8238 struct intel_crtc *crtc;
8239 struct intel_encoder *encoder;
8240 struct intel_connector *connector;
8241
8242 for_each_pipe(pipe) {
8243 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8244
8245 tmp = I915_READ(PIPECONF(pipe));
8246 if (tmp & PIPECONF_ENABLE)
8247 crtc->active = true;
8248 else
8249 crtc->active = false;
8250
8251 crtc->base.enabled = crtc->active;
8252
8253 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
8254 crtc->base.base.id,
8255 crtc->active ? "enabled" : "disabled");
8256 }
8257
8258 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8259 base.head) {
8260 pipe = 0;
8261
8262 if (encoder->get_hw_state(encoder, &pipe)) {
8263 encoder->base.crtc =
8264 dev_priv->pipe_to_crtc_mapping[pipe];
8265 } else {
8266 encoder->base.crtc = NULL;
8267 }
8268
8269 encoder->connectors_active = false;
8270 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
8271 encoder->base.base.id,
8272 drm_get_encoder_name(&encoder->base),
8273 encoder->base.crtc ? "enabled" : "disabled",
8274 pipe);
8275 }
8276
8277 list_for_each_entry(connector, &dev->mode_config.connector_list,
8278 base.head) {
8279 if (connector->get_hw_state(connector)) {
8280 connector->base.dpms = DRM_MODE_DPMS_ON;
8281 connector->encoder->connectors_active = true;
8282 connector->base.encoder = &connector->encoder->base;
8283 } else {
8284 connector->base.dpms = DRM_MODE_DPMS_OFF;
8285 connector->base.encoder = NULL;
8286 }
8287 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
8288 connector->base.base.id,
8289 drm_get_connector_name(&connector->base),
8290 connector->base.encoder ? "enabled" : "disabled");
8291 }
8292
8293 /* HW state is read out, now we need to sanitize this mess. */
8294 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8295 base.head) {
8296 intel_sanitize_encoder(encoder);
8297 }
8298
8299 for_each_pipe(pipe) {
8300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8301 intel_sanitize_crtc(crtc);
8302 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008303
8304 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008305
8306 intel_modeset_check_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008307}
8308
Chris Wilson2c7111d2011-03-29 10:40:27 +01008309void intel_modeset_gem_init(struct drm_device *dev)
8310{
Chris Wilson1833b132012-05-09 11:56:28 +01008311 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02008312
8313 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02008314
8315 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008316}
8317
8318void intel_modeset_cleanup(struct drm_device *dev)
8319{
Jesse Barnes652c3932009-08-17 13:31:43 -07008320 struct drm_i915_private *dev_priv = dev->dev_private;
8321 struct drm_crtc *crtc;
8322 struct intel_crtc *intel_crtc;
8323
Keith Packardf87ea762010-10-03 19:36:26 -07008324 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07008325 mutex_lock(&dev->struct_mutex);
8326
Jesse Barnes723bfd72010-10-07 16:01:13 -07008327 intel_unregister_dsm_handler();
8328
8329
Jesse Barnes652c3932009-08-17 13:31:43 -07008330 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8331 /* Skip inactive CRTCs */
8332 if (!crtc->fb)
8333 continue;
8334
8335 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008336 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008337 }
8338
Chris Wilson973d04f2011-07-08 12:22:37 +01008339 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07008340
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008341 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008342
Daniel Vetter930ebb42012-06-29 23:32:16 +02008343 ironlake_teardown_rc6(dev);
8344
Jesse Barnes57f350b2012-03-28 13:39:25 -07008345 if (IS_VALLEYVIEW(dev))
8346 vlv_init_dpio(dev);
8347
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008348 mutex_unlock(&dev->struct_mutex);
8349
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008350 /* Disable the irq before mode object teardown, for the irq might
8351 * enqueue unpin/hotplug work. */
8352 drm_irq_uninstall(dev);
8353 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02008354 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008355
Chris Wilson1630fe72011-07-08 12:22:42 +01008356 /* flush any delayed tasks or pending work */
8357 flush_scheduled_work();
8358
Jesse Barnes79e53942008-11-07 14:24:08 -08008359 drm_mode_config_cleanup(dev);
8360}
8361
Dave Airlie28d52042009-09-21 14:33:58 +10008362/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008363 * Return which encoder is currently attached for connector.
8364 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008365struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008366{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008367 return &intel_attached_encoder(connector)->base;
8368}
Jesse Barnes79e53942008-11-07 14:24:08 -08008369
Chris Wilsondf0e9242010-09-09 16:20:55 +01008370void intel_connector_attach_encoder(struct intel_connector *connector,
8371 struct intel_encoder *encoder)
8372{
8373 connector->encoder = encoder;
8374 drm_mode_connector_attach_encoder(&connector->base,
8375 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008376}
Dave Airlie28d52042009-09-21 14:33:58 +10008377
8378/*
8379 * set vga decode state - true == enable VGA decode
8380 */
8381int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8382{
8383 struct drm_i915_private *dev_priv = dev->dev_private;
8384 u16 gmch_ctrl;
8385
8386 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8387 if (state)
8388 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8389 else
8390 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8391 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8392 return 0;
8393}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008394
8395#ifdef CONFIG_DEBUG_FS
8396#include <linux/seq_file.h>
8397
8398struct intel_display_error_state {
8399 struct intel_cursor_error_state {
8400 u32 control;
8401 u32 position;
8402 u32 base;
8403 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01008404 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008405
8406 struct intel_pipe_error_state {
8407 u32 conf;
8408 u32 source;
8409
8410 u32 htotal;
8411 u32 hblank;
8412 u32 hsync;
8413 u32 vtotal;
8414 u32 vblank;
8415 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01008416 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008417
8418 struct intel_plane_error_state {
8419 u32 control;
8420 u32 stride;
8421 u32 size;
8422 u32 pos;
8423 u32 addr;
8424 u32 surface;
8425 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01008426 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008427};
8428
8429struct intel_display_error_state *
8430intel_display_capture_error_state(struct drm_device *dev)
8431{
Akshay Joshi0206e352011-08-16 15:34:10 -04008432 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008433 struct intel_display_error_state *error;
8434 int i;
8435
8436 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8437 if (error == NULL)
8438 return NULL;
8439
Damien Lespiau52331302012-08-15 19:23:25 +01008440 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008441 error->cursor[i].control = I915_READ(CURCNTR(i));
8442 error->cursor[i].position = I915_READ(CURPOS(i));
8443 error->cursor[i].base = I915_READ(CURBASE(i));
8444
8445 error->plane[i].control = I915_READ(DSPCNTR(i));
8446 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8447 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04008448 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008449 error->plane[i].addr = I915_READ(DSPADDR(i));
8450 if (INTEL_INFO(dev)->gen >= 4) {
8451 error->plane[i].surface = I915_READ(DSPSURF(i));
8452 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8453 }
8454
8455 error->pipe[i].conf = I915_READ(PIPECONF(i));
8456 error->pipe[i].source = I915_READ(PIPESRC(i));
8457 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8458 error->pipe[i].hblank = I915_READ(HBLANK(i));
8459 error->pipe[i].hsync = I915_READ(HSYNC(i));
8460 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8461 error->pipe[i].vblank = I915_READ(VBLANK(i));
8462 error->pipe[i].vsync = I915_READ(VSYNC(i));
8463 }
8464
8465 return error;
8466}
8467
8468void
8469intel_display_print_error_state(struct seq_file *m,
8470 struct drm_device *dev,
8471 struct intel_display_error_state *error)
8472{
Damien Lespiau52331302012-08-15 19:23:25 +01008473 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008474 int i;
8475
Damien Lespiau52331302012-08-15 19:23:25 +01008476 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
8477 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008478 seq_printf(m, "Pipe [%d]:\n", i);
8479 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8480 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8481 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8482 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8483 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8484 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8485 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8486 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8487
8488 seq_printf(m, "Plane [%d]:\n", i);
8489 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8490 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8491 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8492 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8493 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8494 if (INTEL_INFO(dev)->gen >= 4) {
8495 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8496 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8497 }
8498
8499 seq_printf(m, "Cursor [%d]:\n", i);
8500 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8501 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8502 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8503 }
8504}
8505#endif