blob: 8a9e08bf1cf74d3a9ba9060a8523e394593a09bd [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Zhenyu Wang036a4a72009-06-08 14:40:19 +080067/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010068static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050069ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080070{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000071 if ((dev_priv->irq_mask & mask) != 0) {
72 dev_priv->irq_mask &= ~mask;
73 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000074 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080075 }
76}
77
78static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050079ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080080{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000081 if ((dev_priv->irq_mask & mask) != mask) {
82 dev_priv->irq_mask |= mask;
83 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000084 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080085 }
86}
87
Keith Packard7c463582008-11-04 02:03:27 -080088static inline u32
89i915_pipestat(int pipe)
90{
91 if (pipe == 0)
92 return PIPEASTAT;
93 if (pipe == 1)
94 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -080095 BUG();
Keith Packard7c463582008-11-04 02:03:27 -080096}
97
98void
99i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
100{
101 if ((dev_priv->pipestat[pipe] & mask) != mask) {
102 u32 reg = i915_pipestat(pipe);
103
104 dev_priv->pipestat[pipe] |= mask;
105 /* Enable the interrupt, clear any pending status */
106 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +0000107 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800108 }
109}
110
111void
112i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
113{
114 if ((dev_priv->pipestat[pipe] & mask) != 0) {
115 u32 reg = i915_pipestat(pipe);
116
117 dev_priv->pipestat[pipe] &= ~mask;
118 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000119 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800120 }
121}
122
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000123/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000124 * intel_enable_asle - enable ASLE interrupt for OpRegion
125 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000126void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000127{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000128 drm_i915_private_t *dev_priv = dev->dev_private;
129 unsigned long irqflags;
130
131 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000132
Eric Anholtc619eed2010-01-28 16:45:52 -0800133 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500134 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800135 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000136 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700137 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100138 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800139 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700140 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800141 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142
143 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000144}
145
146/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700147 * i915_pipe_enabled - check if a pipe is enabled
148 * @dev: DRM device
149 * @pipe: pipe to check
150 *
151 * Reading certain registers when the pipe is disabled can hang the chip.
152 * Use this routine to make sure the PLL is running and the pipe is active
153 * before reading such registers if unsure.
154 */
155static int
156i915_pipe_enabled(struct drm_device *dev, int pipe)
157{
158 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700160}
161
Keith Packard42f52ef2008-10-18 19:39:29 -0700162/* Called from drm generic code, passed a 'crtc', which
163 * we use as a pipe index
164 */
165u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700166{
167 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
168 unsigned long high_frame;
169 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100170 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700171
172 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800173 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
174 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700175 return 0;
176 }
177
Chris Wilson5eddb702010-09-11 13:48:45 +0100178 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
179 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
180
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700181 /*
182 * High & low register fields aren't synchronized, so make sure
183 * we get a low value that's stable across two reads of the high
184 * register.
185 */
186 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100187 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
188 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
189 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700190 } while (high1 != high2);
191
Chris Wilson5eddb702010-09-11 13:48:45 +0100192 high1 >>= PIPE_FRAME_HIGH_SHIFT;
193 low >>= PIPE_FRAME_LOW_SHIFT;
194 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800197u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
198{
199 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
200 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
201
202 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800203 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
204 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800205 return 0;
206 }
207
208 return I915_READ(reg);
209}
210
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100211int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
212 int *vpos, int *hpos)
213{
214 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
215 u32 vbl = 0, position = 0;
216 int vbl_start, vbl_end, htotal, vtotal;
217 bool in_vbl = true;
218 int ret = 0;
219
220 if (!i915_pipe_enabled(dev, pipe)) {
221 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
222 "pipe %d\n", pipe);
223 return 0;
224 }
225
226 /* Get vtotal. */
227 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
228
229 if (INTEL_INFO(dev)->gen >= 4) {
230 /* No obvious pixelcount register. Only query vertical
231 * scanout position from Display scan line register.
232 */
233 position = I915_READ(PIPEDSL(pipe));
234
235 /* Decode into vertical scanout position. Don't have
236 * horizontal scanout position.
237 */
238 *vpos = position & 0x1fff;
239 *hpos = 0;
240 } else {
241 /* Have access to pixelcount since start of frame.
242 * We can split this into vertical and horizontal
243 * scanout position.
244 */
245 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
246
247 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
248 *vpos = position / htotal;
249 *hpos = position - (*vpos * htotal);
250 }
251
252 /* Query vblank area. */
253 vbl = I915_READ(VBLANK(pipe));
254
255 /* Test position against vblank region. */
256 vbl_start = vbl & 0x1fff;
257 vbl_end = (vbl >> 16) & 0x1fff;
258
259 if ((*vpos < vbl_start) || (*vpos > vbl_end))
260 in_vbl = false;
261
262 /* Inside "upper part" of vblank area? Apply corrective offset: */
263 if (in_vbl && (*vpos >= vbl_start))
264 *vpos = *vpos - vtotal;
265
266 /* Readouts valid? */
267 if (vbl > 0)
268 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
269
270 /* In vblank? */
271 if (in_vbl)
272 ret |= DRM_SCANOUTPOS_INVBL;
273
274 return ret;
275}
276
Chris Wilson4041b852011-01-22 10:07:56 +0000277int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100278 int *max_error,
279 struct timeval *vblank_time,
280 unsigned flags)
281{
Chris Wilson4041b852011-01-22 10:07:56 +0000282 struct drm_i915_private *dev_priv = dev->dev_private;
283 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100284
Chris Wilson4041b852011-01-22 10:07:56 +0000285 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
286 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100287 return -EINVAL;
288 }
289
290 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000291 crtc = intel_get_crtc_for_pipe(dev, pipe);
292 if (crtc == NULL) {
293 DRM_ERROR("Invalid crtc %d\n", pipe);
294 return -EINVAL;
295 }
296
297 if (!crtc->enabled) {
298 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
299 return -EBUSY;
300 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100301
302 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000303 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
304 vblank_time, flags,
305 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100306}
307
Jesse Barnes5ca58282009-03-31 14:11:15 -0700308/*
309 * Handle hotplug events outside the interrupt handler proper.
310 */
311static void i915_hotplug_work_func(struct work_struct *work)
312{
313 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
314 hotplug_work);
315 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700316 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100317 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700318
Jesse Barnese67189ab2011-02-11 14:44:51 -0800319 DRM_DEBUG_KMS("running encoder hotplug functions\n");
320
Chris Wilson4ef69c72010-09-09 15:14:28 +0100321 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
322 if (encoder->hot_plug)
323 encoder->hot_plug(encoder);
324
Jesse Barnes5ca58282009-03-31 14:11:15 -0700325 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000326 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700327}
328
Jesse Barnesf97108d2010-01-29 11:27:07 -0800329static void i915_handle_rps_change(struct drm_device *dev)
330{
331 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000332 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800333 u8 new_delay = dev_priv->cur_delay;
334
Jesse Barnes7648fa92010-05-20 14:28:11 -0700335 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000336 busy_up = I915_READ(RCPREVBSYTUPAVG);
337 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800338 max_avg = I915_READ(RCBMAXAVG);
339 min_avg = I915_READ(RCBMINAVG);
340
341 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000342 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800343 if (dev_priv->cur_delay != dev_priv->max_delay)
344 new_delay = dev_priv->cur_delay - 1;
345 if (new_delay < dev_priv->max_delay)
346 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000347 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800348 if (dev_priv->cur_delay != dev_priv->min_delay)
349 new_delay = dev_priv->cur_delay + 1;
350 if (new_delay > dev_priv->min_delay)
351 new_delay = dev_priv->min_delay;
352 }
353
Jesse Barnes7648fa92010-05-20 14:28:11 -0700354 if (ironlake_set_drps(dev, new_delay))
355 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800356
357 return;
358}
359
Chris Wilson549f7362010-10-19 11:19:32 +0100360static void notify_ring(struct drm_device *dev,
361 struct intel_ring_buffer *ring)
362{
363 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson475553d2011-01-20 09:52:56 +0000364 u32 seqno;
Chris Wilson9862e602011-01-04 22:22:17 +0000365
Chris Wilson475553d2011-01-20 09:52:56 +0000366 if (ring->obj == NULL)
367 return;
368
369 seqno = ring->get_seqno(ring);
Chris Wilson549f7362010-10-19 11:19:32 +0100370 trace_i915_gem_request_complete(dev, seqno);
Chris Wilson9862e602011-01-04 22:22:17 +0000371
372 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100373 wake_up_all(&ring->irq_queue);
Chris Wilson9862e602011-01-04 22:22:17 +0000374
Chris Wilson549f7362010-10-19 11:19:32 +0100375 dev_priv->hangcheck_count = 0;
376 mod_timer(&dev_priv->hangcheck_timer,
377 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
378}
379
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800380static void gen6_pm_irq_handler(struct drm_device *dev)
381{
382 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
383 u8 new_delay = dev_priv->cur_delay;
384 u32 pm_iir;
385
386 pm_iir = I915_READ(GEN6_PMIIR);
387 if (!pm_iir)
388 return;
389
390 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
391 if (dev_priv->cur_delay != dev_priv->max_delay)
392 new_delay = dev_priv->cur_delay + 1;
393 if (new_delay > dev_priv->max_delay)
394 new_delay = dev_priv->max_delay;
395 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
396 if (dev_priv->cur_delay != dev_priv->min_delay)
397 new_delay = dev_priv->cur_delay - 1;
398 if (new_delay < dev_priv->min_delay) {
399 new_delay = dev_priv->min_delay;
400 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
401 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
402 ((new_delay << 16) & 0x3f0000));
403 } else {
404 /* Make sure we continue to get down interrupts
405 * until we hit the minimum frequency */
406 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
407 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
408 }
409
410 }
411
412 gen6_set_rps(dev, new_delay);
413 dev_priv->cur_delay = new_delay;
414
415 I915_WRITE(GEN6_PMIIR, pm_iir);
416}
417
Jesse Barnes776ad802011-01-04 15:09:39 -0800418static void pch_irq_handler(struct drm_device *dev)
419{
420 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
421 u32 pch_iir;
422
423 pch_iir = I915_READ(SDEIIR);
424
425 if (pch_iir & SDE_AUDIO_POWER_MASK)
426 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
427 (pch_iir & SDE_AUDIO_POWER_MASK) >>
428 SDE_AUDIO_POWER_SHIFT);
429
430 if (pch_iir & SDE_GMBUS)
431 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
432
433 if (pch_iir & SDE_AUDIO_HDCP_MASK)
434 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
435
436 if (pch_iir & SDE_AUDIO_TRANS_MASK)
437 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
438
439 if (pch_iir & SDE_POISON)
440 DRM_ERROR("PCH poison interrupt\n");
441
442 if (pch_iir & SDE_FDI_MASK) {
443 u32 fdia, fdib;
444
445 fdia = I915_READ(FDI_RXA_IIR);
446 fdib = I915_READ(FDI_RXB_IIR);
447 DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib);
448 }
449
450 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
451 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
452
453 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
454 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
455
456 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
457 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
458 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
459 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
460}
461
Chris Wilson995b6762010-08-20 13:23:26 +0100462static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800463{
464 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
465 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800466 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100467 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800468 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100469 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
470
471 if (IS_GEN6(dev))
472 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800473
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000474 /* disable master interrupt before clearing iir */
475 de_ier = I915_READ(DEIER);
476 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000477 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000478
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800479 de_iir = I915_READ(DEIIR);
480 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000481 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800482 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800483
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800484 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
485 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800486 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800487
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100488 if (HAS_PCH_CPT(dev))
489 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
490 else
491 hotplug_mask = SDE_HOTPLUG_MASK;
492
Zou Nan haic7c85102010-01-15 10:29:06 +0800493 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800494
Zou Nan haic7c85102010-01-15 10:29:06 +0800495 if (dev->primary->master) {
496 master_priv = dev->primary->master->driver_priv;
497 if (master_priv->sarea_priv)
498 master_priv->sarea_priv->last_dispatch =
499 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800500 }
501
Chris Wilsonc6df5412010-12-15 09:56:50 +0000502 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000503 notify_ring(dev, &dev_priv->ring[RCS]);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100504 if (gt_iir & bsd_usr_interrupt)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505 notify_ring(dev, &dev_priv->ring[VCS]);
506 if (gt_iir & GT_BLT_USER_INTERRUPT)
507 notify_ring(dev, &dev_priv->ring[BCS]);
Zou Nan haic7c85102010-01-15 10:29:06 +0800508
509 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100510 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800511
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800512 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800513 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100514 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800515 }
516
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800517 if (de_iir & DE_PLANEB_FLIP_DONE) {
518 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100519 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800520 }
Li Pengc062df62010-01-23 00:12:58 +0800521
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800522 if (de_iir & DE_PIPEA_VBLANK)
523 drm_handle_vblank(dev, 0);
524
525 if (de_iir & DE_PIPEB_VBLANK)
526 drm_handle_vblank(dev, 1);
527
Zou Nan haic7c85102010-01-15 10:29:06 +0800528 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800529 if (de_iir & DE_PCH_EVENT) {
530 if (pch_iir & hotplug_mask)
531 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
532 pch_irq_handler(dev);
533 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800534
Jesse Barnesf97108d2010-01-29 11:27:07 -0800535 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700536 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800537 i915_handle_rps_change(dev);
538 }
539
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800540 if (IS_GEN6(dev))
541 gen6_pm_irq_handler(dev);
542
Zou Nan haic7c85102010-01-15 10:29:06 +0800543 /* should clear PCH hotplug event before clear CPU irq */
544 I915_WRITE(SDEIIR, pch_iir);
545 I915_WRITE(GTIIR, gt_iir);
546 I915_WRITE(DEIIR, de_iir);
547
548done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000549 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000550 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000551
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800552 return ret;
553}
554
Jesse Barnes8a905232009-07-11 16:48:03 -0400555/**
556 * i915_error_work_func - do process context error handling work
557 * @work: work struct
558 *
559 * Fire an error uevent so userspace can see that a hang or error
560 * was detected.
561 */
562static void i915_error_work_func(struct work_struct *work)
563{
564 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
565 error_work);
566 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400567 char *error_event[] = { "ERROR=1", NULL };
568 char *reset_event[] = { "RESET=1", NULL };
569 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400570
Ben Gamarif316a422009-09-14 17:48:46 -0400571 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400572
Ben Gamariba1234d2009-09-14 17:48:47 -0400573 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100574 DRM_DEBUG_DRIVER("resetting chip\n");
575 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
576 if (!i915_reset(dev, GRDOM_RENDER)) {
577 atomic_set(&dev_priv->mm.wedged, 0);
578 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400579 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100580 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400581 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400582}
583
Chris Wilson3bd3c932010-08-19 08:19:30 +0100584#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000585static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000586i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000587 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000588{
589 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000590 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100591 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000592
Chris Wilson05394f32010-11-08 19:18:58 +0000593 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000594 return NULL;
595
Chris Wilson05394f32010-11-08 19:18:58 +0000596 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000597
598 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
599 if (dst == NULL)
600 return NULL;
601
Chris Wilson05394f32010-11-08 19:18:58 +0000602 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000603 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700604 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100605 void __iomem *s;
606 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700607
Chris Wilsone56660d2010-08-07 11:01:26 +0100608 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000609 if (d == NULL)
610 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100611
Andrew Morton788885a2010-05-11 14:07:05 -0700612 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100613 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700614 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100615 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700616 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700617 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100618
Chris Wilson9df30792010-02-18 10:24:56 +0000619 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100620
621 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000622 }
623 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000624 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000625
626 return dst;
627
628unwind:
629 while (page--)
630 kfree(dst->pages[page]);
631 kfree(dst);
632 return NULL;
633}
634
635static void
636i915_error_object_free(struct drm_i915_error_object *obj)
637{
638 int page;
639
640 if (obj == NULL)
641 return;
642
643 for (page = 0; page < obj->page_count; page++)
644 kfree(obj->pages[page]);
645
646 kfree(obj);
647}
648
649static void
650i915_error_state_free(struct drm_device *dev,
651 struct drm_i915_error_state *error)
652{
653 i915_error_object_free(error->batchbuffer[0]);
654 i915_error_object_free(error->batchbuffer[1]);
655 i915_error_object_free(error->ringbuffer);
656 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100657 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000658 kfree(error);
659}
660
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000661static u32 capture_bo_list(struct drm_i915_error_buffer *err,
662 int count,
663 struct list_head *head)
664{
665 struct drm_i915_gem_object *obj;
666 int i = 0;
667
668 list_for_each_entry(obj, head, mm_list) {
669 err->size = obj->base.size;
670 err->name = obj->base.name;
671 err->seqno = obj->last_rendering_seqno;
672 err->gtt_offset = obj->gtt_offset;
673 err->read_domains = obj->base.read_domains;
674 err->write_domain = obj->base.write_domain;
675 err->fence_reg = obj->fence_reg;
676 err->pinned = 0;
677 if (obj->pin_count > 0)
678 err->pinned = 1;
679 if (obj->user_pin_count > 0)
680 err->pinned = -1;
681 err->tiling = obj->tiling_mode;
682 err->dirty = obj->dirty;
683 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000684 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilsona779e5a2011-01-09 21:07:49 +0000685 err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000686
687 if (++i == count)
688 break;
689
690 err++;
691 }
692
693 return i;
694}
695
Chris Wilson748ebc62010-10-24 10:28:47 +0100696static void i915_gem_record_fences(struct drm_device *dev,
697 struct drm_i915_error_state *error)
698{
699 struct drm_i915_private *dev_priv = dev->dev_private;
700 int i;
701
702 /* Fences */
703 switch (INTEL_INFO(dev)->gen) {
704 case 6:
705 for (i = 0; i < 16; i++)
706 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
707 break;
708 case 5:
709 case 4:
710 for (i = 0; i < 16; i++)
711 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
712 break;
713 case 3:
714 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
715 for (i = 0; i < 8; i++)
716 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
717 case 2:
718 for (i = 0; i < 8; i++)
719 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
720 break;
721
722 }
723}
724
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000725static struct drm_i915_error_object *
726i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
727 struct intel_ring_buffer *ring)
728{
729 struct drm_i915_gem_object *obj;
730 u32 seqno;
731
732 if (!ring->get_seqno)
733 return NULL;
734
735 seqno = ring->get_seqno(ring);
736 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
737 if (obj->ring != ring)
738 continue;
739
Chris Wilsonc37d9a52011-01-12 20:33:01 +0000740 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000741 continue;
742
743 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
744 continue;
745
746 /* We need to copy these to an anonymous buffer as the simplest
747 * method to avoid being overwritten by userspace.
748 */
749 return i915_error_object_create(dev_priv, obj);
750 }
751
752 return NULL;
753}
754
Jesse Barnes8a905232009-07-11 16:48:03 -0400755/**
756 * i915_capture_error_state - capture an error record for later analysis
757 * @dev: drm device
758 *
759 * Should be called when an error is detected (either a hang or an error
760 * interrupt) to capture error state from the time of the error. Fills
761 * out a structure which becomes available in debugfs for user level tools
762 * to pick up.
763 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700764static void i915_capture_error_state(struct drm_device *dev)
765{
766 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000767 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700768 struct drm_i915_error_state *error;
769 unsigned long flags;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000770 int i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700771
772 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000773 error = dev_priv->first_error;
774 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
775 if (error)
776 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700777
778 error = kmalloc(sizeof(*error), GFP_ATOMIC);
779 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000780 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
781 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700782 }
783
Chris Wilson2fa772f2010-10-01 13:23:27 +0100784 DRM_DEBUG_DRIVER("generating error event\n");
785
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000786 error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700787 error->eir = I915_READ(EIR);
788 error->pgtbl_er = I915_READ(PGTBL_ER);
789 error->pipeastat = I915_READ(PIPEASTAT);
790 error->pipebstat = I915_READ(PIPEBSTAT);
791 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100792 error->error = 0;
793 if (INTEL_INFO(dev)->gen >= 6) {
794 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100795
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100796 error->bcs_acthd = I915_READ(BCS_ACTHD);
797 error->bcs_ipehr = I915_READ(BCS_IPEHR);
798 error->bcs_ipeir = I915_READ(BCS_IPEIR);
799 error->bcs_instdone = I915_READ(BCS_INSTDONE);
800 error->bcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000801 if (dev_priv->ring[BCS].get_seqno)
802 error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100803
804 error->vcs_acthd = I915_READ(VCS_ACTHD);
805 error->vcs_ipehr = I915_READ(VCS_IPEHR);
806 error->vcs_ipeir = I915_READ(VCS_IPEIR);
807 error->vcs_instdone = I915_READ(VCS_INSTDONE);
808 error->vcs_seqno = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000809 if (dev_priv->ring[VCS].get_seqno)
810 error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
Chris Wilsonf4068392010-10-27 20:36:41 +0100811 }
812 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700813 error->ipeir = I915_READ(IPEIR_I965);
814 error->ipehr = I915_READ(IPEHR_I965);
815 error->instdone = I915_READ(INSTDONE_I965);
816 error->instps = I915_READ(INSTPS);
817 error->instdone1 = I915_READ(INSTDONE1);
818 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000819 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100820 } else {
821 error->ipeir = I915_READ(IPEIR);
822 error->ipehr = I915_READ(IPEHR);
823 error->instdone = I915_READ(INSTDONE);
824 error->acthd = I915_READ(ACTHD);
825 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000826 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100827 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000828
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000829 /* Record the active batchbuffers */
830 for (i = 0; i < I915_NUM_RINGS; i++)
831 error->batchbuffer[i] =
832 i915_error_first_batchbuffer(dev_priv,
833 &dev_priv->ring[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000834
835 /* Record the ringbuffer */
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000836 error->ringbuffer = i915_error_object_create(dev_priv,
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000837 dev_priv->ring[RCS].obj);
Chris Wilson9df30792010-02-18 10:24:56 +0000838
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000839 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000840 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000841 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000842
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000843 i = 0;
844 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
845 i++;
846 error->active_bo_count = i;
Chris Wilson05394f32010-11-08 19:18:58 +0000847 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000848 i++;
849 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000850
Chris Wilson8e934db2011-01-24 12:34:00 +0000851 error->active_bo = NULL;
852 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000853 if (i) {
854 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +0000855 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000856 if (error->active_bo)
857 error->pinned_bo =
858 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700859 }
860
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000861 if (error->active_bo)
862 error->active_bo_count =
863 capture_bo_list(error->active_bo,
864 error->active_bo_count,
865 &dev_priv->mm.active_list);
866
867 if (error->pinned_bo)
868 error->pinned_bo_count =
869 capture_bo_list(error->pinned_bo,
870 error->pinned_bo_count,
871 &dev_priv->mm.pinned_list);
872
Jesse Barnes8a905232009-07-11 16:48:03 -0400873 do_gettimeofday(&error->time);
874
Chris Wilson6ef3d422010-08-04 20:26:07 +0100875 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000876 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100877
Chris Wilson9df30792010-02-18 10:24:56 +0000878 spin_lock_irqsave(&dev_priv->error_lock, flags);
879 if (dev_priv->first_error == NULL) {
880 dev_priv->first_error = error;
881 error = NULL;
882 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700883 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000884
885 if (error)
886 i915_error_state_free(dev, error);
887}
888
889void i915_destroy_error_state(struct drm_device *dev)
890{
891 struct drm_i915_private *dev_priv = dev->dev_private;
892 struct drm_i915_error_state *error;
893
894 spin_lock(&dev_priv->error_lock);
895 error = dev_priv->first_error;
896 dev_priv->first_error = NULL;
897 spin_unlock(&dev_priv->error_lock);
898
899 if (error)
900 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700901}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100902#else
903#define i915_capture_error_state(x)
904#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700905
Chris Wilson35aed2e2010-05-27 13:18:12 +0100906static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400907{
908 struct drm_i915_private *dev_priv = dev->dev_private;
909 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400910
Chris Wilson35aed2e2010-05-27 13:18:12 +0100911 if (!eir)
912 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400913
914 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
915 eir);
916
917 if (IS_G4X(dev)) {
918 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
919 u32 ipeir = I915_READ(IPEIR_I965);
920
921 printk(KERN_ERR " IPEIR: 0x%08x\n",
922 I915_READ(IPEIR_I965));
923 printk(KERN_ERR " IPEHR: 0x%08x\n",
924 I915_READ(IPEHR_I965));
925 printk(KERN_ERR " INSTDONE: 0x%08x\n",
926 I915_READ(INSTDONE_I965));
927 printk(KERN_ERR " INSTPS: 0x%08x\n",
928 I915_READ(INSTPS));
929 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
930 I915_READ(INSTDONE1));
931 printk(KERN_ERR " ACTHD: 0x%08x\n",
932 I915_READ(ACTHD_I965));
933 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000934 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400935 }
936 if (eir & GM45_ERROR_PAGE_TABLE) {
937 u32 pgtbl_err = I915_READ(PGTBL_ER);
938 printk(KERN_ERR "page table error\n");
939 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
940 pgtbl_err);
941 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000942 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400943 }
944 }
945
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100946 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400947 if (eir & I915_ERROR_PAGE_TABLE) {
948 u32 pgtbl_err = I915_READ(PGTBL_ER);
949 printk(KERN_ERR "page table error\n");
950 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
951 pgtbl_err);
952 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000953 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400954 }
955 }
956
957 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100958 u32 pipea_stats = I915_READ(PIPEASTAT);
959 u32 pipeb_stats = I915_READ(PIPEBSTAT);
960
Jesse Barnes8a905232009-07-11 16:48:03 -0400961 printk(KERN_ERR "memory refresh error\n");
962 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
963 pipea_stats);
964 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
965 pipeb_stats);
966 /* pipestat has already been acked */
967 }
968 if (eir & I915_ERROR_INSTRUCTION) {
969 printk(KERN_ERR "instruction error\n");
970 printk(KERN_ERR " INSTPM: 0x%08x\n",
971 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100972 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400973 u32 ipeir = I915_READ(IPEIR);
974
975 printk(KERN_ERR " IPEIR: 0x%08x\n",
976 I915_READ(IPEIR));
977 printk(KERN_ERR " IPEHR: 0x%08x\n",
978 I915_READ(IPEHR));
979 printk(KERN_ERR " INSTDONE: 0x%08x\n",
980 I915_READ(INSTDONE));
981 printk(KERN_ERR " ACTHD: 0x%08x\n",
982 I915_READ(ACTHD));
983 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000984 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400985 } else {
986 u32 ipeir = I915_READ(IPEIR_I965);
987
988 printk(KERN_ERR " IPEIR: 0x%08x\n",
989 I915_READ(IPEIR_I965));
990 printk(KERN_ERR " IPEHR: 0x%08x\n",
991 I915_READ(IPEHR_I965));
992 printk(KERN_ERR " INSTDONE: 0x%08x\n",
993 I915_READ(INSTDONE_I965));
994 printk(KERN_ERR " INSTPS: 0x%08x\n",
995 I915_READ(INSTPS));
996 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
997 I915_READ(INSTDONE1));
998 printk(KERN_ERR " ACTHD: 0x%08x\n",
999 I915_READ(ACTHD_I965));
1000 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001001 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001002 }
1003 }
1004
1005 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001006 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001007 eir = I915_READ(EIR);
1008 if (eir) {
1009 /*
1010 * some errors might have become stuck,
1011 * mask them.
1012 */
1013 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1014 I915_WRITE(EMR, I915_READ(EMR) | eir);
1015 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1016 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001017}
1018
1019/**
1020 * i915_handle_error - handle an error interrupt
1021 * @dev: drm device
1022 *
1023 * Do some basic checking of regsiter state at error interrupt time and
1024 * dump it to the syslog. Also call i915_capture_error_state() to make
1025 * sure we get a record and make it available in debugfs. Fire a uevent
1026 * so userspace knows something bad happened (should trigger collection
1027 * of a ring dump etc.).
1028 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001029void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001030{
1031 struct drm_i915_private *dev_priv = dev->dev_private;
1032
1033 i915_capture_error_state(dev);
1034 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001035
Ben Gamariba1234d2009-09-14 17:48:47 -04001036 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001037 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001038 atomic_set(&dev_priv->mm.wedged, 1);
1039
Ben Gamari11ed50e2009-09-14 17:48:45 -04001040 /*
1041 * Wakeup waiting processes so they don't hang
1042 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001043 wake_up_all(&dev_priv->ring[RCS].irq_queue);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001044 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001045 wake_up_all(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001046 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001047 wake_up_all(&dev_priv->ring[BCS].irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001048 }
1049
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001050 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001051}
1052
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001053static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1054{
1055 drm_i915_private_t *dev_priv = dev->dev_private;
1056 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001058 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001059 struct intel_unpin_work *work;
1060 unsigned long flags;
1061 bool stall_detected;
1062
1063 /* Ignore early vblank irqs */
1064 if (intel_crtc == NULL)
1065 return;
1066
1067 spin_lock_irqsave(&dev->event_lock, flags);
1068 work = intel_crtc->unpin_work;
1069
1070 if (work == NULL || work->pending || !work->enable_stall_check) {
1071 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1072 spin_unlock_irqrestore(&dev->event_lock, flags);
1073 return;
1074 }
1075
1076 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001077 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001078 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001079 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
Chris Wilson05394f32010-11-08 19:18:58 +00001080 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001081 } else {
1082 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
Chris Wilson05394f32010-11-08 19:18:58 +00001083 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001084 crtc->y * crtc->fb->pitch +
1085 crtc->x * crtc->fb->bits_per_pixel/8);
1086 }
1087
1088 spin_unlock_irqrestore(&dev->event_lock, flags);
1089
1090 if (stall_detected) {
1091 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1092 intel_prepare_page_flip(dev, intel_crtc->plane);
1093 }
1094}
1095
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1097{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001098 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001100 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001101 u32 iir, new_iir;
1102 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -08001103 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001104 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001105 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001106 int irq_received;
1107 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001108
Eric Anholt630681d2008-10-06 15:14:12 -07001109 atomic_inc(&dev_priv->irq_received);
1110
Eric Anholtbad720f2009-10-22 16:11:14 -07001111 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001112 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001113
Eric Anholted4cb412008-07-29 12:10:39 -07001114 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001115
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001116 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001117 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001118 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001119 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
Keith Packard05eff842008-11-19 14:03:05 -08001121 for (;;) {
1122 irq_received = iir != 0;
1123
1124 /* Can't rely on pipestat interrupt bit in iir as it might
1125 * have been cleared after the pipestat interrupt was received.
1126 * It doesn't set the bit in iir again, but it still produces
1127 * interrupts (for non-MSI).
1128 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001129 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001130 pipea_stats = I915_READ(PIPEASTAT);
1131 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -08001132
Jesse Barnes8a905232009-07-11 16:48:03 -04001133 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001134 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001135
Eric Anholtcdfbc412008-11-04 15:50:30 -08001136 /*
1137 * Clear the PIPE(A|B)STAT regs before the IIR
1138 */
Keith Packard05eff842008-11-19 14:03:05 -08001139 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001140 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001141 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001142 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001143 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001144 }
Keith Packard7c463582008-11-04 02:03:27 -08001145
Keith Packard05eff842008-11-19 14:03:05 -08001146 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001147 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001148 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001149 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001150 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001151 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001152 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Keith Packard05eff842008-11-19 14:03:05 -08001153
1154 if (!irq_received)
1155 break;
1156
1157 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
Jesse Barnes5ca58282009-03-31 14:11:15 -07001159 /* Consume port. Then clear IIR or we'll miss events */
1160 if ((I915_HAS_HOTPLUG(dev)) &&
1161 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1162 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1163
Zhao Yakui44d98a62009-10-09 11:39:40 +08001164 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001165 hotplug_status);
1166 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001167 queue_work(dev_priv->wq,
1168 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001169
1170 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1171 I915_READ(PORT_HOTPLUG_STAT);
1172 }
1173
Eric Anholtcdfbc412008-11-04 15:50:30 -08001174 I915_WRITE(IIR, iir);
1175 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001176
Dave Airlie7c1c2872008-11-28 14:22:24 +10001177 if (dev->primary->master) {
1178 master_priv = dev->primary->master->driver_priv;
1179 if (master_priv->sarea_priv)
1180 master_priv->sarea_priv->last_dispatch =
1181 READ_BREADCRUMB(dev_priv);
1182 }
Keith Packard7c463582008-11-04 02:03:27 -08001183
Chris Wilson549f7362010-10-19 11:19:32 +01001184 if (iir & I915_USER_INTERRUPT)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001185 notify_ring(dev, &dev_priv->ring[RCS]);
1186 if (iir & I915_BSD_USER_INTERRUPT)
1187 notify_ring(dev, &dev_priv->ring[VCS]);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001188
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001189 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001190 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001191 if (dev_priv->flip_pending_is_done)
1192 intel_finish_page_flip_plane(dev, 0);
1193 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001194
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001195 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001196 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001197 if (dev_priv->flip_pending_is_done)
1198 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001199 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001200
Chris Wilson78c6e172011-01-31 10:48:04 +00001201 if (pipea_stats & vblank_status &&
1202 drm_handle_vblank(dev, 0)) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001203 vblank++;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001204 if (!dev_priv->flip_pending_is_done) {
1205 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001206 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001207 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001208 }
Eric Anholt673a3942008-07-30 12:06:12 -07001209
Chris Wilson78c6e172011-01-31 10:48:04 +00001210 if (pipeb_stats & vblank_status &&
1211 drm_handle_vblank(dev, 1)) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001212 vblank++;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001213 if (!dev_priv->flip_pending_is_done) {
1214 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001215 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001216 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001217 }
Keith Packard7c463582008-11-04 02:03:27 -08001218
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001219 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1220 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001221 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001222 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001223
Eric Anholtcdfbc412008-11-04 15:50:30 -08001224 /* With MSI, interrupts are only generated when iir
1225 * transitions from zero to nonzero. If another bit got
1226 * set while we were handling the existing iir bits, then
1227 * we would never get another interrupt.
1228 *
1229 * This is fine on non-MSI as well, as if we hit this path
1230 * we avoid exiting the interrupt handler only to generate
1231 * another one.
1232 *
1233 * Note that for MSI this could cause a stray interrupt report
1234 * if an interrupt landed in the time between writing IIR and
1235 * the posting read. This should be rare enough to never
1236 * trigger the 99% of 100,000 interrupts test for disabling
1237 * stray interrupts.
1238 */
1239 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001240 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001241
Keith Packard05eff842008-11-19 14:03:05 -08001242 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243}
1244
Dave Airlieaf6061a2008-05-07 12:15:39 +10001245static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246{
1247 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001248 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250 i915_kernel_lost_context(dev);
1251
Zhao Yakui44d98a62009-10-09 11:39:40 +08001252 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001254 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001255 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001256 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001257 if (master_priv->sarea_priv)
1258 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001259
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001260 if (BEGIN_LP_RING(4) == 0) {
1261 OUT_RING(MI_STORE_DWORD_INDEX);
1262 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1263 OUT_RING(dev_priv->counter);
1264 OUT_RING(MI_USER_INTERRUPT);
1265 ADVANCE_LP_RING();
1266 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001267
Alan Hourihanec29b6692006-08-12 16:29:24 +10001268 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269}
1270
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001271void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1272{
1273 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001274 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001275
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001276 if (dev_priv->trace_irq_seqno == 0 &&
1277 ring->irq_get(ring))
1278 dev_priv->trace_irq_seqno = seqno;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001279}
1280
Dave Airlie84b1fd12007-07-11 15:53:27 +10001281static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282{
1283 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001284 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 int ret = 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001286 struct intel_ring_buffer *ring = LP_RING(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Zhao Yakui44d98a62009-10-09 11:39:40 +08001288 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289 READ_BREADCRUMB(dev_priv));
1290
Eric Anholted4cb412008-07-29 12:10:39 -07001291 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001292 if (master_priv->sarea_priv)
1293 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001295 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
Dave Airlie7c1c2872008-11-28 14:22:24 +10001297 if (master_priv->sarea_priv)
1298 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001300 if (ring->irq_get(ring)) {
1301 DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
1302 READ_BREADCRUMB(dev_priv) >= irq_nr);
1303 ring->irq_put(ring);
Chris Wilson5a9a8d12011-01-23 13:03:24 +00001304 } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
1305 ret = -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306
Eric Anholt20caafa2007-08-25 19:22:43 +10001307 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001308 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1310 }
1311
Dave Airlieaf6061a2008-05-07 12:15:39 +10001312 return ret;
1313}
1314
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315/* Needs the lock as it touches the ring.
1316 */
Eric Anholtc153f452007-09-03 12:06:45 +10001317int i915_irq_emit(struct drm_device *dev, void *data,
1318 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001321 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 int result;
1323
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001324 if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001325 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001326 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 }
Eric Anholt299eb932009-02-24 22:14:12 -08001328
1329 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1330
Eric Anholt546b0972008-09-01 16:45:29 -07001331 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001333 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
Eric Anholtc153f452007-09-03 12:06:45 +10001335 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001337 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 }
1339
1340 return 0;
1341}
1342
1343/* Doesn't need the hardware lock.
1344 */
Eric Anholtc153f452007-09-03 12:06:45 +10001345int i915_irq_wait(struct drm_device *dev, void *data,
1346 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001349 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001352 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001353 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 }
1355
Eric Anholtc153f452007-09-03 12:06:45 +10001356 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357}
1358
Keith Packard42f52ef2008-10-18 19:39:29 -07001359/* Called from drm generic code, passed 'crtc' which
1360 * we use as a pipe index
1361 */
1362int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001363{
1364 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001365 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001366
Chris Wilson5eddb702010-09-11 13:48:45 +01001367 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001368 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001369
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001370 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001371 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001372 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001373 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001374 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001375 i915_enable_pipestat(dev_priv, pipe,
1376 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001377 else
Keith Packard7c463582008-11-04 02:03:27 -08001378 i915_enable_pipestat(dev_priv, pipe,
1379 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001380 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001381 return 0;
1382}
1383
Keith Packard42f52ef2008-10-18 19:39:29 -07001384/* Called from drm generic code, passed 'crtc' which
1385 * we use as a pipe index
1386 */
1387void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001388{
1389 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001390 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001391
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001392 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001393 if (HAS_PCH_SPLIT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001394 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Li Pengc062df62010-01-23 00:12:58 +08001395 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1396 else
1397 i915_disable_pipestat(dev_priv, pipe,
1398 PIPE_VBLANK_INTERRUPT_ENABLE |
1399 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001400 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001401}
1402
Jesse Barnes79e53942008-11-07 14:24:08 -08001403void i915_enable_interrupt (struct drm_device *dev)
1404{
1405 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001406
Eric Anholtbad720f2009-10-22 16:11:14 -07001407 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001408 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001409 dev_priv->irq_enabled = 1;
1410}
1411
1412
Dave Airlie702880f2006-06-24 17:07:34 +10001413/* Set the vblank monitor pipe
1414 */
Eric Anholtc153f452007-09-03 12:06:45 +10001415int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1416 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001417{
Dave Airlie702880f2006-06-24 17:07:34 +10001418 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001419
1420 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001421 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001422 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001423 }
1424
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001425 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001426}
1427
Eric Anholtc153f452007-09-03 12:06:45 +10001428int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1429 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001430{
Dave Airlie702880f2006-06-24 17:07:34 +10001431 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001432 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001433
1434 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001435 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001436 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001437 }
1438
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001439 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001440
Dave Airlie702880f2006-06-24 17:07:34 +10001441 return 0;
1442}
1443
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001444/**
1445 * Schedule buffer swap at given vertical blank.
1446 */
Eric Anholtc153f452007-09-03 12:06:45 +10001447int i915_vblank_swap(struct drm_device *dev, void *data,
1448 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001449{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001450 /* The delayed swap mechanism was fundamentally racy, and has been
1451 * removed. The model was that the client requested a delayed flip/swap
1452 * from the kernel, then waited for vblank before continuing to perform
1453 * rendering. The problem was that the kernel might wake the client
1454 * up before it dispatched the vblank swap (since the lock has to be
1455 * held while touching the ringbuffer), in which case the client would
1456 * clear and start the next frame before the swap occurred, and
1457 * flicker would occur in addition to likely missing the vblank.
1458 *
1459 * In the absence of this ioctl, userland falls back to a correct path
1460 * of waiting for a vblank, then dispatching the swap on its own.
1461 * Context switching to userland and back is plenty fast enough for
1462 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001463 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001464 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001465}
1466
Chris Wilson893eead2010-10-27 14:44:35 +01001467static u32
1468ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001469{
Chris Wilson893eead2010-10-27 14:44:35 +01001470 return list_entry(ring->request_list.prev,
1471 struct drm_i915_gem_request, list)->seqno;
1472}
1473
1474static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1475{
1476 if (list_empty(&ring->request_list) ||
1477 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1478 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001479 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001480 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1481 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001482 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001483 ring->get_seqno(ring));
1484 wake_up_all(&ring->irq_queue);
1485 *err = true;
1486 }
1487 return true;
1488 }
1489 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001490}
1491
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001492static bool kick_ring(struct intel_ring_buffer *ring)
1493{
1494 struct drm_device *dev = ring->dev;
1495 struct drm_i915_private *dev_priv = dev->dev_private;
1496 u32 tmp = I915_READ_CTL(ring);
1497 if (tmp & RING_WAIT) {
1498 DRM_ERROR("Kicking stuck wait on %s\n",
1499 ring->name);
1500 I915_WRITE_CTL(ring, tmp);
1501 return true;
1502 }
1503 if (IS_GEN6(dev) &&
1504 (tmp & RING_WAIT_SEMAPHORE)) {
1505 DRM_ERROR("Kicking stuck semaphore on %s\n",
1506 ring->name);
1507 I915_WRITE_CTL(ring, tmp);
1508 return true;
1509 }
1510 return false;
1511}
1512
Ben Gamarif65d9422009-09-14 17:48:44 -04001513/**
1514 * This is called when the chip hasn't reported back with completed
1515 * batchbuffers in a long time. The first time this is called we simply record
1516 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1517 * again, we assume the chip is wedged and try to fix it.
1518 */
1519void i915_hangcheck_elapsed(unsigned long data)
1520{
1521 struct drm_device *dev = (struct drm_device *)data;
1522 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001523 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001524 bool err = false;
1525
1526 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001527 if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
1528 i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
1529 i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001530 dev_priv->hangcheck_count = 0;
1531 if (err)
1532 goto repeat;
1533 return;
1534 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001535
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001536 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001537 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001538 instdone = I915_READ(INSTDONE);
1539 instdone1 = 0;
1540 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001541 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001542 instdone = I915_READ(INSTDONE_I965);
1543 instdone1 = I915_READ(INSTDONE1);
1544 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001545
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001546 if (dev_priv->last_acthd == acthd &&
1547 dev_priv->last_instdone == instdone &&
1548 dev_priv->last_instdone1 == instdone1) {
1549 if (dev_priv->hangcheck_count++ > 1) {
1550 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001551
1552 if (!IS_GEN2(dev)) {
1553 /* Is the chip hanging on a WAIT_FOR_EVENT?
1554 * If so we can simply poke the RB_WAIT bit
1555 * and break the hang. This should work on
1556 * all but the second generation chipsets.
1557 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001558
1559 if (kick_ring(&dev_priv->ring[RCS]))
Chris Wilson893eead2010-10-27 14:44:35 +01001560 goto repeat;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001561
1562 if (HAS_BSD(dev) &&
1563 kick_ring(&dev_priv->ring[VCS]))
1564 goto repeat;
1565
1566 if (HAS_BLT(dev) &&
1567 kick_ring(&dev_priv->ring[BCS]))
1568 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001569 }
1570
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001571 i915_handle_error(dev, true);
1572 return;
1573 }
1574 } else {
1575 dev_priv->hangcheck_count = 0;
1576
1577 dev_priv->last_acthd = acthd;
1578 dev_priv->last_instdone = instdone;
1579 dev_priv->last_instdone1 = instdone1;
1580 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001581
Chris Wilson893eead2010-10-27 14:44:35 +01001582repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001583 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001584 mod_timer(&dev_priv->hangcheck_timer,
1585 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001586}
1587
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588/* drm_dma.h hooks
1589*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001590static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001591{
1592 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1593
1594 I915_WRITE(HWSTAM, 0xeffe);
1595
1596 /* XXX hotplug from PCH */
1597
1598 I915_WRITE(DEIMR, 0xffffffff);
1599 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001600 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001601
1602 /* and GT */
1603 I915_WRITE(GTIMR, 0xffffffff);
1604 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001605 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001606
1607 /* south display irq */
1608 I915_WRITE(SDEIMR, 0xffffffff);
1609 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001610 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001611}
1612
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001613static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001614{
1615 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1616 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001617 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1618 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001619 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001620 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001621
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001622 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001623
1624 /* should always can generate irq */
1625 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001626 I915_WRITE(DEIMR, dev_priv->irq_mask);
1627 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001628 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001629
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001630 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001631
1632 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001633 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001634
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001635 if (IS_GEN6(dev))
1636 render_irqs =
1637 GT_USER_INTERRUPT |
1638 GT_GEN6_BSD_USER_INTERRUPT |
1639 GT_BLT_USER_INTERRUPT;
1640 else
1641 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001642 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001643 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001644 GT_BSD_USER_INTERRUPT;
1645 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001646 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001647
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001648 if (HAS_PCH_CPT(dev)) {
1649 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1650 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1651 } else {
1652 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1653 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
Jesse Barnese67189ab2011-02-11 14:44:51 -08001654 hotplug_mask |= SDE_AUX_MASK;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001655 }
1656
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001657 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001658
1659 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001660 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1661 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001662 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001663
Jesse Barnesf97108d2010-01-29 11:27:07 -08001664 if (IS_IRONLAKE_M(dev)) {
1665 /* Clear & enable PCU event interrupts */
1666 I915_WRITE(DEIIR, DE_PCU_EVENT);
1667 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1668 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1669 }
1670
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001671 return 0;
1672}
1673
Dave Airlie84b1fd12007-07-11 15:53:27 +10001674void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675{
1676 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1677
Jesse Barnes79e53942008-11-07 14:24:08 -08001678 atomic_set(&dev_priv->irq_received, 0);
1679
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001680 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001681 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001682
Eric Anholtbad720f2009-10-22 16:11:14 -07001683 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001684 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001685 return;
1686 }
1687
Jesse Barnes5ca58282009-03-31 14:11:15 -07001688 if (I915_HAS_HOTPLUG(dev)) {
1689 I915_WRITE(PORT_HOTPLUG_EN, 0);
1690 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1691 }
1692
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001693 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001694 I915_WRITE(PIPEASTAT, 0);
1695 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001696 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001697 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001698 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699}
1700
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001701/*
1702 * Must be called after intel_modeset_init or hotplug interrupts won't be
1703 * enabled correctly.
1704 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001705int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706{
1707 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001708 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001709 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001710
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001711 DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001712 if (HAS_BSD(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001713 DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001714 if (HAS_BLT(dev))
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001715 DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001716
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001717 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001718
Eric Anholtbad720f2009-10-22 16:11:14 -07001719 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001720 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001721
Keith Packard7c463582008-11-04 02:03:27 -08001722 /* Unmask the interrupts that we always want on. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001723 dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001724
Keith Packard7c463582008-11-04 02:03:27 -08001725 dev_priv->pipestat[0] = 0;
1726 dev_priv->pipestat[1] = 0;
1727
Jesse Barnes5ca58282009-03-31 14:11:15 -07001728 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001729 /* Enable in IER... */
1730 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1731 /* and unmask in IMR */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001732 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
Adam Jacksonc496fa12010-05-27 17:26:45 -04001733 }
1734
1735 /*
1736 * Enable some error detection, note the instruction error mask
1737 * bit is reserved, so we leave it masked.
1738 */
1739 if (IS_G4X(dev)) {
1740 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1741 GM45_ERROR_MEM_PRIV |
1742 GM45_ERROR_CP_PRIV |
1743 I915_ERROR_MEMORY_REFRESH);
1744 } else {
1745 error_mask = ~(I915_ERROR_PAGE_TABLE |
1746 I915_ERROR_MEMORY_REFRESH);
1747 }
1748 I915_WRITE(EMR, error_mask);
1749
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001750 I915_WRITE(IMR, dev_priv->irq_mask);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001751 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001752 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001753
1754 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001755 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1756
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001757 /* Note HDMI and DP share bits */
1758 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1759 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1760 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1761 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1762 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1763 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1764 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1765 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1766 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1767 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001768 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001769 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001770
1771 /* Programming the CRT detection parameters tends
1772 to generate a spurious hotplug event about three
1773 seconds later. So just do it once.
1774 */
1775 if (IS_G4X(dev))
1776 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1777 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1778 }
1779
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001780 /* Ignore TV since it's buggy */
1781
Jesse Barnes5ca58282009-03-31 14:11:15 -07001782 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001783 }
1784
Chris Wilson3b617962010-08-24 09:02:58 +01001785 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001786
1787 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788}
1789
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001790static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001791{
1792 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1793 I915_WRITE(HWSTAM, 0xffffffff);
1794
1795 I915_WRITE(DEIMR, 0xffffffff);
1796 I915_WRITE(DEIER, 0x0);
1797 I915_WRITE(DEIIR, I915_READ(DEIIR));
1798
1799 I915_WRITE(GTIMR, 0xffffffff);
1800 I915_WRITE(GTIER, 0x0);
1801 I915_WRITE(GTIIR, I915_READ(GTIIR));
1802}
1803
Dave Airlie84b1fd12007-07-11 15:53:27 +10001804void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805{
1806 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001807
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808 if (!dev_priv)
1809 return;
1810
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001811 dev_priv->vblank_pipe = 0;
1812
Eric Anholtbad720f2009-10-22 16:11:14 -07001813 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001814 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001815 return;
1816 }
1817
Jesse Barnes5ca58282009-03-31 14:11:15 -07001818 if (I915_HAS_HOTPLUG(dev)) {
1819 I915_WRITE(PORT_HOTPLUG_EN, 0);
1820 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1821 }
1822
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001823 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001824 I915_WRITE(PIPEASTAT, 0);
1825 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001826 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001827 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001828
Keith Packard7c463582008-11-04 02:03:27 -08001829 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1830 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1831 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832}