blob: 422f424deb4cef2b96ac21148ee2a18a0c2ddb97 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/* General customization:
44 */
45
46#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
47
48#define DRIVER_NAME "i915"
49#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070050#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Jesse Barnes317c35d2008-08-25 15:11:06 -070052enum pipe {
53 PIPE_A = 0,
54 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080055 PIPE_C,
56 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070057};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080058#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070059
Jesse Barnes80824002009-09-10 15:28:06 -070060enum plane {
61 PLANE_A = 0,
62 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080063 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070064};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080066
Eugeni Dodonov2b139522012-03-29 12:32:22 -030067enum port {
68 PORT_A = 0,
69 PORT_B,
70 PORT_C,
71 PORT_D,
72 PORT_E,
73 I915_MAX_PORTS
74};
75#define port_name(p) ((p) + 'A')
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
78
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080079#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* Interface history:
82 *
83 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110084 * 1.2: Add Power Management
85 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110086 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100087 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100088 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
89 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 */
91#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100092#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070093#define DRIVER_PATCHLEVEL 0
94
Eric Anholt673a3942008-07-30 12:06:12 -070095#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010096#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070097
Dave Airlie71acb5e2008-12-30 20:31:46 +100098#define I915_GEM_PHYS_CURSOR_0 1
99#define I915_GEM_PHYS_CURSOR_1 2
100#define I915_GEM_PHYS_OVERLAY_REGS 3
101#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
102
103struct drm_i915_gem_phys_object {
104 int id;
105 struct page **page_list;
106 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000107 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000108};
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110struct mem_block {
111 struct mem_block *next;
112 struct mem_block *prev;
113 int start;
114 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000115 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116};
117
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700118struct opregion_header;
119struct opregion_acpi;
120struct opregion_swsci;
121struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800122struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700123
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100124struct intel_opregion {
125 struct opregion_header *header;
126 struct opregion_acpi *acpi;
127 struct opregion_swsci *swsci;
128 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100129 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000130 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100131};
Chris Wilson44834a62010-08-19 16:09:23 +0100132#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100133
Chris Wilson6ef3d422010-08-04 20:26:07 +0100134struct intel_overlay;
135struct intel_overlay_error_state;
136
Dave Airlie7c1c2872008-11-28 14:22:24 +1000137struct drm_i915_master_private {
138 drm_local_map_t *sarea;
139 struct _drm_i915_sarea *sarea_priv;
140};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800141#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200142#define I915_MAX_NUM_FENCES 16
143/* 16 fences + sign bit for FENCE_REG_NONE */
144#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800145
146struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200147 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000148 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000149 uint32_t setup_seqno;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100150 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800151};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000152
yakui_zhao9b9d1722009-05-31 17:17:17 +0800153struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100154 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800155 u8 dvo_port;
156 u8 slave_addr;
157 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100158 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400159 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800160};
161
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000162struct intel_display_error_state;
163
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700164struct drm_i915_error_state {
165 u32 eir;
166 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100168 u32 tail[I915_NUM_RINGS];
169 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100170 u32 ipeir[I915_NUM_RINGS];
171 u32 ipehr[I915_NUM_RINGS];
172 u32 instdone[I915_NUM_RINGS];
173 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100174 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
175 /* our own tracking of ring head and tail */
176 u32 cpu_ring_head[I915_NUM_RINGS];
177 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100178 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100179 u32 instpm[I915_NUM_RINGS];
180 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700181 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100182 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000183 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100184 u32 fault_reg[I915_NUM_RINGS];
185 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100186 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200187 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700188 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000189 struct drm_i915_error_ring {
190 struct drm_i915_error_object {
191 int page_count;
192 u32 gtt_offset;
193 u32 *pages[0];
194 } *ringbuffer, *batchbuffer;
195 struct drm_i915_error_request {
196 long jiffies;
197 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000198 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000199 } *requests;
200 int num_requests;
201 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000202 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000203 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000204 u32 name;
205 u32 seqno;
206 u32 gtt_offset;
207 u32 read_domains;
208 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200209 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000210 s32 pinned:2;
211 u32 tiling:2;
212 u32 dirty:1;
213 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100214 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700215 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000216 } *active_bo, *pinned_bo;
217 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100218 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000219 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700220};
221
Jesse Barnese70236a2009-09-21 10:42:27 -0700222struct drm_i915_display_funcs {
223 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400224 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700225 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
226 void (*disable_fbc)(struct drm_device *dev);
227 int (*get_display_clock_speed)(struct drm_device *dev);
228 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000229 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800230 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
231 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700232 int (*crtc_mode_set)(struct drm_crtc *crtc,
233 struct drm_display_mode *mode,
234 struct drm_display_mode *adjusted_mode,
235 int x, int y,
236 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800237 void (*write_eld)(struct drm_connector *connector,
238 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700239 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700240 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700241 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700242 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
243 struct drm_framebuffer *fb,
244 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700245 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
246 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800247 void (*force_wake_get)(struct drm_i915_private *dev_priv);
248 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700249 /* clock updates for mode set */
250 /* cursor updates */
251 /* render clock increase/decrease */
252 /* display clock increase/decrease */
253 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700254};
255
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500256struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100257 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 u8 is_mobile:1;
259 u8 is_i85x:1;
260 u8 is_i915g:1;
261 u8 is_i945gm:1;
262 u8 is_g33:1;
263 u8 need_gfx_hws:1;
264 u8 is_g4x:1;
265 u8 is_pineview:1;
266 u8 is_broadwater:1;
267 u8 is_crestline:1;
268 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700269 u8 is_valleyview:1;
Eugeni Dodonov7e508a22012-03-29 12:32:17 -0300270 u8 has_pch_split:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300271 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 u8 has_fbc:1;
273 u8 has_pipe_cxsr:1;
274 u8 has_hotplug:1;
275 u8 cursor_needs_physical:1;
276 u8 has_overlay:1;
277 u8 overlay_needs_physical:1;
278 u8 supports_tv:1;
279 u8 has_bsd_ring:1;
280 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200281 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500282};
283
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100284#define I915_PPGTT_PD_ENTRIES 512
285#define I915_PPGTT_PT_ENTRIES 1024
286struct i915_hw_ppgtt {
287 unsigned num_pd_entries;
288 struct page **pt_pages;
289 uint32_t pd_offset;
290 dma_addr_t *pt_dma_addr;
291 dma_addr_t scratch_page_dma_addr;
292};
293
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800294enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100295 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800296 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
297 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
298 FBC_MODE_TOO_LARGE, /* mode too large for compression */
299 FBC_BAD_PLANE, /* fbc not supported on plane */
300 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700301 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700302 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800303};
304
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800305enum intel_pch {
306 PCH_IBX, /* Ibexpeak PCH */
307 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300308 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800309};
310
Jesse Barnesb690e962010-07-19 13:53:12 -0700311#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700312#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100313#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700314
Dave Airlie8be48d92010-03-30 05:34:14 +0000315struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100316struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000317
Daniel Vetterc2b91522012-02-14 22:37:19 +0100318struct intel_gmbus {
319 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100320 bool force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100321 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100322 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100323 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100324 struct drm_i915_private *dev_priv;
325};
326
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700328 struct drm_device *dev;
329
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500330 const struct intel_device_info *info;
331
Dave Airlieac5c4e72008-12-19 15:38:34 +1000332 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000333 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000334
Eric Anholt3043c602008-10-02 12:24:47 -0700335 void __iomem *regs;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100336 /** gt_fifo_count and the subsequent register write are synchronized
337 * with dev->struct_mutex. */
338 unsigned gt_fifo_count;
339 /** forcewake_count is protected by gt_lock */
340 unsigned forcewake_count;
341 /** gt_lock is also taken in irq contexts. */
342 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Daniel Kurtzf2c96772012-03-28 02:36:16 +0800344 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700345
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500346 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
347 * controller on different i2c buses. */
348 struct mutex gmbus_mutex;
349
Daniel Vetter110447fc2012-03-23 23:43:36 +0100350 /**
351 * Base address of the gmbus and gpio block.
352 */
353 uint32_t gpio_mmio_base;
354
Dave Airlieec2a4c32009-08-04 11:43:41 +1000355 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000356 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100357 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000359 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700360 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000361 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000362 struct drm_i915_gem_object *pwrctx;
363 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
Jesse Barnesd7658982009-06-05 14:41:29 +0000365 struct resource mch_res;
366
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000367 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 int back_offset;
369 int front_offset;
370 int current_page;
371 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000374
375 /* protects the irq masks */
376 spinlock_t irq_lock;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700377
378 /* DPIO indirect register protection */
379 spinlock_t dpio_lock;
380
Eric Anholted4cb412008-07-29 12:10:39 -0700381 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800382 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000383 u32 irq_mask;
384 u32 gt_irq_mask;
385 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Jesse Barnes5ca58282009-03-31 14:11:15 -0700387 u32 hotplug_supported_mask;
388 struct work_struct hotplug_work;
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 int tex_lru_log_granularity;
391 int allow_batchbuffer;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100392 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000393 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000394 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000395
Ben Gamarif65d9422009-09-14 17:48:44 -0400396 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000397#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400398 struct timer_list hangcheck_timer;
399 int hangcheck_count;
400 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100401 uint32_t last_acthd_bsd;
402 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100403 uint32_t last_instdone;
404 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400405
Jesse Barnes80824002009-09-10 15:28:06 -0700406 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100407 unsigned int cfb_fb;
408 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100409 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100410 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700411
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100412 struct intel_opregion opregion;
413
Daniel Vetter02e792f2009-09-15 22:57:34 +0200414 /* overlay */
415 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800416 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200417
Jesse Barnes79e53942008-11-07 14:24:08 -0800418 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100419 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000420 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800421 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
422 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800423
424 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100425 unsigned int int_tv_support:1;
426 unsigned int lvds_dither:1;
427 unsigned int lvds_vbt:1;
428 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500429 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700430 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500431 int lvds_ssc_freq;
Takashi Iwaib0354382012-03-20 13:07:05 +0100432 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
433 unsigned int lvds_val; /* used for checking LVDS channel mode */
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100434 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700435 int rate;
436 int lanes;
437 int preemphasis;
438 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100439
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700440 bool initialized;
441 bool support;
442 int bpp;
443 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100444 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700445 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800446
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700447 struct notifier_block lid_notifier;
448
Chris Wilsonf899fc62010-07-20 15:44:45 -0700449 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200450 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800451 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
452 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
453
Li Peng95534262010-05-18 18:58:44 +0800454 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800455
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700456 spinlock_t error_lock;
457 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400458 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100459 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700460 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700461
Jesse Barnese70236a2009-09-21 10:42:27 -0700462 /* Display functions */
463 struct drm_i915_display_funcs display;
464
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800465 /* PCH chipset type */
466 enum intel_pch pch_type;
467
Jesse Barnesb690e962010-07-19 13:53:12 -0700468 unsigned long quirks;
469
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000470 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800471 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000472 u8 saveLBB;
473 u32 saveDSPACNTR;
474 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000475 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000476 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000477 u32 savePIPEACONF;
478 u32 savePIPEBCONF;
479 u32 savePIPEASRC;
480 u32 savePIPEBSRC;
481 u32 saveFPA0;
482 u32 saveFPA1;
483 u32 saveDPLL_A;
484 u32 saveDPLL_A_MD;
485 u32 saveHTOTAL_A;
486 u32 saveHBLANK_A;
487 u32 saveHSYNC_A;
488 u32 saveVTOTAL_A;
489 u32 saveVBLANK_A;
490 u32 saveVSYNC_A;
491 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000492 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800493 u32 saveTRANS_HTOTAL_A;
494 u32 saveTRANS_HBLANK_A;
495 u32 saveTRANS_HSYNC_A;
496 u32 saveTRANS_VTOTAL_A;
497 u32 saveTRANS_VBLANK_A;
498 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000499 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000500 u32 saveDSPASTRIDE;
501 u32 saveDSPASIZE;
502 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700503 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000504 u32 saveDSPASURF;
505 u32 saveDSPATILEOFF;
506 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700507 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000508 u32 saveBLC_PWM_CTL;
509 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800510 u32 saveBLC_CPU_PWM_CTL;
511 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000512 u32 saveFPB0;
513 u32 saveFPB1;
514 u32 saveDPLL_B;
515 u32 saveDPLL_B_MD;
516 u32 saveHTOTAL_B;
517 u32 saveHBLANK_B;
518 u32 saveHSYNC_B;
519 u32 saveVTOTAL_B;
520 u32 saveVBLANK_B;
521 u32 saveVSYNC_B;
522 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000523 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800524 u32 saveTRANS_HTOTAL_B;
525 u32 saveTRANS_HBLANK_B;
526 u32 saveTRANS_HSYNC_B;
527 u32 saveTRANS_VTOTAL_B;
528 u32 saveTRANS_VBLANK_B;
529 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000530 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000531 u32 saveDSPBSTRIDE;
532 u32 saveDSPBSIZE;
533 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700534 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000535 u32 saveDSPBSURF;
536 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700537 u32 saveVGA0;
538 u32 saveVGA1;
539 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000540 u32 saveVGACNTRL;
541 u32 saveADPA;
542 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700543 u32 savePP_ON_DELAYS;
544 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000545 u32 saveDVOA;
546 u32 saveDVOB;
547 u32 saveDVOC;
548 u32 savePP_ON;
549 u32 savePP_OFF;
550 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700551 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000552 u32 savePFIT_CONTROL;
553 u32 save_palette_a[256];
554 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700555 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000556 u32 saveFBC_CFB_BASE;
557 u32 saveFBC_LL_BASE;
558 u32 saveFBC_CONTROL;
559 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000560 u32 saveIER;
561 u32 saveIIR;
562 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800563 u32 saveDEIER;
564 u32 saveDEIMR;
565 u32 saveGTIER;
566 u32 saveGTIMR;
567 u32 saveFDI_RXA_IMR;
568 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800569 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800570 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000571 u32 saveSWF0[16];
572 u32 saveSWF1[16];
573 u32 saveSWF2[3];
574 u8 saveMSR;
575 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800576 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000577 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000578 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000579 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000580 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200581 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000582 u32 saveCURACNTR;
583 u32 saveCURAPOS;
584 u32 saveCURABASE;
585 u32 saveCURBCNTR;
586 u32 saveCURBPOS;
587 u32 saveCURBBASE;
588 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589 u32 saveDP_B;
590 u32 saveDP_C;
591 u32 saveDP_D;
592 u32 savePIPEA_GMCH_DATA_M;
593 u32 savePIPEB_GMCH_DATA_M;
594 u32 savePIPEA_GMCH_DATA_N;
595 u32 savePIPEB_GMCH_DATA_N;
596 u32 savePIPEA_DP_LINK_M;
597 u32 savePIPEB_DP_LINK_M;
598 u32 savePIPEA_DP_LINK_N;
599 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800600 u32 saveFDI_RXA_CTL;
601 u32 saveFDI_TXA_CTL;
602 u32 saveFDI_RXB_CTL;
603 u32 saveFDI_TXB_CTL;
604 u32 savePFA_CTL_1;
605 u32 savePFB_CTL_1;
606 u32 savePFA_WIN_SZ;
607 u32 savePFB_WIN_SZ;
608 u32 savePFA_WIN_POS;
609 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000610 u32 savePCH_DREF_CONTROL;
611 u32 saveDISP_ARB_CTL;
612 u32 savePIPEA_DATA_M1;
613 u32 savePIPEA_DATA_N1;
614 u32 savePIPEA_LINK_M1;
615 u32 savePIPEA_LINK_N1;
616 u32 savePIPEB_DATA_M1;
617 u32 savePIPEB_DATA_N1;
618 u32 savePIPEB_LINK_M1;
619 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000620 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400621 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700622
623 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200624 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000625 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200626 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000627 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200628 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700629 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100630 /** List of all objects in gtt_space. Used to restore gtt
631 * mappings on resume */
632 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000633
634 /** Usable portion of the GTT for GEM */
635 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200636 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000637 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700638
Keith Packard0839ccb2008-10-30 19:38:48 -0700639 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800640 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700641
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100642 /** PPGTT used for aliasing the PPGTT with the GTT */
643 struct i915_hw_ppgtt *aliasing_ppgtt;
644
Chris Wilson17250b72010-10-28 12:51:39 +0100645 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100646
Eric Anholt673a3942008-07-30 12:06:12 -0700647 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100648 * List of objects currently involved in rendering.
649 *
650 * Includes buffers having the contents of their GPU caches
651 * flushed, not necessarily primitives. last_rendering_seqno
652 * represents when the rendering involved will be completed.
653 *
654 * A reference is held on the buffer while on this list.
655 */
656 struct list_head active_list;
657
658 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700659 * List of objects which are not in the ringbuffer but which
660 * still have a write_domain which needs to be flushed before
661 * unbinding.
662 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800663 * last_rendering_seqno is 0 while an object is in this list.
664 *
Eric Anholt673a3942008-07-30 12:06:12 -0700665 * A reference is held on the buffer while on this list.
666 */
667 struct list_head flushing_list;
668
669 /**
670 * LRU list of objects which are not in the ringbuffer and
671 * are ready to unbind, but are still in the GTT.
672 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800673 * last_rendering_seqno is 0 while an object is in this list.
674 *
Eric Anholt673a3942008-07-30 12:06:12 -0700675 * A reference is not held on the buffer while on this list,
676 * as merely being GTT-bound shouldn't prevent its being
677 * freed, and we'll pull it off the list in the free path.
678 */
679 struct list_head inactive_list;
680
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100681 /**
682 * LRU list of objects which are not in the ringbuffer but
683 * are still pinned in the GTT.
684 */
685 struct list_head pinned_list;
686
Eric Anholta09ba7f2009-08-29 12:49:51 -0700687 /** LRU list of objects with fence regs on them. */
688 struct list_head fence_list;
689
Eric Anholt673a3942008-07-30 12:06:12 -0700690 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100691 * List of objects currently pending being freed.
692 *
693 * These objects are no longer in use, but due to a signal
694 * we were prevented from freeing them at the appointed time.
695 */
696 struct list_head deferred_free_list;
697
698 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700699 * We leave the user IRQ off as much as possible,
700 * but this means that requests will finish and never
701 * be retired once the system goes idle. Set a timer to
702 * fire periodically while the ring is running. When it
703 * fires, go retire requests.
704 */
705 struct delayed_work retire_work;
706
Eric Anholt673a3942008-07-30 12:06:12 -0700707 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000708 * Are we in a non-interruptible section of code like
709 * modesetting?
710 */
711 bool interruptible;
712
713 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700714 * Flag if the X Server, and thus DRM, is not currently in
715 * control of the device.
716 *
717 * This is set between LeaveVT and EnterVT. It needs to be
718 * replaced with a semaphore. It also needs to be
719 * transitioned away from for kernel modesetting.
720 */
721 int suspended;
722
723 /**
724 * Flag if the hardware appears to be wedged.
725 *
726 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300727 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700728 * every pending request fail
729 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400730 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700731
732 /** Bit 6 swizzling required for X tiling */
733 uint32_t bit_6_swizzle_x;
734 /** Bit 6 swizzling required for Y tiling */
735 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000736
737 /* storage for physical objects */
738 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100739
Chris Wilson73aa8082010-09-30 11:46:12 +0100740 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100741 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000742 size_t mappable_gtt_total;
743 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100744 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800746 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800747 /* indicate whether the LVDS_BORDER should be enabled or not */
748 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100749 /* Panel fitter placement and size for Ironlake+ */
750 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700751
Jesse Barnes27f82272011-09-02 12:54:37 -0700752 struct drm_crtc *plane_to_crtc_mapping[3];
753 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500754 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700755 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500756
Jesse Barnes652c3932009-08-17 13:31:43 -0700757 /* Reclocking support */
758 bool render_reclock_avail;
759 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000760 /* indicates the reduced downclock for LVDS*/
761 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700762 struct work_struct idle_work;
763 struct timer_list idle_timer;
764 bool busy;
765 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800766 int child_dev_num;
767 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800768 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200769 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800770
Zhenyu Wangc48044112009-12-17 14:48:43 +0800771 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800772
Ben Widawsky4912d042011-04-25 11:25:20 -0700773 struct work_struct rps_work;
774 spinlock_t rps_lock;
775 u32 pm_iir;
776
Jesse Barnesf97108d2010-01-29 11:27:07 -0800777 u8 cur_delay;
778 u8 min_delay;
779 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700780 u8 fmax;
781 u8 fstart;
782
Chris Wilson05394f32010-11-08 19:18:58 +0000783 u64 last_count1;
784 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200785 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000786 u64 last_count2;
787 struct timespec last_time2;
788 unsigned long gfx_power;
789 int c_m;
790 int r_t;
791 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700792 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800793
794 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000795
Jesse Barnes20bf3772010-04-21 11:39:22 -0700796 struct drm_mm_node *compressed_fb;
797 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700798
Chris Wilsonae681d92010-10-01 14:57:56 +0100799 unsigned long last_gpu_reset;
800
Dave Airlie8be48d92010-03-30 05:34:14 +0000801 /* list of fbdev register on this device */
802 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000803
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200804 struct backlight_device *backlight;
805
Chris Wilsone953fd72011-02-21 22:23:52 +0000806 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100807 struct drm_property *force_audio_property;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808} drm_i915_private_t;
809
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800810enum hdmi_force_audio {
811 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
812 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
813 HDMI_AUDIO_AUTO, /* trust EDID */
814 HDMI_AUDIO_ON, /* force turn on HDMI audio */
815};
816
Chris Wilson93dfb402011-03-29 16:59:50 -0700817enum i915_cache_level {
818 I915_CACHE_NONE,
819 I915_CACHE_LLC,
820 I915_CACHE_LLC_MLC, /* gen6+ */
821};
822
Eric Anholt673a3942008-07-30 12:06:12 -0700823struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000824 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700825
826 /** Current space allocated to this object in the GTT, if any. */
827 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100828 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700829
830 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100831 struct list_head ring_list;
832 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100833 /** This object's place on GPU write list */
834 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000835 /** This object's place in the batchbuffer or on the eviction list */
836 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700837
838 /**
839 * This is set if the object is on the active or flushing lists
840 * (has pending rendering), and is not set if it's on inactive (ready
841 * to be unbound).
842 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400843 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700844
845 /**
846 * This is set if the object has been written to since last bound
847 * to the GTT
848 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400849 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200850
851 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000852 * This is set if the object has been written to since the last
853 * GPU flush.
854 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400855 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000856
857 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200858 * Fence register bits (if any) for this object. Will be set
859 * as needed when mapped into the GTT.
860 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200861 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200862 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200863
864 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200865 * Advice: are the backing pages purgeable?
866 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400867 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200868
869 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200870 * Current tiling mode for the object.
871 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400872 unsigned int tiling_mode:2;
873 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200874
875 /** How many users have pinned this object in GTT space. The following
876 * users can each hold at most one reference: pwrite/pread, pin_ioctl
877 * (via user_pin_count), execbuffer (objects are not allowed multiple
878 * times for the same batchbuffer), and the framebuffer code. When
879 * switching/pageflipping, the framebuffer code has at most two buffers
880 * pinned per crtc.
881 *
882 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
883 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400884 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200885#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700886
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200887 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100888 * Is the object at the current location in the gtt mappable and
889 * fenceable? Used to avoid costly recalculations.
890 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400891 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100892
893 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200894 * Whether the current gtt mapping needs to be mappable (and isn't just
895 * mappable by accident). Track pin and fault separate for a more
896 * accurate mappable working set.
897 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400898 unsigned int fault_mappable:1;
899 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200900
Chris Wilsoncaea7472010-11-12 13:53:37 +0000901 /*
902 * Is the GPU currently using a fence to access this buffer,
903 */
904 unsigned int pending_fenced_gpu_access:1;
905 unsigned int fenced_gpu_access:1;
906
Chris Wilson93dfb402011-03-29 16:59:50 -0700907 unsigned int cache_level:2;
908
Daniel Vetter7bddb012012-02-09 17:15:47 +0100909 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +0100910 unsigned int has_global_gtt_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100911
Eric Anholt856fa192009-03-19 14:10:50 -0700912 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700913
914 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100915 * DMAR support
916 */
917 struct scatterlist *sg_list;
918 int num_sg;
919
920 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000921 * Used for performing relocations during execbuffer insertion.
922 */
923 struct hlist_node exec_node;
924 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000925 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000926
927 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700928 * Current offset of the object in GTT space.
929 *
930 * This is the same as gtt_space->start
931 */
932 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100933
Eric Anholt673a3942008-07-30 12:06:12 -0700934 /** Breadcrumb of last rendering to the buffer. */
935 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000936 struct intel_ring_buffer *ring;
937
938 /** Breadcrumb of last fenced GPU access to the buffer. */
939 uint32_t last_fenced_seqno;
940 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700941
Daniel Vetter778c3542010-05-13 11:49:44 +0200942 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800943 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700944
Eric Anholt280b7132009-03-12 16:56:27 -0700945 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100946 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700947
Jesse Barnes79e53942008-11-07 14:24:08 -0800948 /** User space pin count and filp owning the pin */
949 uint32_t user_pin_count;
950 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000951
952 /** for phy allocated objects */
953 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500954
955 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500956 * Number of crtcs where this object is currently the fb, but
957 * will be page flipped away on the next vblank. When it
958 * reaches 0, dev_priv->pending_flip_queue will be woken up.
959 */
960 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700961};
962
Daniel Vetter62b8b212010-04-09 19:05:08 +0000963#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100964
Eric Anholt673a3942008-07-30 12:06:12 -0700965/**
966 * Request queue structure.
967 *
968 * The request queue allows us to note sequence numbers that have been emitted
969 * and may be associated with active buffers to be retired.
970 *
971 * By keeping this list, we can avoid having to do questionable
972 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
973 * an emission time with seqnos for tracking how far ahead of the GPU we are.
974 */
975struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800976 /** On Which ring this request was generated */
977 struct intel_ring_buffer *ring;
978
Eric Anholt673a3942008-07-30 12:06:12 -0700979 /** GEM sequence number associated with this request. */
980 uint32_t seqno;
981
Chris Wilsona71d8d92012-02-15 11:25:36 +0000982 /** Postion in the ringbuffer of the end of the request */
983 u32 tail;
984
Eric Anholt673a3942008-07-30 12:06:12 -0700985 /** Time at which this request was emitted, in jiffies. */
986 unsigned long emitted_jiffies;
987
Eric Anholtb9624422009-06-03 07:27:35 +0000988 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700989 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000990
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100991 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000992 /** file_priv list entry for this request */
993 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700994};
995
996struct drm_i915_file_private {
997 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100998 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000999 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001000 } mm;
1001};
1002
Zou Nan haicae58522010-11-09 17:17:32 +08001003#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1004
1005#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1006#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1007#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1008#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1009#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1010#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1011#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1012#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1013#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1014#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1015#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1016#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1017#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1018#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1019#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1020#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1021#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1022#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001023#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001024#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001025#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001026#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1027
Jesse Barnes85436692011-04-06 12:11:14 -07001028/*
1029 * The genX designation typically refers to the render engine, so render
1030 * capability related checks should use IS_GEN, while display and other checks
1031 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1032 * chips, etc.).
1033 */
Zou Nan haicae58522010-11-09 17:17:32 +08001034#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1035#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1036#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1037#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1038#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001039#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001040
1041#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1042#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001043#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001044#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1045
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001046#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1047
Chris Wilson05394f32010-11-08 19:18:58 +00001048#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001049#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1050
1051/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1052 * rows, which changed the alignment requirements and fence programming.
1053 */
1054#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1055 IS_I915GM(dev)))
1056#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1057#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1058#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1059#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1060#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1061#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1062/* dsparb controlled by hw only */
1063#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1064
1065#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1066#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1067#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001068
Eugeni Dodonov7e508a22012-03-29 12:32:17 -03001069#define HAS_PCH_SPLIT(dev) (INTEL_INFO(dev)->has_pch_split)
Jesse Barneseceae482011-04-06 12:15:08 -07001070#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001071
1072#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001073#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001074#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1075#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1076
Chris Wilson05394f32010-11-08 19:18:58 +00001077#include "i915_trace.h"
1078
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001079/**
1080 * RC6 is a special power stage which allows the GPU to enter an very
1081 * low-voltage mode when idle, using down to 0V while at this stage. This
1082 * stage is entered automatically when the GPU is idle when RC6 support is
1083 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1084 *
1085 * There are different RC6 modes available in Intel GPU, which differentiate
1086 * among each other with the latency required to enter and leave RC6 and
1087 * voltage consumed by the GPU in different states.
1088 *
1089 * The combination of the following flags define which states GPU is allowed
1090 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1091 * RC6pp is deepest RC6. Their support by hardware varies according to the
1092 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1093 * which brings the most power savings; deeper states save more power, but
1094 * require higher latency to switch to and wake up.
1095 */
1096#define INTEL_RC6_ENABLE (1<<0)
1097#define INTEL_RC6p_ENABLE (1<<1)
1098#define INTEL_RC6pp_ENABLE (1<<2)
1099
Eric Anholtc153f452007-09-03 12:06:45 +10001100extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001101extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001102extern unsigned int i915_fbpercrtc __always_unused;
1103extern int i915_panel_ignore_lid __read_mostly;
1104extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001105extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001106extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001107extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001108extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001109extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001110extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001111extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001112extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001113extern int i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001114
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001115extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1116extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001117extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1118extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001121extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001122extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001123extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001124extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001125extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001126extern void i915_driver_preclose(struct drm_device *dev,
1127 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001128extern void i915_driver_postclose(struct drm_device *dev,
1129 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001130extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001131extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1132 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001133extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001134 struct drm_clip_rect *box,
1135 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001136extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001137extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1138extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1139extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1140extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1141
Dave Airlieaf6061a2008-05-07 12:15:39 +10001142
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001144void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001145void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001146extern int i915_irq_emit(struct drm_device *dev, void *data,
1147 struct drm_file *file_priv);
1148extern int i915_irq_wait(struct drm_device *dev, void *data,
1149 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001151extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001152
Eric Anholtc153f452007-09-03 12:06:45 +10001153extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1154 struct drm_file *file_priv);
1155extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1156 struct drm_file *file_priv);
1157extern int i915_vblank_swap(struct drm_device *dev, void *data,
1158 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
Keith Packard7c463582008-11-04 02:03:27 -08001160void
1161i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1162
1163void
1164i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1165
Akshay Joshi0206e352011-08-16 15:34:10 -04001166void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001167
Chris Wilson3bd3c932010-08-19 08:19:30 +01001168#ifdef CONFIG_DEBUG_FS
1169extern void i915_destroy_error_state(struct drm_device *dev);
1170#else
1171#define i915_destroy_error_state(x)
1172#endif
1173
Keith Packard7c463582008-11-04 02:03:27 -08001174
Eric Anholt673a3942008-07-30 12:06:12 -07001175/* i915_gem.c */
1176int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1177 struct drm_file *file_priv);
1178int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1179 struct drm_file *file_priv);
1180int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1181 struct drm_file *file_priv);
1182int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1183 struct drm_file *file_priv);
1184int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1185 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001186int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1187 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001188int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1189 struct drm_file *file_priv);
1190int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1191 struct drm_file *file_priv);
1192int i915_gem_execbuffer(struct drm_device *dev, void *data,
1193 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001194int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1195 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001196int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1197 struct drm_file *file_priv);
1198int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1199 struct drm_file *file_priv);
1200int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1201 struct drm_file *file_priv);
1202int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1203 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001204int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1205 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001206int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1207 struct drm_file *file_priv);
1208int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1209 struct drm_file *file_priv);
1210int i915_gem_set_tiling(struct drm_device *dev, void *data,
1211 struct drm_file *file_priv);
1212int i915_gem_get_tiling(struct drm_device *dev, void *data,
1213 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001214int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1215 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001216void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001217int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001218int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001219 uint32_t invalidate_domains,
1220 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001221struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1222 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001223void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001224int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1225 uint32_t alignment,
1226 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001227void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001228int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001229void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001230void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001231
Chris Wilson54cf91d2010-11-25 18:00:26 +00001232int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001233int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Ben Widawsky2911a352012-04-05 14:47:36 -07001234int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1235 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001236void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001237 struct intel_ring_buffer *ring,
1238 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001239
Dave Airlieff72145b2011-02-07 12:16:14 +10001240int i915_gem_dumb_create(struct drm_file *file_priv,
1241 struct drm_device *dev,
1242 struct drm_mode_create_dumb *args);
1243int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1244 uint32_t handle, uint64_t *offset);
1245int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001246 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001247/**
1248 * Returns true if seq1 is later than seq2.
1249 */
1250static inline bool
1251i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1252{
1253 return (int32_t)(seq1 - seq2) >= 0;
1254}
1255
Daniel Vetter53d227f2012-01-25 16:32:49 +01001256u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001257
Chris Wilsond9e86c02010-11-10 16:40:20 +00001258int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001259 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001260int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001261
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001262static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001263i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1264{
1265 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1266 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1267 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001268 return true;
1269 } else
1270 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001271}
1272
1273static inline void
1274i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1275{
1276 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1277 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1278 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1279 }
1280}
1281
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001282void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001283void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1284
Chris Wilson069efc12010-09-30 16:53:18 +01001285void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001286void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001287int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1288 uint32_t read_domains,
1289 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001290int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001291int __must_check i915_gem_init_hw(struct drm_device *dev);
1292void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001293void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001294void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001295int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
Chris Wilson20217462010-11-23 15:26:33 +00001296int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001297int __must_check i915_add_request(struct intel_ring_buffer *ring,
1298 struct drm_file *file,
1299 struct drm_i915_gem_request *request);
1300int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001301 uint32_t seqno,
1302 bool do_retire);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001303int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001304int __must_check
1305i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1306 bool write);
1307int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001308i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1309int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001310i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1311 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001312 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001313int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001314 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001315 int id,
1316 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001317void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001318 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001319void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001320void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001321
Chris Wilson467cffb2011-03-07 10:42:03 +00001322uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001323i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1324 uint32_t size,
1325 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001326
Chris Wilsone4ffd172011-04-04 09:44:39 +01001327int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1328 enum i915_cache_level cache_level);
1329
Daniel Vetter76aaf222010-11-05 22:23:30 +01001330/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001331int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1332void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001333void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1334 struct drm_i915_gem_object *obj,
1335 enum i915_cache_level cache_level);
1336void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1337 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001338
Daniel Vetter76aaf222010-11-05 22:23:30 +01001339void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001340int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1341void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001342 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001343void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001344void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001345void i915_gem_init_global_gtt(struct drm_device *dev,
1346 unsigned long start,
1347 unsigned long mappable_end,
1348 unsigned long end);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001349
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001350/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001351int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1352 unsigned alignment, bool mappable);
1353int __must_check i915_gem_evict_everything(struct drm_device *dev,
1354 bool purgeable_only);
1355int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1356 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001357
Eric Anholt673a3942008-07-30 12:06:12 -07001358/* i915_gem_tiling.c */
1359void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001360void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1361void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001362
1363/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001364void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001365 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001366#if WATCH_LISTS
1367int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001368#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001369#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001370#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001371void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1372 int handle);
1373void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001374 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
Ben Gamari20172632009-02-17 20:08:50 -05001376/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001377int i915_debugfs_init(struct drm_minor *minor);
1378void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001379
Jesse Barnes317c35d2008-08-25 15:11:06 -07001380/* i915_suspend.c */
1381extern int i915_save_state(struct drm_device *dev);
1382extern int i915_restore_state(struct drm_device *dev);
1383
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001384/* i915_suspend.c */
1385extern int i915_save_state(struct drm_device *dev);
1386extern int i915_restore_state(struct drm_device *dev);
1387
Ben Widawsky0136db582012-04-10 21:17:01 -07001388/* i915_sysfs.c */
1389void i915_setup_sysfs(struct drm_device *dev_priv);
1390void i915_teardown_sysfs(struct drm_device *dev_priv);
1391
Chris Wilsonf899fc62010-07-20 15:44:45 -07001392/* intel_i2c.c */
1393extern int intel_setup_gmbus(struct drm_device *dev);
1394extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001395extern inline bool intel_gmbus_is_port_valid(unsigned port)
1396{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001397 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001398}
1399
1400extern struct i2c_adapter *intel_gmbus_get_adapter(
1401 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001402extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1403extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001404extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1405{
1406 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1407}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001408extern void intel_i2c_reset(struct drm_device *dev);
1409
Chris Wilson3b617962010-08-24 09:02:58 +01001410/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001411extern int intel_opregion_setup(struct drm_device *dev);
1412#ifdef CONFIG_ACPI
1413extern void intel_opregion_init(struct drm_device *dev);
1414extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001415extern void intel_opregion_asle_intr(struct drm_device *dev);
1416extern void intel_opregion_gse_intr(struct drm_device *dev);
1417extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001418#else
Chris Wilson44834a62010-08-19 16:09:23 +01001419static inline void intel_opregion_init(struct drm_device *dev) { return; }
1420static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001421static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1422static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1423static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001424#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001425
Jesse Barnes723bfd72010-10-07 16:01:13 -07001426/* intel_acpi.c */
1427#ifdef CONFIG_ACPI
1428extern void intel_register_dsm_handler(void);
1429extern void intel_unregister_dsm_handler(void);
1430#else
1431static inline void intel_register_dsm_handler(void) { return; }
1432static inline void intel_unregister_dsm_handler(void) { return; }
1433#endif /* CONFIG_ACPI */
1434
Jesse Barnes79e53942008-11-07 14:24:08 -08001435/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001436extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001437extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001438extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001439extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001440extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001441extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001442extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001443extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001444extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001445extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001446extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001447extern void intel_detect_pch(struct drm_device *dev);
1448extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001449extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001450
Ben Widawsky2911a352012-04-05 14:47:36 -07001451extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Keith Packard8d715f02011-11-18 20:39:01 -08001452extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1453extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1454extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1455extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1456
Jesse Barnes575155a2012-03-28 13:39:37 -07001457extern void vlv_force_wake_get(struct drm_i915_private *dev_priv);
1458extern void vlv_force_wake_put(struct drm_i915_private *dev_priv);
1459
Chris Wilson6ef3d422010-08-04 20:26:07 +01001460/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001461#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001462extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1463extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001464
1465extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1466extern void intel_display_print_error_state(struct seq_file *m,
1467 struct drm_device *dev,
1468 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001469#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001470
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001471#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1472
1473#define BEGIN_LP_RING(n) \
1474 intel_ring_begin(LP_RING(dev_priv), (n))
1475
1476#define OUT_RING(x) \
1477 intel_ring_emit(LP_RING(dev_priv), x)
1478
1479#define ADVANCE_LP_RING() \
1480 intel_ring_advance(LP_RING(dev_priv))
1481
Eric Anholt546b0972008-09-01 16:45:29 -07001482/**
1483 * Lock test for when it's just for synchronization of ring access.
1484 *
1485 * In that case, we don't need to do it when GEM is initialized as nobody else
1486 * has access to the ring.
1487 */
Chris Wilson05394f32010-11-08 19:18:58 +00001488#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001489 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001490 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001491} while (0)
1492
Ben Widawskyb7287d82011-04-25 11:22:22 -07001493/* On SNB platform, before reading ring registers forcewake bit
1494 * must be set to prevent GT core from power down and stale values being
1495 * returned.
1496 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001497void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1498void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001499int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001500
Keith Packard5f753772010-11-22 09:24:22 +00001501#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001502 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001503
Keith Packard5f753772010-11-22 09:24:22 +00001504__i915_read(8, b)
1505__i915_read(16, w)
1506__i915_read(32, l)
1507__i915_read(64, q)
1508#undef __i915_read
1509
1510#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001511 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1512
Keith Packard5f753772010-11-22 09:24:22 +00001513__i915_write(8, b)
1514__i915_write(16, w)
1515__i915_write(32, l)
1516__i915_write(64, q)
1517#undef __i915_write
1518
1519#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1520#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1521
1522#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1523#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1524#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1525#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1526
1527#define I915_READ(reg) i915_read32(dev_priv, (reg))
1528#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001529#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1530#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001531
1532#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1533#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001534
1535#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1536#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1537
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001538
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539#endif