blob: 96663eb375336b6a96a668d7a0fcae85b95c2862 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200411bool intel_pipe_has_type(struct intel_crtc *crtc, int type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300413 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414 struct intel_encoder *encoder;
415
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000442 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100448 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200459 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800461
462 return limit;
463}
464
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800466{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800468 const intel_limit_t *limit;
469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700472 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800473 else
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800480 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800487{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 const intel_limit_t *limit;
490
Eric Anholtbad720f2009-10-22 16:11:14 -0700491 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000492 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800494 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500495 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800498 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700502 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300503 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100504 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200514 else
515 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 }
517 return limit;
518}
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800522{
Shaohua Li21778322009-02-23 15:19:16 +0800523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800529}
530
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200536static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800537{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200538 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800544}
545
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
Chris Wilson1b894b52010-12-14 20:04:54 +0000563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400588 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
595 return true;
596}
597
Ma Lingd4906092009-03-18 20:13:27 +0800598static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int err = target;
606
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100613 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Zhao Yakui42158662009-11-20 11:24:18 +0800626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200630 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 int this_err;
637
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200638 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
Ma Lingd4906092009-03-18 20:13:27 +0800659static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 intel_clock_t clock;
666 int err = target;
667
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 /*
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
673 */
674 if (intel_is_dual_link_lvds(dev))
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
685 memset(best_clock, 0, sizeof(*best_clock));
686
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
697 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ma Lingd4906092009-03-18 20:13:27 +0800718static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800722{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800724 intel_clock_t clock;
725 int max_n;
726 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800729 found = false;
730
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100732 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200745 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200756 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800759 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000760
761 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800772 return found;
773}
Ma Lingd4906092009-03-18 20:13:27 +0800774
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700779{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300785 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700790
791 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300796 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700797 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300799 unsigned int ppm, diff;
800
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 vlv_clock(refclk, &clock);
805
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300808 continue;
809
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300814 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818
Ville Syrjäläc6861222013-09-24 21:26:21 +0300819 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300820 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300822 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700823 }
824 }
825 }
826 }
827 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300832static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300837 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100891 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300892 * as Haswell has gained clock readout/fastboot support.
893 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000894 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * properly reconstruct framebuffers.
896 */
Matt Roperf4510a22014-04-01 15:22:40 -0700897 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100898 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300899}
900
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
Daniel Vetter3b117c82013-04-17 20:15:07 +0200907 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908}
909
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
Keith Packardab7ad7f2010-10-03 00:33:06 -0700929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300931 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100943 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951
Keith Packardab7ad7f2010-10-03 00:33:06 -0700952 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200953 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200958 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200962 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800964}
965
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
Damien Lespiauc36346e2012-12-13 16:09:03 +0000978 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200979 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200993 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031
Jani Nikula23538ef2013-08-27 15:12:22 +03001032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
Daniel Vetter55607e82013-06-16 21:42:39 +02001050struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001052{
Daniel Vettere2b78262013-06-07 23:10:03 +02001053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
Daniel Vettera43f6e02013-06-07 23:10:32 +02001055 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 return NULL;
1057
Daniel Vettera43f6e02013-06-07 23:10:32 +02001058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001067 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Daniel Vetterb680c372014-09-19 18:27:27 +02001156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Jani Nikulabedd4db2014-08-22 15:04:13 +03001165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
1183 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
Paulo Zanonid9d82082014-02-27 16:30:56 -03001204 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001228 state = true;
1229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001230 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001265 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
Ville Syrjälä653e1022013-06-04 13:49:05 +03001270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001274 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001278 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001281 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 }
1290}
1291
Jesse Barnes19332d72013-03-28 09:55:38 -07001292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001296 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 u32 val;
1298
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001310 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001312 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001317 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
1322 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001323 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1325 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001326 }
1327}
1328
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001336{
1337 u32 val;
1338 bool enabled;
1339
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001341
Jesse Barnes92f25842011-01-04 15:09:34 -08001342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
Daniel Vetterab9412b2013-05-03 11:49:46 +02001348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361}
1362
Keith Packard4e634382011-08-06 10:39:45 -07001363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
Keith Packard1519b992011-08-06 10:35:34 -07001384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001387 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001396 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
Jesse Barnes291906f2011-02-02 12:28:03 -08001434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001436{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001437 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001441
Daniel Vetter75c5da22012-09-10 21:58:29 +02001442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001456 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001465
Keith Packardf0575e92011-07-25 22:12:43 -07001466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001473 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Paulo Zanonie2debe92013-02-18 19:00:27 -03001482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001485}
1486
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514
Daniel Vetter426115c2013-07-11 22:13:42 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001521 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
Ville Syrjäläd288f652014-10-28 13:20:22 +02001531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001533
1534 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 POSTING_READ(DPLL_MD(pipe));
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001593
1594 return count;
1595}
1596
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001598{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
1606 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
1609 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001655 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689}
1690
Jesse Barnesf6071162013-10-01 10:41:38 -07001691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
Imre Deake5cbfbf2014-01-09 17:08:16 +02001698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001702 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001712 u32 val;
1713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
Ville Syrjälä61407f62014-05-27 16:32:55 +03001731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001743}
1744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747{
1748 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 switch (dport->port) {
1752 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001754 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 break;
1756 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 break;
1764 default:
1765 BUG();
1766 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771}
1772
Daniel Vetterb14b1052014-04-24 23:55:13 +02001773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001779 if (WARN_ON(pll == NULL))
1780 return;
1781
Daniel Vetterb14b1052014-04-24 23:55:13 +02001782 WARN_ON(!pll->refcount);
1783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001793 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001807 return;
1808
1809 if (WARN_ON(pll->refcount == 0))
1810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Damien Lespiau74dd6922014-07-29 18:06:17 +01001812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001815
Daniel Vettercdbd2312013-06-05 13:34:03 +02001816 if (pll->active++) {
1817 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 return;
1820 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001821 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001826 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001828}
1829
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001835
Jesse Barnes92f25842011-01-04 15:09:34 -08001836 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001837 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001838 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839 return;
1840
Chris Wilson48da64a2012-05-13 20:16:12 +01001841 if (WARN_ON(pll->refcount == 0))
1842 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001843
Daniel Vetter46edb022013-06-05 13:34:12 +02001844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001846 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001847
Chris Wilson48da64a2012-05-13 20:16:12 +01001848 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001849 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 return;
1851 }
1852
Daniel Vettere9d69442013-06-05 13:34:15 +02001853 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001855 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001856 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001863}
1864
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001867{
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001874 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001878 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001891 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Daniel Vetterab9412b2013-05-03 11:49:46 +02001893 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001904 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001908 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001922 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
1926 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001938 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001943 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 else
1945 val |= TRANS_PROGRESSIVE;
1946
Daniel Vetterab9412b2013-05-03 11:49:46 +02001947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950}
1951
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001954{
Daniel Vetter23670b322012-11-01 09:15:30 +01001955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
Jesse Barnes291906f2011-02-02 12:28:03 -08001962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
Daniel Vetterab9412b2013-05-03 11:49:46 +02001965 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001980}
1981
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 u32 val;
1985
Daniel Vetterab9412b2013-05-03 11:49:46 +02001986 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001991 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001996 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002006static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007{
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002013 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002017 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002018 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_sprites_disabled(dev_priv, pipe);
2020
Paulo Zanoni681e5812012-12-06 11:12:38 -02002021 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002037 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002048 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002051 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002052 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002055 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056}
2057
2058/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002059 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002060 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002068static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002081 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002082 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
Ville Syrjälä67adc642014-08-15 01:21:57 +03002089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104}
2105
Keith Packardd74362c2011-07-28 14:47:14 -07002106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002112{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002137 if (intel_crtc->primary_enabled)
2138 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002139
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002140 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002141
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152}
2153
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002155 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002170 if (!intel_crtc->primary_enabled)
2171 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002172
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002173 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002174
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177}
2178
Chris Wilson693db182013-03-05 14:52:39 +00002179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
Chris Wilson127bd2a2010-07-23 23:32:05 +01002196int
Chris Wilson48b956c2010-09-14 12:50:34 +01002197intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002198 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200{
Chris Wilsonce453d82011-02-21 14:43:56 +00002201 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202 u32 alignment;
2203 int ret;
2204
Matt Roperebcdd392014-07-09 16:22:11 -07002205 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2206
Chris Wilson05394f32010-11-08 19:18:58 +00002207 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002208 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002209 if (INTEL_INFO(dev)->gen >= 9)
2210 alignment = 256 * 1024;
2211 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002212 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002213 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002214 alignment = 4 * 1024;
2215 else
2216 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002217 break;
2218 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002219 if (INTEL_INFO(dev)->gen >= 9)
2220 alignment = 256 * 1024;
2221 else {
2222 /* pin() will align the object as required by fence */
2223 alignment = 0;
2224 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225 break;
2226 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002227 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 return -EINVAL;
2229 default:
2230 BUG();
2231 }
2232
Chris Wilson693db182013-03-05 14:52:39 +00002233 /* Note that the w/a also requires 64 PTE of padding following the
2234 * bo. We currently fill all unused PTE with the shadow page and so
2235 * we should always have valid PTE following the scanout preventing
2236 * the VT-d warning.
2237 */
2238 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2239 alignment = 256 * 1024;
2240
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002241 /*
2242 * Global gtt pte registers are special registers which actually forward
2243 * writes to a chunk of system memory. Which means that there is no risk
2244 * that the register values disappear as soon as we call
2245 * intel_runtime_pm_put(), so it is correct to wrap only the
2246 * pin/unpin/fence and not more.
2247 */
2248 intel_runtime_pm_get(dev_priv);
2249
Chris Wilsonce453d82011-02-21 14:43:56 +00002250 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002251 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002252 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002253 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254
2255 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2256 * fence, whereas 965+ only requires a fence if using
2257 * framebuffer compression. For simplicity, we always install
2258 * a fence as the cost is not that onerous.
2259 */
Chris Wilson06d98132012-04-17 15:31:24 +01002260 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002261 if (ret)
2262 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002263
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002264 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265
Chris Wilsonce453d82011-02-21 14:43:56 +00002266 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002267 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002268 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002269
2270err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002271 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002272err_interruptible:
2273 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002274 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002275 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002276}
2277
Chris Wilson1690e1e2011-12-14 13:57:08 +01002278void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2279{
Matt Roperebcdd392014-07-09 16:22:11 -07002280 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2281
Chris Wilson1690e1e2011-12-14 13:57:08 +01002282 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002283 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284}
2285
Daniel Vetterc2c75132012-07-05 12:17:30 +02002286/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2287 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002288unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2289 unsigned int tiling_mode,
2290 unsigned int cpp,
2291 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292{
Chris Wilsonbc752862013-02-21 20:04:31 +00002293 if (tiling_mode != I915_TILING_NONE) {
2294 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002295
Chris Wilsonbc752862013-02-21 20:04:31 +00002296 tile_rows = *y / 8;
2297 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 tiles = *x / (512/cpp);
2300 *x %= 512/cpp;
2301
2302 return tile_rows * pitch * 8 + tiles * 4096;
2303 } else {
2304 unsigned int offset;
2305
2306 offset = *y * pitch + *x * cpp;
2307 *y = 0;
2308 *x = (offset & 4095) / cpp;
2309 return offset & -4096;
2310 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002311}
2312
Jesse Barnes46f297f2014-03-07 08:57:48 -08002313int intel_format_to_fourcc(int format)
2314{
2315 switch (format) {
2316 case DISPPLANE_8BPP:
2317 return DRM_FORMAT_C8;
2318 case DISPPLANE_BGRX555:
2319 return DRM_FORMAT_XRGB1555;
2320 case DISPPLANE_BGRX565:
2321 return DRM_FORMAT_RGB565;
2322 default:
2323 case DISPPLANE_BGRX888:
2324 return DRM_FORMAT_XRGB8888;
2325 case DISPPLANE_RGBX888:
2326 return DRM_FORMAT_XBGR8888;
2327 case DISPPLANE_BGRX101010:
2328 return DRM_FORMAT_XRGB2101010;
2329 case DISPPLANE_RGBX101010:
2330 return DRM_FORMAT_XBGR2101010;
2331 }
2332}
2333
Jesse Barnes484b41d2014-03-07 08:57:55 -08002334static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002335 struct intel_plane_config *plane_config)
2336{
2337 struct drm_device *dev = crtc->base.dev;
2338 struct drm_i915_gem_object *obj = NULL;
2339 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2340 u32 base = plane_config->base;
2341
Chris Wilsonff2652e2014-03-10 08:07:02 +00002342 if (plane_config->size == 0)
2343 return false;
2344
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2346 plane_config->size);
2347 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002348 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002349
2350 if (plane_config->tiled) {
2351 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002352 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002353 }
2354
Dave Airlie66e514c2014-04-03 07:51:54 +10002355 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2356 mode_cmd.width = crtc->base.primary->fb->width;
2357 mode_cmd.height = crtc->base.primary->fb->height;
2358 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002359
2360 mutex_lock(&dev->struct_mutex);
2361
Dave Airlie66e514c2014-04-03 07:51:54 +10002362 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002363 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002364 DRM_DEBUG_KMS("intel fb init failed\n");
2365 goto out_unref_obj;
2366 }
2367
Daniel Vettera071fa02014-06-18 23:28:09 +02002368 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002370
2371 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2372 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002373
2374out_unref_obj:
2375 drm_gem_object_unreference(&obj->base);
2376 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002377 return false;
2378}
2379
2380static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2381 struct intel_plane_config *plane_config)
2382{
2383 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002384 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002385 struct drm_crtc *c;
2386 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002387 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002388
Dave Airlie66e514c2014-04-03 07:51:54 +10002389 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390 return;
2391
2392 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2393 return;
2394
Dave Airlie66e514c2014-04-03 07:51:54 +10002395 kfree(intel_crtc->base.primary->fb);
2396 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002397
2398 /*
2399 * Failed to alloc the obj, check to see if we should share
2400 * an fb with another CRTC instead
2401 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002402 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002403 i = to_intel_crtc(c);
2404
2405 if (c == &intel_crtc->base)
2406 continue;
2407
Matt Roper2ff8fde2014-07-08 07:50:07 -07002408 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002409 continue;
2410
Matt Roper2ff8fde2014-07-08 07:50:07 -07002411 obj = intel_fb_obj(c->primary->fb);
2412 if (obj == NULL)
2413 continue;
2414
2415 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002416 if (obj->tiling_mode != I915_TILING_NONE)
2417 dev_priv->preserve_bios_swizzle = true;
2418
Dave Airlie66e514c2014-04-03 07:51:54 +10002419 drm_framebuffer_reference(c->primary->fb);
2420 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002421 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002422 break;
2423 }
2424 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002425}
2426
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002427static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2428 struct drm_framebuffer *fb,
2429 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002430{
2431 struct drm_device *dev = crtc->dev;
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002434 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002435 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002436 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002437 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002438 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302439 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002440
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002441 if (!intel_crtc->primary_enabled) {
2442 I915_WRITE(reg, 0);
2443 if (INTEL_INFO(dev)->gen >= 4)
2444 I915_WRITE(DSPSURF(plane), 0);
2445 else
2446 I915_WRITE(DSPADDR(plane), 0);
2447 POSTING_READ(reg);
2448 return;
2449 }
2450
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002451 obj = intel_fb_obj(fb);
2452 if (WARN_ON(obj == NULL))
2453 return;
2454
2455 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2456
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002457 dspcntr = DISPPLANE_GAMMA_ENABLE;
2458
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002459 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002460
2461 if (INTEL_INFO(dev)->gen < 4) {
2462 if (intel_crtc->pipe == PIPE_B)
2463 dspcntr |= DISPPLANE_SEL_PIPE_B;
2464
2465 /* pipesrc and dspsize control the size that is scaled from,
2466 * which should always be the user's requested size.
2467 */
2468 I915_WRITE(DSPSIZE(plane),
2469 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2470 (intel_crtc->config.pipe_src_w - 1));
2471 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002472 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2473 I915_WRITE(PRIMSIZE(plane),
2474 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2475 (intel_crtc->config.pipe_src_w - 1));
2476 I915_WRITE(PRIMPOS(plane), 0);
2477 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002478 }
2479
Ville Syrjälä57779d02012-10-31 17:50:14 +02002480 switch (fb->pixel_format) {
2481 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002482 dspcntr |= DISPPLANE_8BPP;
2483 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002484 case DRM_FORMAT_XRGB1555:
2485 case DRM_FORMAT_ARGB1555:
2486 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002487 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002488 case DRM_FORMAT_RGB565:
2489 dspcntr |= DISPPLANE_BGRX565;
2490 break;
2491 case DRM_FORMAT_XRGB8888:
2492 case DRM_FORMAT_ARGB8888:
2493 dspcntr |= DISPPLANE_BGRX888;
2494 break;
2495 case DRM_FORMAT_XBGR8888:
2496 case DRM_FORMAT_ABGR8888:
2497 dspcntr |= DISPPLANE_RGBX888;
2498 break;
2499 case DRM_FORMAT_XRGB2101010:
2500 case DRM_FORMAT_ARGB2101010:
2501 dspcntr |= DISPPLANE_BGRX101010;
2502 break;
2503 case DRM_FORMAT_XBGR2101010:
2504 case DRM_FORMAT_ABGR2101010:
2505 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002506 break;
2507 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002508 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002509 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002510
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002511 if (INTEL_INFO(dev)->gen >= 4 &&
2512 obj->tiling_mode != I915_TILING_NONE)
2513 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002514
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002515 if (IS_G4X(dev))
2516 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2517
Ville Syrjäläb98971272014-08-27 16:51:22 +03002518 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002519
Daniel Vetterc2c75132012-07-05 12:17:30 +02002520 if (INTEL_INFO(dev)->gen >= 4) {
2521 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002522 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002523 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002524 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002525 linear_offset -= intel_crtc->dspaddr_offset;
2526 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002527 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002528 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002529
Sonika Jindal48404c12014-08-22 14:06:04 +05302530 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2531 dspcntr |= DISPPLANE_ROTATE_180;
2532
2533 x += (intel_crtc->config.pipe_src_w - 1);
2534 y += (intel_crtc->config.pipe_src_h - 1);
2535
2536 /* Finding the last pixel of the last line of the display
2537 data and adding to linear_offset*/
2538 linear_offset +=
2539 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2540 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2541 }
2542
2543 I915_WRITE(reg, dspcntr);
2544
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002545 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2546 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2547 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002548 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002549 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002550 I915_WRITE(DSPSURF(plane),
2551 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002553 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002555 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002557}
2558
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002559static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2560 struct drm_framebuffer *fb,
2561 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002562{
2563 struct drm_device *dev = crtc->dev;
2564 struct drm_i915_private *dev_priv = dev->dev_private;
2565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002566 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002568 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002570 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302571 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002573 if (!intel_crtc->primary_enabled) {
2574 I915_WRITE(reg, 0);
2575 I915_WRITE(DSPSURF(plane), 0);
2576 POSTING_READ(reg);
2577 return;
2578 }
2579
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002580 obj = intel_fb_obj(fb);
2581 if (WARN_ON(obj == NULL))
2582 return;
2583
2584 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2585
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002586 dspcntr = DISPPLANE_GAMMA_ENABLE;
2587
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002588 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002589
2590 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2591 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2592
Ville Syrjälä57779d02012-10-31 17:50:14 +02002593 switch (fb->pixel_format) {
2594 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002595 dspcntr |= DISPPLANE_8BPP;
2596 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002597 case DRM_FORMAT_RGB565:
2598 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002599 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002600 case DRM_FORMAT_XRGB8888:
2601 case DRM_FORMAT_ARGB8888:
2602 dspcntr |= DISPPLANE_BGRX888;
2603 break;
2604 case DRM_FORMAT_XBGR8888:
2605 case DRM_FORMAT_ABGR8888:
2606 dspcntr |= DISPPLANE_RGBX888;
2607 break;
2608 case DRM_FORMAT_XRGB2101010:
2609 case DRM_FORMAT_ARGB2101010:
2610 dspcntr |= DISPPLANE_BGRX101010;
2611 break;
2612 case DRM_FORMAT_XBGR2101010:
2613 case DRM_FORMAT_ABGR2101010:
2614 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002615 break;
2616 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002617 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002618 }
2619
2620 if (obj->tiling_mode != I915_TILING_NONE)
2621 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002622
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002623 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002624 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002625
Ville Syrjäläb98971272014-08-27 16:51:22 +03002626 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002627 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002628 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002629 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002630 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002631 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302632 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2633 dspcntr |= DISPPLANE_ROTATE_180;
2634
2635 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2636 x += (intel_crtc->config.pipe_src_w - 1);
2637 y += (intel_crtc->config.pipe_src_h - 1);
2638
2639 /* Finding the last pixel of the last line of the display
2640 data and adding to linear_offset*/
2641 linear_offset +=
2642 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2643 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2644 }
2645 }
2646
2647 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002648
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002649 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2650 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2651 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002652 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002653 I915_WRITE(DSPSURF(plane),
2654 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002655 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002656 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2657 } else {
2658 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2659 I915_WRITE(DSPLINOFF(plane), linear_offset);
2660 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002661 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002662}
2663
Damien Lespiau70d21f02013-07-03 21:06:04 +01002664static void skylake_update_primary_plane(struct drm_crtc *crtc,
2665 struct drm_framebuffer *fb,
2666 int x, int y)
2667{
2668 struct drm_device *dev = crtc->dev;
2669 struct drm_i915_private *dev_priv = dev->dev_private;
2670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2671 struct intel_framebuffer *intel_fb;
2672 struct drm_i915_gem_object *obj;
2673 int pipe = intel_crtc->pipe;
2674 u32 plane_ctl, stride;
2675
2676 if (!intel_crtc->primary_enabled) {
2677 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2678 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2679 POSTING_READ(PLANE_CTL(pipe, 0));
2680 return;
2681 }
2682
2683 plane_ctl = PLANE_CTL_ENABLE |
2684 PLANE_CTL_PIPE_GAMMA_ENABLE |
2685 PLANE_CTL_PIPE_CSC_ENABLE;
2686
2687 switch (fb->pixel_format) {
2688 case DRM_FORMAT_RGB565:
2689 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2690 break;
2691 case DRM_FORMAT_XRGB8888:
2692 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2693 break;
2694 case DRM_FORMAT_XBGR8888:
2695 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2696 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2697 break;
2698 case DRM_FORMAT_XRGB2101010:
2699 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2700 break;
2701 case DRM_FORMAT_XBGR2101010:
2702 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2703 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2704 break;
2705 default:
2706 BUG();
2707 }
2708
2709 intel_fb = to_intel_framebuffer(fb);
2710 obj = intel_fb->obj;
2711
2712 /*
2713 * The stride is either expressed as a multiple of 64 bytes chunks for
2714 * linear buffers or in number of tiles for tiled buffers.
2715 */
2716 switch (obj->tiling_mode) {
2717 case I915_TILING_NONE:
2718 stride = fb->pitches[0] >> 6;
2719 break;
2720 case I915_TILING_X:
2721 plane_ctl |= PLANE_CTL_TILED_X;
2722 stride = fb->pitches[0] >> 9;
2723 break;
2724 default:
2725 BUG();
2726 }
2727
2728 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002729 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2730 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002731
2732 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2733
2734 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2735 i915_gem_obj_ggtt_offset(obj),
2736 x, y, fb->width, fb->height,
2737 fb->pitches[0]);
2738
2739 I915_WRITE(PLANE_POS(pipe, 0), 0);
2740 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2741 I915_WRITE(PLANE_SIZE(pipe, 0),
2742 (intel_crtc->config.pipe_src_h - 1) << 16 |
2743 (intel_crtc->config.pipe_src_w - 1));
2744 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2745 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2746
2747 POSTING_READ(PLANE_SURF(pipe, 0));
2748}
2749
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750/* Assume fb object is pinned & idle & fenced and just update base pointers */
2751static int
2752intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2753 int x, int y, enum mode_set_atomic state)
2754{
2755 struct drm_device *dev = crtc->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002757
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002758 if (dev_priv->display.disable_fbc)
2759 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002760
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002761 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2762
2763 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002764}
2765
Ville Syrjälä96a02912013-02-18 19:08:49 +02002766void intel_display_handle_reset(struct drm_device *dev)
2767{
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct drm_crtc *crtc;
2770
2771 /*
2772 * Flips in the rings have been nuked by the reset,
2773 * so complete all pending flips so that user space
2774 * will get its events and not get stuck.
2775 *
2776 * Also update the base address of all primary
2777 * planes to the the last fb to make sure we're
2778 * showing the correct fb after a reset.
2779 *
2780 * Need to make two loops over the crtcs so that we
2781 * don't try to grab a crtc mutex before the
2782 * pending_flip_queue really got woken up.
2783 */
2784
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002785 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2787 enum plane plane = intel_crtc->plane;
2788
2789 intel_prepare_page_flip(dev, plane);
2790 intel_finish_page_flip_plane(dev, plane);
2791 }
2792
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002793 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2795
Rob Clark51fd3712013-11-19 12:10:12 -05002796 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002797 /*
2798 * FIXME: Once we have proper support for primary planes (and
2799 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002800 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002801 */
Matt Roperf4510a22014-04-01 15:22:40 -07002802 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002803 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002804 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002805 crtc->x,
2806 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002807 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002808 }
2809}
2810
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002811static int
Chris Wilson14667a42012-04-03 17:58:35 +01002812intel_finish_fb(struct drm_framebuffer *old_fb)
2813{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002814 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002815 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2816 bool was_interruptible = dev_priv->mm.interruptible;
2817 int ret;
2818
Chris Wilson14667a42012-04-03 17:58:35 +01002819 /* Big Hammer, we also need to ensure that any pending
2820 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2821 * current scanout is retired before unpinning the old
2822 * framebuffer.
2823 *
2824 * This should only fail upon a hung GPU, in which case we
2825 * can safely continue.
2826 */
2827 dev_priv->mm.interruptible = false;
2828 ret = i915_gem_object_finish_gpu(obj);
2829 dev_priv->mm.interruptible = was_interruptible;
2830
2831 return ret;
2832}
2833
Chris Wilson7d5e3792014-03-04 13:15:08 +00002834static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2835{
2836 struct drm_device *dev = crtc->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002839 bool pending;
2840
2841 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2842 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2843 return false;
2844
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002845 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002846 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002847 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002848
2849 return pending;
2850}
2851
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002852static void intel_update_pipe_size(struct intel_crtc *crtc)
2853{
2854 struct drm_device *dev = crtc->base.dev;
2855 struct drm_i915_private *dev_priv = dev->dev_private;
2856 const struct drm_display_mode *adjusted_mode;
2857
2858 if (!i915.fastboot)
2859 return;
2860
2861 /*
2862 * Update pipe size and adjust fitter if needed: the reason for this is
2863 * that in compute_mode_changes we check the native mode (not the pfit
2864 * mode) to see if we can flip rather than do a full mode set. In the
2865 * fastboot case, we'll flip, but if we don't update the pipesrc and
2866 * pfit state, we'll end up with a big fb scanned out into the wrong
2867 * sized surface.
2868 *
2869 * To fix this properly, we need to hoist the checks up into
2870 * compute_mode_changes (or above), check the actual pfit state and
2871 * whether the platform allows pfit disable with pipe active, and only
2872 * then update the pipesrc and pfit state, even on the flip path.
2873 */
2874
2875 adjusted_mode = &crtc->config.adjusted_mode;
2876
2877 I915_WRITE(PIPESRC(crtc->pipe),
2878 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2879 (adjusted_mode->crtc_vdisplay - 1));
2880 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002881 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2882 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002883 I915_WRITE(PF_CTL(crtc->pipe), 0);
2884 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2885 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2886 }
2887 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2888 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2889}
2890
Chris Wilson14667a42012-04-03 17:58:35 +01002891static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002892intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002893 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002894{
2895 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002896 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002898 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002899 struct drm_framebuffer *old_fb = crtc->primary->fb;
2900 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2901 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002902 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002903
Chris Wilson7d5e3792014-03-04 13:15:08 +00002904 if (intel_crtc_has_pending_flip(crtc)) {
2905 DRM_ERROR("pipe is still busy with an old pageflip\n");
2906 return -EBUSY;
2907 }
2908
Jesse Barnes79e53942008-11-07 14:24:08 -08002909 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002910 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002911 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002912 return 0;
2913 }
2914
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002915 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002916 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2917 plane_name(intel_crtc->plane),
2918 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002919 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002920 }
2921
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002922 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002923 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2924 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002925 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002926 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002927 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002928 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002929 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002930 return ret;
2931 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002932
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002933 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002934
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002935 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002936
Daniel Vetterf99d7062014-06-19 16:01:59 +02002937 if (intel_crtc->active)
2938 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2939
Matt Roperf4510a22014-04-01 15:22:40 -07002940 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002941 crtc->x = x;
2942 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002943
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002944 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002945 if (intel_crtc->active && old_fb != fb)
2946 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002947 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002948 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002949 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002950 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002951
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002952 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002953 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002954 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002955
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002956 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002957}
2958
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002959static void intel_fdi_normal_train(struct drm_crtc *crtc)
2960{
2961 struct drm_device *dev = crtc->dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2964 int pipe = intel_crtc->pipe;
2965 u32 reg, temp;
2966
2967 /* enable normal train */
2968 reg = FDI_TX_CTL(pipe);
2969 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002970 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002971 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2972 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002973 } else {
2974 temp &= ~FDI_LINK_TRAIN_NONE;
2975 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002976 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002977 I915_WRITE(reg, temp);
2978
2979 reg = FDI_RX_CTL(pipe);
2980 temp = I915_READ(reg);
2981 if (HAS_PCH_CPT(dev)) {
2982 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2983 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2984 } else {
2985 temp &= ~FDI_LINK_TRAIN_NONE;
2986 temp |= FDI_LINK_TRAIN_NONE;
2987 }
2988 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2989
2990 /* wait one idle pattern time */
2991 POSTING_READ(reg);
2992 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002993
2994 /* IVB wants error correction enabled */
2995 if (IS_IVYBRIDGE(dev))
2996 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2997 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002998}
2999
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003000static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003001{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003002 return crtc->base.enabled && crtc->active &&
3003 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003004}
3005
Daniel Vetter01a415f2012-10-27 15:58:40 +02003006static void ivb_modeset_global_resources(struct drm_device *dev)
3007{
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *pipe_B_crtc =
3010 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3011 struct intel_crtc *pipe_C_crtc =
3012 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3013 uint32_t temp;
3014
Daniel Vetter1e833f42013-02-19 22:31:57 +01003015 /*
3016 * When everything is off disable fdi C so that we could enable fdi B
3017 * with all lanes. Note that we don't care about enabled pipes without
3018 * an enabled pch encoder.
3019 */
3020 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3021 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3024
3025 temp = I915_READ(SOUTH_CHICKEN1);
3026 temp &= ~FDI_BC_BIFURCATION_SELECT;
3027 DRM_DEBUG_KMS("disabling fdi C rx\n");
3028 I915_WRITE(SOUTH_CHICKEN1, temp);
3029 }
3030}
3031
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003032/* The FDI link training functions for ILK/Ibexpeak. */
3033static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3034{
3035 struct drm_device *dev = crtc->dev;
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003041 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003042 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043
Adam Jacksone1a44742010-06-25 15:32:14 -04003044 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3045 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 reg = FDI_RX_IMR(pipe);
3047 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003048 temp &= ~FDI_RX_SYMBOL_LOCK;
3049 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 I915_WRITE(reg, temp);
3051 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003052 udelay(150);
3053
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003054 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059 temp &= ~FDI_LINK_TRAIN_NONE;
3060 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003062
Chris Wilson5eddb702010-09-11 13:48:45 +01003063 reg = FDI_RX_CTL(pipe);
3064 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003065 temp &= ~FDI_LINK_TRAIN_NONE;
3066 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3068
3069 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070 udelay(150);
3071
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003072 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3075 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003076
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003078 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if ((temp & FDI_RX_BIT_LOCK)) {
3083 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003085 break;
3086 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003087 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003088 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003090
3091 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 reg = FDI_TX_CTL(pipe);
3093 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003094 temp &= ~FDI_LINK_TRAIN_NONE;
3095 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003097
Chris Wilson5eddb702010-09-11 13:48:45 +01003098 reg = FDI_RX_CTL(pipe);
3099 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003100 temp &= ~FDI_LINK_TRAIN_NONE;
3101 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 I915_WRITE(reg, temp);
3103
3104 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003105 udelay(150);
3106
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003108 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003110 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3111
3112 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003114 DRM_DEBUG_KMS("FDI train 2 done.\n");
3115 break;
3116 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003118 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003120
3121 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003122
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003123}
3124
Akshay Joshi0206e352011-08-16 15:34:10 -04003125static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3127 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3128 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3129 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3130};
3131
3132/* The FDI link training functions for SNB/Cougarpoint. */
3133static void gen6_fdi_link_train(struct drm_crtc *crtc)
3134{
3135 struct drm_device *dev = crtc->dev;
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3138 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003139 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003140
Adam Jacksone1a44742010-06-25 15:32:14 -04003141 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3142 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_IMR(pipe);
3144 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003145 temp &= ~FDI_RX_SYMBOL_LOCK;
3146 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp);
3148
3149 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003150 udelay(150);
3151
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003153 reg = FDI_TX_CTL(pipe);
3154 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003155 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3156 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_1;
3159 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3160 /* SNB-B */
3161 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003162 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163
Daniel Vetterd74cf322012-10-26 10:58:13 +02003164 I915_WRITE(FDI_RX_MISC(pipe),
3165 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3166
Chris Wilson5eddb702010-09-11 13:48:45 +01003167 reg = FDI_RX_CTL(pipe);
3168 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003169 if (HAS_PCH_CPT(dev)) {
3170 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3171 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3172 } else {
3173 temp &= ~FDI_LINK_TRAIN_NONE;
3174 temp |= FDI_LINK_TRAIN_PATTERN_1;
3175 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3177
3178 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003179 udelay(150);
3180
Akshay Joshi0206e352011-08-16 15:34:10 -04003181 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003184 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3185 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 I915_WRITE(reg, temp);
3187
3188 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003189 udelay(500);
3190
Sean Paulfa37d392012-03-02 12:53:39 -05003191 for (retry = 0; retry < 5; retry++) {
3192 reg = FDI_RX_IIR(pipe);
3193 temp = I915_READ(reg);
3194 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3195 if (temp & FDI_RX_BIT_LOCK) {
3196 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3197 DRM_DEBUG_KMS("FDI train 1 done.\n");
3198 break;
3199 }
3200 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003201 }
Sean Paulfa37d392012-03-02 12:53:39 -05003202 if (retry < 5)
3203 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003204 }
3205 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003207
3208 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003211 temp &= ~FDI_LINK_TRAIN_NONE;
3212 temp |= FDI_LINK_TRAIN_PATTERN_2;
3213 if (IS_GEN6(dev)) {
3214 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3215 /* SNB-B */
3216 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3217 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003219
Chris Wilson5eddb702010-09-11 13:48:45 +01003220 reg = FDI_RX_CTL(pipe);
3221 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222 if (HAS_PCH_CPT(dev)) {
3223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3224 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3225 } else {
3226 temp &= ~FDI_LINK_TRAIN_NONE;
3227 temp |= FDI_LINK_TRAIN_PATTERN_2;
3228 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003229 I915_WRITE(reg, temp);
3230
3231 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232 udelay(150);
3233
Akshay Joshi0206e352011-08-16 15:34:10 -04003234 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3238 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp);
3240
3241 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 udelay(500);
3243
Sean Paulfa37d392012-03-02 12:53:39 -05003244 for (retry = 0; retry < 5; retry++) {
3245 reg = FDI_RX_IIR(pipe);
3246 temp = I915_READ(reg);
3247 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3248 if (temp & FDI_RX_SYMBOL_LOCK) {
3249 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3250 DRM_DEBUG_KMS("FDI train 2 done.\n");
3251 break;
3252 }
3253 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003254 }
Sean Paulfa37d392012-03-02 12:53:39 -05003255 if (retry < 5)
3256 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003257 }
3258 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260
3261 DRM_DEBUG_KMS("FDI train done.\n");
3262}
3263
Jesse Barnes357555c2011-04-28 15:09:55 -07003264/* Manual link training for Ivy Bridge A0 parts */
3265static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3266{
3267 struct drm_device *dev = crtc->dev;
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3270 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003271 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003272
3273 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3274 for train result */
3275 reg = FDI_RX_IMR(pipe);
3276 temp = I915_READ(reg);
3277 temp &= ~FDI_RX_SYMBOL_LOCK;
3278 temp &= ~FDI_RX_BIT_LOCK;
3279 I915_WRITE(reg, temp);
3280
3281 POSTING_READ(reg);
3282 udelay(150);
3283
Daniel Vetter01a415f2012-10-27 15:58:40 +02003284 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3285 I915_READ(FDI_RX_IIR(pipe)));
3286
Jesse Barnes139ccd32013-08-19 11:04:55 -07003287 /* Try each vswing and preemphasis setting twice before moving on */
3288 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3289 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003292 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3293 temp &= ~FDI_TX_ENABLE;
3294 I915_WRITE(reg, temp);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 temp &= ~FDI_LINK_TRAIN_AUTO;
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp &= ~FDI_RX_ENABLE;
3301 I915_WRITE(reg, temp);
3302
3303 /* enable CPU FDI TX and PCH FDI RX */
3304 reg = FDI_TX_CTL(pipe);
3305 temp = I915_READ(reg);
3306 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3307 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3308 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003309 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003310 temp |= snb_b_fdi_train_param[j/2];
3311 temp |= FDI_COMPOSITE_SYNC;
3312 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3313
3314 I915_WRITE(FDI_RX_MISC(pipe),
3315 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3316
3317 reg = FDI_RX_CTL(pipe);
3318 temp = I915_READ(reg);
3319 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3320 temp |= FDI_COMPOSITE_SYNC;
3321 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3322
3323 POSTING_READ(reg);
3324 udelay(1); /* should be 0.5us */
3325
3326 for (i = 0; i < 4; i++) {
3327 reg = FDI_RX_IIR(pipe);
3328 temp = I915_READ(reg);
3329 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3330
3331 if (temp & FDI_RX_BIT_LOCK ||
3332 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3333 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3334 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3335 i);
3336 break;
3337 }
3338 udelay(1); /* should be 0.5us */
3339 }
3340 if (i == 4) {
3341 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3342 continue;
3343 }
3344
3345 /* Train 2 */
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
3348 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3349 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3355 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003356 I915_WRITE(reg, temp);
3357
3358 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003359 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003360
Jesse Barnes139ccd32013-08-19 11:04:55 -07003361 for (i = 0; i < 4; i++) {
3362 reg = FDI_RX_IIR(pipe);
3363 temp = I915_READ(reg);
3364 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003365
Jesse Barnes139ccd32013-08-19 11:04:55 -07003366 if (temp & FDI_RX_SYMBOL_LOCK ||
3367 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3368 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3369 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3370 i);
3371 goto train_done;
3372 }
3373 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003374 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003375 if (i == 4)
3376 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003377 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003378
Jesse Barnes139ccd32013-08-19 11:04:55 -07003379train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003380 DRM_DEBUG_KMS("FDI train done.\n");
3381}
3382
Daniel Vetter88cefb62012-08-12 19:27:14 +02003383static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003384{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003385 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003387 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003388 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003389
Jesse Barnesc64e3112010-09-10 11:27:03 -07003390
Jesse Barnes0e23b992010-09-10 11:10:00 -07003391 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_RX_CTL(pipe);
3393 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003394 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3395 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003396 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3398
3399 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003400 udelay(200);
3401
3402 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003403 temp = I915_READ(reg);
3404 I915_WRITE(reg, temp | FDI_PCDCLK);
3405
3406 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003407 udelay(200);
3408
Paulo Zanoni20749732012-11-23 15:30:38 -02003409 /* Enable CPU FDI TX PLL, always on for Ironlake */
3410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
3412 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3413 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003414
Paulo Zanoni20749732012-11-23 15:30:38 -02003415 POSTING_READ(reg);
3416 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003417 }
3418}
3419
Daniel Vetter88cefb62012-08-12 19:27:14 +02003420static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3421{
3422 struct drm_device *dev = intel_crtc->base.dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 int pipe = intel_crtc->pipe;
3425 u32 reg, temp;
3426
3427 /* Switch from PCDclk to Rawclk */
3428 reg = FDI_RX_CTL(pipe);
3429 temp = I915_READ(reg);
3430 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3431
3432 /* Disable CPU FDI TX PLL */
3433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
3435 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3436
3437 POSTING_READ(reg);
3438 udelay(100);
3439
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
3442 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3443
3444 /* Wait for the clocks to turn off. */
3445 POSTING_READ(reg);
3446 udelay(100);
3447}
3448
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003449static void ironlake_fdi_disable(struct drm_crtc *crtc)
3450{
3451 struct drm_device *dev = crtc->dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 int pipe = intel_crtc->pipe;
3455 u32 reg, temp;
3456
3457 /* disable CPU FDI tx and PCH FDI rx */
3458 reg = FDI_TX_CTL(pipe);
3459 temp = I915_READ(reg);
3460 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3461 POSTING_READ(reg);
3462
3463 reg = FDI_RX_CTL(pipe);
3464 temp = I915_READ(reg);
3465 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003466 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003467 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3468
3469 POSTING_READ(reg);
3470 udelay(100);
3471
3472 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003473 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003474 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003475
3476 /* still set train pattern 1 */
3477 reg = FDI_TX_CTL(pipe);
3478 temp = I915_READ(reg);
3479 temp &= ~FDI_LINK_TRAIN_NONE;
3480 temp |= FDI_LINK_TRAIN_PATTERN_1;
3481 I915_WRITE(reg, temp);
3482
3483 reg = FDI_RX_CTL(pipe);
3484 temp = I915_READ(reg);
3485 if (HAS_PCH_CPT(dev)) {
3486 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3487 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3488 } else {
3489 temp &= ~FDI_LINK_TRAIN_NONE;
3490 temp |= FDI_LINK_TRAIN_PATTERN_1;
3491 }
3492 /* BPC in FDI rx is consistent with that in PIPECONF */
3493 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003494 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003495 I915_WRITE(reg, temp);
3496
3497 POSTING_READ(reg);
3498 udelay(100);
3499}
3500
Chris Wilson5dce5b932014-01-20 10:17:36 +00003501bool intel_has_pending_fb_unpin(struct drm_device *dev)
3502{
3503 struct intel_crtc *crtc;
3504
3505 /* Note that we don't need to be called with mode_config.lock here
3506 * as our list of CRTC objects is static for the lifetime of the
3507 * device and so cannot disappear as we iterate. Similarly, we can
3508 * happily treat the predicates as racy, atomic checks as userspace
3509 * cannot claim and pin a new fb without at least acquring the
3510 * struct_mutex and so serialising with us.
3511 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003512 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003513 if (atomic_read(&crtc->unpin_work_count) == 0)
3514 continue;
3515
3516 if (crtc->unpin_work)
3517 intel_wait_for_vblank(dev, crtc->pipe);
3518
3519 return true;
3520 }
3521
3522 return false;
3523}
3524
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003525static void page_flip_completed(struct intel_crtc *intel_crtc)
3526{
3527 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3528 struct intel_unpin_work *work = intel_crtc->unpin_work;
3529
3530 /* ensure that the unpin work is consistent wrt ->pending. */
3531 smp_rmb();
3532 intel_crtc->unpin_work = NULL;
3533
3534 if (work->event)
3535 drm_send_vblank_event(intel_crtc->base.dev,
3536 intel_crtc->pipe,
3537 work->event);
3538
3539 drm_crtc_vblank_put(&intel_crtc->base);
3540
3541 wake_up_all(&dev_priv->pending_flip_queue);
3542 queue_work(dev_priv->wq, &work->work);
3543
3544 trace_i915_flip_complete(intel_crtc->plane,
3545 work->pending_flip_obj);
3546}
3547
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003548void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003549{
Chris Wilson0f911282012-04-17 10:05:38 +01003550 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003551 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003552
Daniel Vetter2c10d572012-12-20 21:24:07 +01003553 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003554 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3555 !intel_crtc_has_pending_flip(crtc),
3556 60*HZ) == 0)) {
3557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003558
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003559 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003560 if (intel_crtc->unpin_work) {
3561 WARN_ONCE(1, "Removing stuck page flip\n");
3562 page_flip_completed(intel_crtc);
3563 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003564 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003565 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003566
Chris Wilson975d5682014-08-20 13:13:34 +01003567 if (crtc->primary->fb) {
3568 mutex_lock(&dev->struct_mutex);
3569 intel_finish_fb(crtc->primary->fb);
3570 mutex_unlock(&dev->struct_mutex);
3571 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003572}
3573
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003574/* Program iCLKIP clock to the desired frequency */
3575static void lpt_program_iclkip(struct drm_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003579 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003580 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3581 u32 temp;
3582
Daniel Vetter09153002012-12-12 14:06:44 +01003583 mutex_lock(&dev_priv->dpio_lock);
3584
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003585 /* It is necessary to ungate the pixclk gate prior to programming
3586 * the divisors, and gate it back when it is done.
3587 */
3588 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3589
3590 /* Disable SSCCTL */
3591 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003592 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3593 SBI_SSCCTL_DISABLE,
3594 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003595
3596 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003597 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003598 auxdiv = 1;
3599 divsel = 0x41;
3600 phaseinc = 0x20;
3601 } else {
3602 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003603 * but the adjusted_mode->crtc_clock in in KHz. To get the
3604 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003605 * convert the virtual clock precision to KHz here for higher
3606 * precision.
3607 */
3608 u32 iclk_virtual_root_freq = 172800 * 1000;
3609 u32 iclk_pi_range = 64;
3610 u32 desired_divisor, msb_divisor_value, pi_value;
3611
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003612 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003613 msb_divisor_value = desired_divisor / iclk_pi_range;
3614 pi_value = desired_divisor % iclk_pi_range;
3615
3616 auxdiv = 0;
3617 divsel = msb_divisor_value - 2;
3618 phaseinc = pi_value;
3619 }
3620
3621 /* This should not happen with any sane values */
3622 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3623 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3624 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3625 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3626
3627 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003628 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003629 auxdiv,
3630 divsel,
3631 phasedir,
3632 phaseinc);
3633
3634 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003635 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003636 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3637 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3638 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3639 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3640 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3641 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003642 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003643
3644 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003645 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003646 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3647 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003648 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003649
3650 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003651 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003652 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003653 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003654
3655 /* Wait for initialization time */
3656 udelay(24);
3657
3658 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003659
3660 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003661}
3662
Daniel Vetter275f01b22013-05-03 11:49:47 +02003663static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3664 enum pipe pch_transcoder)
3665{
3666 struct drm_device *dev = crtc->base.dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
3668 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3669
3670 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3671 I915_READ(HTOTAL(cpu_transcoder)));
3672 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3673 I915_READ(HBLANK(cpu_transcoder)));
3674 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3675 I915_READ(HSYNC(cpu_transcoder)));
3676
3677 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3678 I915_READ(VTOTAL(cpu_transcoder)));
3679 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3680 I915_READ(VBLANK(cpu_transcoder)));
3681 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3682 I915_READ(VSYNC(cpu_transcoder)));
3683 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3684 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3685}
3686
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003687static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 uint32_t temp;
3691
3692 temp = I915_READ(SOUTH_CHICKEN1);
3693 if (temp & FDI_BC_BIFURCATION_SELECT)
3694 return;
3695
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3698
3699 temp |= FDI_BC_BIFURCATION_SELECT;
3700 DRM_DEBUG_KMS("enabling fdi C rx\n");
3701 I915_WRITE(SOUTH_CHICKEN1, temp);
3702 POSTING_READ(SOUTH_CHICKEN1);
3703}
3704
3705static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709
3710 switch (intel_crtc->pipe) {
3711 case PIPE_A:
3712 break;
3713 case PIPE_B:
3714 if (intel_crtc->config.fdi_lanes > 2)
3715 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3716 else
3717 cpt_enable_fdi_bc_bifurcation(dev);
3718
3719 break;
3720 case PIPE_C:
3721 cpt_enable_fdi_bc_bifurcation(dev);
3722
3723 break;
3724 default:
3725 BUG();
3726 }
3727}
3728
Jesse Barnesf67a5592011-01-05 10:31:48 -08003729/*
3730 * Enable PCH resources required for PCH ports:
3731 * - PCH PLLs
3732 * - FDI training & RX/TX
3733 * - update transcoder timings
3734 * - DP transcoding bits
3735 * - transcoder
3736 */
3737static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003738{
3739 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3742 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003743 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003744
Daniel Vetterab9412b2013-05-03 11:49:46 +02003745 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003746
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003747 if (IS_IVYBRIDGE(dev))
3748 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3749
Daniel Vettercd986ab2012-10-26 10:58:12 +02003750 /* Write the TU size bits before fdi link training, so that error
3751 * detection works. */
3752 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3753 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3754
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003755 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003756 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003757
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003758 /* We need to program the right clock selection before writing the pixel
3759 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003760 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003761 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003762
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003763 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003764 temp |= TRANS_DPLL_ENABLE(pipe);
3765 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003766 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003767 temp |= sel;
3768 else
3769 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003773 /* XXX: pch pll's can be enabled any time before we enable the PCH
3774 * transcoder, and we actually should do this to not upset any PCH
3775 * transcoder that already use the clock when we share it.
3776 *
3777 * Note that enable_shared_dpll tries to do the right thing, but
3778 * get_shared_dpll unconditionally resets the pll - we need that to have
3779 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003780 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003781
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003782 /* set transcoder timing, panel must allow it */
3783 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003784 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003785
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003786 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003787
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003788 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003789 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003790 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 reg = TRANS_DP_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003794 TRANS_DP_SYNC_MASK |
3795 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 temp |= (TRANS_DP_OUTPUT_ENABLE |
3797 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003798 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003799
3800 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003802 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003804
3805 switch (intel_trans_dp_port_sel(crtc)) {
3806 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003808 break;
3809 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003811 break;
3812 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003814 break;
3815 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003816 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003817 }
3818
Chris Wilson5eddb702010-09-11 13:48:45 +01003819 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003820 }
3821
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003822 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003823}
3824
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003825static void lpt_pch_enable(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003830 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003831
Daniel Vetterab9412b2013-05-03 11:49:46 +02003832 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003833
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003834 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003835
Paulo Zanoni0540e482012-10-31 18:12:40 -02003836 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003837 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003838
Paulo Zanoni937bb612012-10-31 18:12:47 -02003839 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003840}
3841
Daniel Vetter716c2e52014-06-25 22:02:02 +03003842void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003843{
Daniel Vettere2b78262013-06-07 23:10:03 +02003844 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003845
3846 if (pll == NULL)
3847 return;
3848
3849 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003850 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003851 return;
3852 }
3853
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003854 if (--pll->refcount == 0) {
3855 WARN_ON(pll->on);
3856 WARN_ON(pll->active);
3857 }
3858
Daniel Vettera43f6e02013-06-07 23:10:32 +02003859 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003860}
3861
Daniel Vetter716c2e52014-06-25 22:02:02 +03003862struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003863{
Daniel Vettere2b78262013-06-07 23:10:03 +02003864 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3865 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3866 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003867
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003868 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003869 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3870 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003871 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003872 }
3873
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003874 if (HAS_PCH_IBX(dev_priv->dev)) {
3875 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003876 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003877 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003878
Daniel Vetter46edb022013-06-05 13:34:12 +02003879 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3880 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003881
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003882 WARN_ON(pll->refcount);
3883
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003884 goto found;
3885 }
3886
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003887 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3888 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003889
3890 /* Only want to check enabled timings first */
3891 if (pll->refcount == 0)
3892 continue;
3893
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003894 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3895 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003896 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003897 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003898 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003899
3900 goto found;
3901 }
3902 }
3903
3904 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003905 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3906 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003907 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003908 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3909 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003910 goto found;
3911 }
3912 }
3913
3914 return NULL;
3915
3916found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003917 if (pll->refcount == 0)
3918 pll->hw_state = crtc->config.dpll_hw_state;
3919
Daniel Vettera43f6e02013-06-07 23:10:32 +02003920 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003921 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3922 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003923
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003924 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003925
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003926 return pll;
3927}
3928
Daniel Vettera1520312013-05-03 11:49:50 +02003929static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003930{
3931 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003932 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003933 u32 temp;
3934
3935 temp = I915_READ(dslreg);
3936 udelay(500);
3937 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003938 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003939 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003940 }
3941}
3942
Jesse Barnesb074cec2013-04-25 12:55:02 -07003943static void ironlake_pfit_enable(struct intel_crtc *crtc)
3944{
3945 struct drm_device *dev = crtc->base.dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 int pipe = crtc->pipe;
3948
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003949 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003950 /* Force use of hard-coded filter coefficients
3951 * as some pre-programmed values are broken,
3952 * e.g. x201.
3953 */
3954 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3955 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3956 PF_PIPE_SEL_IVB(pipe));
3957 else
3958 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3959 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3960 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003961 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003962}
3963
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003964static void intel_enable_planes(struct drm_crtc *crtc)
3965{
3966 struct drm_device *dev = crtc->dev;
3967 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003968 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003969 struct intel_plane *intel_plane;
3970
Matt Roperaf2b6532014-04-01 15:22:32 -07003971 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3972 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003973 if (intel_plane->pipe == pipe)
3974 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003975 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003976}
3977
3978static void intel_disable_planes(struct drm_crtc *crtc)
3979{
3980 struct drm_device *dev = crtc->dev;
3981 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003982 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003983 struct intel_plane *intel_plane;
3984
Matt Roperaf2b6532014-04-01 15:22:32 -07003985 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3986 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003987 if (intel_plane->pipe == pipe)
3988 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003989 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003990}
3991
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003992void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003993{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003994 struct drm_device *dev = crtc->base.dev;
3995 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003996
3997 if (!crtc->config.ips_enabled)
3998 return;
3999
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004000 /* We can only enable IPS after we enable a plane and wait for a vblank */
4001 intel_wait_for_vblank(dev, crtc->pipe);
4002
Paulo Zanonid77e4532013-09-24 13:52:55 -03004003 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004004 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004005 mutex_lock(&dev_priv->rps.hw_lock);
4006 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4007 mutex_unlock(&dev_priv->rps.hw_lock);
4008 /* Quoting Art Runyan: "its not safe to expect any particular
4009 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004010 * mailbox." Moreover, the mailbox may return a bogus state,
4011 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004012 */
4013 } else {
4014 I915_WRITE(IPS_CTL, IPS_ENABLE);
4015 /* The bit only becomes 1 in the next vblank, so this wait here
4016 * is essentially intel_wait_for_vblank. If we don't have this
4017 * and don't wait for vblanks until the end of crtc_enable, then
4018 * the HW state readout code will complain that the expected
4019 * IPS_CTL value is not the one we read. */
4020 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4021 DRM_ERROR("Timed out waiting for IPS enable\n");
4022 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004023}
4024
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004025void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004026{
4027 struct drm_device *dev = crtc->base.dev;
4028 struct drm_i915_private *dev_priv = dev->dev_private;
4029
4030 if (!crtc->config.ips_enabled)
4031 return;
4032
4033 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004034 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004035 mutex_lock(&dev_priv->rps.hw_lock);
4036 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4037 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004038 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4039 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4040 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004041 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004042 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004043 POSTING_READ(IPS_CTL);
4044 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004045
4046 /* We need to wait for a vblank before we can disable the plane. */
4047 intel_wait_for_vblank(dev, crtc->pipe);
4048}
4049
4050/** Loads the palette/gamma unit for the CRTC with the prepared values */
4051static void intel_crtc_load_lut(struct drm_crtc *crtc)
4052{
4053 struct drm_device *dev = crtc->dev;
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4056 enum pipe pipe = intel_crtc->pipe;
4057 int palreg = PALETTE(pipe);
4058 int i;
4059 bool reenable_ips = false;
4060
4061 /* The clocks have to be on to load the palette. */
4062 if (!crtc->enabled || !intel_crtc->active)
4063 return;
4064
4065 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004066 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004067 assert_dsi_pll_enabled(dev_priv);
4068 else
4069 assert_pll_enabled(dev_priv, pipe);
4070 }
4071
4072 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304073 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004074 palreg = LGC_PALETTE(pipe);
4075
4076 /* Workaround : Do not read or write the pipe palette/gamma data while
4077 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4078 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004079 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004080 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4081 GAMMA_MODE_MODE_SPLIT)) {
4082 hsw_disable_ips(intel_crtc);
4083 reenable_ips = true;
4084 }
4085
4086 for (i = 0; i < 256; i++) {
4087 I915_WRITE(palreg + 4 * i,
4088 (intel_crtc->lut_r[i] << 16) |
4089 (intel_crtc->lut_g[i] << 8) |
4090 intel_crtc->lut_b[i]);
4091 }
4092
4093 if (reenable_ips)
4094 hsw_enable_ips(intel_crtc);
4095}
4096
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004097static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4098{
4099 if (!enable && intel_crtc->overlay) {
4100 struct drm_device *dev = intel_crtc->base.dev;
4101 struct drm_i915_private *dev_priv = dev->dev_private;
4102
4103 mutex_lock(&dev->struct_mutex);
4104 dev_priv->mm.interruptible = false;
4105 (void) intel_overlay_switch_off(intel_crtc->overlay);
4106 dev_priv->mm.interruptible = true;
4107 mutex_unlock(&dev->struct_mutex);
4108 }
4109
4110 /* Let userspace switch the overlay on again. In most cases userspace
4111 * has to recompute where to put it anyway.
4112 */
4113}
4114
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004115static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004116{
4117 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004120
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004121 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004122 intel_enable_planes(crtc);
4123 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004124 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004125
4126 hsw_enable_ips(intel_crtc);
4127
4128 mutex_lock(&dev->struct_mutex);
4129 intel_update_fbc(dev);
4130 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004131
4132 /*
4133 * FIXME: Once we grow proper nuclear flip support out of this we need
4134 * to compute the mask of flip planes precisely. For the time being
4135 * consider this a flip from a NULL plane.
4136 */
4137 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004138}
4139
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004140static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004141{
4142 struct drm_device *dev = crtc->dev;
4143 struct drm_i915_private *dev_priv = dev->dev_private;
4144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4145 int pipe = intel_crtc->pipe;
4146 int plane = intel_crtc->plane;
4147
4148 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004149
4150 if (dev_priv->fbc.plane == plane)
4151 intel_disable_fbc(dev);
4152
4153 hsw_disable_ips(intel_crtc);
4154
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004155 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004156 intel_crtc_update_cursor(crtc, false);
4157 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004158 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004159
Daniel Vetterf99d7062014-06-19 16:01:59 +02004160 /*
4161 * FIXME: Once we grow proper nuclear flip support out of this we need
4162 * to compute the mask of flip planes precisely. For the time being
4163 * consider this a flip to a NULL plane.
4164 */
4165 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004166}
4167
Jesse Barnesf67a5592011-01-05 10:31:48 -08004168static void ironlake_crtc_enable(struct drm_crtc *crtc)
4169{
4170 struct drm_device *dev = crtc->dev;
4171 struct drm_i915_private *dev_priv = dev->dev_private;
4172 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004173 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004174 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004175
Daniel Vetter08a48462012-07-02 11:43:47 +02004176 WARN_ON(!crtc->enabled);
4177
Jesse Barnesf67a5592011-01-05 10:31:48 -08004178 if (intel_crtc->active)
4179 return;
4180
Daniel Vetterb14b1052014-04-24 23:55:13 +02004181 if (intel_crtc->config.has_pch_encoder)
4182 intel_prepare_shared_dpll(intel_crtc);
4183
Daniel Vetter29407aa2014-04-24 23:55:08 +02004184 if (intel_crtc->config.has_dp_encoder)
4185 intel_dp_set_m_n(intel_crtc);
4186
4187 intel_set_pipe_timings(intel_crtc);
4188
4189 if (intel_crtc->config.has_pch_encoder) {
4190 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004191 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004192 }
4193
4194 ironlake_set_pipeconf(crtc);
4195
Jesse Barnesf67a5592011-01-05 10:31:48 -08004196 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004197
Daniel Vettera72e4c92014-09-30 10:56:47 +02004198 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4199 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004200
Daniel Vetterf6736a12013-06-05 13:34:30 +02004201 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004202 if (encoder->pre_enable)
4203 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004204
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004205 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004206 /* Note: FDI PLL enabling _must_ be done before we enable the
4207 * cpu pipes, hence this is separate from all the other fdi/pch
4208 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004209 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004210 } else {
4211 assert_fdi_tx_disabled(dev_priv, pipe);
4212 assert_fdi_rx_disabled(dev_priv, pipe);
4213 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004214
Jesse Barnesb074cec2013-04-25 12:55:02 -07004215 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004216
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004217 /*
4218 * On ILK+ LUT must be loaded before the pipe is running but with
4219 * clocks enabled
4220 */
4221 intel_crtc_load_lut(crtc);
4222
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004223 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004224 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004225
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004226 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004227 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004228
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004229 for_each_encoder_on_crtc(dev, crtc, encoder)
4230 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004231
4232 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004233 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004234
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004235 assert_vblank_disabled(crtc);
4236 drm_crtc_vblank_on(crtc);
4237
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004238 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004239}
4240
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004241/* IPS only exists on ULT machines and is tied to pipe A. */
4242static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4243{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004244 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004245}
4246
Paulo Zanonie4916942013-09-20 16:21:19 -03004247/*
4248 * This implements the workaround described in the "notes" section of the mode
4249 * set sequence documentation. When going from no pipes or single pipe to
4250 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4251 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4252 */
4253static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4254{
4255 struct drm_device *dev = crtc->base.dev;
4256 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4257
4258 /* We want to get the other_active_crtc only if there's only 1 other
4259 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004260 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004261 if (!crtc_it->active || crtc_it == crtc)
4262 continue;
4263
4264 if (other_active_crtc)
4265 return;
4266
4267 other_active_crtc = crtc_it;
4268 }
4269 if (!other_active_crtc)
4270 return;
4271
4272 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4273 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4274}
4275
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004276static void haswell_crtc_enable(struct drm_crtc *crtc)
4277{
4278 struct drm_device *dev = crtc->dev;
4279 struct drm_i915_private *dev_priv = dev->dev_private;
4280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4281 struct intel_encoder *encoder;
4282 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004283
4284 WARN_ON(!crtc->enabled);
4285
4286 if (intel_crtc->active)
4287 return;
4288
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004289 if (intel_crtc_to_shared_dpll(intel_crtc))
4290 intel_enable_shared_dpll(intel_crtc);
4291
Daniel Vetter229fca92014-04-24 23:55:09 +02004292 if (intel_crtc->config.has_dp_encoder)
4293 intel_dp_set_m_n(intel_crtc);
4294
4295 intel_set_pipe_timings(intel_crtc);
4296
Clint Taylorebb69c92014-09-30 10:30:22 -07004297 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4298 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4299 intel_crtc->config.pixel_multiplier - 1);
4300 }
4301
Daniel Vetter229fca92014-04-24 23:55:09 +02004302 if (intel_crtc->config.has_pch_encoder) {
4303 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004304 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004305 }
4306
4307 haswell_set_pipeconf(crtc);
4308
4309 intel_set_pipe_csc(crtc);
4310
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004311 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004312
Daniel Vettera72e4c92014-09-30 10:56:47 +02004313 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004314 for_each_encoder_on_crtc(dev, crtc, encoder)
4315 if (encoder->pre_enable)
4316 encoder->pre_enable(encoder);
4317
Imre Deak4fe94672014-06-25 22:01:49 +03004318 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004319 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4320 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004321 dev_priv->display.fdi_link_train(crtc);
4322 }
4323
Paulo Zanoni1f544382012-10-24 11:32:00 -02004324 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004325
Jesse Barnesb074cec2013-04-25 12:55:02 -07004326 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004327
4328 /*
4329 * On ILK+ LUT must be loaded before the pipe is running but with
4330 * clocks enabled
4331 */
4332 intel_crtc_load_lut(crtc);
4333
Paulo Zanoni1f544382012-10-24 11:32:00 -02004334 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004335 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004336
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004337 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004338 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004339
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004340 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004341 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004342
Dave Airlie0e32b392014-05-02 14:02:48 +10004343 if (intel_crtc->config.dp_encoder_is_mst)
4344 intel_ddi_set_vc_payload_alloc(crtc, true);
4345
Jani Nikula8807e552013-08-30 19:40:32 +03004346 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004347 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004348 intel_opregion_notify_encoder(encoder, true);
4349 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004350
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004351 assert_vblank_disabled(crtc);
4352 drm_crtc_vblank_on(crtc);
4353
Paulo Zanonie4916942013-09-20 16:21:19 -03004354 /* If we change the relative order between pipe/planes enabling, we need
4355 * to change the workaround. */
4356 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004357 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004358}
4359
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004360static void ironlake_pfit_disable(struct intel_crtc *crtc)
4361{
4362 struct drm_device *dev = crtc->base.dev;
4363 struct drm_i915_private *dev_priv = dev->dev_private;
4364 int pipe = crtc->pipe;
4365
4366 /* To avoid upsetting the power well on haswell only disable the pfit if
4367 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004368 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004369 I915_WRITE(PF_CTL(pipe), 0);
4370 I915_WRITE(PF_WIN_POS(pipe), 0);
4371 I915_WRITE(PF_WIN_SZ(pipe), 0);
4372 }
4373}
4374
Jesse Barnes6be4a602010-09-10 10:26:01 -07004375static void ironlake_crtc_disable(struct drm_crtc *crtc)
4376{
4377 struct drm_device *dev = crtc->dev;
4378 struct drm_i915_private *dev_priv = dev->dev_private;
4379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004380 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004381 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004382 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004383
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004384 if (!intel_crtc->active)
4385 return;
4386
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004387 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004388
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004389 drm_crtc_vblank_off(crtc);
4390 assert_vblank_disabled(crtc);
4391
Daniel Vetterea9d7582012-07-10 10:42:52 +02004392 for_each_encoder_on_crtc(dev, crtc, encoder)
4393 encoder->disable(encoder);
4394
Daniel Vetterd925c592013-06-05 13:34:04 +02004395 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004396 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004397
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004398 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004399
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004400 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004401
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004402 for_each_encoder_on_crtc(dev, crtc, encoder)
4403 if (encoder->post_disable)
4404 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004405
Daniel Vetterd925c592013-06-05 13:34:04 +02004406 if (intel_crtc->config.has_pch_encoder) {
4407 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004408
Daniel Vetterd925c592013-06-05 13:34:04 +02004409 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004410 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004411
Daniel Vetterd925c592013-06-05 13:34:04 +02004412 if (HAS_PCH_CPT(dev)) {
4413 /* disable TRANS_DP_CTL */
4414 reg = TRANS_DP_CTL(pipe);
4415 temp = I915_READ(reg);
4416 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4417 TRANS_DP_PORT_SEL_MASK);
4418 temp |= TRANS_DP_PORT_SEL_NONE;
4419 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004420
Daniel Vetterd925c592013-06-05 13:34:04 +02004421 /* disable DPLL_SEL */
4422 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004423 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004424 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004425 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004426
4427 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004428 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004429
4430 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004431 }
4432
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004433 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004434 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004435
4436 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004437 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004438 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004439}
4440
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004441static void haswell_crtc_disable(struct drm_crtc *crtc)
4442{
4443 struct drm_device *dev = crtc->dev;
4444 struct drm_i915_private *dev_priv = dev->dev_private;
4445 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4446 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004447 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004448
4449 if (!intel_crtc->active)
4450 return;
4451
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004452 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004453
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004454 drm_crtc_vblank_off(crtc);
4455 assert_vblank_disabled(crtc);
4456
Jani Nikula8807e552013-08-30 19:40:32 +03004457 for_each_encoder_on_crtc(dev, crtc, encoder) {
4458 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004459 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004460 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004461
Paulo Zanoni86642812013-04-12 17:57:57 -03004462 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004463 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4464 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004465 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004466
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004467 if (intel_crtc->config.dp_encoder_is_mst)
4468 intel_ddi_set_vc_payload_alloc(crtc, false);
4469
Paulo Zanoniad80a812012-10-24 16:06:19 -02004470 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004471
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004472 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004473
Paulo Zanoni1f544382012-10-24 11:32:00 -02004474 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004475
Daniel Vetter88adfff2013-03-28 10:42:01 +01004476 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004477 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004478 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4479 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004480 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004481 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004482
Imre Deak97b040a2014-06-25 22:01:50 +03004483 for_each_encoder_on_crtc(dev, crtc, encoder)
4484 if (encoder->post_disable)
4485 encoder->post_disable(encoder);
4486
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004487 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004488 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004489
4490 mutex_lock(&dev->struct_mutex);
4491 intel_update_fbc(dev);
4492 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004493
4494 if (intel_crtc_to_shared_dpll(intel_crtc))
4495 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004496}
4497
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004498static void ironlake_crtc_off(struct drm_crtc *crtc)
4499{
4500 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004501 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004502}
4503
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004504
Jesse Barnes2dd24552013-04-25 12:55:01 -07004505static void i9xx_pfit_enable(struct intel_crtc *crtc)
4506{
4507 struct drm_device *dev = crtc->base.dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 struct intel_crtc_config *pipe_config = &crtc->config;
4510
Daniel Vetter328d8e82013-05-08 10:36:31 +02004511 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004512 return;
4513
Daniel Vetterc0b03412013-05-28 12:05:54 +02004514 /*
4515 * The panel fitter should only be adjusted whilst the pipe is disabled,
4516 * according to register description and PRM.
4517 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004518 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4519 assert_pipe_disabled(dev_priv, crtc->pipe);
4520
Jesse Barnesb074cec2013-04-25 12:55:02 -07004521 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4522 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004523
4524 /* Border color in case we don't scale up to the full screen. Black by
4525 * default, change to something else for debugging. */
4526 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004527}
4528
Dave Airlied05410f2014-06-05 13:22:59 +10004529static enum intel_display_power_domain port_to_power_domain(enum port port)
4530{
4531 switch (port) {
4532 case PORT_A:
4533 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4534 case PORT_B:
4535 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4536 case PORT_C:
4537 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4538 case PORT_D:
4539 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4540 default:
4541 WARN_ON_ONCE(1);
4542 return POWER_DOMAIN_PORT_OTHER;
4543 }
4544}
4545
Imre Deak77d22dc2014-03-05 16:20:52 +02004546#define for_each_power_domain(domain, mask) \
4547 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4548 if ((1 << (domain)) & (mask))
4549
Imre Deak319be8a2014-03-04 19:22:57 +02004550enum intel_display_power_domain
4551intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004552{
Imre Deak319be8a2014-03-04 19:22:57 +02004553 struct drm_device *dev = intel_encoder->base.dev;
4554 struct intel_digital_port *intel_dig_port;
4555
4556 switch (intel_encoder->type) {
4557 case INTEL_OUTPUT_UNKNOWN:
4558 /* Only DDI platforms should ever use this output type */
4559 WARN_ON_ONCE(!HAS_DDI(dev));
4560 case INTEL_OUTPUT_DISPLAYPORT:
4561 case INTEL_OUTPUT_HDMI:
4562 case INTEL_OUTPUT_EDP:
4563 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004564 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004565 case INTEL_OUTPUT_DP_MST:
4566 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4567 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004568 case INTEL_OUTPUT_ANALOG:
4569 return POWER_DOMAIN_PORT_CRT;
4570 case INTEL_OUTPUT_DSI:
4571 return POWER_DOMAIN_PORT_DSI;
4572 default:
4573 return POWER_DOMAIN_PORT_OTHER;
4574 }
4575}
4576
4577static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4578{
4579 struct drm_device *dev = crtc->dev;
4580 struct intel_encoder *intel_encoder;
4581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4582 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004583 unsigned long mask;
4584 enum transcoder transcoder;
4585
4586 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4587
4588 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4589 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004590 if (intel_crtc->config.pch_pfit.enabled ||
4591 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004592 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4593
Imre Deak319be8a2014-03-04 19:22:57 +02004594 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4595 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4596
Imre Deak77d22dc2014-03-05 16:20:52 +02004597 return mask;
4598}
4599
Imre Deak77d22dc2014-03-05 16:20:52 +02004600static void modeset_update_crtc_power_domains(struct drm_device *dev)
4601{
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4604 struct intel_crtc *crtc;
4605
4606 /*
4607 * First get all needed power domains, then put all unneeded, to avoid
4608 * any unnecessary toggling of the power wells.
4609 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004610 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004611 enum intel_display_power_domain domain;
4612
4613 if (!crtc->base.enabled)
4614 continue;
4615
Imre Deak319be8a2014-03-04 19:22:57 +02004616 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004617
4618 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4619 intel_display_power_get(dev_priv, domain);
4620 }
4621
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004622 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004623 enum intel_display_power_domain domain;
4624
4625 for_each_power_domain(domain, crtc->enabled_power_domains)
4626 intel_display_power_put(dev_priv, domain);
4627
4628 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4629 }
4630
4631 intel_display_set_init_power(dev_priv, false);
4632}
4633
Ville Syrjälädfcab172014-06-13 13:37:47 +03004634/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004635static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004636{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004637 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004638
Jesse Barnes586f49d2013-11-04 16:06:59 -08004639 /* Obtain SKU information */
4640 mutex_lock(&dev_priv->dpio_lock);
4641 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4642 CCK_FUSE_HPLL_FREQ_MASK;
4643 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004644
Ville Syrjälädfcab172014-06-13 13:37:47 +03004645 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004646}
4647
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004648static void vlv_update_cdclk(struct drm_device *dev)
4649{
4650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
4652 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004653 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004654 dev_priv->vlv_cdclk_freq);
4655
4656 /*
4657 * Program the gmbus_freq based on the cdclk frequency.
4658 * BSpec erroneously claims we should aim for 4MHz, but
4659 * in fact 1MHz is the correct frequency.
4660 */
4661 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4662}
4663
Jesse Barnes30a970c2013-11-04 13:48:12 -08004664/* Adjust CDclk dividers to allow high res or save power if possible */
4665static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4666{
4667 struct drm_i915_private *dev_priv = dev->dev_private;
4668 u32 val, cmd;
4669
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004670 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004671
Ville Syrjälädfcab172014-06-13 13:37:47 +03004672 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004673 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004674 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004675 cmd = 1;
4676 else
4677 cmd = 0;
4678
4679 mutex_lock(&dev_priv->rps.hw_lock);
4680 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4681 val &= ~DSPFREQGUAR_MASK;
4682 val |= (cmd << DSPFREQGUAR_SHIFT);
4683 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4684 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4685 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4686 50)) {
4687 DRM_ERROR("timed out waiting for CDclk change\n");
4688 }
4689 mutex_unlock(&dev_priv->rps.hw_lock);
4690
Ville Syrjälädfcab172014-06-13 13:37:47 +03004691 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004692 u32 divider, vco;
4693
4694 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004695 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004696
4697 mutex_lock(&dev_priv->dpio_lock);
4698 /* adjust cdclk divider */
4699 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004700 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004701 val |= divider;
4702 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004703
4704 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4705 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4706 50))
4707 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004708 mutex_unlock(&dev_priv->dpio_lock);
4709 }
4710
4711 mutex_lock(&dev_priv->dpio_lock);
4712 /* adjust self-refresh exit latency value */
4713 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4714 val &= ~0x7f;
4715
4716 /*
4717 * For high bandwidth configs, we set a higher latency in the bunit
4718 * so that the core display fetch happens in time to avoid underruns.
4719 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004720 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004721 val |= 4500 / 250; /* 4.5 usec */
4722 else
4723 val |= 3000 / 250; /* 3.0 usec */
4724 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4725 mutex_unlock(&dev_priv->dpio_lock);
4726
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004727 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004728}
4729
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004730static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4731{
4732 struct drm_i915_private *dev_priv = dev->dev_private;
4733 u32 val, cmd;
4734
4735 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4736
4737 switch (cdclk) {
4738 case 400000:
4739 cmd = 3;
4740 break;
4741 case 333333:
4742 case 320000:
4743 cmd = 2;
4744 break;
4745 case 266667:
4746 cmd = 1;
4747 break;
4748 case 200000:
4749 cmd = 0;
4750 break;
4751 default:
4752 WARN_ON(1);
4753 return;
4754 }
4755
4756 mutex_lock(&dev_priv->rps.hw_lock);
4757 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4758 val &= ~DSPFREQGUAR_MASK_CHV;
4759 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4760 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4761 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4762 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4763 50)) {
4764 DRM_ERROR("timed out waiting for CDclk change\n");
4765 }
4766 mutex_unlock(&dev_priv->rps.hw_lock);
4767
4768 vlv_update_cdclk(dev);
4769}
4770
Jesse Barnes30a970c2013-11-04 13:48:12 -08004771static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4772 int max_pixclk)
4773{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004774 int vco = valleyview_get_vco(dev_priv);
4775 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4776
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004777 /* FIXME: Punit isn't quite ready yet */
4778 if (IS_CHERRYVIEW(dev_priv->dev))
4779 return 400000;
4780
Jesse Barnes30a970c2013-11-04 13:48:12 -08004781 /*
4782 * Really only a few cases to deal with, as only 4 CDclks are supported:
4783 * 200MHz
4784 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004785 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004786 * 400MHz
4787 * So we check to see whether we're above 90% of the lower bin and
4788 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004789 *
4790 * We seem to get an unstable or solid color picture at 200MHz.
4791 * Not sure what's wrong. For now use 200MHz only when all pipes
4792 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004793 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004794 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004795 return 400000;
4796 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004797 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004798 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004799 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004800 else
4801 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004802}
4803
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004804/* compute the max pixel clock for new configuration */
4805static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004806{
4807 struct drm_device *dev = dev_priv->dev;
4808 struct intel_crtc *intel_crtc;
4809 int max_pixclk = 0;
4810
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004811 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004812 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004813 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004814 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004815 }
4816
4817 return max_pixclk;
4818}
4819
4820static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004821 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004822{
4823 struct drm_i915_private *dev_priv = dev->dev_private;
4824 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004825 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004826
Imre Deakd60c4472014-03-27 17:45:10 +02004827 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4828 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004829 return;
4830
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004831 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004832 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004833 if (intel_crtc->base.enabled)
4834 *prepare_pipes |= (1 << intel_crtc->pipe);
4835}
4836
4837static void valleyview_modeset_global_resources(struct drm_device *dev)
4838{
4839 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004840 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004841 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4842
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004843 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4844 if (IS_CHERRYVIEW(dev))
4845 cherryview_set_cdclk(dev, req_cdclk);
4846 else
4847 valleyview_set_cdclk(dev, req_cdclk);
4848 }
4849
Imre Deak77961eb2014-03-05 16:20:56 +02004850 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004851}
4852
Jesse Barnes89b667f2013-04-18 14:51:36 -07004853static void valleyview_crtc_enable(struct drm_crtc *crtc)
4854{
4855 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004856 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4858 struct intel_encoder *encoder;
4859 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004860 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004861
4862 WARN_ON(!crtc->enabled);
4863
4864 if (intel_crtc->active)
4865 return;
4866
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004867 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304868
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004869 if (!is_dsi) {
4870 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004871 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004872 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004873 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004874 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004875
4876 if (intel_crtc->config.has_dp_encoder)
4877 intel_dp_set_m_n(intel_crtc);
4878
4879 intel_set_pipe_timings(intel_crtc);
4880
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004881 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4882 struct drm_i915_private *dev_priv = dev->dev_private;
4883
4884 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4885 I915_WRITE(CHV_CANVAS(pipe), 0);
4886 }
4887
Daniel Vetter5b18e572014-04-24 23:55:06 +02004888 i9xx_set_pipeconf(intel_crtc);
4889
Jesse Barnes89b667f2013-04-18 14:51:36 -07004890 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004891
Daniel Vettera72e4c92014-09-30 10:56:47 +02004892 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004893
Jesse Barnes89b667f2013-04-18 14:51:36 -07004894 for_each_encoder_on_crtc(dev, crtc, encoder)
4895 if (encoder->pre_pll_enable)
4896 encoder->pre_pll_enable(encoder);
4897
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004898 if (!is_dsi) {
4899 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004900 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004901 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004902 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004903 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004904
4905 for_each_encoder_on_crtc(dev, crtc, encoder)
4906 if (encoder->pre_enable)
4907 encoder->pre_enable(encoder);
4908
Jesse Barnes2dd24552013-04-25 12:55:01 -07004909 i9xx_pfit_enable(intel_crtc);
4910
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004911 intel_crtc_load_lut(crtc);
4912
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004913 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004914 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004915
Jani Nikula50049452013-07-30 12:20:32 +03004916 for_each_encoder_on_crtc(dev, crtc, encoder)
4917 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004918
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004919 assert_vblank_disabled(crtc);
4920 drm_crtc_vblank_on(crtc);
4921
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004922 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004923
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004924 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004925 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004926}
4927
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004928static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4929{
4930 struct drm_device *dev = crtc->base.dev;
4931 struct drm_i915_private *dev_priv = dev->dev_private;
4932
4933 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4934 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4935}
4936
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004937static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004938{
4939 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004940 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08004941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004942 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004943 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004944
Daniel Vetter08a48462012-07-02 11:43:47 +02004945 WARN_ON(!crtc->enabled);
4946
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004947 if (intel_crtc->active)
4948 return;
4949
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004950 i9xx_set_pll_dividers(intel_crtc);
4951
Daniel Vetter5b18e572014-04-24 23:55:06 +02004952 if (intel_crtc->config.has_dp_encoder)
4953 intel_dp_set_m_n(intel_crtc);
4954
4955 intel_set_pipe_timings(intel_crtc);
4956
Daniel Vetter5b18e572014-04-24 23:55:06 +02004957 i9xx_set_pipeconf(intel_crtc);
4958
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004959 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004960
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004961 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004962 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004963
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004964 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004965 if (encoder->pre_enable)
4966 encoder->pre_enable(encoder);
4967
Daniel Vetterf6736a12013-06-05 13:34:30 +02004968 i9xx_enable_pll(intel_crtc);
4969
Jesse Barnes2dd24552013-04-25 12:55:01 -07004970 i9xx_pfit_enable(intel_crtc);
4971
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004972 intel_crtc_load_lut(crtc);
4973
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004974 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004975 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004976
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004977 for_each_encoder_on_crtc(dev, crtc, encoder)
4978 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004979
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004980 assert_vblank_disabled(crtc);
4981 drm_crtc_vblank_on(crtc);
4982
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004983 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004984
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004985 /*
4986 * Gen2 reports pipe underruns whenever all planes are disabled.
4987 * So don't enable underrun reporting before at least some planes
4988 * are enabled.
4989 * FIXME: Need to fix the logic to work when we turn off all planes
4990 * but leave the pipe running.
4991 */
4992 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004993 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004994
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004995 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004996 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004997}
4998
Daniel Vetter87476d62013-04-11 16:29:06 +02004999static void i9xx_pfit_disable(struct intel_crtc *crtc)
5000{
5001 struct drm_device *dev = crtc->base.dev;
5002 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005003
5004 if (!crtc->config.gmch_pfit.control)
5005 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005006
5007 assert_pipe_disabled(dev_priv, crtc->pipe);
5008
Daniel Vetter328d8e82013-05-08 10:36:31 +02005009 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5010 I915_READ(PFIT_CONTROL));
5011 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005012}
5013
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005014static void i9xx_crtc_disable(struct drm_crtc *crtc)
5015{
5016 struct drm_device *dev = crtc->dev;
5017 struct drm_i915_private *dev_priv = dev->dev_private;
5018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005019 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005020 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005021
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005022 if (!intel_crtc->active)
5023 return;
5024
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005025 /*
5026 * Gen2 reports pipe underruns whenever all planes are disabled.
5027 * So diasble underrun reporting before all the planes get disabled.
5028 * FIXME: Need to fix the logic to work when we turn off all planes
5029 * but leave the pipe running.
5030 */
5031 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005032 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005033
Imre Deak564ed192014-06-13 14:54:21 +03005034 /*
5035 * Vblank time updates from the shadow to live plane control register
5036 * are blocked if the memory self-refresh mode is active at that
5037 * moment. So to make sure the plane gets truly disabled, disable
5038 * first the self-refresh mode. The self-refresh enable bit in turn
5039 * will be checked/applied by the HW only at the next frame start
5040 * event which is after the vblank start event, so we need to have a
5041 * wait-for-vblank between disabling the plane and the pipe.
5042 */
5043 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005044 intel_crtc_disable_planes(crtc);
5045
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005046 /*
5047 * On gen2 planes are double buffered but the pipe isn't, so we must
5048 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005049 * We also need to wait on all gmch platforms because of the
5050 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005051 */
Imre Deak564ed192014-06-13 14:54:21 +03005052 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005053
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005054 drm_crtc_vblank_off(crtc);
5055 assert_vblank_disabled(crtc);
5056
5057 for_each_encoder_on_crtc(dev, crtc, encoder)
5058 encoder->disable(encoder);
5059
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005060 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005061
Daniel Vetter87476d62013-04-11 16:29:06 +02005062 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005063
Jesse Barnes89b667f2013-04-18 14:51:36 -07005064 for_each_encoder_on_crtc(dev, crtc, encoder)
5065 if (encoder->post_disable)
5066 encoder->post_disable(encoder);
5067
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005068 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005069 if (IS_CHERRYVIEW(dev))
5070 chv_disable_pll(dev_priv, pipe);
5071 else if (IS_VALLEYVIEW(dev))
5072 vlv_disable_pll(dev_priv, pipe);
5073 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005074 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005075 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005076
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005077 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005078 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005079
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005080 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005081 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005082
Daniel Vetterefa96242014-04-24 23:55:02 +02005083 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005084 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005085 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005086}
5087
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005088static void i9xx_crtc_off(struct drm_crtc *crtc)
5089{
5090}
5091
Daniel Vetter976f8a22012-07-08 22:34:21 +02005092static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5093 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005094{
5095 struct drm_device *dev = crtc->dev;
5096 struct drm_i915_master_private *master_priv;
5097 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5098 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005099
5100 if (!dev->primary->master)
5101 return;
5102
5103 master_priv = dev->primary->master->driver_priv;
5104 if (!master_priv->sarea_priv)
5105 return;
5106
Jesse Barnes79e53942008-11-07 14:24:08 -08005107 switch (pipe) {
5108 case 0:
5109 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5110 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5111 break;
5112 case 1:
5113 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5114 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5115 break;
5116 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005117 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005118 break;
5119 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005120}
5121
Borun Fub04c5bd2014-07-12 10:02:27 +05305122/* Master function to enable/disable CRTC and corresponding power wells */
5123void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005124{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005125 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005126 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005127 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005128 enum intel_display_power_domain domain;
5129 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005130
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005131 if (enable) {
5132 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005133 domains = get_crtc_power_domains(crtc);
5134 for_each_power_domain(domain, domains)
5135 intel_display_power_get(dev_priv, domain);
5136 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005137
5138 dev_priv->display.crtc_enable(crtc);
5139 }
5140 } else {
5141 if (intel_crtc->active) {
5142 dev_priv->display.crtc_disable(crtc);
5143
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005144 domains = intel_crtc->enabled_power_domains;
5145 for_each_power_domain(domain, domains)
5146 intel_display_power_put(dev_priv, domain);
5147 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005148 }
5149 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305150}
5151
5152/**
5153 * Sets the power management mode of the pipe and plane.
5154 */
5155void intel_crtc_update_dpms(struct drm_crtc *crtc)
5156{
5157 struct drm_device *dev = crtc->dev;
5158 struct intel_encoder *intel_encoder;
5159 bool enable = false;
5160
5161 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5162 enable |= intel_encoder->connectors_active;
5163
5164 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005165
5166 intel_crtc_update_sarea(crtc, enable);
5167}
5168
Daniel Vetter976f8a22012-07-08 22:34:21 +02005169static void intel_crtc_disable(struct drm_crtc *crtc)
5170{
5171 struct drm_device *dev = crtc->dev;
5172 struct drm_connector *connector;
5173 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005174 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005175 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005176
5177 /* crtc should still be enabled when we disable it. */
5178 WARN_ON(!crtc->enabled);
5179
5180 dev_priv->display.crtc_disable(crtc);
5181 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005182 dev_priv->display.off(crtc);
5183
Matt Roperf4510a22014-04-01 15:22:40 -07005184 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005185 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005186 intel_unpin_fb_obj(old_obj);
5187 i915_gem_track_fb(old_obj, NULL,
5188 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005189 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005190 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005191 }
5192
5193 /* Update computed state. */
5194 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5195 if (!connector->encoder || !connector->encoder->crtc)
5196 continue;
5197
5198 if (connector->encoder->crtc != crtc)
5199 continue;
5200
5201 connector->dpms = DRM_MODE_DPMS_OFF;
5202 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005203 }
5204}
5205
Chris Wilsonea5b2132010-08-04 13:50:23 +01005206void intel_encoder_destroy(struct drm_encoder *encoder)
5207{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005208 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005209
Chris Wilsonea5b2132010-08-04 13:50:23 +01005210 drm_encoder_cleanup(encoder);
5211 kfree(intel_encoder);
5212}
5213
Damien Lespiau92373292013-08-08 22:28:57 +01005214/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005215 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5216 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005217static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005218{
5219 if (mode == DRM_MODE_DPMS_ON) {
5220 encoder->connectors_active = true;
5221
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005222 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005223 } else {
5224 encoder->connectors_active = false;
5225
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005226 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005227 }
5228}
5229
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005230/* Cross check the actual hw state with our own modeset state tracking (and it's
5231 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005232static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005233{
5234 if (connector->get_hw_state(connector)) {
5235 struct intel_encoder *encoder = connector->encoder;
5236 struct drm_crtc *crtc;
5237 bool encoder_enabled;
5238 enum pipe pipe;
5239
5240 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5241 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005242 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005243
Dave Airlie0e32b392014-05-02 14:02:48 +10005244 /* there is no real hw state for MST connectors */
5245 if (connector->mst_port)
5246 return;
5247
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005248 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5249 "wrong connector dpms state\n");
5250 WARN(connector->base.encoder != &encoder->base,
5251 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005252
Dave Airlie36cd7442014-05-02 13:44:18 +10005253 if (encoder) {
5254 WARN(!encoder->connectors_active,
5255 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005256
Dave Airlie36cd7442014-05-02 13:44:18 +10005257 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5258 WARN(!encoder_enabled, "encoder not enabled\n");
5259 if (WARN_ON(!encoder->base.crtc))
5260 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005261
Dave Airlie36cd7442014-05-02 13:44:18 +10005262 crtc = encoder->base.crtc;
5263
5264 WARN(!crtc->enabled, "crtc not enabled\n");
5265 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5266 WARN(pipe != to_intel_crtc(crtc)->pipe,
5267 "encoder active on the wrong pipe\n");
5268 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005269 }
5270}
5271
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005272/* Even simpler default implementation, if there's really no special case to
5273 * consider. */
5274void intel_connector_dpms(struct drm_connector *connector, int mode)
5275{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005276 /* All the simple cases only support two dpms states. */
5277 if (mode != DRM_MODE_DPMS_ON)
5278 mode = DRM_MODE_DPMS_OFF;
5279
5280 if (mode == connector->dpms)
5281 return;
5282
5283 connector->dpms = mode;
5284
5285 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005286 if (connector->encoder)
5287 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005288
Daniel Vetterb9805142012-08-31 17:37:33 +02005289 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005290}
5291
Daniel Vetterf0947c32012-07-02 13:10:34 +02005292/* Simple connector->get_hw_state implementation for encoders that support only
5293 * one connector and no cloning and hence the encoder state determines the state
5294 * of the connector. */
5295bool intel_connector_get_hw_state(struct intel_connector *connector)
5296{
Daniel Vetter24929352012-07-02 20:28:59 +02005297 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005298 struct intel_encoder *encoder = connector->encoder;
5299
5300 return encoder->get_hw_state(encoder, &pipe);
5301}
5302
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005303static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5304 struct intel_crtc_config *pipe_config)
5305{
5306 struct drm_i915_private *dev_priv = dev->dev_private;
5307 struct intel_crtc *pipe_B_crtc =
5308 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5309
5310 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5311 pipe_name(pipe), pipe_config->fdi_lanes);
5312 if (pipe_config->fdi_lanes > 4) {
5313 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5314 pipe_name(pipe), pipe_config->fdi_lanes);
5315 return false;
5316 }
5317
Paulo Zanonibafb6552013-11-02 21:07:44 -07005318 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005319 if (pipe_config->fdi_lanes > 2) {
5320 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5321 pipe_config->fdi_lanes);
5322 return false;
5323 } else {
5324 return true;
5325 }
5326 }
5327
5328 if (INTEL_INFO(dev)->num_pipes == 2)
5329 return true;
5330
5331 /* Ivybridge 3 pipe is really complicated */
5332 switch (pipe) {
5333 case PIPE_A:
5334 return true;
5335 case PIPE_B:
5336 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5337 pipe_config->fdi_lanes > 2) {
5338 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5339 pipe_name(pipe), pipe_config->fdi_lanes);
5340 return false;
5341 }
5342 return true;
5343 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005344 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005345 pipe_B_crtc->config.fdi_lanes <= 2) {
5346 if (pipe_config->fdi_lanes > 2) {
5347 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5348 pipe_name(pipe), pipe_config->fdi_lanes);
5349 return false;
5350 }
5351 } else {
5352 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5353 return false;
5354 }
5355 return true;
5356 default:
5357 BUG();
5358 }
5359}
5360
Daniel Vettere29c22c2013-02-21 00:00:16 +01005361#define RETRY 1
5362static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5363 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005364{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005365 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005366 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005367 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005368 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005369
Daniel Vettere29c22c2013-02-21 00:00:16 +01005370retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005371 /* FDI is a binary signal running at ~2.7GHz, encoding
5372 * each output octet as 10 bits. The actual frequency
5373 * is stored as a divider into a 100MHz clock, and the
5374 * mode pixel clock is stored in units of 1KHz.
5375 * Hence the bw of each lane in terms of the mode signal
5376 * is:
5377 */
5378 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5379
Damien Lespiau241bfc32013-09-25 16:45:37 +01005380 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005381
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005382 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005383 pipe_config->pipe_bpp);
5384
5385 pipe_config->fdi_lanes = lane;
5386
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005387 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005388 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005389
Daniel Vettere29c22c2013-02-21 00:00:16 +01005390 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5391 intel_crtc->pipe, pipe_config);
5392 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5393 pipe_config->pipe_bpp -= 2*3;
5394 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5395 pipe_config->pipe_bpp);
5396 needs_recompute = true;
5397 pipe_config->bw_constrained = true;
5398
5399 goto retry;
5400 }
5401
5402 if (needs_recompute)
5403 return RETRY;
5404
5405 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005406}
5407
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005408static void hsw_compute_ips_config(struct intel_crtc *crtc,
5409 struct intel_crtc_config *pipe_config)
5410{
Jani Nikulad330a952014-01-21 11:24:25 +02005411 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005412 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005413 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005414}
5415
Daniel Vettera43f6e02013-06-07 23:10:32 +02005416static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005417 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005418{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005419 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005420 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005421
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005422 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005423 if (INTEL_INFO(dev)->gen < 4) {
5424 struct drm_i915_private *dev_priv = dev->dev_private;
5425 int clock_limit =
5426 dev_priv->display.get_display_clock_speed(dev);
5427
5428 /*
5429 * Enable pixel doubling when the dot clock
5430 * is > 90% of the (display) core speed.
5431 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005432 * GDG double wide on either pipe,
5433 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005434 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005435 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005436 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005437 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005438 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005439 }
5440
Damien Lespiau241bfc32013-09-25 16:45:37 +01005441 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005442 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005443 }
Chris Wilson89749352010-09-12 18:25:19 +01005444
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005445 /*
5446 * Pipe horizontal size must be even in:
5447 * - DVO ganged mode
5448 * - LVDS dual channel mode
5449 * - Double wide pipe
5450 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005451 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005452 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5453 pipe_config->pipe_src_w &= ~1;
5454
Damien Lespiau8693a822013-05-03 18:48:11 +01005455 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5456 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005457 */
5458 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5459 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005460 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005461
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005462 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005463 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005464 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005465 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5466 * for lvds. */
5467 pipe_config->pipe_bpp = 8*3;
5468 }
5469
Damien Lespiauf5adf942013-06-24 18:29:34 +01005470 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005471 hsw_compute_ips_config(crtc, pipe_config);
5472
Daniel Vetter12030432014-06-25 22:02:00 +03005473 /*
5474 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5475 * old clock survives for now.
5476 */
5477 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005478 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005479
Daniel Vetter877d48d2013-04-19 11:24:43 +02005480 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005481 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005482
Daniel Vettere29c22c2013-02-21 00:00:16 +01005483 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005484}
5485
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005486static int valleyview_get_display_clock_speed(struct drm_device *dev)
5487{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005488 struct drm_i915_private *dev_priv = dev->dev_private;
5489 int vco = valleyview_get_vco(dev_priv);
5490 u32 val;
5491 int divider;
5492
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005493 /* FIXME: Punit isn't quite ready yet */
5494 if (IS_CHERRYVIEW(dev))
5495 return 400000;
5496
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005497 mutex_lock(&dev_priv->dpio_lock);
5498 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5499 mutex_unlock(&dev_priv->dpio_lock);
5500
5501 divider = val & DISPLAY_FREQUENCY_VALUES;
5502
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005503 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5504 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5505 "cdclk change in progress\n");
5506
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005507 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005508}
5509
Jesse Barnese70236a2009-09-21 10:42:27 -07005510static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005511{
Jesse Barnese70236a2009-09-21 10:42:27 -07005512 return 400000;
5513}
Jesse Barnes79e53942008-11-07 14:24:08 -08005514
Jesse Barnese70236a2009-09-21 10:42:27 -07005515static int i915_get_display_clock_speed(struct drm_device *dev)
5516{
5517 return 333000;
5518}
Jesse Barnes79e53942008-11-07 14:24:08 -08005519
Jesse Barnese70236a2009-09-21 10:42:27 -07005520static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5521{
5522 return 200000;
5523}
Jesse Barnes79e53942008-11-07 14:24:08 -08005524
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005525static int pnv_get_display_clock_speed(struct drm_device *dev)
5526{
5527 u16 gcfgc = 0;
5528
5529 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5530
5531 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5532 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5533 return 267000;
5534 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5535 return 333000;
5536 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5537 return 444000;
5538 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5539 return 200000;
5540 default:
5541 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5542 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5543 return 133000;
5544 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5545 return 167000;
5546 }
5547}
5548
Jesse Barnese70236a2009-09-21 10:42:27 -07005549static int i915gm_get_display_clock_speed(struct drm_device *dev)
5550{
5551 u16 gcfgc = 0;
5552
5553 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5554
5555 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005556 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005557 else {
5558 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5559 case GC_DISPLAY_CLOCK_333_MHZ:
5560 return 333000;
5561 default:
5562 case GC_DISPLAY_CLOCK_190_200_MHZ:
5563 return 190000;
5564 }
5565 }
5566}
Jesse Barnes79e53942008-11-07 14:24:08 -08005567
Jesse Barnese70236a2009-09-21 10:42:27 -07005568static int i865_get_display_clock_speed(struct drm_device *dev)
5569{
5570 return 266000;
5571}
5572
5573static int i855_get_display_clock_speed(struct drm_device *dev)
5574{
5575 u16 hpllcc = 0;
5576 /* Assume that the hardware is in the high speed state. This
5577 * should be the default.
5578 */
5579 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5580 case GC_CLOCK_133_200:
5581 case GC_CLOCK_100_200:
5582 return 200000;
5583 case GC_CLOCK_166_250:
5584 return 250000;
5585 case GC_CLOCK_100_133:
5586 return 133000;
5587 }
5588
5589 /* Shouldn't happen */
5590 return 0;
5591}
5592
5593static int i830_get_display_clock_speed(struct drm_device *dev)
5594{
5595 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005596}
5597
Zhenyu Wang2c072452009-06-05 15:38:42 +08005598static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005599intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005600{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005601 while (*num > DATA_LINK_M_N_MASK ||
5602 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005603 *num >>= 1;
5604 *den >>= 1;
5605 }
5606}
5607
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005608static void compute_m_n(unsigned int m, unsigned int n,
5609 uint32_t *ret_m, uint32_t *ret_n)
5610{
5611 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5612 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5613 intel_reduce_m_n_ratio(ret_m, ret_n);
5614}
5615
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005616void
5617intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5618 int pixel_clock, int link_clock,
5619 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005620{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005621 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005622
5623 compute_m_n(bits_per_pixel * pixel_clock,
5624 link_clock * nlanes * 8,
5625 &m_n->gmch_m, &m_n->gmch_n);
5626
5627 compute_m_n(pixel_clock, link_clock,
5628 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005629}
5630
Chris Wilsona7615032011-01-12 17:04:08 +00005631static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5632{
Jani Nikulad330a952014-01-21 11:24:25 +02005633 if (i915.panel_use_ssc >= 0)
5634 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005635 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005636 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005637}
5638
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005639static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005640{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005641 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005642 struct drm_i915_private *dev_priv = dev->dev_private;
5643 int refclk;
5644
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005645 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005646 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005647 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005648 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005649 refclk = dev_priv->vbt.lvds_ssc_freq;
5650 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005651 } else if (!IS_GEN2(dev)) {
5652 refclk = 96000;
5653 } else {
5654 refclk = 48000;
5655 }
5656
5657 return refclk;
5658}
5659
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005660static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005661{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005662 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005663}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005664
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005665static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5666{
5667 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005668}
5669
Daniel Vetterf47709a2013-03-28 10:42:02 +01005670static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005671 intel_clock_t *reduced_clock)
5672{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005673 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005674 u32 fp, fp2 = 0;
5675
5676 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005677 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005678 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005679 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005680 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005681 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005682 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005683 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005684 }
5685
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005686 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005687
Daniel Vetterf47709a2013-03-28 10:42:02 +01005688 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005689 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005690 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005691 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005692 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005693 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005694 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005695 }
5696}
5697
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005698static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5699 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005700{
5701 u32 reg_val;
5702
5703 /*
5704 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5705 * and set it to a reasonable value instead.
5706 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005707 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005708 reg_val &= 0xffffff00;
5709 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005710 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005711
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005712 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005713 reg_val &= 0x8cffffff;
5714 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005715 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005716
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005717 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005718 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005719 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005720
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005721 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005722 reg_val &= 0x00ffffff;
5723 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005724 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005725}
5726
Daniel Vetterb5518422013-05-03 11:49:48 +02005727static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5728 struct intel_link_m_n *m_n)
5729{
5730 struct drm_device *dev = crtc->base.dev;
5731 struct drm_i915_private *dev_priv = dev->dev_private;
5732 int pipe = crtc->pipe;
5733
Daniel Vettere3b95f12013-05-03 11:49:49 +02005734 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5735 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5736 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5737 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005738}
5739
5740static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005741 struct intel_link_m_n *m_n,
5742 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005743{
5744 struct drm_device *dev = crtc->base.dev;
5745 struct drm_i915_private *dev_priv = dev->dev_private;
5746 int pipe = crtc->pipe;
5747 enum transcoder transcoder = crtc->config.cpu_transcoder;
5748
5749 if (INTEL_INFO(dev)->gen >= 5) {
5750 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5751 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5752 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5753 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005754 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5755 * for gen < 8) and if DRRS is supported (to make sure the
5756 * registers are not unnecessarily accessed).
5757 */
5758 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5759 crtc->config.has_drrs) {
5760 I915_WRITE(PIPE_DATA_M2(transcoder),
5761 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5762 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5763 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5764 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5765 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005766 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005767 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5768 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5769 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5770 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005771 }
5772}
5773
Vandana Kannanf769cd22014-08-05 07:51:22 -07005774void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005775{
5776 if (crtc->config.has_pch_encoder)
5777 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5778 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005779 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5780 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005781}
5782
Ville Syrjäläd288f652014-10-28 13:20:22 +02005783static void vlv_update_pll(struct intel_crtc *crtc,
5784 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005785{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005786 u32 dpll, dpll_md;
5787
5788 /*
5789 * Enable DPIO clock input. We should never disable the reference
5790 * clock for pipe B, since VGA hotplug / manual detection depends
5791 * on it.
5792 */
5793 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5794 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5795 /* We should never disable this, set it here for state tracking */
5796 if (crtc->pipe == PIPE_B)
5797 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5798 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005799 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005800
Ville Syrjäläd288f652014-10-28 13:20:22 +02005801 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005802 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005803 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005804}
5805
Ville Syrjäläd288f652014-10-28 13:20:22 +02005806static void vlv_prepare_pll(struct intel_crtc *crtc,
5807 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005808{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005809 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005810 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005811 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005812 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005813 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005814 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005815
Daniel Vetter09153002012-12-12 14:06:44 +01005816 mutex_lock(&dev_priv->dpio_lock);
5817
Ville Syrjäläd288f652014-10-28 13:20:22 +02005818 bestn = pipe_config->dpll.n;
5819 bestm1 = pipe_config->dpll.m1;
5820 bestm2 = pipe_config->dpll.m2;
5821 bestp1 = pipe_config->dpll.p1;
5822 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005823
Jesse Barnes89b667f2013-04-18 14:51:36 -07005824 /* See eDP HDMI DPIO driver vbios notes doc */
5825
5826 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005827 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005828 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005829
5830 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005831 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832
5833 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005834 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005836 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005837
5838 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005839 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840
5841 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005842 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5843 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5844 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005845 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005846
5847 /*
5848 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5849 * but we don't support that).
5850 * Note: don't use the DAC post divider as it seems unstable.
5851 */
5852 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005853 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005854
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005855 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005856 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005857
Jesse Barnes89b667f2013-04-18 14:51:36 -07005858 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005859 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005860 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5861 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005862 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005863 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005864 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005865 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005866 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005867
Daniel Vetter0a888182014-11-03 14:37:38 +01005868 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005869 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005870 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005871 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005872 0x0df40000);
5873 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005874 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005875 0x0df70000);
5876 } else { /* HDMI or VGA */
5877 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005878 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005879 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005880 0x0df70000);
5881 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005882 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005883 0x0df40000);
5884 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005885
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005886 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005887 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005888 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5889 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005890 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005891 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005892
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005893 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005894 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005895}
5896
Ville Syrjäläd288f652014-10-28 13:20:22 +02005897static void chv_update_pll(struct intel_crtc *crtc,
5898 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005899{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005900 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005901 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5902 DPLL_VCO_ENABLE;
5903 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005904 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005905
Ville Syrjäläd288f652014-10-28 13:20:22 +02005906 pipe_config->dpll_hw_state.dpll_md =
5907 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005908}
5909
Ville Syrjäläd288f652014-10-28 13:20:22 +02005910static void chv_prepare_pll(struct intel_crtc *crtc,
5911 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005912{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005913 struct drm_device *dev = crtc->base.dev;
5914 struct drm_i915_private *dev_priv = dev->dev_private;
5915 int pipe = crtc->pipe;
5916 int dpll_reg = DPLL(crtc->pipe);
5917 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005918 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005919 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5920 int refclk;
5921
Ville Syrjäläd288f652014-10-28 13:20:22 +02005922 bestn = pipe_config->dpll.n;
5923 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5924 bestm1 = pipe_config->dpll.m1;
5925 bestm2 = pipe_config->dpll.m2 >> 22;
5926 bestp1 = pipe_config->dpll.p1;
5927 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005928
5929 /*
5930 * Enable Refclk and SSC
5931 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005932 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005933 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005934
5935 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005936
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005937 /* p1 and p2 divider */
5938 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5939 5 << DPIO_CHV_S1_DIV_SHIFT |
5940 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5941 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5942 1 << DPIO_CHV_K_DIV_SHIFT);
5943
5944 /* Feedback post-divider - m2 */
5945 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5946
5947 /* Feedback refclk divider - n and m1 */
5948 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5949 DPIO_CHV_M1_DIV_BY_2 |
5950 1 << DPIO_CHV_N_DIV_SHIFT);
5951
5952 /* M2 fraction division */
5953 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5954
5955 /* M2 fraction division enable */
5956 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5957 DPIO_CHV_FRAC_DIV_EN |
5958 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5959
5960 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005961 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005962 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5963 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5964 if (refclk == 100000)
5965 intcoeff = 11;
5966 else if (refclk == 38400)
5967 intcoeff = 10;
5968 else
5969 intcoeff = 9;
5970 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5971 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5972
5973 /* AFC Recal */
5974 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5975 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5976 DPIO_AFC_RECAL);
5977
5978 mutex_unlock(&dev_priv->dpio_lock);
5979}
5980
Ville Syrjäläd288f652014-10-28 13:20:22 +02005981/**
5982 * vlv_force_pll_on - forcibly enable just the PLL
5983 * @dev_priv: i915 private structure
5984 * @pipe: pipe PLL to enable
5985 * @dpll: PLL configuration
5986 *
5987 * Enable the PLL for @pipe using the supplied @dpll config. To be used
5988 * in cases where we need the PLL enabled even when @pipe is not going to
5989 * be enabled.
5990 */
5991void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
5992 const struct dpll *dpll)
5993{
5994 struct intel_crtc *crtc =
5995 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5996 struct intel_crtc_config pipe_config = {
5997 .pixel_multiplier = 1,
5998 .dpll = *dpll,
5999 };
6000
6001 if (IS_CHERRYVIEW(dev)) {
6002 chv_update_pll(crtc, &pipe_config);
6003 chv_prepare_pll(crtc, &pipe_config);
6004 chv_enable_pll(crtc, &pipe_config);
6005 } else {
6006 vlv_update_pll(crtc, &pipe_config);
6007 vlv_prepare_pll(crtc, &pipe_config);
6008 vlv_enable_pll(crtc, &pipe_config);
6009 }
6010}
6011
6012/**
6013 * vlv_force_pll_off - forcibly disable just the PLL
6014 * @dev_priv: i915 private structure
6015 * @pipe: pipe PLL to disable
6016 *
6017 * Disable the PLL for @pipe. To be used in cases where we need
6018 * the PLL enabled even when @pipe is not going to be enabled.
6019 */
6020void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6021{
6022 if (IS_CHERRYVIEW(dev))
6023 chv_disable_pll(to_i915(dev), pipe);
6024 else
6025 vlv_disable_pll(to_i915(dev), pipe);
6026}
6027
Daniel Vetterf47709a2013-03-28 10:42:02 +01006028static void i9xx_update_pll(struct intel_crtc *crtc,
6029 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006030 int num_connectors)
6031{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006032 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006033 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006034 u32 dpll;
6035 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006036 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006037
Daniel Vetterf47709a2013-03-28 10:42:02 +01006038 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306039
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006040 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6041 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006042
6043 dpll = DPLL_VGA_MODE_DIS;
6044
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006045 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006046 dpll |= DPLLB_MODE_LVDS;
6047 else
6048 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006049
Daniel Vetteref1b4602013-06-01 17:17:04 +02006050 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006051 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006052 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006053 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006054
6055 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006056 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006057
Daniel Vetter0a888182014-11-03 14:37:38 +01006058 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006059 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006060
6061 /* compute bitmask from p1 value */
6062 if (IS_PINEVIEW(dev))
6063 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6064 else {
6065 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6066 if (IS_G4X(dev) && reduced_clock)
6067 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6068 }
6069 switch (clock->p2) {
6070 case 5:
6071 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6072 break;
6073 case 7:
6074 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6075 break;
6076 case 10:
6077 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6078 break;
6079 case 14:
6080 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6081 break;
6082 }
6083 if (INTEL_INFO(dev)->gen >= 4)
6084 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6085
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006086 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006087 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006088 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006089 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6090 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6091 else
6092 dpll |= PLL_REF_INPUT_DREFCLK;
6093
6094 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006095 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006096
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006097 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006098 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006099 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006100 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006101 }
6102}
6103
Daniel Vetterf47709a2013-03-28 10:42:02 +01006104static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006105 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006106 int num_connectors)
6107{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006108 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006109 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006110 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006111 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006112
Daniel Vetterf47709a2013-03-28 10:42:02 +01006113 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306114
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006115 dpll = DPLL_VGA_MODE_DIS;
6116
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006117 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006118 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6119 } else {
6120 if (clock->p1 == 2)
6121 dpll |= PLL_P1_DIVIDE_BY_TWO;
6122 else
6123 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6124 if (clock->p2 == 4)
6125 dpll |= PLL_P2_DIVIDE_BY_4;
6126 }
6127
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006128 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006129 dpll |= DPLL_DVO_2X_MODE;
6130
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006131 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006132 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6133 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6134 else
6135 dpll |= PLL_REF_INPUT_DREFCLK;
6136
6137 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006138 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006139}
6140
Daniel Vetter8a654f32013-06-01 17:16:22 +02006141static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006142{
6143 struct drm_device *dev = intel_crtc->base.dev;
6144 struct drm_i915_private *dev_priv = dev->dev_private;
6145 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006146 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006147 struct drm_display_mode *adjusted_mode =
6148 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006149 uint32_t crtc_vtotal, crtc_vblank_end;
6150 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006151
6152 /* We need to be careful not to changed the adjusted mode, for otherwise
6153 * the hw state checker will get angry at the mismatch. */
6154 crtc_vtotal = adjusted_mode->crtc_vtotal;
6155 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006156
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006157 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006158 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006159 crtc_vtotal -= 1;
6160 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006161
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006162 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006163 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6164 else
6165 vsyncshift = adjusted_mode->crtc_hsync_start -
6166 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006167 if (vsyncshift < 0)
6168 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006169 }
6170
6171 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006172 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006173
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006174 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006175 (adjusted_mode->crtc_hdisplay - 1) |
6176 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006177 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006178 (adjusted_mode->crtc_hblank_start - 1) |
6179 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006180 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006181 (adjusted_mode->crtc_hsync_start - 1) |
6182 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6183
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006184 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006185 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006186 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006187 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006188 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006189 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006190 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006191 (adjusted_mode->crtc_vsync_start - 1) |
6192 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6193
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006194 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6195 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6196 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6197 * bits. */
6198 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6199 (pipe == PIPE_B || pipe == PIPE_C))
6200 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6201
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006202 /* pipesrc controls the size that is scaled from, which should
6203 * always be the user's requested size.
6204 */
6205 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006206 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6207 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006208}
6209
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006210static void intel_get_pipe_timings(struct intel_crtc *crtc,
6211 struct intel_crtc_config *pipe_config)
6212{
6213 struct drm_device *dev = crtc->base.dev;
6214 struct drm_i915_private *dev_priv = dev->dev_private;
6215 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6216 uint32_t tmp;
6217
6218 tmp = I915_READ(HTOTAL(cpu_transcoder));
6219 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6220 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6221 tmp = I915_READ(HBLANK(cpu_transcoder));
6222 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6223 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6224 tmp = I915_READ(HSYNC(cpu_transcoder));
6225 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6226 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6227
6228 tmp = I915_READ(VTOTAL(cpu_transcoder));
6229 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6230 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6231 tmp = I915_READ(VBLANK(cpu_transcoder));
6232 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6233 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6234 tmp = I915_READ(VSYNC(cpu_transcoder));
6235 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6236 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6237
6238 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6239 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6240 pipe_config->adjusted_mode.crtc_vtotal += 1;
6241 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6242 }
6243
6244 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006245 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6246 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6247
6248 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6249 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006250}
6251
Daniel Vetterf6a83282014-02-11 15:28:57 -08006252void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6253 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006254{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006255 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6256 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6257 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6258 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006259
Daniel Vetterf6a83282014-02-11 15:28:57 -08006260 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6261 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6262 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6263 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006264
Daniel Vetterf6a83282014-02-11 15:28:57 -08006265 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006266
Daniel Vetterf6a83282014-02-11 15:28:57 -08006267 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6268 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006269}
6270
Daniel Vetter84b046f2013-02-19 18:48:54 +01006271static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6272{
6273 struct drm_device *dev = intel_crtc->base.dev;
6274 struct drm_i915_private *dev_priv = dev->dev_private;
6275 uint32_t pipeconf;
6276
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006277 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006278
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006279 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6280 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6281 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006282
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006283 if (intel_crtc->config.double_wide)
6284 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006285
Daniel Vetterff9ce462013-04-24 14:57:17 +02006286 /* only g4x and later have fancy bpc/dither controls */
6287 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006288 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6289 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6290 pipeconf |= PIPECONF_DITHER_EN |
6291 PIPECONF_DITHER_TYPE_SP;
6292
6293 switch (intel_crtc->config.pipe_bpp) {
6294 case 18:
6295 pipeconf |= PIPECONF_6BPC;
6296 break;
6297 case 24:
6298 pipeconf |= PIPECONF_8BPC;
6299 break;
6300 case 30:
6301 pipeconf |= PIPECONF_10BPC;
6302 break;
6303 default:
6304 /* Case prevented by intel_choose_pipe_bpp_dither. */
6305 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006306 }
6307 }
6308
6309 if (HAS_PIPE_CXSR(dev)) {
6310 if (intel_crtc->lowfreq_avail) {
6311 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6312 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6313 } else {
6314 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006315 }
6316 }
6317
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006318 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6319 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006320 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006321 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6322 else
6323 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6324 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006325 pipeconf |= PIPECONF_PROGRESSIVE;
6326
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006327 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6328 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006329
Daniel Vetter84b046f2013-02-19 18:48:54 +01006330 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6331 POSTING_READ(PIPECONF(intel_crtc->pipe));
6332}
6333
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006334static int i9xx_crtc_mode_set(struct intel_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006335 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006336 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006337{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006338 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006339 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006340 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006341 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006342 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006343 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006344 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006345 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006346
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006347 for_each_intel_encoder(dev, encoder) {
6348 if (encoder->new_crtc != crtc)
6349 continue;
6350
Chris Wilson5eddb702010-09-11 13:48:45 +01006351 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006352 case INTEL_OUTPUT_LVDS:
6353 is_lvds = true;
6354 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006355 case INTEL_OUTPUT_DSI:
6356 is_dsi = true;
6357 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006358 default:
6359 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006360 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006361
Eric Anholtc751ce42010-03-25 11:48:48 -07006362 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006363 }
6364
Jani Nikulaf2335332013-09-13 11:03:09 +03006365 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006366 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006367
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006368 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006369 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006370
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006371 /*
6372 * Returns a set of divisors for the desired target clock with
6373 * the given refclk, or FALSE. The returned values represent
6374 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6375 * 2) / p1 / p2.
6376 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006377 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006378 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006379 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006380 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006381 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006382 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6383 return -EINVAL;
6384 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006385
Jani Nikulaf2335332013-09-13 11:03:09 +03006386 if (is_lvds && dev_priv->lvds_downclock_avail) {
6387 /*
6388 * Ensure we match the reduced clock's P to the target
6389 * clock. If the clocks don't match, we can't switch
6390 * the display clock by using the FP0/FP1. In such case
6391 * we will disable the LVDS downclock feature.
6392 */
6393 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006394 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006395 dev_priv->lvds_downclock,
6396 refclk, &clock,
6397 &reduced_clock);
6398 }
6399 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006400 crtc->new_config->dpll.n = clock.n;
6401 crtc->new_config->dpll.m1 = clock.m1;
6402 crtc->new_config->dpll.m2 = clock.m2;
6403 crtc->new_config->dpll.p1 = clock.p1;
6404 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006405 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006406
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006407 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006408 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306409 has_reduced_clock ? &reduced_clock : NULL,
6410 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006411 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006412 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006413 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006414 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006415 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006416 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006417 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006418 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006419 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006420
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006421 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006422}
6423
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006424static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6425 struct intel_crtc_config *pipe_config)
6426{
6427 struct drm_device *dev = crtc->base.dev;
6428 struct drm_i915_private *dev_priv = dev->dev_private;
6429 uint32_t tmp;
6430
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006431 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6432 return;
6433
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006434 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006435 if (!(tmp & PFIT_ENABLE))
6436 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006437
Daniel Vetter06922822013-07-11 13:35:40 +02006438 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006439 if (INTEL_INFO(dev)->gen < 4) {
6440 if (crtc->pipe != PIPE_B)
6441 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006442 } else {
6443 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6444 return;
6445 }
6446
Daniel Vetter06922822013-07-11 13:35:40 +02006447 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006448 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6449 if (INTEL_INFO(dev)->gen < 5)
6450 pipe_config->gmch_pfit.lvds_border_bits =
6451 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6452}
6453
Jesse Barnesacbec812013-09-20 11:29:32 -07006454static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6455 struct intel_crtc_config *pipe_config)
6456{
6457 struct drm_device *dev = crtc->base.dev;
6458 struct drm_i915_private *dev_priv = dev->dev_private;
6459 int pipe = pipe_config->cpu_transcoder;
6460 intel_clock_t clock;
6461 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006462 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006463
Shobhit Kumarf573de52014-07-30 20:32:37 +05306464 /* In case of MIPI DPLL will not even be used */
6465 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6466 return;
6467
Jesse Barnesacbec812013-09-20 11:29:32 -07006468 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006469 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006470 mutex_unlock(&dev_priv->dpio_lock);
6471
6472 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6473 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6474 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6475 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6476 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6477
Ville Syrjäläf6466282013-10-14 14:50:31 +03006478 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006479
Ville Syrjäläf6466282013-10-14 14:50:31 +03006480 /* clock.dot is the fast clock */
6481 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006482}
6483
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006484static void i9xx_get_plane_config(struct intel_crtc *crtc,
6485 struct intel_plane_config *plane_config)
6486{
6487 struct drm_device *dev = crtc->base.dev;
6488 struct drm_i915_private *dev_priv = dev->dev_private;
6489 u32 val, base, offset;
6490 int pipe = crtc->pipe, plane = crtc->plane;
6491 int fourcc, pixel_format;
6492 int aligned_height;
6493
Dave Airlie66e514c2014-04-03 07:51:54 +10006494 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6495 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006496 DRM_DEBUG_KMS("failed to alloc fb\n");
6497 return;
6498 }
6499
6500 val = I915_READ(DSPCNTR(plane));
6501
6502 if (INTEL_INFO(dev)->gen >= 4)
6503 if (val & DISPPLANE_TILED)
6504 plane_config->tiled = true;
6505
6506 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6507 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006508 crtc->base.primary->fb->pixel_format = fourcc;
6509 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006510 drm_format_plane_cpp(fourcc, 0) * 8;
6511
6512 if (INTEL_INFO(dev)->gen >= 4) {
6513 if (plane_config->tiled)
6514 offset = I915_READ(DSPTILEOFF(plane));
6515 else
6516 offset = I915_READ(DSPLINOFF(plane));
6517 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6518 } else {
6519 base = I915_READ(DSPADDR(plane));
6520 }
6521 plane_config->base = base;
6522
6523 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006524 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6525 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006526
6527 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006528 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006529
Dave Airlie66e514c2014-04-03 07:51:54 +10006530 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006531 plane_config->tiled);
6532
Fabian Frederick1267a262014-07-01 20:39:41 +02006533 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6534 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006535
6536 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006537 pipe, plane, crtc->base.primary->fb->width,
6538 crtc->base.primary->fb->height,
6539 crtc->base.primary->fb->bits_per_pixel, base,
6540 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006541 plane_config->size);
6542
6543}
6544
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006545static void chv_crtc_clock_get(struct intel_crtc *crtc,
6546 struct intel_crtc_config *pipe_config)
6547{
6548 struct drm_device *dev = crtc->base.dev;
6549 struct drm_i915_private *dev_priv = dev->dev_private;
6550 int pipe = pipe_config->cpu_transcoder;
6551 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6552 intel_clock_t clock;
6553 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6554 int refclk = 100000;
6555
6556 mutex_lock(&dev_priv->dpio_lock);
6557 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6558 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6559 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6560 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6561 mutex_unlock(&dev_priv->dpio_lock);
6562
6563 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6564 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6565 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6566 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6567 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6568
6569 chv_clock(refclk, &clock);
6570
6571 /* clock.dot is the fast clock */
6572 pipe_config->port_clock = clock.dot / 5;
6573}
6574
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006575static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6576 struct intel_crtc_config *pipe_config)
6577{
6578 struct drm_device *dev = crtc->base.dev;
6579 struct drm_i915_private *dev_priv = dev->dev_private;
6580 uint32_t tmp;
6581
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006582 if (!intel_display_power_is_enabled(dev_priv,
6583 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006584 return false;
6585
Daniel Vettere143a212013-07-04 12:01:15 +02006586 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006587 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006588
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006589 tmp = I915_READ(PIPECONF(crtc->pipe));
6590 if (!(tmp & PIPECONF_ENABLE))
6591 return false;
6592
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006593 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6594 switch (tmp & PIPECONF_BPC_MASK) {
6595 case PIPECONF_6BPC:
6596 pipe_config->pipe_bpp = 18;
6597 break;
6598 case PIPECONF_8BPC:
6599 pipe_config->pipe_bpp = 24;
6600 break;
6601 case PIPECONF_10BPC:
6602 pipe_config->pipe_bpp = 30;
6603 break;
6604 default:
6605 break;
6606 }
6607 }
6608
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006609 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6610 pipe_config->limited_color_range = true;
6611
Ville Syrjälä282740f2013-09-04 18:30:03 +03006612 if (INTEL_INFO(dev)->gen < 4)
6613 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6614
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006615 intel_get_pipe_timings(crtc, pipe_config);
6616
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006617 i9xx_get_pfit_config(crtc, pipe_config);
6618
Daniel Vetter6c49f242013-06-06 12:45:25 +02006619 if (INTEL_INFO(dev)->gen >= 4) {
6620 tmp = I915_READ(DPLL_MD(crtc->pipe));
6621 pipe_config->pixel_multiplier =
6622 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6623 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006624 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006625 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6626 tmp = I915_READ(DPLL(crtc->pipe));
6627 pipe_config->pixel_multiplier =
6628 ((tmp & SDVO_MULTIPLIER_MASK)
6629 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6630 } else {
6631 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6632 * port and will be fixed up in the encoder->get_config
6633 * function. */
6634 pipe_config->pixel_multiplier = 1;
6635 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006636 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6637 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006638 /*
6639 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6640 * on 830. Filter it out here so that we don't
6641 * report errors due to that.
6642 */
6643 if (IS_I830(dev))
6644 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6645
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006646 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6647 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006648 } else {
6649 /* Mask out read-only status bits. */
6650 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6651 DPLL_PORTC_READY_MASK |
6652 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006653 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006654
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006655 if (IS_CHERRYVIEW(dev))
6656 chv_crtc_clock_get(crtc, pipe_config);
6657 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006658 vlv_crtc_clock_get(crtc, pipe_config);
6659 else
6660 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006661
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006662 return true;
6663}
6664
Paulo Zanonidde86e22012-12-01 12:04:25 -02006665static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006666{
6667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006668 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006669 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006670 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006671 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006672 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006673 bool has_ck505 = false;
6674 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006675
6676 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006677 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006678 switch (encoder->type) {
6679 case INTEL_OUTPUT_LVDS:
6680 has_panel = true;
6681 has_lvds = true;
6682 break;
6683 case INTEL_OUTPUT_EDP:
6684 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006685 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006686 has_cpu_edp = true;
6687 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006688 default:
6689 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006690 }
6691 }
6692
Keith Packard99eb6a02011-09-26 14:29:12 -07006693 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006694 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006695 can_ssc = has_ck505;
6696 } else {
6697 has_ck505 = false;
6698 can_ssc = true;
6699 }
6700
Imre Deak2de69052013-05-08 13:14:04 +03006701 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6702 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006703
6704 /* Ironlake: try to setup display ref clock before DPLL
6705 * enabling. This is only under driver's control after
6706 * PCH B stepping, previous chipset stepping should be
6707 * ignoring this setting.
6708 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006709 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006710
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006711 /* As we must carefully and slowly disable/enable each source in turn,
6712 * compute the final state we want first and check if we need to
6713 * make any changes at all.
6714 */
6715 final = val;
6716 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006717 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006718 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006719 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006720 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6721
6722 final &= ~DREF_SSC_SOURCE_MASK;
6723 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6724 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006725
Keith Packard199e5d72011-09-22 12:01:57 -07006726 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006727 final |= DREF_SSC_SOURCE_ENABLE;
6728
6729 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6730 final |= DREF_SSC1_ENABLE;
6731
6732 if (has_cpu_edp) {
6733 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6734 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6735 else
6736 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6737 } else
6738 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6739 } else {
6740 final |= DREF_SSC_SOURCE_DISABLE;
6741 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6742 }
6743
6744 if (final == val)
6745 return;
6746
6747 /* Always enable nonspread source */
6748 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6749
6750 if (has_ck505)
6751 val |= DREF_NONSPREAD_CK505_ENABLE;
6752 else
6753 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6754
6755 if (has_panel) {
6756 val &= ~DREF_SSC_SOURCE_MASK;
6757 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006758
Keith Packard199e5d72011-09-22 12:01:57 -07006759 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006760 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006761 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006762 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006763 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006764 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006765
6766 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006767 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006768 POSTING_READ(PCH_DREF_CONTROL);
6769 udelay(200);
6770
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006771 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006772
6773 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006774 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006775 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006776 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006777 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006778 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006779 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006780 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006781 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006782
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006783 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006784 POSTING_READ(PCH_DREF_CONTROL);
6785 udelay(200);
6786 } else {
6787 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6788
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006789 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006790
6791 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006792 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006793
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006794 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006795 POSTING_READ(PCH_DREF_CONTROL);
6796 udelay(200);
6797
6798 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006799 val &= ~DREF_SSC_SOURCE_MASK;
6800 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006801
6802 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006803 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006804
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006805 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006806 POSTING_READ(PCH_DREF_CONTROL);
6807 udelay(200);
6808 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006809
6810 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006811}
6812
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006813static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006814{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006815 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006816
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006817 tmp = I915_READ(SOUTH_CHICKEN2);
6818 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6819 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006820
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006821 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6822 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6823 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006824
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006825 tmp = I915_READ(SOUTH_CHICKEN2);
6826 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6827 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006828
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006829 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6830 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6831 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006832}
6833
6834/* WaMPhyProgramming:hsw */
6835static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6836{
6837 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006838
6839 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6840 tmp &= ~(0xFF << 24);
6841 tmp |= (0x12 << 24);
6842 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6843
Paulo Zanonidde86e22012-12-01 12:04:25 -02006844 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6845 tmp |= (1 << 11);
6846 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6847
6848 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6849 tmp |= (1 << 11);
6850 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6851
Paulo Zanonidde86e22012-12-01 12:04:25 -02006852 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6853 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6854 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6855
6856 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6857 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6858 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6859
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006860 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6861 tmp &= ~(7 << 13);
6862 tmp |= (5 << 13);
6863 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006864
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006865 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6866 tmp &= ~(7 << 13);
6867 tmp |= (5 << 13);
6868 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006869
6870 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6871 tmp &= ~0xFF;
6872 tmp |= 0x1C;
6873 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6874
6875 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6876 tmp &= ~0xFF;
6877 tmp |= 0x1C;
6878 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6879
6880 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6881 tmp &= ~(0xFF << 16);
6882 tmp |= (0x1C << 16);
6883 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6884
6885 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6886 tmp &= ~(0xFF << 16);
6887 tmp |= (0x1C << 16);
6888 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6889
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006890 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6891 tmp |= (1 << 27);
6892 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006893
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006894 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6895 tmp |= (1 << 27);
6896 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006897
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006898 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6899 tmp &= ~(0xF << 28);
6900 tmp |= (4 << 28);
6901 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006902
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006903 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6904 tmp &= ~(0xF << 28);
6905 tmp |= (4 << 28);
6906 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006907}
6908
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006909/* Implements 3 different sequences from BSpec chapter "Display iCLK
6910 * Programming" based on the parameters passed:
6911 * - Sequence to enable CLKOUT_DP
6912 * - Sequence to enable CLKOUT_DP without spread
6913 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6914 */
6915static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6916 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006917{
6918 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006919 uint32_t reg, tmp;
6920
6921 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6922 with_spread = true;
6923 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6924 with_fdi, "LP PCH doesn't have FDI\n"))
6925 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006926
6927 mutex_lock(&dev_priv->dpio_lock);
6928
6929 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6930 tmp &= ~SBI_SSCCTL_DISABLE;
6931 tmp |= SBI_SSCCTL_PATHALT;
6932 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6933
6934 udelay(24);
6935
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006936 if (with_spread) {
6937 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6938 tmp &= ~SBI_SSCCTL_PATHALT;
6939 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006940
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006941 if (with_fdi) {
6942 lpt_reset_fdi_mphy(dev_priv);
6943 lpt_program_fdi_mphy(dev_priv);
6944 }
6945 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006946
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006947 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6948 SBI_GEN0 : SBI_DBUFF0;
6949 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6950 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6951 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006952
6953 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006954}
6955
Paulo Zanoni47701c32013-07-23 11:19:25 -03006956/* Sequence to disable CLKOUT_DP */
6957static void lpt_disable_clkout_dp(struct drm_device *dev)
6958{
6959 struct drm_i915_private *dev_priv = dev->dev_private;
6960 uint32_t reg, tmp;
6961
6962 mutex_lock(&dev_priv->dpio_lock);
6963
6964 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6965 SBI_GEN0 : SBI_DBUFF0;
6966 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6967 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6968 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6969
6970 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6971 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6972 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6973 tmp |= SBI_SSCCTL_PATHALT;
6974 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6975 udelay(32);
6976 }
6977 tmp |= SBI_SSCCTL_DISABLE;
6978 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6979 }
6980
6981 mutex_unlock(&dev_priv->dpio_lock);
6982}
6983
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006984static void lpt_init_pch_refclk(struct drm_device *dev)
6985{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006986 struct intel_encoder *encoder;
6987 bool has_vga = false;
6988
Damien Lespiaub2784e12014-08-05 11:29:37 +01006989 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006990 switch (encoder->type) {
6991 case INTEL_OUTPUT_ANALOG:
6992 has_vga = true;
6993 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006994 default:
6995 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006996 }
6997 }
6998
Paulo Zanoni47701c32013-07-23 11:19:25 -03006999 if (has_vga)
7000 lpt_enable_clkout_dp(dev, true, true);
7001 else
7002 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007003}
7004
Paulo Zanonidde86e22012-12-01 12:04:25 -02007005/*
7006 * Initialize reference clocks when the driver loads
7007 */
7008void intel_init_pch_refclk(struct drm_device *dev)
7009{
7010 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7011 ironlake_init_pch_refclk(dev);
7012 else if (HAS_PCH_LPT(dev))
7013 lpt_init_pch_refclk(dev);
7014}
7015
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007016static int ironlake_get_refclk(struct drm_crtc *crtc)
7017{
7018 struct drm_device *dev = crtc->dev;
7019 struct drm_i915_private *dev_priv = dev->dev_private;
7020 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007021 int num_connectors = 0;
7022 bool is_lvds = false;
7023
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007024 for_each_intel_encoder(dev, encoder) {
7025 if (encoder->new_crtc != to_intel_crtc(crtc))
7026 continue;
7027
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007028 switch (encoder->type) {
7029 case INTEL_OUTPUT_LVDS:
7030 is_lvds = true;
7031 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007032 default:
7033 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007034 }
7035 num_connectors++;
7036 }
7037
7038 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007039 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007040 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007041 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007042 }
7043
7044 return 120000;
7045}
7046
Daniel Vetter6ff93602013-04-19 11:24:36 +02007047static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007048{
7049 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7050 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7051 int pipe = intel_crtc->pipe;
7052 uint32_t val;
7053
Daniel Vetter78114072013-06-13 00:54:57 +02007054 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007055
Daniel Vetter965e0c42013-03-27 00:44:57 +01007056 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007057 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007058 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007059 break;
7060 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007061 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007062 break;
7063 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007064 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007065 break;
7066 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007067 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007068 break;
7069 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007070 /* Case prevented by intel_choose_pipe_bpp_dither. */
7071 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007072 }
7073
Daniel Vetterd8b32242013-04-25 17:54:44 +02007074 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007075 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7076
Daniel Vetter6ff93602013-04-19 11:24:36 +02007077 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007078 val |= PIPECONF_INTERLACED_ILK;
7079 else
7080 val |= PIPECONF_PROGRESSIVE;
7081
Daniel Vetter50f3b012013-03-27 00:44:56 +01007082 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007083 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007084
Paulo Zanonic8203562012-09-12 10:06:29 -03007085 I915_WRITE(PIPECONF(pipe), val);
7086 POSTING_READ(PIPECONF(pipe));
7087}
7088
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007089/*
7090 * Set up the pipe CSC unit.
7091 *
7092 * Currently only full range RGB to limited range RGB conversion
7093 * is supported, but eventually this should handle various
7094 * RGB<->YCbCr scenarios as well.
7095 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007096static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007097{
7098 struct drm_device *dev = crtc->dev;
7099 struct drm_i915_private *dev_priv = dev->dev_private;
7100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7101 int pipe = intel_crtc->pipe;
7102 uint16_t coeff = 0x7800; /* 1.0 */
7103
7104 /*
7105 * TODO: Check what kind of values actually come out of the pipe
7106 * with these coeff/postoff values and adjust to get the best
7107 * accuracy. Perhaps we even need to take the bpc value into
7108 * consideration.
7109 */
7110
Daniel Vetter50f3b012013-03-27 00:44:56 +01007111 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007112 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7113
7114 /*
7115 * GY/GU and RY/RU should be the other way around according
7116 * to BSpec, but reality doesn't agree. Just set them up in
7117 * a way that results in the correct picture.
7118 */
7119 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7120 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7121
7122 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7123 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7124
7125 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7126 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7127
7128 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7129 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7130 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7131
7132 if (INTEL_INFO(dev)->gen > 6) {
7133 uint16_t postoff = 0;
7134
Daniel Vetter50f3b012013-03-27 00:44:56 +01007135 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007136 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007137
7138 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7139 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7140 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7141
7142 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7143 } else {
7144 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7145
Daniel Vetter50f3b012013-03-27 00:44:56 +01007146 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007147 mode |= CSC_BLACK_SCREEN_OFFSET;
7148
7149 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7150 }
7151}
7152
Daniel Vetter6ff93602013-04-19 11:24:36 +02007153static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007154{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007155 struct drm_device *dev = crtc->dev;
7156 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007158 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007159 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007160 uint32_t val;
7161
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007162 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007163
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007164 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007165 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7166
Daniel Vetter6ff93602013-04-19 11:24:36 +02007167 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007168 val |= PIPECONF_INTERLACED_ILK;
7169 else
7170 val |= PIPECONF_PROGRESSIVE;
7171
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007172 I915_WRITE(PIPECONF(cpu_transcoder), val);
7173 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007174
7175 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7176 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007177
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307178 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007179 val = 0;
7180
7181 switch (intel_crtc->config.pipe_bpp) {
7182 case 18:
7183 val |= PIPEMISC_DITHER_6_BPC;
7184 break;
7185 case 24:
7186 val |= PIPEMISC_DITHER_8_BPC;
7187 break;
7188 case 30:
7189 val |= PIPEMISC_DITHER_10_BPC;
7190 break;
7191 case 36:
7192 val |= PIPEMISC_DITHER_12_BPC;
7193 break;
7194 default:
7195 /* Case prevented by pipe_config_set_bpp. */
7196 BUG();
7197 }
7198
7199 if (intel_crtc->config.dither)
7200 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7201
7202 I915_WRITE(PIPEMISC(pipe), val);
7203 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007204}
7205
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007206static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007207 intel_clock_t *clock,
7208 bool *has_reduced_clock,
7209 intel_clock_t *reduced_clock)
7210{
7211 struct drm_device *dev = crtc->dev;
7212 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007214 int refclk;
7215 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007216 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007217
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007218 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007219
7220 refclk = ironlake_get_refclk(crtc);
7221
7222 /*
7223 * Returns a set of divisors for the desired target clock with the given
7224 * refclk, or FALSE. The returned values represent the clock equation:
7225 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7226 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007227 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007228 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007229 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007230 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007231 if (!ret)
7232 return false;
7233
7234 if (is_lvds && dev_priv->lvds_downclock_avail) {
7235 /*
7236 * Ensure we match the reduced clock's P to the target clock.
7237 * If the clocks don't match, we can't switch the display clock
7238 * by using the FP0/FP1. In such case we will disable the LVDS
7239 * downclock feature.
7240 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007241 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007242 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007243 dev_priv->lvds_downclock,
7244 refclk, clock,
7245 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007246 }
7247
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007248 return true;
7249}
7250
Paulo Zanonid4b19312012-11-29 11:29:32 -02007251int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7252{
7253 /*
7254 * Account for spread spectrum to avoid
7255 * oversubscribing the link. Max center spread
7256 * is 2.5%; use 5% for safety's sake.
7257 */
7258 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007259 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007260}
7261
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007262static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007263{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007264 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007265}
7266
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007267static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007268 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007269 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007270{
7271 struct drm_crtc *crtc = &intel_crtc->base;
7272 struct drm_device *dev = crtc->dev;
7273 struct drm_i915_private *dev_priv = dev->dev_private;
7274 struct intel_encoder *intel_encoder;
7275 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007276 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007277 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007278
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007279 for_each_intel_encoder(dev, intel_encoder) {
7280 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7281 continue;
7282
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007283 switch (intel_encoder->type) {
7284 case INTEL_OUTPUT_LVDS:
7285 is_lvds = true;
7286 break;
7287 case INTEL_OUTPUT_SDVO:
7288 case INTEL_OUTPUT_HDMI:
7289 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007290 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007291 default:
7292 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007293 }
7294
7295 num_connectors++;
7296 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007297
Chris Wilsonc1858122010-12-03 21:35:48 +00007298 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007299 factor = 21;
7300 if (is_lvds) {
7301 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007302 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007303 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007304 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007305 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007306 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007307
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007308 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007309 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007310
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007311 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7312 *fp2 |= FP_CB_TUNE;
7313
Chris Wilson5eddb702010-09-11 13:48:45 +01007314 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007315
Eric Anholta07d6782011-03-30 13:01:08 -07007316 if (is_lvds)
7317 dpll |= DPLLB_MODE_LVDS;
7318 else
7319 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007320
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007321 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007322 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007323
7324 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007325 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007326 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007327 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007328
Eric Anholta07d6782011-03-30 13:01:08 -07007329 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007330 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007331 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007332 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007333
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007334 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007335 case 5:
7336 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7337 break;
7338 case 7:
7339 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7340 break;
7341 case 10:
7342 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7343 break;
7344 case 14:
7345 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7346 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007347 }
7348
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007349 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007350 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007351 else
7352 dpll |= PLL_REF_INPUT_DREFCLK;
7353
Daniel Vetter959e16d2013-06-05 13:34:21 +02007354 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007355}
7356
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007357static int ironlake_crtc_mode_set(struct intel_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007358 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007359 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007360{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007361 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007362 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007363 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007364 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007365 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007366 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007367
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007368 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007369
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007370 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7371 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7372
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007373 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007374 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007375 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007376 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7377 return -EINVAL;
7378 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007379 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007380 if (!crtc->new_config->clock_set) {
7381 crtc->new_config->dpll.n = clock.n;
7382 crtc->new_config->dpll.m1 = clock.m1;
7383 crtc->new_config->dpll.m2 = clock.m2;
7384 crtc->new_config->dpll.p1 = clock.p1;
7385 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007386 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007387
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007388 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007389 if (crtc->new_config->has_pch_encoder) {
7390 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007391 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007392 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007393
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007394 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007395 &fp, &reduced_clock,
7396 has_reduced_clock ? &fp2 : NULL);
7397
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007398 crtc->new_config->dpll_hw_state.dpll = dpll;
7399 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007400 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007401 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007402 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007403 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007404
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007405 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007406 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007407 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007408 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007409 return -EINVAL;
7410 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007411 } else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007412 intel_put_shared_dpll(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007413
Jani Nikulad330a952014-01-21 11:24:25 +02007414 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007415 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007416 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007417 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007418
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007419 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007420}
7421
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007422static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7423 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007424{
7425 struct drm_device *dev = crtc->base.dev;
7426 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007427 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007428
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007429 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7430 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7431 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7432 & ~TU_SIZE_MASK;
7433 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7434 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7435 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7436}
7437
7438static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7439 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007440 struct intel_link_m_n *m_n,
7441 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007442{
7443 struct drm_device *dev = crtc->base.dev;
7444 struct drm_i915_private *dev_priv = dev->dev_private;
7445 enum pipe pipe = crtc->pipe;
7446
7447 if (INTEL_INFO(dev)->gen >= 5) {
7448 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7449 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7450 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7451 & ~TU_SIZE_MASK;
7452 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7453 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7454 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007455 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7456 * gen < 8) and if DRRS is supported (to make sure the
7457 * registers are not unnecessarily read).
7458 */
7459 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7460 crtc->config.has_drrs) {
7461 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7462 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7463 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7464 & ~TU_SIZE_MASK;
7465 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7466 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7467 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7468 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007469 } else {
7470 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7471 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7472 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7473 & ~TU_SIZE_MASK;
7474 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7475 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7476 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7477 }
7478}
7479
7480void intel_dp_get_m_n(struct intel_crtc *crtc,
7481 struct intel_crtc_config *pipe_config)
7482{
7483 if (crtc->config.has_pch_encoder)
7484 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7485 else
7486 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007487 &pipe_config->dp_m_n,
7488 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007489}
7490
Daniel Vetter72419202013-04-04 13:28:53 +02007491static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7492 struct intel_crtc_config *pipe_config)
7493{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007494 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007495 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007496}
7497
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007498static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7499 struct intel_crtc_config *pipe_config)
7500{
7501 struct drm_device *dev = crtc->base.dev;
7502 struct drm_i915_private *dev_priv = dev->dev_private;
7503 uint32_t tmp;
7504
7505 tmp = I915_READ(PF_CTL(crtc->pipe));
7506
7507 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007508 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007509 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7510 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007511
7512 /* We currently do not free assignements of panel fitters on
7513 * ivb/hsw (since we don't use the higher upscaling modes which
7514 * differentiates them) so just WARN about this case for now. */
7515 if (IS_GEN7(dev)) {
7516 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7517 PF_PIPE_SEL_IVB(crtc->pipe));
7518 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007519 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007520}
7521
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007522static void ironlake_get_plane_config(struct intel_crtc *crtc,
7523 struct intel_plane_config *plane_config)
7524{
7525 struct drm_device *dev = crtc->base.dev;
7526 struct drm_i915_private *dev_priv = dev->dev_private;
7527 u32 val, base, offset;
7528 int pipe = crtc->pipe, plane = crtc->plane;
7529 int fourcc, pixel_format;
7530 int aligned_height;
7531
Dave Airlie66e514c2014-04-03 07:51:54 +10007532 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7533 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007534 DRM_DEBUG_KMS("failed to alloc fb\n");
7535 return;
7536 }
7537
7538 val = I915_READ(DSPCNTR(plane));
7539
7540 if (INTEL_INFO(dev)->gen >= 4)
7541 if (val & DISPPLANE_TILED)
7542 plane_config->tiled = true;
7543
7544 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7545 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007546 crtc->base.primary->fb->pixel_format = fourcc;
7547 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007548 drm_format_plane_cpp(fourcc, 0) * 8;
7549
7550 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7551 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7552 offset = I915_READ(DSPOFFSET(plane));
7553 } else {
7554 if (plane_config->tiled)
7555 offset = I915_READ(DSPTILEOFF(plane));
7556 else
7557 offset = I915_READ(DSPLINOFF(plane));
7558 }
7559 plane_config->base = base;
7560
7561 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007562 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7563 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007564
7565 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007566 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007567
Dave Airlie66e514c2014-04-03 07:51:54 +10007568 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007569 plane_config->tiled);
7570
Fabian Frederick1267a262014-07-01 20:39:41 +02007571 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7572 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007573
7574 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007575 pipe, plane, crtc->base.primary->fb->width,
7576 crtc->base.primary->fb->height,
7577 crtc->base.primary->fb->bits_per_pixel, base,
7578 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007579 plane_config->size);
7580}
7581
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007582static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7583 struct intel_crtc_config *pipe_config)
7584{
7585 struct drm_device *dev = crtc->base.dev;
7586 struct drm_i915_private *dev_priv = dev->dev_private;
7587 uint32_t tmp;
7588
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007589 if (!intel_display_power_is_enabled(dev_priv,
7590 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007591 return false;
7592
Daniel Vettere143a212013-07-04 12:01:15 +02007593 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007594 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007595
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007596 tmp = I915_READ(PIPECONF(crtc->pipe));
7597 if (!(tmp & PIPECONF_ENABLE))
7598 return false;
7599
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007600 switch (tmp & PIPECONF_BPC_MASK) {
7601 case PIPECONF_6BPC:
7602 pipe_config->pipe_bpp = 18;
7603 break;
7604 case PIPECONF_8BPC:
7605 pipe_config->pipe_bpp = 24;
7606 break;
7607 case PIPECONF_10BPC:
7608 pipe_config->pipe_bpp = 30;
7609 break;
7610 case PIPECONF_12BPC:
7611 pipe_config->pipe_bpp = 36;
7612 break;
7613 default:
7614 break;
7615 }
7616
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007617 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7618 pipe_config->limited_color_range = true;
7619
Daniel Vetterab9412b2013-05-03 11:49:46 +02007620 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007621 struct intel_shared_dpll *pll;
7622
Daniel Vetter88adfff2013-03-28 10:42:01 +01007623 pipe_config->has_pch_encoder = true;
7624
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007625 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7626 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7627 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007628
7629 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007630
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007631 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007632 pipe_config->shared_dpll =
7633 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007634 } else {
7635 tmp = I915_READ(PCH_DPLL_SEL);
7636 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7637 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7638 else
7639 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7640 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007641
7642 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7643
7644 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7645 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007646
7647 tmp = pipe_config->dpll_hw_state.dpll;
7648 pipe_config->pixel_multiplier =
7649 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7650 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007651
7652 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007653 } else {
7654 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007655 }
7656
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007657 intel_get_pipe_timings(crtc, pipe_config);
7658
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007659 ironlake_get_pfit_config(crtc, pipe_config);
7660
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007661 return true;
7662}
7663
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007664static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7665{
7666 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007667 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007668
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007669 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007670 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007671 pipe_name(crtc->pipe));
7672
7673 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007674 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7675 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7676 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007677 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7678 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7679 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007680 if (IS_HASWELL(dev))
7681 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7682 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007683 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7684 "PCH PWM1 enabled\n");
7685 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7686 "Utility pin enabled\n");
7687 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7688
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007689 /*
7690 * In theory we can still leave IRQs enabled, as long as only the HPD
7691 * interrupts remain enabled. We used to check for that, but since it's
7692 * gen-specific and since we only disable LCPLL after we fully disable
7693 * the interrupts, the check below should be enough.
7694 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007695 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007696}
7697
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007698static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7699{
7700 struct drm_device *dev = dev_priv->dev;
7701
7702 if (IS_HASWELL(dev))
7703 return I915_READ(D_COMP_HSW);
7704 else
7705 return I915_READ(D_COMP_BDW);
7706}
7707
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007708static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7709{
7710 struct drm_device *dev = dev_priv->dev;
7711
7712 if (IS_HASWELL(dev)) {
7713 mutex_lock(&dev_priv->rps.hw_lock);
7714 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7715 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007716 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007717 mutex_unlock(&dev_priv->rps.hw_lock);
7718 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007719 I915_WRITE(D_COMP_BDW, val);
7720 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007721 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007722}
7723
7724/*
7725 * This function implements pieces of two sequences from BSpec:
7726 * - Sequence for display software to disable LCPLL
7727 * - Sequence for display software to allow package C8+
7728 * The steps implemented here are just the steps that actually touch the LCPLL
7729 * register. Callers should take care of disabling all the display engine
7730 * functions, doing the mode unset, fixing interrupts, etc.
7731 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007732static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7733 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007734{
7735 uint32_t val;
7736
7737 assert_can_disable_lcpll(dev_priv);
7738
7739 val = I915_READ(LCPLL_CTL);
7740
7741 if (switch_to_fclk) {
7742 val |= LCPLL_CD_SOURCE_FCLK;
7743 I915_WRITE(LCPLL_CTL, val);
7744
7745 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7746 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7747 DRM_ERROR("Switching to FCLK failed\n");
7748
7749 val = I915_READ(LCPLL_CTL);
7750 }
7751
7752 val |= LCPLL_PLL_DISABLE;
7753 I915_WRITE(LCPLL_CTL, val);
7754 POSTING_READ(LCPLL_CTL);
7755
7756 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7757 DRM_ERROR("LCPLL still locked\n");
7758
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007759 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007760 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007761 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007762 ndelay(100);
7763
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007764 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7765 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007766 DRM_ERROR("D_COMP RCOMP still in progress\n");
7767
7768 if (allow_power_down) {
7769 val = I915_READ(LCPLL_CTL);
7770 val |= LCPLL_POWER_DOWN_ALLOW;
7771 I915_WRITE(LCPLL_CTL, val);
7772 POSTING_READ(LCPLL_CTL);
7773 }
7774}
7775
7776/*
7777 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7778 * source.
7779 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007780static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007781{
7782 uint32_t val;
7783
7784 val = I915_READ(LCPLL_CTL);
7785
7786 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7787 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7788 return;
7789
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007790 /*
7791 * Make sure we're not on PC8 state before disabling PC8, otherwise
7792 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7793 *
7794 * The other problem is that hsw_restore_lcpll() is called as part of
7795 * the runtime PM resume sequence, so we can't just call
7796 * gen6_gt_force_wake_get() because that function calls
7797 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7798 * while we are on the resume sequence. So to solve this problem we have
7799 * to call special forcewake code that doesn't touch runtime PM and
7800 * doesn't enable the forcewake delayed work.
7801 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007802 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007803 if (dev_priv->uncore.forcewake_count++ == 0)
7804 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007805 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007806
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007807 if (val & LCPLL_POWER_DOWN_ALLOW) {
7808 val &= ~LCPLL_POWER_DOWN_ALLOW;
7809 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007810 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007811 }
7812
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007813 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007814 val |= D_COMP_COMP_FORCE;
7815 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007816 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007817
7818 val = I915_READ(LCPLL_CTL);
7819 val &= ~LCPLL_PLL_DISABLE;
7820 I915_WRITE(LCPLL_CTL, val);
7821
7822 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7823 DRM_ERROR("LCPLL not locked yet\n");
7824
7825 if (val & LCPLL_CD_SOURCE_FCLK) {
7826 val = I915_READ(LCPLL_CTL);
7827 val &= ~LCPLL_CD_SOURCE_FCLK;
7828 I915_WRITE(LCPLL_CTL, val);
7829
7830 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7831 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7832 DRM_ERROR("Switching back to LCPLL failed\n");
7833 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007834
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007835 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007836 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007837 if (--dev_priv->uncore.forcewake_count == 0)
7838 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007839 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007840}
7841
Paulo Zanoni765dab672014-03-07 20:08:18 -03007842/*
7843 * Package states C8 and deeper are really deep PC states that can only be
7844 * reached when all the devices on the system allow it, so even if the graphics
7845 * device allows PC8+, it doesn't mean the system will actually get to these
7846 * states. Our driver only allows PC8+ when going into runtime PM.
7847 *
7848 * The requirements for PC8+ are that all the outputs are disabled, the power
7849 * well is disabled and most interrupts are disabled, and these are also
7850 * requirements for runtime PM. When these conditions are met, we manually do
7851 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7852 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7853 * hang the machine.
7854 *
7855 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7856 * the state of some registers, so when we come back from PC8+ we need to
7857 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7858 * need to take care of the registers kept by RC6. Notice that this happens even
7859 * if we don't put the device in PCI D3 state (which is what currently happens
7860 * because of the runtime PM support).
7861 *
7862 * For more, read "Display Sequences for Package C8" on the hardware
7863 * documentation.
7864 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007865void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007866{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007867 struct drm_device *dev = dev_priv->dev;
7868 uint32_t val;
7869
Paulo Zanonic67a4702013-08-19 13:18:09 -03007870 DRM_DEBUG_KMS("Enabling package C8+\n");
7871
Paulo Zanonic67a4702013-08-19 13:18:09 -03007872 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7873 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7874 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7875 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7876 }
7877
7878 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007879 hsw_disable_lcpll(dev_priv, true, true);
7880}
7881
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007882void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007883{
7884 struct drm_device *dev = dev_priv->dev;
7885 uint32_t val;
7886
Paulo Zanonic67a4702013-08-19 13:18:09 -03007887 DRM_DEBUG_KMS("Disabling package C8+\n");
7888
7889 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007890 lpt_init_pch_refclk(dev);
7891
7892 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7893 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7894 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7895 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7896 }
7897
7898 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007899}
7900
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007901static void snb_modeset_global_resources(struct drm_device *dev)
7902{
7903 modeset_update_crtc_power_domains(dev);
7904}
7905
Imre Deak4f074122013-10-16 17:25:51 +03007906static void haswell_modeset_global_resources(struct drm_device *dev)
7907{
Paulo Zanonida723562013-12-19 11:54:51 -02007908 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007909}
7910
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007911static int haswell_crtc_mode_set(struct intel_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007912 int x, int y,
7913 struct drm_framebuffer *fb)
7914{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007915 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007916 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007917
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007918 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007919
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007920 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007921}
7922
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007923static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7924 enum port port,
7925 struct intel_crtc_config *pipe_config)
7926{
7927 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7928
7929 switch (pipe_config->ddi_pll_sel) {
7930 case PORT_CLK_SEL_WRPLL1:
7931 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7932 break;
7933 case PORT_CLK_SEL_WRPLL2:
7934 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7935 break;
7936 }
7937}
7938
Daniel Vetter26804af2014-06-25 22:01:55 +03007939static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7940 struct intel_crtc_config *pipe_config)
7941{
7942 struct drm_device *dev = crtc->base.dev;
7943 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007944 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007945 enum port port;
7946 uint32_t tmp;
7947
7948 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7949
7950 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7951
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007952 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007953
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007954 if (pipe_config->shared_dpll >= 0) {
7955 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7956
7957 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7958 &pipe_config->dpll_hw_state));
7959 }
7960
Daniel Vetter26804af2014-06-25 22:01:55 +03007961 /*
7962 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7963 * DDI E. So just check whether this pipe is wired to DDI E and whether
7964 * the PCH transcoder is on.
7965 */
Damien Lespiauca370452013-12-03 13:56:24 +00007966 if (INTEL_INFO(dev)->gen < 9 &&
7967 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03007968 pipe_config->has_pch_encoder = true;
7969
7970 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7971 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7972 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7973
7974 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7975 }
7976}
7977
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007978static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7979 struct intel_crtc_config *pipe_config)
7980{
7981 struct drm_device *dev = crtc->base.dev;
7982 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007983 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007984 uint32_t tmp;
7985
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007986 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02007987 POWER_DOMAIN_PIPE(crtc->pipe)))
7988 return false;
7989
Daniel Vettere143a212013-07-04 12:01:15 +02007990 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007991 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7992
Daniel Vettereccb1402013-05-22 00:50:22 +02007993 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7994 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7995 enum pipe trans_edp_pipe;
7996 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7997 default:
7998 WARN(1, "unknown pipe linked to edp transcoder\n");
7999 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8000 case TRANS_DDI_EDP_INPUT_A_ON:
8001 trans_edp_pipe = PIPE_A;
8002 break;
8003 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8004 trans_edp_pipe = PIPE_B;
8005 break;
8006 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8007 trans_edp_pipe = PIPE_C;
8008 break;
8009 }
8010
8011 if (trans_edp_pipe == crtc->pipe)
8012 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8013 }
8014
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008015 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008016 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008017 return false;
8018
Daniel Vettereccb1402013-05-22 00:50:22 +02008019 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008020 if (!(tmp & PIPECONF_ENABLE))
8021 return false;
8022
Daniel Vetter26804af2014-06-25 22:01:55 +03008023 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008024
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008025 intel_get_pipe_timings(crtc, pipe_config);
8026
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008027 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008028 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008029 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01008030
Jesse Barnese59150d2014-01-07 13:30:45 -08008031 if (IS_HASWELL(dev))
8032 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8033 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008034
Clint Taylorebb69c92014-09-30 10:30:22 -07008035 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8036 pipe_config->pixel_multiplier =
8037 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8038 } else {
8039 pipe_config->pixel_multiplier = 1;
8040 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008041
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008042 return true;
8043}
8044
Chris Wilson560b85b2010-08-07 11:01:38 +01008045static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8046{
8047 struct drm_device *dev = crtc->dev;
8048 struct drm_i915_private *dev_priv = dev->dev_private;
8049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008050 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008051
Ville Syrjälädc41c152014-08-13 11:57:05 +03008052 if (base) {
8053 unsigned int width = intel_crtc->cursor_width;
8054 unsigned int height = intel_crtc->cursor_height;
8055 unsigned int stride = roundup_pow_of_two(width) * 4;
8056
8057 switch (stride) {
8058 default:
8059 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8060 width, stride);
8061 stride = 256;
8062 /* fallthrough */
8063 case 256:
8064 case 512:
8065 case 1024:
8066 case 2048:
8067 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008068 }
8069
Ville Syrjälädc41c152014-08-13 11:57:05 +03008070 cntl |= CURSOR_ENABLE |
8071 CURSOR_GAMMA_ENABLE |
8072 CURSOR_FORMAT_ARGB |
8073 CURSOR_STRIDE(stride);
8074
8075 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008076 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008077
Ville Syrjälädc41c152014-08-13 11:57:05 +03008078 if (intel_crtc->cursor_cntl != 0 &&
8079 (intel_crtc->cursor_base != base ||
8080 intel_crtc->cursor_size != size ||
8081 intel_crtc->cursor_cntl != cntl)) {
8082 /* On these chipsets we can only modify the base/size/stride
8083 * whilst the cursor is disabled.
8084 */
8085 I915_WRITE(_CURACNTR, 0);
8086 POSTING_READ(_CURACNTR);
8087 intel_crtc->cursor_cntl = 0;
8088 }
8089
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008090 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008091 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008092 intel_crtc->cursor_base = base;
8093 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008094
8095 if (intel_crtc->cursor_size != size) {
8096 I915_WRITE(CURSIZE, size);
8097 intel_crtc->cursor_size = size;
8098 }
8099
Chris Wilson4b0e3332014-05-30 16:35:26 +03008100 if (intel_crtc->cursor_cntl != cntl) {
8101 I915_WRITE(_CURACNTR, cntl);
8102 POSTING_READ(_CURACNTR);
8103 intel_crtc->cursor_cntl = cntl;
8104 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008105}
8106
8107static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8108{
8109 struct drm_device *dev = crtc->dev;
8110 struct drm_i915_private *dev_priv = dev->dev_private;
8111 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8112 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008113 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008114
Chris Wilson4b0e3332014-05-30 16:35:26 +03008115 cntl = 0;
8116 if (base) {
8117 cntl = MCURSOR_GAMMA_ENABLE;
8118 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308119 case 64:
8120 cntl |= CURSOR_MODE_64_ARGB_AX;
8121 break;
8122 case 128:
8123 cntl |= CURSOR_MODE_128_ARGB_AX;
8124 break;
8125 case 256:
8126 cntl |= CURSOR_MODE_256_ARGB_AX;
8127 break;
8128 default:
8129 WARN_ON(1);
8130 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008131 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008132 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008133
8134 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8135 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008136 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008137
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008138 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8139 cntl |= CURSOR_ROTATE_180;
8140
Chris Wilson4b0e3332014-05-30 16:35:26 +03008141 if (intel_crtc->cursor_cntl != cntl) {
8142 I915_WRITE(CURCNTR(pipe), cntl);
8143 POSTING_READ(CURCNTR(pipe));
8144 intel_crtc->cursor_cntl = cntl;
8145 }
8146
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008147 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008148 I915_WRITE(CURBASE(pipe), base);
8149 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008150
8151 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008152}
8153
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008154/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008155static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8156 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008157{
8158 struct drm_device *dev = crtc->dev;
8159 struct drm_i915_private *dev_priv = dev->dev_private;
8160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8161 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008162 int x = crtc->cursor_x;
8163 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008164 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008165
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008166 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008167 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008168
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008169 if (x >= intel_crtc->config.pipe_src_w)
8170 base = 0;
8171
8172 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008173 base = 0;
8174
8175 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008176 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008177 base = 0;
8178
8179 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8180 x = -x;
8181 }
8182 pos |= x << CURSOR_X_SHIFT;
8183
8184 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008185 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008186 base = 0;
8187
8188 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8189 y = -y;
8190 }
8191 pos |= y << CURSOR_Y_SHIFT;
8192
Chris Wilson4b0e3332014-05-30 16:35:26 +03008193 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008194 return;
8195
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008196 I915_WRITE(CURPOS(pipe), pos);
8197
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008198 /* ILK+ do this automagically */
8199 if (HAS_GMCH_DISPLAY(dev) &&
8200 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8201 base += (intel_crtc->cursor_height *
8202 intel_crtc->cursor_width - 1) * 4;
8203 }
8204
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008205 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008206 i845_update_cursor(crtc, base);
8207 else
8208 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008209}
8210
Ville Syrjälädc41c152014-08-13 11:57:05 +03008211static bool cursor_size_ok(struct drm_device *dev,
8212 uint32_t width, uint32_t height)
8213{
8214 if (width == 0 || height == 0)
8215 return false;
8216
8217 /*
8218 * 845g/865g are special in that they are only limited by
8219 * the width of their cursors, the height is arbitrary up to
8220 * the precision of the register. Everything else requires
8221 * square cursors, limited to a few power-of-two sizes.
8222 */
8223 if (IS_845G(dev) || IS_I865G(dev)) {
8224 if ((width & 63) != 0)
8225 return false;
8226
8227 if (width > (IS_845G(dev) ? 64 : 512))
8228 return false;
8229
8230 if (height > 1023)
8231 return false;
8232 } else {
8233 switch (width | height) {
8234 case 256:
8235 case 128:
8236 if (IS_GEN2(dev))
8237 return false;
8238 case 64:
8239 break;
8240 default:
8241 return false;
8242 }
8243 }
8244
8245 return true;
8246}
8247
Matt Ropere3287952014-06-10 08:28:12 -07008248static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8249 struct drm_i915_gem_object *obj,
8250 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008251{
8252 struct drm_device *dev = crtc->dev;
8253 struct drm_i915_private *dev_priv = dev->dev_private;
8254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008255 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008256 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008257 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008258 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008259
Jesse Barnes79e53942008-11-07 14:24:08 -08008260 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008261 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008262 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008263 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008264 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008265 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008266 }
8267
Dave Airlie71acb5e2008-12-30 20:31:46 +10008268 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008269 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008270 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008271 unsigned alignment;
8272
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008273 /*
8274 * Global gtt pte registers are special registers which actually
8275 * forward writes to a chunk of system memory. Which means that
8276 * there is no risk that the register values disappear as soon
8277 * as we call intel_runtime_pm_put(), so it is correct to wrap
8278 * only the pin/unpin/fence and not more.
8279 */
8280 intel_runtime_pm_get(dev_priv);
8281
Chris Wilson693db182013-03-05 14:52:39 +00008282 /* Note that the w/a also requires 2 PTE of padding following
8283 * the bo. We currently fill all unused PTE with the shadow
8284 * page and so we should always have valid PTE following the
8285 * cursor preventing the VT-d warning.
8286 */
8287 alignment = 0;
8288 if (need_vtd_wa(dev))
8289 alignment = 64*1024;
8290
8291 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008292 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008293 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008294 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008295 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008296 }
8297
Chris Wilsond9e86c02010-11-10 16:40:20 +00008298 ret = i915_gem_object_put_fence(obj);
8299 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008300 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008301 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008302 goto fail_unpin;
8303 }
8304
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008305 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008306
8307 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008308 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008309 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008310 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008311 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008312 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008313 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008314 }
Chris Wilson00731152014-05-21 12:42:56 +01008315 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008316 }
8317
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008318 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008319 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008320 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008321 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008322 }
Jesse Barnes80824002009-09-10 15:28:06 -07008323
Daniel Vettera071fa02014-06-18 23:28:09 +02008324 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8325 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008326 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008327
Chris Wilson64f962e2014-03-26 12:38:15 +00008328 old_width = intel_crtc->cursor_width;
8329
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008330 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008331 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008332 intel_crtc->cursor_width = width;
8333 intel_crtc->cursor_height = height;
8334
Chris Wilson64f962e2014-03-26 12:38:15 +00008335 if (intel_crtc->active) {
8336 if (old_width != width)
8337 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008338 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008339
Gustavo Padovan3f20df92014-10-24 14:51:34 +01008340 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8341 }
Daniel Vetterf99d7062014-06-19 16:01:59 +02008342
Jesse Barnes79e53942008-11-07 14:24:08 -08008343 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008344fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008345 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008346fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008347 mutex_unlock(&dev->struct_mutex);
8348 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008349}
8350
Jesse Barnes79e53942008-11-07 14:24:08 -08008351static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008352 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008353{
James Simmons72034252010-08-03 01:33:19 +01008354 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008355 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008356
James Simmons72034252010-08-03 01:33:19 +01008357 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008358 intel_crtc->lut_r[i] = red[i] >> 8;
8359 intel_crtc->lut_g[i] = green[i] >> 8;
8360 intel_crtc->lut_b[i] = blue[i] >> 8;
8361 }
8362
8363 intel_crtc_load_lut(crtc);
8364}
8365
Jesse Barnes79e53942008-11-07 14:24:08 -08008366/* VESA 640x480x72Hz mode to set on the pipe */
8367static struct drm_display_mode load_detect_mode = {
8368 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8369 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8370};
8371
Daniel Vettera8bb6812014-02-10 18:00:39 +01008372struct drm_framebuffer *
8373__intel_framebuffer_create(struct drm_device *dev,
8374 struct drm_mode_fb_cmd2 *mode_cmd,
8375 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008376{
8377 struct intel_framebuffer *intel_fb;
8378 int ret;
8379
8380 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8381 if (!intel_fb) {
8382 drm_gem_object_unreference_unlocked(&obj->base);
8383 return ERR_PTR(-ENOMEM);
8384 }
8385
8386 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008387 if (ret)
8388 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008389
8390 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008391err:
8392 drm_gem_object_unreference_unlocked(&obj->base);
8393 kfree(intel_fb);
8394
8395 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008396}
8397
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008398static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008399intel_framebuffer_create(struct drm_device *dev,
8400 struct drm_mode_fb_cmd2 *mode_cmd,
8401 struct drm_i915_gem_object *obj)
8402{
8403 struct drm_framebuffer *fb;
8404 int ret;
8405
8406 ret = i915_mutex_lock_interruptible(dev);
8407 if (ret)
8408 return ERR_PTR(ret);
8409 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8410 mutex_unlock(&dev->struct_mutex);
8411
8412 return fb;
8413}
8414
Chris Wilsond2dff872011-04-19 08:36:26 +01008415static u32
8416intel_framebuffer_pitch_for_width(int width, int bpp)
8417{
8418 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8419 return ALIGN(pitch, 64);
8420}
8421
8422static u32
8423intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8424{
8425 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008426 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008427}
8428
8429static struct drm_framebuffer *
8430intel_framebuffer_create_for_mode(struct drm_device *dev,
8431 struct drm_display_mode *mode,
8432 int depth, int bpp)
8433{
8434 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008435 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008436
8437 obj = i915_gem_alloc_object(dev,
8438 intel_framebuffer_size_for_mode(mode, bpp));
8439 if (obj == NULL)
8440 return ERR_PTR(-ENOMEM);
8441
8442 mode_cmd.width = mode->hdisplay;
8443 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008444 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8445 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008446 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008447
8448 return intel_framebuffer_create(dev, &mode_cmd, obj);
8449}
8450
8451static struct drm_framebuffer *
8452mode_fits_in_fbdev(struct drm_device *dev,
8453 struct drm_display_mode *mode)
8454{
Daniel Vetter4520f532013-10-09 09:18:51 +02008455#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008456 struct drm_i915_private *dev_priv = dev->dev_private;
8457 struct drm_i915_gem_object *obj;
8458 struct drm_framebuffer *fb;
8459
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008460 if (!dev_priv->fbdev)
8461 return NULL;
8462
8463 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008464 return NULL;
8465
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008466 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008467 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008468
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008469 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008470 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8471 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008472 return NULL;
8473
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008474 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008475 return NULL;
8476
8477 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008478#else
8479 return NULL;
8480#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008481}
8482
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008483bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008484 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008485 struct intel_load_detect_pipe *old,
8486 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008487{
8488 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008489 struct intel_encoder *intel_encoder =
8490 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008491 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008492 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008493 struct drm_crtc *crtc = NULL;
8494 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008495 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008496 struct drm_mode_config *config = &dev->mode_config;
8497 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008498
Chris Wilsond2dff872011-04-19 08:36:26 +01008499 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008500 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008501 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008502
Rob Clark51fd3712013-11-19 12:10:12 -05008503retry:
8504 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8505 if (ret)
8506 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008507
Jesse Barnes79e53942008-11-07 14:24:08 -08008508 /*
8509 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008510 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008511 * - if the connector already has an assigned crtc, use it (but make
8512 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008513 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008514 * - try to find the first unused crtc that can drive this connector,
8515 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008516 */
8517
8518 /* See if we already have a CRTC for this connector */
8519 if (encoder->crtc) {
8520 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008521
Rob Clark51fd3712013-11-19 12:10:12 -05008522 ret = drm_modeset_lock(&crtc->mutex, ctx);
8523 if (ret)
8524 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008525
Daniel Vetter24218aa2012-08-12 19:27:11 +02008526 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008527 old->load_detect_temp = false;
8528
8529 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008530 if (connector->dpms != DRM_MODE_DPMS_ON)
8531 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008532
Chris Wilson71731882011-04-19 23:10:58 +01008533 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008534 }
8535
8536 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008537 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008538 i++;
8539 if (!(encoder->possible_crtcs & (1 << i)))
8540 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008541 if (possible_crtc->enabled)
8542 continue;
8543 /* This can occur when applying the pipe A quirk on resume. */
8544 if (to_intel_crtc(possible_crtc)->new_enabled)
8545 continue;
8546
8547 crtc = possible_crtc;
8548 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008549 }
8550
8551 /*
8552 * If we didn't find an unused CRTC, don't use any.
8553 */
8554 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008555 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008556 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008557 }
8558
Rob Clark51fd3712013-11-19 12:10:12 -05008559 ret = drm_modeset_lock(&crtc->mutex, ctx);
8560 if (ret)
8561 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008562 intel_encoder->new_crtc = to_intel_crtc(crtc);
8563 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008564
8565 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008566 intel_crtc->new_enabled = true;
8567 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008568 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008569 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008570 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008571
Chris Wilson64927112011-04-20 07:25:26 +01008572 if (!mode)
8573 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008574
Chris Wilsond2dff872011-04-19 08:36:26 +01008575 /* We need a framebuffer large enough to accommodate all accesses
8576 * that the plane may generate whilst we perform load detection.
8577 * We can not rely on the fbcon either being present (we get called
8578 * during its initialisation to detect all boot displays, or it may
8579 * not even exist) or that it is large enough to satisfy the
8580 * requested mode.
8581 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008582 fb = mode_fits_in_fbdev(dev, mode);
8583 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008584 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008585 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8586 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008587 } else
8588 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008589 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008590 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008591 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008592 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008593
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008594 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008595 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008596 if (old->release_fb)
8597 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008598 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008599 }
Chris Wilson71731882011-04-19 23:10:58 +01008600
Jesse Barnes79e53942008-11-07 14:24:08 -08008601 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008602 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008603 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008604
8605 fail:
8606 intel_crtc->new_enabled = crtc->enabled;
8607 if (intel_crtc->new_enabled)
8608 intel_crtc->new_config = &intel_crtc->config;
8609 else
8610 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008611fail_unlock:
8612 if (ret == -EDEADLK) {
8613 drm_modeset_backoff(ctx);
8614 goto retry;
8615 }
8616
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008617 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008618}
8619
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008620void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008621 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008622{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008623 struct intel_encoder *intel_encoder =
8624 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008625 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008626 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008627 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008628
Chris Wilsond2dff872011-04-19 08:36:26 +01008629 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008630 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008631 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008632
Chris Wilson8261b192011-04-19 23:18:09 +01008633 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008634 to_intel_connector(connector)->new_encoder = NULL;
8635 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008636 intel_crtc->new_enabled = false;
8637 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008638 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008639
Daniel Vetter36206362012-12-10 20:42:17 +01008640 if (old->release_fb) {
8641 drm_framebuffer_unregister_private(old->release_fb);
8642 drm_framebuffer_unreference(old->release_fb);
8643 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008644
Chris Wilson0622a532011-04-21 09:32:11 +01008645 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008646 }
8647
Eric Anholtc751ce42010-03-25 11:48:48 -07008648 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008649 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8650 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008651}
8652
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008653static int i9xx_pll_refclk(struct drm_device *dev,
8654 const struct intel_crtc_config *pipe_config)
8655{
8656 struct drm_i915_private *dev_priv = dev->dev_private;
8657 u32 dpll = pipe_config->dpll_hw_state.dpll;
8658
8659 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008660 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008661 else if (HAS_PCH_SPLIT(dev))
8662 return 120000;
8663 else if (!IS_GEN2(dev))
8664 return 96000;
8665 else
8666 return 48000;
8667}
8668
Jesse Barnes79e53942008-11-07 14:24:08 -08008669/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008670static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8671 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008672{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008673 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008675 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008676 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 u32 fp;
8678 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008679 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008680
8681 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008682 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008683 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008684 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008685
8686 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008687 if (IS_PINEVIEW(dev)) {
8688 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8689 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008690 } else {
8691 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8692 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8693 }
8694
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008695 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008696 if (IS_PINEVIEW(dev))
8697 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8698 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008699 else
8700 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008701 DPLL_FPA01_P1_POST_DIV_SHIFT);
8702
8703 switch (dpll & DPLL_MODE_MASK) {
8704 case DPLLB_MODE_DAC_SERIAL:
8705 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8706 5 : 10;
8707 break;
8708 case DPLLB_MODE_LVDS:
8709 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8710 7 : 14;
8711 break;
8712 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008713 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008714 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008715 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008716 }
8717
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008718 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008719 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008720 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008721 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008722 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008723 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008724 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008725
8726 if (is_lvds) {
8727 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8728 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008729
8730 if (lvds & LVDS_CLKB_POWER_UP)
8731 clock.p2 = 7;
8732 else
8733 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 } else {
8735 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8736 clock.p1 = 2;
8737 else {
8738 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8739 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8740 }
8741 if (dpll & PLL_P2_DIVIDE_BY_4)
8742 clock.p2 = 4;
8743 else
8744 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008745 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008746
8747 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008748 }
8749
Ville Syrjälä18442d02013-09-13 16:00:08 +03008750 /*
8751 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008752 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008753 * encoder's get_config() function.
8754 */
8755 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008756}
8757
Ville Syrjälä6878da02013-09-13 15:59:11 +03008758int intel_dotclock_calculate(int link_freq,
8759 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008760{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008761 /*
8762 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008763 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008764 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008765 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008766 *
8767 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008768 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008769 */
8770
Ville Syrjälä6878da02013-09-13 15:59:11 +03008771 if (!m_n->link_n)
8772 return 0;
8773
8774 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8775}
8776
Ville Syrjälä18442d02013-09-13 16:00:08 +03008777static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8778 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008779{
8780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008781
8782 /* read out port_clock from the DPLL */
8783 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008784
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008785 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008786 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008787 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008788 * agree once we know their relationship in the encoder's
8789 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008790 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008791 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008792 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8793 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008794}
8795
8796/** Returns the currently programmed mode of the given pipe. */
8797struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8798 struct drm_crtc *crtc)
8799{
Jesse Barnes548f2452011-02-17 10:40:53 -08008800 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008801 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008802 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008804 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008805 int htot = I915_READ(HTOTAL(cpu_transcoder));
8806 int hsync = I915_READ(HSYNC(cpu_transcoder));
8807 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8808 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008809 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008810
8811 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8812 if (!mode)
8813 return NULL;
8814
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008815 /*
8816 * Construct a pipe_config sufficient for getting the clock info
8817 * back out of crtc_clock_get.
8818 *
8819 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8820 * to use a real value here instead.
8821 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008822 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008823 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008824 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8825 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8826 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008827 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8828
Ville Syrjälä773ae032013-09-23 17:48:20 +03008829 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008830 mode->hdisplay = (htot & 0xffff) + 1;
8831 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8832 mode->hsync_start = (hsync & 0xffff) + 1;
8833 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8834 mode->vdisplay = (vtot & 0xffff) + 1;
8835 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8836 mode->vsync_start = (vsync & 0xffff) + 1;
8837 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8838
8839 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008840
8841 return mode;
8842}
8843
Jesse Barnes652c3932009-08-17 13:31:43 -07008844static void intel_decrease_pllclock(struct drm_crtc *crtc)
8845{
8846 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008847 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008849
Sonika Jindalbaff2962014-07-22 11:16:35 +05308850 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008851 return;
8852
8853 if (!dev_priv->lvds_downclock_avail)
8854 return;
8855
8856 /*
8857 * Since this is called by a timer, we should never get here in
8858 * the manual case.
8859 */
8860 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008861 int pipe = intel_crtc->pipe;
8862 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008863 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008864
Zhao Yakui44d98a62009-10-09 11:39:40 +08008865 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008866
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008867 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008868
Chris Wilson074b5e12012-05-02 12:07:06 +01008869 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008870 dpll |= DISPLAY_RATE_SELECT_FPA1;
8871 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008872 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008873 dpll = I915_READ(dpll_reg);
8874 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008875 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008876 }
8877
8878}
8879
Chris Wilsonf047e392012-07-21 12:31:41 +01008880void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008881{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008882 struct drm_i915_private *dev_priv = dev->dev_private;
8883
Chris Wilsonf62a0072014-02-21 17:55:39 +00008884 if (dev_priv->mm.busy)
8885 return;
8886
Paulo Zanoni43694d62014-03-07 20:08:08 -03008887 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008888 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008889 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008890}
8891
8892void intel_mark_idle(struct drm_device *dev)
8893{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008894 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008895 struct drm_crtc *crtc;
8896
Chris Wilsonf62a0072014-02-21 17:55:39 +00008897 if (!dev_priv->mm.busy)
8898 return;
8899
8900 dev_priv->mm.busy = false;
8901
Jani Nikulad330a952014-01-21 11:24:25 +02008902 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008903 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008904
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008905 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008906 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008907 continue;
8908
8909 intel_decrease_pllclock(crtc);
8910 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008911
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008912 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008913 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008914
8915out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008916 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008917}
8918
Jesse Barnes79e53942008-11-07 14:24:08 -08008919static void intel_crtc_destroy(struct drm_crtc *crtc)
8920{
8921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008922 struct drm_device *dev = crtc->dev;
8923 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008924
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008925 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008926 work = intel_crtc->unpin_work;
8927 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008928 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008929
8930 if (work) {
8931 cancel_work_sync(&work->work);
8932 kfree(work);
8933 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008934
8935 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008936
Jesse Barnes79e53942008-11-07 14:24:08 -08008937 kfree(intel_crtc);
8938}
8939
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008940static void intel_unpin_work_fn(struct work_struct *__work)
8941{
8942 struct intel_unpin_work *work =
8943 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008944 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008945 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008946
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008947 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008948 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008949 drm_gem_object_unreference(&work->pending_flip_obj->base);
8950 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008951
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008952 intel_update_fbc(dev);
8953 mutex_unlock(&dev->struct_mutex);
8954
Daniel Vetterf99d7062014-06-19 16:01:59 +02008955 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8956
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008957 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8958 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8959
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008960 kfree(work);
8961}
8962
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008963static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008964 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008965{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008966 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8967 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008968 unsigned long flags;
8969
8970 /* Ignore early vblank irqs */
8971 if (intel_crtc == NULL)
8972 return;
8973
Daniel Vetterf3260382014-09-15 14:55:23 +02008974 /*
8975 * This is called both by irq handlers and the reset code (to complete
8976 * lost pageflips) so needs the full irqsave spinlocks.
8977 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008978 spin_lock_irqsave(&dev->event_lock, flags);
8979 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008980
8981 /* Ensure we don't miss a work->pending update ... */
8982 smp_rmb();
8983
8984 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008985 spin_unlock_irqrestore(&dev->event_lock, flags);
8986 return;
8987 }
8988
Chris Wilsond6bbafa2014-09-05 07:13:24 +01008989 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008990
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008991 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008992}
8993
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008994void intel_finish_page_flip(struct drm_device *dev, int pipe)
8995{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008996 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008997 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8998
Mario Kleiner49b14a52010-12-09 07:00:07 +01008999 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009000}
9001
9002void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9003{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009004 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009005 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9006
Mario Kleiner49b14a52010-12-09 07:00:07 +01009007 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009008}
9009
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009010/* Is 'a' after or equal to 'b'? */
9011static bool g4x_flip_count_after_eq(u32 a, u32 b)
9012{
9013 return !((a - b) & 0x80000000);
9014}
9015
9016static bool page_flip_finished(struct intel_crtc *crtc)
9017{
9018 struct drm_device *dev = crtc->base.dev;
9019 struct drm_i915_private *dev_priv = dev->dev_private;
9020
9021 /*
9022 * The relevant registers doen't exist on pre-ctg.
9023 * As the flip done interrupt doesn't trigger for mmio
9024 * flips on gmch platforms, a flip count check isn't
9025 * really needed there. But since ctg has the registers,
9026 * include it in the check anyway.
9027 */
9028 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9029 return true;
9030
9031 /*
9032 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9033 * used the same base address. In that case the mmio flip might
9034 * have completed, but the CS hasn't even executed the flip yet.
9035 *
9036 * A flip count check isn't enough as the CS might have updated
9037 * the base address just after start of vblank, but before we
9038 * managed to process the interrupt. This means we'd complete the
9039 * CS flip too soon.
9040 *
9041 * Combining both checks should get us a good enough result. It may
9042 * still happen that the CS flip has been executed, but has not
9043 * yet actually completed. But in case the base address is the same
9044 * anyway, we don't really care.
9045 */
9046 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9047 crtc->unpin_work->gtt_offset &&
9048 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9049 crtc->unpin_work->flip_count);
9050}
9051
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009052void intel_prepare_page_flip(struct drm_device *dev, int plane)
9053{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009054 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009055 struct intel_crtc *intel_crtc =
9056 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9057 unsigned long flags;
9058
Daniel Vetterf3260382014-09-15 14:55:23 +02009059
9060 /*
9061 * This is called both by irq handlers and the reset code (to complete
9062 * lost pageflips) so needs the full irqsave spinlocks.
9063 *
9064 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009065 * generate a page-flip completion irq, i.e. every modeset
9066 * is also accompanied by a spurious intel_prepare_page_flip().
9067 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009068 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009069 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009070 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009071 spin_unlock_irqrestore(&dev->event_lock, flags);
9072}
9073
Robin Schroereba905b2014-05-18 02:24:50 +02009074static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009075{
9076 /* Ensure that the work item is consistent when activating it ... */
9077 smp_wmb();
9078 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9079 /* and that it is marked active as soon as the irq could fire. */
9080 smp_wmb();
9081}
9082
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009083static int intel_gen2_queue_flip(struct drm_device *dev,
9084 struct drm_crtc *crtc,
9085 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009086 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009087 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009088 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009089{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009090 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009091 u32 flip_mask;
9092 int ret;
9093
Daniel Vetter6d90c952012-04-26 23:28:05 +02009094 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009095 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009096 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009097
9098 /* Can't queue multiple flips, so wait for the previous
9099 * one to finish before executing the next.
9100 */
9101 if (intel_crtc->plane)
9102 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9103 else
9104 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009105 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9106 intel_ring_emit(ring, MI_NOOP);
9107 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9108 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9109 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009110 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009111 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009112
9113 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009114 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009115 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009116}
9117
9118static int intel_gen3_queue_flip(struct drm_device *dev,
9119 struct drm_crtc *crtc,
9120 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009121 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009122 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009123 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009124{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009125 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009126 u32 flip_mask;
9127 int ret;
9128
Daniel Vetter6d90c952012-04-26 23:28:05 +02009129 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009130 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009131 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009132
9133 if (intel_crtc->plane)
9134 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9135 else
9136 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009137 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9138 intel_ring_emit(ring, MI_NOOP);
9139 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9140 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9141 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009142 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009143 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009144
Chris Wilsone7d841c2012-12-03 11:36:30 +00009145 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009146 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009147 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009148}
9149
9150static int intel_gen4_queue_flip(struct drm_device *dev,
9151 struct drm_crtc *crtc,
9152 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009153 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009154 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009155 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009156{
9157 struct drm_i915_private *dev_priv = dev->dev_private;
9158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9159 uint32_t pf, pipesrc;
9160 int ret;
9161
Daniel Vetter6d90c952012-04-26 23:28:05 +02009162 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009163 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009164 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009165
9166 /* i965+ uses the linear or tiled offsets from the
9167 * Display Registers (which do not change across a page-flip)
9168 * so we need only reprogram the base address.
9169 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009170 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9171 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9172 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009173 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009174 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009175
9176 /* XXX Enabling the panel-fitter across page-flip is so far
9177 * untested on non-native modes, so ignore it for now.
9178 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9179 */
9180 pf = 0;
9181 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009182 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009183
9184 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009185 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009186 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009187}
9188
9189static int intel_gen6_queue_flip(struct drm_device *dev,
9190 struct drm_crtc *crtc,
9191 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009192 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009193 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009194 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009195{
9196 struct drm_i915_private *dev_priv = dev->dev_private;
9197 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9198 uint32_t pf, pipesrc;
9199 int ret;
9200
Daniel Vetter6d90c952012-04-26 23:28:05 +02009201 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009202 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009203 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009204
Daniel Vetter6d90c952012-04-26 23:28:05 +02009205 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9206 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9207 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009208 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009209
Chris Wilson99d9acd2012-04-17 20:37:00 +01009210 /* Contrary to the suggestions in the documentation,
9211 * "Enable Panel Fitter" does not seem to be required when page
9212 * flipping with a non-native mode, and worse causes a normal
9213 * modeset to fail.
9214 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9215 */
9216 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009217 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009218 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009219
9220 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009221 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009222 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009223}
9224
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009225static int intel_gen7_queue_flip(struct drm_device *dev,
9226 struct drm_crtc *crtc,
9227 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009228 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009229 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009230 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009231{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009232 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009233 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009234 int len, ret;
9235
Robin Schroereba905b2014-05-18 02:24:50 +02009236 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009237 case PLANE_A:
9238 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9239 break;
9240 case PLANE_B:
9241 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9242 break;
9243 case PLANE_C:
9244 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9245 break;
9246 default:
9247 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009248 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009249 }
9250
Chris Wilsonffe74d72013-08-26 20:58:12 +01009251 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009252 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009253 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009254 /*
9255 * On Gen 8, SRM is now taking an extra dword to accommodate
9256 * 48bits addresses, and we need a NOOP for the batch size to
9257 * stay even.
9258 */
9259 if (IS_GEN8(dev))
9260 len += 2;
9261 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009262
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009263 /*
9264 * BSpec MI_DISPLAY_FLIP for IVB:
9265 * "The full packet must be contained within the same cache line."
9266 *
9267 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9268 * cacheline, if we ever start emitting more commands before
9269 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9270 * then do the cacheline alignment, and finally emit the
9271 * MI_DISPLAY_FLIP.
9272 */
9273 ret = intel_ring_cacheline_align(ring);
9274 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009275 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009276
Chris Wilsonffe74d72013-08-26 20:58:12 +01009277 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009278 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009279 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009280
Chris Wilsonffe74d72013-08-26 20:58:12 +01009281 /* Unmask the flip-done completion message. Note that the bspec says that
9282 * we should do this for both the BCS and RCS, and that we must not unmask
9283 * more than one flip event at any time (or ensure that one flip message
9284 * can be sent by waiting for flip-done prior to queueing new flips).
9285 * Experimentation says that BCS works despite DERRMR masking all
9286 * flip-done completion events and that unmasking all planes at once
9287 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9288 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9289 */
9290 if (ring->id == RCS) {
9291 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9292 intel_ring_emit(ring, DERRMR);
9293 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9294 DERRMR_PIPEB_PRI_FLIP_DONE |
9295 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009296 if (IS_GEN8(dev))
9297 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9298 MI_SRM_LRM_GLOBAL_GTT);
9299 else
9300 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9301 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009302 intel_ring_emit(ring, DERRMR);
9303 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009304 if (IS_GEN8(dev)) {
9305 intel_ring_emit(ring, 0);
9306 intel_ring_emit(ring, MI_NOOP);
9307 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009308 }
9309
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009310 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009311 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009312 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009313 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009314
9315 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009316 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009317 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009318}
9319
Sourab Gupta84c33a62014-06-02 16:47:17 +05309320static bool use_mmio_flip(struct intel_engine_cs *ring,
9321 struct drm_i915_gem_object *obj)
9322{
9323 /*
9324 * This is not being used for older platforms, because
9325 * non-availability of flip done interrupt forces us to use
9326 * CS flips. Older platforms derive flip done using some clever
9327 * tricks involving the flip_pending status bits and vblank irqs.
9328 * So using MMIO flips there would disrupt this mechanism.
9329 */
9330
Chris Wilson8e09bf82014-07-08 10:40:30 +01009331 if (ring == NULL)
9332 return true;
9333
Sourab Gupta84c33a62014-06-02 16:47:17 +05309334 if (INTEL_INFO(ring->dev)->gen < 5)
9335 return false;
9336
9337 if (i915.use_mmio_flip < 0)
9338 return false;
9339 else if (i915.use_mmio_flip > 0)
9340 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009341 else if (i915.enable_execlists)
9342 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309343 else
9344 return ring != obj->ring;
9345}
9346
9347static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9348{
9349 struct drm_device *dev = intel_crtc->base.dev;
9350 struct drm_i915_private *dev_priv = dev->dev_private;
9351 struct intel_framebuffer *intel_fb =
9352 to_intel_framebuffer(intel_crtc->base.primary->fb);
9353 struct drm_i915_gem_object *obj = intel_fb->obj;
9354 u32 dspcntr;
9355 u32 reg;
9356
9357 intel_mark_page_flip_active(intel_crtc);
9358
9359 reg = DSPCNTR(intel_crtc->plane);
9360 dspcntr = I915_READ(reg);
9361
Damien Lespiauc5d97472014-10-25 00:11:11 +01009362 if (obj->tiling_mode != I915_TILING_NONE)
9363 dspcntr |= DISPPLANE_TILED;
9364 else
9365 dspcntr &= ~DISPPLANE_TILED;
9366
Sourab Gupta84c33a62014-06-02 16:47:17 +05309367 I915_WRITE(reg, dspcntr);
9368
9369 I915_WRITE(DSPSURF(intel_crtc->plane),
9370 intel_crtc->unpin_work->gtt_offset);
9371 POSTING_READ(DSPSURF(intel_crtc->plane));
9372}
9373
9374static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9375{
9376 struct intel_engine_cs *ring;
9377 int ret;
9378
9379 lockdep_assert_held(&obj->base.dev->struct_mutex);
9380
9381 if (!obj->last_write_seqno)
9382 return 0;
9383
9384 ring = obj->ring;
9385
9386 if (i915_seqno_passed(ring->get_seqno(ring, true),
9387 obj->last_write_seqno))
9388 return 0;
9389
9390 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9391 if (ret)
9392 return ret;
9393
9394 if (WARN_ON(!ring->irq_get(ring)))
9395 return 0;
9396
9397 return 1;
9398}
9399
9400void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9401{
9402 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9403 struct intel_crtc *intel_crtc;
9404 unsigned long irq_flags;
9405 u32 seqno;
9406
9407 seqno = ring->get_seqno(ring, false);
9408
9409 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9410 for_each_intel_crtc(ring->dev, intel_crtc) {
9411 struct intel_mmio_flip *mmio_flip;
9412
9413 mmio_flip = &intel_crtc->mmio_flip;
9414 if (mmio_flip->seqno == 0)
9415 continue;
9416
9417 if (ring->id != mmio_flip->ring_id)
9418 continue;
9419
9420 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9421 intel_do_mmio_flip(intel_crtc);
9422 mmio_flip->seqno = 0;
9423 ring->irq_put(ring);
9424 }
9425 }
9426 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9427}
9428
9429static int intel_queue_mmio_flip(struct drm_device *dev,
9430 struct drm_crtc *crtc,
9431 struct drm_framebuffer *fb,
9432 struct drm_i915_gem_object *obj,
9433 struct intel_engine_cs *ring,
9434 uint32_t flags)
9435{
9436 struct drm_i915_private *dev_priv = dev->dev_private;
9437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309438 int ret;
9439
9440 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9441 return -EBUSY;
9442
9443 ret = intel_postpone_flip(obj);
9444 if (ret < 0)
9445 return ret;
9446 if (ret == 0) {
9447 intel_do_mmio_flip(intel_crtc);
9448 return 0;
9449 }
9450
Daniel Vetter24955f22014-09-15 14:55:32 +02009451 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309452 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9453 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009454 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309455
9456 /*
9457 * Double check to catch cases where irq fired before
9458 * mmio flip data was ready
9459 */
9460 intel_notify_mmio_flip(obj->ring);
9461 return 0;
9462}
9463
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009464static int intel_default_queue_flip(struct drm_device *dev,
9465 struct drm_crtc *crtc,
9466 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009467 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009468 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009469 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009470{
9471 return -ENODEV;
9472}
9473
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009474static bool __intel_pageflip_stall_check(struct drm_device *dev,
9475 struct drm_crtc *crtc)
9476{
9477 struct drm_i915_private *dev_priv = dev->dev_private;
9478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9479 struct intel_unpin_work *work = intel_crtc->unpin_work;
9480 u32 addr;
9481
9482 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9483 return true;
9484
9485 if (!work->enable_stall_check)
9486 return false;
9487
9488 if (work->flip_ready_vblank == 0) {
9489 if (work->flip_queued_ring &&
9490 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9491 work->flip_queued_seqno))
9492 return false;
9493
9494 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9495 }
9496
9497 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9498 return false;
9499
9500 /* Potential stall - if we see that the flip has happened,
9501 * assume a missed interrupt. */
9502 if (INTEL_INFO(dev)->gen >= 4)
9503 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9504 else
9505 addr = I915_READ(DSPADDR(intel_crtc->plane));
9506
9507 /* There is a potential issue here with a false positive after a flip
9508 * to the same address. We could address this by checking for a
9509 * non-incrementing frame counter.
9510 */
9511 return addr == work->gtt_offset;
9512}
9513
9514void intel_check_page_flip(struct drm_device *dev, int pipe)
9515{
9516 struct drm_i915_private *dev_priv = dev->dev_private;
9517 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9518 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009519
9520 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009521
9522 if (crtc == NULL)
9523 return;
9524
Daniel Vetterf3260382014-09-15 14:55:23 +02009525 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009526 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9527 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9528 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9529 page_flip_completed(intel_crtc);
9530 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009531 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009532}
9533
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009534static int intel_crtc_page_flip(struct drm_crtc *crtc,
9535 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009536 struct drm_pending_vblank_event *event,
9537 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009538{
9539 struct drm_device *dev = crtc->dev;
9540 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009541 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009542 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009543 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009544 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009545 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009546 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009547 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009548
Matt Roper2ff8fde2014-07-08 07:50:07 -07009549 /*
9550 * drm_mode_page_flip_ioctl() should already catch this, but double
9551 * check to be safe. In the future we may enable pageflipping from
9552 * a disabled primary plane.
9553 */
9554 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9555 return -EBUSY;
9556
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009557 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009558 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009559 return -EINVAL;
9560
9561 /*
9562 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9563 * Note that pitch changes could also affect these register.
9564 */
9565 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009566 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9567 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009568 return -EINVAL;
9569
Chris Wilsonf900db42014-02-20 09:26:13 +00009570 if (i915_terminally_wedged(&dev_priv->gpu_error))
9571 goto out_hang;
9572
Daniel Vetterb14c5672013-09-19 12:18:32 +02009573 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009574 if (work == NULL)
9575 return -ENOMEM;
9576
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009577 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009578 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009579 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009580 INIT_WORK(&work->work, intel_unpin_work_fn);
9581
Daniel Vetter87b6b102014-05-15 15:33:46 +02009582 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009583 if (ret)
9584 goto free_work;
9585
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009586 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009587 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009588 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009589 /* Before declaring the flip queue wedged, check if
9590 * the hardware completed the operation behind our backs.
9591 */
9592 if (__intel_pageflip_stall_check(dev, crtc)) {
9593 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9594 page_flip_completed(intel_crtc);
9595 } else {
9596 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009597 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009598
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009599 drm_crtc_vblank_put(crtc);
9600 kfree(work);
9601 return -EBUSY;
9602 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009603 }
9604 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009605 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009606
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009607 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9608 flush_workqueue(dev_priv->wq);
9609
Chris Wilson79158102012-05-23 11:13:58 +01009610 ret = i915_mutex_lock_interruptible(dev);
9611 if (ret)
9612 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009613
Jesse Barnes75dfca82010-02-10 15:09:44 -08009614 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009615 drm_gem_object_reference(&work->old_fb_obj->base);
9616 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009617
Matt Roperf4510a22014-04-01 15:22:40 -07009618 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009619
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009620 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009621
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009622 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009623 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009624
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009625 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009626 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009627
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009628 if (IS_VALLEYVIEW(dev)) {
9629 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009630 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9631 /* vlv: DISPLAY_FLIP fails to change tiling */
9632 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009633 } else if (IS_IVYBRIDGE(dev)) {
9634 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009635 } else if (INTEL_INFO(dev)->gen >= 7) {
9636 ring = obj->ring;
9637 if (ring == NULL || ring->id != RCS)
9638 ring = &dev_priv->ring[BCS];
9639 } else {
9640 ring = &dev_priv->ring[RCS];
9641 }
9642
9643 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009644 if (ret)
9645 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009646
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009647 work->gtt_offset =
9648 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9649
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009650 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309651 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9652 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009653 if (ret)
9654 goto cleanup_unpin;
9655
9656 work->flip_queued_seqno = obj->last_write_seqno;
9657 work->flip_queued_ring = obj->ring;
9658 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309659 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009660 page_flip_flags);
9661 if (ret)
9662 goto cleanup_unpin;
9663
9664 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9665 work->flip_queued_ring = ring;
9666 }
9667
9668 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9669 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009670
Daniel Vettera071fa02014-06-18 23:28:09 +02009671 i915_gem_track_fb(work->old_fb_obj, obj,
9672 INTEL_FRONTBUFFER_PRIMARY(pipe));
9673
Chris Wilson7782de32011-07-08 12:22:41 +01009674 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009675 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009676 mutex_unlock(&dev->struct_mutex);
9677
Jesse Barnese5510fa2010-07-01 16:48:37 -07009678 trace_i915_flip_request(intel_crtc->plane, obj);
9679
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009680 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009681
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009682cleanup_unpin:
9683 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009684cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009685 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009686 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009687 drm_gem_object_unreference(&work->old_fb_obj->base);
9688 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009689 mutex_unlock(&dev->struct_mutex);
9690
Chris Wilson79158102012-05-23 11:13:58 +01009691cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009692 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009693 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009694 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009695
Daniel Vetter87b6b102014-05-15 15:33:46 +02009696 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009697free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009698 kfree(work);
9699
Chris Wilsonf900db42014-02-20 09:26:13 +00009700 if (ret == -EIO) {
9701out_hang:
9702 intel_crtc_wait_for_pending_flips(crtc);
9703 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009704 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009705 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009706 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009707 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009708 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009709 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009710 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009711}
9712
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009713static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009714 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9715 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009716};
9717
Daniel Vetter9a935852012-07-05 22:34:27 +02009718/**
9719 * intel_modeset_update_staged_output_state
9720 *
9721 * Updates the staged output configuration state, e.g. after we've read out the
9722 * current hw state.
9723 */
9724static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9725{
Ville Syrjälä76688512014-01-10 11:28:06 +02009726 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009727 struct intel_encoder *encoder;
9728 struct intel_connector *connector;
9729
9730 list_for_each_entry(connector, &dev->mode_config.connector_list,
9731 base.head) {
9732 connector->new_encoder =
9733 to_intel_encoder(connector->base.encoder);
9734 }
9735
Damien Lespiaub2784e12014-08-05 11:29:37 +01009736 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009737 encoder->new_crtc =
9738 to_intel_crtc(encoder->base.crtc);
9739 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009740
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009741 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009742 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009743
9744 if (crtc->new_enabled)
9745 crtc->new_config = &crtc->config;
9746 else
9747 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009748 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009749}
9750
9751/**
9752 * intel_modeset_commit_output_state
9753 *
9754 * This function copies the stage display pipe configuration to the real one.
9755 */
9756static void intel_modeset_commit_output_state(struct drm_device *dev)
9757{
Ville Syrjälä76688512014-01-10 11:28:06 +02009758 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009759 struct intel_encoder *encoder;
9760 struct intel_connector *connector;
9761
9762 list_for_each_entry(connector, &dev->mode_config.connector_list,
9763 base.head) {
9764 connector->base.encoder = &connector->new_encoder->base;
9765 }
9766
Damien Lespiaub2784e12014-08-05 11:29:37 +01009767 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009768 encoder->base.crtc = &encoder->new_crtc->base;
9769 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009770
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009771 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009772 crtc->base.enabled = crtc->new_enabled;
9773 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009774}
9775
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009776static void
Robin Schroereba905b2014-05-18 02:24:50 +02009777connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009778 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009779{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009780 int bpp = pipe_config->pipe_bpp;
9781
9782 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9783 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009784 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009785
9786 /* Don't use an invalid EDID bpc value */
9787 if (connector->base.display_info.bpc &&
9788 connector->base.display_info.bpc * 3 < bpp) {
9789 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9790 bpp, connector->base.display_info.bpc*3);
9791 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9792 }
9793
9794 /* Clamp bpp to 8 on screens without EDID 1.4 */
9795 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9796 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9797 bpp);
9798 pipe_config->pipe_bpp = 24;
9799 }
9800}
9801
9802static int
9803compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9804 struct drm_framebuffer *fb,
9805 struct intel_crtc_config *pipe_config)
9806{
9807 struct drm_device *dev = crtc->base.dev;
9808 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009809 int bpp;
9810
Daniel Vetterd42264b2013-03-28 16:38:08 +01009811 switch (fb->pixel_format) {
9812 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009813 bpp = 8*3; /* since we go through a colormap */
9814 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009815 case DRM_FORMAT_XRGB1555:
9816 case DRM_FORMAT_ARGB1555:
9817 /* checked in intel_framebuffer_init already */
9818 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9819 return -EINVAL;
9820 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009821 bpp = 6*3; /* min is 18bpp */
9822 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009823 case DRM_FORMAT_XBGR8888:
9824 case DRM_FORMAT_ABGR8888:
9825 /* checked in intel_framebuffer_init already */
9826 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9827 return -EINVAL;
9828 case DRM_FORMAT_XRGB8888:
9829 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009830 bpp = 8*3;
9831 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009832 case DRM_FORMAT_XRGB2101010:
9833 case DRM_FORMAT_ARGB2101010:
9834 case DRM_FORMAT_XBGR2101010:
9835 case DRM_FORMAT_ABGR2101010:
9836 /* checked in intel_framebuffer_init already */
9837 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009838 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009839 bpp = 10*3;
9840 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009841 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009842 default:
9843 DRM_DEBUG_KMS("unsupported depth\n");
9844 return -EINVAL;
9845 }
9846
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009847 pipe_config->pipe_bpp = bpp;
9848
9849 /* Clamp display bpp to EDID value */
9850 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009851 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009852 if (!connector->new_encoder ||
9853 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009854 continue;
9855
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009856 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009857 }
9858
9859 return bpp;
9860}
9861
Daniel Vetter644db712013-09-19 14:53:58 +02009862static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9863{
9864 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9865 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009866 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009867 mode->crtc_hdisplay, mode->crtc_hsync_start,
9868 mode->crtc_hsync_end, mode->crtc_htotal,
9869 mode->crtc_vdisplay, mode->crtc_vsync_start,
9870 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9871}
9872
Daniel Vetterc0b03412013-05-28 12:05:54 +02009873static void intel_dump_pipe_config(struct intel_crtc *crtc,
9874 struct intel_crtc_config *pipe_config,
9875 const char *context)
9876{
9877 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9878 context, pipe_name(crtc->pipe));
9879
9880 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9881 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9882 pipe_config->pipe_bpp, pipe_config->dither);
9883 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9884 pipe_config->has_pch_encoder,
9885 pipe_config->fdi_lanes,
9886 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9887 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9888 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009889 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9890 pipe_config->has_dp_encoder,
9891 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9892 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9893 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009894
9895 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9896 pipe_config->has_dp_encoder,
9897 pipe_config->dp_m2_n2.gmch_m,
9898 pipe_config->dp_m2_n2.gmch_n,
9899 pipe_config->dp_m2_n2.link_m,
9900 pipe_config->dp_m2_n2.link_n,
9901 pipe_config->dp_m2_n2.tu);
9902
Daniel Vetterc0b03412013-05-28 12:05:54 +02009903 DRM_DEBUG_KMS("requested mode:\n");
9904 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9905 DRM_DEBUG_KMS("adjusted mode:\n");
9906 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009907 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009908 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009909 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9910 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009911 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9912 pipe_config->gmch_pfit.control,
9913 pipe_config->gmch_pfit.pgm_ratios,
9914 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009915 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009916 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009917 pipe_config->pch_pfit.size,
9918 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009919 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009920 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009921}
9922
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009923static bool encoders_cloneable(const struct intel_encoder *a,
9924 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009925{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009926 /* masks could be asymmetric, so check both ways */
9927 return a == b || (a->cloneable & (1 << b->type) &&
9928 b->cloneable & (1 << a->type));
9929}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009930
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009931static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9932 struct intel_encoder *encoder)
9933{
9934 struct drm_device *dev = crtc->base.dev;
9935 struct intel_encoder *source_encoder;
9936
Damien Lespiaub2784e12014-08-05 11:29:37 +01009937 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009938 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009939 continue;
9940
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009941 if (!encoders_cloneable(encoder, source_encoder))
9942 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009943 }
9944
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009945 return true;
9946}
9947
9948static bool check_encoder_cloning(struct intel_crtc *crtc)
9949{
9950 struct drm_device *dev = crtc->base.dev;
9951 struct intel_encoder *encoder;
9952
Damien Lespiaub2784e12014-08-05 11:29:37 +01009953 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009954 if (encoder->new_crtc != crtc)
9955 continue;
9956
9957 if (!check_single_encoder_cloning(crtc, encoder))
9958 return false;
9959 }
9960
9961 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009962}
9963
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009964static struct intel_crtc_config *
9965intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009966 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009967 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009968{
9969 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009970 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009971 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009972 int plane_bpp, ret = -EINVAL;
9973 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009974
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009975 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009976 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9977 return ERR_PTR(-EINVAL);
9978 }
9979
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009980 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9981 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009982 return ERR_PTR(-ENOMEM);
9983
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009984 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9985 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009986
Daniel Vettere143a212013-07-04 12:01:15 +02009987 pipe_config->cpu_transcoder =
9988 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009989 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009990
Imre Deak2960bc92013-07-30 13:36:32 +03009991 /*
9992 * Sanitize sync polarity flags based on requested ones. If neither
9993 * positive or negative polarity is requested, treat this as meaning
9994 * negative polarity.
9995 */
9996 if (!(pipe_config->adjusted_mode.flags &
9997 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9998 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9999
10000 if (!(pipe_config->adjusted_mode.flags &
10001 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10002 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10003
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010004 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10005 * plane pixel format and any sink constraints into account. Returns the
10006 * source plane bpp so that dithering can be selected on mismatches
10007 * after encoders and crtc also have had their say. */
10008 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10009 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010010 if (plane_bpp < 0)
10011 goto fail;
10012
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010013 /*
10014 * Determine the real pipe dimensions. Note that stereo modes can
10015 * increase the actual pipe size due to the frame doubling and
10016 * insertion of additional space for blanks between the frame. This
10017 * is stored in the crtc timings. We use the requested mode to do this
10018 * computation to clearly distinguish it from the adjusted mode, which
10019 * can be changed by the connectors in the below retry loop.
10020 */
10021 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10022 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10023 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10024
Daniel Vettere29c22c2013-02-21 00:00:16 +010010025encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010026 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010027 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010028 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010029
Daniel Vetter135c81b2013-07-21 21:37:09 +020010030 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010031 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010032
Daniel Vetter7758a112012-07-08 19:40:39 +020010033 /* Pass our mode to the connectors and the CRTC to give them a chance to
10034 * adjust it according to limitations or connector properties, and also
10035 * a chance to reject the mode entirely.
10036 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010037 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010038
10039 if (&encoder->new_crtc->base != crtc)
10040 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010041
Daniel Vetterefea6e82013-07-21 21:36:59 +020010042 if (!(encoder->compute_config(encoder, pipe_config))) {
10043 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010044 goto fail;
10045 }
10046 }
10047
Daniel Vetterff9a6752013-06-01 17:16:21 +020010048 /* Set default port clock if not overwritten by the encoder. Needs to be
10049 * done afterwards in case the encoder adjusts the mode. */
10050 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010051 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10052 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010053
Daniel Vettera43f6e02013-06-07 23:10:32 +020010054 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010055 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010056 DRM_DEBUG_KMS("CRTC fixup failed\n");
10057 goto fail;
10058 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010059
10060 if (ret == RETRY) {
10061 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10062 ret = -EINVAL;
10063 goto fail;
10064 }
10065
10066 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10067 retry = false;
10068 goto encoder_retry;
10069 }
10070
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010071 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10072 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10073 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10074
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010075 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010076fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010077 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010078 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010079}
10080
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010081/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10082 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10083static void
10084intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10085 unsigned *prepare_pipes, unsigned *disable_pipes)
10086{
10087 struct intel_crtc *intel_crtc;
10088 struct drm_device *dev = crtc->dev;
10089 struct intel_encoder *encoder;
10090 struct intel_connector *connector;
10091 struct drm_crtc *tmp_crtc;
10092
10093 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10094
10095 /* Check which crtcs have changed outputs connected to them, these need
10096 * to be part of the prepare_pipes mask. We don't (yet) support global
10097 * modeset across multiple crtcs, so modeset_pipes will only have one
10098 * bit set at most. */
10099 list_for_each_entry(connector, &dev->mode_config.connector_list,
10100 base.head) {
10101 if (connector->base.encoder == &connector->new_encoder->base)
10102 continue;
10103
10104 if (connector->base.encoder) {
10105 tmp_crtc = connector->base.encoder->crtc;
10106
10107 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10108 }
10109
10110 if (connector->new_encoder)
10111 *prepare_pipes |=
10112 1 << connector->new_encoder->new_crtc->pipe;
10113 }
10114
Damien Lespiaub2784e12014-08-05 11:29:37 +010010115 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010116 if (encoder->base.crtc == &encoder->new_crtc->base)
10117 continue;
10118
10119 if (encoder->base.crtc) {
10120 tmp_crtc = encoder->base.crtc;
10121
10122 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10123 }
10124
10125 if (encoder->new_crtc)
10126 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10127 }
10128
Ville Syrjälä76688512014-01-10 11:28:06 +020010129 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010130 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010131 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010132 continue;
10133
Ville Syrjälä76688512014-01-10 11:28:06 +020010134 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010135 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010136 else
10137 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010138 }
10139
10140
10141 /* set_mode is also used to update properties on life display pipes. */
10142 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010143 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010144 *prepare_pipes |= 1 << intel_crtc->pipe;
10145
Daniel Vetterb6c51642013-04-12 18:48:43 +020010146 /*
10147 * For simplicity do a full modeset on any pipe where the output routing
10148 * changed. We could be more clever, but that would require us to be
10149 * more careful with calling the relevant encoder->mode_set functions.
10150 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010151 if (*prepare_pipes)
10152 *modeset_pipes = *prepare_pipes;
10153
10154 /* ... and mask these out. */
10155 *modeset_pipes &= ~(*disable_pipes);
10156 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010157
10158 /*
10159 * HACK: We don't (yet) fully support global modesets. intel_set_config
10160 * obies this rule, but the modeset restore mode of
10161 * intel_modeset_setup_hw_state does not.
10162 */
10163 *modeset_pipes &= 1 << intel_crtc->pipe;
10164 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010165
10166 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10167 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010168}
10169
Daniel Vetterea9d7582012-07-10 10:42:52 +020010170static bool intel_crtc_in_use(struct drm_crtc *crtc)
10171{
10172 struct drm_encoder *encoder;
10173 struct drm_device *dev = crtc->dev;
10174
10175 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10176 if (encoder->crtc == crtc)
10177 return true;
10178
10179 return false;
10180}
10181
10182static void
10183intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10184{
10185 struct intel_encoder *intel_encoder;
10186 struct intel_crtc *intel_crtc;
10187 struct drm_connector *connector;
10188
Damien Lespiaub2784e12014-08-05 11:29:37 +010010189 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010190 if (!intel_encoder->base.crtc)
10191 continue;
10192
10193 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10194
10195 if (prepare_pipes & (1 << intel_crtc->pipe))
10196 intel_encoder->connectors_active = false;
10197 }
10198
10199 intel_modeset_commit_output_state(dev);
10200
Ville Syrjälä76688512014-01-10 11:28:06 +020010201 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010202 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010203 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010204 WARN_ON(intel_crtc->new_config &&
10205 intel_crtc->new_config != &intel_crtc->config);
10206 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010207 }
10208
10209 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10210 if (!connector->encoder || !connector->encoder->crtc)
10211 continue;
10212
10213 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10214
10215 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010216 struct drm_property *dpms_property =
10217 dev->mode_config.dpms_property;
10218
Daniel Vetterea9d7582012-07-10 10:42:52 +020010219 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010220 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010221 dpms_property,
10222 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010223
10224 intel_encoder = to_intel_encoder(connector->encoder);
10225 intel_encoder->connectors_active = true;
10226 }
10227 }
10228
10229}
10230
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010231static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010232{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010233 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010234
10235 if (clock1 == clock2)
10236 return true;
10237
10238 if (!clock1 || !clock2)
10239 return false;
10240
10241 diff = abs(clock1 - clock2);
10242
10243 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10244 return true;
10245
10246 return false;
10247}
10248
Daniel Vetter25c5b262012-07-08 22:08:04 +020010249#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10250 list_for_each_entry((intel_crtc), \
10251 &(dev)->mode_config.crtc_list, \
10252 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010253 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010254
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010255static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010256intel_pipe_config_compare(struct drm_device *dev,
10257 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010258 struct intel_crtc_config *pipe_config)
10259{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010260#define PIPE_CONF_CHECK_X(name) \
10261 if (current_config->name != pipe_config->name) { \
10262 DRM_ERROR("mismatch in " #name " " \
10263 "(expected 0x%08x, found 0x%08x)\n", \
10264 current_config->name, \
10265 pipe_config->name); \
10266 return false; \
10267 }
10268
Daniel Vetter08a24032013-04-19 11:25:34 +020010269#define PIPE_CONF_CHECK_I(name) \
10270 if (current_config->name != pipe_config->name) { \
10271 DRM_ERROR("mismatch in " #name " " \
10272 "(expected %i, found %i)\n", \
10273 current_config->name, \
10274 pipe_config->name); \
10275 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010276 }
10277
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010278/* This is required for BDW+ where there is only one set of registers for
10279 * switching between high and low RR.
10280 * This macro can be used whenever a comparison has to be made between one
10281 * hw state and multiple sw state variables.
10282 */
10283#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10284 if ((current_config->name != pipe_config->name) && \
10285 (current_config->alt_name != pipe_config->name)) { \
10286 DRM_ERROR("mismatch in " #name " " \
10287 "(expected %i or %i, found %i)\n", \
10288 current_config->name, \
10289 current_config->alt_name, \
10290 pipe_config->name); \
10291 return false; \
10292 }
10293
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010294#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10295 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010296 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010297 "(expected %i, found %i)\n", \
10298 current_config->name & (mask), \
10299 pipe_config->name & (mask)); \
10300 return false; \
10301 }
10302
Ville Syrjälä5e550652013-09-06 23:29:07 +030010303#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10304 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10305 DRM_ERROR("mismatch in " #name " " \
10306 "(expected %i, found %i)\n", \
10307 current_config->name, \
10308 pipe_config->name); \
10309 return false; \
10310 }
10311
Daniel Vetterbb760062013-06-06 14:55:52 +020010312#define PIPE_CONF_QUIRK(quirk) \
10313 ((current_config->quirks | pipe_config->quirks) & (quirk))
10314
Daniel Vettereccb1402013-05-22 00:50:22 +020010315 PIPE_CONF_CHECK_I(cpu_transcoder);
10316
Daniel Vetter08a24032013-04-19 11:25:34 +020010317 PIPE_CONF_CHECK_I(has_pch_encoder);
10318 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010319 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10320 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10321 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10322 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10323 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010324
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010325 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010326
10327 if (INTEL_INFO(dev)->gen < 8) {
10328 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10329 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10330 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10331 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10332 PIPE_CONF_CHECK_I(dp_m_n.tu);
10333
10334 if (current_config->has_drrs) {
10335 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10336 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10337 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10338 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10339 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10340 }
10341 } else {
10342 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10343 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10344 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10345 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10346 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10347 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010348
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010349 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10350 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10355
10356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10358 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10362
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010363 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010364 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010365 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10366 IS_VALLEYVIEW(dev))
10367 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010368
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010369 PIPE_CONF_CHECK_I(has_audio);
10370
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010371 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10372 DRM_MODE_FLAG_INTERLACE);
10373
Daniel Vetterbb760062013-06-06 14:55:52 +020010374 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10375 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10376 DRM_MODE_FLAG_PHSYNC);
10377 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10378 DRM_MODE_FLAG_NHSYNC);
10379 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10380 DRM_MODE_FLAG_PVSYNC);
10381 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10382 DRM_MODE_FLAG_NVSYNC);
10383 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010384
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010385 PIPE_CONF_CHECK_I(pipe_src_w);
10386 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010387
Daniel Vetter99535992014-04-13 12:00:33 +020010388 /*
10389 * FIXME: BIOS likes to set up a cloned config with lvds+external
10390 * screen. Since we don't yet re-compute the pipe config when moving
10391 * just the lvds port away to another pipe the sw tracking won't match.
10392 *
10393 * Proper atomic modesets with recomputed global state will fix this.
10394 * Until then just don't check gmch state for inherited modes.
10395 */
10396 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10397 PIPE_CONF_CHECK_I(gmch_pfit.control);
10398 /* pfit ratios are autocomputed by the hw on gen4+ */
10399 if (INTEL_INFO(dev)->gen < 4)
10400 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10401 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10402 }
10403
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010404 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10405 if (current_config->pch_pfit.enabled) {
10406 PIPE_CONF_CHECK_I(pch_pfit.pos);
10407 PIPE_CONF_CHECK_I(pch_pfit.size);
10408 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010409
Jesse Barnese59150d2014-01-07 13:30:45 -080010410 /* BDW+ don't expose a synchronous way to read the state */
10411 if (IS_HASWELL(dev))
10412 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010413
Ville Syrjälä282740f2013-09-04 18:30:03 +030010414 PIPE_CONF_CHECK_I(double_wide);
10415
Daniel Vetter26804af2014-06-25 22:01:55 +030010416 PIPE_CONF_CHECK_X(ddi_pll_sel);
10417
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010418 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010419 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010420 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010421 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10422 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010423 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010424
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010425 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10426 PIPE_CONF_CHECK_I(pipe_bpp);
10427
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010428 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10429 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010430
Daniel Vetter66e985c2013-06-05 13:34:20 +020010431#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010432#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010433#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010434#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010435#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010436#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010437
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010438 return true;
10439}
10440
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010441static void
10442check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010443{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010444 struct intel_connector *connector;
10445
10446 list_for_each_entry(connector, &dev->mode_config.connector_list,
10447 base.head) {
10448 /* This also checks the encoder/connector hw state with the
10449 * ->get_hw_state callbacks. */
10450 intel_connector_check_state(connector);
10451
10452 WARN(&connector->new_encoder->base != connector->base.encoder,
10453 "connector's staged encoder doesn't match current encoder\n");
10454 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010455}
10456
10457static void
10458check_encoder_state(struct drm_device *dev)
10459{
10460 struct intel_encoder *encoder;
10461 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010462
Damien Lespiaub2784e12014-08-05 11:29:37 +010010463 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010464 bool enabled = false;
10465 bool active = false;
10466 enum pipe pipe, tracked_pipe;
10467
10468 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10469 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010470 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010471
10472 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10473 "encoder's stage crtc doesn't match current crtc\n");
10474 WARN(encoder->connectors_active && !encoder->base.crtc,
10475 "encoder's active_connectors set, but no crtc\n");
10476
10477 list_for_each_entry(connector, &dev->mode_config.connector_list,
10478 base.head) {
10479 if (connector->base.encoder != &encoder->base)
10480 continue;
10481 enabled = true;
10482 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10483 active = true;
10484 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010485 /*
10486 * for MST connectors if we unplug the connector is gone
10487 * away but the encoder is still connected to a crtc
10488 * until a modeset happens in response to the hotplug.
10489 */
10490 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10491 continue;
10492
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010493 WARN(!!encoder->base.crtc != enabled,
10494 "encoder's enabled state mismatch "
10495 "(expected %i, found %i)\n",
10496 !!encoder->base.crtc, enabled);
10497 WARN(active && !encoder->base.crtc,
10498 "active encoder with no crtc\n");
10499
10500 WARN(encoder->connectors_active != active,
10501 "encoder's computed active state doesn't match tracked active state "
10502 "(expected %i, found %i)\n", active, encoder->connectors_active);
10503
10504 active = encoder->get_hw_state(encoder, &pipe);
10505 WARN(active != encoder->connectors_active,
10506 "encoder's hw state doesn't match sw tracking "
10507 "(expected %i, found %i)\n",
10508 encoder->connectors_active, active);
10509
10510 if (!encoder->base.crtc)
10511 continue;
10512
10513 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10514 WARN(active && pipe != tracked_pipe,
10515 "active encoder's pipe doesn't match"
10516 "(expected %i, found %i)\n",
10517 tracked_pipe, pipe);
10518
10519 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010520}
10521
10522static void
10523check_crtc_state(struct drm_device *dev)
10524{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010525 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010526 struct intel_crtc *crtc;
10527 struct intel_encoder *encoder;
10528 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010529
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010530 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010531 bool enabled = false;
10532 bool active = false;
10533
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010534 memset(&pipe_config, 0, sizeof(pipe_config));
10535
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010536 DRM_DEBUG_KMS("[CRTC:%d]\n",
10537 crtc->base.base.id);
10538
10539 WARN(crtc->active && !crtc->base.enabled,
10540 "active crtc, but not enabled in sw tracking\n");
10541
Damien Lespiaub2784e12014-08-05 11:29:37 +010010542 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010543 if (encoder->base.crtc != &crtc->base)
10544 continue;
10545 enabled = true;
10546 if (encoder->connectors_active)
10547 active = true;
10548 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010549
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010550 WARN(active != crtc->active,
10551 "crtc's computed active state doesn't match tracked active state "
10552 "(expected %i, found %i)\n", active, crtc->active);
10553 WARN(enabled != crtc->base.enabled,
10554 "crtc's computed enabled state doesn't match tracked enabled state "
10555 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10556
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010557 active = dev_priv->display.get_pipe_config(crtc,
10558 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010559
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010560 /* hw state is inconsistent with the pipe quirk */
10561 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10562 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010563 active = crtc->active;
10564
Damien Lespiaub2784e12014-08-05 11:29:37 +010010565 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010566 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010567 if (encoder->base.crtc != &crtc->base)
10568 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010569 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010570 encoder->get_config(encoder, &pipe_config);
10571 }
10572
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010573 WARN(crtc->active != active,
10574 "crtc active state doesn't match with hw state "
10575 "(expected %i, found %i)\n", crtc->active, active);
10576
Daniel Vetterc0b03412013-05-28 12:05:54 +020010577 if (active &&
10578 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10579 WARN(1, "pipe state doesn't match!\n");
10580 intel_dump_pipe_config(crtc, &pipe_config,
10581 "[hw state]");
10582 intel_dump_pipe_config(crtc, &crtc->config,
10583 "[sw state]");
10584 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010585 }
10586}
10587
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010588static void
10589check_shared_dpll_state(struct drm_device *dev)
10590{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010591 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010592 struct intel_crtc *crtc;
10593 struct intel_dpll_hw_state dpll_hw_state;
10594 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010595
10596 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10597 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10598 int enabled_crtcs = 0, active_crtcs = 0;
10599 bool active;
10600
10601 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10602
10603 DRM_DEBUG_KMS("%s\n", pll->name);
10604
10605 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10606
10607 WARN(pll->active > pll->refcount,
10608 "more active pll users than references: %i vs %i\n",
10609 pll->active, pll->refcount);
10610 WARN(pll->active && !pll->on,
10611 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010612 WARN(pll->on && !pll->active,
10613 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010614 WARN(pll->on != active,
10615 "pll on state mismatch (expected %i, found %i)\n",
10616 pll->on, active);
10617
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010618 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010619 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10620 enabled_crtcs++;
10621 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10622 active_crtcs++;
10623 }
10624 WARN(pll->active != active_crtcs,
10625 "pll active crtcs mismatch (expected %i, found %i)\n",
10626 pll->active, active_crtcs);
10627 WARN(pll->refcount != enabled_crtcs,
10628 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10629 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010630
10631 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10632 sizeof(dpll_hw_state)),
10633 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010634 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010635}
10636
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010637void
10638intel_modeset_check_state(struct drm_device *dev)
10639{
10640 check_connector_state(dev);
10641 check_encoder_state(dev);
10642 check_crtc_state(dev);
10643 check_shared_dpll_state(dev);
10644}
10645
Ville Syrjälä18442d02013-09-13 16:00:08 +030010646void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10647 int dotclock)
10648{
10649 /*
10650 * FDI already provided one idea for the dotclock.
10651 * Yell if the encoder disagrees.
10652 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010653 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010654 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010655 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010656}
10657
Ville Syrjälä80715b22014-05-15 20:23:23 +030010658static void update_scanline_offset(struct intel_crtc *crtc)
10659{
10660 struct drm_device *dev = crtc->base.dev;
10661
10662 /*
10663 * The scanline counter increments at the leading edge of hsync.
10664 *
10665 * On most platforms it starts counting from vtotal-1 on the
10666 * first active line. That means the scanline counter value is
10667 * always one less than what we would expect. Ie. just after
10668 * start of vblank, which also occurs at start of hsync (on the
10669 * last active line), the scanline counter will read vblank_start-1.
10670 *
10671 * On gen2 the scanline counter starts counting from 1 instead
10672 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10673 * to keep the value positive), instead of adding one.
10674 *
10675 * On HSW+ the behaviour of the scanline counter depends on the output
10676 * type. For DP ports it behaves like most other platforms, but on HDMI
10677 * there's an extra 1 line difference. So we need to add two instead of
10678 * one to the value.
10679 */
10680 if (IS_GEN2(dev)) {
10681 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10682 int vtotal;
10683
10684 vtotal = mode->crtc_vtotal;
10685 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10686 vtotal /= 2;
10687
10688 crtc->scanline_offset = vtotal - 1;
10689 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010690 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010691 crtc->scanline_offset = 2;
10692 } else
10693 crtc->scanline_offset = 1;
10694}
10695
Daniel Vetterf30da182013-04-11 20:22:50 +020010696static int __intel_set_mode(struct drm_crtc *crtc,
10697 struct drm_display_mode *mode,
10698 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010699{
10700 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010701 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010702 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010703 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010704 struct intel_crtc *intel_crtc;
10705 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010706 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010707
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010708 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010709 if (!saved_mode)
10710 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010711
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010712 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010713 &prepare_pipes, &disable_pipes);
10714
Tim Gardner3ac18232012-12-07 07:54:26 -070010715 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010716
Daniel Vetter25c5b262012-07-08 22:08:04 +020010717 /* Hack: Because we don't (yet) support global modeset on multiple
10718 * crtcs, we don't keep track of the new mode for more than one crtc.
10719 * Hence simply check whether any bit is set in modeset_pipes in all the
10720 * pieces of code that are not yet converted to deal with mutliple crtcs
10721 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010722 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010723 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010724 if (IS_ERR(pipe_config)) {
10725 ret = PTR_ERR(pipe_config);
10726 pipe_config = NULL;
10727
Tim Gardner3ac18232012-12-07 07:54:26 -070010728 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010729 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010730 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10731 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010732 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010733 }
10734
Jesse Barnes30a970c2013-11-04 13:48:12 -080010735 /*
10736 * See if the config requires any additional preparation, e.g.
10737 * to adjust global state with pipes off. We need to do this
10738 * here so we can get the modeset_pipe updated config for the new
10739 * mode set on this crtc. For other crtcs we need to use the
10740 * adjusted_mode bits in the crtc directly.
10741 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010742 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010743 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010744
Ville Syrjäläc164f832013-11-05 22:34:12 +020010745 /* may have added more to prepare_pipes than we should */
10746 prepare_pipes &= ~disable_pipes;
10747 }
10748
Daniel Vetter460da9162013-03-27 00:44:51 +010010749 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10750 intel_crtc_disable(&intel_crtc->base);
10751
Daniel Vetterea9d7582012-07-10 10:42:52 +020010752 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10753 if (intel_crtc->base.enabled)
10754 dev_priv->display.crtc_disable(&intel_crtc->base);
10755 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010756
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010757 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10758 * to set it here already despite that we pass it down the callchain.
10759 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010760 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010761 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010762 /* mode_set/enable/disable functions rely on a correct pipe
10763 * config. */
10764 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010765 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010766
10767 /*
10768 * Calculate and store various constants which
10769 * are later needed by vblank and swap-completion
10770 * timestamping. They are derived from true hwmode.
10771 */
10772 drm_calc_timestamping_constants(crtc,
10773 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010774 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010775
Daniel Vetterea9d7582012-07-10 10:42:52 +020010776 /* Only after disabling all output pipelines that will be changed can we
10777 * update the the output configuration. */
10778 intel_modeset_update_state(dev, prepare_pipes);
10779
Daniel Vetter47fab732012-10-26 10:58:18 +020010780 if (dev_priv->display.modeset_global_resources)
10781 dev_priv->display.modeset_global_resources(dev);
10782
Daniel Vettera6778b32012-07-02 09:56:42 +020010783 /* Set up the DPLL and any encoders state that needs to adjust or depend
10784 * on the DPLL.
10785 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010786 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010787 struct drm_framebuffer *old_fb = crtc->primary->fb;
10788 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10789 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010790
10791 mutex_lock(&dev->struct_mutex);
10792 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010793 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010794 NULL);
10795 if (ret != 0) {
10796 DRM_ERROR("pin & fence failed\n");
10797 mutex_unlock(&dev->struct_mutex);
10798 goto done;
10799 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010800 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010801 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010802 i915_gem_track_fb(old_obj, obj,
10803 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010804 mutex_unlock(&dev->struct_mutex);
10805
10806 crtc->primary->fb = fb;
10807 crtc->x = x;
10808 crtc->y = y;
10809
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010810 ret = dev_priv->display.crtc_mode_set(intel_crtc, x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010811 if (ret)
10812 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010813 }
10814
10815 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010816 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10817 update_scanline_offset(intel_crtc);
10818
Daniel Vetter25c5b262012-07-08 22:08:04 +020010819 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010820 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010821
Daniel Vettera6778b32012-07-02 09:56:42 +020010822 /* FIXME: add subpixel order */
10823done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010824 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010825 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010826
Tim Gardner3ac18232012-12-07 07:54:26 -070010827out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010828 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010829 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010830 return ret;
10831}
10832
Damien Lespiaue7457a92013-08-08 22:28:59 +010010833static int intel_set_mode(struct drm_crtc *crtc,
10834 struct drm_display_mode *mode,
10835 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010836{
10837 int ret;
10838
10839 ret = __intel_set_mode(crtc, mode, x, y, fb);
10840
10841 if (ret == 0)
10842 intel_modeset_check_state(crtc->dev);
10843
10844 return ret;
10845}
10846
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010847void intel_crtc_restore_mode(struct drm_crtc *crtc)
10848{
Matt Roperf4510a22014-04-01 15:22:40 -070010849 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010850}
10851
Daniel Vetter25c5b262012-07-08 22:08:04 +020010852#undef for_each_intel_crtc_masked
10853
Daniel Vetterd9e55602012-07-04 22:16:09 +020010854static void intel_set_config_free(struct intel_set_config *config)
10855{
10856 if (!config)
10857 return;
10858
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010859 kfree(config->save_connector_encoders);
10860 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010861 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010862 kfree(config);
10863}
10864
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010865static int intel_set_config_save_state(struct drm_device *dev,
10866 struct intel_set_config *config)
10867{
Ville Syrjälä76688512014-01-10 11:28:06 +020010868 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010869 struct drm_encoder *encoder;
10870 struct drm_connector *connector;
10871 int count;
10872
Ville Syrjälä76688512014-01-10 11:28:06 +020010873 config->save_crtc_enabled =
10874 kcalloc(dev->mode_config.num_crtc,
10875 sizeof(bool), GFP_KERNEL);
10876 if (!config->save_crtc_enabled)
10877 return -ENOMEM;
10878
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010879 config->save_encoder_crtcs =
10880 kcalloc(dev->mode_config.num_encoder,
10881 sizeof(struct drm_crtc *), GFP_KERNEL);
10882 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010883 return -ENOMEM;
10884
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010885 config->save_connector_encoders =
10886 kcalloc(dev->mode_config.num_connector,
10887 sizeof(struct drm_encoder *), GFP_KERNEL);
10888 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010889 return -ENOMEM;
10890
10891 /* Copy data. Note that driver private data is not affected.
10892 * Should anything bad happen only the expected state is
10893 * restored, not the drivers personal bookkeeping.
10894 */
10895 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010896 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010897 config->save_crtc_enabled[count++] = crtc->enabled;
10898 }
10899
10900 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010901 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010902 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010903 }
10904
10905 count = 0;
10906 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010907 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010908 }
10909
10910 return 0;
10911}
10912
10913static void intel_set_config_restore_state(struct drm_device *dev,
10914 struct intel_set_config *config)
10915{
Ville Syrjälä76688512014-01-10 11:28:06 +020010916 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010917 struct intel_encoder *encoder;
10918 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010919 int count;
10920
10921 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010922 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010923 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010924
10925 if (crtc->new_enabled)
10926 crtc->new_config = &crtc->config;
10927 else
10928 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010929 }
10930
10931 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010010932 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010933 encoder->new_crtc =
10934 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010935 }
10936
10937 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010938 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10939 connector->new_encoder =
10940 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010941 }
10942}
10943
Imre Deake3de42b2013-05-03 19:44:07 +020010944static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010945is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010946{
10947 int i;
10948
Chris Wilson2e57f472013-07-17 12:14:40 +010010949 if (set->num_connectors == 0)
10950 return false;
10951
10952 if (WARN_ON(set->connectors == NULL))
10953 return false;
10954
10955 for (i = 0; i < set->num_connectors; i++)
10956 if (set->connectors[i]->encoder &&
10957 set->connectors[i]->encoder->crtc == set->crtc &&
10958 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010959 return true;
10960
10961 return false;
10962}
10963
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010964static void
10965intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10966 struct intel_set_config *config)
10967{
10968
10969 /* We should be able to check here if the fb has the same properties
10970 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010971 if (is_crtc_connector_off(set)) {
10972 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010973 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010974 /*
10975 * If we have no fb, we can only flip as long as the crtc is
10976 * active, otherwise we need a full mode set. The crtc may
10977 * be active if we've only disabled the primary plane, or
10978 * in fastboot situations.
10979 */
Matt Roperf4510a22014-04-01 15:22:40 -070010980 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010981 struct intel_crtc *intel_crtc =
10982 to_intel_crtc(set->crtc);
10983
Matt Roper3b150f02014-05-29 08:06:53 -070010984 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010985 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10986 config->fb_changed = true;
10987 } else {
10988 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10989 config->mode_changed = true;
10990 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010991 } else if (set->fb == NULL) {
10992 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010993 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010994 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010995 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010996 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010997 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010998 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010999 }
11000
Daniel Vetter835c5872012-07-10 18:11:08 +020011001 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011002 config->fb_changed = true;
11003
11004 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11005 DRM_DEBUG_KMS("modes are different, full mode set\n");
11006 drm_mode_debug_printmodeline(&set->crtc->mode);
11007 drm_mode_debug_printmodeline(set->mode);
11008 config->mode_changed = true;
11009 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011010
11011 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11012 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011013}
11014
Daniel Vetter2e431052012-07-04 22:42:15 +020011015static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011016intel_modeset_stage_output_state(struct drm_device *dev,
11017 struct drm_mode_set *set,
11018 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011019{
Daniel Vetter9a935852012-07-05 22:34:27 +020011020 struct intel_connector *connector;
11021 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011022 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011023 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011024
Damien Lespiau9abdda72013-02-13 13:29:23 +000011025 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011026 * of connectors. For paranoia, double-check this. */
11027 WARN_ON(!set->fb && (set->num_connectors != 0));
11028 WARN_ON(set->fb && (set->num_connectors == 0));
11029
Daniel Vetter9a935852012-07-05 22:34:27 +020011030 list_for_each_entry(connector, &dev->mode_config.connector_list,
11031 base.head) {
11032 /* Otherwise traverse passed in connector list and get encoders
11033 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011034 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011035 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011036 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011037 break;
11038 }
11039 }
11040
Daniel Vetter9a935852012-07-05 22:34:27 +020011041 /* If we disable the crtc, disable all its connectors. Also, if
11042 * the connector is on the changing crtc but not on the new
11043 * connector list, disable it. */
11044 if ((!set->fb || ro == set->num_connectors) &&
11045 connector->base.encoder &&
11046 connector->base.encoder->crtc == set->crtc) {
11047 connector->new_encoder = NULL;
11048
11049 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11050 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011051 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011052 }
11053
11054
11055 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011056 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011057 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011058 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011059 }
11060 /* connector->new_encoder is now updated for all connectors. */
11061
11062 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011063 list_for_each_entry(connector, &dev->mode_config.connector_list,
11064 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011065 struct drm_crtc *new_crtc;
11066
Daniel Vetter9a935852012-07-05 22:34:27 +020011067 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011068 continue;
11069
Daniel Vetter9a935852012-07-05 22:34:27 +020011070 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011071
11072 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011073 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011074 new_crtc = set->crtc;
11075 }
11076
11077 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011078 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11079 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011080 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011081 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011082 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011083
11084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11085 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011086 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011087 new_crtc->base.id);
11088 }
11089
11090 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011091 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011092 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011093 list_for_each_entry(connector,
11094 &dev->mode_config.connector_list,
11095 base.head) {
11096 if (connector->new_encoder == encoder) {
11097 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011098 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011099 }
11100 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011101
11102 if (num_connectors == 0)
11103 encoder->new_crtc = NULL;
11104 else if (num_connectors > 1)
11105 return -EINVAL;
11106
Daniel Vetter9a935852012-07-05 22:34:27 +020011107 /* Only now check for crtc changes so we don't miss encoders
11108 * that will be disabled. */
11109 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011110 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011111 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011112 }
11113 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011114 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011115 list_for_each_entry(connector, &dev->mode_config.connector_list,
11116 base.head) {
11117 if (connector->new_encoder)
11118 if (connector->new_encoder != connector->encoder)
11119 connector->encoder = connector->new_encoder;
11120 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011121 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011122 crtc->new_enabled = false;
11123
Damien Lespiaub2784e12014-08-05 11:29:37 +010011124 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011125 if (encoder->new_crtc == crtc) {
11126 crtc->new_enabled = true;
11127 break;
11128 }
11129 }
11130
11131 if (crtc->new_enabled != crtc->base.enabled) {
11132 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11133 crtc->new_enabled ? "en" : "dis");
11134 config->mode_changed = true;
11135 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011136
11137 if (crtc->new_enabled)
11138 crtc->new_config = &crtc->config;
11139 else
11140 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011141 }
11142
Daniel Vetter2e431052012-07-04 22:42:15 +020011143 return 0;
11144}
11145
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011146static void disable_crtc_nofb(struct intel_crtc *crtc)
11147{
11148 struct drm_device *dev = crtc->base.dev;
11149 struct intel_encoder *encoder;
11150 struct intel_connector *connector;
11151
11152 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11153 pipe_name(crtc->pipe));
11154
11155 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11156 if (connector->new_encoder &&
11157 connector->new_encoder->new_crtc == crtc)
11158 connector->new_encoder = NULL;
11159 }
11160
Damien Lespiaub2784e12014-08-05 11:29:37 +010011161 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011162 if (encoder->new_crtc == crtc)
11163 encoder->new_crtc = NULL;
11164 }
11165
11166 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011167 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011168}
11169
Daniel Vetter2e431052012-07-04 22:42:15 +020011170static int intel_crtc_set_config(struct drm_mode_set *set)
11171{
11172 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011173 struct drm_mode_set save_set;
11174 struct intel_set_config *config;
11175 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011176
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011177 BUG_ON(!set);
11178 BUG_ON(!set->crtc);
11179 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011180
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011181 /* Enforce sane interface api - has been abused by the fb helper. */
11182 BUG_ON(!set->mode && set->fb);
11183 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011184
Daniel Vetter2e431052012-07-04 22:42:15 +020011185 if (set->fb) {
11186 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11187 set->crtc->base.id, set->fb->base.id,
11188 (int)set->num_connectors, set->x, set->y);
11189 } else {
11190 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011191 }
11192
11193 dev = set->crtc->dev;
11194
11195 ret = -ENOMEM;
11196 config = kzalloc(sizeof(*config), GFP_KERNEL);
11197 if (!config)
11198 goto out_config;
11199
11200 ret = intel_set_config_save_state(dev, config);
11201 if (ret)
11202 goto out_config;
11203
11204 save_set.crtc = set->crtc;
11205 save_set.mode = &set->crtc->mode;
11206 save_set.x = set->crtc->x;
11207 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011208 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011209
11210 /* Compute whether we need a full modeset, only an fb base update or no
11211 * change at all. In the future we might also check whether only the
11212 * mode changed, e.g. for LVDS where we only change the panel fitter in
11213 * such cases. */
11214 intel_set_config_compute_mode_changes(set, config);
11215
Daniel Vetter9a935852012-07-05 22:34:27 +020011216 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011217 if (ret)
11218 goto fail;
11219
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011220 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011221 ret = intel_set_mode(set->crtc, set->mode,
11222 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011223 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011224 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11225
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011226 intel_crtc_wait_for_pending_flips(set->crtc);
11227
Daniel Vetter4f660f42012-07-02 09:47:37 +020011228 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011229 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011230
11231 /*
11232 * We need to make sure the primary plane is re-enabled if it
11233 * has previously been turned off.
11234 */
11235 if (!intel_crtc->primary_enabled && ret == 0) {
11236 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011237 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011238 }
11239
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011240 /*
11241 * In the fastboot case this may be our only check of the
11242 * state after boot. It would be better to only do it on
11243 * the first update, but we don't have a nice way of doing that
11244 * (and really, set_config isn't used much for high freq page
11245 * flipping, so increasing its cost here shouldn't be a big
11246 * deal).
11247 */
Jani Nikulad330a952014-01-21 11:24:25 +020011248 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011249 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011250 }
11251
Chris Wilson2d05eae2013-05-03 17:36:25 +010011252 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011253 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11254 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011255fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011256 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011257
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011258 /*
11259 * HACK: if the pipe was on, but we didn't have a framebuffer,
11260 * force the pipe off to avoid oopsing in the modeset code
11261 * due to fb==NULL. This should only happen during boot since
11262 * we don't yet reconstruct the FB from the hardware state.
11263 */
11264 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11265 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11266
Chris Wilson2d05eae2013-05-03 17:36:25 +010011267 /* Try to restore the config */
11268 if (config->mode_changed &&
11269 intel_set_mode(save_set.crtc, save_set.mode,
11270 save_set.x, save_set.y, save_set.fb))
11271 DRM_ERROR("failed to restore config after modeset failure\n");
11272 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011273
Daniel Vetterd9e55602012-07-04 22:16:09 +020011274out_config:
11275 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011276 return ret;
11277}
11278
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011279static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011280 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011281 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011282 .destroy = intel_crtc_destroy,
11283 .page_flip = intel_crtc_page_flip,
11284};
11285
Daniel Vetter53589012013-06-05 13:34:16 +020011286static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11287 struct intel_shared_dpll *pll,
11288 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011289{
Daniel Vetter53589012013-06-05 13:34:16 +020011290 uint32_t val;
11291
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011292 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011293 return false;
11294
Daniel Vetter53589012013-06-05 13:34:16 +020011295 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011296 hw_state->dpll = val;
11297 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11298 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011299
11300 return val & DPLL_VCO_ENABLE;
11301}
11302
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011303static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11304 struct intel_shared_dpll *pll)
11305{
11306 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11307 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11308}
11309
Daniel Vettere7b903d2013-06-05 13:34:14 +020011310static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11311 struct intel_shared_dpll *pll)
11312{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011313 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011314 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011315
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011316 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11317
11318 /* Wait for the clocks to stabilize. */
11319 POSTING_READ(PCH_DPLL(pll->id));
11320 udelay(150);
11321
11322 /* The pixel multiplier can only be updated once the
11323 * DPLL is enabled and the clocks are stable.
11324 *
11325 * So write it again.
11326 */
11327 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11328 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011329 udelay(200);
11330}
11331
11332static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11333 struct intel_shared_dpll *pll)
11334{
11335 struct drm_device *dev = dev_priv->dev;
11336 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011337
11338 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011339 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011340 if (intel_crtc_to_shared_dpll(crtc) == pll)
11341 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11342 }
11343
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011344 I915_WRITE(PCH_DPLL(pll->id), 0);
11345 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011346 udelay(200);
11347}
11348
Daniel Vetter46edb022013-06-05 13:34:12 +020011349static char *ibx_pch_dpll_names[] = {
11350 "PCH DPLL A",
11351 "PCH DPLL B",
11352};
11353
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011354static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011355{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011356 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011357 int i;
11358
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011359 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011360
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011361 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011362 dev_priv->shared_dplls[i].id = i;
11363 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011364 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011365 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11366 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011367 dev_priv->shared_dplls[i].get_hw_state =
11368 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011369 }
11370}
11371
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011372static void intel_shared_dpll_init(struct drm_device *dev)
11373{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011374 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011375
Daniel Vetter9cd86932014-06-25 22:01:57 +030011376 if (HAS_DDI(dev))
11377 intel_ddi_pll_init(dev);
11378 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011379 ibx_pch_dpll_init(dev);
11380 else
11381 dev_priv->num_shared_dpll = 0;
11382
11383 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011384}
11385
Matt Roper465c1202014-05-29 08:06:54 -070011386static int
11387intel_primary_plane_disable(struct drm_plane *plane)
11388{
11389 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011390 struct intel_crtc *intel_crtc;
11391
11392 if (!plane->fb)
11393 return 0;
11394
11395 BUG_ON(!plane->crtc);
11396
11397 intel_crtc = to_intel_crtc(plane->crtc);
11398
11399 /*
11400 * Even though we checked plane->fb above, it's still possible that
11401 * the primary plane has been implicitly disabled because the crtc
11402 * coordinates given weren't visible, or because we detected
11403 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11404 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11405 * In either case, we need to unpin the FB and let the fb pointer get
11406 * updated, but otherwise we don't need to touch the hardware.
11407 */
11408 if (!intel_crtc->primary_enabled)
11409 goto disable_unpin;
11410
11411 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011412 intel_disable_primary_hw_plane(plane, plane->crtc);
11413
Matt Roper465c1202014-05-29 08:06:54 -070011414disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011415 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011416 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011417 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011418 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011419 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011420 plane->fb = NULL;
11421
11422 return 0;
11423}
11424
11425static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011426intel_check_primary_plane(struct drm_plane *plane,
11427 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011428{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011429 struct drm_crtc *crtc = state->crtc;
11430 struct drm_framebuffer *fb = state->fb;
11431 struct drm_rect *dest = &state->dst;
11432 struct drm_rect *src = &state->src;
11433 const struct drm_rect *clip = &state->clip;
11434
Gustavo Padovan3ead8bb2014-10-24 19:00:18 +010011435 return drm_plane_helper_check_update(plane, crtc, fb,
11436 src, dest, clip,
11437 DRM_PLANE_HELPER_NO_SCALING,
11438 DRM_PLANE_HELPER_NO_SCALING,
11439 false, true, &state->visible);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011440}
11441
11442static int
Gustavo Padovan14af2932014-10-24 14:51:31 +010011443intel_prepare_primary_plane(struct drm_plane *plane,
11444 struct intel_plane_state *state)
11445{
11446 struct drm_crtc *crtc = state->crtc;
11447 struct drm_framebuffer *fb = state->fb;
11448 struct drm_device *dev = crtc->dev;
11449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11450 enum pipe pipe = intel_crtc->pipe;
11451 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11452 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11453 int ret;
11454
11455 intel_crtc_wait_for_pending_flips(crtc);
11456
11457 if (intel_crtc_has_pending_flip(crtc)) {
11458 DRM_ERROR("pipe is still busy with an old pageflip\n");
11459 return -EBUSY;
11460 }
11461
11462 if (old_obj != obj) {
11463 mutex_lock(&dev->struct_mutex);
11464 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11465 if (ret == 0)
11466 i915_gem_track_fb(old_obj, obj,
11467 INTEL_FRONTBUFFER_PRIMARY(pipe));
11468 mutex_unlock(&dev->struct_mutex);
11469 if (ret != 0) {
11470 DRM_DEBUG_KMS("pin & fence failed\n");
11471 return ret;
11472 }
11473 }
11474
11475 return 0;
11476}
11477
11478static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011479intel_commit_primary_plane(struct drm_plane *plane,
11480 struct intel_plane_state *state)
11481{
11482 struct drm_crtc *crtc = state->crtc;
11483 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011484 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011485 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011487 enum pipe pipe = intel_crtc->pipe;
11488 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011489 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11490 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011491 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011492 struct drm_rect *src = &state->src;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011493
11494 crtc->primary->fb = fb;
11495 crtc->x = src->x1;
11496 crtc->y = src->y1;
11497
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011498 intel_plane->crtc_x = state->orig_dst.x1;
11499 intel_plane->crtc_y = state->orig_dst.y1;
11500 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11501 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11502 intel_plane->src_x = state->orig_src.x1;
11503 intel_plane->src_y = state->orig_src.y1;
11504 intel_plane->src_w = drm_rect_width(&state->orig_src);
11505 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011506 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011507
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011508 if (intel_crtc->active) {
11509 /*
11510 * FBC does not work on some platforms for rotated
11511 * planes, so disable it when rotation is not 0 and
11512 * update it when rotation is set back to 0.
11513 *
11514 * FIXME: This is redundant with the fbc update done in
11515 * the primary plane enable function except that that
11516 * one is done too late. We eventually need to unify
11517 * this.
11518 */
11519 if (intel_crtc->primary_enabled &&
11520 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11521 dev_priv->fbc.plane == intel_crtc->plane &&
11522 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11523 intel_disable_fbc(dev);
11524 }
11525
11526 if (state->visible) {
11527 bool was_enabled = intel_crtc->primary_enabled;
11528
11529 /* FIXME: kill this fastboot hack */
11530 intel_update_pipe_size(intel_crtc);
11531
11532 intel_crtc->primary_enabled = true;
11533
11534 dev_priv->display.update_primary_plane(crtc, plane->fb,
11535 crtc->x, crtc->y);
11536
11537 /*
11538 * BDW signals flip done immediately if the plane
11539 * is disabled, even if the plane enable is already
11540 * armed to occur at the next vblank :(
11541 */
11542 if (IS_BROADWELL(dev) && !was_enabled)
11543 intel_wait_for_vblank(dev, intel_crtc->pipe);
11544 } else {
11545 /*
11546 * If clipping results in a non-visible primary plane,
11547 * we'll disable the primary plane. Note that this is
11548 * a bit different than what happens if userspace
11549 * explicitly disables the plane by passing fb=0
11550 * because plane->fb still gets set and pinned.
11551 */
11552 intel_disable_primary_hw_plane(plane, crtc);
11553 }
11554
11555 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11556
11557 mutex_lock(&dev->struct_mutex);
11558 intel_update_fbc(dev);
11559 mutex_unlock(&dev->struct_mutex);
11560 }
11561
11562 if (old_fb && old_fb != fb) {
11563 if (intel_crtc->active)
11564 intel_wait_for_vblank(dev, intel_crtc->pipe);
11565
11566 mutex_lock(&dev->struct_mutex);
11567 intel_unpin_fb_obj(old_obj);
11568 mutex_unlock(&dev->struct_mutex);
11569 }
Matt Roper465c1202014-05-29 08:06:54 -070011570}
11571
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011572static int
11573intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11574 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11575 unsigned int crtc_w, unsigned int crtc_h,
11576 uint32_t src_x, uint32_t src_y,
11577 uint32_t src_w, uint32_t src_h)
11578{
11579 struct intel_plane_state state;
11580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11581 int ret;
11582
11583 state.crtc = crtc;
11584 state.fb = fb;
11585
11586 /* sample coordinates in 16.16 fixed point */
11587 state.src.x1 = src_x;
11588 state.src.x2 = src_x + src_w;
11589 state.src.y1 = src_y;
11590 state.src.y2 = src_y + src_h;
11591
11592 /* integer pixels */
11593 state.dst.x1 = crtc_x;
11594 state.dst.x2 = crtc_x + crtc_w;
11595 state.dst.y1 = crtc_y;
11596 state.dst.y2 = crtc_y + crtc_h;
11597
11598 state.clip.x1 = 0;
11599 state.clip.y1 = 0;
11600 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11601 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11602
11603 state.orig_src = state.src;
11604 state.orig_dst = state.dst;
11605
11606 ret = intel_check_primary_plane(plane, &state);
11607 if (ret)
11608 return ret;
11609
Gustavo Padovan14af2932014-10-24 14:51:31 +010011610 ret = intel_prepare_primary_plane(plane, &state);
11611 if (ret)
11612 return ret;
11613
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011614 intel_commit_primary_plane(plane, &state);
11615
11616 return 0;
11617}
11618
Matt Roper3d7d6512014-06-10 08:28:13 -070011619/* Common destruction function for both primary and cursor planes */
11620static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011621{
11622 struct intel_plane *intel_plane = to_intel_plane(plane);
11623 drm_plane_cleanup(plane);
11624 kfree(intel_plane);
11625}
11626
11627static const struct drm_plane_funcs intel_primary_plane_funcs = {
11628 .update_plane = intel_primary_plane_setplane,
11629 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011630 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011631 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011632};
11633
11634static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11635 int pipe)
11636{
11637 struct intel_plane *primary;
11638 const uint32_t *intel_primary_formats;
11639 int num_formats;
11640
11641 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11642 if (primary == NULL)
11643 return NULL;
11644
11645 primary->can_scale = false;
11646 primary->max_downscale = 1;
11647 primary->pipe = pipe;
11648 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011649 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011650 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11651 primary->plane = !pipe;
11652
11653 if (INTEL_INFO(dev)->gen <= 3) {
11654 intel_primary_formats = intel_primary_formats_gen2;
11655 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11656 } else {
11657 intel_primary_formats = intel_primary_formats_gen4;
11658 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11659 }
11660
11661 drm_universal_plane_init(dev, &primary->base, 0,
11662 &intel_primary_plane_funcs,
11663 intel_primary_formats, num_formats,
11664 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011665
11666 if (INTEL_INFO(dev)->gen >= 4) {
11667 if (!dev->mode_config.rotation_property)
11668 dev->mode_config.rotation_property =
11669 drm_mode_create_rotation_property(dev,
11670 BIT(DRM_ROTATE_0) |
11671 BIT(DRM_ROTATE_180));
11672 if (dev->mode_config.rotation_property)
11673 drm_object_attach_property(&primary->base.base,
11674 dev->mode_config.rotation_property,
11675 primary->rotation);
11676 }
11677
Matt Roper465c1202014-05-29 08:06:54 -070011678 return &primary->base;
11679}
11680
Matt Roper3d7d6512014-06-10 08:28:13 -070011681static int
11682intel_cursor_plane_disable(struct drm_plane *plane)
11683{
11684 if (!plane->fb)
11685 return 0;
11686
11687 BUG_ON(!plane->crtc);
11688
11689 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11690}
11691
11692static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011693intel_check_cursor_plane(struct drm_plane *plane,
11694 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011695{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011696 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011697 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011698 struct drm_framebuffer *fb = state->fb;
11699 struct drm_rect *dest = &state->dst;
11700 struct drm_rect *src = &state->src;
11701 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011702 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11703 int crtc_w, crtc_h;
11704 unsigned stride;
11705 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011706
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011707 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030011708 src, dest, clip,
11709 DRM_PLANE_HELPER_NO_SCALING,
11710 DRM_PLANE_HELPER_NO_SCALING,
11711 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011712 if (ret)
11713 return ret;
11714
11715
11716 /* if we want to turn off the cursor ignore width and height */
11717 if (!obj)
11718 return 0;
11719
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011720 /* Check for which cursor types we support */
11721 crtc_w = drm_rect_width(&state->orig_dst);
11722 crtc_h = drm_rect_height(&state->orig_dst);
11723 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11724 DRM_DEBUG("Cursor dimension not supported\n");
11725 return -EINVAL;
11726 }
11727
11728 stride = roundup_pow_of_two(crtc_w) * 4;
11729 if (obj->base.size < stride * crtc_h) {
11730 DRM_DEBUG_KMS("buffer is too small\n");
11731 return -ENOMEM;
11732 }
11733
Gustavo Padovane391ea82014-09-24 14:20:25 -030011734 if (fb == crtc->cursor->fb)
11735 return 0;
11736
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011737 /* we only need to pin inside GTT if cursor is non-phy */
11738 mutex_lock(&dev->struct_mutex);
11739 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11740 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11741 ret = -EINVAL;
11742 }
11743 mutex_unlock(&dev->struct_mutex);
11744
11745 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011746}
11747
11748static int
11749intel_commit_cursor_plane(struct drm_plane *plane,
11750 struct intel_plane_state *state)
11751{
11752 struct drm_crtc *crtc = state->crtc;
11753 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070011755 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper3d7d6512014-06-10 08:28:13 -070011756 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11757 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011758 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011759
Gustavo Padovan852e7872014-09-05 17:22:31 -030011760 crtc->cursor_x = state->orig_dst.x1;
11761 crtc->cursor_y = state->orig_dst.y1;
Sonika Jindala919db92014-10-23 07:41:33 -070011762
11763 intel_plane->crtc_x = state->orig_dst.x1;
11764 intel_plane->crtc_y = state->orig_dst.y1;
11765 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11766 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11767 intel_plane->src_x = state->orig_src.x1;
11768 intel_plane->src_y = state->orig_src.y1;
11769 intel_plane->src_w = drm_rect_width(&state->orig_src);
11770 intel_plane->src_h = drm_rect_height(&state->orig_src);
11771 intel_plane->obj = obj;
11772
Matt Roper3d7d6512014-06-10 08:28:13 -070011773 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011774 crtc_w = drm_rect_width(&state->orig_dst);
11775 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011776 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11777 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011778 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011779
11780 intel_frontbuffer_flip(crtc->dev,
11781 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11782
Matt Roper3d7d6512014-06-10 08:28:13 -070011783 return 0;
11784 }
11785}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011786
11787static int
11788intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11789 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11790 unsigned int crtc_w, unsigned int crtc_h,
11791 uint32_t src_x, uint32_t src_y,
11792 uint32_t src_w, uint32_t src_h)
11793{
11794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11795 struct intel_plane_state state;
11796 int ret;
11797
11798 state.crtc = crtc;
11799 state.fb = fb;
11800
11801 /* sample coordinates in 16.16 fixed point */
11802 state.src.x1 = src_x;
11803 state.src.x2 = src_x + src_w;
11804 state.src.y1 = src_y;
11805 state.src.y2 = src_y + src_h;
11806
11807 /* integer pixels */
11808 state.dst.x1 = crtc_x;
11809 state.dst.x2 = crtc_x + crtc_w;
11810 state.dst.y1 = crtc_y;
11811 state.dst.y2 = crtc_y + crtc_h;
11812
11813 state.clip.x1 = 0;
11814 state.clip.y1 = 0;
11815 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11816 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11817
11818 state.orig_src = state.src;
11819 state.orig_dst = state.dst;
11820
11821 ret = intel_check_cursor_plane(plane, &state);
11822 if (ret)
11823 return ret;
11824
11825 return intel_commit_cursor_plane(plane, &state);
11826}
11827
Matt Roper3d7d6512014-06-10 08:28:13 -070011828static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11829 .update_plane = intel_cursor_plane_update,
11830 .disable_plane = intel_cursor_plane_disable,
11831 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011832 .set_property = intel_plane_set_property,
Matt Roper3d7d6512014-06-10 08:28:13 -070011833};
11834
11835static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11836 int pipe)
11837{
11838 struct intel_plane *cursor;
11839
11840 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11841 if (cursor == NULL)
11842 return NULL;
11843
11844 cursor->can_scale = false;
11845 cursor->max_downscale = 1;
11846 cursor->pipe = pipe;
11847 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011848 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roper3d7d6512014-06-10 08:28:13 -070011849
11850 drm_universal_plane_init(dev, &cursor->base, 0,
11851 &intel_cursor_plane_funcs,
11852 intel_cursor_formats,
11853 ARRAY_SIZE(intel_cursor_formats),
11854 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011855
11856 if (INTEL_INFO(dev)->gen >= 4) {
11857 if (!dev->mode_config.rotation_property)
11858 dev->mode_config.rotation_property =
11859 drm_mode_create_rotation_property(dev,
11860 BIT(DRM_ROTATE_0) |
11861 BIT(DRM_ROTATE_180));
11862 if (dev->mode_config.rotation_property)
11863 drm_object_attach_property(&cursor->base.base,
11864 dev->mode_config.rotation_property,
11865 cursor->rotation);
11866 }
11867
Matt Roper3d7d6512014-06-10 08:28:13 -070011868 return &cursor->base;
11869}
11870
Hannes Ederb358d0a2008-12-18 21:18:47 +010011871static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011872{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011873 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011874 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011875 struct drm_plane *primary = NULL;
11876 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011877 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011878
Daniel Vetter955382f2013-09-19 14:05:45 +020011879 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011880 if (intel_crtc == NULL)
11881 return;
11882
Matt Roper465c1202014-05-29 08:06:54 -070011883 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011884 if (!primary)
11885 goto fail;
11886
11887 cursor = intel_cursor_plane_create(dev, pipe);
11888 if (!cursor)
11889 goto fail;
11890
Matt Roper465c1202014-05-29 08:06:54 -070011891 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011892 cursor, &intel_crtc_funcs);
11893 if (ret)
11894 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011895
11896 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011897 for (i = 0; i < 256; i++) {
11898 intel_crtc->lut_r[i] = i;
11899 intel_crtc->lut_g[i] = i;
11900 intel_crtc->lut_b[i] = i;
11901 }
11902
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011903 /*
11904 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011905 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011906 */
Jesse Barnes80824002009-09-10 15:28:06 -070011907 intel_crtc->pipe = pipe;
11908 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011909 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011910 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011911 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011912 }
11913
Chris Wilson4b0e3332014-05-30 16:35:26 +030011914 intel_crtc->cursor_base = ~0;
11915 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030011916 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011917
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011918 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11919 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11920 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11921 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11922
Jesse Barnes79e53942008-11-07 14:24:08 -080011923 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011924
11925 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011926 return;
11927
11928fail:
11929 if (primary)
11930 drm_plane_cleanup(primary);
11931 if (cursor)
11932 drm_plane_cleanup(cursor);
11933 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011934}
11935
Jesse Barnes752aa882013-10-31 18:55:49 +020011936enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11937{
11938 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011939 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011940
Rob Clark51fd3712013-11-19 12:10:12 -050011941 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011942
11943 if (!encoder)
11944 return INVALID_PIPE;
11945
11946 return to_intel_crtc(encoder->crtc)->pipe;
11947}
11948
Carl Worth08d7b3d2009-04-29 14:43:54 -070011949int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011950 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011951{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011952 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011953 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011954 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011955
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011956 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11957 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011958
Rob Clark7707e652014-07-17 23:30:04 -040011959 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011960
Rob Clark7707e652014-07-17 23:30:04 -040011961 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011962 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011963 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011964 }
11965
Rob Clark7707e652014-07-17 23:30:04 -040011966 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011967 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011968
Daniel Vetterc05422d2009-08-11 16:05:30 +020011969 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011970}
11971
Daniel Vetter66a92782012-07-12 20:08:18 +020011972static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011973{
Daniel Vetter66a92782012-07-12 20:08:18 +020011974 struct drm_device *dev = encoder->base.dev;
11975 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011976 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011977 int entry = 0;
11978
Damien Lespiaub2784e12014-08-05 11:29:37 +010011979 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011980 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011981 index_mask |= (1 << entry);
11982
Jesse Barnes79e53942008-11-07 14:24:08 -080011983 entry++;
11984 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011985
Jesse Barnes79e53942008-11-07 14:24:08 -080011986 return index_mask;
11987}
11988
Chris Wilson4d302442010-12-14 19:21:29 +000011989static bool has_edp_a(struct drm_device *dev)
11990{
11991 struct drm_i915_private *dev_priv = dev->dev_private;
11992
11993 if (!IS_MOBILE(dev))
11994 return false;
11995
11996 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11997 return false;
11998
Damien Lespiaue3589902014-02-07 19:12:50 +000011999 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012000 return false;
12001
12002 return true;
12003}
12004
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012005const char *intel_output_name(int output)
12006{
12007 static const char *names[] = {
12008 [INTEL_OUTPUT_UNUSED] = "Unused",
12009 [INTEL_OUTPUT_ANALOG] = "Analog",
12010 [INTEL_OUTPUT_DVO] = "DVO",
12011 [INTEL_OUTPUT_SDVO] = "SDVO",
12012 [INTEL_OUTPUT_LVDS] = "LVDS",
12013 [INTEL_OUTPUT_TVOUT] = "TV",
12014 [INTEL_OUTPUT_HDMI] = "HDMI",
12015 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12016 [INTEL_OUTPUT_EDP] = "eDP",
12017 [INTEL_OUTPUT_DSI] = "DSI",
12018 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12019 };
12020
12021 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12022 return "Invalid";
12023
12024 return names[output];
12025}
12026
Jesse Barnes84b4e042014-06-25 08:24:29 -070012027static bool intel_crt_present(struct drm_device *dev)
12028{
12029 struct drm_i915_private *dev_priv = dev->dev_private;
12030
Damien Lespiau884497e2013-12-03 13:56:23 +000012031 if (INTEL_INFO(dev)->gen >= 9)
12032 return false;
12033
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012034 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012035 return false;
12036
12037 if (IS_CHERRYVIEW(dev))
12038 return false;
12039
12040 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12041 return false;
12042
12043 return true;
12044}
12045
Jesse Barnes79e53942008-11-07 14:24:08 -080012046static void intel_setup_outputs(struct drm_device *dev)
12047{
Eric Anholt725e30a2009-01-22 13:01:02 -080012048 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012049 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012050 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012051
Daniel Vetterc9093352013-06-06 22:22:47 +020012052 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012053
Jesse Barnes84b4e042014-06-25 08:24:29 -070012054 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012055 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012056
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012057 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012058 int found;
12059
12060 /* Haswell uses DDI functions to detect digital outputs */
12061 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12062 /* DDI A only supports eDP */
12063 if (found)
12064 intel_ddi_init(dev, PORT_A);
12065
12066 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12067 * register */
12068 found = I915_READ(SFUSE_STRAP);
12069
12070 if (found & SFUSE_STRAP_DDIB_DETECTED)
12071 intel_ddi_init(dev, PORT_B);
12072 if (found & SFUSE_STRAP_DDIC_DETECTED)
12073 intel_ddi_init(dev, PORT_C);
12074 if (found & SFUSE_STRAP_DDID_DETECTED)
12075 intel_ddi_init(dev, PORT_D);
12076 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012077 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012078 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012079
12080 if (has_edp_a(dev))
12081 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012082
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012083 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012084 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012085 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012086 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012087 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012088 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012089 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012090 }
12091
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012092 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012093 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012094
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012095 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012096 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012097
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012098 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012099 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012100
Daniel Vetter270b3042012-10-27 15:52:05 +020012101 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012102 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012103 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012104 /*
12105 * The DP_DETECTED bit is the latched state of the DDC
12106 * SDA pin at boot. However since eDP doesn't require DDC
12107 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12108 * eDP ports may have been muxed to an alternate function.
12109 * Thus we can't rely on the DP_DETECTED bit alone to detect
12110 * eDP ports. Consult the VBT as well as DP_DETECTED to
12111 * detect eDP ports.
12112 */
12113 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012114 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12115 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012116 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12117 intel_dp_is_edp(dev, PORT_B))
12118 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012119
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012120 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012121 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12122 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012123 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12124 intel_dp_is_edp(dev, PORT_C))
12125 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012126
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012127 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012128 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012129 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12130 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012131 /* eDP not supported on port D, so don't check VBT */
12132 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12133 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012134 }
12135
Jani Nikula3cfca972013-08-27 15:12:26 +030012136 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012137 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012138 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012139
Paulo Zanonie2debe92013-02-18 19:00:27 -030012140 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012141 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012142 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012143 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12144 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012145 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012146 }
Ma Ling27185ae2009-08-24 13:50:23 +080012147
Imre Deake7281ea2013-05-08 13:14:08 +030012148 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012149 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012150 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012151
12152 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012153
Paulo Zanonie2debe92013-02-18 19:00:27 -030012154 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012155 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012156 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012157 }
Ma Ling27185ae2009-08-24 13:50:23 +080012158
Paulo Zanonie2debe92013-02-18 19:00:27 -030012159 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012160
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012161 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12162 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012163 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012164 }
Imre Deake7281ea2013-05-08 13:14:08 +030012165 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012166 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012167 }
Ma Ling27185ae2009-08-24 13:50:23 +080012168
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012169 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012170 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012171 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012172 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012173 intel_dvo_init(dev);
12174
Zhenyu Wang103a1962009-11-27 11:44:36 +080012175 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012176 intel_tv_init(dev);
12177
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012178 intel_edp_psr_init(dev);
12179
Damien Lespiaub2784e12014-08-05 11:29:37 +010012180 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012181 encoder->base.possible_crtcs = encoder->crtc_mask;
12182 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012183 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012184 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012185
Paulo Zanonidde86e22012-12-01 12:04:25 -020012186 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012187
12188 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012189}
12190
12191static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12192{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012193 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012194 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012195
Daniel Vetteref2d6332014-02-10 18:00:38 +010012196 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012197 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012198 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012199 drm_gem_object_unreference(&intel_fb->obj->base);
12200 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012201 kfree(intel_fb);
12202}
12203
12204static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012205 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012206 unsigned int *handle)
12207{
12208 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012209 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012210
Chris Wilson05394f32010-11-08 19:18:58 +000012211 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012212}
12213
12214static const struct drm_framebuffer_funcs intel_fb_funcs = {
12215 .destroy = intel_user_framebuffer_destroy,
12216 .create_handle = intel_user_framebuffer_create_handle,
12217};
12218
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012219static int intel_framebuffer_init(struct drm_device *dev,
12220 struct intel_framebuffer *intel_fb,
12221 struct drm_mode_fb_cmd2 *mode_cmd,
12222 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012223{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012224 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012225 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012226 int ret;
12227
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012228 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12229
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012230 if (obj->tiling_mode == I915_TILING_Y) {
12231 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012232 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012233 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012234
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012235 if (mode_cmd->pitches[0] & 63) {
12236 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12237 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012238 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012239 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012240
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012241 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12242 pitch_limit = 32*1024;
12243 } else if (INTEL_INFO(dev)->gen >= 4) {
12244 if (obj->tiling_mode)
12245 pitch_limit = 16*1024;
12246 else
12247 pitch_limit = 32*1024;
12248 } else if (INTEL_INFO(dev)->gen >= 3) {
12249 if (obj->tiling_mode)
12250 pitch_limit = 8*1024;
12251 else
12252 pitch_limit = 16*1024;
12253 } else
12254 /* XXX DSPC is limited to 4k tiled */
12255 pitch_limit = 8*1024;
12256
12257 if (mode_cmd->pitches[0] > pitch_limit) {
12258 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12259 obj->tiling_mode ? "tiled" : "linear",
12260 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012261 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012262 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012263
12264 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012265 mode_cmd->pitches[0] != obj->stride) {
12266 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12267 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012268 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012269 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012270
Ville Syrjälä57779d02012-10-31 17:50:14 +020012271 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012272 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012273 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012274 case DRM_FORMAT_RGB565:
12275 case DRM_FORMAT_XRGB8888:
12276 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012277 break;
12278 case DRM_FORMAT_XRGB1555:
12279 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012280 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012281 DRM_DEBUG("unsupported pixel format: %s\n",
12282 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012283 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012284 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012285 break;
12286 case DRM_FORMAT_XBGR8888:
12287 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012288 case DRM_FORMAT_XRGB2101010:
12289 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012290 case DRM_FORMAT_XBGR2101010:
12291 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012292 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012293 DRM_DEBUG("unsupported pixel format: %s\n",
12294 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012295 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012296 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012297 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012298 case DRM_FORMAT_YUYV:
12299 case DRM_FORMAT_UYVY:
12300 case DRM_FORMAT_YVYU:
12301 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012302 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012303 DRM_DEBUG("unsupported pixel format: %s\n",
12304 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012305 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012306 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012307 break;
12308 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012309 DRM_DEBUG("unsupported pixel format: %s\n",
12310 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012311 return -EINVAL;
12312 }
12313
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012314 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12315 if (mode_cmd->offsets[0] != 0)
12316 return -EINVAL;
12317
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012318 aligned_height = intel_align_height(dev, mode_cmd->height,
12319 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012320 /* FIXME drm helper for size checks (especially planar formats)? */
12321 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12322 return -EINVAL;
12323
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012324 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12325 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012326 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012327
Jesse Barnes79e53942008-11-07 14:24:08 -080012328 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12329 if (ret) {
12330 DRM_ERROR("framebuffer init failed %d\n", ret);
12331 return ret;
12332 }
12333
Jesse Barnes79e53942008-11-07 14:24:08 -080012334 return 0;
12335}
12336
Jesse Barnes79e53942008-11-07 14:24:08 -080012337static struct drm_framebuffer *
12338intel_user_framebuffer_create(struct drm_device *dev,
12339 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012340 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012341{
Chris Wilson05394f32010-11-08 19:18:58 +000012342 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012343
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012344 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12345 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012346 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012347 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012348
Chris Wilsond2dff872011-04-19 08:36:26 +010012349 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012350}
12351
Daniel Vetter4520f532013-10-09 09:18:51 +020012352#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012353static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012354{
12355}
12356#endif
12357
Jesse Barnes79e53942008-11-07 14:24:08 -080012358static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012359 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012360 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012361};
12362
Jesse Barnese70236a2009-09-21 10:42:27 -070012363/* Set up chip specific display functions */
12364static void intel_init_display(struct drm_device *dev)
12365{
12366 struct drm_i915_private *dev_priv = dev->dev_private;
12367
Daniel Vetteree9300b2013-06-03 22:40:22 +020012368 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12369 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012370 else if (IS_CHERRYVIEW(dev))
12371 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012372 else if (IS_VALLEYVIEW(dev))
12373 dev_priv->display.find_dpll = vlv_find_best_dpll;
12374 else if (IS_PINEVIEW(dev))
12375 dev_priv->display.find_dpll = pnv_find_best_dpll;
12376 else
12377 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12378
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012379 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012380 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012381 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012382 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012383 dev_priv->display.crtc_enable = haswell_crtc_enable;
12384 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012385 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012386 if (INTEL_INFO(dev)->gen >= 9)
12387 dev_priv->display.update_primary_plane =
12388 skylake_update_primary_plane;
12389 else
12390 dev_priv->display.update_primary_plane =
12391 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012392 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012393 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012394 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012395 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012396 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12397 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012398 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012399 dev_priv->display.update_primary_plane =
12400 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012401 } else if (IS_VALLEYVIEW(dev)) {
12402 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012403 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012404 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12405 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12406 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12407 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012408 dev_priv->display.update_primary_plane =
12409 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012410 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012411 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012412 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012413 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012414 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12415 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012416 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012417 dev_priv->display.update_primary_plane =
12418 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012419 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012420
Jesse Barnese70236a2009-09-21 10:42:27 -070012421 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012422 if (IS_VALLEYVIEW(dev))
12423 dev_priv->display.get_display_clock_speed =
12424 valleyview_get_display_clock_speed;
12425 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012426 dev_priv->display.get_display_clock_speed =
12427 i945_get_display_clock_speed;
12428 else if (IS_I915G(dev))
12429 dev_priv->display.get_display_clock_speed =
12430 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012431 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012432 dev_priv->display.get_display_clock_speed =
12433 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012434 else if (IS_PINEVIEW(dev))
12435 dev_priv->display.get_display_clock_speed =
12436 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012437 else if (IS_I915GM(dev))
12438 dev_priv->display.get_display_clock_speed =
12439 i915gm_get_display_clock_speed;
12440 else if (IS_I865G(dev))
12441 dev_priv->display.get_display_clock_speed =
12442 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012443 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012444 dev_priv->display.get_display_clock_speed =
12445 i855_get_display_clock_speed;
12446 else /* 852, 830 */
12447 dev_priv->display.get_display_clock_speed =
12448 i830_get_display_clock_speed;
12449
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012450 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012451 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012452 } else if (IS_GEN6(dev)) {
12453 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012454 dev_priv->display.modeset_global_resources =
12455 snb_modeset_global_resources;
12456 } else if (IS_IVYBRIDGE(dev)) {
12457 /* FIXME: detect B0+ stepping and use auto training */
12458 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012459 dev_priv->display.modeset_global_resources =
12460 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012461 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012462 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012463 dev_priv->display.modeset_global_resources =
12464 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012465 } else if (IS_VALLEYVIEW(dev)) {
12466 dev_priv->display.modeset_global_resources =
12467 valleyview_modeset_global_resources;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012468 } else if (INTEL_INFO(dev)->gen >= 9) {
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012469 dev_priv->display.modeset_global_resources =
12470 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012471 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012472
12473 /* Default just returns -ENODEV to indicate unsupported */
12474 dev_priv->display.queue_flip = intel_default_queue_flip;
12475
12476 switch (INTEL_INFO(dev)->gen) {
12477 case 2:
12478 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12479 break;
12480
12481 case 3:
12482 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12483 break;
12484
12485 case 4:
12486 case 5:
12487 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12488 break;
12489
12490 case 6:
12491 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12492 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012493 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012494 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012495 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12496 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012497 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012498
12499 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012500
12501 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012502}
12503
Jesse Barnesb690e962010-07-19 13:53:12 -070012504/*
12505 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12506 * resume, or other times. This quirk makes sure that's the case for
12507 * affected systems.
12508 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012509static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012510{
12511 struct drm_i915_private *dev_priv = dev->dev_private;
12512
12513 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012514 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012515}
12516
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012517static void quirk_pipeb_force(struct drm_device *dev)
12518{
12519 struct drm_i915_private *dev_priv = dev->dev_private;
12520
12521 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12522 DRM_INFO("applying pipe b force quirk\n");
12523}
12524
Keith Packard435793d2011-07-12 14:56:22 -070012525/*
12526 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12527 */
12528static void quirk_ssc_force_disable(struct drm_device *dev)
12529{
12530 struct drm_i915_private *dev_priv = dev->dev_private;
12531 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012532 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012533}
12534
Carsten Emde4dca20e2012-03-15 15:56:26 +010012535/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012536 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12537 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012538 */
12539static void quirk_invert_brightness(struct drm_device *dev)
12540{
12541 struct drm_i915_private *dev_priv = dev->dev_private;
12542 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012543 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012544}
12545
Scot Doyle9c72cc62014-07-03 23:27:50 +000012546/* Some VBT's incorrectly indicate no backlight is present */
12547static void quirk_backlight_present(struct drm_device *dev)
12548{
12549 struct drm_i915_private *dev_priv = dev->dev_private;
12550 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12551 DRM_INFO("applying backlight present quirk\n");
12552}
12553
Jesse Barnesb690e962010-07-19 13:53:12 -070012554struct intel_quirk {
12555 int device;
12556 int subsystem_vendor;
12557 int subsystem_device;
12558 void (*hook)(struct drm_device *dev);
12559};
12560
Egbert Eich5f85f172012-10-14 15:46:38 +020012561/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12562struct intel_dmi_quirk {
12563 void (*hook)(struct drm_device *dev);
12564 const struct dmi_system_id (*dmi_id_list)[];
12565};
12566
12567static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12568{
12569 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12570 return 1;
12571}
12572
12573static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12574 {
12575 .dmi_id_list = &(const struct dmi_system_id[]) {
12576 {
12577 .callback = intel_dmi_reverse_brightness,
12578 .ident = "NCR Corporation",
12579 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12580 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12581 },
12582 },
12583 { } /* terminating entry */
12584 },
12585 .hook = quirk_invert_brightness,
12586 },
12587};
12588
Ben Widawskyc43b5632012-04-16 14:07:40 -070012589static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012590 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012591 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012592
Jesse Barnesb690e962010-07-19 13:53:12 -070012593 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12594 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12595
Jesse Barnesb690e962010-07-19 13:53:12 -070012596 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12597 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12598
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012599 /* 830 needs to leave pipe A & dpll A up */
12600 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12601
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012602 /* 830 needs to leave pipe B & dpll B up */
12603 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12604
Keith Packard435793d2011-07-12 14:56:22 -070012605 /* Lenovo U160 cannot use SSC on LVDS */
12606 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012607
12608 /* Sony Vaio Y cannot use SSC on LVDS */
12609 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012610
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012611 /* Acer Aspire 5734Z must invert backlight brightness */
12612 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12613
12614 /* Acer/eMachines G725 */
12615 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12616
12617 /* Acer/eMachines e725 */
12618 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12619
12620 /* Acer/Packard Bell NCL20 */
12621 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12622
12623 /* Acer Aspire 4736Z */
12624 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012625
12626 /* Acer Aspire 5336 */
12627 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012628
12629 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12630 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012631
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012632 /* Acer C720 Chromebook (Core i3 4005U) */
12633 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12634
Scot Doyled4967d82014-07-03 23:27:52 +000012635 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12636 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012637
12638 /* HP Chromebook 14 (Celeron 2955U) */
12639 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012640};
12641
12642static void intel_init_quirks(struct drm_device *dev)
12643{
12644 struct pci_dev *d = dev->pdev;
12645 int i;
12646
12647 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12648 struct intel_quirk *q = &intel_quirks[i];
12649
12650 if (d->device == q->device &&
12651 (d->subsystem_vendor == q->subsystem_vendor ||
12652 q->subsystem_vendor == PCI_ANY_ID) &&
12653 (d->subsystem_device == q->subsystem_device ||
12654 q->subsystem_device == PCI_ANY_ID))
12655 q->hook(dev);
12656 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012657 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12658 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12659 intel_dmi_quirks[i].hook(dev);
12660 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012661}
12662
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012663/* Disable the VGA plane that we never use */
12664static void i915_disable_vga(struct drm_device *dev)
12665{
12666 struct drm_i915_private *dev_priv = dev->dev_private;
12667 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012668 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012669
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012670 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012671 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012672 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012673 sr1 = inb(VGA_SR_DATA);
12674 outb(sr1 | 1<<5, VGA_SR_DATA);
12675 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12676 udelay(300);
12677
Ville Syrjälä69769f92014-08-15 01:22:08 +030012678 /*
12679 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12680 * from S3 without preserving (some of?) the other bits.
12681 */
12682 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012683 POSTING_READ(vga_reg);
12684}
12685
Daniel Vetterf8175862012-04-10 15:50:11 +020012686void intel_modeset_init_hw(struct drm_device *dev)
12687{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012688 intel_prepare_ddi(dev);
12689
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012690 if (IS_VALLEYVIEW(dev))
12691 vlv_update_cdclk(dev);
12692
Daniel Vetterf8175862012-04-10 15:50:11 +020012693 intel_init_clock_gating(dev);
12694
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012695 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012696}
12697
Jesse Barnes79e53942008-11-07 14:24:08 -080012698void intel_modeset_init(struct drm_device *dev)
12699{
Jesse Barnes652c3932009-08-17 13:31:43 -070012700 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012701 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012702 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012703 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012704
12705 drm_mode_config_init(dev);
12706
12707 dev->mode_config.min_width = 0;
12708 dev->mode_config.min_height = 0;
12709
Dave Airlie019d96c2011-09-29 16:20:42 +010012710 dev->mode_config.preferred_depth = 24;
12711 dev->mode_config.prefer_shadow = 1;
12712
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012713 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012714
Jesse Barnesb690e962010-07-19 13:53:12 -070012715 intel_init_quirks(dev);
12716
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012717 intel_init_pm(dev);
12718
Ben Widawskye3c74752013-04-05 13:12:39 -070012719 if (INTEL_INFO(dev)->num_pipes == 0)
12720 return;
12721
Jesse Barnese70236a2009-09-21 10:42:27 -070012722 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012723 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012724
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012725 if (IS_GEN2(dev)) {
12726 dev->mode_config.max_width = 2048;
12727 dev->mode_config.max_height = 2048;
12728 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012729 dev->mode_config.max_width = 4096;
12730 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012731 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012732 dev->mode_config.max_width = 8192;
12733 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012734 }
Damien Lespiau068be562014-03-28 14:17:49 +000012735
Ville Syrjälädc41c152014-08-13 11:57:05 +030012736 if (IS_845G(dev) || IS_I865G(dev)) {
12737 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12738 dev->mode_config.cursor_height = 1023;
12739 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012740 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12741 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12742 } else {
12743 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12744 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12745 }
12746
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012747 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012748
Zhao Yakui28c97732009-10-09 11:39:41 +080012749 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012750 INTEL_INFO(dev)->num_pipes,
12751 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012752
Damien Lespiau055e3932014-08-18 13:49:10 +010012753 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012754 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012755 for_each_sprite(pipe, sprite) {
12756 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012757 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012758 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012759 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012760 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012761 }
12762
Jesse Barnesf42bb702013-12-16 16:34:23 -080012763 intel_init_dpio(dev);
12764
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012765 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012766
Ville Syrjälä69769f92014-08-15 01:22:08 +030012767 /* save the BIOS value before clobbering it */
12768 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012769 /* Just disable it once at startup */
12770 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012771 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012772
12773 /* Just in case the BIOS is doing something questionable. */
12774 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012775
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012776 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012777 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012778 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012779
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012780 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012781 if (!crtc->active)
12782 continue;
12783
Jesse Barnes46f297f2014-03-07 08:57:48 -080012784 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012785 * Note that reserving the BIOS fb up front prevents us
12786 * from stuffing other stolen allocations like the ring
12787 * on top. This prevents some ugliness at boot time, and
12788 * can even allow for smooth boot transitions if the BIOS
12789 * fb is large enough for the active pipe configuration.
12790 */
12791 if (dev_priv->display.get_plane_config) {
12792 dev_priv->display.get_plane_config(crtc,
12793 &crtc->plane_config);
12794 /*
12795 * If the fb is shared between multiple heads, we'll
12796 * just get the first one.
12797 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012798 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012799 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012800 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012801}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012802
Daniel Vetter7fad7982012-07-04 17:51:47 +020012803static void intel_enable_pipe_a(struct drm_device *dev)
12804{
12805 struct intel_connector *connector;
12806 struct drm_connector *crt = NULL;
12807 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012808 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012809
12810 /* We can't just switch on the pipe A, we need to set things up with a
12811 * proper mode and output configuration. As a gross hack, enable pipe A
12812 * by enabling the load detect pipe once. */
12813 list_for_each_entry(connector,
12814 &dev->mode_config.connector_list,
12815 base.head) {
12816 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12817 crt = &connector->base;
12818 break;
12819 }
12820 }
12821
12822 if (!crt)
12823 return;
12824
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012825 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12826 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012827}
12828
Daniel Vetterfa555832012-10-10 23:14:00 +020012829static bool
12830intel_check_plane_mapping(struct intel_crtc *crtc)
12831{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012832 struct drm_device *dev = crtc->base.dev;
12833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012834 u32 reg, val;
12835
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012836 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012837 return true;
12838
12839 reg = DSPCNTR(!crtc->plane);
12840 val = I915_READ(reg);
12841
12842 if ((val & DISPLAY_PLANE_ENABLE) &&
12843 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12844 return false;
12845
12846 return true;
12847}
12848
Daniel Vetter24929352012-07-02 20:28:59 +020012849static void intel_sanitize_crtc(struct intel_crtc *crtc)
12850{
12851 struct drm_device *dev = crtc->base.dev;
12852 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012853 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012854
Daniel Vetter24929352012-07-02 20:28:59 +020012855 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012856 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012857 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12858
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012859 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030012860 if (crtc->active) {
12861 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012862 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030012863 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012864 drm_vblank_off(dev, crtc->pipe);
12865
Daniel Vetter24929352012-07-02 20:28:59 +020012866 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012867 * disable the crtc (and hence change the state) if it is wrong. Note
12868 * that gen4+ has a fixed plane -> pipe mapping. */
12869 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012870 struct intel_connector *connector;
12871 bool plane;
12872
Daniel Vetter24929352012-07-02 20:28:59 +020012873 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12874 crtc->base.base.id);
12875
12876 /* Pipe has the wrong plane attached and the plane is active.
12877 * Temporarily change the plane mapping and disable everything
12878 * ... */
12879 plane = crtc->plane;
12880 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012881 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012882 dev_priv->display.crtc_disable(&crtc->base);
12883 crtc->plane = plane;
12884
12885 /* ... and break all links. */
12886 list_for_each_entry(connector, &dev->mode_config.connector_list,
12887 base.head) {
12888 if (connector->encoder->base.crtc != &crtc->base)
12889 continue;
12890
Egbert Eich7f1950f2014-04-25 10:56:22 +020012891 connector->base.dpms = DRM_MODE_DPMS_OFF;
12892 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012893 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012894 /* multiple connectors may have the same encoder:
12895 * handle them and break crtc link separately */
12896 list_for_each_entry(connector, &dev->mode_config.connector_list,
12897 base.head)
12898 if (connector->encoder->base.crtc == &crtc->base) {
12899 connector->encoder->base.crtc = NULL;
12900 connector->encoder->connectors_active = false;
12901 }
Daniel Vetter24929352012-07-02 20:28:59 +020012902
12903 WARN_ON(crtc->active);
12904 crtc->base.enabled = false;
12905 }
Daniel Vetter24929352012-07-02 20:28:59 +020012906
Daniel Vetter7fad7982012-07-04 17:51:47 +020012907 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12908 crtc->pipe == PIPE_A && !crtc->active) {
12909 /* BIOS forgot to enable pipe A, this mostly happens after
12910 * resume. Force-enable the pipe to fix this, the update_dpms
12911 * call below we restore the pipe to the right state, but leave
12912 * the required bits on. */
12913 intel_enable_pipe_a(dev);
12914 }
12915
Daniel Vetter24929352012-07-02 20:28:59 +020012916 /* Adjust the state of the output pipe according to whether we
12917 * have active connectors/encoders. */
12918 intel_crtc_update_dpms(&crtc->base);
12919
12920 if (crtc->active != crtc->base.enabled) {
12921 struct intel_encoder *encoder;
12922
12923 /* This can happen either due to bugs in the get_hw_state
12924 * functions or because the pipe is force-enabled due to the
12925 * pipe A quirk. */
12926 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12927 crtc->base.base.id,
12928 crtc->base.enabled ? "enabled" : "disabled",
12929 crtc->active ? "enabled" : "disabled");
12930
12931 crtc->base.enabled = crtc->active;
12932
12933 /* Because we only establish the connector -> encoder ->
12934 * crtc links if something is active, this means the
12935 * crtc is now deactivated. Break the links. connector
12936 * -> encoder links are only establish when things are
12937 * actually up, hence no need to break them. */
12938 WARN_ON(crtc->active);
12939
12940 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12941 WARN_ON(encoder->connectors_active);
12942 encoder->base.crtc = NULL;
12943 }
12944 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012945
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030012946 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012947 /*
12948 * We start out with underrun reporting disabled to avoid races.
12949 * For correct bookkeeping mark this on active crtcs.
12950 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012951 * Also on gmch platforms we dont have any hardware bits to
12952 * disable the underrun reporting. Which means we need to start
12953 * out with underrun reporting disabled also on inactive pipes,
12954 * since otherwise we'll complain about the garbage we read when
12955 * e.g. coming up after runtime pm.
12956 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012957 * No protection against concurrent access is required - at
12958 * worst a fifo underrun happens which also sets this to false.
12959 */
12960 crtc->cpu_fifo_underrun_disabled = true;
12961 crtc->pch_fifo_underrun_disabled = true;
12962 }
Daniel Vetter24929352012-07-02 20:28:59 +020012963}
12964
12965static void intel_sanitize_encoder(struct intel_encoder *encoder)
12966{
12967 struct intel_connector *connector;
12968 struct drm_device *dev = encoder->base.dev;
12969
12970 /* We need to check both for a crtc link (meaning that the
12971 * encoder is active and trying to read from a pipe) and the
12972 * pipe itself being active. */
12973 bool has_active_crtc = encoder->base.crtc &&
12974 to_intel_crtc(encoder->base.crtc)->active;
12975
12976 if (encoder->connectors_active && !has_active_crtc) {
12977 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12978 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012979 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012980
12981 /* Connector is active, but has no active pipe. This is
12982 * fallout from our resume register restoring. Disable
12983 * the encoder manually again. */
12984 if (encoder->base.crtc) {
12985 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12986 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012987 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012988 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030012989 if (encoder->post_disable)
12990 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012991 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012992 encoder->base.crtc = NULL;
12993 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012994
12995 /* Inconsistent output/port/pipe state happens presumably due to
12996 * a bug in one of the get_hw_state functions. Or someplace else
12997 * in our code, like the register restore mess on resume. Clamp
12998 * things to off as a safer default. */
12999 list_for_each_entry(connector,
13000 &dev->mode_config.connector_list,
13001 base.head) {
13002 if (connector->encoder != encoder)
13003 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013004 connector->base.dpms = DRM_MODE_DPMS_OFF;
13005 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013006 }
13007 }
13008 /* Enabled encoders without active connectors will be fixed in
13009 * the crtc fixup. */
13010}
13011
Imre Deak04098752014-02-18 00:02:16 +020013012void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013013{
13014 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013015 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013016
Imre Deak04098752014-02-18 00:02:16 +020013017 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13018 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13019 i915_disable_vga(dev);
13020 }
13021}
13022
13023void i915_redisable_vga(struct drm_device *dev)
13024{
13025 struct drm_i915_private *dev_priv = dev->dev_private;
13026
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013027 /* This function can be called both from intel_modeset_setup_hw_state or
13028 * at a very early point in our resume sequence, where the power well
13029 * structures are not yet restored. Since this function is at a very
13030 * paranoid "someone might have enabled VGA while we were not looking"
13031 * level, just check if the power well is enabled instead of trying to
13032 * follow the "don't touch the power well if we don't need it" policy
13033 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013034 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013035 return;
13036
Imre Deak04098752014-02-18 00:02:16 +020013037 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013038}
13039
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013040static bool primary_get_hw_state(struct intel_crtc *crtc)
13041{
13042 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13043
13044 if (!crtc->active)
13045 return false;
13046
13047 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13048}
13049
Daniel Vetter30e984d2013-06-05 13:34:17 +020013050static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013051{
13052 struct drm_i915_private *dev_priv = dev->dev_private;
13053 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013054 struct intel_crtc *crtc;
13055 struct intel_encoder *encoder;
13056 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013057 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013058
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013059 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013060 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013061
Daniel Vetter99535992014-04-13 12:00:33 +020013062 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13063
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013064 crtc->active = dev_priv->display.get_pipe_config(crtc,
13065 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013066
13067 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013068 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013069
13070 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13071 crtc->base.base.id,
13072 crtc->active ? "enabled" : "disabled");
13073 }
13074
Daniel Vetter53589012013-06-05 13:34:16 +020013075 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13076 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13077
13078 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13079 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013080 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013081 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13082 pll->active++;
13083 }
13084 pll->refcount = pll->active;
13085
Daniel Vetter35c95372013-07-17 06:55:04 +020013086 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13087 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013088
13089 if (pll->refcount)
13090 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013091 }
13092
Damien Lespiaub2784e12014-08-05 11:29:37 +010013093 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013094 pipe = 0;
13095
13096 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013097 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13098 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013099 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013100 } else {
13101 encoder->base.crtc = NULL;
13102 }
13103
13104 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013105 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013106 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013107 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013108 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013109 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013110 }
13111
13112 list_for_each_entry(connector, &dev->mode_config.connector_list,
13113 base.head) {
13114 if (connector->get_hw_state(connector)) {
13115 connector->base.dpms = DRM_MODE_DPMS_ON;
13116 connector->encoder->connectors_active = true;
13117 connector->base.encoder = &connector->encoder->base;
13118 } else {
13119 connector->base.dpms = DRM_MODE_DPMS_OFF;
13120 connector->base.encoder = NULL;
13121 }
13122 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13123 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013124 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013125 connector->base.encoder ? "enabled" : "disabled");
13126 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013127}
13128
13129/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13130 * and i915 state tracking structures. */
13131void intel_modeset_setup_hw_state(struct drm_device *dev,
13132 bool force_restore)
13133{
13134 struct drm_i915_private *dev_priv = dev->dev_private;
13135 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013136 struct intel_crtc *crtc;
13137 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013138 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013139
13140 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013141
Jesse Barnesbabea612013-06-26 18:57:38 +030013142 /*
13143 * Now that we have the config, copy it to each CRTC struct
13144 * Note that this could go away if we move to using crtc_config
13145 * checking everywhere.
13146 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013147 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013148 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013149 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013150 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13151 crtc->base.base.id);
13152 drm_mode_debug_printmodeline(&crtc->base.mode);
13153 }
13154 }
13155
Daniel Vetter24929352012-07-02 20:28:59 +020013156 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013157 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013158 intel_sanitize_encoder(encoder);
13159 }
13160
Damien Lespiau055e3932014-08-18 13:49:10 +010013161 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013162 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13163 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013164 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013165 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013166
Daniel Vetter35c95372013-07-17 06:55:04 +020013167 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13168 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13169
13170 if (!pll->on || pll->active)
13171 continue;
13172
13173 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13174
13175 pll->disable(dev_priv, pll);
13176 pll->on = false;
13177 }
13178
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013179 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013180 ilk_wm_get_hw_state(dev);
13181
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013182 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013183 i915_redisable_vga(dev);
13184
Daniel Vetterf30da182013-04-11 20:22:50 +020013185 /*
13186 * We need to use raw interfaces for restoring state to avoid
13187 * checking (bogus) intermediate states.
13188 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013189 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013190 struct drm_crtc *crtc =
13191 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013192
13193 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013194 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013195 }
13196 } else {
13197 intel_modeset_update_staged_output_state(dev);
13198 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013199
13200 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013201}
13202
13203void intel_modeset_gem_init(struct drm_device *dev)
13204{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013205 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013206 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013207
Imre Deakae484342014-03-31 15:10:44 +030013208 mutex_lock(&dev->struct_mutex);
13209 intel_init_gt_powersave(dev);
13210 mutex_unlock(&dev->struct_mutex);
13211
Chris Wilson1833b132012-05-09 11:56:28 +010013212 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013213
13214 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013215
13216 /*
13217 * Make sure any fbs we allocated at startup are properly
13218 * pinned & fenced. When we do the allocation it's too early
13219 * for this.
13220 */
13221 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013222 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013223 obj = intel_fb_obj(c->primary->fb);
13224 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013225 continue;
13226
Matt Roper2ff8fde2014-07-08 07:50:07 -070013227 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013228 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13229 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013230 drm_framebuffer_unreference(c->primary->fb);
13231 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013232 }
13233 }
13234 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013235}
13236
Imre Deak4932e2c2014-02-11 17:12:48 +020013237void intel_connector_unregister(struct intel_connector *intel_connector)
13238{
13239 struct drm_connector *connector = &intel_connector->base;
13240
13241 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013242 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013243}
13244
Jesse Barnes79e53942008-11-07 14:24:08 -080013245void intel_modeset_cleanup(struct drm_device *dev)
13246{
Jesse Barnes652c3932009-08-17 13:31:43 -070013247 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013248 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013249
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013250 /*
13251 * Interrupts and polling as the first thing to avoid creating havoc.
13252 * Too much stuff here (turning of rps, connectors, ...) would
13253 * experience fancy races otherwise.
13254 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013255 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013256
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013257 /*
13258 * Due to the hpd irq storm handling the hotplug work can re-arm the
13259 * poll handlers. Hence disable polling after hpd handling is shut down.
13260 */
Keith Packardf87ea762010-10-03 19:36:26 -070013261 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013262
Jesse Barnes652c3932009-08-17 13:31:43 -070013263 mutex_lock(&dev->struct_mutex);
13264
Jesse Barnes723bfd72010-10-07 16:01:13 -070013265 intel_unregister_dsm_handler();
13266
Chris Wilson973d04f2011-07-08 12:22:37 +010013267 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013268
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013269 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013270
Daniel Vetter930ebb42012-06-29 23:32:16 +020013271 ironlake_teardown_rc6(dev);
13272
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013273 mutex_unlock(&dev->struct_mutex);
13274
Chris Wilson1630fe72011-07-08 12:22:42 +010013275 /* flush any delayed tasks or pending work */
13276 flush_scheduled_work();
13277
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013278 /* destroy the backlight and sysfs files before encoders/connectors */
13279 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013280 struct intel_connector *intel_connector;
13281
13282 intel_connector = to_intel_connector(connector);
13283 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013284 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013285
Jesse Barnes79e53942008-11-07 14:24:08 -080013286 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013287
13288 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013289
13290 mutex_lock(&dev->struct_mutex);
13291 intel_cleanup_gt_powersave(dev);
13292 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013293}
13294
Dave Airlie28d52042009-09-21 14:33:58 +100013295/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013296 * Return which encoder is currently attached for connector.
13297 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013298struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013299{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013300 return &intel_attached_encoder(connector)->base;
13301}
Jesse Barnes79e53942008-11-07 14:24:08 -080013302
Chris Wilsondf0e9242010-09-09 16:20:55 +010013303void intel_connector_attach_encoder(struct intel_connector *connector,
13304 struct intel_encoder *encoder)
13305{
13306 connector->encoder = encoder;
13307 drm_mode_connector_attach_encoder(&connector->base,
13308 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013309}
Dave Airlie28d52042009-09-21 14:33:58 +100013310
13311/*
13312 * set vga decode state - true == enable VGA decode
13313 */
13314int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13315{
13316 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013317 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013318 u16 gmch_ctrl;
13319
Chris Wilson75fa0412014-02-07 18:37:02 -020013320 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13321 DRM_ERROR("failed to read control word\n");
13322 return -EIO;
13323 }
13324
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013325 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13326 return 0;
13327
Dave Airlie28d52042009-09-21 14:33:58 +100013328 if (state)
13329 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13330 else
13331 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013332
13333 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13334 DRM_ERROR("failed to write control word\n");
13335 return -EIO;
13336 }
13337
Dave Airlie28d52042009-09-21 14:33:58 +100013338 return 0;
13339}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013340
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013341struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013342
13343 u32 power_well_driver;
13344
Chris Wilson63b66e52013-08-08 15:12:06 +020013345 int num_transcoders;
13346
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013347 struct intel_cursor_error_state {
13348 u32 control;
13349 u32 position;
13350 u32 base;
13351 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013352 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013353
13354 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013355 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013356 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013357 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013358 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013359
13360 struct intel_plane_error_state {
13361 u32 control;
13362 u32 stride;
13363 u32 size;
13364 u32 pos;
13365 u32 addr;
13366 u32 surface;
13367 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013368 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013369
13370 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013371 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013372 enum transcoder cpu_transcoder;
13373
13374 u32 conf;
13375
13376 u32 htotal;
13377 u32 hblank;
13378 u32 hsync;
13379 u32 vtotal;
13380 u32 vblank;
13381 u32 vsync;
13382 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013383};
13384
13385struct intel_display_error_state *
13386intel_display_capture_error_state(struct drm_device *dev)
13387{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013389 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013390 int transcoders[] = {
13391 TRANSCODER_A,
13392 TRANSCODER_B,
13393 TRANSCODER_C,
13394 TRANSCODER_EDP,
13395 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013396 int i;
13397
Chris Wilson63b66e52013-08-08 15:12:06 +020013398 if (INTEL_INFO(dev)->num_pipes == 0)
13399 return NULL;
13400
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013401 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013402 if (error == NULL)
13403 return NULL;
13404
Imre Deak190be112013-11-25 17:15:31 +020013405 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013406 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13407
Damien Lespiau055e3932014-08-18 13:49:10 +010013408 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013409 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013410 __intel_display_power_is_enabled(dev_priv,
13411 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013412 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013413 continue;
13414
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013415 error->cursor[i].control = I915_READ(CURCNTR(i));
13416 error->cursor[i].position = I915_READ(CURPOS(i));
13417 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013418
13419 error->plane[i].control = I915_READ(DSPCNTR(i));
13420 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013421 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013422 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013423 error->plane[i].pos = I915_READ(DSPPOS(i));
13424 }
Paulo Zanonica291362013-03-06 20:03:14 -030013425 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13426 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013427 if (INTEL_INFO(dev)->gen >= 4) {
13428 error->plane[i].surface = I915_READ(DSPSURF(i));
13429 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13430 }
13431
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013432 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013433
Sonika Jindal3abfce72014-07-21 15:23:43 +053013434 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013435 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013436 }
13437
13438 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13439 if (HAS_DDI(dev_priv->dev))
13440 error->num_transcoders++; /* Account for eDP. */
13441
13442 for (i = 0; i < error->num_transcoders; i++) {
13443 enum transcoder cpu_transcoder = transcoders[i];
13444
Imre Deakddf9c532013-11-27 22:02:02 +020013445 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013446 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013447 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013448 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013449 continue;
13450
Chris Wilson63b66e52013-08-08 15:12:06 +020013451 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13452
13453 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13454 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13455 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13456 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13457 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13458 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13459 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013460 }
13461
13462 return error;
13463}
13464
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013465#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13466
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013467void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013468intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013469 struct drm_device *dev,
13470 struct intel_display_error_state *error)
13471{
Damien Lespiau055e3932014-08-18 13:49:10 +010013472 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013473 int i;
13474
Chris Wilson63b66e52013-08-08 15:12:06 +020013475 if (!error)
13476 return;
13477
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013478 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013479 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013480 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013481 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013482 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013483 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013484 err_printf(m, " Power: %s\n",
13485 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013486 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013487 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013488
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013489 err_printf(m, "Plane [%d]:\n", i);
13490 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13491 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013492 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013493 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13494 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013495 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013496 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013497 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013498 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013499 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13500 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013501 }
13502
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013503 err_printf(m, "Cursor [%d]:\n", i);
13504 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13505 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13506 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013507 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013508
13509 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013510 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013511 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013512 err_printf(m, " Power: %s\n",
13513 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013514 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13515 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13516 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13517 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13518 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13519 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13520 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13521 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013522}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013523
13524void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13525{
13526 struct intel_crtc *crtc;
13527
13528 for_each_intel_crtc(dev, crtc) {
13529 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013530
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013531 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013532
13533 work = crtc->unpin_work;
13534
13535 if (work && work->event &&
13536 work->event->base.file_priv == file) {
13537 kfree(work->event);
13538 work->event = NULL;
13539 }
13540
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013541 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013542 }
13543}