blob: 507370513f3d2e8494f4d4ad89fe265b0128e295 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300103static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
414static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
415{
416 struct drm_device *dev = crtc->dev;
417 struct intel_encoder *encoder;
418
419 for_each_encoder_on_crtc(dev, crtc, encoder)
420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Chris Wilson1b894b52010-12-14 20:04:54 +0000426static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
427 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800430 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431
432 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100433 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_dual_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_dual_lvds;
438 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000439 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_single_lvds_100m;
441 else
442 limit = &intel_limits_ironlake_single_lvds;
443 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200444 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800445 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446
447 return limit;
448}
449
Ma Ling044c7c42009-03-18 20:13:23 +0800450static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
451{
452 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 const intel_limit_t *limit;
454
455 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100456 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 else
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
461 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700466 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800467
468 return limit;
469}
470
Chris Wilson1b894b52010-12-14 20:04:54 +0000471static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800472{
473 struct drm_device *dev = crtc->dev;
474 const intel_limit_t *limit;
475
Eric Anholtbad720f2009-10-22 16:11:14 -0700476 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800478 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800479 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800483 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500484 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300485 } else if (IS_CHERRYVIEW(dev)) {
486 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300488 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100489 } else if (!IS_GEN2(dev)) {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
491 limit = &intel_limits_i9xx_lvds;
492 else
493 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800494 } else {
495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700498 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200499 else
500 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 }
502 return limit;
503}
504
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
506static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
511 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800514}
515
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200516static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
517{
518 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
519}
520
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200521static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800522{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200523 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800529}
530
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300531static void chv_clock(int refclk, intel_clock_t *clock)
532{
533 clock->m = clock->m1 * clock->m2;
534 clock->p = clock->p1 * clock->p2;
535 if (WARN_ON(clock->n == 0 || clock->p == 0))
536 return;
537 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
538 clock->n << 22);
539 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300552 if (clock->n < limit->n.min || limit->n.max < clock->n)
553 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300560
561 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
565 if (!IS_VALLEYVIEW(dev)) {
566 if (clock->p < limit->p.min || limit->p.max < clock->p)
567 INTELPllInvalid("p out of range\n");
568 if (clock->m < limit->m.min || limit->m.max < clock->m)
569 INTELPllInvalid("m out of range\n");
570 }
571
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
575 * connector, etc., rather than just a single range.
576 */
577 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 return true;
581}
582
Ma Lingd4906092009-03-18 20:13:27 +0800583static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200584i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800585 int target, int refclk, intel_clock_t *match_clock,
586 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800587{
588 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 int err = target;
591
Daniel Vettera210b022012-11-26 17:22:08 +0100592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100594 * For LVDS just rely on its current settings for dual-channel.
595 * We haven't figured out how to reliably set up different
596 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100598 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800610
Zhao Yakui42158662009-11-20 11:24:18 +0800611 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
612 clock.m1++) {
613 for (clock.m2 = limit->m2.min;
614 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200615 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800616 break;
617 for (clock.n = limit->n.min;
618 clock.n <= limit->n.max; clock.n++) {
619 for (clock.p1 = limit->p1.min;
620 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 int this_err;
622
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200623 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800627 if (match_clock &&
628 clock.p != match_clock->p)
629 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
631 this_err = abs(clock.dot - target);
632 if (this_err < err) {
633 *best_clock = clock;
634 err = this_err;
635 }
636 }
637 }
638 }
639 }
640
641 return (err != target);
642}
643
Ma Lingd4906092009-03-18 20:13:27 +0800644static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200645pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
646 int target, int refclk, intel_clock_t *match_clock,
647 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648{
649 struct drm_device *dev = crtc->dev;
650 intel_clock_t clock;
651 int err = target;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
654 /*
655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
658 */
659 if (intel_is_dual_link_lvds(dev))
660 clock.p2 = limit->p2.p2_fast;
661 else
662 clock.p2 = limit->p2.p2_slow;
663 } else {
664 if (target < limit->p2.dot_limit)
665 clock.p2 = limit->p2.p2_slow;
666 else
667 clock.p2 = limit->p2.p2_fast;
668 }
669
670 memset(best_clock, 0, sizeof(*best_clock));
671
672 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
673 clock.m1++) {
674 for (clock.m2 = limit->m2.min;
675 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200676 for (clock.n = limit->n.min;
677 clock.n <= limit->n.max; clock.n++) {
678 for (clock.p1 = limit->p1.min;
679 clock.p1 <= limit->p1.max; clock.p1++) {
680 int this_err;
681
682 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 if (!intel_PLL_is_valid(dev, limit,
684 &clock))
685 continue;
686 if (match_clock &&
687 clock.p != match_clock->p)
688 continue;
689
690 this_err = abs(clock.dot - target);
691 if (this_err < err) {
692 *best_clock = clock;
693 err = this_err;
694 }
695 }
696 }
697 }
698 }
699
700 return (err != target);
701}
702
Ma Lingd4906092009-03-18 20:13:27 +0800703static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200704g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800707{
708 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800709 intel_clock_t clock;
710 int max_n;
711 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400712 /* approximately equals target * 0.00585 */
713 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800714 found = false;
715
716 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100717 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200732 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800733 for (clock.m1 = limit->m1.max;
734 clock.m1 >= limit->m1.min; clock.m1--) {
735 for (clock.m2 = limit->m2.max;
736 clock.m2 >= limit->m2.min; clock.m2--) {
737 for (clock.p1 = limit->p1.max;
738 clock.p1 >= limit->p1.min; clock.p1--) {
739 int this_err;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800744 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000745
746 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800747 if (this_err < err_most) {
748 *best_clock = clock;
749 err_most = this_err;
750 max_n = clock.n;
751 found = true;
752 }
753 }
754 }
755 }
756 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800757 return found;
758}
Ma Lingd4906092009-03-18 20:13:27 +0800759
Zhenyu Wang2c072452009-06-05 15:38:42 +0800760static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200761vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700764{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300765 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300766 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300767 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 /* min update 19.2 MHz */
769 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300770 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700771
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 target *= 5; /* fast clock */
773
774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700775
776 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300778 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300779 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300780 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int ppm, diff;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
787 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 vlv_clock(refclk, &clock);
790
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 continue;
794
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 diff = abs(clock.dot - target);
796 ppm = div_u64(1000000ULL * diff, target);
797
798 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300799 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300801 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300802 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803
Ville Syrjäläc6861222013-09-24 21:26:21 +0300804 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300805 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300807 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700808 }
809 }
810 }
811 }
812 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300814 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700815}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300817static bool
818chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
819 int target, int refclk, intel_clock_t *match_clock,
820 intel_clock_t *best_clock)
821{
822 struct drm_device *dev = crtc->dev;
823 intel_clock_t clock;
824 uint64_t m2;
825 int found = false;
826
827 memset(best_clock, 0, sizeof(*best_clock));
828
829 /*
830 * Based on hardware doc, the n always set to 1, and m1 always
831 * set to 2. If requires to support 200Mhz refclk, we need to
832 * revisit this because n may not 1 anymore.
833 */
834 clock.n = 1, clock.m1 = 2;
835 target *= 5; /* fast clock */
836
837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
838 for (clock.p2 = limit->p2.p2_fast;
839 clock.p2 >= limit->p2.p2_slow;
840 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
841
842 clock.p = clock.p1 * clock.p2;
843
844 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
845 clock.n) << 22, refclk * clock.m1);
846
847 if (m2 > INT_MAX/clock.m1)
848 continue;
849
850 clock.m2 = m2;
851
852 chv_clock(refclk, &clock);
853
854 if (!intel_PLL_is_valid(dev, limit, &clock))
855 continue;
856
857 /* based on hardware requirement, prefer bigger p
858 */
859 if (clock.p > best_clock->p) {
860 *best_clock = clock;
861 found = true;
862 }
863 }
864 }
865
866 return found;
867}
868
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300869bool intel_crtc_active(struct drm_crtc *crtc)
870{
871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
872
873 /* Be paranoid as we can arrive here with only partial
874 * state retrieved from the hardware during setup.
875 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100876 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300877 * as Haswell has gained clock readout/fastboot support.
878 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000879 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300880 * properly reconstruct framebuffers.
881 */
Matt Roperf4510a22014-04-01 15:22:40 -0700882 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100883 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884}
885
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200886enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
887 enum pipe pipe)
888{
889 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891
Daniel Vetter3b117c82013-04-17 20:15:07 +0200892 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200893}
894
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200895static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300896{
897 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200898 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300899
900 frame = I915_READ(frame_reg);
901
902 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100903 WARN(1, "vblank wait on pipe %c timed out\n",
904 pipe_name(pipe));
Paulo Zanonia928d532012-05-04 17:18:15 -0300905}
906
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700907/**
908 * intel_wait_for_vblank - wait for vblank on a given pipe
909 * @dev: drm device
910 * @pipe: pipe to wait for
911 *
912 * Wait for vblank to occur on a given pipe. Needed for various bits of
913 * mode setting code.
914 */
915void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800916{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800918 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700919
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200920 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
921 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300922 return;
923 }
924
Chris Wilson300387c2010-09-05 20:25:43 +0100925 /* Clear existing vblank status. Note this will clear any other
926 * sticky status fields as well.
927 *
928 * This races with i915_driver_irq_handler() with the result
929 * that either function could miss a vblank event. Here it is not
930 * fatal, as we will either wait upon the next vblank interrupt or
931 * timeout. Generally speaking intel_wait_for_vblank() is only
932 * called during modeset at which time the GPU should be idle and
933 * should *not* be performing page flips and thus not waiting on
934 * vblanks...
935 * Currently, the result of us stealing a vblank from the irq
936 * handler is that a single frame will be skipped during swapbuffers.
937 */
938 I915_WRITE(pipestat_reg,
939 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
940
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700941 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100942 if (wait_for(I915_READ(pipestat_reg) &
943 PIPE_VBLANK_INTERRUPT_STATUS,
944 50))
Damien Lespiau31e4b892014-08-18 13:51:00 +0100945 DRM_DEBUG_KMS("vblank wait on pipe %c timed out\n",
946 pipe_name(pipe));
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947}
948
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300949static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 reg = PIPEDSL(pipe);
953 u32 line1, line2;
954 u32 line_mask;
955
956 if (IS_GEN2(dev))
957 line_mask = DSL_LINEMASK_GEN2;
958 else
959 line_mask = DSL_LINEMASK_GEN3;
960
961 line1 = I915_READ(reg) & line_mask;
962 mdelay(5);
963 line2 = I915_READ(reg) & line_mask;
964
965 return line1 == line2;
966}
967
Keith Packardab7ad7f2010-10-03 00:33:06 -0700968/*
969 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300970 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700971 *
972 * After disabling a pipe, we can't wait for vblank in the usual way,
973 * spinning on the vblank interrupt status bit, since we won't actually
974 * see an interrupt when the pipe is disabled.
975 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976 * On Gen4 and above:
977 * wait for the pipe register state bit to turn off
978 *
979 * Otherwise:
980 * wait for the display line value to settle (it usually
981 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100982 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700983 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300984static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700985{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300986 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300988 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
989 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700990
Keith Packardab7ad7f2010-10-03 00:33:06 -0700991 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200992 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993
Keith Packardab7ad7f2010-10-03 00:33:06 -0700994 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100995 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
996 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200997 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700998 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001000 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001001 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001002 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001003}
1004
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001005/*
1006 * ibx_digital_port_connected - is the specified port connected?
1007 * @dev_priv: i915 private structure
1008 * @port: the port to test
1009 *
1010 * Returns true if @port is connected, false otherwise.
1011 */
1012bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1013 struct intel_digital_port *port)
1014{
1015 u32 bit;
1016
Damien Lespiauc36346e2012-12-13 16:09:03 +00001017 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001018 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001019 case PORT_B:
1020 bit = SDE_PORTB_HOTPLUG;
1021 break;
1022 case PORT_C:
1023 bit = SDE_PORTC_HOTPLUG;
1024 break;
1025 case PORT_D:
1026 bit = SDE_PORTD_HOTPLUG;
1027 break;
1028 default:
1029 return true;
1030 }
1031 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001032 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001033 case PORT_B:
1034 bit = SDE_PORTB_HOTPLUG_CPT;
1035 break;
1036 case PORT_C:
1037 bit = SDE_PORTC_HOTPLUG_CPT;
1038 break;
1039 case PORT_D:
1040 bit = SDE_PORTD_HOTPLUG_CPT;
1041 break;
1042 default:
1043 return true;
1044 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001045 }
1046
1047 return I915_READ(SDEISR) & bit;
1048}
1049
Jesse Barnesb24e7172011-01-04 15:09:30 -08001050static const char *state_string(bool enabled)
1051{
1052 return enabled ? "on" : "off";
1053}
1054
1055/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001056void assert_pll(struct drm_i915_private *dev_priv,
1057 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058{
1059 int reg;
1060 u32 val;
1061 bool cur_state;
1062
1063 reg = DPLL(pipe);
1064 val = I915_READ(reg);
1065 cur_state = !!(val & DPLL_VCO_ENABLE);
1066 WARN(cur_state != state,
1067 "PLL state assertion failure (expected %s, current %s)\n",
1068 state_string(state), state_string(cur_state));
1069}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001070
Jani Nikula23538ef2013-08-27 15:12:22 +03001071/* XXX: the dsi pll is shared between MIPI DSI ports */
1072static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1073{
1074 u32 val;
1075 bool cur_state;
1076
1077 mutex_lock(&dev_priv->dpio_lock);
1078 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1079 mutex_unlock(&dev_priv->dpio_lock);
1080
1081 cur_state = val & DSI_PLL_VCO_EN;
1082 WARN(cur_state != state,
1083 "DSI PLL state assertion failure (expected %s, current %s)\n",
1084 state_string(state), state_string(cur_state));
1085}
1086#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1087#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1088
Daniel Vetter55607e82013-06-16 21:42:39 +02001089struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001090intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001091{
Daniel Vettere2b78262013-06-07 23:10:03 +02001092 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1093
Daniel Vettera43f6e02013-06-07 23:10:32 +02001094 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001095 return NULL;
1096
Daniel Vettera43f6e02013-06-07 23:10:32 +02001097 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001098}
1099
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001101void assert_shared_dpll(struct drm_i915_private *dev_priv,
1102 struct intel_shared_dpll *pll,
1103 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001104{
Jesse Barnes040484a2011-01-03 12:14:26 -08001105 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001106 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001107
Chris Wilson92b27b02012-05-20 18:10:50 +01001108 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001109 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001110 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001111
Daniel Vetter53589012013-06-05 13:34:16 +02001112 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001113 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001114 "%s assertion failure (expected %s, current %s)\n",
1115 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001116}
Jesse Barnes040484a2011-01-03 12:14:26 -08001117
1118static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1119 enum pipe pipe, bool state)
1120{
1121 int reg;
1122 u32 val;
1123 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001124 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1125 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001126
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001127 if (HAS_DDI(dev_priv->dev)) {
1128 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001131 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 } else {
1133 reg = FDI_TX_CTL(pipe);
1134 val = I915_READ(reg);
1135 cur_state = !!(val & FDI_TX_ENABLE);
1136 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001137 WARN(cur_state != state,
1138 "FDI TX state assertion failure (expected %s, current %s)\n",
1139 state_string(state), state_string(cur_state));
1140}
1141#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1142#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1143
1144static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
1146{
1147 int reg;
1148 u32 val;
1149 bool cur_state;
1150
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
1153 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001154 WARN(cur_state != state,
1155 "FDI RX state assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
1157}
1158#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1159#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1160
1161static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1162 enum pipe pipe)
1163{
1164 int reg;
1165 u32 val;
1166
1167 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001168 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 return;
1170
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001172 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001173 return;
1174
Jesse Barnes040484a2011-01-03 12:14:26 -08001175 reg = FDI_TX_CTL(pipe);
1176 val = I915_READ(reg);
1177 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1178}
1179
Daniel Vetter55607e82013-06-16 21:42:39 +02001180void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1181 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001182{
1183 int reg;
1184 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001185 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001186
1187 reg = FDI_RX_CTL(pipe);
1188 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001189 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1190 WARN(cur_state != state,
1191 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1192 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001193}
1194
Jesse Barnesea0760c2011-01-04 15:09:32 -08001195static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1196 enum pipe pipe)
1197{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 struct drm_device *dev = dev_priv->dev;
1199 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001200 u32 val;
1201 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001202 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203
Jani Nikulabedd4db2014-08-22 15:04:13 +03001204 if (WARN_ON(HAS_DDI(dev)))
1205 return;
1206
1207 if (HAS_PCH_SPLIT(dev)) {
1208 u32 port_sel;
1209
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001211 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1212
1213 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1214 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1215 panel_pipe = PIPE_B;
1216 /* XXX: else fix for eDP */
1217 } else if (IS_VALLEYVIEW(dev)) {
1218 /* presumably write lock depends on pipe, not port select */
1219 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1220 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001221 } else {
1222 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001223 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1224 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001225 }
1226
1227 val = I915_READ(pp_reg);
1228 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001229 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230 locked = false;
1231
Jesse Barnesea0760c2011-01-04 15:09:32 -08001232 WARN(panel_pipe == pipe && locked,
1233 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001234 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001235}
1236
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001237static void assert_cursor(struct drm_i915_private *dev_priv,
1238 enum pipe pipe, bool state)
1239{
1240 struct drm_device *dev = dev_priv->dev;
1241 bool cur_state;
1242
Paulo Zanonid9d82082014-02-27 16:30:56 -03001243 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001244 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001245 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001246 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001247
1248 WARN(cur_state != state,
1249 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1250 pipe_name(pipe), state_string(state), state_string(cur_state));
1251}
1252#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1253#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1254
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001255void assert_pipe(struct drm_i915_private *dev_priv,
1256 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257{
1258 int reg;
1259 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001260 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001261 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1262 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001264 /* if we need the pipe quirk it must be always on */
1265 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1266 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001267 state = true;
1268
Imre Deakda7e29b2014-02-18 00:02:02 +02001269 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001270 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001271 cur_state = false;
1272 } else {
1273 reg = PIPECONF(cpu_transcoder);
1274 val = I915_READ(reg);
1275 cur_state = !!(val & PIPECONF_ENABLE);
1276 }
1277
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001278 WARN(cur_state != state,
1279 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001280 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001281}
1282
Chris Wilson931872f2012-01-16 23:01:13 +00001283static void assert_plane(struct drm_i915_private *dev_priv,
1284 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285{
1286 int reg;
1287 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001288 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289
1290 reg = DSPCNTR(plane);
1291 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001292 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1293 WARN(cur_state != state,
1294 "plane %c assertion failure (expected %s, current %s)\n",
1295 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001296}
1297
Chris Wilson931872f2012-01-16 23:01:13 +00001298#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1299#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1300
Jesse Barnesb24e7172011-01-04 15:09:30 -08001301static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1302 enum pipe pipe)
1303{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001304 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 int reg, i;
1306 u32 val;
1307 int cur_pipe;
1308
Ville Syrjälä653e1022013-06-04 13:49:05 +03001309 /* Primary planes are fixed to pipes on gen4+ */
1310 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001311 reg = DSPCNTR(pipe);
1312 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001313 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001314 "plane %c assertion failure, should be disabled but not\n",
1315 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001316 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001317 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001318
Jesse Barnesb24e7172011-01-04 15:09:30 -08001319 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001320 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001321 reg = DSPCNTR(i);
1322 val = I915_READ(reg);
1323 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1324 DISPPLANE_SEL_PIPE_SHIFT;
1325 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001328 }
1329}
1330
Jesse Barnes19332d72013-03-28 09:55:38 -07001331static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe)
1333{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001334 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001335 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001336 u32 val;
1337
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001338 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001339 for_each_sprite(pipe, sprite) {
1340 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001341 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001342 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001343 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001344 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001345 }
1346 } else if (INTEL_INFO(dev)->gen >= 7) {
1347 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001348 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001349 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001350 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001351 plane_name(pipe), pipe_name(pipe));
1352 } else if (INTEL_INFO(dev)->gen >= 5) {
1353 reg = DVSCNTR(pipe);
1354 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001355 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1357 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001358 }
1359}
1360
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001361static void assert_vblank_disabled(struct drm_crtc *crtc)
1362{
1363 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1364 drm_crtc_vblank_put(crtc);
1365}
1366
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001367static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001368{
1369 u32 val;
1370 bool enabled;
1371
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001372 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001373
Jesse Barnes92f25842011-01-04 15:09:34 -08001374 val = I915_READ(PCH_DREF_CONTROL);
1375 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1376 DREF_SUPERSPREAD_SOURCE_MASK));
1377 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1378}
1379
Daniel Vetterab9412b2013-05-03 11:49:46 +02001380static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1381 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001382{
1383 int reg;
1384 u32 val;
1385 bool enabled;
1386
Daniel Vetterab9412b2013-05-03 11:49:46 +02001387 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001388 val = I915_READ(reg);
1389 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001390 WARN(enabled,
1391 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1392 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001393}
1394
Keith Packard4e634382011-08-06 10:39:45 -07001395static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001397{
1398 if ((val & DP_PORT_EN) == 0)
1399 return false;
1400
1401 if (HAS_PCH_CPT(dev_priv->dev)) {
1402 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1403 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1404 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1405 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001406 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1407 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1408 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001409 } else {
1410 if ((val & DP_PIPE_MASK) != (pipe << 30))
1411 return false;
1412 }
1413 return true;
1414}
1415
Keith Packard1519b992011-08-06 10:35:34 -07001416static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1417 enum pipe pipe, u32 val)
1418{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001419 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001420 return false;
1421
1422 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001423 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001424 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001425 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1426 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1427 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001428 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001429 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001430 return false;
1431 }
1432 return true;
1433}
1434
1435static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1436 enum pipe pipe, u32 val)
1437{
1438 if ((val & LVDS_PORT_EN) == 0)
1439 return false;
1440
1441 if (HAS_PCH_CPT(dev_priv->dev)) {
1442 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1443 return false;
1444 } else {
1445 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1446 return false;
1447 }
1448 return true;
1449}
1450
1451static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1452 enum pipe pipe, u32 val)
1453{
1454 if ((val & ADPA_DAC_ENABLE) == 0)
1455 return false;
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
Jesse Barnes291906f2011-02-02 12:28:03 -08001466static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001467 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001468{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001469 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001470 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001471 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001473
Daniel Vetter75c5da22012-09-10 21:58:29 +02001474 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1475 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001476 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001477}
1478
1479static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1480 enum pipe pipe, int reg)
1481{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001482 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001483 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001484 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001485 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001486
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001487 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001488 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001489 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001490}
1491
1492static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1493 enum pipe pipe)
1494{
1495 int reg;
1496 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001497
Keith Packardf0575e92011-07-25 22:12:43 -07001498 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1499 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1500 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001501
1502 reg = PCH_ADPA;
1503 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001504 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001505 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001506 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001507
1508 reg = PCH_LVDS;
1509 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001510 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001511 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001512 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001513
Paulo Zanonie2debe92013-02-18 19:00:27 -03001514 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1515 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1516 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001517}
1518
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001519static void intel_init_dpio(struct drm_device *dev)
1520{
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522
1523 if (!IS_VALLEYVIEW(dev))
1524 return;
1525
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001526 /*
1527 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1528 * CHV x1 PHY (DP/HDMI D)
1529 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1530 */
1531 if (IS_CHERRYVIEW(dev)) {
1532 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1533 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1534 } else {
1535 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1536 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001537}
1538
Daniel Vetter426115c2013-07-11 22:13:42 +02001539static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001540{
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 struct drm_device *dev = crtc->base.dev;
1542 struct drm_i915_private *dev_priv = dev->dev_private;
1543 int reg = DPLL(crtc->pipe);
1544 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545
Daniel Vetter426115c2013-07-11 22:13:42 +02001546 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001547
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001548 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001549 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1550
1551 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001552 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 I915_WRITE(reg, dpll);
1556 POSTING_READ(reg);
1557 udelay(150);
1558
1559 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1560 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1561
1562 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1563 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001564
1565 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001566 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001567 POSTING_READ(reg);
1568 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570 POSTING_READ(reg);
1571 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001572 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001573 POSTING_READ(reg);
1574 udelay(150); /* wait for warmup */
1575}
1576
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001577static void chv_enable_pll(struct intel_crtc *crtc)
1578{
1579 struct drm_device *dev = crtc->base.dev;
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581 int pipe = crtc->pipe;
1582 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001583 u32 tmp;
1584
1585 assert_pipe_disabled(dev_priv, crtc->pipe);
1586
1587 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1588
1589 mutex_lock(&dev_priv->dpio_lock);
1590
1591 /* Enable back the 10bit clock to display controller */
1592 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1593 tmp |= DPIO_DCLKP_EN;
1594 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1595
1596 /*
1597 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1598 */
1599 udelay(1);
1600
1601 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001602 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001603
1604 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001605 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001606 DRM_ERROR("PLL %d failed to lock\n", pipe);
1607
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001608 /* not sure when this should be written */
1609 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1610 POSTING_READ(DPLL_MD(pipe));
1611
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001612 mutex_unlock(&dev_priv->dpio_lock);
1613}
1614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615static int intel_num_dvo_pipes(struct drm_device *dev)
1616{
1617 struct intel_crtc *crtc;
1618 int count = 0;
1619
1620 for_each_intel_crtc(dev, crtc)
1621 count += crtc->active &&
1622 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO);
1623
1624 return count;
1625}
1626
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001628{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001629 struct drm_device *dev = crtc->base.dev;
1630 struct drm_i915_private *dev_priv = dev->dev_private;
1631 int reg = DPLL(crtc->pipe);
1632 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001633
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001634 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001635
1636 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001637 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001638
1639 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001640 if (IS_MOBILE(dev) && !IS_I830(dev))
1641 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643 /* Enable DVO 2x clock on both PLLs if necessary */
1644 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1645 /*
1646 * It appears to be important that we don't enable this
1647 * for the current pipe before otherwise configuring the
1648 * PLL. No idea how this should be handled if multiple
1649 * DVO outputs are enabled simultaneosly.
1650 */
1651 dpll |= DPLL_DVO_2X_MODE;
1652 I915_WRITE(DPLL(!crtc->pipe),
1653 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1654 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001655
1656 /* Wait for the clocks to stabilize. */
1657 POSTING_READ(reg);
1658 udelay(150);
1659
1660 if (INTEL_INFO(dev)->gen >= 4) {
1661 I915_WRITE(DPLL_MD(crtc->pipe),
1662 crtc->config.dpll_hw_state.dpll_md);
1663 } else {
1664 /* The pixel multiplier can only be updated once the
1665 * DPLL is enabled and the clocks are stable.
1666 *
1667 * So write it again.
1668 */
1669 I915_WRITE(reg, dpll);
1670 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001671
1672 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001673 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674 POSTING_READ(reg);
1675 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001676 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 POSTING_READ(reg);
1678 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001679 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001680 POSTING_READ(reg);
1681 udelay(150); /* wait for warmup */
1682}
1683
1684/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001685 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001686 * @dev_priv: i915 private structure
1687 * @pipe: pipe PLL to disable
1688 *
1689 * Disable the PLL for @pipe, making sure the pipe is off first.
1690 *
1691 * Note! This is for pre-ILK only.
1692 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001693static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001695 struct drm_device *dev = crtc->base.dev;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 enum pipe pipe = crtc->pipe;
1698
1699 /* Disable DVO 2x clock on both PLLs if necessary */
1700 if (IS_I830(dev) &&
1701 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO) &&
1702 intel_num_dvo_pipes(dev) == 1) {
1703 I915_WRITE(DPLL(PIPE_B),
1704 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1705 I915_WRITE(DPLL(PIPE_A),
1706 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1707 }
1708
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001709 /* Don't disable pipe or pipe PLLs if needed */
1710 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1711 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001712 return;
1713
1714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
1716
Daniel Vetter50b44a42013-06-05 13:34:33 +02001717 I915_WRITE(DPLL(pipe), 0);
1718 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001719}
1720
Jesse Barnesf6071162013-10-01 10:41:38 -07001721static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1722{
1723 u32 val = 0;
1724
1725 /* Make sure the pipe isn't still relying on us */
1726 assert_pipe_disabled(dev_priv, pipe);
1727
Imre Deake5cbfbf2014-01-09 17:08:16 +02001728 /*
1729 * Leave integrated clock source and reference clock enabled for pipe B.
1730 * The latter is needed for VGA hotplug / manual detection.
1731 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001732 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001733 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001734 I915_WRITE(DPLL(pipe), val);
1735 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001736
1737}
1738
1739static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1740{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001741 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001742 u32 val;
1743
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001744 /* Make sure the pipe isn't still relying on us */
1745 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001746
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001747 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001748 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001749 if (pipe != PIPE_A)
1750 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001753
1754 mutex_lock(&dev_priv->dpio_lock);
1755
1756 /* Disable 10bit clock to display controller */
1757 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1758 val &= ~DPIO_DCLKP_EN;
1759 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1760
Ville Syrjälä61407f62014-05-27 16:32:55 +03001761 /* disable left/right clock distribution */
1762 if (pipe != PIPE_B) {
1763 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1764 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1765 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1766 } else {
1767 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1768 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1769 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1770 }
1771
Ville Syrjäläd7520482014-04-09 13:28:59 +03001772 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001773}
1774
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001775void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1776 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001777{
1778 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001779 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001781 switch (dport->port) {
1782 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001783 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001784 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001785 break;
1786 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001787 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001788 dpll_reg = DPLL(0);
1789 break;
1790 case PORT_D:
1791 port_mask = DPLL_PORTD_READY_MASK;
1792 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001793 break;
1794 default:
1795 BUG();
1796 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001798 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001799 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001800 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001801}
1802
Daniel Vetterb14b1052014-04-24 23:55:13 +02001803static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1804{
1805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
1807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1808
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001809 if (WARN_ON(pll == NULL))
1810 return;
1811
Daniel Vetterb14b1052014-04-24 23:55:13 +02001812 WARN_ON(!pll->refcount);
1813 if (pll->active == 0) {
1814 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1815 WARN_ON(pll->on);
1816 assert_shared_dpll_disabled(dev_priv, pll);
1817
1818 pll->mode_set(dev_priv, pll);
1819 }
1820}
1821
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001822/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001823 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001824 * @dev_priv: i915 private structure
1825 * @pipe: pipe PLL to enable
1826 *
1827 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1828 * drives the transcoder clock.
1829 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001830static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001835
Daniel Vetter87a875b2013-06-05 13:34:19 +02001836 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001837 return;
1838
1839 if (WARN_ON(pll->refcount == 0))
1840 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841
Damien Lespiau74dd6922014-07-29 18:06:17 +01001842 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001843 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001844 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001845
Daniel Vettercdbd2312013-06-05 13:34:03 +02001846 if (pll->active++) {
1847 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001848 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849 return;
1850 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001851 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001852
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001853 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1854
Daniel Vetter46edb022013-06-05 13:34:12 +02001855 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001856 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001858}
1859
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001860static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001861{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001862 struct drm_device *dev = crtc->base.dev;
1863 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001864 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001865
Jesse Barnes92f25842011-01-04 15:09:34 -08001866 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001868 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001869 return;
1870
Chris Wilson48da64a2012-05-13 20:16:12 +01001871 if (WARN_ON(pll->refcount == 0))
1872 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001873
Daniel Vetter46edb022013-06-05 13:34:12 +02001874 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1875 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001876 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001877
Chris Wilson48da64a2012-05-13 20:16:12 +01001878 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001879 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001880 return;
1881 }
1882
Daniel Vettere9d69442013-06-05 13:34:15 +02001883 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001884 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001885 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001886 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001887
Daniel Vetter46edb022013-06-05 13:34:12 +02001888 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001889 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001891
1892 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001893}
1894
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001895static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1896 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001897{
Daniel Vetter23670b322012-11-01 09:15:30 +01001898 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001899 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001900 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001901 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001902
1903 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001904 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001905
1906 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001907 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001908 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001909
1910 /* FDI must be feeding us bits for PCH ports */
1911 assert_fdi_tx_enabled(dev_priv, pipe);
1912 assert_fdi_rx_enabled(dev_priv, pipe);
1913
Daniel Vetter23670b322012-11-01 09:15:30 +01001914 if (HAS_PCH_CPT(dev)) {
1915 /* Workaround: Set the timing override bit before enabling the
1916 * pch transcoder. */
1917 reg = TRANS_CHICKEN2(pipe);
1918 val = I915_READ(reg);
1919 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1920 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001921 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001922
Daniel Vetterab9412b2013-05-03 11:49:46 +02001923 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001924 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001925 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001926
1927 if (HAS_PCH_IBX(dev_priv->dev)) {
1928 /*
1929 * make the BPC in transcoder be consistent with
1930 * that in pipeconf reg.
1931 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001932 val &= ~PIPECONF_BPC_MASK;
1933 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001934 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001935
1936 val &= ~TRANS_INTERLACE_MASK;
1937 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001938 if (HAS_PCH_IBX(dev_priv->dev) &&
1939 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1940 val |= TRANS_LEGACY_INTERLACED_ILK;
1941 else
1942 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001943 else
1944 val |= TRANS_PROGRESSIVE;
1945
Jesse Barnes040484a2011-01-03 12:14:26 -08001946 I915_WRITE(reg, val | TRANS_ENABLE);
1947 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001948 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001949}
1950
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001951static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001953{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001954 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001955
1956 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001957 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001958
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001960 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001961 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001963 /* Workaround: set timing override bit. */
1964 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001965 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966 I915_WRITE(_TRANSA_CHICKEN2, val);
1967
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001968 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001969 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001970
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001971 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1972 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001973 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001974 else
1975 val |= TRANS_PROGRESSIVE;
1976
Daniel Vetterab9412b2013-05-03 11:49:46 +02001977 I915_WRITE(LPT_TRANSCONF, val);
1978 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001979 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001980}
1981
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001982static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1983 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001984{
Daniel Vetter23670b322012-11-01 09:15:30 +01001985 struct drm_device *dev = dev_priv->dev;
1986 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001987
1988 /* FDI relies on the transcoder */
1989 assert_fdi_tx_disabled(dev_priv, pipe);
1990 assert_fdi_rx_disabled(dev_priv, pipe);
1991
Jesse Barnes291906f2011-02-02 12:28:03 -08001992 /* Ports must be off as well */
1993 assert_pch_ports_disabled(dev_priv, pipe);
1994
Daniel Vetterab9412b2013-05-03 11:49:46 +02001995 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001996 val = I915_READ(reg);
1997 val &= ~TRANS_ENABLE;
1998 I915_WRITE(reg, val);
1999 /* wait for PCH transcoder off, transcoder state */
2000 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002001 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002002
2003 if (!HAS_PCH_IBX(dev)) {
2004 /* Workaround: Clear the timing override chicken bit again. */
2005 reg = TRANS_CHICKEN2(pipe);
2006 val = I915_READ(reg);
2007 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2008 I915_WRITE(reg, val);
2009 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002010}
2011
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002012static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002013{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002014 u32 val;
2015
Daniel Vetterab9412b2013-05-03 11:49:46 +02002016 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002018 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002019 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002020 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002021 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002022
2023 /* Workaround: clear timing override bit. */
2024 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002025 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002026 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002027}
2028
2029/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002030 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002031 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002032 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002033 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002036static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037{
Paulo Zanoni03722642014-01-17 13:51:09 -02002038 struct drm_device *dev = crtc->base.dev;
2039 struct drm_i915_private *dev_priv = dev->dev_private;
2040 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002041 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2042 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002044 int reg;
2045 u32 val;
2046
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002047 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002048 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002049 assert_sprites_disabled(dev_priv, pipe);
2050
Paulo Zanoni681e5812012-12-06 11:12:38 -02002051 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002052 pch_transcoder = TRANSCODER_A;
2053 else
2054 pch_transcoder = pipe;
2055
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056 /*
2057 * A pipe without a PLL won't actually be able to drive bits from
2058 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2059 * need the check.
2060 */
2061 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002062 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002063 assert_dsi_pll_enabled(dev_priv);
2064 else
2065 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002066 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002067 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002068 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002069 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002070 assert_fdi_tx_pll_enabled(dev_priv,
2071 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002072 }
2073 /* FIXME: assert CPU port conditions for SNB+ */
2074 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002076 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002077 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002078 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002079 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2080 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002081 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002082 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002083
2084 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002085 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086}
2087
2088/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002089 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002090 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002091 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002092 * Disable the pipe of @crtc, making sure that various hardware
2093 * specific requirements are met, if applicable, e.g. plane
2094 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095 *
2096 * Will wait until the pipe has shut down before returning.
2097 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002098static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002099{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2101 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2102 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103 int reg;
2104 u32 val;
2105
2106 /*
2107 * Make sure planes won't keep trying to pump pixels to us,
2108 * or we might hang the display.
2109 */
2110 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002111 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002112 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002113
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002114 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002115 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002116 if ((val & PIPECONF_ENABLE) == 0)
2117 return;
2118
Ville Syrjälä67adc642014-08-15 01:21:57 +03002119 /*
2120 * Double wide has implications for planes
2121 * so best keep it disabled when not needed.
2122 */
2123 if (crtc->config.double_wide)
2124 val &= ~PIPECONF_DOUBLE_WIDE;
2125
2126 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002127 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2128 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002129 val &= ~PIPECONF_ENABLE;
2130
2131 I915_WRITE(reg, val);
2132 if ((val & PIPECONF_ENABLE) == 0)
2133 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134}
2135
Keith Packardd74362c2011-07-28 14:47:14 -07002136/*
2137 * Plane regs are double buffered, going from enabled->disabled needs a
2138 * trigger in order to latch. The display address reg provides this.
2139 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002140void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2141 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002142{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002143 struct drm_device *dev = dev_priv->dev;
2144 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002145
2146 I915_WRITE(reg, I915_READ(reg));
2147 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002148}
2149
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002151 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002152 * @plane: plane to be enabled
2153 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002155 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002157static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2158 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002160 struct drm_device *dev = plane->dev;
2161 struct drm_i915_private *dev_priv = dev->dev_private;
2162 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163
2164 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002165 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002167 if (intel_crtc->primary_enabled)
2168 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002169
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002170 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002171
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002172 dev_priv->display.update_primary_plane(crtc, plane->fb,
2173 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002174
2175 /*
2176 * BDW signals flip done immediately if the plane
2177 * is disabled, even if the plane enable is already
2178 * armed to occur at the next vblank :(
2179 */
2180 if (IS_BROADWELL(dev))
2181 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002182}
2183
Jesse Barnesb24e7172011-01-04 15:09:30 -08002184/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002185 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002186 * @plane: plane to be disabled
2187 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002188 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002189 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002190 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002191static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2192 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002194 struct drm_device *dev = plane->dev;
2195 struct drm_i915_private *dev_priv = dev->dev_private;
2196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2197
2198 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002200 if (!intel_crtc->primary_enabled)
2201 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002202
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002203 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002204
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002205 dev_priv->display.update_primary_plane(crtc, plane->fb,
2206 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207}
2208
Chris Wilson693db182013-03-05 14:52:39 +00002209static bool need_vtd_wa(struct drm_device *dev)
2210{
2211#ifdef CONFIG_INTEL_IOMMU
2212 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2213 return true;
2214#endif
2215 return false;
2216}
2217
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002218static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2219{
2220 int tile_height;
2221
2222 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2223 return ALIGN(height, tile_height);
2224}
2225
Chris Wilson127bd2a2010-07-23 23:32:05 +01002226int
Chris Wilson48b956c2010-09-14 12:50:34 +01002227intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002228 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002229 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230{
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232 u32 alignment;
2233 int ret;
2234
Matt Roperebcdd392014-07-09 16:22:11 -07002235 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2236
Chris Wilson05394f32010-11-08 19:18:58 +00002237 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002238 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002239 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2240 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002241 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002242 alignment = 4 * 1024;
2243 else
2244 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002245 break;
2246 case I915_TILING_X:
2247 /* pin() will align the object as required by fence */
2248 alignment = 0;
2249 break;
2250 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002251 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002252 return -EINVAL;
2253 default:
2254 BUG();
2255 }
2256
Chris Wilson693db182013-03-05 14:52:39 +00002257 /* Note that the w/a also requires 64 PTE of padding following the
2258 * bo. We currently fill all unused PTE with the shadow page and so
2259 * we should always have valid PTE following the scanout preventing
2260 * the VT-d warning.
2261 */
2262 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2263 alignment = 256 * 1024;
2264
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002265 /*
2266 * Global gtt pte registers are special registers which actually forward
2267 * writes to a chunk of system memory. Which means that there is no risk
2268 * that the register values disappear as soon as we call
2269 * intel_runtime_pm_put(), so it is correct to wrap only the
2270 * pin/unpin/fence and not more.
2271 */
2272 intel_runtime_pm_get(dev_priv);
2273
Chris Wilsonce453d82011-02-21 14:43:56 +00002274 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002275 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002276 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002277 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278
2279 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2280 * fence, whereas 965+ only requires a fence if using
2281 * framebuffer compression. For simplicity, we always install
2282 * a fence as the cost is not that onerous.
2283 */
Chris Wilson06d98132012-04-17 15:31:24 +01002284 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002285 if (ret)
2286 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002287
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002288 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002289
Chris Wilsonce453d82011-02-21 14:43:56 +00002290 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002291 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002292 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002293
2294err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002295 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002296err_interruptible:
2297 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002298 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002299 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300}
2301
Chris Wilson1690e1e2011-12-14 13:57:08 +01002302void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2303{
Matt Roperebcdd392014-07-09 16:22:11 -07002304 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2305
Chris Wilson1690e1e2011-12-14 13:57:08 +01002306 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002307 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002308}
2309
Daniel Vetterc2c75132012-07-05 12:17:30 +02002310/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2311 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002312unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2313 unsigned int tiling_mode,
2314 unsigned int cpp,
2315 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002316{
Chris Wilsonbc752862013-02-21 20:04:31 +00002317 if (tiling_mode != I915_TILING_NONE) {
2318 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002319
Chris Wilsonbc752862013-02-21 20:04:31 +00002320 tile_rows = *y / 8;
2321 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002322
Chris Wilsonbc752862013-02-21 20:04:31 +00002323 tiles = *x / (512/cpp);
2324 *x %= 512/cpp;
2325
2326 return tile_rows * pitch * 8 + tiles * 4096;
2327 } else {
2328 unsigned int offset;
2329
2330 offset = *y * pitch + *x * cpp;
2331 *y = 0;
2332 *x = (offset & 4095) / cpp;
2333 return offset & -4096;
2334 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002335}
2336
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337int intel_format_to_fourcc(int format)
2338{
2339 switch (format) {
2340 case DISPPLANE_8BPP:
2341 return DRM_FORMAT_C8;
2342 case DISPPLANE_BGRX555:
2343 return DRM_FORMAT_XRGB1555;
2344 case DISPPLANE_BGRX565:
2345 return DRM_FORMAT_RGB565;
2346 default:
2347 case DISPPLANE_BGRX888:
2348 return DRM_FORMAT_XRGB8888;
2349 case DISPPLANE_RGBX888:
2350 return DRM_FORMAT_XBGR8888;
2351 case DISPPLANE_BGRX101010:
2352 return DRM_FORMAT_XRGB2101010;
2353 case DISPPLANE_RGBX101010:
2354 return DRM_FORMAT_XBGR2101010;
2355 }
2356}
2357
Jesse Barnes484b41d2014-03-07 08:57:55 -08002358static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002359 struct intel_plane_config *plane_config)
2360{
2361 struct drm_device *dev = crtc->base.dev;
2362 struct drm_i915_gem_object *obj = NULL;
2363 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2364 u32 base = plane_config->base;
2365
Chris Wilsonff2652e2014-03-10 08:07:02 +00002366 if (plane_config->size == 0)
2367 return false;
2368
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2370 plane_config->size);
2371 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002372 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002373
2374 if (plane_config->tiled) {
2375 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002376 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002377 }
2378
Dave Airlie66e514c2014-04-03 07:51:54 +10002379 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2380 mode_cmd.width = crtc->base.primary->fb->width;
2381 mode_cmd.height = crtc->base.primary->fb->height;
2382 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002383
2384 mutex_lock(&dev->struct_mutex);
2385
Dave Airlie66e514c2014-04-03 07:51:54 +10002386 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002387 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002388 DRM_DEBUG_KMS("intel fb init failed\n");
2389 goto out_unref_obj;
2390 }
2391
Daniel Vettera071fa02014-06-18 23:28:09 +02002392 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002393 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002394
2395 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2396 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002397
2398out_unref_obj:
2399 drm_gem_object_unreference(&obj->base);
2400 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002401 return false;
2402}
2403
2404static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2405 struct intel_plane_config *plane_config)
2406{
2407 struct drm_device *dev = intel_crtc->base.dev;
2408 struct drm_crtc *c;
2409 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002410 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411
Dave Airlie66e514c2014-04-03 07:51:54 +10002412 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002413 return;
2414
2415 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2416 return;
2417
Dave Airlie66e514c2014-04-03 07:51:54 +10002418 kfree(intel_crtc->base.primary->fb);
2419 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002420
2421 /*
2422 * Failed to alloc the obj, check to see if we should share
2423 * an fb with another CRTC instead
2424 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002425 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002426 i = to_intel_crtc(c);
2427
2428 if (c == &intel_crtc->base)
2429 continue;
2430
Matt Roper2ff8fde2014-07-08 07:50:07 -07002431 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002432 continue;
2433
Matt Roper2ff8fde2014-07-08 07:50:07 -07002434 obj = intel_fb_obj(c->primary->fb);
2435 if (obj == NULL)
2436 continue;
2437
2438 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002439 drm_framebuffer_reference(c->primary->fb);
2440 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002441 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002442 break;
2443 }
2444 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002445}
2446
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002447static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2448 struct drm_framebuffer *fb,
2449 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002450{
2451 struct drm_device *dev = crtc->dev;
2452 struct drm_i915_private *dev_priv = dev->dev_private;
2453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002454 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002455 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002456 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002457 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002458 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302459 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002460
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002461 if (!intel_crtc->primary_enabled) {
2462 I915_WRITE(reg, 0);
2463 if (INTEL_INFO(dev)->gen >= 4)
2464 I915_WRITE(DSPSURF(plane), 0);
2465 else
2466 I915_WRITE(DSPADDR(plane), 0);
2467 POSTING_READ(reg);
2468 return;
2469 }
2470
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002471 obj = intel_fb_obj(fb);
2472 if (WARN_ON(obj == NULL))
2473 return;
2474
2475 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2476
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002477 dspcntr = DISPPLANE_GAMMA_ENABLE;
2478
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002479 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002480
2481 if (INTEL_INFO(dev)->gen < 4) {
2482 if (intel_crtc->pipe == PIPE_B)
2483 dspcntr |= DISPPLANE_SEL_PIPE_B;
2484
2485 /* pipesrc and dspsize control the size that is scaled from,
2486 * which should always be the user's requested size.
2487 */
2488 I915_WRITE(DSPSIZE(plane),
2489 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2490 (intel_crtc->config.pipe_src_w - 1));
2491 I915_WRITE(DSPPOS(plane), 0);
2492 }
2493
Ville Syrjälä57779d02012-10-31 17:50:14 +02002494 switch (fb->pixel_format) {
2495 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002496 dspcntr |= DISPPLANE_8BPP;
2497 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002498 case DRM_FORMAT_XRGB1555:
2499 case DRM_FORMAT_ARGB1555:
2500 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002501 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002502 case DRM_FORMAT_RGB565:
2503 dspcntr |= DISPPLANE_BGRX565;
2504 break;
2505 case DRM_FORMAT_XRGB8888:
2506 case DRM_FORMAT_ARGB8888:
2507 dspcntr |= DISPPLANE_BGRX888;
2508 break;
2509 case DRM_FORMAT_XBGR8888:
2510 case DRM_FORMAT_ABGR8888:
2511 dspcntr |= DISPPLANE_RGBX888;
2512 break;
2513 case DRM_FORMAT_XRGB2101010:
2514 case DRM_FORMAT_ARGB2101010:
2515 dspcntr |= DISPPLANE_BGRX101010;
2516 break;
2517 case DRM_FORMAT_XBGR2101010:
2518 case DRM_FORMAT_ABGR2101010:
2519 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002520 break;
2521 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002522 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002523 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002524
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002525 if (INTEL_INFO(dev)->gen >= 4 &&
2526 obj->tiling_mode != I915_TILING_NONE)
2527 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002528
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002529 if (IS_G4X(dev))
2530 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2531
Ville Syrjäläb98971272014-08-27 16:51:22 +03002532 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002533
Daniel Vetterc2c75132012-07-05 12:17:30 +02002534 if (INTEL_INFO(dev)->gen >= 4) {
2535 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002536 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002537 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002538 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002539 linear_offset -= intel_crtc->dspaddr_offset;
2540 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002541 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002542 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002543
Sonika Jindal48404c12014-08-22 14:06:04 +05302544 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2545 dspcntr |= DISPPLANE_ROTATE_180;
2546
2547 x += (intel_crtc->config.pipe_src_w - 1);
2548 y += (intel_crtc->config.pipe_src_h - 1);
2549
2550 /* Finding the last pixel of the last line of the display
2551 data and adding to linear_offset*/
2552 linear_offset +=
2553 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2554 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2555 }
2556
2557 I915_WRITE(reg, dspcntr);
2558
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002559 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2560 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2561 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002562 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002563 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002564 I915_WRITE(DSPSURF(plane),
2565 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002567 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002568 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002569 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571}
2572
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002573static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2574 struct drm_framebuffer *fb,
2575 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002576{
2577 struct drm_device *dev = crtc->dev;
2578 struct drm_i915_private *dev_priv = dev->dev_private;
2579 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002580 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002581 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002582 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002583 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002584 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302585 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002587 if (!intel_crtc->primary_enabled) {
2588 I915_WRITE(reg, 0);
2589 I915_WRITE(DSPSURF(plane), 0);
2590 POSTING_READ(reg);
2591 return;
2592 }
2593
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002594 obj = intel_fb_obj(fb);
2595 if (WARN_ON(obj == NULL))
2596 return;
2597
2598 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2599
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002600 dspcntr = DISPPLANE_GAMMA_ENABLE;
2601
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002602 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002603
2604 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2605 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2606
Ville Syrjälä57779d02012-10-31 17:50:14 +02002607 switch (fb->pixel_format) {
2608 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002609 dspcntr |= DISPPLANE_8BPP;
2610 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002611 case DRM_FORMAT_RGB565:
2612 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002613 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002614 case DRM_FORMAT_XRGB8888:
2615 case DRM_FORMAT_ARGB8888:
2616 dspcntr |= DISPPLANE_BGRX888;
2617 break;
2618 case DRM_FORMAT_XBGR8888:
2619 case DRM_FORMAT_ABGR8888:
2620 dspcntr |= DISPPLANE_RGBX888;
2621 break;
2622 case DRM_FORMAT_XRGB2101010:
2623 case DRM_FORMAT_ARGB2101010:
2624 dspcntr |= DISPPLANE_BGRX101010;
2625 break;
2626 case DRM_FORMAT_XBGR2101010:
2627 case DRM_FORMAT_ABGR2101010:
2628 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629 break;
2630 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002631 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002632 }
2633
2634 if (obj->tiling_mode != I915_TILING_NONE)
2635 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002636
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002638 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002639
Ville Syrjäläb98971272014-08-27 16:51:22 +03002640 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002641 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002642 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002643 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002644 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002645 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302646 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2647 dspcntr |= DISPPLANE_ROTATE_180;
2648
2649 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2650 x += (intel_crtc->config.pipe_src_w - 1);
2651 y += (intel_crtc->config.pipe_src_h - 1);
2652
2653 /* Finding the last pixel of the last line of the display
2654 data and adding to linear_offset*/
2655 linear_offset +=
2656 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2657 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2658 }
2659 }
2660
2661 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002662
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002663 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2664 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2665 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002666 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002667 I915_WRITE(DSPSURF(plane),
2668 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002669 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002670 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2671 } else {
2672 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2673 I915_WRITE(DSPLINOFF(plane), linear_offset);
2674 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002675 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002676}
2677
2678/* Assume fb object is pinned & idle & fenced and just update base pointers */
2679static int
2680intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2681 int x, int y, enum mode_set_atomic state)
2682{
2683 struct drm_device *dev = crtc->dev;
2684 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002685
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002686 if (dev_priv->display.disable_fbc)
2687 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002688 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002689
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002690 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2691
2692 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002693}
2694
Ville Syrjälä96a02912013-02-18 19:08:49 +02002695void intel_display_handle_reset(struct drm_device *dev)
2696{
2697 struct drm_i915_private *dev_priv = dev->dev_private;
2698 struct drm_crtc *crtc;
2699
2700 /*
2701 * Flips in the rings have been nuked by the reset,
2702 * so complete all pending flips so that user space
2703 * will get its events and not get stuck.
2704 *
2705 * Also update the base address of all primary
2706 * planes to the the last fb to make sure we're
2707 * showing the correct fb after a reset.
2708 *
2709 * Need to make two loops over the crtcs so that we
2710 * don't try to grab a crtc mutex before the
2711 * pending_flip_queue really got woken up.
2712 */
2713
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002714 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002715 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2716 enum plane plane = intel_crtc->plane;
2717
2718 intel_prepare_page_flip(dev, plane);
2719 intel_finish_page_flip_plane(dev, plane);
2720 }
2721
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002722 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724
Rob Clark51fd3712013-11-19 12:10:12 -05002725 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002726 /*
2727 * FIXME: Once we have proper support for primary planes (and
2728 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002729 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002730 */
Matt Roperf4510a22014-04-01 15:22:40 -07002731 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002732 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002733 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002734 crtc->x,
2735 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002736 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002737 }
2738}
2739
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002740static int
Chris Wilson14667a42012-04-03 17:58:35 +01002741intel_finish_fb(struct drm_framebuffer *old_fb)
2742{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002743 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002744 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2745 bool was_interruptible = dev_priv->mm.interruptible;
2746 int ret;
2747
Chris Wilson14667a42012-04-03 17:58:35 +01002748 /* Big Hammer, we also need to ensure that any pending
2749 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2750 * current scanout is retired before unpinning the old
2751 * framebuffer.
2752 *
2753 * This should only fail upon a hung GPU, in which case we
2754 * can safely continue.
2755 */
2756 dev_priv->mm.interruptible = false;
2757 ret = i915_gem_object_finish_gpu(obj);
2758 dev_priv->mm.interruptible = was_interruptible;
2759
2760 return ret;
2761}
2762
Chris Wilson7d5e3792014-03-04 13:15:08 +00002763static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2764{
2765 struct drm_device *dev = crtc->dev;
2766 struct drm_i915_private *dev_priv = dev->dev_private;
2767 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2768 unsigned long flags;
2769 bool pending;
2770
2771 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2772 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2773 return false;
2774
2775 spin_lock_irqsave(&dev->event_lock, flags);
2776 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2777 spin_unlock_irqrestore(&dev->event_lock, flags);
2778
2779 return pending;
2780}
2781
Chris Wilson14667a42012-04-03 17:58:35 +01002782static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002783intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002784 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002785{
2786 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002787 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002789 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002790 struct drm_framebuffer *old_fb = crtc->primary->fb;
2791 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2792 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002793 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002794
Chris Wilson7d5e3792014-03-04 13:15:08 +00002795 if (intel_crtc_has_pending_flip(crtc)) {
2796 DRM_ERROR("pipe is still busy with an old pageflip\n");
2797 return -EBUSY;
2798 }
2799
Jesse Barnes79e53942008-11-07 14:24:08 -08002800 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002801 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002802 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002803 return 0;
2804 }
2805
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002806 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002807 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2808 plane_name(intel_crtc->plane),
2809 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002810 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002811 }
2812
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002813 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002814 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2815 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002816 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002817 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002818 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002819 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002820 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002821 return ret;
2822 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002823
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002824 /*
2825 * Update pipe size and adjust fitter if needed: the reason for this is
2826 * that in compute_mode_changes we check the native mode (not the pfit
2827 * mode) to see if we can flip rather than do a full mode set. In the
2828 * fastboot case, we'll flip, but if we don't update the pipesrc and
2829 * pfit state, we'll end up with a big fb scanned out into the wrong
2830 * sized surface.
2831 *
2832 * To fix this properly, we need to hoist the checks up into
2833 * compute_mode_changes (or above), check the actual pfit state and
2834 * whether the platform allows pfit disable with pipe active, and only
2835 * then update the pipesrc and pfit state, even on the flip path.
2836 */
Jani Nikulad330a952014-01-21 11:24:25 +02002837 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002838 const struct drm_display_mode *adjusted_mode =
2839 &intel_crtc->config.adjusted_mode;
2840
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002841 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002842 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2843 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002844 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002845 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2846 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2847 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2848 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2849 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2850 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002851 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2852 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002853 }
2854
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002855 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002856
Daniel Vetterf99d7062014-06-19 16:01:59 +02002857 if (intel_crtc->active)
2858 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2859
Matt Roperf4510a22014-04-01 15:22:40 -07002860 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002861 crtc->x = x;
2862 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002863
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002864 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002865 if (intel_crtc->active && old_fb != fb)
2866 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002867 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002868 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002869 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002870 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002871
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002872 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002873 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002874 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002875
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002876 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002877}
2878
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002879static void intel_fdi_normal_train(struct drm_crtc *crtc)
2880{
2881 struct drm_device *dev = crtc->dev;
2882 struct drm_i915_private *dev_priv = dev->dev_private;
2883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2884 int pipe = intel_crtc->pipe;
2885 u32 reg, temp;
2886
2887 /* enable normal train */
2888 reg = FDI_TX_CTL(pipe);
2889 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002890 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002891 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2892 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002893 } else {
2894 temp &= ~FDI_LINK_TRAIN_NONE;
2895 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002896 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002897 I915_WRITE(reg, temp);
2898
2899 reg = FDI_RX_CTL(pipe);
2900 temp = I915_READ(reg);
2901 if (HAS_PCH_CPT(dev)) {
2902 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2903 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2904 } else {
2905 temp &= ~FDI_LINK_TRAIN_NONE;
2906 temp |= FDI_LINK_TRAIN_NONE;
2907 }
2908 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2909
2910 /* wait one idle pattern time */
2911 POSTING_READ(reg);
2912 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002913
2914 /* IVB wants error correction enabled */
2915 if (IS_IVYBRIDGE(dev))
2916 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2917 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002918}
2919
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002920static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002921{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002922 return crtc->base.enabled && crtc->active &&
2923 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002924}
2925
Daniel Vetter01a415f2012-10-27 15:58:40 +02002926static void ivb_modeset_global_resources(struct drm_device *dev)
2927{
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929 struct intel_crtc *pipe_B_crtc =
2930 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2931 struct intel_crtc *pipe_C_crtc =
2932 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2933 uint32_t temp;
2934
Daniel Vetter1e833f42013-02-19 22:31:57 +01002935 /*
2936 * When everything is off disable fdi C so that we could enable fdi B
2937 * with all lanes. Note that we don't care about enabled pipes without
2938 * an enabled pch encoder.
2939 */
2940 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2941 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002942 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2943 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2944
2945 temp = I915_READ(SOUTH_CHICKEN1);
2946 temp &= ~FDI_BC_BIFURCATION_SELECT;
2947 DRM_DEBUG_KMS("disabling fdi C rx\n");
2948 I915_WRITE(SOUTH_CHICKEN1, temp);
2949 }
2950}
2951
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952/* The FDI link training functions for ILK/Ibexpeak. */
2953static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2954{
2955 struct drm_device *dev = crtc->dev;
2956 struct drm_i915_private *dev_priv = dev->dev_private;
2957 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2958 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002959 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002960
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002961 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002962 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002963
Adam Jacksone1a44742010-06-25 15:32:14 -04002964 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2965 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002966 reg = FDI_RX_IMR(pipe);
2967 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002968 temp &= ~FDI_RX_SYMBOL_LOCK;
2969 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002970 I915_WRITE(reg, temp);
2971 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002972 udelay(150);
2973
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002974 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002975 reg = FDI_TX_CTL(pipe);
2976 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002977 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2978 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002979 temp &= ~FDI_LINK_TRAIN_NONE;
2980 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002981 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002982
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 reg = FDI_RX_CTL(pipe);
2984 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002985 temp &= ~FDI_LINK_TRAIN_NONE;
2986 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002987 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2988
2989 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002990 udelay(150);
2991
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002992 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002993 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2994 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2995 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002996
Chris Wilson5eddb702010-09-11 13:48:45 +01002997 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002998 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002999 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003000 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3001
3002 if ((temp & FDI_RX_BIT_LOCK)) {
3003 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003004 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005 break;
3006 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003007 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003008 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003010
3011 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 reg = FDI_TX_CTL(pipe);
3013 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003014 temp &= ~FDI_LINK_TRAIN_NONE;
3015 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003017
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 reg = FDI_RX_CTL(pipe);
3019 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003020 temp &= ~FDI_LINK_TRAIN_NONE;
3021 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003022 I915_WRITE(reg, temp);
3023
3024 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003025 udelay(150);
3026
Chris Wilson5eddb702010-09-11 13:48:45 +01003027 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003028 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003029 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003030 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3031
3032 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 DRM_DEBUG_KMS("FDI train 2 done.\n");
3035 break;
3036 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003037 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003038 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040
3041 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003042
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003043}
3044
Akshay Joshi0206e352011-08-16 15:34:10 -04003045static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003046 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3047 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3048 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3049 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3050};
3051
3052/* The FDI link training functions for SNB/Cougarpoint. */
3053static void gen6_fdi_link_train(struct drm_crtc *crtc)
3054{
3055 struct drm_device *dev = crtc->dev;
3056 struct drm_i915_private *dev_priv = dev->dev_private;
3057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3058 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003059 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003060
Adam Jacksone1a44742010-06-25 15:32:14 -04003061 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3062 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003063 reg = FDI_RX_IMR(pipe);
3064 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003065 temp &= ~FDI_RX_SYMBOL_LOCK;
3066 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 I915_WRITE(reg, temp);
3068
3069 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003070 udelay(150);
3071
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003072 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003073 reg = FDI_TX_CTL(pipe);
3074 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003075 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3076 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003077 temp &= ~FDI_LINK_TRAIN_NONE;
3078 temp |= FDI_LINK_TRAIN_PATTERN_1;
3079 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3080 /* SNB-B */
3081 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083
Daniel Vetterd74cf322012-10-26 10:58:13 +02003084 I915_WRITE(FDI_RX_MISC(pipe),
3085 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3086
Chris Wilson5eddb702010-09-11 13:48:45 +01003087 reg = FDI_RX_CTL(pipe);
3088 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089 if (HAS_PCH_CPT(dev)) {
3090 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3091 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3092 } else {
3093 temp &= ~FDI_LINK_TRAIN_NONE;
3094 temp |= FDI_LINK_TRAIN_PATTERN_1;
3095 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3097
3098 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003099 udelay(150);
3100
Akshay Joshi0206e352011-08-16 15:34:10 -04003101 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 reg = FDI_TX_CTL(pipe);
3103 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003104 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3105 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 I915_WRITE(reg, temp);
3107
3108 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109 udelay(500);
3110
Sean Paulfa37d392012-03-02 12:53:39 -05003111 for (retry = 0; retry < 5; retry++) {
3112 reg = FDI_RX_IIR(pipe);
3113 temp = I915_READ(reg);
3114 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3115 if (temp & FDI_RX_BIT_LOCK) {
3116 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3117 DRM_DEBUG_KMS("FDI train 1 done.\n");
3118 break;
3119 }
3120 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 }
Sean Paulfa37d392012-03-02 12:53:39 -05003122 if (retry < 5)
3123 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003124 }
3125 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003126 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003127
3128 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003129 reg = FDI_TX_CTL(pipe);
3130 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003131 temp &= ~FDI_LINK_TRAIN_NONE;
3132 temp |= FDI_LINK_TRAIN_PATTERN_2;
3133 if (IS_GEN6(dev)) {
3134 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3135 /* SNB-B */
3136 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3137 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003138 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003139
Chris Wilson5eddb702010-09-11 13:48:45 +01003140 reg = FDI_RX_CTL(pipe);
3141 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003142 if (HAS_PCH_CPT(dev)) {
3143 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3144 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3145 } else {
3146 temp &= ~FDI_LINK_TRAIN_NONE;
3147 temp |= FDI_LINK_TRAIN_PATTERN_2;
3148 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003149 I915_WRITE(reg, temp);
3150
3151 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152 udelay(150);
3153
Akshay Joshi0206e352011-08-16 15:34:10 -04003154 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 reg = FDI_TX_CTL(pipe);
3156 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3158 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003159 I915_WRITE(reg, temp);
3160
3161 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003162 udelay(500);
3163
Sean Paulfa37d392012-03-02 12:53:39 -05003164 for (retry = 0; retry < 5; retry++) {
3165 reg = FDI_RX_IIR(pipe);
3166 temp = I915_READ(reg);
3167 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3168 if (temp & FDI_RX_SYMBOL_LOCK) {
3169 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3170 DRM_DEBUG_KMS("FDI train 2 done.\n");
3171 break;
3172 }
3173 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003174 }
Sean Paulfa37d392012-03-02 12:53:39 -05003175 if (retry < 5)
3176 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 }
3178 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003179 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180
3181 DRM_DEBUG_KMS("FDI train done.\n");
3182}
3183
Jesse Barnes357555c2011-04-28 15:09:55 -07003184/* Manual link training for Ivy Bridge A0 parts */
3185static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3186{
3187 struct drm_device *dev = crtc->dev;
3188 struct drm_i915_private *dev_priv = dev->dev_private;
3189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3190 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003191 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003192
3193 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3194 for train result */
3195 reg = FDI_RX_IMR(pipe);
3196 temp = I915_READ(reg);
3197 temp &= ~FDI_RX_SYMBOL_LOCK;
3198 temp &= ~FDI_RX_BIT_LOCK;
3199 I915_WRITE(reg, temp);
3200
3201 POSTING_READ(reg);
3202 udelay(150);
3203
Daniel Vetter01a415f2012-10-27 15:58:40 +02003204 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3205 I915_READ(FDI_RX_IIR(pipe)));
3206
Jesse Barnes139ccd32013-08-19 11:04:55 -07003207 /* Try each vswing and preemphasis setting twice before moving on */
3208 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3209 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003210 reg = FDI_TX_CTL(pipe);
3211 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003212 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3213 temp &= ~FDI_TX_ENABLE;
3214 I915_WRITE(reg, temp);
3215
3216 reg = FDI_RX_CTL(pipe);
3217 temp = I915_READ(reg);
3218 temp &= ~FDI_LINK_TRAIN_AUTO;
3219 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3220 temp &= ~FDI_RX_ENABLE;
3221 I915_WRITE(reg, temp);
3222
3223 /* enable CPU FDI TX and PCH FDI RX */
3224 reg = FDI_TX_CTL(pipe);
3225 temp = I915_READ(reg);
3226 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3227 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3228 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003229 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003230 temp |= snb_b_fdi_train_param[j/2];
3231 temp |= FDI_COMPOSITE_SYNC;
3232 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3233
3234 I915_WRITE(FDI_RX_MISC(pipe),
3235 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3236
3237 reg = FDI_RX_CTL(pipe);
3238 temp = I915_READ(reg);
3239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3240 temp |= FDI_COMPOSITE_SYNC;
3241 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3242
3243 POSTING_READ(reg);
3244 udelay(1); /* should be 0.5us */
3245
3246 for (i = 0; i < 4; i++) {
3247 reg = FDI_RX_IIR(pipe);
3248 temp = I915_READ(reg);
3249 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3250
3251 if (temp & FDI_RX_BIT_LOCK ||
3252 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3253 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3254 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3255 i);
3256 break;
3257 }
3258 udelay(1); /* should be 0.5us */
3259 }
3260 if (i == 4) {
3261 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3262 continue;
3263 }
3264
3265 /* Train 2 */
3266 reg = FDI_TX_CTL(pipe);
3267 temp = I915_READ(reg);
3268 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3269 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3270 I915_WRITE(reg, temp);
3271
3272 reg = FDI_RX_CTL(pipe);
3273 temp = I915_READ(reg);
3274 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3275 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003276 I915_WRITE(reg, temp);
3277
3278 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003279 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003280
Jesse Barnes139ccd32013-08-19 11:04:55 -07003281 for (i = 0; i < 4; i++) {
3282 reg = FDI_RX_IIR(pipe);
3283 temp = I915_READ(reg);
3284 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003285
Jesse Barnes139ccd32013-08-19 11:04:55 -07003286 if (temp & FDI_RX_SYMBOL_LOCK ||
3287 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3288 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3289 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3290 i);
3291 goto train_done;
3292 }
3293 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003294 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003295 if (i == 4)
3296 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003297 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003298
Jesse Barnes139ccd32013-08-19 11:04:55 -07003299train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003300 DRM_DEBUG_KMS("FDI train done.\n");
3301}
3302
Daniel Vetter88cefb62012-08-12 19:27:14 +02003303static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003304{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003305 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003306 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003307 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003308 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003309
Jesse Barnesc64e3112010-09-10 11:27:03 -07003310
Jesse Barnes0e23b992010-09-10 11:10:00 -07003311 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003312 reg = FDI_RX_CTL(pipe);
3313 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003314 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3315 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003316 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003317 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3318
3319 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003320 udelay(200);
3321
3322 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003323 temp = I915_READ(reg);
3324 I915_WRITE(reg, temp | FDI_PCDCLK);
3325
3326 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003327 udelay(200);
3328
Paulo Zanoni20749732012-11-23 15:30:38 -02003329 /* Enable CPU FDI TX PLL, always on for Ironlake */
3330 reg = FDI_TX_CTL(pipe);
3331 temp = I915_READ(reg);
3332 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3333 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003334
Paulo Zanoni20749732012-11-23 15:30:38 -02003335 POSTING_READ(reg);
3336 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003337 }
3338}
3339
Daniel Vetter88cefb62012-08-12 19:27:14 +02003340static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3341{
3342 struct drm_device *dev = intel_crtc->base.dev;
3343 struct drm_i915_private *dev_priv = dev->dev_private;
3344 int pipe = intel_crtc->pipe;
3345 u32 reg, temp;
3346
3347 /* Switch from PCDclk to Rawclk */
3348 reg = FDI_RX_CTL(pipe);
3349 temp = I915_READ(reg);
3350 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3351
3352 /* Disable CPU FDI TX PLL */
3353 reg = FDI_TX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3356
3357 POSTING_READ(reg);
3358 udelay(100);
3359
3360 reg = FDI_RX_CTL(pipe);
3361 temp = I915_READ(reg);
3362 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3363
3364 /* Wait for the clocks to turn off. */
3365 POSTING_READ(reg);
3366 udelay(100);
3367}
3368
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003369static void ironlake_fdi_disable(struct drm_crtc *crtc)
3370{
3371 struct drm_device *dev = crtc->dev;
3372 struct drm_i915_private *dev_priv = dev->dev_private;
3373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3374 int pipe = intel_crtc->pipe;
3375 u32 reg, temp;
3376
3377 /* disable CPU FDI tx and PCH FDI rx */
3378 reg = FDI_TX_CTL(pipe);
3379 temp = I915_READ(reg);
3380 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3381 POSTING_READ(reg);
3382
3383 reg = FDI_RX_CTL(pipe);
3384 temp = I915_READ(reg);
3385 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003386 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003387 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3388
3389 POSTING_READ(reg);
3390 udelay(100);
3391
3392 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003393 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003394 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003395
3396 /* still set train pattern 1 */
3397 reg = FDI_TX_CTL(pipe);
3398 temp = I915_READ(reg);
3399 temp &= ~FDI_LINK_TRAIN_NONE;
3400 temp |= FDI_LINK_TRAIN_PATTERN_1;
3401 I915_WRITE(reg, temp);
3402
3403 reg = FDI_RX_CTL(pipe);
3404 temp = I915_READ(reg);
3405 if (HAS_PCH_CPT(dev)) {
3406 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3407 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3408 } else {
3409 temp &= ~FDI_LINK_TRAIN_NONE;
3410 temp |= FDI_LINK_TRAIN_PATTERN_1;
3411 }
3412 /* BPC in FDI rx is consistent with that in PIPECONF */
3413 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003414 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415 I915_WRITE(reg, temp);
3416
3417 POSTING_READ(reg);
3418 udelay(100);
3419}
3420
Chris Wilson5dce5b932014-01-20 10:17:36 +00003421bool intel_has_pending_fb_unpin(struct drm_device *dev)
3422{
3423 struct intel_crtc *crtc;
3424
3425 /* Note that we don't need to be called with mode_config.lock here
3426 * as our list of CRTC objects is static for the lifetime of the
3427 * device and so cannot disappear as we iterate. Similarly, we can
3428 * happily treat the predicates as racy, atomic checks as userspace
3429 * cannot claim and pin a new fb without at least acquring the
3430 * struct_mutex and so serialising with us.
3431 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003432 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003433 if (atomic_read(&crtc->unpin_work_count) == 0)
3434 continue;
3435
3436 if (crtc->unpin_work)
3437 intel_wait_for_vblank(dev, crtc->pipe);
3438
3439 return true;
3440 }
3441
3442 return false;
3443}
3444
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003445static void page_flip_completed(struct intel_crtc *intel_crtc)
3446{
3447 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3448 struct intel_unpin_work *work = intel_crtc->unpin_work;
3449
3450 /* ensure that the unpin work is consistent wrt ->pending. */
3451 smp_rmb();
3452 intel_crtc->unpin_work = NULL;
3453
3454 if (work->event)
3455 drm_send_vblank_event(intel_crtc->base.dev,
3456 intel_crtc->pipe,
3457 work->event);
3458
3459 drm_crtc_vblank_put(&intel_crtc->base);
3460
3461 wake_up_all(&dev_priv->pending_flip_queue);
3462 queue_work(dev_priv->wq, &work->work);
3463
3464 trace_i915_flip_complete(intel_crtc->plane,
3465 work->pending_flip_obj);
3466}
3467
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003468void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003469{
Chris Wilson0f911282012-04-17 10:05:38 +01003470 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003471 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003472
Daniel Vetter2c10d572012-12-20 21:24:07 +01003473 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003474 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3475 !intel_crtc_has_pending_flip(crtc),
3476 60*HZ) == 0)) {
3477 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3478 unsigned long flags;
Daniel Vetter2c10d572012-12-20 21:24:07 +01003479
Chris Wilson9c787942014-09-05 07:13:25 +01003480 spin_lock_irqsave(&dev->event_lock, flags);
3481 if (intel_crtc->unpin_work) {
3482 WARN_ONCE(1, "Removing stuck page flip\n");
3483 page_flip_completed(intel_crtc);
3484 }
3485 spin_unlock_irqrestore(&dev->event_lock, flags);
3486 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003487
Chris Wilson975d5682014-08-20 13:13:34 +01003488 if (crtc->primary->fb) {
3489 mutex_lock(&dev->struct_mutex);
3490 intel_finish_fb(crtc->primary->fb);
3491 mutex_unlock(&dev->struct_mutex);
3492 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003493}
3494
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003495/* Program iCLKIP clock to the desired frequency */
3496static void lpt_program_iclkip(struct drm_crtc *crtc)
3497{
3498 struct drm_device *dev = crtc->dev;
3499 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003500 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003501 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3502 u32 temp;
3503
Daniel Vetter09153002012-12-12 14:06:44 +01003504 mutex_lock(&dev_priv->dpio_lock);
3505
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003506 /* It is necessary to ungate the pixclk gate prior to programming
3507 * the divisors, and gate it back when it is done.
3508 */
3509 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3510
3511 /* Disable SSCCTL */
3512 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003513 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3514 SBI_SSCCTL_DISABLE,
3515 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003516
3517 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003518 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003519 auxdiv = 1;
3520 divsel = 0x41;
3521 phaseinc = 0x20;
3522 } else {
3523 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003524 * but the adjusted_mode->crtc_clock in in KHz. To get the
3525 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003526 * convert the virtual clock precision to KHz here for higher
3527 * precision.
3528 */
3529 u32 iclk_virtual_root_freq = 172800 * 1000;
3530 u32 iclk_pi_range = 64;
3531 u32 desired_divisor, msb_divisor_value, pi_value;
3532
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003533 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003534 msb_divisor_value = desired_divisor / iclk_pi_range;
3535 pi_value = desired_divisor % iclk_pi_range;
3536
3537 auxdiv = 0;
3538 divsel = msb_divisor_value - 2;
3539 phaseinc = pi_value;
3540 }
3541
3542 /* This should not happen with any sane values */
3543 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3544 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3545 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3546 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3547
3548 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003549 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003550 auxdiv,
3551 divsel,
3552 phasedir,
3553 phaseinc);
3554
3555 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003556 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003557 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3558 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3559 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3560 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3561 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3562 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003563 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003564
3565 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003566 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003567 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3568 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003569 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003570
3571 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003572 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003573 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003574 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003575
3576 /* Wait for initialization time */
3577 udelay(24);
3578
3579 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003580
3581 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003582}
3583
Daniel Vetter275f01b22013-05-03 11:49:47 +02003584static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3585 enum pipe pch_transcoder)
3586{
3587 struct drm_device *dev = crtc->base.dev;
3588 struct drm_i915_private *dev_priv = dev->dev_private;
3589 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3590
3591 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3592 I915_READ(HTOTAL(cpu_transcoder)));
3593 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3594 I915_READ(HBLANK(cpu_transcoder)));
3595 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3596 I915_READ(HSYNC(cpu_transcoder)));
3597
3598 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3599 I915_READ(VTOTAL(cpu_transcoder)));
3600 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3601 I915_READ(VBLANK(cpu_transcoder)));
3602 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3603 I915_READ(VSYNC(cpu_transcoder)));
3604 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3605 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3606}
3607
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003608static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3609{
3610 struct drm_i915_private *dev_priv = dev->dev_private;
3611 uint32_t temp;
3612
3613 temp = I915_READ(SOUTH_CHICKEN1);
3614 if (temp & FDI_BC_BIFURCATION_SELECT)
3615 return;
3616
3617 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3618 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3619
3620 temp |= FDI_BC_BIFURCATION_SELECT;
3621 DRM_DEBUG_KMS("enabling fdi C rx\n");
3622 I915_WRITE(SOUTH_CHICKEN1, temp);
3623 POSTING_READ(SOUTH_CHICKEN1);
3624}
3625
3626static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3627{
3628 struct drm_device *dev = intel_crtc->base.dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630
3631 switch (intel_crtc->pipe) {
3632 case PIPE_A:
3633 break;
3634 case PIPE_B:
3635 if (intel_crtc->config.fdi_lanes > 2)
3636 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3637 else
3638 cpt_enable_fdi_bc_bifurcation(dev);
3639
3640 break;
3641 case PIPE_C:
3642 cpt_enable_fdi_bc_bifurcation(dev);
3643
3644 break;
3645 default:
3646 BUG();
3647 }
3648}
3649
Jesse Barnesf67a5592011-01-05 10:31:48 -08003650/*
3651 * Enable PCH resources required for PCH ports:
3652 * - PCH PLLs
3653 * - FDI training & RX/TX
3654 * - update transcoder timings
3655 * - DP transcoding bits
3656 * - transcoder
3657 */
3658static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003659{
3660 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003661 struct drm_i915_private *dev_priv = dev->dev_private;
3662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3663 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003664 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003665
Daniel Vetterab9412b2013-05-03 11:49:46 +02003666 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003667
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003668 if (IS_IVYBRIDGE(dev))
3669 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3670
Daniel Vettercd986ab2012-10-26 10:58:12 +02003671 /* Write the TU size bits before fdi link training, so that error
3672 * detection works. */
3673 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3674 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3675
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003676 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003677 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003678
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003679 /* We need to program the right clock selection before writing the pixel
3680 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003681 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003682 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003683
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003684 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003685 temp |= TRANS_DPLL_ENABLE(pipe);
3686 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003687 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003688 temp |= sel;
3689 else
3690 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003691 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003692 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003693
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003694 /* XXX: pch pll's can be enabled any time before we enable the PCH
3695 * transcoder, and we actually should do this to not upset any PCH
3696 * transcoder that already use the clock when we share it.
3697 *
3698 * Note that enable_shared_dpll tries to do the right thing, but
3699 * get_shared_dpll unconditionally resets the pll - we need that to have
3700 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003701 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003702
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003703 /* set transcoder timing, panel must allow it */
3704 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003705 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003706
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003707 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003708
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003709 /* For PCH DP, enable TRANS_DP_CTL */
3710 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003711 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3712 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003713 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003714 reg = TRANS_DP_CTL(pipe);
3715 temp = I915_READ(reg);
3716 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003717 TRANS_DP_SYNC_MASK |
3718 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003719 temp |= (TRANS_DP_OUTPUT_ENABLE |
3720 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003721 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003722
3723 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003724 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003725 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003726 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003727
3728 switch (intel_trans_dp_port_sel(crtc)) {
3729 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003730 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003731 break;
3732 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003733 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003734 break;
3735 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003736 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003737 break;
3738 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003739 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003740 }
3741
Chris Wilson5eddb702010-09-11 13:48:45 +01003742 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003743 }
3744
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003745 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003746}
3747
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003748static void lpt_pch_enable(struct drm_crtc *crtc)
3749{
3750 struct drm_device *dev = crtc->dev;
3751 struct drm_i915_private *dev_priv = dev->dev_private;
3752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003753 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003754
Daniel Vetterab9412b2013-05-03 11:49:46 +02003755 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003756
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003757 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003758
Paulo Zanoni0540e482012-10-31 18:12:40 -02003759 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003760 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003761
Paulo Zanoni937bb612012-10-31 18:12:47 -02003762 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003763}
3764
Daniel Vetter716c2e52014-06-25 22:02:02 +03003765void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003766{
Daniel Vettere2b78262013-06-07 23:10:03 +02003767 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003768
3769 if (pll == NULL)
3770 return;
3771
3772 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003773 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003774 return;
3775 }
3776
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003777 if (--pll->refcount == 0) {
3778 WARN_ON(pll->on);
3779 WARN_ON(pll->active);
3780 }
3781
Daniel Vettera43f6e02013-06-07 23:10:32 +02003782 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003783}
3784
Daniel Vetter716c2e52014-06-25 22:02:02 +03003785struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003786{
Daniel Vettere2b78262013-06-07 23:10:03 +02003787 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3788 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3789 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003790
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003791 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003792 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3793 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003794 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003795 }
3796
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003797 if (HAS_PCH_IBX(dev_priv->dev)) {
3798 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003799 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003800 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003801
Daniel Vetter46edb022013-06-05 13:34:12 +02003802 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3803 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003804
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003805 WARN_ON(pll->refcount);
3806
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003807 goto found;
3808 }
3809
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003810 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3811 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003812
3813 /* Only want to check enabled timings first */
3814 if (pll->refcount == 0)
3815 continue;
3816
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003817 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3818 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003819 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003820 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003821 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003822
3823 goto found;
3824 }
3825 }
3826
3827 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003828 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3829 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003830 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003831 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3832 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003833 goto found;
3834 }
3835 }
3836
3837 return NULL;
3838
3839found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003840 if (pll->refcount == 0)
3841 pll->hw_state = crtc->config.dpll_hw_state;
3842
Daniel Vettera43f6e02013-06-07 23:10:32 +02003843 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003844 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3845 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003846
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003847 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003848
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003849 return pll;
3850}
3851
Daniel Vettera1520312013-05-03 11:49:50 +02003852static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003853{
3854 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003855 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003856 u32 temp;
3857
3858 temp = I915_READ(dslreg);
3859 udelay(500);
3860 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003861 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003862 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003863 }
3864}
3865
Jesse Barnesb074cec2013-04-25 12:55:02 -07003866static void ironlake_pfit_enable(struct intel_crtc *crtc)
3867{
3868 struct drm_device *dev = crtc->base.dev;
3869 struct drm_i915_private *dev_priv = dev->dev_private;
3870 int pipe = crtc->pipe;
3871
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003872 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003873 /* Force use of hard-coded filter coefficients
3874 * as some pre-programmed values are broken,
3875 * e.g. x201.
3876 */
3877 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3878 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3879 PF_PIPE_SEL_IVB(pipe));
3880 else
3881 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3882 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3883 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003884 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003885}
3886
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003887static void intel_enable_planes(struct drm_crtc *crtc)
3888{
3889 struct drm_device *dev = crtc->dev;
3890 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003891 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003892 struct intel_plane *intel_plane;
3893
Matt Roperaf2b6532014-04-01 15:22:32 -07003894 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3895 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003896 if (intel_plane->pipe == pipe)
3897 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003898 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003899}
3900
3901static void intel_disable_planes(struct drm_crtc *crtc)
3902{
3903 struct drm_device *dev = crtc->dev;
3904 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003905 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003906 struct intel_plane *intel_plane;
3907
Matt Roperaf2b6532014-04-01 15:22:32 -07003908 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3909 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003910 if (intel_plane->pipe == pipe)
3911 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003912 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003913}
3914
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003915void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003916{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003917 struct drm_device *dev = crtc->base.dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003919
3920 if (!crtc->config.ips_enabled)
3921 return;
3922
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003923 /* We can only enable IPS after we enable a plane and wait for a vblank */
3924 intel_wait_for_vblank(dev, crtc->pipe);
3925
Paulo Zanonid77e4532013-09-24 13:52:55 -03003926 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003927 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003928 mutex_lock(&dev_priv->rps.hw_lock);
3929 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3930 mutex_unlock(&dev_priv->rps.hw_lock);
3931 /* Quoting Art Runyan: "its not safe to expect any particular
3932 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003933 * mailbox." Moreover, the mailbox may return a bogus state,
3934 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003935 */
3936 } else {
3937 I915_WRITE(IPS_CTL, IPS_ENABLE);
3938 /* The bit only becomes 1 in the next vblank, so this wait here
3939 * is essentially intel_wait_for_vblank. If we don't have this
3940 * and don't wait for vblanks until the end of crtc_enable, then
3941 * the HW state readout code will complain that the expected
3942 * IPS_CTL value is not the one we read. */
3943 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3944 DRM_ERROR("Timed out waiting for IPS enable\n");
3945 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003946}
3947
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003948void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003949{
3950 struct drm_device *dev = crtc->base.dev;
3951 struct drm_i915_private *dev_priv = dev->dev_private;
3952
3953 if (!crtc->config.ips_enabled)
3954 return;
3955
3956 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003957 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003958 mutex_lock(&dev_priv->rps.hw_lock);
3959 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3960 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003961 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3962 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3963 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003964 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003965 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003966 POSTING_READ(IPS_CTL);
3967 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003968
3969 /* We need to wait for a vblank before we can disable the plane. */
3970 intel_wait_for_vblank(dev, crtc->pipe);
3971}
3972
3973/** Loads the palette/gamma unit for the CRTC with the prepared values */
3974static void intel_crtc_load_lut(struct drm_crtc *crtc)
3975{
3976 struct drm_device *dev = crtc->dev;
3977 struct drm_i915_private *dev_priv = dev->dev_private;
3978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3979 enum pipe pipe = intel_crtc->pipe;
3980 int palreg = PALETTE(pipe);
3981 int i;
3982 bool reenable_ips = false;
3983
3984 /* The clocks have to be on to load the palette. */
3985 if (!crtc->enabled || !intel_crtc->active)
3986 return;
3987
3988 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3989 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3990 assert_dsi_pll_enabled(dev_priv);
3991 else
3992 assert_pll_enabled(dev_priv, pipe);
3993 }
3994
3995 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303996 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003997 palreg = LGC_PALETTE(pipe);
3998
3999 /* Workaround : Do not read or write the pipe palette/gamma data while
4000 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4001 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004002 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004003 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4004 GAMMA_MODE_MODE_SPLIT)) {
4005 hsw_disable_ips(intel_crtc);
4006 reenable_ips = true;
4007 }
4008
4009 for (i = 0; i < 256; i++) {
4010 I915_WRITE(palreg + 4 * i,
4011 (intel_crtc->lut_r[i] << 16) |
4012 (intel_crtc->lut_g[i] << 8) |
4013 intel_crtc->lut_b[i]);
4014 }
4015
4016 if (reenable_ips)
4017 hsw_enable_ips(intel_crtc);
4018}
4019
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004020static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4021{
4022 if (!enable && intel_crtc->overlay) {
4023 struct drm_device *dev = intel_crtc->base.dev;
4024 struct drm_i915_private *dev_priv = dev->dev_private;
4025
4026 mutex_lock(&dev->struct_mutex);
4027 dev_priv->mm.interruptible = false;
4028 (void) intel_overlay_switch_off(intel_crtc->overlay);
4029 dev_priv->mm.interruptible = true;
4030 mutex_unlock(&dev->struct_mutex);
4031 }
4032
4033 /* Let userspace switch the overlay on again. In most cases userspace
4034 * has to recompute where to put it anyway.
4035 */
4036}
4037
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004038static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004039{
4040 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004041 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4042 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004043
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004044 assert_vblank_disabled(crtc);
4045
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004046 drm_vblank_on(dev, pipe);
4047
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004048 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004049 intel_enable_planes(crtc);
4050 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004051 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004052
4053 hsw_enable_ips(intel_crtc);
4054
4055 mutex_lock(&dev->struct_mutex);
4056 intel_update_fbc(dev);
4057 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004058
4059 /*
4060 * FIXME: Once we grow proper nuclear flip support out of this we need
4061 * to compute the mask of flip planes precisely. For the time being
4062 * consider this a flip from a NULL plane.
4063 */
4064 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004065}
4066
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004067static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004068{
4069 struct drm_device *dev = crtc->dev;
4070 struct drm_i915_private *dev_priv = dev->dev_private;
4071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4072 int pipe = intel_crtc->pipe;
4073 int plane = intel_crtc->plane;
4074
4075 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004076
4077 if (dev_priv->fbc.plane == plane)
4078 intel_disable_fbc(dev);
4079
4080 hsw_disable_ips(intel_crtc);
4081
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004082 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004083 intel_crtc_update_cursor(crtc, false);
4084 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004085 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004086
Daniel Vetterf99d7062014-06-19 16:01:59 +02004087 /*
4088 * FIXME: Once we grow proper nuclear flip support out of this we need
4089 * to compute the mask of flip planes precisely. For the time being
4090 * consider this a flip to a NULL plane.
4091 */
4092 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
4093
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004094 drm_vblank_off(dev, pipe);
Ville Syrjälä08c71e52014-08-06 14:49:45 +03004095
4096 assert_vblank_disabled(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004097}
4098
Jesse Barnesf67a5592011-01-05 10:31:48 -08004099static void ironlake_crtc_enable(struct drm_crtc *crtc)
4100{
4101 struct drm_device *dev = crtc->dev;
4102 struct drm_i915_private *dev_priv = dev->dev_private;
4103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004104 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004105 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004106
Daniel Vetter08a48462012-07-02 11:43:47 +02004107 WARN_ON(!crtc->enabled);
4108
Jesse Barnesf67a5592011-01-05 10:31:48 -08004109 if (intel_crtc->active)
4110 return;
4111
Daniel Vetterb14b1052014-04-24 23:55:13 +02004112 if (intel_crtc->config.has_pch_encoder)
4113 intel_prepare_shared_dpll(intel_crtc);
4114
Daniel Vetter29407aa2014-04-24 23:55:08 +02004115 if (intel_crtc->config.has_dp_encoder)
4116 intel_dp_set_m_n(intel_crtc);
4117
4118 intel_set_pipe_timings(intel_crtc);
4119
4120 if (intel_crtc->config.has_pch_encoder) {
4121 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004122 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004123 }
4124
4125 ironlake_set_pipeconf(crtc);
4126
Jesse Barnesf67a5592011-01-05 10:31:48 -08004127 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004128
4129 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4130 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4131
Daniel Vetterf6736a12013-06-05 13:34:30 +02004132 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004133 if (encoder->pre_enable)
4134 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004135
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004136 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004137 /* Note: FDI PLL enabling _must_ be done before we enable the
4138 * cpu pipes, hence this is separate from all the other fdi/pch
4139 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004140 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004141 } else {
4142 assert_fdi_tx_disabled(dev_priv, pipe);
4143 assert_fdi_rx_disabled(dev_priv, pipe);
4144 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004145
Jesse Barnesb074cec2013-04-25 12:55:02 -07004146 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004147
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004148 /*
4149 * On ILK+ LUT must be loaded before the pipe is running but with
4150 * clocks enabled
4151 */
4152 intel_crtc_load_lut(crtc);
4153
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004154 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004155 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004156
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004157 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004158 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004159
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004160 for_each_encoder_on_crtc(dev, crtc, encoder)
4161 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004162
4163 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004164 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004165
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004166 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004167}
4168
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004169/* IPS only exists on ULT machines and is tied to pipe A. */
4170static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4171{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004172 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004173}
4174
Paulo Zanonie4916942013-09-20 16:21:19 -03004175/*
4176 * This implements the workaround described in the "notes" section of the mode
4177 * set sequence documentation. When going from no pipes or single pipe to
4178 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4179 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4180 */
4181static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4182{
4183 struct drm_device *dev = crtc->base.dev;
4184 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4185
4186 /* We want to get the other_active_crtc only if there's only 1 other
4187 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004188 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004189 if (!crtc_it->active || crtc_it == crtc)
4190 continue;
4191
4192 if (other_active_crtc)
4193 return;
4194
4195 other_active_crtc = crtc_it;
4196 }
4197 if (!other_active_crtc)
4198 return;
4199
4200 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4201 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4202}
4203
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004204static void haswell_crtc_enable(struct drm_crtc *crtc)
4205{
4206 struct drm_device *dev = crtc->dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4209 struct intel_encoder *encoder;
4210 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004211
4212 WARN_ON(!crtc->enabled);
4213
4214 if (intel_crtc->active)
4215 return;
4216
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004217 if (intel_crtc_to_shared_dpll(intel_crtc))
4218 intel_enable_shared_dpll(intel_crtc);
4219
Daniel Vetter229fca92014-04-24 23:55:09 +02004220 if (intel_crtc->config.has_dp_encoder)
4221 intel_dp_set_m_n(intel_crtc);
4222
4223 intel_set_pipe_timings(intel_crtc);
4224
Clint Taylorebb69c92014-09-30 10:30:22 -07004225 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4226 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4227 intel_crtc->config.pixel_multiplier - 1);
4228 }
4229
Daniel Vetter229fca92014-04-24 23:55:09 +02004230 if (intel_crtc->config.has_pch_encoder) {
4231 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004232 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004233 }
4234
4235 haswell_set_pipeconf(crtc);
4236
4237 intel_set_pipe_csc(crtc);
4238
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004239 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004240
4241 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004242 for_each_encoder_on_crtc(dev, crtc, encoder)
4243 if (encoder->pre_enable)
4244 encoder->pre_enable(encoder);
4245
Imre Deak4fe94672014-06-25 22:01:49 +03004246 if (intel_crtc->config.has_pch_encoder) {
4247 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4248 dev_priv->display.fdi_link_train(crtc);
4249 }
4250
Paulo Zanoni1f544382012-10-24 11:32:00 -02004251 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004252
Jesse Barnesb074cec2013-04-25 12:55:02 -07004253 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004254
4255 /*
4256 * On ILK+ LUT must be loaded before the pipe is running but with
4257 * clocks enabled
4258 */
4259 intel_crtc_load_lut(crtc);
4260
Paulo Zanoni1f544382012-10-24 11:32:00 -02004261 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004262 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004263
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004264 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004265 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004266
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004267 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004268 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004269
Dave Airlie0e32b392014-05-02 14:02:48 +10004270 if (intel_crtc->config.dp_encoder_is_mst)
4271 intel_ddi_set_vc_payload_alloc(crtc, true);
4272
Jani Nikula8807e552013-08-30 19:40:32 +03004273 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004274 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004275 intel_opregion_notify_encoder(encoder, true);
4276 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004277
Paulo Zanonie4916942013-09-20 16:21:19 -03004278 /* If we change the relative order between pipe/planes enabling, we need
4279 * to change the workaround. */
4280 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004281 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004282}
4283
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004284static void ironlake_pfit_disable(struct intel_crtc *crtc)
4285{
4286 struct drm_device *dev = crtc->base.dev;
4287 struct drm_i915_private *dev_priv = dev->dev_private;
4288 int pipe = crtc->pipe;
4289
4290 /* To avoid upsetting the power well on haswell only disable the pfit if
4291 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004292 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004293 I915_WRITE(PF_CTL(pipe), 0);
4294 I915_WRITE(PF_WIN_POS(pipe), 0);
4295 I915_WRITE(PF_WIN_SZ(pipe), 0);
4296 }
4297}
4298
Jesse Barnes6be4a602010-09-10 10:26:01 -07004299static void ironlake_crtc_disable(struct drm_crtc *crtc)
4300{
4301 struct drm_device *dev = crtc->dev;
4302 struct drm_i915_private *dev_priv = dev->dev_private;
4303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004304 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004305 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004306 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004307
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004308 if (!intel_crtc->active)
4309 return;
4310
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004311 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004312
Daniel Vetterea9d7582012-07-10 10:42:52 +02004313 for_each_encoder_on_crtc(dev, crtc, encoder)
4314 encoder->disable(encoder);
4315
Daniel Vetterd925c592013-06-05 13:34:04 +02004316 if (intel_crtc->config.has_pch_encoder)
4317 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4318
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004319 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004320
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004321 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004322
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004323 for_each_encoder_on_crtc(dev, crtc, encoder)
4324 if (encoder->post_disable)
4325 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004326
Daniel Vetterd925c592013-06-05 13:34:04 +02004327 if (intel_crtc->config.has_pch_encoder) {
4328 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004329
Daniel Vetterd925c592013-06-05 13:34:04 +02004330 ironlake_disable_pch_transcoder(dev_priv, pipe);
4331 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004332
Daniel Vetterd925c592013-06-05 13:34:04 +02004333 if (HAS_PCH_CPT(dev)) {
4334 /* disable TRANS_DP_CTL */
4335 reg = TRANS_DP_CTL(pipe);
4336 temp = I915_READ(reg);
4337 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4338 TRANS_DP_PORT_SEL_MASK);
4339 temp |= TRANS_DP_PORT_SEL_NONE;
4340 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004341
Daniel Vetterd925c592013-06-05 13:34:04 +02004342 /* disable DPLL_SEL */
4343 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004344 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004345 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004346 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004347
4348 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004349 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004350
4351 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004352 }
4353
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004354 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004355 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004356
4357 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004358 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004359 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004360}
4361
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004362static void haswell_crtc_disable(struct drm_crtc *crtc)
4363{
4364 struct drm_device *dev = crtc->dev;
4365 struct drm_i915_private *dev_priv = dev->dev_private;
4366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4367 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004368 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004369
4370 if (!intel_crtc->active)
4371 return;
4372
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004373 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004374
Jani Nikula8807e552013-08-30 19:40:32 +03004375 for_each_encoder_on_crtc(dev, crtc, encoder) {
4376 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004377 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004378 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004379
Paulo Zanoni86642812013-04-12 17:57:57 -03004380 if (intel_crtc->config.has_pch_encoder)
4381 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004382 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004383
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004384 if (intel_crtc->config.dp_encoder_is_mst)
4385 intel_ddi_set_vc_payload_alloc(crtc, false);
4386
Paulo Zanoniad80a812012-10-24 16:06:19 -02004387 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004388
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004389 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004390
Paulo Zanoni1f544382012-10-24 11:32:00 -02004391 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004392
Daniel Vetter88adfff2013-03-28 10:42:01 +01004393 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004394 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004395 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004396 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004397 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004398
Imre Deak97b040a2014-06-25 22:01:50 +03004399 for_each_encoder_on_crtc(dev, crtc, encoder)
4400 if (encoder->post_disable)
4401 encoder->post_disable(encoder);
4402
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004403 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004404 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004405
4406 mutex_lock(&dev->struct_mutex);
4407 intel_update_fbc(dev);
4408 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004409
4410 if (intel_crtc_to_shared_dpll(intel_crtc))
4411 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004412}
4413
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004414static void ironlake_crtc_off(struct drm_crtc *crtc)
4415{
4416 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004417 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004418}
4419
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004420
Jesse Barnes2dd24552013-04-25 12:55:01 -07004421static void i9xx_pfit_enable(struct intel_crtc *crtc)
4422{
4423 struct drm_device *dev = crtc->base.dev;
4424 struct drm_i915_private *dev_priv = dev->dev_private;
4425 struct intel_crtc_config *pipe_config = &crtc->config;
4426
Daniel Vetter328d8e82013-05-08 10:36:31 +02004427 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004428 return;
4429
Daniel Vetterc0b03412013-05-28 12:05:54 +02004430 /*
4431 * The panel fitter should only be adjusted whilst the pipe is disabled,
4432 * according to register description and PRM.
4433 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004434 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4435 assert_pipe_disabled(dev_priv, crtc->pipe);
4436
Jesse Barnesb074cec2013-04-25 12:55:02 -07004437 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4438 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004439
4440 /* Border color in case we don't scale up to the full screen. Black by
4441 * default, change to something else for debugging. */
4442 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004443}
4444
Dave Airlied05410f2014-06-05 13:22:59 +10004445static enum intel_display_power_domain port_to_power_domain(enum port port)
4446{
4447 switch (port) {
4448 case PORT_A:
4449 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4450 case PORT_B:
4451 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4452 case PORT_C:
4453 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4454 case PORT_D:
4455 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4456 default:
4457 WARN_ON_ONCE(1);
4458 return POWER_DOMAIN_PORT_OTHER;
4459 }
4460}
4461
Imre Deak77d22dc2014-03-05 16:20:52 +02004462#define for_each_power_domain(domain, mask) \
4463 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4464 if ((1 << (domain)) & (mask))
4465
Imre Deak319be8a2014-03-04 19:22:57 +02004466enum intel_display_power_domain
4467intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004468{
Imre Deak319be8a2014-03-04 19:22:57 +02004469 struct drm_device *dev = intel_encoder->base.dev;
4470 struct intel_digital_port *intel_dig_port;
4471
4472 switch (intel_encoder->type) {
4473 case INTEL_OUTPUT_UNKNOWN:
4474 /* Only DDI platforms should ever use this output type */
4475 WARN_ON_ONCE(!HAS_DDI(dev));
4476 case INTEL_OUTPUT_DISPLAYPORT:
4477 case INTEL_OUTPUT_HDMI:
4478 case INTEL_OUTPUT_EDP:
4479 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004480 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004481 case INTEL_OUTPUT_DP_MST:
4482 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4483 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004484 case INTEL_OUTPUT_ANALOG:
4485 return POWER_DOMAIN_PORT_CRT;
4486 case INTEL_OUTPUT_DSI:
4487 return POWER_DOMAIN_PORT_DSI;
4488 default:
4489 return POWER_DOMAIN_PORT_OTHER;
4490 }
4491}
4492
4493static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4494{
4495 struct drm_device *dev = crtc->dev;
4496 struct intel_encoder *intel_encoder;
4497 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4498 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004499 unsigned long mask;
4500 enum transcoder transcoder;
4501
4502 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4503
4504 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4505 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004506 if (intel_crtc->config.pch_pfit.enabled ||
4507 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004508 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4509
Imre Deak319be8a2014-03-04 19:22:57 +02004510 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4511 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4512
Imre Deak77d22dc2014-03-05 16:20:52 +02004513 return mask;
4514}
4515
4516void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4517 bool enable)
4518{
4519 if (dev_priv->power_domains.init_power_on == enable)
4520 return;
4521
4522 if (enable)
4523 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4524 else
4525 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4526
4527 dev_priv->power_domains.init_power_on = enable;
4528}
4529
4530static void modeset_update_crtc_power_domains(struct drm_device *dev)
4531{
4532 struct drm_i915_private *dev_priv = dev->dev_private;
4533 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4534 struct intel_crtc *crtc;
4535
4536 /*
4537 * First get all needed power domains, then put all unneeded, to avoid
4538 * any unnecessary toggling of the power wells.
4539 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004540 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004541 enum intel_display_power_domain domain;
4542
4543 if (!crtc->base.enabled)
4544 continue;
4545
Imre Deak319be8a2014-03-04 19:22:57 +02004546 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004547
4548 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4549 intel_display_power_get(dev_priv, domain);
4550 }
4551
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004552 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004553 enum intel_display_power_domain domain;
4554
4555 for_each_power_domain(domain, crtc->enabled_power_domains)
4556 intel_display_power_put(dev_priv, domain);
4557
4558 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4559 }
4560
4561 intel_display_set_init_power(dev_priv, false);
4562}
4563
Ville Syrjälädfcab172014-06-13 13:37:47 +03004564/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004565static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004566{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004567 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004568
Jesse Barnes586f49d2013-11-04 16:06:59 -08004569 /* Obtain SKU information */
4570 mutex_lock(&dev_priv->dpio_lock);
4571 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4572 CCK_FUSE_HPLL_FREQ_MASK;
4573 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004574
Ville Syrjälädfcab172014-06-13 13:37:47 +03004575 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004576}
4577
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004578static void vlv_update_cdclk(struct drm_device *dev)
4579{
4580 struct drm_i915_private *dev_priv = dev->dev_private;
4581
4582 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4583 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4584 dev_priv->vlv_cdclk_freq);
4585
4586 /*
4587 * Program the gmbus_freq based on the cdclk frequency.
4588 * BSpec erroneously claims we should aim for 4MHz, but
4589 * in fact 1MHz is the correct frequency.
4590 */
4591 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4592}
4593
Jesse Barnes30a970c2013-11-04 13:48:12 -08004594/* Adjust CDclk dividers to allow high res or save power if possible */
4595static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4596{
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598 u32 val, cmd;
4599
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004600 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004601
Ville Syrjälädfcab172014-06-13 13:37:47 +03004602 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004603 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004604 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004605 cmd = 1;
4606 else
4607 cmd = 0;
4608
4609 mutex_lock(&dev_priv->rps.hw_lock);
4610 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4611 val &= ~DSPFREQGUAR_MASK;
4612 val |= (cmd << DSPFREQGUAR_SHIFT);
4613 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4614 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4615 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4616 50)) {
4617 DRM_ERROR("timed out waiting for CDclk change\n");
4618 }
4619 mutex_unlock(&dev_priv->rps.hw_lock);
4620
Ville Syrjälädfcab172014-06-13 13:37:47 +03004621 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004622 u32 divider, vco;
4623
4624 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004625 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004626
4627 mutex_lock(&dev_priv->dpio_lock);
4628 /* adjust cdclk divider */
4629 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004630 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004631 val |= divider;
4632 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004633
4634 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4635 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4636 50))
4637 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004638 mutex_unlock(&dev_priv->dpio_lock);
4639 }
4640
4641 mutex_lock(&dev_priv->dpio_lock);
4642 /* adjust self-refresh exit latency value */
4643 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4644 val &= ~0x7f;
4645
4646 /*
4647 * For high bandwidth configs, we set a higher latency in the bunit
4648 * so that the core display fetch happens in time to avoid underruns.
4649 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004650 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004651 val |= 4500 / 250; /* 4.5 usec */
4652 else
4653 val |= 3000 / 250; /* 3.0 usec */
4654 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4655 mutex_unlock(&dev_priv->dpio_lock);
4656
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004657 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004658}
4659
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004660static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4661{
4662 struct drm_i915_private *dev_priv = dev->dev_private;
4663 u32 val, cmd;
4664
4665 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4666
4667 switch (cdclk) {
4668 case 400000:
4669 cmd = 3;
4670 break;
4671 case 333333:
4672 case 320000:
4673 cmd = 2;
4674 break;
4675 case 266667:
4676 cmd = 1;
4677 break;
4678 case 200000:
4679 cmd = 0;
4680 break;
4681 default:
4682 WARN_ON(1);
4683 return;
4684 }
4685
4686 mutex_lock(&dev_priv->rps.hw_lock);
4687 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4688 val &= ~DSPFREQGUAR_MASK_CHV;
4689 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4690 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4691 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4692 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4693 50)) {
4694 DRM_ERROR("timed out waiting for CDclk change\n");
4695 }
4696 mutex_unlock(&dev_priv->rps.hw_lock);
4697
4698 vlv_update_cdclk(dev);
4699}
4700
Jesse Barnes30a970c2013-11-04 13:48:12 -08004701static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4702 int max_pixclk)
4703{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004704 int vco = valleyview_get_vco(dev_priv);
4705 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4706
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004707 /* FIXME: Punit isn't quite ready yet */
4708 if (IS_CHERRYVIEW(dev_priv->dev))
4709 return 400000;
4710
Jesse Barnes30a970c2013-11-04 13:48:12 -08004711 /*
4712 * Really only a few cases to deal with, as only 4 CDclks are supported:
4713 * 200MHz
4714 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004715 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004716 * 400MHz
4717 * So we check to see whether we're above 90% of the lower bin and
4718 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004719 *
4720 * We seem to get an unstable or solid color picture at 200MHz.
4721 * Not sure what's wrong. For now use 200MHz only when all pipes
4722 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004723 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004724 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004725 return 400000;
4726 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004727 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004728 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004729 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004730 else
4731 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004732}
4733
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004734/* compute the max pixel clock for new configuration */
4735static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004736{
4737 struct drm_device *dev = dev_priv->dev;
4738 struct intel_crtc *intel_crtc;
4739 int max_pixclk = 0;
4740
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004741 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004742 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004743 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004744 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004745 }
4746
4747 return max_pixclk;
4748}
4749
4750static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004751 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004752{
4753 struct drm_i915_private *dev_priv = dev->dev_private;
4754 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004755 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004756
Imre Deakd60c4472014-03-27 17:45:10 +02004757 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4758 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004759 return;
4760
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004761 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004762 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004763 if (intel_crtc->base.enabled)
4764 *prepare_pipes |= (1 << intel_crtc->pipe);
4765}
4766
4767static void valleyview_modeset_global_resources(struct drm_device *dev)
4768{
4769 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004770 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004771 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4772
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004773 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4774 if (IS_CHERRYVIEW(dev))
4775 cherryview_set_cdclk(dev, req_cdclk);
4776 else
4777 valleyview_set_cdclk(dev, req_cdclk);
4778 }
4779
Imre Deak77961eb2014-03-05 16:20:56 +02004780 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004781}
4782
Jesse Barnes89b667f2013-04-18 14:51:36 -07004783static void valleyview_crtc_enable(struct drm_crtc *crtc)
4784{
4785 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4787 struct intel_encoder *encoder;
4788 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004789 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004790
4791 WARN_ON(!crtc->enabled);
4792
4793 if (intel_crtc->active)
4794 return;
4795
Shobhit Kumar8525a232014-06-25 12:20:39 +05304796 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4797
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004798 if (!is_dsi) {
4799 if (IS_CHERRYVIEW(dev))
4800 chv_prepare_pll(intel_crtc);
4801 else
4802 vlv_prepare_pll(intel_crtc);
4803 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004804
4805 if (intel_crtc->config.has_dp_encoder)
4806 intel_dp_set_m_n(intel_crtc);
4807
4808 intel_set_pipe_timings(intel_crtc);
4809
Daniel Vetter5b18e572014-04-24 23:55:06 +02004810 i9xx_set_pipeconf(intel_crtc);
4811
Jesse Barnes89b667f2013-04-18 14:51:36 -07004812 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004813
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004814 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4815
Jesse Barnes89b667f2013-04-18 14:51:36 -07004816 for_each_encoder_on_crtc(dev, crtc, encoder)
4817 if (encoder->pre_pll_enable)
4818 encoder->pre_pll_enable(encoder);
4819
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004820 if (!is_dsi) {
4821 if (IS_CHERRYVIEW(dev))
4822 chv_enable_pll(intel_crtc);
4823 else
4824 vlv_enable_pll(intel_crtc);
4825 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004826
4827 for_each_encoder_on_crtc(dev, crtc, encoder)
4828 if (encoder->pre_enable)
4829 encoder->pre_enable(encoder);
4830
Jesse Barnes2dd24552013-04-25 12:55:01 -07004831 i9xx_pfit_enable(intel_crtc);
4832
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004833 intel_crtc_load_lut(crtc);
4834
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004835 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004836 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004837
Jani Nikula50049452013-07-30 12:20:32 +03004838 for_each_encoder_on_crtc(dev, crtc, encoder)
4839 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004840
4841 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004842
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004843 /* Underruns don't raise interrupts, so check manually. */
4844 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004845}
4846
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004847static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4848{
4849 struct drm_device *dev = crtc->base.dev;
4850 struct drm_i915_private *dev_priv = dev->dev_private;
4851
4852 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4853 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4854}
4855
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004856static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004857{
4858 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004860 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004861 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004862
Daniel Vetter08a48462012-07-02 11:43:47 +02004863 WARN_ON(!crtc->enabled);
4864
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004865 if (intel_crtc->active)
4866 return;
4867
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004868 i9xx_set_pll_dividers(intel_crtc);
4869
Daniel Vetter5b18e572014-04-24 23:55:06 +02004870 if (intel_crtc->config.has_dp_encoder)
4871 intel_dp_set_m_n(intel_crtc);
4872
4873 intel_set_pipe_timings(intel_crtc);
4874
Daniel Vetter5b18e572014-04-24 23:55:06 +02004875 i9xx_set_pipeconf(intel_crtc);
4876
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004877 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004878
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004879 if (!IS_GEN2(dev))
4880 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4881
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004882 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004883 if (encoder->pre_enable)
4884 encoder->pre_enable(encoder);
4885
Daniel Vetterf6736a12013-06-05 13:34:30 +02004886 i9xx_enable_pll(intel_crtc);
4887
Jesse Barnes2dd24552013-04-25 12:55:01 -07004888 i9xx_pfit_enable(intel_crtc);
4889
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004890 intel_crtc_load_lut(crtc);
4891
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004892 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004893 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004894
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004895 for_each_encoder_on_crtc(dev, crtc, encoder)
4896 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004897
4898 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004899
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004900 /*
4901 * Gen2 reports pipe underruns whenever all planes are disabled.
4902 * So don't enable underrun reporting before at least some planes
4903 * are enabled.
4904 * FIXME: Need to fix the logic to work when we turn off all planes
4905 * but leave the pipe running.
4906 */
4907 if (IS_GEN2(dev))
4908 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4909
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004910 /* Underruns don't raise interrupts, so check manually. */
4911 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004912}
4913
Daniel Vetter87476d62013-04-11 16:29:06 +02004914static void i9xx_pfit_disable(struct intel_crtc *crtc)
4915{
4916 struct drm_device *dev = crtc->base.dev;
4917 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004918
4919 if (!crtc->config.gmch_pfit.control)
4920 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004921
4922 assert_pipe_disabled(dev_priv, crtc->pipe);
4923
Daniel Vetter328d8e82013-05-08 10:36:31 +02004924 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4925 I915_READ(PFIT_CONTROL));
4926 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004927}
4928
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004929static void i9xx_crtc_disable(struct drm_crtc *crtc)
4930{
4931 struct drm_device *dev = crtc->dev;
4932 struct drm_i915_private *dev_priv = dev->dev_private;
4933 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004934 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004935 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004936
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004937 if (!intel_crtc->active)
4938 return;
4939
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004940 /*
4941 * Gen2 reports pipe underruns whenever all planes are disabled.
4942 * So diasble underrun reporting before all the planes get disabled.
4943 * FIXME: Need to fix the logic to work when we turn off all planes
4944 * but leave the pipe running.
4945 */
4946 if (IS_GEN2(dev))
4947 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4948
Imre Deak564ed192014-06-13 14:54:21 +03004949 /*
4950 * Vblank time updates from the shadow to live plane control register
4951 * are blocked if the memory self-refresh mode is active at that
4952 * moment. So to make sure the plane gets truly disabled, disable
4953 * first the self-refresh mode. The self-refresh enable bit in turn
4954 * will be checked/applied by the HW only at the next frame start
4955 * event which is after the vblank start event, so we need to have a
4956 * wait-for-vblank between disabling the plane and the pipe.
4957 */
4958 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004959 intel_crtc_disable_planes(crtc);
4960
Daniel Vetterea9d7582012-07-10 10:42:52 +02004961 for_each_encoder_on_crtc(dev, crtc, encoder)
4962 encoder->disable(encoder);
4963
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004964 /*
4965 * On gen2 planes are double buffered but the pipe isn't, so we must
4966 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004967 * We also need to wait on all gmch platforms because of the
4968 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004969 */
Imre Deak564ed192014-06-13 14:54:21 +03004970 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004971
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004972 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004973
Daniel Vetter87476d62013-04-11 16:29:06 +02004974 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004975
Jesse Barnes89b667f2013-04-18 14:51:36 -07004976 for_each_encoder_on_crtc(dev, crtc, encoder)
4977 if (encoder->post_disable)
4978 encoder->post_disable(encoder);
4979
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004980 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4981 if (IS_CHERRYVIEW(dev))
4982 chv_disable_pll(dev_priv, pipe);
4983 else if (IS_VALLEYVIEW(dev))
4984 vlv_disable_pll(dev_priv, pipe);
4985 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03004986 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004987 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004988
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004989 if (!IS_GEN2(dev))
4990 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4991
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004992 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004993 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004994
Daniel Vetterefa96242014-04-24 23:55:02 +02004995 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004996 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004997 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004998}
4999
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005000static void i9xx_crtc_off(struct drm_crtc *crtc)
5001{
5002}
5003
Daniel Vetter976f8a22012-07-08 22:34:21 +02005004static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5005 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005006{
5007 struct drm_device *dev = crtc->dev;
5008 struct drm_i915_master_private *master_priv;
5009 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5010 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005011
5012 if (!dev->primary->master)
5013 return;
5014
5015 master_priv = dev->primary->master->driver_priv;
5016 if (!master_priv->sarea_priv)
5017 return;
5018
Jesse Barnes79e53942008-11-07 14:24:08 -08005019 switch (pipe) {
5020 case 0:
5021 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5022 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5023 break;
5024 case 1:
5025 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5026 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5027 break;
5028 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005029 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005030 break;
5031 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005032}
5033
Borun Fub04c5bd2014-07-12 10:02:27 +05305034/* Master function to enable/disable CRTC and corresponding power wells */
5035void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005036{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005037 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005038 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005039 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005040 enum intel_display_power_domain domain;
5041 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005042
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005043 if (enable) {
5044 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005045 domains = get_crtc_power_domains(crtc);
5046 for_each_power_domain(domain, domains)
5047 intel_display_power_get(dev_priv, domain);
5048 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005049
5050 dev_priv->display.crtc_enable(crtc);
5051 }
5052 } else {
5053 if (intel_crtc->active) {
5054 dev_priv->display.crtc_disable(crtc);
5055
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005056 domains = intel_crtc->enabled_power_domains;
5057 for_each_power_domain(domain, domains)
5058 intel_display_power_put(dev_priv, domain);
5059 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005060 }
5061 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305062}
5063
5064/**
5065 * Sets the power management mode of the pipe and plane.
5066 */
5067void intel_crtc_update_dpms(struct drm_crtc *crtc)
5068{
5069 struct drm_device *dev = crtc->dev;
5070 struct intel_encoder *intel_encoder;
5071 bool enable = false;
5072
5073 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5074 enable |= intel_encoder->connectors_active;
5075
5076 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005077
5078 intel_crtc_update_sarea(crtc, enable);
5079}
5080
Daniel Vetter976f8a22012-07-08 22:34:21 +02005081static void intel_crtc_disable(struct drm_crtc *crtc)
5082{
5083 struct drm_device *dev = crtc->dev;
5084 struct drm_connector *connector;
5085 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005086 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005087 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005088
5089 /* crtc should still be enabled when we disable it. */
5090 WARN_ON(!crtc->enabled);
5091
5092 dev_priv->display.crtc_disable(crtc);
5093 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005094 dev_priv->display.off(crtc);
5095
Matt Roperf4510a22014-04-01 15:22:40 -07005096 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005097 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005098 intel_unpin_fb_obj(old_obj);
5099 i915_gem_track_fb(old_obj, NULL,
5100 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005101 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005102 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005103 }
5104
5105 /* Update computed state. */
5106 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5107 if (!connector->encoder || !connector->encoder->crtc)
5108 continue;
5109
5110 if (connector->encoder->crtc != crtc)
5111 continue;
5112
5113 connector->dpms = DRM_MODE_DPMS_OFF;
5114 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005115 }
5116}
5117
Chris Wilsonea5b2132010-08-04 13:50:23 +01005118void intel_encoder_destroy(struct drm_encoder *encoder)
5119{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005120 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005121
Chris Wilsonea5b2132010-08-04 13:50:23 +01005122 drm_encoder_cleanup(encoder);
5123 kfree(intel_encoder);
5124}
5125
Damien Lespiau92373292013-08-08 22:28:57 +01005126/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005127 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5128 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005129static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005130{
5131 if (mode == DRM_MODE_DPMS_ON) {
5132 encoder->connectors_active = true;
5133
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005134 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005135 } else {
5136 encoder->connectors_active = false;
5137
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005138 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005139 }
5140}
5141
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005142/* Cross check the actual hw state with our own modeset state tracking (and it's
5143 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005144static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005145{
5146 if (connector->get_hw_state(connector)) {
5147 struct intel_encoder *encoder = connector->encoder;
5148 struct drm_crtc *crtc;
5149 bool encoder_enabled;
5150 enum pipe pipe;
5151
5152 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5153 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005154 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005155
Dave Airlie0e32b392014-05-02 14:02:48 +10005156 /* there is no real hw state for MST connectors */
5157 if (connector->mst_port)
5158 return;
5159
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005160 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5161 "wrong connector dpms state\n");
5162 WARN(connector->base.encoder != &encoder->base,
5163 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005164
Dave Airlie36cd7442014-05-02 13:44:18 +10005165 if (encoder) {
5166 WARN(!encoder->connectors_active,
5167 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005168
Dave Airlie36cd7442014-05-02 13:44:18 +10005169 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5170 WARN(!encoder_enabled, "encoder not enabled\n");
5171 if (WARN_ON(!encoder->base.crtc))
5172 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005173
Dave Airlie36cd7442014-05-02 13:44:18 +10005174 crtc = encoder->base.crtc;
5175
5176 WARN(!crtc->enabled, "crtc not enabled\n");
5177 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5178 WARN(pipe != to_intel_crtc(crtc)->pipe,
5179 "encoder active on the wrong pipe\n");
5180 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005181 }
5182}
5183
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005184/* Even simpler default implementation, if there's really no special case to
5185 * consider. */
5186void intel_connector_dpms(struct drm_connector *connector, int mode)
5187{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005188 /* All the simple cases only support two dpms states. */
5189 if (mode != DRM_MODE_DPMS_ON)
5190 mode = DRM_MODE_DPMS_OFF;
5191
5192 if (mode == connector->dpms)
5193 return;
5194
5195 connector->dpms = mode;
5196
5197 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005198 if (connector->encoder)
5199 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005200
Daniel Vetterb9805142012-08-31 17:37:33 +02005201 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005202}
5203
Daniel Vetterf0947c32012-07-02 13:10:34 +02005204/* Simple connector->get_hw_state implementation for encoders that support only
5205 * one connector and no cloning and hence the encoder state determines the state
5206 * of the connector. */
5207bool intel_connector_get_hw_state(struct intel_connector *connector)
5208{
Daniel Vetter24929352012-07-02 20:28:59 +02005209 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005210 struct intel_encoder *encoder = connector->encoder;
5211
5212 return encoder->get_hw_state(encoder, &pipe);
5213}
5214
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005215static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5216 struct intel_crtc_config *pipe_config)
5217{
5218 struct drm_i915_private *dev_priv = dev->dev_private;
5219 struct intel_crtc *pipe_B_crtc =
5220 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5221
5222 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5223 pipe_name(pipe), pipe_config->fdi_lanes);
5224 if (pipe_config->fdi_lanes > 4) {
5225 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5226 pipe_name(pipe), pipe_config->fdi_lanes);
5227 return false;
5228 }
5229
Paulo Zanonibafb6552013-11-02 21:07:44 -07005230 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005231 if (pipe_config->fdi_lanes > 2) {
5232 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5233 pipe_config->fdi_lanes);
5234 return false;
5235 } else {
5236 return true;
5237 }
5238 }
5239
5240 if (INTEL_INFO(dev)->num_pipes == 2)
5241 return true;
5242
5243 /* Ivybridge 3 pipe is really complicated */
5244 switch (pipe) {
5245 case PIPE_A:
5246 return true;
5247 case PIPE_B:
5248 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5249 pipe_config->fdi_lanes > 2) {
5250 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5251 pipe_name(pipe), pipe_config->fdi_lanes);
5252 return false;
5253 }
5254 return true;
5255 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005256 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005257 pipe_B_crtc->config.fdi_lanes <= 2) {
5258 if (pipe_config->fdi_lanes > 2) {
5259 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5260 pipe_name(pipe), pipe_config->fdi_lanes);
5261 return false;
5262 }
5263 } else {
5264 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5265 return false;
5266 }
5267 return true;
5268 default:
5269 BUG();
5270 }
5271}
5272
Daniel Vettere29c22c2013-02-21 00:00:16 +01005273#define RETRY 1
5274static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5275 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005276{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005277 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005278 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005279 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005280 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005281
Daniel Vettere29c22c2013-02-21 00:00:16 +01005282retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005283 /* FDI is a binary signal running at ~2.7GHz, encoding
5284 * each output octet as 10 bits. The actual frequency
5285 * is stored as a divider into a 100MHz clock, and the
5286 * mode pixel clock is stored in units of 1KHz.
5287 * Hence the bw of each lane in terms of the mode signal
5288 * is:
5289 */
5290 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5291
Damien Lespiau241bfc32013-09-25 16:45:37 +01005292 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005293
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005294 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005295 pipe_config->pipe_bpp);
5296
5297 pipe_config->fdi_lanes = lane;
5298
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005299 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005300 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005301
Daniel Vettere29c22c2013-02-21 00:00:16 +01005302 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5303 intel_crtc->pipe, pipe_config);
5304 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5305 pipe_config->pipe_bpp -= 2*3;
5306 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5307 pipe_config->pipe_bpp);
5308 needs_recompute = true;
5309 pipe_config->bw_constrained = true;
5310
5311 goto retry;
5312 }
5313
5314 if (needs_recompute)
5315 return RETRY;
5316
5317 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005318}
5319
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005320static void hsw_compute_ips_config(struct intel_crtc *crtc,
5321 struct intel_crtc_config *pipe_config)
5322{
Jani Nikulad330a952014-01-21 11:24:25 +02005323 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005324 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005325 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005326}
5327
Daniel Vettera43f6e02013-06-07 23:10:32 +02005328static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005329 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005330{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005331 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005332 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005333
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005334 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005335 if (INTEL_INFO(dev)->gen < 4) {
5336 struct drm_i915_private *dev_priv = dev->dev_private;
5337 int clock_limit =
5338 dev_priv->display.get_display_clock_speed(dev);
5339
5340 /*
5341 * Enable pixel doubling when the dot clock
5342 * is > 90% of the (display) core speed.
5343 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005344 * GDG double wide on either pipe,
5345 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005346 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005347 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005348 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005349 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005350 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005351 }
5352
Damien Lespiau241bfc32013-09-25 16:45:37 +01005353 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005354 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005355 }
Chris Wilson89749352010-09-12 18:25:19 +01005356
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005357 /*
5358 * Pipe horizontal size must be even in:
5359 * - DVO ganged mode
5360 * - LVDS dual channel mode
5361 * - Double wide pipe
5362 */
5363 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5364 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5365 pipe_config->pipe_src_w &= ~1;
5366
Damien Lespiau8693a822013-05-03 18:48:11 +01005367 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5368 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005369 */
5370 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5371 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005372 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005373
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005374 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005375 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005376 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005377 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5378 * for lvds. */
5379 pipe_config->pipe_bpp = 8*3;
5380 }
5381
Damien Lespiauf5adf942013-06-24 18:29:34 +01005382 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005383 hsw_compute_ips_config(crtc, pipe_config);
5384
Daniel Vetter12030432014-06-25 22:02:00 +03005385 /*
5386 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5387 * old clock survives for now.
5388 */
5389 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005390 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005391
Daniel Vetter877d48d2013-04-19 11:24:43 +02005392 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005393 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005394
Daniel Vettere29c22c2013-02-21 00:00:16 +01005395 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005396}
5397
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005398static int valleyview_get_display_clock_speed(struct drm_device *dev)
5399{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005400 struct drm_i915_private *dev_priv = dev->dev_private;
5401 int vco = valleyview_get_vco(dev_priv);
5402 u32 val;
5403 int divider;
5404
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005405 /* FIXME: Punit isn't quite ready yet */
5406 if (IS_CHERRYVIEW(dev))
5407 return 400000;
5408
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005409 mutex_lock(&dev_priv->dpio_lock);
5410 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5411 mutex_unlock(&dev_priv->dpio_lock);
5412
5413 divider = val & DISPLAY_FREQUENCY_VALUES;
5414
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005415 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5416 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5417 "cdclk change in progress\n");
5418
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005419 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005420}
5421
Jesse Barnese70236a2009-09-21 10:42:27 -07005422static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005423{
Jesse Barnese70236a2009-09-21 10:42:27 -07005424 return 400000;
5425}
Jesse Barnes79e53942008-11-07 14:24:08 -08005426
Jesse Barnese70236a2009-09-21 10:42:27 -07005427static int i915_get_display_clock_speed(struct drm_device *dev)
5428{
5429 return 333000;
5430}
Jesse Barnes79e53942008-11-07 14:24:08 -08005431
Jesse Barnese70236a2009-09-21 10:42:27 -07005432static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5433{
5434 return 200000;
5435}
Jesse Barnes79e53942008-11-07 14:24:08 -08005436
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005437static int pnv_get_display_clock_speed(struct drm_device *dev)
5438{
5439 u16 gcfgc = 0;
5440
5441 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5442
5443 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5444 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5445 return 267000;
5446 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5447 return 333000;
5448 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5449 return 444000;
5450 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5451 return 200000;
5452 default:
5453 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5454 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5455 return 133000;
5456 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5457 return 167000;
5458 }
5459}
5460
Jesse Barnese70236a2009-09-21 10:42:27 -07005461static int i915gm_get_display_clock_speed(struct drm_device *dev)
5462{
5463 u16 gcfgc = 0;
5464
5465 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5466
5467 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005468 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005469 else {
5470 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5471 case GC_DISPLAY_CLOCK_333_MHZ:
5472 return 333000;
5473 default:
5474 case GC_DISPLAY_CLOCK_190_200_MHZ:
5475 return 190000;
5476 }
5477 }
5478}
Jesse Barnes79e53942008-11-07 14:24:08 -08005479
Jesse Barnese70236a2009-09-21 10:42:27 -07005480static int i865_get_display_clock_speed(struct drm_device *dev)
5481{
5482 return 266000;
5483}
5484
5485static int i855_get_display_clock_speed(struct drm_device *dev)
5486{
5487 u16 hpllcc = 0;
5488 /* Assume that the hardware is in the high speed state. This
5489 * should be the default.
5490 */
5491 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5492 case GC_CLOCK_133_200:
5493 case GC_CLOCK_100_200:
5494 return 200000;
5495 case GC_CLOCK_166_250:
5496 return 250000;
5497 case GC_CLOCK_100_133:
5498 return 133000;
5499 }
5500
5501 /* Shouldn't happen */
5502 return 0;
5503}
5504
5505static int i830_get_display_clock_speed(struct drm_device *dev)
5506{
5507 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005508}
5509
Zhenyu Wang2c072452009-06-05 15:38:42 +08005510static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005511intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005512{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005513 while (*num > DATA_LINK_M_N_MASK ||
5514 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005515 *num >>= 1;
5516 *den >>= 1;
5517 }
5518}
5519
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005520static void compute_m_n(unsigned int m, unsigned int n,
5521 uint32_t *ret_m, uint32_t *ret_n)
5522{
5523 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5524 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5525 intel_reduce_m_n_ratio(ret_m, ret_n);
5526}
5527
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005528void
5529intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5530 int pixel_clock, int link_clock,
5531 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005532{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005533 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005534
5535 compute_m_n(bits_per_pixel * pixel_clock,
5536 link_clock * nlanes * 8,
5537 &m_n->gmch_m, &m_n->gmch_n);
5538
5539 compute_m_n(pixel_clock, link_clock,
5540 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005541}
5542
Chris Wilsona7615032011-01-12 17:04:08 +00005543static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5544{
Jani Nikulad330a952014-01-21 11:24:25 +02005545 if (i915.panel_use_ssc >= 0)
5546 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005547 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005548 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005549}
5550
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005551static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5552{
5553 struct drm_device *dev = crtc->dev;
5554 struct drm_i915_private *dev_priv = dev->dev_private;
5555 int refclk;
5556
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005557 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005558 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005559 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005560 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005561 refclk = dev_priv->vbt.lvds_ssc_freq;
5562 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005563 } else if (!IS_GEN2(dev)) {
5564 refclk = 96000;
5565 } else {
5566 refclk = 48000;
5567 }
5568
5569 return refclk;
5570}
5571
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005572static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005573{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005574 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005575}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005576
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005577static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5578{
5579 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005580}
5581
Daniel Vetterf47709a2013-03-28 10:42:02 +01005582static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005583 intel_clock_t *reduced_clock)
5584{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005585 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005586 u32 fp, fp2 = 0;
5587
5588 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005589 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005590 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005591 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005592 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005593 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005594 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005595 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005596 }
5597
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005598 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005599
Daniel Vetterf47709a2013-03-28 10:42:02 +01005600 crtc->lowfreq_avail = false;
5601 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005602 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005603 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005604 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005605 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005606 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005607 }
5608}
5609
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005610static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5611 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005612{
5613 u32 reg_val;
5614
5615 /*
5616 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5617 * and set it to a reasonable value instead.
5618 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005619 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005620 reg_val &= 0xffffff00;
5621 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005622 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005623
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005624 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625 reg_val &= 0x8cffffff;
5626 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005627 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005628
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005629 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005630 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005631 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005632
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005633 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005634 reg_val &= 0x00ffffff;
5635 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005636 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005637}
5638
Daniel Vetterb5518422013-05-03 11:49:48 +02005639static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5640 struct intel_link_m_n *m_n)
5641{
5642 struct drm_device *dev = crtc->base.dev;
5643 struct drm_i915_private *dev_priv = dev->dev_private;
5644 int pipe = crtc->pipe;
5645
Daniel Vettere3b95f12013-05-03 11:49:49 +02005646 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5647 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5648 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5649 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005650}
5651
5652static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005653 struct intel_link_m_n *m_n,
5654 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005655{
5656 struct drm_device *dev = crtc->base.dev;
5657 struct drm_i915_private *dev_priv = dev->dev_private;
5658 int pipe = crtc->pipe;
5659 enum transcoder transcoder = crtc->config.cpu_transcoder;
5660
5661 if (INTEL_INFO(dev)->gen >= 5) {
5662 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5663 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5664 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5665 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005666 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5667 * for gen < 8) and if DRRS is supported (to make sure the
5668 * registers are not unnecessarily accessed).
5669 */
5670 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5671 crtc->config.has_drrs) {
5672 I915_WRITE(PIPE_DATA_M2(transcoder),
5673 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5674 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5675 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5676 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5677 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005678 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005679 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5680 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5681 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5682 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005683 }
5684}
5685
Vandana Kannanf769cd22014-08-05 07:51:22 -07005686void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005687{
5688 if (crtc->config.has_pch_encoder)
5689 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5690 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005691 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5692 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005693}
5694
Daniel Vetterf47709a2013-03-28 10:42:02 +01005695static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005696{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005697 u32 dpll, dpll_md;
5698
5699 /*
5700 * Enable DPIO clock input. We should never disable the reference
5701 * clock for pipe B, since VGA hotplug / manual detection depends
5702 * on it.
5703 */
5704 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5705 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5706 /* We should never disable this, set it here for state tracking */
5707 if (crtc->pipe == PIPE_B)
5708 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5709 dpll |= DPLL_VCO_ENABLE;
5710 crtc->config.dpll_hw_state.dpll = dpll;
5711
5712 dpll_md = (crtc->config.pixel_multiplier - 1)
5713 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5714 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5715}
5716
5717static void vlv_prepare_pll(struct intel_crtc *crtc)
5718{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005719 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005720 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005721 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005722 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005723 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005724 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005725
Daniel Vetter09153002012-12-12 14:06:44 +01005726 mutex_lock(&dev_priv->dpio_lock);
5727
Daniel Vetterf47709a2013-03-28 10:42:02 +01005728 bestn = crtc->config.dpll.n;
5729 bestm1 = crtc->config.dpll.m1;
5730 bestm2 = crtc->config.dpll.m2;
5731 bestp1 = crtc->config.dpll.p1;
5732 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005733
Jesse Barnes89b667f2013-04-18 14:51:36 -07005734 /* See eDP HDMI DPIO driver vbios notes doc */
5735
5736 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005737 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005738 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005739
5740 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005741 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005742
5743 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005744 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005745 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005746 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005747
5748 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005749 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005750
5751 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005752 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5753 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5754 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005755 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005756
5757 /*
5758 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5759 * but we don't support that).
5760 * Note: don't use the DAC post divider as it seems unstable.
5761 */
5762 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005763 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005764
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005765 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005766 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005767
Jesse Barnes89b667f2013-04-18 14:51:36 -07005768 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005769 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005770 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005771 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005772 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005773 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005774 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005775 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005776 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005777
Jesse Barnes89b667f2013-04-18 14:51:36 -07005778 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5779 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5780 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005781 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005782 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005783 0x0df40000);
5784 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005785 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005786 0x0df70000);
5787 } else { /* HDMI or VGA */
5788 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005789 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005790 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005791 0x0df70000);
5792 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005793 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005794 0x0df40000);
5795 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005796
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005797 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005798 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5799 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5800 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5801 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005802 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005803
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005804 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005805 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005806}
5807
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005808static void chv_update_pll(struct intel_crtc *crtc)
5809{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005810 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5811 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5812 DPLL_VCO_ENABLE;
5813 if (crtc->pipe != PIPE_A)
5814 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5815
5816 crtc->config.dpll_hw_state.dpll_md =
5817 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5818}
5819
5820static void chv_prepare_pll(struct intel_crtc *crtc)
5821{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005822 struct drm_device *dev = crtc->base.dev;
5823 struct drm_i915_private *dev_priv = dev->dev_private;
5824 int pipe = crtc->pipe;
5825 int dpll_reg = DPLL(crtc->pipe);
5826 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005827 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005828 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5829 int refclk;
5830
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005831 bestn = crtc->config.dpll.n;
5832 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5833 bestm1 = crtc->config.dpll.m1;
5834 bestm2 = crtc->config.dpll.m2 >> 22;
5835 bestp1 = crtc->config.dpll.p1;
5836 bestp2 = crtc->config.dpll.p2;
5837
5838 /*
5839 * Enable Refclk and SSC
5840 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005841 I915_WRITE(dpll_reg,
5842 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5843
5844 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005845
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005846 /* p1 and p2 divider */
5847 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5848 5 << DPIO_CHV_S1_DIV_SHIFT |
5849 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5850 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5851 1 << DPIO_CHV_K_DIV_SHIFT);
5852
5853 /* Feedback post-divider - m2 */
5854 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5855
5856 /* Feedback refclk divider - n and m1 */
5857 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5858 DPIO_CHV_M1_DIV_BY_2 |
5859 1 << DPIO_CHV_N_DIV_SHIFT);
5860
5861 /* M2 fraction division */
5862 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5863
5864 /* M2 fraction division enable */
5865 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5866 DPIO_CHV_FRAC_DIV_EN |
5867 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5868
5869 /* Loop filter */
5870 refclk = i9xx_get_refclk(&crtc->base, 0);
5871 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5872 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5873 if (refclk == 100000)
5874 intcoeff = 11;
5875 else if (refclk == 38400)
5876 intcoeff = 10;
5877 else
5878 intcoeff = 9;
5879 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5880 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5881
5882 /* AFC Recal */
5883 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5884 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5885 DPIO_AFC_RECAL);
5886
5887 mutex_unlock(&dev_priv->dpio_lock);
5888}
5889
Daniel Vetterf47709a2013-03-28 10:42:02 +01005890static void i9xx_update_pll(struct intel_crtc *crtc,
5891 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005892 int num_connectors)
5893{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005894 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005895 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005896 u32 dpll;
5897 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005898 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005899
Daniel Vetterf47709a2013-03-28 10:42:02 +01005900 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305901
Daniel Vetterf47709a2013-03-28 10:42:02 +01005902 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5903 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005904
5905 dpll = DPLL_VGA_MODE_DIS;
5906
Daniel Vetterf47709a2013-03-28 10:42:02 +01005907 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005908 dpll |= DPLLB_MODE_LVDS;
5909 else
5910 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005911
Daniel Vetteref1b4602013-06-01 17:17:04 +02005912 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005913 dpll |= (crtc->config.pixel_multiplier - 1)
5914 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005915 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005916
5917 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005918 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005919
Daniel Vetterf47709a2013-03-28 10:42:02 +01005920 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005921 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005922
5923 /* compute bitmask from p1 value */
5924 if (IS_PINEVIEW(dev))
5925 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5926 else {
5927 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5928 if (IS_G4X(dev) && reduced_clock)
5929 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5930 }
5931 switch (clock->p2) {
5932 case 5:
5933 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5934 break;
5935 case 7:
5936 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5937 break;
5938 case 10:
5939 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5940 break;
5941 case 14:
5942 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5943 break;
5944 }
5945 if (INTEL_INFO(dev)->gen >= 4)
5946 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5947
Daniel Vetter09ede542013-04-30 14:01:45 +02005948 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005949 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005950 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005951 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5952 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5953 else
5954 dpll |= PLL_REF_INPUT_DREFCLK;
5955
5956 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005957 crtc->config.dpll_hw_state.dpll = dpll;
5958
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005959 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005960 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5961 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005962 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005963 }
5964}
5965
Daniel Vetterf47709a2013-03-28 10:42:02 +01005966static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005967 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005968 int num_connectors)
5969{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005970 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005971 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005972 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005973 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005974
Daniel Vetterf47709a2013-03-28 10:42:02 +01005975 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305976
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005977 dpll = DPLL_VGA_MODE_DIS;
5978
Daniel Vetterf47709a2013-03-28 10:42:02 +01005979 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005980 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5981 } else {
5982 if (clock->p1 == 2)
5983 dpll |= PLL_P1_DIVIDE_BY_TWO;
5984 else
5985 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5986 if (clock->p2 == 4)
5987 dpll |= PLL_P2_DIVIDE_BY_4;
5988 }
5989
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005990 if (!IS_I830(dev) && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005991 dpll |= DPLL_DVO_2X_MODE;
5992
Daniel Vetterf47709a2013-03-28 10:42:02 +01005993 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005994 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5995 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5996 else
5997 dpll |= PLL_REF_INPUT_DREFCLK;
5998
5999 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006000 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006001}
6002
Daniel Vetter8a654f32013-06-01 17:16:22 +02006003static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006004{
6005 struct drm_device *dev = intel_crtc->base.dev;
6006 struct drm_i915_private *dev_priv = dev->dev_private;
6007 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006008 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006009 struct drm_display_mode *adjusted_mode =
6010 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006011 uint32_t crtc_vtotal, crtc_vblank_end;
6012 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006013
6014 /* We need to be careful not to changed the adjusted mode, for otherwise
6015 * the hw state checker will get angry at the mismatch. */
6016 crtc_vtotal = adjusted_mode->crtc_vtotal;
6017 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006018
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006019 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006020 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006021 crtc_vtotal -= 1;
6022 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006023
6024 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6025 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6026 else
6027 vsyncshift = adjusted_mode->crtc_hsync_start -
6028 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006029 if (vsyncshift < 0)
6030 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006031 }
6032
6033 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006034 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006035
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006036 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006037 (adjusted_mode->crtc_hdisplay - 1) |
6038 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006039 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006040 (adjusted_mode->crtc_hblank_start - 1) |
6041 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006042 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006043 (adjusted_mode->crtc_hsync_start - 1) |
6044 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6045
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006046 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006047 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006048 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006049 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006050 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006051 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006052 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006053 (adjusted_mode->crtc_vsync_start - 1) |
6054 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6055
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006056 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6057 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6058 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6059 * bits. */
6060 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6061 (pipe == PIPE_B || pipe == PIPE_C))
6062 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6063
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006064 /* pipesrc controls the size that is scaled from, which should
6065 * always be the user's requested size.
6066 */
6067 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006068 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6069 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006070}
6071
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006072static void intel_get_pipe_timings(struct intel_crtc *crtc,
6073 struct intel_crtc_config *pipe_config)
6074{
6075 struct drm_device *dev = crtc->base.dev;
6076 struct drm_i915_private *dev_priv = dev->dev_private;
6077 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6078 uint32_t tmp;
6079
6080 tmp = I915_READ(HTOTAL(cpu_transcoder));
6081 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6082 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6083 tmp = I915_READ(HBLANK(cpu_transcoder));
6084 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6085 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6086 tmp = I915_READ(HSYNC(cpu_transcoder));
6087 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6088 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6089
6090 tmp = I915_READ(VTOTAL(cpu_transcoder));
6091 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6092 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6093 tmp = I915_READ(VBLANK(cpu_transcoder));
6094 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6095 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6096 tmp = I915_READ(VSYNC(cpu_transcoder));
6097 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6098 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6099
6100 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6101 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6102 pipe_config->adjusted_mode.crtc_vtotal += 1;
6103 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6104 }
6105
6106 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006107 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6108 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6109
6110 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6111 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006112}
6113
Daniel Vetterf6a83282014-02-11 15:28:57 -08006114void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6115 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006116{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006117 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6118 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6119 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6120 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006121
Daniel Vetterf6a83282014-02-11 15:28:57 -08006122 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6123 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6124 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6125 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006126
Daniel Vetterf6a83282014-02-11 15:28:57 -08006127 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006128
Daniel Vetterf6a83282014-02-11 15:28:57 -08006129 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6130 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006131}
6132
Daniel Vetter84b046f2013-02-19 18:48:54 +01006133static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6134{
6135 struct drm_device *dev = intel_crtc->base.dev;
6136 struct drm_i915_private *dev_priv = dev->dev_private;
6137 uint32_t pipeconf;
6138
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006139 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006140
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006141 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6142 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6143 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006144
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006145 if (intel_crtc->config.double_wide)
6146 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006147
Daniel Vetterff9ce462013-04-24 14:57:17 +02006148 /* only g4x and later have fancy bpc/dither controls */
6149 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006150 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6151 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6152 pipeconf |= PIPECONF_DITHER_EN |
6153 PIPECONF_DITHER_TYPE_SP;
6154
6155 switch (intel_crtc->config.pipe_bpp) {
6156 case 18:
6157 pipeconf |= PIPECONF_6BPC;
6158 break;
6159 case 24:
6160 pipeconf |= PIPECONF_8BPC;
6161 break;
6162 case 30:
6163 pipeconf |= PIPECONF_10BPC;
6164 break;
6165 default:
6166 /* Case prevented by intel_choose_pipe_bpp_dither. */
6167 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006168 }
6169 }
6170
6171 if (HAS_PIPE_CXSR(dev)) {
6172 if (intel_crtc->lowfreq_avail) {
6173 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6174 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6175 } else {
6176 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006177 }
6178 }
6179
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006180 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6181 if (INTEL_INFO(dev)->gen < 4 ||
6182 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6183 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6184 else
6185 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6186 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006187 pipeconf |= PIPECONF_PROGRESSIVE;
6188
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006189 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6190 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006191
Daniel Vetter84b046f2013-02-19 18:48:54 +01006192 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6193 POSTING_READ(PIPECONF(intel_crtc->pipe));
6194}
6195
Eric Anholtf564048e2011-03-30 13:01:02 -07006196static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006197 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006198 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006199{
6200 struct drm_device *dev = crtc->dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006203 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006204 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006205 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006206 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006207 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006208 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006209
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006210 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006211 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006212 case INTEL_OUTPUT_LVDS:
6213 is_lvds = true;
6214 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006215 case INTEL_OUTPUT_DSI:
6216 is_dsi = true;
6217 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006218 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006219
Eric Anholtc751ce42010-03-25 11:48:48 -07006220 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006221 }
6222
Jani Nikulaf2335332013-09-13 11:03:09 +03006223 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006224 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006225
Jani Nikulaf2335332013-09-13 11:03:09 +03006226 if (!intel_crtc->config.clock_set) {
6227 refclk = i9xx_get_refclk(crtc, num_connectors);
6228
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006229 /*
6230 * Returns a set of divisors for the desired target clock with
6231 * the given refclk, or FALSE. The returned values represent
6232 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6233 * 2) / p1 / p2.
6234 */
6235 limit = intel_limit(crtc, refclk);
6236 ok = dev_priv->display.find_dpll(limit, crtc,
6237 intel_crtc->config.port_clock,
6238 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006239 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006240 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6241 return -EINVAL;
6242 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006243
Jani Nikulaf2335332013-09-13 11:03:09 +03006244 if (is_lvds && dev_priv->lvds_downclock_avail) {
6245 /*
6246 * Ensure we match the reduced clock's P to the target
6247 * clock. If the clocks don't match, we can't switch
6248 * the display clock by using the FP0/FP1. In such case
6249 * we will disable the LVDS downclock feature.
6250 */
6251 has_reduced_clock =
6252 dev_priv->display.find_dpll(limit, crtc,
6253 dev_priv->lvds_downclock,
6254 refclk, &clock,
6255 &reduced_clock);
6256 }
6257 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006258 intel_crtc->config.dpll.n = clock.n;
6259 intel_crtc->config.dpll.m1 = clock.m1;
6260 intel_crtc->config.dpll.m2 = clock.m2;
6261 intel_crtc->config.dpll.p1 = clock.p1;
6262 intel_crtc->config.dpll.p2 = clock.p2;
6263 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006264
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006265 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006266 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306267 has_reduced_clock ? &reduced_clock : NULL,
6268 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006269 } else if (IS_CHERRYVIEW(dev)) {
6270 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006271 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006272 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006273 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006274 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006275 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006276 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006277 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006278
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006279 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006280}
6281
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006282static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6283 struct intel_crtc_config *pipe_config)
6284{
6285 struct drm_device *dev = crtc->base.dev;
6286 struct drm_i915_private *dev_priv = dev->dev_private;
6287 uint32_t tmp;
6288
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006289 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6290 return;
6291
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006292 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006293 if (!(tmp & PFIT_ENABLE))
6294 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006295
Daniel Vetter06922822013-07-11 13:35:40 +02006296 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006297 if (INTEL_INFO(dev)->gen < 4) {
6298 if (crtc->pipe != PIPE_B)
6299 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006300 } else {
6301 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6302 return;
6303 }
6304
Daniel Vetter06922822013-07-11 13:35:40 +02006305 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006306 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6307 if (INTEL_INFO(dev)->gen < 5)
6308 pipe_config->gmch_pfit.lvds_border_bits =
6309 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6310}
6311
Jesse Barnesacbec812013-09-20 11:29:32 -07006312static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6313 struct intel_crtc_config *pipe_config)
6314{
6315 struct drm_device *dev = crtc->base.dev;
6316 struct drm_i915_private *dev_priv = dev->dev_private;
6317 int pipe = pipe_config->cpu_transcoder;
6318 intel_clock_t clock;
6319 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006320 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006321
Shobhit Kumarf573de52014-07-30 20:32:37 +05306322 /* In case of MIPI DPLL will not even be used */
6323 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6324 return;
6325
Jesse Barnesacbec812013-09-20 11:29:32 -07006326 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006327 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006328 mutex_unlock(&dev_priv->dpio_lock);
6329
6330 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6331 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6332 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6333 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6334 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6335
Ville Syrjäläf6466282013-10-14 14:50:31 +03006336 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006337
Ville Syrjäläf6466282013-10-14 14:50:31 +03006338 /* clock.dot is the fast clock */
6339 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006340}
6341
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006342static void i9xx_get_plane_config(struct intel_crtc *crtc,
6343 struct intel_plane_config *plane_config)
6344{
6345 struct drm_device *dev = crtc->base.dev;
6346 struct drm_i915_private *dev_priv = dev->dev_private;
6347 u32 val, base, offset;
6348 int pipe = crtc->pipe, plane = crtc->plane;
6349 int fourcc, pixel_format;
6350 int aligned_height;
6351
Dave Airlie66e514c2014-04-03 07:51:54 +10006352 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6353 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006354 DRM_DEBUG_KMS("failed to alloc fb\n");
6355 return;
6356 }
6357
6358 val = I915_READ(DSPCNTR(plane));
6359
6360 if (INTEL_INFO(dev)->gen >= 4)
6361 if (val & DISPPLANE_TILED)
6362 plane_config->tiled = true;
6363
6364 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6365 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006366 crtc->base.primary->fb->pixel_format = fourcc;
6367 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006368 drm_format_plane_cpp(fourcc, 0) * 8;
6369
6370 if (INTEL_INFO(dev)->gen >= 4) {
6371 if (plane_config->tiled)
6372 offset = I915_READ(DSPTILEOFF(plane));
6373 else
6374 offset = I915_READ(DSPLINOFF(plane));
6375 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6376 } else {
6377 base = I915_READ(DSPADDR(plane));
6378 }
6379 plane_config->base = base;
6380
6381 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006382 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6383 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006384
6385 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006386 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006387
Dave Airlie66e514c2014-04-03 07:51:54 +10006388 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006389 plane_config->tiled);
6390
Fabian Frederick1267a262014-07-01 20:39:41 +02006391 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6392 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006393
6394 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006395 pipe, plane, crtc->base.primary->fb->width,
6396 crtc->base.primary->fb->height,
6397 crtc->base.primary->fb->bits_per_pixel, base,
6398 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006399 plane_config->size);
6400
6401}
6402
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006403static void chv_crtc_clock_get(struct intel_crtc *crtc,
6404 struct intel_crtc_config *pipe_config)
6405{
6406 struct drm_device *dev = crtc->base.dev;
6407 struct drm_i915_private *dev_priv = dev->dev_private;
6408 int pipe = pipe_config->cpu_transcoder;
6409 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6410 intel_clock_t clock;
6411 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6412 int refclk = 100000;
6413
6414 mutex_lock(&dev_priv->dpio_lock);
6415 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6416 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6417 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6418 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6419 mutex_unlock(&dev_priv->dpio_lock);
6420
6421 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6422 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6423 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6424 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6425 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6426
6427 chv_clock(refclk, &clock);
6428
6429 /* clock.dot is the fast clock */
6430 pipe_config->port_clock = clock.dot / 5;
6431}
6432
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006433static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6434 struct intel_crtc_config *pipe_config)
6435{
6436 struct drm_device *dev = crtc->base.dev;
6437 struct drm_i915_private *dev_priv = dev->dev_private;
6438 uint32_t tmp;
6439
Imre Deakb5482bd2014-03-05 16:20:55 +02006440 if (!intel_display_power_enabled(dev_priv,
6441 POWER_DOMAIN_PIPE(crtc->pipe)))
6442 return false;
6443
Daniel Vettere143a212013-07-04 12:01:15 +02006444 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006445 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006446
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006447 tmp = I915_READ(PIPECONF(crtc->pipe));
6448 if (!(tmp & PIPECONF_ENABLE))
6449 return false;
6450
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006451 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6452 switch (tmp & PIPECONF_BPC_MASK) {
6453 case PIPECONF_6BPC:
6454 pipe_config->pipe_bpp = 18;
6455 break;
6456 case PIPECONF_8BPC:
6457 pipe_config->pipe_bpp = 24;
6458 break;
6459 case PIPECONF_10BPC:
6460 pipe_config->pipe_bpp = 30;
6461 break;
6462 default:
6463 break;
6464 }
6465 }
6466
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006467 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6468 pipe_config->limited_color_range = true;
6469
Ville Syrjälä282740f2013-09-04 18:30:03 +03006470 if (INTEL_INFO(dev)->gen < 4)
6471 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6472
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006473 intel_get_pipe_timings(crtc, pipe_config);
6474
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006475 i9xx_get_pfit_config(crtc, pipe_config);
6476
Daniel Vetter6c49f242013-06-06 12:45:25 +02006477 if (INTEL_INFO(dev)->gen >= 4) {
6478 tmp = I915_READ(DPLL_MD(crtc->pipe));
6479 pipe_config->pixel_multiplier =
6480 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6481 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006482 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006483 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6484 tmp = I915_READ(DPLL(crtc->pipe));
6485 pipe_config->pixel_multiplier =
6486 ((tmp & SDVO_MULTIPLIER_MASK)
6487 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6488 } else {
6489 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6490 * port and will be fixed up in the encoder->get_config
6491 * function. */
6492 pipe_config->pixel_multiplier = 1;
6493 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006494 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6495 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006496 /*
6497 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6498 * on 830. Filter it out here so that we don't
6499 * report errors due to that.
6500 */
6501 if (IS_I830(dev))
6502 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6503
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006504 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6505 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006506 } else {
6507 /* Mask out read-only status bits. */
6508 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6509 DPLL_PORTC_READY_MASK |
6510 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006511 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006512
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006513 if (IS_CHERRYVIEW(dev))
6514 chv_crtc_clock_get(crtc, pipe_config);
6515 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006516 vlv_crtc_clock_get(crtc, pipe_config);
6517 else
6518 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006519
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006520 return true;
6521}
6522
Paulo Zanonidde86e22012-12-01 12:04:25 -02006523static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006524{
6525 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006526 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006527 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006528 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006529 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006530 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006531 bool has_ck505 = false;
6532 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006533
6534 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006535 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006536 switch (encoder->type) {
6537 case INTEL_OUTPUT_LVDS:
6538 has_panel = true;
6539 has_lvds = true;
6540 break;
6541 case INTEL_OUTPUT_EDP:
6542 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006543 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006544 has_cpu_edp = true;
6545 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006546 }
6547 }
6548
Keith Packard99eb6a02011-09-26 14:29:12 -07006549 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006550 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006551 can_ssc = has_ck505;
6552 } else {
6553 has_ck505 = false;
6554 can_ssc = true;
6555 }
6556
Imre Deak2de69052013-05-08 13:14:04 +03006557 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6558 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006559
6560 /* Ironlake: try to setup display ref clock before DPLL
6561 * enabling. This is only under driver's control after
6562 * PCH B stepping, previous chipset stepping should be
6563 * ignoring this setting.
6564 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006565 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006566
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006567 /* As we must carefully and slowly disable/enable each source in turn,
6568 * compute the final state we want first and check if we need to
6569 * make any changes at all.
6570 */
6571 final = val;
6572 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006573 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006574 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006575 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006576 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6577
6578 final &= ~DREF_SSC_SOURCE_MASK;
6579 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6580 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006581
Keith Packard199e5d72011-09-22 12:01:57 -07006582 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006583 final |= DREF_SSC_SOURCE_ENABLE;
6584
6585 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6586 final |= DREF_SSC1_ENABLE;
6587
6588 if (has_cpu_edp) {
6589 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6590 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6591 else
6592 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6593 } else
6594 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6595 } else {
6596 final |= DREF_SSC_SOURCE_DISABLE;
6597 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6598 }
6599
6600 if (final == val)
6601 return;
6602
6603 /* Always enable nonspread source */
6604 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6605
6606 if (has_ck505)
6607 val |= DREF_NONSPREAD_CK505_ENABLE;
6608 else
6609 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6610
6611 if (has_panel) {
6612 val &= ~DREF_SSC_SOURCE_MASK;
6613 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006614
Keith Packard199e5d72011-09-22 12:01:57 -07006615 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006616 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006617 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006618 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006619 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006620 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006621
6622 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006623 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006624 POSTING_READ(PCH_DREF_CONTROL);
6625 udelay(200);
6626
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006627 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006628
6629 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006630 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006631 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006632 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006633 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006634 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006635 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006636 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006637 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006638
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006639 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006640 POSTING_READ(PCH_DREF_CONTROL);
6641 udelay(200);
6642 } else {
6643 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6644
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006645 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006646
6647 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006648 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006649
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006650 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006651 POSTING_READ(PCH_DREF_CONTROL);
6652 udelay(200);
6653
6654 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006655 val &= ~DREF_SSC_SOURCE_MASK;
6656 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006657
6658 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006659 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006660
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006661 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006662 POSTING_READ(PCH_DREF_CONTROL);
6663 udelay(200);
6664 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006665
6666 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006667}
6668
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006669static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006670{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006671 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006672
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006673 tmp = I915_READ(SOUTH_CHICKEN2);
6674 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6675 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006676
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006677 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6678 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6679 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006680
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006681 tmp = I915_READ(SOUTH_CHICKEN2);
6682 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6683 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006684
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006685 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6686 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6687 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006688}
6689
6690/* WaMPhyProgramming:hsw */
6691static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6692{
6693 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006694
6695 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6696 tmp &= ~(0xFF << 24);
6697 tmp |= (0x12 << 24);
6698 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6699
Paulo Zanonidde86e22012-12-01 12:04:25 -02006700 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6701 tmp |= (1 << 11);
6702 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6703
6704 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6705 tmp |= (1 << 11);
6706 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6707
Paulo Zanonidde86e22012-12-01 12:04:25 -02006708 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6709 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6710 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6711
6712 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6713 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6714 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6715
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006716 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6717 tmp &= ~(7 << 13);
6718 tmp |= (5 << 13);
6719 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006720
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006721 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6722 tmp &= ~(7 << 13);
6723 tmp |= (5 << 13);
6724 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006725
6726 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6727 tmp &= ~0xFF;
6728 tmp |= 0x1C;
6729 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6730
6731 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6732 tmp &= ~0xFF;
6733 tmp |= 0x1C;
6734 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6735
6736 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6737 tmp &= ~(0xFF << 16);
6738 tmp |= (0x1C << 16);
6739 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6740
6741 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6742 tmp &= ~(0xFF << 16);
6743 tmp |= (0x1C << 16);
6744 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6745
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006746 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6747 tmp |= (1 << 27);
6748 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006749
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006750 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6751 tmp |= (1 << 27);
6752 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006753
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006754 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6755 tmp &= ~(0xF << 28);
6756 tmp |= (4 << 28);
6757 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006758
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006759 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6760 tmp &= ~(0xF << 28);
6761 tmp |= (4 << 28);
6762 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006763}
6764
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006765/* Implements 3 different sequences from BSpec chapter "Display iCLK
6766 * Programming" based on the parameters passed:
6767 * - Sequence to enable CLKOUT_DP
6768 * - Sequence to enable CLKOUT_DP without spread
6769 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6770 */
6771static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6772 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006773{
6774 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006775 uint32_t reg, tmp;
6776
6777 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6778 with_spread = true;
6779 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6780 with_fdi, "LP PCH doesn't have FDI\n"))
6781 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006782
6783 mutex_lock(&dev_priv->dpio_lock);
6784
6785 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6786 tmp &= ~SBI_SSCCTL_DISABLE;
6787 tmp |= SBI_SSCCTL_PATHALT;
6788 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6789
6790 udelay(24);
6791
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006792 if (with_spread) {
6793 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6794 tmp &= ~SBI_SSCCTL_PATHALT;
6795 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006796
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006797 if (with_fdi) {
6798 lpt_reset_fdi_mphy(dev_priv);
6799 lpt_program_fdi_mphy(dev_priv);
6800 }
6801 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006802
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006803 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6804 SBI_GEN0 : SBI_DBUFF0;
6805 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6806 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6807 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006808
6809 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006810}
6811
Paulo Zanoni47701c32013-07-23 11:19:25 -03006812/* Sequence to disable CLKOUT_DP */
6813static void lpt_disable_clkout_dp(struct drm_device *dev)
6814{
6815 struct drm_i915_private *dev_priv = dev->dev_private;
6816 uint32_t reg, tmp;
6817
6818 mutex_lock(&dev_priv->dpio_lock);
6819
6820 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6821 SBI_GEN0 : SBI_DBUFF0;
6822 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6823 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6824 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6825
6826 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6827 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6828 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6829 tmp |= SBI_SSCCTL_PATHALT;
6830 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6831 udelay(32);
6832 }
6833 tmp |= SBI_SSCCTL_DISABLE;
6834 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6835 }
6836
6837 mutex_unlock(&dev_priv->dpio_lock);
6838}
6839
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006840static void lpt_init_pch_refclk(struct drm_device *dev)
6841{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006842 struct intel_encoder *encoder;
6843 bool has_vga = false;
6844
Damien Lespiaub2784e12014-08-05 11:29:37 +01006845 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006846 switch (encoder->type) {
6847 case INTEL_OUTPUT_ANALOG:
6848 has_vga = true;
6849 break;
6850 }
6851 }
6852
Paulo Zanoni47701c32013-07-23 11:19:25 -03006853 if (has_vga)
6854 lpt_enable_clkout_dp(dev, true, true);
6855 else
6856 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006857}
6858
Paulo Zanonidde86e22012-12-01 12:04:25 -02006859/*
6860 * Initialize reference clocks when the driver loads
6861 */
6862void intel_init_pch_refclk(struct drm_device *dev)
6863{
6864 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6865 ironlake_init_pch_refclk(dev);
6866 else if (HAS_PCH_LPT(dev))
6867 lpt_init_pch_refclk(dev);
6868}
6869
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006870static int ironlake_get_refclk(struct drm_crtc *crtc)
6871{
6872 struct drm_device *dev = crtc->dev;
6873 struct drm_i915_private *dev_priv = dev->dev_private;
6874 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006875 int num_connectors = 0;
6876 bool is_lvds = false;
6877
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006878 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006879 switch (encoder->type) {
6880 case INTEL_OUTPUT_LVDS:
6881 is_lvds = true;
6882 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006883 }
6884 num_connectors++;
6885 }
6886
6887 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006888 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006889 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006890 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006891 }
6892
6893 return 120000;
6894}
6895
Daniel Vetter6ff93602013-04-19 11:24:36 +02006896static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006897{
6898 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6900 int pipe = intel_crtc->pipe;
6901 uint32_t val;
6902
Daniel Vetter78114072013-06-13 00:54:57 +02006903 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006904
Daniel Vetter965e0c42013-03-27 00:44:57 +01006905 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006906 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006907 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006908 break;
6909 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006910 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006911 break;
6912 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006913 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006914 break;
6915 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006916 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006917 break;
6918 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006919 /* Case prevented by intel_choose_pipe_bpp_dither. */
6920 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006921 }
6922
Daniel Vetterd8b32242013-04-25 17:54:44 +02006923 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006924 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6925
Daniel Vetter6ff93602013-04-19 11:24:36 +02006926 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006927 val |= PIPECONF_INTERLACED_ILK;
6928 else
6929 val |= PIPECONF_PROGRESSIVE;
6930
Daniel Vetter50f3b012013-03-27 00:44:56 +01006931 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006932 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006933
Paulo Zanonic8203562012-09-12 10:06:29 -03006934 I915_WRITE(PIPECONF(pipe), val);
6935 POSTING_READ(PIPECONF(pipe));
6936}
6937
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006938/*
6939 * Set up the pipe CSC unit.
6940 *
6941 * Currently only full range RGB to limited range RGB conversion
6942 * is supported, but eventually this should handle various
6943 * RGB<->YCbCr scenarios as well.
6944 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006945static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006946{
6947 struct drm_device *dev = crtc->dev;
6948 struct drm_i915_private *dev_priv = dev->dev_private;
6949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6950 int pipe = intel_crtc->pipe;
6951 uint16_t coeff = 0x7800; /* 1.0 */
6952
6953 /*
6954 * TODO: Check what kind of values actually come out of the pipe
6955 * with these coeff/postoff values and adjust to get the best
6956 * accuracy. Perhaps we even need to take the bpc value into
6957 * consideration.
6958 */
6959
Daniel Vetter50f3b012013-03-27 00:44:56 +01006960 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006961 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6962
6963 /*
6964 * GY/GU and RY/RU should be the other way around according
6965 * to BSpec, but reality doesn't agree. Just set them up in
6966 * a way that results in the correct picture.
6967 */
6968 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6969 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6970
6971 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6972 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6973
6974 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6975 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6976
6977 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6978 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6979 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6980
6981 if (INTEL_INFO(dev)->gen > 6) {
6982 uint16_t postoff = 0;
6983
Daniel Vetter50f3b012013-03-27 00:44:56 +01006984 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006985 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006986
6987 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6988 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6989 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6990
6991 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6992 } else {
6993 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6994
Daniel Vetter50f3b012013-03-27 00:44:56 +01006995 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006996 mode |= CSC_BLACK_SCREEN_OFFSET;
6997
6998 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6999 }
7000}
7001
Daniel Vetter6ff93602013-04-19 11:24:36 +02007002static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007003{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007004 struct drm_device *dev = crtc->dev;
7005 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007007 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007008 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007009 uint32_t val;
7010
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007011 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007012
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007013 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007014 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7015
Daniel Vetter6ff93602013-04-19 11:24:36 +02007016 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007017 val |= PIPECONF_INTERLACED_ILK;
7018 else
7019 val |= PIPECONF_PROGRESSIVE;
7020
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007021 I915_WRITE(PIPECONF(cpu_transcoder), val);
7022 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007023
7024 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7025 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007026
7027 if (IS_BROADWELL(dev)) {
7028 val = 0;
7029
7030 switch (intel_crtc->config.pipe_bpp) {
7031 case 18:
7032 val |= PIPEMISC_DITHER_6_BPC;
7033 break;
7034 case 24:
7035 val |= PIPEMISC_DITHER_8_BPC;
7036 break;
7037 case 30:
7038 val |= PIPEMISC_DITHER_10_BPC;
7039 break;
7040 case 36:
7041 val |= PIPEMISC_DITHER_12_BPC;
7042 break;
7043 default:
7044 /* Case prevented by pipe_config_set_bpp. */
7045 BUG();
7046 }
7047
7048 if (intel_crtc->config.dither)
7049 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7050
7051 I915_WRITE(PIPEMISC(pipe), val);
7052 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007053}
7054
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007055static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007056 intel_clock_t *clock,
7057 bool *has_reduced_clock,
7058 intel_clock_t *reduced_clock)
7059{
7060 struct drm_device *dev = crtc->dev;
7061 struct drm_i915_private *dev_priv = dev->dev_private;
7062 struct intel_encoder *intel_encoder;
7063 int refclk;
7064 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007065 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007066
7067 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7068 switch (intel_encoder->type) {
7069 case INTEL_OUTPUT_LVDS:
7070 is_lvds = true;
7071 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007072 }
7073 }
7074
7075 refclk = ironlake_get_refclk(crtc);
7076
7077 /*
7078 * Returns a set of divisors for the desired target clock with the given
7079 * refclk, or FALSE. The returned values represent the clock equation:
7080 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7081 */
7082 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007083 ret = dev_priv->display.find_dpll(limit, crtc,
7084 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007085 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007086 if (!ret)
7087 return false;
7088
7089 if (is_lvds && dev_priv->lvds_downclock_avail) {
7090 /*
7091 * Ensure we match the reduced clock's P to the target clock.
7092 * If the clocks don't match, we can't switch the display clock
7093 * by using the FP0/FP1. In such case we will disable the LVDS
7094 * downclock feature.
7095 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007096 *has_reduced_clock =
7097 dev_priv->display.find_dpll(limit, crtc,
7098 dev_priv->lvds_downclock,
7099 refclk, clock,
7100 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007101 }
7102
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007103 return true;
7104}
7105
Paulo Zanonid4b19312012-11-29 11:29:32 -02007106int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7107{
7108 /*
7109 * Account for spread spectrum to avoid
7110 * oversubscribing the link. Max center spread
7111 * is 2.5%; use 5% for safety's sake.
7112 */
7113 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007114 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007115}
7116
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007117static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007118{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007119 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007120}
7121
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007122static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007123 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007124 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007125{
7126 struct drm_crtc *crtc = &intel_crtc->base;
7127 struct drm_device *dev = crtc->dev;
7128 struct drm_i915_private *dev_priv = dev->dev_private;
7129 struct intel_encoder *intel_encoder;
7130 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007131 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007132 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007133
7134 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7135 switch (intel_encoder->type) {
7136 case INTEL_OUTPUT_LVDS:
7137 is_lvds = true;
7138 break;
7139 case INTEL_OUTPUT_SDVO:
7140 case INTEL_OUTPUT_HDMI:
7141 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007142 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007143 }
7144
7145 num_connectors++;
7146 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007147
Chris Wilsonc1858122010-12-03 21:35:48 +00007148 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007149 factor = 21;
7150 if (is_lvds) {
7151 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007152 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007153 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007154 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007155 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007156 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007157
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007158 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007159 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007160
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007161 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7162 *fp2 |= FP_CB_TUNE;
7163
Chris Wilson5eddb702010-09-11 13:48:45 +01007164 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007165
Eric Anholta07d6782011-03-30 13:01:08 -07007166 if (is_lvds)
7167 dpll |= DPLLB_MODE_LVDS;
7168 else
7169 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007170
Daniel Vetteref1b4602013-06-01 17:17:04 +02007171 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7172 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007173
7174 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007175 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007176 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007177 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007178
Eric Anholta07d6782011-03-30 13:01:08 -07007179 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007180 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007181 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007182 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007183
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007184 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007185 case 5:
7186 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7187 break;
7188 case 7:
7189 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7190 break;
7191 case 10:
7192 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7193 break;
7194 case 14:
7195 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7196 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007197 }
7198
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007199 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007200 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007201 else
7202 dpll |= PLL_REF_INPUT_DREFCLK;
7203
Daniel Vetter959e16d2013-06-05 13:34:21 +02007204 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007205}
7206
Jesse Barnes79e53942008-11-07 14:24:08 -08007207static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007208 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007209 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007210{
7211 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007213 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007214 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007215 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007216 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007217 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007218 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007219 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007220
7221 for_each_encoder_on_crtc(dev, crtc, encoder) {
7222 switch (encoder->type) {
7223 case INTEL_OUTPUT_LVDS:
7224 is_lvds = true;
7225 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007226 }
7227
7228 num_connectors++;
7229 }
7230
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007231 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7232 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7233
Daniel Vetterff9a6752013-06-01 17:16:21 +02007234 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007235 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007236 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007237 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7238 return -EINVAL;
7239 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007240 /* Compat-code for transition, will disappear. */
7241 if (!intel_crtc->config.clock_set) {
7242 intel_crtc->config.dpll.n = clock.n;
7243 intel_crtc->config.dpll.m1 = clock.m1;
7244 intel_crtc->config.dpll.m2 = clock.m2;
7245 intel_crtc->config.dpll.p1 = clock.p1;
7246 intel_crtc->config.dpll.p2 = clock.p2;
7247 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007248
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007249 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007250 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007251 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007252 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007253 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007254
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007255 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007256 &fp, &reduced_clock,
7257 has_reduced_clock ? &fp2 : NULL);
7258
Daniel Vetter959e16d2013-06-05 13:34:21 +02007259 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007260 intel_crtc->config.dpll_hw_state.fp0 = fp;
7261 if (has_reduced_clock)
7262 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7263 else
7264 intel_crtc->config.dpll_hw_state.fp1 = fp;
7265
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007266 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007267 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007268 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007269 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007270 return -EINVAL;
7271 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007272 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007273 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007274
Jani Nikulad330a952014-01-21 11:24:25 +02007275 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007276 intel_crtc->lowfreq_avail = true;
7277 else
7278 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007279
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007280 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007281}
7282
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007283static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7284 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007285{
7286 struct drm_device *dev = crtc->base.dev;
7287 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007288 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007289
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007290 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7291 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7292 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7293 & ~TU_SIZE_MASK;
7294 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7295 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7296 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7297}
7298
7299static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7300 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007301 struct intel_link_m_n *m_n,
7302 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007303{
7304 struct drm_device *dev = crtc->base.dev;
7305 struct drm_i915_private *dev_priv = dev->dev_private;
7306 enum pipe pipe = crtc->pipe;
7307
7308 if (INTEL_INFO(dev)->gen >= 5) {
7309 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7310 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7311 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7312 & ~TU_SIZE_MASK;
7313 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7314 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7315 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007316 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7317 * gen < 8) and if DRRS is supported (to make sure the
7318 * registers are not unnecessarily read).
7319 */
7320 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7321 crtc->config.has_drrs) {
7322 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7323 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7324 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7325 & ~TU_SIZE_MASK;
7326 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7327 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7328 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7329 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007330 } else {
7331 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7332 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7333 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7334 & ~TU_SIZE_MASK;
7335 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7336 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7337 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7338 }
7339}
7340
7341void intel_dp_get_m_n(struct intel_crtc *crtc,
7342 struct intel_crtc_config *pipe_config)
7343{
7344 if (crtc->config.has_pch_encoder)
7345 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7346 else
7347 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007348 &pipe_config->dp_m_n,
7349 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007350}
7351
Daniel Vetter72419202013-04-04 13:28:53 +02007352static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7353 struct intel_crtc_config *pipe_config)
7354{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007355 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007356 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007357}
7358
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007359static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7360 struct intel_crtc_config *pipe_config)
7361{
7362 struct drm_device *dev = crtc->base.dev;
7363 struct drm_i915_private *dev_priv = dev->dev_private;
7364 uint32_t tmp;
7365
7366 tmp = I915_READ(PF_CTL(crtc->pipe));
7367
7368 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007369 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007370 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7371 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007372
7373 /* We currently do not free assignements of panel fitters on
7374 * ivb/hsw (since we don't use the higher upscaling modes which
7375 * differentiates them) so just WARN about this case for now. */
7376 if (IS_GEN7(dev)) {
7377 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7378 PF_PIPE_SEL_IVB(crtc->pipe));
7379 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007380 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007381}
7382
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007383static void ironlake_get_plane_config(struct intel_crtc *crtc,
7384 struct intel_plane_config *plane_config)
7385{
7386 struct drm_device *dev = crtc->base.dev;
7387 struct drm_i915_private *dev_priv = dev->dev_private;
7388 u32 val, base, offset;
7389 int pipe = crtc->pipe, plane = crtc->plane;
7390 int fourcc, pixel_format;
7391 int aligned_height;
7392
Dave Airlie66e514c2014-04-03 07:51:54 +10007393 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7394 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007395 DRM_DEBUG_KMS("failed to alloc fb\n");
7396 return;
7397 }
7398
7399 val = I915_READ(DSPCNTR(plane));
7400
7401 if (INTEL_INFO(dev)->gen >= 4)
7402 if (val & DISPPLANE_TILED)
7403 plane_config->tiled = true;
7404
7405 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7406 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007407 crtc->base.primary->fb->pixel_format = fourcc;
7408 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007409 drm_format_plane_cpp(fourcc, 0) * 8;
7410
7411 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7412 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7413 offset = I915_READ(DSPOFFSET(plane));
7414 } else {
7415 if (plane_config->tiled)
7416 offset = I915_READ(DSPTILEOFF(plane));
7417 else
7418 offset = I915_READ(DSPLINOFF(plane));
7419 }
7420 plane_config->base = base;
7421
7422 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007423 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7424 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007425
7426 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007427 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007428
Dave Airlie66e514c2014-04-03 07:51:54 +10007429 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007430 plane_config->tiled);
7431
Fabian Frederick1267a262014-07-01 20:39:41 +02007432 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7433 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007434
7435 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007436 pipe, plane, crtc->base.primary->fb->width,
7437 crtc->base.primary->fb->height,
7438 crtc->base.primary->fb->bits_per_pixel, base,
7439 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007440 plane_config->size);
7441}
7442
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007443static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7444 struct intel_crtc_config *pipe_config)
7445{
7446 struct drm_device *dev = crtc->base.dev;
7447 struct drm_i915_private *dev_priv = dev->dev_private;
7448 uint32_t tmp;
7449
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007450 if (!intel_display_power_enabled(dev_priv,
7451 POWER_DOMAIN_PIPE(crtc->pipe)))
7452 return false;
7453
Daniel Vettere143a212013-07-04 12:01:15 +02007454 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007455 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007456
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007457 tmp = I915_READ(PIPECONF(crtc->pipe));
7458 if (!(tmp & PIPECONF_ENABLE))
7459 return false;
7460
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007461 switch (tmp & PIPECONF_BPC_MASK) {
7462 case PIPECONF_6BPC:
7463 pipe_config->pipe_bpp = 18;
7464 break;
7465 case PIPECONF_8BPC:
7466 pipe_config->pipe_bpp = 24;
7467 break;
7468 case PIPECONF_10BPC:
7469 pipe_config->pipe_bpp = 30;
7470 break;
7471 case PIPECONF_12BPC:
7472 pipe_config->pipe_bpp = 36;
7473 break;
7474 default:
7475 break;
7476 }
7477
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007478 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7479 pipe_config->limited_color_range = true;
7480
Daniel Vetterab9412b2013-05-03 11:49:46 +02007481 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007482 struct intel_shared_dpll *pll;
7483
Daniel Vetter88adfff2013-03-28 10:42:01 +01007484 pipe_config->has_pch_encoder = true;
7485
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007486 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7487 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7488 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007489
7490 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007491
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007492 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007493 pipe_config->shared_dpll =
7494 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007495 } else {
7496 tmp = I915_READ(PCH_DPLL_SEL);
7497 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7498 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7499 else
7500 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7501 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007502
7503 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7504
7505 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7506 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007507
7508 tmp = pipe_config->dpll_hw_state.dpll;
7509 pipe_config->pixel_multiplier =
7510 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7511 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007512
7513 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007514 } else {
7515 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007516 }
7517
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007518 intel_get_pipe_timings(crtc, pipe_config);
7519
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007520 ironlake_get_pfit_config(crtc, pipe_config);
7521
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007522 return true;
7523}
7524
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007525static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7526{
7527 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007528 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007529
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007530 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007531 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007532 pipe_name(crtc->pipe));
7533
7534 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007535 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7536 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7537 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007538 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7539 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7540 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007541 if (IS_HASWELL(dev))
7542 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7543 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007544 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7545 "PCH PWM1 enabled\n");
7546 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7547 "Utility pin enabled\n");
7548 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7549
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007550 /*
7551 * In theory we can still leave IRQs enabled, as long as only the HPD
7552 * interrupts remain enabled. We used to check for that, but since it's
7553 * gen-specific and since we only disable LCPLL after we fully disable
7554 * the interrupts, the check below should be enough.
7555 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007556 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007557}
7558
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007559static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7560{
7561 struct drm_device *dev = dev_priv->dev;
7562
7563 if (IS_HASWELL(dev))
7564 return I915_READ(D_COMP_HSW);
7565 else
7566 return I915_READ(D_COMP_BDW);
7567}
7568
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007569static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7570{
7571 struct drm_device *dev = dev_priv->dev;
7572
7573 if (IS_HASWELL(dev)) {
7574 mutex_lock(&dev_priv->rps.hw_lock);
7575 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7576 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007577 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007578 mutex_unlock(&dev_priv->rps.hw_lock);
7579 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007580 I915_WRITE(D_COMP_BDW, val);
7581 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007582 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007583}
7584
7585/*
7586 * This function implements pieces of two sequences from BSpec:
7587 * - Sequence for display software to disable LCPLL
7588 * - Sequence for display software to allow package C8+
7589 * The steps implemented here are just the steps that actually touch the LCPLL
7590 * register. Callers should take care of disabling all the display engine
7591 * functions, doing the mode unset, fixing interrupts, etc.
7592 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007593static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7594 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007595{
7596 uint32_t val;
7597
7598 assert_can_disable_lcpll(dev_priv);
7599
7600 val = I915_READ(LCPLL_CTL);
7601
7602 if (switch_to_fclk) {
7603 val |= LCPLL_CD_SOURCE_FCLK;
7604 I915_WRITE(LCPLL_CTL, val);
7605
7606 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7607 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7608 DRM_ERROR("Switching to FCLK failed\n");
7609
7610 val = I915_READ(LCPLL_CTL);
7611 }
7612
7613 val |= LCPLL_PLL_DISABLE;
7614 I915_WRITE(LCPLL_CTL, val);
7615 POSTING_READ(LCPLL_CTL);
7616
7617 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7618 DRM_ERROR("LCPLL still locked\n");
7619
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007620 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007621 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007622 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007623 ndelay(100);
7624
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007625 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7626 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007627 DRM_ERROR("D_COMP RCOMP still in progress\n");
7628
7629 if (allow_power_down) {
7630 val = I915_READ(LCPLL_CTL);
7631 val |= LCPLL_POWER_DOWN_ALLOW;
7632 I915_WRITE(LCPLL_CTL, val);
7633 POSTING_READ(LCPLL_CTL);
7634 }
7635}
7636
7637/*
7638 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7639 * source.
7640 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007641static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007642{
7643 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007644 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007645
7646 val = I915_READ(LCPLL_CTL);
7647
7648 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7649 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7650 return;
7651
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007652 /*
7653 * Make sure we're not on PC8 state before disabling PC8, otherwise
7654 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7655 *
7656 * The other problem is that hsw_restore_lcpll() is called as part of
7657 * the runtime PM resume sequence, so we can't just call
7658 * gen6_gt_force_wake_get() because that function calls
7659 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7660 * while we are on the resume sequence. So to solve this problem we have
7661 * to call special forcewake code that doesn't touch runtime PM and
7662 * doesn't enable the forcewake delayed work.
7663 */
7664 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7665 if (dev_priv->uncore.forcewake_count++ == 0)
7666 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7667 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007668
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007669 if (val & LCPLL_POWER_DOWN_ALLOW) {
7670 val &= ~LCPLL_POWER_DOWN_ALLOW;
7671 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007672 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007673 }
7674
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007675 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007676 val |= D_COMP_COMP_FORCE;
7677 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007678 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007679
7680 val = I915_READ(LCPLL_CTL);
7681 val &= ~LCPLL_PLL_DISABLE;
7682 I915_WRITE(LCPLL_CTL, val);
7683
7684 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7685 DRM_ERROR("LCPLL not locked yet\n");
7686
7687 if (val & LCPLL_CD_SOURCE_FCLK) {
7688 val = I915_READ(LCPLL_CTL);
7689 val &= ~LCPLL_CD_SOURCE_FCLK;
7690 I915_WRITE(LCPLL_CTL, val);
7691
7692 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7693 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7694 DRM_ERROR("Switching back to LCPLL failed\n");
7695 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007696
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007697 /* See the big comment above. */
7698 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7699 if (--dev_priv->uncore.forcewake_count == 0)
7700 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7701 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007702}
7703
Paulo Zanoni765dab672014-03-07 20:08:18 -03007704/*
7705 * Package states C8 and deeper are really deep PC states that can only be
7706 * reached when all the devices on the system allow it, so even if the graphics
7707 * device allows PC8+, it doesn't mean the system will actually get to these
7708 * states. Our driver only allows PC8+ when going into runtime PM.
7709 *
7710 * The requirements for PC8+ are that all the outputs are disabled, the power
7711 * well is disabled and most interrupts are disabled, and these are also
7712 * requirements for runtime PM. When these conditions are met, we manually do
7713 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7714 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7715 * hang the machine.
7716 *
7717 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7718 * the state of some registers, so when we come back from PC8+ we need to
7719 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7720 * need to take care of the registers kept by RC6. Notice that this happens even
7721 * if we don't put the device in PCI D3 state (which is what currently happens
7722 * because of the runtime PM support).
7723 *
7724 * For more, read "Display Sequences for Package C8" on the hardware
7725 * documentation.
7726 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007727void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007728{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007729 struct drm_device *dev = dev_priv->dev;
7730 uint32_t val;
7731
Paulo Zanonic67a4702013-08-19 13:18:09 -03007732 DRM_DEBUG_KMS("Enabling package C8+\n");
7733
Paulo Zanonic67a4702013-08-19 13:18:09 -03007734 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7735 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7736 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7737 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7738 }
7739
7740 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007741 hsw_disable_lcpll(dev_priv, true, true);
7742}
7743
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007744void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007745{
7746 struct drm_device *dev = dev_priv->dev;
7747 uint32_t val;
7748
Paulo Zanonic67a4702013-08-19 13:18:09 -03007749 DRM_DEBUG_KMS("Disabling package C8+\n");
7750
7751 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007752 lpt_init_pch_refclk(dev);
7753
7754 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7755 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7756 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7757 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7758 }
7759
7760 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007761}
7762
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007763static void snb_modeset_global_resources(struct drm_device *dev)
7764{
7765 modeset_update_crtc_power_domains(dev);
7766}
7767
Imre Deak4f074122013-10-16 17:25:51 +03007768static void haswell_modeset_global_resources(struct drm_device *dev)
7769{
Paulo Zanonida723562013-12-19 11:54:51 -02007770 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007771}
7772
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007773static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007774 int x, int y,
7775 struct drm_framebuffer *fb)
7776{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007777 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007778
Paulo Zanoni566b7342013-11-25 15:27:08 -02007779 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007780 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007781
Daniel Vetter644cef32014-04-24 23:55:07 +02007782 intel_crtc->lowfreq_avail = false;
7783
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007784 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007785}
7786
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007787static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7788 enum port port,
7789 struct intel_crtc_config *pipe_config)
7790{
7791 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7792
7793 switch (pipe_config->ddi_pll_sel) {
7794 case PORT_CLK_SEL_WRPLL1:
7795 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7796 break;
7797 case PORT_CLK_SEL_WRPLL2:
7798 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7799 break;
7800 }
7801}
7802
Daniel Vetter26804af2014-06-25 22:01:55 +03007803static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7804 struct intel_crtc_config *pipe_config)
7805{
7806 struct drm_device *dev = crtc->base.dev;
7807 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007808 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007809 enum port port;
7810 uint32_t tmp;
7811
7812 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7813
7814 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7815
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007816 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007817
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007818 if (pipe_config->shared_dpll >= 0) {
7819 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7820
7821 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7822 &pipe_config->dpll_hw_state));
7823 }
7824
Daniel Vetter26804af2014-06-25 22:01:55 +03007825 /*
7826 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7827 * DDI E. So just check whether this pipe is wired to DDI E and whether
7828 * the PCH transcoder is on.
7829 */
7830 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7831 pipe_config->has_pch_encoder = true;
7832
7833 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7834 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7835 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7836
7837 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7838 }
7839}
7840
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007841static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7842 struct intel_crtc_config *pipe_config)
7843{
7844 struct drm_device *dev = crtc->base.dev;
7845 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007846 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007847 uint32_t tmp;
7848
Imre Deakb5482bd2014-03-05 16:20:55 +02007849 if (!intel_display_power_enabled(dev_priv,
7850 POWER_DOMAIN_PIPE(crtc->pipe)))
7851 return false;
7852
Daniel Vettere143a212013-07-04 12:01:15 +02007853 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007854 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7855
Daniel Vettereccb1402013-05-22 00:50:22 +02007856 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7857 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7858 enum pipe trans_edp_pipe;
7859 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7860 default:
7861 WARN(1, "unknown pipe linked to edp transcoder\n");
7862 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7863 case TRANS_DDI_EDP_INPUT_A_ON:
7864 trans_edp_pipe = PIPE_A;
7865 break;
7866 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7867 trans_edp_pipe = PIPE_B;
7868 break;
7869 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7870 trans_edp_pipe = PIPE_C;
7871 break;
7872 }
7873
7874 if (trans_edp_pipe == crtc->pipe)
7875 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7876 }
7877
Imre Deakda7e29b2014-02-18 00:02:02 +02007878 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007879 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007880 return false;
7881
Daniel Vettereccb1402013-05-22 00:50:22 +02007882 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007883 if (!(tmp & PIPECONF_ENABLE))
7884 return false;
7885
Daniel Vetter26804af2014-06-25 22:01:55 +03007886 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007887
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007888 intel_get_pipe_timings(crtc, pipe_config);
7889
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007890 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007891 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007892 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007893
Jesse Barnese59150d2014-01-07 13:30:45 -08007894 if (IS_HASWELL(dev))
7895 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7896 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007897
Clint Taylorebb69c92014-09-30 10:30:22 -07007898 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
7899 pipe_config->pixel_multiplier =
7900 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
7901 } else {
7902 pipe_config->pixel_multiplier = 1;
7903 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007904
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007905 return true;
7906}
7907
Jani Nikula1a915102013-10-16 12:34:48 +03007908static struct {
7909 int clock;
7910 u32 config;
7911} hdmi_audio_clock[] = {
7912 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7913 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7914 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7915 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7916 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7917 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7918 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7919 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7920 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7921 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7922};
7923
7924/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7925static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7926{
7927 int i;
7928
7929 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7930 if (mode->clock == hdmi_audio_clock[i].clock)
7931 break;
7932 }
7933
7934 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7935 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7936 i = 1;
7937 }
7938
7939 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7940 hdmi_audio_clock[i].clock,
7941 hdmi_audio_clock[i].config);
7942
7943 return hdmi_audio_clock[i].config;
7944}
7945
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007946static bool intel_eld_uptodate(struct drm_connector *connector,
7947 int reg_eldv, uint32_t bits_eldv,
7948 int reg_elda, uint32_t bits_elda,
7949 int reg_edid)
7950{
7951 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7952 uint8_t *eld = connector->eld;
7953 uint32_t i;
7954
7955 i = I915_READ(reg_eldv);
7956 i &= bits_eldv;
7957
7958 if (!eld[0])
7959 return !i;
7960
7961 if (!i)
7962 return false;
7963
7964 i = I915_READ(reg_elda);
7965 i &= ~bits_elda;
7966 I915_WRITE(reg_elda, i);
7967
7968 for (i = 0; i < eld[2]; i++)
7969 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7970 return false;
7971
7972 return true;
7973}
7974
Wu Fengguange0dac652011-09-05 14:25:34 +08007975static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007976 struct drm_crtc *crtc,
7977 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007978{
7979 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7980 uint8_t *eld = connector->eld;
7981 uint32_t eldv;
7982 uint32_t len;
7983 uint32_t i;
7984
7985 i = I915_READ(G4X_AUD_VID_DID);
7986
7987 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7988 eldv = G4X_ELDV_DEVCL_DEVBLC;
7989 else
7990 eldv = G4X_ELDV_DEVCTG;
7991
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007992 if (intel_eld_uptodate(connector,
7993 G4X_AUD_CNTL_ST, eldv,
7994 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7995 G4X_HDMIW_HDMIEDID))
7996 return;
7997
Wu Fengguange0dac652011-09-05 14:25:34 +08007998 i = I915_READ(G4X_AUD_CNTL_ST);
7999 i &= ~(eldv | G4X_ELD_ADDR);
8000 len = (i >> 9) & 0x1f; /* ELD buffer size */
8001 I915_WRITE(G4X_AUD_CNTL_ST, i);
8002
8003 if (!eld[0])
8004 return;
8005
8006 len = min_t(uint8_t, eld[2], len);
8007 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8008 for (i = 0; i < len; i++)
8009 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8010
8011 i = I915_READ(G4X_AUD_CNTL_ST);
8012 i |= eldv;
8013 I915_WRITE(G4X_AUD_CNTL_ST, i);
8014}
8015
Wang Xingchao83358c852012-08-16 22:43:37 +08008016static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008017 struct drm_crtc *crtc,
8018 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008019{
8020 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8021 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008022 uint32_t eldv;
8023 uint32_t i;
8024 int len;
8025 int pipe = to_intel_crtc(crtc)->pipe;
8026 int tmp;
8027
8028 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8029 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8030 int aud_config = HSW_AUD_CFG(pipe);
8031 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8032
Wang Xingchao83358c852012-08-16 22:43:37 +08008033 /* Audio output enable */
8034 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8035 tmp = I915_READ(aud_cntrl_st2);
8036 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8037 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008038 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008039
Daniel Vetterc7905792014-04-16 16:56:09 +02008040 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008041
8042 /* Set ELD valid state */
8043 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008044 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008045 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8046 I915_WRITE(aud_cntrl_st2, tmp);
8047 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008048 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008049
8050 /* Enable HDMI mode */
8051 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008052 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008053 /* clear N_programing_enable and N_value_index */
8054 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8055 I915_WRITE(aud_config, tmp);
8056
8057 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8058
8059 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8060
8061 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8062 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8063 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8064 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008065 } else {
8066 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8067 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008068
8069 if (intel_eld_uptodate(connector,
8070 aud_cntrl_st2, eldv,
8071 aud_cntl_st, IBX_ELD_ADDRESS,
8072 hdmiw_hdmiedid))
8073 return;
8074
8075 i = I915_READ(aud_cntrl_st2);
8076 i &= ~eldv;
8077 I915_WRITE(aud_cntrl_st2, i);
8078
8079 if (!eld[0])
8080 return;
8081
8082 i = I915_READ(aud_cntl_st);
8083 i &= ~IBX_ELD_ADDRESS;
8084 I915_WRITE(aud_cntl_st, i);
8085 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8086 DRM_DEBUG_DRIVER("port num:%d\n", i);
8087
8088 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8089 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8090 for (i = 0; i < len; i++)
8091 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8092
8093 i = I915_READ(aud_cntrl_st2);
8094 i |= eldv;
8095 I915_WRITE(aud_cntrl_st2, i);
8096
8097}
8098
Wu Fengguange0dac652011-09-05 14:25:34 +08008099static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008100 struct drm_crtc *crtc,
8101 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008102{
8103 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8104 uint8_t *eld = connector->eld;
8105 uint32_t eldv;
8106 uint32_t i;
8107 int len;
8108 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008109 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008110 int aud_cntl_st;
8111 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008112 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008113
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008114 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008115 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8116 aud_config = IBX_AUD_CFG(pipe);
8117 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008118 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008119 } else if (IS_VALLEYVIEW(connector->dev)) {
8120 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8121 aud_config = VLV_AUD_CFG(pipe);
8122 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8123 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008124 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008125 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8126 aud_config = CPT_AUD_CFG(pipe);
8127 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008128 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008129 }
8130
Wang Xingchao9b138a82012-08-09 16:52:18 +08008131 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008132
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008133 if (IS_VALLEYVIEW(connector->dev)) {
8134 struct intel_encoder *intel_encoder;
8135 struct intel_digital_port *intel_dig_port;
8136
8137 intel_encoder = intel_attached_encoder(connector);
8138 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8139 i = intel_dig_port->port;
8140 } else {
8141 i = I915_READ(aud_cntl_st);
8142 i = (i >> 29) & DIP_PORT_SEL_MASK;
8143 /* DIP_Port_Select, 0x1 = PortB */
8144 }
8145
Wu Fengguange0dac652011-09-05 14:25:34 +08008146 if (!i) {
8147 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8148 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008149 eldv = IBX_ELD_VALIDB;
8150 eldv |= IBX_ELD_VALIDB << 4;
8151 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008152 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008153 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008154 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008155 }
8156
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008157 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8158 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8159 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008160 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008161 } else {
8162 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8163 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008164
8165 if (intel_eld_uptodate(connector,
8166 aud_cntrl_st2, eldv,
8167 aud_cntl_st, IBX_ELD_ADDRESS,
8168 hdmiw_hdmiedid))
8169 return;
8170
Wu Fengguange0dac652011-09-05 14:25:34 +08008171 i = I915_READ(aud_cntrl_st2);
8172 i &= ~eldv;
8173 I915_WRITE(aud_cntrl_st2, i);
8174
8175 if (!eld[0])
8176 return;
8177
Wu Fengguange0dac652011-09-05 14:25:34 +08008178 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008179 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008180 I915_WRITE(aud_cntl_st, i);
8181
8182 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8183 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8184 for (i = 0; i < len; i++)
8185 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8186
8187 i = I915_READ(aud_cntrl_st2);
8188 i |= eldv;
8189 I915_WRITE(aud_cntrl_st2, i);
8190}
8191
8192void intel_write_eld(struct drm_encoder *encoder,
8193 struct drm_display_mode *mode)
8194{
8195 struct drm_crtc *crtc = encoder->crtc;
8196 struct drm_connector *connector;
8197 struct drm_device *dev = encoder->dev;
8198 struct drm_i915_private *dev_priv = dev->dev_private;
8199
8200 connector = drm_select_eld(encoder, mode);
8201 if (!connector)
8202 return;
8203
8204 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8205 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008206 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008207 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008208 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008209
8210 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8211
8212 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008213 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008214}
8215
Chris Wilson560b85b2010-08-07 11:01:38 +01008216static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8217{
8218 struct drm_device *dev = crtc->dev;
8219 struct drm_i915_private *dev_priv = dev->dev_private;
8220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008221 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008222
Ville Syrjälädc41c152014-08-13 11:57:05 +03008223 if (base) {
8224 unsigned int width = intel_crtc->cursor_width;
8225 unsigned int height = intel_crtc->cursor_height;
8226 unsigned int stride = roundup_pow_of_two(width) * 4;
8227
8228 switch (stride) {
8229 default:
8230 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8231 width, stride);
8232 stride = 256;
8233 /* fallthrough */
8234 case 256:
8235 case 512:
8236 case 1024:
8237 case 2048:
8238 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008239 }
8240
Ville Syrjälädc41c152014-08-13 11:57:05 +03008241 cntl |= CURSOR_ENABLE |
8242 CURSOR_GAMMA_ENABLE |
8243 CURSOR_FORMAT_ARGB |
8244 CURSOR_STRIDE(stride);
8245
8246 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008247 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008248
Ville Syrjälädc41c152014-08-13 11:57:05 +03008249 if (intel_crtc->cursor_cntl != 0 &&
8250 (intel_crtc->cursor_base != base ||
8251 intel_crtc->cursor_size != size ||
8252 intel_crtc->cursor_cntl != cntl)) {
8253 /* On these chipsets we can only modify the base/size/stride
8254 * whilst the cursor is disabled.
8255 */
8256 I915_WRITE(_CURACNTR, 0);
8257 POSTING_READ(_CURACNTR);
8258 intel_crtc->cursor_cntl = 0;
8259 }
8260
8261 if (intel_crtc->cursor_base != base)
8262 I915_WRITE(_CURABASE, base);
8263
8264 if (intel_crtc->cursor_size != size) {
8265 I915_WRITE(CURSIZE, size);
8266 intel_crtc->cursor_size = size;
8267 }
8268
Chris Wilson4b0e3332014-05-30 16:35:26 +03008269 if (intel_crtc->cursor_cntl != cntl) {
8270 I915_WRITE(_CURACNTR, cntl);
8271 POSTING_READ(_CURACNTR);
8272 intel_crtc->cursor_cntl = cntl;
8273 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008274}
8275
8276static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8277{
8278 struct drm_device *dev = crtc->dev;
8279 struct drm_i915_private *dev_priv = dev->dev_private;
8280 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8281 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008282 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008283
Chris Wilson4b0e3332014-05-30 16:35:26 +03008284 cntl = 0;
8285 if (base) {
8286 cntl = MCURSOR_GAMMA_ENABLE;
8287 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308288 case 64:
8289 cntl |= CURSOR_MODE_64_ARGB_AX;
8290 break;
8291 case 128:
8292 cntl |= CURSOR_MODE_128_ARGB_AX;
8293 break;
8294 case 256:
8295 cntl |= CURSOR_MODE_256_ARGB_AX;
8296 break;
8297 default:
8298 WARN_ON(1);
8299 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008300 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008301 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008302 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008303 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8304 cntl |= CURSOR_PIPE_CSC_ENABLE;
8305
8306 if (intel_crtc->cursor_cntl != cntl) {
8307 I915_WRITE(CURCNTR(pipe), cntl);
8308 POSTING_READ(CURCNTR(pipe));
8309 intel_crtc->cursor_cntl = cntl;
8310 }
8311
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008312 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008313 I915_WRITE(CURBASE(pipe), base);
8314 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008315}
8316
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008317/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008318static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8319 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008320{
8321 struct drm_device *dev = crtc->dev;
8322 struct drm_i915_private *dev_priv = dev->dev_private;
8323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8324 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008325 int x = crtc->cursor_x;
8326 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008327 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008328
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008329 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008330 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008331
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008332 if (x >= intel_crtc->config.pipe_src_w)
8333 base = 0;
8334
8335 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008336 base = 0;
8337
8338 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008339 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008340 base = 0;
8341
8342 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8343 x = -x;
8344 }
8345 pos |= x << CURSOR_X_SHIFT;
8346
8347 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008348 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008349 base = 0;
8350
8351 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8352 y = -y;
8353 }
8354 pos |= y << CURSOR_Y_SHIFT;
8355
Chris Wilson4b0e3332014-05-30 16:35:26 +03008356 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008357 return;
8358
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008359 I915_WRITE(CURPOS(pipe), pos);
8360
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008361 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008362 i845_update_cursor(crtc, base);
8363 else
8364 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008365 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008366}
8367
Ville Syrjälädc41c152014-08-13 11:57:05 +03008368static bool cursor_size_ok(struct drm_device *dev,
8369 uint32_t width, uint32_t height)
8370{
8371 if (width == 0 || height == 0)
8372 return false;
8373
8374 /*
8375 * 845g/865g are special in that they are only limited by
8376 * the width of their cursors, the height is arbitrary up to
8377 * the precision of the register. Everything else requires
8378 * square cursors, limited to a few power-of-two sizes.
8379 */
8380 if (IS_845G(dev) || IS_I865G(dev)) {
8381 if ((width & 63) != 0)
8382 return false;
8383
8384 if (width > (IS_845G(dev) ? 64 : 512))
8385 return false;
8386
8387 if (height > 1023)
8388 return false;
8389 } else {
8390 switch (width | height) {
8391 case 256:
8392 case 128:
8393 if (IS_GEN2(dev))
8394 return false;
8395 case 64:
8396 break;
8397 default:
8398 return false;
8399 }
8400 }
8401
8402 return true;
8403}
8404
Matt Ropere3287952014-06-10 08:28:12 -07008405/*
8406 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8407 *
8408 * Note that the object's reference will be consumed if the update fails. If
8409 * the update succeeds, the reference of the old object (if any) will be
8410 * consumed.
8411 */
8412static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8413 struct drm_i915_gem_object *obj,
8414 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008415{
8416 struct drm_device *dev = crtc->dev;
8417 struct drm_i915_private *dev_priv = dev->dev_private;
8418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008419 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008420 unsigned old_width, stride;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008421 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008422 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008423
Jesse Barnes79e53942008-11-07 14:24:08 -08008424 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008425 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008426 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008427 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008428 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008429 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008430 }
8431
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308432 /* Check for which cursor types we support */
Ville Syrjälädc41c152014-08-13 11:57:05 +03008433 if (!cursor_size_ok(dev, width, height)) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308434 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008435 return -EINVAL;
8436 }
8437
Ville Syrjälädc41c152014-08-13 11:57:05 +03008438 stride = roundup_pow_of_two(width) * 4;
8439 if (obj->base.size < stride * height) {
Matt Ropere3287952014-06-10 08:28:12 -07008440 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008441 ret = -ENOMEM;
8442 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008443 }
8444
Dave Airlie71acb5e2008-12-30 20:31:46 +10008445 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008446 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008447 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008448 unsigned alignment;
8449
Chris Wilsond9e86c02010-11-10 16:40:20 +00008450 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008451 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008452 ret = -EINVAL;
8453 goto fail_locked;
8454 }
8455
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008456 /*
8457 * Global gtt pte registers are special registers which actually
8458 * forward writes to a chunk of system memory. Which means that
8459 * there is no risk that the register values disappear as soon
8460 * as we call intel_runtime_pm_put(), so it is correct to wrap
8461 * only the pin/unpin/fence and not more.
8462 */
8463 intel_runtime_pm_get(dev_priv);
8464
Chris Wilson693db182013-03-05 14:52:39 +00008465 /* Note that the w/a also requires 2 PTE of padding following
8466 * the bo. We currently fill all unused PTE with the shadow
8467 * page and so we should always have valid PTE following the
8468 * cursor preventing the VT-d warning.
8469 */
8470 alignment = 0;
8471 if (need_vtd_wa(dev))
8472 alignment = 64*1024;
8473
8474 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008475 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008476 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008477 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008478 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008479 }
8480
Chris Wilsond9e86c02010-11-10 16:40:20 +00008481 ret = i915_gem_object_put_fence(obj);
8482 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008483 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008484 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008485 goto fail_unpin;
8486 }
8487
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008488 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008489
8490 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008491 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008492 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008493 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008494 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008495 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008496 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008497 }
Chris Wilson00731152014-05-21 12:42:56 +01008498 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008499 }
8500
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008501 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008502 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008503 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008504 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008505 }
Jesse Barnes80824002009-09-10 15:28:06 -07008506
Daniel Vettera071fa02014-06-18 23:28:09 +02008507 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8508 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008509 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008510
Chris Wilson64f962e2014-03-26 12:38:15 +00008511 old_width = intel_crtc->cursor_width;
8512
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008513 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008514 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008515 intel_crtc->cursor_width = width;
8516 intel_crtc->cursor_height = height;
8517
Chris Wilson64f962e2014-03-26 12:38:15 +00008518 if (intel_crtc->active) {
8519 if (old_width != width)
8520 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008521 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008522 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008523
Daniel Vetterf99d7062014-06-19 16:01:59 +02008524 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8525
Jesse Barnes79e53942008-11-07 14:24:08 -08008526 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008527fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008528 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008529fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008530 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008531fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008532 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008533 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008534}
8535
Jesse Barnes79e53942008-11-07 14:24:08 -08008536static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008537 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008538{
James Simmons72034252010-08-03 01:33:19 +01008539 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008541
James Simmons72034252010-08-03 01:33:19 +01008542 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008543 intel_crtc->lut_r[i] = red[i] >> 8;
8544 intel_crtc->lut_g[i] = green[i] >> 8;
8545 intel_crtc->lut_b[i] = blue[i] >> 8;
8546 }
8547
8548 intel_crtc_load_lut(crtc);
8549}
8550
Jesse Barnes79e53942008-11-07 14:24:08 -08008551/* VESA 640x480x72Hz mode to set on the pipe */
8552static struct drm_display_mode load_detect_mode = {
8553 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8554 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8555};
8556
Daniel Vettera8bb6812014-02-10 18:00:39 +01008557struct drm_framebuffer *
8558__intel_framebuffer_create(struct drm_device *dev,
8559 struct drm_mode_fb_cmd2 *mode_cmd,
8560 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008561{
8562 struct intel_framebuffer *intel_fb;
8563 int ret;
8564
8565 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8566 if (!intel_fb) {
8567 drm_gem_object_unreference_unlocked(&obj->base);
8568 return ERR_PTR(-ENOMEM);
8569 }
8570
8571 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008572 if (ret)
8573 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008574
8575 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008576err:
8577 drm_gem_object_unreference_unlocked(&obj->base);
8578 kfree(intel_fb);
8579
8580 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008581}
8582
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008583static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008584intel_framebuffer_create(struct drm_device *dev,
8585 struct drm_mode_fb_cmd2 *mode_cmd,
8586 struct drm_i915_gem_object *obj)
8587{
8588 struct drm_framebuffer *fb;
8589 int ret;
8590
8591 ret = i915_mutex_lock_interruptible(dev);
8592 if (ret)
8593 return ERR_PTR(ret);
8594 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8595 mutex_unlock(&dev->struct_mutex);
8596
8597 return fb;
8598}
8599
Chris Wilsond2dff872011-04-19 08:36:26 +01008600static u32
8601intel_framebuffer_pitch_for_width(int width, int bpp)
8602{
8603 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8604 return ALIGN(pitch, 64);
8605}
8606
8607static u32
8608intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8609{
8610 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008611 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008612}
8613
8614static struct drm_framebuffer *
8615intel_framebuffer_create_for_mode(struct drm_device *dev,
8616 struct drm_display_mode *mode,
8617 int depth, int bpp)
8618{
8619 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008620 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008621
8622 obj = i915_gem_alloc_object(dev,
8623 intel_framebuffer_size_for_mode(mode, bpp));
8624 if (obj == NULL)
8625 return ERR_PTR(-ENOMEM);
8626
8627 mode_cmd.width = mode->hdisplay;
8628 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008629 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8630 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008631 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008632
8633 return intel_framebuffer_create(dev, &mode_cmd, obj);
8634}
8635
8636static struct drm_framebuffer *
8637mode_fits_in_fbdev(struct drm_device *dev,
8638 struct drm_display_mode *mode)
8639{
Daniel Vetter4520f532013-10-09 09:18:51 +02008640#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008641 struct drm_i915_private *dev_priv = dev->dev_private;
8642 struct drm_i915_gem_object *obj;
8643 struct drm_framebuffer *fb;
8644
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008645 if (!dev_priv->fbdev)
8646 return NULL;
8647
8648 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008649 return NULL;
8650
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008651 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008652 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008653
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008654 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008655 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8656 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008657 return NULL;
8658
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008659 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008660 return NULL;
8661
8662 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008663#else
8664 return NULL;
8665#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008666}
8667
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008668bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008669 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008670 struct intel_load_detect_pipe *old,
8671 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008672{
8673 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008674 struct intel_encoder *intel_encoder =
8675 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008676 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008677 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008678 struct drm_crtc *crtc = NULL;
8679 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008680 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008681 struct drm_mode_config *config = &dev->mode_config;
8682 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008683
Chris Wilsond2dff872011-04-19 08:36:26 +01008684 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008685 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008686 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008687
Rob Clark51fd3712013-11-19 12:10:12 -05008688retry:
8689 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8690 if (ret)
8691 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008692
Jesse Barnes79e53942008-11-07 14:24:08 -08008693 /*
8694 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008695 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008696 * - if the connector already has an assigned crtc, use it (but make
8697 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008698 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008699 * - try to find the first unused crtc that can drive this connector,
8700 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008701 */
8702
8703 /* See if we already have a CRTC for this connector */
8704 if (encoder->crtc) {
8705 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008706
Rob Clark51fd3712013-11-19 12:10:12 -05008707 ret = drm_modeset_lock(&crtc->mutex, ctx);
8708 if (ret)
8709 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008710
Daniel Vetter24218aa2012-08-12 19:27:11 +02008711 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008712 old->load_detect_temp = false;
8713
8714 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008715 if (connector->dpms != DRM_MODE_DPMS_ON)
8716 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008717
Chris Wilson71731882011-04-19 23:10:58 +01008718 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008719 }
8720
8721 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008722 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008723 i++;
8724 if (!(encoder->possible_crtcs & (1 << i)))
8725 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008726 if (possible_crtc->enabled)
8727 continue;
8728 /* This can occur when applying the pipe A quirk on resume. */
8729 if (to_intel_crtc(possible_crtc)->new_enabled)
8730 continue;
8731
8732 crtc = possible_crtc;
8733 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 }
8735
8736 /*
8737 * If we didn't find an unused CRTC, don't use any.
8738 */
8739 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008740 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008741 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008742 }
8743
Rob Clark51fd3712013-11-19 12:10:12 -05008744 ret = drm_modeset_lock(&crtc->mutex, ctx);
8745 if (ret)
8746 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008747 intel_encoder->new_crtc = to_intel_crtc(crtc);
8748 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008749
8750 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008751 intel_crtc->new_enabled = true;
8752 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008753 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008754 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008755 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008756
Chris Wilson64927112011-04-20 07:25:26 +01008757 if (!mode)
8758 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008759
Chris Wilsond2dff872011-04-19 08:36:26 +01008760 /* We need a framebuffer large enough to accommodate all accesses
8761 * that the plane may generate whilst we perform load detection.
8762 * We can not rely on the fbcon either being present (we get called
8763 * during its initialisation to detect all boot displays, or it may
8764 * not even exist) or that it is large enough to satisfy the
8765 * requested mode.
8766 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008767 fb = mode_fits_in_fbdev(dev, mode);
8768 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008769 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008770 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8771 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008772 } else
8773 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008774 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008775 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008776 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008777 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008778
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008779 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008780 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008781 if (old->release_fb)
8782 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008783 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008784 }
Chris Wilson71731882011-04-19 23:10:58 +01008785
Jesse Barnes79e53942008-11-07 14:24:08 -08008786 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008787 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008788 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008789
8790 fail:
8791 intel_crtc->new_enabled = crtc->enabled;
8792 if (intel_crtc->new_enabled)
8793 intel_crtc->new_config = &intel_crtc->config;
8794 else
8795 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008796fail_unlock:
8797 if (ret == -EDEADLK) {
8798 drm_modeset_backoff(ctx);
8799 goto retry;
8800 }
8801
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008802 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803}
8804
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008805void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008806 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008807{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008808 struct intel_encoder *intel_encoder =
8809 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008810 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008811 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008812 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008813
Chris Wilsond2dff872011-04-19 08:36:26 +01008814 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008815 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008816 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008817
Chris Wilson8261b192011-04-19 23:18:09 +01008818 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008819 to_intel_connector(connector)->new_encoder = NULL;
8820 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008821 intel_crtc->new_enabled = false;
8822 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008823 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008824
Daniel Vetter36206362012-12-10 20:42:17 +01008825 if (old->release_fb) {
8826 drm_framebuffer_unregister_private(old->release_fb);
8827 drm_framebuffer_unreference(old->release_fb);
8828 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008829
Chris Wilson0622a532011-04-21 09:32:11 +01008830 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008831 }
8832
Eric Anholtc751ce42010-03-25 11:48:48 -07008833 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008834 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8835 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008836}
8837
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008838static int i9xx_pll_refclk(struct drm_device *dev,
8839 const struct intel_crtc_config *pipe_config)
8840{
8841 struct drm_i915_private *dev_priv = dev->dev_private;
8842 u32 dpll = pipe_config->dpll_hw_state.dpll;
8843
8844 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008845 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008846 else if (HAS_PCH_SPLIT(dev))
8847 return 120000;
8848 else if (!IS_GEN2(dev))
8849 return 96000;
8850 else
8851 return 48000;
8852}
8853
Jesse Barnes79e53942008-11-07 14:24:08 -08008854/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008855static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8856 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008857{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008858 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008859 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008860 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008861 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008862 u32 fp;
8863 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008864 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008865
8866 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008867 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008869 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008870
8871 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008872 if (IS_PINEVIEW(dev)) {
8873 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8874 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008875 } else {
8876 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8877 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8878 }
8879
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008880 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008881 if (IS_PINEVIEW(dev))
8882 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8883 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008884 else
8885 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008886 DPLL_FPA01_P1_POST_DIV_SHIFT);
8887
8888 switch (dpll & DPLL_MODE_MASK) {
8889 case DPLLB_MODE_DAC_SERIAL:
8890 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8891 5 : 10;
8892 break;
8893 case DPLLB_MODE_LVDS:
8894 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8895 7 : 14;
8896 break;
8897 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008898 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008899 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008900 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008901 }
8902
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008903 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008904 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008905 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008906 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008907 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008908 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008909 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
8911 if (is_lvds) {
8912 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8913 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008914
8915 if (lvds & LVDS_CLKB_POWER_UP)
8916 clock.p2 = 7;
8917 else
8918 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008919 } else {
8920 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8921 clock.p1 = 2;
8922 else {
8923 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8924 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8925 }
8926 if (dpll & PLL_P2_DIVIDE_BY_4)
8927 clock.p2 = 4;
8928 else
8929 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008930 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008931
8932 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008933 }
8934
Ville Syrjälä18442d02013-09-13 16:00:08 +03008935 /*
8936 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008937 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008938 * encoder's get_config() function.
8939 */
8940 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008941}
8942
Ville Syrjälä6878da02013-09-13 15:59:11 +03008943int intel_dotclock_calculate(int link_freq,
8944 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008945{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008946 /*
8947 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008948 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008949 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008950 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008951 *
8952 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008953 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008954 */
8955
Ville Syrjälä6878da02013-09-13 15:59:11 +03008956 if (!m_n->link_n)
8957 return 0;
8958
8959 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8960}
8961
Ville Syrjälä18442d02013-09-13 16:00:08 +03008962static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8963 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008964{
8965 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008966
8967 /* read out port_clock from the DPLL */
8968 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008969
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008970 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008971 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008972 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008973 * agree once we know their relationship in the encoder's
8974 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008975 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008976 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008977 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8978 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008979}
8980
8981/** Returns the currently programmed mode of the given pipe. */
8982struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8983 struct drm_crtc *crtc)
8984{
Jesse Barnes548f2452011-02-17 10:40:53 -08008985 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008986 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008987 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008988 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008989 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008990 int htot = I915_READ(HTOTAL(cpu_transcoder));
8991 int hsync = I915_READ(HSYNC(cpu_transcoder));
8992 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8993 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008994 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008995
8996 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8997 if (!mode)
8998 return NULL;
8999
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009000 /*
9001 * Construct a pipe_config sufficient for getting the clock info
9002 * back out of crtc_clock_get.
9003 *
9004 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9005 * to use a real value here instead.
9006 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009007 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009008 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009009 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9010 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9011 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009012 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9013
Ville Syrjälä773ae032013-09-23 17:48:20 +03009014 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009015 mode->hdisplay = (htot & 0xffff) + 1;
9016 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9017 mode->hsync_start = (hsync & 0xffff) + 1;
9018 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9019 mode->vdisplay = (vtot & 0xffff) + 1;
9020 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9021 mode->vsync_start = (vsync & 0xffff) + 1;
9022 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9023
9024 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009025
9026 return mode;
9027}
9028
Daniel Vettercc365132014-06-18 13:59:13 +02009029static void intel_increase_pllclock(struct drm_device *dev,
9030 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07009031{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009032 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009033 int dpll_reg = DPLL(pipe);
9034 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07009035
Sonika Jindalbaff2962014-07-22 11:16:35 +05309036 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009037 return;
9038
9039 if (!dev_priv->lvds_downclock_avail)
9040 return;
9041
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009042 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009043 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08009044 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009045
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009046 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009047
9048 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
9049 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009050 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08009051
Jesse Barnes652c3932009-08-17 13:31:43 -07009052 dpll = I915_READ(dpll_reg);
9053 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08009054 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009055 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009056}
9057
9058static void intel_decrease_pllclock(struct drm_crtc *crtc)
9059{
9060 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009061 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009063
Sonika Jindalbaff2962014-07-22 11:16:35 +05309064 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009065 return;
9066
9067 if (!dev_priv->lvds_downclock_avail)
9068 return;
9069
9070 /*
9071 * Since this is called by a timer, we should never get here in
9072 * the manual case.
9073 */
9074 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009075 int pipe = intel_crtc->pipe;
9076 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009077 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009078
Zhao Yakui44d98a62009-10-09 11:39:40 +08009079 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009080
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009081 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009082
Chris Wilson074b5e12012-05-02 12:07:06 +01009083 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009084 dpll |= DISPLAY_RATE_SELECT_FPA1;
9085 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009086 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009087 dpll = I915_READ(dpll_reg);
9088 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009089 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009090 }
9091
9092}
9093
Chris Wilsonf047e392012-07-21 12:31:41 +01009094void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009095{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009096 struct drm_i915_private *dev_priv = dev->dev_private;
9097
Chris Wilsonf62a0072014-02-21 17:55:39 +00009098 if (dev_priv->mm.busy)
9099 return;
9100
Paulo Zanoni43694d62014-03-07 20:08:08 -03009101 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009102 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009103 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009104}
9105
9106void intel_mark_idle(struct drm_device *dev)
9107{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009108 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009109 struct drm_crtc *crtc;
9110
Chris Wilsonf62a0072014-02-21 17:55:39 +00009111 if (!dev_priv->mm.busy)
9112 return;
9113
9114 dev_priv->mm.busy = false;
9115
Jani Nikulad330a952014-01-21 11:24:25 +02009116 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009117 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009118
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009119 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009120 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009121 continue;
9122
9123 intel_decrease_pllclock(crtc);
9124 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009125
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009126 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009127 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009128
9129out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009130 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009131}
9132
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07009133
Daniel Vetterf99d7062014-06-19 16:01:59 +02009134/**
9135 * intel_mark_fb_busy - mark given planes as busy
9136 * @dev: DRM device
9137 * @frontbuffer_bits: bits for the affected planes
9138 * @ring: optional ring for asynchronous commands
9139 *
9140 * This function gets called every time the screen contents change. It can be
9141 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
9142 */
9143static void intel_mark_fb_busy(struct drm_device *dev,
9144 unsigned frontbuffer_bits,
9145 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01009146{
Damien Lespiau055e3932014-08-18 13:49:10 +01009147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettercc365132014-06-18 13:59:13 +02009148 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07009149
Jani Nikulad330a952014-01-21 11:24:25 +02009150 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07009151 return;
9152
Damien Lespiau055e3932014-08-18 13:49:10 +01009153 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02009154 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07009155 continue;
9156
Daniel Vettercc365132014-06-18 13:59:13 +02009157 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009158 if (ring && intel_fbc_enabled(dev))
9159 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07009160 }
Jesse Barnes652c3932009-08-17 13:31:43 -07009161}
9162
Daniel Vetterf99d7062014-06-19 16:01:59 +02009163/**
9164 * intel_fb_obj_invalidate - invalidate frontbuffer object
9165 * @obj: GEM object to invalidate
9166 * @ring: set for asynchronous rendering
9167 *
9168 * This function gets called every time rendering on the given object starts and
9169 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
9170 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
9171 * until the rendering completes or a flip on this frontbuffer plane is
9172 * scheduled.
9173 */
9174void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
9175 struct intel_engine_cs *ring)
9176{
9177 struct drm_device *dev = obj->base.dev;
9178 struct drm_i915_private *dev_priv = dev->dev_private;
9179
9180 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9181
9182 if (!obj->frontbuffer_bits)
9183 return;
9184
9185 if (ring) {
9186 mutex_lock(&dev_priv->fb_tracking.lock);
9187 dev_priv->fb_tracking.busy_bits
9188 |= obj->frontbuffer_bits;
9189 dev_priv->fb_tracking.flip_bits
9190 &= ~obj->frontbuffer_bits;
9191 mutex_unlock(&dev_priv->fb_tracking.lock);
9192 }
9193
9194 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9195
Daniel Vetter9ca15302014-07-11 10:30:16 -07009196 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009197}
9198
9199/**
9200 * intel_frontbuffer_flush - flush frontbuffer
9201 * @dev: DRM device
9202 * @frontbuffer_bits: frontbuffer plane tracking bits
9203 *
9204 * This function gets called every time rendering on the given planes has
9205 * completed and frontbuffer caching can be started again. Flushes will get
9206 * delayed if they're blocked by some oustanding asynchronous rendering.
9207 *
9208 * Can be called without any locks held.
9209 */
9210void intel_frontbuffer_flush(struct drm_device *dev,
9211 unsigned frontbuffer_bits)
9212{
9213 struct drm_i915_private *dev_priv = dev->dev_private;
9214
9215 /* Delay flushing when rings are still busy.*/
9216 mutex_lock(&dev_priv->fb_tracking.lock);
9217 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9218 mutex_unlock(&dev_priv->fb_tracking.lock);
9219
9220 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9221
Daniel Vetter9ca15302014-07-11 10:30:16 -07009222 intel_edp_psr_flush(dev, frontbuffer_bits);
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009223
Ville Syrjäläc317adc2014-09-03 14:09:50 +03009224 /*
9225 * FIXME: Unconditional fbc flushing here is a rather gross hack and
9226 * needs to be reworked into a proper frontbuffer tracking scheme like
9227 * psr employs.
9228 */
9229 if (IS_BROADWELL(dev))
Rodrigo Vivic5ad0112014-08-04 03:51:38 -07009230 gen8_fbc_sw_flush(dev, FBC_REND_CACHE_CLEAN);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009231}
9232
9233/**
9234 * intel_fb_obj_flush - flush frontbuffer object
9235 * @obj: GEM object to flush
9236 * @retire: set when retiring asynchronous rendering
9237 *
9238 * This function gets called every time rendering on the given object has
9239 * completed and frontbuffer caching can be started again. If @retire is true
9240 * then any delayed flushes will be unblocked.
9241 */
9242void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9243 bool retire)
9244{
9245 struct drm_device *dev = obj->base.dev;
9246 struct drm_i915_private *dev_priv = dev->dev_private;
9247 unsigned frontbuffer_bits;
9248
9249 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9250
9251 if (!obj->frontbuffer_bits)
9252 return;
9253
9254 frontbuffer_bits = obj->frontbuffer_bits;
9255
9256 if (retire) {
9257 mutex_lock(&dev_priv->fb_tracking.lock);
9258 /* Filter out new bits since rendering started. */
9259 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9260
9261 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9262 mutex_unlock(&dev_priv->fb_tracking.lock);
9263 }
9264
9265 intel_frontbuffer_flush(dev, frontbuffer_bits);
9266}
9267
9268/**
9269 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9270 * @dev: DRM device
9271 * @frontbuffer_bits: frontbuffer plane tracking bits
9272 *
9273 * This function gets called after scheduling a flip on @obj. The actual
9274 * frontbuffer flushing will be delayed until completion is signalled with
9275 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9276 * flush will be cancelled.
9277 *
9278 * Can be called without any locks held.
9279 */
9280void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9281 unsigned frontbuffer_bits)
9282{
9283 struct drm_i915_private *dev_priv = dev->dev_private;
9284
9285 mutex_lock(&dev_priv->fb_tracking.lock);
9286 dev_priv->fb_tracking.flip_bits
9287 |= frontbuffer_bits;
9288 mutex_unlock(&dev_priv->fb_tracking.lock);
9289}
9290
9291/**
9292 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9293 * @dev: DRM device
9294 * @frontbuffer_bits: frontbuffer plane tracking bits
9295 *
9296 * This function gets called after the flip has been latched and will complete
9297 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9298 *
9299 * Can be called without any locks held.
9300 */
9301void intel_frontbuffer_flip_complete(struct drm_device *dev,
9302 unsigned frontbuffer_bits)
9303{
9304 struct drm_i915_private *dev_priv = dev->dev_private;
9305
9306 mutex_lock(&dev_priv->fb_tracking.lock);
9307 /* Mask any cancelled flips. */
9308 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9309 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9310 mutex_unlock(&dev_priv->fb_tracking.lock);
9311
9312 intel_frontbuffer_flush(dev, frontbuffer_bits);
9313}
9314
Jesse Barnes79e53942008-11-07 14:24:08 -08009315static void intel_crtc_destroy(struct drm_crtc *crtc)
9316{
9317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009318 struct drm_device *dev = crtc->dev;
9319 struct intel_unpin_work *work;
9320 unsigned long flags;
9321
9322 spin_lock_irqsave(&dev->event_lock, flags);
9323 work = intel_crtc->unpin_work;
9324 intel_crtc->unpin_work = NULL;
9325 spin_unlock_irqrestore(&dev->event_lock, flags);
9326
9327 if (work) {
9328 cancel_work_sync(&work->work);
9329 kfree(work);
9330 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009331
9332 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009333
Jesse Barnes79e53942008-11-07 14:24:08 -08009334 kfree(intel_crtc);
9335}
9336
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009337static void intel_unpin_work_fn(struct work_struct *__work)
9338{
9339 struct intel_unpin_work *work =
9340 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009341 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009342 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009343
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009344 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009345 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009346 drm_gem_object_unreference(&work->pending_flip_obj->base);
9347 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009348
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009349 intel_update_fbc(dev);
9350 mutex_unlock(&dev->struct_mutex);
9351
Daniel Vetterf99d7062014-06-19 16:01:59 +02009352 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9353
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009354 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9355 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9356
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009357 kfree(work);
9358}
9359
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009360static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009361 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009362{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009363 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9364 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009365 unsigned long flags;
9366
9367 /* Ignore early vblank irqs */
9368 if (intel_crtc == NULL)
9369 return;
9370
9371 spin_lock_irqsave(&dev->event_lock, flags);
9372 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009373
9374 /* Ensure we don't miss a work->pending update ... */
9375 smp_rmb();
9376
9377 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009378 spin_unlock_irqrestore(&dev->event_lock, flags);
9379 return;
9380 }
9381
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009382 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009383
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009384 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009385}
9386
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009387void intel_finish_page_flip(struct drm_device *dev, int pipe)
9388{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009390 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9391
Mario Kleiner49b14a52010-12-09 07:00:07 +01009392 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009393}
9394
9395void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9396{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009397 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009398 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9399
Mario Kleiner49b14a52010-12-09 07:00:07 +01009400 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009401}
9402
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009403/* Is 'a' after or equal to 'b'? */
9404static bool g4x_flip_count_after_eq(u32 a, u32 b)
9405{
9406 return !((a - b) & 0x80000000);
9407}
9408
9409static bool page_flip_finished(struct intel_crtc *crtc)
9410{
9411 struct drm_device *dev = crtc->base.dev;
9412 struct drm_i915_private *dev_priv = dev->dev_private;
9413
9414 /*
9415 * The relevant registers doen't exist on pre-ctg.
9416 * As the flip done interrupt doesn't trigger for mmio
9417 * flips on gmch platforms, a flip count check isn't
9418 * really needed there. But since ctg has the registers,
9419 * include it in the check anyway.
9420 */
9421 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9422 return true;
9423
9424 /*
9425 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9426 * used the same base address. In that case the mmio flip might
9427 * have completed, but the CS hasn't even executed the flip yet.
9428 *
9429 * A flip count check isn't enough as the CS might have updated
9430 * the base address just after start of vblank, but before we
9431 * managed to process the interrupt. This means we'd complete the
9432 * CS flip too soon.
9433 *
9434 * Combining both checks should get us a good enough result. It may
9435 * still happen that the CS flip has been executed, but has not
9436 * yet actually completed. But in case the base address is the same
9437 * anyway, we don't really care.
9438 */
9439 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9440 crtc->unpin_work->gtt_offset &&
9441 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9442 crtc->unpin_work->flip_count);
9443}
9444
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009445void intel_prepare_page_flip(struct drm_device *dev, int plane)
9446{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009447 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009448 struct intel_crtc *intel_crtc =
9449 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9450 unsigned long flags;
9451
Chris Wilsone7d841c2012-12-03 11:36:30 +00009452 /* NB: An MMIO update of the plane base pointer will also
9453 * generate a page-flip completion irq, i.e. every modeset
9454 * is also accompanied by a spurious intel_prepare_page_flip().
9455 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009456 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009457 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009458 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009459 spin_unlock_irqrestore(&dev->event_lock, flags);
9460}
9461
Robin Schroereba905b2014-05-18 02:24:50 +02009462static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009463{
9464 /* Ensure that the work item is consistent when activating it ... */
9465 smp_wmb();
9466 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9467 /* and that it is marked active as soon as the irq could fire. */
9468 smp_wmb();
9469}
9470
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009471static int intel_gen2_queue_flip(struct drm_device *dev,
9472 struct drm_crtc *crtc,
9473 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009474 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009475 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009476 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009477{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009478 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009479 u32 flip_mask;
9480 int ret;
9481
Daniel Vetter6d90c952012-04-26 23:28:05 +02009482 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009483 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009484 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009485
9486 /* Can't queue multiple flips, so wait for the previous
9487 * one to finish before executing the next.
9488 */
9489 if (intel_crtc->plane)
9490 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9491 else
9492 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009493 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9494 intel_ring_emit(ring, MI_NOOP);
9495 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9496 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9497 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009498 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009499 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009500
9501 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009502 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009503 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009504}
9505
9506static int intel_gen3_queue_flip(struct drm_device *dev,
9507 struct drm_crtc *crtc,
9508 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009509 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009510 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009511 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009512{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009514 u32 flip_mask;
9515 int ret;
9516
Daniel Vetter6d90c952012-04-26 23:28:05 +02009517 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009518 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009519 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009520
9521 if (intel_crtc->plane)
9522 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9523 else
9524 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009525 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9526 intel_ring_emit(ring, MI_NOOP);
9527 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9528 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9529 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009530 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009531 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009532
Chris Wilsone7d841c2012-12-03 11:36:30 +00009533 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009534 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009535 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009536}
9537
9538static int intel_gen4_queue_flip(struct drm_device *dev,
9539 struct drm_crtc *crtc,
9540 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009541 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009542 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009543 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009544{
9545 struct drm_i915_private *dev_priv = dev->dev_private;
9546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9547 uint32_t pf, pipesrc;
9548 int ret;
9549
Daniel Vetter6d90c952012-04-26 23:28:05 +02009550 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009551 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009552 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009553
9554 /* i965+ uses the linear or tiled offsets from the
9555 * Display Registers (which do not change across a page-flip)
9556 * so we need only reprogram the base address.
9557 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009558 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9559 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9560 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009561 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009562 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009563
9564 /* XXX Enabling the panel-fitter across page-flip is so far
9565 * untested on non-native modes, so ignore it for now.
9566 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9567 */
9568 pf = 0;
9569 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009570 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009571
9572 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009573 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009574 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009575}
9576
9577static int intel_gen6_queue_flip(struct drm_device *dev,
9578 struct drm_crtc *crtc,
9579 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009580 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009581 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009582 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009583{
9584 struct drm_i915_private *dev_priv = dev->dev_private;
9585 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9586 uint32_t pf, pipesrc;
9587 int ret;
9588
Daniel Vetter6d90c952012-04-26 23:28:05 +02009589 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009590 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009591 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009592
Daniel Vetter6d90c952012-04-26 23:28:05 +02009593 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9594 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9595 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009596 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009597
Chris Wilson99d9acd2012-04-17 20:37:00 +01009598 /* Contrary to the suggestions in the documentation,
9599 * "Enable Panel Fitter" does not seem to be required when page
9600 * flipping with a non-native mode, and worse causes a normal
9601 * modeset to fail.
9602 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9603 */
9604 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009605 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009606 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009607
9608 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009609 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009610 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009611}
9612
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009613static int intel_gen7_queue_flip(struct drm_device *dev,
9614 struct drm_crtc *crtc,
9615 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009616 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009617 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009618 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009619{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009620 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009621 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009622 int len, ret;
9623
Robin Schroereba905b2014-05-18 02:24:50 +02009624 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009625 case PLANE_A:
9626 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9627 break;
9628 case PLANE_B:
9629 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9630 break;
9631 case PLANE_C:
9632 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9633 break;
9634 default:
9635 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009636 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009637 }
9638
Chris Wilsonffe74d72013-08-26 20:58:12 +01009639 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009640 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009641 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009642 /*
9643 * On Gen 8, SRM is now taking an extra dword to accommodate
9644 * 48bits addresses, and we need a NOOP for the batch size to
9645 * stay even.
9646 */
9647 if (IS_GEN8(dev))
9648 len += 2;
9649 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009650
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009651 /*
9652 * BSpec MI_DISPLAY_FLIP for IVB:
9653 * "The full packet must be contained within the same cache line."
9654 *
9655 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9656 * cacheline, if we ever start emitting more commands before
9657 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9658 * then do the cacheline alignment, and finally emit the
9659 * MI_DISPLAY_FLIP.
9660 */
9661 ret = intel_ring_cacheline_align(ring);
9662 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009663 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009664
Chris Wilsonffe74d72013-08-26 20:58:12 +01009665 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009666 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009667 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009668
Chris Wilsonffe74d72013-08-26 20:58:12 +01009669 /* Unmask the flip-done completion message. Note that the bspec says that
9670 * we should do this for both the BCS and RCS, and that we must not unmask
9671 * more than one flip event at any time (or ensure that one flip message
9672 * can be sent by waiting for flip-done prior to queueing new flips).
9673 * Experimentation says that BCS works despite DERRMR masking all
9674 * flip-done completion events and that unmasking all planes at once
9675 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9676 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9677 */
9678 if (ring->id == RCS) {
9679 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9680 intel_ring_emit(ring, DERRMR);
9681 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9682 DERRMR_PIPEB_PRI_FLIP_DONE |
9683 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009684 if (IS_GEN8(dev))
9685 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9686 MI_SRM_LRM_GLOBAL_GTT);
9687 else
9688 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9689 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009690 intel_ring_emit(ring, DERRMR);
9691 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009692 if (IS_GEN8(dev)) {
9693 intel_ring_emit(ring, 0);
9694 intel_ring_emit(ring, MI_NOOP);
9695 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009696 }
9697
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009698 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009699 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009700 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009701 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009702
9703 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009704 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009705 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009706}
9707
Sourab Gupta84c33a62014-06-02 16:47:17 +05309708static bool use_mmio_flip(struct intel_engine_cs *ring,
9709 struct drm_i915_gem_object *obj)
9710{
9711 /*
9712 * This is not being used for older platforms, because
9713 * non-availability of flip done interrupt forces us to use
9714 * CS flips. Older platforms derive flip done using some clever
9715 * tricks involving the flip_pending status bits and vblank irqs.
9716 * So using MMIO flips there would disrupt this mechanism.
9717 */
9718
Chris Wilson8e09bf82014-07-08 10:40:30 +01009719 if (ring == NULL)
9720 return true;
9721
Sourab Gupta84c33a62014-06-02 16:47:17 +05309722 if (INTEL_INFO(ring->dev)->gen < 5)
9723 return false;
9724
9725 if (i915.use_mmio_flip < 0)
9726 return false;
9727 else if (i915.use_mmio_flip > 0)
9728 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009729 else if (i915.enable_execlists)
9730 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309731 else
9732 return ring != obj->ring;
9733}
9734
9735static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9736{
9737 struct drm_device *dev = intel_crtc->base.dev;
9738 struct drm_i915_private *dev_priv = dev->dev_private;
9739 struct intel_framebuffer *intel_fb =
9740 to_intel_framebuffer(intel_crtc->base.primary->fb);
9741 struct drm_i915_gem_object *obj = intel_fb->obj;
9742 u32 dspcntr;
9743 u32 reg;
9744
9745 intel_mark_page_flip_active(intel_crtc);
9746
9747 reg = DSPCNTR(intel_crtc->plane);
9748 dspcntr = I915_READ(reg);
9749
9750 if (INTEL_INFO(dev)->gen >= 4) {
9751 if (obj->tiling_mode != I915_TILING_NONE)
9752 dspcntr |= DISPPLANE_TILED;
9753 else
9754 dspcntr &= ~DISPPLANE_TILED;
9755 }
9756 I915_WRITE(reg, dspcntr);
9757
9758 I915_WRITE(DSPSURF(intel_crtc->plane),
9759 intel_crtc->unpin_work->gtt_offset);
9760 POSTING_READ(DSPSURF(intel_crtc->plane));
9761}
9762
9763static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9764{
9765 struct intel_engine_cs *ring;
9766 int ret;
9767
9768 lockdep_assert_held(&obj->base.dev->struct_mutex);
9769
9770 if (!obj->last_write_seqno)
9771 return 0;
9772
9773 ring = obj->ring;
9774
9775 if (i915_seqno_passed(ring->get_seqno(ring, true),
9776 obj->last_write_seqno))
9777 return 0;
9778
9779 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9780 if (ret)
9781 return ret;
9782
9783 if (WARN_ON(!ring->irq_get(ring)))
9784 return 0;
9785
9786 return 1;
9787}
9788
9789void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9790{
9791 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9792 struct intel_crtc *intel_crtc;
9793 unsigned long irq_flags;
9794 u32 seqno;
9795
9796 seqno = ring->get_seqno(ring, false);
9797
9798 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9799 for_each_intel_crtc(ring->dev, intel_crtc) {
9800 struct intel_mmio_flip *mmio_flip;
9801
9802 mmio_flip = &intel_crtc->mmio_flip;
9803 if (mmio_flip->seqno == 0)
9804 continue;
9805
9806 if (ring->id != mmio_flip->ring_id)
9807 continue;
9808
9809 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9810 intel_do_mmio_flip(intel_crtc);
9811 mmio_flip->seqno = 0;
9812 ring->irq_put(ring);
9813 }
9814 }
9815 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9816}
9817
9818static int intel_queue_mmio_flip(struct drm_device *dev,
9819 struct drm_crtc *crtc,
9820 struct drm_framebuffer *fb,
9821 struct drm_i915_gem_object *obj,
9822 struct intel_engine_cs *ring,
9823 uint32_t flags)
9824{
9825 struct drm_i915_private *dev_priv = dev->dev_private;
9826 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9827 unsigned long irq_flags;
9828 int ret;
9829
9830 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9831 return -EBUSY;
9832
9833 ret = intel_postpone_flip(obj);
9834 if (ret < 0)
9835 return ret;
9836 if (ret == 0) {
9837 intel_do_mmio_flip(intel_crtc);
9838 return 0;
9839 }
9840
9841 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9842 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9843 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9844 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9845
9846 /*
9847 * Double check to catch cases where irq fired before
9848 * mmio flip data was ready
9849 */
9850 intel_notify_mmio_flip(obj->ring);
9851 return 0;
9852}
9853
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009854static int intel_default_queue_flip(struct drm_device *dev,
9855 struct drm_crtc *crtc,
9856 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009857 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009858 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009859 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009860{
9861 return -ENODEV;
9862}
9863
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009864static bool __intel_pageflip_stall_check(struct drm_device *dev,
9865 struct drm_crtc *crtc)
9866{
9867 struct drm_i915_private *dev_priv = dev->dev_private;
9868 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9869 struct intel_unpin_work *work = intel_crtc->unpin_work;
9870 u32 addr;
9871
9872 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9873 return true;
9874
9875 if (!work->enable_stall_check)
9876 return false;
9877
9878 if (work->flip_ready_vblank == 0) {
9879 if (work->flip_queued_ring &&
9880 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9881 work->flip_queued_seqno))
9882 return false;
9883
9884 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9885 }
9886
9887 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9888 return false;
9889
9890 /* Potential stall - if we see that the flip has happened,
9891 * assume a missed interrupt. */
9892 if (INTEL_INFO(dev)->gen >= 4)
9893 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9894 else
9895 addr = I915_READ(DSPADDR(intel_crtc->plane));
9896
9897 /* There is a potential issue here with a false positive after a flip
9898 * to the same address. We could address this by checking for a
9899 * non-incrementing frame counter.
9900 */
9901 return addr == work->gtt_offset;
9902}
9903
9904void intel_check_page_flip(struct drm_device *dev, int pipe)
9905{
9906 struct drm_i915_private *dev_priv = dev->dev_private;
9907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9909 unsigned long flags;
9910
9911 if (crtc == NULL)
9912 return;
9913
9914 spin_lock_irqsave(&dev->event_lock, flags);
9915 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9916 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9917 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9918 page_flip_completed(intel_crtc);
9919 }
9920 spin_unlock_irqrestore(&dev->event_lock, flags);
9921}
9922
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009923static int intel_crtc_page_flip(struct drm_crtc *crtc,
9924 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009925 struct drm_pending_vblank_event *event,
9926 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009927{
9928 struct drm_device *dev = crtc->dev;
9929 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009930 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009931 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009933 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009934 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009935 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009936 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009937 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009938
Matt Roper2ff8fde2014-07-08 07:50:07 -07009939 /*
9940 * drm_mode_page_flip_ioctl() should already catch this, but double
9941 * check to be safe. In the future we may enable pageflipping from
9942 * a disabled primary plane.
9943 */
9944 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9945 return -EBUSY;
9946
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009947 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009948 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009949 return -EINVAL;
9950
9951 /*
9952 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9953 * Note that pitch changes could also affect these register.
9954 */
9955 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009956 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9957 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009958 return -EINVAL;
9959
Chris Wilsonf900db42014-02-20 09:26:13 +00009960 if (i915_terminally_wedged(&dev_priv->gpu_error))
9961 goto out_hang;
9962
Daniel Vetterb14c5672013-09-19 12:18:32 +02009963 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009964 if (work == NULL)
9965 return -ENOMEM;
9966
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009967 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009968 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009969 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009970 INIT_WORK(&work->work, intel_unpin_work_fn);
9971
Daniel Vetter87b6b102014-05-15 15:33:46 +02009972 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009973 if (ret)
9974 goto free_work;
9975
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009976 /* We borrow the event spin lock for protecting unpin_work */
9977 spin_lock_irqsave(&dev->event_lock, flags);
9978 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009979 /* Before declaring the flip queue wedged, check if
9980 * the hardware completed the operation behind our backs.
9981 */
9982 if (__intel_pageflip_stall_check(dev, crtc)) {
9983 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9984 page_flip_completed(intel_crtc);
9985 } else {
9986 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
9987 spin_unlock_irqrestore(&dev->event_lock, flags);
Chris Wilson468f0b42010-05-27 13:18:13 +01009988
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009989 drm_crtc_vblank_put(crtc);
9990 kfree(work);
9991 return -EBUSY;
9992 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009993 }
9994 intel_crtc->unpin_work = work;
9995 spin_unlock_irqrestore(&dev->event_lock, flags);
9996
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009997 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9998 flush_workqueue(dev_priv->wq);
9999
Chris Wilson79158102012-05-23 11:13:58 +010010000 ret = i915_mutex_lock_interruptible(dev);
10001 if (ret)
10002 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010003
Jesse Barnes75dfca82010-02-10 15:09:44 -080010004 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +000010005 drm_gem_object_reference(&work->old_fb_obj->base);
10006 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010007
Matt Roperf4510a22014-04-01 15:22:40 -070010008 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +010010009
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010010 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010011
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010012 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010013 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010014
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010015 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010016 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010017
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010018 if (IS_VALLEYVIEW(dev)) {
10019 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +010010020 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
10021 /* vlv: DISPLAY_FLIP fails to change tiling */
10022 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010023 } else if (IS_IVYBRIDGE(dev)) {
10024 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010025 } else if (INTEL_INFO(dev)->gen >= 7) {
10026 ring = obj->ring;
10027 if (ring == NULL || ring->id != RCS)
10028 ring = &dev_priv->ring[BCS];
10029 } else {
10030 ring = &dev_priv->ring[RCS];
10031 }
10032
10033 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010034 if (ret)
10035 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010036
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010037 work->gtt_offset =
10038 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10039
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010040 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010041 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10042 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010043 if (ret)
10044 goto cleanup_unpin;
10045
10046 work->flip_queued_seqno = obj->last_write_seqno;
10047 work->flip_queued_ring = obj->ring;
10048 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010049 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010050 page_flip_flags);
10051 if (ret)
10052 goto cleanup_unpin;
10053
10054 work->flip_queued_seqno = intel_ring_get_seqno(ring);
10055 work->flip_queued_ring = ring;
10056 }
10057
10058 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
10059 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010060
Daniel Vettera071fa02014-06-18 23:28:09 +020010061 i915_gem_track_fb(work->old_fb_obj, obj,
10062 INTEL_FRONTBUFFER_PRIMARY(pipe));
10063
Chris Wilson7782de32011-07-08 12:22:41 +010010064 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010065 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010066 mutex_unlock(&dev->struct_mutex);
10067
Jesse Barnese5510fa2010-07-01 16:48:37 -070010068 trace_i915_flip_request(intel_crtc->plane, obj);
10069
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010070 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010071
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010072cleanup_unpin:
10073 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010074cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010075 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -070010076 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +000010077 drm_gem_object_unreference(&work->old_fb_obj->base);
10078 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +010010079 mutex_unlock(&dev->struct_mutex);
10080
Chris Wilson79158102012-05-23 11:13:58 +010010081cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +010010082 spin_lock_irqsave(&dev->event_lock, flags);
10083 intel_crtc->unpin_work = NULL;
10084 spin_unlock_irqrestore(&dev->event_lock, flags);
10085
Daniel Vetter87b6b102014-05-15 15:33:46 +020010086 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010087free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010088 kfree(work);
10089
Chris Wilsonf900db42014-02-20 09:26:13 +000010090 if (ret == -EIO) {
10091out_hang:
10092 intel_crtc_wait_for_pending_flips(crtc);
10093 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010094 if (ret == 0 && event) {
10095 spin_lock_irqsave(&dev->event_lock, flags);
Daniel Vettera071fa02014-06-18 23:28:09 +020010096 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010097 spin_unlock_irqrestore(&dev->event_lock, flags);
10098 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010099 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010100 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010101}
10102
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010103static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010104 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10105 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010106};
10107
Daniel Vetter9a935852012-07-05 22:34:27 +020010108/**
10109 * intel_modeset_update_staged_output_state
10110 *
10111 * Updates the staged output configuration state, e.g. after we've read out the
10112 * current hw state.
10113 */
10114static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10115{
Ville Syrjälä76688512014-01-10 11:28:06 +020010116 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010117 struct intel_encoder *encoder;
10118 struct intel_connector *connector;
10119
10120 list_for_each_entry(connector, &dev->mode_config.connector_list,
10121 base.head) {
10122 connector->new_encoder =
10123 to_intel_encoder(connector->base.encoder);
10124 }
10125
Damien Lespiaub2784e12014-08-05 11:29:37 +010010126 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010127 encoder->new_crtc =
10128 to_intel_crtc(encoder->base.crtc);
10129 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010130
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010131 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010132 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010133
10134 if (crtc->new_enabled)
10135 crtc->new_config = &crtc->config;
10136 else
10137 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010138 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010139}
10140
10141/**
10142 * intel_modeset_commit_output_state
10143 *
10144 * This function copies the stage display pipe configuration to the real one.
10145 */
10146static void intel_modeset_commit_output_state(struct drm_device *dev)
10147{
Ville Syrjälä76688512014-01-10 11:28:06 +020010148 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010149 struct intel_encoder *encoder;
10150 struct intel_connector *connector;
10151
10152 list_for_each_entry(connector, &dev->mode_config.connector_list,
10153 base.head) {
10154 connector->base.encoder = &connector->new_encoder->base;
10155 }
10156
Damien Lespiaub2784e12014-08-05 11:29:37 +010010157 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010158 encoder->base.crtc = &encoder->new_crtc->base;
10159 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010160
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010161 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010162 crtc->base.enabled = crtc->new_enabled;
10163 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010164}
10165
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010166static void
Robin Schroereba905b2014-05-18 02:24:50 +020010167connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010168 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010169{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010170 int bpp = pipe_config->pipe_bpp;
10171
10172 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10173 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010174 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010175
10176 /* Don't use an invalid EDID bpc value */
10177 if (connector->base.display_info.bpc &&
10178 connector->base.display_info.bpc * 3 < bpp) {
10179 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10180 bpp, connector->base.display_info.bpc*3);
10181 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10182 }
10183
10184 /* Clamp bpp to 8 on screens without EDID 1.4 */
10185 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10186 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10187 bpp);
10188 pipe_config->pipe_bpp = 24;
10189 }
10190}
10191
10192static int
10193compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10194 struct drm_framebuffer *fb,
10195 struct intel_crtc_config *pipe_config)
10196{
10197 struct drm_device *dev = crtc->base.dev;
10198 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010199 int bpp;
10200
Daniel Vetterd42264b2013-03-28 16:38:08 +010010201 switch (fb->pixel_format) {
10202 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010203 bpp = 8*3; /* since we go through a colormap */
10204 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010205 case DRM_FORMAT_XRGB1555:
10206 case DRM_FORMAT_ARGB1555:
10207 /* checked in intel_framebuffer_init already */
10208 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10209 return -EINVAL;
10210 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010211 bpp = 6*3; /* min is 18bpp */
10212 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010213 case DRM_FORMAT_XBGR8888:
10214 case DRM_FORMAT_ABGR8888:
10215 /* checked in intel_framebuffer_init already */
10216 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10217 return -EINVAL;
10218 case DRM_FORMAT_XRGB8888:
10219 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010220 bpp = 8*3;
10221 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010222 case DRM_FORMAT_XRGB2101010:
10223 case DRM_FORMAT_ARGB2101010:
10224 case DRM_FORMAT_XBGR2101010:
10225 case DRM_FORMAT_ABGR2101010:
10226 /* checked in intel_framebuffer_init already */
10227 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010228 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010229 bpp = 10*3;
10230 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010231 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010232 default:
10233 DRM_DEBUG_KMS("unsupported depth\n");
10234 return -EINVAL;
10235 }
10236
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010237 pipe_config->pipe_bpp = bpp;
10238
10239 /* Clamp display bpp to EDID value */
10240 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010241 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010242 if (!connector->new_encoder ||
10243 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010244 continue;
10245
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010246 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010247 }
10248
10249 return bpp;
10250}
10251
Daniel Vetter644db712013-09-19 14:53:58 +020010252static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10253{
10254 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10255 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010256 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010257 mode->crtc_hdisplay, mode->crtc_hsync_start,
10258 mode->crtc_hsync_end, mode->crtc_htotal,
10259 mode->crtc_vdisplay, mode->crtc_vsync_start,
10260 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10261}
10262
Daniel Vetterc0b03412013-05-28 12:05:54 +020010263static void intel_dump_pipe_config(struct intel_crtc *crtc,
10264 struct intel_crtc_config *pipe_config,
10265 const char *context)
10266{
10267 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10268 context, pipe_name(crtc->pipe));
10269
10270 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10271 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10272 pipe_config->pipe_bpp, pipe_config->dither);
10273 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10274 pipe_config->has_pch_encoder,
10275 pipe_config->fdi_lanes,
10276 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10277 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10278 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010279 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10280 pipe_config->has_dp_encoder,
10281 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10282 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10283 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010284
10285 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10286 pipe_config->has_dp_encoder,
10287 pipe_config->dp_m2_n2.gmch_m,
10288 pipe_config->dp_m2_n2.gmch_n,
10289 pipe_config->dp_m2_n2.link_m,
10290 pipe_config->dp_m2_n2.link_n,
10291 pipe_config->dp_m2_n2.tu);
10292
Daniel Vetterc0b03412013-05-28 12:05:54 +020010293 DRM_DEBUG_KMS("requested mode:\n");
10294 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10295 DRM_DEBUG_KMS("adjusted mode:\n");
10296 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010297 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010298 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010299 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10300 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010301 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10302 pipe_config->gmch_pfit.control,
10303 pipe_config->gmch_pfit.pgm_ratios,
10304 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010305 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010306 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010307 pipe_config->pch_pfit.size,
10308 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010309 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010310 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010311}
10312
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010313static bool encoders_cloneable(const struct intel_encoder *a,
10314 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010315{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010316 /* masks could be asymmetric, so check both ways */
10317 return a == b || (a->cloneable & (1 << b->type) &&
10318 b->cloneable & (1 << a->type));
10319}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010320
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010321static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10322 struct intel_encoder *encoder)
10323{
10324 struct drm_device *dev = crtc->base.dev;
10325 struct intel_encoder *source_encoder;
10326
Damien Lespiaub2784e12014-08-05 11:29:37 +010010327 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010328 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010329 continue;
10330
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010331 if (!encoders_cloneable(encoder, source_encoder))
10332 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010333 }
10334
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010335 return true;
10336}
10337
10338static bool check_encoder_cloning(struct intel_crtc *crtc)
10339{
10340 struct drm_device *dev = crtc->base.dev;
10341 struct intel_encoder *encoder;
10342
Damien Lespiaub2784e12014-08-05 11:29:37 +010010343 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010344 if (encoder->new_crtc != crtc)
10345 continue;
10346
10347 if (!check_single_encoder_cloning(crtc, encoder))
10348 return false;
10349 }
10350
10351 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010352}
10353
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010354static struct intel_crtc_config *
10355intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010356 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010357 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010358{
10359 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010360 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010361 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010362 int plane_bpp, ret = -EINVAL;
10363 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010364
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010365 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010366 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10367 return ERR_PTR(-EINVAL);
10368 }
10369
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010370 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10371 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010372 return ERR_PTR(-ENOMEM);
10373
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010374 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10375 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010376
Daniel Vettere143a212013-07-04 12:01:15 +020010377 pipe_config->cpu_transcoder =
10378 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010379 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010380
Imre Deak2960bc92013-07-30 13:36:32 +030010381 /*
10382 * Sanitize sync polarity flags based on requested ones. If neither
10383 * positive or negative polarity is requested, treat this as meaning
10384 * negative polarity.
10385 */
10386 if (!(pipe_config->adjusted_mode.flags &
10387 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10388 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10389
10390 if (!(pipe_config->adjusted_mode.flags &
10391 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10392 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10393
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010394 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10395 * plane pixel format and any sink constraints into account. Returns the
10396 * source plane bpp so that dithering can be selected on mismatches
10397 * after encoders and crtc also have had their say. */
10398 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10399 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010400 if (plane_bpp < 0)
10401 goto fail;
10402
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010403 /*
10404 * Determine the real pipe dimensions. Note that stereo modes can
10405 * increase the actual pipe size due to the frame doubling and
10406 * insertion of additional space for blanks between the frame. This
10407 * is stored in the crtc timings. We use the requested mode to do this
10408 * computation to clearly distinguish it from the adjusted mode, which
10409 * can be changed by the connectors in the below retry loop.
10410 */
10411 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10412 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10413 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10414
Daniel Vettere29c22c2013-02-21 00:00:16 +010010415encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010416 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010417 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010418 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010419
Daniel Vetter135c81b2013-07-21 21:37:09 +020010420 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010421 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010422
Daniel Vetter7758a112012-07-08 19:40:39 +020010423 /* Pass our mode to the connectors and the CRTC to give them a chance to
10424 * adjust it according to limitations or connector properties, and also
10425 * a chance to reject the mode entirely.
10426 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010427 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010428
10429 if (&encoder->new_crtc->base != crtc)
10430 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010431
Daniel Vetterefea6e82013-07-21 21:36:59 +020010432 if (!(encoder->compute_config(encoder, pipe_config))) {
10433 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010434 goto fail;
10435 }
10436 }
10437
Daniel Vetterff9a6752013-06-01 17:16:21 +020010438 /* Set default port clock if not overwritten by the encoder. Needs to be
10439 * done afterwards in case the encoder adjusts the mode. */
10440 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010441 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10442 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010443
Daniel Vettera43f6e02013-06-07 23:10:32 +020010444 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010445 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010446 DRM_DEBUG_KMS("CRTC fixup failed\n");
10447 goto fail;
10448 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010449
10450 if (ret == RETRY) {
10451 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10452 ret = -EINVAL;
10453 goto fail;
10454 }
10455
10456 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10457 retry = false;
10458 goto encoder_retry;
10459 }
10460
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010461 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10462 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10463 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10464
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010465 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010466fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010467 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010468 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010469}
10470
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010471/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10472 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10473static void
10474intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10475 unsigned *prepare_pipes, unsigned *disable_pipes)
10476{
10477 struct intel_crtc *intel_crtc;
10478 struct drm_device *dev = crtc->dev;
10479 struct intel_encoder *encoder;
10480 struct intel_connector *connector;
10481 struct drm_crtc *tmp_crtc;
10482
10483 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10484
10485 /* Check which crtcs have changed outputs connected to them, these need
10486 * to be part of the prepare_pipes mask. We don't (yet) support global
10487 * modeset across multiple crtcs, so modeset_pipes will only have one
10488 * bit set at most. */
10489 list_for_each_entry(connector, &dev->mode_config.connector_list,
10490 base.head) {
10491 if (connector->base.encoder == &connector->new_encoder->base)
10492 continue;
10493
10494 if (connector->base.encoder) {
10495 tmp_crtc = connector->base.encoder->crtc;
10496
10497 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10498 }
10499
10500 if (connector->new_encoder)
10501 *prepare_pipes |=
10502 1 << connector->new_encoder->new_crtc->pipe;
10503 }
10504
Damien Lespiaub2784e12014-08-05 11:29:37 +010010505 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010506 if (encoder->base.crtc == &encoder->new_crtc->base)
10507 continue;
10508
10509 if (encoder->base.crtc) {
10510 tmp_crtc = encoder->base.crtc;
10511
10512 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10513 }
10514
10515 if (encoder->new_crtc)
10516 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10517 }
10518
Ville Syrjälä76688512014-01-10 11:28:06 +020010519 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010520 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010521 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010522 continue;
10523
Ville Syrjälä76688512014-01-10 11:28:06 +020010524 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010525 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010526 else
10527 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010528 }
10529
10530
10531 /* set_mode is also used to update properties on life display pipes. */
10532 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010533 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010534 *prepare_pipes |= 1 << intel_crtc->pipe;
10535
Daniel Vetterb6c51642013-04-12 18:48:43 +020010536 /*
10537 * For simplicity do a full modeset on any pipe where the output routing
10538 * changed. We could be more clever, but that would require us to be
10539 * more careful with calling the relevant encoder->mode_set functions.
10540 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010541 if (*prepare_pipes)
10542 *modeset_pipes = *prepare_pipes;
10543
10544 /* ... and mask these out. */
10545 *modeset_pipes &= ~(*disable_pipes);
10546 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010547
10548 /*
10549 * HACK: We don't (yet) fully support global modesets. intel_set_config
10550 * obies this rule, but the modeset restore mode of
10551 * intel_modeset_setup_hw_state does not.
10552 */
10553 *modeset_pipes &= 1 << intel_crtc->pipe;
10554 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010555
10556 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10557 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010558}
10559
Daniel Vetterea9d7582012-07-10 10:42:52 +020010560static bool intel_crtc_in_use(struct drm_crtc *crtc)
10561{
10562 struct drm_encoder *encoder;
10563 struct drm_device *dev = crtc->dev;
10564
10565 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10566 if (encoder->crtc == crtc)
10567 return true;
10568
10569 return false;
10570}
10571
10572static void
10573intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10574{
10575 struct intel_encoder *intel_encoder;
10576 struct intel_crtc *intel_crtc;
10577 struct drm_connector *connector;
10578
Damien Lespiaub2784e12014-08-05 11:29:37 +010010579 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010580 if (!intel_encoder->base.crtc)
10581 continue;
10582
10583 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10584
10585 if (prepare_pipes & (1 << intel_crtc->pipe))
10586 intel_encoder->connectors_active = false;
10587 }
10588
10589 intel_modeset_commit_output_state(dev);
10590
Ville Syrjälä76688512014-01-10 11:28:06 +020010591 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010592 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010593 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010594 WARN_ON(intel_crtc->new_config &&
10595 intel_crtc->new_config != &intel_crtc->config);
10596 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010597 }
10598
10599 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10600 if (!connector->encoder || !connector->encoder->crtc)
10601 continue;
10602
10603 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10604
10605 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010606 struct drm_property *dpms_property =
10607 dev->mode_config.dpms_property;
10608
Daniel Vetterea9d7582012-07-10 10:42:52 +020010609 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010610 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010611 dpms_property,
10612 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010613
10614 intel_encoder = to_intel_encoder(connector->encoder);
10615 intel_encoder->connectors_active = true;
10616 }
10617 }
10618
10619}
10620
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010621static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010622{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010623 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010624
10625 if (clock1 == clock2)
10626 return true;
10627
10628 if (!clock1 || !clock2)
10629 return false;
10630
10631 diff = abs(clock1 - clock2);
10632
10633 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10634 return true;
10635
10636 return false;
10637}
10638
Daniel Vetter25c5b262012-07-08 22:08:04 +020010639#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10640 list_for_each_entry((intel_crtc), \
10641 &(dev)->mode_config.crtc_list, \
10642 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010643 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010644
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010645static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010646intel_pipe_config_compare(struct drm_device *dev,
10647 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010648 struct intel_crtc_config *pipe_config)
10649{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010650#define PIPE_CONF_CHECK_X(name) \
10651 if (current_config->name != pipe_config->name) { \
10652 DRM_ERROR("mismatch in " #name " " \
10653 "(expected 0x%08x, found 0x%08x)\n", \
10654 current_config->name, \
10655 pipe_config->name); \
10656 return false; \
10657 }
10658
Daniel Vetter08a24032013-04-19 11:25:34 +020010659#define PIPE_CONF_CHECK_I(name) \
10660 if (current_config->name != pipe_config->name) { \
10661 DRM_ERROR("mismatch in " #name " " \
10662 "(expected %i, found %i)\n", \
10663 current_config->name, \
10664 pipe_config->name); \
10665 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010666 }
10667
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010668/* This is required for BDW+ where there is only one set of registers for
10669 * switching between high and low RR.
10670 * This macro can be used whenever a comparison has to be made between one
10671 * hw state and multiple sw state variables.
10672 */
10673#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10674 if ((current_config->name != pipe_config->name) && \
10675 (current_config->alt_name != pipe_config->name)) { \
10676 DRM_ERROR("mismatch in " #name " " \
10677 "(expected %i or %i, found %i)\n", \
10678 current_config->name, \
10679 current_config->alt_name, \
10680 pipe_config->name); \
10681 return false; \
10682 }
10683
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010684#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10685 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010686 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010687 "(expected %i, found %i)\n", \
10688 current_config->name & (mask), \
10689 pipe_config->name & (mask)); \
10690 return false; \
10691 }
10692
Ville Syrjälä5e550652013-09-06 23:29:07 +030010693#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10694 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10695 DRM_ERROR("mismatch in " #name " " \
10696 "(expected %i, found %i)\n", \
10697 current_config->name, \
10698 pipe_config->name); \
10699 return false; \
10700 }
10701
Daniel Vetterbb760062013-06-06 14:55:52 +020010702#define PIPE_CONF_QUIRK(quirk) \
10703 ((current_config->quirks | pipe_config->quirks) & (quirk))
10704
Daniel Vettereccb1402013-05-22 00:50:22 +020010705 PIPE_CONF_CHECK_I(cpu_transcoder);
10706
Daniel Vetter08a24032013-04-19 11:25:34 +020010707 PIPE_CONF_CHECK_I(has_pch_encoder);
10708 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010709 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10710 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10711 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10712 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10713 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010714
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010715 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010716
10717 if (INTEL_INFO(dev)->gen < 8) {
10718 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10719 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10720 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10721 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10722 PIPE_CONF_CHECK_I(dp_m_n.tu);
10723
10724 if (current_config->has_drrs) {
10725 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10726 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10727 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10728 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10729 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10730 }
10731 } else {
10732 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10733 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10734 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10735 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10736 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10737 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010738
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010739 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10740 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10741 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10742 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10743 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10744 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10745
10746 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10747 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10748 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10749 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10750 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10751 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10752
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010753 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010754 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010755 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10756 IS_VALLEYVIEW(dev))
10757 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010758
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010759 PIPE_CONF_CHECK_I(has_audio);
10760
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010761 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10762 DRM_MODE_FLAG_INTERLACE);
10763
Daniel Vetterbb760062013-06-06 14:55:52 +020010764 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10765 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10766 DRM_MODE_FLAG_PHSYNC);
10767 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10768 DRM_MODE_FLAG_NHSYNC);
10769 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10770 DRM_MODE_FLAG_PVSYNC);
10771 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10772 DRM_MODE_FLAG_NVSYNC);
10773 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010774
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010775 PIPE_CONF_CHECK_I(pipe_src_w);
10776 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010777
Daniel Vetter99535992014-04-13 12:00:33 +020010778 /*
10779 * FIXME: BIOS likes to set up a cloned config with lvds+external
10780 * screen. Since we don't yet re-compute the pipe config when moving
10781 * just the lvds port away to another pipe the sw tracking won't match.
10782 *
10783 * Proper atomic modesets with recomputed global state will fix this.
10784 * Until then just don't check gmch state for inherited modes.
10785 */
10786 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10787 PIPE_CONF_CHECK_I(gmch_pfit.control);
10788 /* pfit ratios are autocomputed by the hw on gen4+ */
10789 if (INTEL_INFO(dev)->gen < 4)
10790 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10791 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10792 }
10793
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010794 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10795 if (current_config->pch_pfit.enabled) {
10796 PIPE_CONF_CHECK_I(pch_pfit.pos);
10797 PIPE_CONF_CHECK_I(pch_pfit.size);
10798 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010799
Jesse Barnese59150d2014-01-07 13:30:45 -080010800 /* BDW+ don't expose a synchronous way to read the state */
10801 if (IS_HASWELL(dev))
10802 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010803
Ville Syrjälä282740f2013-09-04 18:30:03 +030010804 PIPE_CONF_CHECK_I(double_wide);
10805
Daniel Vetter26804af2014-06-25 22:01:55 +030010806 PIPE_CONF_CHECK_X(ddi_pll_sel);
10807
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010808 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010809 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010810 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010811 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10812 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010813 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010814
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010815 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10816 PIPE_CONF_CHECK_I(pipe_bpp);
10817
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010818 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10819 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010820
Daniel Vetter66e985c2013-06-05 13:34:20 +020010821#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010822#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010823#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010824#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010825#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010826#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010827
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010828 return true;
10829}
10830
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010831static void
10832check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010833{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010834 struct intel_connector *connector;
10835
10836 list_for_each_entry(connector, &dev->mode_config.connector_list,
10837 base.head) {
10838 /* This also checks the encoder/connector hw state with the
10839 * ->get_hw_state callbacks. */
10840 intel_connector_check_state(connector);
10841
10842 WARN(&connector->new_encoder->base != connector->base.encoder,
10843 "connector's staged encoder doesn't match current encoder\n");
10844 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010845}
10846
10847static void
10848check_encoder_state(struct drm_device *dev)
10849{
10850 struct intel_encoder *encoder;
10851 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010852
Damien Lespiaub2784e12014-08-05 11:29:37 +010010853 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010854 bool enabled = false;
10855 bool active = false;
10856 enum pipe pipe, tracked_pipe;
10857
10858 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10859 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010860 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010861
10862 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10863 "encoder's stage crtc doesn't match current crtc\n");
10864 WARN(encoder->connectors_active && !encoder->base.crtc,
10865 "encoder's active_connectors set, but no crtc\n");
10866
10867 list_for_each_entry(connector, &dev->mode_config.connector_list,
10868 base.head) {
10869 if (connector->base.encoder != &encoder->base)
10870 continue;
10871 enabled = true;
10872 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10873 active = true;
10874 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010875 /*
10876 * for MST connectors if we unplug the connector is gone
10877 * away but the encoder is still connected to a crtc
10878 * until a modeset happens in response to the hotplug.
10879 */
10880 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10881 continue;
10882
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010883 WARN(!!encoder->base.crtc != enabled,
10884 "encoder's enabled state mismatch "
10885 "(expected %i, found %i)\n",
10886 !!encoder->base.crtc, enabled);
10887 WARN(active && !encoder->base.crtc,
10888 "active encoder with no crtc\n");
10889
10890 WARN(encoder->connectors_active != active,
10891 "encoder's computed active state doesn't match tracked active state "
10892 "(expected %i, found %i)\n", active, encoder->connectors_active);
10893
10894 active = encoder->get_hw_state(encoder, &pipe);
10895 WARN(active != encoder->connectors_active,
10896 "encoder's hw state doesn't match sw tracking "
10897 "(expected %i, found %i)\n",
10898 encoder->connectors_active, active);
10899
10900 if (!encoder->base.crtc)
10901 continue;
10902
10903 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10904 WARN(active && pipe != tracked_pipe,
10905 "active encoder's pipe doesn't match"
10906 "(expected %i, found %i)\n",
10907 tracked_pipe, pipe);
10908
10909 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010910}
10911
10912static void
10913check_crtc_state(struct drm_device *dev)
10914{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010915 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010916 struct intel_crtc *crtc;
10917 struct intel_encoder *encoder;
10918 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010919
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010920 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010921 bool enabled = false;
10922 bool active = false;
10923
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010924 memset(&pipe_config, 0, sizeof(pipe_config));
10925
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010926 DRM_DEBUG_KMS("[CRTC:%d]\n",
10927 crtc->base.base.id);
10928
10929 WARN(crtc->active && !crtc->base.enabled,
10930 "active crtc, but not enabled in sw tracking\n");
10931
Damien Lespiaub2784e12014-08-05 11:29:37 +010010932 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010933 if (encoder->base.crtc != &crtc->base)
10934 continue;
10935 enabled = true;
10936 if (encoder->connectors_active)
10937 active = true;
10938 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010939
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010940 WARN(active != crtc->active,
10941 "crtc's computed active state doesn't match tracked active state "
10942 "(expected %i, found %i)\n", active, crtc->active);
10943 WARN(enabled != crtc->base.enabled,
10944 "crtc's computed enabled state doesn't match tracked enabled state "
10945 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10946
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010947 active = dev_priv->display.get_pipe_config(crtc,
10948 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010949
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010950 /* hw state is inconsistent with the pipe quirk */
10951 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10952 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010953 active = crtc->active;
10954
Damien Lespiaub2784e12014-08-05 11:29:37 +010010955 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010956 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010957 if (encoder->base.crtc != &crtc->base)
10958 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010959 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010960 encoder->get_config(encoder, &pipe_config);
10961 }
10962
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010963 WARN(crtc->active != active,
10964 "crtc active state doesn't match with hw state "
10965 "(expected %i, found %i)\n", crtc->active, active);
10966
Daniel Vetterc0b03412013-05-28 12:05:54 +020010967 if (active &&
10968 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10969 WARN(1, "pipe state doesn't match!\n");
10970 intel_dump_pipe_config(crtc, &pipe_config,
10971 "[hw state]");
10972 intel_dump_pipe_config(crtc, &crtc->config,
10973 "[sw state]");
10974 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010975 }
10976}
10977
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010978static void
10979check_shared_dpll_state(struct drm_device *dev)
10980{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010981 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010982 struct intel_crtc *crtc;
10983 struct intel_dpll_hw_state dpll_hw_state;
10984 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010985
10986 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10987 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10988 int enabled_crtcs = 0, active_crtcs = 0;
10989 bool active;
10990
10991 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10992
10993 DRM_DEBUG_KMS("%s\n", pll->name);
10994
10995 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10996
10997 WARN(pll->active > pll->refcount,
10998 "more active pll users than references: %i vs %i\n",
10999 pll->active, pll->refcount);
11000 WARN(pll->active && !pll->on,
11001 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020011002 WARN(pll->on && !pll->active,
11003 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011004 WARN(pll->on != active,
11005 "pll on state mismatch (expected %i, found %i)\n",
11006 pll->on, active);
11007
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011008 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020011009 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
11010 enabled_crtcs++;
11011 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11012 active_crtcs++;
11013 }
11014 WARN(pll->active != active_crtcs,
11015 "pll active crtcs mismatch (expected %i, found %i)\n",
11016 pll->active, active_crtcs);
11017 WARN(pll->refcount != enabled_crtcs,
11018 "pll enabled crtcs mismatch (expected %i, found %i)\n",
11019 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011020
11021 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
11022 sizeof(dpll_hw_state)),
11023 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011024 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011025}
11026
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011027void
11028intel_modeset_check_state(struct drm_device *dev)
11029{
11030 check_connector_state(dev);
11031 check_encoder_state(dev);
11032 check_crtc_state(dev);
11033 check_shared_dpll_state(dev);
11034}
11035
Ville Syrjälä18442d02013-09-13 16:00:08 +030011036void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
11037 int dotclock)
11038{
11039 /*
11040 * FDI already provided one idea for the dotclock.
11041 * Yell if the encoder disagrees.
11042 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010011043 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011044 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010011045 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011046}
11047
Ville Syrjälä80715b22014-05-15 20:23:23 +030011048static void update_scanline_offset(struct intel_crtc *crtc)
11049{
11050 struct drm_device *dev = crtc->base.dev;
11051
11052 /*
11053 * The scanline counter increments at the leading edge of hsync.
11054 *
11055 * On most platforms it starts counting from vtotal-1 on the
11056 * first active line. That means the scanline counter value is
11057 * always one less than what we would expect. Ie. just after
11058 * start of vblank, which also occurs at start of hsync (on the
11059 * last active line), the scanline counter will read vblank_start-1.
11060 *
11061 * On gen2 the scanline counter starts counting from 1 instead
11062 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11063 * to keep the value positive), instead of adding one.
11064 *
11065 * On HSW+ the behaviour of the scanline counter depends on the output
11066 * type. For DP ports it behaves like most other platforms, but on HDMI
11067 * there's an extra 1 line difference. So we need to add two instead of
11068 * one to the value.
11069 */
11070 if (IS_GEN2(dev)) {
11071 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
11072 int vtotal;
11073
11074 vtotal = mode->crtc_vtotal;
11075 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11076 vtotal /= 2;
11077
11078 crtc->scanline_offset = vtotal - 1;
11079 } else if (HAS_DDI(dev) &&
11080 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
11081 crtc->scanline_offset = 2;
11082 } else
11083 crtc->scanline_offset = 1;
11084}
11085
Daniel Vetterf30da182013-04-11 20:22:50 +020011086static int __intel_set_mode(struct drm_crtc *crtc,
11087 struct drm_display_mode *mode,
11088 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020011089{
11090 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011091 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011092 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011093 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011094 struct intel_crtc *intel_crtc;
11095 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011096 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011097
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011098 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011099 if (!saved_mode)
11100 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011101
Daniel Vettere2e1ed42012-07-08 21:14:38 +020011102 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020011103 &prepare_pipes, &disable_pipes);
11104
Tim Gardner3ac18232012-12-07 07:54:26 -070011105 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011106
Daniel Vetter25c5b262012-07-08 22:08:04 +020011107 /* Hack: Because we don't (yet) support global modeset on multiple
11108 * crtcs, we don't keep track of the new mode for more than one crtc.
11109 * Hence simply check whether any bit is set in modeset_pipes in all the
11110 * pieces of code that are not yet converted to deal with mutliple crtcs
11111 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011112 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010011113 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011114 if (IS_ERR(pipe_config)) {
11115 ret = PTR_ERR(pipe_config);
11116 pipe_config = NULL;
11117
Tim Gardner3ac18232012-12-07 07:54:26 -070011118 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011119 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020011120 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11121 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011122 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020011123 }
11124
Jesse Barnes30a970c2013-11-04 13:48:12 -080011125 /*
11126 * See if the config requires any additional preparation, e.g.
11127 * to adjust global state with pipes off. We need to do this
11128 * here so we can get the modeset_pipe updated config for the new
11129 * mode set on this crtc. For other crtcs we need to use the
11130 * adjusted_mode bits in the crtc directly.
11131 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011132 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011133 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011134
Ville Syrjäläc164f832013-11-05 22:34:12 +020011135 /* may have added more to prepare_pipes than we should */
11136 prepare_pipes &= ~disable_pipes;
11137 }
11138
Daniel Vetter460da9162013-03-27 00:44:51 +010011139 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11140 intel_crtc_disable(&intel_crtc->base);
11141
Daniel Vetterea9d7582012-07-10 10:42:52 +020011142 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11143 if (intel_crtc->base.enabled)
11144 dev_priv->display.crtc_disable(&intel_crtc->base);
11145 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011146
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011147 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11148 * to set it here already despite that we pass it down the callchain.
11149 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011150 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011151 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011152 /* mode_set/enable/disable functions rely on a correct pipe
11153 * config. */
11154 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020011155 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011156
11157 /*
11158 * Calculate and store various constants which
11159 * are later needed by vblank and swap-completion
11160 * timestamping. They are derived from true hwmode.
11161 */
11162 drm_calc_timestamping_constants(crtc,
11163 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011164 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011165
Daniel Vetterea9d7582012-07-10 10:42:52 +020011166 /* Only after disabling all output pipelines that will be changed can we
11167 * update the the output configuration. */
11168 intel_modeset_update_state(dev, prepare_pipes);
11169
Daniel Vetter47fab732012-10-26 10:58:18 +020011170 if (dev_priv->display.modeset_global_resources)
11171 dev_priv->display.modeset_global_resources(dev);
11172
Daniel Vettera6778b32012-07-02 09:56:42 +020011173 /* Set up the DPLL and any encoders state that needs to adjust or depend
11174 * on the DPLL.
11175 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011176 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011177 struct drm_framebuffer *old_fb = crtc->primary->fb;
11178 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11179 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011180
11181 mutex_lock(&dev->struct_mutex);
11182 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020011183 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020011184 NULL);
11185 if (ret != 0) {
11186 DRM_ERROR("pin & fence failed\n");
11187 mutex_unlock(&dev->struct_mutex);
11188 goto done;
11189 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011190 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011191 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011192 i915_gem_track_fb(old_obj, obj,
11193 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011194 mutex_unlock(&dev->struct_mutex);
11195
11196 crtc->primary->fb = fb;
11197 crtc->x = x;
11198 crtc->y = y;
11199
Daniel Vetter4271b752014-04-24 23:55:00 +020011200 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
11201 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011202 if (ret)
11203 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011204 }
11205
11206 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011207 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11208 update_scanline_offset(intel_crtc);
11209
Daniel Vetter25c5b262012-07-08 22:08:04 +020011210 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011211 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011212
Daniel Vettera6778b32012-07-02 09:56:42 +020011213 /* FIXME: add subpixel order */
11214done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011215 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011216 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011217
Tim Gardner3ac18232012-12-07 07:54:26 -070011218out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011219 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011220 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011221 return ret;
11222}
11223
Damien Lespiaue7457a92013-08-08 22:28:59 +010011224static int intel_set_mode(struct drm_crtc *crtc,
11225 struct drm_display_mode *mode,
11226 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011227{
11228 int ret;
11229
11230 ret = __intel_set_mode(crtc, mode, x, y, fb);
11231
11232 if (ret == 0)
11233 intel_modeset_check_state(crtc->dev);
11234
11235 return ret;
11236}
11237
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011238void intel_crtc_restore_mode(struct drm_crtc *crtc)
11239{
Matt Roperf4510a22014-04-01 15:22:40 -070011240 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011241}
11242
Daniel Vetter25c5b262012-07-08 22:08:04 +020011243#undef for_each_intel_crtc_masked
11244
Daniel Vetterd9e55602012-07-04 22:16:09 +020011245static void intel_set_config_free(struct intel_set_config *config)
11246{
11247 if (!config)
11248 return;
11249
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011250 kfree(config->save_connector_encoders);
11251 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011252 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011253 kfree(config);
11254}
11255
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011256static int intel_set_config_save_state(struct drm_device *dev,
11257 struct intel_set_config *config)
11258{
Ville Syrjälä76688512014-01-10 11:28:06 +020011259 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011260 struct drm_encoder *encoder;
11261 struct drm_connector *connector;
11262 int count;
11263
Ville Syrjälä76688512014-01-10 11:28:06 +020011264 config->save_crtc_enabled =
11265 kcalloc(dev->mode_config.num_crtc,
11266 sizeof(bool), GFP_KERNEL);
11267 if (!config->save_crtc_enabled)
11268 return -ENOMEM;
11269
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011270 config->save_encoder_crtcs =
11271 kcalloc(dev->mode_config.num_encoder,
11272 sizeof(struct drm_crtc *), GFP_KERNEL);
11273 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011274 return -ENOMEM;
11275
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011276 config->save_connector_encoders =
11277 kcalloc(dev->mode_config.num_connector,
11278 sizeof(struct drm_encoder *), GFP_KERNEL);
11279 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011280 return -ENOMEM;
11281
11282 /* Copy data. Note that driver private data is not affected.
11283 * Should anything bad happen only the expected state is
11284 * restored, not the drivers personal bookkeeping.
11285 */
11286 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011287 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011288 config->save_crtc_enabled[count++] = crtc->enabled;
11289 }
11290
11291 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011292 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011293 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011294 }
11295
11296 count = 0;
11297 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011298 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011299 }
11300
11301 return 0;
11302}
11303
11304static void intel_set_config_restore_state(struct drm_device *dev,
11305 struct intel_set_config *config)
11306{
Ville Syrjälä76688512014-01-10 11:28:06 +020011307 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011308 struct intel_encoder *encoder;
11309 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011310 int count;
11311
11312 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011313 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011314 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011315
11316 if (crtc->new_enabled)
11317 crtc->new_config = &crtc->config;
11318 else
11319 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011320 }
11321
11322 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011323 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011324 encoder->new_crtc =
11325 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011326 }
11327
11328 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011329 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11330 connector->new_encoder =
11331 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011332 }
11333}
11334
Imre Deake3de42b2013-05-03 19:44:07 +020011335static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011336is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011337{
11338 int i;
11339
Chris Wilson2e57f472013-07-17 12:14:40 +010011340 if (set->num_connectors == 0)
11341 return false;
11342
11343 if (WARN_ON(set->connectors == NULL))
11344 return false;
11345
11346 for (i = 0; i < set->num_connectors; i++)
11347 if (set->connectors[i]->encoder &&
11348 set->connectors[i]->encoder->crtc == set->crtc &&
11349 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011350 return true;
11351
11352 return false;
11353}
11354
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011355static void
11356intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11357 struct intel_set_config *config)
11358{
11359
11360 /* We should be able to check here if the fb has the same properties
11361 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011362 if (is_crtc_connector_off(set)) {
11363 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011364 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011365 /*
11366 * If we have no fb, we can only flip as long as the crtc is
11367 * active, otherwise we need a full mode set. The crtc may
11368 * be active if we've only disabled the primary plane, or
11369 * in fastboot situations.
11370 */
Matt Roperf4510a22014-04-01 15:22:40 -070011371 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011372 struct intel_crtc *intel_crtc =
11373 to_intel_crtc(set->crtc);
11374
Matt Roper3b150f02014-05-29 08:06:53 -070011375 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011376 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11377 config->fb_changed = true;
11378 } else {
11379 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11380 config->mode_changed = true;
11381 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011382 } else if (set->fb == NULL) {
11383 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011384 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011385 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011386 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011387 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011388 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011389 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011390 }
11391
Daniel Vetter835c5872012-07-10 18:11:08 +020011392 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011393 config->fb_changed = true;
11394
11395 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11396 DRM_DEBUG_KMS("modes are different, full mode set\n");
11397 drm_mode_debug_printmodeline(&set->crtc->mode);
11398 drm_mode_debug_printmodeline(set->mode);
11399 config->mode_changed = true;
11400 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011401
11402 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11403 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011404}
11405
Daniel Vetter2e431052012-07-04 22:42:15 +020011406static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011407intel_modeset_stage_output_state(struct drm_device *dev,
11408 struct drm_mode_set *set,
11409 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011410{
Daniel Vetter9a935852012-07-05 22:34:27 +020011411 struct intel_connector *connector;
11412 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011413 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011414 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011415
Damien Lespiau9abdda72013-02-13 13:29:23 +000011416 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011417 * of connectors. For paranoia, double-check this. */
11418 WARN_ON(!set->fb && (set->num_connectors != 0));
11419 WARN_ON(set->fb && (set->num_connectors == 0));
11420
Daniel Vetter9a935852012-07-05 22:34:27 +020011421 list_for_each_entry(connector, &dev->mode_config.connector_list,
11422 base.head) {
11423 /* Otherwise traverse passed in connector list and get encoders
11424 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011425 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011426 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011427 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011428 break;
11429 }
11430 }
11431
Daniel Vetter9a935852012-07-05 22:34:27 +020011432 /* If we disable the crtc, disable all its connectors. Also, if
11433 * the connector is on the changing crtc but not on the new
11434 * connector list, disable it. */
11435 if ((!set->fb || ro == set->num_connectors) &&
11436 connector->base.encoder &&
11437 connector->base.encoder->crtc == set->crtc) {
11438 connector->new_encoder = NULL;
11439
11440 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11441 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011442 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011443 }
11444
11445
11446 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011447 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011448 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011449 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011450 }
11451 /* connector->new_encoder is now updated for all connectors. */
11452
11453 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011454 list_for_each_entry(connector, &dev->mode_config.connector_list,
11455 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011456 struct drm_crtc *new_crtc;
11457
Daniel Vetter9a935852012-07-05 22:34:27 +020011458 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011459 continue;
11460
Daniel Vetter9a935852012-07-05 22:34:27 +020011461 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011462
11463 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011464 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011465 new_crtc = set->crtc;
11466 }
11467
11468 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011469 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11470 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011471 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011472 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011473 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011474
11475 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11476 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011477 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011478 new_crtc->base.id);
11479 }
11480
11481 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011482 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011483 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011484 list_for_each_entry(connector,
11485 &dev->mode_config.connector_list,
11486 base.head) {
11487 if (connector->new_encoder == encoder) {
11488 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011489 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011490 }
11491 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011492
11493 if (num_connectors == 0)
11494 encoder->new_crtc = NULL;
11495 else if (num_connectors > 1)
11496 return -EINVAL;
11497
Daniel Vetter9a935852012-07-05 22:34:27 +020011498 /* Only now check for crtc changes so we don't miss encoders
11499 * that will be disabled. */
11500 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011501 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011502 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011503 }
11504 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011505 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011506 list_for_each_entry(connector, &dev->mode_config.connector_list,
11507 base.head) {
11508 if (connector->new_encoder)
11509 if (connector->new_encoder != connector->encoder)
11510 connector->encoder = connector->new_encoder;
11511 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011512 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011513 crtc->new_enabled = false;
11514
Damien Lespiaub2784e12014-08-05 11:29:37 +010011515 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011516 if (encoder->new_crtc == crtc) {
11517 crtc->new_enabled = true;
11518 break;
11519 }
11520 }
11521
11522 if (crtc->new_enabled != crtc->base.enabled) {
11523 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11524 crtc->new_enabled ? "en" : "dis");
11525 config->mode_changed = true;
11526 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011527
11528 if (crtc->new_enabled)
11529 crtc->new_config = &crtc->config;
11530 else
11531 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011532 }
11533
Daniel Vetter2e431052012-07-04 22:42:15 +020011534 return 0;
11535}
11536
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011537static void disable_crtc_nofb(struct intel_crtc *crtc)
11538{
11539 struct drm_device *dev = crtc->base.dev;
11540 struct intel_encoder *encoder;
11541 struct intel_connector *connector;
11542
11543 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11544 pipe_name(crtc->pipe));
11545
11546 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11547 if (connector->new_encoder &&
11548 connector->new_encoder->new_crtc == crtc)
11549 connector->new_encoder = NULL;
11550 }
11551
Damien Lespiaub2784e12014-08-05 11:29:37 +010011552 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011553 if (encoder->new_crtc == crtc)
11554 encoder->new_crtc = NULL;
11555 }
11556
11557 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011558 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011559}
11560
Daniel Vetter2e431052012-07-04 22:42:15 +020011561static int intel_crtc_set_config(struct drm_mode_set *set)
11562{
11563 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011564 struct drm_mode_set save_set;
11565 struct intel_set_config *config;
11566 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011567
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011568 BUG_ON(!set);
11569 BUG_ON(!set->crtc);
11570 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011571
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011572 /* Enforce sane interface api - has been abused by the fb helper. */
11573 BUG_ON(!set->mode && set->fb);
11574 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011575
Daniel Vetter2e431052012-07-04 22:42:15 +020011576 if (set->fb) {
11577 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11578 set->crtc->base.id, set->fb->base.id,
11579 (int)set->num_connectors, set->x, set->y);
11580 } else {
11581 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011582 }
11583
11584 dev = set->crtc->dev;
11585
11586 ret = -ENOMEM;
11587 config = kzalloc(sizeof(*config), GFP_KERNEL);
11588 if (!config)
11589 goto out_config;
11590
11591 ret = intel_set_config_save_state(dev, config);
11592 if (ret)
11593 goto out_config;
11594
11595 save_set.crtc = set->crtc;
11596 save_set.mode = &set->crtc->mode;
11597 save_set.x = set->crtc->x;
11598 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011599 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011600
11601 /* Compute whether we need a full modeset, only an fb base update or no
11602 * change at all. In the future we might also check whether only the
11603 * mode changed, e.g. for LVDS where we only change the panel fitter in
11604 * such cases. */
11605 intel_set_config_compute_mode_changes(set, config);
11606
Daniel Vetter9a935852012-07-05 22:34:27 +020011607 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011608 if (ret)
11609 goto fail;
11610
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011611 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011612 ret = intel_set_mode(set->crtc, set->mode,
11613 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011614 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011615 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11616
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011617 intel_crtc_wait_for_pending_flips(set->crtc);
11618
Daniel Vetter4f660f42012-07-02 09:47:37 +020011619 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011620 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011621
11622 /*
11623 * We need to make sure the primary plane is re-enabled if it
11624 * has previously been turned off.
11625 */
11626 if (!intel_crtc->primary_enabled && ret == 0) {
11627 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011628 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011629 }
11630
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011631 /*
11632 * In the fastboot case this may be our only check of the
11633 * state after boot. It would be better to only do it on
11634 * the first update, but we don't have a nice way of doing that
11635 * (and really, set_config isn't used much for high freq page
11636 * flipping, so increasing its cost here shouldn't be a big
11637 * deal).
11638 */
Jani Nikulad330a952014-01-21 11:24:25 +020011639 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011640 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011641 }
11642
Chris Wilson2d05eae2013-05-03 17:36:25 +010011643 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011644 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11645 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011646fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011647 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011648
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011649 /*
11650 * HACK: if the pipe was on, but we didn't have a framebuffer,
11651 * force the pipe off to avoid oopsing in the modeset code
11652 * due to fb==NULL. This should only happen during boot since
11653 * we don't yet reconstruct the FB from the hardware state.
11654 */
11655 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11656 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11657
Chris Wilson2d05eae2013-05-03 17:36:25 +010011658 /* Try to restore the config */
11659 if (config->mode_changed &&
11660 intel_set_mode(save_set.crtc, save_set.mode,
11661 save_set.x, save_set.y, save_set.fb))
11662 DRM_ERROR("failed to restore config after modeset failure\n");
11663 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011664
Daniel Vetterd9e55602012-07-04 22:16:09 +020011665out_config:
11666 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011667 return ret;
11668}
11669
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011670static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011671 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011672 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011673 .destroy = intel_crtc_destroy,
11674 .page_flip = intel_crtc_page_flip,
11675};
11676
Daniel Vetter53589012013-06-05 13:34:16 +020011677static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11678 struct intel_shared_dpll *pll,
11679 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011680{
Daniel Vetter53589012013-06-05 13:34:16 +020011681 uint32_t val;
11682
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011683 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11684 return false;
11685
Daniel Vetter53589012013-06-05 13:34:16 +020011686 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011687 hw_state->dpll = val;
11688 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11689 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011690
11691 return val & DPLL_VCO_ENABLE;
11692}
11693
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011694static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11695 struct intel_shared_dpll *pll)
11696{
11697 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11698 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11699}
11700
Daniel Vettere7b903d2013-06-05 13:34:14 +020011701static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11702 struct intel_shared_dpll *pll)
11703{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011704 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011705 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011706
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011707 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11708
11709 /* Wait for the clocks to stabilize. */
11710 POSTING_READ(PCH_DPLL(pll->id));
11711 udelay(150);
11712
11713 /* The pixel multiplier can only be updated once the
11714 * DPLL is enabled and the clocks are stable.
11715 *
11716 * So write it again.
11717 */
11718 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11719 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011720 udelay(200);
11721}
11722
11723static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11724 struct intel_shared_dpll *pll)
11725{
11726 struct drm_device *dev = dev_priv->dev;
11727 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011728
11729 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011730 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011731 if (intel_crtc_to_shared_dpll(crtc) == pll)
11732 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11733 }
11734
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011735 I915_WRITE(PCH_DPLL(pll->id), 0);
11736 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011737 udelay(200);
11738}
11739
Daniel Vetter46edb022013-06-05 13:34:12 +020011740static char *ibx_pch_dpll_names[] = {
11741 "PCH DPLL A",
11742 "PCH DPLL B",
11743};
11744
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011745static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011746{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011747 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011748 int i;
11749
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011750 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011751
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011752 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011753 dev_priv->shared_dplls[i].id = i;
11754 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011755 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011756 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11757 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011758 dev_priv->shared_dplls[i].get_hw_state =
11759 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011760 }
11761}
11762
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011763static void intel_shared_dpll_init(struct drm_device *dev)
11764{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011765 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011766
Daniel Vetter9cd86932014-06-25 22:01:57 +030011767 if (HAS_DDI(dev))
11768 intel_ddi_pll_init(dev);
11769 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011770 ibx_pch_dpll_init(dev);
11771 else
11772 dev_priv->num_shared_dpll = 0;
11773
11774 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011775}
11776
Matt Roper465c1202014-05-29 08:06:54 -070011777static int
11778intel_primary_plane_disable(struct drm_plane *plane)
11779{
11780 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011781 struct intel_crtc *intel_crtc;
11782
11783 if (!plane->fb)
11784 return 0;
11785
11786 BUG_ON(!plane->crtc);
11787
11788 intel_crtc = to_intel_crtc(plane->crtc);
11789
11790 /*
11791 * Even though we checked plane->fb above, it's still possible that
11792 * the primary plane has been implicitly disabled because the crtc
11793 * coordinates given weren't visible, or because we detected
11794 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11795 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11796 * In either case, we need to unpin the FB and let the fb pointer get
11797 * updated, but otherwise we don't need to touch the hardware.
11798 */
11799 if (!intel_crtc->primary_enabled)
11800 goto disable_unpin;
11801
11802 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011803 intel_disable_primary_hw_plane(plane, plane->crtc);
11804
Matt Roper465c1202014-05-29 08:06:54 -070011805disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011806 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011807 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011808 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011809 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011810 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011811 plane->fb = NULL;
11812
11813 return 0;
11814}
11815
11816static int
11817intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11818 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11819 unsigned int crtc_w, unsigned int crtc_h,
11820 uint32_t src_x, uint32_t src_y,
11821 uint32_t src_w, uint32_t src_h)
11822{
11823 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011824 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011826 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11827 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011828 struct drm_rect dest = {
11829 /* integer pixels */
11830 .x1 = crtc_x,
11831 .y1 = crtc_y,
11832 .x2 = crtc_x + crtc_w,
11833 .y2 = crtc_y + crtc_h,
11834 };
11835 struct drm_rect src = {
11836 /* 16.16 fixed point */
11837 .x1 = src_x,
11838 .y1 = src_y,
11839 .x2 = src_x + src_w,
11840 .y2 = src_y + src_h,
11841 };
11842 const struct drm_rect clip = {
11843 /* integer pixels */
11844 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11845 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11846 };
Sonika Jindalce54d852014-08-21 11:44:39 +053011847 const struct {
11848 int crtc_x, crtc_y;
11849 unsigned int crtc_w, crtc_h;
11850 uint32_t src_x, src_y, src_w, src_h;
11851 } orig = {
11852 .crtc_x = crtc_x,
11853 .crtc_y = crtc_y,
11854 .crtc_w = crtc_w,
11855 .crtc_h = crtc_h,
11856 .src_x = src_x,
11857 .src_y = src_y,
11858 .src_w = src_w,
11859 .src_h = src_h,
11860 };
11861 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper465c1202014-05-29 08:06:54 -070011862 bool visible;
11863 int ret;
11864
11865 ret = drm_plane_helper_check_update(plane, crtc, fb,
11866 &src, &dest, &clip,
11867 DRM_PLANE_HELPER_NO_SCALING,
11868 DRM_PLANE_HELPER_NO_SCALING,
11869 false, true, &visible);
11870
11871 if (ret)
11872 return ret;
11873
11874 /*
11875 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11876 * updating the fb pointer, and returning without touching the
11877 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11878 * turn on the display with all planes setup as desired.
11879 */
11880 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011881 mutex_lock(&dev->struct_mutex);
11882
Matt Roper465c1202014-05-29 08:06:54 -070011883 /*
11884 * If we already called setplane while the crtc was disabled,
11885 * we may have an fb pinned; unpin it.
11886 */
11887 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011888 intel_unpin_fb_obj(old_obj);
11889
11890 i915_gem_track_fb(old_obj, obj,
11891 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011892
11893 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011894 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11895 mutex_unlock(&dev->struct_mutex);
11896
11897 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011898 }
11899
11900 intel_crtc_wait_for_pending_flips(crtc);
11901
11902 /*
11903 * If clipping results in a non-visible primary plane, we'll disable
11904 * the primary plane. Note that this is a bit different than what
11905 * happens if userspace explicitly disables the plane by passing fb=0
11906 * because plane->fb still gets set and pinned.
11907 */
11908 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011909 mutex_lock(&dev->struct_mutex);
11910
Matt Roper465c1202014-05-29 08:06:54 -070011911 /*
11912 * Try to pin the new fb first so that we can bail out if we
11913 * fail.
11914 */
11915 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011916 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011917 if (ret) {
11918 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011919 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011920 }
Matt Roper465c1202014-05-29 08:06:54 -070011921 }
11922
Daniel Vettera071fa02014-06-18 23:28:09 +020011923 i915_gem_track_fb(old_obj, obj,
11924 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11925
Matt Roper465c1202014-05-29 08:06:54 -070011926 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011927 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011928
11929
11930 if (plane->fb != fb)
11931 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011932 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011933
Matt Roper4c345742014-07-09 16:22:10 -070011934 mutex_unlock(&dev->struct_mutex);
11935
Sonika Jindalce54d852014-08-21 11:44:39 +053011936 } else {
Sonika Jindal48404c12014-08-22 14:06:04 +053011937 if (intel_crtc && intel_crtc->active &&
11938 intel_crtc->primary_enabled) {
11939 /*
11940 * FBC does not work on some platforms for rotated
11941 * planes, so disable it when rotation is not 0 and
11942 * update it when rotation is set back to 0.
11943 *
11944 * FIXME: This is redundant with the fbc update done in
11945 * the primary plane enable function except that that
11946 * one is done too late. We eventually need to unify
11947 * this.
11948 */
11949 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11950 dev_priv->fbc.plane == intel_crtc->plane &&
11951 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11952 intel_disable_fbc(dev);
11953 }
11954 }
Sonika Jindalce54d852014-08-21 11:44:39 +053011955 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11956 if (ret)
11957 return ret;
11958
11959 if (!intel_crtc->primary_enabled)
11960 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011961 }
11962
Sonika Jindalce54d852014-08-21 11:44:39 +053011963 intel_plane->crtc_x = orig.crtc_x;
11964 intel_plane->crtc_y = orig.crtc_y;
11965 intel_plane->crtc_w = orig.crtc_w;
11966 intel_plane->crtc_h = orig.crtc_h;
11967 intel_plane->src_x = orig.src_x;
11968 intel_plane->src_y = orig.src_y;
11969 intel_plane->src_w = orig.src_w;
11970 intel_plane->src_h = orig.src_h;
11971 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011972
11973 return 0;
11974}
11975
Matt Roper3d7d6512014-06-10 08:28:13 -070011976/* Common destruction function for both primary and cursor planes */
11977static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011978{
11979 struct intel_plane *intel_plane = to_intel_plane(plane);
11980 drm_plane_cleanup(plane);
11981 kfree(intel_plane);
11982}
11983
11984static const struct drm_plane_funcs intel_primary_plane_funcs = {
11985 .update_plane = intel_primary_plane_setplane,
11986 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011987 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011988 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011989};
11990
11991static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11992 int pipe)
11993{
11994 struct intel_plane *primary;
11995 const uint32_t *intel_primary_formats;
11996 int num_formats;
11997
11998 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11999 if (primary == NULL)
12000 return NULL;
12001
12002 primary->can_scale = false;
12003 primary->max_downscale = 1;
12004 primary->pipe = pipe;
12005 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053012006 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070012007 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12008 primary->plane = !pipe;
12009
12010 if (INTEL_INFO(dev)->gen <= 3) {
12011 intel_primary_formats = intel_primary_formats_gen2;
12012 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12013 } else {
12014 intel_primary_formats = intel_primary_formats_gen4;
12015 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12016 }
12017
12018 drm_universal_plane_init(dev, &primary->base, 0,
12019 &intel_primary_plane_funcs,
12020 intel_primary_formats, num_formats,
12021 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012022
12023 if (INTEL_INFO(dev)->gen >= 4) {
12024 if (!dev->mode_config.rotation_property)
12025 dev->mode_config.rotation_property =
12026 drm_mode_create_rotation_property(dev,
12027 BIT(DRM_ROTATE_0) |
12028 BIT(DRM_ROTATE_180));
12029 if (dev->mode_config.rotation_property)
12030 drm_object_attach_property(&primary->base.base,
12031 dev->mode_config.rotation_property,
12032 primary->rotation);
12033 }
12034
Matt Roper465c1202014-05-29 08:06:54 -070012035 return &primary->base;
12036}
12037
Matt Roper3d7d6512014-06-10 08:28:13 -070012038static int
12039intel_cursor_plane_disable(struct drm_plane *plane)
12040{
12041 if (!plane->fb)
12042 return 0;
12043
12044 BUG_ON(!plane->crtc);
12045
12046 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
12047}
12048
12049static int
12050intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
12051 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
12052 unsigned int crtc_w, unsigned int crtc_h,
12053 uint32_t src_x, uint32_t src_y,
12054 uint32_t src_w, uint32_t src_h)
12055{
12056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12057 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
12058 struct drm_i915_gem_object *obj = intel_fb->obj;
12059 struct drm_rect dest = {
12060 /* integer pixels */
12061 .x1 = crtc_x,
12062 .y1 = crtc_y,
12063 .x2 = crtc_x + crtc_w,
12064 .y2 = crtc_y + crtc_h,
12065 };
12066 struct drm_rect src = {
12067 /* 16.16 fixed point */
12068 .x1 = src_x,
12069 .y1 = src_y,
12070 .x2 = src_x + src_w,
12071 .y2 = src_y + src_h,
12072 };
12073 const struct drm_rect clip = {
12074 /* integer pixels */
Ville Syrjälä1add1432014-08-12 19:39:52 +030012075 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
12076 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
Matt Roper3d7d6512014-06-10 08:28:13 -070012077 };
12078 bool visible;
12079 int ret;
12080
12081 ret = drm_plane_helper_check_update(plane, crtc, fb,
12082 &src, &dest, &clip,
12083 DRM_PLANE_HELPER_NO_SCALING,
12084 DRM_PLANE_HELPER_NO_SCALING,
12085 true, true, &visible);
12086 if (ret)
12087 return ret;
12088
12089 crtc->cursor_x = crtc_x;
12090 crtc->cursor_y = crtc_y;
12091 if (fb != crtc->cursor->fb) {
12092 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
12093 } else {
12094 intel_crtc_update_cursor(crtc, visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020012095
12096 intel_frontbuffer_flip(crtc->dev,
12097 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
12098
Matt Roper3d7d6512014-06-10 08:28:13 -070012099 return 0;
12100 }
12101}
12102static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12103 .update_plane = intel_cursor_plane_update,
12104 .disable_plane = intel_cursor_plane_disable,
12105 .destroy = intel_plane_destroy,
12106};
12107
12108static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12109 int pipe)
12110{
12111 struct intel_plane *cursor;
12112
12113 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12114 if (cursor == NULL)
12115 return NULL;
12116
12117 cursor->can_scale = false;
12118 cursor->max_downscale = 1;
12119 cursor->pipe = pipe;
12120 cursor->plane = pipe;
12121
12122 drm_universal_plane_init(dev, &cursor->base, 0,
12123 &intel_cursor_plane_funcs,
12124 intel_cursor_formats,
12125 ARRAY_SIZE(intel_cursor_formats),
12126 DRM_PLANE_TYPE_CURSOR);
12127 return &cursor->base;
12128}
12129
Hannes Ederb358d0a2008-12-18 21:18:47 +010012130static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012131{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012132 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012133 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012134 struct drm_plane *primary = NULL;
12135 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012136 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012137
Daniel Vetter955382f2013-09-19 14:05:45 +020012138 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012139 if (intel_crtc == NULL)
12140 return;
12141
Matt Roper465c1202014-05-29 08:06:54 -070012142 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012143 if (!primary)
12144 goto fail;
12145
12146 cursor = intel_cursor_plane_create(dev, pipe);
12147 if (!cursor)
12148 goto fail;
12149
Matt Roper465c1202014-05-29 08:06:54 -070012150 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012151 cursor, &intel_crtc_funcs);
12152 if (ret)
12153 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012154
12155 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012156 for (i = 0; i < 256; i++) {
12157 intel_crtc->lut_r[i] = i;
12158 intel_crtc->lut_g[i] = i;
12159 intel_crtc->lut_b[i] = i;
12160 }
12161
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012162 /*
12163 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012164 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012165 */
Jesse Barnes80824002009-09-10 15:28:06 -070012166 intel_crtc->pipe = pipe;
12167 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012168 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012169 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012170 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012171 }
12172
Chris Wilson4b0e3332014-05-30 16:35:26 +030012173 intel_crtc->cursor_base = ~0;
12174 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012175 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012176
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012177 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12178 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12179 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12180 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12181
Jesse Barnes79e53942008-11-07 14:24:08 -080012182 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012183
12184 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012185 return;
12186
12187fail:
12188 if (primary)
12189 drm_plane_cleanup(primary);
12190 if (cursor)
12191 drm_plane_cleanup(cursor);
12192 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012193}
12194
Jesse Barnes752aa882013-10-31 18:55:49 +020012195enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12196{
12197 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012198 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012199
Rob Clark51fd3712013-11-19 12:10:12 -050012200 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012201
12202 if (!encoder)
12203 return INVALID_PIPE;
12204
12205 return to_intel_crtc(encoder->crtc)->pipe;
12206}
12207
Carl Worth08d7b3d2009-04-29 14:43:54 -070012208int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012209 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012210{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012211 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012212 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012213 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012214
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012215 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12216 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012217
Rob Clark7707e652014-07-17 23:30:04 -040012218 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012219
Rob Clark7707e652014-07-17 23:30:04 -040012220 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012221 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012222 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012223 }
12224
Rob Clark7707e652014-07-17 23:30:04 -040012225 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012226 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012227
Daniel Vetterc05422d2009-08-11 16:05:30 +020012228 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012229}
12230
Daniel Vetter66a92782012-07-12 20:08:18 +020012231static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012232{
Daniel Vetter66a92782012-07-12 20:08:18 +020012233 struct drm_device *dev = encoder->base.dev;
12234 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012235 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012236 int entry = 0;
12237
Damien Lespiaub2784e12014-08-05 11:29:37 +010012238 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012239 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012240 index_mask |= (1 << entry);
12241
Jesse Barnes79e53942008-11-07 14:24:08 -080012242 entry++;
12243 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012244
Jesse Barnes79e53942008-11-07 14:24:08 -080012245 return index_mask;
12246}
12247
Chris Wilson4d302442010-12-14 19:21:29 +000012248static bool has_edp_a(struct drm_device *dev)
12249{
12250 struct drm_i915_private *dev_priv = dev->dev_private;
12251
12252 if (!IS_MOBILE(dev))
12253 return false;
12254
12255 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12256 return false;
12257
Damien Lespiaue3589902014-02-07 19:12:50 +000012258 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012259 return false;
12260
12261 return true;
12262}
12263
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012264const char *intel_output_name(int output)
12265{
12266 static const char *names[] = {
12267 [INTEL_OUTPUT_UNUSED] = "Unused",
12268 [INTEL_OUTPUT_ANALOG] = "Analog",
12269 [INTEL_OUTPUT_DVO] = "DVO",
12270 [INTEL_OUTPUT_SDVO] = "SDVO",
12271 [INTEL_OUTPUT_LVDS] = "LVDS",
12272 [INTEL_OUTPUT_TVOUT] = "TV",
12273 [INTEL_OUTPUT_HDMI] = "HDMI",
12274 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12275 [INTEL_OUTPUT_EDP] = "eDP",
12276 [INTEL_OUTPUT_DSI] = "DSI",
12277 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12278 };
12279
12280 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12281 return "Invalid";
12282
12283 return names[output];
12284}
12285
Jesse Barnes84b4e042014-06-25 08:24:29 -070012286static bool intel_crt_present(struct drm_device *dev)
12287{
12288 struct drm_i915_private *dev_priv = dev->dev_private;
12289
12290 if (IS_ULT(dev))
12291 return false;
12292
12293 if (IS_CHERRYVIEW(dev))
12294 return false;
12295
12296 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12297 return false;
12298
12299 return true;
12300}
12301
Jesse Barnes79e53942008-11-07 14:24:08 -080012302static void intel_setup_outputs(struct drm_device *dev)
12303{
Eric Anholt725e30a2009-01-22 13:01:02 -080012304 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012305 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012306 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012307
Daniel Vetterc9093352013-06-06 22:22:47 +020012308 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012309
Jesse Barnes84b4e042014-06-25 08:24:29 -070012310 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012311 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012312
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012313 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012314 int found;
12315
12316 /* Haswell uses DDI functions to detect digital outputs */
12317 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12318 /* DDI A only supports eDP */
12319 if (found)
12320 intel_ddi_init(dev, PORT_A);
12321
12322 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12323 * register */
12324 found = I915_READ(SFUSE_STRAP);
12325
12326 if (found & SFUSE_STRAP_DDIB_DETECTED)
12327 intel_ddi_init(dev, PORT_B);
12328 if (found & SFUSE_STRAP_DDIC_DETECTED)
12329 intel_ddi_init(dev, PORT_C);
12330 if (found & SFUSE_STRAP_DDID_DETECTED)
12331 intel_ddi_init(dev, PORT_D);
12332 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012333 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012334 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012335
12336 if (has_edp_a(dev))
12337 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012338
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012339 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012340 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012341 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012342 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012343 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012344 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012345 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012346 }
12347
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012348 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012349 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012350
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012351 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012352 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012353
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012354 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012355 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012356
Daniel Vetter270b3042012-10-27 15:52:05 +020012357 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012358 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012359 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012360 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12361 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12362 PORT_B);
12363 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12364 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12365 }
12366
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012367 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12368 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12369 PORT_C);
12370 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012371 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012372 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012373
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012374 if (IS_CHERRYVIEW(dev)) {
12375 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12376 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12377 PORT_D);
12378 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12379 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12380 }
12381 }
12382
Jani Nikula3cfca972013-08-27 15:12:26 +030012383 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012384 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012385 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012386
Paulo Zanonie2debe92013-02-18 19:00:27 -030012387 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012388 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012389 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012390 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12391 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012392 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012393 }
Ma Ling27185ae2009-08-24 13:50:23 +080012394
Imre Deake7281ea2013-05-08 13:14:08 +030012395 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012396 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012397 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012398
12399 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012400
Paulo Zanonie2debe92013-02-18 19:00:27 -030012401 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012402 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012403 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012404 }
Ma Ling27185ae2009-08-24 13:50:23 +080012405
Paulo Zanonie2debe92013-02-18 19:00:27 -030012406 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012407
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012408 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12409 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012410 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012411 }
Imre Deake7281ea2013-05-08 13:14:08 +030012412 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012413 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012414 }
Ma Ling27185ae2009-08-24 13:50:23 +080012415
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012416 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012417 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012418 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012419 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012420 intel_dvo_init(dev);
12421
Zhenyu Wang103a1962009-11-27 11:44:36 +080012422 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012423 intel_tv_init(dev);
12424
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012425 intel_edp_psr_init(dev);
12426
Damien Lespiaub2784e12014-08-05 11:29:37 +010012427 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012428 encoder->base.possible_crtcs = encoder->crtc_mask;
12429 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012430 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012431 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012432
Paulo Zanonidde86e22012-12-01 12:04:25 -020012433 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012434
12435 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012436}
12437
12438static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12439{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012440 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012441 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012442
Daniel Vetteref2d6332014-02-10 18:00:38 +010012443 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012444 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012445 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012446 drm_gem_object_unreference(&intel_fb->obj->base);
12447 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012448 kfree(intel_fb);
12449}
12450
12451static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012452 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012453 unsigned int *handle)
12454{
12455 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012456 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012457
Chris Wilson05394f32010-11-08 19:18:58 +000012458 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012459}
12460
12461static const struct drm_framebuffer_funcs intel_fb_funcs = {
12462 .destroy = intel_user_framebuffer_destroy,
12463 .create_handle = intel_user_framebuffer_create_handle,
12464};
12465
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012466static int intel_framebuffer_init(struct drm_device *dev,
12467 struct intel_framebuffer *intel_fb,
12468 struct drm_mode_fb_cmd2 *mode_cmd,
12469 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012470{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012471 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012472 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012473 int ret;
12474
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012475 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12476
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012477 if (obj->tiling_mode == I915_TILING_Y) {
12478 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012479 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012480 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012481
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012482 if (mode_cmd->pitches[0] & 63) {
12483 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12484 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012485 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012486 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012487
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012488 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12489 pitch_limit = 32*1024;
12490 } else if (INTEL_INFO(dev)->gen >= 4) {
12491 if (obj->tiling_mode)
12492 pitch_limit = 16*1024;
12493 else
12494 pitch_limit = 32*1024;
12495 } else if (INTEL_INFO(dev)->gen >= 3) {
12496 if (obj->tiling_mode)
12497 pitch_limit = 8*1024;
12498 else
12499 pitch_limit = 16*1024;
12500 } else
12501 /* XXX DSPC is limited to 4k tiled */
12502 pitch_limit = 8*1024;
12503
12504 if (mode_cmd->pitches[0] > pitch_limit) {
12505 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12506 obj->tiling_mode ? "tiled" : "linear",
12507 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012508 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012509 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012510
12511 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012512 mode_cmd->pitches[0] != obj->stride) {
12513 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12514 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012515 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012516 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012517
Ville Syrjälä57779d02012-10-31 17:50:14 +020012518 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012519 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012520 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012521 case DRM_FORMAT_RGB565:
12522 case DRM_FORMAT_XRGB8888:
12523 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012524 break;
12525 case DRM_FORMAT_XRGB1555:
12526 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012527 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012528 DRM_DEBUG("unsupported pixel format: %s\n",
12529 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012530 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012531 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012532 break;
12533 case DRM_FORMAT_XBGR8888:
12534 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012535 case DRM_FORMAT_XRGB2101010:
12536 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012537 case DRM_FORMAT_XBGR2101010:
12538 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012539 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012540 DRM_DEBUG("unsupported pixel format: %s\n",
12541 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012542 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012543 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012544 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012545 case DRM_FORMAT_YUYV:
12546 case DRM_FORMAT_UYVY:
12547 case DRM_FORMAT_YVYU:
12548 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012549 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012550 DRM_DEBUG("unsupported pixel format: %s\n",
12551 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012552 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012553 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012554 break;
12555 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012556 DRM_DEBUG("unsupported pixel format: %s\n",
12557 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012558 return -EINVAL;
12559 }
12560
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012561 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12562 if (mode_cmd->offsets[0] != 0)
12563 return -EINVAL;
12564
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012565 aligned_height = intel_align_height(dev, mode_cmd->height,
12566 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012567 /* FIXME drm helper for size checks (especially planar formats)? */
12568 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12569 return -EINVAL;
12570
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012571 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12572 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012573 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012574
Jesse Barnes79e53942008-11-07 14:24:08 -080012575 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12576 if (ret) {
12577 DRM_ERROR("framebuffer init failed %d\n", ret);
12578 return ret;
12579 }
12580
Jesse Barnes79e53942008-11-07 14:24:08 -080012581 return 0;
12582}
12583
Jesse Barnes79e53942008-11-07 14:24:08 -080012584static struct drm_framebuffer *
12585intel_user_framebuffer_create(struct drm_device *dev,
12586 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012587 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012588{
Chris Wilson05394f32010-11-08 19:18:58 +000012589 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012590
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012591 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12592 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012593 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012594 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012595
Chris Wilsond2dff872011-04-19 08:36:26 +010012596 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012597}
12598
Daniel Vetter4520f532013-10-09 09:18:51 +020012599#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012600static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012601{
12602}
12603#endif
12604
Jesse Barnes79e53942008-11-07 14:24:08 -080012605static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012606 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012607 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012608};
12609
Jesse Barnese70236a2009-09-21 10:42:27 -070012610/* Set up chip specific display functions */
12611static void intel_init_display(struct drm_device *dev)
12612{
12613 struct drm_i915_private *dev_priv = dev->dev_private;
12614
Daniel Vetteree9300b2013-06-03 22:40:22 +020012615 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12616 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012617 else if (IS_CHERRYVIEW(dev))
12618 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012619 else if (IS_VALLEYVIEW(dev))
12620 dev_priv->display.find_dpll = vlv_find_best_dpll;
12621 else if (IS_PINEVIEW(dev))
12622 dev_priv->display.find_dpll = pnv_find_best_dpll;
12623 else
12624 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12625
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012626 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012627 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012628 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012629 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012630 dev_priv->display.crtc_enable = haswell_crtc_enable;
12631 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012632 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012633 dev_priv->display.update_primary_plane =
12634 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012635 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012636 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012637 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012638 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012639 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12640 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012641 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012642 dev_priv->display.update_primary_plane =
12643 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012644 } else if (IS_VALLEYVIEW(dev)) {
12645 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012646 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012647 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12648 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12649 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12650 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012651 dev_priv->display.update_primary_plane =
12652 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012653 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012654 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012655 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012656 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012657 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12658 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012659 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012660 dev_priv->display.update_primary_plane =
12661 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012662 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012663
Jesse Barnese70236a2009-09-21 10:42:27 -070012664 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012665 if (IS_VALLEYVIEW(dev))
12666 dev_priv->display.get_display_clock_speed =
12667 valleyview_get_display_clock_speed;
12668 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012669 dev_priv->display.get_display_clock_speed =
12670 i945_get_display_clock_speed;
12671 else if (IS_I915G(dev))
12672 dev_priv->display.get_display_clock_speed =
12673 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012674 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012675 dev_priv->display.get_display_clock_speed =
12676 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012677 else if (IS_PINEVIEW(dev))
12678 dev_priv->display.get_display_clock_speed =
12679 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012680 else if (IS_I915GM(dev))
12681 dev_priv->display.get_display_clock_speed =
12682 i915gm_get_display_clock_speed;
12683 else if (IS_I865G(dev))
12684 dev_priv->display.get_display_clock_speed =
12685 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012686 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012687 dev_priv->display.get_display_clock_speed =
12688 i855_get_display_clock_speed;
12689 else /* 852, 830 */
12690 dev_priv->display.get_display_clock_speed =
12691 i830_get_display_clock_speed;
12692
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012693 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012694 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012695 } else if (IS_GEN5(dev)) {
12696 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12697 dev_priv->display.write_eld = ironlake_write_eld;
12698 } else if (IS_GEN6(dev)) {
12699 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12700 dev_priv->display.write_eld = ironlake_write_eld;
12701 dev_priv->display.modeset_global_resources =
12702 snb_modeset_global_resources;
12703 } else if (IS_IVYBRIDGE(dev)) {
12704 /* FIXME: detect B0+ stepping and use auto training */
12705 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12706 dev_priv->display.write_eld = ironlake_write_eld;
12707 dev_priv->display.modeset_global_resources =
12708 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012709 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012710 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12711 dev_priv->display.write_eld = haswell_write_eld;
12712 dev_priv->display.modeset_global_resources =
12713 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012714 } else if (IS_VALLEYVIEW(dev)) {
12715 dev_priv->display.modeset_global_resources =
12716 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012717 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012718 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012719
12720 /* Default just returns -ENODEV to indicate unsupported */
12721 dev_priv->display.queue_flip = intel_default_queue_flip;
12722
12723 switch (INTEL_INFO(dev)->gen) {
12724 case 2:
12725 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12726 break;
12727
12728 case 3:
12729 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12730 break;
12731
12732 case 4:
12733 case 5:
12734 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12735 break;
12736
12737 case 6:
12738 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12739 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012740 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012741 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012742 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12743 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012744 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012745
12746 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012747
12748 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012749}
12750
Jesse Barnesb690e962010-07-19 13:53:12 -070012751/*
12752 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12753 * resume, or other times. This quirk makes sure that's the case for
12754 * affected systems.
12755 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012756static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012757{
12758 struct drm_i915_private *dev_priv = dev->dev_private;
12759
12760 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012761 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012762}
12763
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012764static void quirk_pipeb_force(struct drm_device *dev)
12765{
12766 struct drm_i915_private *dev_priv = dev->dev_private;
12767
12768 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12769 DRM_INFO("applying pipe b force quirk\n");
12770}
12771
Keith Packard435793d2011-07-12 14:56:22 -070012772/*
12773 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12774 */
12775static void quirk_ssc_force_disable(struct drm_device *dev)
12776{
12777 struct drm_i915_private *dev_priv = dev->dev_private;
12778 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012779 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012780}
12781
Carsten Emde4dca20e2012-03-15 15:56:26 +010012782/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012783 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12784 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012785 */
12786static void quirk_invert_brightness(struct drm_device *dev)
12787{
12788 struct drm_i915_private *dev_priv = dev->dev_private;
12789 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012790 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012791}
12792
Scot Doyle9c72cc62014-07-03 23:27:50 +000012793/* Some VBT's incorrectly indicate no backlight is present */
12794static void quirk_backlight_present(struct drm_device *dev)
12795{
12796 struct drm_i915_private *dev_priv = dev->dev_private;
12797 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12798 DRM_INFO("applying backlight present quirk\n");
12799}
12800
Jesse Barnesb690e962010-07-19 13:53:12 -070012801struct intel_quirk {
12802 int device;
12803 int subsystem_vendor;
12804 int subsystem_device;
12805 void (*hook)(struct drm_device *dev);
12806};
12807
Egbert Eich5f85f172012-10-14 15:46:38 +020012808/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12809struct intel_dmi_quirk {
12810 void (*hook)(struct drm_device *dev);
12811 const struct dmi_system_id (*dmi_id_list)[];
12812};
12813
12814static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12815{
12816 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12817 return 1;
12818}
12819
12820static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12821 {
12822 .dmi_id_list = &(const struct dmi_system_id[]) {
12823 {
12824 .callback = intel_dmi_reverse_brightness,
12825 .ident = "NCR Corporation",
12826 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12827 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12828 },
12829 },
12830 { } /* terminating entry */
12831 },
12832 .hook = quirk_invert_brightness,
12833 },
12834};
12835
Ben Widawskyc43b5632012-04-16 14:07:40 -070012836static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012837 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012838 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012839
Jesse Barnesb690e962010-07-19 13:53:12 -070012840 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12841 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12842
Jesse Barnesb690e962010-07-19 13:53:12 -070012843 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12844 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12845
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012846 /* 830 needs to leave pipe A & dpll A up */
12847 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12848
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012849 /* 830 needs to leave pipe B & dpll B up */
12850 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12851
Keith Packard435793d2011-07-12 14:56:22 -070012852 /* Lenovo U160 cannot use SSC on LVDS */
12853 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012854
12855 /* Sony Vaio Y cannot use SSC on LVDS */
12856 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012857
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012858 /* Acer Aspire 5734Z must invert backlight brightness */
12859 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12860
12861 /* Acer/eMachines G725 */
12862 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12863
12864 /* Acer/eMachines e725 */
12865 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12866
12867 /* Acer/Packard Bell NCL20 */
12868 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12869
12870 /* Acer Aspire 4736Z */
12871 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012872
12873 /* Acer Aspire 5336 */
12874 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012875
12876 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12877 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012878
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012879 /* Acer C720 Chromebook (Core i3 4005U) */
12880 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12881
Scot Doyled4967d82014-07-03 23:27:52 +000012882 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12883 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012884
12885 /* HP Chromebook 14 (Celeron 2955U) */
12886 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012887};
12888
12889static void intel_init_quirks(struct drm_device *dev)
12890{
12891 struct pci_dev *d = dev->pdev;
12892 int i;
12893
12894 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12895 struct intel_quirk *q = &intel_quirks[i];
12896
12897 if (d->device == q->device &&
12898 (d->subsystem_vendor == q->subsystem_vendor ||
12899 q->subsystem_vendor == PCI_ANY_ID) &&
12900 (d->subsystem_device == q->subsystem_device ||
12901 q->subsystem_device == PCI_ANY_ID))
12902 q->hook(dev);
12903 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012904 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12905 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12906 intel_dmi_quirks[i].hook(dev);
12907 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012908}
12909
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012910/* Disable the VGA plane that we never use */
12911static void i915_disable_vga(struct drm_device *dev)
12912{
12913 struct drm_i915_private *dev_priv = dev->dev_private;
12914 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012915 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012916
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012917 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012918 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012919 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012920 sr1 = inb(VGA_SR_DATA);
12921 outb(sr1 | 1<<5, VGA_SR_DATA);
12922 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12923 udelay(300);
12924
Ville Syrjälä69769f92014-08-15 01:22:08 +030012925 /*
12926 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12927 * from S3 without preserving (some of?) the other bits.
12928 */
12929 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012930 POSTING_READ(vga_reg);
12931}
12932
Daniel Vetterf8175862012-04-10 15:50:11 +020012933void intel_modeset_init_hw(struct drm_device *dev)
12934{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012935 intel_prepare_ddi(dev);
12936
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012937 if (IS_VALLEYVIEW(dev))
12938 vlv_update_cdclk(dev);
12939
Daniel Vetterf8175862012-04-10 15:50:11 +020012940 intel_init_clock_gating(dev);
12941
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012942 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012943}
12944
Imre Deak7d708ee2013-04-17 14:04:50 +030012945void intel_modeset_suspend_hw(struct drm_device *dev)
12946{
12947 intel_suspend_hw(dev);
12948}
12949
Jesse Barnes79e53942008-11-07 14:24:08 -080012950void intel_modeset_init(struct drm_device *dev)
12951{
Jesse Barnes652c3932009-08-17 13:31:43 -070012952 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012953 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012954 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012955 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012956
12957 drm_mode_config_init(dev);
12958
12959 dev->mode_config.min_width = 0;
12960 dev->mode_config.min_height = 0;
12961
Dave Airlie019d96c2011-09-29 16:20:42 +010012962 dev->mode_config.preferred_depth = 24;
12963 dev->mode_config.prefer_shadow = 1;
12964
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012965 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012966
Jesse Barnesb690e962010-07-19 13:53:12 -070012967 intel_init_quirks(dev);
12968
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012969 intel_init_pm(dev);
12970
Ben Widawskye3c74752013-04-05 13:12:39 -070012971 if (INTEL_INFO(dev)->num_pipes == 0)
12972 return;
12973
Jesse Barnese70236a2009-09-21 10:42:27 -070012974 intel_init_display(dev);
12975
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012976 if (IS_GEN2(dev)) {
12977 dev->mode_config.max_width = 2048;
12978 dev->mode_config.max_height = 2048;
12979 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012980 dev->mode_config.max_width = 4096;
12981 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012982 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012983 dev->mode_config.max_width = 8192;
12984 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012985 }
Damien Lespiau068be562014-03-28 14:17:49 +000012986
Ville Syrjälädc41c152014-08-13 11:57:05 +030012987 if (IS_845G(dev) || IS_I865G(dev)) {
12988 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12989 dev->mode_config.cursor_height = 1023;
12990 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012991 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12992 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12993 } else {
12994 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12995 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12996 }
12997
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012998 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012999
Zhao Yakui28c97732009-10-09 11:39:41 +080013000 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013001 INTEL_INFO(dev)->num_pipes,
13002 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013003
Damien Lespiau055e3932014-08-18 13:49:10 +010013004 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013005 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013006 for_each_sprite(pipe, sprite) {
13007 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013008 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013009 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013010 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013011 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013012 }
13013
Jesse Barnesf42bb702013-12-16 16:34:23 -080013014 intel_init_dpio(dev);
13015
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013016 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013017
Ville Syrjälä69769f92014-08-15 01:22:08 +030013018 /* save the BIOS value before clobbering it */
13019 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013020 /* Just disable it once at startup */
13021 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013022 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013023
13024 /* Just in case the BIOS is doing something questionable. */
13025 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013026
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013027 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013028 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013029 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013030
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013031 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013032 if (!crtc->active)
13033 continue;
13034
Jesse Barnes46f297f2014-03-07 08:57:48 -080013035 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013036 * Note that reserving the BIOS fb up front prevents us
13037 * from stuffing other stolen allocations like the ring
13038 * on top. This prevents some ugliness at boot time, and
13039 * can even allow for smooth boot transitions if the BIOS
13040 * fb is large enough for the active pipe configuration.
13041 */
13042 if (dev_priv->display.get_plane_config) {
13043 dev_priv->display.get_plane_config(crtc,
13044 &crtc->plane_config);
13045 /*
13046 * If the fb is shared between multiple heads, we'll
13047 * just get the first one.
13048 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013049 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013050 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013051 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013052}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013053
Daniel Vetter7fad7982012-07-04 17:51:47 +020013054static void intel_enable_pipe_a(struct drm_device *dev)
13055{
13056 struct intel_connector *connector;
13057 struct drm_connector *crt = NULL;
13058 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013059 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013060
13061 /* We can't just switch on the pipe A, we need to set things up with a
13062 * proper mode and output configuration. As a gross hack, enable pipe A
13063 * by enabling the load detect pipe once. */
13064 list_for_each_entry(connector,
13065 &dev->mode_config.connector_list,
13066 base.head) {
13067 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13068 crt = &connector->base;
13069 break;
13070 }
13071 }
13072
13073 if (!crt)
13074 return;
13075
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013076 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13077 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013078}
13079
Daniel Vetterfa555832012-10-10 23:14:00 +020013080static bool
13081intel_check_plane_mapping(struct intel_crtc *crtc)
13082{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013083 struct drm_device *dev = crtc->base.dev;
13084 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013085 u32 reg, val;
13086
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013087 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013088 return true;
13089
13090 reg = DSPCNTR(!crtc->plane);
13091 val = I915_READ(reg);
13092
13093 if ((val & DISPLAY_PLANE_ENABLE) &&
13094 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13095 return false;
13096
13097 return true;
13098}
13099
Daniel Vetter24929352012-07-02 20:28:59 +020013100static void intel_sanitize_crtc(struct intel_crtc *crtc)
13101{
13102 struct drm_device *dev = crtc->base.dev;
13103 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013104 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013105
Daniel Vetter24929352012-07-02 20:28:59 +020013106 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013107 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013108 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13109
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013110 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013111 if (crtc->active) {
13112 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013113 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013114 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013115 drm_vblank_off(dev, crtc->pipe);
13116
Daniel Vetter24929352012-07-02 20:28:59 +020013117 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013118 * disable the crtc (and hence change the state) if it is wrong. Note
13119 * that gen4+ has a fixed plane -> pipe mapping. */
13120 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013121 struct intel_connector *connector;
13122 bool plane;
13123
Daniel Vetter24929352012-07-02 20:28:59 +020013124 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13125 crtc->base.base.id);
13126
13127 /* Pipe has the wrong plane attached and the plane is active.
13128 * Temporarily change the plane mapping and disable everything
13129 * ... */
13130 plane = crtc->plane;
13131 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013132 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013133 dev_priv->display.crtc_disable(&crtc->base);
13134 crtc->plane = plane;
13135
13136 /* ... and break all links. */
13137 list_for_each_entry(connector, &dev->mode_config.connector_list,
13138 base.head) {
13139 if (connector->encoder->base.crtc != &crtc->base)
13140 continue;
13141
Egbert Eich7f1950f2014-04-25 10:56:22 +020013142 connector->base.dpms = DRM_MODE_DPMS_OFF;
13143 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013144 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013145 /* multiple connectors may have the same encoder:
13146 * handle them and break crtc link separately */
13147 list_for_each_entry(connector, &dev->mode_config.connector_list,
13148 base.head)
13149 if (connector->encoder->base.crtc == &crtc->base) {
13150 connector->encoder->base.crtc = NULL;
13151 connector->encoder->connectors_active = false;
13152 }
Daniel Vetter24929352012-07-02 20:28:59 +020013153
13154 WARN_ON(crtc->active);
13155 crtc->base.enabled = false;
13156 }
Daniel Vetter24929352012-07-02 20:28:59 +020013157
Daniel Vetter7fad7982012-07-04 17:51:47 +020013158 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13159 crtc->pipe == PIPE_A && !crtc->active) {
13160 /* BIOS forgot to enable pipe A, this mostly happens after
13161 * resume. Force-enable the pipe to fix this, the update_dpms
13162 * call below we restore the pipe to the right state, but leave
13163 * the required bits on. */
13164 intel_enable_pipe_a(dev);
13165 }
13166
Daniel Vetter24929352012-07-02 20:28:59 +020013167 /* Adjust the state of the output pipe according to whether we
13168 * have active connectors/encoders. */
13169 intel_crtc_update_dpms(&crtc->base);
13170
13171 if (crtc->active != crtc->base.enabled) {
13172 struct intel_encoder *encoder;
13173
13174 /* This can happen either due to bugs in the get_hw_state
13175 * functions or because the pipe is force-enabled due to the
13176 * pipe A quirk. */
13177 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13178 crtc->base.base.id,
13179 crtc->base.enabled ? "enabled" : "disabled",
13180 crtc->active ? "enabled" : "disabled");
13181
13182 crtc->base.enabled = crtc->active;
13183
13184 /* Because we only establish the connector -> encoder ->
13185 * crtc links if something is active, this means the
13186 * crtc is now deactivated. Break the links. connector
13187 * -> encoder links are only establish when things are
13188 * actually up, hence no need to break them. */
13189 WARN_ON(crtc->active);
13190
13191 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13192 WARN_ON(encoder->connectors_active);
13193 encoder->base.crtc = NULL;
13194 }
13195 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013196
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013197 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013198 /*
13199 * We start out with underrun reporting disabled to avoid races.
13200 * For correct bookkeeping mark this on active crtcs.
13201 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013202 * Also on gmch platforms we dont have any hardware bits to
13203 * disable the underrun reporting. Which means we need to start
13204 * out with underrun reporting disabled also on inactive pipes,
13205 * since otherwise we'll complain about the garbage we read when
13206 * e.g. coming up after runtime pm.
13207 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013208 * No protection against concurrent access is required - at
13209 * worst a fifo underrun happens which also sets this to false.
13210 */
13211 crtc->cpu_fifo_underrun_disabled = true;
13212 crtc->pch_fifo_underrun_disabled = true;
13213 }
Daniel Vetter24929352012-07-02 20:28:59 +020013214}
13215
13216static void intel_sanitize_encoder(struct intel_encoder *encoder)
13217{
13218 struct intel_connector *connector;
13219 struct drm_device *dev = encoder->base.dev;
13220
13221 /* We need to check both for a crtc link (meaning that the
13222 * encoder is active and trying to read from a pipe) and the
13223 * pipe itself being active. */
13224 bool has_active_crtc = encoder->base.crtc &&
13225 to_intel_crtc(encoder->base.crtc)->active;
13226
13227 if (encoder->connectors_active && !has_active_crtc) {
13228 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13229 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013230 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013231
13232 /* Connector is active, but has no active pipe. This is
13233 * fallout from our resume register restoring. Disable
13234 * the encoder manually again. */
13235 if (encoder->base.crtc) {
13236 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13237 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013238 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013239 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013240 if (encoder->post_disable)
13241 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013242 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013243 encoder->base.crtc = NULL;
13244 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013245
13246 /* Inconsistent output/port/pipe state happens presumably due to
13247 * a bug in one of the get_hw_state functions. Or someplace else
13248 * in our code, like the register restore mess on resume. Clamp
13249 * things to off as a safer default. */
13250 list_for_each_entry(connector,
13251 &dev->mode_config.connector_list,
13252 base.head) {
13253 if (connector->encoder != encoder)
13254 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013255 connector->base.dpms = DRM_MODE_DPMS_OFF;
13256 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013257 }
13258 }
13259 /* Enabled encoders without active connectors will be fixed in
13260 * the crtc fixup. */
13261}
13262
Imre Deak04098752014-02-18 00:02:16 +020013263void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013264{
13265 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013266 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013267
Imre Deak04098752014-02-18 00:02:16 +020013268 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13269 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13270 i915_disable_vga(dev);
13271 }
13272}
13273
13274void i915_redisable_vga(struct drm_device *dev)
13275{
13276 struct drm_i915_private *dev_priv = dev->dev_private;
13277
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013278 /* This function can be called both from intel_modeset_setup_hw_state or
13279 * at a very early point in our resume sequence, where the power well
13280 * structures are not yet restored. Since this function is at a very
13281 * paranoid "someone might have enabled VGA while we were not looking"
13282 * level, just check if the power well is enabled instead of trying to
13283 * follow the "don't touch the power well if we don't need it" policy
13284 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020013285 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013286 return;
13287
Imre Deak04098752014-02-18 00:02:16 +020013288 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013289}
13290
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013291static bool primary_get_hw_state(struct intel_crtc *crtc)
13292{
13293 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13294
13295 if (!crtc->active)
13296 return false;
13297
13298 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13299}
13300
Daniel Vetter30e984d2013-06-05 13:34:17 +020013301static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013302{
13303 struct drm_i915_private *dev_priv = dev->dev_private;
13304 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013305 struct intel_crtc *crtc;
13306 struct intel_encoder *encoder;
13307 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013308 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013309
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013310 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013311 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013312
Daniel Vetter99535992014-04-13 12:00:33 +020013313 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13314
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013315 crtc->active = dev_priv->display.get_pipe_config(crtc,
13316 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013317
13318 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013319 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013320
13321 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13322 crtc->base.base.id,
13323 crtc->active ? "enabled" : "disabled");
13324 }
13325
Daniel Vetter53589012013-06-05 13:34:16 +020013326 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13327 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13328
13329 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13330 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013331 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013332 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13333 pll->active++;
13334 }
13335 pll->refcount = pll->active;
13336
Daniel Vetter35c95372013-07-17 06:55:04 +020013337 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13338 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013339
13340 if (pll->refcount)
13341 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013342 }
13343
Damien Lespiaub2784e12014-08-05 11:29:37 +010013344 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013345 pipe = 0;
13346
13347 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013348 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13349 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013350 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013351 } else {
13352 encoder->base.crtc = NULL;
13353 }
13354
13355 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013356 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013357 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013358 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013359 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013360 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013361 }
13362
13363 list_for_each_entry(connector, &dev->mode_config.connector_list,
13364 base.head) {
13365 if (connector->get_hw_state(connector)) {
13366 connector->base.dpms = DRM_MODE_DPMS_ON;
13367 connector->encoder->connectors_active = true;
13368 connector->base.encoder = &connector->encoder->base;
13369 } else {
13370 connector->base.dpms = DRM_MODE_DPMS_OFF;
13371 connector->base.encoder = NULL;
13372 }
13373 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13374 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013375 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013376 connector->base.encoder ? "enabled" : "disabled");
13377 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013378}
13379
13380/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13381 * and i915 state tracking structures. */
13382void intel_modeset_setup_hw_state(struct drm_device *dev,
13383 bool force_restore)
13384{
13385 struct drm_i915_private *dev_priv = dev->dev_private;
13386 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013387 struct intel_crtc *crtc;
13388 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013389 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013390
13391 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013392
Jesse Barnesbabea612013-06-26 18:57:38 +030013393 /*
13394 * Now that we have the config, copy it to each CRTC struct
13395 * Note that this could go away if we move to using crtc_config
13396 * checking everywhere.
13397 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013398 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013399 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013400 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013401 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13402 crtc->base.base.id);
13403 drm_mode_debug_printmodeline(&crtc->base.mode);
13404 }
13405 }
13406
Daniel Vetter24929352012-07-02 20:28:59 +020013407 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013408 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013409 intel_sanitize_encoder(encoder);
13410 }
13411
Damien Lespiau055e3932014-08-18 13:49:10 +010013412 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013413 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13414 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013415 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013416 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013417
Daniel Vetter35c95372013-07-17 06:55:04 +020013418 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13419 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13420
13421 if (!pll->on || pll->active)
13422 continue;
13423
13424 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13425
13426 pll->disable(dev_priv, pll);
13427 pll->on = false;
13428 }
13429
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013430 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013431 ilk_wm_get_hw_state(dev);
13432
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013433 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013434 i915_redisable_vga(dev);
13435
Daniel Vetterf30da182013-04-11 20:22:50 +020013436 /*
13437 * We need to use raw interfaces for restoring state to avoid
13438 * checking (bogus) intermediate states.
13439 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013440 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013441 struct drm_crtc *crtc =
13442 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013443
13444 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013445 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013446 }
13447 } else {
13448 intel_modeset_update_staged_output_state(dev);
13449 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013450
13451 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013452}
13453
13454void intel_modeset_gem_init(struct drm_device *dev)
13455{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013456 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013457 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013458
Imre Deakae484342014-03-31 15:10:44 +030013459 mutex_lock(&dev->struct_mutex);
13460 intel_init_gt_powersave(dev);
13461 mutex_unlock(&dev->struct_mutex);
13462
Chris Wilson1833b132012-05-09 11:56:28 +010013463 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013464
13465 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013466
13467 /*
13468 * Make sure any fbs we allocated at startup are properly
13469 * pinned & fenced. When we do the allocation it's too early
13470 * for this.
13471 */
13472 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013473 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013474 obj = intel_fb_obj(c->primary->fb);
13475 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013476 continue;
13477
Matt Roper2ff8fde2014-07-08 07:50:07 -070013478 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013479 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13480 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013481 drm_framebuffer_unreference(c->primary->fb);
13482 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013483 }
13484 }
13485 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013486}
13487
Imre Deak4932e2c2014-02-11 17:12:48 +020013488void intel_connector_unregister(struct intel_connector *intel_connector)
13489{
13490 struct drm_connector *connector = &intel_connector->base;
13491
13492 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013493 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013494}
13495
Jesse Barnes79e53942008-11-07 14:24:08 -080013496void intel_modeset_cleanup(struct drm_device *dev)
13497{
Jesse Barnes652c3932009-08-17 13:31:43 -070013498 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013499 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013500
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013501 /*
13502 * Interrupts and polling as the first thing to avoid creating havoc.
13503 * Too much stuff here (turning of rps, connectors, ...) would
13504 * experience fancy races otherwise.
13505 */
13506 drm_irq_uninstall(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +030013507 intel_hpd_cancel_work(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013508 dev_priv->pm._irqs_disabled = true;
13509
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013510 /*
13511 * Due to the hpd irq storm handling the hotplug work can re-arm the
13512 * poll handlers. Hence disable polling after hpd handling is shut down.
13513 */
Keith Packardf87ea762010-10-03 19:36:26 -070013514 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013515
Jesse Barnes652c3932009-08-17 13:31:43 -070013516 mutex_lock(&dev->struct_mutex);
13517
Jesse Barnes723bfd72010-10-07 16:01:13 -070013518 intel_unregister_dsm_handler();
13519
Chris Wilson973d04f2011-07-08 12:22:37 +010013520 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013521
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013522 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013523
Daniel Vetter930ebb42012-06-29 23:32:16 +020013524 ironlake_teardown_rc6(dev);
13525
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013526 mutex_unlock(&dev->struct_mutex);
13527
Chris Wilson1630fe72011-07-08 12:22:42 +010013528 /* flush any delayed tasks or pending work */
13529 flush_scheduled_work();
13530
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013531 /* destroy the backlight and sysfs files before encoders/connectors */
13532 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013533 struct intel_connector *intel_connector;
13534
13535 intel_connector = to_intel_connector(connector);
13536 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013537 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013538
Jesse Barnes79e53942008-11-07 14:24:08 -080013539 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013540
13541 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013542
13543 mutex_lock(&dev->struct_mutex);
13544 intel_cleanup_gt_powersave(dev);
13545 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013546}
13547
Dave Airlie28d52042009-09-21 14:33:58 +100013548/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013549 * Return which encoder is currently attached for connector.
13550 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013551struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013552{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013553 return &intel_attached_encoder(connector)->base;
13554}
Jesse Barnes79e53942008-11-07 14:24:08 -080013555
Chris Wilsondf0e9242010-09-09 16:20:55 +010013556void intel_connector_attach_encoder(struct intel_connector *connector,
13557 struct intel_encoder *encoder)
13558{
13559 connector->encoder = encoder;
13560 drm_mode_connector_attach_encoder(&connector->base,
13561 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013562}
Dave Airlie28d52042009-09-21 14:33:58 +100013563
13564/*
13565 * set vga decode state - true == enable VGA decode
13566 */
13567int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13568{
13569 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013570 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013571 u16 gmch_ctrl;
13572
Chris Wilson75fa0412014-02-07 18:37:02 -020013573 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13574 DRM_ERROR("failed to read control word\n");
13575 return -EIO;
13576 }
13577
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013578 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13579 return 0;
13580
Dave Airlie28d52042009-09-21 14:33:58 +100013581 if (state)
13582 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13583 else
13584 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013585
13586 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13587 DRM_ERROR("failed to write control word\n");
13588 return -EIO;
13589 }
13590
Dave Airlie28d52042009-09-21 14:33:58 +100013591 return 0;
13592}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013593
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013594struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013595
13596 u32 power_well_driver;
13597
Chris Wilson63b66e52013-08-08 15:12:06 +020013598 int num_transcoders;
13599
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013600 struct intel_cursor_error_state {
13601 u32 control;
13602 u32 position;
13603 u32 base;
13604 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013605 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013606
13607 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013608 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013609 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013610 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013611 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013612
13613 struct intel_plane_error_state {
13614 u32 control;
13615 u32 stride;
13616 u32 size;
13617 u32 pos;
13618 u32 addr;
13619 u32 surface;
13620 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013621 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013622
13623 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013624 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013625 enum transcoder cpu_transcoder;
13626
13627 u32 conf;
13628
13629 u32 htotal;
13630 u32 hblank;
13631 u32 hsync;
13632 u32 vtotal;
13633 u32 vblank;
13634 u32 vsync;
13635 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013636};
13637
13638struct intel_display_error_state *
13639intel_display_capture_error_state(struct drm_device *dev)
13640{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013641 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013642 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013643 int transcoders[] = {
13644 TRANSCODER_A,
13645 TRANSCODER_B,
13646 TRANSCODER_C,
13647 TRANSCODER_EDP,
13648 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013649 int i;
13650
Chris Wilson63b66e52013-08-08 15:12:06 +020013651 if (INTEL_INFO(dev)->num_pipes == 0)
13652 return NULL;
13653
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013654 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013655 if (error == NULL)
13656 return NULL;
13657
Imre Deak190be112013-11-25 17:15:31 +020013658 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013659 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13660
Damien Lespiau055e3932014-08-18 13:49:10 +010013661 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013662 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013663 intel_display_power_enabled_unlocked(dev_priv,
13664 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013665 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013666 continue;
13667
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013668 error->cursor[i].control = I915_READ(CURCNTR(i));
13669 error->cursor[i].position = I915_READ(CURPOS(i));
13670 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013671
13672 error->plane[i].control = I915_READ(DSPCNTR(i));
13673 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013674 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013675 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013676 error->plane[i].pos = I915_READ(DSPPOS(i));
13677 }
Paulo Zanonica291362013-03-06 20:03:14 -030013678 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13679 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013680 if (INTEL_INFO(dev)->gen >= 4) {
13681 error->plane[i].surface = I915_READ(DSPSURF(i));
13682 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13683 }
13684
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013685 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013686
Sonika Jindal3abfce72014-07-21 15:23:43 +053013687 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013688 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013689 }
13690
13691 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13692 if (HAS_DDI(dev_priv->dev))
13693 error->num_transcoders++; /* Account for eDP. */
13694
13695 for (i = 0; i < error->num_transcoders; i++) {
13696 enum transcoder cpu_transcoder = transcoders[i];
13697
Imre Deakddf9c532013-11-27 22:02:02 +020013698 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013699 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013700 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013701 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013702 continue;
13703
Chris Wilson63b66e52013-08-08 15:12:06 +020013704 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13705
13706 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13707 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13708 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13709 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13710 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13711 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13712 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013713 }
13714
13715 return error;
13716}
13717
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013718#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13719
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013720void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013721intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013722 struct drm_device *dev,
13723 struct intel_display_error_state *error)
13724{
Damien Lespiau055e3932014-08-18 13:49:10 +010013725 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013726 int i;
13727
Chris Wilson63b66e52013-08-08 15:12:06 +020013728 if (!error)
13729 return;
13730
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013731 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013732 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013733 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013734 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013735 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013736 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013737 err_printf(m, " Power: %s\n",
13738 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013739 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013740 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013741
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013742 err_printf(m, "Plane [%d]:\n", i);
13743 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13744 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013745 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013746 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13747 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013748 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013749 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013750 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013751 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013752 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13753 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013754 }
13755
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013756 err_printf(m, "Cursor [%d]:\n", i);
13757 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13758 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13759 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013760 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013761
13762 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013763 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013764 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013765 err_printf(m, " Power: %s\n",
13766 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013767 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13768 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13769 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13770 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13771 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13772 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13773 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13774 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013775}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013776
13777void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13778{
13779 struct intel_crtc *crtc;
13780
13781 for_each_intel_crtc(dev, crtc) {
13782 struct intel_unpin_work *work;
13783 unsigned long irqflags;
13784
13785 spin_lock_irqsave(&dev->event_lock, irqflags);
13786
13787 work = crtc->unpin_work;
13788
13789 if (work && work->event &&
13790 work->event->base.file_priv == file) {
13791 kfree(work->event);
13792 work->event = NULL;
13793 }
13794
13795 spin_unlock_irqrestore(&dev->event_lock, irqflags);
13796 }
13797}