blob: a25ff006fdb0f92d941506fc53ea0ddfe42c7366 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Matt Roperc196e1d2015-01-21 16:35:48 -080040#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010041#include <drm/drm_dp_helper.h>
42#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070043#include <drm/drm_plane_helper.h>
44#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080045#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Matt Roper465c1202014-05-29 08:06:54 -070047/* Primary plane formats supported by all gen */
48#define COMMON_PRIMARY_FORMATS \
49 DRM_FORMAT_C8, \
50 DRM_FORMAT_RGB565, \
51 DRM_FORMAT_XRGB8888, \
52 DRM_FORMAT_ARGB8888
53
54/* Primary plane formats for gen <= 3 */
55static const uint32_t intel_primary_formats_gen2[] = {
56 COMMON_PRIMARY_FORMATS,
57 DRM_FORMAT_XRGB1555,
58 DRM_FORMAT_ARGB1555,
59};
60
61/* Primary plane formats for gen >= 4 */
62static const uint32_t intel_primary_formats_gen4[] = {
63 COMMON_PRIMARY_FORMATS, \
64 DRM_FORMAT_XBGR8888,
65 DRM_FORMAT_ABGR8888,
66 DRM_FORMAT_XRGB2101010,
67 DRM_FORMAT_ARGB2101010,
68 DRM_FORMAT_XBGR2101010,
69 DRM_FORMAT_ABGR2101010,
70};
71
Matt Roper3d7d6512014-06-10 08:28:13 -070072/* Cursor formats */
73static const uint32_t intel_cursor_formats[] = {
74 DRM_FORMAT_ARGB8888,
75};
76
Chris Wilson6b383a72010-09-13 13:54:26 +010077static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080078
Jesse Barnesf1f644d2013-06-27 00:39:25 +030079static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020080 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030081static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020082 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083
Damien Lespiaue7457a92013-08-08 22:28:59 +010084static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
85 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080086static int intel_framebuffer_init(struct drm_device *dev,
87 struct intel_framebuffer *ifb,
88 struct drm_mode_fb_cmd2 *mode_cmd,
89 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020090static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
91static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020092static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070093 struct intel_link_m_n *m_n,
94 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020095static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020096static void haswell_set_pipeconf(struct drm_crtc *crtc);
97static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020098static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020099 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200100static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200101 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800102static void intel_begin_crtc_commit(struct drm_crtc *crtc);
103static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
Damien Lespiau40935612014-10-29 11:16:59 +0000414bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300415{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 struct intel_encoder *encoder;
418
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300419 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200426/**
427 * Returns whether any output on the specified pipe will have the specified
428 * type after a staged modeset is complete, i.e., the same as
429 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
430 * encoder->crtc.
431 */
432static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
433{
434 struct drm_device *dev = crtc->base.dev;
435 struct intel_encoder *encoder;
436
437 for_each_intel_encoder(dev, encoder)
438 if (encoder->new_crtc == crtc && encoder->type == type)
439 return true;
440
441 return false;
442}
443
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000445 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300447 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800448 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800449
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200450 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000452 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800453 limit = &intel_limits_ironlake_dual_lvds_100m;
454 else
455 limit = &intel_limits_ironlake_dual_lvds;
456 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000457 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800458 limit = &intel_limits_ironlake_single_lvds_100m;
459 else
460 limit = &intel_limits_ironlake_single_lvds;
461 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200462 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800463 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800464
465 return limit;
466}
467
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300468static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800469{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300470 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800471 const intel_limit_t *limit;
472
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200473 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100474 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700475 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800476 else
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
479 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700480 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200481 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700482 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800483 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700484 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800485
486 return limit;
487}
488
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300489static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800490{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300491 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 const intel_limit_t *limit;
493
Eric Anholtbad720f2009-10-22 16:11:14 -0700494 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000495 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800496 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800497 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200499 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800501 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500502 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300503 } else if (IS_CHERRYVIEW(dev)) {
504 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700505 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300506 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100507 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200508 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100509 limit = &intel_limits_i9xx_lvds;
510 else
511 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800512 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200513 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700514 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200515 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700516 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200517 else
518 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 }
520 return limit;
521}
522
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523/* m1 is reserved as 0 in Pineview, n is a ring counter */
524static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800525{
Shaohua Li21778322009-02-23 15:19:16 +0800526 clock->m = clock->m2 + 2;
527 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200528 if (WARN_ON(clock->n == 0 || clock->p == 0))
529 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300530 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
531 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800532}
533
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200534static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
535{
536 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
537}
538
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200539static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800540{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200541 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200543 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
544 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300545 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
546 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800547}
548
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300549static void chv_clock(int refclk, intel_clock_t *clock)
550{
551 clock->m = clock->m1 * clock->m2;
552 clock->p = clock->p1 * clock->p2;
553 if (WARN_ON(clock->n == 0 || clock->p == 0))
554 return;
555 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
556 clock->n << 22);
557 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
558}
559
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800560#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800561/**
562 * Returns whether the given set of divisors are valid for a given refclk with
563 * the given connectors.
564 */
565
Chris Wilson1b894b52010-12-14 20:04:54 +0000566static bool intel_PLL_is_valid(struct drm_device *dev,
567 const intel_limit_t *limit,
568 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800569{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300570 if (clock->n < limit->n.min || limit->n.max < clock->n)
571 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400575 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800576 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400577 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300578
579 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
580 if (clock->m1 <= clock->m2)
581 INTELPllInvalid("m1 <= m2\n");
582
583 if (!IS_VALLEYVIEW(dev)) {
584 if (clock->p < limit->p.min || limit->p.max < clock->p)
585 INTELPllInvalid("p out of range\n");
586 if (clock->m < limit->m.min || limit->m.max < clock->m)
587 INTELPllInvalid("m out of range\n");
588 }
589
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400591 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
593 * connector, etc., rather than just a single range.
594 */
595 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400596 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800597
598 return true;
599}
600
Ma Lingd4906092009-03-18 20:13:27 +0800601static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300602i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800603 int target, int refclk, intel_clock_t *match_clock,
604 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800605{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300606 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 int err = target;
609
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200610 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800611 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100612 * For LVDS just rely on its current settings for dual-channel.
613 * We haven't figured out how to reliably set up different
614 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800615 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100616 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800617 clock.p2 = limit->p2.p2_fast;
618 else
619 clock.p2 = limit->p2.p2_slow;
620 } else {
621 if (target < limit->p2.dot_limit)
622 clock.p2 = limit->p2.p2_slow;
623 else
624 clock.p2 = limit->p2.p2_fast;
625 }
626
Akshay Joshi0206e352011-08-16 15:34:10 -0400627 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
Zhao Yakui42158662009-11-20 11:24:18 +0800629 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
630 clock.m1++) {
631 for (clock.m2 = limit->m2.min;
632 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200633 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800634 break;
635 for (clock.n = limit->n.min;
636 clock.n <= limit->n.max; clock.n++) {
637 for (clock.p1 = limit->p1.min;
638 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800639 int this_err;
640
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200641 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800645 if (match_clock &&
646 clock.p != match_clock->p)
647 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800648
649 this_err = abs(clock.dot - target);
650 if (this_err < err) {
651 *best_clock = clock;
652 err = this_err;
653 }
654 }
655 }
656 }
657 }
658
659 return (err != target);
660}
661
Ma Lingd4906092009-03-18 20:13:27 +0800662static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300663pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200664 int target, int refclk, intel_clock_t *match_clock,
665 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200666{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300667 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200668 intel_clock_t clock;
669 int err = target;
670
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200671 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200672 /*
673 * For LVDS just rely on its current settings for dual-channel.
674 * We haven't figured out how to reliably set up different
675 * single/dual channel state, if we even can.
676 */
677 if (intel_is_dual_link_lvds(dev))
678 clock.p2 = limit->p2.p2_fast;
679 else
680 clock.p2 = limit->p2.p2_slow;
681 } else {
682 if (target < limit->p2.dot_limit)
683 clock.p2 = limit->p2.p2_slow;
684 else
685 clock.p2 = limit->p2.p2_fast;
686 }
687
688 memset(best_clock, 0, sizeof(*best_clock));
689
690 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
691 clock.m1++) {
692 for (clock.m2 = limit->m2.min;
693 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200694 for (clock.n = limit->n.min;
695 clock.n <= limit->n.max; clock.n++) {
696 for (clock.p1 = limit->p1.min;
697 clock.p1 <= limit->p1.max; clock.p1++) {
698 int this_err;
699
700 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 if (!intel_PLL_is_valid(dev, limit,
702 &clock))
703 continue;
704 if (match_clock &&
705 clock.p != match_clock->p)
706 continue;
707
708 this_err = abs(clock.dot - target);
709 if (this_err < err) {
710 *best_clock = clock;
711 err = this_err;
712 }
713 }
714 }
715 }
716 }
717
718 return (err != target);
719}
720
Ma Lingd4906092009-03-18 20:13:27 +0800721static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300722g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200723 int target, int refclk, intel_clock_t *match_clock,
724 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800725{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300726 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800727 intel_clock_t clock;
728 int max_n;
729 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400730 /* approximately equals target * 0.00585 */
731 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800732 found = false;
733
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200734 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100735 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800736 clock.p2 = limit->p2.p2_fast;
737 else
738 clock.p2 = limit->p2.p2_slow;
739 } else {
740 if (target < limit->p2.dot_limit)
741 clock.p2 = limit->p2.p2_slow;
742 else
743 clock.p2 = limit->p2.p2_fast;
744 }
745
746 memset(best_clock, 0, sizeof(*best_clock));
747 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200748 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800749 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200750 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800751 for (clock.m1 = limit->m1.max;
752 clock.m1 >= limit->m1.min; clock.m1--) {
753 for (clock.m2 = limit->m2.max;
754 clock.m2 >= limit->m2.min; clock.m2--) {
755 for (clock.p1 = limit->p1.max;
756 clock.p1 >= limit->p1.min; clock.p1--) {
757 int this_err;
758
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200759 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000760 if (!intel_PLL_is_valid(dev, limit,
761 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800762 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000763
764 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800765 if (this_err < err_most) {
766 *best_clock = clock;
767 err_most = this_err;
768 max_n = clock.n;
769 found = true;
770 }
771 }
772 }
773 }
774 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775 return found;
776}
Ma Lingd4906092009-03-18 20:13:27 +0800777
Zhenyu Wang2c072452009-06-05 15:38:42 +0800778static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300779vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200780 int target, int refclk, intel_clock_t *match_clock,
781 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300785 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300786 /* min update 19.2 MHz */
787 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300788 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 target *= 5; /* fast clock */
791
792 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700793
794 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300795 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300796 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300797 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300798 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300799 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700800 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300802 unsigned int ppm, diff;
803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
805 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300806
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300807 vlv_clock(refclk, &clock);
808
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300809 if (!intel_PLL_is_valid(dev, limit,
810 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300811 continue;
812
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300813 diff = abs(clock.dot - target);
814 ppm = div_u64(1000000ULL * diff, target);
815
816 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300820 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821
Ville Syrjäläc6861222013-09-24 21:26:21 +0300822 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300823 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300824 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300825 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700826 }
827 }
828 }
829 }
830 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300832 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700833}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700834
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300835static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300836chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300837 int target, int refclk, intel_clock_t *match_clock,
838 intel_clock_t *best_clock)
839{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300840 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300841 intel_clock_t clock;
842 uint64_t m2;
843 int found = false;
844
845 memset(best_clock, 0, sizeof(*best_clock));
846
847 /*
848 * Based on hardware doc, the n always set to 1, and m1 always
849 * set to 2. If requires to support 200Mhz refclk, we need to
850 * revisit this because n may not 1 anymore.
851 */
852 clock.n = 1, clock.m1 = 2;
853 target *= 5; /* fast clock */
854
855 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
856 for (clock.p2 = limit->p2.p2_fast;
857 clock.p2 >= limit->p2.p2_slow;
858 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
859
860 clock.p = clock.p1 * clock.p2;
861
862 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
863 clock.n) << 22, refclk * clock.m1);
864
865 if (m2 > INT_MAX/clock.m1)
866 continue;
867
868 clock.m2 = m2;
869
870 chv_clock(refclk, &clock);
871
872 if (!intel_PLL_is_valid(dev, limit, &clock))
873 continue;
874
875 /* based on hardware requirement, prefer bigger p
876 */
877 if (clock.p > best_clock->p) {
878 *best_clock = clock;
879 found = true;
880 }
881 }
882 }
883
884 return found;
885}
886
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300887bool intel_crtc_active(struct drm_crtc *crtc)
888{
889 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
890
891 /* Be paranoid as we can arrive here with only partial
892 * state retrieved from the hardware during setup.
893 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100894 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * as Haswell has gained clock readout/fastboot support.
896 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000897 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300898 * properly reconstruct framebuffers.
899 */
Matt Roperf4510a22014-04-01 15:22:40 -0700900 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200901 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300902}
903
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200904enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
905 enum pipe pipe)
906{
907 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
908 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
909
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200910 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200911}
912
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300913static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
914{
915 struct drm_i915_private *dev_priv = dev->dev_private;
916 u32 reg = PIPEDSL(pipe);
917 u32 line1, line2;
918 u32 line_mask;
919
920 if (IS_GEN2(dev))
921 line_mask = DSL_LINEMASK_GEN2;
922 else
923 line_mask = DSL_LINEMASK_GEN3;
924
925 line1 = I915_READ(reg) & line_mask;
926 mdelay(5);
927 line2 = I915_READ(reg) & line_mask;
928
929 return line1 == line2;
930}
931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932/*
933 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300934 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700935 *
936 * After disabling a pipe, we can't wait for vblank in the usual way,
937 * spinning on the vblank interrupt status bit, since we won't actually
938 * see an interrupt when the pipe is disabled.
939 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 * On Gen4 and above:
941 * wait for the pipe register state bit to turn off
942 *
943 * Otherwise:
944 * wait for the display line value to settle (it usually
945 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100946 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700947 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300948static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700949{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300950 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200952 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300953 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200956 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700957
Keith Packardab7ad7f2010-10-03 00:33:06 -0700958 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100959 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
960 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200961 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300964 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200965 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800967}
968
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000969/*
970 * ibx_digital_port_connected - is the specified port connected?
971 * @dev_priv: i915 private structure
972 * @port: the port to test
973 *
974 * Returns true if @port is connected, false otherwise.
975 */
976bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
977 struct intel_digital_port *port)
978{
979 u32 bit;
980
Damien Lespiauc36346e2012-12-13 16:09:03 +0000981 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200982 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000983 case PORT_B:
984 bit = SDE_PORTB_HOTPLUG;
985 break;
986 case PORT_C:
987 bit = SDE_PORTC_HOTPLUG;
988 break;
989 case PORT_D:
990 bit = SDE_PORTD_HOTPLUG;
991 break;
992 default:
993 return true;
994 }
995 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200996 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000997 case PORT_B:
998 bit = SDE_PORTB_HOTPLUG_CPT;
999 break;
1000 case PORT_C:
1001 bit = SDE_PORTC_HOTPLUG_CPT;
1002 break;
1003 case PORT_D:
1004 bit = SDE_PORTD_HOTPLUG_CPT;
1005 break;
1006 default:
1007 return true;
1008 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001009 }
1010
1011 return I915_READ(SDEISR) & bit;
1012}
1013
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014static const char *state_string(bool enabled)
1015{
1016 return enabled ? "on" : "off";
1017}
1018
1019/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001020void assert_pll(struct drm_i915_private *dev_priv,
1021 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001022{
1023 int reg;
1024 u32 val;
1025 bool cur_state;
1026
1027 reg = DPLL(pipe);
1028 val = I915_READ(reg);
1029 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001030 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031 "PLL state assertion failure (expected %s, current %s)\n",
1032 state_string(state), state_string(cur_state));
1033}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001034
Jani Nikula23538ef2013-08-27 15:12:22 +03001035/* XXX: the dsi pll is shared between MIPI DSI ports */
1036static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1037{
1038 u32 val;
1039 bool cur_state;
1040
1041 mutex_lock(&dev_priv->dpio_lock);
1042 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1043 mutex_unlock(&dev_priv->dpio_lock);
1044
1045 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001046 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001047 "DSI PLL state assertion failure (expected %s, current %s)\n",
1048 state_string(state), state_string(cur_state));
1049}
1050#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1051#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1052
Daniel Vetter55607e82013-06-16 21:42:39 +02001053struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001054intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001055{
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1057
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001058 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001059 return NULL;
1060
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001061 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001062}
1063
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001065void assert_shared_dpll(struct drm_i915_private *dev_priv,
1066 struct intel_shared_dpll *pll,
1067 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001068{
Jesse Barnes040484a2011-01-03 12:14:26 -08001069 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001070 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001071
Chris Wilson92b27b02012-05-20 18:10:50 +01001072 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001073 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001075
Daniel Vetter53589012013-06-05 13:34:16 +02001076 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001077 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001078 "%s assertion failure (expected %s, current %s)\n",
1079 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001080}
Jesse Barnes040484a2011-01-03 12:14:26 -08001081
1082static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, bool state)
1084{
1085 int reg;
1086 u32 val;
1087 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001088 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1089 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001090
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001091 if (HAS_DDI(dev_priv->dev)) {
1092 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001093 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001094 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001095 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001096 } else {
1097 reg = FDI_TX_CTL(pipe);
1098 val = I915_READ(reg);
1099 cur_state = !!(val & FDI_TX_ENABLE);
1100 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001101 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001102 "FDI TX state assertion failure (expected %s, current %s)\n",
1103 state_string(state), state_string(cur_state));
1104}
1105#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1106#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1107
1108static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1109 enum pipe pipe, bool state)
1110{
1111 int reg;
1112 u32 val;
1113 bool cur_state;
1114
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001115 reg = FDI_RX_CTL(pipe);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001118 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 "FDI RX state assertion failure (expected %s, current %s)\n",
1120 state_string(state), state_string(cur_state));
1121}
1122#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1123#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1124
1125static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1126 enum pipe pipe)
1127{
1128 int reg;
1129 u32 val;
1130
1131 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001132 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001133 return;
1134
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001136 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001137 return;
1138
Jesse Barnes040484a2011-01-03 12:14:26 -08001139 reg = FDI_TX_CTL(pipe);
1140 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001141 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001142}
1143
Daniel Vetter55607e82013-06-16 21:42:39 +02001144void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1145 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001146{
1147 int reg;
1148 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001149 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001150
1151 reg = FDI_RX_CTL(pipe);
1152 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001153 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001154 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001155 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1156 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001157}
1158
Daniel Vetterb680c372014-09-19 18:27:27 +02001159void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001162 struct drm_device *dev = dev_priv->dev;
1163 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164 u32 val;
1165 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001166 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001167
Jani Nikulabedd4db2014-08-22 15:04:13 +03001168 if (WARN_ON(HAS_DDI(dev)))
1169 return;
1170
1171 if (HAS_PCH_SPLIT(dev)) {
1172 u32 port_sel;
1173
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001175 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1176
1177 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1178 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1179 panel_pipe = PIPE_B;
1180 /* XXX: else fix for eDP */
1181 } else if (IS_VALLEYVIEW(dev)) {
1182 /* presumably write lock depends on pipe, not port select */
1183 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1184 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001185 } else {
1186 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001187 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1188 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001189 }
1190
1191 val = I915_READ(pp_reg);
1192 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001193 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 locked = false;
1195
Rob Clarke2c719b2014-12-15 13:56:32 -05001196 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001198 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001199}
1200
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001201static void assert_cursor(struct drm_i915_private *dev_priv,
1202 enum pipe pipe, bool state)
1203{
1204 struct drm_device *dev = dev_priv->dev;
1205 bool cur_state;
1206
Paulo Zanonid9d82082014-02-27 16:30:56 -03001207 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001209 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001210 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001211
Rob Clarke2c719b2014-12-15 13:56:32 -05001212 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001213 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1214 pipe_name(pipe), state_string(state), state_string(cur_state));
1215}
1216#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1217#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1218
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001219void assert_pipe(struct drm_i915_private *dev_priv,
1220 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221{
1222 int reg;
1223 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001224 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001225 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1226 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001227
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001228 /* if we need the pipe quirk it must be always on */
1229 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1230 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001231 state = true;
1232
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001233 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001234 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001235 cur_state = false;
1236 } else {
1237 reg = PIPECONF(cpu_transcoder);
1238 val = I915_READ(reg);
1239 cur_state = !!(val & PIPECONF_ENABLE);
1240 }
1241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001243 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001244 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245}
1246
Chris Wilson931872f2012-01-16 23:01:13 +00001247static void assert_plane(struct drm_i915_private *dev_priv,
1248 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249{
1250 int reg;
1251 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001252 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001253
1254 reg = DSPCNTR(plane);
1255 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001256 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001257 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001258 "plane %c assertion failure (expected %s, current %s)\n",
1259 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260}
1261
Chris Wilson931872f2012-01-16 23:01:13 +00001262#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1263#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1264
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1266 enum pipe pipe)
1267{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001268 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 int reg, i;
1270 u32 val;
1271 int cur_pipe;
1272
Ville Syrjälä653e1022013-06-04 13:49:05 +03001273 /* Primary planes are fixed to pipes on gen4+ */
1274 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001275 reg = DSPCNTR(pipe);
1276 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001277 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001278 "plane %c assertion failure, should be disabled but not\n",
1279 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001280 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001281 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001282
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001284 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285 reg = DSPCNTR(i);
1286 val = I915_READ(reg);
1287 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1288 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001289 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001290 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1291 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001292 }
1293}
1294
Jesse Barnes19332d72013-03-28 09:55:38 -07001295static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001298 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001299 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001300 u32 val;
1301
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001302 if (INTEL_INFO(dev)->gen >= 9) {
1303 for_each_sprite(pipe, sprite) {
1304 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001305 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001306 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1307 sprite, pipe_name(pipe));
1308 }
1309 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001310 for_each_sprite(pipe, sprite) {
1311 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001312 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001313 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001314 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001315 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001316 }
1317 } else if (INTEL_INFO(dev)->gen >= 7) {
1318 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001319 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001320 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001321 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 plane_name(pipe), pipe_name(pipe));
1323 } else if (INTEL_INFO(dev)->gen >= 5) {
1324 reg = DVSCNTR(pipe);
1325 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001326 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1328 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001329 }
1330}
1331
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332static void assert_vblank_disabled(struct drm_crtc *crtc)
1333{
Rob Clarke2c719b2014-12-15 13:56:32 -05001334 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001335 drm_crtc_vblank_put(crtc);
1336}
1337
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001338static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001339{
1340 u32 val;
1341 bool enabled;
1342
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001344
Jesse Barnes92f25842011-01-04 15:09:34 -08001345 val = I915_READ(PCH_DREF_CONTROL);
1346 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1347 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001348 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001349}
1350
Daniel Vetterab9412b2013-05-03 11:49:46 +02001351static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1352 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001353{
1354 int reg;
1355 u32 val;
1356 bool enabled;
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001359 val = I915_READ(reg);
1360 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001361 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001362 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1363 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001364}
1365
Keith Packard4e634382011-08-06 10:39:45 -07001366static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1367 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001368{
1369 if ((val & DP_PORT_EN) == 0)
1370 return false;
1371
1372 if (HAS_PCH_CPT(dev_priv->dev)) {
1373 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1374 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1375 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1376 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001377 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1378 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1379 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001380 } else {
1381 if ((val & DP_PIPE_MASK) != (pipe << 30))
1382 return false;
1383 }
1384 return true;
1385}
1386
Keith Packard1519b992011-08-06 10:35:34 -07001387static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1388 enum pipe pipe, u32 val)
1389{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001390 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001391 return false;
1392
1393 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001394 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001395 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001396 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1397 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1398 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001399 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001400 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001401 return false;
1402 }
1403 return true;
1404}
1405
1406static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1407 enum pipe pipe, u32 val)
1408{
1409 if ((val & LVDS_PORT_EN) == 0)
1410 return false;
1411
1412 if (HAS_PCH_CPT(dev_priv->dev)) {
1413 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1414 return false;
1415 } else {
1416 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1417 return false;
1418 }
1419 return true;
1420}
1421
1422static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe, u32 val)
1424{
1425 if ((val & ADPA_DAC_ENABLE) == 0)
1426 return false;
1427 if (HAS_PCH_CPT(dev_priv->dev)) {
1428 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1429 return false;
1430 } else {
1431 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1432 return false;
1433 }
1434 return true;
1435}
1436
Jesse Barnes291906f2011-02-02 12:28:03 -08001437static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001438 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001439{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001440 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001441 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001442 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001443 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444
Rob Clarke2c719b2014-12-15 13:56:32 -05001445 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001446 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001447 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001448}
1449
1450static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, int reg)
1452{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001453 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001454 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001455 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001456 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457
Rob Clarke2c719b2014-12-15 13:56:32 -05001458 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001459 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001460 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001461}
1462
1463static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1464 enum pipe pipe)
1465{
1466 int reg;
1467 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001468
Keith Packardf0575e92011-07-25 22:12:43 -07001469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1471 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001472
1473 reg = PCH_ADPA;
1474 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001476 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001477 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001478
1479 reg = PCH_LVDS;
1480 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001481 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001482 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001484
Paulo Zanonie2debe92013-02-18 19:00:27 -03001485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1487 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001488}
1489
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001490static void intel_init_dpio(struct drm_device *dev)
1491{
1492 struct drm_i915_private *dev_priv = dev->dev_private;
1493
1494 if (!IS_VALLEYVIEW(dev))
1495 return;
1496
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001497 /*
1498 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1499 * CHV x1 PHY (DP/HDMI D)
1500 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1501 */
1502 if (IS_CHERRYVIEW(dev)) {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1504 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1505 } else {
1506 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1507 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001508}
1509
Ville Syrjäläd288f652014-10-28 13:20:22 +02001510static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001511 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001512{
Daniel Vetter426115c2013-07-11 22:13:42 +02001513 struct drm_device *dev = crtc->base.dev;
1514 struct drm_i915_private *dev_priv = dev->dev_private;
1515 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001516 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517
Daniel Vetter426115c2013-07-11 22:13:42 +02001518 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001519
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001520 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1522
1523 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001524 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001525 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001526
Daniel Vetter426115c2013-07-11 22:13:42 +02001527 I915_WRITE(reg, dpll);
1528 POSTING_READ(reg);
1529 udelay(150);
1530
1531 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1532 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1533
Ville Syrjäläd288f652014-10-28 13:20:22 +02001534 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001536
1537 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
1547}
1548
Ville Syrjäläd288f652014-10-28 13:20:22 +02001549static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001550 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551{
1552 struct drm_device *dev = crtc->base.dev;
1553 struct drm_i915_private *dev_priv = dev->dev_private;
1554 int pipe = crtc->pipe;
1555 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001556 u32 tmp;
1557
1558 assert_pipe_disabled(dev_priv, crtc->pipe);
1559
1560 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1561
1562 mutex_lock(&dev_priv->dpio_lock);
1563
1564 /* Enable back the 10bit clock to display controller */
1565 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1566 tmp |= DPIO_DCLKP_EN;
1567 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1568
1569 /*
1570 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1571 */
1572 udelay(1);
1573
1574 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001575 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576
1577 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001579 DRM_ERROR("PLL %d failed to lock\n", pipe);
1580
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001581 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001582 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 POSTING_READ(DPLL_MD(pipe));
1584
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001585 mutex_unlock(&dev_priv->dpio_lock);
1586}
1587
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001588static int intel_num_dvo_pipes(struct drm_device *dev)
1589{
1590 struct intel_crtc *crtc;
1591 int count = 0;
1592
1593 for_each_intel_crtc(dev, crtc)
1594 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001595 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001596
1597 return count;
1598}
1599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001601{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001602 struct drm_device *dev = crtc->base.dev;
1603 struct drm_i915_private *dev_priv = dev->dev_private;
1604 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001605 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001608
1609 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001611
1612 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001613 if (IS_MOBILE(dev) && !IS_I830(dev))
1614 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001615
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001616 /* Enable DVO 2x clock on both PLLs if necessary */
1617 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1618 /*
1619 * It appears to be important that we don't enable this
1620 * for the current pipe before otherwise configuring the
1621 * PLL. No idea how this should be handled if multiple
1622 * DVO outputs are enabled simultaneosly.
1623 */
1624 dpll |= DPLL_DVO_2X_MODE;
1625 I915_WRITE(DPLL(!crtc->pipe),
1626 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1627 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628
1629 /* Wait for the clocks to stabilize. */
1630 POSTING_READ(reg);
1631 udelay(150);
1632
1633 if (INTEL_INFO(dev)->gen >= 4) {
1634 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001636 } else {
1637 /* The pixel multiplier can only be updated once the
1638 * DPLL is enabled and the clocks are stable.
1639 *
1640 * So write it again.
1641 */
1642 I915_WRITE(reg, dpll);
1643 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644
1645 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001652 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001653 POSTING_READ(reg);
1654 udelay(150); /* wait for warmup */
1655}
1656
1657/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001658 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659 * @dev_priv: i915 private structure
1660 * @pipe: pipe PLL to disable
1661 *
1662 * Disable the PLL for @pipe, making sure the pipe is off first.
1663 *
1664 * Note! This is for pre-ILK only.
1665 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001666static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001668 struct drm_device *dev = crtc->base.dev;
1669 struct drm_i915_private *dev_priv = dev->dev_private;
1670 enum pipe pipe = crtc->pipe;
1671
1672 /* Disable DVO 2x clock on both PLLs if necessary */
1673 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001674 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001675 intel_num_dvo_pipes(dev) == 1) {
1676 I915_WRITE(DPLL(PIPE_B),
1677 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1678 I915_WRITE(DPLL(PIPE_A),
1679 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1680 }
1681
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001682 /* Don't disable pipe or pipe PLLs if needed */
1683 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1684 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001685 return;
1686
1687 /* Make sure the pipe isn't still relying on us */
1688 assert_pipe_disabled(dev_priv, pipe);
1689
Daniel Vetter50b44a42013-06-05 13:34:33 +02001690 I915_WRITE(DPLL(pipe), 0);
1691 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001692}
1693
Jesse Barnesf6071162013-10-01 10:41:38 -07001694static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1695{
1696 u32 val = 0;
1697
1698 /* Make sure the pipe isn't still relying on us */
1699 assert_pipe_disabled(dev_priv, pipe);
1700
Imre Deake5cbfbf2014-01-09 17:08:16 +02001701 /*
1702 * Leave integrated clock source and reference clock enabled for pipe B.
1703 * The latter is needed for VGA hotplug / manual detection.
1704 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001705 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001706 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001707 I915_WRITE(DPLL(pipe), val);
1708 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001709
1710}
1711
1712static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1713{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001714 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001715 u32 val;
1716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001719
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001720 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001721 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001722 if (pipe != PIPE_A)
1723 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1724 I915_WRITE(DPLL(pipe), val);
1725 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001726
1727 mutex_lock(&dev_priv->dpio_lock);
1728
1729 /* Disable 10bit clock to display controller */
1730 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1731 val &= ~DPIO_DCLKP_EN;
1732 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1733
Ville Syrjälä61407f62014-05-27 16:32:55 +03001734 /* disable left/right clock distribution */
1735 if (pipe != PIPE_B) {
1736 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1737 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1738 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1739 } else {
1740 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1741 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1742 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1743 }
1744
Ville Syrjäläd7520482014-04-09 13:28:59 +03001745 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001746}
1747
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001748void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1749 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750{
1751 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001752 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001754 switch (dport->port) {
1755 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001756 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001757 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001758 break;
1759 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001760 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001761 dpll_reg = DPLL(0);
1762 break;
1763 case PORT_D:
1764 port_mask = DPLL_PORTD_READY_MASK;
1765 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001766 break;
1767 default:
1768 BUG();
1769 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001770
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001771 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001772 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001773 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001774}
1775
Daniel Vetterb14b1052014-04-24 23:55:13 +02001776static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1777{
1778 struct drm_device *dev = crtc->base.dev;
1779 struct drm_i915_private *dev_priv = dev->dev_private;
1780 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1781
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001782 if (WARN_ON(pll == NULL))
1783 return;
1784
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001785 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001786 if (pll->active == 0) {
1787 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1788 WARN_ON(pll->on);
1789 assert_shared_dpll_disabled(dev_priv, pll);
1790
1791 pll->mode_set(dev_priv, pll);
1792 }
1793}
1794
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001795/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001796 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001797 * @dev_priv: i915 private structure
1798 * @pipe: pipe PLL to enable
1799 *
1800 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1801 * drives the transcoder clock.
1802 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001803static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001804{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001805 struct drm_device *dev = crtc->base.dev;
1806 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001807 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001808
Daniel Vetter87a875b2013-06-05 13:34:19 +02001809 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
1811
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001812 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001813 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001814
Damien Lespiau74dd6922014-07-29 18:06:17 +01001815 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001816 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001817 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001818
Daniel Vettercdbd2312013-06-05 13:34:03 +02001819 if (pll->active++) {
1820 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001821 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822 return;
1823 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001826 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001831}
1832
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001833static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001838
Jesse Barnes92f25842011-01-04 15:09:34 -08001839 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001840 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001841 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001842 return;
1843
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001844 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001845 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001846
Daniel Vetter46edb022013-06-05 13:34:12 +02001847 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1848 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001849 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001850
Chris Wilson48da64a2012-05-13 20:16:12 +01001851 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001852 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001853 return;
1854 }
1855
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001857 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001858 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860
Daniel Vetter46edb022013-06-05 13:34:12 +02001861 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001862 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001863 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001864
1865 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001866}
1867
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001868static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1869 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001870{
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001872 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001877 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001878
1879 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001880 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001881 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001882
1883 /* FDI must be feeding us bits for PCH ports */
1884 assert_fdi_tx_enabled(dev_priv, pipe);
1885 assert_fdi_rx_enabled(dev_priv, pipe);
1886
Daniel Vetter23670b322012-11-01 09:15:30 +01001887 if (HAS_PCH_CPT(dev)) {
1888 /* Workaround: Set the timing override bit before enabling the
1889 * pch transcoder. */
1890 reg = TRANS_CHICKEN2(pipe);
1891 val = I915_READ(reg);
1892 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1893 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001894 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001895
Daniel Vetterab9412b2013-05-03 11:49:46 +02001896 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001898 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001899
1900 if (HAS_PCH_IBX(dev_priv->dev)) {
1901 /*
1902 * make the BPC in transcoder be consistent with
1903 * that in pipeconf reg.
1904 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001905 val &= ~PIPECONF_BPC_MASK;
1906 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001907 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001908
1909 val &= ~TRANS_INTERLACE_MASK;
1910 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001911 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001912 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001913 val |= TRANS_LEGACY_INTERLACED_ILK;
1914 else
1915 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001916 else
1917 val |= TRANS_PROGRESSIVE;
1918
Jesse Barnes040484a2011-01-03 12:14:26 -08001919 I915_WRITE(reg, val | TRANS_ENABLE);
1920 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001921 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922}
1923
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001925 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001926{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
1929 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001930 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001933 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001934 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001935
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 /* Workaround: set timing override bit. */
1937 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001938 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001939 I915_WRITE(_TRANSA_CHICKEN2, val);
1940
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001941 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001942 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001943
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001944 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1945 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001946 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001947 else
1948 val |= TRANS_PROGRESSIVE;
1949
Daniel Vetterab9412b2013-05-03 11:49:46 +02001950 I915_WRITE(LPT_TRANSCONF, val);
1951 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001952 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953}
1954
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001955static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1956 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001957{
Daniel Vetter23670b322012-11-01 09:15:30 +01001958 struct drm_device *dev = dev_priv->dev;
1959 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001960
1961 /* FDI relies on the transcoder */
1962 assert_fdi_tx_disabled(dev_priv, pipe);
1963 assert_fdi_rx_disabled(dev_priv, pipe);
1964
Jesse Barnes291906f2011-02-02 12:28:03 -08001965 /* Ports must be off as well */
1966 assert_pch_ports_disabled(dev_priv, pipe);
1967
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001969 val = I915_READ(reg);
1970 val &= ~TRANS_ENABLE;
1971 I915_WRITE(reg, val);
1972 /* wait for PCH transcoder off, transcoder state */
1973 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001974 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001975
1976 if (!HAS_PCH_IBX(dev)) {
1977 /* Workaround: Clear the timing override chicken bit again. */
1978 reg = TRANS_CHICKEN2(pipe);
1979 val = I915_READ(reg);
1980 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1981 I915_WRITE(reg, val);
1982 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001983}
1984
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001985static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 u32 val;
1988
Daniel Vetterab9412b2013-05-03 11:49:46 +02001989 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001990 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001991 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001992 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001993 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001994 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001995
1996 /* Workaround: clear timing override bit. */
1997 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001998 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001999 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002000}
2001
2002/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002003 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002004 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002006 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002008 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002009static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002010{
Paulo Zanoni03722642014-01-17 13:51:09 -02002011 struct drm_device *dev = crtc->base.dev;
2012 struct drm_i915_private *dev_priv = dev->dev_private;
2013 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002014 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2015 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002016 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 int reg;
2018 u32 val;
2019
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002020 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002021 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002022 assert_sprites_disabled(dev_priv, pipe);
2023
Paulo Zanoni681e5812012-12-06 11:12:38 -02002024 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002025 pch_transcoder = TRANSCODER_A;
2026 else
2027 pch_transcoder = pipe;
2028
Jesse Barnesb24e7172011-01-04 15:09:30 -08002029 /*
2030 * A pipe without a PLL won't actually be able to drive bits from
2031 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2032 * need the check.
2033 */
2034 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002035 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002036 assert_dsi_pll_enabled(dev_priv);
2037 else
2038 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002039 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002040 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002041 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002042 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002043 assert_fdi_tx_pll_enabled(dev_priv,
2044 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002045 }
2046 /* FIXME: assert CPU port conditions for SNB+ */
2047 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002048
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002049 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002051 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002052 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2053 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002054 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002055 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002056
2057 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002058 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059}
2060
2061/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002062 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002063 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002065 * Disable the pipe of @crtc, making sure that various hardware
2066 * specific requirements are met, if applicable, e.g. plane
2067 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002068 *
2069 * Will wait until the pipe has shut down before returning.
2070 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002071static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002072{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002073 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002074 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002075 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 int reg;
2077 u32 val;
2078
2079 /*
2080 * Make sure planes won't keep trying to pump pixels to us,
2081 * or we might hang the display.
2082 */
2083 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002084 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002085 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002086
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002087 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002088 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002089 if ((val & PIPECONF_ENABLE) == 0)
2090 return;
2091
Ville Syrjälä67adc642014-08-15 01:21:57 +03002092 /*
2093 * Double wide has implications for planes
2094 * so best keep it disabled when not needed.
2095 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002096 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002097 val &= ~PIPECONF_DOUBLE_WIDE;
2098
2099 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002100 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2101 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002102 val &= ~PIPECONF_ENABLE;
2103
2104 I915_WRITE(reg, val);
2105 if ((val & PIPECONF_ENABLE) == 0)
2106 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107}
2108
Keith Packardd74362c2011-07-28 14:47:14 -07002109/*
2110 * Plane regs are double buffered, going from enabled->disabled needs a
2111 * trigger in order to latch. The display address reg provides this.
2112 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2114 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002115{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002116 struct drm_device *dev = dev_priv->dev;
2117 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002118
2119 I915_WRITE(reg, I915_READ(reg));
2120 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002121}
2122
Jesse Barnesb24e7172011-01-04 15:09:30 -08002123/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002124 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * @plane: plane to be enabled
2126 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002127 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002128 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2131 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002133 struct drm_device *dev = plane->dev;
2134 struct drm_i915_private *dev_priv = dev->dev_private;
2135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
2137 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002138 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 dev_priv->display.update_primary_plane(crtc, plane->fb,
2146 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002147
2148 /*
2149 * BDW signals flip done immediately if the plane
2150 * is disabled, even if the plane enable is already
2151 * armed to occur at the next vblank :(
2152 */
2153 if (IS_BROADWELL(dev))
2154 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002158 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * @plane: plane to be disabled
2160 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002161 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002162 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2165 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002167 struct drm_device *dev = plane->dev;
2168 struct drm_i915_private *dev_priv = dev->dev_private;
2169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2170
Matt Roper32b7eee2014-12-24 07:59:06 -08002171 if (WARN_ON(!intel_crtc->active))
2172 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002174 if (!intel_crtc->primary_enabled)
2175 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002176
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002177 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002178
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002179 dev_priv->display.update_primary_plane(crtc, plane->fb,
2180 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002181}
2182
Chris Wilson693db182013-03-05 14:52:39 +00002183static bool need_vtd_wa(struct drm_device *dev)
2184{
2185#ifdef CONFIG_INTEL_IOMMU
2186 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2187 return true;
2188#endif
2189 return false;
2190}
2191
Damien Lespiauec2c9812015-01-20 12:51:45 +00002192int
2193intel_fb_align_height(struct drm_device *dev, int height, unsigned int tiling)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002194{
2195 int tile_height;
2196
Damien Lespiauec2c9812015-01-20 12:51:45 +00002197 tile_height = tiling ? (IS_GEN2(dev) ? 16 : 8) : 1;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002198 return ALIGN(height, tile_height);
2199}
2200
Chris Wilson127bd2a2010-07-23 23:32:05 +01002201int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002202intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2203 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002205{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002207 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002208 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 u32 alignment;
2210 int ret;
2211
Matt Roperebcdd392014-07-09 16:22:11 -07002212 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2213
Chris Wilson05394f32010-11-08 19:18:58 +00002214 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002215 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002216 if (INTEL_INFO(dev)->gen >= 9)
2217 alignment = 256 * 1024;
2218 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002219 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002220 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002221 alignment = 4 * 1024;
2222 else
2223 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002224 break;
2225 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002226 if (INTEL_INFO(dev)->gen >= 9)
2227 alignment = 256 * 1024;
2228 else {
2229 /* pin() will align the object as required by fence */
2230 alignment = 0;
2231 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232 break;
2233 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002234 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002235 return -EINVAL;
2236 default:
2237 BUG();
2238 }
2239
Chris Wilson693db182013-03-05 14:52:39 +00002240 /* Note that the w/a also requires 64 PTE of padding following the
2241 * bo. We currently fill all unused PTE with the shadow page and so
2242 * we should always have valid PTE following the scanout preventing
2243 * the VT-d warning.
2244 */
2245 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2246 alignment = 256 * 1024;
2247
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 /*
2249 * Global gtt pte registers are special registers which actually forward
2250 * writes to a chunk of system memory. Which means that there is no risk
2251 * that the register values disappear as soon as we call
2252 * intel_runtime_pm_put(), so it is correct to wrap only the
2253 * pin/unpin/fence and not more.
2254 */
2255 intel_runtime_pm_get(dev_priv);
2256
Chris Wilsonce453d82011-02-21 14:43:56 +00002257 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002258 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002259 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002260 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002261
2262 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2263 * fence, whereas 965+ only requires a fence if using
2264 * framebuffer compression. For simplicity, we always install
2265 * a fence as the cost is not that onerous.
2266 */
Chris Wilson06d98132012-04-17 15:31:24 +01002267 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002268 if (ret)
2269 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002270
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002271 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002272
Chris Wilsonce453d82011-02-21 14:43:56 +00002273 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002274 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002275 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002276
2277err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002278 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002279err_interruptible:
2280 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002281 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002282 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002283}
2284
Chris Wilson1690e1e2011-12-14 13:57:08 +01002285void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2286{
Matt Roperebcdd392014-07-09 16:22:11 -07002287 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2288
Chris Wilson1690e1e2011-12-14 13:57:08 +01002289 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002290 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002291}
2292
Daniel Vetterc2c75132012-07-05 12:17:30 +02002293/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2294 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002295unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2296 unsigned int tiling_mode,
2297 unsigned int cpp,
2298 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002299{
Chris Wilsonbc752862013-02-21 20:04:31 +00002300 if (tiling_mode != I915_TILING_NONE) {
2301 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002302
Chris Wilsonbc752862013-02-21 20:04:31 +00002303 tile_rows = *y / 8;
2304 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002305
Chris Wilsonbc752862013-02-21 20:04:31 +00002306 tiles = *x / (512/cpp);
2307 *x %= 512/cpp;
2308
2309 return tile_rows * pitch * 8 + tiles * 4096;
2310 } else {
2311 unsigned int offset;
2312
2313 offset = *y * pitch + *x * cpp;
2314 *y = 0;
2315 *x = (offset & 4095) / cpp;
2316 return offset & -4096;
2317 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002318}
2319
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002320static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002321{
2322 switch (format) {
2323 case DISPPLANE_8BPP:
2324 return DRM_FORMAT_C8;
2325 case DISPPLANE_BGRX555:
2326 return DRM_FORMAT_XRGB1555;
2327 case DISPPLANE_BGRX565:
2328 return DRM_FORMAT_RGB565;
2329 default:
2330 case DISPPLANE_BGRX888:
2331 return DRM_FORMAT_XRGB8888;
2332 case DISPPLANE_RGBX888:
2333 return DRM_FORMAT_XBGR8888;
2334 case DISPPLANE_BGRX101010:
2335 return DRM_FORMAT_XRGB2101010;
2336 case DISPPLANE_RGBX101010:
2337 return DRM_FORMAT_XBGR2101010;
2338 }
2339}
2340
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002341static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2342{
2343 switch (format) {
2344 case PLANE_CTL_FORMAT_RGB_565:
2345 return DRM_FORMAT_RGB565;
2346 default:
2347 case PLANE_CTL_FORMAT_XRGB_8888:
2348 if (rgb_order) {
2349 if (alpha)
2350 return DRM_FORMAT_ABGR8888;
2351 else
2352 return DRM_FORMAT_XBGR8888;
2353 } else {
2354 if (alpha)
2355 return DRM_FORMAT_ARGB8888;
2356 else
2357 return DRM_FORMAT_XRGB8888;
2358 }
2359 case PLANE_CTL_FORMAT_XRGB_2101010:
2360 if (rgb_order)
2361 return DRM_FORMAT_XBGR2101010;
2362 else
2363 return DRM_FORMAT_XRGB2101010;
2364 }
2365}
2366
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002367static bool
2368intel_alloc_plane_obj(struct intel_crtc *crtc,
2369 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002370{
2371 struct drm_device *dev = crtc->base.dev;
2372 struct drm_i915_gem_object *obj = NULL;
2373 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002374 struct drm_framebuffer *fb = crtc->base.primary->fb;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375 u32 base = plane_config->base;
2376
Chris Wilsonff2652e2014-03-10 08:07:02 +00002377 if (plane_config->size == 0)
2378 return false;
2379
Jesse Barnes46f297f2014-03-07 08:57:48 -08002380 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2381 plane_config->size);
2382 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002384
Damien Lespiau49af4492015-01-20 12:51:44 +00002385 obj->tiling_mode = plane_config->tiling;
2386 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002387 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002388
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002389 mode_cmd.pixel_format = fb->pixel_format;
2390 mode_cmd.width = fb->width;
2391 mode_cmd.height = fb->height;
2392 mode_cmd.pitches[0] = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002393
2394 mutex_lock(&dev->struct_mutex);
2395
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002396 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002397 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002398 DRM_DEBUG_KMS("intel fb init failed\n");
2399 goto out_unref_obj;
2400 }
2401
Daniel Vettera071fa02014-06-18 23:28:09 +02002402 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002403 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002404
2405 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2406 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002407
2408out_unref_obj:
2409 drm_gem_object_unreference(&obj->base);
2410 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 return false;
2412}
2413
Matt Roperafd65eb2015-02-03 13:10:04 -08002414/* Update plane->state->fb to match plane->fb after driver-internal updates */
2415static void
2416update_state_fb(struct drm_plane *plane)
2417{
2418 if (plane->fb == plane->state->fb)
2419 return;
2420
2421 if (plane->state->fb)
2422 drm_framebuffer_unreference(plane->state->fb);
2423 plane->state->fb = plane->fb;
2424 if (plane->state->fb)
2425 drm_framebuffer_reference(plane->state->fb);
2426}
2427
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002428static void
2429intel_find_plane_obj(struct intel_crtc *intel_crtc,
2430 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002431{
2432 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002433 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002434 struct drm_crtc *c;
2435 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002436 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002437
Dave Airlie66e514c2014-04-03 07:51:54 +10002438 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002439 return;
2440
Damien Lespiauf55548b2015-02-05 18:30:20 +00002441 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
2442 update_state_fb(intel_crtc->base.primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002443 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002444 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002445
Dave Airlie66e514c2014-04-03 07:51:54 +10002446 kfree(intel_crtc->base.primary->fb);
2447 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002448
2449 /*
2450 * Failed to alloc the obj, check to see if we should share
2451 * an fb with another CRTC instead
2452 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002453 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002454 i = to_intel_crtc(c);
2455
2456 if (c == &intel_crtc->base)
2457 continue;
2458
Matt Roper2ff8fde2014-07-08 07:50:07 -07002459 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002460 continue;
2461
Matt Roper2ff8fde2014-07-08 07:50:07 -07002462 obj = intel_fb_obj(c->primary->fb);
2463 if (obj == NULL)
2464 continue;
2465
2466 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002467 if (obj->tiling_mode != I915_TILING_NONE)
2468 dev_priv->preserve_bios_swizzle = true;
2469
Dave Airlie66e514c2014-04-03 07:51:54 +10002470 drm_framebuffer_reference(c->primary->fb);
2471 intel_crtc->base.primary->fb = c->primary->fb;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002472 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002473 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002474 break;
2475 }
2476 }
Matt Roperafd65eb2015-02-03 13:10:04 -08002477
Jesse Barnes46f297f2014-03-07 08:57:48 -08002478}
2479
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002480static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2481 struct drm_framebuffer *fb,
2482 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002483{
2484 struct drm_device *dev = crtc->dev;
2485 struct drm_i915_private *dev_priv = dev->dev_private;
2486 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002487 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002488 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002489 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002490 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002491 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302492 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002493
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002494 if (!intel_crtc->primary_enabled) {
2495 I915_WRITE(reg, 0);
2496 if (INTEL_INFO(dev)->gen >= 4)
2497 I915_WRITE(DSPSURF(plane), 0);
2498 else
2499 I915_WRITE(DSPADDR(plane), 0);
2500 POSTING_READ(reg);
2501 return;
2502 }
2503
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002504 obj = intel_fb_obj(fb);
2505 if (WARN_ON(obj == NULL))
2506 return;
2507
2508 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2509
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002510 dspcntr = DISPPLANE_GAMMA_ENABLE;
2511
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002512 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002513
2514 if (INTEL_INFO(dev)->gen < 4) {
2515 if (intel_crtc->pipe == PIPE_B)
2516 dspcntr |= DISPPLANE_SEL_PIPE_B;
2517
2518 /* pipesrc and dspsize control the size that is scaled from,
2519 * which should always be the user's requested size.
2520 */
2521 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002522 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2523 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002524 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002525 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2526 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002527 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2528 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002529 I915_WRITE(PRIMPOS(plane), 0);
2530 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002531 }
2532
Ville Syrjälä57779d02012-10-31 17:50:14 +02002533 switch (fb->pixel_format) {
2534 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002535 dspcntr |= DISPPLANE_8BPP;
2536 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002537 case DRM_FORMAT_XRGB1555:
2538 case DRM_FORMAT_ARGB1555:
2539 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002540 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002541 case DRM_FORMAT_RGB565:
2542 dspcntr |= DISPPLANE_BGRX565;
2543 break;
2544 case DRM_FORMAT_XRGB8888:
2545 case DRM_FORMAT_ARGB8888:
2546 dspcntr |= DISPPLANE_BGRX888;
2547 break;
2548 case DRM_FORMAT_XBGR8888:
2549 case DRM_FORMAT_ABGR8888:
2550 dspcntr |= DISPPLANE_RGBX888;
2551 break;
2552 case DRM_FORMAT_XRGB2101010:
2553 case DRM_FORMAT_ARGB2101010:
2554 dspcntr |= DISPPLANE_BGRX101010;
2555 break;
2556 case DRM_FORMAT_XBGR2101010:
2557 case DRM_FORMAT_ABGR2101010:
2558 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002559 break;
2560 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002561 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002562 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002563
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002564 if (INTEL_INFO(dev)->gen >= 4 &&
2565 obj->tiling_mode != I915_TILING_NONE)
2566 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002567
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002568 if (IS_G4X(dev))
2569 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2570
Ville Syrjäläb98971272014-08-27 16:51:22 +03002571 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002572
Daniel Vetterc2c75132012-07-05 12:17:30 +02002573 if (INTEL_INFO(dev)->gen >= 4) {
2574 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002575 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002576 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002577 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002578 linear_offset -= intel_crtc->dspaddr_offset;
2579 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002580 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002581 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002582
Matt Roper8e7d6882015-01-21 16:35:41 -08002583 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302584 dspcntr |= DISPPLANE_ROTATE_180;
2585
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002586 x += (intel_crtc->config->pipe_src_w - 1);
2587 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302588
2589 /* Finding the last pixel of the last line of the display
2590 data and adding to linear_offset*/
2591 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002592 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2593 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302594 }
2595
2596 I915_WRITE(reg, dspcntr);
2597
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002598 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2599 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2600 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002601 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002602 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002603 I915_WRITE(DSPSURF(plane),
2604 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002606 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002607 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002608 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002610}
2611
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002612static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2613 struct drm_framebuffer *fb,
2614 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002615{
2616 struct drm_device *dev = crtc->dev;
2617 struct drm_i915_private *dev_priv = dev->dev_private;
2618 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002619 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002621 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002622 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002623 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302624 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002625
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002626 if (!intel_crtc->primary_enabled) {
2627 I915_WRITE(reg, 0);
2628 I915_WRITE(DSPSURF(plane), 0);
2629 POSTING_READ(reg);
2630 return;
2631 }
2632
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002633 obj = intel_fb_obj(fb);
2634 if (WARN_ON(obj == NULL))
2635 return;
2636
2637 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2638
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002639 dspcntr = DISPPLANE_GAMMA_ENABLE;
2640
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002641 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002642
2643 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2644 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2645
Ville Syrjälä57779d02012-10-31 17:50:14 +02002646 switch (fb->pixel_format) {
2647 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002648 dspcntr |= DISPPLANE_8BPP;
2649 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002650 case DRM_FORMAT_RGB565:
2651 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002652 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002653 case DRM_FORMAT_XRGB8888:
2654 case DRM_FORMAT_ARGB8888:
2655 dspcntr |= DISPPLANE_BGRX888;
2656 break;
2657 case DRM_FORMAT_XBGR8888:
2658 case DRM_FORMAT_ABGR8888:
2659 dspcntr |= DISPPLANE_RGBX888;
2660 break;
2661 case DRM_FORMAT_XRGB2101010:
2662 case DRM_FORMAT_ARGB2101010:
2663 dspcntr |= DISPPLANE_BGRX101010;
2664 break;
2665 case DRM_FORMAT_XBGR2101010:
2666 case DRM_FORMAT_ABGR2101010:
2667 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002668 break;
2669 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002670 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002671 }
2672
2673 if (obj->tiling_mode != I915_TILING_NONE)
2674 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002675
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002676 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002677 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002678
Ville Syrjäläb98971272014-08-27 16:51:22 +03002679 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002680 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002681 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002682 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002683 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002684 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002685 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302686 dspcntr |= DISPPLANE_ROTATE_180;
2687
2688 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002689 x += (intel_crtc->config->pipe_src_w - 1);
2690 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302691
2692 /* Finding the last pixel of the last line of the display
2693 data and adding to linear_offset*/
2694 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002695 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2696 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302697 }
2698 }
2699
2700 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002701
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002702 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2703 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2704 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002705 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002706 I915_WRITE(DSPSURF(plane),
2707 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002708 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002709 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2710 } else {
2711 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2712 I915_WRITE(DSPLINOFF(plane), linear_offset);
2713 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002714 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002715}
2716
Damien Lespiau70d21f02013-07-03 21:06:04 +01002717static void skylake_update_primary_plane(struct drm_crtc *crtc,
2718 struct drm_framebuffer *fb,
2719 int x, int y)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
2723 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2724 struct intel_framebuffer *intel_fb;
2725 struct drm_i915_gem_object *obj;
2726 int pipe = intel_crtc->pipe;
2727 u32 plane_ctl, stride;
2728
2729 if (!intel_crtc->primary_enabled) {
2730 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2731 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2732 POSTING_READ(PLANE_CTL(pipe, 0));
2733 return;
2734 }
2735
2736 plane_ctl = PLANE_CTL_ENABLE |
2737 PLANE_CTL_PIPE_GAMMA_ENABLE |
2738 PLANE_CTL_PIPE_CSC_ENABLE;
2739
2740 switch (fb->pixel_format) {
2741 case DRM_FORMAT_RGB565:
2742 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2743 break;
2744 case DRM_FORMAT_XRGB8888:
2745 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2746 break;
2747 case DRM_FORMAT_XBGR8888:
2748 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2749 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2750 break;
2751 case DRM_FORMAT_XRGB2101010:
2752 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2753 break;
2754 case DRM_FORMAT_XBGR2101010:
2755 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2756 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2757 break;
2758 default:
2759 BUG();
2760 }
2761
2762 intel_fb = to_intel_framebuffer(fb);
2763 obj = intel_fb->obj;
2764
2765 /*
2766 * The stride is either expressed as a multiple of 64 bytes chunks for
2767 * linear buffers or in number of tiles for tiled buffers.
2768 */
2769 switch (obj->tiling_mode) {
2770 case I915_TILING_NONE:
2771 stride = fb->pitches[0] >> 6;
2772 break;
2773 case I915_TILING_X:
2774 plane_ctl |= PLANE_CTL_TILED_X;
2775 stride = fb->pitches[0] >> 9;
2776 break;
2777 default:
2778 BUG();
2779 }
2780
2781 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002782 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002783 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002784
2785 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2786
2787 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2788 i915_gem_obj_ggtt_offset(obj),
2789 x, y, fb->width, fb->height,
2790 fb->pitches[0]);
2791
2792 I915_WRITE(PLANE_POS(pipe, 0), 0);
2793 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2794 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002795 (intel_crtc->config->pipe_src_h - 1) << 16 |
2796 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002797 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2798 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2799
2800 POSTING_READ(PLANE_SURF(pipe, 0));
2801}
2802
Jesse Barnes17638cd2011-06-24 12:19:23 -07002803/* Assume fb object is pinned & idle & fenced and just update base pointers */
2804static int
2805intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2806 int x, int y, enum mode_set_atomic state)
2807{
2808 struct drm_device *dev = crtc->dev;
2809 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002810
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002811 if (dev_priv->display.disable_fbc)
2812 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002813
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002814 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2815
2816 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002817}
2818
Ville Syrjälä75147472014-11-24 18:28:11 +02002819static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002820{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002821 struct drm_crtc *crtc;
2822
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002823 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2825 enum plane plane = intel_crtc->plane;
2826
2827 intel_prepare_page_flip(dev, plane);
2828 intel_finish_page_flip_plane(dev, plane);
2829 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002830}
2831
2832static void intel_update_primary_planes(struct drm_device *dev)
2833{
2834 struct drm_i915_private *dev_priv = dev->dev_private;
2835 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002836
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002837 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2839
Rob Clark51fd3712013-11-19 12:10:12 -05002840 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002841 /*
2842 * FIXME: Once we have proper support for primary planes (and
2843 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002844 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002845 */
Matt Roperf4510a22014-04-01 15:22:40 -07002846 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002847 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002848 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002849 crtc->x,
2850 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002851 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002852 }
2853}
2854
Ville Syrjälä75147472014-11-24 18:28:11 +02002855void intel_prepare_reset(struct drm_device *dev)
2856{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002857 struct drm_i915_private *dev_priv = to_i915(dev);
2858 struct intel_crtc *crtc;
2859
Ville Syrjälä75147472014-11-24 18:28:11 +02002860 /* no reset support for gen2 */
2861 if (IS_GEN2(dev))
2862 return;
2863
2864 /* reset doesn't touch the display */
2865 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2866 return;
2867
2868 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002869
2870 /*
2871 * Disabling the crtcs gracefully seems nicer. Also the
2872 * g33 docs say we should at least disable all the planes.
2873 */
2874 for_each_intel_crtc(dev, crtc) {
2875 if (crtc->active)
2876 dev_priv->display.crtc_disable(&crtc->base);
2877 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002878}
2879
2880void intel_finish_reset(struct drm_device *dev)
2881{
2882 struct drm_i915_private *dev_priv = to_i915(dev);
2883
2884 /*
2885 * Flips in the rings will be nuked by the reset,
2886 * so complete all pending flips so that user space
2887 * will get its events and not get stuck.
2888 */
2889 intel_complete_page_flips(dev);
2890
2891 /* no reset support for gen2 */
2892 if (IS_GEN2(dev))
2893 return;
2894
2895 /* reset doesn't touch the display */
2896 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2897 /*
2898 * Flips in the rings have been nuked by the reset,
2899 * so update the base address of all primary
2900 * planes to the the last fb to make sure we're
2901 * showing the correct fb after a reset.
2902 */
2903 intel_update_primary_planes(dev);
2904 return;
2905 }
2906
2907 /*
2908 * The display has been reset as well,
2909 * so need a full re-initialization.
2910 */
2911 intel_runtime_pm_disable_interrupts(dev_priv);
2912 intel_runtime_pm_enable_interrupts(dev_priv);
2913
2914 intel_modeset_init_hw(dev);
2915
2916 spin_lock_irq(&dev_priv->irq_lock);
2917 if (dev_priv->display.hpd_irq_setup)
2918 dev_priv->display.hpd_irq_setup(dev);
2919 spin_unlock_irq(&dev_priv->irq_lock);
2920
2921 intel_modeset_setup_hw_state(dev, true);
2922
2923 intel_hpd_init(dev_priv);
2924
2925 drm_modeset_unlock_all(dev);
2926}
2927
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002928static int
Chris Wilson14667a42012-04-03 17:58:35 +01002929intel_finish_fb(struct drm_framebuffer *old_fb)
2930{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002931 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002932 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2933 bool was_interruptible = dev_priv->mm.interruptible;
2934 int ret;
2935
Chris Wilson14667a42012-04-03 17:58:35 +01002936 /* Big Hammer, we also need to ensure that any pending
2937 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2938 * current scanout is retired before unpinning the old
2939 * framebuffer.
2940 *
2941 * This should only fail upon a hung GPU, in which case we
2942 * can safely continue.
2943 */
2944 dev_priv->mm.interruptible = false;
2945 ret = i915_gem_object_finish_gpu(obj);
2946 dev_priv->mm.interruptible = was_interruptible;
2947
2948 return ret;
2949}
2950
Chris Wilson7d5e3792014-03-04 13:15:08 +00002951static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2952{
2953 struct drm_device *dev = crtc->dev;
2954 struct drm_i915_private *dev_priv = dev->dev_private;
2955 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002956 bool pending;
2957
2958 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2959 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2960 return false;
2961
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002962 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002963 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002964 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002965
2966 return pending;
2967}
2968
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002969static void intel_update_pipe_size(struct intel_crtc *crtc)
2970{
2971 struct drm_device *dev = crtc->base.dev;
2972 struct drm_i915_private *dev_priv = dev->dev_private;
2973 const struct drm_display_mode *adjusted_mode;
2974
2975 if (!i915.fastboot)
2976 return;
2977
2978 /*
2979 * Update pipe size and adjust fitter if needed: the reason for this is
2980 * that in compute_mode_changes we check the native mode (not the pfit
2981 * mode) to see if we can flip rather than do a full mode set. In the
2982 * fastboot case, we'll flip, but if we don't update the pipesrc and
2983 * pfit state, we'll end up with a big fb scanned out into the wrong
2984 * sized surface.
2985 *
2986 * To fix this properly, we need to hoist the checks up into
2987 * compute_mode_changes (or above), check the actual pfit state and
2988 * whether the platform allows pfit disable with pipe active, and only
2989 * then update the pipesrc and pfit state, even on the flip path.
2990 */
2991
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002992 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002993
2994 I915_WRITE(PIPESRC(crtc->pipe),
2995 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2996 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002997 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002998 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2999 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003000 I915_WRITE(PF_CTL(crtc->pipe), 0);
3001 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3002 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3003 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003004 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3005 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003006}
3007
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003008static void intel_fdi_normal_train(struct drm_crtc *crtc)
3009{
3010 struct drm_device *dev = crtc->dev;
3011 struct drm_i915_private *dev_priv = dev->dev_private;
3012 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3013 int pipe = intel_crtc->pipe;
3014 u32 reg, temp;
3015
3016 /* enable normal train */
3017 reg = FDI_TX_CTL(pipe);
3018 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003019 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003020 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3021 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003022 } else {
3023 temp &= ~FDI_LINK_TRAIN_NONE;
3024 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003025 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003026 I915_WRITE(reg, temp);
3027
3028 reg = FDI_RX_CTL(pipe);
3029 temp = I915_READ(reg);
3030 if (HAS_PCH_CPT(dev)) {
3031 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3032 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3033 } else {
3034 temp &= ~FDI_LINK_TRAIN_NONE;
3035 temp |= FDI_LINK_TRAIN_NONE;
3036 }
3037 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3038
3039 /* wait one idle pattern time */
3040 POSTING_READ(reg);
3041 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003042
3043 /* IVB wants error correction enabled */
3044 if (IS_IVYBRIDGE(dev))
3045 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3046 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003047}
3048
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003049static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003050{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003051 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003052 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003053}
3054
Daniel Vetter01a415f2012-10-27 15:58:40 +02003055static void ivb_modeset_global_resources(struct drm_device *dev)
3056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
3058 struct intel_crtc *pipe_B_crtc =
3059 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3060 struct intel_crtc *pipe_C_crtc =
3061 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3062 uint32_t temp;
3063
Daniel Vetter1e833f42013-02-19 22:31:57 +01003064 /*
3065 * When everything is off disable fdi C so that we could enable fdi B
3066 * with all lanes. Note that we don't care about enabled pipes without
3067 * an enabled pch encoder.
3068 */
3069 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3070 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003071 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3072 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3073
3074 temp = I915_READ(SOUTH_CHICKEN1);
3075 temp &= ~FDI_BC_BIFURCATION_SELECT;
3076 DRM_DEBUG_KMS("disabling fdi C rx\n");
3077 I915_WRITE(SOUTH_CHICKEN1, temp);
3078 }
3079}
3080
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003081/* The FDI link training functions for ILK/Ibexpeak. */
3082static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3083{
3084 struct drm_device *dev = crtc->dev;
3085 struct drm_i915_private *dev_priv = dev->dev_private;
3086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3087 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003090 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003091 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003092
Adam Jacksone1a44742010-06-25 15:32:14 -04003093 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3094 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003095 reg = FDI_RX_IMR(pipe);
3096 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003097 temp &= ~FDI_RX_SYMBOL_LOCK;
3098 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003099 I915_WRITE(reg, temp);
3100 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003101 udelay(150);
3102
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003103 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003104 reg = FDI_TX_CTL(pipe);
3105 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003106 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003107 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003108 temp &= ~FDI_LINK_TRAIN_NONE;
3109 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003110 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003111
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 reg = FDI_RX_CTL(pipe);
3113 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003114 temp &= ~FDI_LINK_TRAIN_NONE;
3115 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3117
3118 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003119 udelay(150);
3120
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003121 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003122 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3123 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3124 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003125
Chris Wilson5eddb702010-09-11 13:48:45 +01003126 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003127 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003128 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003129 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3130
3131 if ((temp & FDI_RX_BIT_LOCK)) {
3132 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003133 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003134 break;
3135 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003136 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003137 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003138 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003139
3140 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003141 reg = FDI_TX_CTL(pipe);
3142 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003143 temp &= ~FDI_LINK_TRAIN_NONE;
3144 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003146
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 reg = FDI_RX_CTL(pipe);
3148 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003149 temp &= ~FDI_LINK_TRAIN_NONE;
3150 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003151 I915_WRITE(reg, temp);
3152
3153 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003154 udelay(150);
3155
Chris Wilson5eddb702010-09-11 13:48:45 +01003156 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003157 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003159 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3160
3161 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003162 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163 DRM_DEBUG_KMS("FDI train 2 done.\n");
3164 break;
3165 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003166 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003167 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003168 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003169
3170 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003171
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003172}
3173
Akshay Joshi0206e352011-08-16 15:34:10 -04003174static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003175 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3176 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3177 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3178 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3179};
3180
3181/* The FDI link training functions for SNB/Cougarpoint. */
3182static void gen6_fdi_link_train(struct drm_crtc *crtc)
3183{
3184 struct drm_device *dev = crtc->dev;
3185 struct drm_i915_private *dev_priv = dev->dev_private;
3186 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3187 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003188 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003189
Adam Jacksone1a44742010-06-25 15:32:14 -04003190 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3191 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003192 reg = FDI_RX_IMR(pipe);
3193 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003194 temp &= ~FDI_RX_SYMBOL_LOCK;
3195 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003196 I915_WRITE(reg, temp);
3197
3198 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003199 udelay(150);
3200
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003201 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003202 reg = FDI_TX_CTL(pipe);
3203 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003204 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003205 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003206 temp &= ~FDI_LINK_TRAIN_NONE;
3207 temp |= FDI_LINK_TRAIN_PATTERN_1;
3208 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3209 /* SNB-B */
3210 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003212
Daniel Vetterd74cf322012-10-26 10:58:13 +02003213 I915_WRITE(FDI_RX_MISC(pipe),
3214 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3215
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 reg = FDI_RX_CTL(pipe);
3217 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003218 if (HAS_PCH_CPT(dev)) {
3219 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3220 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3221 } else {
3222 temp &= ~FDI_LINK_TRAIN_NONE;
3223 temp |= FDI_LINK_TRAIN_PATTERN_1;
3224 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3226
3227 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003228 udelay(150);
3229
Akshay Joshi0206e352011-08-16 15:34:10 -04003230 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003231 reg = FDI_TX_CTL(pipe);
3232 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003233 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3234 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 I915_WRITE(reg, temp);
3236
3237 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003238 udelay(500);
3239
Sean Paulfa37d392012-03-02 12:53:39 -05003240 for (retry = 0; retry < 5; retry++) {
3241 reg = FDI_RX_IIR(pipe);
3242 temp = I915_READ(reg);
3243 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3244 if (temp & FDI_RX_BIT_LOCK) {
3245 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3246 DRM_DEBUG_KMS("FDI train 1 done.\n");
3247 break;
3248 }
3249 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003250 }
Sean Paulfa37d392012-03-02 12:53:39 -05003251 if (retry < 5)
3252 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003253 }
3254 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003255 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003256
3257 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 reg = FDI_TX_CTL(pipe);
3259 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260 temp &= ~FDI_LINK_TRAIN_NONE;
3261 temp |= FDI_LINK_TRAIN_PATTERN_2;
3262 if (IS_GEN6(dev)) {
3263 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3264 /* SNB-B */
3265 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3266 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003267 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003268
Chris Wilson5eddb702010-09-11 13:48:45 +01003269 reg = FDI_RX_CTL(pipe);
3270 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003271 if (HAS_PCH_CPT(dev)) {
3272 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3273 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3274 } else {
3275 temp &= ~FDI_LINK_TRAIN_NONE;
3276 temp |= FDI_LINK_TRAIN_PATTERN_2;
3277 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003278 I915_WRITE(reg, temp);
3279
3280 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003281 udelay(150);
3282
Akshay Joshi0206e352011-08-16 15:34:10 -04003283 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003284 reg = FDI_TX_CTL(pipe);
3285 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003286 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3287 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003288 I915_WRITE(reg, temp);
3289
3290 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003291 udelay(500);
3292
Sean Paulfa37d392012-03-02 12:53:39 -05003293 for (retry = 0; retry < 5; retry++) {
3294 reg = FDI_RX_IIR(pipe);
3295 temp = I915_READ(reg);
3296 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3297 if (temp & FDI_RX_SYMBOL_LOCK) {
3298 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3299 DRM_DEBUG_KMS("FDI train 2 done.\n");
3300 break;
3301 }
3302 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003303 }
Sean Paulfa37d392012-03-02 12:53:39 -05003304 if (retry < 5)
3305 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003306 }
3307 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003308 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003309
3310 DRM_DEBUG_KMS("FDI train done.\n");
3311}
3312
Jesse Barnes357555c2011-04-28 15:09:55 -07003313/* Manual link training for Ivy Bridge A0 parts */
3314static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 struct drm_i915_private *dev_priv = dev->dev_private;
3318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3319 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003320 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003321
3322 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3323 for train result */
3324 reg = FDI_RX_IMR(pipe);
3325 temp = I915_READ(reg);
3326 temp &= ~FDI_RX_SYMBOL_LOCK;
3327 temp &= ~FDI_RX_BIT_LOCK;
3328 I915_WRITE(reg, temp);
3329
3330 POSTING_READ(reg);
3331 udelay(150);
3332
Daniel Vetter01a415f2012-10-27 15:58:40 +02003333 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3334 I915_READ(FDI_RX_IIR(pipe)));
3335
Jesse Barnes139ccd32013-08-19 11:04:55 -07003336 /* Try each vswing and preemphasis setting twice before moving on */
3337 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3338 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003339 reg = FDI_TX_CTL(pipe);
3340 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003341 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3342 temp &= ~FDI_TX_ENABLE;
3343 I915_WRITE(reg, temp);
3344
3345 reg = FDI_RX_CTL(pipe);
3346 temp = I915_READ(reg);
3347 temp &= ~FDI_LINK_TRAIN_AUTO;
3348 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3349 temp &= ~FDI_RX_ENABLE;
3350 I915_WRITE(reg, temp);
3351
3352 /* enable CPU FDI TX and PCH FDI RX */
3353 reg = FDI_TX_CTL(pipe);
3354 temp = I915_READ(reg);
3355 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003356 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003357 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003358 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003359 temp |= snb_b_fdi_train_param[j/2];
3360 temp |= FDI_COMPOSITE_SYNC;
3361 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3362
3363 I915_WRITE(FDI_RX_MISC(pipe),
3364 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3365
3366 reg = FDI_RX_CTL(pipe);
3367 temp = I915_READ(reg);
3368 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3369 temp |= FDI_COMPOSITE_SYNC;
3370 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3371
3372 POSTING_READ(reg);
3373 udelay(1); /* should be 0.5us */
3374
3375 for (i = 0; i < 4; i++) {
3376 reg = FDI_RX_IIR(pipe);
3377 temp = I915_READ(reg);
3378 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3379
3380 if (temp & FDI_RX_BIT_LOCK ||
3381 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3382 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3383 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3384 i);
3385 break;
3386 }
3387 udelay(1); /* should be 0.5us */
3388 }
3389 if (i == 4) {
3390 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3391 continue;
3392 }
3393
3394 /* Train 2 */
3395 reg = FDI_TX_CTL(pipe);
3396 temp = I915_READ(reg);
3397 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3398 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3399 I915_WRITE(reg, temp);
3400
3401 reg = FDI_RX_CTL(pipe);
3402 temp = I915_READ(reg);
3403 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3404 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003405 I915_WRITE(reg, temp);
3406
3407 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003408 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003409
Jesse Barnes139ccd32013-08-19 11:04:55 -07003410 for (i = 0; i < 4; i++) {
3411 reg = FDI_RX_IIR(pipe);
3412 temp = I915_READ(reg);
3413 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003414
Jesse Barnes139ccd32013-08-19 11:04:55 -07003415 if (temp & FDI_RX_SYMBOL_LOCK ||
3416 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3417 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3418 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3419 i);
3420 goto train_done;
3421 }
3422 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003423 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003424 if (i == 4)
3425 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003426 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003427
Jesse Barnes139ccd32013-08-19 11:04:55 -07003428train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003429 DRM_DEBUG_KMS("FDI train done.\n");
3430}
3431
Daniel Vetter88cefb62012-08-12 19:27:14 +02003432static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003433{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003434 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003435 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003436 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003437 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003438
Jesse Barnesc64e3112010-09-10 11:27:03 -07003439
Jesse Barnes0e23b992010-09-10 11:10:00 -07003440 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003441 reg = FDI_RX_CTL(pipe);
3442 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003443 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003444 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003445 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003446 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3447
3448 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003449 udelay(200);
3450
3451 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003452 temp = I915_READ(reg);
3453 I915_WRITE(reg, temp | FDI_PCDCLK);
3454
3455 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003456 udelay(200);
3457
Paulo Zanoni20749732012-11-23 15:30:38 -02003458 /* Enable CPU FDI TX PLL, always on for Ironlake */
3459 reg = FDI_TX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3462 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003463
Paulo Zanoni20749732012-11-23 15:30:38 -02003464 POSTING_READ(reg);
3465 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003466 }
3467}
3468
Daniel Vetter88cefb62012-08-12 19:27:14 +02003469static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3470{
3471 struct drm_device *dev = intel_crtc->base.dev;
3472 struct drm_i915_private *dev_priv = dev->dev_private;
3473 int pipe = intel_crtc->pipe;
3474 u32 reg, temp;
3475
3476 /* Switch from PCDclk to Rawclk */
3477 reg = FDI_RX_CTL(pipe);
3478 temp = I915_READ(reg);
3479 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3480
3481 /* Disable CPU FDI TX PLL */
3482 reg = FDI_TX_CTL(pipe);
3483 temp = I915_READ(reg);
3484 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3485
3486 POSTING_READ(reg);
3487 udelay(100);
3488
3489 reg = FDI_RX_CTL(pipe);
3490 temp = I915_READ(reg);
3491 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3492
3493 /* Wait for the clocks to turn off. */
3494 POSTING_READ(reg);
3495 udelay(100);
3496}
3497
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003498static void ironlake_fdi_disable(struct drm_crtc *crtc)
3499{
3500 struct drm_device *dev = crtc->dev;
3501 struct drm_i915_private *dev_priv = dev->dev_private;
3502 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3503 int pipe = intel_crtc->pipe;
3504 u32 reg, temp;
3505
3506 /* disable CPU FDI tx and PCH FDI rx */
3507 reg = FDI_TX_CTL(pipe);
3508 temp = I915_READ(reg);
3509 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3510 POSTING_READ(reg);
3511
3512 reg = FDI_RX_CTL(pipe);
3513 temp = I915_READ(reg);
3514 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003515 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003516 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3517
3518 POSTING_READ(reg);
3519 udelay(100);
3520
3521 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003522 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003523 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003524
3525 /* still set train pattern 1 */
3526 reg = FDI_TX_CTL(pipe);
3527 temp = I915_READ(reg);
3528 temp &= ~FDI_LINK_TRAIN_NONE;
3529 temp |= FDI_LINK_TRAIN_PATTERN_1;
3530 I915_WRITE(reg, temp);
3531
3532 reg = FDI_RX_CTL(pipe);
3533 temp = I915_READ(reg);
3534 if (HAS_PCH_CPT(dev)) {
3535 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3536 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3537 } else {
3538 temp &= ~FDI_LINK_TRAIN_NONE;
3539 temp |= FDI_LINK_TRAIN_PATTERN_1;
3540 }
3541 /* BPC in FDI rx is consistent with that in PIPECONF */
3542 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003543 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003544 I915_WRITE(reg, temp);
3545
3546 POSTING_READ(reg);
3547 udelay(100);
3548}
3549
Chris Wilson5dce5b932014-01-20 10:17:36 +00003550bool intel_has_pending_fb_unpin(struct drm_device *dev)
3551{
3552 struct intel_crtc *crtc;
3553
3554 /* Note that we don't need to be called with mode_config.lock here
3555 * as our list of CRTC objects is static for the lifetime of the
3556 * device and so cannot disappear as we iterate. Similarly, we can
3557 * happily treat the predicates as racy, atomic checks as userspace
3558 * cannot claim and pin a new fb without at least acquring the
3559 * struct_mutex and so serialising with us.
3560 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003561 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003562 if (atomic_read(&crtc->unpin_work_count) == 0)
3563 continue;
3564
3565 if (crtc->unpin_work)
3566 intel_wait_for_vblank(dev, crtc->pipe);
3567
3568 return true;
3569 }
3570
3571 return false;
3572}
3573
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003574static void page_flip_completed(struct intel_crtc *intel_crtc)
3575{
3576 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3577 struct intel_unpin_work *work = intel_crtc->unpin_work;
3578
3579 /* ensure that the unpin work is consistent wrt ->pending. */
3580 smp_rmb();
3581 intel_crtc->unpin_work = NULL;
3582
3583 if (work->event)
3584 drm_send_vblank_event(intel_crtc->base.dev,
3585 intel_crtc->pipe,
3586 work->event);
3587
3588 drm_crtc_vblank_put(&intel_crtc->base);
3589
3590 wake_up_all(&dev_priv->pending_flip_queue);
3591 queue_work(dev_priv->wq, &work->work);
3592
3593 trace_i915_flip_complete(intel_crtc->plane,
3594 work->pending_flip_obj);
3595}
3596
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003597void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003598{
Chris Wilson0f911282012-04-17 10:05:38 +01003599 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003600 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003601
Daniel Vetter2c10d572012-12-20 21:24:07 +01003602 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003603 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3604 !intel_crtc_has_pending_flip(crtc),
3605 60*HZ) == 0)) {
3606 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003607
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003608 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003609 if (intel_crtc->unpin_work) {
3610 WARN_ONCE(1, "Removing stuck page flip\n");
3611 page_flip_completed(intel_crtc);
3612 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003613 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003614 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003615
Chris Wilson975d5682014-08-20 13:13:34 +01003616 if (crtc->primary->fb) {
3617 mutex_lock(&dev->struct_mutex);
3618 intel_finish_fb(crtc->primary->fb);
3619 mutex_unlock(&dev->struct_mutex);
3620 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003621}
3622
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003623/* Program iCLKIP clock to the desired frequency */
3624static void lpt_program_iclkip(struct drm_crtc *crtc)
3625{
3626 struct drm_device *dev = crtc->dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003628 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003629 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3630 u32 temp;
3631
Daniel Vetter09153002012-12-12 14:06:44 +01003632 mutex_lock(&dev_priv->dpio_lock);
3633
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003634 /* It is necessary to ungate the pixclk gate prior to programming
3635 * the divisors, and gate it back when it is done.
3636 */
3637 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3638
3639 /* Disable SSCCTL */
3640 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003641 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3642 SBI_SSCCTL_DISABLE,
3643 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003644
3645 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003646 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003647 auxdiv = 1;
3648 divsel = 0x41;
3649 phaseinc = 0x20;
3650 } else {
3651 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003652 * but the adjusted_mode->crtc_clock in in KHz. To get the
3653 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003654 * convert the virtual clock precision to KHz here for higher
3655 * precision.
3656 */
3657 u32 iclk_virtual_root_freq = 172800 * 1000;
3658 u32 iclk_pi_range = 64;
3659 u32 desired_divisor, msb_divisor_value, pi_value;
3660
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003661 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003662 msb_divisor_value = desired_divisor / iclk_pi_range;
3663 pi_value = desired_divisor % iclk_pi_range;
3664
3665 auxdiv = 0;
3666 divsel = msb_divisor_value - 2;
3667 phaseinc = pi_value;
3668 }
3669
3670 /* This should not happen with any sane values */
3671 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3672 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3673 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3674 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3675
3676 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003677 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003678 auxdiv,
3679 divsel,
3680 phasedir,
3681 phaseinc);
3682
3683 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003684 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003685 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3686 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3687 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3688 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3689 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3690 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003691 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003692
3693 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003694 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003695 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3696 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003697 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003698
3699 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003700 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003701 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003702 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003703
3704 /* Wait for initialization time */
3705 udelay(24);
3706
3707 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003708
3709 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003710}
3711
Daniel Vetter275f01b22013-05-03 11:49:47 +02003712static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3713 enum pipe pch_transcoder)
3714{
3715 struct drm_device *dev = crtc->base.dev;
3716 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003717 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003718
3719 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3720 I915_READ(HTOTAL(cpu_transcoder)));
3721 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3722 I915_READ(HBLANK(cpu_transcoder)));
3723 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3724 I915_READ(HSYNC(cpu_transcoder)));
3725
3726 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3727 I915_READ(VTOTAL(cpu_transcoder)));
3728 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3729 I915_READ(VBLANK(cpu_transcoder)));
3730 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3731 I915_READ(VSYNC(cpu_transcoder)));
3732 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3733 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3734}
3735
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003736static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3737{
3738 struct drm_i915_private *dev_priv = dev->dev_private;
3739 uint32_t temp;
3740
3741 temp = I915_READ(SOUTH_CHICKEN1);
3742 if (temp & FDI_BC_BIFURCATION_SELECT)
3743 return;
3744
3745 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3746 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3747
3748 temp |= FDI_BC_BIFURCATION_SELECT;
3749 DRM_DEBUG_KMS("enabling fdi C rx\n");
3750 I915_WRITE(SOUTH_CHICKEN1, temp);
3751 POSTING_READ(SOUTH_CHICKEN1);
3752}
3753
3754static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3755{
3756 struct drm_device *dev = intel_crtc->base.dev;
3757 struct drm_i915_private *dev_priv = dev->dev_private;
3758
3759 switch (intel_crtc->pipe) {
3760 case PIPE_A:
3761 break;
3762 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003763 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003764 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3765 else
3766 cpt_enable_fdi_bc_bifurcation(dev);
3767
3768 break;
3769 case PIPE_C:
3770 cpt_enable_fdi_bc_bifurcation(dev);
3771
3772 break;
3773 default:
3774 BUG();
3775 }
3776}
3777
Jesse Barnesf67a5592011-01-05 10:31:48 -08003778/*
3779 * Enable PCH resources required for PCH ports:
3780 * - PCH PLLs
3781 * - FDI training & RX/TX
3782 * - update transcoder timings
3783 * - DP transcoding bits
3784 * - transcoder
3785 */
3786static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003787{
3788 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003789 struct drm_i915_private *dev_priv = dev->dev_private;
3790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3791 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003792 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003793
Daniel Vetterab9412b2013-05-03 11:49:46 +02003794 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003795
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003796 if (IS_IVYBRIDGE(dev))
3797 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3798
Daniel Vettercd986ab2012-10-26 10:58:12 +02003799 /* Write the TU size bits before fdi link training, so that error
3800 * detection works. */
3801 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3802 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3803
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003804 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003805 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003806
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003807 /* We need to program the right clock selection before writing the pixel
3808 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003809 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003810 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003811
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003812 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003813 temp |= TRANS_DPLL_ENABLE(pipe);
3814 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003815 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003816 temp |= sel;
3817 else
3818 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003819 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003820 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003821
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003822 /* XXX: pch pll's can be enabled any time before we enable the PCH
3823 * transcoder, and we actually should do this to not upset any PCH
3824 * transcoder that already use the clock when we share it.
3825 *
3826 * Note that enable_shared_dpll tries to do the right thing, but
3827 * get_shared_dpll unconditionally resets the pll - we need that to have
3828 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003829 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003830
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003831 /* set transcoder timing, panel must allow it */
3832 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003833 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003834
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003835 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003836
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003837 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003838 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003839 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003840 reg = TRANS_DP_CTL(pipe);
3841 temp = I915_READ(reg);
3842 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003843 TRANS_DP_SYNC_MASK |
3844 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003845 temp |= (TRANS_DP_OUTPUT_ENABLE |
3846 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003847 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003848
3849 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003850 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003851 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003852 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003853
3854 switch (intel_trans_dp_port_sel(crtc)) {
3855 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003856 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003857 break;
3858 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003859 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003860 break;
3861 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003862 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003863 break;
3864 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003865 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003866 }
3867
Chris Wilson5eddb702010-09-11 13:48:45 +01003868 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003869 }
3870
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003871 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003872}
3873
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003874static void lpt_pch_enable(struct drm_crtc *crtc)
3875{
3876 struct drm_device *dev = crtc->dev;
3877 struct drm_i915_private *dev_priv = dev->dev_private;
3878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003879 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003880
Daniel Vetterab9412b2013-05-03 11:49:46 +02003881 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003882
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003883 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003884
Paulo Zanoni0540e482012-10-31 18:12:40 -02003885 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003886 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003887
Paulo Zanoni937bb612012-10-31 18:12:47 -02003888 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003889}
3890
Daniel Vetter716c2e52014-06-25 22:02:02 +03003891void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003892{
Daniel Vettere2b78262013-06-07 23:10:03 +02003893 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003894
3895 if (pll == NULL)
3896 return;
3897
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003898 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003899 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003900 return;
3901 }
3902
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003903 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3904 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003905 WARN_ON(pll->on);
3906 WARN_ON(pll->active);
3907 }
3908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003909 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003910}
3911
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003912struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3913 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003914{
Daniel Vettere2b78262013-06-07 23:10:03 +02003915 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003916 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003917 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003918
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003919 if (HAS_PCH_IBX(dev_priv->dev)) {
3920 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003921 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003922 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003923
Daniel Vetter46edb022013-06-05 13:34:12 +02003924 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3925 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003926
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003927 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003928
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003929 goto found;
3930 }
3931
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003932 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3933 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003934
3935 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003936 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003937 continue;
3938
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003939 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003940 &pll->new_config->hw_state,
3941 sizeof(pll->new_config->hw_state)) == 0) {
3942 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003943 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003944 pll->new_config->crtc_mask,
3945 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003946 goto found;
3947 }
3948 }
3949
3950 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003951 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3952 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003953 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003954 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3955 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003956 goto found;
3957 }
3958 }
3959
3960 return NULL;
3961
3962found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003963 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003964 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003965
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003966 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003967 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3968 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003969
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003970 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003971
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003972 return pll;
3973}
3974
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003975/**
3976 * intel_shared_dpll_start_config - start a new PLL staged config
3977 * @dev_priv: DRM device
3978 * @clear_pipes: mask of pipes that will have their PLLs freed
3979 *
3980 * Starts a new PLL staged config, copying the current config but
3981 * releasing the references of pipes specified in clear_pipes.
3982 */
3983static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3984 unsigned clear_pipes)
3985{
3986 struct intel_shared_dpll *pll;
3987 enum intel_dpll_id i;
3988
3989 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3990 pll = &dev_priv->shared_dplls[i];
3991
3992 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3993 GFP_KERNEL);
3994 if (!pll->new_config)
3995 goto cleanup;
3996
3997 pll->new_config->crtc_mask &= ~clear_pipes;
3998 }
3999
4000 return 0;
4001
4002cleanup:
4003 while (--i >= 0) {
4004 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004005 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004006 pll->new_config = NULL;
4007 }
4008
4009 return -ENOMEM;
4010}
4011
4012static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4013{
4014 struct intel_shared_dpll *pll;
4015 enum intel_dpll_id i;
4016
4017 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4018 pll = &dev_priv->shared_dplls[i];
4019
4020 WARN_ON(pll->new_config == &pll->config);
4021
4022 pll->config = *pll->new_config;
4023 kfree(pll->new_config);
4024 pll->new_config = NULL;
4025 }
4026}
4027
4028static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4029{
4030 struct intel_shared_dpll *pll;
4031 enum intel_dpll_id i;
4032
4033 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4034 pll = &dev_priv->shared_dplls[i];
4035
4036 WARN_ON(pll->new_config == &pll->config);
4037
4038 kfree(pll->new_config);
4039 pll->new_config = NULL;
4040 }
4041}
4042
Daniel Vettera1520312013-05-03 11:49:50 +02004043static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004044{
4045 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004046 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004047 u32 temp;
4048
4049 temp = I915_READ(dslreg);
4050 udelay(500);
4051 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004052 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004053 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004054 }
4055}
4056
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004057static void skylake_pfit_enable(struct intel_crtc *crtc)
4058{
4059 struct drm_device *dev = crtc->base.dev;
4060 struct drm_i915_private *dev_priv = dev->dev_private;
4061 int pipe = crtc->pipe;
4062
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004063 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004064 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004065 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4066 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004067 }
4068}
4069
Jesse Barnesb074cec2013-04-25 12:55:02 -07004070static void ironlake_pfit_enable(struct intel_crtc *crtc)
4071{
4072 struct drm_device *dev = crtc->base.dev;
4073 struct drm_i915_private *dev_priv = dev->dev_private;
4074 int pipe = crtc->pipe;
4075
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004076 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004077 /* Force use of hard-coded filter coefficients
4078 * as some pre-programmed values are broken,
4079 * e.g. x201.
4080 */
4081 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4082 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4083 PF_PIPE_SEL_IVB(pipe));
4084 else
4085 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004086 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4087 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004088 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004089}
4090
Matt Roper4a3b8762014-12-23 10:41:51 -08004091static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004092{
4093 struct drm_device *dev = crtc->dev;
4094 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004095 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004096 struct intel_plane *intel_plane;
4097
Matt Roperaf2b6532014-04-01 15:22:32 -07004098 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4099 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004100 if (intel_plane->pipe == pipe)
4101 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004102 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004103}
4104
Matt Roper4a3b8762014-12-23 10:41:51 -08004105static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004106{
4107 struct drm_device *dev = crtc->dev;
4108 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004109 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004110 struct intel_plane *intel_plane;
4111
Matt Roperaf2b6532014-04-01 15:22:32 -07004112 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4113 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004114 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004115 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004116 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004117}
4118
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004119void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004120{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004121 struct drm_device *dev = crtc->base.dev;
4122 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004123
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004124 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004125 return;
4126
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004127 /* We can only enable IPS after we enable a plane and wait for a vblank */
4128 intel_wait_for_vblank(dev, crtc->pipe);
4129
Paulo Zanonid77e4532013-09-24 13:52:55 -03004130 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004131 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004132 mutex_lock(&dev_priv->rps.hw_lock);
4133 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4134 mutex_unlock(&dev_priv->rps.hw_lock);
4135 /* Quoting Art Runyan: "its not safe to expect any particular
4136 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004137 * mailbox." Moreover, the mailbox may return a bogus state,
4138 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004139 */
4140 } else {
4141 I915_WRITE(IPS_CTL, IPS_ENABLE);
4142 /* The bit only becomes 1 in the next vblank, so this wait here
4143 * is essentially intel_wait_for_vblank. If we don't have this
4144 * and don't wait for vblanks until the end of crtc_enable, then
4145 * the HW state readout code will complain that the expected
4146 * IPS_CTL value is not the one we read. */
4147 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4148 DRM_ERROR("Timed out waiting for IPS enable\n");
4149 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004150}
4151
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004152void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004153{
4154 struct drm_device *dev = crtc->base.dev;
4155 struct drm_i915_private *dev_priv = dev->dev_private;
4156
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004158 return;
4159
4160 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004161 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004162 mutex_lock(&dev_priv->rps.hw_lock);
4163 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4164 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004165 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4166 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4167 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004168 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004169 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004170 POSTING_READ(IPS_CTL);
4171 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004172
4173 /* We need to wait for a vblank before we can disable the plane. */
4174 intel_wait_for_vblank(dev, crtc->pipe);
4175}
4176
4177/** Loads the palette/gamma unit for the CRTC with the prepared values */
4178static void intel_crtc_load_lut(struct drm_crtc *crtc)
4179{
4180 struct drm_device *dev = crtc->dev;
4181 struct drm_i915_private *dev_priv = dev->dev_private;
4182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4183 enum pipe pipe = intel_crtc->pipe;
4184 int palreg = PALETTE(pipe);
4185 int i;
4186 bool reenable_ips = false;
4187
4188 /* The clocks have to be on to load the palette. */
4189 if (!crtc->enabled || !intel_crtc->active)
4190 return;
4191
4192 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004193 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004194 assert_dsi_pll_enabled(dev_priv);
4195 else
4196 assert_pll_enabled(dev_priv, pipe);
4197 }
4198
4199 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304200 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004201 palreg = LGC_PALETTE(pipe);
4202
4203 /* Workaround : Do not read or write the pipe palette/gamma data while
4204 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4205 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004206 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004207 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4208 GAMMA_MODE_MODE_SPLIT)) {
4209 hsw_disable_ips(intel_crtc);
4210 reenable_ips = true;
4211 }
4212
4213 for (i = 0; i < 256; i++) {
4214 I915_WRITE(palreg + 4 * i,
4215 (intel_crtc->lut_r[i] << 16) |
4216 (intel_crtc->lut_g[i] << 8) |
4217 intel_crtc->lut_b[i]);
4218 }
4219
4220 if (reenable_ips)
4221 hsw_enable_ips(intel_crtc);
4222}
4223
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004224static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4225{
4226 if (!enable && intel_crtc->overlay) {
4227 struct drm_device *dev = intel_crtc->base.dev;
4228 struct drm_i915_private *dev_priv = dev->dev_private;
4229
4230 mutex_lock(&dev->struct_mutex);
4231 dev_priv->mm.interruptible = false;
4232 (void) intel_overlay_switch_off(intel_crtc->overlay);
4233 dev_priv->mm.interruptible = true;
4234 mutex_unlock(&dev->struct_mutex);
4235 }
4236
4237 /* Let userspace switch the overlay on again. In most cases userspace
4238 * has to recompute where to put it anyway.
4239 */
4240}
4241
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004242static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004243{
4244 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004245 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4246 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004247
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004248 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004249 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004250 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004251 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004252
4253 hsw_enable_ips(intel_crtc);
4254
4255 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004256 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004257 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004258
4259 /*
4260 * FIXME: Once we grow proper nuclear flip support out of this we need
4261 * to compute the mask of flip planes precisely. For the time being
4262 * consider this a flip from a NULL plane.
4263 */
4264 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004265}
4266
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004267static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004268{
4269 struct drm_device *dev = crtc->dev;
4270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4272 int pipe = intel_crtc->pipe;
4273 int plane = intel_crtc->plane;
4274
4275 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004276
4277 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004278 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004279
4280 hsw_disable_ips(intel_crtc);
4281
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004282 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004283 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004284 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004285 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004286
Daniel Vetterf99d7062014-06-19 16:01:59 +02004287 /*
4288 * FIXME: Once we grow proper nuclear flip support out of this we need
4289 * to compute the mask of flip planes precisely. For the time being
4290 * consider this a flip to a NULL plane.
4291 */
4292 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004293}
4294
Jesse Barnesf67a5592011-01-05 10:31:48 -08004295static void ironlake_crtc_enable(struct drm_crtc *crtc)
4296{
4297 struct drm_device *dev = crtc->dev;
4298 struct drm_i915_private *dev_priv = dev->dev_private;
4299 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004300 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004301 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004302
Daniel Vetter08a48462012-07-02 11:43:47 +02004303 WARN_ON(!crtc->enabled);
4304
Jesse Barnesf67a5592011-01-05 10:31:48 -08004305 if (intel_crtc->active)
4306 return;
4307
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004308 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004309 intel_prepare_shared_dpll(intel_crtc);
4310
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004311 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004312 intel_dp_set_m_n(intel_crtc);
4313
4314 intel_set_pipe_timings(intel_crtc);
4315
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004316 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004317 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004318 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004319 }
4320
4321 ironlake_set_pipeconf(crtc);
4322
Jesse Barnesf67a5592011-01-05 10:31:48 -08004323 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004324
Daniel Vettera72e4c92014-09-30 10:56:47 +02004325 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4326 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004327
Daniel Vetterf6736a12013-06-05 13:34:30 +02004328 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004329 if (encoder->pre_enable)
4330 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004331
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004332 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004333 /* Note: FDI PLL enabling _must_ be done before we enable the
4334 * cpu pipes, hence this is separate from all the other fdi/pch
4335 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004336 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004337 } else {
4338 assert_fdi_tx_disabled(dev_priv, pipe);
4339 assert_fdi_rx_disabled(dev_priv, pipe);
4340 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004341
Jesse Barnesb074cec2013-04-25 12:55:02 -07004342 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004343
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004344 /*
4345 * On ILK+ LUT must be loaded before the pipe is running but with
4346 * clocks enabled
4347 */
4348 intel_crtc_load_lut(crtc);
4349
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004350 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004351 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004352
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004353 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004354 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004355
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004356 assert_vblank_disabled(crtc);
4357 drm_crtc_vblank_on(crtc);
4358
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004359 for_each_encoder_on_crtc(dev, crtc, encoder)
4360 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004361
4362 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004363 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004364
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004365 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004366}
4367
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004368/* IPS only exists on ULT machines and is tied to pipe A. */
4369static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4370{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004371 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004372}
4373
Paulo Zanonie4916942013-09-20 16:21:19 -03004374/*
4375 * This implements the workaround described in the "notes" section of the mode
4376 * set sequence documentation. When going from no pipes or single pipe to
4377 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4378 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4379 */
4380static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4381{
4382 struct drm_device *dev = crtc->base.dev;
4383 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4384
4385 /* We want to get the other_active_crtc only if there's only 1 other
4386 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004387 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004388 if (!crtc_it->active || crtc_it == crtc)
4389 continue;
4390
4391 if (other_active_crtc)
4392 return;
4393
4394 other_active_crtc = crtc_it;
4395 }
4396 if (!other_active_crtc)
4397 return;
4398
4399 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4400 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4401}
4402
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004403static void haswell_crtc_enable(struct drm_crtc *crtc)
4404{
4405 struct drm_device *dev = crtc->dev;
4406 struct drm_i915_private *dev_priv = dev->dev_private;
4407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4408 struct intel_encoder *encoder;
4409 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004410
4411 WARN_ON(!crtc->enabled);
4412
4413 if (intel_crtc->active)
4414 return;
4415
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004416 if (intel_crtc_to_shared_dpll(intel_crtc))
4417 intel_enable_shared_dpll(intel_crtc);
4418
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004419 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004420 intel_dp_set_m_n(intel_crtc);
4421
4422 intel_set_pipe_timings(intel_crtc);
4423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004424 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4425 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4426 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004427 }
4428
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004429 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004430 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004431 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004432 }
4433
4434 haswell_set_pipeconf(crtc);
4435
4436 intel_set_pipe_csc(crtc);
4437
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004438 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004439
Daniel Vettera72e4c92014-09-30 10:56:47 +02004440 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004441 for_each_encoder_on_crtc(dev, crtc, encoder)
4442 if (encoder->pre_enable)
4443 encoder->pre_enable(encoder);
4444
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004445 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004446 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4447 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004448 dev_priv->display.fdi_link_train(crtc);
4449 }
4450
Paulo Zanoni1f544382012-10-24 11:32:00 -02004451 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004452
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004453 if (IS_SKYLAKE(dev))
4454 skylake_pfit_enable(intel_crtc);
4455 else
4456 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004457
4458 /*
4459 * On ILK+ LUT must be loaded before the pipe is running but with
4460 * clocks enabled
4461 */
4462 intel_crtc_load_lut(crtc);
4463
Paulo Zanoni1f544382012-10-24 11:32:00 -02004464 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004465 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004466
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004467 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004468 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004469
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004470 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004471 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004472
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004473 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004474 intel_ddi_set_vc_payload_alloc(crtc, true);
4475
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004476 assert_vblank_disabled(crtc);
4477 drm_crtc_vblank_on(crtc);
4478
Jani Nikula8807e552013-08-30 19:40:32 +03004479 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004480 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004481 intel_opregion_notify_encoder(encoder, true);
4482 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004483
Paulo Zanonie4916942013-09-20 16:21:19 -03004484 /* If we change the relative order between pipe/planes enabling, we need
4485 * to change the workaround. */
4486 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004487 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004488}
4489
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004490static void skylake_pfit_disable(struct intel_crtc *crtc)
4491{
4492 struct drm_device *dev = crtc->base.dev;
4493 struct drm_i915_private *dev_priv = dev->dev_private;
4494 int pipe = crtc->pipe;
4495
4496 /* To avoid upsetting the power well on haswell only disable the pfit if
4497 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004498 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004499 I915_WRITE(PS_CTL(pipe), 0);
4500 I915_WRITE(PS_WIN_POS(pipe), 0);
4501 I915_WRITE(PS_WIN_SZ(pipe), 0);
4502 }
4503}
4504
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004505static void ironlake_pfit_disable(struct intel_crtc *crtc)
4506{
4507 struct drm_device *dev = crtc->base.dev;
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 int pipe = crtc->pipe;
4510
4511 /* To avoid upsetting the power well on haswell only disable the pfit if
4512 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004513 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004514 I915_WRITE(PF_CTL(pipe), 0);
4515 I915_WRITE(PF_WIN_POS(pipe), 0);
4516 I915_WRITE(PF_WIN_SZ(pipe), 0);
4517 }
4518}
4519
Jesse Barnes6be4a602010-09-10 10:26:01 -07004520static void ironlake_crtc_disable(struct drm_crtc *crtc)
4521{
4522 struct drm_device *dev = crtc->dev;
4523 struct drm_i915_private *dev_priv = dev->dev_private;
4524 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004525 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004526 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004527 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004528
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004529 if (!intel_crtc->active)
4530 return;
4531
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004532 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004533
Daniel Vetterea9d7582012-07-10 10:42:52 +02004534 for_each_encoder_on_crtc(dev, crtc, encoder)
4535 encoder->disable(encoder);
4536
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004537 drm_crtc_vblank_off(crtc);
4538 assert_vblank_disabled(crtc);
4539
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004540 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004541 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004542
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004543 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004544
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004545 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004546
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004547 for_each_encoder_on_crtc(dev, crtc, encoder)
4548 if (encoder->post_disable)
4549 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004550
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004551 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004552 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004553
Daniel Vetterd925c592013-06-05 13:34:04 +02004554 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004555
Daniel Vetterd925c592013-06-05 13:34:04 +02004556 if (HAS_PCH_CPT(dev)) {
4557 /* disable TRANS_DP_CTL */
4558 reg = TRANS_DP_CTL(pipe);
4559 temp = I915_READ(reg);
4560 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4561 TRANS_DP_PORT_SEL_MASK);
4562 temp |= TRANS_DP_PORT_SEL_NONE;
4563 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004564
Daniel Vetterd925c592013-06-05 13:34:04 +02004565 /* disable DPLL_SEL */
4566 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004567 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004568 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004569 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004570
4571 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004572 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004573
4574 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004575 }
4576
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004577 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004578 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004579
4580 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004581 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004582 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004583}
4584
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004585static void haswell_crtc_disable(struct drm_crtc *crtc)
4586{
4587 struct drm_device *dev = crtc->dev;
4588 struct drm_i915_private *dev_priv = dev->dev_private;
4589 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4590 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004591 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004592
4593 if (!intel_crtc->active)
4594 return;
4595
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004596 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004597
Jani Nikula8807e552013-08-30 19:40:32 +03004598 for_each_encoder_on_crtc(dev, crtc, encoder) {
4599 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004600 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004601 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004602
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004603 drm_crtc_vblank_off(crtc);
4604 assert_vblank_disabled(crtc);
4605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004607 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4608 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004609 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004610
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004611 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004612 intel_ddi_set_vc_payload_alloc(crtc, false);
4613
Paulo Zanoniad80a812012-10-24 16:06:19 -02004614 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004615
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004616 if (IS_SKYLAKE(dev))
4617 skylake_pfit_disable(intel_crtc);
4618 else
4619 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004620
Paulo Zanoni1f544382012-10-24 11:32:00 -02004621 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004622
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004623 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004624 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004625 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004626 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004627
Imre Deak97b040a2014-06-25 22:01:50 +03004628 for_each_encoder_on_crtc(dev, crtc, encoder)
4629 if (encoder->post_disable)
4630 encoder->post_disable(encoder);
4631
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004632 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004633 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004634
4635 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004636 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004637 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004638
4639 if (intel_crtc_to_shared_dpll(intel_crtc))
4640 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004641}
4642
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004643static void ironlake_crtc_off(struct drm_crtc *crtc)
4644{
4645 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004646 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004647}
4648
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004649
Jesse Barnes2dd24552013-04-25 12:55:01 -07004650static void i9xx_pfit_enable(struct intel_crtc *crtc)
4651{
4652 struct drm_device *dev = crtc->base.dev;
4653 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004654 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004655
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004656 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004657 return;
4658
Daniel Vetterc0b03412013-05-28 12:05:54 +02004659 /*
4660 * The panel fitter should only be adjusted whilst the pipe is disabled,
4661 * according to register description and PRM.
4662 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004663 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4664 assert_pipe_disabled(dev_priv, crtc->pipe);
4665
Jesse Barnesb074cec2013-04-25 12:55:02 -07004666 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4667 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004668
4669 /* Border color in case we don't scale up to the full screen. Black by
4670 * default, change to something else for debugging. */
4671 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004672}
4673
Dave Airlied05410f2014-06-05 13:22:59 +10004674static enum intel_display_power_domain port_to_power_domain(enum port port)
4675{
4676 switch (port) {
4677 case PORT_A:
4678 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4679 case PORT_B:
4680 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4681 case PORT_C:
4682 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4683 case PORT_D:
4684 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4685 default:
4686 WARN_ON_ONCE(1);
4687 return POWER_DOMAIN_PORT_OTHER;
4688 }
4689}
4690
Imre Deak77d22dc2014-03-05 16:20:52 +02004691#define for_each_power_domain(domain, mask) \
4692 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4693 if ((1 << (domain)) & (mask))
4694
Imre Deak319be8a2014-03-04 19:22:57 +02004695enum intel_display_power_domain
4696intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004697{
Imre Deak319be8a2014-03-04 19:22:57 +02004698 struct drm_device *dev = intel_encoder->base.dev;
4699 struct intel_digital_port *intel_dig_port;
4700
4701 switch (intel_encoder->type) {
4702 case INTEL_OUTPUT_UNKNOWN:
4703 /* Only DDI platforms should ever use this output type */
4704 WARN_ON_ONCE(!HAS_DDI(dev));
4705 case INTEL_OUTPUT_DISPLAYPORT:
4706 case INTEL_OUTPUT_HDMI:
4707 case INTEL_OUTPUT_EDP:
4708 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004709 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004710 case INTEL_OUTPUT_DP_MST:
4711 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4712 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004713 case INTEL_OUTPUT_ANALOG:
4714 return POWER_DOMAIN_PORT_CRT;
4715 case INTEL_OUTPUT_DSI:
4716 return POWER_DOMAIN_PORT_DSI;
4717 default:
4718 return POWER_DOMAIN_PORT_OTHER;
4719 }
4720}
4721
4722static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4723{
4724 struct drm_device *dev = crtc->dev;
4725 struct intel_encoder *intel_encoder;
4726 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4727 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004728 unsigned long mask;
4729 enum transcoder transcoder;
4730
4731 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4732
4733 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4734 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004735 if (intel_crtc->config->pch_pfit.enabled ||
4736 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004737 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4738
Imre Deak319be8a2014-03-04 19:22:57 +02004739 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4740 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4741
Imre Deak77d22dc2014-03-05 16:20:52 +02004742 return mask;
4743}
4744
Imre Deak77d22dc2014-03-05 16:20:52 +02004745static void modeset_update_crtc_power_domains(struct drm_device *dev)
4746{
4747 struct drm_i915_private *dev_priv = dev->dev_private;
4748 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4749 struct intel_crtc *crtc;
4750
4751 /*
4752 * First get all needed power domains, then put all unneeded, to avoid
4753 * any unnecessary toggling of the power wells.
4754 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004755 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004756 enum intel_display_power_domain domain;
4757
4758 if (!crtc->base.enabled)
4759 continue;
4760
Imre Deak319be8a2014-03-04 19:22:57 +02004761 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004762
4763 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4764 intel_display_power_get(dev_priv, domain);
4765 }
4766
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004767 if (dev_priv->display.modeset_global_resources)
4768 dev_priv->display.modeset_global_resources(dev);
4769
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004770 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004771 enum intel_display_power_domain domain;
4772
4773 for_each_power_domain(domain, crtc->enabled_power_domains)
4774 intel_display_power_put(dev_priv, domain);
4775
4776 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4777 }
4778
4779 intel_display_set_init_power(dev_priv, false);
4780}
4781
Ville Syrjälädfcab172014-06-13 13:37:47 +03004782/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004783static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004784{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004785 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004786
Jesse Barnes586f49d2013-11-04 16:06:59 -08004787 /* Obtain SKU information */
4788 mutex_lock(&dev_priv->dpio_lock);
4789 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4790 CCK_FUSE_HPLL_FREQ_MASK;
4791 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792
Ville Syrjälädfcab172014-06-13 13:37:47 +03004793 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004794}
4795
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004796static void vlv_update_cdclk(struct drm_device *dev)
4797{
4798 struct drm_i915_private *dev_priv = dev->dev_private;
4799
4800 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004801 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004802 dev_priv->vlv_cdclk_freq);
4803
4804 /*
4805 * Program the gmbus_freq based on the cdclk frequency.
4806 * BSpec erroneously claims we should aim for 4MHz, but
4807 * in fact 1MHz is the correct frequency.
4808 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004809 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004810}
4811
Jesse Barnes30a970c2013-11-04 13:48:12 -08004812/* Adjust CDclk dividers to allow high res or save power if possible */
4813static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4814{
4815 struct drm_i915_private *dev_priv = dev->dev_private;
4816 u32 val, cmd;
4817
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004818 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004819
Ville Syrjälädfcab172014-06-13 13:37:47 +03004820 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004821 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004822 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004823 cmd = 1;
4824 else
4825 cmd = 0;
4826
4827 mutex_lock(&dev_priv->rps.hw_lock);
4828 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4829 val &= ~DSPFREQGUAR_MASK;
4830 val |= (cmd << DSPFREQGUAR_SHIFT);
4831 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4832 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4833 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4834 50)) {
4835 DRM_ERROR("timed out waiting for CDclk change\n");
4836 }
4837 mutex_unlock(&dev_priv->rps.hw_lock);
4838
Ville Syrjälädfcab172014-06-13 13:37:47 +03004839 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004840 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004841
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004842 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004843
4844 mutex_lock(&dev_priv->dpio_lock);
4845 /* adjust cdclk divider */
4846 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004847 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004848 val |= divider;
4849 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004850
4851 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4852 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4853 50))
4854 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004855 mutex_unlock(&dev_priv->dpio_lock);
4856 }
4857
4858 mutex_lock(&dev_priv->dpio_lock);
4859 /* adjust self-refresh exit latency value */
4860 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4861 val &= ~0x7f;
4862
4863 /*
4864 * For high bandwidth configs, we set a higher latency in the bunit
4865 * so that the core display fetch happens in time to avoid underruns.
4866 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004867 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004868 val |= 4500 / 250; /* 4.5 usec */
4869 else
4870 val |= 3000 / 250; /* 3.0 usec */
4871 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4872 mutex_unlock(&dev_priv->dpio_lock);
4873
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004874 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004875}
4876
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004877static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4878{
4879 struct drm_i915_private *dev_priv = dev->dev_private;
4880 u32 val, cmd;
4881
4882 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4883
4884 switch (cdclk) {
4885 case 400000:
4886 cmd = 3;
4887 break;
4888 case 333333:
4889 case 320000:
4890 cmd = 2;
4891 break;
4892 case 266667:
4893 cmd = 1;
4894 break;
4895 case 200000:
4896 cmd = 0;
4897 break;
4898 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004899 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004900 return;
4901 }
4902
4903 mutex_lock(&dev_priv->rps.hw_lock);
4904 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4905 val &= ~DSPFREQGUAR_MASK_CHV;
4906 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4907 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4908 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4909 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4910 50)) {
4911 DRM_ERROR("timed out waiting for CDclk change\n");
4912 }
4913 mutex_unlock(&dev_priv->rps.hw_lock);
4914
4915 vlv_update_cdclk(dev);
4916}
4917
Jesse Barnes30a970c2013-11-04 13:48:12 -08004918static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4919 int max_pixclk)
4920{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004921 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004922
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004923 /* FIXME: Punit isn't quite ready yet */
4924 if (IS_CHERRYVIEW(dev_priv->dev))
4925 return 400000;
4926
Jesse Barnes30a970c2013-11-04 13:48:12 -08004927 /*
4928 * Really only a few cases to deal with, as only 4 CDclks are supported:
4929 * 200MHz
4930 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004931 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004932 * 400MHz
4933 * So we check to see whether we're above 90% of the lower bin and
4934 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004935 *
4936 * We seem to get an unstable or solid color picture at 200MHz.
4937 * Not sure what's wrong. For now use 200MHz only when all pipes
4938 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004939 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004940 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004941 return 400000;
4942 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004943 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004944 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004945 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004946 else
4947 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004948}
4949
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004950/* compute the max pixel clock for new configuration */
4951static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004952{
4953 struct drm_device *dev = dev_priv->dev;
4954 struct intel_crtc *intel_crtc;
4955 int max_pixclk = 0;
4956
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004957 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004958 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004959 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004960 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004961 }
4962
4963 return max_pixclk;
4964}
4965
4966static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004967 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004968{
4969 struct drm_i915_private *dev_priv = dev->dev_private;
4970 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004971 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004972
Imre Deakd60c4472014-03-27 17:45:10 +02004973 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4974 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004975 return;
4976
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004977 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004978 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004979 if (intel_crtc->base.enabled)
4980 *prepare_pipes |= (1 << intel_crtc->pipe);
4981}
4982
4983static void valleyview_modeset_global_resources(struct drm_device *dev)
4984{
4985 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004986 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004987 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4988
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004989 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004990 /*
4991 * FIXME: We can end up here with all power domains off, yet
4992 * with a CDCLK frequency other than the minimum. To account
4993 * for this take the PIPE-A power domain, which covers the HW
4994 * blocks needed for the following programming. This can be
4995 * removed once it's guaranteed that we get here either with
4996 * the minimum CDCLK set, or the required power domains
4997 * enabled.
4998 */
4999 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5000
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005001 if (IS_CHERRYVIEW(dev))
5002 cherryview_set_cdclk(dev, req_cdclk);
5003 else
5004 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005005
5006 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005007 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005008}
5009
Jesse Barnes89b667f2013-04-18 14:51:36 -07005010static void valleyview_crtc_enable(struct drm_crtc *crtc)
5011{
5012 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005013 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5015 struct intel_encoder *encoder;
5016 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005017 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018
5019 WARN_ON(!crtc->enabled);
5020
5021 if (intel_crtc->active)
5022 return;
5023
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005024 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305025
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005026 if (!is_dsi) {
5027 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005028 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005029 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005030 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005031 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005032
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005033 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005034 intel_dp_set_m_n(intel_crtc);
5035
5036 intel_set_pipe_timings(intel_crtc);
5037
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005038 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5039 struct drm_i915_private *dev_priv = dev->dev_private;
5040
5041 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5042 I915_WRITE(CHV_CANVAS(pipe), 0);
5043 }
5044
Daniel Vetter5b18e572014-04-24 23:55:06 +02005045 i9xx_set_pipeconf(intel_crtc);
5046
Jesse Barnes89b667f2013-04-18 14:51:36 -07005047 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005048
Daniel Vettera72e4c92014-09-30 10:56:47 +02005049 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005050
Jesse Barnes89b667f2013-04-18 14:51:36 -07005051 for_each_encoder_on_crtc(dev, crtc, encoder)
5052 if (encoder->pre_pll_enable)
5053 encoder->pre_pll_enable(encoder);
5054
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005055 if (!is_dsi) {
5056 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005057 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005058 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005059 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005060 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005061
5062 for_each_encoder_on_crtc(dev, crtc, encoder)
5063 if (encoder->pre_enable)
5064 encoder->pre_enable(encoder);
5065
Jesse Barnes2dd24552013-04-25 12:55:01 -07005066 i9xx_pfit_enable(intel_crtc);
5067
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005068 intel_crtc_load_lut(crtc);
5069
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005070 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005071 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005072
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005073 assert_vblank_disabled(crtc);
5074 drm_crtc_vblank_on(crtc);
5075
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005076 for_each_encoder_on_crtc(dev, crtc, encoder)
5077 encoder->enable(encoder);
5078
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005079 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005080
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005081 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005082 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005083}
5084
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005085static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5086{
5087 struct drm_device *dev = crtc->base.dev;
5088 struct drm_i915_private *dev_priv = dev->dev_private;
5089
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005090 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5091 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005092}
5093
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005094static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005095{
5096 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005097 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005099 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005100 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005101
Daniel Vetter08a48462012-07-02 11:43:47 +02005102 WARN_ON(!crtc->enabled);
5103
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005104 if (intel_crtc->active)
5105 return;
5106
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005107 i9xx_set_pll_dividers(intel_crtc);
5108
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005109 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005110 intel_dp_set_m_n(intel_crtc);
5111
5112 intel_set_pipe_timings(intel_crtc);
5113
Daniel Vetter5b18e572014-04-24 23:55:06 +02005114 i9xx_set_pipeconf(intel_crtc);
5115
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005116 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005117
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005118 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005119 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005120
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005121 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005122 if (encoder->pre_enable)
5123 encoder->pre_enable(encoder);
5124
Daniel Vetterf6736a12013-06-05 13:34:30 +02005125 i9xx_enable_pll(intel_crtc);
5126
Jesse Barnes2dd24552013-04-25 12:55:01 -07005127 i9xx_pfit_enable(intel_crtc);
5128
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005129 intel_crtc_load_lut(crtc);
5130
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005131 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005132 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005133
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005134 assert_vblank_disabled(crtc);
5135 drm_crtc_vblank_on(crtc);
5136
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005137 for_each_encoder_on_crtc(dev, crtc, encoder)
5138 encoder->enable(encoder);
5139
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005140 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005141
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005142 /*
5143 * Gen2 reports pipe underruns whenever all planes are disabled.
5144 * So don't enable underrun reporting before at least some planes
5145 * are enabled.
5146 * FIXME: Need to fix the logic to work when we turn off all planes
5147 * but leave the pipe running.
5148 */
5149 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005150 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005151
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005152 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005153 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005154}
5155
Daniel Vetter87476d62013-04-11 16:29:06 +02005156static void i9xx_pfit_disable(struct intel_crtc *crtc)
5157{
5158 struct drm_device *dev = crtc->base.dev;
5159 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005160
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005161 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005162 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005163
5164 assert_pipe_disabled(dev_priv, crtc->pipe);
5165
Daniel Vetter328d8e82013-05-08 10:36:31 +02005166 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5167 I915_READ(PFIT_CONTROL));
5168 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005169}
5170
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005171static void i9xx_crtc_disable(struct drm_crtc *crtc)
5172{
5173 struct drm_device *dev = crtc->dev;
5174 struct drm_i915_private *dev_priv = dev->dev_private;
5175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005176 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005177 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005178
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005179 if (!intel_crtc->active)
5180 return;
5181
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005182 /*
5183 * Gen2 reports pipe underruns whenever all planes are disabled.
5184 * So diasble underrun reporting before all the planes get disabled.
5185 * FIXME: Need to fix the logic to work when we turn off all planes
5186 * but leave the pipe running.
5187 */
5188 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005189 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005190
Imre Deak564ed192014-06-13 14:54:21 +03005191 /*
5192 * Vblank time updates from the shadow to live plane control register
5193 * are blocked if the memory self-refresh mode is active at that
5194 * moment. So to make sure the plane gets truly disabled, disable
5195 * first the self-refresh mode. The self-refresh enable bit in turn
5196 * will be checked/applied by the HW only at the next frame start
5197 * event which is after the vblank start event, so we need to have a
5198 * wait-for-vblank between disabling the plane and the pipe.
5199 */
5200 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005201 intel_crtc_disable_planes(crtc);
5202
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005203 /*
5204 * On gen2 planes are double buffered but the pipe isn't, so we must
5205 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005206 * We also need to wait on all gmch platforms because of the
5207 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005208 */
Imre Deak564ed192014-06-13 14:54:21 +03005209 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005210
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005211 for_each_encoder_on_crtc(dev, crtc, encoder)
5212 encoder->disable(encoder);
5213
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005214 drm_crtc_vblank_off(crtc);
5215 assert_vblank_disabled(crtc);
5216
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005217 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005218
Daniel Vetter87476d62013-04-11 16:29:06 +02005219 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005220
Jesse Barnes89b667f2013-04-18 14:51:36 -07005221 for_each_encoder_on_crtc(dev, crtc, encoder)
5222 if (encoder->post_disable)
5223 encoder->post_disable(encoder);
5224
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005225 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005226 if (IS_CHERRYVIEW(dev))
5227 chv_disable_pll(dev_priv, pipe);
5228 else if (IS_VALLEYVIEW(dev))
5229 vlv_disable_pll(dev_priv, pipe);
5230 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005231 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005232 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005233
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005234 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005235 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005236
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005237 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005238 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005239
Daniel Vetterefa96242014-04-24 23:55:02 +02005240 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005241 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005242 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005243}
5244
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005245static void i9xx_crtc_off(struct drm_crtc *crtc)
5246{
5247}
5248
Borun Fub04c5bd2014-07-12 10:02:27 +05305249/* Master function to enable/disable CRTC and corresponding power wells */
5250void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005251{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005252 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005253 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005255 enum intel_display_power_domain domain;
5256 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005257
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005258 if (enable) {
5259 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005260 domains = get_crtc_power_domains(crtc);
5261 for_each_power_domain(domain, domains)
5262 intel_display_power_get(dev_priv, domain);
5263 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005264
5265 dev_priv->display.crtc_enable(crtc);
5266 }
5267 } else {
5268 if (intel_crtc->active) {
5269 dev_priv->display.crtc_disable(crtc);
5270
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005271 domains = intel_crtc->enabled_power_domains;
5272 for_each_power_domain(domain, domains)
5273 intel_display_power_put(dev_priv, domain);
5274 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005275 }
5276 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305277}
5278
5279/**
5280 * Sets the power management mode of the pipe and plane.
5281 */
5282void intel_crtc_update_dpms(struct drm_crtc *crtc)
5283{
5284 struct drm_device *dev = crtc->dev;
5285 struct intel_encoder *intel_encoder;
5286 bool enable = false;
5287
5288 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5289 enable |= intel_encoder->connectors_active;
5290
5291 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005292}
5293
Daniel Vetter976f8a22012-07-08 22:34:21 +02005294static void intel_crtc_disable(struct drm_crtc *crtc)
5295{
5296 struct drm_device *dev = crtc->dev;
5297 struct drm_connector *connector;
5298 struct drm_i915_private *dev_priv = dev->dev_private;
5299
5300 /* crtc should still be enabled when we disable it. */
5301 WARN_ON(!crtc->enabled);
5302
5303 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005304 dev_priv->display.off(crtc);
5305
Gustavo Padovan455a6802014-12-01 15:40:11 -08005306 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005307
5308 /* Update computed state. */
5309 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5310 if (!connector->encoder || !connector->encoder->crtc)
5311 continue;
5312
5313 if (connector->encoder->crtc != crtc)
5314 continue;
5315
5316 connector->dpms = DRM_MODE_DPMS_OFF;
5317 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005318 }
5319}
5320
Chris Wilsonea5b2132010-08-04 13:50:23 +01005321void intel_encoder_destroy(struct drm_encoder *encoder)
5322{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005323 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005324
Chris Wilsonea5b2132010-08-04 13:50:23 +01005325 drm_encoder_cleanup(encoder);
5326 kfree(intel_encoder);
5327}
5328
Damien Lespiau92373292013-08-08 22:28:57 +01005329/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005330 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5331 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005332static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005333{
5334 if (mode == DRM_MODE_DPMS_ON) {
5335 encoder->connectors_active = true;
5336
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005337 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005338 } else {
5339 encoder->connectors_active = false;
5340
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005341 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005342 }
5343}
5344
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005345/* Cross check the actual hw state with our own modeset state tracking (and it's
5346 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005347static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005348{
5349 if (connector->get_hw_state(connector)) {
5350 struct intel_encoder *encoder = connector->encoder;
5351 struct drm_crtc *crtc;
5352 bool encoder_enabled;
5353 enum pipe pipe;
5354
5355 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5356 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005357 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005358
Dave Airlie0e32b392014-05-02 14:02:48 +10005359 /* there is no real hw state for MST connectors */
5360 if (connector->mst_port)
5361 return;
5362
Rob Clarke2c719b2014-12-15 13:56:32 -05005363 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005364 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005365 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005366 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005367
Dave Airlie36cd7442014-05-02 13:44:18 +10005368 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005369 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005370 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005371
Dave Airlie36cd7442014-05-02 13:44:18 +10005372 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005373 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5374 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005375 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005376
Dave Airlie36cd7442014-05-02 13:44:18 +10005377 crtc = encoder->base.crtc;
5378
Rob Clarke2c719b2014-12-15 13:56:32 -05005379 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5380 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5381 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005382 "encoder active on the wrong pipe\n");
5383 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005384 }
5385}
5386
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005387/* Even simpler default implementation, if there's really no special case to
5388 * consider. */
5389void intel_connector_dpms(struct drm_connector *connector, int mode)
5390{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005391 /* All the simple cases only support two dpms states. */
5392 if (mode != DRM_MODE_DPMS_ON)
5393 mode = DRM_MODE_DPMS_OFF;
5394
5395 if (mode == connector->dpms)
5396 return;
5397
5398 connector->dpms = mode;
5399
5400 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005401 if (connector->encoder)
5402 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005403
Daniel Vetterb9805142012-08-31 17:37:33 +02005404 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005405}
5406
Daniel Vetterf0947c32012-07-02 13:10:34 +02005407/* Simple connector->get_hw_state implementation for encoders that support only
5408 * one connector and no cloning and hence the encoder state determines the state
5409 * of the connector. */
5410bool intel_connector_get_hw_state(struct intel_connector *connector)
5411{
Daniel Vetter24929352012-07-02 20:28:59 +02005412 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005413 struct intel_encoder *encoder = connector->encoder;
5414
5415 return encoder->get_hw_state(encoder, &pipe);
5416}
5417
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005418static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005419 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005420{
5421 struct drm_i915_private *dev_priv = dev->dev_private;
5422 struct intel_crtc *pipe_B_crtc =
5423 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5424
5425 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5426 pipe_name(pipe), pipe_config->fdi_lanes);
5427 if (pipe_config->fdi_lanes > 4) {
5428 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5429 pipe_name(pipe), pipe_config->fdi_lanes);
5430 return false;
5431 }
5432
Paulo Zanonibafb6552013-11-02 21:07:44 -07005433 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005434 if (pipe_config->fdi_lanes > 2) {
5435 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5436 pipe_config->fdi_lanes);
5437 return false;
5438 } else {
5439 return true;
5440 }
5441 }
5442
5443 if (INTEL_INFO(dev)->num_pipes == 2)
5444 return true;
5445
5446 /* Ivybridge 3 pipe is really complicated */
5447 switch (pipe) {
5448 case PIPE_A:
5449 return true;
5450 case PIPE_B:
5451 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5452 pipe_config->fdi_lanes > 2) {
5453 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5454 pipe_name(pipe), pipe_config->fdi_lanes);
5455 return false;
5456 }
5457 return true;
5458 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005459 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005460 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005461 if (pipe_config->fdi_lanes > 2) {
5462 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5463 pipe_name(pipe), pipe_config->fdi_lanes);
5464 return false;
5465 }
5466 } else {
5467 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5468 return false;
5469 }
5470 return true;
5471 default:
5472 BUG();
5473 }
5474}
5475
Daniel Vettere29c22c2013-02-21 00:00:16 +01005476#define RETRY 1
5477static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005478 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005479{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005480 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005481 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005482 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005483 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005484
Daniel Vettere29c22c2013-02-21 00:00:16 +01005485retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005486 /* FDI is a binary signal running at ~2.7GHz, encoding
5487 * each output octet as 10 bits. The actual frequency
5488 * is stored as a divider into a 100MHz clock, and the
5489 * mode pixel clock is stored in units of 1KHz.
5490 * Hence the bw of each lane in terms of the mode signal
5491 * is:
5492 */
5493 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5494
Damien Lespiau241bfc32013-09-25 16:45:37 +01005495 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005496
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005497 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005498 pipe_config->pipe_bpp);
5499
5500 pipe_config->fdi_lanes = lane;
5501
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005502 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005503 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005504
Daniel Vettere29c22c2013-02-21 00:00:16 +01005505 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5506 intel_crtc->pipe, pipe_config);
5507 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5508 pipe_config->pipe_bpp -= 2*3;
5509 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5510 pipe_config->pipe_bpp);
5511 needs_recompute = true;
5512 pipe_config->bw_constrained = true;
5513
5514 goto retry;
5515 }
5516
5517 if (needs_recompute)
5518 return RETRY;
5519
5520 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005521}
5522
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005523static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005524 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005525{
Jani Nikulad330a952014-01-21 11:24:25 +02005526 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005527 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005528 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005529}
5530
Daniel Vettera43f6e02013-06-07 23:10:32 +02005531static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005532 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005533{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005534 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005535 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005536 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005537
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005538 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005539 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005540 int clock_limit =
5541 dev_priv->display.get_display_clock_speed(dev);
5542
5543 /*
5544 * Enable pixel doubling when the dot clock
5545 * is > 90% of the (display) core speed.
5546 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005547 * GDG double wide on either pipe,
5548 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005549 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005550 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005551 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005552 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005553 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005554 }
5555
Damien Lespiau241bfc32013-09-25 16:45:37 +01005556 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005557 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005558 }
Chris Wilson89749352010-09-12 18:25:19 +01005559
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005560 /*
5561 * Pipe horizontal size must be even in:
5562 * - DVO ganged mode
5563 * - LVDS dual channel mode
5564 * - Double wide pipe
5565 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005566 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005567 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5568 pipe_config->pipe_src_w &= ~1;
5569
Damien Lespiau8693a822013-05-03 18:48:11 +01005570 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5571 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005572 */
5573 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5574 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005575 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005576
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005577 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005578 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005579 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005580 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5581 * for lvds. */
5582 pipe_config->pipe_bpp = 8*3;
5583 }
5584
Damien Lespiauf5adf942013-06-24 18:29:34 +01005585 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005586 hsw_compute_ips_config(crtc, pipe_config);
5587
Daniel Vetter877d48d2013-04-19 11:24:43 +02005588 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005589 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005590
Daniel Vettere29c22c2013-02-21 00:00:16 +01005591 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005592}
5593
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005594static int valleyview_get_display_clock_speed(struct drm_device *dev)
5595{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005596 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005597 u32 val;
5598 int divider;
5599
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005600 /* FIXME: Punit isn't quite ready yet */
5601 if (IS_CHERRYVIEW(dev))
5602 return 400000;
5603
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005604 if (dev_priv->hpll_freq == 0)
5605 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5606
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005607 mutex_lock(&dev_priv->dpio_lock);
5608 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5609 mutex_unlock(&dev_priv->dpio_lock);
5610
5611 divider = val & DISPLAY_FREQUENCY_VALUES;
5612
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005613 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5614 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5615 "cdclk change in progress\n");
5616
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005617 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005618}
5619
Jesse Barnese70236a2009-09-21 10:42:27 -07005620static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005621{
Jesse Barnese70236a2009-09-21 10:42:27 -07005622 return 400000;
5623}
Jesse Barnes79e53942008-11-07 14:24:08 -08005624
Jesse Barnese70236a2009-09-21 10:42:27 -07005625static int i915_get_display_clock_speed(struct drm_device *dev)
5626{
5627 return 333000;
5628}
Jesse Barnes79e53942008-11-07 14:24:08 -08005629
Jesse Barnese70236a2009-09-21 10:42:27 -07005630static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5631{
5632 return 200000;
5633}
Jesse Barnes79e53942008-11-07 14:24:08 -08005634
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005635static int pnv_get_display_clock_speed(struct drm_device *dev)
5636{
5637 u16 gcfgc = 0;
5638
5639 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5640
5641 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5642 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5643 return 267000;
5644 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5645 return 333000;
5646 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5647 return 444000;
5648 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5649 return 200000;
5650 default:
5651 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5652 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5653 return 133000;
5654 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5655 return 167000;
5656 }
5657}
5658
Jesse Barnese70236a2009-09-21 10:42:27 -07005659static int i915gm_get_display_clock_speed(struct drm_device *dev)
5660{
5661 u16 gcfgc = 0;
5662
5663 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5664
5665 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005666 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005667 else {
5668 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5669 case GC_DISPLAY_CLOCK_333_MHZ:
5670 return 333000;
5671 default:
5672 case GC_DISPLAY_CLOCK_190_200_MHZ:
5673 return 190000;
5674 }
5675 }
5676}
Jesse Barnes79e53942008-11-07 14:24:08 -08005677
Jesse Barnese70236a2009-09-21 10:42:27 -07005678static int i865_get_display_clock_speed(struct drm_device *dev)
5679{
5680 return 266000;
5681}
5682
5683static int i855_get_display_clock_speed(struct drm_device *dev)
5684{
5685 u16 hpllcc = 0;
5686 /* Assume that the hardware is in the high speed state. This
5687 * should be the default.
5688 */
5689 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5690 case GC_CLOCK_133_200:
5691 case GC_CLOCK_100_200:
5692 return 200000;
5693 case GC_CLOCK_166_250:
5694 return 250000;
5695 case GC_CLOCK_100_133:
5696 return 133000;
5697 }
5698
5699 /* Shouldn't happen */
5700 return 0;
5701}
5702
5703static int i830_get_display_clock_speed(struct drm_device *dev)
5704{
5705 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005706}
5707
Zhenyu Wang2c072452009-06-05 15:38:42 +08005708static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005709intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005710{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005711 while (*num > DATA_LINK_M_N_MASK ||
5712 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005713 *num >>= 1;
5714 *den >>= 1;
5715 }
5716}
5717
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005718static void compute_m_n(unsigned int m, unsigned int n,
5719 uint32_t *ret_m, uint32_t *ret_n)
5720{
5721 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5722 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5723 intel_reduce_m_n_ratio(ret_m, ret_n);
5724}
5725
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005726void
5727intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5728 int pixel_clock, int link_clock,
5729 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005730{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005731 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005732
5733 compute_m_n(bits_per_pixel * pixel_clock,
5734 link_clock * nlanes * 8,
5735 &m_n->gmch_m, &m_n->gmch_n);
5736
5737 compute_m_n(pixel_clock, link_clock,
5738 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005739}
5740
Chris Wilsona7615032011-01-12 17:04:08 +00005741static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5742{
Jani Nikulad330a952014-01-21 11:24:25 +02005743 if (i915.panel_use_ssc >= 0)
5744 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005745 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005746 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005747}
5748
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005749static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005750{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005751 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005752 struct drm_i915_private *dev_priv = dev->dev_private;
5753 int refclk;
5754
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005755 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005756 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005757 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005758 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005759 refclk = dev_priv->vbt.lvds_ssc_freq;
5760 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005761 } else if (!IS_GEN2(dev)) {
5762 refclk = 96000;
5763 } else {
5764 refclk = 48000;
5765 }
5766
5767 return refclk;
5768}
5769
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005770static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005771{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005772 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005773}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005774
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005775static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5776{
5777 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005778}
5779
Daniel Vetterf47709a2013-03-28 10:42:02 +01005780static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005781 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005782 intel_clock_t *reduced_clock)
5783{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005784 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005785 u32 fp, fp2 = 0;
5786
5787 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005788 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005789 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005790 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005791 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005792 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005793 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005794 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005795 }
5796
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005797 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005798
Daniel Vetterf47709a2013-03-28 10:42:02 +01005799 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005800 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005801 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005802 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005803 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005804 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005805 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005806 }
5807}
5808
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005809static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5810 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005811{
5812 u32 reg_val;
5813
5814 /*
5815 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5816 * and set it to a reasonable value instead.
5817 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005818 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005819 reg_val &= 0xffffff00;
5820 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005821 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005822
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005823 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005824 reg_val &= 0x8cffffff;
5825 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005826 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005827
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005828 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005829 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005830 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005831
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005832 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005833 reg_val &= 0x00ffffff;
5834 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005835 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005836}
5837
Daniel Vetterb5518422013-05-03 11:49:48 +02005838static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5839 struct intel_link_m_n *m_n)
5840{
5841 struct drm_device *dev = crtc->base.dev;
5842 struct drm_i915_private *dev_priv = dev->dev_private;
5843 int pipe = crtc->pipe;
5844
Daniel Vettere3b95f12013-05-03 11:49:49 +02005845 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5846 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5847 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5848 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005849}
5850
5851static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005852 struct intel_link_m_n *m_n,
5853 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005854{
5855 struct drm_device *dev = crtc->base.dev;
5856 struct drm_i915_private *dev_priv = dev->dev_private;
5857 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005858 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005859
5860 if (INTEL_INFO(dev)->gen >= 5) {
5861 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5862 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5863 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5864 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005865 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5866 * for gen < 8) and if DRRS is supported (to make sure the
5867 * registers are not unnecessarily accessed).
5868 */
5869 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005870 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005871 I915_WRITE(PIPE_DATA_M2(transcoder),
5872 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5873 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5874 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5875 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5876 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005877 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005878 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5879 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5880 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5881 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005882 }
5883}
5884
Vandana Kannanf769cd22014-08-05 07:51:22 -07005885void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005886{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005887 if (crtc->config->has_pch_encoder)
5888 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005889 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005890 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5891 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005892}
5893
Ville Syrjäläd288f652014-10-28 13:20:22 +02005894static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005895 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005896{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005897 u32 dpll, dpll_md;
5898
5899 /*
5900 * Enable DPIO clock input. We should never disable the reference
5901 * clock for pipe B, since VGA hotplug / manual detection depends
5902 * on it.
5903 */
5904 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5905 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5906 /* We should never disable this, set it here for state tracking */
5907 if (crtc->pipe == PIPE_B)
5908 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5909 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005910 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005911
Ville Syrjäläd288f652014-10-28 13:20:22 +02005912 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005913 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005914 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005915}
5916
Ville Syrjäläd288f652014-10-28 13:20:22 +02005917static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005918 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005919{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005920 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005921 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005922 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005923 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005924 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005925 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005926
Daniel Vetter09153002012-12-12 14:06:44 +01005927 mutex_lock(&dev_priv->dpio_lock);
5928
Ville Syrjäläd288f652014-10-28 13:20:22 +02005929 bestn = pipe_config->dpll.n;
5930 bestm1 = pipe_config->dpll.m1;
5931 bestm2 = pipe_config->dpll.m2;
5932 bestp1 = pipe_config->dpll.p1;
5933 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005934
Jesse Barnes89b667f2013-04-18 14:51:36 -07005935 /* See eDP HDMI DPIO driver vbios notes doc */
5936
5937 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005938 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005939 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005940
5941 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005942 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005943
5944 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005945 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005946 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005947 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005948
5949 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005950 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005951
5952 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005953 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5954 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5955 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005956 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005957
5958 /*
5959 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5960 * but we don't support that).
5961 * Note: don't use the DAC post divider as it seems unstable.
5962 */
5963 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005964 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005965
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005966 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005967 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005968
Jesse Barnes89b667f2013-04-18 14:51:36 -07005969 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005970 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005971 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5972 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005973 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005974 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005975 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005976 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005977 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005978
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005979 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005980 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005981 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005982 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005983 0x0df40000);
5984 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005985 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005986 0x0df70000);
5987 } else { /* HDMI or VGA */
5988 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005989 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005990 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005991 0x0df70000);
5992 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005993 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005994 0x0df40000);
5995 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005996
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005997 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005998 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005999 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6000 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006001 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006002 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006003
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006004 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006005 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006006}
6007
Ville Syrjäläd288f652014-10-28 13:20:22 +02006008static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006009 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006010{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006011 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006012 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6013 DPLL_VCO_ENABLE;
6014 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006015 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006016
Ville Syrjäläd288f652014-10-28 13:20:22 +02006017 pipe_config->dpll_hw_state.dpll_md =
6018 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006019}
6020
Ville Syrjäläd288f652014-10-28 13:20:22 +02006021static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006022 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006023{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006024 struct drm_device *dev = crtc->base.dev;
6025 struct drm_i915_private *dev_priv = dev->dev_private;
6026 int pipe = crtc->pipe;
6027 int dpll_reg = DPLL(crtc->pipe);
6028 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03006029 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006030 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
6031 int refclk;
6032
Ville Syrjäläd288f652014-10-28 13:20:22 +02006033 bestn = pipe_config->dpll.n;
6034 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6035 bestm1 = pipe_config->dpll.m1;
6036 bestm2 = pipe_config->dpll.m2 >> 22;
6037 bestp1 = pipe_config->dpll.p1;
6038 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006039
6040 /*
6041 * Enable Refclk and SSC
6042 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006043 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006044 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006045
6046 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006047
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006048 /* p1 and p2 divider */
6049 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6050 5 << DPIO_CHV_S1_DIV_SHIFT |
6051 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6052 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6053 1 << DPIO_CHV_K_DIV_SHIFT);
6054
6055 /* Feedback post-divider - m2 */
6056 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6057
6058 /* Feedback refclk divider - n and m1 */
6059 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6060 DPIO_CHV_M1_DIV_BY_2 |
6061 1 << DPIO_CHV_N_DIV_SHIFT);
6062
6063 /* M2 fraction division */
6064 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6065
6066 /* M2 fraction division enable */
6067 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6068 DPIO_CHV_FRAC_DIV_EN |
6069 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6070
6071 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006072 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006073 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6074 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6075 if (refclk == 100000)
6076 intcoeff = 11;
6077 else if (refclk == 38400)
6078 intcoeff = 10;
6079 else
6080 intcoeff = 9;
6081 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6082 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6083
6084 /* AFC Recal */
6085 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6086 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6087 DPIO_AFC_RECAL);
6088
6089 mutex_unlock(&dev_priv->dpio_lock);
6090}
6091
Ville Syrjäläd288f652014-10-28 13:20:22 +02006092/**
6093 * vlv_force_pll_on - forcibly enable just the PLL
6094 * @dev_priv: i915 private structure
6095 * @pipe: pipe PLL to enable
6096 * @dpll: PLL configuration
6097 *
6098 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6099 * in cases where we need the PLL enabled even when @pipe is not going to
6100 * be enabled.
6101 */
6102void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6103 const struct dpll *dpll)
6104{
6105 struct intel_crtc *crtc =
6106 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006107 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006108 .pixel_multiplier = 1,
6109 .dpll = *dpll,
6110 };
6111
6112 if (IS_CHERRYVIEW(dev)) {
6113 chv_update_pll(crtc, &pipe_config);
6114 chv_prepare_pll(crtc, &pipe_config);
6115 chv_enable_pll(crtc, &pipe_config);
6116 } else {
6117 vlv_update_pll(crtc, &pipe_config);
6118 vlv_prepare_pll(crtc, &pipe_config);
6119 vlv_enable_pll(crtc, &pipe_config);
6120 }
6121}
6122
6123/**
6124 * vlv_force_pll_off - forcibly disable just the PLL
6125 * @dev_priv: i915 private structure
6126 * @pipe: pipe PLL to disable
6127 *
6128 * Disable the PLL for @pipe. To be used in cases where we need
6129 * the PLL enabled even when @pipe is not going to be enabled.
6130 */
6131void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6132{
6133 if (IS_CHERRYVIEW(dev))
6134 chv_disable_pll(to_i915(dev), pipe);
6135 else
6136 vlv_disable_pll(to_i915(dev), pipe);
6137}
6138
Daniel Vetterf47709a2013-03-28 10:42:02 +01006139static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006140 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006141 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006142 int num_connectors)
6143{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006144 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006145 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006146 u32 dpll;
6147 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006148 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006149
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006150 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306151
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006152 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6153 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006154
6155 dpll = DPLL_VGA_MODE_DIS;
6156
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006157 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006158 dpll |= DPLLB_MODE_LVDS;
6159 else
6160 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006161
Daniel Vetteref1b4602013-06-01 17:17:04 +02006162 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006163 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006164 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006165 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006166
6167 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006168 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006169
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006170 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006171 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006172
6173 /* compute bitmask from p1 value */
6174 if (IS_PINEVIEW(dev))
6175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6176 else {
6177 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6178 if (IS_G4X(dev) && reduced_clock)
6179 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6180 }
6181 switch (clock->p2) {
6182 case 5:
6183 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6184 break;
6185 case 7:
6186 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6187 break;
6188 case 10:
6189 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6190 break;
6191 case 14:
6192 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6193 break;
6194 }
6195 if (INTEL_INFO(dev)->gen >= 4)
6196 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6197
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006198 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006199 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006200 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006201 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6202 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6203 else
6204 dpll |= PLL_REF_INPUT_DREFCLK;
6205
6206 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006207 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006208
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006209 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006210 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006211 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006212 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006213 }
6214}
6215
Daniel Vetterf47709a2013-03-28 10:42:02 +01006216static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006217 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006218 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006219 int num_connectors)
6220{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006221 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006222 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006223 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006224 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006225
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006226 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306227
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006228 dpll = DPLL_VGA_MODE_DIS;
6229
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006230 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006231 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6232 } else {
6233 if (clock->p1 == 2)
6234 dpll |= PLL_P1_DIVIDE_BY_TWO;
6235 else
6236 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6237 if (clock->p2 == 4)
6238 dpll |= PLL_P2_DIVIDE_BY_4;
6239 }
6240
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006241 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006242 dpll |= DPLL_DVO_2X_MODE;
6243
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006244 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006245 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6246 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6247 else
6248 dpll |= PLL_REF_INPUT_DREFCLK;
6249
6250 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006251 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006252}
6253
Daniel Vetter8a654f32013-06-01 17:16:22 +02006254static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006255{
6256 struct drm_device *dev = intel_crtc->base.dev;
6257 struct drm_i915_private *dev_priv = dev->dev_private;
6258 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006259 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006260 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006261 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006262 uint32_t crtc_vtotal, crtc_vblank_end;
6263 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006264
6265 /* We need to be careful not to changed the adjusted mode, for otherwise
6266 * the hw state checker will get angry at the mismatch. */
6267 crtc_vtotal = adjusted_mode->crtc_vtotal;
6268 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006269
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006270 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006271 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006272 crtc_vtotal -= 1;
6273 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006274
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006275 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006276 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6277 else
6278 vsyncshift = adjusted_mode->crtc_hsync_start -
6279 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006280 if (vsyncshift < 0)
6281 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006282 }
6283
6284 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006285 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006286
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006287 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006288 (adjusted_mode->crtc_hdisplay - 1) |
6289 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006290 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006291 (adjusted_mode->crtc_hblank_start - 1) |
6292 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006293 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006294 (adjusted_mode->crtc_hsync_start - 1) |
6295 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6296
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006297 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006298 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006299 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006300 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006301 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006302 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006303 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006304 (adjusted_mode->crtc_vsync_start - 1) |
6305 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6306
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006307 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6308 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6309 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6310 * bits. */
6311 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6312 (pipe == PIPE_B || pipe == PIPE_C))
6313 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6314
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006315 /* pipesrc controls the size that is scaled from, which should
6316 * always be the user's requested size.
6317 */
6318 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006319 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6320 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006321}
6322
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006323static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006324 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006325{
6326 struct drm_device *dev = crtc->base.dev;
6327 struct drm_i915_private *dev_priv = dev->dev_private;
6328 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6329 uint32_t tmp;
6330
6331 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006332 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6333 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006334 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006335 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6336 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006337 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006338 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6339 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006340
6341 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006342 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6343 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006344 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006345 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6346 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006347 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006348 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6349 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006350
6351 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006352 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6353 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6354 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006355 }
6356
6357 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006358 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6359 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6360
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006361 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6362 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006363}
6364
Daniel Vetterf6a83282014-02-11 15:28:57 -08006365void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006366 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006367{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006368 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6369 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6370 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6371 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006372
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006373 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6374 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6375 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6376 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006377
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006378 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006379
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006380 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6381 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006382}
6383
Daniel Vetter84b046f2013-02-19 18:48:54 +01006384static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6385{
6386 struct drm_device *dev = intel_crtc->base.dev;
6387 struct drm_i915_private *dev_priv = dev->dev_private;
6388 uint32_t pipeconf;
6389
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006390 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006391
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006392 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6393 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6394 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006395
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006396 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006397 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006398
Daniel Vetterff9ce462013-04-24 14:57:17 +02006399 /* only g4x and later have fancy bpc/dither controls */
6400 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006401 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006402 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006403 pipeconf |= PIPECONF_DITHER_EN |
6404 PIPECONF_DITHER_TYPE_SP;
6405
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006406 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006407 case 18:
6408 pipeconf |= PIPECONF_6BPC;
6409 break;
6410 case 24:
6411 pipeconf |= PIPECONF_8BPC;
6412 break;
6413 case 30:
6414 pipeconf |= PIPECONF_10BPC;
6415 break;
6416 default:
6417 /* Case prevented by intel_choose_pipe_bpp_dither. */
6418 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006419 }
6420 }
6421
6422 if (HAS_PIPE_CXSR(dev)) {
6423 if (intel_crtc->lowfreq_avail) {
6424 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6425 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6426 } else {
6427 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006428 }
6429 }
6430
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006431 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006432 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006433 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006434 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6435 else
6436 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6437 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006438 pipeconf |= PIPECONF_PROGRESSIVE;
6439
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006440 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006441 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006442
Daniel Vetter84b046f2013-02-19 18:48:54 +01006443 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6444 POSTING_READ(PIPECONF(intel_crtc->pipe));
6445}
6446
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006447static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6448 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006449{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006450 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006451 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006452 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006453 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006454 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006455 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006456 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006457 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006458
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006459 for_each_intel_encoder(dev, encoder) {
6460 if (encoder->new_crtc != crtc)
6461 continue;
6462
Chris Wilson5eddb702010-09-11 13:48:45 +01006463 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006464 case INTEL_OUTPUT_LVDS:
6465 is_lvds = true;
6466 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006467 case INTEL_OUTPUT_DSI:
6468 is_dsi = true;
6469 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006470 default:
6471 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006472 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006473
Eric Anholtc751ce42010-03-25 11:48:48 -07006474 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006475 }
6476
Jani Nikulaf2335332013-09-13 11:03:09 +03006477 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006478 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006479
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006480 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006481 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006482
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006483 /*
6484 * Returns a set of divisors for the desired target clock with
6485 * the given refclk, or FALSE. The returned values represent
6486 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6487 * 2) / p1 / p2.
6488 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006489 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006490 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006491 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006492 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006493 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006494 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6495 return -EINVAL;
6496 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006497
Jani Nikulaf2335332013-09-13 11:03:09 +03006498 if (is_lvds && dev_priv->lvds_downclock_avail) {
6499 /*
6500 * Ensure we match the reduced clock's P to the target
6501 * clock. If the clocks don't match, we can't switch
6502 * the display clock by using the FP0/FP1. In such case
6503 * we will disable the LVDS downclock feature.
6504 */
6505 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006506 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006507 dev_priv->lvds_downclock,
6508 refclk, &clock,
6509 &reduced_clock);
6510 }
6511 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006512 crtc_state->dpll.n = clock.n;
6513 crtc_state->dpll.m1 = clock.m1;
6514 crtc_state->dpll.m2 = clock.m2;
6515 crtc_state->dpll.p1 = clock.p1;
6516 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006517 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006518
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006519 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006520 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306521 has_reduced_clock ? &reduced_clock : NULL,
6522 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006523 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006524 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006525 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006526 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006527 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006528 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006529 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006530 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006531 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006532
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006533 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006534}
6535
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006536static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006537 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006538{
6539 struct drm_device *dev = crtc->base.dev;
6540 struct drm_i915_private *dev_priv = dev->dev_private;
6541 uint32_t tmp;
6542
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006543 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6544 return;
6545
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006546 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006547 if (!(tmp & PFIT_ENABLE))
6548 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006549
Daniel Vetter06922822013-07-11 13:35:40 +02006550 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006551 if (INTEL_INFO(dev)->gen < 4) {
6552 if (crtc->pipe != PIPE_B)
6553 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006554 } else {
6555 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6556 return;
6557 }
6558
Daniel Vetter06922822013-07-11 13:35:40 +02006559 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006560 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6561 if (INTEL_INFO(dev)->gen < 5)
6562 pipe_config->gmch_pfit.lvds_border_bits =
6563 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6564}
6565
Jesse Barnesacbec812013-09-20 11:29:32 -07006566static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006567 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006568{
6569 struct drm_device *dev = crtc->base.dev;
6570 struct drm_i915_private *dev_priv = dev->dev_private;
6571 int pipe = pipe_config->cpu_transcoder;
6572 intel_clock_t clock;
6573 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006574 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006575
Shobhit Kumarf573de52014-07-30 20:32:37 +05306576 /* In case of MIPI DPLL will not even be used */
6577 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6578 return;
6579
Jesse Barnesacbec812013-09-20 11:29:32 -07006580 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006581 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006582 mutex_unlock(&dev_priv->dpio_lock);
6583
6584 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6585 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6586 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6587 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6588 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6589
Ville Syrjäläf6466282013-10-14 14:50:31 +03006590 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006591
Ville Syrjäläf6466282013-10-14 14:50:31 +03006592 /* clock.dot is the fast clock */
6593 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006594}
6595
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006596static void
6597i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6598 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006599{
6600 struct drm_device *dev = crtc->base.dev;
6601 struct drm_i915_private *dev_priv = dev->dev_private;
6602 u32 val, base, offset;
6603 int pipe = crtc->pipe, plane = crtc->plane;
6604 int fourcc, pixel_format;
6605 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006606 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006607 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006608
Damien Lespiaud9806c92015-01-21 14:07:19 +00006609 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006610 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006611 DRM_DEBUG_KMS("failed to alloc fb\n");
6612 return;
6613 }
6614
Damien Lespiau1b842c82015-01-21 13:50:54 +00006615 fb = &intel_fb->base;
6616
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006617 val = I915_READ(DSPCNTR(plane));
6618
6619 if (INTEL_INFO(dev)->gen >= 4)
6620 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00006621 plane_config->tiling = I915_TILING_X;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006622
6623 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006624 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006625 fb->pixel_format = fourcc;
6626 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006627
6628 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006629 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006630 offset = I915_READ(DSPTILEOFF(plane));
6631 else
6632 offset = I915_READ(DSPLINOFF(plane));
6633 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6634 } else {
6635 base = I915_READ(DSPADDR(plane));
6636 }
6637 plane_config->base = base;
6638
6639 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006640 fb->width = ((val >> 16) & 0xfff) + 1;
6641 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006642
6643 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006644 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006645
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006646 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00006647 plane_config->tiling);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006648
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006649 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006650
Damien Lespiau2844a922015-01-20 12:51:48 +00006651 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6652 pipe_name(pipe), plane, fb->width, fb->height,
6653 fb->bits_per_pixel, base, fb->pitches[0],
6654 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006655
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006656 crtc->base.primary->fb = fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006657}
6658
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006659static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006660 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006661{
6662 struct drm_device *dev = crtc->base.dev;
6663 struct drm_i915_private *dev_priv = dev->dev_private;
6664 int pipe = pipe_config->cpu_transcoder;
6665 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6666 intel_clock_t clock;
6667 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6668 int refclk = 100000;
6669
6670 mutex_lock(&dev_priv->dpio_lock);
6671 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6672 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6673 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6674 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6675 mutex_unlock(&dev_priv->dpio_lock);
6676
6677 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6678 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6679 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6680 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6681 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6682
6683 chv_clock(refclk, &clock);
6684
6685 /* clock.dot is the fast clock */
6686 pipe_config->port_clock = clock.dot / 5;
6687}
6688
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006689static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006690 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006691{
6692 struct drm_device *dev = crtc->base.dev;
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 uint32_t tmp;
6695
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006696 if (!intel_display_power_is_enabled(dev_priv,
6697 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006698 return false;
6699
Daniel Vettere143a212013-07-04 12:01:15 +02006700 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006701 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006702
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006703 tmp = I915_READ(PIPECONF(crtc->pipe));
6704 if (!(tmp & PIPECONF_ENABLE))
6705 return false;
6706
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006707 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6708 switch (tmp & PIPECONF_BPC_MASK) {
6709 case PIPECONF_6BPC:
6710 pipe_config->pipe_bpp = 18;
6711 break;
6712 case PIPECONF_8BPC:
6713 pipe_config->pipe_bpp = 24;
6714 break;
6715 case PIPECONF_10BPC:
6716 pipe_config->pipe_bpp = 30;
6717 break;
6718 default:
6719 break;
6720 }
6721 }
6722
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006723 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6724 pipe_config->limited_color_range = true;
6725
Ville Syrjälä282740f2013-09-04 18:30:03 +03006726 if (INTEL_INFO(dev)->gen < 4)
6727 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6728
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006729 intel_get_pipe_timings(crtc, pipe_config);
6730
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006731 i9xx_get_pfit_config(crtc, pipe_config);
6732
Daniel Vetter6c49f242013-06-06 12:45:25 +02006733 if (INTEL_INFO(dev)->gen >= 4) {
6734 tmp = I915_READ(DPLL_MD(crtc->pipe));
6735 pipe_config->pixel_multiplier =
6736 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6737 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006738 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006739 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6740 tmp = I915_READ(DPLL(crtc->pipe));
6741 pipe_config->pixel_multiplier =
6742 ((tmp & SDVO_MULTIPLIER_MASK)
6743 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6744 } else {
6745 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6746 * port and will be fixed up in the encoder->get_config
6747 * function. */
6748 pipe_config->pixel_multiplier = 1;
6749 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006750 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6751 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006752 /*
6753 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6754 * on 830. Filter it out here so that we don't
6755 * report errors due to that.
6756 */
6757 if (IS_I830(dev))
6758 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6759
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006760 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6761 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006762 } else {
6763 /* Mask out read-only status bits. */
6764 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6765 DPLL_PORTC_READY_MASK |
6766 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006767 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006768
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006769 if (IS_CHERRYVIEW(dev))
6770 chv_crtc_clock_get(crtc, pipe_config);
6771 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006772 vlv_crtc_clock_get(crtc, pipe_config);
6773 else
6774 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006775
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006776 return true;
6777}
6778
Paulo Zanonidde86e22012-12-01 12:04:25 -02006779static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006780{
6781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006782 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006783 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006784 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006785 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006786 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006787 bool has_ck505 = false;
6788 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006789
6790 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006791 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006792 switch (encoder->type) {
6793 case INTEL_OUTPUT_LVDS:
6794 has_panel = true;
6795 has_lvds = true;
6796 break;
6797 case INTEL_OUTPUT_EDP:
6798 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006799 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006800 has_cpu_edp = true;
6801 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006802 default:
6803 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006804 }
6805 }
6806
Keith Packard99eb6a02011-09-26 14:29:12 -07006807 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006808 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006809 can_ssc = has_ck505;
6810 } else {
6811 has_ck505 = false;
6812 can_ssc = true;
6813 }
6814
Imre Deak2de69052013-05-08 13:14:04 +03006815 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6816 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006817
6818 /* Ironlake: try to setup display ref clock before DPLL
6819 * enabling. This is only under driver's control after
6820 * PCH B stepping, previous chipset stepping should be
6821 * ignoring this setting.
6822 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006823 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006824
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006825 /* As we must carefully and slowly disable/enable each source in turn,
6826 * compute the final state we want first and check if we need to
6827 * make any changes at all.
6828 */
6829 final = val;
6830 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006831 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006832 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006833 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006834 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6835
6836 final &= ~DREF_SSC_SOURCE_MASK;
6837 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6838 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006839
Keith Packard199e5d72011-09-22 12:01:57 -07006840 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006841 final |= DREF_SSC_SOURCE_ENABLE;
6842
6843 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6844 final |= DREF_SSC1_ENABLE;
6845
6846 if (has_cpu_edp) {
6847 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6848 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6849 else
6850 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6851 } else
6852 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6853 } else {
6854 final |= DREF_SSC_SOURCE_DISABLE;
6855 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6856 }
6857
6858 if (final == val)
6859 return;
6860
6861 /* Always enable nonspread source */
6862 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6863
6864 if (has_ck505)
6865 val |= DREF_NONSPREAD_CK505_ENABLE;
6866 else
6867 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6868
6869 if (has_panel) {
6870 val &= ~DREF_SSC_SOURCE_MASK;
6871 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006872
Keith Packard199e5d72011-09-22 12:01:57 -07006873 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006874 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006875 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006876 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006877 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006878 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006879
6880 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006881 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006882 POSTING_READ(PCH_DREF_CONTROL);
6883 udelay(200);
6884
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006885 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006886
6887 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006888 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006889 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006890 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006891 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006892 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006893 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006894 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006895 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006896
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006897 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006898 POSTING_READ(PCH_DREF_CONTROL);
6899 udelay(200);
6900 } else {
6901 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6902
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006903 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006904
6905 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006906 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006907
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006908 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006909 POSTING_READ(PCH_DREF_CONTROL);
6910 udelay(200);
6911
6912 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006913 val &= ~DREF_SSC_SOURCE_MASK;
6914 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006915
6916 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006917 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006918
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006919 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006920 POSTING_READ(PCH_DREF_CONTROL);
6921 udelay(200);
6922 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006923
6924 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006925}
6926
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006927static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006928{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006929 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006930
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006931 tmp = I915_READ(SOUTH_CHICKEN2);
6932 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6933 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006934
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006935 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6936 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6937 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006938
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006939 tmp = I915_READ(SOUTH_CHICKEN2);
6940 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6941 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006942
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006943 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6944 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6945 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006946}
6947
6948/* WaMPhyProgramming:hsw */
6949static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6950{
6951 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006952
6953 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6954 tmp &= ~(0xFF << 24);
6955 tmp |= (0x12 << 24);
6956 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6957
Paulo Zanonidde86e22012-12-01 12:04:25 -02006958 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6959 tmp |= (1 << 11);
6960 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6961
6962 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6963 tmp |= (1 << 11);
6964 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6965
Paulo Zanonidde86e22012-12-01 12:04:25 -02006966 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6967 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6968 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6969
6970 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6971 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6972 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6973
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006974 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6975 tmp &= ~(7 << 13);
6976 tmp |= (5 << 13);
6977 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006978
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006979 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6980 tmp &= ~(7 << 13);
6981 tmp |= (5 << 13);
6982 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006983
6984 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6985 tmp &= ~0xFF;
6986 tmp |= 0x1C;
6987 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6988
6989 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6990 tmp &= ~0xFF;
6991 tmp |= 0x1C;
6992 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6993
6994 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6995 tmp &= ~(0xFF << 16);
6996 tmp |= (0x1C << 16);
6997 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6998
6999 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7000 tmp &= ~(0xFF << 16);
7001 tmp |= (0x1C << 16);
7002 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7003
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007004 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7005 tmp |= (1 << 27);
7006 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007007
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007008 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7009 tmp |= (1 << 27);
7010 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007011
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007012 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7013 tmp &= ~(0xF << 28);
7014 tmp |= (4 << 28);
7015 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007016
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007017 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7018 tmp &= ~(0xF << 28);
7019 tmp |= (4 << 28);
7020 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007021}
7022
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007023/* Implements 3 different sequences from BSpec chapter "Display iCLK
7024 * Programming" based on the parameters passed:
7025 * - Sequence to enable CLKOUT_DP
7026 * - Sequence to enable CLKOUT_DP without spread
7027 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7028 */
7029static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7030 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007031{
7032 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007033 uint32_t reg, tmp;
7034
7035 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7036 with_spread = true;
7037 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7038 with_fdi, "LP PCH doesn't have FDI\n"))
7039 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007040
7041 mutex_lock(&dev_priv->dpio_lock);
7042
7043 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7044 tmp &= ~SBI_SSCCTL_DISABLE;
7045 tmp |= SBI_SSCCTL_PATHALT;
7046 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7047
7048 udelay(24);
7049
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007050 if (with_spread) {
7051 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7052 tmp &= ~SBI_SSCCTL_PATHALT;
7053 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007054
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007055 if (with_fdi) {
7056 lpt_reset_fdi_mphy(dev_priv);
7057 lpt_program_fdi_mphy(dev_priv);
7058 }
7059 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007060
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007061 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7062 SBI_GEN0 : SBI_DBUFF0;
7063 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7064 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7065 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007066
7067 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007068}
7069
Paulo Zanoni47701c32013-07-23 11:19:25 -03007070/* Sequence to disable CLKOUT_DP */
7071static void lpt_disable_clkout_dp(struct drm_device *dev)
7072{
7073 struct drm_i915_private *dev_priv = dev->dev_private;
7074 uint32_t reg, tmp;
7075
7076 mutex_lock(&dev_priv->dpio_lock);
7077
7078 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7079 SBI_GEN0 : SBI_DBUFF0;
7080 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7081 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7082 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7083
7084 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7085 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7086 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7087 tmp |= SBI_SSCCTL_PATHALT;
7088 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7089 udelay(32);
7090 }
7091 tmp |= SBI_SSCCTL_DISABLE;
7092 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7093 }
7094
7095 mutex_unlock(&dev_priv->dpio_lock);
7096}
7097
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007098static void lpt_init_pch_refclk(struct drm_device *dev)
7099{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007100 struct intel_encoder *encoder;
7101 bool has_vga = false;
7102
Damien Lespiaub2784e12014-08-05 11:29:37 +01007103 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007104 switch (encoder->type) {
7105 case INTEL_OUTPUT_ANALOG:
7106 has_vga = true;
7107 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007108 default:
7109 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007110 }
7111 }
7112
Paulo Zanoni47701c32013-07-23 11:19:25 -03007113 if (has_vga)
7114 lpt_enable_clkout_dp(dev, true, true);
7115 else
7116 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007117}
7118
Paulo Zanonidde86e22012-12-01 12:04:25 -02007119/*
7120 * Initialize reference clocks when the driver loads
7121 */
7122void intel_init_pch_refclk(struct drm_device *dev)
7123{
7124 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7125 ironlake_init_pch_refclk(dev);
7126 else if (HAS_PCH_LPT(dev))
7127 lpt_init_pch_refclk(dev);
7128}
7129
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007130static int ironlake_get_refclk(struct drm_crtc *crtc)
7131{
7132 struct drm_device *dev = crtc->dev;
7133 struct drm_i915_private *dev_priv = dev->dev_private;
7134 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007135 int num_connectors = 0;
7136 bool is_lvds = false;
7137
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007138 for_each_intel_encoder(dev, encoder) {
7139 if (encoder->new_crtc != to_intel_crtc(crtc))
7140 continue;
7141
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007142 switch (encoder->type) {
7143 case INTEL_OUTPUT_LVDS:
7144 is_lvds = true;
7145 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007146 default:
7147 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007148 }
7149 num_connectors++;
7150 }
7151
7152 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007153 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007154 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007155 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007156 }
7157
7158 return 120000;
7159}
7160
Daniel Vetter6ff93602013-04-19 11:24:36 +02007161static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007162{
7163 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7165 int pipe = intel_crtc->pipe;
7166 uint32_t val;
7167
Daniel Vetter78114072013-06-13 00:54:57 +02007168 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007169
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007170 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007171 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007172 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007173 break;
7174 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007175 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007176 break;
7177 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007178 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007179 break;
7180 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007181 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007182 break;
7183 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007184 /* Case prevented by intel_choose_pipe_bpp_dither. */
7185 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007186 }
7187
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007188 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007189 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7190
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007191 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007192 val |= PIPECONF_INTERLACED_ILK;
7193 else
7194 val |= PIPECONF_PROGRESSIVE;
7195
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007196 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007197 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007198
Paulo Zanonic8203562012-09-12 10:06:29 -03007199 I915_WRITE(PIPECONF(pipe), val);
7200 POSTING_READ(PIPECONF(pipe));
7201}
7202
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007203/*
7204 * Set up the pipe CSC unit.
7205 *
7206 * Currently only full range RGB to limited range RGB conversion
7207 * is supported, but eventually this should handle various
7208 * RGB<->YCbCr scenarios as well.
7209 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007210static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007211{
7212 struct drm_device *dev = crtc->dev;
7213 struct drm_i915_private *dev_priv = dev->dev_private;
7214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7215 int pipe = intel_crtc->pipe;
7216 uint16_t coeff = 0x7800; /* 1.0 */
7217
7218 /*
7219 * TODO: Check what kind of values actually come out of the pipe
7220 * with these coeff/postoff values and adjust to get the best
7221 * accuracy. Perhaps we even need to take the bpc value into
7222 * consideration.
7223 */
7224
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007225 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007226 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7227
7228 /*
7229 * GY/GU and RY/RU should be the other way around according
7230 * to BSpec, but reality doesn't agree. Just set them up in
7231 * a way that results in the correct picture.
7232 */
7233 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7234 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7235
7236 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7237 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7238
7239 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7240 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7241
7242 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7243 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7244 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7245
7246 if (INTEL_INFO(dev)->gen > 6) {
7247 uint16_t postoff = 0;
7248
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007249 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007250 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007251
7252 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7253 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7254 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7255
7256 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7257 } else {
7258 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7259
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007260 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007261 mode |= CSC_BLACK_SCREEN_OFFSET;
7262
7263 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7264 }
7265}
7266
Daniel Vetter6ff93602013-04-19 11:24:36 +02007267static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007268{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007269 struct drm_device *dev = crtc->dev;
7270 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007272 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007273 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007274 uint32_t val;
7275
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007276 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007277
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007278 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007279 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7280
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007281 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007282 val |= PIPECONF_INTERLACED_ILK;
7283 else
7284 val |= PIPECONF_PROGRESSIVE;
7285
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007286 I915_WRITE(PIPECONF(cpu_transcoder), val);
7287 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007288
7289 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7290 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007291
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307292 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007293 val = 0;
7294
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007295 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007296 case 18:
7297 val |= PIPEMISC_DITHER_6_BPC;
7298 break;
7299 case 24:
7300 val |= PIPEMISC_DITHER_8_BPC;
7301 break;
7302 case 30:
7303 val |= PIPEMISC_DITHER_10_BPC;
7304 break;
7305 case 36:
7306 val |= PIPEMISC_DITHER_12_BPC;
7307 break;
7308 default:
7309 /* Case prevented by pipe_config_set_bpp. */
7310 BUG();
7311 }
7312
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007313 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007314 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7315
7316 I915_WRITE(PIPEMISC(pipe), val);
7317 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007318}
7319
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007320static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007321 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007322 intel_clock_t *clock,
7323 bool *has_reduced_clock,
7324 intel_clock_t *reduced_clock)
7325{
7326 struct drm_device *dev = crtc->dev;
7327 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007329 int refclk;
7330 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007331 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007332
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007333 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007334
7335 refclk = ironlake_get_refclk(crtc);
7336
7337 /*
7338 * Returns a set of divisors for the desired target clock with the given
7339 * refclk, or FALSE. The returned values represent the clock equation:
7340 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7341 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007342 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007343 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007344 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007345 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007346 if (!ret)
7347 return false;
7348
7349 if (is_lvds && dev_priv->lvds_downclock_avail) {
7350 /*
7351 * Ensure we match the reduced clock's P to the target clock.
7352 * If the clocks don't match, we can't switch the display clock
7353 * by using the FP0/FP1. In such case we will disable the LVDS
7354 * downclock feature.
7355 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007356 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007357 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007358 dev_priv->lvds_downclock,
7359 refclk, clock,
7360 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007361 }
7362
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007363 return true;
7364}
7365
Paulo Zanonid4b19312012-11-29 11:29:32 -02007366int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7367{
7368 /*
7369 * Account for spread spectrum to avoid
7370 * oversubscribing the link. Max center spread
7371 * is 2.5%; use 5% for safety's sake.
7372 */
7373 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007374 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007375}
7376
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007377static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007378{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007379 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007380}
7381
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007382static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007383 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007384 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007385 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007386{
7387 struct drm_crtc *crtc = &intel_crtc->base;
7388 struct drm_device *dev = crtc->dev;
7389 struct drm_i915_private *dev_priv = dev->dev_private;
7390 struct intel_encoder *intel_encoder;
7391 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007392 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007393 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007394
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007395 for_each_intel_encoder(dev, intel_encoder) {
7396 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7397 continue;
7398
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007399 switch (intel_encoder->type) {
7400 case INTEL_OUTPUT_LVDS:
7401 is_lvds = true;
7402 break;
7403 case INTEL_OUTPUT_SDVO:
7404 case INTEL_OUTPUT_HDMI:
7405 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007406 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007407 default:
7408 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007409 }
7410
7411 num_connectors++;
7412 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007413
Chris Wilsonc1858122010-12-03 21:35:48 +00007414 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007415 factor = 21;
7416 if (is_lvds) {
7417 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007418 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007419 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007420 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007421 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007422 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007423
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007424 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007425 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007426
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007427 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7428 *fp2 |= FP_CB_TUNE;
7429
Chris Wilson5eddb702010-09-11 13:48:45 +01007430 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007431
Eric Anholta07d6782011-03-30 13:01:08 -07007432 if (is_lvds)
7433 dpll |= DPLLB_MODE_LVDS;
7434 else
7435 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007436
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007437 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007438 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007439
7440 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007441 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007442 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007443 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007444
Eric Anholta07d6782011-03-30 13:01:08 -07007445 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007446 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007447 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007448 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007449
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007450 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007451 case 5:
7452 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7453 break;
7454 case 7:
7455 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7456 break;
7457 case 10:
7458 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7459 break;
7460 case 14:
7461 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7462 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007463 }
7464
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007465 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007466 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007467 else
7468 dpll |= PLL_REF_INPUT_DREFCLK;
7469
Daniel Vetter959e16d2013-06-05 13:34:21 +02007470 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007471}
7472
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007473static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7474 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007475{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007476 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007477 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007478 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007479 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007480 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007481 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007482
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007483 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007484
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007485 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7486 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7487
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007488 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007489 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007490 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007491 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7492 return -EINVAL;
7493 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007494 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007495 if (!crtc_state->clock_set) {
7496 crtc_state->dpll.n = clock.n;
7497 crtc_state->dpll.m1 = clock.m1;
7498 crtc_state->dpll.m2 = clock.m2;
7499 crtc_state->dpll.p1 = clock.p1;
7500 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007501 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007502
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007503 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007504 if (crtc_state->has_pch_encoder) {
7505 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007506 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007507 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007508
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007509 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007510 &fp, &reduced_clock,
7511 has_reduced_clock ? &fp2 : NULL);
7512
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007513 crtc_state->dpll_hw_state.dpll = dpll;
7514 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007515 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007516 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007517 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007518 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007519
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007520 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007521 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007522 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007523 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007524 return -EINVAL;
7525 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007526 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007527
Jani Nikulad330a952014-01-21 11:24:25 +02007528 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007529 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007530 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007531 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007532
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007533 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007534}
7535
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007536static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7537 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007538{
7539 struct drm_device *dev = crtc->base.dev;
7540 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007541 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007542
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007543 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7544 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7545 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7546 & ~TU_SIZE_MASK;
7547 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7548 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7549 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7550}
7551
7552static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7553 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007554 struct intel_link_m_n *m_n,
7555 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007556{
7557 struct drm_device *dev = crtc->base.dev;
7558 struct drm_i915_private *dev_priv = dev->dev_private;
7559 enum pipe pipe = crtc->pipe;
7560
7561 if (INTEL_INFO(dev)->gen >= 5) {
7562 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7563 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7564 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7565 & ~TU_SIZE_MASK;
7566 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7567 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7568 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007569 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7570 * gen < 8) and if DRRS is supported (to make sure the
7571 * registers are not unnecessarily read).
7572 */
7573 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007574 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007575 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7576 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7577 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7578 & ~TU_SIZE_MASK;
7579 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7580 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7581 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7582 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007583 } else {
7584 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7585 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7586 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7587 & ~TU_SIZE_MASK;
7588 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7589 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7590 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7591 }
7592}
7593
7594void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007595 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007596{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007597 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007598 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7599 else
7600 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007601 &pipe_config->dp_m_n,
7602 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007603}
7604
Daniel Vetter72419202013-04-04 13:28:53 +02007605static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007606 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007607{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007608 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007609 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007610}
7611
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007612static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007613 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007614{
7615 struct drm_device *dev = crtc->base.dev;
7616 struct drm_i915_private *dev_priv = dev->dev_private;
7617 uint32_t tmp;
7618
7619 tmp = I915_READ(PS_CTL(crtc->pipe));
7620
7621 if (tmp & PS_ENABLE) {
7622 pipe_config->pch_pfit.enabled = true;
7623 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7624 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7625 }
7626}
7627
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007628static void
7629skylake_get_initial_plane_config(struct intel_crtc *crtc,
7630 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007631{
7632 struct drm_device *dev = crtc->base.dev;
7633 struct drm_i915_private *dev_priv = dev->dev_private;
7634 u32 val, base, offset, stride_mult;
7635 int pipe = crtc->pipe;
7636 int fourcc, pixel_format;
7637 int aligned_height;
7638 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007639 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007640
Damien Lespiaud9806c92015-01-21 14:07:19 +00007641 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007642 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007643 DRM_DEBUG_KMS("failed to alloc fb\n");
7644 return;
7645 }
7646
Damien Lespiau1b842c82015-01-21 13:50:54 +00007647 fb = &intel_fb->base;
7648
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007649 val = I915_READ(PLANE_CTL(pipe, 0));
7650 if (val & PLANE_CTL_TILED_MASK)
7651 plane_config->tiling = I915_TILING_X;
7652
7653 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7654 fourcc = skl_format_to_fourcc(pixel_format,
7655 val & PLANE_CTL_ORDER_RGBX,
7656 val & PLANE_CTL_ALPHA_MASK);
7657 fb->pixel_format = fourcc;
7658 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7659
7660 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7661 plane_config->base = base;
7662
7663 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7664
7665 val = I915_READ(PLANE_SIZE(pipe, 0));
7666 fb->height = ((val >> 16) & 0xfff) + 1;
7667 fb->width = ((val >> 0) & 0x1fff) + 1;
7668
7669 val = I915_READ(PLANE_STRIDE(pipe, 0));
7670 switch (plane_config->tiling) {
7671 case I915_TILING_NONE:
7672 stride_mult = 64;
7673 break;
7674 case I915_TILING_X:
7675 stride_mult = 512;
7676 break;
7677 default:
7678 MISSING_CASE(plane_config->tiling);
7679 goto error;
7680 }
7681 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7682
7683 aligned_height = intel_fb_align_height(dev, fb->height,
7684 plane_config->tiling);
7685
7686 plane_config->size = ALIGN(fb->pitches[0] * aligned_height, PAGE_SIZE);
7687
7688 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7689 pipe_name(pipe), fb->width, fb->height,
7690 fb->bits_per_pixel, base, fb->pitches[0],
7691 plane_config->size);
7692
7693 crtc->base.primary->fb = fb;
7694 return;
7695
7696error:
7697 kfree(fb);
7698}
7699
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007700static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007701 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007702{
7703 struct drm_device *dev = crtc->base.dev;
7704 struct drm_i915_private *dev_priv = dev->dev_private;
7705 uint32_t tmp;
7706
7707 tmp = I915_READ(PF_CTL(crtc->pipe));
7708
7709 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007710 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007711 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7712 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007713
7714 /* We currently do not free assignements of panel fitters on
7715 * ivb/hsw (since we don't use the higher upscaling modes which
7716 * differentiates them) so just WARN about this case for now. */
7717 if (IS_GEN7(dev)) {
7718 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7719 PF_PIPE_SEL_IVB(crtc->pipe));
7720 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007721 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007722}
7723
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007724static void
7725ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7726 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007727{
7728 struct drm_device *dev = crtc->base.dev;
7729 struct drm_i915_private *dev_priv = dev->dev_private;
7730 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007731 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007732 int fourcc, pixel_format;
7733 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007734 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007735 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007736
Damien Lespiaud9806c92015-01-21 14:07:19 +00007737 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007738 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007739 DRM_DEBUG_KMS("failed to alloc fb\n");
7740 return;
7741 }
7742
Damien Lespiau1b842c82015-01-21 13:50:54 +00007743 fb = &intel_fb->base;
7744
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007745 val = I915_READ(DSPCNTR(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007746
7747 if (INTEL_INFO(dev)->gen >= 4)
7748 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00007749 plane_config->tiling = I915_TILING_X;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007750
7751 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007752 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007753 fb->pixel_format = fourcc;
7754 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007755
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007756 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007757 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007758 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007759 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007760 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007761 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007762 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007763 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007764 }
7765 plane_config->base = base;
7766
7767 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007768 fb->width = ((val >> 16) & 0xfff) + 1;
7769 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007770
7771 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007772 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007773
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007774 aligned_height = intel_fb_align_height(dev, fb->height,
Damien Lespiauec2c9812015-01-20 12:51:45 +00007775 plane_config->tiling);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007776
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007777 plane_config->size = PAGE_ALIGN(fb->pitches[0] * aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007778
Damien Lespiau2844a922015-01-20 12:51:48 +00007779 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7780 pipe_name(pipe), fb->width, fb->height,
7781 fb->bits_per_pixel, base, fb->pitches[0],
7782 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007783
7784 crtc->base.primary->fb = fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007785}
7786
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007787static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007788 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007789{
7790 struct drm_device *dev = crtc->base.dev;
7791 struct drm_i915_private *dev_priv = dev->dev_private;
7792 uint32_t tmp;
7793
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007794 if (!intel_display_power_is_enabled(dev_priv,
7795 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007796 return false;
7797
Daniel Vettere143a212013-07-04 12:01:15 +02007798 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007799 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007800
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007801 tmp = I915_READ(PIPECONF(crtc->pipe));
7802 if (!(tmp & PIPECONF_ENABLE))
7803 return false;
7804
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007805 switch (tmp & PIPECONF_BPC_MASK) {
7806 case PIPECONF_6BPC:
7807 pipe_config->pipe_bpp = 18;
7808 break;
7809 case PIPECONF_8BPC:
7810 pipe_config->pipe_bpp = 24;
7811 break;
7812 case PIPECONF_10BPC:
7813 pipe_config->pipe_bpp = 30;
7814 break;
7815 case PIPECONF_12BPC:
7816 pipe_config->pipe_bpp = 36;
7817 break;
7818 default:
7819 break;
7820 }
7821
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007822 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7823 pipe_config->limited_color_range = true;
7824
Daniel Vetterab9412b2013-05-03 11:49:46 +02007825 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007826 struct intel_shared_dpll *pll;
7827
Daniel Vetter88adfff2013-03-28 10:42:01 +01007828 pipe_config->has_pch_encoder = true;
7829
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007830 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7831 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7832 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007833
7834 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007835
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007836 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007837 pipe_config->shared_dpll =
7838 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007839 } else {
7840 tmp = I915_READ(PCH_DPLL_SEL);
7841 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7842 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7843 else
7844 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7845 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007846
7847 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7848
7849 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7850 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007851
7852 tmp = pipe_config->dpll_hw_state.dpll;
7853 pipe_config->pixel_multiplier =
7854 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7855 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007856
7857 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007858 } else {
7859 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007860 }
7861
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007862 intel_get_pipe_timings(crtc, pipe_config);
7863
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007864 ironlake_get_pfit_config(crtc, pipe_config);
7865
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007866 return true;
7867}
7868
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007869static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7870{
7871 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007872 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007873
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007874 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007875 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007876 pipe_name(crtc->pipe));
7877
Rob Clarke2c719b2014-12-15 13:56:32 -05007878 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7879 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7880 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7881 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7882 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7883 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007884 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007885 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007886 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007887 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007888 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007889 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007890 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007891 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007892 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007893
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007894 /*
7895 * In theory we can still leave IRQs enabled, as long as only the HPD
7896 * interrupts remain enabled. We used to check for that, but since it's
7897 * gen-specific and since we only disable LCPLL after we fully disable
7898 * the interrupts, the check below should be enough.
7899 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007900 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007901}
7902
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007903static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7904{
7905 struct drm_device *dev = dev_priv->dev;
7906
7907 if (IS_HASWELL(dev))
7908 return I915_READ(D_COMP_HSW);
7909 else
7910 return I915_READ(D_COMP_BDW);
7911}
7912
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007913static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7914{
7915 struct drm_device *dev = dev_priv->dev;
7916
7917 if (IS_HASWELL(dev)) {
7918 mutex_lock(&dev_priv->rps.hw_lock);
7919 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7920 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007921 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007922 mutex_unlock(&dev_priv->rps.hw_lock);
7923 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007924 I915_WRITE(D_COMP_BDW, val);
7925 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007926 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007927}
7928
7929/*
7930 * This function implements pieces of two sequences from BSpec:
7931 * - Sequence for display software to disable LCPLL
7932 * - Sequence for display software to allow package C8+
7933 * The steps implemented here are just the steps that actually touch the LCPLL
7934 * register. Callers should take care of disabling all the display engine
7935 * functions, doing the mode unset, fixing interrupts, etc.
7936 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007937static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7938 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007939{
7940 uint32_t val;
7941
7942 assert_can_disable_lcpll(dev_priv);
7943
7944 val = I915_READ(LCPLL_CTL);
7945
7946 if (switch_to_fclk) {
7947 val |= LCPLL_CD_SOURCE_FCLK;
7948 I915_WRITE(LCPLL_CTL, val);
7949
7950 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7951 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7952 DRM_ERROR("Switching to FCLK failed\n");
7953
7954 val = I915_READ(LCPLL_CTL);
7955 }
7956
7957 val |= LCPLL_PLL_DISABLE;
7958 I915_WRITE(LCPLL_CTL, val);
7959 POSTING_READ(LCPLL_CTL);
7960
7961 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7962 DRM_ERROR("LCPLL still locked\n");
7963
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007964 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007965 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007966 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007967 ndelay(100);
7968
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007969 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7970 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007971 DRM_ERROR("D_COMP RCOMP still in progress\n");
7972
7973 if (allow_power_down) {
7974 val = I915_READ(LCPLL_CTL);
7975 val |= LCPLL_POWER_DOWN_ALLOW;
7976 I915_WRITE(LCPLL_CTL, val);
7977 POSTING_READ(LCPLL_CTL);
7978 }
7979}
7980
7981/*
7982 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7983 * source.
7984 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007985static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007986{
7987 uint32_t val;
7988
7989 val = I915_READ(LCPLL_CTL);
7990
7991 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7992 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7993 return;
7994
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007995 /*
7996 * Make sure we're not on PC8 state before disabling PC8, otherwise
7997 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007998 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02007999 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008000
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008001 if (val & LCPLL_POWER_DOWN_ALLOW) {
8002 val &= ~LCPLL_POWER_DOWN_ALLOW;
8003 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008004 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008005 }
8006
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008007 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008008 val |= D_COMP_COMP_FORCE;
8009 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008010 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008011
8012 val = I915_READ(LCPLL_CTL);
8013 val &= ~LCPLL_PLL_DISABLE;
8014 I915_WRITE(LCPLL_CTL, val);
8015
8016 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8017 DRM_ERROR("LCPLL not locked yet\n");
8018
8019 if (val & LCPLL_CD_SOURCE_FCLK) {
8020 val = I915_READ(LCPLL_CTL);
8021 val &= ~LCPLL_CD_SOURCE_FCLK;
8022 I915_WRITE(LCPLL_CTL, val);
8023
8024 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8025 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8026 DRM_ERROR("Switching back to LCPLL failed\n");
8027 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008028
Mika Kuoppala59bad942015-01-16 11:34:40 +02008029 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008030}
8031
Paulo Zanoni765dab672014-03-07 20:08:18 -03008032/*
8033 * Package states C8 and deeper are really deep PC states that can only be
8034 * reached when all the devices on the system allow it, so even if the graphics
8035 * device allows PC8+, it doesn't mean the system will actually get to these
8036 * states. Our driver only allows PC8+ when going into runtime PM.
8037 *
8038 * The requirements for PC8+ are that all the outputs are disabled, the power
8039 * well is disabled and most interrupts are disabled, and these are also
8040 * requirements for runtime PM. When these conditions are met, we manually do
8041 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8042 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8043 * hang the machine.
8044 *
8045 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8046 * the state of some registers, so when we come back from PC8+ we need to
8047 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8048 * need to take care of the registers kept by RC6. Notice that this happens even
8049 * if we don't put the device in PCI D3 state (which is what currently happens
8050 * because of the runtime PM support).
8051 *
8052 * For more, read "Display Sequences for Package C8" on the hardware
8053 * documentation.
8054 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008055void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008056{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008057 struct drm_device *dev = dev_priv->dev;
8058 uint32_t val;
8059
Paulo Zanonic67a4702013-08-19 13:18:09 -03008060 DRM_DEBUG_KMS("Enabling package C8+\n");
8061
Paulo Zanonic67a4702013-08-19 13:18:09 -03008062 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8063 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8064 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8065 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8066 }
8067
8068 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008069 hsw_disable_lcpll(dev_priv, true, true);
8070}
8071
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008072void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008073{
8074 struct drm_device *dev = dev_priv->dev;
8075 uint32_t val;
8076
Paulo Zanonic67a4702013-08-19 13:18:09 -03008077 DRM_DEBUG_KMS("Disabling package C8+\n");
8078
8079 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008080 lpt_init_pch_refclk(dev);
8081
8082 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8083 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8084 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8085 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8086 }
8087
8088 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008089}
8090
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008091static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8092 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008093{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008094 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008095 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008096
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008097 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008098
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008099 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008100}
8101
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008102static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8103 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008104 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008105{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008106 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008107
8108 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8109 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8110
8111 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008112 case SKL_DPLL0:
8113 /*
8114 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8115 * of the shared DPLL framework and thus needs to be read out
8116 * separately
8117 */
8118 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8119 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8120 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008121 case SKL_DPLL1:
8122 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8123 break;
8124 case SKL_DPLL2:
8125 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8126 break;
8127 case SKL_DPLL3:
8128 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8129 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008130 }
8131}
8132
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008133static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8134 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008135 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008136{
8137 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8138
8139 switch (pipe_config->ddi_pll_sel) {
8140 case PORT_CLK_SEL_WRPLL1:
8141 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8142 break;
8143 case PORT_CLK_SEL_WRPLL2:
8144 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8145 break;
8146 }
8147}
8148
Daniel Vetter26804af2014-06-25 22:01:55 +03008149static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008150 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008151{
8152 struct drm_device *dev = crtc->base.dev;
8153 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008154 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008155 enum port port;
8156 uint32_t tmp;
8157
8158 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8159
8160 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8161
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008162 if (IS_SKYLAKE(dev))
8163 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8164 else
8165 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008166
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008167 if (pipe_config->shared_dpll >= 0) {
8168 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8169
8170 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8171 &pipe_config->dpll_hw_state));
8172 }
8173
Daniel Vetter26804af2014-06-25 22:01:55 +03008174 /*
8175 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8176 * DDI E. So just check whether this pipe is wired to DDI E and whether
8177 * the PCH transcoder is on.
8178 */
Damien Lespiauca370452013-12-03 13:56:24 +00008179 if (INTEL_INFO(dev)->gen < 9 &&
8180 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008181 pipe_config->has_pch_encoder = true;
8182
8183 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8184 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8185 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8186
8187 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8188 }
8189}
8190
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008191static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008192 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008193{
8194 struct drm_device *dev = crtc->base.dev;
8195 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008196 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008197 uint32_t tmp;
8198
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008199 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008200 POWER_DOMAIN_PIPE(crtc->pipe)))
8201 return false;
8202
Daniel Vettere143a212013-07-04 12:01:15 +02008203 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008204 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8205
Daniel Vettereccb1402013-05-22 00:50:22 +02008206 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8207 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8208 enum pipe trans_edp_pipe;
8209 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8210 default:
8211 WARN(1, "unknown pipe linked to edp transcoder\n");
8212 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8213 case TRANS_DDI_EDP_INPUT_A_ON:
8214 trans_edp_pipe = PIPE_A;
8215 break;
8216 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8217 trans_edp_pipe = PIPE_B;
8218 break;
8219 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8220 trans_edp_pipe = PIPE_C;
8221 break;
8222 }
8223
8224 if (trans_edp_pipe == crtc->pipe)
8225 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8226 }
8227
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008228 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008229 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008230 return false;
8231
Daniel Vettereccb1402013-05-22 00:50:22 +02008232 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008233 if (!(tmp & PIPECONF_ENABLE))
8234 return false;
8235
Daniel Vetter26804af2014-06-25 22:01:55 +03008236 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008237
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008238 intel_get_pipe_timings(crtc, pipe_config);
8239
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008240 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008241 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8242 if (IS_SKYLAKE(dev))
8243 skylake_get_pfit_config(crtc, pipe_config);
8244 else
8245 ironlake_get_pfit_config(crtc, pipe_config);
8246 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008247
Jesse Barnese59150d2014-01-07 13:30:45 -08008248 if (IS_HASWELL(dev))
8249 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8250 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008251
Clint Taylorebb69c92014-09-30 10:30:22 -07008252 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8253 pipe_config->pixel_multiplier =
8254 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8255 } else {
8256 pipe_config->pixel_multiplier = 1;
8257 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008258
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008259 return true;
8260}
8261
Chris Wilson560b85b2010-08-07 11:01:38 +01008262static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8263{
8264 struct drm_device *dev = crtc->dev;
8265 struct drm_i915_private *dev_priv = dev->dev_private;
8266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008267 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008268
Ville Syrjälädc41c152014-08-13 11:57:05 +03008269 if (base) {
8270 unsigned int width = intel_crtc->cursor_width;
8271 unsigned int height = intel_crtc->cursor_height;
8272 unsigned int stride = roundup_pow_of_two(width) * 4;
8273
8274 switch (stride) {
8275 default:
8276 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8277 width, stride);
8278 stride = 256;
8279 /* fallthrough */
8280 case 256:
8281 case 512:
8282 case 1024:
8283 case 2048:
8284 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008285 }
8286
Ville Syrjälädc41c152014-08-13 11:57:05 +03008287 cntl |= CURSOR_ENABLE |
8288 CURSOR_GAMMA_ENABLE |
8289 CURSOR_FORMAT_ARGB |
8290 CURSOR_STRIDE(stride);
8291
8292 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008293 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008294
Ville Syrjälädc41c152014-08-13 11:57:05 +03008295 if (intel_crtc->cursor_cntl != 0 &&
8296 (intel_crtc->cursor_base != base ||
8297 intel_crtc->cursor_size != size ||
8298 intel_crtc->cursor_cntl != cntl)) {
8299 /* On these chipsets we can only modify the base/size/stride
8300 * whilst the cursor is disabled.
8301 */
8302 I915_WRITE(_CURACNTR, 0);
8303 POSTING_READ(_CURACNTR);
8304 intel_crtc->cursor_cntl = 0;
8305 }
8306
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008307 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008308 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008309 intel_crtc->cursor_base = base;
8310 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008311
8312 if (intel_crtc->cursor_size != size) {
8313 I915_WRITE(CURSIZE, size);
8314 intel_crtc->cursor_size = size;
8315 }
8316
Chris Wilson4b0e3332014-05-30 16:35:26 +03008317 if (intel_crtc->cursor_cntl != cntl) {
8318 I915_WRITE(_CURACNTR, cntl);
8319 POSTING_READ(_CURACNTR);
8320 intel_crtc->cursor_cntl = cntl;
8321 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008322}
8323
8324static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8325{
8326 struct drm_device *dev = crtc->dev;
8327 struct drm_i915_private *dev_priv = dev->dev_private;
8328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8329 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008330 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008331
Chris Wilson4b0e3332014-05-30 16:35:26 +03008332 cntl = 0;
8333 if (base) {
8334 cntl = MCURSOR_GAMMA_ENABLE;
8335 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308336 case 64:
8337 cntl |= CURSOR_MODE_64_ARGB_AX;
8338 break;
8339 case 128:
8340 cntl |= CURSOR_MODE_128_ARGB_AX;
8341 break;
8342 case 256:
8343 cntl |= CURSOR_MODE_256_ARGB_AX;
8344 break;
8345 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008346 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308347 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008348 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008349 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008350
8351 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8352 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008353 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008354
Matt Roper8e7d6882015-01-21 16:35:41 -08008355 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008356 cntl |= CURSOR_ROTATE_180;
8357
Chris Wilson4b0e3332014-05-30 16:35:26 +03008358 if (intel_crtc->cursor_cntl != cntl) {
8359 I915_WRITE(CURCNTR(pipe), cntl);
8360 POSTING_READ(CURCNTR(pipe));
8361 intel_crtc->cursor_cntl = cntl;
8362 }
8363
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008364 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008365 I915_WRITE(CURBASE(pipe), base);
8366 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008367
8368 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008369}
8370
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008371/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008372static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8373 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008374{
8375 struct drm_device *dev = crtc->dev;
8376 struct drm_i915_private *dev_priv = dev->dev_private;
8377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8378 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008379 int x = crtc->cursor_x;
8380 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008381 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008382
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008383 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008384 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008385
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008386 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008387 base = 0;
8388
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008389 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008390 base = 0;
8391
8392 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008393 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008394 base = 0;
8395
8396 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8397 x = -x;
8398 }
8399 pos |= x << CURSOR_X_SHIFT;
8400
8401 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008402 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008403 base = 0;
8404
8405 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8406 y = -y;
8407 }
8408 pos |= y << CURSOR_Y_SHIFT;
8409
Chris Wilson4b0e3332014-05-30 16:35:26 +03008410 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008411 return;
8412
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008413 I915_WRITE(CURPOS(pipe), pos);
8414
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008415 /* ILK+ do this automagically */
8416 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008417 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008418 base += (intel_crtc->cursor_height *
8419 intel_crtc->cursor_width - 1) * 4;
8420 }
8421
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008422 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008423 i845_update_cursor(crtc, base);
8424 else
8425 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008426}
8427
Ville Syrjälädc41c152014-08-13 11:57:05 +03008428static bool cursor_size_ok(struct drm_device *dev,
8429 uint32_t width, uint32_t height)
8430{
8431 if (width == 0 || height == 0)
8432 return false;
8433
8434 /*
8435 * 845g/865g are special in that they are only limited by
8436 * the width of their cursors, the height is arbitrary up to
8437 * the precision of the register. Everything else requires
8438 * square cursors, limited to a few power-of-two sizes.
8439 */
8440 if (IS_845G(dev) || IS_I865G(dev)) {
8441 if ((width & 63) != 0)
8442 return false;
8443
8444 if (width > (IS_845G(dev) ? 64 : 512))
8445 return false;
8446
8447 if (height > 1023)
8448 return false;
8449 } else {
8450 switch (width | height) {
8451 case 256:
8452 case 128:
8453 if (IS_GEN2(dev))
8454 return false;
8455 case 64:
8456 break;
8457 default:
8458 return false;
8459 }
8460 }
8461
8462 return true;
8463}
8464
Jesse Barnes79e53942008-11-07 14:24:08 -08008465static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008466 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008467{
James Simmons72034252010-08-03 01:33:19 +01008468 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008469 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008470
James Simmons72034252010-08-03 01:33:19 +01008471 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008472 intel_crtc->lut_r[i] = red[i] >> 8;
8473 intel_crtc->lut_g[i] = green[i] >> 8;
8474 intel_crtc->lut_b[i] = blue[i] >> 8;
8475 }
8476
8477 intel_crtc_load_lut(crtc);
8478}
8479
Jesse Barnes79e53942008-11-07 14:24:08 -08008480/* VESA 640x480x72Hz mode to set on the pipe */
8481static struct drm_display_mode load_detect_mode = {
8482 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8483 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8484};
8485
Daniel Vettera8bb6812014-02-10 18:00:39 +01008486struct drm_framebuffer *
8487__intel_framebuffer_create(struct drm_device *dev,
8488 struct drm_mode_fb_cmd2 *mode_cmd,
8489 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008490{
8491 struct intel_framebuffer *intel_fb;
8492 int ret;
8493
8494 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8495 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008496 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008497 return ERR_PTR(-ENOMEM);
8498 }
8499
8500 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008501 if (ret)
8502 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008503
8504 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008505err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008506 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008507 kfree(intel_fb);
8508
8509 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008510}
8511
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008512static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008513intel_framebuffer_create(struct drm_device *dev,
8514 struct drm_mode_fb_cmd2 *mode_cmd,
8515 struct drm_i915_gem_object *obj)
8516{
8517 struct drm_framebuffer *fb;
8518 int ret;
8519
8520 ret = i915_mutex_lock_interruptible(dev);
8521 if (ret)
8522 return ERR_PTR(ret);
8523 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8524 mutex_unlock(&dev->struct_mutex);
8525
8526 return fb;
8527}
8528
Chris Wilsond2dff872011-04-19 08:36:26 +01008529static u32
8530intel_framebuffer_pitch_for_width(int width, int bpp)
8531{
8532 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8533 return ALIGN(pitch, 64);
8534}
8535
8536static u32
8537intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8538{
8539 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008540 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008541}
8542
8543static struct drm_framebuffer *
8544intel_framebuffer_create_for_mode(struct drm_device *dev,
8545 struct drm_display_mode *mode,
8546 int depth, int bpp)
8547{
8548 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008549 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008550
8551 obj = i915_gem_alloc_object(dev,
8552 intel_framebuffer_size_for_mode(mode, bpp));
8553 if (obj == NULL)
8554 return ERR_PTR(-ENOMEM);
8555
8556 mode_cmd.width = mode->hdisplay;
8557 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008558 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8559 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008560 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008561
8562 return intel_framebuffer_create(dev, &mode_cmd, obj);
8563}
8564
8565static struct drm_framebuffer *
8566mode_fits_in_fbdev(struct drm_device *dev,
8567 struct drm_display_mode *mode)
8568{
Daniel Vetter4520f532013-10-09 09:18:51 +02008569#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008570 struct drm_i915_private *dev_priv = dev->dev_private;
8571 struct drm_i915_gem_object *obj;
8572 struct drm_framebuffer *fb;
8573
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008574 if (!dev_priv->fbdev)
8575 return NULL;
8576
8577 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008578 return NULL;
8579
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008580 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008581 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008582
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008583 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008584 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8585 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008586 return NULL;
8587
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008588 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008589 return NULL;
8590
8591 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008592#else
8593 return NULL;
8594#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008595}
8596
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008597bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008598 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008599 struct intel_load_detect_pipe *old,
8600 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008601{
8602 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008603 struct intel_encoder *intel_encoder =
8604 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008605 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008606 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008607 struct drm_crtc *crtc = NULL;
8608 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008609 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008610 struct drm_mode_config *config = &dev->mode_config;
8611 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008612
Chris Wilsond2dff872011-04-19 08:36:26 +01008613 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008614 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008615 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008616
Rob Clark51fd3712013-11-19 12:10:12 -05008617retry:
8618 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8619 if (ret)
8620 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008621
Jesse Barnes79e53942008-11-07 14:24:08 -08008622 /*
8623 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008624 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008625 * - if the connector already has an assigned crtc, use it (but make
8626 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008627 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008628 * - try to find the first unused crtc that can drive this connector,
8629 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008630 */
8631
8632 /* See if we already have a CRTC for this connector */
8633 if (encoder->crtc) {
8634 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008635
Rob Clark51fd3712013-11-19 12:10:12 -05008636 ret = drm_modeset_lock(&crtc->mutex, ctx);
8637 if (ret)
8638 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008639 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8640 if (ret)
8641 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008642
Daniel Vetter24218aa2012-08-12 19:27:11 +02008643 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008644 old->load_detect_temp = false;
8645
8646 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008647 if (connector->dpms != DRM_MODE_DPMS_ON)
8648 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008649
Chris Wilson71731882011-04-19 23:10:58 +01008650 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008651 }
8652
8653 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008654 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008655 i++;
8656 if (!(encoder->possible_crtcs & (1 << i)))
8657 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008658 if (possible_crtc->enabled)
8659 continue;
8660 /* This can occur when applying the pipe A quirk on resume. */
8661 if (to_intel_crtc(possible_crtc)->new_enabled)
8662 continue;
8663
8664 crtc = possible_crtc;
8665 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008666 }
8667
8668 /*
8669 * If we didn't find an unused CRTC, don't use any.
8670 */
8671 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008672 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008673 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008674 }
8675
Rob Clark51fd3712013-11-19 12:10:12 -05008676 ret = drm_modeset_lock(&crtc->mutex, ctx);
8677 if (ret)
8678 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008679 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8680 if (ret)
8681 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008682 intel_encoder->new_crtc = to_intel_crtc(crtc);
8683 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008684
8685 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008686 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008687 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008688 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008689 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008690 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008691
Chris Wilson64927112011-04-20 07:25:26 +01008692 if (!mode)
8693 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008694
Chris Wilsond2dff872011-04-19 08:36:26 +01008695 /* We need a framebuffer large enough to accommodate all accesses
8696 * that the plane may generate whilst we perform load detection.
8697 * We can not rely on the fbcon either being present (we get called
8698 * during its initialisation to detect all boot displays, or it may
8699 * not even exist) or that it is large enough to satisfy the
8700 * requested mode.
8701 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008702 fb = mode_fits_in_fbdev(dev, mode);
8703 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008704 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008705 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8706 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008707 } else
8708 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008709 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008710 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008711 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008712 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008713
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008714 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008715 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008716 if (old->release_fb)
8717 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008718 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008719 }
Chris Wilson71731882011-04-19 23:10:58 +01008720
Jesse Barnes79e53942008-11-07 14:24:08 -08008721 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008722 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008723 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008724
8725 fail:
8726 intel_crtc->new_enabled = crtc->enabled;
8727 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008728 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008729 else
8730 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008731fail_unlock:
8732 if (ret == -EDEADLK) {
8733 drm_modeset_backoff(ctx);
8734 goto retry;
8735 }
8736
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008737 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008738}
8739
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008740void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008741 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008742{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008743 struct intel_encoder *intel_encoder =
8744 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008745 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008746 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008748
Chris Wilsond2dff872011-04-19 08:36:26 +01008749 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008750 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008751 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008752
Chris Wilson8261b192011-04-19 23:18:09 +01008753 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008754 to_intel_connector(connector)->new_encoder = NULL;
8755 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008756 intel_crtc->new_enabled = false;
8757 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008758 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008759
Daniel Vetter36206362012-12-10 20:42:17 +01008760 if (old->release_fb) {
8761 drm_framebuffer_unregister_private(old->release_fb);
8762 drm_framebuffer_unreference(old->release_fb);
8763 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008764
Chris Wilson0622a532011-04-21 09:32:11 +01008765 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008766 }
8767
Eric Anholtc751ce42010-03-25 11:48:48 -07008768 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008769 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8770 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008771}
8772
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008773static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008774 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008775{
8776 struct drm_i915_private *dev_priv = dev->dev_private;
8777 u32 dpll = pipe_config->dpll_hw_state.dpll;
8778
8779 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008780 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008781 else if (HAS_PCH_SPLIT(dev))
8782 return 120000;
8783 else if (!IS_GEN2(dev))
8784 return 96000;
8785 else
8786 return 48000;
8787}
8788
Jesse Barnes79e53942008-11-07 14:24:08 -08008789/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008790static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008791 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008792{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008793 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008794 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008795 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008796 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 u32 fp;
8798 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008799 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008800
8801 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008802 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008803 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008804 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008805
8806 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008807 if (IS_PINEVIEW(dev)) {
8808 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8809 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008810 } else {
8811 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8812 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8813 }
8814
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008815 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008816 if (IS_PINEVIEW(dev))
8817 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8818 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008819 else
8820 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008821 DPLL_FPA01_P1_POST_DIV_SHIFT);
8822
8823 switch (dpll & DPLL_MODE_MASK) {
8824 case DPLLB_MODE_DAC_SERIAL:
8825 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8826 5 : 10;
8827 break;
8828 case DPLLB_MODE_LVDS:
8829 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8830 7 : 14;
8831 break;
8832 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008833 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008834 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008835 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008836 }
8837
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008838 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008839 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008840 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008841 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008842 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008843 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008844 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008845
8846 if (is_lvds) {
8847 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8848 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008849
8850 if (lvds & LVDS_CLKB_POWER_UP)
8851 clock.p2 = 7;
8852 else
8853 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008854 } else {
8855 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8856 clock.p1 = 2;
8857 else {
8858 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8859 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8860 }
8861 if (dpll & PLL_P2_DIVIDE_BY_4)
8862 clock.p2 = 4;
8863 else
8864 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008865 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008866
8867 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008868 }
8869
Ville Syrjälä18442d02013-09-13 16:00:08 +03008870 /*
8871 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008872 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008873 * encoder's get_config() function.
8874 */
8875 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008876}
8877
Ville Syrjälä6878da02013-09-13 15:59:11 +03008878int intel_dotclock_calculate(int link_freq,
8879 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008880{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008881 /*
8882 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008883 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008884 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008885 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008886 *
8887 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008888 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008889 */
8890
Ville Syrjälä6878da02013-09-13 15:59:11 +03008891 if (!m_n->link_n)
8892 return 0;
8893
8894 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8895}
8896
Ville Syrjälä18442d02013-09-13 16:00:08 +03008897static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008898 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008899{
8900 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008901
8902 /* read out port_clock from the DPLL */
8903 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008904
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008905 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008906 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008907 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008908 * agree once we know their relationship in the encoder's
8909 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008910 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008911 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008912 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8913 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008914}
8915
8916/** Returns the currently programmed mode of the given pipe. */
8917struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8918 struct drm_crtc *crtc)
8919{
Jesse Barnes548f2452011-02-17 10:40:53 -08008920 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008922 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008923 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008924 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008925 int htot = I915_READ(HTOTAL(cpu_transcoder));
8926 int hsync = I915_READ(HSYNC(cpu_transcoder));
8927 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8928 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008929 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008930
8931 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8932 if (!mode)
8933 return NULL;
8934
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008935 /*
8936 * Construct a pipe_config sufficient for getting the clock info
8937 * back out of crtc_clock_get.
8938 *
8939 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8940 * to use a real value here instead.
8941 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008942 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008943 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008944 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8945 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8946 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008947 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8948
Ville Syrjälä773ae032013-09-23 17:48:20 +03008949 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008950 mode->hdisplay = (htot & 0xffff) + 1;
8951 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8952 mode->hsync_start = (hsync & 0xffff) + 1;
8953 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8954 mode->vdisplay = (vtot & 0xffff) + 1;
8955 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8956 mode->vsync_start = (vsync & 0xffff) + 1;
8957 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8958
8959 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008960
8961 return mode;
8962}
8963
Jesse Barnes652c3932009-08-17 13:31:43 -07008964static void intel_decrease_pllclock(struct drm_crtc *crtc)
8965{
8966 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008967 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008969
Sonika Jindalbaff2962014-07-22 11:16:35 +05308970 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008971 return;
8972
8973 if (!dev_priv->lvds_downclock_avail)
8974 return;
8975
8976 /*
8977 * Since this is called by a timer, we should never get here in
8978 * the manual case.
8979 */
8980 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008981 int pipe = intel_crtc->pipe;
8982 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008983 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008984
Zhao Yakui44d98a62009-10-09 11:39:40 +08008985 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008986
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008987 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008988
Chris Wilson074b5e12012-05-02 12:07:06 +01008989 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008990 dpll |= DISPLAY_RATE_SELECT_FPA1;
8991 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008992 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008993 dpll = I915_READ(dpll_reg);
8994 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008995 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008996 }
8997
8998}
8999
Chris Wilsonf047e392012-07-21 12:31:41 +01009000void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009001{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009002 struct drm_i915_private *dev_priv = dev->dev_private;
9003
Chris Wilsonf62a0072014-02-21 17:55:39 +00009004 if (dev_priv->mm.busy)
9005 return;
9006
Paulo Zanoni43694d62014-03-07 20:08:08 -03009007 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009008 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009009 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009010}
9011
9012void intel_mark_idle(struct drm_device *dev)
9013{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009014 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009015 struct drm_crtc *crtc;
9016
Chris Wilsonf62a0072014-02-21 17:55:39 +00009017 if (!dev_priv->mm.busy)
9018 return;
9019
9020 dev_priv->mm.busy = false;
9021
Jani Nikulad330a952014-01-21 11:24:25 +02009022 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009023 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009024
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009025 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009026 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009027 continue;
9028
9029 intel_decrease_pllclock(crtc);
9030 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009031
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009032 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009033 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009034
9035out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009036 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009037}
9038
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009039static void intel_crtc_set_state(struct intel_crtc *crtc,
9040 struct intel_crtc_state *crtc_state)
9041{
9042 kfree(crtc->config);
9043 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009044 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009045}
9046
Jesse Barnes79e53942008-11-07 14:24:08 -08009047static void intel_crtc_destroy(struct drm_crtc *crtc)
9048{
9049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009050 struct drm_device *dev = crtc->dev;
9051 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009052
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009053 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009054 work = intel_crtc->unpin_work;
9055 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009056 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009057
9058 if (work) {
9059 cancel_work_sync(&work->work);
9060 kfree(work);
9061 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009062
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009063 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009064 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009065
Jesse Barnes79e53942008-11-07 14:24:08 -08009066 kfree(intel_crtc);
9067}
9068
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009069static void intel_unpin_work_fn(struct work_struct *__work)
9070{
9071 struct intel_unpin_work *work =
9072 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009073 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009074 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009075
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009076 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009077 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009078 drm_gem_object_unreference(&work->pending_flip_obj->base);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009079 drm_framebuffer_unreference(work->old_fb);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009080
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009081 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009082
9083 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009084 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009085 mutex_unlock(&dev->struct_mutex);
9086
Daniel Vetterf99d7062014-06-19 16:01:59 +02009087 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9088
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009089 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9090 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9091
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009092 kfree(work);
9093}
9094
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009095static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009096 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009097{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009098 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9099 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009100 unsigned long flags;
9101
9102 /* Ignore early vblank irqs */
9103 if (intel_crtc == NULL)
9104 return;
9105
Daniel Vetterf3260382014-09-15 14:55:23 +02009106 /*
9107 * This is called both by irq handlers and the reset code (to complete
9108 * lost pageflips) so needs the full irqsave spinlocks.
9109 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009110 spin_lock_irqsave(&dev->event_lock, flags);
9111 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009112
9113 /* Ensure we don't miss a work->pending update ... */
9114 smp_rmb();
9115
9116 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009117 spin_unlock_irqrestore(&dev->event_lock, flags);
9118 return;
9119 }
9120
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009121 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009122
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009123 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009124}
9125
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009126void intel_finish_page_flip(struct drm_device *dev, int pipe)
9127{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009128 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009129 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9130
Mario Kleiner49b14a52010-12-09 07:00:07 +01009131 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009132}
9133
9134void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9135{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009136 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009137 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9138
Mario Kleiner49b14a52010-12-09 07:00:07 +01009139 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009140}
9141
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009142/* Is 'a' after or equal to 'b'? */
9143static bool g4x_flip_count_after_eq(u32 a, u32 b)
9144{
9145 return !((a - b) & 0x80000000);
9146}
9147
9148static bool page_flip_finished(struct intel_crtc *crtc)
9149{
9150 struct drm_device *dev = crtc->base.dev;
9151 struct drm_i915_private *dev_priv = dev->dev_private;
9152
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009153 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9154 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9155 return true;
9156
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009157 /*
9158 * The relevant registers doen't exist on pre-ctg.
9159 * As the flip done interrupt doesn't trigger for mmio
9160 * flips on gmch platforms, a flip count check isn't
9161 * really needed there. But since ctg has the registers,
9162 * include it in the check anyway.
9163 */
9164 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9165 return true;
9166
9167 /*
9168 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9169 * used the same base address. In that case the mmio flip might
9170 * have completed, but the CS hasn't even executed the flip yet.
9171 *
9172 * A flip count check isn't enough as the CS might have updated
9173 * the base address just after start of vblank, but before we
9174 * managed to process the interrupt. This means we'd complete the
9175 * CS flip too soon.
9176 *
9177 * Combining both checks should get us a good enough result. It may
9178 * still happen that the CS flip has been executed, but has not
9179 * yet actually completed. But in case the base address is the same
9180 * anyway, we don't really care.
9181 */
9182 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9183 crtc->unpin_work->gtt_offset &&
9184 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9185 crtc->unpin_work->flip_count);
9186}
9187
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009188void intel_prepare_page_flip(struct drm_device *dev, int plane)
9189{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009190 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009191 struct intel_crtc *intel_crtc =
9192 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9193 unsigned long flags;
9194
Daniel Vetterf3260382014-09-15 14:55:23 +02009195
9196 /*
9197 * This is called both by irq handlers and the reset code (to complete
9198 * lost pageflips) so needs the full irqsave spinlocks.
9199 *
9200 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009201 * generate a page-flip completion irq, i.e. every modeset
9202 * is also accompanied by a spurious intel_prepare_page_flip().
9203 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009204 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009205 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009206 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009207 spin_unlock_irqrestore(&dev->event_lock, flags);
9208}
9209
Robin Schroereba905b2014-05-18 02:24:50 +02009210static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009211{
9212 /* Ensure that the work item is consistent when activating it ... */
9213 smp_wmb();
9214 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9215 /* and that it is marked active as soon as the irq could fire. */
9216 smp_wmb();
9217}
9218
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009219static int intel_gen2_queue_flip(struct drm_device *dev,
9220 struct drm_crtc *crtc,
9221 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009222 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009223 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009224 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009225{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009226 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227 u32 flip_mask;
9228 int ret;
9229
Daniel Vetter6d90c952012-04-26 23:28:05 +02009230 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009231 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009232 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009233
9234 /* Can't queue multiple flips, so wait for the previous
9235 * one to finish before executing the next.
9236 */
9237 if (intel_crtc->plane)
9238 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9239 else
9240 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009241 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9242 intel_ring_emit(ring, MI_NOOP);
9243 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9244 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9245 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009246 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009247 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009248
9249 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009250 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009251 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009252}
9253
9254static int intel_gen3_queue_flip(struct drm_device *dev,
9255 struct drm_crtc *crtc,
9256 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009257 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009258 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009259 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009260{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009262 u32 flip_mask;
9263 int ret;
9264
Daniel Vetter6d90c952012-04-26 23:28:05 +02009265 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009266 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009267 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009268
9269 if (intel_crtc->plane)
9270 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9271 else
9272 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009273 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9274 intel_ring_emit(ring, MI_NOOP);
9275 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9276 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9277 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009278 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009279 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009280
Chris Wilsone7d841c2012-12-03 11:36:30 +00009281 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009282 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009283 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009284}
9285
9286static int intel_gen4_queue_flip(struct drm_device *dev,
9287 struct drm_crtc *crtc,
9288 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009289 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009290 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009291 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009292{
9293 struct drm_i915_private *dev_priv = dev->dev_private;
9294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9295 uint32_t pf, pipesrc;
9296 int ret;
9297
Daniel Vetter6d90c952012-04-26 23:28:05 +02009298 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009300 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009301
9302 /* i965+ uses the linear or tiled offsets from the
9303 * Display Registers (which do not change across a page-flip)
9304 * so we need only reprogram the base address.
9305 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009306 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9307 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9308 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009309 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009310 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009311
9312 /* XXX Enabling the panel-fitter across page-flip is so far
9313 * untested on non-native modes, so ignore it for now.
9314 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9315 */
9316 pf = 0;
9317 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009318 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009319
9320 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009321 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009322 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323}
9324
9325static int intel_gen6_queue_flip(struct drm_device *dev,
9326 struct drm_crtc *crtc,
9327 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009328 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009329 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009330 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009331{
9332 struct drm_i915_private *dev_priv = dev->dev_private;
9333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9334 uint32_t pf, pipesrc;
9335 int ret;
9336
Daniel Vetter6d90c952012-04-26 23:28:05 +02009337 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009338 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009339 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009340
Daniel Vetter6d90c952012-04-26 23:28:05 +02009341 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9342 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9343 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009344 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009345
Chris Wilson99d9acd2012-04-17 20:37:00 +01009346 /* Contrary to the suggestions in the documentation,
9347 * "Enable Panel Fitter" does not seem to be required when page
9348 * flipping with a non-native mode, and worse causes a normal
9349 * modeset to fail.
9350 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9351 */
9352 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009353 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009354 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009355
9356 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009357 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009358 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009359}
9360
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009361static int intel_gen7_queue_flip(struct drm_device *dev,
9362 struct drm_crtc *crtc,
9363 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009364 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009365 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009366 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009367{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009369 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009370 int len, ret;
9371
Robin Schroereba905b2014-05-18 02:24:50 +02009372 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009373 case PLANE_A:
9374 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9375 break;
9376 case PLANE_B:
9377 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9378 break;
9379 case PLANE_C:
9380 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9381 break;
9382 default:
9383 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009384 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009385 }
9386
Chris Wilsonffe74d72013-08-26 20:58:12 +01009387 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009388 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009389 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009390 /*
9391 * On Gen 8, SRM is now taking an extra dword to accommodate
9392 * 48bits addresses, and we need a NOOP for the batch size to
9393 * stay even.
9394 */
9395 if (IS_GEN8(dev))
9396 len += 2;
9397 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009398
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009399 /*
9400 * BSpec MI_DISPLAY_FLIP for IVB:
9401 * "The full packet must be contained within the same cache line."
9402 *
9403 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9404 * cacheline, if we ever start emitting more commands before
9405 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9406 * then do the cacheline alignment, and finally emit the
9407 * MI_DISPLAY_FLIP.
9408 */
9409 ret = intel_ring_cacheline_align(ring);
9410 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009411 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009412
Chris Wilsonffe74d72013-08-26 20:58:12 +01009413 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009414 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009415 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009416
Chris Wilsonffe74d72013-08-26 20:58:12 +01009417 /* Unmask the flip-done completion message. Note that the bspec says that
9418 * we should do this for both the BCS and RCS, and that we must not unmask
9419 * more than one flip event at any time (or ensure that one flip message
9420 * can be sent by waiting for flip-done prior to queueing new flips).
9421 * Experimentation says that BCS works despite DERRMR masking all
9422 * flip-done completion events and that unmasking all planes at once
9423 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9424 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9425 */
9426 if (ring->id == RCS) {
9427 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9428 intel_ring_emit(ring, DERRMR);
9429 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9430 DERRMR_PIPEB_PRI_FLIP_DONE |
9431 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009432 if (IS_GEN8(dev))
9433 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9434 MI_SRM_LRM_GLOBAL_GTT);
9435 else
9436 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9437 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009438 intel_ring_emit(ring, DERRMR);
9439 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009440 if (IS_GEN8(dev)) {
9441 intel_ring_emit(ring, 0);
9442 intel_ring_emit(ring, MI_NOOP);
9443 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009444 }
9445
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009446 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009447 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009448 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009449 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009450
9451 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009452 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009453 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009454}
9455
Sourab Gupta84c33a62014-06-02 16:47:17 +05309456static bool use_mmio_flip(struct intel_engine_cs *ring,
9457 struct drm_i915_gem_object *obj)
9458{
9459 /*
9460 * This is not being used for older platforms, because
9461 * non-availability of flip done interrupt forces us to use
9462 * CS flips. Older platforms derive flip done using some clever
9463 * tricks involving the flip_pending status bits and vblank irqs.
9464 * So using MMIO flips there would disrupt this mechanism.
9465 */
9466
Chris Wilson8e09bf82014-07-08 10:40:30 +01009467 if (ring == NULL)
9468 return true;
9469
Sourab Gupta84c33a62014-06-02 16:47:17 +05309470 if (INTEL_INFO(ring->dev)->gen < 5)
9471 return false;
9472
9473 if (i915.use_mmio_flip < 0)
9474 return false;
9475 else if (i915.use_mmio_flip > 0)
9476 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009477 else if (i915.enable_execlists)
9478 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309479 else
John Harrison41c52412014-11-24 18:49:43 +00009480 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309481}
9482
Damien Lespiauff944562014-11-20 14:58:16 +00009483static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9484{
9485 struct drm_device *dev = intel_crtc->base.dev;
9486 struct drm_i915_private *dev_priv = dev->dev_private;
9487 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9488 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9489 struct drm_i915_gem_object *obj = intel_fb->obj;
9490 const enum pipe pipe = intel_crtc->pipe;
9491 u32 ctl, stride;
9492
9493 ctl = I915_READ(PLANE_CTL(pipe, 0));
9494 ctl &= ~PLANE_CTL_TILED_MASK;
9495 if (obj->tiling_mode == I915_TILING_X)
9496 ctl |= PLANE_CTL_TILED_X;
9497
9498 /*
9499 * The stride is either expressed as a multiple of 64 bytes chunks for
9500 * linear buffers or in number of tiles for tiled buffers.
9501 */
9502 stride = fb->pitches[0] >> 6;
9503 if (obj->tiling_mode == I915_TILING_X)
9504 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9505
9506 /*
9507 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9508 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9509 */
9510 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9511 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9512
9513 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9514 POSTING_READ(PLANE_SURF(pipe, 0));
9515}
9516
9517static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309518{
9519 struct drm_device *dev = intel_crtc->base.dev;
9520 struct drm_i915_private *dev_priv = dev->dev_private;
9521 struct intel_framebuffer *intel_fb =
9522 to_intel_framebuffer(intel_crtc->base.primary->fb);
9523 struct drm_i915_gem_object *obj = intel_fb->obj;
9524 u32 dspcntr;
9525 u32 reg;
9526
Sourab Gupta84c33a62014-06-02 16:47:17 +05309527 reg = DSPCNTR(intel_crtc->plane);
9528 dspcntr = I915_READ(reg);
9529
Damien Lespiauc5d97472014-10-25 00:11:11 +01009530 if (obj->tiling_mode != I915_TILING_NONE)
9531 dspcntr |= DISPPLANE_TILED;
9532 else
9533 dspcntr &= ~DISPPLANE_TILED;
9534
Sourab Gupta84c33a62014-06-02 16:47:17 +05309535 I915_WRITE(reg, dspcntr);
9536
9537 I915_WRITE(DSPSURF(intel_crtc->plane),
9538 intel_crtc->unpin_work->gtt_offset);
9539 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009540
Damien Lespiauff944562014-11-20 14:58:16 +00009541}
9542
9543/*
9544 * XXX: This is the temporary way to update the plane registers until we get
9545 * around to using the usual plane update functions for MMIO flips
9546 */
9547static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9548{
9549 struct drm_device *dev = intel_crtc->base.dev;
9550 bool atomic_update;
9551 u32 start_vbl_count;
9552
9553 intel_mark_page_flip_active(intel_crtc);
9554
9555 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9556
9557 if (INTEL_INFO(dev)->gen >= 9)
9558 skl_do_mmio_flip(intel_crtc);
9559 else
9560 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9561 ilk_do_mmio_flip(intel_crtc);
9562
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009563 if (atomic_update)
9564 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309565}
9566
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009567static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309568{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009569 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009570 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009571 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309572
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009573 mmio_flip = &crtc->mmio_flip;
9574 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009575 WARN_ON(__i915_wait_request(mmio_flip->req,
9576 crtc->reset_counter,
9577 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309578
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009579 intel_do_mmio_flip(crtc);
9580 if (mmio_flip->req) {
9581 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009582 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009583 mutex_unlock(&crtc->base.dev->struct_mutex);
9584 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309585}
9586
9587static int intel_queue_mmio_flip(struct drm_device *dev,
9588 struct drm_crtc *crtc,
9589 struct drm_framebuffer *fb,
9590 struct drm_i915_gem_object *obj,
9591 struct intel_engine_cs *ring,
9592 uint32_t flags)
9593{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309595
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009596 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9597 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309598
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009599 schedule_work(&intel_crtc->mmio_flip.work);
9600
Sourab Gupta84c33a62014-06-02 16:47:17 +05309601 return 0;
9602}
9603
Damien Lespiau830c81d2014-11-13 17:51:46 +00009604static int intel_gen9_queue_flip(struct drm_device *dev,
9605 struct drm_crtc *crtc,
9606 struct drm_framebuffer *fb,
9607 struct drm_i915_gem_object *obj,
9608 struct intel_engine_cs *ring,
9609 uint32_t flags)
9610{
9611 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9612 uint32_t plane = 0, stride;
9613 int ret;
9614
9615 switch(intel_crtc->pipe) {
9616 case PIPE_A:
9617 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9618 break;
9619 case PIPE_B:
9620 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9621 break;
9622 case PIPE_C:
9623 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9624 break;
9625 default:
9626 WARN_ONCE(1, "unknown plane in flip command\n");
9627 return -ENODEV;
9628 }
9629
9630 switch (obj->tiling_mode) {
9631 case I915_TILING_NONE:
9632 stride = fb->pitches[0] >> 6;
9633 break;
9634 case I915_TILING_X:
9635 stride = fb->pitches[0] >> 9;
9636 break;
9637 default:
9638 WARN_ONCE(1, "unknown tiling in flip command\n");
9639 return -ENODEV;
9640 }
9641
9642 ret = intel_ring_begin(ring, 10);
9643 if (ret)
9644 return ret;
9645
9646 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9647 intel_ring_emit(ring, DERRMR);
9648 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9649 DERRMR_PIPEB_PRI_FLIP_DONE |
9650 DERRMR_PIPEC_PRI_FLIP_DONE));
9651 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9652 MI_SRM_LRM_GLOBAL_GTT);
9653 intel_ring_emit(ring, DERRMR);
9654 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9655 intel_ring_emit(ring, 0);
9656
9657 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9658 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9659 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9660
9661 intel_mark_page_flip_active(intel_crtc);
9662 __intel_ring_advance(ring);
9663
9664 return 0;
9665}
9666
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009667static int intel_default_queue_flip(struct drm_device *dev,
9668 struct drm_crtc *crtc,
9669 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009670 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009671 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009672 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009673{
9674 return -ENODEV;
9675}
9676
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009677static bool __intel_pageflip_stall_check(struct drm_device *dev,
9678 struct drm_crtc *crtc)
9679{
9680 struct drm_i915_private *dev_priv = dev->dev_private;
9681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9682 struct intel_unpin_work *work = intel_crtc->unpin_work;
9683 u32 addr;
9684
9685 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9686 return true;
9687
9688 if (!work->enable_stall_check)
9689 return false;
9690
9691 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009692 if (work->flip_queued_req &&
9693 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009694 return false;
9695
9696 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9697 }
9698
9699 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9700 return false;
9701
9702 /* Potential stall - if we see that the flip has happened,
9703 * assume a missed interrupt. */
9704 if (INTEL_INFO(dev)->gen >= 4)
9705 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9706 else
9707 addr = I915_READ(DSPADDR(intel_crtc->plane));
9708
9709 /* There is a potential issue here with a false positive after a flip
9710 * to the same address. We could address this by checking for a
9711 * non-incrementing frame counter.
9712 */
9713 return addr == work->gtt_offset;
9714}
9715
9716void intel_check_page_flip(struct drm_device *dev, int pipe)
9717{
9718 struct drm_i915_private *dev_priv = dev->dev_private;
9719 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009721
9722 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009723
9724 if (crtc == NULL)
9725 return;
9726
Daniel Vetterf3260382014-09-15 14:55:23 +02009727 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009728 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9729 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9730 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9731 page_flip_completed(intel_crtc);
9732 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009733 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009734}
9735
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009736static int intel_crtc_page_flip(struct drm_crtc *crtc,
9737 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009738 struct drm_pending_vblank_event *event,
9739 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009740{
9741 struct drm_device *dev = crtc->dev;
9742 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009743 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009744 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009746 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009747 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009748 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009749 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009750 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009751
Matt Roper2ff8fde2014-07-08 07:50:07 -07009752 /*
9753 * drm_mode_page_flip_ioctl() should already catch this, but double
9754 * check to be safe. In the future we may enable pageflipping from
9755 * a disabled primary plane.
9756 */
9757 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9758 return -EBUSY;
9759
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009760 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009761 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009762 return -EINVAL;
9763
9764 /*
9765 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9766 * Note that pitch changes could also affect these register.
9767 */
9768 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009769 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9770 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009771 return -EINVAL;
9772
Chris Wilsonf900db42014-02-20 09:26:13 +00009773 if (i915_terminally_wedged(&dev_priv->gpu_error))
9774 goto out_hang;
9775
Daniel Vetterb14c5672013-09-19 12:18:32 +02009776 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009777 if (work == NULL)
9778 return -ENOMEM;
9779
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009780 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009781 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009782 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009783 INIT_WORK(&work->work, intel_unpin_work_fn);
9784
Daniel Vetter87b6b102014-05-15 15:33:46 +02009785 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009786 if (ret)
9787 goto free_work;
9788
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009789 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009790 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009791 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009792 /* Before declaring the flip queue wedged, check if
9793 * the hardware completed the operation behind our backs.
9794 */
9795 if (__intel_pageflip_stall_check(dev, crtc)) {
9796 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9797 page_flip_completed(intel_crtc);
9798 } else {
9799 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009800 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009801
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009802 drm_crtc_vblank_put(crtc);
9803 kfree(work);
9804 return -EBUSY;
9805 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009806 }
9807 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009808 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009809
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009810 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9811 flush_workqueue(dev_priv->wq);
9812
Chris Wilson79158102012-05-23 11:13:58 +01009813 ret = i915_mutex_lock_interruptible(dev);
9814 if (ret)
9815 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009816
Jesse Barnes75dfca82010-02-10 15:09:44 -08009817 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009818 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009819 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009820
Matt Roperf4510a22014-04-01 15:22:40 -07009821 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009822 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009823
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009824 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009825
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009826 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009827 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009828
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009829 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009830 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009831
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009832 if (IS_VALLEYVIEW(dev)) {
9833 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009834 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009835 /* vlv: DISPLAY_FLIP fails to change tiling */
9836 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009837 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009838 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009839 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009840 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009841 if (ring == NULL || ring->id != RCS)
9842 ring = &dev_priv->ring[BCS];
9843 } else {
9844 ring = &dev_priv->ring[RCS];
9845 }
9846
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009847 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009848 if (ret)
9849 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009850
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009851 work->gtt_offset =
9852 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9853
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009854 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309855 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9856 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009857 if (ret)
9858 goto cleanup_unpin;
9859
John Harrisonf06cc1b2014-11-24 18:49:37 +00009860 i915_gem_request_assign(&work->flip_queued_req,
9861 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009862 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309863 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009864 page_flip_flags);
9865 if (ret)
9866 goto cleanup_unpin;
9867
John Harrisonf06cc1b2014-11-24 18:49:37 +00009868 i915_gem_request_assign(&work->flip_queued_req,
9869 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009870 }
9871
9872 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9873 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009874
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009875 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02009876 INTEL_FRONTBUFFER_PRIMARY(pipe));
9877
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009878 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009879 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009880 mutex_unlock(&dev->struct_mutex);
9881
Jesse Barnese5510fa2010-07-01 16:48:37 -07009882 trace_i915_flip_request(intel_crtc->plane, obj);
9883
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009884 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009885
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009886cleanup_unpin:
9887 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009888cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009889 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009890 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009891 update_state_fb(crtc->primary);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009892 drm_framebuffer_unreference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009893 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009894 mutex_unlock(&dev->struct_mutex);
9895
Chris Wilson79158102012-05-23 11:13:58 +01009896cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009897 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009898 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009899 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009900
Daniel Vetter87b6b102014-05-15 15:33:46 +02009901 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009902free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009903 kfree(work);
9904
Chris Wilsonf900db42014-02-20 09:26:13 +00009905 if (ret == -EIO) {
9906out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009907 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009908 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009909 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009910 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009911 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009912 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009913 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009914 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009915}
9916
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009917static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009918 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9919 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009920 .atomic_begin = intel_begin_crtc_commit,
9921 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009922};
9923
Daniel Vetter9a935852012-07-05 22:34:27 +02009924/**
9925 * intel_modeset_update_staged_output_state
9926 *
9927 * Updates the staged output configuration state, e.g. after we've read out the
9928 * current hw state.
9929 */
9930static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9931{
Ville Syrjälä76688512014-01-10 11:28:06 +02009932 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009933 struct intel_encoder *encoder;
9934 struct intel_connector *connector;
9935
9936 list_for_each_entry(connector, &dev->mode_config.connector_list,
9937 base.head) {
9938 connector->new_encoder =
9939 to_intel_encoder(connector->base.encoder);
9940 }
9941
Damien Lespiaub2784e12014-08-05 11:29:37 +01009942 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009943 encoder->new_crtc =
9944 to_intel_crtc(encoder->base.crtc);
9945 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009946
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009947 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009948 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009949
9950 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009951 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009952 else
9953 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009954 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009955}
9956
9957/**
9958 * intel_modeset_commit_output_state
9959 *
9960 * This function copies the stage display pipe configuration to the real one.
9961 */
9962static void intel_modeset_commit_output_state(struct drm_device *dev)
9963{
Ville Syrjälä76688512014-01-10 11:28:06 +02009964 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009965 struct intel_encoder *encoder;
9966 struct intel_connector *connector;
9967
9968 list_for_each_entry(connector, &dev->mode_config.connector_list,
9969 base.head) {
9970 connector->base.encoder = &connector->new_encoder->base;
9971 }
9972
Damien Lespiaub2784e12014-08-05 11:29:37 +01009973 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009974 encoder->base.crtc = &encoder->new_crtc->base;
9975 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009976
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009977 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009978 crtc->base.enabled = crtc->new_enabled;
9979 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009980}
9981
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009982static void
Robin Schroereba905b2014-05-18 02:24:50 +02009983connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009984 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009985{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009986 int bpp = pipe_config->pipe_bpp;
9987
9988 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9989 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009990 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009991
9992 /* Don't use an invalid EDID bpc value */
9993 if (connector->base.display_info.bpc &&
9994 connector->base.display_info.bpc * 3 < bpp) {
9995 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9996 bpp, connector->base.display_info.bpc*3);
9997 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9998 }
9999
10000 /* Clamp bpp to 8 on screens without EDID 1.4 */
10001 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10002 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10003 bpp);
10004 pipe_config->pipe_bpp = 24;
10005 }
10006}
10007
10008static int
10009compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10010 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010011 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010012{
10013 struct drm_device *dev = crtc->base.dev;
10014 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010015 int bpp;
10016
Daniel Vetterd42264b2013-03-28 16:38:08 +010010017 switch (fb->pixel_format) {
10018 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010019 bpp = 8*3; /* since we go through a colormap */
10020 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010021 case DRM_FORMAT_XRGB1555:
10022 case DRM_FORMAT_ARGB1555:
10023 /* checked in intel_framebuffer_init already */
10024 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10025 return -EINVAL;
10026 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010027 bpp = 6*3; /* min is 18bpp */
10028 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010029 case DRM_FORMAT_XBGR8888:
10030 case DRM_FORMAT_ABGR8888:
10031 /* checked in intel_framebuffer_init already */
10032 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10033 return -EINVAL;
10034 case DRM_FORMAT_XRGB8888:
10035 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010036 bpp = 8*3;
10037 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010038 case DRM_FORMAT_XRGB2101010:
10039 case DRM_FORMAT_ARGB2101010:
10040 case DRM_FORMAT_XBGR2101010:
10041 case DRM_FORMAT_ABGR2101010:
10042 /* checked in intel_framebuffer_init already */
10043 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010044 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010045 bpp = 10*3;
10046 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010047 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010048 default:
10049 DRM_DEBUG_KMS("unsupported depth\n");
10050 return -EINVAL;
10051 }
10052
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010053 pipe_config->pipe_bpp = bpp;
10054
10055 /* Clamp display bpp to EDID value */
10056 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010057 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010058 if (!connector->new_encoder ||
10059 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010060 continue;
10061
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010062 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010063 }
10064
10065 return bpp;
10066}
10067
Daniel Vetter644db712013-09-19 14:53:58 +020010068static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10069{
10070 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10071 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010072 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010073 mode->crtc_hdisplay, mode->crtc_hsync_start,
10074 mode->crtc_hsync_end, mode->crtc_htotal,
10075 mode->crtc_vdisplay, mode->crtc_vsync_start,
10076 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10077}
10078
Daniel Vetterc0b03412013-05-28 12:05:54 +020010079static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010080 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010081 const char *context)
10082{
10083 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10084 context, pipe_name(crtc->pipe));
10085
10086 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10087 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10088 pipe_config->pipe_bpp, pipe_config->dither);
10089 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10090 pipe_config->has_pch_encoder,
10091 pipe_config->fdi_lanes,
10092 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10093 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10094 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010095 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10096 pipe_config->has_dp_encoder,
10097 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10098 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10099 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010100
10101 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10102 pipe_config->has_dp_encoder,
10103 pipe_config->dp_m2_n2.gmch_m,
10104 pipe_config->dp_m2_n2.gmch_n,
10105 pipe_config->dp_m2_n2.link_m,
10106 pipe_config->dp_m2_n2.link_n,
10107 pipe_config->dp_m2_n2.tu);
10108
Daniel Vetter55072d12014-11-20 16:10:28 +010010109 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10110 pipe_config->has_audio,
10111 pipe_config->has_infoframe);
10112
Daniel Vetterc0b03412013-05-28 12:05:54 +020010113 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010114 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010115 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010116 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10117 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010118 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010119 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10120 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010121 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10122 pipe_config->gmch_pfit.control,
10123 pipe_config->gmch_pfit.pgm_ratios,
10124 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010125 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010126 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010127 pipe_config->pch_pfit.size,
10128 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010129 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010130 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010131}
10132
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010133static bool encoders_cloneable(const struct intel_encoder *a,
10134 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010135{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010136 /* masks could be asymmetric, so check both ways */
10137 return a == b || (a->cloneable & (1 << b->type) &&
10138 b->cloneable & (1 << a->type));
10139}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010140
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010141static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10142 struct intel_encoder *encoder)
10143{
10144 struct drm_device *dev = crtc->base.dev;
10145 struct intel_encoder *source_encoder;
10146
Damien Lespiaub2784e12014-08-05 11:29:37 +010010147 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010148 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010149 continue;
10150
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010151 if (!encoders_cloneable(encoder, source_encoder))
10152 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010153 }
10154
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010155 return true;
10156}
10157
10158static bool check_encoder_cloning(struct intel_crtc *crtc)
10159{
10160 struct drm_device *dev = crtc->base.dev;
10161 struct intel_encoder *encoder;
10162
Damien Lespiaub2784e12014-08-05 11:29:37 +010010163 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010164 if (encoder->new_crtc != crtc)
10165 continue;
10166
10167 if (!check_single_encoder_cloning(crtc, encoder))
10168 return false;
10169 }
10170
10171 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010172}
10173
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010174static bool check_digital_port_conflicts(struct drm_device *dev)
10175{
10176 struct intel_connector *connector;
10177 unsigned int used_ports = 0;
10178
10179 /*
10180 * Walk the connector list instead of the encoder
10181 * list to detect the problem on ddi platforms
10182 * where there's just one encoder per digital port.
10183 */
10184 list_for_each_entry(connector,
10185 &dev->mode_config.connector_list, base.head) {
10186 struct intel_encoder *encoder = connector->new_encoder;
10187
10188 if (!encoder)
10189 continue;
10190
10191 WARN_ON(!encoder->new_crtc);
10192
10193 switch (encoder->type) {
10194 unsigned int port_mask;
10195 case INTEL_OUTPUT_UNKNOWN:
10196 if (WARN_ON(!HAS_DDI(dev)))
10197 break;
10198 case INTEL_OUTPUT_DISPLAYPORT:
10199 case INTEL_OUTPUT_HDMI:
10200 case INTEL_OUTPUT_EDP:
10201 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10202
10203 /* the same port mustn't appear more than once */
10204 if (used_ports & port_mask)
10205 return false;
10206
10207 used_ports |= port_mask;
10208 default:
10209 break;
10210 }
10211 }
10212
10213 return true;
10214}
10215
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010216static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010217intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010218 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010219 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010220{
10221 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010222 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010223 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010224 int plane_bpp, ret = -EINVAL;
10225 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010226
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010227 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010228 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10229 return ERR_PTR(-EINVAL);
10230 }
10231
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010232 if (!check_digital_port_conflicts(dev)) {
10233 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10234 return ERR_PTR(-EINVAL);
10235 }
10236
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010237 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10238 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010239 return ERR_PTR(-ENOMEM);
10240
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010241 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10242 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010243
Daniel Vettere143a212013-07-04 12:01:15 +020010244 pipe_config->cpu_transcoder =
10245 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010246 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010247
Imre Deak2960bc92013-07-30 13:36:32 +030010248 /*
10249 * Sanitize sync polarity flags based on requested ones. If neither
10250 * positive or negative polarity is requested, treat this as meaning
10251 * negative polarity.
10252 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010253 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010254 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010255 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010256
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010257 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010258 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010259 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010260
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010261 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10262 * plane pixel format and any sink constraints into account. Returns the
10263 * source plane bpp so that dithering can be selected on mismatches
10264 * after encoders and crtc also have had their say. */
10265 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10266 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010267 if (plane_bpp < 0)
10268 goto fail;
10269
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010270 /*
10271 * Determine the real pipe dimensions. Note that stereo modes can
10272 * increase the actual pipe size due to the frame doubling and
10273 * insertion of additional space for blanks between the frame. This
10274 * is stored in the crtc timings. We use the requested mode to do this
10275 * computation to clearly distinguish it from the adjusted mode, which
10276 * can be changed by the connectors in the below retry loop.
10277 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010278 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010279 &pipe_config->pipe_src_w,
10280 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010281
Daniel Vettere29c22c2013-02-21 00:00:16 +010010282encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010283 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010284 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010285 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010286
Daniel Vetter135c81b2013-07-21 21:37:09 +020010287 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010288 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10289 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010290
Daniel Vetter7758a112012-07-08 19:40:39 +020010291 /* Pass our mode to the connectors and the CRTC to give them a chance to
10292 * adjust it according to limitations or connector properties, and also
10293 * a chance to reject the mode entirely.
10294 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010295 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010296
10297 if (&encoder->new_crtc->base != crtc)
10298 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010299
Daniel Vetterefea6e82013-07-21 21:36:59 +020010300 if (!(encoder->compute_config(encoder, pipe_config))) {
10301 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010302 goto fail;
10303 }
10304 }
10305
Daniel Vetterff9a6752013-06-01 17:16:21 +020010306 /* Set default port clock if not overwritten by the encoder. Needs to be
10307 * done afterwards in case the encoder adjusts the mode. */
10308 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010309 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010310 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010311
Daniel Vettera43f6e02013-06-07 23:10:32 +020010312 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010313 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010314 DRM_DEBUG_KMS("CRTC fixup failed\n");
10315 goto fail;
10316 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010317
10318 if (ret == RETRY) {
10319 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10320 ret = -EINVAL;
10321 goto fail;
10322 }
10323
10324 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10325 retry = false;
10326 goto encoder_retry;
10327 }
10328
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010329 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10330 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10331 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10332
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010333 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010334fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010335 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010336 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010337}
10338
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010339/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10340 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10341static void
10342intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10343 unsigned *prepare_pipes, unsigned *disable_pipes)
10344{
10345 struct intel_crtc *intel_crtc;
10346 struct drm_device *dev = crtc->dev;
10347 struct intel_encoder *encoder;
10348 struct intel_connector *connector;
10349 struct drm_crtc *tmp_crtc;
10350
10351 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10352
10353 /* Check which crtcs have changed outputs connected to them, these need
10354 * to be part of the prepare_pipes mask. We don't (yet) support global
10355 * modeset across multiple crtcs, so modeset_pipes will only have one
10356 * bit set at most. */
10357 list_for_each_entry(connector, &dev->mode_config.connector_list,
10358 base.head) {
10359 if (connector->base.encoder == &connector->new_encoder->base)
10360 continue;
10361
10362 if (connector->base.encoder) {
10363 tmp_crtc = connector->base.encoder->crtc;
10364
10365 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10366 }
10367
10368 if (connector->new_encoder)
10369 *prepare_pipes |=
10370 1 << connector->new_encoder->new_crtc->pipe;
10371 }
10372
Damien Lespiaub2784e12014-08-05 11:29:37 +010010373 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010374 if (encoder->base.crtc == &encoder->new_crtc->base)
10375 continue;
10376
10377 if (encoder->base.crtc) {
10378 tmp_crtc = encoder->base.crtc;
10379
10380 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10381 }
10382
10383 if (encoder->new_crtc)
10384 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10385 }
10386
Ville Syrjälä76688512014-01-10 11:28:06 +020010387 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010388 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010389 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010390 continue;
10391
Ville Syrjälä76688512014-01-10 11:28:06 +020010392 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010393 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010394 else
10395 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010396 }
10397
10398
10399 /* set_mode is also used to update properties on life display pipes. */
10400 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010401 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010402 *prepare_pipes |= 1 << intel_crtc->pipe;
10403
Daniel Vetterb6c51642013-04-12 18:48:43 +020010404 /*
10405 * For simplicity do a full modeset on any pipe where the output routing
10406 * changed. We could be more clever, but that would require us to be
10407 * more careful with calling the relevant encoder->mode_set functions.
10408 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010409 if (*prepare_pipes)
10410 *modeset_pipes = *prepare_pipes;
10411
10412 /* ... and mask these out. */
10413 *modeset_pipes &= ~(*disable_pipes);
10414 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010415
10416 /*
10417 * HACK: We don't (yet) fully support global modesets. intel_set_config
10418 * obies this rule, but the modeset restore mode of
10419 * intel_modeset_setup_hw_state does not.
10420 */
10421 *modeset_pipes &= 1 << intel_crtc->pipe;
10422 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010423
10424 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10425 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010426}
10427
Daniel Vetterea9d7582012-07-10 10:42:52 +020010428static bool intel_crtc_in_use(struct drm_crtc *crtc)
10429{
10430 struct drm_encoder *encoder;
10431 struct drm_device *dev = crtc->dev;
10432
10433 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10434 if (encoder->crtc == crtc)
10435 return true;
10436
10437 return false;
10438}
10439
10440static void
10441intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10442{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010443 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010444 struct intel_encoder *intel_encoder;
10445 struct intel_crtc *intel_crtc;
10446 struct drm_connector *connector;
10447
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010448 intel_shared_dpll_commit(dev_priv);
10449
Damien Lespiaub2784e12014-08-05 11:29:37 +010010450 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010451 if (!intel_encoder->base.crtc)
10452 continue;
10453
10454 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10455
10456 if (prepare_pipes & (1 << intel_crtc->pipe))
10457 intel_encoder->connectors_active = false;
10458 }
10459
10460 intel_modeset_commit_output_state(dev);
10461
Ville Syrjälä76688512014-01-10 11:28:06 +020010462 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010463 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010464 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010465 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010466 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010467 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010468 }
10469
10470 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10471 if (!connector->encoder || !connector->encoder->crtc)
10472 continue;
10473
10474 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10475
10476 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010477 struct drm_property *dpms_property =
10478 dev->mode_config.dpms_property;
10479
Daniel Vetterea9d7582012-07-10 10:42:52 +020010480 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010481 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010482 dpms_property,
10483 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010484
10485 intel_encoder = to_intel_encoder(connector->encoder);
10486 intel_encoder->connectors_active = true;
10487 }
10488 }
10489
10490}
10491
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010492static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010493{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010494 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010495
10496 if (clock1 == clock2)
10497 return true;
10498
10499 if (!clock1 || !clock2)
10500 return false;
10501
10502 diff = abs(clock1 - clock2);
10503
10504 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10505 return true;
10506
10507 return false;
10508}
10509
Daniel Vetter25c5b262012-07-08 22:08:04 +020010510#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10511 list_for_each_entry((intel_crtc), \
10512 &(dev)->mode_config.crtc_list, \
10513 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010514 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010515
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010516static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010517intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010518 struct intel_crtc_state *current_config,
10519 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010520{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010521#define PIPE_CONF_CHECK_X(name) \
10522 if (current_config->name != pipe_config->name) { \
10523 DRM_ERROR("mismatch in " #name " " \
10524 "(expected 0x%08x, found 0x%08x)\n", \
10525 current_config->name, \
10526 pipe_config->name); \
10527 return false; \
10528 }
10529
Daniel Vetter08a24032013-04-19 11:25:34 +020010530#define PIPE_CONF_CHECK_I(name) \
10531 if (current_config->name != pipe_config->name) { \
10532 DRM_ERROR("mismatch in " #name " " \
10533 "(expected %i, found %i)\n", \
10534 current_config->name, \
10535 pipe_config->name); \
10536 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010537 }
10538
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010539/* This is required for BDW+ where there is only one set of registers for
10540 * switching between high and low RR.
10541 * This macro can be used whenever a comparison has to be made between one
10542 * hw state and multiple sw state variables.
10543 */
10544#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10545 if ((current_config->name != pipe_config->name) && \
10546 (current_config->alt_name != pipe_config->name)) { \
10547 DRM_ERROR("mismatch in " #name " " \
10548 "(expected %i or %i, found %i)\n", \
10549 current_config->name, \
10550 current_config->alt_name, \
10551 pipe_config->name); \
10552 return false; \
10553 }
10554
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010555#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10556 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010557 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010558 "(expected %i, found %i)\n", \
10559 current_config->name & (mask), \
10560 pipe_config->name & (mask)); \
10561 return false; \
10562 }
10563
Ville Syrjälä5e550652013-09-06 23:29:07 +030010564#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10565 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10566 DRM_ERROR("mismatch in " #name " " \
10567 "(expected %i, found %i)\n", \
10568 current_config->name, \
10569 pipe_config->name); \
10570 return false; \
10571 }
10572
Daniel Vetterbb760062013-06-06 14:55:52 +020010573#define PIPE_CONF_QUIRK(quirk) \
10574 ((current_config->quirks | pipe_config->quirks) & (quirk))
10575
Daniel Vettereccb1402013-05-22 00:50:22 +020010576 PIPE_CONF_CHECK_I(cpu_transcoder);
10577
Daniel Vetter08a24032013-04-19 11:25:34 +020010578 PIPE_CONF_CHECK_I(has_pch_encoder);
10579 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010580 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10581 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10582 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10583 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10584 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010585
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010586 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010587
10588 if (INTEL_INFO(dev)->gen < 8) {
10589 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10590 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10591 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10592 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10593 PIPE_CONF_CHECK_I(dp_m_n.tu);
10594
10595 if (current_config->has_drrs) {
10596 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10597 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10598 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10599 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10600 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10601 }
10602 } else {
10603 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10604 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10605 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10606 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10607 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10608 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010609
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010610 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10611 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10612 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10613 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10614 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10615 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010616
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010617 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10618 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10619 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10620 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10621 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10622 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010623
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010624 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010625 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010626 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10627 IS_VALLEYVIEW(dev))
10628 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010629 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010630
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010631 PIPE_CONF_CHECK_I(has_audio);
10632
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010633 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010634 DRM_MODE_FLAG_INTERLACE);
10635
Daniel Vetterbb760062013-06-06 14:55:52 +020010636 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010637 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010638 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010639 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010640 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010641 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010642 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010643 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010644 DRM_MODE_FLAG_NVSYNC);
10645 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010646
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010647 PIPE_CONF_CHECK_I(pipe_src_w);
10648 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010649
Daniel Vetter99535992014-04-13 12:00:33 +020010650 /*
10651 * FIXME: BIOS likes to set up a cloned config with lvds+external
10652 * screen. Since we don't yet re-compute the pipe config when moving
10653 * just the lvds port away to another pipe the sw tracking won't match.
10654 *
10655 * Proper atomic modesets with recomputed global state will fix this.
10656 * Until then just don't check gmch state for inherited modes.
10657 */
10658 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10659 PIPE_CONF_CHECK_I(gmch_pfit.control);
10660 /* pfit ratios are autocomputed by the hw on gen4+ */
10661 if (INTEL_INFO(dev)->gen < 4)
10662 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10663 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10664 }
10665
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010666 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10667 if (current_config->pch_pfit.enabled) {
10668 PIPE_CONF_CHECK_I(pch_pfit.pos);
10669 PIPE_CONF_CHECK_I(pch_pfit.size);
10670 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010671
Jesse Barnese59150d2014-01-07 13:30:45 -080010672 /* BDW+ don't expose a synchronous way to read the state */
10673 if (IS_HASWELL(dev))
10674 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010675
Ville Syrjälä282740f2013-09-04 18:30:03 +030010676 PIPE_CONF_CHECK_I(double_wide);
10677
Daniel Vetter26804af2014-06-25 22:01:55 +030010678 PIPE_CONF_CHECK_X(ddi_pll_sel);
10679
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010680 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010681 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010682 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010683 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10684 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010685 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010686 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10687 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10688 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010689
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010690 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10691 PIPE_CONF_CHECK_I(pipe_bpp);
10692
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010693 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010694 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010695
Daniel Vetter66e985c2013-06-05 13:34:20 +020010696#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010697#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010698#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010699#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010700#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010701#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010702
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010703 return true;
10704}
10705
Damien Lespiau08db6652014-11-04 17:06:52 +000010706static void check_wm_state(struct drm_device *dev)
10707{
10708 struct drm_i915_private *dev_priv = dev->dev_private;
10709 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10710 struct intel_crtc *intel_crtc;
10711 int plane;
10712
10713 if (INTEL_INFO(dev)->gen < 9)
10714 return;
10715
10716 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10717 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10718
10719 for_each_intel_crtc(dev, intel_crtc) {
10720 struct skl_ddb_entry *hw_entry, *sw_entry;
10721 const enum pipe pipe = intel_crtc->pipe;
10722
10723 if (!intel_crtc->active)
10724 continue;
10725
10726 /* planes */
10727 for_each_plane(pipe, plane) {
10728 hw_entry = &hw_ddb.plane[pipe][plane];
10729 sw_entry = &sw_ddb->plane[pipe][plane];
10730
10731 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10732 continue;
10733
10734 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10735 "(expected (%u,%u), found (%u,%u))\n",
10736 pipe_name(pipe), plane + 1,
10737 sw_entry->start, sw_entry->end,
10738 hw_entry->start, hw_entry->end);
10739 }
10740
10741 /* cursor */
10742 hw_entry = &hw_ddb.cursor[pipe];
10743 sw_entry = &sw_ddb->cursor[pipe];
10744
10745 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10746 continue;
10747
10748 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10749 "(expected (%u,%u), found (%u,%u))\n",
10750 pipe_name(pipe),
10751 sw_entry->start, sw_entry->end,
10752 hw_entry->start, hw_entry->end);
10753 }
10754}
10755
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010756static void
10757check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010758{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010759 struct intel_connector *connector;
10760
10761 list_for_each_entry(connector, &dev->mode_config.connector_list,
10762 base.head) {
10763 /* This also checks the encoder/connector hw state with the
10764 * ->get_hw_state callbacks. */
10765 intel_connector_check_state(connector);
10766
Rob Clarke2c719b2014-12-15 13:56:32 -050010767 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010768 "connector's staged encoder doesn't match current encoder\n");
10769 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010770}
10771
10772static void
10773check_encoder_state(struct drm_device *dev)
10774{
10775 struct intel_encoder *encoder;
10776 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010777
Damien Lespiaub2784e12014-08-05 11:29:37 +010010778 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010779 bool enabled = false;
10780 bool active = false;
10781 enum pipe pipe, tracked_pipe;
10782
10783 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10784 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010785 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010786
Rob Clarke2c719b2014-12-15 13:56:32 -050010787 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010788 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010789 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010790 "encoder's active_connectors set, but no crtc\n");
10791
10792 list_for_each_entry(connector, &dev->mode_config.connector_list,
10793 base.head) {
10794 if (connector->base.encoder != &encoder->base)
10795 continue;
10796 enabled = true;
10797 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10798 active = true;
10799 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010800 /*
10801 * for MST connectors if we unplug the connector is gone
10802 * away but the encoder is still connected to a crtc
10803 * until a modeset happens in response to the hotplug.
10804 */
10805 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10806 continue;
10807
Rob Clarke2c719b2014-12-15 13:56:32 -050010808 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010809 "encoder's enabled state mismatch "
10810 "(expected %i, found %i)\n",
10811 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010812 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010813 "active encoder with no crtc\n");
10814
Rob Clarke2c719b2014-12-15 13:56:32 -050010815 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010816 "encoder's computed active state doesn't match tracked active state "
10817 "(expected %i, found %i)\n", active, encoder->connectors_active);
10818
10819 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010820 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010821 "encoder's hw state doesn't match sw tracking "
10822 "(expected %i, found %i)\n",
10823 encoder->connectors_active, active);
10824
10825 if (!encoder->base.crtc)
10826 continue;
10827
10828 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010829 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010830 "active encoder's pipe doesn't match"
10831 "(expected %i, found %i)\n",
10832 tracked_pipe, pipe);
10833
10834 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010835}
10836
10837static void
10838check_crtc_state(struct drm_device *dev)
10839{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010840 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010841 struct intel_crtc *crtc;
10842 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010843 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010844
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010845 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010846 bool enabled = false;
10847 bool active = false;
10848
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010849 memset(&pipe_config, 0, sizeof(pipe_config));
10850
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010851 DRM_DEBUG_KMS("[CRTC:%d]\n",
10852 crtc->base.base.id);
10853
Rob Clarke2c719b2014-12-15 13:56:32 -050010854 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010855 "active crtc, but not enabled in sw tracking\n");
10856
Damien Lespiaub2784e12014-08-05 11:29:37 +010010857 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010858 if (encoder->base.crtc != &crtc->base)
10859 continue;
10860 enabled = true;
10861 if (encoder->connectors_active)
10862 active = true;
10863 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010864
Rob Clarke2c719b2014-12-15 13:56:32 -050010865 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010866 "crtc's computed active state doesn't match tracked active state "
10867 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010868 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010869 "crtc's computed enabled state doesn't match tracked enabled state "
10870 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10871
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010872 active = dev_priv->display.get_pipe_config(crtc,
10873 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010874
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010875 /* hw state is inconsistent with the pipe quirk */
10876 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10877 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010878 active = crtc->active;
10879
Damien Lespiaub2784e12014-08-05 11:29:37 +010010880 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010881 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010882 if (encoder->base.crtc != &crtc->base)
10883 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010884 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010885 encoder->get_config(encoder, &pipe_config);
10886 }
10887
Rob Clarke2c719b2014-12-15 13:56:32 -050010888 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010889 "crtc active state doesn't match with hw state "
10890 "(expected %i, found %i)\n", crtc->active, active);
10891
Daniel Vetterc0b03412013-05-28 12:05:54 +020010892 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010893 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010894 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010895 intel_dump_pipe_config(crtc, &pipe_config,
10896 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010897 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010898 "[sw state]");
10899 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010900 }
10901}
10902
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010903static void
10904check_shared_dpll_state(struct drm_device *dev)
10905{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010906 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010907 struct intel_crtc *crtc;
10908 struct intel_dpll_hw_state dpll_hw_state;
10909 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010910
10911 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10912 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10913 int enabled_crtcs = 0, active_crtcs = 0;
10914 bool active;
10915
10916 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10917
10918 DRM_DEBUG_KMS("%s\n", pll->name);
10919
10920 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10921
Rob Clarke2c719b2014-12-15 13:56:32 -050010922 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010923 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010924 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010925 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010926 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010927 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010928 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010929 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010930 "pll on state mismatch (expected %i, found %i)\n",
10931 pll->on, active);
10932
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010933 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010934 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10935 enabled_crtcs++;
10936 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10937 active_crtcs++;
10938 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010939 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010940 "pll active crtcs mismatch (expected %i, found %i)\n",
10941 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010942 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010943 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010944 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010945
Rob Clarke2c719b2014-12-15 13:56:32 -050010946 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010947 sizeof(dpll_hw_state)),
10948 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010949 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010950}
10951
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010952void
10953intel_modeset_check_state(struct drm_device *dev)
10954{
Damien Lespiau08db6652014-11-04 17:06:52 +000010955 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010956 check_connector_state(dev);
10957 check_encoder_state(dev);
10958 check_crtc_state(dev);
10959 check_shared_dpll_state(dev);
10960}
10961
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010962void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010963 int dotclock)
10964{
10965 /*
10966 * FDI already provided one idea for the dotclock.
10967 * Yell if the encoder disagrees.
10968 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010969 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010970 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010971 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010972}
10973
Ville Syrjälä80715b22014-05-15 20:23:23 +030010974static void update_scanline_offset(struct intel_crtc *crtc)
10975{
10976 struct drm_device *dev = crtc->base.dev;
10977
10978 /*
10979 * The scanline counter increments at the leading edge of hsync.
10980 *
10981 * On most platforms it starts counting from vtotal-1 on the
10982 * first active line. That means the scanline counter value is
10983 * always one less than what we would expect. Ie. just after
10984 * start of vblank, which also occurs at start of hsync (on the
10985 * last active line), the scanline counter will read vblank_start-1.
10986 *
10987 * On gen2 the scanline counter starts counting from 1 instead
10988 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10989 * to keep the value positive), instead of adding one.
10990 *
10991 * On HSW+ the behaviour of the scanline counter depends on the output
10992 * type. For DP ports it behaves like most other platforms, but on HDMI
10993 * there's an extra 1 line difference. So we need to add two instead of
10994 * one to the value.
10995 */
10996 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010997 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030010998 int vtotal;
10999
11000 vtotal = mode->crtc_vtotal;
11001 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11002 vtotal /= 2;
11003
11004 crtc->scanline_offset = vtotal - 1;
11005 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011006 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011007 crtc->scanline_offset = 2;
11008 } else
11009 crtc->scanline_offset = 1;
11010}
11011
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011012static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011013intel_modeset_compute_config(struct drm_crtc *crtc,
11014 struct drm_display_mode *mode,
11015 struct drm_framebuffer *fb,
11016 unsigned *modeset_pipes,
11017 unsigned *prepare_pipes,
11018 unsigned *disable_pipes)
11019{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011020 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011021
11022 intel_modeset_affected_pipes(crtc, modeset_pipes,
11023 prepare_pipes, disable_pipes);
11024
11025 if ((*modeset_pipes) == 0)
11026 goto out;
11027
11028 /*
11029 * Note this needs changes when we start tracking multiple modes
11030 * and crtcs. At that point we'll need to compute the whole config
11031 * (i.e. one pipe_config for each crtc) rather than just the one
11032 * for this crtc.
11033 */
11034 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11035 if (IS_ERR(pipe_config)) {
11036 goto out;
11037 }
11038 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11039 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011040
11041out:
11042 return pipe_config;
11043}
11044
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011045static int __intel_set_mode_setup_plls(struct drm_device *dev,
11046 unsigned modeset_pipes,
11047 unsigned disable_pipes)
11048{
11049 struct drm_i915_private *dev_priv = to_i915(dev);
11050 unsigned clear_pipes = modeset_pipes | disable_pipes;
11051 struct intel_crtc *intel_crtc;
11052 int ret = 0;
11053
11054 if (!dev_priv->display.crtc_compute_clock)
11055 return 0;
11056
11057 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11058 if (ret)
11059 goto done;
11060
11061 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11062 struct intel_crtc_state *state = intel_crtc->new_config;
11063 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11064 state);
11065 if (ret) {
11066 intel_shared_dpll_abort_config(dev_priv);
11067 goto done;
11068 }
11069 }
11070
11071done:
11072 return ret;
11073}
11074
Daniel Vetterf30da182013-04-11 20:22:50 +020011075static int __intel_set_mode(struct drm_crtc *crtc,
11076 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011077 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011078 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011079 unsigned modeset_pipes,
11080 unsigned prepare_pipes,
11081 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011082{
11083 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011084 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011085 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011086 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011087 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011088
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011089 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011090 if (!saved_mode)
11091 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011092
Tim Gardner3ac18232012-12-07 07:54:26 -070011093 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011094
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011095 if (modeset_pipes)
11096 to_intel_crtc(crtc)->new_config = pipe_config;
11097
Jesse Barnes30a970c2013-11-04 13:48:12 -080011098 /*
11099 * See if the config requires any additional preparation, e.g.
11100 * to adjust global state with pipes off. We need to do this
11101 * here so we can get the modeset_pipe updated config for the new
11102 * mode set on this crtc. For other crtcs we need to use the
11103 * adjusted_mode bits in the crtc directly.
11104 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011105 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011106 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011107
Ville Syrjäläc164f832013-11-05 22:34:12 +020011108 /* may have added more to prepare_pipes than we should */
11109 prepare_pipes &= ~disable_pipes;
11110 }
11111
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011112 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11113 if (ret)
11114 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011115
Daniel Vetter460da9162013-03-27 00:44:51 +010011116 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11117 intel_crtc_disable(&intel_crtc->base);
11118
Daniel Vetterea9d7582012-07-10 10:42:52 +020011119 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11120 if (intel_crtc->base.enabled)
11121 dev_priv->display.crtc_disable(&intel_crtc->base);
11122 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011123
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011124 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11125 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011126 *
11127 * Note we'll need to fix this up when we start tracking multiple
11128 * pipes; here we assume a single modeset_pipe and only track the
11129 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011130 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011131 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011132 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011133 /* mode_set/enable/disable functions rely on a correct pipe
11134 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011135 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011136
11137 /*
11138 * Calculate and store various constants which
11139 * are later needed by vblank and swap-completion
11140 * timestamping. They are derived from true hwmode.
11141 */
11142 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011143 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011144 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011145
Daniel Vetterea9d7582012-07-10 10:42:52 +020011146 /* Only after disabling all output pipelines that will be changed can we
11147 * update the the output configuration. */
11148 intel_modeset_update_state(dev, prepare_pipes);
11149
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011150 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011151
Daniel Vettera6778b32012-07-02 09:56:42 +020011152 /* Set up the DPLL and any encoders state that needs to adjust or depend
11153 * on the DPLL.
11154 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011155 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011156 struct drm_plane *primary = intel_crtc->base.primary;
11157 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011158
Gustavo Padovan455a6802014-12-01 15:40:11 -080011159 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11160 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11161 fb, 0, 0,
11162 hdisplay, vdisplay,
11163 x << 16, y << 16,
11164 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011165 }
11166
11167 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011168 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11169 update_scanline_offset(intel_crtc);
11170
Daniel Vetter25c5b262012-07-08 22:08:04 +020011171 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011172 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011173
Daniel Vettera6778b32012-07-02 09:56:42 +020011174 /* FIXME: add subpixel order */
11175done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011176 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011177 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011178
Tim Gardner3ac18232012-12-07 07:54:26 -070011179 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011180 return ret;
11181}
11182
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011183static int intel_set_mode_pipes(struct drm_crtc *crtc,
11184 struct drm_display_mode *mode,
11185 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011186 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011187 unsigned modeset_pipes,
11188 unsigned prepare_pipes,
11189 unsigned disable_pipes)
11190{
11191 int ret;
11192
11193 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11194 prepare_pipes, disable_pipes);
11195
11196 if (ret == 0)
11197 intel_modeset_check_state(crtc->dev);
11198
11199 return ret;
11200}
11201
Damien Lespiaue7457a92013-08-08 22:28:59 +010011202static int intel_set_mode(struct drm_crtc *crtc,
11203 struct drm_display_mode *mode,
11204 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011205{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011206 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011207 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011208
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011209 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11210 &modeset_pipes,
11211 &prepare_pipes,
11212 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011213
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011214 if (IS_ERR(pipe_config))
11215 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011216
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011217 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11218 modeset_pipes, prepare_pipes,
11219 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011220}
11221
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011222void intel_crtc_restore_mode(struct drm_crtc *crtc)
11223{
Matt Roperf4510a22014-04-01 15:22:40 -070011224 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011225}
11226
Daniel Vetter25c5b262012-07-08 22:08:04 +020011227#undef for_each_intel_crtc_masked
11228
Daniel Vetterd9e55602012-07-04 22:16:09 +020011229static void intel_set_config_free(struct intel_set_config *config)
11230{
11231 if (!config)
11232 return;
11233
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011234 kfree(config->save_connector_encoders);
11235 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011236 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011237 kfree(config);
11238}
11239
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011240static int intel_set_config_save_state(struct drm_device *dev,
11241 struct intel_set_config *config)
11242{
Ville Syrjälä76688512014-01-10 11:28:06 +020011243 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011244 struct drm_encoder *encoder;
11245 struct drm_connector *connector;
11246 int count;
11247
Ville Syrjälä76688512014-01-10 11:28:06 +020011248 config->save_crtc_enabled =
11249 kcalloc(dev->mode_config.num_crtc,
11250 sizeof(bool), GFP_KERNEL);
11251 if (!config->save_crtc_enabled)
11252 return -ENOMEM;
11253
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011254 config->save_encoder_crtcs =
11255 kcalloc(dev->mode_config.num_encoder,
11256 sizeof(struct drm_crtc *), GFP_KERNEL);
11257 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011258 return -ENOMEM;
11259
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011260 config->save_connector_encoders =
11261 kcalloc(dev->mode_config.num_connector,
11262 sizeof(struct drm_encoder *), GFP_KERNEL);
11263 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011264 return -ENOMEM;
11265
11266 /* Copy data. Note that driver private data is not affected.
11267 * Should anything bad happen only the expected state is
11268 * restored, not the drivers personal bookkeeping.
11269 */
11270 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011271 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011272 config->save_crtc_enabled[count++] = crtc->enabled;
11273 }
11274
11275 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011276 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011277 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011278 }
11279
11280 count = 0;
11281 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011282 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011283 }
11284
11285 return 0;
11286}
11287
11288static void intel_set_config_restore_state(struct drm_device *dev,
11289 struct intel_set_config *config)
11290{
Ville Syrjälä76688512014-01-10 11:28:06 +020011291 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011292 struct intel_encoder *encoder;
11293 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011294 int count;
11295
11296 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011297 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011298 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011299
11300 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011301 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011302 else
11303 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011304 }
11305
11306 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011307 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011308 encoder->new_crtc =
11309 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011310 }
11311
11312 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011313 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11314 connector->new_encoder =
11315 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011316 }
11317}
11318
Imre Deake3de42b2013-05-03 19:44:07 +020011319static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011320is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011321{
11322 int i;
11323
Chris Wilson2e57f472013-07-17 12:14:40 +010011324 if (set->num_connectors == 0)
11325 return false;
11326
11327 if (WARN_ON(set->connectors == NULL))
11328 return false;
11329
11330 for (i = 0; i < set->num_connectors; i++)
11331 if (set->connectors[i]->encoder &&
11332 set->connectors[i]->encoder->crtc == set->crtc &&
11333 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011334 return true;
11335
11336 return false;
11337}
11338
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011339static void
11340intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11341 struct intel_set_config *config)
11342{
11343
11344 /* We should be able to check here if the fb has the same properties
11345 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011346 if (is_crtc_connector_off(set)) {
11347 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011348 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011349 /*
11350 * If we have no fb, we can only flip as long as the crtc is
11351 * active, otherwise we need a full mode set. The crtc may
11352 * be active if we've only disabled the primary plane, or
11353 * in fastboot situations.
11354 */
Matt Roperf4510a22014-04-01 15:22:40 -070011355 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011356 struct intel_crtc *intel_crtc =
11357 to_intel_crtc(set->crtc);
11358
Matt Roper3b150f02014-05-29 08:06:53 -070011359 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011360 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11361 config->fb_changed = true;
11362 } else {
11363 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11364 config->mode_changed = true;
11365 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011366 } else if (set->fb == NULL) {
11367 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011368 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011369 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011370 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011371 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011372 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011373 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011374 }
11375
Daniel Vetter835c5872012-07-10 18:11:08 +020011376 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011377 config->fb_changed = true;
11378
11379 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11380 DRM_DEBUG_KMS("modes are different, full mode set\n");
11381 drm_mode_debug_printmodeline(&set->crtc->mode);
11382 drm_mode_debug_printmodeline(set->mode);
11383 config->mode_changed = true;
11384 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011385
11386 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11387 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011388}
11389
Daniel Vetter2e431052012-07-04 22:42:15 +020011390static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011391intel_modeset_stage_output_state(struct drm_device *dev,
11392 struct drm_mode_set *set,
11393 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011394{
Daniel Vetter9a935852012-07-05 22:34:27 +020011395 struct intel_connector *connector;
11396 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011397 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011398 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011399
Damien Lespiau9abdda72013-02-13 13:29:23 +000011400 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011401 * of connectors. For paranoia, double-check this. */
11402 WARN_ON(!set->fb && (set->num_connectors != 0));
11403 WARN_ON(set->fb && (set->num_connectors == 0));
11404
Daniel Vetter9a935852012-07-05 22:34:27 +020011405 list_for_each_entry(connector, &dev->mode_config.connector_list,
11406 base.head) {
11407 /* Otherwise traverse passed in connector list and get encoders
11408 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011409 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011410 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011411 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011412 break;
11413 }
11414 }
11415
Daniel Vetter9a935852012-07-05 22:34:27 +020011416 /* If we disable the crtc, disable all its connectors. Also, if
11417 * the connector is on the changing crtc but not on the new
11418 * connector list, disable it. */
11419 if ((!set->fb || ro == set->num_connectors) &&
11420 connector->base.encoder &&
11421 connector->base.encoder->crtc == set->crtc) {
11422 connector->new_encoder = NULL;
11423
11424 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11425 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011426 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011427 }
11428
11429
11430 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011431 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011432 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011433 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011434 }
11435 /* connector->new_encoder is now updated for all connectors. */
11436
11437 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011438 list_for_each_entry(connector, &dev->mode_config.connector_list,
11439 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011440 struct drm_crtc *new_crtc;
11441
Daniel Vetter9a935852012-07-05 22:34:27 +020011442 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011443 continue;
11444
Daniel Vetter9a935852012-07-05 22:34:27 +020011445 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011446
11447 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011448 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011449 new_crtc = set->crtc;
11450 }
11451
11452 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011453 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11454 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011455 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011456 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011457 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011458
11459 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11460 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011461 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011462 new_crtc->base.id);
11463 }
11464
11465 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011466 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011467 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011468 list_for_each_entry(connector,
11469 &dev->mode_config.connector_list,
11470 base.head) {
11471 if (connector->new_encoder == encoder) {
11472 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011473 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011474 }
11475 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011476
11477 if (num_connectors == 0)
11478 encoder->new_crtc = NULL;
11479 else if (num_connectors > 1)
11480 return -EINVAL;
11481
Daniel Vetter9a935852012-07-05 22:34:27 +020011482 /* Only now check for crtc changes so we don't miss encoders
11483 * that will be disabled. */
11484 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011485 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011486 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011487 }
11488 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011489 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011490 list_for_each_entry(connector, &dev->mode_config.connector_list,
11491 base.head) {
11492 if (connector->new_encoder)
11493 if (connector->new_encoder != connector->encoder)
11494 connector->encoder = connector->new_encoder;
11495 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011496 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011497 crtc->new_enabled = false;
11498
Damien Lespiaub2784e12014-08-05 11:29:37 +010011499 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011500 if (encoder->new_crtc == crtc) {
11501 crtc->new_enabled = true;
11502 break;
11503 }
11504 }
11505
11506 if (crtc->new_enabled != crtc->base.enabled) {
11507 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11508 crtc->new_enabled ? "en" : "dis");
11509 config->mode_changed = true;
11510 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011511
11512 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011513 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011514 else
11515 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011516 }
11517
Daniel Vetter2e431052012-07-04 22:42:15 +020011518 return 0;
11519}
11520
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011521static void disable_crtc_nofb(struct intel_crtc *crtc)
11522{
11523 struct drm_device *dev = crtc->base.dev;
11524 struct intel_encoder *encoder;
11525 struct intel_connector *connector;
11526
11527 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11528 pipe_name(crtc->pipe));
11529
11530 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11531 if (connector->new_encoder &&
11532 connector->new_encoder->new_crtc == crtc)
11533 connector->new_encoder = NULL;
11534 }
11535
Damien Lespiaub2784e12014-08-05 11:29:37 +010011536 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011537 if (encoder->new_crtc == crtc)
11538 encoder->new_crtc = NULL;
11539 }
11540
11541 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011542 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011543}
11544
Daniel Vetter2e431052012-07-04 22:42:15 +020011545static int intel_crtc_set_config(struct drm_mode_set *set)
11546{
11547 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011548 struct drm_mode_set save_set;
11549 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011550 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011551 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011552 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011553
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011554 BUG_ON(!set);
11555 BUG_ON(!set->crtc);
11556 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011557
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011558 /* Enforce sane interface api - has been abused by the fb helper. */
11559 BUG_ON(!set->mode && set->fb);
11560 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011561
Daniel Vetter2e431052012-07-04 22:42:15 +020011562 if (set->fb) {
11563 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11564 set->crtc->base.id, set->fb->base.id,
11565 (int)set->num_connectors, set->x, set->y);
11566 } else {
11567 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011568 }
11569
11570 dev = set->crtc->dev;
11571
11572 ret = -ENOMEM;
11573 config = kzalloc(sizeof(*config), GFP_KERNEL);
11574 if (!config)
11575 goto out_config;
11576
11577 ret = intel_set_config_save_state(dev, config);
11578 if (ret)
11579 goto out_config;
11580
11581 save_set.crtc = set->crtc;
11582 save_set.mode = &set->crtc->mode;
11583 save_set.x = set->crtc->x;
11584 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011585 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011586
11587 /* Compute whether we need a full modeset, only an fb base update or no
11588 * change at all. In the future we might also check whether only the
11589 * mode changed, e.g. for LVDS where we only change the panel fitter in
11590 * such cases. */
11591 intel_set_config_compute_mode_changes(set, config);
11592
Daniel Vetter9a935852012-07-05 22:34:27 +020011593 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011594 if (ret)
11595 goto fail;
11596
Jesse Barnes50f52752014-11-07 13:11:00 -080011597 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11598 set->fb,
11599 &modeset_pipes,
11600 &prepare_pipes,
11601 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011602 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011603 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011604 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011605 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011606 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011607 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011608 config->mode_changed = true;
11609
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011610 /*
11611 * Note we have an issue here with infoframes: current code
11612 * only updates them on the full mode set path per hw
11613 * requirements. So here we should be checking for any
11614 * required changes and forcing a mode set.
11615 */
Jesse Barnes20664592014-11-05 14:26:09 -080011616 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011617
11618 /* set_mode will free it in the mode_changed case */
11619 if (!config->mode_changed)
11620 kfree(pipe_config);
11621
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011622 intel_update_pipe_size(to_intel_crtc(set->crtc));
11623
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011624 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011625 ret = intel_set_mode_pipes(set->crtc, set->mode,
11626 set->x, set->y, set->fb, pipe_config,
11627 modeset_pipes, prepare_pipes,
11628 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011629 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011630 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011631 struct drm_plane *primary = set->crtc->primary;
11632 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011633
Gustavo Padovan455a6802014-12-01 15:40:11 -080011634 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11635 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11636 0, 0, hdisplay, vdisplay,
11637 set->x << 16, set->y << 16,
11638 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011639
11640 /*
11641 * We need to make sure the primary plane is re-enabled if it
11642 * has previously been turned off.
11643 */
11644 if (!intel_crtc->primary_enabled && ret == 0) {
11645 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011646 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011647 }
11648
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011649 /*
11650 * In the fastboot case this may be our only check of the
11651 * state after boot. It would be better to only do it on
11652 * the first update, but we don't have a nice way of doing that
11653 * (and really, set_config isn't used much for high freq page
11654 * flipping, so increasing its cost here shouldn't be a big
11655 * deal).
11656 */
Jani Nikulad330a952014-01-21 11:24:25 +020011657 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011658 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011659 }
11660
Chris Wilson2d05eae2013-05-03 17:36:25 +010011661 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011662 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11663 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011664fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011665 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011666
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011667 /*
11668 * HACK: if the pipe was on, but we didn't have a framebuffer,
11669 * force the pipe off to avoid oopsing in the modeset code
11670 * due to fb==NULL. This should only happen during boot since
11671 * we don't yet reconstruct the FB from the hardware state.
11672 */
11673 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11674 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11675
Chris Wilson2d05eae2013-05-03 17:36:25 +010011676 /* Try to restore the config */
11677 if (config->mode_changed &&
11678 intel_set_mode(save_set.crtc, save_set.mode,
11679 save_set.x, save_set.y, save_set.fb))
11680 DRM_ERROR("failed to restore config after modeset failure\n");
11681 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011682
Daniel Vetterd9e55602012-07-04 22:16:09 +020011683out_config:
11684 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011685 return ret;
11686}
11687
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011688static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011689 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011690 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011691 .destroy = intel_crtc_destroy,
11692 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011693 .atomic_duplicate_state = intel_crtc_duplicate_state,
11694 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011695};
11696
Daniel Vetter53589012013-06-05 13:34:16 +020011697static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11698 struct intel_shared_dpll *pll,
11699 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011700{
Daniel Vetter53589012013-06-05 13:34:16 +020011701 uint32_t val;
11702
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011703 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011704 return false;
11705
Daniel Vetter53589012013-06-05 13:34:16 +020011706 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011707 hw_state->dpll = val;
11708 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11709 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011710
11711 return val & DPLL_VCO_ENABLE;
11712}
11713
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011714static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11715 struct intel_shared_dpll *pll)
11716{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011717 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11718 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011719}
11720
Daniel Vettere7b903d2013-06-05 13:34:14 +020011721static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11722 struct intel_shared_dpll *pll)
11723{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011724 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011725 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011726
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011727 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011728
11729 /* Wait for the clocks to stabilize. */
11730 POSTING_READ(PCH_DPLL(pll->id));
11731 udelay(150);
11732
11733 /* The pixel multiplier can only be updated once the
11734 * DPLL is enabled and the clocks are stable.
11735 *
11736 * So write it again.
11737 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011738 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011739 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011740 udelay(200);
11741}
11742
11743static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11744 struct intel_shared_dpll *pll)
11745{
11746 struct drm_device *dev = dev_priv->dev;
11747 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011748
11749 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011750 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011751 if (intel_crtc_to_shared_dpll(crtc) == pll)
11752 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11753 }
11754
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011755 I915_WRITE(PCH_DPLL(pll->id), 0);
11756 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011757 udelay(200);
11758}
11759
Daniel Vetter46edb022013-06-05 13:34:12 +020011760static char *ibx_pch_dpll_names[] = {
11761 "PCH DPLL A",
11762 "PCH DPLL B",
11763};
11764
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011765static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011766{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011767 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011768 int i;
11769
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011770 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011771
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011772 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011773 dev_priv->shared_dplls[i].id = i;
11774 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011775 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011776 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11777 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011778 dev_priv->shared_dplls[i].get_hw_state =
11779 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011780 }
11781}
11782
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011783static void intel_shared_dpll_init(struct drm_device *dev)
11784{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011785 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011786
Daniel Vetter9cd86932014-06-25 22:01:57 +030011787 if (HAS_DDI(dev))
11788 intel_ddi_pll_init(dev);
11789 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011790 ibx_pch_dpll_init(dev);
11791 else
11792 dev_priv->num_shared_dpll = 0;
11793
11794 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011795}
11796
Matt Roper6beb8c232014-12-01 15:40:14 -080011797/**
11798 * intel_prepare_plane_fb - Prepare fb for usage on plane
11799 * @plane: drm plane to prepare for
11800 * @fb: framebuffer to prepare for presentation
11801 *
11802 * Prepares a framebuffer for usage on a display plane. Generally this
11803 * involves pinning the underlying object and updating the frontbuffer tracking
11804 * bits. Some older platforms need special physical address handling for
11805 * cursor planes.
11806 *
11807 * Returns 0 on success, negative error code on failure.
11808 */
11809int
11810intel_prepare_plane_fb(struct drm_plane *plane,
11811 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011812{
11813 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011814 struct intel_plane *intel_plane = to_intel_plane(plane);
11815 enum pipe pipe = intel_plane->pipe;
11816 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11817 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11818 unsigned frontbuffer_bits = 0;
11819 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011820
Matt Roperea2c67b2014-12-23 10:41:52 -080011821 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011822 return 0;
11823
Matt Roper6beb8c232014-12-01 15:40:14 -080011824 switch (plane->type) {
11825 case DRM_PLANE_TYPE_PRIMARY:
11826 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11827 break;
11828 case DRM_PLANE_TYPE_CURSOR:
11829 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11830 break;
11831 case DRM_PLANE_TYPE_OVERLAY:
11832 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11833 break;
11834 }
Matt Roper465c1202014-05-29 08:06:54 -070011835
Matt Roper4c345742014-07-09 16:22:10 -070011836 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011837
Matt Roper6beb8c232014-12-01 15:40:14 -080011838 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11839 INTEL_INFO(dev)->cursor_needs_physical) {
11840 int align = IS_I830(dev) ? 16 * 1024 : 256;
11841 ret = i915_gem_object_attach_phys(obj, align);
11842 if (ret)
11843 DRM_DEBUG_KMS("failed to attach phys object\n");
11844 } else {
11845 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11846 }
11847
11848 if (ret == 0)
11849 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11850
11851 mutex_unlock(&dev->struct_mutex);
11852
11853 return ret;
11854}
11855
Matt Roper38f3ce32014-12-02 07:45:25 -080011856/**
11857 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11858 * @plane: drm plane to clean up for
11859 * @fb: old framebuffer that was on plane
11860 *
11861 * Cleans up a framebuffer that has just been removed from a plane.
11862 */
11863void
11864intel_cleanup_plane_fb(struct drm_plane *plane,
11865 struct drm_framebuffer *fb)
11866{
11867 struct drm_device *dev = plane->dev;
11868 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11869
11870 if (WARN_ON(!obj))
11871 return;
11872
11873 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11874 !INTEL_INFO(dev)->cursor_needs_physical) {
11875 mutex_lock(&dev->struct_mutex);
11876 intel_unpin_fb_obj(obj);
11877 mutex_unlock(&dev->struct_mutex);
11878 }
Matt Roper465c1202014-05-29 08:06:54 -070011879}
11880
11881static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011882intel_check_primary_plane(struct drm_plane *plane,
11883 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011884{
Matt Roper32b7eee2014-12-24 07:59:06 -080011885 struct drm_device *dev = plane->dev;
11886 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011887 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011888 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011889 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011890 struct drm_rect *dest = &state->dst;
11891 struct drm_rect *src = &state->src;
11892 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011893 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011894
Matt Roperea2c67b2014-12-23 10:41:52 -080011895 crtc = crtc ? crtc : plane->crtc;
11896 intel_crtc = to_intel_crtc(crtc);
11897
Matt Roperc59cb172014-12-01 15:40:16 -080011898 ret = drm_plane_helper_check_update(plane, crtc, fb,
11899 src, dest, clip,
11900 DRM_PLANE_HELPER_NO_SCALING,
11901 DRM_PLANE_HELPER_NO_SCALING,
11902 false, true, &state->visible);
11903 if (ret)
11904 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011905
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011906 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011907 intel_crtc->atomic.wait_for_flips = true;
11908
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011909 /*
11910 * FBC does not work on some platforms for rotated
11911 * planes, so disable it when rotation is not 0 and
11912 * update it when rotation is set back to 0.
11913 *
11914 * FIXME: This is redundant with the fbc update done in
11915 * the primary plane enable function except that that
11916 * one is done too late. We eventually need to unify
11917 * this.
11918 */
11919 if (intel_crtc->primary_enabled &&
11920 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11921 dev_priv->fbc.plane == intel_crtc->plane &&
Matt Roper8e7d6882015-01-21 16:35:41 -080011922 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011923 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011924 }
11925
11926 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011927 /*
11928 * BDW signals flip done immediately if the plane
11929 * is disabled, even if the plane enable is already
11930 * armed to occur at the next vblank :(
11931 */
11932 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11933 intel_crtc->atomic.wait_vblank = true;
11934 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011935
Matt Roper32b7eee2014-12-24 07:59:06 -080011936 intel_crtc->atomic.fb_bits |=
11937 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11938
11939 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011940 }
11941
11942 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011943}
11944
Sonika Jindal48404c12014-08-22 14:06:04 +053011945static void
11946intel_commit_primary_plane(struct drm_plane *plane,
11947 struct intel_plane_state *state)
11948{
Matt Roper2b875c22014-12-01 15:40:13 -080011949 struct drm_crtc *crtc = state->base.crtc;
11950 struct drm_framebuffer *fb = state->base.fb;
11951 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011952 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011953 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011954 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011955 struct intel_plane *intel_plane = to_intel_plane(plane);
11956 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011957
Matt Roperea2c67b2014-12-23 10:41:52 -080011958 crtc = crtc ? crtc : plane->crtc;
11959 intel_crtc = to_intel_crtc(crtc);
11960
Matt Ropercf4c7c12014-12-04 10:27:42 -080011961 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011962 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011963 crtc->y = src->y1 >> 16;
11964
Sonika Jindalce54d852014-08-21 11:44:39 +053011965 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011966
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011967 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011968 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011969 /* FIXME: kill this fastboot hack */
11970 intel_update_pipe_size(intel_crtc);
11971
11972 intel_crtc->primary_enabled = true;
11973
11974 dev_priv->display.update_primary_plane(crtc, plane->fb,
11975 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011976 } else {
11977 /*
11978 * If clipping results in a non-visible primary plane,
11979 * we'll disable the primary plane. Note that this is
11980 * a bit different than what happens if userspace
11981 * explicitly disables the plane by passing fb=0
11982 * because plane->fb still gets set and pinned.
11983 */
11984 intel_disable_primary_hw_plane(plane, crtc);
11985 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011986 }
11987}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011988
Matt Roper32b7eee2014-12-24 07:59:06 -080011989static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11990{
11991 struct drm_device *dev = crtc->dev;
11992 struct drm_i915_private *dev_priv = dev->dev_private;
11993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011994 struct intel_plane *intel_plane;
11995 struct drm_plane *p;
11996 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011997
Matt Roperea2c67b2014-12-23 10:41:52 -080011998 /* Track fb's for any planes being disabled */
11999 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12000 intel_plane = to_intel_plane(p);
12001
12002 if (intel_crtc->atomic.disabled_planes &
12003 (1 << drm_plane_index(p))) {
12004 switch (p->type) {
12005 case DRM_PLANE_TYPE_PRIMARY:
12006 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12007 break;
12008 case DRM_PLANE_TYPE_CURSOR:
12009 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12010 break;
12011 case DRM_PLANE_TYPE_OVERLAY:
12012 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12013 break;
12014 }
12015
12016 mutex_lock(&dev->struct_mutex);
12017 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12018 mutex_unlock(&dev->struct_mutex);
12019 }
12020 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012021
Matt Roper32b7eee2014-12-24 07:59:06 -080012022 if (intel_crtc->atomic.wait_for_flips)
12023 intel_crtc_wait_for_pending_flips(crtc);
12024
12025 if (intel_crtc->atomic.disable_fbc)
12026 intel_fbc_disable(dev);
12027
12028 if (intel_crtc->atomic.pre_disable_primary)
12029 intel_pre_disable_primary(crtc);
12030
12031 if (intel_crtc->atomic.update_wm)
12032 intel_update_watermarks(crtc);
12033
12034 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012035
12036 /* Perform vblank evasion around commit operation */
12037 if (intel_crtc->active)
12038 intel_crtc->atomic.evade =
12039 intel_pipe_update_start(intel_crtc,
12040 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012041}
12042
12043static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12044{
12045 struct drm_device *dev = crtc->dev;
12046 struct drm_i915_private *dev_priv = dev->dev_private;
12047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12048 struct drm_plane *p;
12049
Matt Roperc34c9ee2014-12-23 10:41:50 -080012050 if (intel_crtc->atomic.evade)
12051 intel_pipe_update_end(intel_crtc,
12052 intel_crtc->atomic.start_vbl_count);
12053
Matt Roper32b7eee2014-12-24 07:59:06 -080012054 intel_runtime_pm_put(dev_priv);
12055
12056 if (intel_crtc->atomic.wait_vblank)
12057 intel_wait_for_vblank(dev, intel_crtc->pipe);
12058
12059 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12060
12061 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012062 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012063 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012064 mutex_unlock(&dev->struct_mutex);
12065 }
Matt Roper465c1202014-05-29 08:06:54 -070012066
Matt Roper32b7eee2014-12-24 07:59:06 -080012067 if (intel_crtc->atomic.post_enable_primary)
12068 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012069
Matt Roper32b7eee2014-12-24 07:59:06 -080012070 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12071 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12072 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12073 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012074
Matt Roper32b7eee2014-12-24 07:59:06 -080012075 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012076}
12077
Matt Ropercf4c7c12014-12-04 10:27:42 -080012078/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012079 * intel_plane_destroy - destroy a plane
12080 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012081 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012082 * Common destruction function for all types of planes (primary, cursor,
12083 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012084 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012085void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012086{
12087 struct intel_plane *intel_plane = to_intel_plane(plane);
12088 drm_plane_cleanup(plane);
12089 kfree(intel_plane);
12090}
12091
Matt Roper65a3fea2015-01-21 16:35:42 -080012092const struct drm_plane_funcs intel_plane_funcs = {
Matt Roper3f678c92015-01-30 16:22:37 -080012093 .update_plane = drm_atomic_helper_update_plane,
12094 .disable_plane = drm_atomic_helper_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012095 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012096 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012097 .atomic_get_property = intel_plane_atomic_get_property,
12098 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012099 .atomic_duplicate_state = intel_plane_duplicate_state,
12100 .atomic_destroy_state = intel_plane_destroy_state,
12101
Matt Roper465c1202014-05-29 08:06:54 -070012102};
12103
12104static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12105 int pipe)
12106{
12107 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012108 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012109 const uint32_t *intel_primary_formats;
12110 int num_formats;
12111
12112 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12113 if (primary == NULL)
12114 return NULL;
12115
Matt Roper8e7d6882015-01-21 16:35:41 -080012116 state = intel_create_plane_state(&primary->base);
12117 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012118 kfree(primary);
12119 return NULL;
12120 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012121 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012122
Matt Roper465c1202014-05-29 08:06:54 -070012123 primary->can_scale = false;
12124 primary->max_downscale = 1;
12125 primary->pipe = pipe;
12126 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012127 primary->check_plane = intel_check_primary_plane;
12128 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012129 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12130 primary->plane = !pipe;
12131
12132 if (INTEL_INFO(dev)->gen <= 3) {
12133 intel_primary_formats = intel_primary_formats_gen2;
12134 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12135 } else {
12136 intel_primary_formats = intel_primary_formats_gen4;
12137 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12138 }
12139
12140 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012141 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012142 intel_primary_formats, num_formats,
12143 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012144
12145 if (INTEL_INFO(dev)->gen >= 4) {
12146 if (!dev->mode_config.rotation_property)
12147 dev->mode_config.rotation_property =
12148 drm_mode_create_rotation_property(dev,
12149 BIT(DRM_ROTATE_0) |
12150 BIT(DRM_ROTATE_180));
12151 if (dev->mode_config.rotation_property)
12152 drm_object_attach_property(&primary->base.base,
12153 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012154 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012155 }
12156
Matt Roperea2c67b2014-12-23 10:41:52 -080012157 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12158
Matt Roper465c1202014-05-29 08:06:54 -070012159 return &primary->base;
12160}
12161
Matt Roper3d7d6512014-06-10 08:28:13 -070012162static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012163intel_check_cursor_plane(struct drm_plane *plane,
12164 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012165{
Matt Roper2b875c22014-12-01 15:40:13 -080012166 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012167 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012168 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012169 struct drm_rect *dest = &state->dst;
12170 struct drm_rect *src = &state->src;
12171 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012172 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012173 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012174 unsigned stride;
12175 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012176
Matt Roperea2c67b2014-12-23 10:41:52 -080012177 crtc = crtc ? crtc : plane->crtc;
12178 intel_crtc = to_intel_crtc(crtc);
12179
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012180 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012181 src, dest, clip,
12182 DRM_PLANE_HELPER_NO_SCALING,
12183 DRM_PLANE_HELPER_NO_SCALING,
12184 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012185 if (ret)
12186 return ret;
12187
12188
12189 /* if we want to turn off the cursor ignore width and height */
12190 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012191 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012192
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012193 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012194 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12195 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12196 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012197 return -EINVAL;
12198 }
12199
Matt Roperea2c67b2014-12-23 10:41:52 -080012200 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12201 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012202 DRM_DEBUG_KMS("buffer is too small\n");
12203 return -ENOMEM;
12204 }
12205
Gustavo Padovane391ea82014-09-24 14:20:25 -030012206 if (fb == crtc->cursor->fb)
12207 return 0;
12208
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012209 /* we only need to pin inside GTT if cursor is non-phy */
12210 mutex_lock(&dev->struct_mutex);
12211 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12212 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12213 ret = -EINVAL;
12214 }
12215 mutex_unlock(&dev->struct_mutex);
12216
Matt Roper32b7eee2014-12-24 07:59:06 -080012217finish:
12218 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012219 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012220 intel_crtc->atomic.update_wm = true;
12221
12222 intel_crtc->atomic.fb_bits |=
12223 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12224 }
12225
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012226 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012227}
12228
Matt Roperf4a2cf22014-12-01 15:40:12 -080012229static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012230intel_commit_cursor_plane(struct drm_plane *plane,
12231 struct intel_plane_state *state)
12232{
Matt Roper2b875c22014-12-01 15:40:13 -080012233 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012234 struct drm_device *dev = plane->dev;
12235 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012236 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012237 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012238 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012239
Matt Roperea2c67b2014-12-23 10:41:52 -080012240 crtc = crtc ? crtc : plane->crtc;
12241 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012242
Matt Roperea2c67b2014-12-23 10:41:52 -080012243 plane->fb = state->base.fb;
12244 crtc->cursor_x = state->base.crtc_x;
12245 crtc->cursor_y = state->base.crtc_y;
12246
Sonika Jindala919db92014-10-23 07:41:33 -070012247 intel_plane->obj = obj;
12248
Gustavo Padovana912f122014-12-01 15:40:10 -080012249 if (intel_crtc->cursor_bo == obj)
12250 goto update;
12251
Matt Roperf4a2cf22014-12-01 15:40:12 -080012252 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012253 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012254 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012255 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012256 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012257 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012258
Gustavo Padovana912f122014-12-01 15:40:10 -080012259 intel_crtc->cursor_addr = addr;
12260 intel_crtc->cursor_bo = obj;
12261update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012262 intel_crtc->cursor_width = state->base.crtc_w;
12263 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012264
Matt Roper32b7eee2014-12-24 07:59:06 -080012265 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012266 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012267}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012268
Matt Roper3d7d6512014-06-10 08:28:13 -070012269static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12270 int pipe)
12271{
12272 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012273 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012274
12275 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12276 if (cursor == NULL)
12277 return NULL;
12278
Matt Roper8e7d6882015-01-21 16:35:41 -080012279 state = intel_create_plane_state(&cursor->base);
12280 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012281 kfree(cursor);
12282 return NULL;
12283 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012284 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012285
Matt Roper3d7d6512014-06-10 08:28:13 -070012286 cursor->can_scale = false;
12287 cursor->max_downscale = 1;
12288 cursor->pipe = pipe;
12289 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012290 cursor->check_plane = intel_check_cursor_plane;
12291 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012292
12293 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012294 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012295 intel_cursor_formats,
12296 ARRAY_SIZE(intel_cursor_formats),
12297 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012298
12299 if (INTEL_INFO(dev)->gen >= 4) {
12300 if (!dev->mode_config.rotation_property)
12301 dev->mode_config.rotation_property =
12302 drm_mode_create_rotation_property(dev,
12303 BIT(DRM_ROTATE_0) |
12304 BIT(DRM_ROTATE_180));
12305 if (dev->mode_config.rotation_property)
12306 drm_object_attach_property(&cursor->base.base,
12307 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012308 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012309 }
12310
Matt Roperea2c67b2014-12-23 10:41:52 -080012311 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12312
Matt Roper3d7d6512014-06-10 08:28:13 -070012313 return &cursor->base;
12314}
12315
Hannes Ederb358d0a2008-12-18 21:18:47 +010012316static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012317{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012318 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012319 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012320 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012321 struct drm_plane *primary = NULL;
12322 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012323 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012324
Daniel Vetter955382f2013-09-19 14:05:45 +020012325 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012326 if (intel_crtc == NULL)
12327 return;
12328
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012329 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12330 if (!crtc_state)
12331 goto fail;
12332 intel_crtc_set_state(intel_crtc, crtc_state);
12333
Matt Roper465c1202014-05-29 08:06:54 -070012334 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012335 if (!primary)
12336 goto fail;
12337
12338 cursor = intel_cursor_plane_create(dev, pipe);
12339 if (!cursor)
12340 goto fail;
12341
Matt Roper465c1202014-05-29 08:06:54 -070012342 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012343 cursor, &intel_crtc_funcs);
12344 if (ret)
12345 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012346
12347 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012348 for (i = 0; i < 256; i++) {
12349 intel_crtc->lut_r[i] = i;
12350 intel_crtc->lut_g[i] = i;
12351 intel_crtc->lut_b[i] = i;
12352 }
12353
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012354 /*
12355 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012356 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012357 */
Jesse Barnes80824002009-09-10 15:28:06 -070012358 intel_crtc->pipe = pipe;
12359 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012360 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012361 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012362 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012363 }
12364
Chris Wilson4b0e3332014-05-30 16:35:26 +030012365 intel_crtc->cursor_base = ~0;
12366 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012367 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012368
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012369 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12370 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12371 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12372 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12373
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012374 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12375
Jesse Barnes79e53942008-11-07 14:24:08 -080012376 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012377
12378 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012379 return;
12380
12381fail:
12382 if (primary)
12383 drm_plane_cleanup(primary);
12384 if (cursor)
12385 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012386 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012387 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012388}
12389
Jesse Barnes752aa882013-10-31 18:55:49 +020012390enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12391{
12392 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012393 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012394
Rob Clark51fd3712013-11-19 12:10:12 -050012395 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012396
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012397 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012398 return INVALID_PIPE;
12399
12400 return to_intel_crtc(encoder->crtc)->pipe;
12401}
12402
Carl Worth08d7b3d2009-04-29 14:43:54 -070012403int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012404 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012405{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012406 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012407 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012408 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012409
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012410 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12411 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012412
Rob Clark7707e652014-07-17 23:30:04 -040012413 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012414
Rob Clark7707e652014-07-17 23:30:04 -040012415 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012416 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012417 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012418 }
12419
Rob Clark7707e652014-07-17 23:30:04 -040012420 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012421 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012422
Daniel Vetterc05422d2009-08-11 16:05:30 +020012423 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012424}
12425
Daniel Vetter66a92782012-07-12 20:08:18 +020012426static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012427{
Daniel Vetter66a92782012-07-12 20:08:18 +020012428 struct drm_device *dev = encoder->base.dev;
12429 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012430 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012431 int entry = 0;
12432
Damien Lespiaub2784e12014-08-05 11:29:37 +010012433 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012434 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012435 index_mask |= (1 << entry);
12436
Jesse Barnes79e53942008-11-07 14:24:08 -080012437 entry++;
12438 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012439
Jesse Barnes79e53942008-11-07 14:24:08 -080012440 return index_mask;
12441}
12442
Chris Wilson4d302442010-12-14 19:21:29 +000012443static bool has_edp_a(struct drm_device *dev)
12444{
12445 struct drm_i915_private *dev_priv = dev->dev_private;
12446
12447 if (!IS_MOBILE(dev))
12448 return false;
12449
12450 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12451 return false;
12452
Damien Lespiaue3589902014-02-07 19:12:50 +000012453 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012454 return false;
12455
12456 return true;
12457}
12458
Jesse Barnes84b4e042014-06-25 08:24:29 -070012459static bool intel_crt_present(struct drm_device *dev)
12460{
12461 struct drm_i915_private *dev_priv = dev->dev_private;
12462
Damien Lespiau884497e2013-12-03 13:56:23 +000012463 if (INTEL_INFO(dev)->gen >= 9)
12464 return false;
12465
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012466 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012467 return false;
12468
12469 if (IS_CHERRYVIEW(dev))
12470 return false;
12471
12472 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12473 return false;
12474
12475 return true;
12476}
12477
Jesse Barnes79e53942008-11-07 14:24:08 -080012478static void intel_setup_outputs(struct drm_device *dev)
12479{
Eric Anholt725e30a2009-01-22 13:01:02 -080012480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012481 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012482 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012483 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012484
Daniel Vetterc9093352013-06-06 22:22:47 +020012485 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012486
Jesse Barnes84b4e042014-06-25 08:24:29 -070012487 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012488 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012489
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012490 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012491 int found;
12492
12493 /* Haswell uses DDI functions to detect digital outputs */
12494 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12495 /* DDI A only supports eDP */
12496 if (found)
12497 intel_ddi_init(dev, PORT_A);
12498
12499 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12500 * register */
12501 found = I915_READ(SFUSE_STRAP);
12502
12503 if (found & SFUSE_STRAP_DDIB_DETECTED)
12504 intel_ddi_init(dev, PORT_B);
12505 if (found & SFUSE_STRAP_DDIC_DETECTED)
12506 intel_ddi_init(dev, PORT_C);
12507 if (found & SFUSE_STRAP_DDID_DETECTED)
12508 intel_ddi_init(dev, PORT_D);
12509 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012510 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012511 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012512
12513 if (has_edp_a(dev))
12514 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012515
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012516 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012517 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012518 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012519 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012520 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012521 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012522 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012523 }
12524
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012525 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012526 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012527
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012528 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012529 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012530
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012531 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012532 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012533
Daniel Vetter270b3042012-10-27 15:52:05 +020012534 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012535 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012536 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012537 /*
12538 * The DP_DETECTED bit is the latched state of the DDC
12539 * SDA pin at boot. However since eDP doesn't require DDC
12540 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12541 * eDP ports may have been muxed to an alternate function.
12542 * Thus we can't rely on the DP_DETECTED bit alone to detect
12543 * eDP ports. Consult the VBT as well as DP_DETECTED to
12544 * detect eDP ports.
12545 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012546 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12547 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012548 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12549 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012550 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12551 intel_dp_is_edp(dev, PORT_B))
12552 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012553
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012554 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12555 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012556 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12557 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012558 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12559 intel_dp_is_edp(dev, PORT_C))
12560 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012561
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012562 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012563 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012564 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12565 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012566 /* eDP not supported on port D, so don't check VBT */
12567 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12568 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012569 }
12570
Jani Nikula3cfca972013-08-27 15:12:26 +030012571 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012572 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012573 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012574
Paulo Zanonie2debe92013-02-18 19:00:27 -030012575 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012576 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012577 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012578 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12579 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012580 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012581 }
Ma Ling27185ae2009-08-24 13:50:23 +080012582
Imre Deake7281ea2013-05-08 13:14:08 +030012583 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012584 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012585 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012586
12587 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012588
Paulo Zanonie2debe92013-02-18 19:00:27 -030012589 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012590 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012591 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012592 }
Ma Ling27185ae2009-08-24 13:50:23 +080012593
Paulo Zanonie2debe92013-02-18 19:00:27 -030012594 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012595
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012596 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12597 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012598 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012599 }
Imre Deake7281ea2013-05-08 13:14:08 +030012600 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012601 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012602 }
Ma Ling27185ae2009-08-24 13:50:23 +080012603
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012604 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012605 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012606 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012607 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012608 intel_dvo_init(dev);
12609
Zhenyu Wang103a1962009-11-27 11:44:36 +080012610 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012611 intel_tv_init(dev);
12612
Matt Roperc6f95f22015-01-22 16:50:32 -080012613 /*
12614 * FIXME: We don't have full atomic support yet, but we want to be
12615 * able to enable/test plane updates via the atomic interface in the
12616 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12617 * will take some atomic codepaths to lookup properties during
12618 * drmModeGetConnector() that unconditionally dereference
12619 * connector->state.
12620 *
12621 * We create a dummy connector state here for each connector to ensure
12622 * the DRM core doesn't try to dereference a NULL connector->state.
12623 * The actual connector properties will never be updated or contain
12624 * useful information, but since we're doing this specifically for
12625 * testing/debug of the plane operations (and only when a specific
12626 * kernel module option is given), that shouldn't really matter.
12627 *
12628 * Once atomic support for crtc's + connectors lands, this loop should
12629 * be removed since we'll be setting up real connector state, which
12630 * will contain Intel-specific properties.
12631 */
12632 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12633 list_for_each_entry(connector,
12634 &dev->mode_config.connector_list,
12635 head) {
12636 if (!WARN_ON(connector->state)) {
12637 connector->state =
12638 kzalloc(sizeof(*connector->state),
12639 GFP_KERNEL);
12640 }
12641 }
12642 }
12643
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012644 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012645
Damien Lespiaub2784e12014-08-05 11:29:37 +010012646 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012647 encoder->base.possible_crtcs = encoder->crtc_mask;
12648 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012649 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012650 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012651
Paulo Zanonidde86e22012-12-01 12:04:25 -020012652 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012653
12654 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012655}
12656
12657static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12658{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012659 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012660 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012661
Daniel Vetteref2d6332014-02-10 18:00:38 +010012662 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012663 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012664 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012665 drm_gem_object_unreference(&intel_fb->obj->base);
12666 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012667 kfree(intel_fb);
12668}
12669
12670static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012671 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012672 unsigned int *handle)
12673{
12674 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012675 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012676
Chris Wilson05394f32010-11-08 19:18:58 +000012677 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012678}
12679
12680static const struct drm_framebuffer_funcs intel_fb_funcs = {
12681 .destroy = intel_user_framebuffer_destroy,
12682 .create_handle = intel_user_framebuffer_create_handle,
12683};
12684
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012685static int intel_framebuffer_init(struct drm_device *dev,
12686 struct intel_framebuffer *intel_fb,
12687 struct drm_mode_fb_cmd2 *mode_cmd,
12688 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012689{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012690 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012691 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012692 int ret;
12693
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012694 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12695
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012696 if (obj->tiling_mode == I915_TILING_Y) {
12697 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012698 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012699 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012700
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012701 if (mode_cmd->pitches[0] & 63) {
12702 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12703 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012704 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012705 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012706
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012707 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12708 pitch_limit = 32*1024;
12709 } else if (INTEL_INFO(dev)->gen >= 4) {
12710 if (obj->tiling_mode)
12711 pitch_limit = 16*1024;
12712 else
12713 pitch_limit = 32*1024;
12714 } else if (INTEL_INFO(dev)->gen >= 3) {
12715 if (obj->tiling_mode)
12716 pitch_limit = 8*1024;
12717 else
12718 pitch_limit = 16*1024;
12719 } else
12720 /* XXX DSPC is limited to 4k tiled */
12721 pitch_limit = 8*1024;
12722
12723 if (mode_cmd->pitches[0] > pitch_limit) {
12724 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12725 obj->tiling_mode ? "tiled" : "linear",
12726 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012727 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012728 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012729
12730 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012731 mode_cmd->pitches[0] != obj->stride) {
12732 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12733 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012734 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012735 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012736
Ville Syrjälä57779d02012-10-31 17:50:14 +020012737 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012738 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012739 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012740 case DRM_FORMAT_RGB565:
12741 case DRM_FORMAT_XRGB8888:
12742 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012743 break;
12744 case DRM_FORMAT_XRGB1555:
12745 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012746 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012747 DRM_DEBUG("unsupported pixel format: %s\n",
12748 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012749 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012750 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012751 break;
12752 case DRM_FORMAT_XBGR8888:
12753 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012754 case DRM_FORMAT_XRGB2101010:
12755 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012756 case DRM_FORMAT_XBGR2101010:
12757 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012758 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012759 DRM_DEBUG("unsupported pixel format: %s\n",
12760 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012761 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012762 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012763 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012764 case DRM_FORMAT_YUYV:
12765 case DRM_FORMAT_UYVY:
12766 case DRM_FORMAT_YVYU:
12767 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012768 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012769 DRM_DEBUG("unsupported pixel format: %s\n",
12770 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012771 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012772 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012773 break;
12774 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012775 DRM_DEBUG("unsupported pixel format: %s\n",
12776 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012777 return -EINVAL;
12778 }
12779
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012780 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12781 if (mode_cmd->offsets[0] != 0)
12782 return -EINVAL;
12783
Damien Lespiauec2c9812015-01-20 12:51:45 +000012784 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
12785 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012786 /* FIXME drm helper for size checks (especially planar formats)? */
12787 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12788 return -EINVAL;
12789
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012790 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12791 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012792 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012793
Jesse Barnes79e53942008-11-07 14:24:08 -080012794 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12795 if (ret) {
12796 DRM_ERROR("framebuffer init failed %d\n", ret);
12797 return ret;
12798 }
12799
Jesse Barnes79e53942008-11-07 14:24:08 -080012800 return 0;
12801}
12802
Jesse Barnes79e53942008-11-07 14:24:08 -080012803static struct drm_framebuffer *
12804intel_user_framebuffer_create(struct drm_device *dev,
12805 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012806 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012807{
Chris Wilson05394f32010-11-08 19:18:58 +000012808 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012809
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012810 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12811 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012812 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012813 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012814
Chris Wilsond2dff872011-04-19 08:36:26 +010012815 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012816}
12817
Daniel Vetter4520f532013-10-09 09:18:51 +020012818#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012819static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012820{
12821}
12822#endif
12823
Jesse Barnes79e53942008-11-07 14:24:08 -080012824static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012825 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012826 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080012827 .atomic_check = intel_atomic_check,
12828 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080012829};
12830
Jesse Barnese70236a2009-09-21 10:42:27 -070012831/* Set up chip specific display functions */
12832static void intel_init_display(struct drm_device *dev)
12833{
12834 struct drm_i915_private *dev_priv = dev->dev_private;
12835
Daniel Vetteree9300b2013-06-03 22:40:22 +020012836 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12837 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012838 else if (IS_CHERRYVIEW(dev))
12839 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012840 else if (IS_VALLEYVIEW(dev))
12841 dev_priv->display.find_dpll = vlv_find_best_dpll;
12842 else if (IS_PINEVIEW(dev))
12843 dev_priv->display.find_dpll = pnv_find_best_dpll;
12844 else
12845 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12846
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012847 if (INTEL_INFO(dev)->gen >= 9) {
12848 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012849 dev_priv->display.get_initial_plane_config =
12850 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012851 dev_priv->display.crtc_compute_clock =
12852 haswell_crtc_compute_clock;
12853 dev_priv->display.crtc_enable = haswell_crtc_enable;
12854 dev_priv->display.crtc_disable = haswell_crtc_disable;
12855 dev_priv->display.off = ironlake_crtc_off;
12856 dev_priv->display.update_primary_plane =
12857 skylake_update_primary_plane;
12858 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012859 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012860 dev_priv->display.get_initial_plane_config =
12861 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012862 dev_priv->display.crtc_compute_clock =
12863 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012864 dev_priv->display.crtc_enable = haswell_crtc_enable;
12865 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012866 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000012867 dev_priv->display.update_primary_plane =
12868 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012869 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012870 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012871 dev_priv->display.get_initial_plane_config =
12872 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012873 dev_priv->display.crtc_compute_clock =
12874 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012875 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12876 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012877 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012878 dev_priv->display.update_primary_plane =
12879 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012880 } else if (IS_VALLEYVIEW(dev)) {
12881 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012882 dev_priv->display.get_initial_plane_config =
12883 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012884 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012885 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12886 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12887 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012888 dev_priv->display.update_primary_plane =
12889 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012890 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012891 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000012892 dev_priv->display.get_initial_plane_config =
12893 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012894 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012895 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12896 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012897 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012898 dev_priv->display.update_primary_plane =
12899 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012900 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012901
Jesse Barnese70236a2009-09-21 10:42:27 -070012902 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012903 if (IS_VALLEYVIEW(dev))
12904 dev_priv->display.get_display_clock_speed =
12905 valleyview_get_display_clock_speed;
12906 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012907 dev_priv->display.get_display_clock_speed =
12908 i945_get_display_clock_speed;
12909 else if (IS_I915G(dev))
12910 dev_priv->display.get_display_clock_speed =
12911 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012912 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012913 dev_priv->display.get_display_clock_speed =
12914 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012915 else if (IS_PINEVIEW(dev))
12916 dev_priv->display.get_display_clock_speed =
12917 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012918 else if (IS_I915GM(dev))
12919 dev_priv->display.get_display_clock_speed =
12920 i915gm_get_display_clock_speed;
12921 else if (IS_I865G(dev))
12922 dev_priv->display.get_display_clock_speed =
12923 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012924 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012925 dev_priv->display.get_display_clock_speed =
12926 i855_get_display_clock_speed;
12927 else /* 852, 830 */
12928 dev_priv->display.get_display_clock_speed =
12929 i830_get_display_clock_speed;
12930
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012931 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012932 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012933 } else if (IS_GEN6(dev)) {
12934 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012935 } else if (IS_IVYBRIDGE(dev)) {
12936 /* FIXME: detect B0+ stepping and use auto training */
12937 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012938 dev_priv->display.modeset_global_resources =
12939 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012940 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012941 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012942 } else if (IS_VALLEYVIEW(dev)) {
12943 dev_priv->display.modeset_global_resources =
12944 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012945 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012946
12947 /* Default just returns -ENODEV to indicate unsupported */
12948 dev_priv->display.queue_flip = intel_default_queue_flip;
12949
12950 switch (INTEL_INFO(dev)->gen) {
12951 case 2:
12952 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12953 break;
12954
12955 case 3:
12956 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12957 break;
12958
12959 case 4:
12960 case 5:
12961 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12962 break;
12963
12964 case 6:
12965 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12966 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012967 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012968 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012969 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12970 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012971 case 9:
12972 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12973 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012974 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012975
12976 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012977
12978 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012979}
12980
Jesse Barnesb690e962010-07-19 13:53:12 -070012981/*
12982 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12983 * resume, or other times. This quirk makes sure that's the case for
12984 * affected systems.
12985 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012986static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012987{
12988 struct drm_i915_private *dev_priv = dev->dev_private;
12989
12990 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012991 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012992}
12993
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012994static void quirk_pipeb_force(struct drm_device *dev)
12995{
12996 struct drm_i915_private *dev_priv = dev->dev_private;
12997
12998 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12999 DRM_INFO("applying pipe b force quirk\n");
13000}
13001
Keith Packard435793d2011-07-12 14:56:22 -070013002/*
13003 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13004 */
13005static void quirk_ssc_force_disable(struct drm_device *dev)
13006{
13007 struct drm_i915_private *dev_priv = dev->dev_private;
13008 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013009 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013010}
13011
Carsten Emde4dca20e2012-03-15 15:56:26 +010013012/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013013 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13014 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013015 */
13016static void quirk_invert_brightness(struct drm_device *dev)
13017{
13018 struct drm_i915_private *dev_priv = dev->dev_private;
13019 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013020 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013021}
13022
Scot Doyle9c72cc62014-07-03 23:27:50 +000013023/* Some VBT's incorrectly indicate no backlight is present */
13024static void quirk_backlight_present(struct drm_device *dev)
13025{
13026 struct drm_i915_private *dev_priv = dev->dev_private;
13027 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13028 DRM_INFO("applying backlight present quirk\n");
13029}
13030
Jesse Barnesb690e962010-07-19 13:53:12 -070013031struct intel_quirk {
13032 int device;
13033 int subsystem_vendor;
13034 int subsystem_device;
13035 void (*hook)(struct drm_device *dev);
13036};
13037
Egbert Eich5f85f172012-10-14 15:46:38 +020013038/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13039struct intel_dmi_quirk {
13040 void (*hook)(struct drm_device *dev);
13041 const struct dmi_system_id (*dmi_id_list)[];
13042};
13043
13044static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13045{
13046 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13047 return 1;
13048}
13049
13050static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13051 {
13052 .dmi_id_list = &(const struct dmi_system_id[]) {
13053 {
13054 .callback = intel_dmi_reverse_brightness,
13055 .ident = "NCR Corporation",
13056 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13057 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13058 },
13059 },
13060 { } /* terminating entry */
13061 },
13062 .hook = quirk_invert_brightness,
13063 },
13064};
13065
Ben Widawskyc43b5632012-04-16 14:07:40 -070013066static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013067 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013068 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013069
Jesse Barnesb690e962010-07-19 13:53:12 -070013070 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13071 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13072
Jesse Barnesb690e962010-07-19 13:53:12 -070013073 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13074 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13075
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013076 /* 830 needs to leave pipe A & dpll A up */
13077 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13078
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013079 /* 830 needs to leave pipe B & dpll B up */
13080 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13081
Keith Packard435793d2011-07-12 14:56:22 -070013082 /* Lenovo U160 cannot use SSC on LVDS */
13083 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013084
13085 /* Sony Vaio Y cannot use SSC on LVDS */
13086 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013087
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013088 /* Acer Aspire 5734Z must invert backlight brightness */
13089 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13090
13091 /* Acer/eMachines G725 */
13092 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13093
13094 /* Acer/eMachines e725 */
13095 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13096
13097 /* Acer/Packard Bell NCL20 */
13098 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13099
13100 /* Acer Aspire 4736Z */
13101 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013102
13103 /* Acer Aspire 5336 */
13104 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013105
13106 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13107 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013108
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013109 /* Acer C720 Chromebook (Core i3 4005U) */
13110 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13111
jens steinb2a96012014-10-28 20:25:53 +010013112 /* Apple Macbook 2,1 (Core 2 T7400) */
13113 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13114
Scot Doyled4967d82014-07-03 23:27:52 +000013115 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13116 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013117
13118 /* HP Chromebook 14 (Celeron 2955U) */
13119 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013120};
13121
13122static void intel_init_quirks(struct drm_device *dev)
13123{
13124 struct pci_dev *d = dev->pdev;
13125 int i;
13126
13127 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13128 struct intel_quirk *q = &intel_quirks[i];
13129
13130 if (d->device == q->device &&
13131 (d->subsystem_vendor == q->subsystem_vendor ||
13132 q->subsystem_vendor == PCI_ANY_ID) &&
13133 (d->subsystem_device == q->subsystem_device ||
13134 q->subsystem_device == PCI_ANY_ID))
13135 q->hook(dev);
13136 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013137 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13138 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13139 intel_dmi_quirks[i].hook(dev);
13140 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013141}
13142
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013143/* Disable the VGA plane that we never use */
13144static void i915_disable_vga(struct drm_device *dev)
13145{
13146 struct drm_i915_private *dev_priv = dev->dev_private;
13147 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013148 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013149
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013150 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013151 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013152 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013153 sr1 = inb(VGA_SR_DATA);
13154 outb(sr1 | 1<<5, VGA_SR_DATA);
13155 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13156 udelay(300);
13157
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013158 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013159 POSTING_READ(vga_reg);
13160}
13161
Daniel Vetterf8175862012-04-10 15:50:11 +020013162void intel_modeset_init_hw(struct drm_device *dev)
13163{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013164 intel_prepare_ddi(dev);
13165
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013166 if (IS_VALLEYVIEW(dev))
13167 vlv_update_cdclk(dev);
13168
Daniel Vetterf8175862012-04-10 15:50:11 +020013169 intel_init_clock_gating(dev);
13170
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013171 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013172}
13173
Jesse Barnes79e53942008-11-07 14:24:08 -080013174void intel_modeset_init(struct drm_device *dev)
13175{
Jesse Barnes652c3932009-08-17 13:31:43 -070013176 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013177 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013178 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013179 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013180
13181 drm_mode_config_init(dev);
13182
13183 dev->mode_config.min_width = 0;
13184 dev->mode_config.min_height = 0;
13185
Dave Airlie019d96c2011-09-29 16:20:42 +010013186 dev->mode_config.preferred_depth = 24;
13187 dev->mode_config.prefer_shadow = 1;
13188
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013189 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013190
Jesse Barnesb690e962010-07-19 13:53:12 -070013191 intel_init_quirks(dev);
13192
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013193 intel_init_pm(dev);
13194
Ben Widawskye3c74752013-04-05 13:12:39 -070013195 if (INTEL_INFO(dev)->num_pipes == 0)
13196 return;
13197
Jesse Barnese70236a2009-09-21 10:42:27 -070013198 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013199 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013200
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013201 if (IS_GEN2(dev)) {
13202 dev->mode_config.max_width = 2048;
13203 dev->mode_config.max_height = 2048;
13204 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013205 dev->mode_config.max_width = 4096;
13206 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013207 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013208 dev->mode_config.max_width = 8192;
13209 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013210 }
Damien Lespiau068be562014-03-28 14:17:49 +000013211
Ville Syrjälädc41c152014-08-13 11:57:05 +030013212 if (IS_845G(dev) || IS_I865G(dev)) {
13213 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13214 dev->mode_config.cursor_height = 1023;
13215 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013216 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13217 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13218 } else {
13219 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13220 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13221 }
13222
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013223 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013224
Zhao Yakui28c97732009-10-09 11:39:41 +080013225 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013226 INTEL_INFO(dev)->num_pipes,
13227 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013228
Damien Lespiau055e3932014-08-18 13:49:10 +010013229 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013230 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013231 for_each_sprite(pipe, sprite) {
13232 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013233 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013234 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013235 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013236 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013237 }
13238
Jesse Barnesf42bb702013-12-16 16:34:23 -080013239 intel_init_dpio(dev);
13240
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013241 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013242
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013243 /* Just disable it once at startup */
13244 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013245 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013246
13247 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013248 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013249
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013250 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013251 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013252 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013253
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013254 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013255 if (!crtc->active)
13256 continue;
13257
Jesse Barnes46f297f2014-03-07 08:57:48 -080013258 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013259 * Note that reserving the BIOS fb up front prevents us
13260 * from stuffing other stolen allocations like the ring
13261 * on top. This prevents some ugliness at boot time, and
13262 * can even allow for smooth boot transitions if the BIOS
13263 * fb is large enough for the active pipe configuration.
13264 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013265 if (dev_priv->display.get_initial_plane_config) {
13266 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013267 &crtc->plane_config);
13268 /*
13269 * If the fb is shared between multiple heads, we'll
13270 * just get the first one.
13271 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013272 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013273 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013274 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013275}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013276
Daniel Vetter7fad7982012-07-04 17:51:47 +020013277static void intel_enable_pipe_a(struct drm_device *dev)
13278{
13279 struct intel_connector *connector;
13280 struct drm_connector *crt = NULL;
13281 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013282 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013283
13284 /* We can't just switch on the pipe A, we need to set things up with a
13285 * proper mode and output configuration. As a gross hack, enable pipe A
13286 * by enabling the load detect pipe once. */
13287 list_for_each_entry(connector,
13288 &dev->mode_config.connector_list,
13289 base.head) {
13290 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13291 crt = &connector->base;
13292 break;
13293 }
13294 }
13295
13296 if (!crt)
13297 return;
13298
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013299 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13300 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013301}
13302
Daniel Vetterfa555832012-10-10 23:14:00 +020013303static bool
13304intel_check_plane_mapping(struct intel_crtc *crtc)
13305{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013306 struct drm_device *dev = crtc->base.dev;
13307 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013308 u32 reg, val;
13309
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013310 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013311 return true;
13312
13313 reg = DSPCNTR(!crtc->plane);
13314 val = I915_READ(reg);
13315
13316 if ((val & DISPLAY_PLANE_ENABLE) &&
13317 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13318 return false;
13319
13320 return true;
13321}
13322
Daniel Vetter24929352012-07-02 20:28:59 +020013323static void intel_sanitize_crtc(struct intel_crtc *crtc)
13324{
13325 struct drm_device *dev = crtc->base.dev;
13326 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013327 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013328
Daniel Vetter24929352012-07-02 20:28:59 +020013329 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013330 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013331 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13332
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013333 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013334 if (crtc->active) {
13335 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013336 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013337 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013338 drm_vblank_off(dev, crtc->pipe);
13339
Daniel Vetter24929352012-07-02 20:28:59 +020013340 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013341 * disable the crtc (and hence change the state) if it is wrong. Note
13342 * that gen4+ has a fixed plane -> pipe mapping. */
13343 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013344 struct intel_connector *connector;
13345 bool plane;
13346
Daniel Vetter24929352012-07-02 20:28:59 +020013347 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13348 crtc->base.base.id);
13349
13350 /* Pipe has the wrong plane attached and the plane is active.
13351 * Temporarily change the plane mapping and disable everything
13352 * ... */
13353 plane = crtc->plane;
13354 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013355 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013356 dev_priv->display.crtc_disable(&crtc->base);
13357 crtc->plane = plane;
13358
13359 /* ... and break all links. */
13360 list_for_each_entry(connector, &dev->mode_config.connector_list,
13361 base.head) {
13362 if (connector->encoder->base.crtc != &crtc->base)
13363 continue;
13364
Egbert Eich7f1950f2014-04-25 10:56:22 +020013365 connector->base.dpms = DRM_MODE_DPMS_OFF;
13366 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013367 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013368 /* multiple connectors may have the same encoder:
13369 * handle them and break crtc link separately */
13370 list_for_each_entry(connector, &dev->mode_config.connector_list,
13371 base.head)
13372 if (connector->encoder->base.crtc == &crtc->base) {
13373 connector->encoder->base.crtc = NULL;
13374 connector->encoder->connectors_active = false;
13375 }
Daniel Vetter24929352012-07-02 20:28:59 +020013376
13377 WARN_ON(crtc->active);
13378 crtc->base.enabled = false;
13379 }
Daniel Vetter24929352012-07-02 20:28:59 +020013380
Daniel Vetter7fad7982012-07-04 17:51:47 +020013381 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13382 crtc->pipe == PIPE_A && !crtc->active) {
13383 /* BIOS forgot to enable pipe A, this mostly happens after
13384 * resume. Force-enable the pipe to fix this, the update_dpms
13385 * call below we restore the pipe to the right state, but leave
13386 * the required bits on. */
13387 intel_enable_pipe_a(dev);
13388 }
13389
Daniel Vetter24929352012-07-02 20:28:59 +020013390 /* Adjust the state of the output pipe according to whether we
13391 * have active connectors/encoders. */
13392 intel_crtc_update_dpms(&crtc->base);
13393
13394 if (crtc->active != crtc->base.enabled) {
13395 struct intel_encoder *encoder;
13396
13397 /* This can happen either due to bugs in the get_hw_state
13398 * functions or because the pipe is force-enabled due to the
13399 * pipe A quirk. */
13400 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13401 crtc->base.base.id,
13402 crtc->base.enabled ? "enabled" : "disabled",
13403 crtc->active ? "enabled" : "disabled");
13404
13405 crtc->base.enabled = crtc->active;
13406
13407 /* Because we only establish the connector -> encoder ->
13408 * crtc links if something is active, this means the
13409 * crtc is now deactivated. Break the links. connector
13410 * -> encoder links are only establish when things are
13411 * actually up, hence no need to break them. */
13412 WARN_ON(crtc->active);
13413
13414 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13415 WARN_ON(encoder->connectors_active);
13416 encoder->base.crtc = NULL;
13417 }
13418 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013419
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013420 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013421 /*
13422 * We start out with underrun reporting disabled to avoid races.
13423 * For correct bookkeeping mark this on active crtcs.
13424 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013425 * Also on gmch platforms we dont have any hardware bits to
13426 * disable the underrun reporting. Which means we need to start
13427 * out with underrun reporting disabled also on inactive pipes,
13428 * since otherwise we'll complain about the garbage we read when
13429 * e.g. coming up after runtime pm.
13430 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013431 * No protection against concurrent access is required - at
13432 * worst a fifo underrun happens which also sets this to false.
13433 */
13434 crtc->cpu_fifo_underrun_disabled = true;
13435 crtc->pch_fifo_underrun_disabled = true;
13436 }
Daniel Vetter24929352012-07-02 20:28:59 +020013437}
13438
13439static void intel_sanitize_encoder(struct intel_encoder *encoder)
13440{
13441 struct intel_connector *connector;
13442 struct drm_device *dev = encoder->base.dev;
13443
13444 /* We need to check both for a crtc link (meaning that the
13445 * encoder is active and trying to read from a pipe) and the
13446 * pipe itself being active. */
13447 bool has_active_crtc = encoder->base.crtc &&
13448 to_intel_crtc(encoder->base.crtc)->active;
13449
13450 if (encoder->connectors_active && !has_active_crtc) {
13451 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13452 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013453 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013454
13455 /* Connector is active, but has no active pipe. This is
13456 * fallout from our resume register restoring. Disable
13457 * the encoder manually again. */
13458 if (encoder->base.crtc) {
13459 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13460 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013461 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013462 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013463 if (encoder->post_disable)
13464 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013465 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013466 encoder->base.crtc = NULL;
13467 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013468
13469 /* Inconsistent output/port/pipe state happens presumably due to
13470 * a bug in one of the get_hw_state functions. Or someplace else
13471 * in our code, like the register restore mess on resume. Clamp
13472 * things to off as a safer default. */
13473 list_for_each_entry(connector,
13474 &dev->mode_config.connector_list,
13475 base.head) {
13476 if (connector->encoder != encoder)
13477 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013478 connector->base.dpms = DRM_MODE_DPMS_OFF;
13479 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013480 }
13481 }
13482 /* Enabled encoders without active connectors will be fixed in
13483 * the crtc fixup. */
13484}
13485
Imre Deak04098752014-02-18 00:02:16 +020013486void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013487{
13488 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013489 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013490
Imre Deak04098752014-02-18 00:02:16 +020013491 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13492 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13493 i915_disable_vga(dev);
13494 }
13495}
13496
13497void i915_redisable_vga(struct drm_device *dev)
13498{
13499 struct drm_i915_private *dev_priv = dev->dev_private;
13500
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013501 /* This function can be called both from intel_modeset_setup_hw_state or
13502 * at a very early point in our resume sequence, where the power well
13503 * structures are not yet restored. Since this function is at a very
13504 * paranoid "someone might have enabled VGA while we were not looking"
13505 * level, just check if the power well is enabled instead of trying to
13506 * follow the "don't touch the power well if we don't need it" policy
13507 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013508 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013509 return;
13510
Imre Deak04098752014-02-18 00:02:16 +020013511 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013512}
13513
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013514static bool primary_get_hw_state(struct intel_crtc *crtc)
13515{
13516 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13517
13518 if (!crtc->active)
13519 return false;
13520
13521 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13522}
13523
Daniel Vetter30e984d2013-06-05 13:34:17 +020013524static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013525{
13526 struct drm_i915_private *dev_priv = dev->dev_private;
13527 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013528 struct intel_crtc *crtc;
13529 struct intel_encoder *encoder;
13530 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013531 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013532
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013533 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013534 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013535
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013536 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013537
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013538 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013539 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013540
13541 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013542 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013543
13544 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13545 crtc->base.base.id,
13546 crtc->active ? "enabled" : "disabled");
13547 }
13548
Daniel Vetter53589012013-06-05 13:34:16 +020013549 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13550 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13551
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013552 pll->on = pll->get_hw_state(dev_priv, pll,
13553 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013554 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013555 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013556 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013557 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013558 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013559 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013560 }
Daniel Vetter53589012013-06-05 13:34:16 +020013561 }
Daniel Vetter53589012013-06-05 13:34:16 +020013562
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013563 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013564 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013565
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013566 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013567 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013568 }
13569
Damien Lespiaub2784e12014-08-05 11:29:37 +010013570 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013571 pipe = 0;
13572
13573 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013574 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13575 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013576 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013577 } else {
13578 encoder->base.crtc = NULL;
13579 }
13580
13581 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013582 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013583 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013584 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013585 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013586 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013587 }
13588
13589 list_for_each_entry(connector, &dev->mode_config.connector_list,
13590 base.head) {
13591 if (connector->get_hw_state(connector)) {
13592 connector->base.dpms = DRM_MODE_DPMS_ON;
13593 connector->encoder->connectors_active = true;
13594 connector->base.encoder = &connector->encoder->base;
13595 } else {
13596 connector->base.dpms = DRM_MODE_DPMS_OFF;
13597 connector->base.encoder = NULL;
13598 }
13599 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13600 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013601 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013602 connector->base.encoder ? "enabled" : "disabled");
13603 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013604}
13605
13606/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13607 * and i915 state tracking structures. */
13608void intel_modeset_setup_hw_state(struct drm_device *dev,
13609 bool force_restore)
13610{
13611 struct drm_i915_private *dev_priv = dev->dev_private;
13612 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013613 struct intel_crtc *crtc;
13614 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013615 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013616
13617 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013618
Jesse Barnesbabea612013-06-26 18:57:38 +030013619 /*
13620 * Now that we have the config, copy it to each CRTC struct
13621 * Note that this could go away if we move to using crtc_config
13622 * checking everywhere.
13623 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013624 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013625 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013626 intel_mode_from_pipe_config(&crtc->base.mode,
13627 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013628 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13629 crtc->base.base.id);
13630 drm_mode_debug_printmodeline(&crtc->base.mode);
13631 }
13632 }
13633
Daniel Vetter24929352012-07-02 20:28:59 +020013634 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013635 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013636 intel_sanitize_encoder(encoder);
13637 }
13638
Damien Lespiau055e3932014-08-18 13:49:10 +010013639 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013640 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13641 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013642 intel_dump_pipe_config(crtc, crtc->config,
13643 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013644 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013645
Daniel Vetter35c95372013-07-17 06:55:04 +020013646 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13647 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13648
13649 if (!pll->on || pll->active)
13650 continue;
13651
13652 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13653
13654 pll->disable(dev_priv, pll);
13655 pll->on = false;
13656 }
13657
Pradeep Bhat30789992014-11-04 17:06:45 +000013658 if (IS_GEN9(dev))
13659 skl_wm_get_hw_state(dev);
13660 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013661 ilk_wm_get_hw_state(dev);
13662
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013663 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013664 i915_redisable_vga(dev);
13665
Daniel Vetterf30da182013-04-11 20:22:50 +020013666 /*
13667 * We need to use raw interfaces for restoring state to avoid
13668 * checking (bogus) intermediate states.
13669 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013670 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013671 struct drm_crtc *crtc =
13672 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013673
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013674 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13675 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013676 }
13677 } else {
13678 intel_modeset_update_staged_output_state(dev);
13679 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013680
13681 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013682}
13683
13684void intel_modeset_gem_init(struct drm_device *dev)
13685{
Jesse Barnes92122782014-10-09 12:57:42 -070013686 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013687 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013688 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013689
Imre Deakae484342014-03-31 15:10:44 +030013690 mutex_lock(&dev->struct_mutex);
13691 intel_init_gt_powersave(dev);
13692 mutex_unlock(&dev->struct_mutex);
13693
Jesse Barnes92122782014-10-09 12:57:42 -070013694 /*
13695 * There may be no VBT; and if the BIOS enabled SSC we can
13696 * just keep using it to avoid unnecessary flicker. Whereas if the
13697 * BIOS isn't using it, don't assume it will work even if the VBT
13698 * indicates as much.
13699 */
13700 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13701 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13702 DREF_SSC1_ENABLE);
13703
Chris Wilson1833b132012-05-09 11:56:28 +010013704 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013705
13706 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013707
13708 /*
13709 * Make sure any fbs we allocated at startup are properly
13710 * pinned & fenced. When we do the allocation it's too early
13711 * for this.
13712 */
13713 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013714 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013715 obj = intel_fb_obj(c->primary->fb);
13716 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013717 continue;
13718
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013719 if (intel_pin_and_fence_fb_obj(c->primary,
13720 c->primary->fb,
13721 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013722 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13723 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013724 drm_framebuffer_unreference(c->primary->fb);
13725 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013726 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013727 }
13728 }
13729 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013730
13731 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013732}
13733
Imre Deak4932e2c2014-02-11 17:12:48 +020013734void intel_connector_unregister(struct intel_connector *intel_connector)
13735{
13736 struct drm_connector *connector = &intel_connector->base;
13737
13738 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013739 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013740}
13741
Jesse Barnes79e53942008-11-07 14:24:08 -080013742void intel_modeset_cleanup(struct drm_device *dev)
13743{
Jesse Barnes652c3932009-08-17 13:31:43 -070013744 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013745 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013746
Imre Deak2eb52522014-11-19 15:30:05 +020013747 intel_disable_gt_powersave(dev);
13748
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013749 intel_backlight_unregister(dev);
13750
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013751 /*
13752 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013753 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013754 * experience fancy races otherwise.
13755 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013756 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013757
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013758 /*
13759 * Due to the hpd irq storm handling the hotplug work can re-arm the
13760 * poll handlers. Hence disable polling after hpd handling is shut down.
13761 */
Keith Packardf87ea762010-10-03 19:36:26 -070013762 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013763
Jesse Barnes652c3932009-08-17 13:31:43 -070013764 mutex_lock(&dev->struct_mutex);
13765
Jesse Barnes723bfd72010-10-07 16:01:13 -070013766 intel_unregister_dsm_handler();
13767
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013768 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013769
Daniel Vetter930ebb42012-06-29 23:32:16 +020013770 ironlake_teardown_rc6(dev);
13771
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013772 mutex_unlock(&dev->struct_mutex);
13773
Chris Wilson1630fe72011-07-08 12:22:42 +010013774 /* flush any delayed tasks or pending work */
13775 flush_scheduled_work();
13776
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013777 /* destroy the backlight and sysfs files before encoders/connectors */
13778 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013779 struct intel_connector *intel_connector;
13780
13781 intel_connector = to_intel_connector(connector);
13782 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013783 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013784
Jesse Barnes79e53942008-11-07 14:24:08 -080013785 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013786
13787 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013788
13789 mutex_lock(&dev->struct_mutex);
13790 intel_cleanup_gt_powersave(dev);
13791 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013792}
13793
Dave Airlie28d52042009-09-21 14:33:58 +100013794/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013795 * Return which encoder is currently attached for connector.
13796 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013797struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013798{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013799 return &intel_attached_encoder(connector)->base;
13800}
Jesse Barnes79e53942008-11-07 14:24:08 -080013801
Chris Wilsondf0e9242010-09-09 16:20:55 +010013802void intel_connector_attach_encoder(struct intel_connector *connector,
13803 struct intel_encoder *encoder)
13804{
13805 connector->encoder = encoder;
13806 drm_mode_connector_attach_encoder(&connector->base,
13807 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013808}
Dave Airlie28d52042009-09-21 14:33:58 +100013809
13810/*
13811 * set vga decode state - true == enable VGA decode
13812 */
13813int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13814{
13815 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013816 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013817 u16 gmch_ctrl;
13818
Chris Wilson75fa0412014-02-07 18:37:02 -020013819 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13820 DRM_ERROR("failed to read control word\n");
13821 return -EIO;
13822 }
13823
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013824 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13825 return 0;
13826
Dave Airlie28d52042009-09-21 14:33:58 +100013827 if (state)
13828 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13829 else
13830 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013831
13832 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13833 DRM_ERROR("failed to write control word\n");
13834 return -EIO;
13835 }
13836
Dave Airlie28d52042009-09-21 14:33:58 +100013837 return 0;
13838}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013839
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013840struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013841
13842 u32 power_well_driver;
13843
Chris Wilson63b66e52013-08-08 15:12:06 +020013844 int num_transcoders;
13845
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013846 struct intel_cursor_error_state {
13847 u32 control;
13848 u32 position;
13849 u32 base;
13850 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013851 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013852
13853 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013854 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013855 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013856 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013857 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013858
13859 struct intel_plane_error_state {
13860 u32 control;
13861 u32 stride;
13862 u32 size;
13863 u32 pos;
13864 u32 addr;
13865 u32 surface;
13866 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013867 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013868
13869 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013870 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013871 enum transcoder cpu_transcoder;
13872
13873 u32 conf;
13874
13875 u32 htotal;
13876 u32 hblank;
13877 u32 hsync;
13878 u32 vtotal;
13879 u32 vblank;
13880 u32 vsync;
13881 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013882};
13883
13884struct intel_display_error_state *
13885intel_display_capture_error_state(struct drm_device *dev)
13886{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013887 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013888 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013889 int transcoders[] = {
13890 TRANSCODER_A,
13891 TRANSCODER_B,
13892 TRANSCODER_C,
13893 TRANSCODER_EDP,
13894 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013895 int i;
13896
Chris Wilson63b66e52013-08-08 15:12:06 +020013897 if (INTEL_INFO(dev)->num_pipes == 0)
13898 return NULL;
13899
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013900 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013901 if (error == NULL)
13902 return NULL;
13903
Imre Deak190be112013-11-25 17:15:31 +020013904 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013905 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13906
Damien Lespiau055e3932014-08-18 13:49:10 +010013907 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013908 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013909 __intel_display_power_is_enabled(dev_priv,
13910 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013911 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013912 continue;
13913
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013914 error->cursor[i].control = I915_READ(CURCNTR(i));
13915 error->cursor[i].position = I915_READ(CURPOS(i));
13916 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013917
13918 error->plane[i].control = I915_READ(DSPCNTR(i));
13919 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013920 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013921 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013922 error->plane[i].pos = I915_READ(DSPPOS(i));
13923 }
Paulo Zanonica291362013-03-06 20:03:14 -030013924 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13925 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013926 if (INTEL_INFO(dev)->gen >= 4) {
13927 error->plane[i].surface = I915_READ(DSPSURF(i));
13928 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13929 }
13930
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013931 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013932
Sonika Jindal3abfce72014-07-21 15:23:43 +053013933 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013934 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013935 }
13936
13937 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13938 if (HAS_DDI(dev_priv->dev))
13939 error->num_transcoders++; /* Account for eDP. */
13940
13941 for (i = 0; i < error->num_transcoders; i++) {
13942 enum transcoder cpu_transcoder = transcoders[i];
13943
Imre Deakddf9c532013-11-27 22:02:02 +020013944 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013945 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013946 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013947 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013948 continue;
13949
Chris Wilson63b66e52013-08-08 15:12:06 +020013950 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13951
13952 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13953 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13954 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13955 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13956 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13957 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13958 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013959 }
13960
13961 return error;
13962}
13963
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013964#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13965
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013966void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013967intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013968 struct drm_device *dev,
13969 struct intel_display_error_state *error)
13970{
Damien Lespiau055e3932014-08-18 13:49:10 +010013971 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013972 int i;
13973
Chris Wilson63b66e52013-08-08 15:12:06 +020013974 if (!error)
13975 return;
13976
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013977 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013978 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013979 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013980 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013981 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013982 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013983 err_printf(m, " Power: %s\n",
13984 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013985 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013986 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013987
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013988 err_printf(m, "Plane [%d]:\n", i);
13989 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13990 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013991 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013992 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13993 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013994 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013995 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013996 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013997 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013998 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13999 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014000 }
14001
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014002 err_printf(m, "Cursor [%d]:\n", i);
14003 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14004 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14005 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014006 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014007
14008 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014009 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014010 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014011 err_printf(m, " Power: %s\n",
14012 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014013 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14014 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14015 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14016 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14017 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14018 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14019 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14020 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014021}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014022
14023void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14024{
14025 struct intel_crtc *crtc;
14026
14027 for_each_intel_crtc(dev, crtc) {
14028 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014029
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014030 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014031
14032 work = crtc->unpin_work;
14033
14034 if (work && work->event &&
14035 work->event->base.file_priv == file) {
14036 kfree(work->event);
14037 work->event = NULL;
14038 }
14039
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014040 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014041 }
14042}