blob: 98cd20adac1f50de499d24b1cca4761b5be7d2af [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020079 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020098 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800101static void intel_begin_crtc_commit(struct drm_crtc *crtc);
102static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100103
Dave Airlie0e32b392014-05-02 14:02:48 +1000104static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
105{
106 if (!connector->mst_port)
107 return connector->encoder;
108 else
109 return &connector->mst_port->mst_encoders[pipe]->base;
110}
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800114} intel_range_t;
115
116typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400117 int dot_limit;
118 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800119} intel_p2_t;
120
Ma Lingd4906092009-03-18 20:13:27 +0800121typedef struct intel_limit intel_limit_t;
122struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400123 intel_range_t dot, vco, n, m, m1, m2, p, p1;
124 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800125};
Jesse Barnes79e53942008-11-07 14:24:08 -0800126
Daniel Vetterd2acd212012-10-20 20:57:43 +0200127int
128intel_pch_rawclk(struct drm_device *dev)
129{
130 struct drm_i915_private *dev_priv = dev->dev_private;
131
132 WARN_ON(!HAS_PCH_SPLIT(dev));
133
134 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
135}
136
Chris Wilson021357a2010-09-07 20:54:59 +0100137static inline u32 /* units of 100MHz */
138intel_fdi_link_freq(struct drm_device *dev)
139{
Chris Wilson8b99e682010-10-13 09:59:17 +0100140 if (IS_GEN5(dev)) {
141 struct drm_i915_private *dev_priv = dev->dev_private;
142 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
143 } else
144 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100145}
146
Daniel Vetter5d536e22013-07-06 12:52:06 +0200147static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200149 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200150 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400151 .m = { .min = 96, .max = 140 },
152 .m1 = { .min = 18, .max = 26 },
153 .m2 = { .min = 6, .max = 16 },
154 .p = { .min = 4, .max = 128 },
155 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 165000,
157 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700158};
159
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160static const intel_limit_t intel_limits_i8xx_dvo = {
161 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200162 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200163 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200164 .m = { .min = 96, .max = 140 },
165 .m1 = { .min = 18, .max = 26 },
166 .m2 = { .min = 6, .max = 16 },
167 .p = { .min = 4, .max = 128 },
168 .p1 = { .min = 2, .max = 33 },
169 .p2 = { .dot_limit = 165000,
170 .p2_slow = 4, .p2_fast = 4 },
171};
172
Keith Packarde4b36692009-06-05 19:22:17 -0700173static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400174 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200175 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200176 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400177 .m = { .min = 96, .max = 140 },
178 .m1 = { .min = 18, .max = 26 },
179 .m2 = { .min = 6, .max = 16 },
180 .p = { .min = 4, .max = 128 },
181 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700182 .p2 = { .dot_limit = 165000,
183 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700184};
Eric Anholt273e27c2011-03-30 13:01:10 -0700185
Keith Packarde4b36692009-06-05 19:22:17 -0700186static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400187 .dot = { .min = 20000, .max = 400000 },
188 .vco = { .min = 1400000, .max = 2800000 },
189 .n = { .min = 1, .max = 6 },
190 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100191 .m1 = { .min = 8, .max = 18 },
192 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400193 .p = { .min = 5, .max = 80 },
194 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .p2 = { .dot_limit = 200000,
196 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400200 .dot = { .min = 20000, .max = 400000 },
201 .vco = { .min = 1400000, .max = 2800000 },
202 .n = { .min = 1, .max = 6 },
203 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100204 .m1 = { .min = 8, .max = 18 },
205 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 .p = { .min = 7, .max = 98 },
207 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700208 .p2 = { .dot_limit = 112000,
209 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700210};
211
Eric Anholt273e27c2011-03-30 13:01:10 -0700212
Keith Packarde4b36692009-06-05 19:22:17 -0700213static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 25000, .max = 270000 },
215 .vco = { .min = 1750000, .max = 3500000},
216 .n = { .min = 1, .max = 4 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 10, .max = 30 },
221 .p1 = { .min = 1, .max = 3},
222 .p2 = { .dot_limit = 270000,
223 .p2_slow = 10,
224 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800225 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 22000, .max = 400000 },
230 .vco = { .min = 1750000, .max = 3500000},
231 .n = { .min = 1, .max = 4 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 16, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 5, .max = 80 },
236 .p1 = { .min = 1, .max = 8},
237 .p2 = { .dot_limit = 165000,
238 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
241static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 .dot = { .min = 20000, .max = 115000 },
243 .vco = { .min = 1750000, .max = 3500000 },
244 .n = { .min = 1, .max = 3 },
245 .m = { .min = 104, .max = 138 },
246 .m1 = { .min = 17, .max = 23 },
247 .m2 = { .min = 5, .max = 11 },
248 .p = { .min = 28, .max = 112 },
249 .p1 = { .min = 2, .max = 8 },
250 .p2 = { .dot_limit = 0,
251 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800252 },
Keith Packarde4b36692009-06-05 19:22:17 -0700253};
254
255static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700256 .dot = { .min = 80000, .max = 224000 },
257 .vco = { .min = 1750000, .max = 3500000 },
258 .n = { .min = 1, .max = 3 },
259 .m = { .min = 104, .max = 138 },
260 .m1 = { .min = 17, .max = 23 },
261 .m2 = { .min = 5, .max = 11 },
262 .p = { .min = 14, .max = 42 },
263 .p1 = { .min = 2, .max = 6 },
264 .p2 = { .dot_limit = 0,
265 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800266 },
Keith Packarde4b36692009-06-05 19:22:17 -0700267};
268
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500269static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400270 .dot = { .min = 20000, .max = 400000},
271 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400273 .n = { .min = 3, .max = 6 },
274 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700275 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400276 .m1 = { .min = 0, .max = 0 },
277 .m2 = { .min = 0, .max = 254 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700280 .p2 = { .dot_limit = 200000,
281 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700282};
283
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500284static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400285 .dot = { .min = 20000, .max = 400000 },
286 .vco = { .min = 1700000, .max = 3500000 },
287 .n = { .min = 3, .max = 6 },
288 .m = { .min = 2, .max = 256 },
289 .m1 = { .min = 0, .max = 0 },
290 .m2 = { .min = 0, .max = 254 },
291 .p = { .min = 7, .max = 112 },
292 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .p2 = { .dot_limit = 112000,
294 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700295};
296
Eric Anholt273e27c2011-03-30 13:01:10 -0700297/* Ironlake / Sandybridge
298 *
299 * We calculate clock using (register_value + 2) for N/M1/M2, so here
300 * the range value for them is (actual_value - 2).
301 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800302static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 5 },
306 .m = { .min = 79, .max = 127 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 5, .max = 80 },
310 .p1 = { .min = 1, .max = 8 },
311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700313};
314
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800315static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700316 .dot = { .min = 25000, .max = 350000 },
317 .vco = { .min = 1760000, .max = 3510000 },
318 .n = { .min = 1, .max = 3 },
319 .m = { .min = 79, .max = 118 },
320 .m1 = { .min = 12, .max = 22 },
321 .m2 = { .min = 5, .max = 9 },
322 .p = { .min = 28, .max = 112 },
323 .p1 = { .min = 2, .max = 8 },
324 .p2 = { .dot_limit = 225000,
325 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 127 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 56 },
336 .p1 = { .min = 2, .max = 8 },
337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800339};
340
Eric Anholt273e27c2011-03-30 13:01:10 -0700341/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800342static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700343 .dot = { .min = 25000, .max = 350000 },
344 .vco = { .min = 1760000, .max = 3510000 },
345 .n = { .min = 1, .max = 2 },
346 .m = { .min = 79, .max = 126 },
347 .m1 = { .min = 12, .max = 22 },
348 .m2 = { .min = 5, .max = 9 },
349 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400350 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700351 .p2 = { .dot_limit = 225000,
352 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800353};
354
355static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700356 .dot = { .min = 25000, .max = 350000 },
357 .vco = { .min = 1760000, .max = 3510000 },
358 .n = { .min = 1, .max = 3 },
359 .m = { .min = 79, .max = 126 },
360 .m1 = { .min = 12, .max = 22 },
361 .m2 = { .min = 5, .max = 9 },
362 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400363 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700364 .p2 = { .dot_limit = 225000,
365 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800366};
367
Ville Syrjälädc730512013-09-24 21:26:30 +0300368static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300369 /*
370 * These are the data rate limits (measured in fast clocks)
371 * since those are the strictest limits we have. The fast
372 * clock and actual rate limits are more relaxed, so checking
373 * them would make no difference.
374 */
375 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200376 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700377 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .m1 = { .min = 2, .max = 3 },
379 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300380 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300381 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700382};
383
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300384static const intel_limit_t intel_limits_chv = {
385 /*
386 * These are the data rate limits (measured in fast clocks)
387 * since those are the strictest limits we have. The fast
388 * clock and actual rate limits are more relaxed, so checking
389 * them would make no difference.
390 */
391 .dot = { .min = 25000 * 5, .max = 540000 * 5},
392 .vco = { .min = 4860000, .max = 6700000 },
393 .n = { .min = 1, .max = 1 },
394 .m1 = { .min = 2, .max = 2 },
395 .m2 = { .min = 24 << 22, .max = 175 << 22 },
396 .p1 = { .min = 2, .max = 4 },
397 .p2 = { .p2_slow = 1, .p2_fast = 14 },
398};
399
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300400static void vlv_clock(int refclk, intel_clock_t *clock)
401{
402 clock->m = clock->m1 * clock->m2;
403 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200404 if (WARN_ON(clock->n == 0 || clock->p == 0))
405 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300406 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
407 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300408}
409
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300410/**
411 * Returns whether any output on the specified pipe is of the specified type
412 */
Damien Lespiau40935612014-10-29 11:16:59 +0000413bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300415 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416 struct intel_encoder *encoder;
417
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300418 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300419 if (encoder->type == type)
420 return true;
421
422 return false;
423}
424
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200425/**
426 * Returns whether any output on the specified pipe will have the specified
427 * type after a staged modeset is complete, i.e., the same as
428 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
429 * encoder->crtc.
430 */
431static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
432{
433 struct drm_device *dev = crtc->base.dev;
434 struct intel_encoder *encoder;
435
436 for_each_intel_encoder(dev, encoder)
437 if (encoder->new_crtc == crtc && encoder->type == type)
438 return true;
439
440 return false;
441}
442
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300443static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000444 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300446 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800448
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200449 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100450 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000451 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800452 limit = &intel_limits_ironlake_dual_lvds_100m;
453 else
454 limit = &intel_limits_ironlake_dual_lvds;
455 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000456 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800457 limit = &intel_limits_ironlake_single_lvds_100m;
458 else
459 limit = &intel_limits_ironlake_single_lvds;
460 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200461 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800462 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800463
464 return limit;
465}
466
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800468{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800470 const intel_limit_t *limit;
471
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200472 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100473 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800475 else
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200477 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
478 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200480 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484
485 return limit;
486}
487
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 const intel_limit_t *limit;
492
Eric Anholtbad720f2009-10-22 16:11:14 -0700493 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000494 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800495 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800496 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200498 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800500 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300502 } else if (IS_CHERRYVIEW(dev)) {
503 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700504 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300505 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200507 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 limit = &intel_limits_i9xx_lvds;
509 else
510 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800511 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200516 else
517 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800518 }
519 return limit;
520}
521
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500522/* m1 is reserved as 0 in Pineview, n is a ring counter */
523static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800524{
Shaohua Li21778322009-02-23 15:19:16 +0800525 clock->m = clock->m2 + 2;
526 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200527 if (WARN_ON(clock->n == 0 || clock->p == 0))
528 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300529 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
530 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800531}
532
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200533static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
534{
535 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
536}
537
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200538static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800539{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200540 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200542 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
543 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300544 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
545 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800546}
547
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300548static void chv_clock(int refclk, intel_clock_t *clock)
549{
550 clock->m = clock->m1 * clock->m2;
551 clock->p = clock->p1 * clock->p2;
552 if (WARN_ON(clock->n == 0 || clock->p == 0))
553 return;
554 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
555 clock->n << 22);
556 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
557}
558
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800559#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800560/**
561 * Returns whether the given set of divisors are valid for a given refclk with
562 * the given connectors.
563 */
564
Chris Wilson1b894b52010-12-14 20:04:54 +0000565static bool intel_PLL_is_valid(struct drm_device *dev,
566 const intel_limit_t *limit,
567 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800568{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300569 if (clock->n < limit->n.min || limit->n.max < clock->n)
570 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300577
578 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
579 if (clock->m1 <= clock->m2)
580 INTELPllInvalid("m1 <= m2\n");
581
582 if (!IS_VALLEYVIEW(dev)) {
583 if (clock->p < limit->p.min || limit->p.max < clock->p)
584 INTELPllInvalid("p out of range\n");
585 if (clock->m < limit->m.min || limit->m.max < clock->m)
586 INTELPllInvalid("m out of range\n");
587 }
588
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400590 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
592 * connector, etc., rather than just a single range.
593 */
594 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400595 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800596
597 return true;
598}
599
Ma Lingd4906092009-03-18 20:13:27 +0800600static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300601i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800602 int target, int refclk, intel_clock_t *match_clock,
603 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800604{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300605 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800606 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 int err = target;
608
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200609 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800610 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100611 * For LVDS just rely on its current settings for dual-channel.
612 * We haven't figured out how to reliably set up different
613 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100615 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 clock.p2 = limit->p2.p2_fast;
617 else
618 clock.p2 = limit->p2.p2_slow;
619 } else {
620 if (target < limit->p2.dot_limit)
621 clock.p2 = limit->p2.p2_slow;
622 else
623 clock.p2 = limit->p2.p2_fast;
624 }
625
Akshay Joshi0206e352011-08-16 15:34:10 -0400626 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800627
Zhao Yakui42158662009-11-20 11:24:18 +0800628 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
629 clock.m1++) {
630 for (clock.m2 = limit->m2.min;
631 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200632 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800633 break;
634 for (clock.n = limit->n.min;
635 clock.n <= limit->n.max; clock.n++) {
636 for (clock.p1 = limit->p1.min;
637 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800638 int this_err;
639
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200640 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000641 if (!intel_PLL_is_valid(dev, limit,
642 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800644 if (match_clock &&
645 clock.p != match_clock->p)
646 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
648 this_err = abs(clock.dot - target);
649 if (this_err < err) {
650 *best_clock = clock;
651 err = this_err;
652 }
653 }
654 }
655 }
656 }
657
658 return (err != target);
659}
660
Ma Lingd4906092009-03-18 20:13:27 +0800661static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300662pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200663 int target, int refclk, intel_clock_t *match_clock,
664 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300666 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667 intel_clock_t clock;
668 int err = target;
669
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200670 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 /*
672 * For LVDS just rely on its current settings for dual-channel.
673 * We haven't figured out how to reliably set up different
674 * single/dual channel state, if we even can.
675 */
676 if (intel_is_dual_link_lvds(dev))
677 clock.p2 = limit->p2.p2_fast;
678 else
679 clock.p2 = limit->p2.p2_slow;
680 } else {
681 if (target < limit->p2.dot_limit)
682 clock.p2 = limit->p2.p2_slow;
683 else
684 clock.p2 = limit->p2.p2_fast;
685 }
686
687 memset(best_clock, 0, sizeof(*best_clock));
688
689 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
690 clock.m1++) {
691 for (clock.m2 = limit->m2.min;
692 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200693 for (clock.n = limit->n.min;
694 clock.n <= limit->n.max; clock.n++) {
695 for (clock.p1 = limit->p1.min;
696 clock.p1 <= limit->p1.max; clock.p1++) {
697 int this_err;
698
699 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800700 if (!intel_PLL_is_valid(dev, limit,
701 &clock))
702 continue;
703 if (match_clock &&
704 clock.p != match_clock->p)
705 continue;
706
707 this_err = abs(clock.dot - target);
708 if (this_err < err) {
709 *best_clock = clock;
710 err = this_err;
711 }
712 }
713 }
714 }
715 }
716
717 return (err != target);
718}
719
Ma Lingd4906092009-03-18 20:13:27 +0800720static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300721g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200722 int target, int refclk, intel_clock_t *match_clock,
723 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800724{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300725 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800726 intel_clock_t clock;
727 int max_n;
728 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400729 /* approximately equals target * 0.00585 */
730 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800731 found = false;
732
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200733 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100734 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800735 clock.p2 = limit->p2.p2_fast;
736 else
737 clock.p2 = limit->p2.p2_slow;
738 } else {
739 if (target < limit->p2.dot_limit)
740 clock.p2 = limit->p2.p2_slow;
741 else
742 clock.p2 = limit->p2.p2_fast;
743 }
744
745 memset(best_clock, 0, sizeof(*best_clock));
746 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.m1 = limit->m1.max;
751 clock.m1 >= limit->m1.min; clock.m1--) {
752 for (clock.m2 = limit->m2.max;
753 clock.m2 >= limit->m2.min; clock.m2--) {
754 for (clock.p1 = limit->p1.max;
755 clock.p1 >= limit->p1.min; clock.p1--) {
756 int this_err;
757
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200758 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000759 if (!intel_PLL_is_valid(dev, limit,
760 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800761 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000762
763 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800764 if (this_err < err_most) {
765 *best_clock = clock;
766 err_most = this_err;
767 max_n = clock.n;
768 found = true;
769 }
770 }
771 }
772 }
773 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800774 return found;
775}
Ma Lingd4906092009-03-18 20:13:27 +0800776
Zhenyu Wang2c072452009-06-05 15:38:42 +0800777static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300778vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200779 int target, int refclk, intel_clock_t *match_clock,
780 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700781{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300782 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300785 /* min update 19.2 MHz */
786 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300787 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 target *= 5; /* fast clock */
790
791 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700792
793 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300794 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300795 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300796 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300797 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700799 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300801 unsigned int ppm, diff;
802
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
804 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300805
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 vlv_clock(refclk, &clock);
807
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300808 if (!intel_PLL_is_valid(dev, limit,
809 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300810 continue;
811
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300812 diff = abs(clock.dot - target);
813 ppm = div_u64(1000000ULL * diff, target);
814
815 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300816 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300817 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300818 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300819 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300820
Ville Syrjäläc6861222013-09-24 21:26:21 +0300821 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300822 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300823 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300824 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700825 }
826 }
827 }
828 }
829 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300831 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700832}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700833
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300835chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300836 int target, int refclk, intel_clock_t *match_clock,
837 intel_clock_t *best_clock)
838{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300839 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300840 intel_clock_t clock;
841 uint64_t m2;
842 int found = false;
843
844 memset(best_clock, 0, sizeof(*best_clock));
845
846 /*
847 * Based on hardware doc, the n always set to 1, and m1 always
848 * set to 2. If requires to support 200Mhz refclk, we need to
849 * revisit this because n may not 1 anymore.
850 */
851 clock.n = 1, clock.m1 = 2;
852 target *= 5; /* fast clock */
853
854 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
855 for (clock.p2 = limit->p2.p2_fast;
856 clock.p2 >= limit->p2.p2_slow;
857 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
858
859 clock.p = clock.p1 * clock.p2;
860
861 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
862 clock.n) << 22, refclk * clock.m1);
863
864 if (m2 > INT_MAX/clock.m1)
865 continue;
866
867 clock.m2 = m2;
868
869 chv_clock(refclk, &clock);
870
871 if (!intel_PLL_is_valid(dev, limit, &clock))
872 continue;
873
874 /* based on hardware requirement, prefer bigger p
875 */
876 if (clock.p > best_clock->p) {
877 *best_clock = clock;
878 found = true;
879 }
880 }
881 }
882
883 return found;
884}
885
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300886bool intel_crtc_active(struct drm_crtc *crtc)
887{
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
890 /* Be paranoid as we can arrive here with only partial
891 * state retrieved from the hardware during setup.
892 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100893 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300894 * as Haswell has gained clock readout/fastboot support.
895 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000896 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300897 * properly reconstruct framebuffers.
898 */
Matt Roperf4510a22014-04-01 15:22:40 -0700899 return intel_crtc->active && crtc->primary->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200900 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300901}
902
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200903enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
904 enum pipe pipe)
905{
906 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200909 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200910}
911
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300912static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 u32 reg = PIPEDSL(pipe);
916 u32 line1, line2;
917 u32 line_mask;
918
919 if (IS_GEN2(dev))
920 line_mask = DSL_LINEMASK_GEN2;
921 else
922 line_mask = DSL_LINEMASK_GEN3;
923
924 line1 = I915_READ(reg) & line_mask;
925 mdelay(5);
926 line2 = I915_READ(reg) & line_mask;
927
928 return line1 == line2;
929}
930
Keith Packardab7ad7f2010-10-03 00:33:06 -0700931/*
932 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300933 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934 *
935 * After disabling a pipe, we can't wait for vblank in the usual way,
936 * spinning on the vblank interrupt status bit, since we won't actually
937 * see an interrupt when the pipe is disabled.
938 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 * On Gen4 and above:
940 * wait for the pipe register state bit to turn off
941 *
942 * Otherwise:
943 * wait for the display line value to settle (it usually
944 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100945 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700950 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200951 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300952 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700953
Keith Packardab7ad7f2010-10-03 00:33:06 -0700954 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200955 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700956
Keith Packardab7ad7f2010-10-03 00:33:06 -0700957 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100958 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
959 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200960 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700961 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300963 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200964 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700965 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800966}
967
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000968/*
969 * ibx_digital_port_connected - is the specified port connected?
970 * @dev_priv: i915 private structure
971 * @port: the port to test
972 *
973 * Returns true if @port is connected, false otherwise.
974 */
975bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
976 struct intel_digital_port *port)
977{
978 u32 bit;
979
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200981 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000982 case PORT_B:
983 bit = SDE_PORTB_HOTPLUG;
984 break;
985 case PORT_C:
986 bit = SDE_PORTC_HOTPLUG;
987 break;
988 case PORT_D:
989 bit = SDE_PORTD_HOTPLUG;
990 break;
991 default:
992 return true;
993 }
994 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200995 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000996 case PORT_B:
997 bit = SDE_PORTB_HOTPLUG_CPT;
998 break;
999 case PORT_C:
1000 bit = SDE_PORTC_HOTPLUG_CPT;
1001 break;
1002 case PORT_D:
1003 bit = SDE_PORTD_HOTPLUG_CPT;
1004 break;
1005 default:
1006 return true;
1007 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001008 }
1009
1010 return I915_READ(SDEISR) & bit;
1011}
1012
Jesse Barnesb24e7172011-01-04 15:09:30 -08001013static const char *state_string(bool enabled)
1014{
1015 return enabled ? "on" : "off";
1016}
1017
1018/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001019void assert_pll(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001021{
1022 int reg;
1023 u32 val;
1024 bool cur_state;
1025
1026 reg = DPLL(pipe);
1027 val = I915_READ(reg);
1028 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001029 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001030 "PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001033
Jani Nikula23538ef2013-08-27 15:12:22 +03001034/* XXX: the dsi pll is shared between MIPI DSI ports */
1035static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1036{
1037 u32 val;
1038 bool cur_state;
1039
1040 mutex_lock(&dev_priv->dpio_lock);
1041 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1042 mutex_unlock(&dev_priv->dpio_lock);
1043
1044 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001045 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001046 "DSI PLL state assertion failure (expected %s, current %s)\n",
1047 state_string(state), state_string(cur_state));
1048}
1049#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1050#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1051
Daniel Vetter55607e82013-06-16 21:42:39 +02001052struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001053intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001054{
Daniel Vettere2b78262013-06-07 23:10:03 +02001055 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1056
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001057 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001058 return NULL;
1059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001060 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001061}
1062
Jesse Barnesb24e7172011-01-04 15:09:30 -08001063/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_shared_dpll(struct drm_i915_private *dev_priv,
1065 struct intel_shared_dpll *pll,
1066 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001067{
Jesse Barnes040484a2011-01-03 12:14:26 -08001068 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001069 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Chris Wilson92b27b02012-05-20 18:10:50 +01001071 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001072 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001073 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001074
Daniel Vetter53589012013-06-05 13:34:16 +02001075 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001076 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001077 "%s assertion failure (expected %s, current %s)\n",
1078 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001079}
Jesse Barnes040484a2011-01-03 12:14:26 -08001080
1081static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1082 enum pipe pipe, bool state)
1083{
1084 int reg;
1085 u32 val;
1086 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001087 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1088 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001089
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001090 if (HAS_DDI(dev_priv->dev)) {
1091 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001094 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001095 } else {
1096 reg = FDI_TX_CTL(pipe);
1097 val = I915_READ(reg);
1098 cur_state = !!(val & FDI_TX_ENABLE);
1099 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001100 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001101 "FDI TX state assertion failure (expected %s, current %s)\n",
1102 state_string(state), state_string(cur_state));
1103}
1104#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1105#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1106
1107static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state)
1109{
1110 int reg;
1111 u32 val;
1112 bool cur_state;
1113
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001114 reg = FDI_RX_CTL(pipe);
1115 val = I915_READ(reg);
1116 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001117 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001118 "FDI RX state assertion failure (expected %s, current %s)\n",
1119 state_string(state), state_string(cur_state));
1120}
1121#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1122#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1123
1124static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1125 enum pipe pipe)
1126{
1127 int reg;
1128 u32 val;
1129
1130 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001131 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 return;
1133
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001136 return;
1137
Jesse Barnes040484a2011-01-03 12:14:26 -08001138 reg = FDI_TX_CTL(pipe);
1139 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001140 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001141}
1142
Daniel Vetter55607e82013-06-16 21:42:39 +02001143void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1144 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001145{
1146 int reg;
1147 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001148 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001149
1150 reg = FDI_RX_CTL(pipe);
1151 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001153 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001154 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1155 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001156}
1157
Daniel Vetterb680c372014-09-19 18:27:27 +02001158void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1159 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001160{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001161 struct drm_device *dev = dev_priv->dev;
1162 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001163 u32 val;
1164 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001165 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (WARN_ON(HAS_DDI(dev)))
1168 return;
1169
1170 if (HAS_PCH_SPLIT(dev)) {
1171 u32 port_sel;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001174 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1175
1176 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1177 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1178 panel_pipe = PIPE_B;
1179 /* XXX: else fix for eDP */
1180 } else if (IS_VALLEYVIEW(dev)) {
1181 /* presumably write lock depends on pipe, not port select */
1182 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1183 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001184 } else {
1185 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001186 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1187 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001188 }
1189
1190 val = I915_READ(pp_reg);
1191 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001192 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 locked = false;
1194
Rob Clarke2c719b2014-12-15 13:56:32 -05001195 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001197 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001198}
1199
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001200static void assert_cursor(struct drm_i915_private *dev_priv,
1201 enum pipe pipe, bool state)
1202{
1203 struct drm_device *dev = dev_priv->dev;
1204 bool cur_state;
1205
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001207 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001208 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001209 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001210
Rob Clarke2c719b2014-12-15 13:56:32 -05001211 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001212 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1213 pipe_name(pipe), state_string(state), state_string(cur_state));
1214}
1215#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1216#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1217
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001218void assert_pipe(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001220{
1221 int reg;
1222 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001223 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001224 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1225 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001227 /* if we need the pipe quirk it must be always on */
1228 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1229 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001230 state = true;
1231
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001232 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001233 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001234 cur_state = false;
1235 } else {
1236 reg = PIPECONF(cpu_transcoder);
1237 val = I915_READ(reg);
1238 cur_state = !!(val & PIPECONF_ENABLE);
1239 }
1240
Rob Clarke2c719b2014-12-15 13:56:32 -05001241 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001242 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001243 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001244}
1245
Chris Wilson931872f2012-01-16 23:01:13 +00001246static void assert_plane(struct drm_i915_private *dev_priv,
1247 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248{
1249 int reg;
1250 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001251 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001252
1253 reg = DSPCNTR(plane);
1254 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001255 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001257 "plane %c assertion failure (expected %s, current %s)\n",
1258 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259}
1260
Chris Wilson931872f2012-01-16 23:01:13 +00001261#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1262#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1263
Jesse Barnesb24e7172011-01-04 15:09:30 -08001264static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1265 enum pipe pipe)
1266{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001267 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 int reg, i;
1269 u32 val;
1270 int cur_pipe;
1271
Ville Syrjälä653e1022013-06-04 13:49:05 +03001272 /* Primary planes are fixed to pipes on gen4+ */
1273 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001274 reg = DSPCNTR(pipe);
1275 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001276 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001277 "plane %c assertion failure, should be disabled but not\n",
1278 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001280 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001281
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001283 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001284 reg = DSPCNTR(i);
1285 val = I915_READ(reg);
1286 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1287 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001288 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001289 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1290 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001291 }
1292}
1293
Jesse Barnes19332d72013-03-28 09:55:38 -07001294static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1295 enum pipe pipe)
1296{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001297 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001298 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001299 u32 val;
1300
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001301 if (INTEL_INFO(dev)->gen >= 9) {
1302 for_each_sprite(pipe, sprite) {
1303 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001304 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001305 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1306 sprite, pipe_name(pipe));
1307 }
1308 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001309 for_each_sprite(pipe, sprite) {
1310 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001312 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001314 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001315 }
1316 } else if (INTEL_INFO(dev)->gen >= 7) {
1317 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001318 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001320 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001321 plane_name(pipe), pipe_name(pipe));
1322 } else if (INTEL_INFO(dev)->gen >= 5) {
1323 reg = DVSCNTR(pipe);
1324 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001325 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001326 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1327 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001328 }
1329}
1330
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001331static void assert_vblank_disabled(struct drm_crtc *crtc)
1332{
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001334 drm_crtc_vblank_put(crtc);
1335}
1336
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001337static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001338{
1339 u32 val;
1340 bool enabled;
1341
Rob Clarke2c719b2014-12-15 13:56:32 -05001342 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001343
Jesse Barnes92f25842011-01-04 15:09:34 -08001344 val = I915_READ(PCH_DREF_CONTROL);
1345 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1346 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001347 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001348}
1349
Daniel Vetterab9412b2013-05-03 11:49:46 +02001350static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001352{
1353 int reg;
1354 u32 val;
1355 bool enabled;
1356
Daniel Vetterab9412b2013-05-03 11:49:46 +02001357 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001358 val = I915_READ(reg);
1359 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001360 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001361 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1362 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001363}
1364
Keith Packard4e634382011-08-06 10:39:45 -07001365static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001367{
1368 if ((val & DP_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1373 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1374 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1375 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1378 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001379 } else {
1380 if ((val & DP_PIPE_MASK) != (pipe << 30))
1381 return false;
1382 }
1383 return true;
1384}
1385
Keith Packard1519b992011-08-06 10:35:34 -07001386static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001389 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001393 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001394 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001395 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1396 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1397 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001398 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001399 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001400 return false;
1401 }
1402 return true;
1403}
1404
1405static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1406 enum pipe pipe, u32 val)
1407{
1408 if ((val & LVDS_PORT_EN) == 0)
1409 return false;
1410
1411 if (HAS_PCH_CPT(dev_priv->dev)) {
1412 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1413 return false;
1414 } else {
1415 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1416 return false;
1417 }
1418 return true;
1419}
1420
1421static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1422 enum pipe pipe, u32 val)
1423{
1424 if ((val & ADPA_DAC_ENABLE) == 0)
1425 return false;
1426 if (HAS_PCH_CPT(dev_priv->dev)) {
1427 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1428 return false;
1429 } else {
1430 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1431 return false;
1432 }
1433 return true;
1434}
1435
Jesse Barnes291906f2011-02-02 12:28:03 -08001436static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001437 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001438{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001439 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001440 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001443
Rob Clarke2c719b2014-12-15 13:56:32 -05001444 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001445 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001446 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001447}
1448
1449static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1450 enum pipe pipe, int reg)
1451{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001452 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001453 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001454 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001455 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001456
Rob Clarke2c719b2014-12-15 13:56:32 -05001457 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001458 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001459 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001460}
1461
1462static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1463 enum pipe pipe)
1464{
1465 int reg;
1466 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001467
Keith Packardf0575e92011-07-25 22:12:43 -07001468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1469 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1470 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001471
1472 reg = PCH_ADPA;
1473 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001474 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001475 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001476 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001477
1478 reg = PCH_LVDS;
1479 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001480 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001481 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001482 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001483
Paulo Zanonie2debe92013-02-18 19:00:27 -03001484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1485 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1486 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001487}
1488
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001489static void intel_init_dpio(struct drm_device *dev)
1490{
1491 struct drm_i915_private *dev_priv = dev->dev_private;
1492
1493 if (!IS_VALLEYVIEW(dev))
1494 return;
1495
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001496 /*
1497 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1498 * CHV x1 PHY (DP/HDMI D)
1499 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1500 */
1501 if (IS_CHERRYVIEW(dev)) {
1502 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1504 } else {
1505 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1506 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001507}
1508
Ville Syrjäläd288f652014-10-28 13:20:22 +02001509static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001510 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001511{
Daniel Vetter426115c2013-07-11 22:13:42 +02001512 struct drm_device *dev = crtc->base.dev;
1513 struct drm_i915_private *dev_priv = dev->dev_private;
1514 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001515 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001518
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001519 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001520 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1521
1522 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001523 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526 I915_WRITE(reg, dpll);
1527 POSTING_READ(reg);
1528 udelay(150);
1529
1530 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1531 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1532
Ville Syrjäläd288f652014-10-28 13:20:22 +02001533 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001534 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001535
1536 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001537 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001538 POSTING_READ(reg);
1539 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541 POSTING_READ(reg);
1542 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001544 POSTING_READ(reg);
1545 udelay(150); /* wait for warmup */
1546}
1547
Ville Syrjäläd288f652014-10-28 13:20:22 +02001548static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001549 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001550{
1551 struct drm_device *dev = crtc->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
1553 int pipe = crtc->pipe;
1554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555 u32 tmp;
1556
1557 assert_pipe_disabled(dev_priv, crtc->pipe);
1558
1559 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1560
1561 mutex_lock(&dev_priv->dpio_lock);
1562
1563 /* Enable back the 10bit clock to display controller */
1564 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1565 tmp |= DPIO_DCLKP_EN;
1566 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1567
1568 /*
1569 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1570 */
1571 udelay(1);
1572
1573 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001574 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001575
1576 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001577 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001578 DRM_ERROR("PLL %d failed to lock\n", pipe);
1579
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001581 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001582 POSTING_READ(DPLL_MD(pipe));
1583
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 mutex_unlock(&dev_priv->dpio_lock);
1585}
1586
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001587static int intel_num_dvo_pipes(struct drm_device *dev)
1588{
1589 struct intel_crtc *crtc;
1590 int count = 0;
1591
1592 for_each_intel_crtc(dev, crtc)
1593 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001594 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001595
1596 return count;
1597}
1598
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001600{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001601 struct drm_device *dev = crtc->base.dev;
1602 struct drm_i915_private *dev_priv = dev->dev_private;
1603 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001604 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001607
1608 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001609 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001610
1611 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001612 if (IS_MOBILE(dev) && !IS_I830(dev))
1613 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001614
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001615 /* Enable DVO 2x clock on both PLLs if necessary */
1616 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1617 /*
1618 * It appears to be important that we don't enable this
1619 * for the current pipe before otherwise configuring the
1620 * PLL. No idea how this should be handled if multiple
1621 * DVO outputs are enabled simultaneosly.
1622 */
1623 dpll |= DPLL_DVO_2X_MODE;
1624 I915_WRITE(DPLL(!crtc->pipe),
1625 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1626 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627
1628 /* Wait for the clocks to stabilize. */
1629 POSTING_READ(reg);
1630 udelay(150);
1631
1632 if (INTEL_INFO(dev)->gen >= 4) {
1633 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001634 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001635 } else {
1636 /* The pixel multiplier can only be updated once the
1637 * DPLL is enabled and the clocks are stable.
1638 *
1639 * So write it again.
1640 */
1641 I915_WRITE(reg, dpll);
1642 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643
1644 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001652 POSTING_READ(reg);
1653 udelay(150); /* wait for warmup */
1654}
1655
1656/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001657 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001658 * @dev_priv: i915 private structure
1659 * @pipe: pipe PLL to disable
1660 *
1661 * Disable the PLL for @pipe, making sure the pipe is off first.
1662 *
1663 * Note! This is for pre-ILK only.
1664 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001666{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001667 struct drm_device *dev = crtc->base.dev;
1668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 enum pipe pipe = crtc->pipe;
1670
1671 /* Disable DVO 2x clock on both PLLs if necessary */
1672 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001673 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001674 intel_num_dvo_pipes(dev) == 1) {
1675 I915_WRITE(DPLL(PIPE_B),
1676 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1677 I915_WRITE(DPLL(PIPE_A),
1678 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1679 }
1680
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001681 /* Don't disable pipe or pipe PLLs if needed */
1682 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1683 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001684 return;
1685
1686 /* Make sure the pipe isn't still relying on us */
1687 assert_pipe_disabled(dev_priv, pipe);
1688
Daniel Vetter50b44a42013-06-05 13:34:33 +02001689 I915_WRITE(DPLL(pipe), 0);
1690 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691}
1692
Jesse Barnesf6071162013-10-01 10:41:38 -07001693static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 u32 val = 0;
1696
1697 /* Make sure the pipe isn't still relying on us */
1698 assert_pipe_disabled(dev_priv, pipe);
1699
Imre Deake5cbfbf2014-01-09 17:08:16 +02001700 /*
1701 * Leave integrated clock source and reference clock enabled for pipe B.
1702 * The latter is needed for VGA hotplug / manual detection.
1703 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001705 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001706 I915_WRITE(DPLL(pipe), val);
1707 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001708
1709}
1710
1711static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1712{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001713 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001714 u32 val;
1715
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001716 /* Make sure the pipe isn't still relying on us */
1717 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001718
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001720 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001721 if (pipe != PIPE_A)
1722 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1723 I915_WRITE(DPLL(pipe), val);
1724 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001725
1726 mutex_lock(&dev_priv->dpio_lock);
1727
1728 /* Disable 10bit clock to display controller */
1729 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1730 val &= ~DPIO_DCLKP_EN;
1731 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1732
Ville Syrjälä61407f62014-05-27 16:32:55 +03001733 /* disable left/right clock distribution */
1734 if (pipe != PIPE_B) {
1735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1736 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1737 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1738 } else {
1739 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1740 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1742 }
1743
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001745}
1746
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001747void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1748 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749{
1750 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001752
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001753 switch (dport->port) {
1754 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001755 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001756 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001757 break;
1758 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001759 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001760 dpll_reg = DPLL(0);
1761 break;
1762 case PORT_D:
1763 port_mask = DPLL_PORTD_READY_MASK;
1764 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 break;
1766 default:
1767 BUG();
1768 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001772 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001773}
1774
Daniel Vetterb14b1052014-04-24 23:55:13 +02001775static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1776{
1777 struct drm_device *dev = crtc->base.dev;
1778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1780
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001781 if (WARN_ON(pll == NULL))
1782 return;
1783
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001784 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001785 if (pll->active == 0) {
1786 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1787 WARN_ON(pll->on);
1788 assert_shared_dpll_disabled(dev_priv, pll);
1789
1790 pll->mode_set(dev_priv, pll);
1791 }
1792}
1793
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001794/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001795 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001796 * @dev_priv: i915 private structure
1797 * @pipe: pipe PLL to enable
1798 *
1799 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1800 * drives the transcoder clock.
1801 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001802static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001803{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001804 struct drm_device *dev = crtc->base.dev;
1805 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001806 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001807
Daniel Vetter87a875b2013-06-05 13:34:19 +02001808 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001809 return;
1810
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001811 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001812 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813
Damien Lespiau74dd6922014-07-29 18:06:17 +01001814 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001815 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001816 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001817
Daniel Vettercdbd2312013-06-05 13:34:03 +02001818 if (pll->active++) {
1819 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001820 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821 return;
1822 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001823 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001825 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1826
Daniel Vetter46edb022013-06-05 13:34:12 +02001827 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001828 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001829 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001830}
1831
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001832static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001833{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001834 struct drm_device *dev = crtc->base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001837
Jesse Barnes92f25842011-01-04 15:09:34 -08001838 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001839 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001840 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841 return;
1842
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001843 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001844 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001845
Daniel Vetter46edb022013-06-05 13:34:12 +02001846 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1847 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001849
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001851 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001852 return;
1853 }
1854
Daniel Vettere9d69442013-06-05 13:34:15 +02001855 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001856 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001857 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001859
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001861 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001862 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001863
1864 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001865}
1866
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001867static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1868 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001869{
Daniel Vetter23670b322012-11-01 09:15:30 +01001870 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001871 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001872 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001873 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001874
1875 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001876 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001877
1878 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001879 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001880 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001881
1882 /* FDI must be feeding us bits for PCH ports */
1883 assert_fdi_tx_enabled(dev_priv, pipe);
1884 assert_fdi_rx_enabled(dev_priv, pipe);
1885
Daniel Vetter23670b322012-11-01 09:15:30 +01001886 if (HAS_PCH_CPT(dev)) {
1887 /* Workaround: Set the timing override bit before enabling the
1888 * pch transcoder. */
1889 reg = TRANS_CHICKEN2(pipe);
1890 val = I915_READ(reg);
1891 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1892 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001893 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001894
Daniel Vetterab9412b2013-05-03 11:49:46 +02001895 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001896 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001897 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001898
1899 if (HAS_PCH_IBX(dev_priv->dev)) {
1900 /*
1901 * make the BPC in transcoder be consistent with
1902 * that in pipeconf reg.
1903 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001904 val &= ~PIPECONF_BPC_MASK;
1905 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001906 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001907
1908 val &= ~TRANS_INTERLACE_MASK;
1909 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001911 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001912 val |= TRANS_LEGACY_INTERLACED_ILK;
1913 else
1914 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001915 else
1916 val |= TRANS_PROGRESSIVE;
1917
Jesse Barnes040484a2011-01-03 12:14:26 -08001918 I915_WRITE(reg, val | TRANS_ENABLE);
1919 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001920 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001921}
1922
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001924 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001925{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001927
1928 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001929 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001930
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001932 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001933 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001934
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 /* Workaround: set timing override bit. */
1936 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001937 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001938 I915_WRITE(_TRANSA_CHICKEN2, val);
1939
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001940 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001941 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001942
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001943 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1944 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001945 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001946 else
1947 val |= TRANS_PROGRESSIVE;
1948
Daniel Vetterab9412b2013-05-03 11:49:46 +02001949 I915_WRITE(LPT_TRANSCONF, val);
1950 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001951 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001952}
1953
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001954static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1955 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001956{
Daniel Vetter23670b322012-11-01 09:15:30 +01001957 struct drm_device *dev = dev_priv->dev;
1958 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001959
1960 /* FDI relies on the transcoder */
1961 assert_fdi_tx_disabled(dev_priv, pipe);
1962 assert_fdi_rx_disabled(dev_priv, pipe);
1963
Jesse Barnes291906f2011-02-02 12:28:03 -08001964 /* Ports must be off as well */
1965 assert_pch_ports_disabled(dev_priv, pipe);
1966
Daniel Vetterab9412b2013-05-03 11:49:46 +02001967 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001968 val = I915_READ(reg);
1969 val &= ~TRANS_ENABLE;
1970 I915_WRITE(reg, val);
1971 /* wait for PCH transcoder off, transcoder state */
1972 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001973 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001974
1975 if (!HAS_PCH_IBX(dev)) {
1976 /* Workaround: Clear the timing override chicken bit again. */
1977 reg = TRANS_CHICKEN2(pipe);
1978 val = I915_READ(reg);
1979 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1980 I915_WRITE(reg, val);
1981 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001982}
1983
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001984static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001985{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001986 u32 val;
1987
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001992 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001993 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001994
1995 /* Workaround: clear timing override bit. */
1996 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001997 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001998 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001999}
2000
2001/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002002 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002005 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002006 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002008static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002009{
Paulo Zanoni03722642014-01-17 13:51:09 -02002010 struct drm_device *dev = crtc->base.dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002013 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2014 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002015 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002016 int reg;
2017 u32 val;
2018
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002020 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002021 assert_sprites_disabled(dev_priv, pipe);
2022
Paulo Zanoni681e5812012-12-06 11:12:38 -02002023 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002024 pch_transcoder = TRANSCODER_A;
2025 else
2026 pch_transcoder = pipe;
2027
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 /*
2029 * A pipe without a PLL won't actually be able to drive bits from
2030 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2031 * need the check.
2032 */
2033 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002035 assert_dsi_pll_enabled(dev_priv);
2036 else
2037 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002039 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002040 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002041 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002042 assert_fdi_tx_pll_enabled(dev_priv,
2043 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002044 }
2045 /* FIXME: assert CPU port conditions for SNB+ */
2046 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002048 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002050 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002051 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2052 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002053 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002054 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002055
2056 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002057 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002058}
2059
2060/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002061 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002064 * Disable the pipe of @crtc, making sure that various hardware
2065 * specific requirements are met, if applicable, e.g. plane
2066 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002067 *
2068 * Will wait until the pipe has shut down before returning.
2069 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002071{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002072 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002073 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002074 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002075 int reg;
2076 u32 val;
2077
2078 /*
2079 * Make sure planes won't keep trying to pump pixels to us,
2080 * or we might hang the display.
2081 */
2082 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002083 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002084 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002086 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002088 if ((val & PIPECONF_ENABLE) == 0)
2089 return;
2090
Ville Syrjälä67adc642014-08-15 01:21:57 +03002091 /*
2092 * Double wide has implications for planes
2093 * so best keep it disabled when not needed.
2094 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002095 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002096 val &= ~PIPECONF_DOUBLE_WIDE;
2097
2098 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002099 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2100 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002101 val &= ~PIPECONF_ENABLE;
2102
2103 I915_WRITE(reg, val);
2104 if ((val & PIPECONF_ENABLE) == 0)
2105 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106}
2107
Keith Packardd74362c2011-07-28 14:47:14 -07002108/*
2109 * Plane regs are double buffered, going from enabled->disabled needs a
2110 * trigger in order to latch. The display address reg provides this.
2111 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002112void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2113 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002114{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002115 struct drm_device *dev = dev_priv->dev;
2116 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002117
2118 I915_WRITE(reg, I915_READ(reg));
2119 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002120}
2121
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002123 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002124 * @plane: plane to be enabled
2125 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002128 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002129static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2130 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002131{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002132 struct drm_device *dev = plane->dev;
2133 struct drm_i915_private *dev_priv = dev->dev_private;
2134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135
2136 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002139 if (intel_crtc->primary_enabled)
2140 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002141
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002142 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002143
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002144 dev_priv->display.update_primary_plane(crtc, plane->fb,
2145 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002146
2147 /*
2148 * BDW signals flip done immediately if the plane
2149 * is disabled, even if the plane enable is already
2150 * armed to occur at the next vblank :(
2151 */
2152 if (IS_BROADWELL(dev))
2153 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154}
2155
Jesse Barnesb24e7172011-01-04 15:09:30 -08002156/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002157 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002158 * @plane: plane to be disabled
2159 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002163static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2164 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002165{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002166 struct drm_device *dev = plane->dev;
2167 struct drm_i915_private *dev_priv = dev->dev_private;
2168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2169
Matt Roper32b7eee2014-12-24 07:59:06 -08002170 if (WARN_ON(!intel_crtc->active))
2171 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002172
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002173 if (!intel_crtc->primary_enabled)
2174 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002175
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002176 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002177
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002178 dev_priv->display.update_primary_plane(crtc, plane->fb,
2179 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180}
2181
Chris Wilson693db182013-03-05 14:52:39 +00002182static bool need_vtd_wa(struct drm_device *dev)
2183{
2184#ifdef CONFIG_INTEL_IOMMU
2185 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2186 return true;
2187#endif
2188 return false;
2189}
2190
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002191static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2192{
2193 int tile_height;
2194
2195 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2196 return ALIGN(height, tile_height);
2197}
2198
Chris Wilson127bd2a2010-07-23 23:32:05 +01002199int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002200intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2201 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002202 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002204 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002205 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002206 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002207 u32 alignment;
2208 int ret;
2209
Matt Roperebcdd392014-07-09 16:22:11 -07002210 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2211
Chris Wilson05394f32010-11-08 19:18:58 +00002212 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002214 if (INTEL_INFO(dev)->gen >= 9)
2215 alignment = 256 * 1024;
2216 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002217 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002218 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002219 alignment = 4 * 1024;
2220 else
2221 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002222 break;
2223 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002224 if (INTEL_INFO(dev)->gen >= 9)
2225 alignment = 256 * 1024;
2226 else {
2227 /* pin() will align the object as required by fence */
2228 alignment = 0;
2229 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 break;
2231 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002232 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233 return -EINVAL;
2234 default:
2235 BUG();
2236 }
2237
Chris Wilson693db182013-03-05 14:52:39 +00002238 /* Note that the w/a also requires 64 PTE of padding following the
2239 * bo. We currently fill all unused PTE with the shadow page and so
2240 * we should always have valid PTE following the scanout preventing
2241 * the VT-d warning.
2242 */
2243 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2244 alignment = 256 * 1024;
2245
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002246 /*
2247 * Global gtt pte registers are special registers which actually forward
2248 * writes to a chunk of system memory. Which means that there is no risk
2249 * that the register values disappear as soon as we call
2250 * intel_runtime_pm_put(), so it is correct to wrap only the
2251 * pin/unpin/fence and not more.
2252 */
2253 intel_runtime_pm_get(dev_priv);
2254
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002256 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002257 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002258 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002259
2260 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2261 * fence, whereas 965+ only requires a fence if using
2262 * framebuffer compression. For simplicity, we always install
2263 * a fence as the cost is not that onerous.
2264 */
Chris Wilson06d98132012-04-17 15:31:24 +01002265 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002266 if (ret)
2267 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002268
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002269 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270
Chris Wilsonce453d82011-02-21 14:43:56 +00002271 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002272 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002273 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002274
2275err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002276 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002277err_interruptible:
2278 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002279 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002280 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002281}
2282
Chris Wilson1690e1e2011-12-14 13:57:08 +01002283void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2284{
Matt Roperebcdd392014-07-09 16:22:11 -07002285 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2286
Chris Wilson1690e1e2011-12-14 13:57:08 +01002287 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002288 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002289}
2290
Daniel Vetterc2c75132012-07-05 12:17:30 +02002291/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2292 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002293unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2294 unsigned int tiling_mode,
2295 unsigned int cpp,
2296 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002297{
Chris Wilsonbc752862013-02-21 20:04:31 +00002298 if (tiling_mode != I915_TILING_NONE) {
2299 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002300
Chris Wilsonbc752862013-02-21 20:04:31 +00002301 tile_rows = *y / 8;
2302 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002303
Chris Wilsonbc752862013-02-21 20:04:31 +00002304 tiles = *x / (512/cpp);
2305 *x %= 512/cpp;
2306
2307 return tile_rows * pitch * 8 + tiles * 4096;
2308 } else {
2309 unsigned int offset;
2310
2311 offset = *y * pitch + *x * cpp;
2312 *y = 0;
2313 *x = (offset & 4095) / cpp;
2314 return offset & -4096;
2315 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002316}
2317
Jesse Barnes46f297f2014-03-07 08:57:48 -08002318int intel_format_to_fourcc(int format)
2319{
2320 switch (format) {
2321 case DISPPLANE_8BPP:
2322 return DRM_FORMAT_C8;
2323 case DISPPLANE_BGRX555:
2324 return DRM_FORMAT_XRGB1555;
2325 case DISPPLANE_BGRX565:
2326 return DRM_FORMAT_RGB565;
2327 default:
2328 case DISPPLANE_BGRX888:
2329 return DRM_FORMAT_XRGB8888;
2330 case DISPPLANE_RGBX888:
2331 return DRM_FORMAT_XBGR8888;
2332 case DISPPLANE_BGRX101010:
2333 return DRM_FORMAT_XRGB2101010;
2334 case DISPPLANE_RGBX101010:
2335 return DRM_FORMAT_XBGR2101010;
2336 }
2337}
2338
Jesse Barnes484b41d2014-03-07 08:57:55 -08002339static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340 struct intel_plane_config *plane_config)
2341{
2342 struct drm_device *dev = crtc->base.dev;
2343 struct drm_i915_gem_object *obj = NULL;
2344 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2345 u32 base = plane_config->base;
2346
Chris Wilsonff2652e2014-03-10 08:07:02 +00002347 if (plane_config->size == 0)
2348 return false;
2349
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2351 plane_config->size);
2352 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002353 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002354
Damien Lespiau49af4492015-01-20 12:51:44 +00002355 obj->tiling_mode = plane_config->tiling;
2356 if (obj->tiling_mode == I915_TILING_X)
Dave Airlie66e514c2014-04-03 07:51:54 +10002357 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002358
Dave Airlie66e514c2014-04-03 07:51:54 +10002359 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2360 mode_cmd.width = crtc->base.primary->fb->width;
2361 mode_cmd.height = crtc->base.primary->fb->height;
2362 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002363
2364 mutex_lock(&dev->struct_mutex);
2365
Dave Airlie66e514c2014-04-03 07:51:54 +10002366 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002367 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002368 DRM_DEBUG_KMS("intel fb init failed\n");
2369 goto out_unref_obj;
2370 }
2371
Daniel Vettera071fa02014-06-18 23:28:09 +02002372 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002373 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002374
2375 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2376 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002377
2378out_unref_obj:
2379 drm_gem_object_unreference(&obj->base);
2380 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002381 return false;
2382}
2383
2384static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2385 struct intel_plane_config *plane_config)
2386{
2387 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002388 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002389 struct drm_crtc *c;
2390 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002391 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392
Dave Airlie66e514c2014-04-03 07:51:54 +10002393 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002394 return;
2395
2396 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2397 return;
2398
Dave Airlie66e514c2014-04-03 07:51:54 +10002399 kfree(intel_crtc->base.primary->fb);
2400 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002401
2402 /*
2403 * Failed to alloc the obj, check to see if we should share
2404 * an fb with another CRTC instead
2405 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002406 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002407 i = to_intel_crtc(c);
2408
2409 if (c == &intel_crtc->base)
2410 continue;
2411
Matt Roper2ff8fde2014-07-08 07:50:07 -07002412 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002413 continue;
2414
Matt Roper2ff8fde2014-07-08 07:50:07 -07002415 obj = intel_fb_obj(c->primary->fb);
2416 if (obj == NULL)
2417 continue;
2418
2419 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002420 if (obj->tiling_mode != I915_TILING_NONE)
2421 dev_priv->preserve_bios_swizzle = true;
2422
Dave Airlie66e514c2014-04-03 07:51:54 +10002423 drm_framebuffer_reference(c->primary->fb);
2424 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002425 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002426 break;
2427 }
2428 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002429}
2430
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002431static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2432 struct drm_framebuffer *fb,
2433 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002434{
2435 struct drm_device *dev = crtc->dev;
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002438 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002439 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002440 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002441 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002442 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302443 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002444
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002445 if (!intel_crtc->primary_enabled) {
2446 I915_WRITE(reg, 0);
2447 if (INTEL_INFO(dev)->gen >= 4)
2448 I915_WRITE(DSPSURF(plane), 0);
2449 else
2450 I915_WRITE(DSPADDR(plane), 0);
2451 POSTING_READ(reg);
2452 return;
2453 }
2454
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002455 obj = intel_fb_obj(fb);
2456 if (WARN_ON(obj == NULL))
2457 return;
2458
2459 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2460
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002461 dspcntr = DISPPLANE_GAMMA_ENABLE;
2462
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002463 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002464
2465 if (INTEL_INFO(dev)->gen < 4) {
2466 if (intel_crtc->pipe == PIPE_B)
2467 dspcntr |= DISPPLANE_SEL_PIPE_B;
2468
2469 /* pipesrc and dspsize control the size that is scaled from,
2470 * which should always be the user's requested size.
2471 */
2472 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002473 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2474 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002475 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002476 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2477 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002478 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2479 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002480 I915_WRITE(PRIMPOS(plane), 0);
2481 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002482 }
2483
Ville Syrjälä57779d02012-10-31 17:50:14 +02002484 switch (fb->pixel_format) {
2485 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002486 dspcntr |= DISPPLANE_8BPP;
2487 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002488 case DRM_FORMAT_XRGB1555:
2489 case DRM_FORMAT_ARGB1555:
2490 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002491 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002492 case DRM_FORMAT_RGB565:
2493 dspcntr |= DISPPLANE_BGRX565;
2494 break;
2495 case DRM_FORMAT_XRGB8888:
2496 case DRM_FORMAT_ARGB8888:
2497 dspcntr |= DISPPLANE_BGRX888;
2498 break;
2499 case DRM_FORMAT_XBGR8888:
2500 case DRM_FORMAT_ABGR8888:
2501 dspcntr |= DISPPLANE_RGBX888;
2502 break;
2503 case DRM_FORMAT_XRGB2101010:
2504 case DRM_FORMAT_ARGB2101010:
2505 dspcntr |= DISPPLANE_BGRX101010;
2506 break;
2507 case DRM_FORMAT_XBGR2101010:
2508 case DRM_FORMAT_ABGR2101010:
2509 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002510 break;
2511 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002512 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002513 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002514
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002515 if (INTEL_INFO(dev)->gen >= 4 &&
2516 obj->tiling_mode != I915_TILING_NONE)
2517 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002518
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002519 if (IS_G4X(dev))
2520 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2521
Ville Syrjäläb98971272014-08-27 16:51:22 +03002522 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002523
Daniel Vetterc2c75132012-07-05 12:17:30 +02002524 if (INTEL_INFO(dev)->gen >= 4) {
2525 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002526 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002527 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002528 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002529 linear_offset -= intel_crtc->dspaddr_offset;
2530 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002531 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002532 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002533
Sonika Jindal48404c12014-08-22 14:06:04 +05302534 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2535 dspcntr |= DISPPLANE_ROTATE_180;
2536
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002537 x += (intel_crtc->config->pipe_src_w - 1);
2538 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302539
2540 /* Finding the last pixel of the last line of the display
2541 data and adding to linear_offset*/
2542 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002543 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2544 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302545 }
2546
2547 I915_WRITE(reg, dspcntr);
2548
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002549 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2550 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2551 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002552 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002553 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002554 I915_WRITE(DSPSURF(plane),
2555 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002557 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002559 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002561}
2562
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002563static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2564 struct drm_framebuffer *fb,
2565 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002566{
2567 struct drm_device *dev = crtc->dev;
2568 struct drm_i915_private *dev_priv = dev->dev_private;
2569 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002570 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002572 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002573 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002574 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302575 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002576
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002577 if (!intel_crtc->primary_enabled) {
2578 I915_WRITE(reg, 0);
2579 I915_WRITE(DSPSURF(plane), 0);
2580 POSTING_READ(reg);
2581 return;
2582 }
2583
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002584 obj = intel_fb_obj(fb);
2585 if (WARN_ON(obj == NULL))
2586 return;
2587
2588 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2589
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002590 dspcntr = DISPPLANE_GAMMA_ENABLE;
2591
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002592 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002593
2594 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2595 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2596
Ville Syrjälä57779d02012-10-31 17:50:14 +02002597 switch (fb->pixel_format) {
2598 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002599 dspcntr |= DISPPLANE_8BPP;
2600 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002601 case DRM_FORMAT_RGB565:
2602 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002603 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002604 case DRM_FORMAT_XRGB8888:
2605 case DRM_FORMAT_ARGB8888:
2606 dspcntr |= DISPPLANE_BGRX888;
2607 break;
2608 case DRM_FORMAT_XBGR8888:
2609 case DRM_FORMAT_ABGR8888:
2610 dspcntr |= DISPPLANE_RGBX888;
2611 break;
2612 case DRM_FORMAT_XRGB2101010:
2613 case DRM_FORMAT_ARGB2101010:
2614 dspcntr |= DISPPLANE_BGRX101010;
2615 break;
2616 case DRM_FORMAT_XBGR2101010:
2617 case DRM_FORMAT_ABGR2101010:
2618 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002619 break;
2620 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002621 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002622 }
2623
2624 if (obj->tiling_mode != I915_TILING_NONE)
2625 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002626
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002627 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002628 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629
Ville Syrjäläb98971272014-08-27 16:51:22 +03002630 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002631 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002632 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002633 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002634 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002635 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302636 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2637 dspcntr |= DISPPLANE_ROTATE_180;
2638
2639 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002640 x += (intel_crtc->config->pipe_src_w - 1);
2641 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302642
2643 /* Finding the last pixel of the last line of the display
2644 data and adding to linear_offset*/
2645 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002646 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2647 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302648 }
2649 }
2650
2651 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002652
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002653 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2654 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2655 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002656 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002657 I915_WRITE(DSPSURF(plane),
2658 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002659 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002660 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2661 } else {
2662 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2663 I915_WRITE(DSPLINOFF(plane), linear_offset);
2664 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002665 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002666}
2667
Damien Lespiau70d21f02013-07-03 21:06:04 +01002668static void skylake_update_primary_plane(struct drm_crtc *crtc,
2669 struct drm_framebuffer *fb,
2670 int x, int y)
2671{
2672 struct drm_device *dev = crtc->dev;
2673 struct drm_i915_private *dev_priv = dev->dev_private;
2674 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2675 struct intel_framebuffer *intel_fb;
2676 struct drm_i915_gem_object *obj;
2677 int pipe = intel_crtc->pipe;
2678 u32 plane_ctl, stride;
2679
2680 if (!intel_crtc->primary_enabled) {
2681 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2682 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2683 POSTING_READ(PLANE_CTL(pipe, 0));
2684 return;
2685 }
2686
2687 plane_ctl = PLANE_CTL_ENABLE |
2688 PLANE_CTL_PIPE_GAMMA_ENABLE |
2689 PLANE_CTL_PIPE_CSC_ENABLE;
2690
2691 switch (fb->pixel_format) {
2692 case DRM_FORMAT_RGB565:
2693 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2694 break;
2695 case DRM_FORMAT_XRGB8888:
2696 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2697 break;
2698 case DRM_FORMAT_XBGR8888:
2699 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2700 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2701 break;
2702 case DRM_FORMAT_XRGB2101010:
2703 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2704 break;
2705 case DRM_FORMAT_XBGR2101010:
2706 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2707 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2708 break;
2709 default:
2710 BUG();
2711 }
2712
2713 intel_fb = to_intel_framebuffer(fb);
2714 obj = intel_fb->obj;
2715
2716 /*
2717 * The stride is either expressed as a multiple of 64 bytes chunks for
2718 * linear buffers or in number of tiles for tiled buffers.
2719 */
2720 switch (obj->tiling_mode) {
2721 case I915_TILING_NONE:
2722 stride = fb->pitches[0] >> 6;
2723 break;
2724 case I915_TILING_X:
2725 plane_ctl |= PLANE_CTL_TILED_X;
2726 stride = fb->pitches[0] >> 9;
2727 break;
2728 default:
2729 BUG();
2730 }
2731
2732 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002733 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2734 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002735
2736 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2737
2738 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2739 i915_gem_obj_ggtt_offset(obj),
2740 x, y, fb->width, fb->height,
2741 fb->pitches[0]);
2742
2743 I915_WRITE(PLANE_POS(pipe, 0), 0);
2744 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2745 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002746 (intel_crtc->config->pipe_src_h - 1) << 16 |
2747 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiau70d21f02013-07-03 21:06:04 +01002748 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2749 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2750
2751 POSTING_READ(PLANE_SURF(pipe, 0));
2752}
2753
Jesse Barnes17638cd2011-06-24 12:19:23 -07002754/* Assume fb object is pinned & idle & fenced and just update base pointers */
2755static int
2756intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2757 int x, int y, enum mode_set_atomic state)
2758{
2759 struct drm_device *dev = crtc->dev;
2760 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002761
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002762 if (dev_priv->display.disable_fbc)
2763 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002764
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002765 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2766
2767 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002768}
2769
Ville Syrjälä75147472014-11-24 18:28:11 +02002770static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002771{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002772 struct drm_crtc *crtc;
2773
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002774 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2776 enum plane plane = intel_crtc->plane;
2777
2778 intel_prepare_page_flip(dev, plane);
2779 intel_finish_page_flip_plane(dev, plane);
2780 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002781}
2782
2783static void intel_update_primary_planes(struct drm_device *dev)
2784{
2785 struct drm_i915_private *dev_priv = dev->dev_private;
2786 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002787
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002788 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2790
Rob Clark51fd3712013-11-19 12:10:12 -05002791 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002792 /*
2793 * FIXME: Once we have proper support for primary planes (and
2794 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002795 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002796 */
Matt Roperf4510a22014-04-01 15:22:40 -07002797 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002798 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002799 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002800 crtc->x,
2801 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002802 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002803 }
2804}
2805
Ville Syrjälä75147472014-11-24 18:28:11 +02002806void intel_prepare_reset(struct drm_device *dev)
2807{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002808 struct drm_i915_private *dev_priv = to_i915(dev);
2809 struct intel_crtc *crtc;
2810
Ville Syrjälä75147472014-11-24 18:28:11 +02002811 /* no reset support for gen2 */
2812 if (IS_GEN2(dev))
2813 return;
2814
2815 /* reset doesn't touch the display */
2816 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2817 return;
2818
2819 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002820
2821 /*
2822 * Disabling the crtcs gracefully seems nicer. Also the
2823 * g33 docs say we should at least disable all the planes.
2824 */
2825 for_each_intel_crtc(dev, crtc) {
2826 if (crtc->active)
2827 dev_priv->display.crtc_disable(&crtc->base);
2828 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002829}
2830
2831void intel_finish_reset(struct drm_device *dev)
2832{
2833 struct drm_i915_private *dev_priv = to_i915(dev);
2834
2835 /*
2836 * Flips in the rings will be nuked by the reset,
2837 * so complete all pending flips so that user space
2838 * will get its events and not get stuck.
2839 */
2840 intel_complete_page_flips(dev);
2841
2842 /* no reset support for gen2 */
2843 if (IS_GEN2(dev))
2844 return;
2845
2846 /* reset doesn't touch the display */
2847 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2848 /*
2849 * Flips in the rings have been nuked by the reset,
2850 * so update the base address of all primary
2851 * planes to the the last fb to make sure we're
2852 * showing the correct fb after a reset.
2853 */
2854 intel_update_primary_planes(dev);
2855 return;
2856 }
2857
2858 /*
2859 * The display has been reset as well,
2860 * so need a full re-initialization.
2861 */
2862 intel_runtime_pm_disable_interrupts(dev_priv);
2863 intel_runtime_pm_enable_interrupts(dev_priv);
2864
2865 intel_modeset_init_hw(dev);
2866
2867 spin_lock_irq(&dev_priv->irq_lock);
2868 if (dev_priv->display.hpd_irq_setup)
2869 dev_priv->display.hpd_irq_setup(dev);
2870 spin_unlock_irq(&dev_priv->irq_lock);
2871
2872 intel_modeset_setup_hw_state(dev, true);
2873
2874 intel_hpd_init(dev_priv);
2875
2876 drm_modeset_unlock_all(dev);
2877}
2878
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002879static int
Chris Wilson14667a42012-04-03 17:58:35 +01002880intel_finish_fb(struct drm_framebuffer *old_fb)
2881{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002882 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002883 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2884 bool was_interruptible = dev_priv->mm.interruptible;
2885 int ret;
2886
Chris Wilson14667a42012-04-03 17:58:35 +01002887 /* Big Hammer, we also need to ensure that any pending
2888 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2889 * current scanout is retired before unpinning the old
2890 * framebuffer.
2891 *
2892 * This should only fail upon a hung GPU, in which case we
2893 * can safely continue.
2894 */
2895 dev_priv->mm.interruptible = false;
2896 ret = i915_gem_object_finish_gpu(obj);
2897 dev_priv->mm.interruptible = was_interruptible;
2898
2899 return ret;
2900}
2901
Chris Wilson7d5e3792014-03-04 13:15:08 +00002902static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2903{
2904 struct drm_device *dev = crtc->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002907 bool pending;
2908
2909 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2910 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2911 return false;
2912
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002913 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002914 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002915 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002916
2917 return pending;
2918}
2919
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002920static void intel_update_pipe_size(struct intel_crtc *crtc)
2921{
2922 struct drm_device *dev = crtc->base.dev;
2923 struct drm_i915_private *dev_priv = dev->dev_private;
2924 const struct drm_display_mode *adjusted_mode;
2925
2926 if (!i915.fastboot)
2927 return;
2928
2929 /*
2930 * Update pipe size and adjust fitter if needed: the reason for this is
2931 * that in compute_mode_changes we check the native mode (not the pfit
2932 * mode) to see if we can flip rather than do a full mode set. In the
2933 * fastboot case, we'll flip, but if we don't update the pipesrc and
2934 * pfit state, we'll end up with a big fb scanned out into the wrong
2935 * sized surface.
2936 *
2937 * To fix this properly, we need to hoist the checks up into
2938 * compute_mode_changes (or above), check the actual pfit state and
2939 * whether the platform allows pfit disable with pipe active, and only
2940 * then update the pipesrc and pfit state, even on the flip path.
2941 */
2942
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002943 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002944
2945 I915_WRITE(PIPESRC(crtc->pipe),
2946 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2947 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002948 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002949 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2950 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002951 I915_WRITE(PF_CTL(crtc->pipe), 0);
2952 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2953 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2954 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002955 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
2956 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002957}
2958
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002959static void intel_fdi_normal_train(struct drm_crtc *crtc)
2960{
2961 struct drm_device *dev = crtc->dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2964 int pipe = intel_crtc->pipe;
2965 u32 reg, temp;
2966
2967 /* enable normal train */
2968 reg = FDI_TX_CTL(pipe);
2969 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002970 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002971 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2972 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002973 } else {
2974 temp &= ~FDI_LINK_TRAIN_NONE;
2975 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002976 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002977 I915_WRITE(reg, temp);
2978
2979 reg = FDI_RX_CTL(pipe);
2980 temp = I915_READ(reg);
2981 if (HAS_PCH_CPT(dev)) {
2982 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2983 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2984 } else {
2985 temp &= ~FDI_LINK_TRAIN_NONE;
2986 temp |= FDI_LINK_TRAIN_NONE;
2987 }
2988 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2989
2990 /* wait one idle pattern time */
2991 POSTING_READ(reg);
2992 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002993
2994 /* IVB wants error correction enabled */
2995 if (IS_IVYBRIDGE(dev))
2996 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2997 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002998}
2999
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003000static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003001{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003002 return crtc->base.enabled && crtc->active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003003 crtc->config->has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003004}
3005
Daniel Vetter01a415f2012-10-27 15:58:40 +02003006static void ivb_modeset_global_resources(struct drm_device *dev)
3007{
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *pipe_B_crtc =
3010 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3011 struct intel_crtc *pipe_C_crtc =
3012 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3013 uint32_t temp;
3014
Daniel Vetter1e833f42013-02-19 22:31:57 +01003015 /*
3016 * When everything is off disable fdi C so that we could enable fdi B
3017 * with all lanes. Note that we don't care about enabled pipes without
3018 * an enabled pch encoder.
3019 */
3020 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3021 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3024
3025 temp = I915_READ(SOUTH_CHICKEN1);
3026 temp &= ~FDI_BC_BIFURCATION_SELECT;
3027 DRM_DEBUG_KMS("disabling fdi C rx\n");
3028 I915_WRITE(SOUTH_CHICKEN1, temp);
3029 }
3030}
3031
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003032/* The FDI link training functions for ILK/Ibexpeak. */
3033static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3034{
3035 struct drm_device *dev = crtc->dev;
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003041 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003042 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043
Adam Jacksone1a44742010-06-25 15:32:14 -04003044 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3045 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 reg = FDI_RX_IMR(pipe);
3047 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003048 temp &= ~FDI_RX_SYMBOL_LOCK;
3049 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 I915_WRITE(reg, temp);
3051 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003052 udelay(150);
3053
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003054 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059 temp &= ~FDI_LINK_TRAIN_NONE;
3060 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003062
Chris Wilson5eddb702010-09-11 13:48:45 +01003063 reg = FDI_RX_CTL(pipe);
3064 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003065 temp &= ~FDI_LINK_TRAIN_NONE;
3066 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3068
3069 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070 udelay(150);
3071
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003072 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3075 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003076
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003078 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if ((temp & FDI_RX_BIT_LOCK)) {
3083 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003085 break;
3086 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003087 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003088 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003090
3091 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 reg = FDI_TX_CTL(pipe);
3093 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003094 temp &= ~FDI_LINK_TRAIN_NONE;
3095 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003097
Chris Wilson5eddb702010-09-11 13:48:45 +01003098 reg = FDI_RX_CTL(pipe);
3099 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003100 temp &= ~FDI_LINK_TRAIN_NONE;
3101 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 I915_WRITE(reg, temp);
3103
3104 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003105 udelay(150);
3106
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003108 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003110 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3111
3112 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003114 DRM_DEBUG_KMS("FDI train 2 done.\n");
3115 break;
3116 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003118 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003120
3121 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003122
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003123}
3124
Akshay Joshi0206e352011-08-16 15:34:10 -04003125static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3127 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3128 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3129 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3130};
3131
3132/* The FDI link training functions for SNB/Cougarpoint. */
3133static void gen6_fdi_link_train(struct drm_crtc *crtc)
3134{
3135 struct drm_device *dev = crtc->dev;
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3138 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003139 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003140
Adam Jacksone1a44742010-06-25 15:32:14 -04003141 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3142 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_IMR(pipe);
3144 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003145 temp &= ~FDI_RX_SYMBOL_LOCK;
3146 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp);
3148
3149 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003150 udelay(150);
3151
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003153 reg = FDI_TX_CTL(pipe);
3154 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003155 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003156 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_1;
3159 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3160 /* SNB-B */
3161 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003162 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163
Daniel Vetterd74cf322012-10-26 10:58:13 +02003164 I915_WRITE(FDI_RX_MISC(pipe),
3165 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3166
Chris Wilson5eddb702010-09-11 13:48:45 +01003167 reg = FDI_RX_CTL(pipe);
3168 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003169 if (HAS_PCH_CPT(dev)) {
3170 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3171 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3172 } else {
3173 temp &= ~FDI_LINK_TRAIN_NONE;
3174 temp |= FDI_LINK_TRAIN_PATTERN_1;
3175 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3177
3178 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003179 udelay(150);
3180
Akshay Joshi0206e352011-08-16 15:34:10 -04003181 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003184 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3185 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 I915_WRITE(reg, temp);
3187
3188 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003189 udelay(500);
3190
Sean Paulfa37d392012-03-02 12:53:39 -05003191 for (retry = 0; retry < 5; retry++) {
3192 reg = FDI_RX_IIR(pipe);
3193 temp = I915_READ(reg);
3194 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3195 if (temp & FDI_RX_BIT_LOCK) {
3196 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3197 DRM_DEBUG_KMS("FDI train 1 done.\n");
3198 break;
3199 }
3200 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003201 }
Sean Paulfa37d392012-03-02 12:53:39 -05003202 if (retry < 5)
3203 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003204 }
3205 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003207
3208 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003211 temp &= ~FDI_LINK_TRAIN_NONE;
3212 temp |= FDI_LINK_TRAIN_PATTERN_2;
3213 if (IS_GEN6(dev)) {
3214 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3215 /* SNB-B */
3216 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3217 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003219
Chris Wilson5eddb702010-09-11 13:48:45 +01003220 reg = FDI_RX_CTL(pipe);
3221 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222 if (HAS_PCH_CPT(dev)) {
3223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3224 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3225 } else {
3226 temp &= ~FDI_LINK_TRAIN_NONE;
3227 temp |= FDI_LINK_TRAIN_PATTERN_2;
3228 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003229 I915_WRITE(reg, temp);
3230
3231 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232 udelay(150);
3233
Akshay Joshi0206e352011-08-16 15:34:10 -04003234 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3238 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp);
3240
3241 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 udelay(500);
3243
Sean Paulfa37d392012-03-02 12:53:39 -05003244 for (retry = 0; retry < 5; retry++) {
3245 reg = FDI_RX_IIR(pipe);
3246 temp = I915_READ(reg);
3247 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3248 if (temp & FDI_RX_SYMBOL_LOCK) {
3249 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3250 DRM_DEBUG_KMS("FDI train 2 done.\n");
3251 break;
3252 }
3253 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003254 }
Sean Paulfa37d392012-03-02 12:53:39 -05003255 if (retry < 5)
3256 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003257 }
3258 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260
3261 DRM_DEBUG_KMS("FDI train done.\n");
3262}
3263
Jesse Barnes357555c2011-04-28 15:09:55 -07003264/* Manual link training for Ivy Bridge A0 parts */
3265static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3266{
3267 struct drm_device *dev = crtc->dev;
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3270 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003271 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003272
3273 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3274 for train result */
3275 reg = FDI_RX_IMR(pipe);
3276 temp = I915_READ(reg);
3277 temp &= ~FDI_RX_SYMBOL_LOCK;
3278 temp &= ~FDI_RX_BIT_LOCK;
3279 I915_WRITE(reg, temp);
3280
3281 POSTING_READ(reg);
3282 udelay(150);
3283
Daniel Vetter01a415f2012-10-27 15:58:40 +02003284 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3285 I915_READ(FDI_RX_IIR(pipe)));
3286
Jesse Barnes139ccd32013-08-19 11:04:55 -07003287 /* Try each vswing and preemphasis setting twice before moving on */
3288 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3289 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003292 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3293 temp &= ~FDI_TX_ENABLE;
3294 I915_WRITE(reg, temp);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 temp &= ~FDI_LINK_TRAIN_AUTO;
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp &= ~FDI_RX_ENABLE;
3301 I915_WRITE(reg, temp);
3302
3303 /* enable CPU FDI TX and PCH FDI RX */
3304 reg = FDI_TX_CTL(pipe);
3305 temp = I915_READ(reg);
3306 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003307 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003308 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003309 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003310 temp |= snb_b_fdi_train_param[j/2];
3311 temp |= FDI_COMPOSITE_SYNC;
3312 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3313
3314 I915_WRITE(FDI_RX_MISC(pipe),
3315 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3316
3317 reg = FDI_RX_CTL(pipe);
3318 temp = I915_READ(reg);
3319 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3320 temp |= FDI_COMPOSITE_SYNC;
3321 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3322
3323 POSTING_READ(reg);
3324 udelay(1); /* should be 0.5us */
3325
3326 for (i = 0; i < 4; i++) {
3327 reg = FDI_RX_IIR(pipe);
3328 temp = I915_READ(reg);
3329 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3330
3331 if (temp & FDI_RX_BIT_LOCK ||
3332 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3333 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3334 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3335 i);
3336 break;
3337 }
3338 udelay(1); /* should be 0.5us */
3339 }
3340 if (i == 4) {
3341 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3342 continue;
3343 }
3344
3345 /* Train 2 */
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
3348 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3349 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3355 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003356 I915_WRITE(reg, temp);
3357
3358 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003359 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003360
Jesse Barnes139ccd32013-08-19 11:04:55 -07003361 for (i = 0; i < 4; i++) {
3362 reg = FDI_RX_IIR(pipe);
3363 temp = I915_READ(reg);
3364 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003365
Jesse Barnes139ccd32013-08-19 11:04:55 -07003366 if (temp & FDI_RX_SYMBOL_LOCK ||
3367 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3368 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3369 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3370 i);
3371 goto train_done;
3372 }
3373 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003374 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003375 if (i == 4)
3376 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003377 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003378
Jesse Barnes139ccd32013-08-19 11:04:55 -07003379train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003380 DRM_DEBUG_KMS("FDI train done.\n");
3381}
3382
Daniel Vetter88cefb62012-08-12 19:27:14 +02003383static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003384{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003385 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003387 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003388 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003389
Jesse Barnesc64e3112010-09-10 11:27:03 -07003390
Jesse Barnes0e23b992010-09-10 11:10:00 -07003391 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_RX_CTL(pipe);
3393 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003394 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003395 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003396 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3398
3399 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003400 udelay(200);
3401
3402 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003403 temp = I915_READ(reg);
3404 I915_WRITE(reg, temp | FDI_PCDCLK);
3405
3406 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003407 udelay(200);
3408
Paulo Zanoni20749732012-11-23 15:30:38 -02003409 /* Enable CPU FDI TX PLL, always on for Ironlake */
3410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
3412 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3413 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003414
Paulo Zanoni20749732012-11-23 15:30:38 -02003415 POSTING_READ(reg);
3416 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003417 }
3418}
3419
Daniel Vetter88cefb62012-08-12 19:27:14 +02003420static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3421{
3422 struct drm_device *dev = intel_crtc->base.dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 int pipe = intel_crtc->pipe;
3425 u32 reg, temp;
3426
3427 /* Switch from PCDclk to Rawclk */
3428 reg = FDI_RX_CTL(pipe);
3429 temp = I915_READ(reg);
3430 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3431
3432 /* Disable CPU FDI TX PLL */
3433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
3435 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3436
3437 POSTING_READ(reg);
3438 udelay(100);
3439
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
3442 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3443
3444 /* Wait for the clocks to turn off. */
3445 POSTING_READ(reg);
3446 udelay(100);
3447}
3448
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003449static void ironlake_fdi_disable(struct drm_crtc *crtc)
3450{
3451 struct drm_device *dev = crtc->dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 int pipe = intel_crtc->pipe;
3455 u32 reg, temp;
3456
3457 /* disable CPU FDI tx and PCH FDI rx */
3458 reg = FDI_TX_CTL(pipe);
3459 temp = I915_READ(reg);
3460 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3461 POSTING_READ(reg);
3462
3463 reg = FDI_RX_CTL(pipe);
3464 temp = I915_READ(reg);
3465 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003466 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003467 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3468
3469 POSTING_READ(reg);
3470 udelay(100);
3471
3472 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003473 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003474 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003475
3476 /* still set train pattern 1 */
3477 reg = FDI_TX_CTL(pipe);
3478 temp = I915_READ(reg);
3479 temp &= ~FDI_LINK_TRAIN_NONE;
3480 temp |= FDI_LINK_TRAIN_PATTERN_1;
3481 I915_WRITE(reg, temp);
3482
3483 reg = FDI_RX_CTL(pipe);
3484 temp = I915_READ(reg);
3485 if (HAS_PCH_CPT(dev)) {
3486 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3487 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3488 } else {
3489 temp &= ~FDI_LINK_TRAIN_NONE;
3490 temp |= FDI_LINK_TRAIN_PATTERN_1;
3491 }
3492 /* BPC in FDI rx is consistent with that in PIPECONF */
3493 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003494 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003495 I915_WRITE(reg, temp);
3496
3497 POSTING_READ(reg);
3498 udelay(100);
3499}
3500
Chris Wilson5dce5b932014-01-20 10:17:36 +00003501bool intel_has_pending_fb_unpin(struct drm_device *dev)
3502{
3503 struct intel_crtc *crtc;
3504
3505 /* Note that we don't need to be called with mode_config.lock here
3506 * as our list of CRTC objects is static for the lifetime of the
3507 * device and so cannot disappear as we iterate. Similarly, we can
3508 * happily treat the predicates as racy, atomic checks as userspace
3509 * cannot claim and pin a new fb without at least acquring the
3510 * struct_mutex and so serialising with us.
3511 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003512 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003513 if (atomic_read(&crtc->unpin_work_count) == 0)
3514 continue;
3515
3516 if (crtc->unpin_work)
3517 intel_wait_for_vblank(dev, crtc->pipe);
3518
3519 return true;
3520 }
3521
3522 return false;
3523}
3524
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003525static void page_flip_completed(struct intel_crtc *intel_crtc)
3526{
3527 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3528 struct intel_unpin_work *work = intel_crtc->unpin_work;
3529
3530 /* ensure that the unpin work is consistent wrt ->pending. */
3531 smp_rmb();
3532 intel_crtc->unpin_work = NULL;
3533
3534 if (work->event)
3535 drm_send_vblank_event(intel_crtc->base.dev,
3536 intel_crtc->pipe,
3537 work->event);
3538
3539 drm_crtc_vblank_put(&intel_crtc->base);
3540
3541 wake_up_all(&dev_priv->pending_flip_queue);
3542 queue_work(dev_priv->wq, &work->work);
3543
3544 trace_i915_flip_complete(intel_crtc->plane,
3545 work->pending_flip_obj);
3546}
3547
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003548void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003549{
Chris Wilson0f911282012-04-17 10:05:38 +01003550 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003551 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003552
Daniel Vetter2c10d572012-12-20 21:24:07 +01003553 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003554 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3555 !intel_crtc_has_pending_flip(crtc),
3556 60*HZ) == 0)) {
3557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003558
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003559 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003560 if (intel_crtc->unpin_work) {
3561 WARN_ONCE(1, "Removing stuck page flip\n");
3562 page_flip_completed(intel_crtc);
3563 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003564 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003565 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003566
Chris Wilson975d5682014-08-20 13:13:34 +01003567 if (crtc->primary->fb) {
3568 mutex_lock(&dev->struct_mutex);
3569 intel_finish_fb(crtc->primary->fb);
3570 mutex_unlock(&dev->struct_mutex);
3571 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003572}
3573
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003574/* Program iCLKIP clock to the desired frequency */
3575static void lpt_program_iclkip(struct drm_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003579 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003580 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3581 u32 temp;
3582
Daniel Vetter09153002012-12-12 14:06:44 +01003583 mutex_lock(&dev_priv->dpio_lock);
3584
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003585 /* It is necessary to ungate the pixclk gate prior to programming
3586 * the divisors, and gate it back when it is done.
3587 */
3588 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3589
3590 /* Disable SSCCTL */
3591 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003592 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3593 SBI_SSCCTL_DISABLE,
3594 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003595
3596 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003597 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003598 auxdiv = 1;
3599 divsel = 0x41;
3600 phaseinc = 0x20;
3601 } else {
3602 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003603 * but the adjusted_mode->crtc_clock in in KHz. To get the
3604 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003605 * convert the virtual clock precision to KHz here for higher
3606 * precision.
3607 */
3608 u32 iclk_virtual_root_freq = 172800 * 1000;
3609 u32 iclk_pi_range = 64;
3610 u32 desired_divisor, msb_divisor_value, pi_value;
3611
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003612 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003613 msb_divisor_value = desired_divisor / iclk_pi_range;
3614 pi_value = desired_divisor % iclk_pi_range;
3615
3616 auxdiv = 0;
3617 divsel = msb_divisor_value - 2;
3618 phaseinc = pi_value;
3619 }
3620
3621 /* This should not happen with any sane values */
3622 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3623 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3624 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3625 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3626
3627 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003628 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003629 auxdiv,
3630 divsel,
3631 phasedir,
3632 phaseinc);
3633
3634 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003635 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003636 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3637 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3638 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3639 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3640 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3641 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003642 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003643
3644 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003645 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003646 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3647 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003648 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003649
3650 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003651 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003652 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003653 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003654
3655 /* Wait for initialization time */
3656 udelay(24);
3657
3658 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003659
3660 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003661}
3662
Daniel Vetter275f01b22013-05-03 11:49:47 +02003663static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3664 enum pipe pch_transcoder)
3665{
3666 struct drm_device *dev = crtc->base.dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003668 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003669
3670 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3671 I915_READ(HTOTAL(cpu_transcoder)));
3672 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3673 I915_READ(HBLANK(cpu_transcoder)));
3674 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3675 I915_READ(HSYNC(cpu_transcoder)));
3676
3677 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3678 I915_READ(VTOTAL(cpu_transcoder)));
3679 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3680 I915_READ(VBLANK(cpu_transcoder)));
3681 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3682 I915_READ(VSYNC(cpu_transcoder)));
3683 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3684 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3685}
3686
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003687static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 uint32_t temp;
3691
3692 temp = I915_READ(SOUTH_CHICKEN1);
3693 if (temp & FDI_BC_BIFURCATION_SELECT)
3694 return;
3695
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3698
3699 temp |= FDI_BC_BIFURCATION_SELECT;
3700 DRM_DEBUG_KMS("enabling fdi C rx\n");
3701 I915_WRITE(SOUTH_CHICKEN1, temp);
3702 POSTING_READ(SOUTH_CHICKEN1);
3703}
3704
3705static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709
3710 switch (intel_crtc->pipe) {
3711 case PIPE_A:
3712 break;
3713 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003714 if (intel_crtc->config->fdi_lanes > 2)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003715 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3716 else
3717 cpt_enable_fdi_bc_bifurcation(dev);
3718
3719 break;
3720 case PIPE_C:
3721 cpt_enable_fdi_bc_bifurcation(dev);
3722
3723 break;
3724 default:
3725 BUG();
3726 }
3727}
3728
Jesse Barnesf67a5592011-01-05 10:31:48 -08003729/*
3730 * Enable PCH resources required for PCH ports:
3731 * - PCH PLLs
3732 * - FDI training & RX/TX
3733 * - update transcoder timings
3734 * - DP transcoding bits
3735 * - transcoder
3736 */
3737static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003738{
3739 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3742 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003743 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003744
Daniel Vetterab9412b2013-05-03 11:49:46 +02003745 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003746
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003747 if (IS_IVYBRIDGE(dev))
3748 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3749
Daniel Vettercd986ab2012-10-26 10:58:12 +02003750 /* Write the TU size bits before fdi link training, so that error
3751 * detection works. */
3752 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3753 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3754
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003755 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003756 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003757
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003758 /* We need to program the right clock selection before writing the pixel
3759 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003760 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003761 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003762
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003763 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003764 temp |= TRANS_DPLL_ENABLE(pipe);
3765 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003766 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003767 temp |= sel;
3768 else
3769 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003773 /* XXX: pch pll's can be enabled any time before we enable the PCH
3774 * transcoder, and we actually should do this to not upset any PCH
3775 * transcoder that already use the clock when we share it.
3776 *
3777 * Note that enable_shared_dpll tries to do the right thing, but
3778 * get_shared_dpll unconditionally resets the pll - we need that to have
3779 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003780 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003781
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003782 /* set transcoder timing, panel must allow it */
3783 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003784 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003785
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003786 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003787
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003788 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003789 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003790 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 reg = TRANS_DP_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003794 TRANS_DP_SYNC_MASK |
3795 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 temp |= (TRANS_DP_OUTPUT_ENABLE |
3797 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003798 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003799
3800 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003802 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003804
3805 switch (intel_trans_dp_port_sel(crtc)) {
3806 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003808 break;
3809 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003811 break;
3812 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003814 break;
3815 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003816 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003817 }
3818
Chris Wilson5eddb702010-09-11 13:48:45 +01003819 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003820 }
3821
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003822 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003823}
3824
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003825static void lpt_pch_enable(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003830 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003831
Daniel Vetterab9412b2013-05-03 11:49:46 +02003832 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003833
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003834 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003835
Paulo Zanoni0540e482012-10-31 18:12:40 -02003836 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003837 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003838
Paulo Zanoni937bb612012-10-31 18:12:47 -02003839 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003840}
3841
Daniel Vetter716c2e52014-06-25 22:02:02 +03003842void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003843{
Daniel Vettere2b78262013-06-07 23:10:03 +02003844 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003845
3846 if (pll == NULL)
3847 return;
3848
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003849 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003850 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003851 return;
3852 }
3853
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003854 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3855 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003856 WARN_ON(pll->on);
3857 WARN_ON(pll->active);
3858 }
3859
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003860 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003861}
3862
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003863struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
3864 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003865{
Daniel Vettere2b78262013-06-07 23:10:03 +02003866 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003867 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003868 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003869
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003870 if (HAS_PCH_IBX(dev_priv->dev)) {
3871 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003872 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003873 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003874
Daniel Vetter46edb022013-06-05 13:34:12 +02003875 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3876 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003877
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003878 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003879
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003880 goto found;
3881 }
3882
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003883 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3884 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003885
3886 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003887 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003888 continue;
3889
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003890 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003891 &pll->new_config->hw_state,
3892 sizeof(pll->new_config->hw_state)) == 0) {
3893 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003894 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003895 pll->new_config->crtc_mask,
3896 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003897 goto found;
3898 }
3899 }
3900
3901 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003902 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3903 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003904 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003905 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3906 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003907 goto found;
3908 }
3909 }
3910
3911 return NULL;
3912
3913found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003914 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003915 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003916
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02003917 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003918 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3919 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003920
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003921 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003922
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003923 return pll;
3924}
3925
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003926/**
3927 * intel_shared_dpll_start_config - start a new PLL staged config
3928 * @dev_priv: DRM device
3929 * @clear_pipes: mask of pipes that will have their PLLs freed
3930 *
3931 * Starts a new PLL staged config, copying the current config but
3932 * releasing the references of pipes specified in clear_pipes.
3933 */
3934static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3935 unsigned clear_pipes)
3936{
3937 struct intel_shared_dpll *pll;
3938 enum intel_dpll_id i;
3939
3940 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3941 pll = &dev_priv->shared_dplls[i];
3942
3943 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3944 GFP_KERNEL);
3945 if (!pll->new_config)
3946 goto cleanup;
3947
3948 pll->new_config->crtc_mask &= ~clear_pipes;
3949 }
3950
3951 return 0;
3952
3953cleanup:
3954 while (--i >= 0) {
3955 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02003956 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003957 pll->new_config = NULL;
3958 }
3959
3960 return -ENOMEM;
3961}
3962
3963static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3964{
3965 struct intel_shared_dpll *pll;
3966 enum intel_dpll_id i;
3967
3968 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3969 pll = &dev_priv->shared_dplls[i];
3970
3971 WARN_ON(pll->new_config == &pll->config);
3972
3973 pll->config = *pll->new_config;
3974 kfree(pll->new_config);
3975 pll->new_config = NULL;
3976 }
3977}
3978
3979static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3980{
3981 struct intel_shared_dpll *pll;
3982 enum intel_dpll_id i;
3983
3984 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3985 pll = &dev_priv->shared_dplls[i];
3986
3987 WARN_ON(pll->new_config == &pll->config);
3988
3989 kfree(pll->new_config);
3990 pll->new_config = NULL;
3991 }
3992}
3993
Daniel Vettera1520312013-05-03 11:49:50 +02003994static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003995{
3996 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003997 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003998 u32 temp;
3999
4000 temp = I915_READ(dslreg);
4001 udelay(500);
4002 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004003 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004004 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004005 }
4006}
4007
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004008static void skylake_pfit_enable(struct intel_crtc *crtc)
4009{
4010 struct drm_device *dev = crtc->base.dev;
4011 struct drm_i915_private *dev_priv = dev->dev_private;
4012 int pipe = crtc->pipe;
4013
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004014 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004015 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004016 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4017 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004018 }
4019}
4020
Jesse Barnesb074cec2013-04-25 12:55:02 -07004021static void ironlake_pfit_enable(struct intel_crtc *crtc)
4022{
4023 struct drm_device *dev = crtc->base.dev;
4024 struct drm_i915_private *dev_priv = dev->dev_private;
4025 int pipe = crtc->pipe;
4026
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004027 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004028 /* Force use of hard-coded filter coefficients
4029 * as some pre-programmed values are broken,
4030 * e.g. x201.
4031 */
4032 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4033 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4034 PF_PIPE_SEL_IVB(pipe));
4035 else
4036 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004037 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4038 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004039 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004040}
4041
Matt Roper4a3b8762014-12-23 10:41:51 -08004042static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004043{
4044 struct drm_device *dev = crtc->dev;
4045 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004046 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004047 struct intel_plane *intel_plane;
4048
Matt Roperaf2b6532014-04-01 15:22:32 -07004049 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4050 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004051 if (intel_plane->pipe == pipe)
4052 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004053 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004054}
4055
Matt Roper4a3b8762014-12-23 10:41:51 -08004056static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004057{
4058 struct drm_device *dev = crtc->dev;
4059 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004060 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004061 struct intel_plane *intel_plane;
4062
Matt Roperaf2b6532014-04-01 15:22:32 -07004063 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4064 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004065 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004066 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004067 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004068}
4069
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004070void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004071{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004072 struct drm_device *dev = crtc->base.dev;
4073 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004075 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004076 return;
4077
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004078 /* We can only enable IPS after we enable a plane and wait for a vblank */
4079 intel_wait_for_vblank(dev, crtc->pipe);
4080
Paulo Zanonid77e4532013-09-24 13:52:55 -03004081 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004082 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004083 mutex_lock(&dev_priv->rps.hw_lock);
4084 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4085 mutex_unlock(&dev_priv->rps.hw_lock);
4086 /* Quoting Art Runyan: "its not safe to expect any particular
4087 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004088 * mailbox." Moreover, the mailbox may return a bogus state,
4089 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004090 */
4091 } else {
4092 I915_WRITE(IPS_CTL, IPS_ENABLE);
4093 /* The bit only becomes 1 in the next vblank, so this wait here
4094 * is essentially intel_wait_for_vblank. If we don't have this
4095 * and don't wait for vblanks until the end of crtc_enable, then
4096 * the HW state readout code will complain that the expected
4097 * IPS_CTL value is not the one we read. */
4098 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4099 DRM_ERROR("Timed out waiting for IPS enable\n");
4100 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004101}
4102
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004103void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004104{
4105 struct drm_device *dev = crtc->base.dev;
4106 struct drm_i915_private *dev_priv = dev->dev_private;
4107
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004108 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004109 return;
4110
4111 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004112 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004113 mutex_lock(&dev_priv->rps.hw_lock);
4114 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4115 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004116 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4117 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4118 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004119 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004120 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004121 POSTING_READ(IPS_CTL);
4122 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004123
4124 /* We need to wait for a vblank before we can disable the plane. */
4125 intel_wait_for_vblank(dev, crtc->pipe);
4126}
4127
4128/** Loads the palette/gamma unit for the CRTC with the prepared values */
4129static void intel_crtc_load_lut(struct drm_crtc *crtc)
4130{
4131 struct drm_device *dev = crtc->dev;
4132 struct drm_i915_private *dev_priv = dev->dev_private;
4133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4134 enum pipe pipe = intel_crtc->pipe;
4135 int palreg = PALETTE(pipe);
4136 int i;
4137 bool reenable_ips = false;
4138
4139 /* The clocks have to be on to load the palette. */
4140 if (!crtc->enabled || !intel_crtc->active)
4141 return;
4142
4143 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004144 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004145 assert_dsi_pll_enabled(dev_priv);
4146 else
4147 assert_pll_enabled(dev_priv, pipe);
4148 }
4149
4150 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304151 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004152 palreg = LGC_PALETTE(pipe);
4153
4154 /* Workaround : Do not read or write the pipe palette/gamma data while
4155 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4156 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004157 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004158 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4159 GAMMA_MODE_MODE_SPLIT)) {
4160 hsw_disable_ips(intel_crtc);
4161 reenable_ips = true;
4162 }
4163
4164 for (i = 0; i < 256; i++) {
4165 I915_WRITE(palreg + 4 * i,
4166 (intel_crtc->lut_r[i] << 16) |
4167 (intel_crtc->lut_g[i] << 8) |
4168 intel_crtc->lut_b[i]);
4169 }
4170
4171 if (reenable_ips)
4172 hsw_enable_ips(intel_crtc);
4173}
4174
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004175static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4176{
4177 if (!enable && intel_crtc->overlay) {
4178 struct drm_device *dev = intel_crtc->base.dev;
4179 struct drm_i915_private *dev_priv = dev->dev_private;
4180
4181 mutex_lock(&dev->struct_mutex);
4182 dev_priv->mm.interruptible = false;
4183 (void) intel_overlay_switch_off(intel_crtc->overlay);
4184 dev_priv->mm.interruptible = true;
4185 mutex_unlock(&dev->struct_mutex);
4186 }
4187
4188 /* Let userspace switch the overlay on again. In most cases userspace
4189 * has to recompute where to put it anyway.
4190 */
4191}
4192
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004193static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004194{
4195 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4197 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004198
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004199 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004200 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004201 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004202 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004203
4204 hsw_enable_ips(intel_crtc);
4205
4206 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004207 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004208 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004209
4210 /*
4211 * FIXME: Once we grow proper nuclear flip support out of this we need
4212 * to compute the mask of flip planes precisely. For the time being
4213 * consider this a flip from a NULL plane.
4214 */
4215 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004216}
4217
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004218static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004219{
4220 struct drm_device *dev = crtc->dev;
4221 struct drm_i915_private *dev_priv = dev->dev_private;
4222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4223 int pipe = intel_crtc->pipe;
4224 int plane = intel_crtc->plane;
4225
4226 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004227
4228 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004229 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004230
4231 hsw_disable_ips(intel_crtc);
4232
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004233 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004234 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004235 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004236 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004237
Daniel Vetterf99d7062014-06-19 16:01:59 +02004238 /*
4239 * FIXME: Once we grow proper nuclear flip support out of this we need
4240 * to compute the mask of flip planes precisely. For the time being
4241 * consider this a flip to a NULL plane.
4242 */
4243 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004244}
4245
Jesse Barnesf67a5592011-01-05 10:31:48 -08004246static void ironlake_crtc_enable(struct drm_crtc *crtc)
4247{
4248 struct drm_device *dev = crtc->dev;
4249 struct drm_i915_private *dev_priv = dev->dev_private;
4250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004251 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004252 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004253
Daniel Vetter08a48462012-07-02 11:43:47 +02004254 WARN_ON(!crtc->enabled);
4255
Jesse Barnesf67a5592011-01-05 10:31:48 -08004256 if (intel_crtc->active)
4257 return;
4258
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004259 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004260 intel_prepare_shared_dpll(intel_crtc);
4261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004262 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter29407aa2014-04-24 23:55:08 +02004263 intel_dp_set_m_n(intel_crtc);
4264
4265 intel_set_pipe_timings(intel_crtc);
4266
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004267 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004268 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004269 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004270 }
4271
4272 ironlake_set_pipeconf(crtc);
4273
Jesse Barnesf67a5592011-01-05 10:31:48 -08004274 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004275
Daniel Vettera72e4c92014-09-30 10:56:47 +02004276 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4277 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004278
Daniel Vetterf6736a12013-06-05 13:34:30 +02004279 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004280 if (encoder->pre_enable)
4281 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004282
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004283 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004284 /* Note: FDI PLL enabling _must_ be done before we enable the
4285 * cpu pipes, hence this is separate from all the other fdi/pch
4286 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004287 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004288 } else {
4289 assert_fdi_tx_disabled(dev_priv, pipe);
4290 assert_fdi_rx_disabled(dev_priv, pipe);
4291 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004292
Jesse Barnesb074cec2013-04-25 12:55:02 -07004293 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004294
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004295 /*
4296 * On ILK+ LUT must be loaded before the pipe is running but with
4297 * clocks enabled
4298 */
4299 intel_crtc_load_lut(crtc);
4300
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004301 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004302 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004303
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004304 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004305 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004306
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004307 assert_vblank_disabled(crtc);
4308 drm_crtc_vblank_on(crtc);
4309
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004310 for_each_encoder_on_crtc(dev, crtc, encoder)
4311 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004312
4313 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004314 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004315
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004316 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004317}
4318
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004319/* IPS only exists on ULT machines and is tied to pipe A. */
4320static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4321{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004322 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004323}
4324
Paulo Zanonie4916942013-09-20 16:21:19 -03004325/*
4326 * This implements the workaround described in the "notes" section of the mode
4327 * set sequence documentation. When going from no pipes or single pipe to
4328 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4329 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4330 */
4331static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4332{
4333 struct drm_device *dev = crtc->base.dev;
4334 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4335
4336 /* We want to get the other_active_crtc only if there's only 1 other
4337 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004338 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004339 if (!crtc_it->active || crtc_it == crtc)
4340 continue;
4341
4342 if (other_active_crtc)
4343 return;
4344
4345 other_active_crtc = crtc_it;
4346 }
4347 if (!other_active_crtc)
4348 return;
4349
4350 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4351 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4352}
4353
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004354static void haswell_crtc_enable(struct drm_crtc *crtc)
4355{
4356 struct drm_device *dev = crtc->dev;
4357 struct drm_i915_private *dev_priv = dev->dev_private;
4358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4359 struct intel_encoder *encoder;
4360 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004361
4362 WARN_ON(!crtc->enabled);
4363
4364 if (intel_crtc->active)
4365 return;
4366
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004367 if (intel_crtc_to_shared_dpll(intel_crtc))
4368 intel_enable_shared_dpll(intel_crtc);
4369
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004370 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter229fca92014-04-24 23:55:09 +02004371 intel_dp_set_m_n(intel_crtc);
4372
4373 intel_set_pipe_timings(intel_crtc);
4374
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004375 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4376 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4377 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004378 }
4379
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004380 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004381 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004382 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004383 }
4384
4385 haswell_set_pipeconf(crtc);
4386
4387 intel_set_pipe_csc(crtc);
4388
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004389 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004390
Daniel Vettera72e4c92014-09-30 10:56:47 +02004391 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004392 for_each_encoder_on_crtc(dev, crtc, encoder)
4393 if (encoder->pre_enable)
4394 encoder->pre_enable(encoder);
4395
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004396 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004397 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4398 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004399 dev_priv->display.fdi_link_train(crtc);
4400 }
4401
Paulo Zanoni1f544382012-10-24 11:32:00 -02004402 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004403
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004404 if (IS_SKYLAKE(dev))
4405 skylake_pfit_enable(intel_crtc);
4406 else
4407 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004408
4409 /*
4410 * On ILK+ LUT must be loaded before the pipe is running but with
4411 * clocks enabled
4412 */
4413 intel_crtc_load_lut(crtc);
4414
Paulo Zanoni1f544382012-10-24 11:32:00 -02004415 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004416 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004417
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004418 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004419 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004420
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004421 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004422 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004423
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004424 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004425 intel_ddi_set_vc_payload_alloc(crtc, true);
4426
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004427 assert_vblank_disabled(crtc);
4428 drm_crtc_vblank_on(crtc);
4429
Jani Nikula8807e552013-08-30 19:40:32 +03004430 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004431 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004432 intel_opregion_notify_encoder(encoder, true);
4433 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004434
Paulo Zanonie4916942013-09-20 16:21:19 -03004435 /* If we change the relative order between pipe/planes enabling, we need
4436 * to change the workaround. */
4437 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004438 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004439}
4440
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004441static void skylake_pfit_disable(struct intel_crtc *crtc)
4442{
4443 struct drm_device *dev = crtc->base.dev;
4444 struct drm_i915_private *dev_priv = dev->dev_private;
4445 int pipe = crtc->pipe;
4446
4447 /* To avoid upsetting the power well on haswell only disable the pfit if
4448 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004449 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004450 I915_WRITE(PS_CTL(pipe), 0);
4451 I915_WRITE(PS_WIN_POS(pipe), 0);
4452 I915_WRITE(PS_WIN_SZ(pipe), 0);
4453 }
4454}
4455
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004456static void ironlake_pfit_disable(struct intel_crtc *crtc)
4457{
4458 struct drm_device *dev = crtc->base.dev;
4459 struct drm_i915_private *dev_priv = dev->dev_private;
4460 int pipe = crtc->pipe;
4461
4462 /* To avoid upsetting the power well on haswell only disable the pfit if
4463 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004464 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004465 I915_WRITE(PF_CTL(pipe), 0);
4466 I915_WRITE(PF_WIN_POS(pipe), 0);
4467 I915_WRITE(PF_WIN_SZ(pipe), 0);
4468 }
4469}
4470
Jesse Barnes6be4a602010-09-10 10:26:01 -07004471static void ironlake_crtc_disable(struct drm_crtc *crtc)
4472{
4473 struct drm_device *dev = crtc->dev;
4474 struct drm_i915_private *dev_priv = dev->dev_private;
4475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004476 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004477 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004478 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004479
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004480 if (!intel_crtc->active)
4481 return;
4482
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004483 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004484
Daniel Vetterea9d7582012-07-10 10:42:52 +02004485 for_each_encoder_on_crtc(dev, crtc, encoder)
4486 encoder->disable(encoder);
4487
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004488 drm_crtc_vblank_off(crtc);
4489 assert_vblank_disabled(crtc);
4490
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004491 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004492 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004493
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004494 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004495
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004496 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004497
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004498 for_each_encoder_on_crtc(dev, crtc, encoder)
4499 if (encoder->post_disable)
4500 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004501
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004502 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004503 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004504
Daniel Vetterd925c592013-06-05 13:34:04 +02004505 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004506
Daniel Vetterd925c592013-06-05 13:34:04 +02004507 if (HAS_PCH_CPT(dev)) {
4508 /* disable TRANS_DP_CTL */
4509 reg = TRANS_DP_CTL(pipe);
4510 temp = I915_READ(reg);
4511 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4512 TRANS_DP_PORT_SEL_MASK);
4513 temp |= TRANS_DP_PORT_SEL_NONE;
4514 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004515
Daniel Vetterd925c592013-06-05 13:34:04 +02004516 /* disable DPLL_SEL */
4517 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004518 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004519 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004520 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004521
4522 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004523 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004524
4525 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004526 }
4527
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004528 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004529 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004530
4531 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004532 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004533 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004534}
4535
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004536static void haswell_crtc_disable(struct drm_crtc *crtc)
4537{
4538 struct drm_device *dev = crtc->dev;
4539 struct drm_i915_private *dev_priv = dev->dev_private;
4540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004542 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004543
4544 if (!intel_crtc->active)
4545 return;
4546
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004547 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004548
Jani Nikula8807e552013-08-30 19:40:32 +03004549 for_each_encoder_on_crtc(dev, crtc, encoder) {
4550 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004551 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004552 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004553
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004554 drm_crtc_vblank_off(crtc);
4555 assert_vblank_disabled(crtc);
4556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004557 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004558 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4559 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004560 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004562 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004563 intel_ddi_set_vc_payload_alloc(crtc, false);
4564
Paulo Zanoniad80a812012-10-24 16:06:19 -02004565 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004566
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004567 if (IS_SKYLAKE(dev))
4568 skylake_pfit_disable(intel_crtc);
4569 else
4570 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004571
Paulo Zanoni1f544382012-10-24 11:32:00 -02004572 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004573
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004574 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004575 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004576 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004577 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004578
Imre Deak97b040a2014-06-25 22:01:50 +03004579 for_each_encoder_on_crtc(dev, crtc, encoder)
4580 if (encoder->post_disable)
4581 encoder->post_disable(encoder);
4582
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004583 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004584 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004585
4586 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004587 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004588 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004589
4590 if (intel_crtc_to_shared_dpll(intel_crtc))
4591 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004592}
4593
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004594static void ironlake_crtc_off(struct drm_crtc *crtc)
4595{
4596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004597 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004598}
4599
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004600
Jesse Barnes2dd24552013-04-25 12:55:01 -07004601static void i9xx_pfit_enable(struct intel_crtc *crtc)
4602{
4603 struct drm_device *dev = crtc->base.dev;
4604 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004605 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004606
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004607 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004608 return;
4609
Daniel Vetterc0b03412013-05-28 12:05:54 +02004610 /*
4611 * The panel fitter should only be adjusted whilst the pipe is disabled,
4612 * according to register description and PRM.
4613 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004614 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4615 assert_pipe_disabled(dev_priv, crtc->pipe);
4616
Jesse Barnesb074cec2013-04-25 12:55:02 -07004617 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4618 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004619
4620 /* Border color in case we don't scale up to the full screen. Black by
4621 * default, change to something else for debugging. */
4622 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004623}
4624
Dave Airlied05410f2014-06-05 13:22:59 +10004625static enum intel_display_power_domain port_to_power_domain(enum port port)
4626{
4627 switch (port) {
4628 case PORT_A:
4629 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4630 case PORT_B:
4631 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4632 case PORT_C:
4633 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4634 case PORT_D:
4635 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4636 default:
4637 WARN_ON_ONCE(1);
4638 return POWER_DOMAIN_PORT_OTHER;
4639 }
4640}
4641
Imre Deak77d22dc2014-03-05 16:20:52 +02004642#define for_each_power_domain(domain, mask) \
4643 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4644 if ((1 << (domain)) & (mask))
4645
Imre Deak319be8a2014-03-04 19:22:57 +02004646enum intel_display_power_domain
4647intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004648{
Imre Deak319be8a2014-03-04 19:22:57 +02004649 struct drm_device *dev = intel_encoder->base.dev;
4650 struct intel_digital_port *intel_dig_port;
4651
4652 switch (intel_encoder->type) {
4653 case INTEL_OUTPUT_UNKNOWN:
4654 /* Only DDI platforms should ever use this output type */
4655 WARN_ON_ONCE(!HAS_DDI(dev));
4656 case INTEL_OUTPUT_DISPLAYPORT:
4657 case INTEL_OUTPUT_HDMI:
4658 case INTEL_OUTPUT_EDP:
4659 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004660 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004661 case INTEL_OUTPUT_DP_MST:
4662 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4663 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004664 case INTEL_OUTPUT_ANALOG:
4665 return POWER_DOMAIN_PORT_CRT;
4666 case INTEL_OUTPUT_DSI:
4667 return POWER_DOMAIN_PORT_DSI;
4668 default:
4669 return POWER_DOMAIN_PORT_OTHER;
4670 }
4671}
4672
4673static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4674{
4675 struct drm_device *dev = crtc->dev;
4676 struct intel_encoder *intel_encoder;
4677 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4678 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004679 unsigned long mask;
4680 enum transcoder transcoder;
4681
4682 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4683
4684 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4685 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004686 if (intel_crtc->config->pch_pfit.enabled ||
4687 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004688 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4689
Imre Deak319be8a2014-03-04 19:22:57 +02004690 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4691 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4692
Imre Deak77d22dc2014-03-05 16:20:52 +02004693 return mask;
4694}
4695
Imre Deak77d22dc2014-03-05 16:20:52 +02004696static void modeset_update_crtc_power_domains(struct drm_device *dev)
4697{
4698 struct drm_i915_private *dev_priv = dev->dev_private;
4699 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4700 struct intel_crtc *crtc;
4701
4702 /*
4703 * First get all needed power domains, then put all unneeded, to avoid
4704 * any unnecessary toggling of the power wells.
4705 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004706 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004707 enum intel_display_power_domain domain;
4708
4709 if (!crtc->base.enabled)
4710 continue;
4711
Imre Deak319be8a2014-03-04 19:22:57 +02004712 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004713
4714 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4715 intel_display_power_get(dev_priv, domain);
4716 }
4717
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004718 if (dev_priv->display.modeset_global_resources)
4719 dev_priv->display.modeset_global_resources(dev);
4720
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004721 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004722 enum intel_display_power_domain domain;
4723
4724 for_each_power_domain(domain, crtc->enabled_power_domains)
4725 intel_display_power_put(dev_priv, domain);
4726
4727 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4728 }
4729
4730 intel_display_set_init_power(dev_priv, false);
4731}
4732
Ville Syrjälädfcab172014-06-13 13:37:47 +03004733/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004734static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004735{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004736 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004737
Jesse Barnes586f49d2013-11-04 16:06:59 -08004738 /* Obtain SKU information */
4739 mutex_lock(&dev_priv->dpio_lock);
4740 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4741 CCK_FUSE_HPLL_FREQ_MASK;
4742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004743
Ville Syrjälädfcab172014-06-13 13:37:47 +03004744 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004745}
4746
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004747static void vlv_update_cdclk(struct drm_device *dev)
4748{
4749 struct drm_i915_private *dev_priv = dev->dev_private;
4750
4751 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004752 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004753 dev_priv->vlv_cdclk_freq);
4754
4755 /*
4756 * Program the gmbus_freq based on the cdclk frequency.
4757 * BSpec erroneously claims we should aim for 4MHz, but
4758 * in fact 1MHz is the correct frequency.
4759 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004760 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004761}
4762
Jesse Barnes30a970c2013-11-04 13:48:12 -08004763/* Adjust CDclk dividers to allow high res or save power if possible */
4764static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4765{
4766 struct drm_i915_private *dev_priv = dev->dev_private;
4767 u32 val, cmd;
4768
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004769 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004770
Ville Syrjälädfcab172014-06-13 13:37:47 +03004771 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004772 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004773 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004774 cmd = 1;
4775 else
4776 cmd = 0;
4777
4778 mutex_lock(&dev_priv->rps.hw_lock);
4779 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4780 val &= ~DSPFREQGUAR_MASK;
4781 val |= (cmd << DSPFREQGUAR_SHIFT);
4782 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4783 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4784 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4785 50)) {
4786 DRM_ERROR("timed out waiting for CDclk change\n");
4787 }
4788 mutex_unlock(&dev_priv->rps.hw_lock);
4789
Ville Syrjälädfcab172014-06-13 13:37:47 +03004790 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004791 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004793 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004794
4795 mutex_lock(&dev_priv->dpio_lock);
4796 /* adjust cdclk divider */
4797 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004798 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004799 val |= divider;
4800 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004801
4802 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4803 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4804 50))
4805 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004806 mutex_unlock(&dev_priv->dpio_lock);
4807 }
4808
4809 mutex_lock(&dev_priv->dpio_lock);
4810 /* adjust self-refresh exit latency value */
4811 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4812 val &= ~0x7f;
4813
4814 /*
4815 * For high bandwidth configs, we set a higher latency in the bunit
4816 * so that the core display fetch happens in time to avoid underruns.
4817 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004818 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004819 val |= 4500 / 250; /* 4.5 usec */
4820 else
4821 val |= 3000 / 250; /* 3.0 usec */
4822 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4823 mutex_unlock(&dev_priv->dpio_lock);
4824
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004825 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004826}
4827
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004828static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4829{
4830 struct drm_i915_private *dev_priv = dev->dev_private;
4831 u32 val, cmd;
4832
4833 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4834
4835 switch (cdclk) {
4836 case 400000:
4837 cmd = 3;
4838 break;
4839 case 333333:
4840 case 320000:
4841 cmd = 2;
4842 break;
4843 case 266667:
4844 cmd = 1;
4845 break;
4846 case 200000:
4847 cmd = 0;
4848 break;
4849 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004850 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004851 return;
4852 }
4853
4854 mutex_lock(&dev_priv->rps.hw_lock);
4855 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4856 val &= ~DSPFREQGUAR_MASK_CHV;
4857 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4858 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4859 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4860 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4861 50)) {
4862 DRM_ERROR("timed out waiting for CDclk change\n");
4863 }
4864 mutex_unlock(&dev_priv->rps.hw_lock);
4865
4866 vlv_update_cdclk(dev);
4867}
4868
Jesse Barnes30a970c2013-11-04 13:48:12 -08004869static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4870 int max_pixclk)
4871{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004872 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004873
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004874 /* FIXME: Punit isn't quite ready yet */
4875 if (IS_CHERRYVIEW(dev_priv->dev))
4876 return 400000;
4877
Jesse Barnes30a970c2013-11-04 13:48:12 -08004878 /*
4879 * Really only a few cases to deal with, as only 4 CDclks are supported:
4880 * 200MHz
4881 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004882 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004883 * 400MHz
4884 * So we check to see whether we're above 90% of the lower bin and
4885 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004886 *
4887 * We seem to get an unstable or solid color picture at 200MHz.
4888 * Not sure what's wrong. For now use 200MHz only when all pipes
4889 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004890 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004891 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004892 return 400000;
4893 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004894 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004895 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004896 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004897 else
4898 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004899}
4900
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004901/* compute the max pixel clock for new configuration */
4902static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004903{
4904 struct drm_device *dev = dev_priv->dev;
4905 struct intel_crtc *intel_crtc;
4906 int max_pixclk = 0;
4907
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004908 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004909 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004910 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02004911 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004912 }
4913
4914 return max_pixclk;
4915}
4916
4917static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004918 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004919{
4920 struct drm_i915_private *dev_priv = dev->dev_private;
4921 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004922 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004923
Imre Deakd60c4472014-03-27 17:45:10 +02004924 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4925 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004926 return;
4927
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004928 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004929 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004930 if (intel_crtc->base.enabled)
4931 *prepare_pipes |= (1 << intel_crtc->pipe);
4932}
4933
4934static void valleyview_modeset_global_resources(struct drm_device *dev)
4935{
4936 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004937 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004938 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4939
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004940 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004941 /*
4942 * FIXME: We can end up here with all power domains off, yet
4943 * with a CDCLK frequency other than the minimum. To account
4944 * for this take the PIPE-A power domain, which covers the HW
4945 * blocks needed for the following programming. This can be
4946 * removed once it's guaranteed that we get here either with
4947 * the minimum CDCLK set, or the required power domains
4948 * enabled.
4949 */
4950 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4951
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004952 if (IS_CHERRYVIEW(dev))
4953 cherryview_set_cdclk(dev, req_cdclk);
4954 else
4955 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02004956
4957 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004958 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08004959}
4960
Jesse Barnes89b667f2013-04-18 14:51:36 -07004961static void valleyview_crtc_enable(struct drm_crtc *crtc)
4962{
4963 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004964 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004965 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4966 struct intel_encoder *encoder;
4967 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004968 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004969
4970 WARN_ON(!crtc->enabled);
4971
4972 if (intel_crtc->active)
4973 return;
4974
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004975 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304976
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004977 if (!is_dsi) {
4978 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004979 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004980 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004981 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004982 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004983
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004984 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02004985 intel_dp_set_m_n(intel_crtc);
4986
4987 intel_set_pipe_timings(intel_crtc);
4988
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004989 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4990 struct drm_i915_private *dev_priv = dev->dev_private;
4991
4992 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4993 I915_WRITE(CHV_CANVAS(pipe), 0);
4994 }
4995
Daniel Vetter5b18e572014-04-24 23:55:06 +02004996 i9xx_set_pipeconf(intel_crtc);
4997
Jesse Barnes89b667f2013-04-18 14:51:36 -07004998 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004999
Daniel Vettera72e4c92014-09-30 10:56:47 +02005000 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005001
Jesse Barnes89b667f2013-04-18 14:51:36 -07005002 for_each_encoder_on_crtc(dev, crtc, encoder)
5003 if (encoder->pre_pll_enable)
5004 encoder->pre_pll_enable(encoder);
5005
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005006 if (!is_dsi) {
5007 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005008 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005009 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005010 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005011 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005012
5013 for_each_encoder_on_crtc(dev, crtc, encoder)
5014 if (encoder->pre_enable)
5015 encoder->pre_enable(encoder);
5016
Jesse Barnes2dd24552013-04-25 12:55:01 -07005017 i9xx_pfit_enable(intel_crtc);
5018
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005019 intel_crtc_load_lut(crtc);
5020
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005021 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005022 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005023
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005024 assert_vblank_disabled(crtc);
5025 drm_crtc_vblank_on(crtc);
5026
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005027 for_each_encoder_on_crtc(dev, crtc, encoder)
5028 encoder->enable(encoder);
5029
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005030 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005031
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005032 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005033 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005034}
5035
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005036static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5037{
5038 struct drm_device *dev = crtc->base.dev;
5039 struct drm_i915_private *dev_priv = dev->dev_private;
5040
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005041 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5042 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005043}
5044
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005045static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005046{
5047 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005048 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005050 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005051 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005052
Daniel Vetter08a48462012-07-02 11:43:47 +02005053 WARN_ON(!crtc->enabled);
5054
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005055 if (intel_crtc->active)
5056 return;
5057
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005058 i9xx_set_pll_dividers(intel_crtc);
5059
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005060 if (intel_crtc->config->has_dp_encoder)
Daniel Vetter5b18e572014-04-24 23:55:06 +02005061 intel_dp_set_m_n(intel_crtc);
5062
5063 intel_set_pipe_timings(intel_crtc);
5064
Daniel Vetter5b18e572014-04-24 23:55:06 +02005065 i9xx_set_pipeconf(intel_crtc);
5066
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005067 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005068
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005069 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005070 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005071
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005072 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005073 if (encoder->pre_enable)
5074 encoder->pre_enable(encoder);
5075
Daniel Vetterf6736a12013-06-05 13:34:30 +02005076 i9xx_enable_pll(intel_crtc);
5077
Jesse Barnes2dd24552013-04-25 12:55:01 -07005078 i9xx_pfit_enable(intel_crtc);
5079
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005080 intel_crtc_load_lut(crtc);
5081
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005082 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005083 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005084
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005085 assert_vblank_disabled(crtc);
5086 drm_crtc_vblank_on(crtc);
5087
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005088 for_each_encoder_on_crtc(dev, crtc, encoder)
5089 encoder->enable(encoder);
5090
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005091 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005092
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005093 /*
5094 * Gen2 reports pipe underruns whenever all planes are disabled.
5095 * So don't enable underrun reporting before at least some planes
5096 * are enabled.
5097 * FIXME: Need to fix the logic to work when we turn off all planes
5098 * but leave the pipe running.
5099 */
5100 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005101 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005102
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005103 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005104 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005105}
5106
Daniel Vetter87476d62013-04-11 16:29:06 +02005107static void i9xx_pfit_disable(struct intel_crtc *crtc)
5108{
5109 struct drm_device *dev = crtc->base.dev;
5110 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005112 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005113 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005114
5115 assert_pipe_disabled(dev_priv, crtc->pipe);
5116
Daniel Vetter328d8e82013-05-08 10:36:31 +02005117 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5118 I915_READ(PFIT_CONTROL));
5119 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005120}
5121
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005122static void i9xx_crtc_disable(struct drm_crtc *crtc)
5123{
5124 struct drm_device *dev = crtc->dev;
5125 struct drm_i915_private *dev_priv = dev->dev_private;
5126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005127 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005128 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005129
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005130 if (!intel_crtc->active)
5131 return;
5132
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005133 /*
5134 * Gen2 reports pipe underruns whenever all planes are disabled.
5135 * So diasble underrun reporting before all the planes get disabled.
5136 * FIXME: Need to fix the logic to work when we turn off all planes
5137 * but leave the pipe running.
5138 */
5139 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005140 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005141
Imre Deak564ed192014-06-13 14:54:21 +03005142 /*
5143 * Vblank time updates from the shadow to live plane control register
5144 * are blocked if the memory self-refresh mode is active at that
5145 * moment. So to make sure the plane gets truly disabled, disable
5146 * first the self-refresh mode. The self-refresh enable bit in turn
5147 * will be checked/applied by the HW only at the next frame start
5148 * event which is after the vblank start event, so we need to have a
5149 * wait-for-vblank between disabling the plane and the pipe.
5150 */
5151 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005152 intel_crtc_disable_planes(crtc);
5153
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005154 /*
5155 * On gen2 planes are double buffered but the pipe isn't, so we must
5156 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005157 * We also need to wait on all gmch platforms because of the
5158 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005159 */
Imre Deak564ed192014-06-13 14:54:21 +03005160 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005161
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005162 for_each_encoder_on_crtc(dev, crtc, encoder)
5163 encoder->disable(encoder);
5164
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005165 drm_crtc_vblank_off(crtc);
5166 assert_vblank_disabled(crtc);
5167
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005168 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005169
Daniel Vetter87476d62013-04-11 16:29:06 +02005170 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005171
Jesse Barnes89b667f2013-04-18 14:51:36 -07005172 for_each_encoder_on_crtc(dev, crtc, encoder)
5173 if (encoder->post_disable)
5174 encoder->post_disable(encoder);
5175
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005176 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005177 if (IS_CHERRYVIEW(dev))
5178 chv_disable_pll(dev_priv, pipe);
5179 else if (IS_VALLEYVIEW(dev))
5180 vlv_disable_pll(dev_priv, pipe);
5181 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005182 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005183 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005184
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005185 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005186 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005187
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005188 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005189 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005190
Daniel Vetterefa96242014-04-24 23:55:02 +02005191 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005192 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005193 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005194}
5195
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005196static void i9xx_crtc_off(struct drm_crtc *crtc)
5197{
5198}
5199
Borun Fub04c5bd2014-07-12 10:02:27 +05305200/* Master function to enable/disable CRTC and corresponding power wells */
5201void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005202{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005203 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005204 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005205 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005206 enum intel_display_power_domain domain;
5207 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005208
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005209 if (enable) {
5210 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005211 domains = get_crtc_power_domains(crtc);
5212 for_each_power_domain(domain, domains)
5213 intel_display_power_get(dev_priv, domain);
5214 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005215
5216 dev_priv->display.crtc_enable(crtc);
5217 }
5218 } else {
5219 if (intel_crtc->active) {
5220 dev_priv->display.crtc_disable(crtc);
5221
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005222 domains = intel_crtc->enabled_power_domains;
5223 for_each_power_domain(domain, domains)
5224 intel_display_power_put(dev_priv, domain);
5225 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005226 }
5227 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305228}
5229
5230/**
5231 * Sets the power management mode of the pipe and plane.
5232 */
5233void intel_crtc_update_dpms(struct drm_crtc *crtc)
5234{
5235 struct drm_device *dev = crtc->dev;
5236 struct intel_encoder *intel_encoder;
5237 bool enable = false;
5238
5239 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5240 enable |= intel_encoder->connectors_active;
5241
5242 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005243}
5244
Daniel Vetter976f8a22012-07-08 22:34:21 +02005245static void intel_crtc_disable(struct drm_crtc *crtc)
5246{
5247 struct drm_device *dev = crtc->dev;
5248 struct drm_connector *connector;
5249 struct drm_i915_private *dev_priv = dev->dev_private;
5250
5251 /* crtc should still be enabled when we disable it. */
5252 WARN_ON(!crtc->enabled);
5253
5254 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005255 dev_priv->display.off(crtc);
5256
Gustavo Padovan455a6802014-12-01 15:40:11 -08005257 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005258
5259 /* Update computed state. */
5260 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5261 if (!connector->encoder || !connector->encoder->crtc)
5262 continue;
5263
5264 if (connector->encoder->crtc != crtc)
5265 continue;
5266
5267 connector->dpms = DRM_MODE_DPMS_OFF;
5268 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005269 }
5270}
5271
Chris Wilsonea5b2132010-08-04 13:50:23 +01005272void intel_encoder_destroy(struct drm_encoder *encoder)
5273{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005274 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005275
Chris Wilsonea5b2132010-08-04 13:50:23 +01005276 drm_encoder_cleanup(encoder);
5277 kfree(intel_encoder);
5278}
5279
Damien Lespiau92373292013-08-08 22:28:57 +01005280/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005281 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5282 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005283static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005284{
5285 if (mode == DRM_MODE_DPMS_ON) {
5286 encoder->connectors_active = true;
5287
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005288 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005289 } else {
5290 encoder->connectors_active = false;
5291
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005292 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005293 }
5294}
5295
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005296/* Cross check the actual hw state with our own modeset state tracking (and it's
5297 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005298static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005299{
5300 if (connector->get_hw_state(connector)) {
5301 struct intel_encoder *encoder = connector->encoder;
5302 struct drm_crtc *crtc;
5303 bool encoder_enabled;
5304 enum pipe pipe;
5305
5306 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5307 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005308 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005309
Dave Airlie0e32b392014-05-02 14:02:48 +10005310 /* there is no real hw state for MST connectors */
5311 if (connector->mst_port)
5312 return;
5313
Rob Clarke2c719b2014-12-15 13:56:32 -05005314 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005315 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005316 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005317 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005318
Dave Airlie36cd7442014-05-02 13:44:18 +10005319 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005320 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005321 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005322
Dave Airlie36cd7442014-05-02 13:44:18 +10005323 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005324 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5325 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005326 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005327
Dave Airlie36cd7442014-05-02 13:44:18 +10005328 crtc = encoder->base.crtc;
5329
Rob Clarke2c719b2014-12-15 13:56:32 -05005330 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5331 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5332 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005333 "encoder active on the wrong pipe\n");
5334 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005335 }
5336}
5337
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005338/* Even simpler default implementation, if there's really no special case to
5339 * consider. */
5340void intel_connector_dpms(struct drm_connector *connector, int mode)
5341{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005342 /* All the simple cases only support two dpms states. */
5343 if (mode != DRM_MODE_DPMS_ON)
5344 mode = DRM_MODE_DPMS_OFF;
5345
5346 if (mode == connector->dpms)
5347 return;
5348
5349 connector->dpms = mode;
5350
5351 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005352 if (connector->encoder)
5353 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005354
Daniel Vetterb9805142012-08-31 17:37:33 +02005355 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005356}
5357
Daniel Vetterf0947c32012-07-02 13:10:34 +02005358/* Simple connector->get_hw_state implementation for encoders that support only
5359 * one connector and no cloning and hence the encoder state determines the state
5360 * of the connector. */
5361bool intel_connector_get_hw_state(struct intel_connector *connector)
5362{
Daniel Vetter24929352012-07-02 20:28:59 +02005363 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005364 struct intel_encoder *encoder = connector->encoder;
5365
5366 return encoder->get_hw_state(encoder, &pipe);
5367}
5368
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005369static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005370 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005371{
5372 struct drm_i915_private *dev_priv = dev->dev_private;
5373 struct intel_crtc *pipe_B_crtc =
5374 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5375
5376 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5377 pipe_name(pipe), pipe_config->fdi_lanes);
5378 if (pipe_config->fdi_lanes > 4) {
5379 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5380 pipe_name(pipe), pipe_config->fdi_lanes);
5381 return false;
5382 }
5383
Paulo Zanonibafb6552013-11-02 21:07:44 -07005384 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005385 if (pipe_config->fdi_lanes > 2) {
5386 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5387 pipe_config->fdi_lanes);
5388 return false;
5389 } else {
5390 return true;
5391 }
5392 }
5393
5394 if (INTEL_INFO(dev)->num_pipes == 2)
5395 return true;
5396
5397 /* Ivybridge 3 pipe is really complicated */
5398 switch (pipe) {
5399 case PIPE_A:
5400 return true;
5401 case PIPE_B:
5402 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5403 pipe_config->fdi_lanes > 2) {
5404 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5405 pipe_name(pipe), pipe_config->fdi_lanes);
5406 return false;
5407 }
5408 return true;
5409 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005410 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005411 pipe_B_crtc->config->fdi_lanes <= 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005412 if (pipe_config->fdi_lanes > 2) {
5413 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5414 pipe_name(pipe), pipe_config->fdi_lanes);
5415 return false;
5416 }
5417 } else {
5418 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5419 return false;
5420 }
5421 return true;
5422 default:
5423 BUG();
5424 }
5425}
5426
Daniel Vettere29c22c2013-02-21 00:00:16 +01005427#define RETRY 1
5428static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005429 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005430{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005431 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005432 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005433 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005434 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005435
Daniel Vettere29c22c2013-02-21 00:00:16 +01005436retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005437 /* FDI is a binary signal running at ~2.7GHz, encoding
5438 * each output octet as 10 bits. The actual frequency
5439 * is stored as a divider into a 100MHz clock, and the
5440 * mode pixel clock is stored in units of 1KHz.
5441 * Hence the bw of each lane in terms of the mode signal
5442 * is:
5443 */
5444 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5445
Damien Lespiau241bfc32013-09-25 16:45:37 +01005446 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005447
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005448 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005449 pipe_config->pipe_bpp);
5450
5451 pipe_config->fdi_lanes = lane;
5452
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005453 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005454 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005455
Daniel Vettere29c22c2013-02-21 00:00:16 +01005456 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5457 intel_crtc->pipe, pipe_config);
5458 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5459 pipe_config->pipe_bpp -= 2*3;
5460 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5461 pipe_config->pipe_bpp);
5462 needs_recompute = true;
5463 pipe_config->bw_constrained = true;
5464
5465 goto retry;
5466 }
5467
5468 if (needs_recompute)
5469 return RETRY;
5470
5471 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005472}
5473
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005474static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005475 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005476{
Jani Nikulad330a952014-01-21 11:24:25 +02005477 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005478 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005479 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005480}
5481
Daniel Vettera43f6e02013-06-07 23:10:32 +02005482static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005483 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005484{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005485 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005486 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005487 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005488
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005489 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005490 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005491 int clock_limit =
5492 dev_priv->display.get_display_clock_speed(dev);
5493
5494 /*
5495 * Enable pixel doubling when the dot clock
5496 * is > 90% of the (display) core speed.
5497 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005498 * GDG double wide on either pipe,
5499 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005500 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005501 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005502 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005503 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005504 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005505 }
5506
Damien Lespiau241bfc32013-09-25 16:45:37 +01005507 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005508 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005509 }
Chris Wilson89749352010-09-12 18:25:19 +01005510
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005511 /*
5512 * Pipe horizontal size must be even in:
5513 * - DVO ganged mode
5514 * - LVDS dual channel mode
5515 * - Double wide pipe
5516 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005517 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005518 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5519 pipe_config->pipe_src_w &= ~1;
5520
Damien Lespiau8693a822013-05-03 18:48:11 +01005521 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5522 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005523 */
5524 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5525 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005526 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005527
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005528 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005529 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005530 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005531 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5532 * for lvds. */
5533 pipe_config->pipe_bpp = 8*3;
5534 }
5535
Damien Lespiauf5adf942013-06-24 18:29:34 +01005536 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005537 hsw_compute_ips_config(crtc, pipe_config);
5538
Daniel Vetter877d48d2013-04-19 11:24:43 +02005539 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005540 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005541
Daniel Vettere29c22c2013-02-21 00:00:16 +01005542 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005543}
5544
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005545static int valleyview_get_display_clock_speed(struct drm_device *dev)
5546{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005547 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005548 u32 val;
5549 int divider;
5550
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005551 /* FIXME: Punit isn't quite ready yet */
5552 if (IS_CHERRYVIEW(dev))
5553 return 400000;
5554
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005555 if (dev_priv->hpll_freq == 0)
5556 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5557
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005558 mutex_lock(&dev_priv->dpio_lock);
5559 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5560 mutex_unlock(&dev_priv->dpio_lock);
5561
5562 divider = val & DISPLAY_FREQUENCY_VALUES;
5563
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005564 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5565 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5566 "cdclk change in progress\n");
5567
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005568 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005569}
5570
Jesse Barnese70236a2009-09-21 10:42:27 -07005571static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005572{
Jesse Barnese70236a2009-09-21 10:42:27 -07005573 return 400000;
5574}
Jesse Barnes79e53942008-11-07 14:24:08 -08005575
Jesse Barnese70236a2009-09-21 10:42:27 -07005576static int i915_get_display_clock_speed(struct drm_device *dev)
5577{
5578 return 333000;
5579}
Jesse Barnes79e53942008-11-07 14:24:08 -08005580
Jesse Barnese70236a2009-09-21 10:42:27 -07005581static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5582{
5583 return 200000;
5584}
Jesse Barnes79e53942008-11-07 14:24:08 -08005585
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005586static int pnv_get_display_clock_speed(struct drm_device *dev)
5587{
5588 u16 gcfgc = 0;
5589
5590 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5591
5592 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5593 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5594 return 267000;
5595 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5596 return 333000;
5597 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5598 return 444000;
5599 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5600 return 200000;
5601 default:
5602 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5603 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5604 return 133000;
5605 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5606 return 167000;
5607 }
5608}
5609
Jesse Barnese70236a2009-09-21 10:42:27 -07005610static int i915gm_get_display_clock_speed(struct drm_device *dev)
5611{
5612 u16 gcfgc = 0;
5613
5614 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5615
5616 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005617 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005618 else {
5619 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5620 case GC_DISPLAY_CLOCK_333_MHZ:
5621 return 333000;
5622 default:
5623 case GC_DISPLAY_CLOCK_190_200_MHZ:
5624 return 190000;
5625 }
5626 }
5627}
Jesse Barnes79e53942008-11-07 14:24:08 -08005628
Jesse Barnese70236a2009-09-21 10:42:27 -07005629static int i865_get_display_clock_speed(struct drm_device *dev)
5630{
5631 return 266000;
5632}
5633
5634static int i855_get_display_clock_speed(struct drm_device *dev)
5635{
5636 u16 hpllcc = 0;
5637 /* Assume that the hardware is in the high speed state. This
5638 * should be the default.
5639 */
5640 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5641 case GC_CLOCK_133_200:
5642 case GC_CLOCK_100_200:
5643 return 200000;
5644 case GC_CLOCK_166_250:
5645 return 250000;
5646 case GC_CLOCK_100_133:
5647 return 133000;
5648 }
5649
5650 /* Shouldn't happen */
5651 return 0;
5652}
5653
5654static int i830_get_display_clock_speed(struct drm_device *dev)
5655{
5656 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005657}
5658
Zhenyu Wang2c072452009-06-05 15:38:42 +08005659static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005660intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005661{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005662 while (*num > DATA_LINK_M_N_MASK ||
5663 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005664 *num >>= 1;
5665 *den >>= 1;
5666 }
5667}
5668
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005669static void compute_m_n(unsigned int m, unsigned int n,
5670 uint32_t *ret_m, uint32_t *ret_n)
5671{
5672 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5673 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5674 intel_reduce_m_n_ratio(ret_m, ret_n);
5675}
5676
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005677void
5678intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5679 int pixel_clock, int link_clock,
5680 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005681{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005682 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005683
5684 compute_m_n(bits_per_pixel * pixel_clock,
5685 link_clock * nlanes * 8,
5686 &m_n->gmch_m, &m_n->gmch_n);
5687
5688 compute_m_n(pixel_clock, link_clock,
5689 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005690}
5691
Chris Wilsona7615032011-01-12 17:04:08 +00005692static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5693{
Jani Nikulad330a952014-01-21 11:24:25 +02005694 if (i915.panel_use_ssc >= 0)
5695 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005696 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005697 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005698}
5699
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005700static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005701{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005702 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005703 struct drm_i915_private *dev_priv = dev->dev_private;
5704 int refclk;
5705
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005706 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005707 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005708 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005709 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005710 refclk = dev_priv->vbt.lvds_ssc_freq;
5711 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005712 } else if (!IS_GEN2(dev)) {
5713 refclk = 96000;
5714 } else {
5715 refclk = 48000;
5716 }
5717
5718 return refclk;
5719}
5720
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005721static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005722{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005723 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005724}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005725
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005726static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5727{
5728 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005729}
5730
Daniel Vetterf47709a2013-03-28 10:42:02 +01005731static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005732 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005733 intel_clock_t *reduced_clock)
5734{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005735 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005736 u32 fp, fp2 = 0;
5737
5738 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005739 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005740 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005741 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005742 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005743 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005744 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005745 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005746 }
5747
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005748 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005749
Daniel Vetterf47709a2013-03-28 10:42:02 +01005750 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005751 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005752 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005753 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005754 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005755 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005756 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005757 }
5758}
5759
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005760static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5761 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005762{
5763 u32 reg_val;
5764
5765 /*
5766 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5767 * and set it to a reasonable value instead.
5768 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005770 reg_val &= 0xffffff00;
5771 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005772 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005773
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005774 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005775 reg_val &= 0x8cffffff;
5776 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005777 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005778
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005779 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005780 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005781 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005782
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005783 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005784 reg_val &= 0x00ffffff;
5785 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005786 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005787}
5788
Daniel Vetterb5518422013-05-03 11:49:48 +02005789static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5790 struct intel_link_m_n *m_n)
5791{
5792 struct drm_device *dev = crtc->base.dev;
5793 struct drm_i915_private *dev_priv = dev->dev_private;
5794 int pipe = crtc->pipe;
5795
Daniel Vettere3b95f12013-05-03 11:49:49 +02005796 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5797 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5798 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5799 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005800}
5801
5802static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005803 struct intel_link_m_n *m_n,
5804 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005805{
5806 struct drm_device *dev = crtc->base.dev;
5807 struct drm_i915_private *dev_priv = dev->dev_private;
5808 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005809 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02005810
5811 if (INTEL_INFO(dev)->gen >= 5) {
5812 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5813 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5814 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5815 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005816 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5817 * for gen < 8) and if DRRS is supported (to make sure the
5818 * registers are not unnecessarily accessed).
5819 */
5820 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005821 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07005822 I915_WRITE(PIPE_DATA_M2(transcoder),
5823 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5824 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5825 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5826 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5827 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005828 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005829 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5830 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5831 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5832 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005833 }
5834}
5835
Vandana Kannanf769cd22014-08-05 07:51:22 -07005836void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005837{
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005838 if (crtc->config->has_pch_encoder)
5839 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005840 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005841 intel_cpu_transcoder_set_m_n(crtc, &crtc->config->dp_m_n,
5842 &crtc->config->dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005843}
5844
Ville Syrjäläd288f652014-10-28 13:20:22 +02005845static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005846 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005847{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005848 u32 dpll, dpll_md;
5849
5850 /*
5851 * Enable DPIO clock input. We should never disable the reference
5852 * clock for pipe B, since VGA hotplug / manual detection depends
5853 * on it.
5854 */
5855 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5856 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5857 /* We should never disable this, set it here for state tracking */
5858 if (crtc->pipe == PIPE_B)
5859 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5860 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005861 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005862
Ville Syrjäläd288f652014-10-28 13:20:22 +02005863 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005864 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005865 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005866}
5867
Ville Syrjäläd288f652014-10-28 13:20:22 +02005868static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005869 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005870{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005871 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005872 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005873 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005874 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005875 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005876 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005877
Daniel Vetter09153002012-12-12 14:06:44 +01005878 mutex_lock(&dev_priv->dpio_lock);
5879
Ville Syrjäläd288f652014-10-28 13:20:22 +02005880 bestn = pipe_config->dpll.n;
5881 bestm1 = pipe_config->dpll.m1;
5882 bestm2 = pipe_config->dpll.m2;
5883 bestp1 = pipe_config->dpll.p1;
5884 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005885
Jesse Barnes89b667f2013-04-18 14:51:36 -07005886 /* See eDP HDMI DPIO driver vbios notes doc */
5887
5888 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005889 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005890 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005891
5892 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005893 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005894
5895 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005896 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005897 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005898 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005899
5900 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005901 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005902
5903 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005904 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5905 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5906 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005907 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005908
5909 /*
5910 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5911 * but we don't support that).
5912 * Note: don't use the DAC post divider as it seems unstable.
5913 */
5914 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005915 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005916
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005917 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005918 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005919
Jesse Barnes89b667f2013-04-18 14:51:36 -07005920 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005921 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005922 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5923 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005924 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005925 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005926 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005927 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005928 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005929
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02005930 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005931 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005932 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005934 0x0df40000);
5935 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005937 0x0df70000);
5938 } else { /* HDMI or VGA */
5939 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005940 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005942 0x0df70000);
5943 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005944 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005945 0x0df40000);
5946 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005947
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005948 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005949 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005950 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5951 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005952 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005953 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005954
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005955 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005956 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005957}
5958
Ville Syrjäläd288f652014-10-28 13:20:22 +02005959static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005960 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005961{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005962 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005963 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5964 DPLL_VCO_ENABLE;
5965 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005966 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005967
Ville Syrjäläd288f652014-10-28 13:20:22 +02005968 pipe_config->dpll_hw_state.dpll_md =
5969 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005970}
5971
Ville Syrjäläd288f652014-10-28 13:20:22 +02005972static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005973 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005974{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005975 struct drm_device *dev = crtc->base.dev;
5976 struct drm_i915_private *dev_priv = dev->dev_private;
5977 int pipe = crtc->pipe;
5978 int dpll_reg = DPLL(crtc->pipe);
5979 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005980 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005981 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5982 int refclk;
5983
Ville Syrjäläd288f652014-10-28 13:20:22 +02005984 bestn = pipe_config->dpll.n;
5985 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5986 bestm1 = pipe_config->dpll.m1;
5987 bestm2 = pipe_config->dpll.m2 >> 22;
5988 bestp1 = pipe_config->dpll.p1;
5989 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005990
5991 /*
5992 * Enable Refclk and SSC
5993 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005994 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005995 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005996
5997 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005998
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005999 /* p1 and p2 divider */
6000 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6001 5 << DPIO_CHV_S1_DIV_SHIFT |
6002 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6003 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6004 1 << DPIO_CHV_K_DIV_SHIFT);
6005
6006 /* Feedback post-divider - m2 */
6007 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6008
6009 /* Feedback refclk divider - n and m1 */
6010 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6011 DPIO_CHV_M1_DIV_BY_2 |
6012 1 << DPIO_CHV_N_DIV_SHIFT);
6013
6014 /* M2 fraction division */
6015 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6016
6017 /* M2 fraction division enable */
6018 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6019 DPIO_CHV_FRAC_DIV_EN |
6020 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6021
6022 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006023 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006024 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6025 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6026 if (refclk == 100000)
6027 intcoeff = 11;
6028 else if (refclk == 38400)
6029 intcoeff = 10;
6030 else
6031 intcoeff = 9;
6032 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6033 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6034
6035 /* AFC Recal */
6036 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6037 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6038 DPIO_AFC_RECAL);
6039
6040 mutex_unlock(&dev_priv->dpio_lock);
6041}
6042
Ville Syrjäläd288f652014-10-28 13:20:22 +02006043/**
6044 * vlv_force_pll_on - forcibly enable just the PLL
6045 * @dev_priv: i915 private structure
6046 * @pipe: pipe PLL to enable
6047 * @dpll: PLL configuration
6048 *
6049 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6050 * in cases where we need the PLL enabled even when @pipe is not going to
6051 * be enabled.
6052 */
6053void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6054 const struct dpll *dpll)
6055{
6056 struct intel_crtc *crtc =
6057 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006058 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006059 .pixel_multiplier = 1,
6060 .dpll = *dpll,
6061 };
6062
6063 if (IS_CHERRYVIEW(dev)) {
6064 chv_update_pll(crtc, &pipe_config);
6065 chv_prepare_pll(crtc, &pipe_config);
6066 chv_enable_pll(crtc, &pipe_config);
6067 } else {
6068 vlv_update_pll(crtc, &pipe_config);
6069 vlv_prepare_pll(crtc, &pipe_config);
6070 vlv_enable_pll(crtc, &pipe_config);
6071 }
6072}
6073
6074/**
6075 * vlv_force_pll_off - forcibly disable just the PLL
6076 * @dev_priv: i915 private structure
6077 * @pipe: pipe PLL to disable
6078 *
6079 * Disable the PLL for @pipe. To be used in cases where we need
6080 * the PLL enabled even when @pipe is not going to be enabled.
6081 */
6082void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6083{
6084 if (IS_CHERRYVIEW(dev))
6085 chv_disable_pll(to_i915(dev), pipe);
6086 else
6087 vlv_disable_pll(to_i915(dev), pipe);
6088}
6089
Daniel Vetterf47709a2013-03-28 10:42:02 +01006090static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006091 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006092 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006093 int num_connectors)
6094{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006095 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006096 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006097 u32 dpll;
6098 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006099 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006100
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006101 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306102
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006103 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6104 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006105
6106 dpll = DPLL_VGA_MODE_DIS;
6107
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006108 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006109 dpll |= DPLLB_MODE_LVDS;
6110 else
6111 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006112
Daniel Vetteref1b4602013-06-01 17:17:04 +02006113 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006114 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006115 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006116 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006117
6118 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006119 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006120
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006121 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006122 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006123
6124 /* compute bitmask from p1 value */
6125 if (IS_PINEVIEW(dev))
6126 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6127 else {
6128 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6129 if (IS_G4X(dev) && reduced_clock)
6130 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6131 }
6132 switch (clock->p2) {
6133 case 5:
6134 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6135 break;
6136 case 7:
6137 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6138 break;
6139 case 10:
6140 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6141 break;
6142 case 14:
6143 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6144 break;
6145 }
6146 if (INTEL_INFO(dev)->gen >= 4)
6147 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6148
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006149 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006150 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006151 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006152 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6153 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6154 else
6155 dpll |= PLL_REF_INPUT_DREFCLK;
6156
6157 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006158 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006159
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006160 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006161 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006162 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006163 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006164 }
6165}
6166
Daniel Vetterf47709a2013-03-28 10:42:02 +01006167static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006168 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006169 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006170 int num_connectors)
6171{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006172 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006173 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006174 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006175 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006176
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006177 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306178
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006179 dpll = DPLL_VGA_MODE_DIS;
6180
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006181 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006182 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6183 } else {
6184 if (clock->p1 == 2)
6185 dpll |= PLL_P1_DIVIDE_BY_TWO;
6186 else
6187 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6188 if (clock->p2 == 4)
6189 dpll |= PLL_P2_DIVIDE_BY_4;
6190 }
6191
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006192 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006193 dpll |= DPLL_DVO_2X_MODE;
6194
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006195 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006196 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6197 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6198 else
6199 dpll |= PLL_REF_INPUT_DREFCLK;
6200
6201 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006202 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006203}
6204
Daniel Vetter8a654f32013-06-01 17:16:22 +02006205static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006206{
6207 struct drm_device *dev = intel_crtc->base.dev;
6208 struct drm_i915_private *dev_priv = dev->dev_private;
6209 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006210 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006211 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006212 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006213 uint32_t crtc_vtotal, crtc_vblank_end;
6214 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006215
6216 /* We need to be careful not to changed the adjusted mode, for otherwise
6217 * the hw state checker will get angry at the mismatch. */
6218 crtc_vtotal = adjusted_mode->crtc_vtotal;
6219 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006220
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006221 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006222 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006223 crtc_vtotal -= 1;
6224 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006225
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006226 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006227 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6228 else
6229 vsyncshift = adjusted_mode->crtc_hsync_start -
6230 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006231 if (vsyncshift < 0)
6232 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006233 }
6234
6235 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006236 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006237
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006238 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006239 (adjusted_mode->crtc_hdisplay - 1) |
6240 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006241 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006242 (adjusted_mode->crtc_hblank_start - 1) |
6243 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006244 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006245 (adjusted_mode->crtc_hsync_start - 1) |
6246 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6247
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006248 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006249 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006250 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006251 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006252 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006253 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006254 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006255 (adjusted_mode->crtc_vsync_start - 1) |
6256 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6257
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006258 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6259 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6260 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6261 * bits. */
6262 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6263 (pipe == PIPE_B || pipe == PIPE_C))
6264 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6265
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006266 /* pipesrc controls the size that is scaled from, which should
6267 * always be the user's requested size.
6268 */
6269 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006270 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6271 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006272}
6273
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006274static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006275 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006276{
6277 struct drm_device *dev = crtc->base.dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6280 uint32_t tmp;
6281
6282 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006283 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6284 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006285 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006286 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6287 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006288 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006289 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6290 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006291
6292 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006293 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6294 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006295 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006296 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6297 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006298 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006299 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6300 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006301
6302 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006303 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6304 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6305 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006306 }
6307
6308 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006309 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6310 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6311
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006312 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6313 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006314}
6315
Daniel Vetterf6a83282014-02-11 15:28:57 -08006316void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006317 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006318{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006319 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6320 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6321 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6322 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006323
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006324 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6325 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6326 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6327 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006328
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006329 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006330
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006331 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6332 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006333}
6334
Daniel Vetter84b046f2013-02-19 18:48:54 +01006335static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6336{
6337 struct drm_device *dev = intel_crtc->base.dev;
6338 struct drm_i915_private *dev_priv = dev->dev_private;
6339 uint32_t pipeconf;
6340
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006341 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006342
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006343 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6344 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6345 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006346
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006347 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006348 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006349
Daniel Vetterff9ce462013-04-24 14:57:17 +02006350 /* only g4x and later have fancy bpc/dither controls */
6351 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006352 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006353 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006354 pipeconf |= PIPECONF_DITHER_EN |
6355 PIPECONF_DITHER_TYPE_SP;
6356
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006357 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006358 case 18:
6359 pipeconf |= PIPECONF_6BPC;
6360 break;
6361 case 24:
6362 pipeconf |= PIPECONF_8BPC;
6363 break;
6364 case 30:
6365 pipeconf |= PIPECONF_10BPC;
6366 break;
6367 default:
6368 /* Case prevented by intel_choose_pipe_bpp_dither. */
6369 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006370 }
6371 }
6372
6373 if (HAS_PIPE_CXSR(dev)) {
6374 if (intel_crtc->lowfreq_avail) {
6375 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6376 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6377 } else {
6378 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006379 }
6380 }
6381
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006382 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006383 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006384 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006385 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6386 else
6387 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6388 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006389 pipeconf |= PIPECONF_PROGRESSIVE;
6390
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006391 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006392 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006393
Daniel Vetter84b046f2013-02-19 18:48:54 +01006394 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6395 POSTING_READ(PIPECONF(intel_crtc->pipe));
6396}
6397
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006398static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6399 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006400{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006401 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006402 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006403 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006404 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006405 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006406 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006407 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006408 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006409
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006410 for_each_intel_encoder(dev, encoder) {
6411 if (encoder->new_crtc != crtc)
6412 continue;
6413
Chris Wilson5eddb702010-09-11 13:48:45 +01006414 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006415 case INTEL_OUTPUT_LVDS:
6416 is_lvds = true;
6417 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006418 case INTEL_OUTPUT_DSI:
6419 is_dsi = true;
6420 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006421 default:
6422 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006423 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006424
Eric Anholtc751ce42010-03-25 11:48:48 -07006425 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006426 }
6427
Jani Nikulaf2335332013-09-13 11:03:09 +03006428 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006429 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006430
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006431 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006432 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006433
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006434 /*
6435 * Returns a set of divisors for the desired target clock with
6436 * the given refclk, or FALSE. The returned values represent
6437 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6438 * 2) / p1 / p2.
6439 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006440 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006441 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006442 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006443 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006444 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006445 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6446 return -EINVAL;
6447 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006448
Jani Nikulaf2335332013-09-13 11:03:09 +03006449 if (is_lvds && dev_priv->lvds_downclock_avail) {
6450 /*
6451 * Ensure we match the reduced clock's P to the target
6452 * clock. If the clocks don't match, we can't switch
6453 * the display clock by using the FP0/FP1. In such case
6454 * we will disable the LVDS downclock feature.
6455 */
6456 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006457 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006458 dev_priv->lvds_downclock,
6459 refclk, &clock,
6460 &reduced_clock);
6461 }
6462 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006463 crtc_state->dpll.n = clock.n;
6464 crtc_state->dpll.m1 = clock.m1;
6465 crtc_state->dpll.m2 = clock.m2;
6466 crtc_state->dpll.p1 = clock.p1;
6467 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006468 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006469
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006470 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006471 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306472 has_reduced_clock ? &reduced_clock : NULL,
6473 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006474 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006475 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006476 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006477 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006478 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006479 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006480 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006481 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006482 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006483
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006484 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006485}
6486
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006487static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006488 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006489{
6490 struct drm_device *dev = crtc->base.dev;
6491 struct drm_i915_private *dev_priv = dev->dev_private;
6492 uint32_t tmp;
6493
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006494 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6495 return;
6496
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006497 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006498 if (!(tmp & PFIT_ENABLE))
6499 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006500
Daniel Vetter06922822013-07-11 13:35:40 +02006501 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006502 if (INTEL_INFO(dev)->gen < 4) {
6503 if (crtc->pipe != PIPE_B)
6504 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006505 } else {
6506 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6507 return;
6508 }
6509
Daniel Vetter06922822013-07-11 13:35:40 +02006510 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006511 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6512 if (INTEL_INFO(dev)->gen < 5)
6513 pipe_config->gmch_pfit.lvds_border_bits =
6514 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6515}
6516
Jesse Barnesacbec812013-09-20 11:29:32 -07006517static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006518 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006519{
6520 struct drm_device *dev = crtc->base.dev;
6521 struct drm_i915_private *dev_priv = dev->dev_private;
6522 int pipe = pipe_config->cpu_transcoder;
6523 intel_clock_t clock;
6524 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006525 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006526
Shobhit Kumarf573de52014-07-30 20:32:37 +05306527 /* In case of MIPI DPLL will not even be used */
6528 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6529 return;
6530
Jesse Barnesacbec812013-09-20 11:29:32 -07006531 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006532 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006533 mutex_unlock(&dev_priv->dpio_lock);
6534
6535 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6536 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6537 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6538 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6539 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6540
Ville Syrjäläf6466282013-10-14 14:50:31 +03006541 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006542
Ville Syrjäläf6466282013-10-14 14:50:31 +03006543 /* clock.dot is the fast clock */
6544 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006545}
6546
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006547static void i9xx_get_plane_config(struct intel_crtc *crtc,
6548 struct intel_plane_config *plane_config)
6549{
6550 struct drm_device *dev = crtc->base.dev;
6551 struct drm_i915_private *dev_priv = dev->dev_private;
6552 u32 val, base, offset;
6553 int pipe = crtc->pipe, plane = crtc->plane;
6554 int fourcc, pixel_format;
6555 int aligned_height;
6556
Dave Airlie66e514c2014-04-03 07:51:54 +10006557 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6558 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006559 DRM_DEBUG_KMS("failed to alloc fb\n");
6560 return;
6561 }
6562
6563 val = I915_READ(DSPCNTR(plane));
6564
6565 if (INTEL_INFO(dev)->gen >= 4)
6566 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00006567 plane_config->tiling = I915_TILING_X;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006568
6569 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6570 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006571 crtc->base.primary->fb->pixel_format = fourcc;
6572 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006573 drm_format_plane_cpp(fourcc, 0) * 8;
6574
6575 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006576 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006577 offset = I915_READ(DSPTILEOFF(plane));
6578 else
6579 offset = I915_READ(DSPLINOFF(plane));
6580 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6581 } else {
6582 base = I915_READ(DSPADDR(plane));
6583 }
6584 plane_config->base = base;
6585
6586 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006587 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6588 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006589
6590 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006591 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006592
Dave Airlie66e514c2014-04-03 07:51:54 +10006593 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Damien Lespiau49af4492015-01-20 12:51:44 +00006594 plane_config->tiling);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006595
Fabian Frederick1267a262014-07-01 20:39:41 +02006596 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6597 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006598
6599 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006600 pipe, plane, crtc->base.primary->fb->width,
6601 crtc->base.primary->fb->height,
6602 crtc->base.primary->fb->bits_per_pixel, base,
6603 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006604 plane_config->size);
6605
6606}
6607
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006608static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006609 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006610{
6611 struct drm_device *dev = crtc->base.dev;
6612 struct drm_i915_private *dev_priv = dev->dev_private;
6613 int pipe = pipe_config->cpu_transcoder;
6614 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6615 intel_clock_t clock;
6616 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6617 int refclk = 100000;
6618
6619 mutex_lock(&dev_priv->dpio_lock);
6620 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6621 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6622 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6623 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6624 mutex_unlock(&dev_priv->dpio_lock);
6625
6626 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6627 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6628 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6629 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6630 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6631
6632 chv_clock(refclk, &clock);
6633
6634 /* clock.dot is the fast clock */
6635 pipe_config->port_clock = clock.dot / 5;
6636}
6637
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006638static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006639 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006640{
6641 struct drm_device *dev = crtc->base.dev;
6642 struct drm_i915_private *dev_priv = dev->dev_private;
6643 uint32_t tmp;
6644
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006645 if (!intel_display_power_is_enabled(dev_priv,
6646 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006647 return false;
6648
Daniel Vettere143a212013-07-04 12:01:15 +02006649 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006650 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006651
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006652 tmp = I915_READ(PIPECONF(crtc->pipe));
6653 if (!(tmp & PIPECONF_ENABLE))
6654 return false;
6655
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006656 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6657 switch (tmp & PIPECONF_BPC_MASK) {
6658 case PIPECONF_6BPC:
6659 pipe_config->pipe_bpp = 18;
6660 break;
6661 case PIPECONF_8BPC:
6662 pipe_config->pipe_bpp = 24;
6663 break;
6664 case PIPECONF_10BPC:
6665 pipe_config->pipe_bpp = 30;
6666 break;
6667 default:
6668 break;
6669 }
6670 }
6671
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006672 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6673 pipe_config->limited_color_range = true;
6674
Ville Syrjälä282740f2013-09-04 18:30:03 +03006675 if (INTEL_INFO(dev)->gen < 4)
6676 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6677
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006678 intel_get_pipe_timings(crtc, pipe_config);
6679
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006680 i9xx_get_pfit_config(crtc, pipe_config);
6681
Daniel Vetter6c49f242013-06-06 12:45:25 +02006682 if (INTEL_INFO(dev)->gen >= 4) {
6683 tmp = I915_READ(DPLL_MD(crtc->pipe));
6684 pipe_config->pixel_multiplier =
6685 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6686 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006687 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006688 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6689 tmp = I915_READ(DPLL(crtc->pipe));
6690 pipe_config->pixel_multiplier =
6691 ((tmp & SDVO_MULTIPLIER_MASK)
6692 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6693 } else {
6694 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6695 * port and will be fixed up in the encoder->get_config
6696 * function. */
6697 pipe_config->pixel_multiplier = 1;
6698 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006699 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6700 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006701 /*
6702 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6703 * on 830. Filter it out here so that we don't
6704 * report errors due to that.
6705 */
6706 if (IS_I830(dev))
6707 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6708
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006709 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6710 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006711 } else {
6712 /* Mask out read-only status bits. */
6713 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6714 DPLL_PORTC_READY_MASK |
6715 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006716 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006717
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006718 if (IS_CHERRYVIEW(dev))
6719 chv_crtc_clock_get(crtc, pipe_config);
6720 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006721 vlv_crtc_clock_get(crtc, pipe_config);
6722 else
6723 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006724
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006725 return true;
6726}
6727
Paulo Zanonidde86e22012-12-01 12:04:25 -02006728static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006729{
6730 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006731 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006732 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006733 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006734 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006735 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006736 bool has_ck505 = false;
6737 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006738
6739 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006740 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006741 switch (encoder->type) {
6742 case INTEL_OUTPUT_LVDS:
6743 has_panel = true;
6744 has_lvds = true;
6745 break;
6746 case INTEL_OUTPUT_EDP:
6747 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006748 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006749 has_cpu_edp = true;
6750 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006751 default:
6752 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006753 }
6754 }
6755
Keith Packard99eb6a02011-09-26 14:29:12 -07006756 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006757 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006758 can_ssc = has_ck505;
6759 } else {
6760 has_ck505 = false;
6761 can_ssc = true;
6762 }
6763
Imre Deak2de69052013-05-08 13:14:04 +03006764 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6765 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006766
6767 /* Ironlake: try to setup display ref clock before DPLL
6768 * enabling. This is only under driver's control after
6769 * PCH B stepping, previous chipset stepping should be
6770 * ignoring this setting.
6771 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006772 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006773
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006774 /* As we must carefully and slowly disable/enable each source in turn,
6775 * compute the final state we want first and check if we need to
6776 * make any changes at all.
6777 */
6778 final = val;
6779 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006780 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006781 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006782 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006783 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6784
6785 final &= ~DREF_SSC_SOURCE_MASK;
6786 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6787 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006788
Keith Packard199e5d72011-09-22 12:01:57 -07006789 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006790 final |= DREF_SSC_SOURCE_ENABLE;
6791
6792 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6793 final |= DREF_SSC1_ENABLE;
6794
6795 if (has_cpu_edp) {
6796 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6797 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6798 else
6799 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6800 } else
6801 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6802 } else {
6803 final |= DREF_SSC_SOURCE_DISABLE;
6804 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6805 }
6806
6807 if (final == val)
6808 return;
6809
6810 /* Always enable nonspread source */
6811 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6812
6813 if (has_ck505)
6814 val |= DREF_NONSPREAD_CK505_ENABLE;
6815 else
6816 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6817
6818 if (has_panel) {
6819 val &= ~DREF_SSC_SOURCE_MASK;
6820 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006821
Keith Packard199e5d72011-09-22 12:01:57 -07006822 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006823 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006824 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006825 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006826 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006827 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006828
6829 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006830 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006831 POSTING_READ(PCH_DREF_CONTROL);
6832 udelay(200);
6833
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006834 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006835
6836 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006837 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006838 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006839 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006840 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006841 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006842 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006843 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006844 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006845
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006846 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006847 POSTING_READ(PCH_DREF_CONTROL);
6848 udelay(200);
6849 } else {
6850 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6851
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006852 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006853
6854 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006855 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006856
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006857 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006858 POSTING_READ(PCH_DREF_CONTROL);
6859 udelay(200);
6860
6861 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006862 val &= ~DREF_SSC_SOURCE_MASK;
6863 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006864
6865 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006866 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006867
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006868 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006869 POSTING_READ(PCH_DREF_CONTROL);
6870 udelay(200);
6871 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006872
6873 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006874}
6875
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006876static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006877{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006878 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006879
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006880 tmp = I915_READ(SOUTH_CHICKEN2);
6881 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6882 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006883
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006884 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6885 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6886 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006887
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006888 tmp = I915_READ(SOUTH_CHICKEN2);
6889 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6890 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006891
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006892 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6893 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6894 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006895}
6896
6897/* WaMPhyProgramming:hsw */
6898static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6899{
6900 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006901
6902 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6903 tmp &= ~(0xFF << 24);
6904 tmp |= (0x12 << 24);
6905 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6906
Paulo Zanonidde86e22012-12-01 12:04:25 -02006907 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6908 tmp |= (1 << 11);
6909 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6910
6911 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6912 tmp |= (1 << 11);
6913 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6914
Paulo Zanonidde86e22012-12-01 12:04:25 -02006915 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6916 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6917 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6918
6919 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6920 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6921 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6922
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006923 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6924 tmp &= ~(7 << 13);
6925 tmp |= (5 << 13);
6926 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006927
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006928 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6929 tmp &= ~(7 << 13);
6930 tmp |= (5 << 13);
6931 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006932
6933 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6934 tmp &= ~0xFF;
6935 tmp |= 0x1C;
6936 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6937
6938 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6939 tmp &= ~0xFF;
6940 tmp |= 0x1C;
6941 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6942
6943 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6944 tmp &= ~(0xFF << 16);
6945 tmp |= (0x1C << 16);
6946 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6947
6948 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6949 tmp &= ~(0xFF << 16);
6950 tmp |= (0x1C << 16);
6951 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6952
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006953 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6954 tmp |= (1 << 27);
6955 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006956
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006957 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6958 tmp |= (1 << 27);
6959 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006960
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006961 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6962 tmp &= ~(0xF << 28);
6963 tmp |= (4 << 28);
6964 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006965
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006966 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6967 tmp &= ~(0xF << 28);
6968 tmp |= (4 << 28);
6969 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006970}
6971
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006972/* Implements 3 different sequences from BSpec chapter "Display iCLK
6973 * Programming" based on the parameters passed:
6974 * - Sequence to enable CLKOUT_DP
6975 * - Sequence to enable CLKOUT_DP without spread
6976 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6977 */
6978static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6979 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006980{
6981 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006982 uint32_t reg, tmp;
6983
6984 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6985 with_spread = true;
6986 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6987 with_fdi, "LP PCH doesn't have FDI\n"))
6988 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006989
6990 mutex_lock(&dev_priv->dpio_lock);
6991
6992 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6993 tmp &= ~SBI_SSCCTL_DISABLE;
6994 tmp |= SBI_SSCCTL_PATHALT;
6995 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6996
6997 udelay(24);
6998
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006999 if (with_spread) {
7000 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7001 tmp &= ~SBI_SSCCTL_PATHALT;
7002 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007003
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007004 if (with_fdi) {
7005 lpt_reset_fdi_mphy(dev_priv);
7006 lpt_program_fdi_mphy(dev_priv);
7007 }
7008 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007009
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007010 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7011 SBI_GEN0 : SBI_DBUFF0;
7012 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7013 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7014 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007015
7016 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007017}
7018
Paulo Zanoni47701c32013-07-23 11:19:25 -03007019/* Sequence to disable CLKOUT_DP */
7020static void lpt_disable_clkout_dp(struct drm_device *dev)
7021{
7022 struct drm_i915_private *dev_priv = dev->dev_private;
7023 uint32_t reg, tmp;
7024
7025 mutex_lock(&dev_priv->dpio_lock);
7026
7027 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7028 SBI_GEN0 : SBI_DBUFF0;
7029 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7030 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7031 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7032
7033 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7034 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7035 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7036 tmp |= SBI_SSCCTL_PATHALT;
7037 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7038 udelay(32);
7039 }
7040 tmp |= SBI_SSCCTL_DISABLE;
7041 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7042 }
7043
7044 mutex_unlock(&dev_priv->dpio_lock);
7045}
7046
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007047static void lpt_init_pch_refclk(struct drm_device *dev)
7048{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007049 struct intel_encoder *encoder;
7050 bool has_vga = false;
7051
Damien Lespiaub2784e12014-08-05 11:29:37 +01007052 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007053 switch (encoder->type) {
7054 case INTEL_OUTPUT_ANALOG:
7055 has_vga = true;
7056 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007057 default:
7058 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007059 }
7060 }
7061
Paulo Zanoni47701c32013-07-23 11:19:25 -03007062 if (has_vga)
7063 lpt_enable_clkout_dp(dev, true, true);
7064 else
7065 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007066}
7067
Paulo Zanonidde86e22012-12-01 12:04:25 -02007068/*
7069 * Initialize reference clocks when the driver loads
7070 */
7071void intel_init_pch_refclk(struct drm_device *dev)
7072{
7073 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7074 ironlake_init_pch_refclk(dev);
7075 else if (HAS_PCH_LPT(dev))
7076 lpt_init_pch_refclk(dev);
7077}
7078
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007079static int ironlake_get_refclk(struct drm_crtc *crtc)
7080{
7081 struct drm_device *dev = crtc->dev;
7082 struct drm_i915_private *dev_priv = dev->dev_private;
7083 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007084 int num_connectors = 0;
7085 bool is_lvds = false;
7086
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007087 for_each_intel_encoder(dev, encoder) {
7088 if (encoder->new_crtc != to_intel_crtc(crtc))
7089 continue;
7090
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007091 switch (encoder->type) {
7092 case INTEL_OUTPUT_LVDS:
7093 is_lvds = true;
7094 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007095 default:
7096 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007097 }
7098 num_connectors++;
7099 }
7100
7101 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007102 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007103 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007104 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007105 }
7106
7107 return 120000;
7108}
7109
Daniel Vetter6ff93602013-04-19 11:24:36 +02007110static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007111{
7112 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7114 int pipe = intel_crtc->pipe;
7115 uint32_t val;
7116
Daniel Vetter78114072013-06-13 00:54:57 +02007117 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007118
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007119 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007120 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007121 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007122 break;
7123 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007124 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007125 break;
7126 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007127 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007128 break;
7129 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007130 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007131 break;
7132 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007133 /* Case prevented by intel_choose_pipe_bpp_dither. */
7134 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007135 }
7136
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007137 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007138 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7139
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007140 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007141 val |= PIPECONF_INTERLACED_ILK;
7142 else
7143 val |= PIPECONF_PROGRESSIVE;
7144
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007145 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007146 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007147
Paulo Zanonic8203562012-09-12 10:06:29 -03007148 I915_WRITE(PIPECONF(pipe), val);
7149 POSTING_READ(PIPECONF(pipe));
7150}
7151
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007152/*
7153 * Set up the pipe CSC unit.
7154 *
7155 * Currently only full range RGB to limited range RGB conversion
7156 * is supported, but eventually this should handle various
7157 * RGB<->YCbCr scenarios as well.
7158 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007159static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007160{
7161 struct drm_device *dev = crtc->dev;
7162 struct drm_i915_private *dev_priv = dev->dev_private;
7163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7164 int pipe = intel_crtc->pipe;
7165 uint16_t coeff = 0x7800; /* 1.0 */
7166
7167 /*
7168 * TODO: Check what kind of values actually come out of the pipe
7169 * with these coeff/postoff values and adjust to get the best
7170 * accuracy. Perhaps we even need to take the bpc value into
7171 * consideration.
7172 */
7173
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007174 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007175 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7176
7177 /*
7178 * GY/GU and RY/RU should be the other way around according
7179 * to BSpec, but reality doesn't agree. Just set them up in
7180 * a way that results in the correct picture.
7181 */
7182 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7183 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7184
7185 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7186 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7187
7188 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7189 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7190
7191 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7192 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7193 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7194
7195 if (INTEL_INFO(dev)->gen > 6) {
7196 uint16_t postoff = 0;
7197
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007198 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007199 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007200
7201 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7202 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7203 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7204
7205 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7206 } else {
7207 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7208
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007209 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007210 mode |= CSC_BLACK_SCREEN_OFFSET;
7211
7212 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7213 }
7214}
7215
Daniel Vetter6ff93602013-04-19 11:24:36 +02007216static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007217{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007218 struct drm_device *dev = crtc->dev;
7219 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007221 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007222 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007223 uint32_t val;
7224
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007225 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007226
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007227 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007228 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7229
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007230 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007231 val |= PIPECONF_INTERLACED_ILK;
7232 else
7233 val |= PIPECONF_PROGRESSIVE;
7234
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007235 I915_WRITE(PIPECONF(cpu_transcoder), val);
7236 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007237
7238 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7239 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007240
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307241 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007242 val = 0;
7243
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007244 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007245 case 18:
7246 val |= PIPEMISC_DITHER_6_BPC;
7247 break;
7248 case 24:
7249 val |= PIPEMISC_DITHER_8_BPC;
7250 break;
7251 case 30:
7252 val |= PIPEMISC_DITHER_10_BPC;
7253 break;
7254 case 36:
7255 val |= PIPEMISC_DITHER_12_BPC;
7256 break;
7257 default:
7258 /* Case prevented by pipe_config_set_bpp. */
7259 BUG();
7260 }
7261
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007262 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007263 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7264
7265 I915_WRITE(PIPEMISC(pipe), val);
7266 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007267}
7268
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007269static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007270 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007271 intel_clock_t *clock,
7272 bool *has_reduced_clock,
7273 intel_clock_t *reduced_clock)
7274{
7275 struct drm_device *dev = crtc->dev;
7276 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007278 int refclk;
7279 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007280 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007281
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007282 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007283
7284 refclk = ironlake_get_refclk(crtc);
7285
7286 /*
7287 * Returns a set of divisors for the desired target clock with the given
7288 * refclk, or FALSE. The returned values represent the clock equation:
7289 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7290 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007291 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007292 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007293 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007294 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007295 if (!ret)
7296 return false;
7297
7298 if (is_lvds && dev_priv->lvds_downclock_avail) {
7299 /*
7300 * Ensure we match the reduced clock's P to the target clock.
7301 * If the clocks don't match, we can't switch the display clock
7302 * by using the FP0/FP1. In such case we will disable the LVDS
7303 * downclock feature.
7304 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007305 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007306 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007307 dev_priv->lvds_downclock,
7308 refclk, clock,
7309 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007310 }
7311
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007312 return true;
7313}
7314
Paulo Zanonid4b19312012-11-29 11:29:32 -02007315int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7316{
7317 /*
7318 * Account for spread spectrum to avoid
7319 * oversubscribing the link. Max center spread
7320 * is 2.5%; use 5% for safety's sake.
7321 */
7322 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007323 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007324}
7325
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007326static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007327{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007328 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007329}
7330
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007331static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007332 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007333 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007334 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007335{
7336 struct drm_crtc *crtc = &intel_crtc->base;
7337 struct drm_device *dev = crtc->dev;
7338 struct drm_i915_private *dev_priv = dev->dev_private;
7339 struct intel_encoder *intel_encoder;
7340 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007341 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007342 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007343
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007344 for_each_intel_encoder(dev, intel_encoder) {
7345 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7346 continue;
7347
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007348 switch (intel_encoder->type) {
7349 case INTEL_OUTPUT_LVDS:
7350 is_lvds = true;
7351 break;
7352 case INTEL_OUTPUT_SDVO:
7353 case INTEL_OUTPUT_HDMI:
7354 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007355 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007356 default:
7357 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007358 }
7359
7360 num_connectors++;
7361 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007362
Chris Wilsonc1858122010-12-03 21:35:48 +00007363 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007364 factor = 21;
7365 if (is_lvds) {
7366 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007367 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007368 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007369 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007370 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007371 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007372
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007373 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007374 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007375
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007376 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7377 *fp2 |= FP_CB_TUNE;
7378
Chris Wilson5eddb702010-09-11 13:48:45 +01007379 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007380
Eric Anholta07d6782011-03-30 13:01:08 -07007381 if (is_lvds)
7382 dpll |= DPLLB_MODE_LVDS;
7383 else
7384 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007385
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007386 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007387 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007388
7389 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007390 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007391 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007392 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007393
Eric Anholta07d6782011-03-30 13:01:08 -07007394 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007395 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007396 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007397 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007398
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007399 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007400 case 5:
7401 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7402 break;
7403 case 7:
7404 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7405 break;
7406 case 10:
7407 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7408 break;
7409 case 14:
7410 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7411 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007412 }
7413
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007414 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007415 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007416 else
7417 dpll |= PLL_REF_INPUT_DREFCLK;
7418
Daniel Vetter959e16d2013-06-05 13:34:21 +02007419 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007420}
7421
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007422static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7423 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007424{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007425 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007426 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007427 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007428 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007429 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007430 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007431
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007432 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007433
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007434 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7435 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7436
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007437 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007438 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007439 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007440 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7441 return -EINVAL;
7442 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007443 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007444 if (!crtc_state->clock_set) {
7445 crtc_state->dpll.n = clock.n;
7446 crtc_state->dpll.m1 = clock.m1;
7447 crtc_state->dpll.m2 = clock.m2;
7448 crtc_state->dpll.p1 = clock.p1;
7449 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007450 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007451
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007452 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007453 if (crtc_state->has_pch_encoder) {
7454 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007455 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007456 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007457
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007458 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007459 &fp, &reduced_clock,
7460 has_reduced_clock ? &fp2 : NULL);
7461
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007462 crtc_state->dpll_hw_state.dpll = dpll;
7463 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007464 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007465 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007466 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007467 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007468
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007469 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007470 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007471 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007472 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007473 return -EINVAL;
7474 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007475 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007476
Jani Nikulad330a952014-01-21 11:24:25 +02007477 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007478 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007479 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007480 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007481
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007482 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007483}
7484
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007485static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7486 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007487{
7488 struct drm_device *dev = crtc->base.dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007490 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007491
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007492 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7493 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7494 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7495 & ~TU_SIZE_MASK;
7496 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7497 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7498 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7499}
7500
7501static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7502 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007503 struct intel_link_m_n *m_n,
7504 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007505{
7506 struct drm_device *dev = crtc->base.dev;
7507 struct drm_i915_private *dev_priv = dev->dev_private;
7508 enum pipe pipe = crtc->pipe;
7509
7510 if (INTEL_INFO(dev)->gen >= 5) {
7511 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7512 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7513 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7514 & ~TU_SIZE_MASK;
7515 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7516 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7517 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007518 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7519 * gen < 8) and if DRRS is supported (to make sure the
7520 * registers are not unnecessarily read).
7521 */
7522 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007523 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007524 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7525 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7526 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7527 & ~TU_SIZE_MASK;
7528 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7529 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7530 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7531 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007532 } else {
7533 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7534 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7535 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7536 & ~TU_SIZE_MASK;
7537 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7538 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7539 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7540 }
7541}
7542
7543void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007544 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007545{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007546 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007547 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7548 else
7549 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007550 &pipe_config->dp_m_n,
7551 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007552}
7553
Daniel Vetter72419202013-04-04 13:28:53 +02007554static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007555 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007556{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007557 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007558 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007559}
7560
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007561static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007562 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007563{
7564 struct drm_device *dev = crtc->base.dev;
7565 struct drm_i915_private *dev_priv = dev->dev_private;
7566 uint32_t tmp;
7567
7568 tmp = I915_READ(PS_CTL(crtc->pipe));
7569
7570 if (tmp & PS_ENABLE) {
7571 pipe_config->pch_pfit.enabled = true;
7572 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7573 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7574 }
7575}
7576
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007577static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007578 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007579{
7580 struct drm_device *dev = crtc->base.dev;
7581 struct drm_i915_private *dev_priv = dev->dev_private;
7582 uint32_t tmp;
7583
7584 tmp = I915_READ(PF_CTL(crtc->pipe));
7585
7586 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007587 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007588 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7589 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007590
7591 /* We currently do not free assignements of panel fitters on
7592 * ivb/hsw (since we don't use the higher upscaling modes which
7593 * differentiates them) so just WARN about this case for now. */
7594 if (IS_GEN7(dev)) {
7595 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7596 PF_PIPE_SEL_IVB(crtc->pipe));
7597 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007598 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007599}
7600
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007601static void ironlake_get_plane_config(struct intel_crtc *crtc,
7602 struct intel_plane_config *plane_config)
7603{
7604 struct drm_device *dev = crtc->base.dev;
7605 struct drm_i915_private *dev_priv = dev->dev_private;
7606 u32 val, base, offset;
7607 int pipe = crtc->pipe, plane = crtc->plane;
7608 int fourcc, pixel_format;
7609 int aligned_height;
7610
Dave Airlie66e514c2014-04-03 07:51:54 +10007611 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7612 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007613 DRM_DEBUG_KMS("failed to alloc fb\n");
7614 return;
7615 }
7616
7617 val = I915_READ(DSPCNTR(plane));
7618
7619 if (INTEL_INFO(dev)->gen >= 4)
7620 if (val & DISPPLANE_TILED)
Damien Lespiau49af4492015-01-20 12:51:44 +00007621 plane_config->tiling = I915_TILING_X;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007622
7623 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7624 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007625 crtc->base.primary->fb->pixel_format = fourcc;
7626 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007627 drm_format_plane_cpp(fourcc, 0) * 8;
7628
7629 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7630 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7631 offset = I915_READ(DSPOFFSET(plane));
7632 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007633 if (plane_config->tiling)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007634 offset = I915_READ(DSPTILEOFF(plane));
7635 else
7636 offset = I915_READ(DSPLINOFF(plane));
7637 }
7638 plane_config->base = base;
7639
7640 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007641 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7642 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007643
7644 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007645 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007646
Dave Airlie66e514c2014-04-03 07:51:54 +10007647 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Damien Lespiau49af4492015-01-20 12:51:44 +00007648 plane_config->tiling);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007649
Fabian Frederick1267a262014-07-01 20:39:41 +02007650 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7651 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007652
7653 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007654 pipe, plane, crtc->base.primary->fb->width,
7655 crtc->base.primary->fb->height,
7656 crtc->base.primary->fb->bits_per_pixel, base,
7657 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007658 plane_config->size);
7659}
7660
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007661static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007662 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007663{
7664 struct drm_device *dev = crtc->base.dev;
7665 struct drm_i915_private *dev_priv = dev->dev_private;
7666 uint32_t tmp;
7667
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007668 if (!intel_display_power_is_enabled(dev_priv,
7669 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007670 return false;
7671
Daniel Vettere143a212013-07-04 12:01:15 +02007672 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007673 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007674
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007675 tmp = I915_READ(PIPECONF(crtc->pipe));
7676 if (!(tmp & PIPECONF_ENABLE))
7677 return false;
7678
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007679 switch (tmp & PIPECONF_BPC_MASK) {
7680 case PIPECONF_6BPC:
7681 pipe_config->pipe_bpp = 18;
7682 break;
7683 case PIPECONF_8BPC:
7684 pipe_config->pipe_bpp = 24;
7685 break;
7686 case PIPECONF_10BPC:
7687 pipe_config->pipe_bpp = 30;
7688 break;
7689 case PIPECONF_12BPC:
7690 pipe_config->pipe_bpp = 36;
7691 break;
7692 default:
7693 break;
7694 }
7695
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007696 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7697 pipe_config->limited_color_range = true;
7698
Daniel Vetterab9412b2013-05-03 11:49:46 +02007699 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007700 struct intel_shared_dpll *pll;
7701
Daniel Vetter88adfff2013-03-28 10:42:01 +01007702 pipe_config->has_pch_encoder = true;
7703
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007704 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7705 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7706 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007707
7708 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007709
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007710 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007711 pipe_config->shared_dpll =
7712 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007713 } else {
7714 tmp = I915_READ(PCH_DPLL_SEL);
7715 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7716 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7717 else
7718 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7719 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007720
7721 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7722
7723 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7724 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007725
7726 tmp = pipe_config->dpll_hw_state.dpll;
7727 pipe_config->pixel_multiplier =
7728 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7729 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007730
7731 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007732 } else {
7733 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007734 }
7735
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007736 intel_get_pipe_timings(crtc, pipe_config);
7737
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007738 ironlake_get_pfit_config(crtc, pipe_config);
7739
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007740 return true;
7741}
7742
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007743static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7744{
7745 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007746 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007747
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007748 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007749 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007750 pipe_name(crtc->pipe));
7751
Rob Clarke2c719b2014-12-15 13:56:32 -05007752 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7753 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7754 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7755 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7756 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7757 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007758 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007759 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007760 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007761 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007762 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007763 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007764 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007765 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007766 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007767
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007768 /*
7769 * In theory we can still leave IRQs enabled, as long as only the HPD
7770 * interrupts remain enabled. We used to check for that, but since it's
7771 * gen-specific and since we only disable LCPLL after we fully disable
7772 * the interrupts, the check below should be enough.
7773 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007774 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007775}
7776
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007777static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7778{
7779 struct drm_device *dev = dev_priv->dev;
7780
7781 if (IS_HASWELL(dev))
7782 return I915_READ(D_COMP_HSW);
7783 else
7784 return I915_READ(D_COMP_BDW);
7785}
7786
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007787static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7788{
7789 struct drm_device *dev = dev_priv->dev;
7790
7791 if (IS_HASWELL(dev)) {
7792 mutex_lock(&dev_priv->rps.hw_lock);
7793 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7794 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007795 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007796 mutex_unlock(&dev_priv->rps.hw_lock);
7797 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007798 I915_WRITE(D_COMP_BDW, val);
7799 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007800 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007801}
7802
7803/*
7804 * This function implements pieces of two sequences from BSpec:
7805 * - Sequence for display software to disable LCPLL
7806 * - Sequence for display software to allow package C8+
7807 * The steps implemented here are just the steps that actually touch the LCPLL
7808 * register. Callers should take care of disabling all the display engine
7809 * functions, doing the mode unset, fixing interrupts, etc.
7810 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007811static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7812 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007813{
7814 uint32_t val;
7815
7816 assert_can_disable_lcpll(dev_priv);
7817
7818 val = I915_READ(LCPLL_CTL);
7819
7820 if (switch_to_fclk) {
7821 val |= LCPLL_CD_SOURCE_FCLK;
7822 I915_WRITE(LCPLL_CTL, val);
7823
7824 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7825 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7826 DRM_ERROR("Switching to FCLK failed\n");
7827
7828 val = I915_READ(LCPLL_CTL);
7829 }
7830
7831 val |= LCPLL_PLL_DISABLE;
7832 I915_WRITE(LCPLL_CTL, val);
7833 POSTING_READ(LCPLL_CTL);
7834
7835 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7836 DRM_ERROR("LCPLL still locked\n");
7837
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007838 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007839 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007840 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007841 ndelay(100);
7842
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007843 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7844 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007845 DRM_ERROR("D_COMP RCOMP still in progress\n");
7846
7847 if (allow_power_down) {
7848 val = I915_READ(LCPLL_CTL);
7849 val |= LCPLL_POWER_DOWN_ALLOW;
7850 I915_WRITE(LCPLL_CTL, val);
7851 POSTING_READ(LCPLL_CTL);
7852 }
7853}
7854
7855/*
7856 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7857 * source.
7858 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007859static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007860{
7861 uint32_t val;
7862
7863 val = I915_READ(LCPLL_CTL);
7864
7865 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7866 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7867 return;
7868
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007869 /*
7870 * Make sure we're not on PC8 state before disabling PC8, otherwise
7871 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007872 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02007873 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007874
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007875 if (val & LCPLL_POWER_DOWN_ALLOW) {
7876 val &= ~LCPLL_POWER_DOWN_ALLOW;
7877 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007878 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007879 }
7880
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007881 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007882 val |= D_COMP_COMP_FORCE;
7883 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007884 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007885
7886 val = I915_READ(LCPLL_CTL);
7887 val &= ~LCPLL_PLL_DISABLE;
7888 I915_WRITE(LCPLL_CTL, val);
7889
7890 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7891 DRM_ERROR("LCPLL not locked yet\n");
7892
7893 if (val & LCPLL_CD_SOURCE_FCLK) {
7894 val = I915_READ(LCPLL_CTL);
7895 val &= ~LCPLL_CD_SOURCE_FCLK;
7896 I915_WRITE(LCPLL_CTL, val);
7897
7898 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7899 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7900 DRM_ERROR("Switching back to LCPLL failed\n");
7901 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007902
Mika Kuoppala59bad942015-01-16 11:34:40 +02007903 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007904}
7905
Paulo Zanoni765dab672014-03-07 20:08:18 -03007906/*
7907 * Package states C8 and deeper are really deep PC states that can only be
7908 * reached when all the devices on the system allow it, so even if the graphics
7909 * device allows PC8+, it doesn't mean the system will actually get to these
7910 * states. Our driver only allows PC8+ when going into runtime PM.
7911 *
7912 * The requirements for PC8+ are that all the outputs are disabled, the power
7913 * well is disabled and most interrupts are disabled, and these are also
7914 * requirements for runtime PM. When these conditions are met, we manually do
7915 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7916 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7917 * hang the machine.
7918 *
7919 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7920 * the state of some registers, so when we come back from PC8+ we need to
7921 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7922 * need to take care of the registers kept by RC6. Notice that this happens even
7923 * if we don't put the device in PCI D3 state (which is what currently happens
7924 * because of the runtime PM support).
7925 *
7926 * For more, read "Display Sequences for Package C8" on the hardware
7927 * documentation.
7928 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007929void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007930{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007931 struct drm_device *dev = dev_priv->dev;
7932 uint32_t val;
7933
Paulo Zanonic67a4702013-08-19 13:18:09 -03007934 DRM_DEBUG_KMS("Enabling package C8+\n");
7935
Paulo Zanonic67a4702013-08-19 13:18:09 -03007936 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7937 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7938 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7939 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7940 }
7941
7942 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007943 hsw_disable_lcpll(dev_priv, true, true);
7944}
7945
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007946void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007947{
7948 struct drm_device *dev = dev_priv->dev;
7949 uint32_t val;
7950
Paulo Zanonic67a4702013-08-19 13:18:09 -03007951 DRM_DEBUG_KMS("Disabling package C8+\n");
7952
7953 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007954 lpt_init_pch_refclk(dev);
7955
7956 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7957 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7958 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7959 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7960 }
7961
7962 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007963}
7964
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007965static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
7966 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007967{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007968 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007969 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007970
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007971 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007972
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007973 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007974}
7975
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007976static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
7977 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007978 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007979{
Damien Lespiau3148ade2014-11-21 16:14:56 +00007980 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007981
7982 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
7983 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
7984
7985 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00007986 case SKL_DPLL0:
7987 /*
7988 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
7989 * of the shared DPLL framework and thus needs to be read out
7990 * separately
7991 */
7992 dpll_ctl1 = I915_READ(DPLL_CTRL1);
7993 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
7994 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007995 case SKL_DPLL1:
7996 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
7997 break;
7998 case SKL_DPLL2:
7999 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8000 break;
8001 case SKL_DPLL3:
8002 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8003 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008004 }
8005}
8006
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008007static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8008 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008009 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008010{
8011 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8012
8013 switch (pipe_config->ddi_pll_sel) {
8014 case PORT_CLK_SEL_WRPLL1:
8015 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8016 break;
8017 case PORT_CLK_SEL_WRPLL2:
8018 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8019 break;
8020 }
8021}
8022
Daniel Vetter26804af2014-06-25 22:01:55 +03008023static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008024 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008025{
8026 struct drm_device *dev = crtc->base.dev;
8027 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008028 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008029 enum port port;
8030 uint32_t tmp;
8031
8032 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8033
8034 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8035
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008036 if (IS_SKYLAKE(dev))
8037 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8038 else
8039 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008040
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008041 if (pipe_config->shared_dpll >= 0) {
8042 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8043
8044 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8045 &pipe_config->dpll_hw_state));
8046 }
8047
Daniel Vetter26804af2014-06-25 22:01:55 +03008048 /*
8049 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8050 * DDI E. So just check whether this pipe is wired to DDI E and whether
8051 * the PCH transcoder is on.
8052 */
Damien Lespiauca370452013-12-03 13:56:24 +00008053 if (INTEL_INFO(dev)->gen < 9 &&
8054 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008055 pipe_config->has_pch_encoder = true;
8056
8057 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8058 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8059 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8060
8061 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8062 }
8063}
8064
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008065static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008066 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008067{
8068 struct drm_device *dev = crtc->base.dev;
8069 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008070 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008071 uint32_t tmp;
8072
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008073 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008074 POWER_DOMAIN_PIPE(crtc->pipe)))
8075 return false;
8076
Daniel Vettere143a212013-07-04 12:01:15 +02008077 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008078 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8079
Daniel Vettereccb1402013-05-22 00:50:22 +02008080 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8081 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8082 enum pipe trans_edp_pipe;
8083 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8084 default:
8085 WARN(1, "unknown pipe linked to edp transcoder\n");
8086 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8087 case TRANS_DDI_EDP_INPUT_A_ON:
8088 trans_edp_pipe = PIPE_A;
8089 break;
8090 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8091 trans_edp_pipe = PIPE_B;
8092 break;
8093 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8094 trans_edp_pipe = PIPE_C;
8095 break;
8096 }
8097
8098 if (trans_edp_pipe == crtc->pipe)
8099 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8100 }
8101
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008102 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008103 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008104 return false;
8105
Daniel Vettereccb1402013-05-22 00:50:22 +02008106 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008107 if (!(tmp & PIPECONF_ENABLE))
8108 return false;
8109
Daniel Vetter26804af2014-06-25 22:01:55 +03008110 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008111
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008112 intel_get_pipe_timings(crtc, pipe_config);
8113
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008114 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008115 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8116 if (IS_SKYLAKE(dev))
8117 skylake_get_pfit_config(crtc, pipe_config);
8118 else
8119 ironlake_get_pfit_config(crtc, pipe_config);
8120 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008121
Jesse Barnese59150d2014-01-07 13:30:45 -08008122 if (IS_HASWELL(dev))
8123 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8124 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008125
Clint Taylorebb69c92014-09-30 10:30:22 -07008126 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8127 pipe_config->pixel_multiplier =
8128 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8129 } else {
8130 pipe_config->pixel_multiplier = 1;
8131 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008132
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008133 return true;
8134}
8135
Chris Wilson560b85b2010-08-07 11:01:38 +01008136static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8137{
8138 struct drm_device *dev = crtc->dev;
8139 struct drm_i915_private *dev_priv = dev->dev_private;
8140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008141 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008142
Ville Syrjälädc41c152014-08-13 11:57:05 +03008143 if (base) {
8144 unsigned int width = intel_crtc->cursor_width;
8145 unsigned int height = intel_crtc->cursor_height;
8146 unsigned int stride = roundup_pow_of_two(width) * 4;
8147
8148 switch (stride) {
8149 default:
8150 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8151 width, stride);
8152 stride = 256;
8153 /* fallthrough */
8154 case 256:
8155 case 512:
8156 case 1024:
8157 case 2048:
8158 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008159 }
8160
Ville Syrjälädc41c152014-08-13 11:57:05 +03008161 cntl |= CURSOR_ENABLE |
8162 CURSOR_GAMMA_ENABLE |
8163 CURSOR_FORMAT_ARGB |
8164 CURSOR_STRIDE(stride);
8165
8166 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008167 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008168
Ville Syrjälädc41c152014-08-13 11:57:05 +03008169 if (intel_crtc->cursor_cntl != 0 &&
8170 (intel_crtc->cursor_base != base ||
8171 intel_crtc->cursor_size != size ||
8172 intel_crtc->cursor_cntl != cntl)) {
8173 /* On these chipsets we can only modify the base/size/stride
8174 * whilst the cursor is disabled.
8175 */
8176 I915_WRITE(_CURACNTR, 0);
8177 POSTING_READ(_CURACNTR);
8178 intel_crtc->cursor_cntl = 0;
8179 }
8180
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008181 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008182 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008183 intel_crtc->cursor_base = base;
8184 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008185
8186 if (intel_crtc->cursor_size != size) {
8187 I915_WRITE(CURSIZE, size);
8188 intel_crtc->cursor_size = size;
8189 }
8190
Chris Wilson4b0e3332014-05-30 16:35:26 +03008191 if (intel_crtc->cursor_cntl != cntl) {
8192 I915_WRITE(_CURACNTR, cntl);
8193 POSTING_READ(_CURACNTR);
8194 intel_crtc->cursor_cntl = cntl;
8195 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008196}
8197
8198static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8199{
8200 struct drm_device *dev = crtc->dev;
8201 struct drm_i915_private *dev_priv = dev->dev_private;
8202 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8203 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008204 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008205
Chris Wilson4b0e3332014-05-30 16:35:26 +03008206 cntl = 0;
8207 if (base) {
8208 cntl = MCURSOR_GAMMA_ENABLE;
8209 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308210 case 64:
8211 cntl |= CURSOR_MODE_64_ARGB_AX;
8212 break;
8213 case 128:
8214 cntl |= CURSOR_MODE_128_ARGB_AX;
8215 break;
8216 case 256:
8217 cntl |= CURSOR_MODE_256_ARGB_AX;
8218 break;
8219 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008220 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308221 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008222 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008223 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008224
8225 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8226 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008227 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008228
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008229 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8230 cntl |= CURSOR_ROTATE_180;
8231
Chris Wilson4b0e3332014-05-30 16:35:26 +03008232 if (intel_crtc->cursor_cntl != cntl) {
8233 I915_WRITE(CURCNTR(pipe), cntl);
8234 POSTING_READ(CURCNTR(pipe));
8235 intel_crtc->cursor_cntl = cntl;
8236 }
8237
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008238 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008239 I915_WRITE(CURBASE(pipe), base);
8240 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008241
8242 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008243}
8244
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008245/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008246static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8247 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008248{
8249 struct drm_device *dev = crtc->dev;
8250 struct drm_i915_private *dev_priv = dev->dev_private;
8251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8252 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008253 int x = crtc->cursor_x;
8254 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008255 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008256
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008257 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008258 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008259
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008260 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008261 base = 0;
8262
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008263 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008264 base = 0;
8265
8266 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008267 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008268 base = 0;
8269
8270 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8271 x = -x;
8272 }
8273 pos |= x << CURSOR_X_SHIFT;
8274
8275 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008276 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008277 base = 0;
8278
8279 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8280 y = -y;
8281 }
8282 pos |= y << CURSOR_Y_SHIFT;
8283
Chris Wilson4b0e3332014-05-30 16:35:26 +03008284 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008285 return;
8286
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008287 I915_WRITE(CURPOS(pipe), pos);
8288
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008289 /* ILK+ do this automagically */
8290 if (HAS_GMCH_DISPLAY(dev) &&
8291 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8292 base += (intel_crtc->cursor_height *
8293 intel_crtc->cursor_width - 1) * 4;
8294 }
8295
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008296 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008297 i845_update_cursor(crtc, base);
8298 else
8299 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008300}
8301
Ville Syrjälädc41c152014-08-13 11:57:05 +03008302static bool cursor_size_ok(struct drm_device *dev,
8303 uint32_t width, uint32_t height)
8304{
8305 if (width == 0 || height == 0)
8306 return false;
8307
8308 /*
8309 * 845g/865g are special in that they are only limited by
8310 * the width of their cursors, the height is arbitrary up to
8311 * the precision of the register. Everything else requires
8312 * square cursors, limited to a few power-of-two sizes.
8313 */
8314 if (IS_845G(dev) || IS_I865G(dev)) {
8315 if ((width & 63) != 0)
8316 return false;
8317
8318 if (width > (IS_845G(dev) ? 64 : 512))
8319 return false;
8320
8321 if (height > 1023)
8322 return false;
8323 } else {
8324 switch (width | height) {
8325 case 256:
8326 case 128:
8327 if (IS_GEN2(dev))
8328 return false;
8329 case 64:
8330 break;
8331 default:
8332 return false;
8333 }
8334 }
8335
8336 return true;
8337}
8338
Jesse Barnes79e53942008-11-07 14:24:08 -08008339static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008340 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008341{
James Simmons72034252010-08-03 01:33:19 +01008342 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008344
James Simmons72034252010-08-03 01:33:19 +01008345 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008346 intel_crtc->lut_r[i] = red[i] >> 8;
8347 intel_crtc->lut_g[i] = green[i] >> 8;
8348 intel_crtc->lut_b[i] = blue[i] >> 8;
8349 }
8350
8351 intel_crtc_load_lut(crtc);
8352}
8353
Jesse Barnes79e53942008-11-07 14:24:08 -08008354/* VESA 640x480x72Hz mode to set on the pipe */
8355static struct drm_display_mode load_detect_mode = {
8356 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8357 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8358};
8359
Daniel Vettera8bb6812014-02-10 18:00:39 +01008360struct drm_framebuffer *
8361__intel_framebuffer_create(struct drm_device *dev,
8362 struct drm_mode_fb_cmd2 *mode_cmd,
8363 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008364{
8365 struct intel_framebuffer *intel_fb;
8366 int ret;
8367
8368 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8369 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008370 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008371 return ERR_PTR(-ENOMEM);
8372 }
8373
8374 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008375 if (ret)
8376 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008377
8378 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008379err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008380 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008381 kfree(intel_fb);
8382
8383 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008384}
8385
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008386static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008387intel_framebuffer_create(struct drm_device *dev,
8388 struct drm_mode_fb_cmd2 *mode_cmd,
8389 struct drm_i915_gem_object *obj)
8390{
8391 struct drm_framebuffer *fb;
8392 int ret;
8393
8394 ret = i915_mutex_lock_interruptible(dev);
8395 if (ret)
8396 return ERR_PTR(ret);
8397 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8398 mutex_unlock(&dev->struct_mutex);
8399
8400 return fb;
8401}
8402
Chris Wilsond2dff872011-04-19 08:36:26 +01008403static u32
8404intel_framebuffer_pitch_for_width(int width, int bpp)
8405{
8406 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8407 return ALIGN(pitch, 64);
8408}
8409
8410static u32
8411intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8412{
8413 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008414 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008415}
8416
8417static struct drm_framebuffer *
8418intel_framebuffer_create_for_mode(struct drm_device *dev,
8419 struct drm_display_mode *mode,
8420 int depth, int bpp)
8421{
8422 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008423 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008424
8425 obj = i915_gem_alloc_object(dev,
8426 intel_framebuffer_size_for_mode(mode, bpp));
8427 if (obj == NULL)
8428 return ERR_PTR(-ENOMEM);
8429
8430 mode_cmd.width = mode->hdisplay;
8431 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008432 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8433 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008434 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008435
8436 return intel_framebuffer_create(dev, &mode_cmd, obj);
8437}
8438
8439static struct drm_framebuffer *
8440mode_fits_in_fbdev(struct drm_device *dev,
8441 struct drm_display_mode *mode)
8442{
Daniel Vetter4520f532013-10-09 09:18:51 +02008443#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008444 struct drm_i915_private *dev_priv = dev->dev_private;
8445 struct drm_i915_gem_object *obj;
8446 struct drm_framebuffer *fb;
8447
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008448 if (!dev_priv->fbdev)
8449 return NULL;
8450
8451 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008452 return NULL;
8453
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008454 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008455 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008456
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008457 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008458 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8459 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008460 return NULL;
8461
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008462 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008463 return NULL;
8464
8465 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008466#else
8467 return NULL;
8468#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008469}
8470
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008471bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008472 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008473 struct intel_load_detect_pipe *old,
8474 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008475{
8476 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008477 struct intel_encoder *intel_encoder =
8478 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008479 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008480 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008481 struct drm_crtc *crtc = NULL;
8482 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008483 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008484 struct drm_mode_config *config = &dev->mode_config;
8485 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008486
Chris Wilsond2dff872011-04-19 08:36:26 +01008487 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008488 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008489 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008490
Rob Clark51fd3712013-11-19 12:10:12 -05008491retry:
8492 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8493 if (ret)
8494 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008495
Jesse Barnes79e53942008-11-07 14:24:08 -08008496 /*
8497 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008498 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008499 * - if the connector already has an assigned crtc, use it (but make
8500 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008501 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008502 * - try to find the first unused crtc that can drive this connector,
8503 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008504 */
8505
8506 /* See if we already have a CRTC for this connector */
8507 if (encoder->crtc) {
8508 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008509
Rob Clark51fd3712013-11-19 12:10:12 -05008510 ret = drm_modeset_lock(&crtc->mutex, ctx);
8511 if (ret)
8512 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008513 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8514 if (ret)
8515 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008516
Daniel Vetter24218aa2012-08-12 19:27:11 +02008517 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008518 old->load_detect_temp = false;
8519
8520 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008521 if (connector->dpms != DRM_MODE_DPMS_ON)
8522 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008523
Chris Wilson71731882011-04-19 23:10:58 +01008524 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008525 }
8526
8527 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008528 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008529 i++;
8530 if (!(encoder->possible_crtcs & (1 << i)))
8531 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008532 if (possible_crtc->enabled)
8533 continue;
8534 /* This can occur when applying the pipe A quirk on resume. */
8535 if (to_intel_crtc(possible_crtc)->new_enabled)
8536 continue;
8537
8538 crtc = possible_crtc;
8539 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008540 }
8541
8542 /*
8543 * If we didn't find an unused CRTC, don't use any.
8544 */
8545 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008546 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008547 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008548 }
8549
Rob Clark51fd3712013-11-19 12:10:12 -05008550 ret = drm_modeset_lock(&crtc->mutex, ctx);
8551 if (ret)
8552 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008553 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8554 if (ret)
8555 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008556 intel_encoder->new_crtc = to_intel_crtc(crtc);
8557 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008558
8559 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008560 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008561 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008562 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008563 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008564 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008565
Chris Wilson64927112011-04-20 07:25:26 +01008566 if (!mode)
8567 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008568
Chris Wilsond2dff872011-04-19 08:36:26 +01008569 /* We need a framebuffer large enough to accommodate all accesses
8570 * that the plane may generate whilst we perform load detection.
8571 * We can not rely on the fbcon either being present (we get called
8572 * during its initialisation to detect all boot displays, or it may
8573 * not even exist) or that it is large enough to satisfy the
8574 * requested mode.
8575 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008576 fb = mode_fits_in_fbdev(dev, mode);
8577 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008578 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008579 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8580 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008581 } else
8582 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008583 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008584 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008585 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008586 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008587
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008588 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008589 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008590 if (old->release_fb)
8591 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008592 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008593 }
Chris Wilson71731882011-04-19 23:10:58 +01008594
Jesse Barnes79e53942008-11-07 14:24:08 -08008595 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008596 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008597 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008598
8599 fail:
8600 intel_crtc->new_enabled = crtc->enabled;
8601 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008602 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008603 else
8604 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008605fail_unlock:
8606 if (ret == -EDEADLK) {
8607 drm_modeset_backoff(ctx);
8608 goto retry;
8609 }
8610
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008611 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008612}
8613
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008614void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008615 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008616{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008617 struct intel_encoder *intel_encoder =
8618 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008619 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008620 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008622
Chris Wilsond2dff872011-04-19 08:36:26 +01008623 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008624 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008625 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008626
Chris Wilson8261b192011-04-19 23:18:09 +01008627 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008628 to_intel_connector(connector)->new_encoder = NULL;
8629 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008630 intel_crtc->new_enabled = false;
8631 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008632 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008633
Daniel Vetter36206362012-12-10 20:42:17 +01008634 if (old->release_fb) {
8635 drm_framebuffer_unregister_private(old->release_fb);
8636 drm_framebuffer_unreference(old->release_fb);
8637 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008638
Chris Wilson0622a532011-04-21 09:32:11 +01008639 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008640 }
8641
Eric Anholtc751ce42010-03-25 11:48:48 -07008642 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008643 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8644 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008645}
8646
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008647static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008648 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008649{
8650 struct drm_i915_private *dev_priv = dev->dev_private;
8651 u32 dpll = pipe_config->dpll_hw_state.dpll;
8652
8653 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008654 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008655 else if (HAS_PCH_SPLIT(dev))
8656 return 120000;
8657 else if (!IS_GEN2(dev))
8658 return 96000;
8659 else
8660 return 48000;
8661}
8662
Jesse Barnes79e53942008-11-07 14:24:08 -08008663/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008664static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008665 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008666{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008667 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008668 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008669 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008670 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008671 u32 fp;
8672 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008673 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008674
8675 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008676 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008678 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008679
8680 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008681 if (IS_PINEVIEW(dev)) {
8682 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8683 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008684 } else {
8685 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8686 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8687 }
8688
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008689 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008690 if (IS_PINEVIEW(dev))
8691 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8692 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008693 else
8694 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008695 DPLL_FPA01_P1_POST_DIV_SHIFT);
8696
8697 switch (dpll & DPLL_MODE_MASK) {
8698 case DPLLB_MODE_DAC_SERIAL:
8699 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8700 5 : 10;
8701 break;
8702 case DPLLB_MODE_LVDS:
8703 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8704 7 : 14;
8705 break;
8706 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008707 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008708 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008709 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008710 }
8711
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008712 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008713 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008714 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008715 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008716 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008717 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008718 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008719
8720 if (is_lvds) {
8721 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8722 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008723
8724 if (lvds & LVDS_CLKB_POWER_UP)
8725 clock.p2 = 7;
8726 else
8727 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008728 } else {
8729 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8730 clock.p1 = 2;
8731 else {
8732 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8733 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8734 }
8735 if (dpll & PLL_P2_DIVIDE_BY_4)
8736 clock.p2 = 4;
8737 else
8738 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008739 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008740
8741 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008742 }
8743
Ville Syrjälä18442d02013-09-13 16:00:08 +03008744 /*
8745 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008746 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008747 * encoder's get_config() function.
8748 */
8749 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008750}
8751
Ville Syrjälä6878da02013-09-13 15:59:11 +03008752int intel_dotclock_calculate(int link_freq,
8753 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008754{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008755 /*
8756 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008757 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008758 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008759 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008760 *
8761 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008762 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008763 */
8764
Ville Syrjälä6878da02013-09-13 15:59:11 +03008765 if (!m_n->link_n)
8766 return 0;
8767
8768 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8769}
8770
Ville Syrjälä18442d02013-09-13 16:00:08 +03008771static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008772 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008773{
8774 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008775
8776 /* read out port_clock from the DPLL */
8777 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008778
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008779 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008780 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008781 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008782 * agree once we know their relationship in the encoder's
8783 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008784 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02008785 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008786 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8787 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008788}
8789
8790/** Returns the currently programmed mode of the given pipe. */
8791struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8792 struct drm_crtc *crtc)
8793{
Jesse Barnes548f2452011-02-17 10:40:53 -08008794 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008796 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008798 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008799 int htot = I915_READ(HTOTAL(cpu_transcoder));
8800 int hsync = I915_READ(HSYNC(cpu_transcoder));
8801 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8802 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008803 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804
8805 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8806 if (!mode)
8807 return NULL;
8808
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008809 /*
8810 * Construct a pipe_config sufficient for getting the clock info
8811 * back out of crtc_clock_get.
8812 *
8813 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8814 * to use a real value here instead.
8815 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008816 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008817 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008818 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8819 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8820 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008821 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8822
Ville Syrjälä773ae032013-09-23 17:48:20 +03008823 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008824 mode->hdisplay = (htot & 0xffff) + 1;
8825 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8826 mode->hsync_start = (hsync & 0xffff) + 1;
8827 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8828 mode->vdisplay = (vtot & 0xffff) + 1;
8829 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8830 mode->vsync_start = (vsync & 0xffff) + 1;
8831 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8832
8833 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008834
8835 return mode;
8836}
8837
Jesse Barnes652c3932009-08-17 13:31:43 -07008838static void intel_decrease_pllclock(struct drm_crtc *crtc)
8839{
8840 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008841 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008843
Sonika Jindalbaff2962014-07-22 11:16:35 +05308844 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008845 return;
8846
8847 if (!dev_priv->lvds_downclock_avail)
8848 return;
8849
8850 /*
8851 * Since this is called by a timer, we should never get here in
8852 * the manual case.
8853 */
8854 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008855 int pipe = intel_crtc->pipe;
8856 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008857 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008858
Zhao Yakui44d98a62009-10-09 11:39:40 +08008859 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008860
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008861 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008862
Chris Wilson074b5e12012-05-02 12:07:06 +01008863 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008864 dpll |= DISPLAY_RATE_SELECT_FPA1;
8865 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008866 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008867 dpll = I915_READ(dpll_reg);
8868 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008869 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008870 }
8871
8872}
8873
Chris Wilsonf047e392012-07-21 12:31:41 +01008874void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008875{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008876 struct drm_i915_private *dev_priv = dev->dev_private;
8877
Chris Wilsonf62a0072014-02-21 17:55:39 +00008878 if (dev_priv->mm.busy)
8879 return;
8880
Paulo Zanoni43694d62014-03-07 20:08:08 -03008881 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008882 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008883 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008884}
8885
8886void intel_mark_idle(struct drm_device *dev)
8887{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008888 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008889 struct drm_crtc *crtc;
8890
Chris Wilsonf62a0072014-02-21 17:55:39 +00008891 if (!dev_priv->mm.busy)
8892 return;
8893
8894 dev_priv->mm.busy = false;
8895
Jani Nikulad330a952014-01-21 11:24:25 +02008896 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008897 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008898
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008899 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008900 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008901 continue;
8902
8903 intel_decrease_pllclock(crtc);
8904 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008905
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008906 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008907 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008908
8909out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008910 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008911}
8912
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02008913static void intel_crtc_set_state(struct intel_crtc *crtc,
8914 struct intel_crtc_state *crtc_state)
8915{
8916 kfree(crtc->config);
8917 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02008918 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02008919}
8920
Jesse Barnes79e53942008-11-07 14:24:08 -08008921static void intel_crtc_destroy(struct drm_crtc *crtc)
8922{
8923 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008924 struct drm_device *dev = crtc->dev;
8925 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008926
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008927 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008928 work = intel_crtc->unpin_work;
8929 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008930 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008931
8932 if (work) {
8933 cancel_work_sync(&work->work);
8934 kfree(work);
8935 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008936
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02008937 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008939
Jesse Barnes79e53942008-11-07 14:24:08 -08008940 kfree(intel_crtc);
8941}
8942
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008943static void intel_unpin_work_fn(struct work_struct *__work)
8944{
8945 struct intel_unpin_work *work =
8946 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008947 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008948 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008949
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008950 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008951 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008952 drm_gem_object_unreference(&work->pending_flip_obj->base);
8953 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008954
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008955 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00008956
8957 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00008958 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008959 mutex_unlock(&dev->struct_mutex);
8960
Daniel Vetterf99d7062014-06-19 16:01:59 +02008961 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8962
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008963 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8964 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8965
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008966 kfree(work);
8967}
8968
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008969static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008970 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008971{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8973 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008974 unsigned long flags;
8975
8976 /* Ignore early vblank irqs */
8977 if (intel_crtc == NULL)
8978 return;
8979
Daniel Vetterf3260382014-09-15 14:55:23 +02008980 /*
8981 * This is called both by irq handlers and the reset code (to complete
8982 * lost pageflips) so needs the full irqsave spinlocks.
8983 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008984 spin_lock_irqsave(&dev->event_lock, flags);
8985 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008986
8987 /* Ensure we don't miss a work->pending update ... */
8988 smp_rmb();
8989
8990 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008991 spin_unlock_irqrestore(&dev->event_lock, flags);
8992 return;
8993 }
8994
Chris Wilsond6bbafa2014-09-05 07:13:24 +01008995 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008996
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008997 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008998}
8999
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009000void intel_finish_page_flip(struct drm_device *dev, int pipe)
9001{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009002 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009003 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9004
Mario Kleiner49b14a52010-12-09 07:00:07 +01009005 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009006}
9007
9008void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9009{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009011 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9012
Mario Kleiner49b14a52010-12-09 07:00:07 +01009013 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009014}
9015
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009016/* Is 'a' after or equal to 'b'? */
9017static bool g4x_flip_count_after_eq(u32 a, u32 b)
9018{
9019 return !((a - b) & 0x80000000);
9020}
9021
9022static bool page_flip_finished(struct intel_crtc *crtc)
9023{
9024 struct drm_device *dev = crtc->base.dev;
9025 struct drm_i915_private *dev_priv = dev->dev_private;
9026
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009027 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9028 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9029 return true;
9030
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009031 /*
9032 * The relevant registers doen't exist on pre-ctg.
9033 * As the flip done interrupt doesn't trigger for mmio
9034 * flips on gmch platforms, a flip count check isn't
9035 * really needed there. But since ctg has the registers,
9036 * include it in the check anyway.
9037 */
9038 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9039 return true;
9040
9041 /*
9042 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9043 * used the same base address. In that case the mmio flip might
9044 * have completed, but the CS hasn't even executed the flip yet.
9045 *
9046 * A flip count check isn't enough as the CS might have updated
9047 * the base address just after start of vblank, but before we
9048 * managed to process the interrupt. This means we'd complete the
9049 * CS flip too soon.
9050 *
9051 * Combining both checks should get us a good enough result. It may
9052 * still happen that the CS flip has been executed, but has not
9053 * yet actually completed. But in case the base address is the same
9054 * anyway, we don't really care.
9055 */
9056 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9057 crtc->unpin_work->gtt_offset &&
9058 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9059 crtc->unpin_work->flip_count);
9060}
9061
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009062void intel_prepare_page_flip(struct drm_device *dev, int plane)
9063{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009064 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009065 struct intel_crtc *intel_crtc =
9066 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9067 unsigned long flags;
9068
Daniel Vetterf3260382014-09-15 14:55:23 +02009069
9070 /*
9071 * This is called both by irq handlers and the reset code (to complete
9072 * lost pageflips) so needs the full irqsave spinlocks.
9073 *
9074 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009075 * generate a page-flip completion irq, i.e. every modeset
9076 * is also accompanied by a spurious intel_prepare_page_flip().
9077 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009078 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009079 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009080 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009081 spin_unlock_irqrestore(&dev->event_lock, flags);
9082}
9083
Robin Schroereba905b2014-05-18 02:24:50 +02009084static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009085{
9086 /* Ensure that the work item is consistent when activating it ... */
9087 smp_wmb();
9088 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9089 /* and that it is marked active as soon as the irq could fire. */
9090 smp_wmb();
9091}
9092
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009093static int intel_gen2_queue_flip(struct drm_device *dev,
9094 struct drm_crtc *crtc,
9095 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009096 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009097 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009098 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009099{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009101 u32 flip_mask;
9102 int ret;
9103
Daniel Vetter6d90c952012-04-26 23:28:05 +02009104 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009105 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009106 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009107
9108 /* Can't queue multiple flips, so wait for the previous
9109 * one to finish before executing the next.
9110 */
9111 if (intel_crtc->plane)
9112 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9113 else
9114 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009115 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9116 intel_ring_emit(ring, MI_NOOP);
9117 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9118 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9119 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009120 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009121 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009122
9123 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009124 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009125 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009126}
9127
9128static int intel_gen3_queue_flip(struct drm_device *dev,
9129 struct drm_crtc *crtc,
9130 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009131 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009132 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009133 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009134{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009135 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009136 u32 flip_mask;
9137 int ret;
9138
Daniel Vetter6d90c952012-04-26 23:28:05 +02009139 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009140 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009141 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009142
9143 if (intel_crtc->plane)
9144 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9145 else
9146 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009147 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9148 intel_ring_emit(ring, MI_NOOP);
9149 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9150 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9151 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009152 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009153 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009154
Chris Wilsone7d841c2012-12-03 11:36:30 +00009155 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009156 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009157 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009158}
9159
9160static int intel_gen4_queue_flip(struct drm_device *dev,
9161 struct drm_crtc *crtc,
9162 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009163 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009164 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009165 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009166{
9167 struct drm_i915_private *dev_priv = dev->dev_private;
9168 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9169 uint32_t pf, pipesrc;
9170 int ret;
9171
Daniel Vetter6d90c952012-04-26 23:28:05 +02009172 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009173 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009174 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009175
9176 /* i965+ uses the linear or tiled offsets from the
9177 * Display Registers (which do not change across a page-flip)
9178 * so we need only reprogram the base address.
9179 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009180 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9181 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9182 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009183 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009184 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009185
9186 /* XXX Enabling the panel-fitter across page-flip is so far
9187 * untested on non-native modes, so ignore it for now.
9188 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9189 */
9190 pf = 0;
9191 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009192 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009193
9194 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009195 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009196 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009197}
9198
9199static int intel_gen6_queue_flip(struct drm_device *dev,
9200 struct drm_crtc *crtc,
9201 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009202 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009203 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009204 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009205{
9206 struct drm_i915_private *dev_priv = dev->dev_private;
9207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9208 uint32_t pf, pipesrc;
9209 int ret;
9210
Daniel Vetter6d90c952012-04-26 23:28:05 +02009211 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009212 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009213 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009214
Daniel Vetter6d90c952012-04-26 23:28:05 +02009215 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9216 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9217 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009218 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009219
Chris Wilson99d9acd2012-04-17 20:37:00 +01009220 /* Contrary to the suggestions in the documentation,
9221 * "Enable Panel Fitter" does not seem to be required when page
9222 * flipping with a non-native mode, and worse causes a normal
9223 * modeset to fail.
9224 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9225 */
9226 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009228 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009229
9230 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009231 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009232 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009233}
9234
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009235static int intel_gen7_queue_flip(struct drm_device *dev,
9236 struct drm_crtc *crtc,
9237 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009238 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009239 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009240 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009241{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009242 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009243 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009244 int len, ret;
9245
Robin Schroereba905b2014-05-18 02:24:50 +02009246 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009247 case PLANE_A:
9248 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9249 break;
9250 case PLANE_B:
9251 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9252 break;
9253 case PLANE_C:
9254 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9255 break;
9256 default:
9257 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009258 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009259 }
9260
Chris Wilsonffe74d72013-08-26 20:58:12 +01009261 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009262 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009263 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009264 /*
9265 * On Gen 8, SRM is now taking an extra dword to accommodate
9266 * 48bits addresses, and we need a NOOP for the batch size to
9267 * stay even.
9268 */
9269 if (IS_GEN8(dev))
9270 len += 2;
9271 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009272
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009273 /*
9274 * BSpec MI_DISPLAY_FLIP for IVB:
9275 * "The full packet must be contained within the same cache line."
9276 *
9277 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9278 * cacheline, if we ever start emitting more commands before
9279 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9280 * then do the cacheline alignment, and finally emit the
9281 * MI_DISPLAY_FLIP.
9282 */
9283 ret = intel_ring_cacheline_align(ring);
9284 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009285 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009286
Chris Wilsonffe74d72013-08-26 20:58:12 +01009287 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009288 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009289 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009290
Chris Wilsonffe74d72013-08-26 20:58:12 +01009291 /* Unmask the flip-done completion message. Note that the bspec says that
9292 * we should do this for both the BCS and RCS, and that we must not unmask
9293 * more than one flip event at any time (or ensure that one flip message
9294 * can be sent by waiting for flip-done prior to queueing new flips).
9295 * Experimentation says that BCS works despite DERRMR masking all
9296 * flip-done completion events and that unmasking all planes at once
9297 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9298 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9299 */
9300 if (ring->id == RCS) {
9301 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9302 intel_ring_emit(ring, DERRMR);
9303 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9304 DERRMR_PIPEB_PRI_FLIP_DONE |
9305 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009306 if (IS_GEN8(dev))
9307 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9308 MI_SRM_LRM_GLOBAL_GTT);
9309 else
9310 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9311 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009312 intel_ring_emit(ring, DERRMR);
9313 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009314 if (IS_GEN8(dev)) {
9315 intel_ring_emit(ring, 0);
9316 intel_ring_emit(ring, MI_NOOP);
9317 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009318 }
9319
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009320 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009321 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009322 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009323 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009324
9325 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009326 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009327 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009328}
9329
Sourab Gupta84c33a62014-06-02 16:47:17 +05309330static bool use_mmio_flip(struct intel_engine_cs *ring,
9331 struct drm_i915_gem_object *obj)
9332{
9333 /*
9334 * This is not being used for older platforms, because
9335 * non-availability of flip done interrupt forces us to use
9336 * CS flips. Older platforms derive flip done using some clever
9337 * tricks involving the flip_pending status bits and vblank irqs.
9338 * So using MMIO flips there would disrupt this mechanism.
9339 */
9340
Chris Wilson8e09bf82014-07-08 10:40:30 +01009341 if (ring == NULL)
9342 return true;
9343
Sourab Gupta84c33a62014-06-02 16:47:17 +05309344 if (INTEL_INFO(ring->dev)->gen < 5)
9345 return false;
9346
9347 if (i915.use_mmio_flip < 0)
9348 return false;
9349 else if (i915.use_mmio_flip > 0)
9350 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009351 else if (i915.enable_execlists)
9352 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309353 else
John Harrison41c52412014-11-24 18:49:43 +00009354 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309355}
9356
Damien Lespiauff944562014-11-20 14:58:16 +00009357static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9358{
9359 struct drm_device *dev = intel_crtc->base.dev;
9360 struct drm_i915_private *dev_priv = dev->dev_private;
9361 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9362 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9363 struct drm_i915_gem_object *obj = intel_fb->obj;
9364 const enum pipe pipe = intel_crtc->pipe;
9365 u32 ctl, stride;
9366
9367 ctl = I915_READ(PLANE_CTL(pipe, 0));
9368 ctl &= ~PLANE_CTL_TILED_MASK;
9369 if (obj->tiling_mode == I915_TILING_X)
9370 ctl |= PLANE_CTL_TILED_X;
9371
9372 /*
9373 * The stride is either expressed as a multiple of 64 bytes chunks for
9374 * linear buffers or in number of tiles for tiled buffers.
9375 */
9376 stride = fb->pitches[0] >> 6;
9377 if (obj->tiling_mode == I915_TILING_X)
9378 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9379
9380 /*
9381 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9382 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9383 */
9384 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9385 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9386
9387 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9388 POSTING_READ(PLANE_SURF(pipe, 0));
9389}
9390
9391static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309392{
9393 struct drm_device *dev = intel_crtc->base.dev;
9394 struct drm_i915_private *dev_priv = dev->dev_private;
9395 struct intel_framebuffer *intel_fb =
9396 to_intel_framebuffer(intel_crtc->base.primary->fb);
9397 struct drm_i915_gem_object *obj = intel_fb->obj;
9398 u32 dspcntr;
9399 u32 reg;
9400
Sourab Gupta84c33a62014-06-02 16:47:17 +05309401 reg = DSPCNTR(intel_crtc->plane);
9402 dspcntr = I915_READ(reg);
9403
Damien Lespiauc5d97472014-10-25 00:11:11 +01009404 if (obj->tiling_mode != I915_TILING_NONE)
9405 dspcntr |= DISPPLANE_TILED;
9406 else
9407 dspcntr &= ~DISPPLANE_TILED;
9408
Sourab Gupta84c33a62014-06-02 16:47:17 +05309409 I915_WRITE(reg, dspcntr);
9410
9411 I915_WRITE(DSPSURF(intel_crtc->plane),
9412 intel_crtc->unpin_work->gtt_offset);
9413 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009414
Damien Lespiauff944562014-11-20 14:58:16 +00009415}
9416
9417/*
9418 * XXX: This is the temporary way to update the plane registers until we get
9419 * around to using the usual plane update functions for MMIO flips
9420 */
9421static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9422{
9423 struct drm_device *dev = intel_crtc->base.dev;
9424 bool atomic_update;
9425 u32 start_vbl_count;
9426
9427 intel_mark_page_flip_active(intel_crtc);
9428
9429 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9430
9431 if (INTEL_INFO(dev)->gen >= 9)
9432 skl_do_mmio_flip(intel_crtc);
9433 else
9434 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9435 ilk_do_mmio_flip(intel_crtc);
9436
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009437 if (atomic_update)
9438 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309439}
9440
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009441static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309442{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009443 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009444 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009445 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309446
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009447 mmio_flip = &crtc->mmio_flip;
9448 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009449 WARN_ON(__i915_wait_request(mmio_flip->req,
9450 crtc->reset_counter,
9451 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309452
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009453 intel_do_mmio_flip(crtc);
9454 if (mmio_flip->req) {
9455 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009456 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009457 mutex_unlock(&crtc->base.dev->struct_mutex);
9458 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309459}
9460
9461static int intel_queue_mmio_flip(struct drm_device *dev,
9462 struct drm_crtc *crtc,
9463 struct drm_framebuffer *fb,
9464 struct drm_i915_gem_object *obj,
9465 struct intel_engine_cs *ring,
9466 uint32_t flags)
9467{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309469
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009470 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9471 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309472
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009473 schedule_work(&intel_crtc->mmio_flip.work);
9474
Sourab Gupta84c33a62014-06-02 16:47:17 +05309475 return 0;
9476}
9477
Damien Lespiau830c81d2014-11-13 17:51:46 +00009478static int intel_gen9_queue_flip(struct drm_device *dev,
9479 struct drm_crtc *crtc,
9480 struct drm_framebuffer *fb,
9481 struct drm_i915_gem_object *obj,
9482 struct intel_engine_cs *ring,
9483 uint32_t flags)
9484{
9485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9486 uint32_t plane = 0, stride;
9487 int ret;
9488
9489 switch(intel_crtc->pipe) {
9490 case PIPE_A:
9491 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9492 break;
9493 case PIPE_B:
9494 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9495 break;
9496 case PIPE_C:
9497 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9498 break;
9499 default:
9500 WARN_ONCE(1, "unknown plane in flip command\n");
9501 return -ENODEV;
9502 }
9503
9504 switch (obj->tiling_mode) {
9505 case I915_TILING_NONE:
9506 stride = fb->pitches[0] >> 6;
9507 break;
9508 case I915_TILING_X:
9509 stride = fb->pitches[0] >> 9;
9510 break;
9511 default:
9512 WARN_ONCE(1, "unknown tiling in flip command\n");
9513 return -ENODEV;
9514 }
9515
9516 ret = intel_ring_begin(ring, 10);
9517 if (ret)
9518 return ret;
9519
9520 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9521 intel_ring_emit(ring, DERRMR);
9522 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9523 DERRMR_PIPEB_PRI_FLIP_DONE |
9524 DERRMR_PIPEC_PRI_FLIP_DONE));
9525 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9526 MI_SRM_LRM_GLOBAL_GTT);
9527 intel_ring_emit(ring, DERRMR);
9528 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9529 intel_ring_emit(ring, 0);
9530
9531 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9532 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9533 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9534
9535 intel_mark_page_flip_active(intel_crtc);
9536 __intel_ring_advance(ring);
9537
9538 return 0;
9539}
9540
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009541static int intel_default_queue_flip(struct drm_device *dev,
9542 struct drm_crtc *crtc,
9543 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009544 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009545 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009546 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009547{
9548 return -ENODEV;
9549}
9550
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009551static bool __intel_pageflip_stall_check(struct drm_device *dev,
9552 struct drm_crtc *crtc)
9553{
9554 struct drm_i915_private *dev_priv = dev->dev_private;
9555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9556 struct intel_unpin_work *work = intel_crtc->unpin_work;
9557 u32 addr;
9558
9559 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9560 return true;
9561
9562 if (!work->enable_stall_check)
9563 return false;
9564
9565 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009566 if (work->flip_queued_req &&
9567 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009568 return false;
9569
9570 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9571 }
9572
9573 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9574 return false;
9575
9576 /* Potential stall - if we see that the flip has happened,
9577 * assume a missed interrupt. */
9578 if (INTEL_INFO(dev)->gen >= 4)
9579 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9580 else
9581 addr = I915_READ(DSPADDR(intel_crtc->plane));
9582
9583 /* There is a potential issue here with a false positive after a flip
9584 * to the same address. We could address this by checking for a
9585 * non-incrementing frame counter.
9586 */
9587 return addr == work->gtt_offset;
9588}
9589
9590void intel_check_page_flip(struct drm_device *dev, int pipe)
9591{
9592 struct drm_i915_private *dev_priv = dev->dev_private;
9593 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009595
9596 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009597
9598 if (crtc == NULL)
9599 return;
9600
Daniel Vetterf3260382014-09-15 14:55:23 +02009601 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009602 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9603 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9604 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9605 page_flip_completed(intel_crtc);
9606 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009607 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009608}
9609
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009610static int intel_crtc_page_flip(struct drm_crtc *crtc,
9611 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009612 struct drm_pending_vblank_event *event,
9613 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009614{
9615 struct drm_device *dev = crtc->dev;
9616 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009617 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009618 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009619 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009620 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009621 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009622 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009623 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009624 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009625
Matt Roper2ff8fde2014-07-08 07:50:07 -07009626 /*
9627 * drm_mode_page_flip_ioctl() should already catch this, but double
9628 * check to be safe. In the future we may enable pageflipping from
9629 * a disabled primary plane.
9630 */
9631 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9632 return -EBUSY;
9633
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009634 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009635 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009636 return -EINVAL;
9637
9638 /*
9639 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9640 * Note that pitch changes could also affect these register.
9641 */
9642 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009643 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9644 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009645 return -EINVAL;
9646
Chris Wilsonf900db42014-02-20 09:26:13 +00009647 if (i915_terminally_wedged(&dev_priv->gpu_error))
9648 goto out_hang;
9649
Daniel Vetterb14c5672013-09-19 12:18:32 +02009650 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009651 if (work == NULL)
9652 return -ENOMEM;
9653
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009654 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009655 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009656 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009657 INIT_WORK(&work->work, intel_unpin_work_fn);
9658
Daniel Vetter87b6b102014-05-15 15:33:46 +02009659 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009660 if (ret)
9661 goto free_work;
9662
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009663 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009664 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009665 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009666 /* Before declaring the flip queue wedged, check if
9667 * the hardware completed the operation behind our backs.
9668 */
9669 if (__intel_pageflip_stall_check(dev, crtc)) {
9670 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9671 page_flip_completed(intel_crtc);
9672 } else {
9673 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009674 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009675
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009676 drm_crtc_vblank_put(crtc);
9677 kfree(work);
9678 return -EBUSY;
9679 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009680 }
9681 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009682 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009683
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009684 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9685 flush_workqueue(dev_priv->wq);
9686
Chris Wilson79158102012-05-23 11:13:58 +01009687 ret = i915_mutex_lock_interruptible(dev);
9688 if (ret)
9689 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009690
Jesse Barnes75dfca82010-02-10 15:09:44 -08009691 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009692 drm_gem_object_reference(&work->old_fb_obj->base);
9693 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009694
Matt Roperf4510a22014-04-01 15:22:40 -07009695 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009696
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009697 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009698
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009699 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009700 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009701
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009702 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009703 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009704
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009705 if (IS_VALLEYVIEW(dev)) {
9706 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009707 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9708 /* vlv: DISPLAY_FLIP fails to change tiling */
9709 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009710 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009711 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009712 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009713 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009714 if (ring == NULL || ring->id != RCS)
9715 ring = &dev_priv->ring[BCS];
9716 } else {
9717 ring = &dev_priv->ring[RCS];
9718 }
9719
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009720 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009721 if (ret)
9722 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009723
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009724 work->gtt_offset =
9725 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9726
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009727 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309728 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9729 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009730 if (ret)
9731 goto cleanup_unpin;
9732
John Harrisonf06cc1b2014-11-24 18:49:37 +00009733 i915_gem_request_assign(&work->flip_queued_req,
9734 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009735 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309736 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009737 page_flip_flags);
9738 if (ret)
9739 goto cleanup_unpin;
9740
John Harrisonf06cc1b2014-11-24 18:49:37 +00009741 i915_gem_request_assign(&work->flip_queued_req,
9742 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009743 }
9744
9745 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9746 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009747
Daniel Vettera071fa02014-06-18 23:28:09 +02009748 i915_gem_track_fb(work->old_fb_obj, obj,
9749 INTEL_FRONTBUFFER_PRIMARY(pipe));
9750
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009751 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009752 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009753 mutex_unlock(&dev->struct_mutex);
9754
Jesse Barnese5510fa2010-07-01 16:48:37 -07009755 trace_i915_flip_request(intel_crtc->plane, obj);
9756
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009757 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009758
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009759cleanup_unpin:
9760 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009761cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009762 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009763 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009764 drm_gem_object_unreference(&work->old_fb_obj->base);
9765 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009766 mutex_unlock(&dev->struct_mutex);
9767
Chris Wilson79158102012-05-23 11:13:58 +01009768cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009769 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009770 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009771 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009772
Daniel Vetter87b6b102014-05-15 15:33:46 +02009773 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009774free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009775 kfree(work);
9776
Chris Wilsonf900db42014-02-20 09:26:13 +00009777 if (ret == -EIO) {
9778out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -08009779 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009780 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009781 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009782 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009783 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009784 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009785 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009786 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009787}
9788
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009789static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009790 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9791 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -08009792 .atomic_begin = intel_begin_crtc_commit,
9793 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009794};
9795
Daniel Vetter9a935852012-07-05 22:34:27 +02009796/**
9797 * intel_modeset_update_staged_output_state
9798 *
9799 * Updates the staged output configuration state, e.g. after we've read out the
9800 * current hw state.
9801 */
9802static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9803{
Ville Syrjälä76688512014-01-10 11:28:06 +02009804 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009805 struct intel_encoder *encoder;
9806 struct intel_connector *connector;
9807
9808 list_for_each_entry(connector, &dev->mode_config.connector_list,
9809 base.head) {
9810 connector->new_encoder =
9811 to_intel_encoder(connector->base.encoder);
9812 }
9813
Damien Lespiaub2784e12014-08-05 11:29:37 +01009814 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009815 encoder->new_crtc =
9816 to_intel_crtc(encoder->base.crtc);
9817 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009818
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009819 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009820 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009821
9822 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009823 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009824 else
9825 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009826 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009827}
9828
9829/**
9830 * intel_modeset_commit_output_state
9831 *
9832 * This function copies the stage display pipe configuration to the real one.
9833 */
9834static void intel_modeset_commit_output_state(struct drm_device *dev)
9835{
Ville Syrjälä76688512014-01-10 11:28:06 +02009836 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009837 struct intel_encoder *encoder;
9838 struct intel_connector *connector;
9839
9840 list_for_each_entry(connector, &dev->mode_config.connector_list,
9841 base.head) {
9842 connector->base.encoder = &connector->new_encoder->base;
9843 }
9844
Damien Lespiaub2784e12014-08-05 11:29:37 +01009845 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009846 encoder->base.crtc = &encoder->new_crtc->base;
9847 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009848
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009849 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009850 crtc->base.enabled = crtc->new_enabled;
9851 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009852}
9853
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009854static void
Robin Schroereba905b2014-05-18 02:24:50 +02009855connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009856 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009857{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009858 int bpp = pipe_config->pipe_bpp;
9859
9860 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9861 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009862 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009863
9864 /* Don't use an invalid EDID bpc value */
9865 if (connector->base.display_info.bpc &&
9866 connector->base.display_info.bpc * 3 < bpp) {
9867 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9868 bpp, connector->base.display_info.bpc*3);
9869 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9870 }
9871
9872 /* Clamp bpp to 8 on screens without EDID 1.4 */
9873 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9874 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9875 bpp);
9876 pipe_config->pipe_bpp = 24;
9877 }
9878}
9879
9880static int
9881compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9882 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009883 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009884{
9885 struct drm_device *dev = crtc->base.dev;
9886 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009887 int bpp;
9888
Daniel Vetterd42264b2013-03-28 16:38:08 +01009889 switch (fb->pixel_format) {
9890 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009891 bpp = 8*3; /* since we go through a colormap */
9892 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009893 case DRM_FORMAT_XRGB1555:
9894 case DRM_FORMAT_ARGB1555:
9895 /* checked in intel_framebuffer_init already */
9896 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9897 return -EINVAL;
9898 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009899 bpp = 6*3; /* min is 18bpp */
9900 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009901 case DRM_FORMAT_XBGR8888:
9902 case DRM_FORMAT_ABGR8888:
9903 /* checked in intel_framebuffer_init already */
9904 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9905 return -EINVAL;
9906 case DRM_FORMAT_XRGB8888:
9907 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009908 bpp = 8*3;
9909 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009910 case DRM_FORMAT_XRGB2101010:
9911 case DRM_FORMAT_ARGB2101010:
9912 case DRM_FORMAT_XBGR2101010:
9913 case DRM_FORMAT_ABGR2101010:
9914 /* checked in intel_framebuffer_init already */
9915 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009916 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009917 bpp = 10*3;
9918 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009919 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009920 default:
9921 DRM_DEBUG_KMS("unsupported depth\n");
9922 return -EINVAL;
9923 }
9924
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009925 pipe_config->pipe_bpp = bpp;
9926
9927 /* Clamp display bpp to EDID value */
9928 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009929 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009930 if (!connector->new_encoder ||
9931 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009932 continue;
9933
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009934 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009935 }
9936
9937 return bpp;
9938}
9939
Daniel Vetter644db712013-09-19 14:53:58 +02009940static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9941{
9942 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9943 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009944 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009945 mode->crtc_hdisplay, mode->crtc_hsync_start,
9946 mode->crtc_hsync_end, mode->crtc_htotal,
9947 mode->crtc_vdisplay, mode->crtc_vsync_start,
9948 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9949}
9950
Daniel Vetterc0b03412013-05-28 12:05:54 +02009951static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009952 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +02009953 const char *context)
9954{
9955 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9956 context, pipe_name(crtc->pipe));
9957
9958 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9959 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9960 pipe_config->pipe_bpp, pipe_config->dither);
9961 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9962 pipe_config->has_pch_encoder,
9963 pipe_config->fdi_lanes,
9964 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9965 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9966 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009967 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9968 pipe_config->has_dp_encoder,
9969 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9970 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9971 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009972
9973 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9974 pipe_config->has_dp_encoder,
9975 pipe_config->dp_m2_n2.gmch_m,
9976 pipe_config->dp_m2_n2.gmch_n,
9977 pipe_config->dp_m2_n2.link_m,
9978 pipe_config->dp_m2_n2.link_n,
9979 pipe_config->dp_m2_n2.tu);
9980
Daniel Vetter55072d12014-11-20 16:10:28 +01009981 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
9982 pipe_config->has_audio,
9983 pipe_config->has_infoframe);
9984
Daniel Vetterc0b03412013-05-28 12:05:54 +02009985 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009986 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009987 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009988 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
9989 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009990 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009991 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9992 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009993 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9994 pipe_config->gmch_pfit.control,
9995 pipe_config->gmch_pfit.pgm_ratios,
9996 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009997 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009998 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009999 pipe_config->pch_pfit.size,
10000 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010001 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010002 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010003}
10004
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010005static bool encoders_cloneable(const struct intel_encoder *a,
10006 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010007{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010008 /* masks could be asymmetric, so check both ways */
10009 return a == b || (a->cloneable & (1 << b->type) &&
10010 b->cloneable & (1 << a->type));
10011}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010012
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010013static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10014 struct intel_encoder *encoder)
10015{
10016 struct drm_device *dev = crtc->base.dev;
10017 struct intel_encoder *source_encoder;
10018
Damien Lespiaub2784e12014-08-05 11:29:37 +010010019 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010020 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010021 continue;
10022
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010023 if (!encoders_cloneable(encoder, source_encoder))
10024 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010025 }
10026
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010027 return true;
10028}
10029
10030static bool check_encoder_cloning(struct intel_crtc *crtc)
10031{
10032 struct drm_device *dev = crtc->base.dev;
10033 struct intel_encoder *encoder;
10034
Damien Lespiaub2784e12014-08-05 11:29:37 +010010035 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010036 if (encoder->new_crtc != crtc)
10037 continue;
10038
10039 if (!check_single_encoder_cloning(crtc, encoder))
10040 return false;
10041 }
10042
10043 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010044}
10045
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010046static bool check_digital_port_conflicts(struct drm_device *dev)
10047{
10048 struct intel_connector *connector;
10049 unsigned int used_ports = 0;
10050
10051 /*
10052 * Walk the connector list instead of the encoder
10053 * list to detect the problem on ddi platforms
10054 * where there's just one encoder per digital port.
10055 */
10056 list_for_each_entry(connector,
10057 &dev->mode_config.connector_list, base.head) {
10058 struct intel_encoder *encoder = connector->new_encoder;
10059
10060 if (!encoder)
10061 continue;
10062
10063 WARN_ON(!encoder->new_crtc);
10064
10065 switch (encoder->type) {
10066 unsigned int port_mask;
10067 case INTEL_OUTPUT_UNKNOWN:
10068 if (WARN_ON(!HAS_DDI(dev)))
10069 break;
10070 case INTEL_OUTPUT_DISPLAYPORT:
10071 case INTEL_OUTPUT_HDMI:
10072 case INTEL_OUTPUT_EDP:
10073 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10074
10075 /* the same port mustn't appear more than once */
10076 if (used_ports & port_mask)
10077 return false;
10078
10079 used_ports |= port_mask;
10080 default:
10081 break;
10082 }
10083 }
10084
10085 return true;
10086}
10087
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010088static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010089intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010090 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010091 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010092{
10093 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010094 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010095 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010096 int plane_bpp, ret = -EINVAL;
10097 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010098
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010099 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010100 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10101 return ERR_PTR(-EINVAL);
10102 }
10103
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010104 if (!check_digital_port_conflicts(dev)) {
10105 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10106 return ERR_PTR(-EINVAL);
10107 }
10108
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010109 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10110 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010111 return ERR_PTR(-ENOMEM);
10112
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010113 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10114 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010115
Daniel Vettere143a212013-07-04 12:01:15 +020010116 pipe_config->cpu_transcoder =
10117 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010118 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010119
Imre Deak2960bc92013-07-30 13:36:32 +030010120 /*
10121 * Sanitize sync polarity flags based on requested ones. If neither
10122 * positive or negative polarity is requested, treat this as meaning
10123 * negative polarity.
10124 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010125 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010126 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010127 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010128
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010129 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010130 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010131 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010132
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010133 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10134 * plane pixel format and any sink constraints into account. Returns the
10135 * source plane bpp so that dithering can be selected on mismatches
10136 * after encoders and crtc also have had their say. */
10137 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10138 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010139 if (plane_bpp < 0)
10140 goto fail;
10141
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010142 /*
10143 * Determine the real pipe dimensions. Note that stereo modes can
10144 * increase the actual pipe size due to the frame doubling and
10145 * insertion of additional space for blanks between the frame. This
10146 * is stored in the crtc timings. We use the requested mode to do this
10147 * computation to clearly distinguish it from the adjusted mode, which
10148 * can be changed by the connectors in the below retry loop.
10149 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010150 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010151 &pipe_config->pipe_src_w,
10152 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010153
Daniel Vettere29c22c2013-02-21 00:00:16 +010010154encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010155 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010156 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010157 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010158
Daniel Vetter135c81b2013-07-21 21:37:09 +020010159 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010160 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10161 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010162
Daniel Vetter7758a112012-07-08 19:40:39 +020010163 /* Pass our mode to the connectors and the CRTC to give them a chance to
10164 * adjust it according to limitations or connector properties, and also
10165 * a chance to reject the mode entirely.
10166 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010167 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010168
10169 if (&encoder->new_crtc->base != crtc)
10170 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010171
Daniel Vetterefea6e82013-07-21 21:36:59 +020010172 if (!(encoder->compute_config(encoder, pipe_config))) {
10173 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010174 goto fail;
10175 }
10176 }
10177
Daniel Vetterff9a6752013-06-01 17:16:21 +020010178 /* Set default port clock if not overwritten by the encoder. Needs to be
10179 * done afterwards in case the encoder adjusts the mode. */
10180 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010181 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010182 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010183
Daniel Vettera43f6e02013-06-07 23:10:32 +020010184 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010185 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010186 DRM_DEBUG_KMS("CRTC fixup failed\n");
10187 goto fail;
10188 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010189
10190 if (ret == RETRY) {
10191 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10192 ret = -EINVAL;
10193 goto fail;
10194 }
10195
10196 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10197 retry = false;
10198 goto encoder_retry;
10199 }
10200
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010201 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10202 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10203 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10204
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010205 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010206fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010207 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010208 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010209}
10210
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010211/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10212 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10213static void
10214intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10215 unsigned *prepare_pipes, unsigned *disable_pipes)
10216{
10217 struct intel_crtc *intel_crtc;
10218 struct drm_device *dev = crtc->dev;
10219 struct intel_encoder *encoder;
10220 struct intel_connector *connector;
10221 struct drm_crtc *tmp_crtc;
10222
10223 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10224
10225 /* Check which crtcs have changed outputs connected to them, these need
10226 * to be part of the prepare_pipes mask. We don't (yet) support global
10227 * modeset across multiple crtcs, so modeset_pipes will only have one
10228 * bit set at most. */
10229 list_for_each_entry(connector, &dev->mode_config.connector_list,
10230 base.head) {
10231 if (connector->base.encoder == &connector->new_encoder->base)
10232 continue;
10233
10234 if (connector->base.encoder) {
10235 tmp_crtc = connector->base.encoder->crtc;
10236
10237 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10238 }
10239
10240 if (connector->new_encoder)
10241 *prepare_pipes |=
10242 1 << connector->new_encoder->new_crtc->pipe;
10243 }
10244
Damien Lespiaub2784e12014-08-05 11:29:37 +010010245 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010246 if (encoder->base.crtc == &encoder->new_crtc->base)
10247 continue;
10248
10249 if (encoder->base.crtc) {
10250 tmp_crtc = encoder->base.crtc;
10251
10252 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10253 }
10254
10255 if (encoder->new_crtc)
10256 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10257 }
10258
Ville Syrjälä76688512014-01-10 11:28:06 +020010259 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010260 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010261 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010262 continue;
10263
Ville Syrjälä76688512014-01-10 11:28:06 +020010264 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010265 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010266 else
10267 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010268 }
10269
10270
10271 /* set_mode is also used to update properties on life display pipes. */
10272 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010273 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010274 *prepare_pipes |= 1 << intel_crtc->pipe;
10275
Daniel Vetterb6c51642013-04-12 18:48:43 +020010276 /*
10277 * For simplicity do a full modeset on any pipe where the output routing
10278 * changed. We could be more clever, but that would require us to be
10279 * more careful with calling the relevant encoder->mode_set functions.
10280 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010281 if (*prepare_pipes)
10282 *modeset_pipes = *prepare_pipes;
10283
10284 /* ... and mask these out. */
10285 *modeset_pipes &= ~(*disable_pipes);
10286 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010287
10288 /*
10289 * HACK: We don't (yet) fully support global modesets. intel_set_config
10290 * obies this rule, but the modeset restore mode of
10291 * intel_modeset_setup_hw_state does not.
10292 */
10293 *modeset_pipes &= 1 << intel_crtc->pipe;
10294 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010295
10296 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10297 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010298}
10299
Daniel Vetterea9d7582012-07-10 10:42:52 +020010300static bool intel_crtc_in_use(struct drm_crtc *crtc)
10301{
10302 struct drm_encoder *encoder;
10303 struct drm_device *dev = crtc->dev;
10304
10305 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10306 if (encoder->crtc == crtc)
10307 return true;
10308
10309 return false;
10310}
10311
10312static void
10313intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10314{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010315 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010316 struct intel_encoder *intel_encoder;
10317 struct intel_crtc *intel_crtc;
10318 struct drm_connector *connector;
10319
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010320 intel_shared_dpll_commit(dev_priv);
10321
Damien Lespiaub2784e12014-08-05 11:29:37 +010010322 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010323 if (!intel_encoder->base.crtc)
10324 continue;
10325
10326 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10327
10328 if (prepare_pipes & (1 << intel_crtc->pipe))
10329 intel_encoder->connectors_active = false;
10330 }
10331
10332 intel_modeset_commit_output_state(dev);
10333
Ville Syrjälä76688512014-01-10 11:28:06 +020010334 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010335 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010336 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010337 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010338 intel_crtc->new_config != intel_crtc->config);
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010339 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010340 }
10341
10342 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10343 if (!connector->encoder || !connector->encoder->crtc)
10344 continue;
10345
10346 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10347
10348 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010349 struct drm_property *dpms_property =
10350 dev->mode_config.dpms_property;
10351
Daniel Vetterea9d7582012-07-10 10:42:52 +020010352 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010353 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010354 dpms_property,
10355 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010356
10357 intel_encoder = to_intel_encoder(connector->encoder);
10358 intel_encoder->connectors_active = true;
10359 }
10360 }
10361
10362}
10363
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010364static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010365{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010366 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010367
10368 if (clock1 == clock2)
10369 return true;
10370
10371 if (!clock1 || !clock2)
10372 return false;
10373
10374 diff = abs(clock1 - clock2);
10375
10376 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10377 return true;
10378
10379 return false;
10380}
10381
Daniel Vetter25c5b262012-07-08 22:08:04 +020010382#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10383 list_for_each_entry((intel_crtc), \
10384 &(dev)->mode_config.crtc_list, \
10385 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010386 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010387
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010388static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010389intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010390 struct intel_crtc_state *current_config,
10391 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010392{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010393#define PIPE_CONF_CHECK_X(name) \
10394 if (current_config->name != pipe_config->name) { \
10395 DRM_ERROR("mismatch in " #name " " \
10396 "(expected 0x%08x, found 0x%08x)\n", \
10397 current_config->name, \
10398 pipe_config->name); \
10399 return false; \
10400 }
10401
Daniel Vetter08a24032013-04-19 11:25:34 +020010402#define PIPE_CONF_CHECK_I(name) \
10403 if (current_config->name != pipe_config->name) { \
10404 DRM_ERROR("mismatch in " #name " " \
10405 "(expected %i, found %i)\n", \
10406 current_config->name, \
10407 pipe_config->name); \
10408 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010409 }
10410
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010411/* This is required for BDW+ where there is only one set of registers for
10412 * switching between high and low RR.
10413 * This macro can be used whenever a comparison has to be made between one
10414 * hw state and multiple sw state variables.
10415 */
10416#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10417 if ((current_config->name != pipe_config->name) && \
10418 (current_config->alt_name != pipe_config->name)) { \
10419 DRM_ERROR("mismatch in " #name " " \
10420 "(expected %i or %i, found %i)\n", \
10421 current_config->name, \
10422 current_config->alt_name, \
10423 pipe_config->name); \
10424 return false; \
10425 }
10426
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010427#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10428 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010429 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010430 "(expected %i, found %i)\n", \
10431 current_config->name & (mask), \
10432 pipe_config->name & (mask)); \
10433 return false; \
10434 }
10435
Ville Syrjälä5e550652013-09-06 23:29:07 +030010436#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10437 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10438 DRM_ERROR("mismatch in " #name " " \
10439 "(expected %i, found %i)\n", \
10440 current_config->name, \
10441 pipe_config->name); \
10442 return false; \
10443 }
10444
Daniel Vetterbb760062013-06-06 14:55:52 +020010445#define PIPE_CONF_QUIRK(quirk) \
10446 ((current_config->quirks | pipe_config->quirks) & (quirk))
10447
Daniel Vettereccb1402013-05-22 00:50:22 +020010448 PIPE_CONF_CHECK_I(cpu_transcoder);
10449
Daniel Vetter08a24032013-04-19 11:25:34 +020010450 PIPE_CONF_CHECK_I(has_pch_encoder);
10451 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010452 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10453 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10454 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10455 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10456 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010457
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010458 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010459
10460 if (INTEL_INFO(dev)->gen < 8) {
10461 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10462 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10463 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10464 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10465 PIPE_CONF_CHECK_I(dp_m_n.tu);
10466
10467 if (current_config->has_drrs) {
10468 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10469 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10470 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10471 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10472 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10473 }
10474 } else {
10475 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10476 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10477 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10478 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10479 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10480 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010481
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010482 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10483 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10484 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10485 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10486 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10487 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010488
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010489 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10490 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10491 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10492 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10493 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10494 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010495
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010496 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010497 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010498 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10499 IS_VALLEYVIEW(dev))
10500 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010501 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010502
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010503 PIPE_CONF_CHECK_I(has_audio);
10504
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010505 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010506 DRM_MODE_FLAG_INTERLACE);
10507
Daniel Vetterbb760062013-06-06 14:55:52 +020010508 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010509 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010510 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010511 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010512 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010513 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010514 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010515 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010516 DRM_MODE_FLAG_NVSYNC);
10517 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010518
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010519 PIPE_CONF_CHECK_I(pipe_src_w);
10520 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010521
Daniel Vetter99535992014-04-13 12:00:33 +020010522 /*
10523 * FIXME: BIOS likes to set up a cloned config with lvds+external
10524 * screen. Since we don't yet re-compute the pipe config when moving
10525 * just the lvds port away to another pipe the sw tracking won't match.
10526 *
10527 * Proper atomic modesets with recomputed global state will fix this.
10528 * Until then just don't check gmch state for inherited modes.
10529 */
10530 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10531 PIPE_CONF_CHECK_I(gmch_pfit.control);
10532 /* pfit ratios are autocomputed by the hw on gen4+ */
10533 if (INTEL_INFO(dev)->gen < 4)
10534 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10535 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10536 }
10537
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010538 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10539 if (current_config->pch_pfit.enabled) {
10540 PIPE_CONF_CHECK_I(pch_pfit.pos);
10541 PIPE_CONF_CHECK_I(pch_pfit.size);
10542 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010543
Jesse Barnese59150d2014-01-07 13:30:45 -080010544 /* BDW+ don't expose a synchronous way to read the state */
10545 if (IS_HASWELL(dev))
10546 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010547
Ville Syrjälä282740f2013-09-04 18:30:03 +030010548 PIPE_CONF_CHECK_I(double_wide);
10549
Daniel Vetter26804af2014-06-25 22:01:55 +030010550 PIPE_CONF_CHECK_X(ddi_pll_sel);
10551
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010552 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010553 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010554 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010555 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10556 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010557 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010558 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10559 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10560 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010561
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010562 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10563 PIPE_CONF_CHECK_I(pipe_bpp);
10564
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010565 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010566 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010567
Daniel Vetter66e985c2013-06-05 13:34:20 +020010568#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010569#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010570#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010571#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010572#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010573#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010574
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010575 return true;
10576}
10577
Damien Lespiau08db6652014-11-04 17:06:52 +000010578static void check_wm_state(struct drm_device *dev)
10579{
10580 struct drm_i915_private *dev_priv = dev->dev_private;
10581 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10582 struct intel_crtc *intel_crtc;
10583 int plane;
10584
10585 if (INTEL_INFO(dev)->gen < 9)
10586 return;
10587
10588 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10589 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10590
10591 for_each_intel_crtc(dev, intel_crtc) {
10592 struct skl_ddb_entry *hw_entry, *sw_entry;
10593 const enum pipe pipe = intel_crtc->pipe;
10594
10595 if (!intel_crtc->active)
10596 continue;
10597
10598 /* planes */
10599 for_each_plane(pipe, plane) {
10600 hw_entry = &hw_ddb.plane[pipe][plane];
10601 sw_entry = &sw_ddb->plane[pipe][plane];
10602
10603 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10604 continue;
10605
10606 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10607 "(expected (%u,%u), found (%u,%u))\n",
10608 pipe_name(pipe), plane + 1,
10609 sw_entry->start, sw_entry->end,
10610 hw_entry->start, hw_entry->end);
10611 }
10612
10613 /* cursor */
10614 hw_entry = &hw_ddb.cursor[pipe];
10615 sw_entry = &sw_ddb->cursor[pipe];
10616
10617 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10618 continue;
10619
10620 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10621 "(expected (%u,%u), found (%u,%u))\n",
10622 pipe_name(pipe),
10623 sw_entry->start, sw_entry->end,
10624 hw_entry->start, hw_entry->end);
10625 }
10626}
10627
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010628static void
10629check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010630{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010631 struct intel_connector *connector;
10632
10633 list_for_each_entry(connector, &dev->mode_config.connector_list,
10634 base.head) {
10635 /* This also checks the encoder/connector hw state with the
10636 * ->get_hw_state callbacks. */
10637 intel_connector_check_state(connector);
10638
Rob Clarke2c719b2014-12-15 13:56:32 -050010639 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010640 "connector's staged encoder doesn't match current encoder\n");
10641 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010642}
10643
10644static void
10645check_encoder_state(struct drm_device *dev)
10646{
10647 struct intel_encoder *encoder;
10648 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010649
Damien Lespiaub2784e12014-08-05 11:29:37 +010010650 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010651 bool enabled = false;
10652 bool active = false;
10653 enum pipe pipe, tracked_pipe;
10654
10655 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10656 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010657 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010658
Rob Clarke2c719b2014-12-15 13:56:32 -050010659 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010660 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010661 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010662 "encoder's active_connectors set, but no crtc\n");
10663
10664 list_for_each_entry(connector, &dev->mode_config.connector_list,
10665 base.head) {
10666 if (connector->base.encoder != &encoder->base)
10667 continue;
10668 enabled = true;
10669 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10670 active = true;
10671 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010672 /*
10673 * for MST connectors if we unplug the connector is gone
10674 * away but the encoder is still connected to a crtc
10675 * until a modeset happens in response to the hotplug.
10676 */
10677 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10678 continue;
10679
Rob Clarke2c719b2014-12-15 13:56:32 -050010680 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010681 "encoder's enabled state mismatch "
10682 "(expected %i, found %i)\n",
10683 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010684 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010685 "active encoder with no crtc\n");
10686
Rob Clarke2c719b2014-12-15 13:56:32 -050010687 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010688 "encoder's computed active state doesn't match tracked active state "
10689 "(expected %i, found %i)\n", active, encoder->connectors_active);
10690
10691 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010692 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010693 "encoder's hw state doesn't match sw tracking "
10694 "(expected %i, found %i)\n",
10695 encoder->connectors_active, active);
10696
10697 if (!encoder->base.crtc)
10698 continue;
10699
10700 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010701 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010702 "active encoder's pipe doesn't match"
10703 "(expected %i, found %i)\n",
10704 tracked_pipe, pipe);
10705
10706 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010707}
10708
10709static void
10710check_crtc_state(struct drm_device *dev)
10711{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010712 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010713 struct intel_crtc *crtc;
10714 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010715 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010716
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010717 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010718 bool enabled = false;
10719 bool active = false;
10720
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010721 memset(&pipe_config, 0, sizeof(pipe_config));
10722
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010723 DRM_DEBUG_KMS("[CRTC:%d]\n",
10724 crtc->base.base.id);
10725
Rob Clarke2c719b2014-12-15 13:56:32 -050010726 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010727 "active crtc, but not enabled in sw tracking\n");
10728
Damien Lespiaub2784e12014-08-05 11:29:37 +010010729 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010730 if (encoder->base.crtc != &crtc->base)
10731 continue;
10732 enabled = true;
10733 if (encoder->connectors_active)
10734 active = true;
10735 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010736
Rob Clarke2c719b2014-12-15 13:56:32 -050010737 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010738 "crtc's computed active state doesn't match tracked active state "
10739 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010740 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010741 "crtc's computed enabled state doesn't match tracked enabled state "
10742 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10743
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010744 active = dev_priv->display.get_pipe_config(crtc,
10745 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010746
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010747 /* hw state is inconsistent with the pipe quirk */
10748 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10749 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010750 active = crtc->active;
10751
Damien Lespiaub2784e12014-08-05 11:29:37 +010010752 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010753 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010754 if (encoder->base.crtc != &crtc->base)
10755 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010756 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010757 encoder->get_config(encoder, &pipe_config);
10758 }
10759
Rob Clarke2c719b2014-12-15 13:56:32 -050010760 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010761 "crtc active state doesn't match with hw state "
10762 "(expected %i, found %i)\n", crtc->active, active);
10763
Daniel Vetterc0b03412013-05-28 12:05:54 +020010764 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010765 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010766 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010767 intel_dump_pipe_config(crtc, &pipe_config,
10768 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010769 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010770 "[sw state]");
10771 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010772 }
10773}
10774
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010775static void
10776check_shared_dpll_state(struct drm_device *dev)
10777{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010778 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010779 struct intel_crtc *crtc;
10780 struct intel_dpll_hw_state dpll_hw_state;
10781 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010782
10783 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10784 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10785 int enabled_crtcs = 0, active_crtcs = 0;
10786 bool active;
10787
10788 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10789
10790 DRM_DEBUG_KMS("%s\n", pll->name);
10791
10792 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10793
Rob Clarke2c719b2014-12-15 13:56:32 -050010794 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010795 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010796 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010797 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010798 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010799 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010800 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010801 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010802 "pll on state mismatch (expected %i, found %i)\n",
10803 pll->on, active);
10804
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010805 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010806 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10807 enabled_crtcs++;
10808 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10809 active_crtcs++;
10810 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010811 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010812 "pll active crtcs mismatch (expected %i, found %i)\n",
10813 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010814 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010815 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010816 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010817
Rob Clarke2c719b2014-12-15 13:56:32 -050010818 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010819 sizeof(dpll_hw_state)),
10820 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010821 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010822}
10823
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010824void
10825intel_modeset_check_state(struct drm_device *dev)
10826{
Damien Lespiau08db6652014-11-04 17:06:52 +000010827 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010828 check_connector_state(dev);
10829 check_encoder_state(dev);
10830 check_crtc_state(dev);
10831 check_shared_dpll_state(dev);
10832}
10833
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010834void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030010835 int dotclock)
10836{
10837 /*
10838 * FDI already provided one idea for the dotclock.
10839 * Yell if the encoder disagrees.
10840 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010841 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010842 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010843 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010844}
10845
Ville Syrjälä80715b22014-05-15 20:23:23 +030010846static void update_scanline_offset(struct intel_crtc *crtc)
10847{
10848 struct drm_device *dev = crtc->base.dev;
10849
10850 /*
10851 * The scanline counter increments at the leading edge of hsync.
10852 *
10853 * On most platforms it starts counting from vtotal-1 on the
10854 * first active line. That means the scanline counter value is
10855 * always one less than what we would expect. Ie. just after
10856 * start of vblank, which also occurs at start of hsync (on the
10857 * last active line), the scanline counter will read vblank_start-1.
10858 *
10859 * On gen2 the scanline counter starts counting from 1 instead
10860 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10861 * to keep the value positive), instead of adding one.
10862 *
10863 * On HSW+ the behaviour of the scanline counter depends on the output
10864 * type. For DP ports it behaves like most other platforms, but on HDMI
10865 * there's an extra 1 line difference. So we need to add two instead of
10866 * one to the value.
10867 */
10868 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010869 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030010870 int vtotal;
10871
10872 vtotal = mode->crtc_vtotal;
10873 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10874 vtotal /= 2;
10875
10876 crtc->scanline_offset = vtotal - 1;
10877 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010878 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010879 crtc->scanline_offset = 2;
10880 } else
10881 crtc->scanline_offset = 1;
10882}
10883
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010884static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010885intel_modeset_compute_config(struct drm_crtc *crtc,
10886 struct drm_display_mode *mode,
10887 struct drm_framebuffer *fb,
10888 unsigned *modeset_pipes,
10889 unsigned *prepare_pipes,
10890 unsigned *disable_pipes)
10891{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010892 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010893
10894 intel_modeset_affected_pipes(crtc, modeset_pipes,
10895 prepare_pipes, disable_pipes);
10896
10897 if ((*modeset_pipes) == 0)
10898 goto out;
10899
10900 /*
10901 * Note this needs changes when we start tracking multiple modes
10902 * and crtcs. At that point we'll need to compute the whole config
10903 * (i.e. one pipe_config for each crtc) rather than just the one
10904 * for this crtc.
10905 */
10906 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10907 if (IS_ERR(pipe_config)) {
10908 goto out;
10909 }
10910 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10911 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010912
10913out:
10914 return pipe_config;
10915}
10916
Daniel Vetterf30da182013-04-11 20:22:50 +020010917static int __intel_set_mode(struct drm_crtc *crtc,
10918 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010919 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010920 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010921 unsigned modeset_pipes,
10922 unsigned prepare_pipes,
10923 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020010924{
10925 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010926 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010927 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010928 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010929 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010930
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010931 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010932 if (!saved_mode)
10933 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010934
Tim Gardner3ac18232012-12-07 07:54:26 -070010935 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010936
Ville Syrjäläb9950a12014-11-21 21:00:36 +020010937 if (modeset_pipes)
10938 to_intel_crtc(crtc)->new_config = pipe_config;
10939
Jesse Barnes30a970c2013-11-04 13:48:12 -080010940 /*
10941 * See if the config requires any additional preparation, e.g.
10942 * to adjust global state with pipes off. We need to do this
10943 * here so we can get the modeset_pipe updated config for the new
10944 * mode set on this crtc. For other crtcs we need to use the
10945 * adjusted_mode bits in the crtc directly.
10946 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010947 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010948 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010949
Ville Syrjäläc164f832013-11-05 22:34:12 +020010950 /* may have added more to prepare_pipes than we should */
10951 prepare_pipes &= ~disable_pipes;
10952 }
10953
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010954 if (dev_priv->display.crtc_compute_clock) {
10955 unsigned clear_pipes = modeset_pipes | disable_pipes;
10956
10957 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10958 if (ret)
10959 goto done;
10960
10961 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +020010962 struct intel_crtc_state *state = intel_crtc->new_config;
10963 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
10964 state);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010965 if (ret) {
10966 intel_shared_dpll_abort_config(dev_priv);
10967 goto done;
10968 }
10969 }
10970 }
10971
Daniel Vetter460da9162013-03-27 00:44:51 +010010972 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10973 intel_crtc_disable(&intel_crtc->base);
10974
Daniel Vetterea9d7582012-07-10 10:42:52 +020010975 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10976 if (intel_crtc->base.enabled)
10977 dev_priv->display.crtc_disable(&intel_crtc->base);
10978 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010979
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010980 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10981 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010982 *
10983 * Note we'll need to fix this up when we start tracking multiple
10984 * pipes; here we assume a single modeset_pipe and only track the
10985 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010986 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010987 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010988 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010989 /* mode_set/enable/disable functions rely on a correct pipe
10990 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020010991 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010992
10993 /*
10994 * Calculate and store various constants which
10995 * are later needed by vblank and swap-completion
10996 * timestamping. They are derived from true hwmode.
10997 */
10998 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010999 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011000 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011001
Daniel Vetterea9d7582012-07-10 10:42:52 +020011002 /* Only after disabling all output pipelines that will be changed can we
11003 * update the the output configuration. */
11004 intel_modeset_update_state(dev, prepare_pipes);
11005
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011006 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011007
Daniel Vettera6778b32012-07-02 09:56:42 +020011008 /* Set up the DPLL and any encoders state that needs to adjust or depend
11009 * on the DPLL.
11010 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011011 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011012 struct drm_plane *primary = intel_crtc->base.primary;
11013 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011014
Gustavo Padovan455a6802014-12-01 15:40:11 -080011015 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11016 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11017 fb, 0, 0,
11018 hdisplay, vdisplay,
11019 x << 16, y << 16,
11020 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011021 }
11022
11023 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011024 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11025 update_scanline_offset(intel_crtc);
11026
Daniel Vetter25c5b262012-07-08 22:08:04 +020011027 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011028 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011029
Daniel Vettera6778b32012-07-02 09:56:42 +020011030 /* FIXME: add subpixel order */
11031done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011032 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011033 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011034
Tim Gardner3ac18232012-12-07 07:54:26 -070011035 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011036 return ret;
11037}
11038
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011039static int intel_set_mode_pipes(struct drm_crtc *crtc,
11040 struct drm_display_mode *mode,
11041 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011042 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011043 unsigned modeset_pipes,
11044 unsigned prepare_pipes,
11045 unsigned disable_pipes)
11046{
11047 int ret;
11048
11049 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11050 prepare_pipes, disable_pipes);
11051
11052 if (ret == 0)
11053 intel_modeset_check_state(crtc->dev);
11054
11055 return ret;
11056}
11057
Damien Lespiaue7457a92013-08-08 22:28:59 +010011058static int intel_set_mode(struct drm_crtc *crtc,
11059 struct drm_display_mode *mode,
11060 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011061{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011062 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011063 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011064
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011065 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11066 &modeset_pipes,
11067 &prepare_pipes,
11068 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011069
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011070 if (IS_ERR(pipe_config))
11071 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011072
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011073 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11074 modeset_pipes, prepare_pipes,
11075 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011076}
11077
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011078void intel_crtc_restore_mode(struct drm_crtc *crtc)
11079{
Matt Roperf4510a22014-04-01 15:22:40 -070011080 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011081}
11082
Daniel Vetter25c5b262012-07-08 22:08:04 +020011083#undef for_each_intel_crtc_masked
11084
Daniel Vetterd9e55602012-07-04 22:16:09 +020011085static void intel_set_config_free(struct intel_set_config *config)
11086{
11087 if (!config)
11088 return;
11089
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011090 kfree(config->save_connector_encoders);
11091 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011092 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011093 kfree(config);
11094}
11095
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011096static int intel_set_config_save_state(struct drm_device *dev,
11097 struct intel_set_config *config)
11098{
Ville Syrjälä76688512014-01-10 11:28:06 +020011099 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011100 struct drm_encoder *encoder;
11101 struct drm_connector *connector;
11102 int count;
11103
Ville Syrjälä76688512014-01-10 11:28:06 +020011104 config->save_crtc_enabled =
11105 kcalloc(dev->mode_config.num_crtc,
11106 sizeof(bool), GFP_KERNEL);
11107 if (!config->save_crtc_enabled)
11108 return -ENOMEM;
11109
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011110 config->save_encoder_crtcs =
11111 kcalloc(dev->mode_config.num_encoder,
11112 sizeof(struct drm_crtc *), GFP_KERNEL);
11113 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011114 return -ENOMEM;
11115
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011116 config->save_connector_encoders =
11117 kcalloc(dev->mode_config.num_connector,
11118 sizeof(struct drm_encoder *), GFP_KERNEL);
11119 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011120 return -ENOMEM;
11121
11122 /* Copy data. Note that driver private data is not affected.
11123 * Should anything bad happen only the expected state is
11124 * restored, not the drivers personal bookkeeping.
11125 */
11126 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011127 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011128 config->save_crtc_enabled[count++] = crtc->enabled;
11129 }
11130
11131 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011132 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011133 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011134 }
11135
11136 count = 0;
11137 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011138 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011139 }
11140
11141 return 0;
11142}
11143
11144static void intel_set_config_restore_state(struct drm_device *dev,
11145 struct intel_set_config *config)
11146{
Ville Syrjälä76688512014-01-10 11:28:06 +020011147 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011148 struct intel_encoder *encoder;
11149 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011150 int count;
11151
11152 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011153 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011154 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011155
11156 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011157 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011158 else
11159 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011160 }
11161
11162 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011163 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011164 encoder->new_crtc =
11165 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011166 }
11167
11168 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011169 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11170 connector->new_encoder =
11171 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011172 }
11173}
11174
Imre Deake3de42b2013-05-03 19:44:07 +020011175static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011176is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011177{
11178 int i;
11179
Chris Wilson2e57f472013-07-17 12:14:40 +010011180 if (set->num_connectors == 0)
11181 return false;
11182
11183 if (WARN_ON(set->connectors == NULL))
11184 return false;
11185
11186 for (i = 0; i < set->num_connectors; i++)
11187 if (set->connectors[i]->encoder &&
11188 set->connectors[i]->encoder->crtc == set->crtc &&
11189 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011190 return true;
11191
11192 return false;
11193}
11194
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011195static void
11196intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11197 struct intel_set_config *config)
11198{
11199
11200 /* We should be able to check here if the fb has the same properties
11201 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011202 if (is_crtc_connector_off(set)) {
11203 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011204 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011205 /*
11206 * If we have no fb, we can only flip as long as the crtc is
11207 * active, otherwise we need a full mode set. The crtc may
11208 * be active if we've only disabled the primary plane, or
11209 * in fastboot situations.
11210 */
Matt Roperf4510a22014-04-01 15:22:40 -070011211 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011212 struct intel_crtc *intel_crtc =
11213 to_intel_crtc(set->crtc);
11214
Matt Roper3b150f02014-05-29 08:06:53 -070011215 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011216 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11217 config->fb_changed = true;
11218 } else {
11219 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11220 config->mode_changed = true;
11221 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011222 } else if (set->fb == NULL) {
11223 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011224 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011225 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011226 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011227 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011228 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011229 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011230 }
11231
Daniel Vetter835c5872012-07-10 18:11:08 +020011232 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011233 config->fb_changed = true;
11234
11235 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11236 DRM_DEBUG_KMS("modes are different, full mode set\n");
11237 drm_mode_debug_printmodeline(&set->crtc->mode);
11238 drm_mode_debug_printmodeline(set->mode);
11239 config->mode_changed = true;
11240 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011241
11242 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11243 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011244}
11245
Daniel Vetter2e431052012-07-04 22:42:15 +020011246static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011247intel_modeset_stage_output_state(struct drm_device *dev,
11248 struct drm_mode_set *set,
11249 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011250{
Daniel Vetter9a935852012-07-05 22:34:27 +020011251 struct intel_connector *connector;
11252 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011253 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011254 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011255
Damien Lespiau9abdda72013-02-13 13:29:23 +000011256 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011257 * of connectors. For paranoia, double-check this. */
11258 WARN_ON(!set->fb && (set->num_connectors != 0));
11259 WARN_ON(set->fb && (set->num_connectors == 0));
11260
Daniel Vetter9a935852012-07-05 22:34:27 +020011261 list_for_each_entry(connector, &dev->mode_config.connector_list,
11262 base.head) {
11263 /* Otherwise traverse passed in connector list and get encoders
11264 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011265 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011266 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011267 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011268 break;
11269 }
11270 }
11271
Daniel Vetter9a935852012-07-05 22:34:27 +020011272 /* If we disable the crtc, disable all its connectors. Also, if
11273 * the connector is on the changing crtc but not on the new
11274 * connector list, disable it. */
11275 if ((!set->fb || ro == set->num_connectors) &&
11276 connector->base.encoder &&
11277 connector->base.encoder->crtc == set->crtc) {
11278 connector->new_encoder = NULL;
11279
11280 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11281 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011282 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011283 }
11284
11285
11286 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011287 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011288 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011289 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011290 }
11291 /* connector->new_encoder is now updated for all connectors. */
11292
11293 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011294 list_for_each_entry(connector, &dev->mode_config.connector_list,
11295 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011296 struct drm_crtc *new_crtc;
11297
Daniel Vetter9a935852012-07-05 22:34:27 +020011298 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011299 continue;
11300
Daniel Vetter9a935852012-07-05 22:34:27 +020011301 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011302
11303 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011304 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011305 new_crtc = set->crtc;
11306 }
11307
11308 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011309 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11310 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011311 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011312 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011313 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011314
11315 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11316 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011317 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011318 new_crtc->base.id);
11319 }
11320
11321 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011322 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011323 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011324 list_for_each_entry(connector,
11325 &dev->mode_config.connector_list,
11326 base.head) {
11327 if (connector->new_encoder == encoder) {
11328 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011329 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011330 }
11331 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011332
11333 if (num_connectors == 0)
11334 encoder->new_crtc = NULL;
11335 else if (num_connectors > 1)
11336 return -EINVAL;
11337
Daniel Vetter9a935852012-07-05 22:34:27 +020011338 /* Only now check for crtc changes so we don't miss encoders
11339 * that will be disabled. */
11340 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011341 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011342 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011343 }
11344 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011345 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011346 list_for_each_entry(connector, &dev->mode_config.connector_list,
11347 base.head) {
11348 if (connector->new_encoder)
11349 if (connector->new_encoder != connector->encoder)
11350 connector->encoder = connector->new_encoder;
11351 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011352 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011353 crtc->new_enabled = false;
11354
Damien Lespiaub2784e12014-08-05 11:29:37 +010011355 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011356 if (encoder->new_crtc == crtc) {
11357 crtc->new_enabled = true;
11358 break;
11359 }
11360 }
11361
11362 if (crtc->new_enabled != crtc->base.enabled) {
11363 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11364 crtc->new_enabled ? "en" : "dis");
11365 config->mode_changed = true;
11366 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011367
11368 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011369 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011370 else
11371 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011372 }
11373
Daniel Vetter2e431052012-07-04 22:42:15 +020011374 return 0;
11375}
11376
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011377static void disable_crtc_nofb(struct intel_crtc *crtc)
11378{
11379 struct drm_device *dev = crtc->base.dev;
11380 struct intel_encoder *encoder;
11381 struct intel_connector *connector;
11382
11383 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11384 pipe_name(crtc->pipe));
11385
11386 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11387 if (connector->new_encoder &&
11388 connector->new_encoder->new_crtc == crtc)
11389 connector->new_encoder = NULL;
11390 }
11391
Damien Lespiaub2784e12014-08-05 11:29:37 +010011392 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011393 if (encoder->new_crtc == crtc)
11394 encoder->new_crtc = NULL;
11395 }
11396
11397 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011398 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011399}
11400
Daniel Vetter2e431052012-07-04 22:42:15 +020011401static int intel_crtc_set_config(struct drm_mode_set *set)
11402{
11403 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011404 struct drm_mode_set save_set;
11405 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011406 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011407 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011408 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011409
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011410 BUG_ON(!set);
11411 BUG_ON(!set->crtc);
11412 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011413
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011414 /* Enforce sane interface api - has been abused by the fb helper. */
11415 BUG_ON(!set->mode && set->fb);
11416 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011417
Daniel Vetter2e431052012-07-04 22:42:15 +020011418 if (set->fb) {
11419 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11420 set->crtc->base.id, set->fb->base.id,
11421 (int)set->num_connectors, set->x, set->y);
11422 } else {
11423 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011424 }
11425
11426 dev = set->crtc->dev;
11427
11428 ret = -ENOMEM;
11429 config = kzalloc(sizeof(*config), GFP_KERNEL);
11430 if (!config)
11431 goto out_config;
11432
11433 ret = intel_set_config_save_state(dev, config);
11434 if (ret)
11435 goto out_config;
11436
11437 save_set.crtc = set->crtc;
11438 save_set.mode = &set->crtc->mode;
11439 save_set.x = set->crtc->x;
11440 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011441 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011442
11443 /* Compute whether we need a full modeset, only an fb base update or no
11444 * change at all. In the future we might also check whether only the
11445 * mode changed, e.g. for LVDS where we only change the panel fitter in
11446 * such cases. */
11447 intel_set_config_compute_mode_changes(set, config);
11448
Daniel Vetter9a935852012-07-05 22:34:27 +020011449 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011450 if (ret)
11451 goto fail;
11452
Jesse Barnes50f52752014-11-07 13:11:00 -080011453 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11454 set->fb,
11455 &modeset_pipes,
11456 &prepare_pipes,
11457 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011458 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011459 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011460 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011461 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011462 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011463 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011464 config->mode_changed = true;
11465
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011466 /*
11467 * Note we have an issue here with infoframes: current code
11468 * only updates them on the full mode set path per hw
11469 * requirements. So here we should be checking for any
11470 * required changes and forcing a mode set.
11471 */
Jesse Barnes20664592014-11-05 14:26:09 -080011472 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011473
11474 /* set_mode will free it in the mode_changed case */
11475 if (!config->mode_changed)
11476 kfree(pipe_config);
11477
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011478 intel_update_pipe_size(to_intel_crtc(set->crtc));
11479
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011480 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011481 ret = intel_set_mode_pipes(set->crtc, set->mode,
11482 set->x, set->y, set->fb, pipe_config,
11483 modeset_pipes, prepare_pipes,
11484 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011485 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011486 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011487 struct drm_plane *primary = set->crtc->primary;
11488 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011489
Gustavo Padovan455a6802014-12-01 15:40:11 -080011490 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11491 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11492 0, 0, hdisplay, vdisplay,
11493 set->x << 16, set->y << 16,
11494 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011495
11496 /*
11497 * We need to make sure the primary plane is re-enabled if it
11498 * has previously been turned off.
11499 */
11500 if (!intel_crtc->primary_enabled && ret == 0) {
11501 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011502 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011503 }
11504
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011505 /*
11506 * In the fastboot case this may be our only check of the
11507 * state after boot. It would be better to only do it on
11508 * the first update, but we don't have a nice way of doing that
11509 * (and really, set_config isn't used much for high freq page
11510 * flipping, so increasing its cost here shouldn't be a big
11511 * deal).
11512 */
Jani Nikulad330a952014-01-21 11:24:25 +020011513 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011514 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011515 }
11516
Chris Wilson2d05eae2013-05-03 17:36:25 +010011517 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011518 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11519 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011520fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011521 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011522
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011523 /*
11524 * HACK: if the pipe was on, but we didn't have a framebuffer,
11525 * force the pipe off to avoid oopsing in the modeset code
11526 * due to fb==NULL. This should only happen during boot since
11527 * we don't yet reconstruct the FB from the hardware state.
11528 */
11529 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11530 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11531
Chris Wilson2d05eae2013-05-03 17:36:25 +010011532 /* Try to restore the config */
11533 if (config->mode_changed &&
11534 intel_set_mode(save_set.crtc, save_set.mode,
11535 save_set.x, save_set.y, save_set.fb))
11536 DRM_ERROR("failed to restore config after modeset failure\n");
11537 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011538
Daniel Vetterd9e55602012-07-04 22:16:09 +020011539out_config:
11540 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011541 return ret;
11542}
11543
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011544static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011545 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011546 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011547 .destroy = intel_crtc_destroy,
11548 .page_flip = intel_crtc_page_flip,
11549};
11550
Daniel Vetter53589012013-06-05 13:34:16 +020011551static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11552 struct intel_shared_dpll *pll,
11553 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011554{
Daniel Vetter53589012013-06-05 13:34:16 +020011555 uint32_t val;
11556
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011557 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011558 return false;
11559
Daniel Vetter53589012013-06-05 13:34:16 +020011560 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011561 hw_state->dpll = val;
11562 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11563 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011564
11565 return val & DPLL_VCO_ENABLE;
11566}
11567
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011568static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11569 struct intel_shared_dpll *pll)
11570{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011571 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11572 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011573}
11574
Daniel Vettere7b903d2013-06-05 13:34:14 +020011575static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11576 struct intel_shared_dpll *pll)
11577{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011578 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011579 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011580
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011581 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011582
11583 /* Wait for the clocks to stabilize. */
11584 POSTING_READ(PCH_DPLL(pll->id));
11585 udelay(150);
11586
11587 /* The pixel multiplier can only be updated once the
11588 * DPLL is enabled and the clocks are stable.
11589 *
11590 * So write it again.
11591 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011592 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011593 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011594 udelay(200);
11595}
11596
11597static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11598 struct intel_shared_dpll *pll)
11599{
11600 struct drm_device *dev = dev_priv->dev;
11601 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011602
11603 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011604 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011605 if (intel_crtc_to_shared_dpll(crtc) == pll)
11606 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11607 }
11608
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011609 I915_WRITE(PCH_DPLL(pll->id), 0);
11610 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011611 udelay(200);
11612}
11613
Daniel Vetter46edb022013-06-05 13:34:12 +020011614static char *ibx_pch_dpll_names[] = {
11615 "PCH DPLL A",
11616 "PCH DPLL B",
11617};
11618
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011619static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011620{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011621 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011622 int i;
11623
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011624 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011625
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011627 dev_priv->shared_dplls[i].id = i;
11628 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011629 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011630 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11631 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011632 dev_priv->shared_dplls[i].get_hw_state =
11633 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011634 }
11635}
11636
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011637static void intel_shared_dpll_init(struct drm_device *dev)
11638{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011639 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011640
Daniel Vetter9cd86932014-06-25 22:01:57 +030011641 if (HAS_DDI(dev))
11642 intel_ddi_pll_init(dev);
11643 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011644 ibx_pch_dpll_init(dev);
11645 else
11646 dev_priv->num_shared_dpll = 0;
11647
11648 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011649}
11650
Matt Roper6beb8c232014-12-01 15:40:14 -080011651/**
11652 * intel_prepare_plane_fb - Prepare fb for usage on plane
11653 * @plane: drm plane to prepare for
11654 * @fb: framebuffer to prepare for presentation
11655 *
11656 * Prepares a framebuffer for usage on a display plane. Generally this
11657 * involves pinning the underlying object and updating the frontbuffer tracking
11658 * bits. Some older platforms need special physical address handling for
11659 * cursor planes.
11660 *
11661 * Returns 0 on success, negative error code on failure.
11662 */
11663int
11664intel_prepare_plane_fb(struct drm_plane *plane,
11665 struct drm_framebuffer *fb)
Matt Roper465c1202014-05-29 08:06:54 -070011666{
11667 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011668 struct intel_plane *intel_plane = to_intel_plane(plane);
11669 enum pipe pipe = intel_plane->pipe;
11670 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11671 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11672 unsigned frontbuffer_bits = 0;
11673 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011674
Matt Roperea2c67b2014-12-23 10:41:52 -080011675 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011676 return 0;
11677
Matt Roper6beb8c232014-12-01 15:40:14 -080011678 switch (plane->type) {
11679 case DRM_PLANE_TYPE_PRIMARY:
11680 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11681 break;
11682 case DRM_PLANE_TYPE_CURSOR:
11683 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11684 break;
11685 case DRM_PLANE_TYPE_OVERLAY:
11686 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11687 break;
11688 }
Matt Roper465c1202014-05-29 08:06:54 -070011689
Matt Roper4c345742014-07-09 16:22:10 -070011690 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011691
Matt Roper6beb8c232014-12-01 15:40:14 -080011692 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11693 INTEL_INFO(dev)->cursor_needs_physical) {
11694 int align = IS_I830(dev) ? 16 * 1024 : 256;
11695 ret = i915_gem_object_attach_phys(obj, align);
11696 if (ret)
11697 DRM_DEBUG_KMS("failed to attach phys object\n");
11698 } else {
11699 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11700 }
11701
11702 if (ret == 0)
11703 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11704
11705 mutex_unlock(&dev->struct_mutex);
11706
11707 return ret;
11708}
11709
Matt Roper38f3ce32014-12-02 07:45:25 -080011710/**
11711 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11712 * @plane: drm plane to clean up for
11713 * @fb: old framebuffer that was on plane
11714 *
11715 * Cleans up a framebuffer that has just been removed from a plane.
11716 */
11717void
11718intel_cleanup_plane_fb(struct drm_plane *plane,
11719 struct drm_framebuffer *fb)
11720{
11721 struct drm_device *dev = plane->dev;
11722 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11723
11724 if (WARN_ON(!obj))
11725 return;
11726
11727 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11728 !INTEL_INFO(dev)->cursor_needs_physical) {
11729 mutex_lock(&dev->struct_mutex);
11730 intel_unpin_fb_obj(obj);
11731 mutex_unlock(&dev->struct_mutex);
11732 }
Matt Roper465c1202014-05-29 08:06:54 -070011733}
11734
11735static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011736intel_check_primary_plane(struct drm_plane *plane,
11737 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011738{
Matt Roper32b7eee2014-12-24 07:59:06 -080011739 struct drm_device *dev = plane->dev;
11740 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011741 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080011742 struct intel_crtc *intel_crtc;
Matt Roper32b7eee2014-12-24 07:59:06 -080011743 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080011744 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011745 struct drm_rect *dest = &state->dst;
11746 struct drm_rect *src = &state->src;
11747 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011748 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011749
Matt Roperea2c67b2014-12-23 10:41:52 -080011750 crtc = crtc ? crtc : plane->crtc;
11751 intel_crtc = to_intel_crtc(crtc);
11752
Matt Roperc59cb172014-12-01 15:40:16 -080011753 ret = drm_plane_helper_check_update(plane, crtc, fb,
11754 src, dest, clip,
11755 DRM_PLANE_HELPER_NO_SCALING,
11756 DRM_PLANE_HELPER_NO_SCALING,
11757 false, true, &state->visible);
11758 if (ret)
11759 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011760
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011761 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011762 intel_crtc->atomic.wait_for_flips = true;
11763
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011764 /*
11765 * FBC does not work on some platforms for rotated
11766 * planes, so disable it when rotation is not 0 and
11767 * update it when rotation is set back to 0.
11768 *
11769 * FIXME: This is redundant with the fbc update done in
11770 * the primary plane enable function except that that
11771 * one is done too late. We eventually need to unify
11772 * this.
11773 */
11774 if (intel_crtc->primary_enabled &&
11775 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11776 dev_priv->fbc.plane == intel_crtc->plane &&
11777 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011778 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011779 }
11780
11781 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080011782 /*
11783 * BDW signals flip done immediately if the plane
11784 * is disabled, even if the plane enable is already
11785 * armed to occur at the next vblank :(
11786 */
11787 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11788 intel_crtc->atomic.wait_vblank = true;
11789 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011790
Matt Roper32b7eee2014-12-24 07:59:06 -080011791 intel_crtc->atomic.fb_bits |=
11792 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11793
11794 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011795 }
11796
11797 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070011798}
11799
Sonika Jindal48404c12014-08-22 14:06:04 +053011800static void
11801intel_commit_primary_plane(struct drm_plane *plane,
11802 struct intel_plane_state *state)
11803{
Matt Roper2b875c22014-12-01 15:40:13 -080011804 struct drm_crtc *crtc = state->base.crtc;
11805 struct drm_framebuffer *fb = state->base.fb;
11806 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011807 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080011808 struct intel_crtc *intel_crtc;
Sonika Jindal48404c12014-08-22 14:06:04 +053011809 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011810 struct intel_plane *intel_plane = to_intel_plane(plane);
11811 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011812
Matt Roperea2c67b2014-12-23 10:41:52 -080011813 crtc = crtc ? crtc : plane->crtc;
11814 intel_crtc = to_intel_crtc(crtc);
11815
Matt Ropercf4c7c12014-12-04 10:27:42 -080011816 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053011817 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070011818 crtc->y = src->y1 >> 16;
11819
Sonika Jindalce54d852014-08-21 11:44:39 +053011820 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011821
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011822 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011823 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011824 /* FIXME: kill this fastboot hack */
11825 intel_update_pipe_size(intel_crtc);
11826
11827 intel_crtc->primary_enabled = true;
11828
11829 dev_priv->display.update_primary_plane(crtc, plane->fb,
11830 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011831 } else {
11832 /*
11833 * If clipping results in a non-visible primary plane,
11834 * we'll disable the primary plane. Note that this is
11835 * a bit different than what happens if userspace
11836 * explicitly disables the plane by passing fb=0
11837 * because plane->fb still gets set and pinned.
11838 */
11839 intel_disable_primary_hw_plane(plane, crtc);
11840 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011841 }
11842}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011843
Matt Roper32b7eee2014-12-24 07:59:06 -080011844static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11845{
11846 struct drm_device *dev = crtc->dev;
11847 struct drm_i915_private *dev_priv = dev->dev_private;
11848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080011849 struct intel_plane *intel_plane;
11850 struct drm_plane *p;
11851 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011852
Matt Roperea2c67b2014-12-23 10:41:52 -080011853 /* Track fb's for any planes being disabled */
11854 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
11855 intel_plane = to_intel_plane(p);
11856
11857 if (intel_crtc->atomic.disabled_planes &
11858 (1 << drm_plane_index(p))) {
11859 switch (p->type) {
11860 case DRM_PLANE_TYPE_PRIMARY:
11861 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11862 break;
11863 case DRM_PLANE_TYPE_CURSOR:
11864 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11865 break;
11866 case DRM_PLANE_TYPE_OVERLAY:
11867 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11868 break;
11869 }
11870
11871 mutex_lock(&dev->struct_mutex);
11872 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
11873 mutex_unlock(&dev->struct_mutex);
11874 }
11875 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011876
Matt Roper32b7eee2014-12-24 07:59:06 -080011877 if (intel_crtc->atomic.wait_for_flips)
11878 intel_crtc_wait_for_pending_flips(crtc);
11879
11880 if (intel_crtc->atomic.disable_fbc)
11881 intel_fbc_disable(dev);
11882
11883 if (intel_crtc->atomic.pre_disable_primary)
11884 intel_pre_disable_primary(crtc);
11885
11886 if (intel_crtc->atomic.update_wm)
11887 intel_update_watermarks(crtc);
11888
11889 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080011890
11891 /* Perform vblank evasion around commit operation */
11892 if (intel_crtc->active)
11893 intel_crtc->atomic.evade =
11894 intel_pipe_update_start(intel_crtc,
11895 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080011896}
11897
11898static void intel_finish_crtc_commit(struct drm_crtc *crtc)
11899{
11900 struct drm_device *dev = crtc->dev;
11901 struct drm_i915_private *dev_priv = dev->dev_private;
11902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11903 struct drm_plane *p;
11904
Matt Roperc34c9ee2014-12-23 10:41:50 -080011905 if (intel_crtc->atomic.evade)
11906 intel_pipe_update_end(intel_crtc,
11907 intel_crtc->atomic.start_vbl_count);
11908
Matt Roper32b7eee2014-12-24 07:59:06 -080011909 intel_runtime_pm_put(dev_priv);
11910
11911 if (intel_crtc->atomic.wait_vblank)
11912 intel_wait_for_vblank(dev, intel_crtc->pipe);
11913
11914 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
11915
11916 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011917 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011918 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011919 mutex_unlock(&dev->struct_mutex);
11920 }
Matt Roper465c1202014-05-29 08:06:54 -070011921
Matt Roper32b7eee2014-12-24 07:59:06 -080011922 if (intel_crtc->atomic.post_enable_primary)
11923 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011924
Matt Roper32b7eee2014-12-24 07:59:06 -080011925 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
11926 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
11927 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
11928 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011929
Matt Roper32b7eee2014-12-24 07:59:06 -080011930 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011931}
11932
Matt Ropercf4c7c12014-12-04 10:27:42 -080011933/**
Matt Roper4a3b8762014-12-23 10:41:51 -080011934 * intel_plane_destroy - destroy a plane
11935 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080011936 *
Matt Roper4a3b8762014-12-23 10:41:51 -080011937 * Common destruction function for all types of planes (primary, cursor,
11938 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080011939 */
Matt Roper4a3b8762014-12-23 10:41:51 -080011940void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011941{
11942 struct intel_plane *intel_plane = to_intel_plane(plane);
11943 drm_plane_cleanup(plane);
11944 kfree(intel_plane);
11945}
11946
11947static const struct drm_plane_funcs intel_primary_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080011948 .update_plane = drm_plane_helper_update,
11949 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011950 .destroy = intel_plane_destroy,
Matt Roperea2c67b2014-12-23 10:41:52 -080011951 .set_property = intel_plane_set_property,
11952 .atomic_duplicate_state = intel_plane_duplicate_state,
11953 .atomic_destroy_state = intel_plane_destroy_state,
11954
Matt Roper465c1202014-05-29 08:06:54 -070011955};
11956
11957static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11958 int pipe)
11959{
11960 struct intel_plane *primary;
11961 const uint32_t *intel_primary_formats;
11962 int num_formats;
11963
11964 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11965 if (primary == NULL)
11966 return NULL;
11967
Matt Roperea2c67b2014-12-23 10:41:52 -080011968 primary->base.state = intel_plane_duplicate_state(&primary->base);
11969 if (primary->base.state == NULL) {
11970 kfree(primary);
11971 return NULL;
11972 }
11973
Matt Roper465c1202014-05-29 08:06:54 -070011974 primary->can_scale = false;
11975 primary->max_downscale = 1;
11976 primary->pipe = pipe;
11977 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011978 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080011979 primary->check_plane = intel_check_primary_plane;
11980 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070011981 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11982 primary->plane = !pipe;
11983
11984 if (INTEL_INFO(dev)->gen <= 3) {
11985 intel_primary_formats = intel_primary_formats_gen2;
11986 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11987 } else {
11988 intel_primary_formats = intel_primary_formats_gen4;
11989 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11990 }
11991
11992 drm_universal_plane_init(dev, &primary->base, 0,
11993 &intel_primary_plane_funcs,
11994 intel_primary_formats, num_formats,
11995 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011996
11997 if (INTEL_INFO(dev)->gen >= 4) {
11998 if (!dev->mode_config.rotation_property)
11999 dev->mode_config.rotation_property =
12000 drm_mode_create_rotation_property(dev,
12001 BIT(DRM_ROTATE_0) |
12002 BIT(DRM_ROTATE_180));
12003 if (dev->mode_config.rotation_property)
12004 drm_object_attach_property(&primary->base.base,
12005 dev->mode_config.rotation_property,
12006 primary->rotation);
12007 }
12008
Matt Roperea2c67b2014-12-23 10:41:52 -080012009 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12010
Matt Roper465c1202014-05-29 08:06:54 -070012011 return &primary->base;
12012}
12013
Matt Roper3d7d6512014-06-10 08:28:13 -070012014static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012015intel_check_cursor_plane(struct drm_plane *plane,
12016 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012017{
Matt Roper2b875c22014-12-01 15:40:13 -080012018 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012019 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012020 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012021 struct drm_rect *dest = &state->dst;
12022 struct drm_rect *src = &state->src;
12023 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012024 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012025 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012026 unsigned stride;
12027 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012028
Matt Roperea2c67b2014-12-23 10:41:52 -080012029 crtc = crtc ? crtc : plane->crtc;
12030 intel_crtc = to_intel_crtc(crtc);
12031
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012032 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012033 src, dest, clip,
12034 DRM_PLANE_HELPER_NO_SCALING,
12035 DRM_PLANE_HELPER_NO_SCALING,
12036 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012037 if (ret)
12038 return ret;
12039
12040
12041 /* if we want to turn off the cursor ignore width and height */
12042 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012043 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012044
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012045 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012046 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12047 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12048 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012049 return -EINVAL;
12050 }
12051
Matt Roperea2c67b2014-12-23 10:41:52 -080012052 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12053 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012054 DRM_DEBUG_KMS("buffer is too small\n");
12055 return -ENOMEM;
12056 }
12057
Gustavo Padovane391ea82014-09-24 14:20:25 -030012058 if (fb == crtc->cursor->fb)
12059 return 0;
12060
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012061 /* we only need to pin inside GTT if cursor is non-phy */
12062 mutex_lock(&dev->struct_mutex);
12063 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12064 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12065 ret = -EINVAL;
12066 }
12067 mutex_unlock(&dev->struct_mutex);
12068
Matt Roper32b7eee2014-12-24 07:59:06 -080012069finish:
12070 if (intel_crtc->active) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012071 if (intel_crtc->cursor_width != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012072 intel_crtc->atomic.update_wm = true;
12073
12074 intel_crtc->atomic.fb_bits |=
12075 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12076 }
12077
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012078 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012079}
12080
Matt Roperf4a2cf22014-12-01 15:40:12 -080012081static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012082intel_commit_cursor_plane(struct drm_plane *plane,
12083 struct intel_plane_state *state)
12084{
Matt Roper2b875c22014-12-01 15:40:13 -080012085 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012086 struct drm_device *dev = plane->dev;
12087 struct intel_crtc *intel_crtc;
Sonika Jindala919db92014-10-23 07:41:33 -070012088 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012089 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012090 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012091
Matt Roperea2c67b2014-12-23 10:41:52 -080012092 crtc = crtc ? crtc : plane->crtc;
12093 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012094
Matt Roperea2c67b2014-12-23 10:41:52 -080012095 plane->fb = state->base.fb;
12096 crtc->cursor_x = state->base.crtc_x;
12097 crtc->cursor_y = state->base.crtc_y;
12098
Sonika Jindala919db92014-10-23 07:41:33 -070012099 intel_plane->obj = obj;
12100
Gustavo Padovana912f122014-12-01 15:40:10 -080012101 if (intel_crtc->cursor_bo == obj)
12102 goto update;
12103
Matt Roperf4a2cf22014-12-01 15:40:12 -080012104 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012105 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012106 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012107 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012108 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012109 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012110
Gustavo Padovana912f122014-12-01 15:40:10 -080012111 intel_crtc->cursor_addr = addr;
12112 intel_crtc->cursor_bo = obj;
12113update:
Matt Roperea2c67b2014-12-23 10:41:52 -080012114 intel_crtc->cursor_width = state->base.crtc_w;
12115 intel_crtc->cursor_height = state->base.crtc_h;
Gustavo Padovana912f122014-12-01 15:40:10 -080012116
Matt Roper32b7eee2014-12-24 07:59:06 -080012117 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012118 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012119}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012120
Matt Roper3d7d6512014-06-10 08:28:13 -070012121static const struct drm_plane_funcs intel_cursor_plane_funcs = {
Matt Roperea2c67b2014-12-23 10:41:52 -080012122 .update_plane = drm_plane_helper_update,
12123 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012124 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012125 .set_property = intel_plane_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012126 .atomic_duplicate_state = intel_plane_duplicate_state,
12127 .atomic_destroy_state = intel_plane_destroy_state,
Matt Roper3d7d6512014-06-10 08:28:13 -070012128};
12129
12130static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12131 int pipe)
12132{
12133 struct intel_plane *cursor;
12134
12135 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12136 if (cursor == NULL)
12137 return NULL;
12138
Matt Roperea2c67b2014-12-23 10:41:52 -080012139 cursor->base.state = intel_plane_duplicate_state(&cursor->base);
12140 if (cursor->base.state == NULL) {
12141 kfree(cursor);
12142 return NULL;
12143 }
12144
Matt Roper3d7d6512014-06-10 08:28:13 -070012145 cursor->can_scale = false;
12146 cursor->max_downscale = 1;
12147 cursor->pipe = pipe;
12148 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012149 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080012150 cursor->check_plane = intel_check_cursor_plane;
12151 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012152
12153 drm_universal_plane_init(dev, &cursor->base, 0,
12154 &intel_cursor_plane_funcs,
12155 intel_cursor_formats,
12156 ARRAY_SIZE(intel_cursor_formats),
12157 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012158
12159 if (INTEL_INFO(dev)->gen >= 4) {
12160 if (!dev->mode_config.rotation_property)
12161 dev->mode_config.rotation_property =
12162 drm_mode_create_rotation_property(dev,
12163 BIT(DRM_ROTATE_0) |
12164 BIT(DRM_ROTATE_180));
12165 if (dev->mode_config.rotation_property)
12166 drm_object_attach_property(&cursor->base.base,
12167 dev->mode_config.rotation_property,
12168 cursor->rotation);
12169 }
12170
Matt Roperea2c67b2014-12-23 10:41:52 -080012171 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12172
Matt Roper3d7d6512014-06-10 08:28:13 -070012173 return &cursor->base;
12174}
12175
Hannes Ederb358d0a2008-12-18 21:18:47 +010012176static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012177{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012178 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012179 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012180 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012181 struct drm_plane *primary = NULL;
12182 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012183 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012184
Daniel Vetter955382f2013-09-19 14:05:45 +020012185 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012186 if (intel_crtc == NULL)
12187 return;
12188
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012189 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12190 if (!crtc_state)
12191 goto fail;
12192 intel_crtc_set_state(intel_crtc, crtc_state);
12193
Matt Roper465c1202014-05-29 08:06:54 -070012194 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012195 if (!primary)
12196 goto fail;
12197
12198 cursor = intel_cursor_plane_create(dev, pipe);
12199 if (!cursor)
12200 goto fail;
12201
Matt Roper465c1202014-05-29 08:06:54 -070012202 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012203 cursor, &intel_crtc_funcs);
12204 if (ret)
12205 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012206
12207 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012208 for (i = 0; i < 256; i++) {
12209 intel_crtc->lut_r[i] = i;
12210 intel_crtc->lut_g[i] = i;
12211 intel_crtc->lut_b[i] = i;
12212 }
12213
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012214 /*
12215 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012216 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012217 */
Jesse Barnes80824002009-09-10 15:28:06 -070012218 intel_crtc->pipe = pipe;
12219 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012220 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012221 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012222 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012223 }
12224
Chris Wilson4b0e3332014-05-30 16:35:26 +030012225 intel_crtc->cursor_base = ~0;
12226 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012227 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012228
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012229 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12230 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12231 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12232 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12233
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012234 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12235
Jesse Barnes79e53942008-11-07 14:24:08 -080012236 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012237
12238 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012239 return;
12240
12241fail:
12242 if (primary)
12243 drm_plane_cleanup(primary);
12244 if (cursor)
12245 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012246 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012247 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012248}
12249
Jesse Barnes752aa882013-10-31 18:55:49 +020012250enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12251{
12252 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012253 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012254
Rob Clark51fd3712013-11-19 12:10:12 -050012255 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012256
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012257 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012258 return INVALID_PIPE;
12259
12260 return to_intel_crtc(encoder->crtc)->pipe;
12261}
12262
Carl Worth08d7b3d2009-04-29 14:43:54 -070012263int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012264 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012265{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012266 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012267 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012268 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012269
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012270 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12271 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012272
Rob Clark7707e652014-07-17 23:30:04 -040012273 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012274
Rob Clark7707e652014-07-17 23:30:04 -040012275 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012276 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012277 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012278 }
12279
Rob Clark7707e652014-07-17 23:30:04 -040012280 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012281 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012282
Daniel Vetterc05422d2009-08-11 16:05:30 +020012283 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012284}
12285
Daniel Vetter66a92782012-07-12 20:08:18 +020012286static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012287{
Daniel Vetter66a92782012-07-12 20:08:18 +020012288 struct drm_device *dev = encoder->base.dev;
12289 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012290 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012291 int entry = 0;
12292
Damien Lespiaub2784e12014-08-05 11:29:37 +010012293 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012294 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012295 index_mask |= (1 << entry);
12296
Jesse Barnes79e53942008-11-07 14:24:08 -080012297 entry++;
12298 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012299
Jesse Barnes79e53942008-11-07 14:24:08 -080012300 return index_mask;
12301}
12302
Chris Wilson4d302442010-12-14 19:21:29 +000012303static bool has_edp_a(struct drm_device *dev)
12304{
12305 struct drm_i915_private *dev_priv = dev->dev_private;
12306
12307 if (!IS_MOBILE(dev))
12308 return false;
12309
12310 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12311 return false;
12312
Damien Lespiaue3589902014-02-07 19:12:50 +000012313 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012314 return false;
12315
12316 return true;
12317}
12318
Jesse Barnes84b4e042014-06-25 08:24:29 -070012319static bool intel_crt_present(struct drm_device *dev)
12320{
12321 struct drm_i915_private *dev_priv = dev->dev_private;
12322
Damien Lespiau884497e2013-12-03 13:56:23 +000012323 if (INTEL_INFO(dev)->gen >= 9)
12324 return false;
12325
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012326 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012327 return false;
12328
12329 if (IS_CHERRYVIEW(dev))
12330 return false;
12331
12332 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12333 return false;
12334
12335 return true;
12336}
12337
Jesse Barnes79e53942008-11-07 14:24:08 -080012338static void intel_setup_outputs(struct drm_device *dev)
12339{
Eric Anholt725e30a2009-01-22 13:01:02 -080012340 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012341 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012342 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012343
Daniel Vetterc9093352013-06-06 22:22:47 +020012344 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012345
Jesse Barnes84b4e042014-06-25 08:24:29 -070012346 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012347 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012348
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012349 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012350 int found;
12351
12352 /* Haswell uses DDI functions to detect digital outputs */
12353 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12354 /* DDI A only supports eDP */
12355 if (found)
12356 intel_ddi_init(dev, PORT_A);
12357
12358 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12359 * register */
12360 found = I915_READ(SFUSE_STRAP);
12361
12362 if (found & SFUSE_STRAP_DDIB_DETECTED)
12363 intel_ddi_init(dev, PORT_B);
12364 if (found & SFUSE_STRAP_DDIC_DETECTED)
12365 intel_ddi_init(dev, PORT_C);
12366 if (found & SFUSE_STRAP_DDID_DETECTED)
12367 intel_ddi_init(dev, PORT_D);
12368 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012369 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012370 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012371
12372 if (has_edp_a(dev))
12373 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012374
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012375 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012376 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012377 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012378 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012379 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012380 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012381 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012382 }
12383
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012384 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012385 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012386
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012387 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012388 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012389
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012390 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012391 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012392
Daniel Vetter270b3042012-10-27 15:52:05 +020012393 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012394 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012395 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012396 /*
12397 * The DP_DETECTED bit is the latched state of the DDC
12398 * SDA pin at boot. However since eDP doesn't require DDC
12399 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12400 * eDP ports may have been muxed to an alternate function.
12401 * Thus we can't rely on the DP_DETECTED bit alone to detect
12402 * eDP ports. Consult the VBT as well as DP_DETECTED to
12403 * detect eDP ports.
12404 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012405 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12406 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012407 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12408 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012409 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12410 intel_dp_is_edp(dev, PORT_B))
12411 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012412
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012413 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12414 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012415 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12416 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012417 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12418 intel_dp_is_edp(dev, PORT_C))
12419 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012420
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012421 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012422 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012423 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12424 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012425 /* eDP not supported on port D, so don't check VBT */
12426 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12427 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012428 }
12429
Jani Nikula3cfca972013-08-27 15:12:26 +030012430 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012431 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012432 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012433
Paulo Zanonie2debe92013-02-18 19:00:27 -030012434 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012435 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012436 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012437 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12438 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012439 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012440 }
Ma Ling27185ae2009-08-24 13:50:23 +080012441
Imre Deake7281ea2013-05-08 13:14:08 +030012442 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012443 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012444 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012445
12446 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012447
Paulo Zanonie2debe92013-02-18 19:00:27 -030012448 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012449 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012450 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012451 }
Ma Ling27185ae2009-08-24 13:50:23 +080012452
Paulo Zanonie2debe92013-02-18 19:00:27 -030012453 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012454
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012455 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12456 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012457 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012458 }
Imre Deake7281ea2013-05-08 13:14:08 +030012459 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012460 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012461 }
Ma Ling27185ae2009-08-24 13:50:23 +080012462
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012463 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012464 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012465 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012466 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012467 intel_dvo_init(dev);
12468
Zhenyu Wang103a1962009-11-27 11:44:36 +080012469 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012470 intel_tv_init(dev);
12471
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012472 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012473
Damien Lespiaub2784e12014-08-05 11:29:37 +010012474 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012475 encoder->base.possible_crtcs = encoder->crtc_mask;
12476 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012477 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012478 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012479
Paulo Zanonidde86e22012-12-01 12:04:25 -020012480 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012481
12482 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012483}
12484
12485static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12486{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012487 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012488 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012489
Daniel Vetteref2d6332014-02-10 18:00:38 +010012490 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012491 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012492 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012493 drm_gem_object_unreference(&intel_fb->obj->base);
12494 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012495 kfree(intel_fb);
12496}
12497
12498static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012499 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012500 unsigned int *handle)
12501{
12502 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012503 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012504
Chris Wilson05394f32010-11-08 19:18:58 +000012505 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012506}
12507
12508static const struct drm_framebuffer_funcs intel_fb_funcs = {
12509 .destroy = intel_user_framebuffer_destroy,
12510 .create_handle = intel_user_framebuffer_create_handle,
12511};
12512
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012513static int intel_framebuffer_init(struct drm_device *dev,
12514 struct intel_framebuffer *intel_fb,
12515 struct drm_mode_fb_cmd2 *mode_cmd,
12516 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012517{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012518 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012519 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012520 int ret;
12521
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012522 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12523
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012524 if (obj->tiling_mode == I915_TILING_Y) {
12525 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012526 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012527 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012528
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012529 if (mode_cmd->pitches[0] & 63) {
12530 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12531 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012532 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012533 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012534
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012535 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12536 pitch_limit = 32*1024;
12537 } else if (INTEL_INFO(dev)->gen >= 4) {
12538 if (obj->tiling_mode)
12539 pitch_limit = 16*1024;
12540 else
12541 pitch_limit = 32*1024;
12542 } else if (INTEL_INFO(dev)->gen >= 3) {
12543 if (obj->tiling_mode)
12544 pitch_limit = 8*1024;
12545 else
12546 pitch_limit = 16*1024;
12547 } else
12548 /* XXX DSPC is limited to 4k tiled */
12549 pitch_limit = 8*1024;
12550
12551 if (mode_cmd->pitches[0] > pitch_limit) {
12552 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12553 obj->tiling_mode ? "tiled" : "linear",
12554 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012555 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012556 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012557
12558 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012559 mode_cmd->pitches[0] != obj->stride) {
12560 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12561 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012562 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012563 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012564
Ville Syrjälä57779d02012-10-31 17:50:14 +020012565 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012566 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012567 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012568 case DRM_FORMAT_RGB565:
12569 case DRM_FORMAT_XRGB8888:
12570 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012571 break;
12572 case DRM_FORMAT_XRGB1555:
12573 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012574 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012575 DRM_DEBUG("unsupported pixel format: %s\n",
12576 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012577 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012578 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012579 break;
12580 case DRM_FORMAT_XBGR8888:
12581 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012582 case DRM_FORMAT_XRGB2101010:
12583 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012584 case DRM_FORMAT_XBGR2101010:
12585 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012586 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012587 DRM_DEBUG("unsupported pixel format: %s\n",
12588 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012589 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012590 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012591 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012592 case DRM_FORMAT_YUYV:
12593 case DRM_FORMAT_UYVY:
12594 case DRM_FORMAT_YVYU:
12595 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012596 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012597 DRM_DEBUG("unsupported pixel format: %s\n",
12598 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012599 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012600 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012601 break;
12602 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012603 DRM_DEBUG("unsupported pixel format: %s\n",
12604 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012605 return -EINVAL;
12606 }
12607
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012608 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12609 if (mode_cmd->offsets[0] != 0)
12610 return -EINVAL;
12611
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012612 aligned_height = intel_align_height(dev, mode_cmd->height,
12613 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012614 /* FIXME drm helper for size checks (especially planar formats)? */
12615 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12616 return -EINVAL;
12617
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012618 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12619 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012620 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012621
Jesse Barnes79e53942008-11-07 14:24:08 -080012622 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12623 if (ret) {
12624 DRM_ERROR("framebuffer init failed %d\n", ret);
12625 return ret;
12626 }
12627
Jesse Barnes79e53942008-11-07 14:24:08 -080012628 return 0;
12629}
12630
Jesse Barnes79e53942008-11-07 14:24:08 -080012631static struct drm_framebuffer *
12632intel_user_framebuffer_create(struct drm_device *dev,
12633 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012634 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012635{
Chris Wilson05394f32010-11-08 19:18:58 +000012636 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012637
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012638 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12639 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012640 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012641 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012642
Chris Wilsond2dff872011-04-19 08:36:26 +010012643 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012644}
12645
Daniel Vetter4520f532013-10-09 09:18:51 +020012646#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012647static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012648{
12649}
12650#endif
12651
Jesse Barnes79e53942008-11-07 14:24:08 -080012652static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012653 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012654 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012655};
12656
Jesse Barnese70236a2009-09-21 10:42:27 -070012657/* Set up chip specific display functions */
12658static void intel_init_display(struct drm_device *dev)
12659{
12660 struct drm_i915_private *dev_priv = dev->dev_private;
12661
Daniel Vetteree9300b2013-06-03 22:40:22 +020012662 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12663 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012664 else if (IS_CHERRYVIEW(dev))
12665 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012666 else if (IS_VALLEYVIEW(dev))
12667 dev_priv->display.find_dpll = vlv_find_best_dpll;
12668 else if (IS_PINEVIEW(dev))
12669 dev_priv->display.find_dpll = pnv_find_best_dpll;
12670 else
12671 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12672
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012673 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012674 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012675 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012676 dev_priv->display.crtc_compute_clock =
12677 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012678 dev_priv->display.crtc_enable = haswell_crtc_enable;
12679 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012680 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012681 if (INTEL_INFO(dev)->gen >= 9)
12682 dev_priv->display.update_primary_plane =
12683 skylake_update_primary_plane;
12684 else
12685 dev_priv->display.update_primary_plane =
12686 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012687 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012688 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012689 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012690 dev_priv->display.crtc_compute_clock =
12691 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012692 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12693 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012694 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012695 dev_priv->display.update_primary_plane =
12696 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012697 } else if (IS_VALLEYVIEW(dev)) {
12698 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012699 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012700 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012701 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12702 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12703 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012704 dev_priv->display.update_primary_plane =
12705 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012706 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012707 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012708 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012709 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012710 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12711 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012712 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012713 dev_priv->display.update_primary_plane =
12714 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012715 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012716
Jesse Barnese70236a2009-09-21 10:42:27 -070012717 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012718 if (IS_VALLEYVIEW(dev))
12719 dev_priv->display.get_display_clock_speed =
12720 valleyview_get_display_clock_speed;
12721 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012722 dev_priv->display.get_display_clock_speed =
12723 i945_get_display_clock_speed;
12724 else if (IS_I915G(dev))
12725 dev_priv->display.get_display_clock_speed =
12726 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012727 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012728 dev_priv->display.get_display_clock_speed =
12729 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012730 else if (IS_PINEVIEW(dev))
12731 dev_priv->display.get_display_clock_speed =
12732 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012733 else if (IS_I915GM(dev))
12734 dev_priv->display.get_display_clock_speed =
12735 i915gm_get_display_clock_speed;
12736 else if (IS_I865G(dev))
12737 dev_priv->display.get_display_clock_speed =
12738 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012739 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012740 dev_priv->display.get_display_clock_speed =
12741 i855_get_display_clock_speed;
12742 else /* 852, 830 */
12743 dev_priv->display.get_display_clock_speed =
12744 i830_get_display_clock_speed;
12745
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012746 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012747 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012748 } else if (IS_GEN6(dev)) {
12749 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012750 } else if (IS_IVYBRIDGE(dev)) {
12751 /* FIXME: detect B0+ stepping and use auto training */
12752 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012753 dev_priv->display.modeset_global_resources =
12754 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012755 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012756 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012757 } else if (IS_VALLEYVIEW(dev)) {
12758 dev_priv->display.modeset_global_resources =
12759 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012760 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012761
12762 /* Default just returns -ENODEV to indicate unsupported */
12763 dev_priv->display.queue_flip = intel_default_queue_flip;
12764
12765 switch (INTEL_INFO(dev)->gen) {
12766 case 2:
12767 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12768 break;
12769
12770 case 3:
12771 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12772 break;
12773
12774 case 4:
12775 case 5:
12776 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12777 break;
12778
12779 case 6:
12780 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12781 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012782 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012783 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012784 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12785 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012786 case 9:
12787 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12788 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012789 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012790
12791 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012792
12793 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012794}
12795
Jesse Barnesb690e962010-07-19 13:53:12 -070012796/*
12797 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12798 * resume, or other times. This quirk makes sure that's the case for
12799 * affected systems.
12800 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012801static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012802{
12803 struct drm_i915_private *dev_priv = dev->dev_private;
12804
12805 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012806 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012807}
12808
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012809static void quirk_pipeb_force(struct drm_device *dev)
12810{
12811 struct drm_i915_private *dev_priv = dev->dev_private;
12812
12813 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12814 DRM_INFO("applying pipe b force quirk\n");
12815}
12816
Keith Packard435793d2011-07-12 14:56:22 -070012817/*
12818 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12819 */
12820static void quirk_ssc_force_disable(struct drm_device *dev)
12821{
12822 struct drm_i915_private *dev_priv = dev->dev_private;
12823 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012824 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012825}
12826
Carsten Emde4dca20e2012-03-15 15:56:26 +010012827/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012828 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12829 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012830 */
12831static void quirk_invert_brightness(struct drm_device *dev)
12832{
12833 struct drm_i915_private *dev_priv = dev->dev_private;
12834 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012835 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012836}
12837
Scot Doyle9c72cc62014-07-03 23:27:50 +000012838/* Some VBT's incorrectly indicate no backlight is present */
12839static void quirk_backlight_present(struct drm_device *dev)
12840{
12841 struct drm_i915_private *dev_priv = dev->dev_private;
12842 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12843 DRM_INFO("applying backlight present quirk\n");
12844}
12845
Jesse Barnesb690e962010-07-19 13:53:12 -070012846struct intel_quirk {
12847 int device;
12848 int subsystem_vendor;
12849 int subsystem_device;
12850 void (*hook)(struct drm_device *dev);
12851};
12852
Egbert Eich5f85f172012-10-14 15:46:38 +020012853/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12854struct intel_dmi_quirk {
12855 void (*hook)(struct drm_device *dev);
12856 const struct dmi_system_id (*dmi_id_list)[];
12857};
12858
12859static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12860{
12861 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12862 return 1;
12863}
12864
12865static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12866 {
12867 .dmi_id_list = &(const struct dmi_system_id[]) {
12868 {
12869 .callback = intel_dmi_reverse_brightness,
12870 .ident = "NCR Corporation",
12871 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12872 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12873 },
12874 },
12875 { } /* terminating entry */
12876 },
12877 .hook = quirk_invert_brightness,
12878 },
12879};
12880
Ben Widawskyc43b5632012-04-16 14:07:40 -070012881static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012882 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012883 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012884
Jesse Barnesb690e962010-07-19 13:53:12 -070012885 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12886 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12887
Jesse Barnesb690e962010-07-19 13:53:12 -070012888 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12889 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12890
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012891 /* 830 needs to leave pipe A & dpll A up */
12892 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12893
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012894 /* 830 needs to leave pipe B & dpll B up */
12895 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12896
Keith Packard435793d2011-07-12 14:56:22 -070012897 /* Lenovo U160 cannot use SSC on LVDS */
12898 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012899
12900 /* Sony Vaio Y cannot use SSC on LVDS */
12901 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012902
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012903 /* Acer Aspire 5734Z must invert backlight brightness */
12904 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12905
12906 /* Acer/eMachines G725 */
12907 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12908
12909 /* Acer/eMachines e725 */
12910 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12911
12912 /* Acer/Packard Bell NCL20 */
12913 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12914
12915 /* Acer Aspire 4736Z */
12916 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012917
12918 /* Acer Aspire 5336 */
12919 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012920
12921 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12922 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012923
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012924 /* Acer C720 Chromebook (Core i3 4005U) */
12925 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12926
jens steinb2a96012014-10-28 20:25:53 +010012927 /* Apple Macbook 2,1 (Core 2 T7400) */
12928 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12929
Scot Doyled4967d82014-07-03 23:27:52 +000012930 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12931 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012932
12933 /* HP Chromebook 14 (Celeron 2955U) */
12934 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012935};
12936
12937static void intel_init_quirks(struct drm_device *dev)
12938{
12939 struct pci_dev *d = dev->pdev;
12940 int i;
12941
12942 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12943 struct intel_quirk *q = &intel_quirks[i];
12944
12945 if (d->device == q->device &&
12946 (d->subsystem_vendor == q->subsystem_vendor ||
12947 q->subsystem_vendor == PCI_ANY_ID) &&
12948 (d->subsystem_device == q->subsystem_device ||
12949 q->subsystem_device == PCI_ANY_ID))
12950 q->hook(dev);
12951 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012952 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12953 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12954 intel_dmi_quirks[i].hook(dev);
12955 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012956}
12957
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012958/* Disable the VGA plane that we never use */
12959static void i915_disable_vga(struct drm_device *dev)
12960{
12961 struct drm_i915_private *dev_priv = dev->dev_private;
12962 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012963 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012964
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012965 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012966 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012967 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012968 sr1 = inb(VGA_SR_DATA);
12969 outb(sr1 | 1<<5, VGA_SR_DATA);
12970 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12971 udelay(300);
12972
Ville Syrjälä01f5a622014-12-16 18:38:37 +020012973 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012974 POSTING_READ(vga_reg);
12975}
12976
Daniel Vetterf8175862012-04-10 15:50:11 +020012977void intel_modeset_init_hw(struct drm_device *dev)
12978{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012979 intel_prepare_ddi(dev);
12980
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012981 if (IS_VALLEYVIEW(dev))
12982 vlv_update_cdclk(dev);
12983
Daniel Vetterf8175862012-04-10 15:50:11 +020012984 intel_init_clock_gating(dev);
12985
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012986 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012987}
12988
Jesse Barnes79e53942008-11-07 14:24:08 -080012989void intel_modeset_init(struct drm_device *dev)
12990{
Jesse Barnes652c3932009-08-17 13:31:43 -070012991 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012992 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012993 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012994 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012995
12996 drm_mode_config_init(dev);
12997
12998 dev->mode_config.min_width = 0;
12999 dev->mode_config.min_height = 0;
13000
Dave Airlie019d96c2011-09-29 16:20:42 +010013001 dev->mode_config.preferred_depth = 24;
13002 dev->mode_config.prefer_shadow = 1;
13003
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013004 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013005
Jesse Barnesb690e962010-07-19 13:53:12 -070013006 intel_init_quirks(dev);
13007
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013008 intel_init_pm(dev);
13009
Ben Widawskye3c74752013-04-05 13:12:39 -070013010 if (INTEL_INFO(dev)->num_pipes == 0)
13011 return;
13012
Jesse Barnese70236a2009-09-21 10:42:27 -070013013 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013014 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013015
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013016 if (IS_GEN2(dev)) {
13017 dev->mode_config.max_width = 2048;
13018 dev->mode_config.max_height = 2048;
13019 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013020 dev->mode_config.max_width = 4096;
13021 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013022 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013023 dev->mode_config.max_width = 8192;
13024 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013025 }
Damien Lespiau068be562014-03-28 14:17:49 +000013026
Ville Syrjälädc41c152014-08-13 11:57:05 +030013027 if (IS_845G(dev) || IS_I865G(dev)) {
13028 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13029 dev->mode_config.cursor_height = 1023;
13030 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013031 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13032 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13033 } else {
13034 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13035 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13036 }
13037
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013038 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013039
Zhao Yakui28c97732009-10-09 11:39:41 +080013040 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013041 INTEL_INFO(dev)->num_pipes,
13042 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013043
Damien Lespiau055e3932014-08-18 13:49:10 +010013044 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013045 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013046 for_each_sprite(pipe, sprite) {
13047 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013048 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013049 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013050 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013051 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013052 }
13053
Jesse Barnesf42bb702013-12-16 16:34:23 -080013054 intel_init_dpio(dev);
13055
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013056 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013057
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013058 /* Just disable it once at startup */
13059 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013060 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013061
13062 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013063 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013064
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013065 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013066 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013067 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013068
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013069 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013070 if (!crtc->active)
13071 continue;
13072
Jesse Barnes46f297f2014-03-07 08:57:48 -080013073 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013074 * Note that reserving the BIOS fb up front prevents us
13075 * from stuffing other stolen allocations like the ring
13076 * on top. This prevents some ugliness at boot time, and
13077 * can even allow for smooth boot transitions if the BIOS
13078 * fb is large enough for the active pipe configuration.
13079 */
13080 if (dev_priv->display.get_plane_config) {
13081 dev_priv->display.get_plane_config(crtc,
13082 &crtc->plane_config);
13083 /*
13084 * If the fb is shared between multiple heads, we'll
13085 * just get the first one.
13086 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013087 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013088 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013089 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013090}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013091
Daniel Vetter7fad7982012-07-04 17:51:47 +020013092static void intel_enable_pipe_a(struct drm_device *dev)
13093{
13094 struct intel_connector *connector;
13095 struct drm_connector *crt = NULL;
13096 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013097 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013098
13099 /* We can't just switch on the pipe A, we need to set things up with a
13100 * proper mode and output configuration. As a gross hack, enable pipe A
13101 * by enabling the load detect pipe once. */
13102 list_for_each_entry(connector,
13103 &dev->mode_config.connector_list,
13104 base.head) {
13105 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13106 crt = &connector->base;
13107 break;
13108 }
13109 }
13110
13111 if (!crt)
13112 return;
13113
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013114 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13115 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013116}
13117
Daniel Vetterfa555832012-10-10 23:14:00 +020013118static bool
13119intel_check_plane_mapping(struct intel_crtc *crtc)
13120{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013121 struct drm_device *dev = crtc->base.dev;
13122 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013123 u32 reg, val;
13124
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013125 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013126 return true;
13127
13128 reg = DSPCNTR(!crtc->plane);
13129 val = I915_READ(reg);
13130
13131 if ((val & DISPLAY_PLANE_ENABLE) &&
13132 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13133 return false;
13134
13135 return true;
13136}
13137
Daniel Vetter24929352012-07-02 20:28:59 +020013138static void intel_sanitize_crtc(struct intel_crtc *crtc)
13139{
13140 struct drm_device *dev = crtc->base.dev;
13141 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013142 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013143
Daniel Vetter24929352012-07-02 20:28:59 +020013144 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013145 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013146 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13147
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013148 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013149 if (crtc->active) {
13150 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013151 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013152 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013153 drm_vblank_off(dev, crtc->pipe);
13154
Daniel Vetter24929352012-07-02 20:28:59 +020013155 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013156 * disable the crtc (and hence change the state) if it is wrong. Note
13157 * that gen4+ has a fixed plane -> pipe mapping. */
13158 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013159 struct intel_connector *connector;
13160 bool plane;
13161
Daniel Vetter24929352012-07-02 20:28:59 +020013162 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13163 crtc->base.base.id);
13164
13165 /* Pipe has the wrong plane attached and the plane is active.
13166 * Temporarily change the plane mapping and disable everything
13167 * ... */
13168 plane = crtc->plane;
13169 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013170 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013171 dev_priv->display.crtc_disable(&crtc->base);
13172 crtc->plane = plane;
13173
13174 /* ... and break all links. */
13175 list_for_each_entry(connector, &dev->mode_config.connector_list,
13176 base.head) {
13177 if (connector->encoder->base.crtc != &crtc->base)
13178 continue;
13179
Egbert Eich7f1950f2014-04-25 10:56:22 +020013180 connector->base.dpms = DRM_MODE_DPMS_OFF;
13181 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013182 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013183 /* multiple connectors may have the same encoder:
13184 * handle them and break crtc link separately */
13185 list_for_each_entry(connector, &dev->mode_config.connector_list,
13186 base.head)
13187 if (connector->encoder->base.crtc == &crtc->base) {
13188 connector->encoder->base.crtc = NULL;
13189 connector->encoder->connectors_active = false;
13190 }
Daniel Vetter24929352012-07-02 20:28:59 +020013191
13192 WARN_ON(crtc->active);
13193 crtc->base.enabled = false;
13194 }
Daniel Vetter24929352012-07-02 20:28:59 +020013195
Daniel Vetter7fad7982012-07-04 17:51:47 +020013196 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13197 crtc->pipe == PIPE_A && !crtc->active) {
13198 /* BIOS forgot to enable pipe A, this mostly happens after
13199 * resume. Force-enable the pipe to fix this, the update_dpms
13200 * call below we restore the pipe to the right state, but leave
13201 * the required bits on. */
13202 intel_enable_pipe_a(dev);
13203 }
13204
Daniel Vetter24929352012-07-02 20:28:59 +020013205 /* Adjust the state of the output pipe according to whether we
13206 * have active connectors/encoders. */
13207 intel_crtc_update_dpms(&crtc->base);
13208
13209 if (crtc->active != crtc->base.enabled) {
13210 struct intel_encoder *encoder;
13211
13212 /* This can happen either due to bugs in the get_hw_state
13213 * functions or because the pipe is force-enabled due to the
13214 * pipe A quirk. */
13215 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13216 crtc->base.base.id,
13217 crtc->base.enabled ? "enabled" : "disabled",
13218 crtc->active ? "enabled" : "disabled");
13219
13220 crtc->base.enabled = crtc->active;
13221
13222 /* Because we only establish the connector -> encoder ->
13223 * crtc links if something is active, this means the
13224 * crtc is now deactivated. Break the links. connector
13225 * -> encoder links are only establish when things are
13226 * actually up, hence no need to break them. */
13227 WARN_ON(crtc->active);
13228
13229 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13230 WARN_ON(encoder->connectors_active);
13231 encoder->base.crtc = NULL;
13232 }
13233 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013234
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013235 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013236 /*
13237 * We start out with underrun reporting disabled to avoid races.
13238 * For correct bookkeeping mark this on active crtcs.
13239 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013240 * Also on gmch platforms we dont have any hardware bits to
13241 * disable the underrun reporting. Which means we need to start
13242 * out with underrun reporting disabled also on inactive pipes,
13243 * since otherwise we'll complain about the garbage we read when
13244 * e.g. coming up after runtime pm.
13245 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013246 * No protection against concurrent access is required - at
13247 * worst a fifo underrun happens which also sets this to false.
13248 */
13249 crtc->cpu_fifo_underrun_disabled = true;
13250 crtc->pch_fifo_underrun_disabled = true;
13251 }
Daniel Vetter24929352012-07-02 20:28:59 +020013252}
13253
13254static void intel_sanitize_encoder(struct intel_encoder *encoder)
13255{
13256 struct intel_connector *connector;
13257 struct drm_device *dev = encoder->base.dev;
13258
13259 /* We need to check both for a crtc link (meaning that the
13260 * encoder is active and trying to read from a pipe) and the
13261 * pipe itself being active. */
13262 bool has_active_crtc = encoder->base.crtc &&
13263 to_intel_crtc(encoder->base.crtc)->active;
13264
13265 if (encoder->connectors_active && !has_active_crtc) {
13266 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13267 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013268 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013269
13270 /* Connector is active, but has no active pipe. This is
13271 * fallout from our resume register restoring. Disable
13272 * the encoder manually again. */
13273 if (encoder->base.crtc) {
13274 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13275 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013276 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013277 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013278 if (encoder->post_disable)
13279 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013280 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013281 encoder->base.crtc = NULL;
13282 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013283
13284 /* Inconsistent output/port/pipe state happens presumably due to
13285 * a bug in one of the get_hw_state functions. Or someplace else
13286 * in our code, like the register restore mess on resume. Clamp
13287 * things to off as a safer default. */
13288 list_for_each_entry(connector,
13289 &dev->mode_config.connector_list,
13290 base.head) {
13291 if (connector->encoder != encoder)
13292 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013293 connector->base.dpms = DRM_MODE_DPMS_OFF;
13294 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013295 }
13296 }
13297 /* Enabled encoders without active connectors will be fixed in
13298 * the crtc fixup. */
13299}
13300
Imre Deak04098752014-02-18 00:02:16 +020013301void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013302{
13303 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013304 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013305
Imre Deak04098752014-02-18 00:02:16 +020013306 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13307 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13308 i915_disable_vga(dev);
13309 }
13310}
13311
13312void i915_redisable_vga(struct drm_device *dev)
13313{
13314 struct drm_i915_private *dev_priv = dev->dev_private;
13315
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013316 /* This function can be called both from intel_modeset_setup_hw_state or
13317 * at a very early point in our resume sequence, where the power well
13318 * structures are not yet restored. Since this function is at a very
13319 * paranoid "someone might have enabled VGA while we were not looking"
13320 * level, just check if the power well is enabled instead of trying to
13321 * follow the "don't touch the power well if we don't need it" policy
13322 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013323 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013324 return;
13325
Imre Deak04098752014-02-18 00:02:16 +020013326 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013327}
13328
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013329static bool primary_get_hw_state(struct intel_crtc *crtc)
13330{
13331 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13332
13333 if (!crtc->active)
13334 return false;
13335
13336 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13337}
13338
Daniel Vetter30e984d2013-06-05 13:34:17 +020013339static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013340{
13341 struct drm_i915_private *dev_priv = dev->dev_private;
13342 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013343 struct intel_crtc *crtc;
13344 struct intel_encoder *encoder;
13345 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013346 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013347
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013348 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013349 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013350
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013351 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013352
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013353 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013354 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013355
13356 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013357 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013358
13359 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13360 crtc->base.base.id,
13361 crtc->active ? "enabled" : "disabled");
13362 }
13363
Daniel Vetter53589012013-06-05 13:34:16 +020013364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13365 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13366
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013367 pll->on = pll->get_hw_state(dev_priv, pll,
13368 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013369 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013370 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013371 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013372 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013373 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013374 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013375 }
Daniel Vetter53589012013-06-05 13:34:16 +020013376 }
Daniel Vetter53589012013-06-05 13:34:16 +020013377
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013378 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013379 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013380
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013381 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013382 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013383 }
13384
Damien Lespiaub2784e12014-08-05 11:29:37 +010013385 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013386 pipe = 0;
13387
13388 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013389 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13390 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013391 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013392 } else {
13393 encoder->base.crtc = NULL;
13394 }
13395
13396 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013397 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013398 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013399 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013400 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013401 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013402 }
13403
13404 list_for_each_entry(connector, &dev->mode_config.connector_list,
13405 base.head) {
13406 if (connector->get_hw_state(connector)) {
13407 connector->base.dpms = DRM_MODE_DPMS_ON;
13408 connector->encoder->connectors_active = true;
13409 connector->base.encoder = &connector->encoder->base;
13410 } else {
13411 connector->base.dpms = DRM_MODE_DPMS_OFF;
13412 connector->base.encoder = NULL;
13413 }
13414 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13415 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013416 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013417 connector->base.encoder ? "enabled" : "disabled");
13418 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013419}
13420
13421/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13422 * and i915 state tracking structures. */
13423void intel_modeset_setup_hw_state(struct drm_device *dev,
13424 bool force_restore)
13425{
13426 struct drm_i915_private *dev_priv = dev->dev_private;
13427 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013428 struct intel_crtc *crtc;
13429 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013430 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013431
13432 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013433
Jesse Barnesbabea612013-06-26 18:57:38 +030013434 /*
13435 * Now that we have the config, copy it to each CRTC struct
13436 * Note that this could go away if we move to using crtc_config
13437 * checking everywhere.
13438 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013439 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013440 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013441 intel_mode_from_pipe_config(&crtc->base.mode,
13442 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013443 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13444 crtc->base.base.id);
13445 drm_mode_debug_printmodeline(&crtc->base.mode);
13446 }
13447 }
13448
Daniel Vetter24929352012-07-02 20:28:59 +020013449 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013450 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013451 intel_sanitize_encoder(encoder);
13452 }
13453
Damien Lespiau055e3932014-08-18 13:49:10 +010013454 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013455 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13456 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013457 intel_dump_pipe_config(crtc, crtc->config,
13458 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013459 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013460
Daniel Vetter35c95372013-07-17 06:55:04 +020013461 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13462 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13463
13464 if (!pll->on || pll->active)
13465 continue;
13466
13467 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13468
13469 pll->disable(dev_priv, pll);
13470 pll->on = false;
13471 }
13472
Pradeep Bhat30789992014-11-04 17:06:45 +000013473 if (IS_GEN9(dev))
13474 skl_wm_get_hw_state(dev);
13475 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013476 ilk_wm_get_hw_state(dev);
13477
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013478 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013479 i915_redisable_vga(dev);
13480
Daniel Vetterf30da182013-04-11 20:22:50 +020013481 /*
13482 * We need to use raw interfaces for restoring state to avoid
13483 * checking (bogus) intermediate states.
13484 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013485 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013486 struct drm_crtc *crtc =
13487 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013488
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013489 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13490 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013491 }
13492 } else {
13493 intel_modeset_update_staged_output_state(dev);
13494 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013495
13496 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013497}
13498
13499void intel_modeset_gem_init(struct drm_device *dev)
13500{
Jesse Barnes92122782014-10-09 12:57:42 -070013501 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013502 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013503 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013504
Imre Deakae484342014-03-31 15:10:44 +030013505 mutex_lock(&dev->struct_mutex);
13506 intel_init_gt_powersave(dev);
13507 mutex_unlock(&dev->struct_mutex);
13508
Jesse Barnes92122782014-10-09 12:57:42 -070013509 /*
13510 * There may be no VBT; and if the BIOS enabled SSC we can
13511 * just keep using it to avoid unnecessary flicker. Whereas if the
13512 * BIOS isn't using it, don't assume it will work even if the VBT
13513 * indicates as much.
13514 */
13515 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13516 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13517 DREF_SSC1_ENABLE);
13518
Chris Wilson1833b132012-05-09 11:56:28 +010013519 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013520
13521 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013522
13523 /*
13524 * Make sure any fbs we allocated at startup are properly
13525 * pinned & fenced. When we do the allocation it's too early
13526 * for this.
13527 */
13528 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013529 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013530 obj = intel_fb_obj(c->primary->fb);
13531 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013532 continue;
13533
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013534 if (intel_pin_and_fence_fb_obj(c->primary,
13535 c->primary->fb,
13536 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013537 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13538 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013539 drm_framebuffer_unreference(c->primary->fb);
13540 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013541 }
13542 }
13543 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013544
13545 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013546}
13547
Imre Deak4932e2c2014-02-11 17:12:48 +020013548void intel_connector_unregister(struct intel_connector *intel_connector)
13549{
13550 struct drm_connector *connector = &intel_connector->base;
13551
13552 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013553 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013554}
13555
Jesse Barnes79e53942008-11-07 14:24:08 -080013556void intel_modeset_cleanup(struct drm_device *dev)
13557{
Jesse Barnes652c3932009-08-17 13:31:43 -070013558 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013559 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013560
Imre Deak2eb52522014-11-19 15:30:05 +020013561 intel_disable_gt_powersave(dev);
13562
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013563 intel_backlight_unregister(dev);
13564
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013565 /*
13566 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013567 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013568 * experience fancy races otherwise.
13569 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013570 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013571
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013572 /*
13573 * Due to the hpd irq storm handling the hotplug work can re-arm the
13574 * poll handlers. Hence disable polling after hpd handling is shut down.
13575 */
Keith Packardf87ea762010-10-03 19:36:26 -070013576 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013577
Jesse Barnes652c3932009-08-17 13:31:43 -070013578 mutex_lock(&dev->struct_mutex);
13579
Jesse Barnes723bfd72010-10-07 16:01:13 -070013580 intel_unregister_dsm_handler();
13581
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013582 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013583
Daniel Vetter930ebb42012-06-29 23:32:16 +020013584 ironlake_teardown_rc6(dev);
13585
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013586 mutex_unlock(&dev->struct_mutex);
13587
Chris Wilson1630fe72011-07-08 12:22:42 +010013588 /* flush any delayed tasks or pending work */
13589 flush_scheduled_work();
13590
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013591 /* destroy the backlight and sysfs files before encoders/connectors */
13592 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013593 struct intel_connector *intel_connector;
13594
13595 intel_connector = to_intel_connector(connector);
13596 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013597 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013598
Jesse Barnes79e53942008-11-07 14:24:08 -080013599 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013600
13601 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013602
13603 mutex_lock(&dev->struct_mutex);
13604 intel_cleanup_gt_powersave(dev);
13605 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013606}
13607
Dave Airlie28d52042009-09-21 14:33:58 +100013608/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013609 * Return which encoder is currently attached for connector.
13610 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013611struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013612{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013613 return &intel_attached_encoder(connector)->base;
13614}
Jesse Barnes79e53942008-11-07 14:24:08 -080013615
Chris Wilsondf0e9242010-09-09 16:20:55 +010013616void intel_connector_attach_encoder(struct intel_connector *connector,
13617 struct intel_encoder *encoder)
13618{
13619 connector->encoder = encoder;
13620 drm_mode_connector_attach_encoder(&connector->base,
13621 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013622}
Dave Airlie28d52042009-09-21 14:33:58 +100013623
13624/*
13625 * set vga decode state - true == enable VGA decode
13626 */
13627int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13628{
13629 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013630 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013631 u16 gmch_ctrl;
13632
Chris Wilson75fa0412014-02-07 18:37:02 -020013633 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13634 DRM_ERROR("failed to read control word\n");
13635 return -EIO;
13636 }
13637
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013638 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13639 return 0;
13640
Dave Airlie28d52042009-09-21 14:33:58 +100013641 if (state)
13642 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13643 else
13644 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013645
13646 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13647 DRM_ERROR("failed to write control word\n");
13648 return -EIO;
13649 }
13650
Dave Airlie28d52042009-09-21 14:33:58 +100013651 return 0;
13652}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013653
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013654struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013655
13656 u32 power_well_driver;
13657
Chris Wilson63b66e52013-08-08 15:12:06 +020013658 int num_transcoders;
13659
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013660 struct intel_cursor_error_state {
13661 u32 control;
13662 u32 position;
13663 u32 base;
13664 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013665 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013666
13667 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013668 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013669 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013670 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013671 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013672
13673 struct intel_plane_error_state {
13674 u32 control;
13675 u32 stride;
13676 u32 size;
13677 u32 pos;
13678 u32 addr;
13679 u32 surface;
13680 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013681 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013682
13683 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013684 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013685 enum transcoder cpu_transcoder;
13686
13687 u32 conf;
13688
13689 u32 htotal;
13690 u32 hblank;
13691 u32 hsync;
13692 u32 vtotal;
13693 u32 vblank;
13694 u32 vsync;
13695 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013696};
13697
13698struct intel_display_error_state *
13699intel_display_capture_error_state(struct drm_device *dev)
13700{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013701 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013702 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013703 int transcoders[] = {
13704 TRANSCODER_A,
13705 TRANSCODER_B,
13706 TRANSCODER_C,
13707 TRANSCODER_EDP,
13708 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013709 int i;
13710
Chris Wilson63b66e52013-08-08 15:12:06 +020013711 if (INTEL_INFO(dev)->num_pipes == 0)
13712 return NULL;
13713
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013714 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013715 if (error == NULL)
13716 return NULL;
13717
Imre Deak190be112013-11-25 17:15:31 +020013718 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013719 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13720
Damien Lespiau055e3932014-08-18 13:49:10 +010013721 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013722 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013723 __intel_display_power_is_enabled(dev_priv,
13724 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013725 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013726 continue;
13727
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013728 error->cursor[i].control = I915_READ(CURCNTR(i));
13729 error->cursor[i].position = I915_READ(CURPOS(i));
13730 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013731
13732 error->plane[i].control = I915_READ(DSPCNTR(i));
13733 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013734 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013735 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013736 error->plane[i].pos = I915_READ(DSPPOS(i));
13737 }
Paulo Zanonica291362013-03-06 20:03:14 -030013738 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13739 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013740 if (INTEL_INFO(dev)->gen >= 4) {
13741 error->plane[i].surface = I915_READ(DSPSURF(i));
13742 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13743 }
13744
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013745 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013746
Sonika Jindal3abfce72014-07-21 15:23:43 +053013747 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013748 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013749 }
13750
13751 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13752 if (HAS_DDI(dev_priv->dev))
13753 error->num_transcoders++; /* Account for eDP. */
13754
13755 for (i = 0; i < error->num_transcoders; i++) {
13756 enum transcoder cpu_transcoder = transcoders[i];
13757
Imre Deakddf9c532013-11-27 22:02:02 +020013758 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013759 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013760 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013761 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013762 continue;
13763
Chris Wilson63b66e52013-08-08 15:12:06 +020013764 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13765
13766 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13767 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13768 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13769 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13770 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13771 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13772 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013773 }
13774
13775 return error;
13776}
13777
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013778#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13779
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013780void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013781intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013782 struct drm_device *dev,
13783 struct intel_display_error_state *error)
13784{
Damien Lespiau055e3932014-08-18 13:49:10 +010013785 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013786 int i;
13787
Chris Wilson63b66e52013-08-08 15:12:06 +020013788 if (!error)
13789 return;
13790
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013791 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013792 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013793 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013794 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013795 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013796 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013797 err_printf(m, " Power: %s\n",
13798 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013799 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013800 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013801
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013802 err_printf(m, "Plane [%d]:\n", i);
13803 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13804 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013805 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013806 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13807 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013808 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013809 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013810 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013811 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013812 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13813 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013814 }
13815
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013816 err_printf(m, "Cursor [%d]:\n", i);
13817 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13818 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13819 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013820 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013821
13822 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013823 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013824 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013825 err_printf(m, " Power: %s\n",
13826 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013827 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13828 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13829 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13830 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13831 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13832 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13833 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13834 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013835}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013836
13837void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13838{
13839 struct intel_crtc *crtc;
13840
13841 for_each_intel_crtc(dev, crtc) {
13842 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013843
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013844 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013845
13846 work = crtc->unpin_work;
13847
13848 if (work && work->event &&
13849 work->event->base.file_priv == file) {
13850 kfree(work->event);
13851 work->event = NULL;
13852 }
13853
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013854 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013855 }
13856}