blob: 3f559d72b41f3da90e0cb46fff3e7d7f7061d5df [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
Jose Abreu4dbbe8d2018-05-04 10:01:38 +010048#include <net/pkt_cls.h>
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000049#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000050#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080051#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070052#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080053#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010054#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020057#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058
59/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000060#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070061static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070062module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070066module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068
stephen hemminger47d1f712013-12-30 10:38:57 -080069static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070070module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071MODULE_PARM_DESC(phyaddr, "Physical device address");
72
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010073#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010074#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070075
76static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070077module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070078MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
79
80static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070081module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070082MODULE_PARM_DESC(pause, "Flow Control Pause Time");
83
84#define TC_DEFAULT 64
85static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070086module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070087MODULE_PARM_DESC(tc, "DMA threshold control value");
88
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010089#define DEFAULT_BUFSIZE 1536
90static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070091module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070092MODULE_PARM_DESC(buf_sz, "DMA buffer size");
93
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010094#define STMMAC_RX_COPYBREAK 256
95
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070096static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
97 NETIF_MSG_LINK | NETIF_MSG_IFUP |
98 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
99
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000100#define STMMAC_DEFAULT_LPI_TIMER 1000
101static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700102module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200104#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105
Pavel Machek22d3efe2016-11-28 12:55:59 +0100106/* By default the driver will use the ring mode to manage tx and rx descriptors,
107 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108 */
109static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700110module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000111MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
112
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700114
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100115#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700117static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118#endif
119
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000120#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
121
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700122/**
123 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100124 * Description: it checks the driver parameters and set a default in case of
125 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700126 */
127static void stmmac_verify_args(void)
128{
129 if (unlikely(watchdog < 0))
130 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100131 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
132 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700133 if (unlikely(flow_ctrl > 1))
134 flow_ctrl = FLOW_AUTO;
135 else if (likely(flow_ctrl < 0))
136 flow_ctrl = FLOW_OFF;
137 if (unlikely((pause < 0) || (pause > 0xffff)))
138 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000139 if (eee_timer < 0)
140 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700141}
142
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000143/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100144 * stmmac_disable_all_queues - Disable all queues
145 * @priv: driver private structure
146 */
147static void stmmac_disable_all_queues(struct stmmac_priv *priv)
148{
149 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
150 u32 queue;
151
152 for (queue = 0; queue < rx_queues_cnt; queue++) {
153 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
154
155 napi_disable(&rx_q->napi);
156 }
157}
158
159/**
160 * stmmac_enable_all_queues - Enable all queues
161 * @priv: driver private structure
162 */
163static void stmmac_enable_all_queues(struct stmmac_priv *priv)
164{
165 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
166 u32 queue;
167
168 for (queue = 0; queue < rx_queues_cnt; queue++) {
169 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
170
171 napi_enable(&rx_q->napi);
172 }
173}
174
175/**
176 * stmmac_stop_all_queues - Stop all queues
177 * @priv: driver private structure
178 */
179static void stmmac_stop_all_queues(struct stmmac_priv *priv)
180{
181 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
182 u32 queue;
183
184 for (queue = 0; queue < tx_queues_cnt; queue++)
185 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
186}
187
188/**
189 * stmmac_start_all_queues - Start all queues
190 * @priv: driver private structure
191 */
192static void stmmac_start_all_queues(struct stmmac_priv *priv)
193{
194 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
195 u32 queue;
196
197 for (queue = 0; queue < tx_queues_cnt; queue++)
198 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
199}
200
Jose Abreu34877a12018-03-29 10:40:18 +0100201static void stmmac_service_event_schedule(struct stmmac_priv *priv)
202{
203 if (!test_bit(STMMAC_DOWN, &priv->state) &&
204 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
205 queue_work(priv->wq, &priv->service_task);
206}
207
208static void stmmac_global_err(struct stmmac_priv *priv)
209{
210 netif_carrier_off(priv->dev);
211 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
212 stmmac_service_event_schedule(priv);
213}
214
Joao Pintoc22a3f42017-04-06 09:49:11 +0100215/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216 * stmmac_clk_csr_set - dynamically set the MDC clock
217 * @priv: driver private structure
218 * Description: this is to dynamically set the MDC clock according to the csr
219 * clock input.
220 * Note:
221 * If a specific clk_csr value is passed from the platform
222 * this means that the CSR Clock Range selection cannot be
223 * changed at run-time and it is fixed (as reported in the driver
224 * documentation). Viceversa the driver will try to set the MDC
225 * clock dynamically according to the actual clock input.
226 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000227static void stmmac_clk_csr_set(struct stmmac_priv *priv)
228{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000229 u32 clk_rate;
230
jpintof573c0b2017-01-09 12:35:09 +0000231 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000232
233 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000234 * for all other cases except for the below mentioned ones.
235 * For values higher than the IEEE 802.3 specified frequency
236 * we can not estimate the proper divider as it is not known
237 * the frequency of clk_csr_i. So we do not change the default
238 * divider.
239 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000240 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
241 if (clk_rate < CSR_F_35M)
242 priv->clk_csr = STMMAC_CSR_20_35M;
243 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
244 priv->clk_csr = STMMAC_CSR_35_60M;
245 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
246 priv->clk_csr = STMMAC_CSR_60_100M;
247 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
248 priv->clk_csr = STMMAC_CSR_100_150M;
249 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
250 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800251 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000252 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000253 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200254
255 if (priv->plat->has_sun8i) {
256 if (clk_rate > 160000000)
257 priv->clk_csr = 0x03;
258 else if (clk_rate > 80000000)
259 priv->clk_csr = 0x02;
260 else if (clk_rate > 40000000)
261 priv->clk_csr = 0x01;
262 else
263 priv->clk_csr = 0;
264 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000265}
266
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700267static void print_pkt(unsigned char *buf, int len)
268{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200269 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
270 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700272
Joao Pintoce736782017-04-06 09:49:10 +0100273static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700274{
Joao Pintoce736782017-04-06 09:49:10 +0100275 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100276 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100277
Joao Pintoce736782017-04-06 09:49:10 +0100278 if (tx_q->dirty_tx > tx_q->cur_tx)
279 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100280 else
Joao Pintoce736782017-04-06 09:49:10 +0100281 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282
283 return avail;
284}
285
Joao Pinto54139cf2017-04-06 09:49:09 +0100286/**
287 * stmmac_rx_dirty - Get RX queue dirty
288 * @priv: driver private structure
289 * @queue: RX queue index
290 */
291static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100292{
Joao Pinto54139cf2017-04-06 09:49:09 +0100293 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100294 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100295
Joao Pinto54139cf2017-04-06 09:49:09 +0100296 if (rx_q->dirty_rx <= rx_q->cur_rx)
297 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100298 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100299 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100300
301 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700302}
303
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000304/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100305 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000306 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100307 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000309 */
310static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
311{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200312 struct net_device *ndev = priv->dev;
313 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000314
315 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000316 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000317}
318
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000319/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100320 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000321 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100322 * Description: this function is to verify and enter in LPI mode in case of
323 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000324 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000325static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
326{
Joao Pintoce736782017-04-06 09:49:10 +0100327 u32 tx_cnt = priv->plat->tx_queues_to_use;
328 u32 queue;
329
330 /* check if all TX queues have the work finished */
331 for (queue = 0; queue < tx_cnt; queue++) {
332 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
333
334 if (tx_q->dirty_tx != tx_q->cur_tx)
335 return; /* still unfinished work */
336 }
337
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100339 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100340 stmmac_set_eee_mode(priv, priv->hw,
341 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000342}
343
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100345 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000346 * @priv: driver private structure
347 * Description: this function is to exit and disable EEE in case of
348 * LPI state is true. This is called by the xmit.
349 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000350void stmmac_disable_eee_mode(struct stmmac_priv *priv)
351{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100352 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000353 del_timer_sync(&priv->eee_ctrl_timer);
354 priv->tx_path_in_lpi_mode = false;
355}
356
357/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100358 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * @arg : data hook
360 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000361 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000362 * then MAC Transmitter can be moved to LPI state.
363 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700364static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000365{
Kees Cooke99e88a2017-10-16 14:43:17 -0700366 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000367
368 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200369 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000370}
371
372/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100373 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000374 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000375 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100376 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
377 * can also manage EEE, this function enable the LPI state and start related
378 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000379 */
380bool stmmac_eee_init(struct stmmac_priv *priv)
381{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200382 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100383 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100384 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000385 bool ret = false;
386
Jerome Brunet879626e2018-01-03 16:46:29 +0100387 if ((interface != PHY_INTERFACE_MODE_MII) &&
388 (interface != PHY_INTERFACE_MODE_GMII) &&
389 !phy_interface_mode_is_rgmii(interface))
390 goto out;
391
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200392 /* Using PCS we cannot dial with the phy registers at this stage
393 * so we do not support extra feature like EEE.
394 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200395 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
396 (priv->hw->pcs == STMMAC_PCS_TBI) ||
397 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200398 goto out;
399
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000400 /* MAC core supports the EEE feature. */
401 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100402 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000403
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100404 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200405 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100406 /* To manage at run-time if the EEE cannot be supported
407 * anymore (for example because the lp caps have been
408 * changed).
409 * In that case the driver disable own timers.
410 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100411 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100412 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100413 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100414 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100415 stmmac_set_eee_timer(priv, priv->hw, 0,
416 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100417 }
418 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100419 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100420 goto out;
421 }
422 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100423 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200424 if (!priv->eee_active) {
425 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700426 timer_setup(&priv->eee_ctrl_timer,
427 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530428 mod_timer(&priv->eee_ctrl_timer,
429 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000430
Jose Abreuc10d4c82018-04-16 16:08:14 +0100431 stmmac_set_eee_timer(priv, priv->hw,
432 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200433 }
434 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100435 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000437 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100438 spin_unlock_irqrestore(&priv->lock, flags);
439
LABBE Corentin38ddc592016-11-16 20:09:39 +0100440 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000441 }
442out:
443 return ret;
444}
445
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100446/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000447 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100448 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000449 * @skb : the socket buffer
450 * Description :
451 * This function will read timestamp from the descriptor & pass it to stack.
452 * and also perform some sanity checks.
453 */
454static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100455 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456{
457 struct skb_shared_hwtstamps shhwtstamp;
458 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459
460 if (!priv->hwts_tx_en)
461 return;
462
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000463 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800464 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000465 return;
466
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000467 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100468 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100469 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100470 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000471
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100472 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
473 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474
Mario Molitor33d4c482017-06-08 23:03:09 +0200475 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100476 /* pass tstamp to stack */
477 skb_tstamp_tx(skb, &shhwtstamp);
478 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479
480 return;
481}
482
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100483/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000484 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100485 * @p : descriptor pointer
486 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 * @skb : the socket buffer
488 * Description :
489 * This function will read received packet's timestamp from the descriptor
490 * and pass it to stack. It also perform some sanity checks.
491 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100492static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
493 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000494{
495 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100496 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000498
499 if (!priv->hwts_rx_en)
500 return;
Jose Abreu98870942017-10-20 14:37:35 +0100501 /* For GMAC4, the valid timestamp is from CTX next desc. */
502 if (priv->plat->has_gmac4)
503 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000504
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100505 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100506 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
507 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200508 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100509 shhwtstamp = skb_hwtstamps(skb);
510 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
511 shhwtstamp->hwtstamp = ns_to_ktime(ns);
512 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200513 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100514 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000515}
516
517/**
518 * stmmac_hwtstamp_ioctl - control hardware timestamping.
519 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100520 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 * a proprietary structure used to pass information to the driver.
522 * Description:
523 * This function configures the MAC to enable/disable both outgoing(TX)
524 * and incoming(RX) packets time stamping based on user input.
525 * Return Value:
526 * 0 on success and an appropriate -ve integer on failure.
527 */
528static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
529{
530 struct stmmac_priv *priv = netdev_priv(dev);
531 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200532 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000533 u64 temp = 0;
534 u32 ptp_v2 = 0;
535 u32 tstamp_all = 0;
536 u32 ptp_over_ipv4_udp = 0;
537 u32 ptp_over_ipv6_udp = 0;
538 u32 ptp_over_ethernet = 0;
539 u32 snap_type_sel = 0;
540 u32 ts_master_en = 0;
541 u32 ts_event_en = 0;
542 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800543 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544
545 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
546 netdev_alert(priv->dev, "No support for HW time stamping\n");
547 priv->hwts_tx_en = 0;
548 priv->hwts_rx_en = 0;
549
550 return -EOPNOTSUPP;
551 }
552
553 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000554 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 return -EFAULT;
556
LABBE Corentin38ddc592016-11-16 20:09:39 +0100557 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
558 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559
560 /* reserved for future extensions */
561 if (config.flags)
562 return -EINVAL;
563
Ben Hutchings5f3da322013-11-14 00:43:41 +0000564 if (config.tx_type != HWTSTAMP_TX_OFF &&
565 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567
568 if (priv->adv_ts) {
569 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000570 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000571 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000572 config.rx_filter = HWTSTAMP_FILTER_NONE;
573 break;
574
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000575 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000576 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000577 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
578 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200579 if (priv->plat->has_gmac4)
580 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
581 else
582 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000583
584 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
585 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
586 break;
587
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000588 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000589 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000590 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
591 /* take time stamp for SYNC messages only */
592 ts_event_en = PTP_TCR_TSEVNTENA;
593
594 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
595 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
596 break;
597
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000598 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000599 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000600 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
601 /* take time stamp for Delay_Req messages only */
602 ts_master_en = PTP_TCR_TSMSTRENA;
603 ts_event_en = PTP_TCR_TSEVNTENA;
604
605 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
606 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
607 break;
608
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000610 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000611 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
612 ptp_v2 = PTP_TCR_TSVER2ENA;
613 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200614 if (priv->plat->has_gmac4)
615 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
616 else
617 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000618
619 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
620 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
621 break;
622
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000624 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000625 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
626 ptp_v2 = PTP_TCR_TSVER2ENA;
627 /* take time stamp for SYNC messages only */
628 ts_event_en = PTP_TCR_TSEVNTENA;
629
630 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
631 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
632 break;
633
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000634 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000635 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000636 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
637 ptp_v2 = PTP_TCR_TSVER2ENA;
638 /* take time stamp for Delay_Req messages only */
639 ts_master_en = PTP_TCR_TSMSTRENA;
640 ts_event_en = PTP_TCR_TSEVNTENA;
641
642 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
643 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
644 break;
645
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000647 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000648 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
649 ptp_v2 = PTP_TCR_TSVER2ENA;
650 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200651 if (priv->plat->has_gmac4)
652 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
653 else
654 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000655
656 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
657 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
658 ptp_over_ethernet = PTP_TCR_TSIPENA;
659 break;
660
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000661 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000662 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000663 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
664 ptp_v2 = PTP_TCR_TSVER2ENA;
665 /* take time stamp for SYNC messages only */
666 ts_event_en = PTP_TCR_TSEVNTENA;
667
668 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
669 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
670 ptp_over_ethernet = PTP_TCR_TSIPENA;
671 break;
672
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000673 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000674 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000675 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
676 ptp_v2 = PTP_TCR_TSVER2ENA;
677 /* take time stamp for Delay_Req messages only */
678 ts_master_en = PTP_TCR_TSMSTRENA;
679 ts_event_en = PTP_TCR_TSEVNTENA;
680
681 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
682 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
683 ptp_over_ethernet = PTP_TCR_TSIPENA;
684 break;
685
Miroslav Lichvare3412572017-05-19 17:52:36 +0200686 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000687 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000688 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000689 config.rx_filter = HWTSTAMP_FILTER_ALL;
690 tstamp_all = PTP_TCR_TSENALL;
691 break;
692
693 default:
694 return -ERANGE;
695 }
696 } else {
697 switch (config.rx_filter) {
698 case HWTSTAMP_FILTER_NONE:
699 config.rx_filter = HWTSTAMP_FILTER_NONE;
700 break;
701 default:
702 /* PTP v1, UDP, any kind of event packet */
703 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
704 break;
705 }
706 }
707 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000708 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000709
710 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100711 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000712 else {
713 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000714 tstamp_all | ptp_v2 | ptp_over_ethernet |
715 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
716 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100717 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000718
719 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100720 stmmac_config_sub_second_increment(priv,
721 priv->ptpaddr, priv->plat->clk_ptp_rate,
722 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800723 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000724
725 /* calculate default added value:
726 * formula is :
727 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800728 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000729 */
Phil Reid19d857c2015-12-14 11:32:01 +0800730 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000731 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100732 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000733
734 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200735 ktime_get_real_ts64(&now);
736
737 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100738 stmmac_init_systime(priv, priv->ptpaddr,
739 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000740 }
741
742 return copy_to_user(ifr->ifr_data, &config,
743 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
744}
745
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000746/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100747 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000748 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100749 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000750 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100751 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000752 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000753static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000754{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000755 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
756 return -EOPNOTSUPP;
757
Vince Bridgers7cd01392013-12-20 11:19:34 -0600758 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200759 /* Check if adv_ts can be enabled for dwmac 4.x core */
760 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
761 priv->adv_ts = 1;
762 /* Dwmac 3.x core with extend_desc can support adv_ts */
763 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600764 priv->adv_ts = 1;
765
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200766 if (priv->dma_cap.time_stamp)
767 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600768
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200769 if (priv->adv_ts)
770 netdev_info(priv->dev,
771 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000772
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000773 priv->hwts_tx_en = 0;
774 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000775
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200776 stmmac_ptp_register(priv);
777
778 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000779}
780
781static void stmmac_release_ptp(struct stmmac_priv *priv)
782{
jpintof573c0b2017-01-09 12:35:09 +0000783 if (priv->plat->clk_ptp_ref)
784 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000785 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000786}
787
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700788/**
Joao Pinto29feff32017-03-10 18:24:56 +0000789 * stmmac_mac_flow_ctrl - Configure flow control in all queues
790 * @priv: driver private structure
791 * Description: It is used for configuring the flow control in all queues
792 */
793static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
794{
795 u32 tx_cnt = priv->plat->tx_queues_to_use;
796
Jose Abreuc10d4c82018-04-16 16:08:14 +0100797 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
798 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000799}
800
801/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100802 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100804 * Description: this is the helper called by the physical abstraction layer
805 * drivers to communicate the phy link status. According the speed and duplex
806 * this driver can invoke registered glue-logic as well.
807 * It also invoke the eee initialization because it could happen when switch
808 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 */
810static void stmmac_adjust_link(struct net_device *dev)
811{
812 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200813 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200815 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100817 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818 return;
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000821
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000823 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824
825 /* Now we make sure that we can be in full duplex mode.
826 * If not, we operate in half-duplex mode. */
827 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200828 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200829 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000830 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000832 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 priv->oldduplex = phydev->duplex;
834 }
835 /* Flow Control operation */
836 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000837 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
839 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200840 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200841 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200843 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200844 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200846 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200847 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100848 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200849 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200850 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 break;
852 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100853 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100854 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100855 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 break;
857 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100858 if (phydev->speed != SPEED_UNKNOWN)
859 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 priv->speed = phydev->speed;
861 }
862
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000863 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700864
865 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200866 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200867 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868 }
869 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200870 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200871 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100872 priv->speed = SPEED_UNKNOWN;
873 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 }
875
876 if (new_state && netif_msg_link(priv))
877 phy_print_status(phydev);
878
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100879 spin_unlock_irqrestore(&priv->lock, flags);
880
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200881 if (phydev->is_pseudo_fixed_link)
882 /* Stop PHY layer to call the hook to adjust the link in case
883 * of a switch is attached to the stmmac driver.
884 */
885 phydev->irq = PHY_IGNORE_INTERRUPT;
886 else
887 /* At this stage, init the EEE if supported.
888 * Never called in case of fixed_link.
889 */
890 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891}
892
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000893/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100894 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000895 * @priv: driver private structure
896 * Description: this is to verify if the HW supports the PCS.
897 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
898 * configured for the TBI, RTBI, or SGMII PHY interface.
899 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000900static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
901{
902 int interface = priv->plat->interface;
903
904 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900905 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
906 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
907 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100909 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200910 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900911 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100912 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200913 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000914 }
915 }
916}
917
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700918/**
919 * stmmac_init_phy - PHY initialization
920 * @dev: net device structure
921 * Description: it initializes the driver's PHY state, and attaches the PHY
922 * to the mac driver.
923 * Return value:
924 * 0 on success
925 */
926static int stmmac_init_phy(struct net_device *dev)
927{
928 struct stmmac_priv *priv = netdev_priv(dev);
929 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000930 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000931 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000932 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000933 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200934 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100935 priv->speed = SPEED_UNKNOWN;
936 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700937
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700938 if (priv->plat->phy_node) {
939 phydev = of_phy_connect(dev, priv->plat->phy_node,
940 &stmmac_adjust_link, 0, interface);
941 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200942 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
943 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000944
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700945 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
946 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100947 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100948 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700949
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700950 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
951 interface);
952 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700953
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300954 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100955 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300956 if (!phydev)
957 return -ENODEV;
958
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700959 return PTR_ERR(phydev);
960 }
961
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000962 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000963 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000964 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200965 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000966 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
967 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000968
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700969 /*
970 * Broken HW is sometimes missing the pull-up resistor on the
971 * MDIO line, which results in reads to non-existent devices returning
972 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
973 * device as well.
974 * Note: phydev->phy_id is the result of reading the UID PHY registers.
975 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700976 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700977 phy_disconnect(phydev);
978 return -ENODEV;
979 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100980
Florian Fainellic51e4242016-11-13 17:50:35 -0800981 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
982 * subsequent PHY polling, make sure we force a link transition if
983 * we have a UP/DOWN/UP transition
984 */
985 if (phydev->is_pseudo_fixed_link)
986 phydev->irq = PHY_POLL;
987
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100988 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700989 return 0;
990}
991
Joao Pinto71fedb02017-04-06 09:49:08 +0100992static void stmmac_display_rx_rings(struct stmmac_priv *priv)
993{
Joao Pinto54139cf2017-04-06 09:49:09 +0100994 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100995 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100996 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100997
Joao Pinto54139cf2017-04-06 09:49:09 +0100998 /* Display RX rings */
999 for (queue = 0; queue < rx_cnt; queue++) {
1000 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001001
Joao Pinto54139cf2017-04-06 09:49:09 +01001002 pr_info("\tRX Queue %u rings\n", queue);
1003
1004 if (priv->extend_desc)
1005 head_rx = (void *)rx_q->dma_erx;
1006 else
1007 head_rx = (void *)rx_q->dma_rx;
1008
1009 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001010 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001011 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001012}
1013
1014static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1015{
Joao Pintoce736782017-04-06 09:49:10 +01001016 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001017 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001018 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001019
Joao Pintoce736782017-04-06 09:49:10 +01001020 /* Display TX rings */
1021 for (queue = 0; queue < tx_cnt; queue++) {
1022 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001023
Joao Pintoce736782017-04-06 09:49:10 +01001024 pr_info("\tTX Queue %d rings\n", queue);
1025
1026 if (priv->extend_desc)
1027 head_tx = (void *)tx_q->dma_etx;
1028 else
1029 head_tx = (void *)tx_q->dma_tx;
1030
Jose Abreu42de0472018-04-16 16:08:12 +01001031 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001032 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001033}
1034
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001035static void stmmac_display_rings(struct stmmac_priv *priv)
1036{
Joao Pinto71fedb02017-04-06 09:49:08 +01001037 /* Display RX ring */
1038 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001039
Joao Pinto71fedb02017-04-06 09:49:08 +01001040 /* Display TX ring */
1041 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001042}
1043
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001044static int stmmac_set_bfsize(int mtu, int bufsize)
1045{
1046 int ret = bufsize;
1047
1048 if (mtu >= BUF_SIZE_4KiB)
1049 ret = BUF_SIZE_8KiB;
1050 else if (mtu >= BUF_SIZE_2KiB)
1051 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001052 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001053 ret = BUF_SIZE_2KiB;
1054 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001055 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001056
1057 return ret;
1058}
1059
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001060/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001061 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001062 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001063 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001064 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001065 * in case of both basic and extended descriptors are used.
1066 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001067static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068{
Joao Pinto54139cf2017-04-06 09:49:09 +01001069 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001070 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071
Joao Pinto71fedb02017-04-06 09:49:08 +01001072 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001073 for (i = 0; i < DMA_RX_SIZE; i++)
1074 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001075 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1076 priv->use_riwt, priv->mode,
1077 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001078 else
Jose Abreu42de0472018-04-16 16:08:12 +01001079 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1080 priv->use_riwt, priv->mode,
1081 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001082}
1083
1084/**
1085 * stmmac_clear_tx_descriptors - clear tx descriptors
1086 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001087 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001088 * Description: this function is called to clear the TX descriptors
1089 * in case of both basic and extended descriptors are used.
1090 */
Joao Pintoce736782017-04-06 09:49:10 +01001091static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001092{
Joao Pintoce736782017-04-06 09:49:10 +01001093 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001094 int i;
1095
1096 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001097 for (i = 0; i < DMA_TX_SIZE; i++)
1098 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001099 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1100 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001101 else
Jose Abreu42de0472018-04-16 16:08:12 +01001102 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1103 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104}
1105
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001106/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001107 * stmmac_clear_descriptors - clear descriptors
1108 * @priv: driver private structure
1109 * Description: this function is called to clear the TX and RX descriptors
1110 * in case of both basic and extended descriptors are used.
1111 */
1112static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1113{
Joao Pinto54139cf2017-04-06 09:49:09 +01001114 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001115 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 u32 queue;
1117
Joao Pinto71fedb02017-04-06 09:49:08 +01001118 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001119 for (queue = 0; queue < rx_queue_cnt; queue++)
1120 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001121
1122 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001123 for (queue = 0; queue < tx_queue_cnt; queue++)
1124 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001125}
1126
1127/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001128 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1129 * @priv: driver private structure
1130 * @p: descriptor pointer
1131 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001132 * @flags: gfp flag
1133 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001134 * Description: this function is called to allocate a receive buffer, perform
1135 * the DMA mapping and init the descriptor.
1136 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001139{
Joao Pinto54139cf2017-04-06 09:49:09 +01001140 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141 struct sk_buff *skb;
1142
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301143 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001144 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001145 netdev_err(priv->dev,
1146 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001147 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001148 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 rx_q->rx_skbuff[i] = skb;
1150 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151 priv->dma_buf_sz,
1152 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001153 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001154 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001155 dev_kfree_skb_any(skb);
1156 return -EINVAL;
1157 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001158
Jose Abreu68441712018-05-18 14:56:00 +01001159 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001160
Jose Abreu2c520b12018-04-16 16:08:16 +01001161 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
1162 stmmac_init_desc3(priv, p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001163
1164 return 0;
1165}
1166
Joao Pinto71fedb02017-04-06 09:49:08 +01001167/**
1168 * stmmac_free_rx_buffer - free RX dma buffers
1169 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001170 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001171 * @i: buffer index.
1172 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001173static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001174{
Joao Pinto54139cf2017-04-06 09:49:09 +01001175 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1176
1177 if (rx_q->rx_skbuff[i]) {
1178 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001179 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001180 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001181 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001182 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001183}
1184
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001185/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001186 * stmmac_free_tx_buffer - free RX dma buffers
1187 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001188 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001189 * @i: buffer index.
1190 */
Joao Pintoce736782017-04-06 09:49:10 +01001191static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001192{
Joao Pintoce736782017-04-06 09:49:10 +01001193 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1194
1195 if (tx_q->tx_skbuff_dma[i].buf) {
1196 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001197 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001198 tx_q->tx_skbuff_dma[i].buf,
1199 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001200 DMA_TO_DEVICE);
1201 else
1202 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001203 tx_q->tx_skbuff_dma[i].buf,
1204 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001205 DMA_TO_DEVICE);
1206 }
1207
Joao Pintoce736782017-04-06 09:49:10 +01001208 if (tx_q->tx_skbuff[i]) {
1209 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1210 tx_q->tx_skbuff[i] = NULL;
1211 tx_q->tx_skbuff_dma[i].buf = 0;
1212 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001213 }
1214}
1215
1216/**
1217 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001218 * @dev: net device structure
1219 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001220 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001221 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001222 * modes.
1223 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001224static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001225{
1226 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001227 u32 rx_count = priv->plat->rx_queues_to_use;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001228 int ret = -ENOMEM;
Jose Abreu2c520b12018-04-16 16:08:16 +01001229 int bfsize = 0;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001230 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001231 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001232
Jose Abreu2c520b12018-04-16 16:08:16 +01001233 bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1234 if (bfsize < 0)
1235 bfsize = 0;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001236
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001237 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001238 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001239
Vince Bridgers2618abb2014-01-20 05:39:01 -06001240 priv->dma_buf_sz = bfsize;
1241
Joao Pinto54139cf2017-04-06 09:49:09 +01001242 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001243 netif_dbg(priv, probe, priv->dev,
1244 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1245
Joao Pinto54139cf2017-04-06 09:49:09 +01001246 for (queue = 0; queue < rx_count; queue++) {
1247 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001248
Joao Pinto54139cf2017-04-06 09:49:09 +01001249 netif_dbg(priv, probe, priv->dev,
1250 "(%s) dma_rx_phy=0x%08x\n", __func__,
1251 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001252
Joao Pinto54139cf2017-04-06 09:49:09 +01001253 for (i = 0; i < DMA_RX_SIZE; i++) {
1254 struct dma_desc *p;
1255
1256 if (priv->extend_desc)
1257 p = &((rx_q->dma_erx + i)->basic);
1258 else
1259 p = rx_q->dma_rx + i;
1260
1261 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1262 queue);
1263 if (ret)
1264 goto err_init_rx_buffers;
1265
1266 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1267 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1268 (unsigned int)rx_q->rx_skbuff_dma[i]);
1269 }
1270
1271 rx_q->cur_rx = 0;
1272 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1273
1274 stmmac_clear_rx_descriptors(priv, queue);
1275
1276 /* Setup the chained descriptor addresses */
1277 if (priv->mode == STMMAC_CHAIN_MODE) {
1278 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001279 stmmac_mode_init(priv, rx_q->dma_erx,
1280 rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
Joao Pinto54139cf2017-04-06 09:49:09 +01001281 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001282 stmmac_mode_init(priv, rx_q->dma_rx,
1283 rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
Joao Pinto54139cf2017-04-06 09:49:09 +01001284 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001285 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001286
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287 buf_sz = bfsize;
1288
Joao Pinto54139cf2017-04-06 09:49:09 +01001289 return 0;
1290
1291err_init_rx_buffers:
1292 while (queue >= 0) {
1293 while (--i >= 0)
1294 stmmac_free_rx_buffer(priv, queue, i);
1295
1296 if (queue == 0)
1297 break;
1298
1299 i = DMA_RX_SIZE;
1300 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001301 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001302
Joao Pinto71fedb02017-04-06 09:49:08 +01001303 return ret;
1304}
1305
1306/**
1307 * init_dma_tx_desc_rings - init the TX descriptor rings
1308 * @dev: net device structure.
1309 * Description: this function initializes the DMA TX descriptors
1310 * and allocates the socket buffers. It supports the chained and ring
1311 * modes.
1312 */
1313static int init_dma_tx_desc_rings(struct net_device *dev)
1314{
1315 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001316 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1317 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001318 int i;
1319
Joao Pintoce736782017-04-06 09:49:10 +01001320 for (queue = 0; queue < tx_queue_cnt; queue++) {
1321 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001322
Joao Pintoce736782017-04-06 09:49:10 +01001323 netif_dbg(priv, probe, priv->dev,
1324 "(%s) dma_tx_phy=0x%08x\n", __func__,
1325 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001326
Joao Pintoce736782017-04-06 09:49:10 +01001327 /* Setup the chained descriptor addresses */
1328 if (priv->mode == STMMAC_CHAIN_MODE) {
1329 if (priv->extend_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01001330 stmmac_mode_init(priv, tx_q->dma_etx,
1331 tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
Joao Pintoce736782017-04-06 09:49:10 +01001332 else
Jose Abreu2c520b12018-04-16 16:08:16 +01001333 stmmac_mode_init(priv, tx_q->dma_tx,
1334 tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001335 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001336
Joao Pintoce736782017-04-06 09:49:10 +01001337 for (i = 0; i < DMA_TX_SIZE; i++) {
1338 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001339 if (priv->extend_desc)
1340 p = &((tx_q->dma_etx + i)->basic);
1341 else
1342 p = tx_q->dma_tx + i;
1343
1344 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1345 p->des0 = 0;
1346 p->des1 = 0;
1347 p->des2 = 0;
1348 p->des3 = 0;
1349 } else {
1350 p->des2 = 0;
1351 }
1352
1353 tx_q->tx_skbuff_dma[i].buf = 0;
1354 tx_q->tx_skbuff_dma[i].map_as_page = false;
1355 tx_q->tx_skbuff_dma[i].len = 0;
1356 tx_q->tx_skbuff_dma[i].last_segment = false;
1357 tx_q->tx_skbuff[i] = NULL;
1358 }
1359
1360 tx_q->dirty_tx = 0;
1361 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001362 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001363
Joao Pintoc22a3f42017-04-06 09:49:11 +01001364 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1365 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001366
Joao Pinto71fedb02017-04-06 09:49:08 +01001367 return 0;
1368}
1369
1370/**
1371 * init_dma_desc_rings - init the RX/TX descriptor rings
1372 * @dev: net device structure
1373 * @flags: gfp flag.
1374 * Description: this function initializes the DMA RX/TX descriptors
1375 * and allocates the socket buffers. It supports the chained and ring
1376 * modes.
1377 */
1378static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1379{
1380 struct stmmac_priv *priv = netdev_priv(dev);
1381 int ret;
1382
1383 ret = init_dma_rx_desc_rings(dev, flags);
1384 if (ret)
1385 return ret;
1386
1387 ret = init_dma_tx_desc_rings(dev);
1388
LABBE Corentin5bacd772017-03-29 07:05:40 +02001389 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001391 if (netif_msg_hw(priv))
1392 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001393
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001394 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395}
1396
Joao Pinto71fedb02017-04-06 09:49:08 +01001397/**
1398 * dma_free_rx_skbufs - free RX dma buffers
1399 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001400 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001401 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001402static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403{
1404 int i;
1405
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001406 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001407 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408}
1409
Joao Pinto71fedb02017-04-06 09:49:08 +01001410/**
1411 * dma_free_tx_skbufs - free TX dma buffers
1412 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001413 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001414 */
Joao Pintoce736782017-04-06 09:49:10 +01001415static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416{
1417 int i;
1418
Joao Pinto71fedb02017-04-06 09:49:08 +01001419 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001420 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421}
1422
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001423/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001424 * free_dma_rx_desc_resources - free RX dma desc resources
1425 * @priv: private structure
1426 */
1427static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1428{
1429 u32 rx_count = priv->plat->rx_queues_to_use;
1430 u32 queue;
1431
1432 /* Free RX queue resources */
1433 for (queue = 0; queue < rx_count; queue++) {
1434 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1435
1436 /* Release the DMA RX socket buffers */
1437 dma_free_rx_skbufs(priv, queue);
1438
1439 /* Free DMA regions of consistent memory previously allocated */
1440 if (!priv->extend_desc)
1441 dma_free_coherent(priv->device,
1442 DMA_RX_SIZE * sizeof(struct dma_desc),
1443 rx_q->dma_rx, rx_q->dma_rx_phy);
1444 else
1445 dma_free_coherent(priv->device, DMA_RX_SIZE *
1446 sizeof(struct dma_extended_desc),
1447 rx_q->dma_erx, rx_q->dma_rx_phy);
1448
1449 kfree(rx_q->rx_skbuff_dma);
1450 kfree(rx_q->rx_skbuff);
1451 }
1452}
1453
1454/**
Joao Pintoce736782017-04-06 09:49:10 +01001455 * free_dma_tx_desc_resources - free TX dma desc resources
1456 * @priv: private structure
1457 */
1458static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1459{
1460 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001461 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001462
1463 /* Free TX queue resources */
1464 for (queue = 0; queue < tx_count; queue++) {
1465 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1466
1467 /* Release the DMA TX socket buffers */
1468 dma_free_tx_skbufs(priv, queue);
1469
1470 /* Free DMA regions of consistent memory previously allocated */
1471 if (!priv->extend_desc)
1472 dma_free_coherent(priv->device,
1473 DMA_TX_SIZE * sizeof(struct dma_desc),
1474 tx_q->dma_tx, tx_q->dma_tx_phy);
1475 else
1476 dma_free_coherent(priv->device, DMA_TX_SIZE *
1477 sizeof(struct dma_extended_desc),
1478 tx_q->dma_etx, tx_q->dma_tx_phy);
1479
1480 kfree(tx_q->tx_skbuff_dma);
1481 kfree(tx_q->tx_skbuff);
1482 }
1483}
1484
1485/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001486 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001487 * @priv: private structure
1488 * Description: according to which descriptor can be used (extend or basic)
1489 * this function allocates the resources for TX and RX paths. In case of
1490 * reception, for example, it pre-allocated the RX socket buffer in order to
1491 * allow zero-copy mechanism.
1492 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001493static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001494{
Joao Pinto54139cf2017-04-06 09:49:09 +01001495 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001496 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001497 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001498
Joao Pinto54139cf2017-04-06 09:49:09 +01001499 /* RX queues buffers and DMA */
1500 for (queue = 0; queue < rx_count; queue++) {
1501 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001502
Joao Pinto54139cf2017-04-06 09:49:09 +01001503 rx_q->queue_index = queue;
1504 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001505
Joao Pinto54139cf2017-04-06 09:49:09 +01001506 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1507 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001508 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001509 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001510 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001511
1512 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1513 sizeof(struct sk_buff *),
1514 GFP_KERNEL);
1515 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001516 goto err_dma;
1517
Joao Pinto54139cf2017-04-06 09:49:09 +01001518 if (priv->extend_desc) {
1519 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1520 DMA_RX_SIZE *
1521 sizeof(struct
1522 dma_extended_desc),
1523 &rx_q->dma_rx_phy,
1524 GFP_KERNEL);
1525 if (!rx_q->dma_erx)
1526 goto err_dma;
1527
1528 } else {
1529 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1530 DMA_RX_SIZE *
1531 sizeof(struct
1532 dma_desc),
1533 &rx_q->dma_rx_phy,
1534 GFP_KERNEL);
1535 if (!rx_q->dma_rx)
1536 goto err_dma;
1537 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001538 }
1539
1540 return 0;
1541
1542err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001543 free_dma_rx_desc_resources(priv);
1544
Joao Pinto71fedb02017-04-06 09:49:08 +01001545 return ret;
1546}
1547
1548/**
1549 * alloc_dma_tx_desc_resources - alloc TX resources.
1550 * @priv: private structure
1551 * Description: according to which descriptor can be used (extend or basic)
1552 * this function allocates the resources for TX and RX paths. In case of
1553 * reception, for example, it pre-allocated the RX socket buffer in order to
1554 * allow zero-copy mechanism.
1555 */
1556static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1557{
Joao Pintoce736782017-04-06 09:49:10 +01001558 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001559 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001560 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001561
Joao Pintoce736782017-04-06 09:49:10 +01001562 /* TX queues buffers and DMA */
1563 for (queue = 0; queue < tx_count; queue++) {
1564 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001565
Joao Pintoce736782017-04-06 09:49:10 +01001566 tx_q->queue_index = queue;
1567 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001568
Joao Pintoce736782017-04-06 09:49:10 +01001569 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1570 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001571 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001572 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001573 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001574
1575 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1576 sizeof(struct sk_buff *),
1577 GFP_KERNEL);
1578 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001579 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001580
1581 if (priv->extend_desc) {
1582 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1583 DMA_TX_SIZE *
1584 sizeof(struct
1585 dma_extended_desc),
1586 &tx_q->dma_tx_phy,
1587 GFP_KERNEL);
1588 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001589 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001590 } else {
1591 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1592 DMA_TX_SIZE *
1593 sizeof(struct
1594 dma_desc),
1595 &tx_q->dma_tx_phy,
1596 GFP_KERNEL);
1597 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001598 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001599 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001600 }
1601
1602 return 0;
1603
Christophe Jaillet62242262017-07-08 09:46:54 +02001604err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001605 free_dma_tx_desc_resources(priv);
1606
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001607 return ret;
1608}
1609
Joao Pinto71fedb02017-04-06 09:49:08 +01001610/**
1611 * alloc_dma_desc_resources - alloc TX/RX resources.
1612 * @priv: private structure
1613 * Description: according to which descriptor can be used (extend or basic)
1614 * this function allocates the resources for TX and RX paths. In case of
1615 * reception, for example, it pre-allocated the RX socket buffer in order to
1616 * allow zero-copy mechanism.
1617 */
1618static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001619{
Joao Pinto54139cf2017-04-06 09:49:09 +01001620 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001621 int ret = alloc_dma_rx_desc_resources(priv);
1622
1623 if (ret)
1624 return ret;
1625
1626 ret = alloc_dma_tx_desc_resources(priv);
1627
1628 return ret;
1629}
1630
1631/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001632 * free_dma_desc_resources - free dma desc resources
1633 * @priv: private structure
1634 */
1635static void free_dma_desc_resources(struct stmmac_priv *priv)
1636{
1637 /* Release the DMA RX socket buffers */
1638 free_dma_rx_desc_resources(priv);
1639
1640 /* Release the DMA TX socket buffers */
1641 free_dma_tx_desc_resources(priv);
1642}
1643
1644/**
jpinto9eb12472016-12-28 12:57:48 +00001645 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1646 * @priv: driver private structure
1647 * Description: It is used for enabling the rx queues in the MAC
1648 */
1649static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1650{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001651 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1652 int queue;
1653 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001654
Joao Pinto4f6046f2017-03-10 18:24:54 +00001655 for (queue = 0; queue < rx_queues_count; queue++) {
1656 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001657 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001658 }
jpinto9eb12472016-12-28 12:57:48 +00001659}
1660
1661/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001662 * stmmac_start_rx_dma - start RX DMA channel
1663 * @priv: driver private structure
1664 * @chan: RX channel index
1665 * Description:
1666 * This starts a RX DMA channel
1667 */
1668static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1669{
1670 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001671 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001672}
1673
1674/**
1675 * stmmac_start_tx_dma - start TX DMA channel
1676 * @priv: driver private structure
1677 * @chan: TX channel index
1678 * Description:
1679 * This starts a TX DMA channel
1680 */
1681static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1682{
1683 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001684 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001685}
1686
1687/**
1688 * stmmac_stop_rx_dma - stop RX DMA channel
1689 * @priv: driver private structure
1690 * @chan: RX channel index
1691 * Description:
1692 * This stops a RX DMA channel
1693 */
1694static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1695{
1696 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001697 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001698}
1699
1700/**
1701 * stmmac_stop_tx_dma - stop TX DMA channel
1702 * @priv: driver private structure
1703 * @chan: TX channel index
1704 * Description:
1705 * This stops a TX DMA channel
1706 */
1707static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1708{
1709 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001710 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001711}
1712
1713/**
1714 * stmmac_start_all_dma - start all RX and TX DMA channels
1715 * @priv: driver private structure
1716 * Description:
1717 * This starts all the RX and TX DMA channels
1718 */
1719static void stmmac_start_all_dma(struct stmmac_priv *priv)
1720{
1721 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1722 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1723 u32 chan = 0;
1724
1725 for (chan = 0; chan < rx_channels_count; chan++)
1726 stmmac_start_rx_dma(priv, chan);
1727
1728 for (chan = 0; chan < tx_channels_count; chan++)
1729 stmmac_start_tx_dma(priv, chan);
1730}
1731
1732/**
1733 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1734 * @priv: driver private structure
1735 * Description:
1736 * This stops the RX and TX DMA channels
1737 */
1738static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1739{
1740 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1741 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1742 u32 chan = 0;
1743
1744 for (chan = 0; chan < rx_channels_count; chan++)
1745 stmmac_stop_rx_dma(priv, chan);
1746
1747 for (chan = 0; chan < tx_channels_count; chan++)
1748 stmmac_stop_tx_dma(priv, chan);
1749}
1750
1751/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001752 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001753 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001754 * Description: it is used for configuring the DMA operation mode register in
1755 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001756 */
1757static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1758{
Joao Pinto6deee222017-03-15 11:04:45 +00001759 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1760 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001761 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001762 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001763 u32 txmode = 0;
1764 u32 rxmode = 0;
1765 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001766 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001767
Thierry Reding11fbf812017-03-10 17:34:58 +01001768 if (rxfifosz == 0)
1769 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001770 if (txfifosz == 0)
1771 txfifosz = priv->dma_cap.tx_fifo_size;
1772
1773 /* Adjust for real per queue fifo size */
1774 rxfifosz /= rx_channels_count;
1775 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001776
Joao Pinto6deee222017-03-15 11:04:45 +00001777 if (priv->plat->force_thresh_dma_mode) {
1778 txmode = tc;
1779 rxmode = tc;
1780 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001781 /*
1782 * In case of GMAC, SF mode can be enabled
1783 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001784 * 1) TX COE if actually supported
1785 * 2) There is no bugged Jumbo frame support
1786 * that needs to not insert csum in the TDES.
1787 */
Joao Pinto6deee222017-03-15 11:04:45 +00001788 txmode = SF_DMA_MODE;
1789 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001790 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001791 } else {
1792 txmode = tc;
1793 rxmode = SF_DMA_MODE;
1794 }
1795
1796 /* configure all channels */
1797 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001798 for (chan = 0; chan < rx_channels_count; chan++) {
1799 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001800
Jose Abreua4e887f2018-04-16 16:08:13 +01001801 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1802 rxfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001803 }
1804
1805 for (chan = 0; chan < tx_channels_count; chan++) {
1806 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1807
Jose Abreua4e887f2018-04-16 16:08:13 +01001808 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1809 txfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001810 }
Joao Pinto6deee222017-03-15 11:04:45 +00001811 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001812 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001813 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001814}
1815
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001816/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001817 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001818 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001819 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001820 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821 */
Joao Pintoce736782017-04-06 09:49:10 +01001822static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001823{
Joao Pintoce736782017-04-06 09:49:10 +01001824 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001825 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001826 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001827
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001828 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001829
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001830 priv->xstats.tx_clean++;
1831
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001832 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001833 while (entry != tx_q->cur_tx) {
1834 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001835 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001836 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001837
1838 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001839 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001840 else
Joao Pintoce736782017-04-06 09:49:10 +01001841 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001842
Jose Abreu42de0472018-04-16 16:08:12 +01001843 status = stmmac_tx_status(priv, &priv->dev->stats,
1844 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001845 /* Check if the descriptor is owned by the DMA */
1846 if (unlikely(status & tx_dma_own))
1847 break;
1848
Niklas Cassela6b25da2018-02-26 22:47:08 +01001849 /* Make sure descriptor fields are read after reading
1850 * the own bit.
1851 */
1852 dma_rmb();
1853
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001854 /* Just consider the last segment and ...*/
1855 if (likely(!(status & tx_not_ls))) {
1856 /* ... verify the status error condition */
1857 if (unlikely(status & tx_err)) {
1858 priv->dev->stats.tx_errors++;
1859 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001860 priv->dev->stats.tx_packets++;
1861 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001862 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001863 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001864 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001865
Joao Pintoce736782017-04-06 09:49:10 +01001866 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1867 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001868 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001869 tx_q->tx_skbuff_dma[entry].buf,
1870 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001871 DMA_TO_DEVICE);
1872 else
1873 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001874 tx_q->tx_skbuff_dma[entry].buf,
1875 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001876 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001877 tx_q->tx_skbuff_dma[entry].buf = 0;
1878 tx_q->tx_skbuff_dma[entry].len = 0;
1879 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001880 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001881
Jose Abreu2c520b12018-04-16 16:08:16 +01001882 stmmac_clean_desc3(priv, tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001883
Joao Pintoce736782017-04-06 09:49:10 +01001884 tx_q->tx_skbuff_dma[entry].last_segment = false;
1885 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886
1887 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001888 pkts_compl++;
1889 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001890 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001891 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001892 }
1893
Jose Abreu42de0472018-04-16 16:08:12 +01001894 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001896 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001897 }
Joao Pintoce736782017-04-06 09:49:10 +01001898 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001899
Joao Pintoc22a3f42017-04-06 09:49:11 +01001900 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1901 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001902
Joao Pintoc22a3f42017-04-06 09:49:11 +01001903 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1904 queue))) &&
1905 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1906
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001907 netif_dbg(priv, tx_done, priv->dev,
1908 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001909 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001910 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001911
1912 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1913 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001914 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001915 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001916 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001917}
1918
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001919/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001920 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001921 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001922 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001923 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001924 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001926static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001927{
Joao Pintoce736782017-04-06 09:49:10 +01001928 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001929 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001930
Joao Pintoc22a3f42017-04-06 09:49:11 +01001931 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932
Joao Pintoae4f0d42017-03-15 11:04:47 +00001933 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001934 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001935 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001936 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001937 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1938 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001939 else
Jose Abreu42de0472018-04-16 16:08:12 +01001940 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1941 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001942 tx_q->dirty_tx = 0;
1943 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001944 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001945 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001946 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001947
1948 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001949 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001950}
1951
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001952/**
Joao Pinto6deee222017-03-15 11:04:45 +00001953 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1954 * @priv: driver private structure
1955 * @txmode: TX operating mode
1956 * @rxmode: RX operating mode
1957 * @chan: channel index
1958 * Description: it is used for configuring of the DMA operation mode in
1959 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1960 * mode.
1961 */
1962static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1963 u32 rxmode, u32 chan)
1964{
Jose Abreua0daae12017-10-13 10:58:37 +01001965 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1966 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001967 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1968 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001969 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001970 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001971
1972 if (rxfifosz == 0)
1973 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001974 if (txfifosz == 0)
1975 txfifosz = priv->dma_cap.tx_fifo_size;
1976
1977 /* Adjust for real per queue fifo size */
1978 rxfifosz /= rx_channels_count;
1979 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001980
1981 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua4e887f2018-04-16 16:08:13 +01001982 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz,
1983 rxqmode);
1984 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz,
1985 txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001986 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001987 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001988 }
1989}
1990
Jose Abreu8bf993a2018-03-29 10:40:19 +01001991static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
1992{
Jose Abreuc10d4c82018-04-16 16:08:14 +01001993 int ret = false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01001994
1995 /* Safety features are only available in cores >= 5.10 */
1996 if (priv->synopsys_id < DWMAC_CORE_5_10)
1997 return ret;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001998 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
1999 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
2000 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002001 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01002002 return true;
2003 }
2004
2005 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002006}
2007
Joao Pinto6deee222017-03-15 11:04:45 +00002008/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002009 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002010 * @priv: driver private structure
2011 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002012 * It calls the dwmac dma routine and schedule poll method in case of some
2013 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002014 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002015static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002016{
Joao Pintod62a1072017-03-15 11:04:49 +00002017 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002018 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2019 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2020 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002021 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002022 bool poll_scheduled = false;
Kees Cook8ac60ff2018-05-01 14:01:30 -07002023 int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)];
2024
2025 /* Make sure we never check beyond our status buffer. */
2026 if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status)))
2027 channels_to_check = ARRAY_SIZE(status);
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002028
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002029 /* Each DMA channel can be used for rx and tx simultaneously, yet
2030 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2031 * stmmac_channel struct.
2032 * Because of this, stmmac_poll currently checks (and possibly wakes)
2033 * all tx queues rather than just a single tx queue.
2034 */
2035 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002036 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2037 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002038
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002039 for (chan = 0; chan < rx_channel_count; chan++) {
2040 if (likely(status[chan] & handle_rx)) {
2041 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2042
Joao Pintoc22a3f42017-04-06 09:49:11 +01002043 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002044 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002045 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002046 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002047 }
2048 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002049 }
Joao Pintod62a1072017-03-15 11:04:49 +00002050
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002051 /* If we scheduled poll, we already know that tx queues will be checked.
2052 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2053 * completed transmission, if so, call stmmac_poll (once).
2054 */
2055 if (!poll_scheduled) {
2056 for (chan = 0; chan < tx_channel_count; chan++) {
2057 if (status[chan] & handle_tx) {
2058 /* It doesn't matter what rx queue we choose
2059 * here. We use 0 since it always exists.
2060 */
2061 struct stmmac_rx_queue *rx_q =
2062 &priv->rx_queue[0];
2063
2064 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002065 stmmac_disable_dma_irq(priv,
2066 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002067 __napi_schedule(&rx_q->napi);
2068 }
2069 break;
2070 }
2071 }
2072 }
2073
2074 for (chan = 0; chan < tx_channel_count; chan++) {
2075 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002076 /* Try to bump up the dma threshold on this failure */
2077 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2078 (tc <= 256)) {
2079 tc += 64;
2080 if (priv->plat->force_thresh_dma_mode)
2081 stmmac_set_dma_operation_mode(priv,
2082 tc,
2083 tc,
2084 chan);
2085 else
2086 stmmac_set_dma_operation_mode(priv,
2087 tc,
2088 SF_DMA_MODE,
2089 chan);
2090 priv->xstats.threshold = tc;
2091 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002092 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002093 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002094 }
2095 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002096}
2097
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002098/**
2099 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2100 * @priv: driver private structure
2101 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2102 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002103static void stmmac_mmc_setup(struct stmmac_priv *priv)
2104{
2105 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002106 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002107
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002108 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2109 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002110 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002111 } else {
2112 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002113 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002114 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002115
2116 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002117
2118 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002119 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002120 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2121 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002122 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002123}
2124
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002125/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002126 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002127 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002128 * Description:
2129 * new GMAC chip generations have a new register to indicate the
2130 * presence of the optional feature/functions.
2131 * This can be also used to override the value passed through the
2132 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002133 */
2134static int stmmac_get_hw_features(struct stmmac_priv *priv)
2135{
Jose Abreua4e887f2018-04-16 16:08:13 +01002136 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002137}
2138
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002139/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002140 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002141 * @priv: driver private structure
2142 * Description:
2143 * it is to verify if the MAC address is valid, in case of failures it
2144 * generates a random MAC address
2145 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002146static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2147{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002148 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002149 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002150 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002151 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002152 netdev_info(priv->dev, "device MAC address %pM\n",
2153 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002154 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002155}
2156
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002157/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002158 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002159 * @priv: driver private structure
2160 * Description:
2161 * It inits the DMA invoking the specific MAC/GMAC callback.
2162 * Some DMA parameters can be passed from the platform;
2163 * in case of these are not passed a default is kept for the MAC or GMAC.
2164 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002165static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2166{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002167 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2168 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002169 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002170 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002171 u32 dummy_dma_rx_phy = 0;
2172 u32 dummy_dma_tx_phy = 0;
2173 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002174 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002175 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002176
Niklas Cassela332e2f2016-12-07 15:20:05 +01002177 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2178 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002179 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002180 }
2181
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002182 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2183 atds = 1;
2184
Jose Abreua4e887f2018-04-16 16:08:13 +01002185 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002186 if (ret) {
2187 dev_err(priv->device, "Failed to reset the dma\n");
2188 return ret;
2189 }
2190
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002191 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002192 /* DMA Configuration */
Jose Abreua4e887f2018-04-16 16:08:13 +01002193 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2194 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002195
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002196 /* DMA RX Channel Configuration */
2197 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002198 rx_q = &priv->rx_queue[chan];
2199
Jose Abreua4e887f2018-04-16 16:08:13 +01002200 stmmac_init_rx_chan(priv, priv->ioaddr,
2201 priv->plat->dma_cfg, rx_q->dma_rx_phy,
2202 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002203
Joao Pinto54139cf2017-04-06 09:49:09 +01002204 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002205 (DMA_RX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002206 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2207 rx_q->rx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002208 }
2209
2210 /* DMA TX Channel Configuration */
2211 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002212 tx_q = &priv->tx_queue[chan];
2213
Jose Abreua4e887f2018-04-16 16:08:13 +01002214 stmmac_init_chan(priv, priv->ioaddr,
2215 priv->plat->dma_cfg, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002216
Jose Abreua4e887f2018-04-16 16:08:13 +01002217 stmmac_init_tx_chan(priv, priv->ioaddr,
2218 priv->plat->dma_cfg, tx_q->dma_tx_phy,
2219 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002220
Joao Pintoce736782017-04-06 09:49:10 +01002221 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002222 (DMA_TX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002223 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2224 tx_q->tx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002225 }
2226 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002227 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002228 tx_q = &priv->tx_queue[chan];
Jose Abreua4e887f2018-04-16 16:08:13 +01002229 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2230 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002231 }
2232
Jose Abreua4e887f2018-04-16 16:08:13 +01002233 if (priv->plat->axi)
2234 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002235
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002236 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002237}
2238
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002239/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002240 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002241 * @data: data pointer
2242 * Description:
2243 * This is the timer handler to directly invoke the stmmac_tx_clean.
2244 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002245static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002246{
Kees Cooke99e88a2017-10-16 14:43:17 -07002247 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002248 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2249 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002250
Joao Pintoce736782017-04-06 09:49:10 +01002251 /* let's scan all the tx queues */
2252 for (queue = 0; queue < tx_queues_count; queue++)
2253 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002254}
2255
2256/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002257 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002258 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002259 * Description:
2260 * This inits the transmit coalesce parameters: i.e. timer rate,
2261 * timer handler and default threshold used for enabling the
2262 * interrupt on completion bit.
2263 */
2264static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2265{
2266 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2267 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002268 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002269 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002270 add_timer(&priv->txtimer);
2271}
2272
Joao Pinto4854ab92017-03-15 11:04:51 +00002273static void stmmac_set_rings_length(struct stmmac_priv *priv)
2274{
2275 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2276 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2277 u32 chan;
2278
2279 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002280 for (chan = 0; chan < tx_channels_count; chan++)
2281 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2282 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002283
2284 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002285 for (chan = 0; chan < rx_channels_count; chan++)
2286 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2287 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002288}
2289
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002290/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002291 * stmmac_set_tx_queue_weight - Set TX queue weight
2292 * @priv: driver private structure
2293 * Description: It is used for setting TX queues weight
2294 */
2295static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2296{
2297 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2298 u32 weight;
2299 u32 queue;
2300
2301 for (queue = 0; queue < tx_queues_count; queue++) {
2302 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002303 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002304 }
2305}
2306
2307/**
Joao Pinto19d91872017-03-10 18:24:59 +00002308 * stmmac_configure_cbs - Configure CBS in TX queue
2309 * @priv: driver private structure
2310 * Description: It is used for configuring CBS in AVB TX queues
2311 */
2312static void stmmac_configure_cbs(struct stmmac_priv *priv)
2313{
2314 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2315 u32 mode_to_use;
2316 u32 queue;
2317
Joao Pinto44781fe2017-03-31 14:22:02 +01002318 /* queue 0 is reserved for legacy traffic */
2319 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002320 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2321 if (mode_to_use == MTL_QUEUE_DCB)
2322 continue;
2323
Jose Abreuc10d4c82018-04-16 16:08:14 +01002324 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002325 priv->plat->tx_queues_cfg[queue].send_slope,
2326 priv->plat->tx_queues_cfg[queue].idle_slope,
2327 priv->plat->tx_queues_cfg[queue].high_credit,
2328 priv->plat->tx_queues_cfg[queue].low_credit,
2329 queue);
2330 }
2331}
2332
2333/**
Joao Pintod43042f2017-03-10 18:24:55 +00002334 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2335 * @priv: driver private structure
2336 * Description: It is used for mapping RX queues to RX dma channels
2337 */
2338static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2339{
2340 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2341 u32 queue;
2342 u32 chan;
2343
2344 for (queue = 0; queue < rx_queues_count; queue++) {
2345 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002346 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002347 }
2348}
2349
2350/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002351 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2352 * @priv: driver private structure
2353 * Description: It is used for configuring the RX Queue Priority
2354 */
2355static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2356{
2357 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2358 u32 queue;
2359 u32 prio;
2360
2361 for (queue = 0; queue < rx_queues_count; queue++) {
2362 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2363 continue;
2364
2365 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002366 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002367 }
2368}
2369
2370/**
2371 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2372 * @priv: driver private structure
2373 * Description: It is used for configuring the TX Queue Priority
2374 */
2375static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2376{
2377 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2378 u32 queue;
2379 u32 prio;
2380
2381 for (queue = 0; queue < tx_queues_count; queue++) {
2382 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2383 continue;
2384
2385 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002386 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002387 }
2388}
2389
2390/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002391 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2392 * @priv: driver private structure
2393 * Description: It is used for configuring the RX queue routing
2394 */
2395static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2396{
2397 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2398 u32 queue;
2399 u8 packet;
2400
2401 for (queue = 0; queue < rx_queues_count; queue++) {
2402 /* no specific packet type routing specified for the queue */
2403 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2404 continue;
2405
2406 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002407 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002408 }
2409}
2410
2411/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002412 * stmmac_mtl_configuration - Configure MTL
2413 * @priv: driver private structure
2414 * Description: It is used for configurring MTL
2415 */
2416static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2417{
2418 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2419 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2420
Jose Abreuc10d4c82018-04-16 16:08:14 +01002421 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002422 stmmac_set_tx_queue_weight(priv);
2423
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002424 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002425 if (rx_queues_count > 1)
2426 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2427 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002428
2429 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002430 if (tx_queues_count > 1)
2431 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2432 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002433
Joao Pinto19d91872017-03-10 18:24:59 +00002434 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002435 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002436 stmmac_configure_cbs(priv);
2437
Joao Pintod43042f2017-03-10 18:24:55 +00002438 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002439 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002440
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002441 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002442 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002443
Joao Pintoa8f51022017-03-17 16:11:06 +00002444 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002445 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002446 stmmac_mac_config_rx_queues_prio(priv);
2447
2448 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002449 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002450 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002451
2452 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002453 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002454 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002455}
2456
Jose Abreu8bf993a2018-03-29 10:40:19 +01002457static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2458{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002459 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002460 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002461 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002462 } else {
2463 netdev_info(priv->dev, "No Safety Features support found\n");
2464 }
2465}
2466
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002467/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002468 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002469 * @dev : pointer to the device structure.
2470 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002471 * this is the main function to setup the HW in a usable state because the
2472 * dma engine is reset, the core registers are configured (e.g. AXI,
2473 * Checksum features, timers). The DMA is ready to start receiving and
2474 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002475 * Return value:
2476 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2477 * file on failure.
2478 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002479static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002480{
2481 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002482 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002483 u32 tx_cnt = priv->plat->tx_queues_to_use;
2484 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002485 int ret;
2486
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002487 /* DMA initialization and SW reset */
2488 ret = stmmac_init_dma_engine(priv);
2489 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002490 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2491 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002492 return ret;
2493 }
2494
2495 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002496 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002497
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002498 /* PS and related bits will be programmed according to the speed */
2499 if (priv->hw->pcs) {
2500 int speed = priv->plat->mac_port_sel_speed;
2501
2502 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2503 (speed == SPEED_1000)) {
2504 priv->hw->ps = speed;
2505 } else {
2506 dev_warn(priv->device, "invalid port speed\n");
2507 priv->hw->ps = 0;
2508 }
2509 }
2510
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002511 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002512 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002513
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002514 /* Initialize MTL*/
2515 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2516 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002517
Jose Abreu8bf993a2018-03-29 10:40:19 +01002518 /* Initialize Safety Features */
2519 if (priv->synopsys_id >= DWMAC_CORE_5_10)
2520 stmmac_safety_feat_configuration(priv);
2521
Jose Abreuc10d4c82018-04-16 16:08:14 +01002522 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002523 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002524 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002525 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002526 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002527 }
2528
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002529 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002530 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002531
Joao Pintob4f0a662017-03-22 11:56:05 +00002532 /* Set the HW DMA mode and the COE */
2533 stmmac_dma_operation_mode(priv);
2534
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002535 stmmac_mmc_setup(priv);
2536
Huacai Chenfe1319292014-12-19 22:38:18 +08002537 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002538 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2539 if (ret < 0)
2540 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2541
Huacai Chenfe1319292014-12-19 22:38:18 +08002542 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002543 if (ret == -EOPNOTSUPP)
2544 netdev_warn(priv->dev, "PTP not supported by HW\n");
2545 else if (ret)
2546 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002547 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002548
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002549#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002550 ret = stmmac_init_fs(dev);
2551 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002552 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2553 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002554#endif
2555 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002556 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002557
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002558 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2559
Jose Abreua4e887f2018-04-16 16:08:13 +01002560 if (priv->use_riwt) {
2561 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2562 if (!ret)
2563 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002564 }
2565
Jose Abreuc10d4c82018-04-16 16:08:14 +01002566 if (priv->hw->pcs)
2567 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002568
Joao Pinto4854ab92017-03-15 11:04:51 +00002569 /* set TX and RX rings length */
2570 stmmac_set_rings_length(priv);
2571
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002572 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002573 if (priv->tso) {
2574 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002575 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002576 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002577
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002578 return 0;
2579}
2580
Thierry Redingc66f6c32017-03-10 17:34:55 +01002581static void stmmac_hw_teardown(struct net_device *dev)
2582{
2583 struct stmmac_priv *priv = netdev_priv(dev);
2584
2585 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2586}
2587
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002588/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002589 * stmmac_open - open entry point of the driver
2590 * @dev : pointer to the device structure.
2591 * Description:
2592 * This function is the open entry point of the driver.
2593 * Return value:
2594 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2595 * file on failure.
2596 */
2597static int stmmac_open(struct net_device *dev)
2598{
2599 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002600 int ret;
2601
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002602 stmmac_check_ether_addr(priv);
2603
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002604 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2605 priv->hw->pcs != STMMAC_PCS_TBI &&
2606 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002607 ret = stmmac_init_phy(dev);
2608 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002609 netdev_err(priv->dev,
2610 "%s: Cannot attach to PHY (error: %d)\n",
2611 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002612 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002613 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002614 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002615
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002616 /* Extra statistics */
2617 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2618 priv->xstats.threshold = tc;
2619
LABBE Corentin5bacd772017-03-29 07:05:40 +02002620 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002621 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002622
LABBE Corentin5bacd772017-03-29 07:05:40 +02002623 ret = alloc_dma_desc_resources(priv);
2624 if (ret < 0) {
2625 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2626 __func__);
2627 goto dma_desc_error;
2628 }
2629
2630 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2631 if (ret < 0) {
2632 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2633 __func__);
2634 goto init_error;
2635 }
2636
Huacai Chenfe1319292014-12-19 22:38:18 +08002637 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002638 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002639 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002640 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002641 }
2642
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002643 stmmac_init_tx_coalesce(priv);
2644
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002645 if (dev->phydev)
2646 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002647
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002648 /* Request the IRQ lines */
2649 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002650 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002651 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002652 netdev_err(priv->dev,
2653 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2654 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002655 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002656 }
2657
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002658 /* Request the Wake IRQ in case of another line is used for WoL */
2659 if (priv->wol_irq != dev->irq) {
2660 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2661 IRQF_SHARED, dev->name, dev);
2662 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002663 netdev_err(priv->dev,
2664 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2665 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002666 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002667 }
2668 }
2669
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002670 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002671 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002672 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2673 dev->name, dev);
2674 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002675 netdev_err(priv->dev,
2676 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2677 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002678 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002679 }
2680 }
2681
Joao Pintoc22a3f42017-04-06 09:49:11 +01002682 stmmac_enable_all_queues(priv);
2683 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002684
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002685 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002686
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002687lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002688 if (priv->wol_irq != dev->irq)
2689 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002690wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002691 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002692irq_error:
2693 if (dev->phydev)
2694 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002695
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002696 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002697 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002698init_error:
2699 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002700dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002701 if (dev->phydev)
2702 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002703
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002704 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002705}
2706
2707/**
2708 * stmmac_release - close entry point of the driver
2709 * @dev : device pointer.
2710 * Description:
2711 * This is the stop entry point of the driver.
2712 */
2713static int stmmac_release(struct net_device *dev)
2714{
2715 struct stmmac_priv *priv = netdev_priv(dev);
2716
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002717 if (priv->eee_enabled)
2718 del_timer_sync(&priv->eee_ctrl_timer);
2719
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002720 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002721 if (dev->phydev) {
2722 phy_stop(dev->phydev);
2723 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002724 }
2725
Joao Pintoc22a3f42017-04-06 09:49:11 +01002726 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002727
Joao Pintoc22a3f42017-04-06 09:49:11 +01002728 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002729
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002730 del_timer_sync(&priv->txtimer);
2731
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002732 /* Free the IRQ lines */
2733 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002734 if (priv->wol_irq != dev->irq)
2735 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002736 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002737 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002738
2739 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002740 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002741
2742 /* Release and free the Rx/Tx resources */
2743 free_dma_desc_resources(priv);
2744
avisconti19449bf2010-10-25 18:58:14 +00002745 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002746 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002747
2748 netif_carrier_off(dev);
2749
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002750#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002751 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002752#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002753
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002754 stmmac_release_ptp(priv);
2755
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002756 return 0;
2757}
2758
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002759/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002760 * stmmac_tso_allocator - close entry point of the driver
2761 * @priv: driver private structure
2762 * @des: buffer start address
2763 * @total_len: total length to fill in descriptors
2764 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002765 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002766 * Description:
2767 * This function fills descriptor and request new descriptors according to
2768 * buffer length to fill
2769 */
2770static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002771 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002772{
Joao Pintoce736782017-04-06 09:49:10 +01002773 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002774 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002775 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002776 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002777
2778 tmp_len = total_len;
2779
2780 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002781 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002782 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002783 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002784
Michael Weiserf8be0d72016-11-14 18:58:05 +01002785 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002786 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2787 TSO_MAX_BUFF_SIZE : tmp_len;
2788
Jose Abreu42de0472018-04-16 16:08:12 +01002789 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2790 0, 1,
2791 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2792 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002793
2794 tmp_len -= TSO_MAX_BUFF_SIZE;
2795 }
2796}
2797
2798/**
2799 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2800 * @skb : the socket buffer
2801 * @dev : device pointer
2802 * Description: this is the transmit function that is called on TSO frames
2803 * (support available on GMAC4 and newer chips).
2804 * Diagram below show the ring programming in case of TSO frames:
2805 *
2806 * First Descriptor
2807 * --------
2808 * | DES0 |---> buffer1 = L2/L3/L4 header
2809 * | DES1 |---> TCP Payload (can continue on next descr...)
2810 * | DES2 |---> buffer 1 and 2 len
2811 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2812 * --------
2813 * |
2814 * ...
2815 * |
2816 * --------
2817 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2818 * | DES1 | --|
2819 * | DES2 | --> buffer 1 and 2 len
2820 * | DES3 |
2821 * --------
2822 *
2823 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2824 */
2825static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2826{
Joao Pintoce736782017-04-06 09:49:10 +01002827 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002828 struct stmmac_priv *priv = netdev_priv(dev);
2829 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002830 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002831 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002832 struct stmmac_tx_queue *tx_q;
2833 int tmp_pay_len = 0;
2834 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002835 u8 proto_hdr_len;
2836 int i;
2837
Joao Pintoce736782017-04-06 09:49:10 +01002838 tx_q = &priv->tx_queue[queue];
2839
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002840 /* Compute header lengths */
2841 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2842
2843 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002844 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002845 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002846 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2847 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2848 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002849 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002850 netdev_err(priv->dev,
2851 "%s: Tx Ring full when queue awake\n",
2852 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002853 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002854 return NETDEV_TX_BUSY;
2855 }
2856
2857 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2858
2859 mss = skb_shinfo(skb)->gso_size;
2860
2861 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002862 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002863 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002864 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002865 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002866 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002867 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002868 }
2869
2870 if (netif_msg_tx_queued(priv)) {
2871 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2872 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2873 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2874 skb->data_len);
2875 }
2876
Joao Pintoce736782017-04-06 09:49:10 +01002877 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002878 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002879
Joao Pintoce736782017-04-06 09:49:10 +01002880 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002881 first = desc;
2882
2883 /* first descriptor: fill Headers on Buf1 */
2884 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2885 DMA_TO_DEVICE);
2886 if (dma_mapping_error(priv->device, des))
2887 goto dma_map_err;
2888
Joao Pintoce736782017-04-06 09:49:10 +01002889 tx_q->tx_skbuff_dma[first_entry].buf = des;
2890 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002891
Michael Weiserf8be0d72016-11-14 18:58:05 +01002892 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002893
2894 /* Fill start of payload in buff2 of first descriptor */
2895 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002896 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002897
2898 /* If needed take extra descriptors to fill the remaining payload */
2899 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2900
Joao Pintoce736782017-04-06 09:49:10 +01002901 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002902
2903 /* Prepare fragments */
2904 for (i = 0; i < nfrags; i++) {
2905 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2906
2907 des = skb_frag_dma_map(priv->device, frag, 0,
2908 skb_frag_size(frag),
2909 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002910 if (dma_mapping_error(priv->device, des))
2911 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002912
2913 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002914 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002915
Joao Pintoce736782017-04-06 09:49:10 +01002916 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2917 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002918 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002919 }
2920
Joao Pintoce736782017-04-06 09:49:10 +01002921 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002922
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002923 /* Only the last descriptor gets to point to the skb. */
2924 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2925
2926 /* We've used all descriptors we need for this skb, however,
2927 * advance cur_tx so that it references a fresh descriptor.
2928 * ndo_start_xmit will fill this descriptor the next time it's
2929 * called and stmmac_tx_clean may clean up to this descriptor.
2930 */
Joao Pintoce736782017-04-06 09:49:10 +01002931 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002932
Joao Pintoce736782017-04-06 09:49:10 +01002933 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002934 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2935 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002936 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002937 }
2938
2939 dev->stats.tx_bytes += skb->len;
2940 priv->xstats.tx_tso_frames++;
2941 priv->xstats.tx_tso_nfrags += nfrags;
2942
2943 /* Manage tx mitigation */
2944 priv->tx_count_frames += nfrags + 1;
2945 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2946 mod_timer(&priv->txtimer,
2947 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2948 } else {
2949 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002950 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002951 priv->xstats.tx_set_ic_bit++;
2952 }
2953
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002954 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002955
2956 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2957 priv->hwts_tx_en)) {
2958 /* declare that device is doing timestamping */
2959 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002960 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002961 }
2962
2963 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002964 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002965 proto_hdr_len,
2966 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002967 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002968 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2969
2970 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002971 if (mss_desc) {
2972 /* Make sure that first descriptor has been completely
2973 * written, including its own bit. This is because MSS is
2974 * actually before first descriptor, so we need to make
2975 * sure that MSS's own bit is the last thing written.
2976 */
2977 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01002978 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01002979 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002980
2981 /* The own bit must be the latest setting done when prepare the
2982 * descriptor and then barrier is needed to make sure that
2983 * all is coherent before granting the DMA engine.
2984 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01002985 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002986
2987 if (netif_msg_pktdata(priv)) {
2988 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002989 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2990 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002991
Jose Abreu42de0472018-04-16 16:08:12 +01002992 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002993
2994 pr_info(">>> frame to be transmitted: ");
2995 print_pkt(skb->data, skb_headlen(skb));
2996 }
2997
Joao Pintoc22a3f42017-04-06 09:49:11 +01002998 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002999
Jose Abreua4e887f2018-04-16 16:08:13 +01003000 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003001
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003002 return NETDEV_TX_OK;
3003
3004dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003005 dev_err(priv->device, "Tx dma map failed\n");
3006 dev_kfree_skb(skb);
3007 priv->dev->stats.tx_dropped++;
3008 return NETDEV_TX_OK;
3009}
3010
3011/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003012 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003013 * @skb : the socket buffer
3014 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003015 * Description : this is the tx entry point of the driver.
3016 * It programs the chain or the ring and supports oversized frames
3017 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003018 */
3019static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3020{
3021 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003022 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003023 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003024 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003025 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003026 int entry;
3027 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003028 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003029 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003030 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003031 unsigned int des;
3032
Joao Pintoce736782017-04-06 09:49:10 +01003033 tx_q = &priv->tx_queue[queue];
3034
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003035 /* Manage oversized TCP frames for GMAC4 device */
3036 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003037 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003038 return stmmac_tso_xmit(skb, dev);
3039 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003040
Joao Pintoce736782017-04-06 09:49:10 +01003041 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003042 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3043 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3044 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003045 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003046 netdev_err(priv->dev,
3047 "%s: Tx Ring full when queue awake\n",
3048 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003049 }
3050 return NETDEV_TX_BUSY;
3051 }
3052
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003053 if (priv->tx_path_in_lpi_mode)
3054 stmmac_disable_eee_mode(priv);
3055
Joao Pintoce736782017-04-06 09:49:10 +01003056 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003057 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003058 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003059
Michał Mirosław5e982f32011-04-09 02:46:55 +00003060 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003061
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003062 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003063 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003064 else
Joao Pintoce736782017-04-06 09:49:10 +01003065 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003066
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067 first = desc;
3068
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003069 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003070 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003071 if (enh_desc)
Jose Abreu2c520b12018-04-16 16:08:16 +01003072 is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003073
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003074 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3075 DWMAC_CORE_4_00)) {
Jose Abreu2c520b12018-04-16 16:08:16 +01003076 entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003077 if (unlikely(entry < 0))
3078 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003079 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080
3081 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003082 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3083 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003084 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003085
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003086 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003087 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003088
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003089 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003090 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003091 else
Joao Pintoce736782017-04-06 09:49:10 +01003092 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003093
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003094 des = skb_frag_dma_map(priv->device, frag, 0, len,
3095 DMA_TO_DEVICE);
3096 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003097 goto dma_map_err; /* should reuse desc w/o issues */
3098
Joao Pintoce736782017-04-06 09:49:10 +01003099 tx_q->tx_skbuff_dma[entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003100
3101 stmmac_set_desc_addr(priv, desc, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003102
Joao Pintoce736782017-04-06 09:49:10 +01003103 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3104 tx_q->tx_skbuff_dma[entry].len = len;
3105 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003106
3107 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003108 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3109 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110 }
3111
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003112 /* Only the last descriptor gets to point to the skb. */
3113 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003114
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003115 /* We've used all descriptors we need for this skb, however,
3116 * advance cur_tx so that it references a fresh descriptor.
3117 * ndo_start_xmit will fill this descriptor the next time it's
3118 * called and stmmac_tx_clean may clean up to this descriptor.
3119 */
3120 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003121 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003122
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003123 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003124 void *tx_head;
3125
LABBE Corentin38ddc592016-11-16 20:09:39 +01003126 netdev_dbg(priv->dev,
3127 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003128 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003129 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003130
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003131 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003132 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003133 else
Joao Pintoce736782017-04-06 09:49:10 +01003134 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003135
Jose Abreu42de0472018-04-16 16:08:12 +01003136 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003137
LABBE Corentin38ddc592016-11-16 20:09:39 +01003138 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003139 print_pkt(skb->data, skb->len);
3140 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003141
Joao Pintoce736782017-04-06 09:49:10 +01003142 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003143 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3144 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003145 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003146 }
3147
3148 dev->stats.tx_bytes += skb->len;
3149
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003150 /* According to the coalesce parameter the IC bit for the latest
3151 * segment is reset and the timer re-started to clean the tx status.
3152 * This approach takes care about the fragments: desc is the first
3153 * element in case of no SG.
3154 */
3155 priv->tx_count_frames += nfrags + 1;
Jose Abreu4ae01692018-05-18 14:55:59 +01003156 if (likely(priv->tx_coal_frames > priv->tx_count_frames) &&
3157 !priv->tx_timer_armed) {
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003158 mod_timer(&priv->txtimer,
3159 STMMAC_COAL_TIMER(priv->tx_coal_timer));
Jose Abreu4ae01692018-05-18 14:55:59 +01003160 priv->tx_timer_armed = true;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003161 } else {
3162 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003163 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003164 priv->xstats.tx_set_ic_bit++;
Jose Abreu4ae01692018-05-18 14:55:59 +01003165 priv->tx_timer_armed = false;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003166 }
3167
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003168 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003169
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003170 /* Ready to fill the first descriptor and set the OWN bit w/o any
3171 * problems because all the descriptors are actually ready to be
3172 * passed to the DMA engine.
3173 */
3174 if (likely(!is_jumbo)) {
3175 bool last_segment = (nfrags == 0);
3176
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003177 des = dma_map_single(priv->device, skb->data,
3178 nopaged_len, DMA_TO_DEVICE);
3179 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003180 goto dma_map_err;
3181
Joao Pintoce736782017-04-06 09:49:10 +01003182 tx_q->tx_skbuff_dma[first_entry].buf = des;
Jose Abreu68441712018-05-18 14:56:00 +01003183
3184 stmmac_set_desc_addr(priv, first, des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003185
Joao Pintoce736782017-04-06 09:49:10 +01003186 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3187 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003188
3189 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3190 priv->hwts_tx_en)) {
3191 /* declare that device is doing timestamping */
3192 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003193 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003194 }
3195
3196 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003197 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3198 csum_insertion, priv->mode, 1, last_segment,
3199 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003200
3201 /* The own bit must be the latest setting done when prepare the
3202 * descriptor and then barrier is needed to make sure that
3203 * all is coherent before granting the DMA engine.
3204 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003205 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003206 }
3207
Joao Pintoc22a3f42017-04-06 09:49:11 +01003208 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003209
3210 if (priv->synopsys_id < DWMAC_CORE_4_00)
Jose Abreua4e887f2018-04-16 16:08:13 +01003211 stmmac_enable_dma_transmission(priv, priv->ioaddr);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003212 else
Jose Abreua4e887f2018-04-16 16:08:13 +01003213 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
3214 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003215
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003216 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003217
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003218dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003219 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003220 dev_kfree_skb(skb);
3221 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003222 return NETDEV_TX_OK;
3223}
3224
Vince Bridgersb9381982014-01-14 13:42:05 -06003225static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3226{
3227 struct ethhdr *ehdr;
3228 u16 vlanid;
3229
3230 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3231 NETIF_F_HW_VLAN_CTAG_RX &&
3232 !__vlan_get_tag(skb, &vlanid)) {
3233 /* pop the vlan tag */
3234 ehdr = (struct ethhdr *)skb->data;
3235 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3236 skb_pull(skb, VLAN_HLEN);
3237 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3238 }
3239}
3240
3241
Joao Pinto54139cf2017-04-06 09:49:09 +01003242static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003243{
Joao Pinto54139cf2017-04-06 09:49:09 +01003244 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003245 return 0;
3246
3247 return 1;
3248}
3249
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003250/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003251 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003252 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003253 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003254 * Description : this is to reallocate the skb for the reception process
3255 * that is based on zero-copy.
3256 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003257static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003258{
Joao Pinto54139cf2017-04-06 09:49:09 +01003259 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3260 int dirty = stmmac_rx_dirty(priv, queue);
3261 unsigned int entry = rx_q->dirty_rx;
3262
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003263 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003264
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003265 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003266 struct dma_desc *p;
3267
3268 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003269 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003270 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003271 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003272
Joao Pinto54139cf2017-04-06 09:49:09 +01003273 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003274 struct sk_buff *skb;
3275
Eric Dumazetacb600d2012-10-05 06:23:55 +00003276 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003277 if (unlikely(!skb)) {
3278 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003279 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003280 if (unlikely(net_ratelimit()))
3281 dev_err(priv->device,
3282 "fail to alloc skb entry %d\n",
3283 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003284 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003285 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003286
Joao Pinto54139cf2017-04-06 09:49:09 +01003287 rx_q->rx_skbuff[entry] = skb;
3288 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289 dma_map_single(priv->device, skb->data, bfsize,
3290 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003291 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003292 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003293 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003294 dev_kfree_skb(skb);
3295 break;
3296 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003297
Jose Abreu68441712018-05-18 14:56:00 +01003298 stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
Jose Abreu2c520b12018-04-16 16:08:16 +01003299 stmmac_refill_desc3(priv, rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003300
Joao Pinto54139cf2017-04-06 09:49:09 +01003301 if (rx_q->rx_zeroc_thresh > 0)
3302 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003303
LABBE Corentinb3e51062016-11-16 20:09:41 +01003304 netif_dbg(priv, rx_status, priv->dev,
3305 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003306 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003307 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003308
3309 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Jose Abreu42de0472018-04-16 16:08:12 +01003310 stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003311 else
Jose Abreu42de0472018-04-16 16:08:12 +01003312 stmmac_set_rx_owner(priv, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003313
Pavel Machekad688cd2016-12-18 21:38:12 +01003314 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003315
3316 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003317 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003318 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003319}
3320
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003321/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003322 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003323 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003324 * @limit: napi bugget
3325 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003326 * Description : this the function called by the napi poll method.
3327 * It gets all the frames inside the ring.
3328 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003329static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003330{
Joao Pinto54139cf2017-04-06 09:49:09 +01003331 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3332 unsigned int entry = rx_q->cur_rx;
3333 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003334 unsigned int next_entry;
3335 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003336
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003337 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003338 void *rx_head;
3339
LABBE Corentin38ddc592016-11-16 20:09:39 +01003340 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003341 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003342 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003343 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003344 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003345
Jose Abreu42de0472018-04-16 16:08:12 +01003346 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003347 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003348 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003349 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003350 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003351 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003352
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003353 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003354 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003355 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003356 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003357
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003358 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003359 status = stmmac_rx_status(priv, &priv->dev->stats,
3360 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003361 /* check if managed by the DMA otherwise go ahead */
3362 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003363 break;
3364
3365 count++;
3366
Joao Pinto54139cf2017-04-06 09:49:09 +01003367 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3368 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003369
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003370 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003371 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003372 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003373 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003374
3375 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003376
Jose Abreu42de0472018-04-16 16:08:12 +01003377 if (priv->extend_desc)
3378 stmmac_rx_extended_status(priv, &priv->dev->stats,
3379 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003380 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003381 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003382 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003383 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003384 * with timestamp value, hence reinitialize
3385 * them in stmmac_rx_refill() function so that
3386 * device can reuse it.
3387 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003388 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003389 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003390 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003391 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003392 priv->dma_buf_sz,
3393 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003394 }
3395 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003396 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003397 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003398 unsigned int des;
3399
3400 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003401 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003402 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003403 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003404
Jose Abreu42de0472018-04-16 16:08:12 +01003405 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003406
LABBE Corentin8d45e422017-02-08 09:31:08 +01003407 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003408 * (preallocated during init) then the packet is
3409 * ignored
3410 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003411 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003412 netdev_err(priv->dev,
3413 "len %d larger than size (%d)\n",
3414 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003415 priv->dev->stats.rx_length_errors++;
3416 break;
3417 }
3418
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003419 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003420 * Type frames (LLC/LLC-SNAP)
Jose Abreu565020a2018-04-18 10:57:55 +01003421 *
3422 * llc_snap is never checked in GMAC >= 4, so this ACS
3423 * feature is always disabled and packets need to be
3424 * stripped manually.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003425 */
Jose Abreu565020a2018-04-18 10:57:55 +01003426 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
3427 unlikely(status != llc_snap))
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003428 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003429
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003430 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003431 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3432 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003433 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3434 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003435 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003436
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003437 /* The zero-copy is always used for all the sizes
3438 * in case of GMAC4 because it needs
3439 * to refill the used descriptors, always.
3440 */
3441 if (unlikely(!priv->plat->has_gmac4 &&
3442 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003443 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003444 skb = netdev_alloc_skb_ip_align(priv->dev,
3445 frame_len);
3446 if (unlikely(!skb)) {
3447 if (net_ratelimit())
3448 dev_warn(priv->device,
3449 "packet dropped\n");
3450 priv->dev->stats.rx_dropped++;
3451 break;
3452 }
3453
3454 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003455 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003456 [entry], frame_len,
3457 DMA_FROM_DEVICE);
3458 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003459 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003460 rx_skbuff[entry]->data,
3461 frame_len);
3462
3463 skb_put(skb, frame_len);
3464 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003465 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003466 [entry], frame_len,
3467 DMA_FROM_DEVICE);
3468 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003469 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003470 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003471 netdev_err(priv->dev,
3472 "%s: Inconsistent Rx chain\n",
3473 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003474 priv->dev->stats.rx_dropped++;
3475 break;
3476 }
3477 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003478 rx_q->rx_skbuff[entry] = NULL;
3479 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003480
3481 skb_put(skb, frame_len);
3482 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003483 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003484 priv->dma_buf_sz,
3485 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003486 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003487
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003488 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003489 netdev_dbg(priv->dev, "frame received (%dbytes)",
3490 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003491 print_pkt(skb->data, frame_len);
3492 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003493
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003494 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3495
Vince Bridgersb9381982014-01-14 13:42:05 -06003496 stmmac_rx_vlan(priv->dev, skb);
3497
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498 skb->protocol = eth_type_trans(skb, priv->dev);
3499
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003500 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003501 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003502 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003503 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003504
Joao Pintoc22a3f42017-04-06 09:49:11 +01003505 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003506
3507 priv->dev->stats.rx_packets++;
3508 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003509 }
3510 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003511 }
3512
Joao Pinto54139cf2017-04-06 09:49:09 +01003513 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514
3515 priv->xstats.rx_pkt_n += count;
3516
3517 return count;
3518}
3519
3520/**
3521 * stmmac_poll - stmmac poll method (NAPI)
3522 * @napi : pointer to the napi structure.
3523 * @budget : maximum number of packets that the current CPU can receive from
3524 * all interfaces.
3525 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003526 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003527 */
3528static int stmmac_poll(struct napi_struct *napi, int budget)
3529{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003530 struct stmmac_rx_queue *rx_q =
3531 container_of(napi, struct stmmac_rx_queue, napi);
3532 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003533 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003534 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003535 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003536 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003537
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003538 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003539
3540 /* check all the queues */
3541 for (queue = 0; queue < tx_count; queue++)
3542 stmmac_tx_clean(priv, queue);
3543
Joao Pintoc22a3f42017-04-06 09:49:11 +01003544 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003545 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003546 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003547 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003548 }
3549 return work_done;
3550}
3551
3552/**
3553 * stmmac_tx_timeout
3554 * @dev : Pointer to net device structure
3555 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003556 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003557 * netdev structure and arrange for the device to be reset to a sane state
3558 * in order to transmit a new packet.
3559 */
3560static void stmmac_tx_timeout(struct net_device *dev)
3561{
3562 struct stmmac_priv *priv = netdev_priv(dev);
3563
Jose Abreu34877a12018-03-29 10:40:18 +01003564 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003565}
3566
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003567/**
Jiri Pirko01789342011-08-16 06:29:00 +00003568 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003569 * @dev : pointer to the device structure
3570 * Description:
3571 * This function is a driver entry point which gets called by the kernel
3572 * whenever multicast addresses must be enabled/disabled.
3573 * Return value:
3574 * void.
3575 */
Jiri Pirko01789342011-08-16 06:29:00 +00003576static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003577{
3578 struct stmmac_priv *priv = netdev_priv(dev);
3579
Jose Abreuc10d4c82018-04-16 16:08:14 +01003580 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003581}
3582
3583/**
3584 * stmmac_change_mtu - entry point to change MTU size for the device.
3585 * @dev : device pointer.
3586 * @new_mtu : the new MTU size for the device.
3587 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3588 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3589 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3590 * Return value:
3591 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3592 * file on failure.
3593 */
3594static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3595{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003596 struct stmmac_priv *priv = netdev_priv(dev);
3597
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003598 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003599 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003600 return -EBUSY;
3601 }
3602
Michał Mirosław5e982f32011-04-09 02:46:55 +00003603 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003604
Michał Mirosław5e982f32011-04-09 02:46:55 +00003605 netdev_update_features(dev);
3606
3607 return 0;
3608}
3609
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003610static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003611 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003612{
3613 struct stmmac_priv *priv = netdev_priv(dev);
3614
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003615 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003616 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003617
Michał Mirosław5e982f32011-04-09 02:46:55 +00003618 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003619 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003620
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003621 /* Some GMAC devices have a bugged Jumbo frame support that
3622 * needs to have the Tx COE disabled for oversized frames
3623 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003624 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003625 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003626 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003627 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003628
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003629 /* Disable tso if asked by ethtool */
3630 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3631 if (features & NETIF_F_TSO)
3632 priv->tso = true;
3633 else
3634 priv->tso = false;
3635 }
3636
Michał Mirosław5e982f32011-04-09 02:46:55 +00003637 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003638}
3639
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003640static int stmmac_set_features(struct net_device *netdev,
3641 netdev_features_t features)
3642{
3643 struct stmmac_priv *priv = netdev_priv(netdev);
3644
3645 /* Keep the COE Type in case of csum is supporting */
3646 if (features & NETIF_F_RXCSUM)
3647 priv->hw->rx_csum = priv->plat->rx_coe;
3648 else
3649 priv->hw->rx_csum = 0;
3650 /* No check needed because rx_coe has been set before and it will be
3651 * fixed in case of issue.
3652 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003653 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003654
3655 return 0;
3656}
3657
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003658/**
3659 * stmmac_interrupt - main ISR
3660 * @irq: interrupt number.
3661 * @dev_id: to pass the net device pointer.
3662 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003663 * It can call:
3664 * o DMA service routine (to manage incoming frame reception and transmission
3665 * status)
3666 * o Core interrupts to manage: remote wake-up, management counter, LPI
3667 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003668 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003669static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3670{
3671 struct net_device *dev = (struct net_device *)dev_id;
3672 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003673 u32 rx_cnt = priv->plat->rx_queues_to_use;
3674 u32 tx_cnt = priv->plat->tx_queues_to_use;
3675 u32 queues_count;
3676 u32 queue;
3677
3678 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003679
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003680 if (priv->irq_wake)
3681 pm_wakeup_event(priv->device, 0);
3682
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003683 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003684 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003685 return IRQ_NONE;
3686 }
3687
Jose Abreu34877a12018-03-29 10:40:18 +01003688 /* Check if adapter is up */
3689 if (test_bit(STMMAC_DOWN, &priv->state))
3690 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003691 /* Check if a fatal error happened */
3692 if (stmmac_safety_feat_interrupt(priv))
3693 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003694
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003695 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003696 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003697 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003698
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003699 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003700 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003701 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003702 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003703 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003704 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003705 }
3706
3707 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3708 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003709 struct stmmac_rx_queue *rx_q =
3710 &priv->rx_queue[queue];
3711
Jose Abreuc10d4c82018-04-16 16:08:14 +01003712 status |= stmmac_host_mtl_irq_status(priv,
3713 priv->hw, queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003714
Jose Abreua4e887f2018-04-16 16:08:13 +01003715 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3716 stmmac_set_rx_tail_ptr(priv,
3717 priv->ioaddr,
3718 rx_q->rx_tail_addr,
3719 queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003720 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003721 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003722
3723 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003724 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003725 if (priv->xstats.pcs_link)
3726 netif_carrier_on(dev);
3727 else
3728 netif_carrier_off(dev);
3729 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003730 }
3731
3732 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003733 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003734
3735 return IRQ_HANDLED;
3736}
3737
3738#ifdef CONFIG_NET_POLL_CONTROLLER
3739/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003740 * to allow network I/O with interrupts disabled.
3741 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003742static void stmmac_poll_controller(struct net_device *dev)
3743{
3744 disable_irq(dev->irq);
3745 stmmac_interrupt(dev->irq, dev);
3746 enable_irq(dev->irq);
3747}
3748#endif
3749
3750/**
3751 * stmmac_ioctl - Entry point for the Ioctl
3752 * @dev: Device pointer.
3753 * @rq: An IOCTL specefic structure, that can contain a pointer to
3754 * a proprietary structure used to pass information to the driver.
3755 * @cmd: IOCTL command
3756 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003757 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003758 */
3759static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3760{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003761 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003762
3763 if (!netif_running(dev))
3764 return -EINVAL;
3765
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003766 switch (cmd) {
3767 case SIOCGMIIPHY:
3768 case SIOCGMIIREG:
3769 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003770 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003771 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003772 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003773 break;
3774 case SIOCSHWTSTAMP:
3775 ret = stmmac_hwtstamp_ioctl(dev, rq);
3776 break;
3777 default:
3778 break;
3779 }
Richard Cochran28b04112010-07-17 08:48:55 +00003780
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003781 return ret;
3782}
3783
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01003784static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
3785 void *cb_priv)
3786{
3787 struct stmmac_priv *priv = cb_priv;
3788 int ret = -EOPNOTSUPP;
3789
3790 stmmac_disable_all_queues(priv);
3791
3792 switch (type) {
3793 case TC_SETUP_CLSU32:
3794 if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
3795 ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
3796 break;
3797 default:
3798 break;
3799 }
3800
3801 stmmac_enable_all_queues(priv);
3802 return ret;
3803}
3804
3805static int stmmac_setup_tc_block(struct stmmac_priv *priv,
3806 struct tc_block_offload *f)
3807{
3808 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
3809 return -EOPNOTSUPP;
3810
3811 switch (f->command) {
3812 case TC_BLOCK_BIND:
3813 return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3814 priv, priv);
3815 case TC_BLOCK_UNBIND:
3816 tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
3817 return 0;
3818 default:
3819 return -EOPNOTSUPP;
3820 }
3821}
3822
3823static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
3824 void *type_data)
3825{
3826 struct stmmac_priv *priv = netdev_priv(ndev);
3827
3828 switch (type) {
3829 case TC_SETUP_BLOCK:
3830 return stmmac_setup_tc_block(priv, type_data);
3831 default:
3832 return -EOPNOTSUPP;
3833 }
3834}
3835
Bhadram Varkaa8304052017-10-27 08:22:02 +05303836static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3837{
3838 struct stmmac_priv *priv = netdev_priv(ndev);
3839 int ret = 0;
3840
3841 ret = eth_mac_addr(ndev, addr);
3842 if (ret)
3843 return ret;
3844
Jose Abreuc10d4c82018-04-16 16:08:14 +01003845 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303846
3847 return ret;
3848}
3849
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003850#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003851static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003852
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003853static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003854 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003855{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003856 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003857 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3858 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003859
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003860 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003861 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003862 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003863 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003864 le32_to_cpu(ep->basic.des0),
3865 le32_to_cpu(ep->basic.des1),
3866 le32_to_cpu(ep->basic.des2),
3867 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003868 ep++;
3869 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003870 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003871 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003872 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3873 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003874 p++;
3875 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003876 seq_printf(seq, "\n");
3877 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003878}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003879
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003880static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3881{
3882 struct net_device *dev = seq->private;
3883 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003884 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003885 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003886 u32 queue;
3887
3888 for (queue = 0; queue < rx_count; queue++) {
3889 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3890
3891 seq_printf(seq, "RX Queue %d:\n", queue);
3892
3893 if (priv->extend_desc) {
3894 seq_printf(seq, "Extended descriptor ring:\n");
3895 sysfs_display_ring((void *)rx_q->dma_erx,
3896 DMA_RX_SIZE, 1, seq);
3897 } else {
3898 seq_printf(seq, "Descriptor ring:\n");
3899 sysfs_display_ring((void *)rx_q->dma_rx,
3900 DMA_RX_SIZE, 0, seq);
3901 }
3902 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003903
Joao Pintoce736782017-04-06 09:49:10 +01003904 for (queue = 0; queue < tx_count; queue++) {
3905 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3906
3907 seq_printf(seq, "TX Queue %d:\n", queue);
3908
3909 if (priv->extend_desc) {
3910 seq_printf(seq, "Extended descriptor ring:\n");
3911 sysfs_display_ring((void *)tx_q->dma_etx,
3912 DMA_TX_SIZE, 1, seq);
3913 } else {
3914 seq_printf(seq, "Descriptor ring:\n");
3915 sysfs_display_ring((void *)tx_q->dma_tx,
3916 DMA_TX_SIZE, 0, seq);
3917 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003918 }
3919
3920 return 0;
3921}
3922
3923static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3924{
3925 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3926}
3927
Pavel Machek22d3efe2016-11-28 12:55:59 +01003928/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3929
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003930static const struct file_operations stmmac_rings_status_fops = {
3931 .owner = THIS_MODULE,
3932 .open = stmmac_sysfs_ring_open,
3933 .read = seq_read,
3934 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003935 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003936};
3937
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003938static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3939{
3940 struct net_device *dev = seq->private;
3941 struct stmmac_priv *priv = netdev_priv(dev);
3942
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003943 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003944 seq_printf(seq, "DMA HW features not supported\n");
3945 return 0;
3946 }
3947
3948 seq_printf(seq, "==============================\n");
3949 seq_printf(seq, "\tDMA HW features\n");
3950 seq_printf(seq, "==============================\n");
3951
Pavel Machek22d3efe2016-11-28 12:55:59 +01003952 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003953 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003954 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003955 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003956 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003957 (priv->dma_cap.half_duplex) ? "Y" : "N");
3958 seq_printf(seq, "\tHash Filter: %s\n",
3959 (priv->dma_cap.hash_filter) ? "Y" : "N");
3960 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3961 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003962 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003963 (priv->dma_cap.pcs) ? "Y" : "N");
3964 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3965 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3966 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3967 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3968 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3969 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3970 seq_printf(seq, "\tRMON module: %s\n",
3971 (priv->dma_cap.rmon) ? "Y" : "N");
3972 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3973 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003974 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003975 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003976 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003977 (priv->dma_cap.eee) ? "Y" : "N");
3978 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3979 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3980 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003981 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3982 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3983 (priv->dma_cap.rx_coe) ? "Y" : "N");
3984 } else {
3985 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3986 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3987 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3988 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3989 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003990 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3991 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3992 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3993 priv->dma_cap.number_rx_channel);
3994 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3995 priv->dma_cap.number_tx_channel);
3996 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3997 (priv->dma_cap.enh_desc) ? "Y" : "N");
3998
3999 return 0;
4000}
4001
4002static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
4003{
4004 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
4005}
4006
4007static const struct file_operations stmmac_dma_cap_fops = {
4008 .owner = THIS_MODULE,
4009 .open = stmmac_sysfs_dma_cap_open,
4010 .read = seq_read,
4011 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00004012 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004013};
4014
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004015static int stmmac_init_fs(struct net_device *dev)
4016{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004017 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004018
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004019 /* Create per netdev entries */
4020 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4021
4022 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004023 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004024
4025 return -ENOMEM;
4026 }
4027
4028 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004029 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07004030 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004031 priv->dbgfs_dir, dev,
4032 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004033
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004034 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004035 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004036 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004037
4038 return -ENOMEM;
4039 }
4040
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004041 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07004042 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4043 priv->dbgfs_dir,
4044 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004045
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004046 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004047 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004048 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004049
4050 return -ENOMEM;
4051 }
4052
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004053 return 0;
4054}
4055
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004056static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004057{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004058 struct stmmac_priv *priv = netdev_priv(dev);
4059
4060 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004061}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004062#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004063
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004064static const struct net_device_ops stmmac_netdev_ops = {
4065 .ndo_open = stmmac_open,
4066 .ndo_start_xmit = stmmac_xmit,
4067 .ndo_stop = stmmac_release,
4068 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004069 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004070 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004071 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004072 .ndo_tx_timeout = stmmac_tx_timeout,
4073 .ndo_do_ioctl = stmmac_ioctl,
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004074 .ndo_setup_tc = stmmac_setup_tc,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004075#ifdef CONFIG_NET_POLL_CONTROLLER
4076 .ndo_poll_controller = stmmac_poll_controller,
4077#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304078 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004079};
4080
Jose Abreu34877a12018-03-29 10:40:18 +01004081static void stmmac_reset_subtask(struct stmmac_priv *priv)
4082{
4083 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4084 return;
4085 if (test_bit(STMMAC_DOWN, &priv->state))
4086 return;
4087
4088 netdev_err(priv->dev, "Reset adapter.\n");
4089
4090 rtnl_lock();
4091 netif_trans_update(priv->dev);
4092 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4093 usleep_range(1000, 2000);
4094
4095 set_bit(STMMAC_DOWN, &priv->state);
4096 dev_close(priv->dev);
4097 dev_open(priv->dev);
4098 clear_bit(STMMAC_DOWN, &priv->state);
4099 clear_bit(STMMAC_RESETING, &priv->state);
4100 rtnl_unlock();
4101}
4102
4103static void stmmac_service_task(struct work_struct *work)
4104{
4105 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4106 service_task);
4107
4108 stmmac_reset_subtask(priv);
4109 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4110}
4111
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004112/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004113 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004114 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004115 * Description: this function is to configure the MAC device according to
4116 * some platform parameters or the HW capability register. It prepares the
4117 * driver to use either ring or chain modes and to setup either enhanced or
4118 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004119 */
4120static int stmmac_hw_init(struct stmmac_priv *priv)
4121{
Jose Abreu5f0456b2018-04-23 09:05:15 +01004122 int ret;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004123
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004124 /* dwmac-sun8i only work in chain mode */
4125 if (priv->plat->has_sun8i)
4126 chain_mode = 1;
Jose Abreu5f0456b2018-04-23 09:05:15 +01004127 priv->chain_mode = chain_mode;
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004128
Jose Abreu5f0456b2018-04-23 09:05:15 +01004129 /* Initialize HW Interface */
4130 ret = stmmac_hwif_init(priv);
4131 if (ret)
4132 return ret;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004133
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004134 /* Get the HW capability (new GMAC newer than 3.50a) */
4135 priv->hw_cap_support = stmmac_get_hw_features(priv);
4136 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004137 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004138
4139 /* We can override some gmac/dma configuration fields: e.g.
4140 * enh_desc, tx_coe (e.g. that are passed through the
4141 * platform) with the values from the HW capability
4142 * register (if supported).
4143 */
4144 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004145 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004146 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004147
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004148 /* TXCOE doesn't work in thresh DMA mode */
4149 if (priv->plat->force_thresh_dma_mode)
4150 priv->plat->tx_coe = 0;
4151 else
4152 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4153
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004154 /* In case of GMAC4 rx_coe is from HW cap register. */
4155 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004156
4157 if (priv->dma_cap.rx_coe_type2)
4158 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4159 else if (priv->dma_cap.rx_coe_type1)
4160 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4161
LABBE Corentin38ddc592016-11-16 20:09:39 +01004162 } else {
4163 dev_info(priv->device, "No HW DMA feature register supported\n");
4164 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004165
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004166 if (priv->plat->rx_coe) {
4167 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004168 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004169 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004170 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004171 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004172 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004173 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004174
4175 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004176 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004177 device_set_wakeup_capable(priv->device, 1);
4178 }
4179
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004180 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004181 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004182
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004183 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004184}
4185
4186/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004187 * stmmac_dvr_probe
4188 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004189 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004190 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004191 * Description: this is the main probe function used to
4192 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004193 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004194 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004195 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004196int stmmac_dvr_probe(struct device *device,
4197 struct plat_stmmacenet_data *plat_dat,
4198 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004199{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004200 struct net_device *ndev = NULL;
4201 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004202 int ret = 0;
4203 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004204
Joao Pintoc22a3f42017-04-06 09:49:11 +01004205 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4206 MTL_MAX_TX_QUEUES,
4207 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004208 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004209 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004210
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004211 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004212
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004213 priv = netdev_priv(ndev);
4214 priv->device = device;
4215 priv->dev = ndev;
4216
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004217 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004218 priv->pause = pause;
4219 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004220 priv->ioaddr = res->addr;
4221 priv->dev->base_addr = (unsigned long)res->addr;
4222
4223 priv->dev->irq = res->irq;
4224 priv->wol_irq = res->wol_irq;
4225 priv->lpi_irq = res->lpi_irq;
4226
4227 if (res->mac)
4228 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004229
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004230 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004231
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004232 /* Verify driver arguments */
4233 stmmac_verify_args();
4234
Jose Abreu34877a12018-03-29 10:40:18 +01004235 /* Allocate workqueue */
4236 priv->wq = create_singlethread_workqueue("stmmac_wq");
4237 if (!priv->wq) {
4238 dev_err(priv->device, "failed to create workqueue\n");
4239 goto error_wq;
4240 }
4241
4242 INIT_WORK(&priv->service_task, stmmac_service_task);
4243
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004244 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004245 * this needs to have multiple instances
4246 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004247 if ((phyaddr >= 0) && (phyaddr <= 31))
4248 priv->plat->phy_addr = phyaddr;
4249
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004250 if (priv->plat->stmmac_rst) {
4251 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004252 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004253 /* Some reset controllers have only reset callback instead of
4254 * assert + deassert callbacks pair.
4255 */
4256 if (ret == -ENOTSUPP)
4257 reset_control_reset(priv->plat->stmmac_rst);
4258 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004259
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004260 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004261 ret = stmmac_hw_init(priv);
4262 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004263 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004264
Joao Pintoc22a3f42017-04-06 09:49:11 +01004265 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004266 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4267 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004268
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004269 ndev->netdev_ops = &stmmac_netdev_ops;
4270
4271 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4272 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004273
Jose Abreu4dbbe8d2018-05-04 10:01:38 +01004274 ret = stmmac_tc_init(priv, priv);
4275 if (!ret) {
4276 ndev->hw_features |= NETIF_F_HW_TC;
4277 }
4278
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004279 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004280 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004281 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004282 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004283 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004284 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4285 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004286#ifdef STMMAC_VLAN_TAG_USED
4287 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004288 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004289#endif
4290 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4291
Jarod Wilson44770e12016-10-17 15:54:17 -04004292 /* MTU range: 46 - hw-specific max */
4293 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4294 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4295 ndev->max_mtu = JUMBO_LEN;
4296 else
4297 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004298 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4299 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4300 */
4301 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4302 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004303 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004304 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004305 dev_warn(priv->device,
4306 "%s: warning: maxmtu having invalid value (%d)\n",
4307 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004308
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004309 if (flow_ctrl)
4310 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4311
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004312 /* Rx Watchdog is available in the COREs newer than the 3.40.
4313 * In some case, for example on bugged HW this feature
4314 * has to be disable and this can be done by passing the
4315 * riwt_off field from the platform.
4316 */
4317 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4318 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004319 dev_info(priv->device,
4320 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004321 }
4322
Joao Pintoc22a3f42017-04-06 09:49:11 +01004323 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4324 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4325
4326 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4327 (8 * priv->plat->rx_queues_to_use));
4328 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004329
Vlad Lunguf8e96162010-11-29 22:52:52 +00004330 spin_lock_init(&priv->lock);
4331
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004332 /* If a specific clk_csr value is passed from the platform
4333 * this means that the CSR Clock Range selection cannot be
4334 * changed at run-time and it is fixed. Viceversa the driver'll try to
4335 * set the MDC clock dynamically according to the csr actual
4336 * clock input.
4337 */
4338 if (!priv->plat->clk_csr)
4339 stmmac_clk_csr_set(priv);
4340 else
4341 priv->clk_csr = priv->plat->clk_csr;
4342
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004343 stmmac_check_pcs_mode(priv);
4344
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004345 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4346 priv->hw->pcs != STMMAC_PCS_TBI &&
4347 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004348 /* MDIO bus Registration */
4349 ret = stmmac_mdio_register(ndev);
4350 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004351 dev_err(priv->device,
4352 "%s: MDIO bus (id: %d) registration failed",
4353 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004354 goto error_mdio_register;
4355 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004356 }
4357
Florian Fainelli57016592016-12-27 18:23:06 -08004358 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004359 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004360 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4361 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004362 goto error_netdev_register;
4363 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004364
Florian Fainelli57016592016-12-27 18:23:06 -08004365 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004366
Viresh Kumar6a81c262012-07-30 14:39:41 -07004367error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004368 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4369 priv->hw->pcs != STMMAC_PCS_TBI &&
4370 priv->hw->pcs != STMMAC_PCS_RTBI)
4371 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004372error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004373 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4374 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4375
4376 netif_napi_del(&rx_q->napi);
4377 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004378error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004379 destroy_workqueue(priv->wq);
4380error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004381 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004382
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004383 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004384}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004385EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004386
4387/**
4388 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004389 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004390 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004391 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004392 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004393int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004394{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004395 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004396 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004397
LABBE Corentin38ddc592016-11-16 20:09:39 +01004398 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004399
Joao Pintoae4f0d42017-03-15 11:04:47 +00004400 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004401
Jose Abreuc10d4c82018-04-16 16:08:14 +01004402 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004403 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004404 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004405 if (priv->plat->stmmac_rst)
4406 reset_control_assert(priv->plat->stmmac_rst);
4407 clk_disable_unprepare(priv->plat->pclk);
4408 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004409 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4410 priv->hw->pcs != STMMAC_PCS_TBI &&
4411 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004412 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004413 destroy_workqueue(priv->wq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004414 free_netdev(ndev);
4415
4416 return 0;
4417}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004418EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004419
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004420/**
4421 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004422 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004423 * Description: this is the function to suspend the device and it is called
4424 * by the platform driver to stop the network queue, release the resources,
4425 * program the PMT register (for WoL), clean and release driver resources.
4426 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004427int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004428{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004429 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004430 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004431 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004432
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004433 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004434 return 0;
4435
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004436 if (ndev->phydev)
4437 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004438
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004439 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004440
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004441 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004442 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004443
Joao Pintoc22a3f42017-04-06 09:49:11 +01004444 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004445
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004446 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004447 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004448
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004449 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004450 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004451 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004452 priv->irq_wake = 1;
4453 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004454 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004455 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004456 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004457 clk_disable(priv->plat->pclk);
4458 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004459 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004460 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004461
LABBE Corentin4d869b02017-05-24 09:16:46 +02004462 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004463 priv->speed = SPEED_UNKNOWN;
4464 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004465 return 0;
4466}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004467EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004468
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004469/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004470 * stmmac_reset_queues_param - reset queue parameters
4471 * @dev: device pointer
4472 */
4473static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4474{
4475 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004476 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004477 u32 queue;
4478
4479 for (queue = 0; queue < rx_cnt; queue++) {
4480 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4481
4482 rx_q->cur_rx = 0;
4483 rx_q->dirty_rx = 0;
4484 }
4485
Joao Pintoce736782017-04-06 09:49:10 +01004486 for (queue = 0; queue < tx_cnt; queue++) {
4487 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4488
4489 tx_q->cur_tx = 0;
4490 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004491 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004492 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004493}
4494
4495/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004496 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004497 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004498 * Description: when resume this function is invoked to setup the DMA and CORE
4499 * in a usable state.
4500 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004501int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004502{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004503 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004504 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004505 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004506
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004507 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004508 return 0;
4509
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004510 /* Power Down bit, into the PM register, is cleared
4511 * automatically as soon as a magic packet or a Wake-up frame
4512 * is received. Anyway, it's better to manually clear
4513 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004514 * from another devices (e.g. serial console).
4515 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004516 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004517 spin_lock_irqsave(&priv->lock, flags);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004518 stmmac_pmt(priv, priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004519 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004520 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004521 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004522 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004523 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004524 clk_enable(priv->plat->stmmac_clk);
4525 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004526 /* reset the phy so that it's ready */
4527 if (priv->mii)
4528 stmmac_mdio_reset(priv->mii);
4529 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004530
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004531 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004532
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004533 spin_lock_irqsave(&priv->lock, flags);
4534
Joao Pinto54139cf2017-04-06 09:49:09 +01004535 stmmac_reset_queues_param(priv);
4536
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004537 stmmac_clear_descriptors(priv);
4538
Huacai Chenfe1319292014-12-19 22:38:18 +08004539 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004540 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004541 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004542
Joao Pintoc22a3f42017-04-06 09:49:11 +01004543 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004544
Joao Pintoc22a3f42017-04-06 09:49:11 +01004545 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004546
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004547 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004548
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004549 if (ndev->phydev)
4550 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004551
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004552 return 0;
4553}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004554EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004555
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004556#ifndef MODULE
4557static int __init stmmac_cmdline_opt(char *str)
4558{
4559 char *opt;
4560
4561 if (!str || !*str)
4562 return -EINVAL;
4563 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004564 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004565 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004566 goto err;
4567 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004568 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004569 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004570 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004571 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004572 goto err;
4573 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004574 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004575 goto err;
4576 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004577 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004578 goto err;
4579 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004580 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004581 goto err;
4582 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004583 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004584 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004585 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004586 if (kstrtoint(opt + 10, 0, &eee_timer))
4587 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004588 } else if (!strncmp(opt, "chain_mode:", 11)) {
4589 if (kstrtoint(opt + 11, 0, &chain_mode))
4590 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004591 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004592 }
4593 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004594
4595err:
4596 pr_err("%s: ERROR broken module parameter conversion", __func__);
4597 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004598}
4599
4600__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004601#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004602
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004603static int __init stmmac_init(void)
4604{
4605#ifdef CONFIG_DEBUG_FS
4606 /* Create debugfs main directory if it doesn't exist yet */
4607 if (!stmmac_fs_dir) {
4608 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4609
4610 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4611 pr_err("ERROR %s, debugfs create directory failed\n",
4612 STMMAC_RESOURCE_NAME);
4613
4614 return -ENOMEM;
4615 }
4616 }
4617#endif
4618
4619 return 0;
4620}
4621
4622static void __exit stmmac_exit(void)
4623{
4624#ifdef CONFIG_DEBUG_FS
4625 debugfs_remove_recursive(stmmac_fs_dir);
4626#endif
4627}
4628
4629module_init(stmmac_init)
4630module_exit(stmmac_exit)
4631
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004632MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4633MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4634MODULE_LICENSE("GPL");