Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers. |
| 3 | ST Ethernet IPs are built around a Synopsys IP Core. |
| 4 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 5 | Copyright(C) 2007-2011 STMicroelectronics Ltd |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 6 | |
| 7 | This program is free software; you can redistribute it and/or modify it |
| 8 | under the terms and conditions of the GNU General Public License, |
| 9 | version 2, as published by the Free Software Foundation. |
| 10 | |
| 11 | This program is distributed in the hope it will be useful, but WITHOUT |
| 12 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | more details. |
| 15 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 16 | The full GNU General Public License is included in this distribution in |
| 17 | the file called "COPYING". |
| 18 | |
| 19 | Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> |
| 20 | |
| 21 | Documentation available at: |
| 22 | http://www.stlinux.com |
| 23 | Support available at: |
| 24 | https://bugzilla.stlinux.com/ |
| 25 | *******************************************************************************/ |
| 26 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 27 | #include <linux/clk.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 28 | #include <linux/kernel.h> |
| 29 | #include <linux/interrupt.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 30 | #include <linux/ip.h> |
| 31 | #include <linux/tcp.h> |
| 32 | #include <linux/skbuff.h> |
| 33 | #include <linux/ethtool.h> |
| 34 | #include <linux/if_ether.h> |
| 35 | #include <linux/crc32.h> |
| 36 | #include <linux/mii.h> |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 37 | #include <linux/if.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 38 | #include <linux/if_vlan.h> |
| 39 | #include <linux/dma-mapping.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/slab.h> |
Paul Gortmaker | 70c7160 | 2011-05-22 16:47:17 -0400 | [diff] [blame] | 41 | #include <linux/prefetch.h> |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 42 | #include <linux/pinctrl/consumer.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 43 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 44 | #include <linux/debugfs.h> |
| 45 | #include <linux/seq_file.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 46 | #endif /* CONFIG_DEBUG_FS */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 47 | #include <linux/net_tstamp.h> |
Jose Abreu | 4dbbe8d | 2018-05-04 10:01:38 +0100 | [diff] [blame] | 48 | #include <net/pkt_cls.h> |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 49 | #include "stmmac_ptp.h" |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 50 | #include "stmmac.h" |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 51 | #include <linux/reset.h> |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 52 | #include <linux/of_mdio.h> |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 53 | #include "dwmac1000.h" |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 54 | #include "hwif.h" |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 55 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 56 | #define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 57 | #define TSO_MAX_BUFF_SIZE (SZ_16K - 1) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 58 | |
| 59 | /* Module parameters */ |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 60 | #define TX_TIMEO 5000 |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 61 | static int watchdog = TX_TIMEO; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 62 | module_param(watchdog, int, 0644); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 63 | MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 64 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 65 | static int debug = -1; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 66 | module_param(debug, int, 0644); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 67 | MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 68 | |
stephen hemminger | 47d1f71 | 2013-12-30 10:38:57 -0800 | [diff] [blame] | 69 | static int phyaddr = -1; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 70 | module_param(phyaddr, int, 0444); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 71 | MODULE_PARM_DESC(phyaddr, "Physical device address"); |
| 72 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 73 | #define STMMAC_TX_THRESH (DMA_TX_SIZE / 4) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 74 | #define STMMAC_RX_THRESH (DMA_RX_SIZE / 4) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 75 | |
| 76 | static int flow_ctrl = FLOW_OFF; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 77 | module_param(flow_ctrl, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 78 | MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]"); |
| 79 | |
| 80 | static int pause = PAUSE_TIME; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 81 | module_param(pause, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 82 | MODULE_PARM_DESC(pause, "Flow Control Pause Time"); |
| 83 | |
| 84 | #define TC_DEFAULT 64 |
| 85 | static int tc = TC_DEFAULT; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 86 | module_param(tc, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 87 | MODULE_PARM_DESC(tc, "DMA threshold control value"); |
| 88 | |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 89 | #define DEFAULT_BUFSIZE 1536 |
| 90 | static int buf_sz = DEFAULT_BUFSIZE; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 91 | module_param(buf_sz, int, 0644); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 92 | MODULE_PARM_DESC(buf_sz, "DMA buffer size"); |
| 93 | |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 94 | #define STMMAC_RX_COPYBREAK 256 |
| 95 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 96 | static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE | |
| 97 | NETIF_MSG_LINK | NETIF_MSG_IFUP | |
| 98 | NETIF_MSG_IFDOWN | NETIF_MSG_TIMER); |
| 99 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 100 | #define STMMAC_DEFAULT_LPI_TIMER 1000 |
| 101 | static int eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 102 | module_param(eee_timer, int, 0644); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 103 | MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec"); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 104 | #define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x)) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 105 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 106 | /* By default the driver will use the ring mode to manage tx and rx descriptors, |
| 107 | * but allow user to force to use the chain instead of the ring |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 108 | */ |
| 109 | static unsigned int chain_mode; |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 110 | module_param(chain_mode, int, 0444); |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 111 | MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode"); |
| 112 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 113 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 114 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 115 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 116 | static int stmmac_init_fs(struct net_device *dev); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 117 | static void stmmac_exit_fs(struct net_device *dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 118 | #endif |
| 119 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 120 | #define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x)) |
| 121 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 122 | /** |
| 123 | * stmmac_verify_args - verify the driver parameters. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 124 | * Description: it checks the driver parameters and set a default in case of |
| 125 | * errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 126 | */ |
| 127 | static void stmmac_verify_args(void) |
| 128 | { |
| 129 | if (unlikely(watchdog < 0)) |
| 130 | watchdog = TX_TIMEO; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 131 | if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB))) |
| 132 | buf_sz = DEFAULT_BUFSIZE; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 133 | if (unlikely(flow_ctrl > 1)) |
| 134 | flow_ctrl = FLOW_AUTO; |
| 135 | else if (likely(flow_ctrl < 0)) |
| 136 | flow_ctrl = FLOW_OFF; |
| 137 | if (unlikely((pause < 0) || (pause > 0xffff))) |
| 138 | pause = PAUSE_TIME; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 139 | if (eee_timer < 0) |
| 140 | eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 141 | } |
| 142 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 143 | /** |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 144 | * stmmac_disable_all_queues - Disable all queues |
| 145 | * @priv: driver private structure |
| 146 | */ |
| 147 | static void stmmac_disable_all_queues(struct stmmac_priv *priv) |
| 148 | { |
| 149 | u32 rx_queues_cnt = priv->plat->rx_queues_to_use; |
| 150 | u32 queue; |
| 151 | |
| 152 | for (queue = 0; queue < rx_queues_cnt; queue++) { |
| 153 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 154 | |
| 155 | napi_disable(&rx_q->napi); |
| 156 | } |
| 157 | } |
| 158 | |
| 159 | /** |
| 160 | * stmmac_enable_all_queues - Enable all queues |
| 161 | * @priv: driver private structure |
| 162 | */ |
| 163 | static void stmmac_enable_all_queues(struct stmmac_priv *priv) |
| 164 | { |
| 165 | u32 rx_queues_cnt = priv->plat->rx_queues_to_use; |
| 166 | u32 queue; |
| 167 | |
| 168 | for (queue = 0; queue < rx_queues_cnt; queue++) { |
| 169 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 170 | |
| 171 | napi_enable(&rx_q->napi); |
| 172 | } |
| 173 | } |
| 174 | |
| 175 | /** |
| 176 | * stmmac_stop_all_queues - Stop all queues |
| 177 | * @priv: driver private structure |
| 178 | */ |
| 179 | static void stmmac_stop_all_queues(struct stmmac_priv *priv) |
| 180 | { |
| 181 | u32 tx_queues_cnt = priv->plat->tx_queues_to_use; |
| 182 | u32 queue; |
| 183 | |
| 184 | for (queue = 0; queue < tx_queues_cnt; queue++) |
| 185 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 186 | } |
| 187 | |
| 188 | /** |
| 189 | * stmmac_start_all_queues - Start all queues |
| 190 | * @priv: driver private structure |
| 191 | */ |
| 192 | static void stmmac_start_all_queues(struct stmmac_priv *priv) |
| 193 | { |
| 194 | u32 tx_queues_cnt = priv->plat->tx_queues_to_use; |
| 195 | u32 queue; |
| 196 | |
| 197 | for (queue = 0; queue < tx_queues_cnt; queue++) |
| 198 | netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 199 | } |
| 200 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 201 | static void stmmac_service_event_schedule(struct stmmac_priv *priv) |
| 202 | { |
| 203 | if (!test_bit(STMMAC_DOWN, &priv->state) && |
| 204 | !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state)) |
| 205 | queue_work(priv->wq, &priv->service_task); |
| 206 | } |
| 207 | |
| 208 | static void stmmac_global_err(struct stmmac_priv *priv) |
| 209 | { |
| 210 | netif_carrier_off(priv->dev); |
| 211 | set_bit(STMMAC_RESET_REQUESTED, &priv->state); |
| 212 | stmmac_service_event_schedule(priv); |
| 213 | } |
| 214 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 215 | /** |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 216 | * stmmac_clk_csr_set - dynamically set the MDC clock |
| 217 | * @priv: driver private structure |
| 218 | * Description: this is to dynamically set the MDC clock according to the csr |
| 219 | * clock input. |
| 220 | * Note: |
| 221 | * If a specific clk_csr value is passed from the platform |
| 222 | * this means that the CSR Clock Range selection cannot be |
| 223 | * changed at run-time and it is fixed (as reported in the driver |
| 224 | * documentation). Viceversa the driver will try to set the MDC |
| 225 | * clock dynamically according to the actual clock input. |
| 226 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 227 | static void stmmac_clk_csr_set(struct stmmac_priv *priv) |
| 228 | { |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 229 | u32 clk_rate; |
| 230 | |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 231 | clk_rate = clk_get_rate(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 232 | |
| 233 | /* Platform provided default clk_csr would be assumed valid |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 234 | * for all other cases except for the below mentioned ones. |
| 235 | * For values higher than the IEEE 802.3 specified frequency |
| 236 | * we can not estimate the proper divider as it is not known |
| 237 | * the frequency of clk_csr_i. So we do not change the default |
| 238 | * divider. |
| 239 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 240 | if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) { |
| 241 | if (clk_rate < CSR_F_35M) |
| 242 | priv->clk_csr = STMMAC_CSR_20_35M; |
| 243 | else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M)) |
| 244 | priv->clk_csr = STMMAC_CSR_35_60M; |
| 245 | else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M)) |
| 246 | priv->clk_csr = STMMAC_CSR_60_100M; |
| 247 | else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M)) |
| 248 | priv->clk_csr = STMMAC_CSR_100_150M; |
| 249 | else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M)) |
| 250 | priv->clk_csr = STMMAC_CSR_150_250M; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 251 | else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M)) |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 252 | priv->clk_csr = STMMAC_CSR_250_300M; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 253 | } |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 254 | |
| 255 | if (priv->plat->has_sun8i) { |
| 256 | if (clk_rate > 160000000) |
| 257 | priv->clk_csr = 0x03; |
| 258 | else if (clk_rate > 80000000) |
| 259 | priv->clk_csr = 0x02; |
| 260 | else if (clk_rate > 40000000) |
| 261 | priv->clk_csr = 0x01; |
| 262 | else |
| 263 | priv->clk_csr = 0; |
| 264 | } |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 265 | } |
| 266 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 267 | static void print_pkt(unsigned char *buf, int len) |
| 268 | { |
Andy Shevchenko | 424c4f7 | 2014-11-07 16:53:12 +0200 | [diff] [blame] | 269 | pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf); |
| 270 | print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 271 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 272 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 273 | static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 274 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 275 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
LABBE Corentin | a6a3e02 | 2017-02-08 09:31:21 +0100 | [diff] [blame] | 276 | u32 avail; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 277 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 278 | if (tx_q->dirty_tx > tx_q->cur_tx) |
| 279 | avail = tx_q->dirty_tx - tx_q->cur_tx - 1; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 280 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 281 | avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 282 | |
| 283 | return avail; |
| 284 | } |
| 285 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 286 | /** |
| 287 | * stmmac_rx_dirty - Get RX queue dirty |
| 288 | * @priv: driver private structure |
| 289 | * @queue: RX queue index |
| 290 | */ |
| 291 | static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 292 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 293 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
LABBE Corentin | a6a3e02 | 2017-02-08 09:31:21 +0100 | [diff] [blame] | 294 | u32 dirty; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 295 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 296 | if (rx_q->dirty_rx <= rx_q->cur_rx) |
| 297 | dirty = rx_q->cur_rx - rx_q->dirty_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 298 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 299 | dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 300 | |
| 301 | return dirty; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 302 | } |
| 303 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 304 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 305 | * stmmac_hw_fix_mac_speed - callback for speed selection |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 306 | * @priv: driver private structure |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 307 | * Description: on some platforms (e.g. ST), some HW system configuration |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 308 | * registers have to be set according to the link speed negotiated. |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 309 | */ |
| 310 | static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv) |
| 311 | { |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 312 | struct net_device *ndev = priv->dev; |
| 313 | struct phy_device *phydev = ndev->phydev; |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 314 | |
| 315 | if (likely(priv->plat->fix_mac_speed)) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 316 | priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed); |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 317 | } |
| 318 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 319 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 320 | * stmmac_enable_eee_mode - check and enter in LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 321 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 322 | * Description: this function is to verify and enter in LPI mode in case of |
| 323 | * EEE. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 324 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 325 | static void stmmac_enable_eee_mode(struct stmmac_priv *priv) |
| 326 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 327 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 328 | u32 queue; |
| 329 | |
| 330 | /* check if all TX queues have the work finished */ |
| 331 | for (queue = 0; queue < tx_cnt; queue++) { |
| 332 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 333 | |
| 334 | if (tx_q->dirty_tx != tx_q->cur_tx) |
| 335 | return; /* still unfinished work */ |
| 336 | } |
| 337 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 338 | /* Check and enter in LPI mode */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 339 | if (!priv->tx_path_in_lpi_mode) |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 340 | stmmac_set_eee_mode(priv, priv->hw, |
| 341 | priv->plat->en_tx_lpi_clockgating); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 342 | } |
| 343 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 344 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 345 | * stmmac_disable_eee_mode - disable and exit from LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 346 | * @priv: driver private structure |
| 347 | * Description: this function is to exit and disable EEE in case of |
| 348 | * LPI state is true. This is called by the xmit. |
| 349 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 350 | void stmmac_disable_eee_mode(struct stmmac_priv *priv) |
| 351 | { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 352 | stmmac_reset_eee_mode(priv, priv->hw); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 353 | del_timer_sync(&priv->eee_ctrl_timer); |
| 354 | priv->tx_path_in_lpi_mode = false; |
| 355 | } |
| 356 | |
| 357 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 358 | * stmmac_eee_ctrl_timer - EEE TX SW timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 359 | * @arg : data hook |
| 360 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 361 | * if there is no data transfer and if we are not in LPI state, |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 362 | * then MAC Transmitter can be moved to LPI state. |
| 363 | */ |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 364 | static void stmmac_eee_ctrl_timer(struct timer_list *t) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 365 | { |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 366 | struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 367 | |
| 368 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 369 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 370 | } |
| 371 | |
| 372 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 373 | * stmmac_eee_init - init EEE |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 374 | * @priv: driver private structure |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 375 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 376 | * if the GMAC supports the EEE (from the HW cap reg) and the phy device |
| 377 | * can also manage EEE, this function enable the LPI state and start related |
| 378 | * timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 379 | */ |
| 380 | bool stmmac_eee_init(struct stmmac_priv *priv) |
| 381 | { |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 382 | struct net_device *ndev = priv->dev; |
Jerome Brunet | 879626e | 2018-01-03 16:46:29 +0100 | [diff] [blame] | 383 | int interface = priv->plat->interface; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 384 | unsigned long flags; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 385 | bool ret = false; |
| 386 | |
Jerome Brunet | 879626e | 2018-01-03 16:46:29 +0100 | [diff] [blame] | 387 | if ((interface != PHY_INTERFACE_MODE_MII) && |
| 388 | (interface != PHY_INTERFACE_MODE_GMII) && |
| 389 | !phy_interface_mode_is_rgmii(interface)) |
| 390 | goto out; |
| 391 | |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 392 | /* Using PCS we cannot dial with the phy registers at this stage |
| 393 | * so we do not support extra feature like EEE. |
| 394 | */ |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 395 | if ((priv->hw->pcs == STMMAC_PCS_RGMII) || |
| 396 | (priv->hw->pcs == STMMAC_PCS_TBI) || |
| 397 | (priv->hw->pcs == STMMAC_PCS_RTBI)) |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 398 | goto out; |
| 399 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 400 | /* MAC core supports the EEE feature. */ |
| 401 | if (priv->dma_cap.eee) { |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 402 | int tx_lpi_timer = priv->tx_lpi_timer; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 403 | |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 404 | /* Check if the PHY supports EEE */ |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 405 | if (phy_init_eee(ndev->phydev, 1)) { |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 406 | /* To manage at run-time if the EEE cannot be supported |
| 407 | * anymore (for example because the lp caps have been |
| 408 | * changed). |
| 409 | * In that case the driver disable own timers. |
| 410 | */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 411 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 412 | if (priv->eee_active) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 413 | netdev_dbg(priv->dev, "disable EEE\n"); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 414 | del_timer_sync(&priv->eee_ctrl_timer); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 415 | stmmac_set_eee_timer(priv, priv->hw, 0, |
| 416 | tx_lpi_timer); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 417 | } |
| 418 | priv->eee_active = 0; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 419 | spin_unlock_irqrestore(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 420 | goto out; |
| 421 | } |
| 422 | /* Activate the EEE and start timers */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 423 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 424 | if (!priv->eee_active) { |
| 425 | priv->eee_active = 1; |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 426 | timer_setup(&priv->eee_ctrl_timer, |
| 427 | stmmac_eee_ctrl_timer, 0); |
Vaishali Thakkar | ccb36da | 2015-02-28 00:12:34 +0530 | [diff] [blame] | 428 | mod_timer(&priv->eee_ctrl_timer, |
| 429 | STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 430 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 431 | stmmac_set_eee_timer(priv, priv->hw, |
| 432 | STMMAC_DEFAULT_LIT_LS, tx_lpi_timer); |
Giuseppe CAVALLARO | 7196535 | 2014-08-28 08:11:44 +0200 | [diff] [blame] | 433 | } |
| 434 | /* Set HW EEE according to the speed */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 435 | stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 436 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 437 | ret = true; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 438 | spin_unlock_irqrestore(&priv->lock, flags); |
| 439 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 440 | netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n"); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 441 | } |
| 442 | out: |
| 443 | return ret; |
| 444 | } |
| 445 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 446 | /* stmmac_get_tx_hwtstamp - get HW TX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 447 | * @priv: driver private structure |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 448 | * @p : descriptor pointer |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 449 | * @skb : the socket buffer |
| 450 | * Description : |
| 451 | * This function will read timestamp from the descriptor & pass it to stack. |
| 452 | * and also perform some sanity checks. |
| 453 | */ |
| 454 | static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv, |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 455 | struct dma_desc *p, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 456 | { |
| 457 | struct skb_shared_hwtstamps shhwtstamp; |
| 458 | u64 ns; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 459 | |
| 460 | if (!priv->hwts_tx_en) |
| 461 | return; |
| 462 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 463 | /* exit if skb doesn't support hw tstamp */ |
damuzi000 | 75e4364 | 2014-01-17 23:47:59 +0800 | [diff] [blame] | 464 | if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 465 | return; |
| 466 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 467 | /* check tx tstamp status */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 468 | if (stmmac_get_tx_timestamp_status(priv, p)) { |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 469 | /* get the valid tstamp */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 470 | stmmac_get_timestamp(priv, p, priv->adv_ts, &ns); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 471 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 472 | memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 473 | shhwtstamp.hwtstamp = ns_to_ktime(ns); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 474 | |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 475 | netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 476 | /* pass tstamp to stack */ |
| 477 | skb_tstamp_tx(skb, &shhwtstamp); |
| 478 | } |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 479 | |
| 480 | return; |
| 481 | } |
| 482 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 483 | /* stmmac_get_rx_hwtstamp - get HW RX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 484 | * @priv: driver private structure |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 485 | * @p : descriptor pointer |
| 486 | * @np : next descriptor pointer |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 487 | * @skb : the socket buffer |
| 488 | * Description : |
| 489 | * This function will read received packet's timestamp from the descriptor |
| 490 | * and pass it to stack. It also perform some sanity checks. |
| 491 | */ |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 492 | static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p, |
| 493 | struct dma_desc *np, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 494 | { |
| 495 | struct skb_shared_hwtstamps *shhwtstamp = NULL; |
Jose Abreu | 9887094 | 2017-10-20 14:37:35 +0100 | [diff] [blame] | 496 | struct dma_desc *desc = p; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 497 | u64 ns; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 498 | |
| 499 | if (!priv->hwts_rx_en) |
| 500 | return; |
Jose Abreu | 9887094 | 2017-10-20 14:37:35 +0100 | [diff] [blame] | 501 | /* For GMAC4, the valid timestamp is from CTX next desc. */ |
| 502 | if (priv->plat->has_gmac4) |
| 503 | desc = np; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 504 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 505 | /* Check if timestamp is available */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 506 | if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) { |
| 507 | stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns); |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 508 | netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 509 | shhwtstamp = skb_hwtstamps(skb); |
| 510 | memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 511 | shhwtstamp->hwtstamp = ns_to_ktime(ns); |
| 512 | } else { |
Mario Molitor | 33d4c48 | 2017-06-08 23:03:09 +0200 | [diff] [blame] | 513 | netdev_dbg(priv->dev, "cannot get RX hw timestamp\n"); |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 514 | } |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 515 | } |
| 516 | |
| 517 | /** |
| 518 | * stmmac_hwtstamp_ioctl - control hardware timestamping. |
| 519 | * @dev: device pointer. |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 520 | * @ifr: An IOCTL specific structure, that can contain a pointer to |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 521 | * a proprietary structure used to pass information to the driver. |
| 522 | * Description: |
| 523 | * This function configures the MAC to enable/disable both outgoing(TX) |
| 524 | * and incoming(RX) packets time stamping based on user input. |
| 525 | * Return Value: |
| 526 | * 0 on success and an appropriate -ve integer on failure. |
| 527 | */ |
| 528 | static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr) |
| 529 | { |
| 530 | struct stmmac_priv *priv = netdev_priv(dev); |
| 531 | struct hwtstamp_config config; |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 532 | struct timespec64 now; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 533 | u64 temp = 0; |
| 534 | u32 ptp_v2 = 0; |
| 535 | u32 tstamp_all = 0; |
| 536 | u32 ptp_over_ipv4_udp = 0; |
| 537 | u32 ptp_over_ipv6_udp = 0; |
| 538 | u32 ptp_over_ethernet = 0; |
| 539 | u32 snap_type_sel = 0; |
| 540 | u32 ts_master_en = 0; |
| 541 | u32 ts_event_en = 0; |
| 542 | u32 value = 0; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 543 | u32 sec_inc; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 544 | |
| 545 | if (!(priv->dma_cap.time_stamp || priv->adv_ts)) { |
| 546 | netdev_alert(priv->dev, "No support for HW time stamping\n"); |
| 547 | priv->hwts_tx_en = 0; |
| 548 | priv->hwts_rx_en = 0; |
| 549 | |
| 550 | return -EOPNOTSUPP; |
| 551 | } |
| 552 | |
| 553 | if (copy_from_user(&config, ifr->ifr_data, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 554 | sizeof(struct hwtstamp_config))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 555 | return -EFAULT; |
| 556 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 557 | netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n", |
| 558 | __func__, config.flags, config.tx_type, config.rx_filter); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 559 | |
| 560 | /* reserved for future extensions */ |
| 561 | if (config.flags) |
| 562 | return -EINVAL; |
| 563 | |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 564 | if (config.tx_type != HWTSTAMP_TX_OFF && |
| 565 | config.tx_type != HWTSTAMP_TX_ON) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 566 | return -ERANGE; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 567 | |
| 568 | if (priv->adv_ts) { |
| 569 | switch (config.rx_filter) { |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 570 | case HWTSTAMP_FILTER_NONE: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 571 | /* time stamp no incoming packet at all */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 572 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 573 | break; |
| 574 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 575 | case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 576 | /* PTP v1, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 577 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 578 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 579 | if (priv->plat->has_gmac4) |
| 580 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 581 | else |
| 582 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 583 | |
| 584 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 585 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 586 | break; |
| 587 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 588 | case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 589 | /* PTP v1, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 590 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC; |
| 591 | /* take time stamp for SYNC messages only */ |
| 592 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 593 | |
| 594 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 595 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 596 | break; |
| 597 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 598 | case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 599 | /* PTP v1, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 600 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ; |
| 601 | /* take time stamp for Delay_Req messages only */ |
| 602 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 603 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 604 | |
| 605 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 606 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 607 | break; |
| 608 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 609 | case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 610 | /* PTP v2, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 611 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT; |
| 612 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 613 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 614 | if (priv->plat->has_gmac4) |
| 615 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 616 | else |
| 617 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 618 | |
| 619 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 620 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 621 | break; |
| 622 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 623 | case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 624 | /* PTP v2, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 625 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC; |
| 626 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 627 | /* take time stamp for SYNC messages only */ |
| 628 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 629 | |
| 630 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 631 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 632 | break; |
| 633 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 634 | case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 635 | /* PTP v2, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 636 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ; |
| 637 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 638 | /* take time stamp for Delay_Req messages only */ |
| 639 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 640 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 641 | |
| 642 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 643 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 644 | break; |
| 645 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 646 | case HWTSTAMP_FILTER_PTP_V2_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 647 | /* PTP v2/802.AS1 any layer, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 648 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; |
| 649 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 650 | /* take time stamp for all event messages */ |
Mario Molitor | fd6720a | 2017-06-08 22:41:02 +0200 | [diff] [blame] | 651 | if (priv->plat->has_gmac4) |
| 652 | snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1; |
| 653 | else |
| 654 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 655 | |
| 656 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 657 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 658 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 659 | break; |
| 660 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 661 | case HWTSTAMP_FILTER_PTP_V2_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 662 | /* PTP v2/802.AS1, any layer, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 663 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC; |
| 664 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 665 | /* take time stamp for SYNC messages only */ |
| 666 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 667 | |
| 668 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 669 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 670 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 671 | break; |
| 672 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 673 | case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 674 | /* PTP v2/802.AS1, any layer, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 675 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ; |
| 676 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 677 | /* take time stamp for Delay_Req messages only */ |
| 678 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 679 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 680 | |
| 681 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 682 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 683 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 684 | break; |
| 685 | |
Miroslav Lichvar | e341257 | 2017-05-19 17:52:36 +0200 | [diff] [blame] | 686 | case HWTSTAMP_FILTER_NTP_ALL: |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 687 | case HWTSTAMP_FILTER_ALL: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 688 | /* time stamp any incoming packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 689 | config.rx_filter = HWTSTAMP_FILTER_ALL; |
| 690 | tstamp_all = PTP_TCR_TSENALL; |
| 691 | break; |
| 692 | |
| 693 | default: |
| 694 | return -ERANGE; |
| 695 | } |
| 696 | } else { |
| 697 | switch (config.rx_filter) { |
| 698 | case HWTSTAMP_FILTER_NONE: |
| 699 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 700 | break; |
| 701 | default: |
| 702 | /* PTP v1, UDP, any kind of event packet */ |
| 703 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 704 | break; |
| 705 | } |
| 706 | } |
| 707 | priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1); |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 708 | priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 709 | |
| 710 | if (!priv->hwts_tx_en && !priv->hwts_rx_en) |
Jose Abreu | cc4c900 | 2018-04-16 16:08:15 +0100 | [diff] [blame] | 711 | stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 712 | else { |
| 713 | value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 714 | tstamp_all | ptp_v2 | ptp_over_ethernet | |
| 715 | ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en | |
| 716 | ts_master_en | snap_type_sel); |
Jose Abreu | cc4c900 | 2018-04-16 16:08:15 +0100 | [diff] [blame] | 717 | stmmac_config_hw_tstamping(priv, priv->ptpaddr, value); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 718 | |
| 719 | /* program Sub Second Increment reg */ |
Jose Abreu | cc4c900 | 2018-04-16 16:08:15 +0100 | [diff] [blame] | 720 | stmmac_config_sub_second_increment(priv, |
| 721 | priv->ptpaddr, priv->plat->clk_ptp_rate, |
| 722 | priv->plat->has_gmac4, &sec_inc); |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 723 | temp = div_u64(1000000000ULL, sec_inc); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 724 | |
| 725 | /* calculate default added value: |
| 726 | * formula is : |
| 727 | * addend = (2^32)/freq_div_ratio; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 728 | * where, freq_div_ratio = 1e9ns/sec_inc |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 729 | */ |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 730 | temp = (u64)(temp << 32); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 731 | priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate); |
Jose Abreu | cc4c900 | 2018-04-16 16:08:15 +0100 | [diff] [blame] | 732 | stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 733 | |
| 734 | /* initialize system time */ |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 735 | ktime_get_real_ts64(&now); |
| 736 | |
| 737 | /* lower 32 bits of tv_sec are safe until y2106 */ |
Jose Abreu | cc4c900 | 2018-04-16 16:08:15 +0100 | [diff] [blame] | 738 | stmmac_init_systime(priv, priv->ptpaddr, |
| 739 | (u32)now.tv_sec, now.tv_nsec); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 740 | } |
| 741 | |
| 742 | return copy_to_user(ifr->ifr_data, &config, |
| 743 | sizeof(struct hwtstamp_config)) ? -EFAULT : 0; |
| 744 | } |
| 745 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 746 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 747 | * stmmac_init_ptp - init PTP |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 748 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 749 | * Description: this is to verify if the HW supports the PTPv1 or PTPv2. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 750 | * This is done by looking at the HW cap. register. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 751 | * This function also registers the ptp driver. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 752 | */ |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 753 | static int stmmac_init_ptp(struct stmmac_priv *priv) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 754 | { |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 755 | if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp)) |
| 756 | return -EOPNOTSUPP; |
| 757 | |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 758 | priv->adv_ts = 0; |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 759 | /* Check if adv_ts can be enabled for dwmac 4.x core */ |
| 760 | if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp) |
| 761 | priv->adv_ts = 1; |
| 762 | /* Dwmac 3.x core with extend_desc can support adv_ts */ |
| 763 | else if (priv->extend_desc && priv->dma_cap.atime_stamp) |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 764 | priv->adv_ts = 1; |
| 765 | |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 766 | if (priv->dma_cap.time_stamp) |
| 767 | netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n"); |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 768 | |
Giuseppe CAVALLARO | be9b317 | 2016-10-12 15:42:03 +0200 | [diff] [blame] | 769 | if (priv->adv_ts) |
| 770 | netdev_info(priv->dev, |
| 771 | "IEEE 1588-2008 Advanced Timestamp supported\n"); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 772 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 773 | priv->hwts_tx_en = 0; |
| 774 | priv->hwts_rx_en = 0; |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 775 | |
Giuseppe CAVALLARO | c30a70d | 2016-10-19 09:06:41 +0200 | [diff] [blame] | 776 | stmmac_ptp_register(priv); |
| 777 | |
| 778 | return 0; |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 779 | } |
| 780 | |
| 781 | static void stmmac_release_ptp(struct stmmac_priv *priv) |
| 782 | { |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 783 | if (priv->plat->clk_ptp_ref) |
| 784 | clk_disable_unprepare(priv->plat->clk_ptp_ref); |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 785 | stmmac_ptp_unregister(priv); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 786 | } |
| 787 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 788 | /** |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 789 | * stmmac_mac_flow_ctrl - Configure flow control in all queues |
| 790 | * @priv: driver private structure |
| 791 | * Description: It is used for configuring the flow control in all queues |
| 792 | */ |
| 793 | static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex) |
| 794 | { |
| 795 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 796 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 797 | stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl, |
| 798 | priv->pause, tx_cnt); |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 799 | } |
| 800 | |
| 801 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 802 | * stmmac_adjust_link - adjusts the link parameters |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 803 | * @dev: net device structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 804 | * Description: this is the helper called by the physical abstraction layer |
| 805 | * drivers to communicate the phy link status. According the speed and duplex |
| 806 | * this driver can invoke registered glue-logic as well. |
| 807 | * It also invoke the eee initialization because it could happen when switch |
| 808 | * on different networks (that are eee capable). |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 809 | */ |
| 810 | static void stmmac_adjust_link(struct net_device *dev) |
| 811 | { |
| 812 | struct stmmac_priv *priv = netdev_priv(dev); |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 813 | struct phy_device *phydev = dev->phydev; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 814 | unsigned long flags; |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 815 | bool new_state = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 816 | |
LABBE Corentin | 662ec2b | 2017-02-08 09:31:16 +0100 | [diff] [blame] | 817 | if (!phydev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 818 | return; |
| 819 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 820 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 821 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 822 | if (phydev->link) { |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 823 | u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 824 | |
| 825 | /* Now we make sure that we can be in full duplex mode. |
| 826 | * If not, we operate in half-duplex mode. */ |
| 827 | if (phydev->duplex != priv->oldduplex) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 828 | new_state = true; |
LABBE Corentin | 50cb16d | 2017-05-24 09:16:44 +0200 | [diff] [blame] | 829 | if (!phydev->duplex) |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 830 | ctrl &= ~priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 831 | else |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 832 | ctrl |= priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 833 | priv->oldduplex = phydev->duplex; |
| 834 | } |
| 835 | /* Flow Control operation */ |
| 836 | if (phydev->pause) |
Joao Pinto | 29feff3 | 2017-03-10 18:24:56 +0000 | [diff] [blame] | 837 | stmmac_mac_flow_ctrl(priv, phydev->duplex); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 838 | |
| 839 | if (phydev->speed != priv->speed) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 840 | new_state = true; |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 841 | ctrl &= ~priv->hw->link.speed_mask; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 842 | switch (phydev->speed) { |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 843 | case SPEED_1000: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 844 | ctrl |= priv->hw->link.speed1000; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 845 | break; |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 846 | case SPEED_100: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 847 | ctrl |= priv->hw->link.speed100; |
LABBE Corentin | 9beae26 | 2017-02-15 10:46:43 +0100 | [diff] [blame] | 848 | break; |
LABBE Corentin | afbe17a | 2017-05-24 09:16:45 +0200 | [diff] [blame] | 849 | case SPEED_10: |
LABBE Corentin | ca84dfb | 2017-05-24 09:16:47 +0200 | [diff] [blame] | 850 | ctrl |= priv->hw->link.speed10; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 851 | break; |
| 852 | default: |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 853 | netif_warn(priv, link, priv->dev, |
LABBE Corentin | cba920a | 2017-02-08 09:31:15 +0100 | [diff] [blame] | 854 | "broken speed: %d\n", phydev->speed); |
LABBE Corentin | 688495b | 2017-02-15 10:46:41 +0100 | [diff] [blame] | 855 | phydev->speed = SPEED_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 856 | break; |
| 857 | } |
LABBE Corentin | 5db1355 | 2017-02-15 10:46:42 +0100 | [diff] [blame] | 858 | if (phydev->speed != SPEED_UNKNOWN) |
| 859 | stmmac_hw_fix_mac_speed(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 860 | priv->speed = phydev->speed; |
| 861 | } |
| 862 | |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 863 | writel(ctrl, priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 864 | |
| 865 | if (!priv->oldlink) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 866 | new_state = true; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 867 | priv->oldlink = true; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 868 | } |
| 869 | } else if (priv->oldlink) { |
LABBE Corentin | 99a4cca | 2017-05-24 09:16:43 +0200 | [diff] [blame] | 870 | new_state = true; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 871 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 872 | priv->speed = SPEED_UNKNOWN; |
| 873 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 874 | } |
| 875 | |
| 876 | if (new_state && netif_msg_link(priv)) |
| 877 | phy_print_status(phydev); |
| 878 | |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 879 | spin_unlock_irqrestore(&priv->lock, flags); |
| 880 | |
Giuseppe CAVALLARO | 52f95bb | 2016-04-05 08:46:57 +0200 | [diff] [blame] | 881 | if (phydev->is_pseudo_fixed_link) |
| 882 | /* Stop PHY layer to call the hook to adjust the link in case |
| 883 | * of a switch is attached to the stmmac driver. |
| 884 | */ |
| 885 | phydev->irq = PHY_IGNORE_INTERRUPT; |
| 886 | else |
| 887 | /* At this stage, init the EEE if supported. |
| 888 | * Never called in case of fixed_link. |
| 889 | */ |
| 890 | priv->eee_enabled = stmmac_eee_init(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 891 | } |
| 892 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 893 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 894 | * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 895 | * @priv: driver private structure |
| 896 | * Description: this is to verify if the HW supports the PCS. |
| 897 | * Physical Coding Sublayer (PCS) interface that can be used when the MAC is |
| 898 | * configured for the TBI, RTBI, or SGMII PHY interface. |
| 899 | */ |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 900 | static void stmmac_check_pcs_mode(struct stmmac_priv *priv) |
| 901 | { |
| 902 | int interface = priv->plat->interface; |
| 903 | |
| 904 | if (priv->dma_cap.pcs) { |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 905 | if ((interface == PHY_INTERFACE_MODE_RGMII) || |
| 906 | (interface == PHY_INTERFACE_MODE_RGMII_ID) || |
| 907 | (interface == PHY_INTERFACE_MODE_RGMII_RXID) || |
| 908 | (interface == PHY_INTERFACE_MODE_RGMII_TXID)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 909 | netdev_dbg(priv->dev, "PCS RGMII support enabled\n"); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 910 | priv->hw->pcs = STMMAC_PCS_RGMII; |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 911 | } else if (interface == PHY_INTERFACE_MODE_SGMII) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 912 | netdev_dbg(priv->dev, "PCS SGMII support enabled\n"); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 913 | priv->hw->pcs = STMMAC_PCS_SGMII; |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 914 | } |
| 915 | } |
| 916 | } |
| 917 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 918 | /** |
| 919 | * stmmac_init_phy - PHY initialization |
| 920 | * @dev: net device structure |
| 921 | * Description: it initializes the driver's PHY state, and attaches the PHY |
| 922 | * to the mac driver. |
| 923 | * Return value: |
| 924 | * 0 on success |
| 925 | */ |
| 926 | static int stmmac_init_phy(struct net_device *dev) |
| 927 | { |
| 928 | struct stmmac_priv *priv = netdev_priv(dev); |
| 929 | struct phy_device *phydev; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 930 | char phy_id_fmt[MII_BUS_ID_SIZE + 3]; |
Giuseppe CAVALLARO | 109cdd6 | 2010-01-06 23:07:11 +0000 | [diff] [blame] | 931 | char bus_id[MII_BUS_ID_SIZE]; |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 932 | int interface = priv->plat->interface; |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 933 | int max_speed = priv->plat->max_speed; |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 934 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 935 | priv->speed = SPEED_UNKNOWN; |
| 936 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 937 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 938 | if (priv->plat->phy_node) { |
| 939 | phydev = of_phy_connect(dev, priv->plat->phy_node, |
| 940 | &stmmac_adjust_link, 0, interface); |
| 941 | } else { |
Giuseppe CAVALLARO | a7657f1 | 2016-04-01 09:07:16 +0200 | [diff] [blame] | 942 | snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x", |
| 943 | priv->plat->bus_id); |
Srinivas Kandagatla | f142af2 | 2012-04-04 04:33:19 +0000 | [diff] [blame] | 944 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 945 | snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id, |
| 946 | priv->plat->phy_addr); |
LABBE Corentin | de9a216 | 2016-11-16 20:09:40 +0100 | [diff] [blame] | 947 | netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__, |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 948 | phy_id_fmt); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 949 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 950 | phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, |
| 951 | interface); |
| 952 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 953 | |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 954 | if (IS_ERR_OR_NULL(phydev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 955 | netdev_err(priv->dev, "Could not attach to PHY\n"); |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 956 | if (!phydev) |
| 957 | return -ENODEV; |
| 958 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 959 | return PTR_ERR(phydev); |
| 960 | } |
| 961 | |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 962 | /* Stop Advertising 1000BASE Capability if interface is not GMII */ |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 963 | if ((interface == PHY_INTERFACE_MODE_MII) || |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 964 | (interface == PHY_INTERFACE_MODE_RMII) || |
Pavel Machek | a77e4ac | 2014-08-25 13:31:16 +0200 | [diff] [blame] | 965 | (max_speed < 1000 && max_speed > 0)) |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 966 | phydev->advertising &= ~(SUPPORTED_1000baseT_Half | |
| 967 | SUPPORTED_1000baseT_Full); |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 968 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 969 | /* |
| 970 | * Broken HW is sometimes missing the pull-up resistor on the |
| 971 | * MDIO line, which results in reads to non-existent devices returning |
| 972 | * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent |
| 973 | * device as well. |
| 974 | * Note: phydev->phy_id is the result of reading the UID PHY registers. |
| 975 | */ |
Mathieu Olivari | 2773238 | 2015-05-27 11:02:48 -0700 | [diff] [blame] | 976 | if (!priv->plat->phy_node && phydev->phy_id == 0) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 977 | phy_disconnect(phydev); |
| 978 | return -ENODEV; |
| 979 | } |
Giuseppe Cavallaro | 8e99fc5 | 2016-02-29 14:27:39 +0100 | [diff] [blame] | 980 | |
Florian Fainelli | c51e424 | 2016-11-13 17:50:35 -0800 | [diff] [blame] | 981 | /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid |
| 982 | * subsequent PHY polling, make sure we force a link transition if |
| 983 | * we have a UP/DOWN/UP transition |
| 984 | */ |
| 985 | if (phydev->is_pseudo_fixed_link) |
| 986 | phydev->irq = PHY_POLL; |
| 987 | |
LABBE Corentin | b05c76a | 2017-02-08 09:31:18 +0100 | [diff] [blame] | 988 | phy_attached_info(phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 989 | return 0; |
| 990 | } |
| 991 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 992 | static void stmmac_display_rx_rings(struct stmmac_priv *priv) |
| 993 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 994 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 995 | void *head_rx; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 996 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 997 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 998 | /* Display RX rings */ |
| 999 | for (queue = 0; queue < rx_cnt; queue++) { |
| 1000 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1001 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1002 | pr_info("\tRX Queue %u rings\n", queue); |
| 1003 | |
| 1004 | if (priv->extend_desc) |
| 1005 | head_rx = (void *)rx_q->dma_erx; |
| 1006 | else |
| 1007 | head_rx = (void *)rx_q->dma_rx; |
| 1008 | |
| 1009 | /* Display RX ring */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1010 | stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1011 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1012 | } |
| 1013 | |
| 1014 | static void stmmac_display_tx_rings(struct stmmac_priv *priv) |
| 1015 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1016 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1017 | void *head_tx; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1018 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1019 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1020 | /* Display TX rings */ |
| 1021 | for (queue = 0; queue < tx_cnt; queue++) { |
| 1022 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1023 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1024 | pr_info("\tTX Queue %d rings\n", queue); |
| 1025 | |
| 1026 | if (priv->extend_desc) |
| 1027 | head_tx = (void *)tx_q->dma_etx; |
| 1028 | else |
| 1029 | head_tx = (void *)tx_q->dma_tx; |
| 1030 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1031 | stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1032 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1033 | } |
| 1034 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1035 | static void stmmac_display_rings(struct stmmac_priv *priv) |
| 1036 | { |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1037 | /* Display RX ring */ |
| 1038 | stmmac_display_rx_rings(priv); |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 1039 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1040 | /* Display TX ring */ |
| 1041 | stmmac_display_tx_rings(priv); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1042 | } |
| 1043 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1044 | static int stmmac_set_bfsize(int mtu, int bufsize) |
| 1045 | { |
| 1046 | int ret = bufsize; |
| 1047 | |
| 1048 | if (mtu >= BUF_SIZE_4KiB) |
| 1049 | ret = BUF_SIZE_8KiB; |
| 1050 | else if (mtu >= BUF_SIZE_2KiB) |
| 1051 | ret = BUF_SIZE_4KiB; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 1052 | else if (mtu > DEFAULT_BUFSIZE) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1053 | ret = BUF_SIZE_2KiB; |
| 1054 | else |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 1055 | ret = DEFAULT_BUFSIZE; |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1056 | |
| 1057 | return ret; |
| 1058 | } |
| 1059 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1060 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1061 | * stmmac_clear_rx_descriptors - clear RX descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1062 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1063 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1064 | * Description: this function is called to clear the RX descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1065 | * in case of both basic and extended descriptors are used. |
| 1066 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1067 | static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1068 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1069 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1070 | int i; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1071 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1072 | /* Clear the RX descriptors */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1073 | for (i = 0; i < DMA_RX_SIZE; i++) |
| 1074 | if (priv->extend_desc) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1075 | stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic, |
| 1076 | priv->use_riwt, priv->mode, |
| 1077 | (i == DMA_RX_SIZE - 1)); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1078 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1079 | stmmac_init_rx_desc(priv, &rx_q->dma_rx[i], |
| 1080 | priv->use_riwt, priv->mode, |
| 1081 | (i == DMA_RX_SIZE - 1)); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1082 | } |
| 1083 | |
| 1084 | /** |
| 1085 | * stmmac_clear_tx_descriptors - clear tx descriptors |
| 1086 | * @priv: driver private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1087 | * @queue: TX queue index. |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1088 | * Description: this function is called to clear the TX descriptors |
| 1089 | * in case of both basic and extended descriptors are used. |
| 1090 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1091 | static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1092 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1093 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1094 | int i; |
| 1095 | |
| 1096 | /* Clear the TX descriptors */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1097 | for (i = 0; i < DMA_TX_SIZE; i++) |
| 1098 | if (priv->extend_desc) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1099 | stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic, |
| 1100 | priv->mode, (i == DMA_TX_SIZE - 1)); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1101 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1102 | stmmac_init_tx_desc(priv, &tx_q->dma_tx[i], |
| 1103 | priv->mode, (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1104 | } |
| 1105 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1106 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1107 | * stmmac_clear_descriptors - clear descriptors |
| 1108 | * @priv: driver private structure |
| 1109 | * Description: this function is called to clear the TX and RX descriptors |
| 1110 | * in case of both basic and extended descriptors are used. |
| 1111 | */ |
| 1112 | static void stmmac_clear_descriptors(struct stmmac_priv *priv) |
| 1113 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1114 | u32 rx_queue_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1115 | u32 tx_queue_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1116 | u32 queue; |
| 1117 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1118 | /* Clear the RX descriptors */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1119 | for (queue = 0; queue < rx_queue_cnt; queue++) |
| 1120 | stmmac_clear_rx_descriptors(priv, queue); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1121 | |
| 1122 | /* Clear the TX descriptors */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1123 | for (queue = 0; queue < tx_queue_cnt; queue++) |
| 1124 | stmmac_clear_tx_descriptors(priv, queue); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1125 | } |
| 1126 | |
| 1127 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1128 | * stmmac_init_rx_buffers - init the RX descriptor buffer. |
| 1129 | * @priv: driver private structure |
| 1130 | * @p: descriptor pointer |
| 1131 | * @i: descriptor index |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1132 | * @flags: gfp flag |
| 1133 | * @queue: RX queue index |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1134 | * Description: this function is called to allocate a receive buffer, perform |
| 1135 | * the DMA mapping and init the descriptor. |
| 1136 | */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1137 | static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1138 | int i, gfp_t flags, u32 queue) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1139 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1140 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1141 | struct sk_buff *skb; |
| 1142 | |
Vineet Gupta | 4ec49a3 | 2015-05-20 12:04:40 +0530 | [diff] [blame] | 1143 | skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1144 | if (!skb) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 1145 | netdev_err(priv->dev, |
| 1146 | "%s: Rx init fails; skb is NULL\n", __func__); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1147 | return -ENOMEM; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1148 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1149 | rx_q->rx_skbuff[i] = skb; |
| 1150 | rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data, |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1151 | priv->dma_buf_sz, |
| 1152 | DMA_FROM_DEVICE); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1153 | if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 1154 | netdev_err(priv->dev, "%s: DMA mapping error\n", __func__); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1155 | dev_kfree_skb_any(skb); |
| 1156 | return -EINVAL; |
| 1157 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1158 | |
Jose Abreu | 6844171 | 2018-05-18 14:56:00 +0100 | [diff] [blame^] | 1159 | stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1160 | |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1161 | if (priv->dma_buf_sz == BUF_SIZE_16KiB) |
| 1162 | stmmac_init_desc3(priv, p); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1163 | |
| 1164 | return 0; |
| 1165 | } |
| 1166 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1167 | /** |
| 1168 | * stmmac_free_rx_buffer - free RX dma buffers |
| 1169 | * @priv: private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1170 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1171 | * @i: buffer index. |
| 1172 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1173 | static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i) |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1174 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1175 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 1176 | |
| 1177 | if (rx_q->rx_skbuff[i]) { |
| 1178 | dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i], |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1179 | priv->dma_buf_sz, DMA_FROM_DEVICE); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1180 | dev_kfree_skb_any(rx_q->rx_skbuff[i]); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1181 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1182 | rx_q->rx_skbuff[i] = NULL; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1183 | } |
| 1184 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1185 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1186 | * stmmac_free_tx_buffer - free RX dma buffers |
| 1187 | * @priv: private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1188 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1189 | * @i: buffer index. |
| 1190 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1191 | static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1192 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1193 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 1194 | |
| 1195 | if (tx_q->tx_skbuff_dma[i].buf) { |
| 1196 | if (tx_q->tx_skbuff_dma[i].map_as_page) |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1197 | dma_unmap_page(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1198 | tx_q->tx_skbuff_dma[i].buf, |
| 1199 | tx_q->tx_skbuff_dma[i].len, |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1200 | DMA_TO_DEVICE); |
| 1201 | else |
| 1202 | dma_unmap_single(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1203 | tx_q->tx_skbuff_dma[i].buf, |
| 1204 | tx_q->tx_skbuff_dma[i].len, |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1205 | DMA_TO_DEVICE); |
| 1206 | } |
| 1207 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1208 | if (tx_q->tx_skbuff[i]) { |
| 1209 | dev_kfree_skb_any(tx_q->tx_skbuff[i]); |
| 1210 | tx_q->tx_skbuff[i] = NULL; |
| 1211 | tx_q->tx_skbuff_dma[i].buf = 0; |
| 1212 | tx_q->tx_skbuff_dma[i].map_as_page = false; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1213 | } |
| 1214 | } |
| 1215 | |
| 1216 | /** |
| 1217 | * init_dma_rx_desc_rings - init the RX descriptor rings |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1218 | * @dev: net device structure |
| 1219 | * @flags: gfp flag. |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1220 | * Description: this function initializes the DMA RX descriptors |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1221 | * and allocates the socket buffers. It supports the chained and ring |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1222 | * modes. |
| 1223 | */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1224 | static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags) |
Joao Pinto | aff3d9e | 2017-03-17 16:11:05 +0000 | [diff] [blame] | 1225 | { |
| 1226 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1227 | u32 rx_count = priv->plat->rx_queues_to_use; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1228 | int ret = -ENOMEM; |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1229 | int bfsize = 0; |
Colin Ian King | 1d3028f | 2017-06-06 14:10:49 +0100 | [diff] [blame] | 1230 | int queue; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1231 | int i; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1232 | |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1233 | bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu); |
| 1234 | if (bfsize < 0) |
| 1235 | bfsize = 0; |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1236 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1237 | if (bfsize < BUF_SIZE_16KiB) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1238 | bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1239 | |
Vince Bridgers | 2618abb | 2014-01-20 05:39:01 -0600 | [diff] [blame] | 1240 | priv->dma_buf_sz = bfsize; |
| 1241 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1242 | /* RX INITIALIZATION */ |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 1243 | netif_dbg(priv, probe, priv->dev, |
| 1244 | "SKB addresses:\nskb\t\tskb data\tdma data\n"); |
| 1245 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1246 | for (queue = 0; queue < rx_count; queue++) { |
| 1247 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1248 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1249 | netif_dbg(priv, probe, priv->dev, |
| 1250 | "(%s) dma_rx_phy=0x%08x\n", __func__, |
| 1251 | (u32)rx_q->dma_rx_phy); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1252 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1253 | for (i = 0; i < DMA_RX_SIZE; i++) { |
| 1254 | struct dma_desc *p; |
| 1255 | |
| 1256 | if (priv->extend_desc) |
| 1257 | p = &((rx_q->dma_erx + i)->basic); |
| 1258 | else |
| 1259 | p = rx_q->dma_rx + i; |
| 1260 | |
| 1261 | ret = stmmac_init_rx_buffers(priv, p, i, flags, |
| 1262 | queue); |
| 1263 | if (ret) |
| 1264 | goto err_init_rx_buffers; |
| 1265 | |
| 1266 | netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n", |
| 1267 | rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data, |
| 1268 | (unsigned int)rx_q->rx_skbuff_dma[i]); |
| 1269 | } |
| 1270 | |
| 1271 | rx_q->cur_rx = 0; |
| 1272 | rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE); |
| 1273 | |
| 1274 | stmmac_clear_rx_descriptors(priv, queue); |
| 1275 | |
| 1276 | /* Setup the chained descriptor addresses */ |
| 1277 | if (priv->mode == STMMAC_CHAIN_MODE) { |
| 1278 | if (priv->extend_desc) |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1279 | stmmac_mode_init(priv, rx_q->dma_erx, |
| 1280 | rx_q->dma_rx_phy, DMA_RX_SIZE, 1); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1281 | else |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1282 | stmmac_mode_init(priv, rx_q->dma_rx, |
| 1283 | rx_q->dma_rx_phy, DMA_RX_SIZE, 0); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1284 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1285 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1286 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1287 | buf_sz = bfsize; |
| 1288 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1289 | return 0; |
| 1290 | |
| 1291 | err_init_rx_buffers: |
| 1292 | while (queue >= 0) { |
| 1293 | while (--i >= 0) |
| 1294 | stmmac_free_rx_buffer(priv, queue, i); |
| 1295 | |
| 1296 | if (queue == 0) |
| 1297 | break; |
| 1298 | |
| 1299 | i = DMA_RX_SIZE; |
| 1300 | queue--; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1301 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1302 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1303 | return ret; |
| 1304 | } |
| 1305 | |
| 1306 | /** |
| 1307 | * init_dma_tx_desc_rings - init the TX descriptor rings |
| 1308 | * @dev: net device structure. |
| 1309 | * Description: this function initializes the DMA TX descriptors |
| 1310 | * and allocates the socket buffers. It supports the chained and ring |
| 1311 | * modes. |
| 1312 | */ |
| 1313 | static int init_dma_tx_desc_rings(struct net_device *dev) |
| 1314 | { |
| 1315 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1316 | u32 tx_queue_cnt = priv->plat->tx_queues_to_use; |
| 1317 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1318 | int i; |
| 1319 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1320 | for (queue = 0; queue < tx_queue_cnt; queue++) { |
| 1321 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1322 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1323 | netif_dbg(priv, probe, priv->dev, |
| 1324 | "(%s) dma_tx_phy=0x%08x\n", __func__, |
| 1325 | (u32)tx_q->dma_tx_phy); |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1326 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1327 | /* Setup the chained descriptor addresses */ |
| 1328 | if (priv->mode == STMMAC_CHAIN_MODE) { |
| 1329 | if (priv->extend_desc) |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1330 | stmmac_mode_init(priv, tx_q->dma_etx, |
| 1331 | tx_q->dma_tx_phy, DMA_TX_SIZE, 1); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1332 | else |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1333 | stmmac_mode_init(priv, tx_q->dma_tx, |
| 1334 | tx_q->dma_tx_phy, DMA_TX_SIZE, 0); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1335 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1336 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1337 | for (i = 0; i < DMA_TX_SIZE; i++) { |
| 1338 | struct dma_desc *p; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1339 | if (priv->extend_desc) |
| 1340 | p = &((tx_q->dma_etx + i)->basic); |
| 1341 | else |
| 1342 | p = tx_q->dma_tx + i; |
| 1343 | |
| 1344 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 1345 | p->des0 = 0; |
| 1346 | p->des1 = 0; |
| 1347 | p->des2 = 0; |
| 1348 | p->des3 = 0; |
| 1349 | } else { |
| 1350 | p->des2 = 0; |
| 1351 | } |
| 1352 | |
| 1353 | tx_q->tx_skbuff_dma[i].buf = 0; |
| 1354 | tx_q->tx_skbuff_dma[i].map_as_page = false; |
| 1355 | tx_q->tx_skbuff_dma[i].len = 0; |
| 1356 | tx_q->tx_skbuff_dma[i].last_segment = false; |
| 1357 | tx_q->tx_skbuff[i] = NULL; |
| 1358 | } |
| 1359 | |
| 1360 | tx_q->dirty_tx = 0; |
| 1361 | tx_q->cur_tx = 0; |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 1362 | tx_q->mss = 0; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1363 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1364 | netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue)); |
| 1365 | } |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1366 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1367 | return 0; |
| 1368 | } |
| 1369 | |
| 1370 | /** |
| 1371 | * init_dma_desc_rings - init the RX/TX descriptor rings |
| 1372 | * @dev: net device structure |
| 1373 | * @flags: gfp flag. |
| 1374 | * Description: this function initializes the DMA RX/TX descriptors |
| 1375 | * and allocates the socket buffers. It supports the chained and ring |
| 1376 | * modes. |
| 1377 | */ |
| 1378 | static int init_dma_desc_rings(struct net_device *dev, gfp_t flags) |
| 1379 | { |
| 1380 | struct stmmac_priv *priv = netdev_priv(dev); |
| 1381 | int ret; |
| 1382 | |
| 1383 | ret = init_dma_rx_desc_rings(dev, flags); |
| 1384 | if (ret) |
| 1385 | return ret; |
| 1386 | |
| 1387 | ret = init_dma_tx_desc_rings(dev); |
| 1388 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1389 | stmmac_clear_descriptors(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1390 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1391 | if (netif_msg_hw(priv)) |
| 1392 | stmmac_display_rings(priv); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1393 | |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1394 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1395 | } |
| 1396 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1397 | /** |
| 1398 | * dma_free_rx_skbufs - free RX dma buffers |
| 1399 | * @priv: private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1400 | * @queue: RX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1401 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1402 | static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1403 | { |
| 1404 | int i; |
| 1405 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1406 | for (i = 0; i < DMA_RX_SIZE; i++) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1407 | stmmac_free_rx_buffer(priv, queue, i); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1408 | } |
| 1409 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1410 | /** |
| 1411 | * dma_free_tx_skbufs - free TX dma buffers |
| 1412 | * @priv: private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1413 | * @queue: TX queue index |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1414 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1415 | static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1416 | { |
| 1417 | int i; |
| 1418 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1419 | for (i = 0; i < DMA_TX_SIZE; i++) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1420 | stmmac_free_tx_buffer(priv, queue, i); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1421 | } |
| 1422 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1423 | /** |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1424 | * free_dma_rx_desc_resources - free RX dma desc resources |
| 1425 | * @priv: private structure |
| 1426 | */ |
| 1427 | static void free_dma_rx_desc_resources(struct stmmac_priv *priv) |
| 1428 | { |
| 1429 | u32 rx_count = priv->plat->rx_queues_to_use; |
| 1430 | u32 queue; |
| 1431 | |
| 1432 | /* Free RX queue resources */ |
| 1433 | for (queue = 0; queue < rx_count; queue++) { |
| 1434 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 1435 | |
| 1436 | /* Release the DMA RX socket buffers */ |
| 1437 | dma_free_rx_skbufs(priv, queue); |
| 1438 | |
| 1439 | /* Free DMA regions of consistent memory previously allocated */ |
| 1440 | if (!priv->extend_desc) |
| 1441 | dma_free_coherent(priv->device, |
| 1442 | DMA_RX_SIZE * sizeof(struct dma_desc), |
| 1443 | rx_q->dma_rx, rx_q->dma_rx_phy); |
| 1444 | else |
| 1445 | dma_free_coherent(priv->device, DMA_RX_SIZE * |
| 1446 | sizeof(struct dma_extended_desc), |
| 1447 | rx_q->dma_erx, rx_q->dma_rx_phy); |
| 1448 | |
| 1449 | kfree(rx_q->rx_skbuff_dma); |
| 1450 | kfree(rx_q->rx_skbuff); |
| 1451 | } |
| 1452 | } |
| 1453 | |
| 1454 | /** |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1455 | * free_dma_tx_desc_resources - free TX dma desc resources |
| 1456 | * @priv: private structure |
| 1457 | */ |
| 1458 | static void free_dma_tx_desc_resources(struct stmmac_priv *priv) |
| 1459 | { |
| 1460 | u32 tx_count = priv->plat->tx_queues_to_use; |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1461 | u32 queue; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1462 | |
| 1463 | /* Free TX queue resources */ |
| 1464 | for (queue = 0; queue < tx_count; queue++) { |
| 1465 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 1466 | |
| 1467 | /* Release the DMA TX socket buffers */ |
| 1468 | dma_free_tx_skbufs(priv, queue); |
| 1469 | |
| 1470 | /* Free DMA regions of consistent memory previously allocated */ |
| 1471 | if (!priv->extend_desc) |
| 1472 | dma_free_coherent(priv->device, |
| 1473 | DMA_TX_SIZE * sizeof(struct dma_desc), |
| 1474 | tx_q->dma_tx, tx_q->dma_tx_phy); |
| 1475 | else |
| 1476 | dma_free_coherent(priv->device, DMA_TX_SIZE * |
| 1477 | sizeof(struct dma_extended_desc), |
| 1478 | tx_q->dma_etx, tx_q->dma_tx_phy); |
| 1479 | |
| 1480 | kfree(tx_q->tx_skbuff_dma); |
| 1481 | kfree(tx_q->tx_skbuff); |
| 1482 | } |
| 1483 | } |
| 1484 | |
| 1485 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1486 | * alloc_dma_rx_desc_resources - alloc RX resources. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1487 | * @priv: private structure |
| 1488 | * Description: according to which descriptor can be used (extend or basic) |
| 1489 | * this function allocates the resources for TX and RX paths. In case of |
| 1490 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1491 | * allow zero-copy mechanism. |
| 1492 | */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1493 | static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv) |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1494 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1495 | u32 rx_count = priv->plat->rx_queues_to_use; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1496 | int ret = -ENOMEM; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1497 | u32 queue; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1498 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1499 | /* RX queues buffers and DMA */ |
| 1500 | for (queue = 0; queue < rx_count; queue++) { |
| 1501 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1502 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1503 | rx_q->queue_index = queue; |
| 1504 | rx_q->priv_data = priv; |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1505 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1506 | rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, |
| 1507 | sizeof(dma_addr_t), |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1508 | GFP_KERNEL); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1509 | if (!rx_q->rx_skbuff_dma) |
Christophe Jaillet | 63c3aa6 | 2017-07-08 09:46:33 +0200 | [diff] [blame] | 1510 | goto err_dma; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1511 | |
| 1512 | rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE, |
| 1513 | sizeof(struct sk_buff *), |
| 1514 | GFP_KERNEL); |
| 1515 | if (!rx_q->rx_skbuff) |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1516 | goto err_dma; |
| 1517 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1518 | if (priv->extend_desc) { |
| 1519 | rx_q->dma_erx = dma_zalloc_coherent(priv->device, |
| 1520 | DMA_RX_SIZE * |
| 1521 | sizeof(struct |
| 1522 | dma_extended_desc), |
| 1523 | &rx_q->dma_rx_phy, |
| 1524 | GFP_KERNEL); |
| 1525 | if (!rx_q->dma_erx) |
| 1526 | goto err_dma; |
| 1527 | |
| 1528 | } else { |
| 1529 | rx_q->dma_rx = dma_zalloc_coherent(priv->device, |
| 1530 | DMA_RX_SIZE * |
| 1531 | sizeof(struct |
| 1532 | dma_desc), |
| 1533 | &rx_q->dma_rx_phy, |
| 1534 | GFP_KERNEL); |
| 1535 | if (!rx_q->dma_rx) |
| 1536 | goto err_dma; |
| 1537 | } |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1538 | } |
| 1539 | |
| 1540 | return 0; |
| 1541 | |
| 1542 | err_dma: |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1543 | free_dma_rx_desc_resources(priv); |
| 1544 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1545 | return ret; |
| 1546 | } |
| 1547 | |
| 1548 | /** |
| 1549 | * alloc_dma_tx_desc_resources - alloc TX resources. |
| 1550 | * @priv: private structure |
| 1551 | * Description: according to which descriptor can be used (extend or basic) |
| 1552 | * this function allocates the resources for TX and RX paths. In case of |
| 1553 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1554 | * allow zero-copy mechanism. |
| 1555 | */ |
| 1556 | static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv) |
| 1557 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1558 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1559 | int ret = -ENOMEM; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1560 | u32 queue; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1561 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1562 | /* TX queues buffers and DMA */ |
| 1563 | for (queue = 0; queue < tx_count; queue++) { |
| 1564 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1565 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1566 | tx_q->queue_index = queue; |
| 1567 | tx_q->priv_data = priv; |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1568 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1569 | tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE, |
| 1570 | sizeof(*tx_q->tx_skbuff_dma), |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1571 | GFP_KERNEL); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1572 | if (!tx_q->tx_skbuff_dma) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1573 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1574 | |
| 1575 | tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE, |
| 1576 | sizeof(struct sk_buff *), |
| 1577 | GFP_KERNEL); |
| 1578 | if (!tx_q->tx_skbuff) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1579 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1580 | |
| 1581 | if (priv->extend_desc) { |
| 1582 | tx_q->dma_etx = dma_zalloc_coherent(priv->device, |
| 1583 | DMA_TX_SIZE * |
| 1584 | sizeof(struct |
| 1585 | dma_extended_desc), |
| 1586 | &tx_q->dma_tx_phy, |
| 1587 | GFP_KERNEL); |
| 1588 | if (!tx_q->dma_etx) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1589 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1590 | } else { |
| 1591 | tx_q->dma_tx = dma_zalloc_coherent(priv->device, |
| 1592 | DMA_TX_SIZE * |
| 1593 | sizeof(struct |
| 1594 | dma_desc), |
| 1595 | &tx_q->dma_tx_phy, |
| 1596 | GFP_KERNEL); |
| 1597 | if (!tx_q->dma_tx) |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1598 | goto err_dma; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1599 | } |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1600 | } |
| 1601 | |
| 1602 | return 0; |
| 1603 | |
Christophe Jaillet | 6224226 | 2017-07-08 09:46:54 +0200 | [diff] [blame] | 1604 | err_dma: |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1605 | free_dma_tx_desc_resources(priv); |
| 1606 | |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1607 | return ret; |
| 1608 | } |
| 1609 | |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1610 | /** |
| 1611 | * alloc_dma_desc_resources - alloc TX/RX resources. |
| 1612 | * @priv: private structure |
| 1613 | * Description: according to which descriptor can be used (extend or basic) |
| 1614 | * this function allocates the resources for TX and RX paths. In case of |
| 1615 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1616 | * allow zero-copy mechanism. |
| 1617 | */ |
| 1618 | static int alloc_dma_desc_resources(struct stmmac_priv *priv) |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1619 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 1620 | /* RX Allocation */ |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1621 | int ret = alloc_dma_rx_desc_resources(priv); |
| 1622 | |
| 1623 | if (ret) |
| 1624 | return ret; |
| 1625 | |
| 1626 | ret = alloc_dma_tx_desc_resources(priv); |
| 1627 | |
| 1628 | return ret; |
| 1629 | } |
| 1630 | |
| 1631 | /** |
Joao Pinto | 71fedb0 | 2017-04-06 09:49:08 +0100 | [diff] [blame] | 1632 | * free_dma_desc_resources - free dma desc resources |
| 1633 | * @priv: private structure |
| 1634 | */ |
| 1635 | static void free_dma_desc_resources(struct stmmac_priv *priv) |
| 1636 | { |
| 1637 | /* Release the DMA RX socket buffers */ |
| 1638 | free_dma_rx_desc_resources(priv); |
| 1639 | |
| 1640 | /* Release the DMA TX socket buffers */ |
| 1641 | free_dma_tx_desc_resources(priv); |
| 1642 | } |
| 1643 | |
| 1644 | /** |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1645 | * stmmac_mac_enable_rx_queues - Enable MAC rx queues |
| 1646 | * @priv: driver private structure |
| 1647 | * Description: It is used for enabling the rx queues in the MAC |
| 1648 | */ |
| 1649 | static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv) |
| 1650 | { |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1651 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 1652 | int queue; |
| 1653 | u8 mode; |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1654 | |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1655 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 1656 | mode = priv->plat->rx_queues_cfg[queue].mode_to_use; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 1657 | stmmac_rx_queue_enable(priv, priv->hw, mode, queue); |
Joao Pinto | 4f6046f | 2017-03-10 18:24:54 +0000 | [diff] [blame] | 1658 | } |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 1659 | } |
| 1660 | |
| 1661 | /** |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1662 | * stmmac_start_rx_dma - start RX DMA channel |
| 1663 | * @priv: driver private structure |
| 1664 | * @chan: RX channel index |
| 1665 | * Description: |
| 1666 | * This starts a RX DMA channel |
| 1667 | */ |
| 1668 | static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan) |
| 1669 | { |
| 1670 | netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1671 | stmmac_start_rx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1672 | } |
| 1673 | |
| 1674 | /** |
| 1675 | * stmmac_start_tx_dma - start TX DMA channel |
| 1676 | * @priv: driver private structure |
| 1677 | * @chan: TX channel index |
| 1678 | * Description: |
| 1679 | * This starts a TX DMA channel |
| 1680 | */ |
| 1681 | static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan) |
| 1682 | { |
| 1683 | netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1684 | stmmac_start_tx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1685 | } |
| 1686 | |
| 1687 | /** |
| 1688 | * stmmac_stop_rx_dma - stop RX DMA channel |
| 1689 | * @priv: driver private structure |
| 1690 | * @chan: RX channel index |
| 1691 | * Description: |
| 1692 | * This stops a RX DMA channel |
| 1693 | */ |
| 1694 | static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan) |
| 1695 | { |
| 1696 | netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1697 | stmmac_stop_rx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1698 | } |
| 1699 | |
| 1700 | /** |
| 1701 | * stmmac_stop_tx_dma - stop TX DMA channel |
| 1702 | * @priv: driver private structure |
| 1703 | * @chan: TX channel index |
| 1704 | * Description: |
| 1705 | * This stops a TX DMA channel |
| 1706 | */ |
| 1707 | static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan) |
| 1708 | { |
| 1709 | netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1710 | stmmac_stop_tx(priv, priv->ioaddr, chan); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1711 | } |
| 1712 | |
| 1713 | /** |
| 1714 | * stmmac_start_all_dma - start all RX and TX DMA channels |
| 1715 | * @priv: driver private structure |
| 1716 | * Description: |
| 1717 | * This starts all the RX and TX DMA channels |
| 1718 | */ |
| 1719 | static void stmmac_start_all_dma(struct stmmac_priv *priv) |
| 1720 | { |
| 1721 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1722 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 1723 | u32 chan = 0; |
| 1724 | |
| 1725 | for (chan = 0; chan < rx_channels_count; chan++) |
| 1726 | stmmac_start_rx_dma(priv, chan); |
| 1727 | |
| 1728 | for (chan = 0; chan < tx_channels_count; chan++) |
| 1729 | stmmac_start_tx_dma(priv, chan); |
| 1730 | } |
| 1731 | |
| 1732 | /** |
| 1733 | * stmmac_stop_all_dma - stop all RX and TX DMA channels |
| 1734 | * @priv: driver private structure |
| 1735 | * Description: |
| 1736 | * This stops the RX and TX DMA channels |
| 1737 | */ |
| 1738 | static void stmmac_stop_all_dma(struct stmmac_priv *priv) |
| 1739 | { |
| 1740 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1741 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 1742 | u32 chan = 0; |
| 1743 | |
| 1744 | for (chan = 0; chan < rx_channels_count; chan++) |
| 1745 | stmmac_stop_rx_dma(priv, chan); |
| 1746 | |
| 1747 | for (chan = 0; chan < tx_channels_count; chan++) |
| 1748 | stmmac_stop_tx_dma(priv, chan); |
| 1749 | } |
| 1750 | |
| 1751 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1752 | * stmmac_dma_operation_mode - HW DMA operation mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1753 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1754 | * Description: it is used for configuring the DMA operation mode register in |
| 1755 | * order to program the tx/rx DMA thresholds or Store-And-Forward mode. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1756 | */ |
| 1757 | static void stmmac_dma_operation_mode(struct stmmac_priv *priv) |
| 1758 | { |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1759 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1760 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1761 | int rxfifosz = priv->plat->rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1762 | int txfifosz = priv->plat->tx_fifo_size; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1763 | u32 txmode = 0; |
| 1764 | u32 rxmode = 0; |
| 1765 | u32 chan = 0; |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1766 | u8 qmode = 0; |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1767 | |
Thierry Reding | 11fbf81 | 2017-03-10 17:34:58 +0100 | [diff] [blame] | 1768 | if (rxfifosz == 0) |
| 1769 | rxfifosz = priv->dma_cap.rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1770 | if (txfifosz == 0) |
| 1771 | txfifosz = priv->dma_cap.tx_fifo_size; |
| 1772 | |
| 1773 | /* Adjust for real per queue fifo size */ |
| 1774 | rxfifosz /= rx_channels_count; |
| 1775 | txfifosz /= tx_channels_count; |
Thierry Reding | 11fbf81 | 2017-03-10 17:34:58 +0100 | [diff] [blame] | 1776 | |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1777 | if (priv->plat->force_thresh_dma_mode) { |
| 1778 | txmode = tc; |
| 1779 | rxmode = tc; |
| 1780 | } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) { |
Srinivas Kandagatla | 61b8013 | 2011-07-17 20:54:09 +0000 | [diff] [blame] | 1781 | /* |
| 1782 | * In case of GMAC, SF mode can be enabled |
| 1783 | * to perform the TX COE in HW. This depends on: |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 1784 | * 1) TX COE if actually supported |
| 1785 | * 2) There is no bugged Jumbo frame support |
| 1786 | * that needs to not insert csum in the TDES. |
| 1787 | */ |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1788 | txmode = SF_DMA_MODE; |
| 1789 | rxmode = SF_DMA_MODE; |
Sonic Zhang | b2dec11 | 2015-01-30 13:49:32 +0800 | [diff] [blame] | 1790 | priv->xstats.threshold = SF_DMA_MODE; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1791 | } else { |
| 1792 | txmode = tc; |
| 1793 | rxmode = SF_DMA_MODE; |
| 1794 | } |
| 1795 | |
| 1796 | /* configure all channels */ |
| 1797 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1798 | for (chan = 0; chan < rx_channels_count; chan++) { |
| 1799 | qmode = priv->plat->rx_queues_cfg[chan].mode_to_use; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1800 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1801 | stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, |
| 1802 | rxfifosz, qmode); |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1803 | } |
| 1804 | |
| 1805 | for (chan = 0; chan < tx_channels_count; chan++) { |
| 1806 | qmode = priv->plat->tx_queues_cfg[chan].mode_to_use; |
| 1807 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1808 | stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, |
| 1809 | txfifosz, qmode); |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1810 | } |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1811 | } else { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1812 | stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1813 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1814 | } |
| 1815 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1816 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1817 | * stmmac_tx_clean - to manage the transmission completion |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1818 | * @priv: driver private structure |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1819 | * @queue: TX queue index |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1820 | * Description: it reclaims the transmit resources after transmission completes. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1821 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1822 | static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1823 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1824 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1825 | unsigned int bytes_compl = 0, pkts_compl = 0; |
Bernd Edlinger | 8d5f4b0 | 2017-10-21 06:51:30 +0000 | [diff] [blame] | 1826 | unsigned int entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1827 | |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1828 | netif_tx_lock(priv->dev); |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 1829 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1830 | priv->xstats.tx_clean++; |
| 1831 | |
Bernd Edlinger | 8d5f4b0 | 2017-10-21 06:51:30 +0000 | [diff] [blame] | 1832 | entry = tx_q->dirty_tx; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1833 | while (entry != tx_q->cur_tx) { |
| 1834 | struct sk_buff *skb = tx_q->tx_skbuff[entry]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1835 | struct dma_desc *p; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1836 | int status; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1837 | |
| 1838 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1839 | p = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1840 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1841 | p = tx_q->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1842 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1843 | status = stmmac_tx_status(priv, &priv->dev->stats, |
| 1844 | &priv->xstats, p, priv->ioaddr); |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1845 | /* Check if the descriptor is owned by the DMA */ |
| 1846 | if (unlikely(status & tx_dma_own)) |
| 1847 | break; |
| 1848 | |
Niklas Cassel | a6b25da | 2018-02-26 22:47:08 +0100 | [diff] [blame] | 1849 | /* Make sure descriptor fields are read after reading |
| 1850 | * the own bit. |
| 1851 | */ |
| 1852 | dma_rmb(); |
| 1853 | |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1854 | /* Just consider the last segment and ...*/ |
| 1855 | if (likely(!(status & tx_not_ls))) { |
| 1856 | /* ... verify the status error condition */ |
| 1857 | if (unlikely(status & tx_err)) { |
| 1858 | priv->dev->stats.tx_errors++; |
| 1859 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1860 | priv->dev->stats.tx_packets++; |
| 1861 | priv->xstats.tx_pkt_n++; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1862 | } |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 1863 | stmmac_get_tx_hwtstamp(priv, p, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1864 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1865 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1866 | if (likely(tx_q->tx_skbuff_dma[entry].buf)) { |
| 1867 | if (tx_q->tx_skbuff_dma[entry].map_as_page) |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1868 | dma_unmap_page(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1869 | tx_q->tx_skbuff_dma[entry].buf, |
| 1870 | tx_q->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1871 | DMA_TO_DEVICE); |
| 1872 | else |
| 1873 | dma_unmap_single(priv->device, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1874 | tx_q->tx_skbuff_dma[entry].buf, |
| 1875 | tx_q->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1876 | DMA_TO_DEVICE); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1877 | tx_q->tx_skbuff_dma[entry].buf = 0; |
| 1878 | tx_q->tx_skbuff_dma[entry].len = 0; |
| 1879 | tx_q->tx_skbuff_dma[entry].map_as_page = false; |
Rayagond Kokatanur | cf32dee | 2013-03-26 04:43:09 +0000 | [diff] [blame] | 1880 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1881 | |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 1882 | stmmac_clean_desc3(priv, tx_q, p); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 1883 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1884 | tx_q->tx_skbuff_dma[entry].last_segment = false; |
| 1885 | tx_q->tx_skbuff_dma[entry].is_jumbo = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1886 | |
| 1887 | if (likely(skb != NULL)) { |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1888 | pkts_compl++; |
| 1889 | bytes_compl += skb->len; |
Eric W. Biederman | 7c565c3 | 2014-03-15 18:11:09 -0700 | [diff] [blame] | 1890 | dev_consume_skb_any(skb); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1891 | tx_q->tx_skbuff[entry] = NULL; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1892 | } |
| 1893 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1894 | stmmac_release_tx_desc(priv, p, priv->mode); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1895 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1896 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1897 | } |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1898 | tx_q->dirty_tx = entry; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1899 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1900 | netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue), |
| 1901 | pkts_compl, bytes_compl); |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1902 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1903 | if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev, |
| 1904 | queue))) && |
| 1905 | stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) { |
| 1906 | |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1907 | netif_dbg(priv, tx_done, priv->dev, |
| 1908 | "%s: restart transmit\n", __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1909 | netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1910 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1911 | |
| 1912 | if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) { |
| 1913 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 1914 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1915 | } |
Lino Sanfilippo | 739c8e1 | 2016-12-09 00:55:43 +0100 | [diff] [blame] | 1916 | netif_tx_unlock(priv->dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1917 | } |
| 1918 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1919 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1920 | * stmmac_tx_err - to manage the tx error |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1921 | * @priv: driver private structure |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1922 | * @chan: channel index |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1923 | * Description: it cleans the descriptors and restarts the transmission |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1924 | * in case of transmission errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1925 | */ |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 1926 | static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1927 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1928 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1929 | int i; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1930 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1931 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1932 | |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1933 | stmmac_stop_tx_dma(priv, chan); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1934 | dma_free_tx_skbufs(priv, chan); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1935 | for (i = 0; i < DMA_TX_SIZE; i++) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1936 | if (priv->extend_desc) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1937 | stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic, |
| 1938 | priv->mode, (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1939 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 1940 | stmmac_init_tx_desc(priv, &tx_q->dma_tx[i], |
| 1941 | priv->mode, (i == DMA_TX_SIZE - 1)); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 1942 | tx_q->dirty_tx = 0; |
| 1943 | tx_q->cur_tx = 0; |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 1944 | tx_q->mss = 0; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1945 | netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan)); |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 1946 | stmmac_start_tx_dma(priv, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1947 | |
| 1948 | priv->dev->stats.tx_errors++; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 1949 | netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1950 | } |
| 1951 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1952 | /** |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1953 | * stmmac_set_dma_operation_mode - Set DMA operation mode by channel |
| 1954 | * @priv: driver private structure |
| 1955 | * @txmode: TX operating mode |
| 1956 | * @rxmode: RX operating mode |
| 1957 | * @chan: channel index |
| 1958 | * Description: it is used for configuring of the DMA operation mode in |
| 1959 | * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward |
| 1960 | * mode. |
| 1961 | */ |
| 1962 | static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode, |
| 1963 | u32 rxmode, u32 chan) |
| 1964 | { |
Jose Abreu | a0daae1 | 2017-10-13 10:58:37 +0100 | [diff] [blame] | 1965 | u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use; |
| 1966 | u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1967 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 1968 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1969 | int rxfifosz = priv->plat->rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1970 | int txfifosz = priv->plat->tx_fifo_size; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1971 | |
| 1972 | if (rxfifosz == 0) |
| 1973 | rxfifosz = priv->dma_cap.rx_fifo_size; |
Jose Abreu | 52a7623 | 2017-10-13 10:58:36 +0100 | [diff] [blame] | 1974 | if (txfifosz == 0) |
| 1975 | txfifosz = priv->dma_cap.tx_fifo_size; |
| 1976 | |
| 1977 | /* Adjust for real per queue fifo size */ |
| 1978 | rxfifosz /= rx_channels_count; |
| 1979 | txfifosz /= tx_channels_count; |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1980 | |
| 1981 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1982 | stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz, |
| 1983 | rxqmode); |
| 1984 | stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz, |
| 1985 | txqmode); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1986 | } else { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 1987 | stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 1988 | } |
| 1989 | } |
| 1990 | |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 1991 | static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv) |
| 1992 | { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 1993 | int ret = false; |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 1994 | |
| 1995 | /* Safety features are only available in cores >= 5.10 */ |
| 1996 | if (priv->synopsys_id < DWMAC_CORE_5_10) |
| 1997 | return ret; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 1998 | ret = stmmac_safety_feat_irq_status(priv, priv->dev, |
| 1999 | priv->ioaddr, priv->dma_cap.asp, &priv->sstats); |
| 2000 | if (ret && (ret != -EINVAL)) { |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2001 | stmmac_global_err(priv); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2002 | return true; |
| 2003 | } |
| 2004 | |
| 2005 | return false; |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2006 | } |
| 2007 | |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 2008 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2009 | * stmmac_dma_interrupt - DMA ISR |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2010 | * @priv: driver private structure |
| 2011 | * Description: this is the DMA ISR. It is called by the main ISR. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2012 | * It calls the dwmac dma routine and schedule poll method in case of some |
| 2013 | * work can be done. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2014 | */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 2015 | static void stmmac_dma_interrupt(struct stmmac_priv *priv) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2016 | { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2017 | u32 tx_channel_count = priv->plat->tx_queues_to_use; |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2018 | u32 rx_channel_count = priv->plat->rx_queues_to_use; |
| 2019 | u32 channels_to_check = tx_channel_count > rx_channel_count ? |
| 2020 | tx_channel_count : rx_channel_count; |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2021 | u32 chan; |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2022 | bool poll_scheduled = false; |
Kees Cook | 8ac60ff | 2018-05-01 14:01:30 -0700 | [diff] [blame] | 2023 | int status[max_t(u32, MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES)]; |
| 2024 | |
| 2025 | /* Make sure we never check beyond our status buffer. */ |
| 2026 | if (WARN_ON_ONCE(channels_to_check > ARRAY_SIZE(status))) |
| 2027 | channels_to_check = ARRAY_SIZE(status); |
Joao Pinto | 68e5cfa | 2017-03-13 10:36:29 +0000 | [diff] [blame] | 2028 | |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2029 | /* Each DMA channel can be used for rx and tx simultaneously, yet |
| 2030 | * napi_struct is embedded in struct stmmac_rx_queue rather than in a |
| 2031 | * stmmac_channel struct. |
| 2032 | * Because of this, stmmac_poll currently checks (and possibly wakes) |
| 2033 | * all tx queues rather than just a single tx queue. |
| 2034 | */ |
| 2035 | for (chan = 0; chan < channels_to_check; chan++) |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2036 | status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr, |
| 2037 | &priv->xstats, chan); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2038 | |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2039 | for (chan = 0; chan < rx_channel_count; chan++) { |
| 2040 | if (likely(status[chan] & handle_rx)) { |
| 2041 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan]; |
| 2042 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2043 | if (likely(napi_schedule_prep(&rx_q->napi))) { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2044 | stmmac_disable_dma_irq(priv, priv->ioaddr, chan); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2045 | __napi_schedule(&rx_q->napi); |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2046 | poll_scheduled = true; |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2047 | } |
| 2048 | } |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2049 | } |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2050 | |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2051 | /* If we scheduled poll, we already know that tx queues will be checked. |
| 2052 | * If we didn't schedule poll, see if any DMA channel (used by tx) has a |
| 2053 | * completed transmission, if so, call stmmac_poll (once). |
| 2054 | */ |
| 2055 | if (!poll_scheduled) { |
| 2056 | for (chan = 0; chan < tx_channel_count; chan++) { |
| 2057 | if (status[chan] & handle_tx) { |
| 2058 | /* It doesn't matter what rx queue we choose |
| 2059 | * here. We use 0 since it always exists. |
| 2060 | */ |
| 2061 | struct stmmac_rx_queue *rx_q = |
| 2062 | &priv->rx_queue[0]; |
| 2063 | |
| 2064 | if (likely(napi_schedule_prep(&rx_q->napi))) { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2065 | stmmac_disable_dma_irq(priv, |
| 2066 | priv->ioaddr, chan); |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2067 | __napi_schedule(&rx_q->napi); |
| 2068 | } |
| 2069 | break; |
| 2070 | } |
| 2071 | } |
| 2072 | } |
| 2073 | |
| 2074 | for (chan = 0; chan < tx_channel_count; chan++) { |
| 2075 | if (unlikely(status[chan] & tx_hard_error_bump_tc)) { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2076 | /* Try to bump up the dma threshold on this failure */ |
| 2077 | if (unlikely(priv->xstats.threshold != SF_DMA_MODE) && |
| 2078 | (tc <= 256)) { |
| 2079 | tc += 64; |
| 2080 | if (priv->plat->force_thresh_dma_mode) |
| 2081 | stmmac_set_dma_operation_mode(priv, |
| 2082 | tc, |
| 2083 | tc, |
| 2084 | chan); |
| 2085 | else |
| 2086 | stmmac_set_dma_operation_mode(priv, |
| 2087 | tc, |
| 2088 | SF_DMA_MODE, |
| 2089 | chan); |
| 2090 | priv->xstats.threshold = tc; |
| 2091 | } |
Niklas Cassel | 5a6a044 | 2017-12-07 23:56:10 +0100 | [diff] [blame] | 2092 | } else if (unlikely(status[chan] == tx_hard_error)) { |
Joao Pinto | d62a107 | 2017-03-15 11:04:49 +0000 | [diff] [blame] | 2093 | stmmac_tx_err(priv, chan); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2094 | } |
| 2095 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2096 | } |
| 2097 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2098 | /** |
| 2099 | * stmmac_mmc_setup: setup the Mac Management Counters (MMC) |
| 2100 | * @priv: driver private structure |
| 2101 | * Description: this masks the MMC irq, in fact, the counters are managed in SW. |
| 2102 | */ |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2103 | static void stmmac_mmc_setup(struct stmmac_priv *priv) |
| 2104 | { |
| 2105 | unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET | |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2106 | MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET; |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2107 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2108 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 2109 | priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2110 | priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2111 | } else { |
| 2112 | priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2113 | priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 2114 | } |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2115 | |
| 2116 | dwmac_mmc_intr_all_mask(priv->mmcaddr); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 2117 | |
| 2118 | if (priv->dma_cap.rmon) { |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 2119 | dwmac_mmc_ctrl(priv->mmcaddr, mode); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 2120 | memset(&priv->mmc, 0, sizeof(struct stmmac_counters)); |
| 2121 | } else |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2122 | netdev_info(priv->dev, "No MAC Management Counters available\n"); |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 2123 | } |
| 2124 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2125 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2126 | * stmmac_get_hw_features - get MAC capabilities from the HW cap. register. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2127 | * @priv: driver private structure |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2128 | * Description: |
| 2129 | * new GMAC chip generations have a new register to indicate the |
| 2130 | * presence of the optional feature/functions. |
| 2131 | * This can be also used to override the value passed through the |
| 2132 | * platform and necessary for old MAC10/100 and GMAC chips. |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2133 | */ |
| 2134 | static int stmmac_get_hw_features(struct stmmac_priv *priv) |
| 2135 | { |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2136 | return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0; |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2137 | } |
| 2138 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2139 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2140 | * stmmac_check_ether_addr - check if the MAC addr is valid |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2141 | * @priv: driver private structure |
| 2142 | * Description: |
| 2143 | * it is to verify if the MAC address is valid, in case of failures it |
| 2144 | * generates a random MAC address |
| 2145 | */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2146 | static void stmmac_check_ether_addr(struct stmmac_priv *priv) |
| 2147 | { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2148 | if (!is_valid_ether_addr(priv->dev->dev_addr)) { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2149 | stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2150 | if (!is_valid_ether_addr(priv->dev->dev_addr)) |
Danny Kukawka | f2cedb6 | 2012-02-15 06:45:39 +0000 | [diff] [blame] | 2151 | eth_hw_addr_random(priv->dev); |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2152 | netdev_info(priv->dev, "device MAC address %pM\n", |
| 2153 | priv->dev->dev_addr); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2154 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2155 | } |
| 2156 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2157 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2158 | * stmmac_init_dma_engine - DMA init. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2159 | * @priv: driver private structure |
| 2160 | * Description: |
| 2161 | * It inits the DMA invoking the specific MAC/GMAC callback. |
| 2162 | * Some DMA parameters can be passed from the platform; |
| 2163 | * in case of these are not passed a default is kept for the MAC or GMAC. |
| 2164 | */ |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2165 | static int stmmac_init_dma_engine(struct stmmac_priv *priv) |
| 2166 | { |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2167 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 2168 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2169 | struct stmmac_rx_queue *rx_q; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2170 | struct stmmac_tx_queue *tx_q; |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2171 | u32 dummy_dma_rx_phy = 0; |
| 2172 | u32 dummy_dma_tx_phy = 0; |
| 2173 | u32 chan = 0; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2174 | int atds = 0; |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2175 | int ret = 0; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2176 | |
Niklas Cassel | a332e2f | 2016-12-07 15:20:05 +0100 | [diff] [blame] | 2177 | if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) { |
| 2178 | dev_err(priv->device, "Invalid DMA configuration\n"); |
Niklas Cassel | 89ab75b | 2016-12-07 15:20:03 +0100 | [diff] [blame] | 2179 | return -EINVAL; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2180 | } |
| 2181 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2182 | if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE)) |
| 2183 | atds = 1; |
| 2184 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2185 | ret = stmmac_reset(priv, priv->ioaddr); |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2186 | if (ret) { |
| 2187 | dev_err(priv->device, "Failed to reset the dma\n"); |
| 2188 | return ret; |
| 2189 | } |
| 2190 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2191 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2192 | /* DMA Configuration */ |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2193 | stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, |
| 2194 | dummy_dma_tx_phy, dummy_dma_rx_phy, atds); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2195 | |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2196 | /* DMA RX Channel Configuration */ |
| 2197 | for (chan = 0; chan < rx_channels_count; chan++) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2198 | rx_q = &priv->rx_queue[chan]; |
| 2199 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2200 | stmmac_init_rx_chan(priv, priv->ioaddr, |
| 2201 | priv->plat->dma_cfg, rx_q->dma_rx_phy, |
| 2202 | chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2203 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2204 | rx_q->rx_tail_addr = rx_q->dma_rx_phy + |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2205 | (DMA_RX_SIZE * sizeof(struct dma_desc)); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2206 | stmmac_set_rx_tail_ptr(priv, priv->ioaddr, |
| 2207 | rx_q->rx_tail_addr, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2208 | } |
| 2209 | |
| 2210 | /* DMA TX Channel Configuration */ |
| 2211 | for (chan = 0; chan < tx_channels_count; chan++) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2212 | tx_q = &priv->tx_queue[chan]; |
| 2213 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2214 | stmmac_init_chan(priv, priv->ioaddr, |
| 2215 | priv->plat->dma_cfg, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2216 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2217 | stmmac_init_tx_chan(priv, priv->ioaddr, |
| 2218 | priv->plat->dma_cfg, tx_q->dma_tx_phy, |
| 2219 | chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2220 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2221 | tx_q->tx_tail_addr = tx_q->dma_tx_phy + |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2222 | (DMA_TX_SIZE * sizeof(struct dma_desc)); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2223 | stmmac_set_tx_tail_ptr(priv, priv->ioaddr, |
| 2224 | tx_q->tx_tail_addr, chan); |
Joao Pinto | 47f2a9c | 2017-03-15 11:04:53 +0000 | [diff] [blame] | 2225 | } |
| 2226 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 2227 | rx_q = &priv->rx_queue[chan]; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2228 | tx_q = &priv->tx_queue[chan]; |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2229 | stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg, |
| 2230 | tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2231 | } |
| 2232 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2233 | if (priv->plat->axi) |
| 2234 | stmmac_axi(priv, priv->ioaddr, priv->plat->axi); |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 2235 | |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 2236 | return ret; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 2237 | } |
| 2238 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2239 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2240 | * stmmac_tx_timer - mitigation sw timer for tx. |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2241 | * @data: data pointer |
| 2242 | * Description: |
| 2243 | * This is the timer handler to directly invoke the stmmac_tx_clean. |
| 2244 | */ |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 2245 | static void stmmac_tx_timer(struct timer_list *t) |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2246 | { |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 2247 | struct stmmac_priv *priv = from_timer(priv, t, txtimer); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2248 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2249 | u32 queue; |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2250 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2251 | /* let's scan all the tx queues */ |
| 2252 | for (queue = 0; queue < tx_queues_count; queue++) |
| 2253 | stmmac_tx_clean(priv, queue); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2254 | } |
| 2255 | |
| 2256 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2257 | * stmmac_init_tx_coalesce - init tx mitigation options. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2258 | * @priv: driver private structure |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2259 | * Description: |
| 2260 | * This inits the transmit coalesce parameters: i.e. timer rate, |
| 2261 | * timer handler and default threshold used for enabling the |
| 2262 | * interrupt on completion bit. |
| 2263 | */ |
| 2264 | static void stmmac_init_tx_coalesce(struct stmmac_priv *priv) |
| 2265 | { |
| 2266 | priv->tx_coal_frames = STMMAC_TX_FRAMES; |
| 2267 | priv->tx_coal_timer = STMMAC_COAL_TX_TIMER; |
Kees Cook | e99e88a | 2017-10-16 14:43:17 -0700 | [diff] [blame] | 2268 | timer_setup(&priv->txtimer, stmmac_tx_timer, 0); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2269 | priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2270 | add_timer(&priv->txtimer); |
| 2271 | } |
| 2272 | |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2273 | static void stmmac_set_rings_length(struct stmmac_priv *priv) |
| 2274 | { |
| 2275 | u32 rx_channels_count = priv->plat->rx_queues_to_use; |
| 2276 | u32 tx_channels_count = priv->plat->tx_queues_to_use; |
| 2277 | u32 chan; |
| 2278 | |
| 2279 | /* set TX ring length */ |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2280 | for (chan = 0; chan < tx_channels_count; chan++) |
| 2281 | stmmac_set_tx_ring_len(priv, priv->ioaddr, |
| 2282 | (DMA_TX_SIZE - 1), chan); |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2283 | |
| 2284 | /* set RX ring length */ |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2285 | for (chan = 0; chan < rx_channels_count; chan++) |
| 2286 | stmmac_set_rx_ring_len(priv, priv->ioaddr, |
| 2287 | (DMA_RX_SIZE - 1), chan); |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2288 | } |
| 2289 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2290 | /** |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2291 | * stmmac_set_tx_queue_weight - Set TX queue weight |
| 2292 | * @priv: driver private structure |
| 2293 | * Description: It is used for setting TX queues weight |
| 2294 | */ |
| 2295 | static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv) |
| 2296 | { |
| 2297 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2298 | u32 weight; |
| 2299 | u32 queue; |
| 2300 | |
| 2301 | for (queue = 0; queue < tx_queues_count; queue++) { |
| 2302 | weight = priv->plat->tx_queues_cfg[queue].weight; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2303 | stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue); |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2304 | } |
| 2305 | } |
| 2306 | |
| 2307 | /** |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2308 | * stmmac_configure_cbs - Configure CBS in TX queue |
| 2309 | * @priv: driver private structure |
| 2310 | * Description: It is used for configuring CBS in AVB TX queues |
| 2311 | */ |
| 2312 | static void stmmac_configure_cbs(struct stmmac_priv *priv) |
| 2313 | { |
| 2314 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2315 | u32 mode_to_use; |
| 2316 | u32 queue; |
| 2317 | |
Joao Pinto | 44781fe | 2017-03-31 14:22:02 +0100 | [diff] [blame] | 2318 | /* queue 0 is reserved for legacy traffic */ |
| 2319 | for (queue = 1; queue < tx_queues_count; queue++) { |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2320 | mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use; |
| 2321 | if (mode_to_use == MTL_QUEUE_DCB) |
| 2322 | continue; |
| 2323 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2324 | stmmac_config_cbs(priv, priv->hw, |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2325 | priv->plat->tx_queues_cfg[queue].send_slope, |
| 2326 | priv->plat->tx_queues_cfg[queue].idle_slope, |
| 2327 | priv->plat->tx_queues_cfg[queue].high_credit, |
| 2328 | priv->plat->tx_queues_cfg[queue].low_credit, |
| 2329 | queue); |
| 2330 | } |
| 2331 | } |
| 2332 | |
| 2333 | /** |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2334 | * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel |
| 2335 | * @priv: driver private structure |
| 2336 | * Description: It is used for mapping RX queues to RX dma channels |
| 2337 | */ |
| 2338 | static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv) |
| 2339 | { |
| 2340 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2341 | u32 queue; |
| 2342 | u32 chan; |
| 2343 | |
| 2344 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2345 | chan = priv->plat->rx_queues_cfg[queue].chan; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2346 | stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan); |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2347 | } |
| 2348 | } |
| 2349 | |
| 2350 | /** |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2351 | * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority |
| 2352 | * @priv: driver private structure |
| 2353 | * Description: It is used for configuring the RX Queue Priority |
| 2354 | */ |
| 2355 | static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv) |
| 2356 | { |
| 2357 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2358 | u32 queue; |
| 2359 | u32 prio; |
| 2360 | |
| 2361 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2362 | if (!priv->plat->rx_queues_cfg[queue].use_prio) |
| 2363 | continue; |
| 2364 | |
| 2365 | prio = priv->plat->rx_queues_cfg[queue].prio; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2366 | stmmac_rx_queue_prio(priv, priv->hw, prio, queue); |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2367 | } |
| 2368 | } |
| 2369 | |
| 2370 | /** |
| 2371 | * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority |
| 2372 | * @priv: driver private structure |
| 2373 | * Description: It is used for configuring the TX Queue Priority |
| 2374 | */ |
| 2375 | static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv) |
| 2376 | { |
| 2377 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2378 | u32 queue; |
| 2379 | u32 prio; |
| 2380 | |
| 2381 | for (queue = 0; queue < tx_queues_count; queue++) { |
| 2382 | if (!priv->plat->tx_queues_cfg[queue].use_prio) |
| 2383 | continue; |
| 2384 | |
| 2385 | prio = priv->plat->tx_queues_cfg[queue].prio; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2386 | stmmac_tx_queue_prio(priv, priv->hw, prio, queue); |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2387 | } |
| 2388 | } |
| 2389 | |
| 2390 | /** |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2391 | * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing |
| 2392 | * @priv: driver private structure |
| 2393 | * Description: It is used for configuring the RX queue routing |
| 2394 | */ |
| 2395 | static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv) |
| 2396 | { |
| 2397 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2398 | u32 queue; |
| 2399 | u8 packet; |
| 2400 | |
| 2401 | for (queue = 0; queue < rx_queues_count; queue++) { |
| 2402 | /* no specific packet type routing specified for the queue */ |
| 2403 | if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0) |
| 2404 | continue; |
| 2405 | |
| 2406 | packet = priv->plat->rx_queues_cfg[queue].pkt_route; |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2407 | stmmac_rx_queue_routing(priv, priv->hw, packet, queue); |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2408 | } |
| 2409 | } |
| 2410 | |
| 2411 | /** |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2412 | * stmmac_mtl_configuration - Configure MTL |
| 2413 | * @priv: driver private structure |
| 2414 | * Description: It is used for configurring MTL |
| 2415 | */ |
| 2416 | static void stmmac_mtl_configuration(struct stmmac_priv *priv) |
| 2417 | { |
| 2418 | u32 rx_queues_count = priv->plat->rx_queues_to_use; |
| 2419 | u32 tx_queues_count = priv->plat->tx_queues_to_use; |
| 2420 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2421 | if (tx_queues_count > 1) |
Joao Pinto | 6a3a719 | 2017-03-10 18:24:53 +0000 | [diff] [blame] | 2422 | stmmac_set_tx_queue_weight(priv); |
| 2423 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2424 | /* Configure MTL RX algorithms */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2425 | if (rx_queues_count > 1) |
| 2426 | stmmac_prog_mtl_rx_algorithms(priv, priv->hw, |
| 2427 | priv->plat->rx_sched_algorithm); |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2428 | |
| 2429 | /* Configure MTL TX algorithms */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2430 | if (tx_queues_count > 1) |
| 2431 | stmmac_prog_mtl_tx_algorithms(priv, priv->hw, |
| 2432 | priv->plat->tx_sched_algorithm); |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2433 | |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2434 | /* Configure CBS in AVB TX queues */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2435 | if (tx_queues_count > 1) |
Joao Pinto | 19d9187 | 2017-03-10 18:24:59 +0000 | [diff] [blame] | 2436 | stmmac_configure_cbs(priv); |
| 2437 | |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2438 | /* Map RX MTL to DMA channels */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2439 | stmmac_rx_queue_dma_chan_map(priv); |
Joao Pinto | d43042f | 2017-03-10 18:24:55 +0000 | [diff] [blame] | 2440 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2441 | /* Enable MAC RX Queues */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2442 | stmmac_mac_enable_rx_queues(priv); |
Joao Pinto | 6deee22 | 2017-03-15 11:04:45 +0000 | [diff] [blame] | 2443 | |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2444 | /* Set RX priorities */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2445 | if (rx_queues_count > 1) |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2446 | stmmac_mac_config_rx_queues_prio(priv); |
| 2447 | |
| 2448 | /* Set TX priorities */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2449 | if (tx_queues_count > 1) |
Joao Pinto | a8f5102 | 2017-03-17 16:11:06 +0000 | [diff] [blame] | 2450 | stmmac_mac_config_tx_queues_prio(priv); |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2451 | |
| 2452 | /* Set RX routing */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2453 | if (rx_queues_count > 1) |
Joao Pinto | abe80fd | 2017-03-17 16:11:07 +0000 | [diff] [blame] | 2454 | stmmac_mac_config_rx_queues_routing(priv); |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2455 | } |
| 2456 | |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2457 | static void stmmac_safety_feat_configuration(struct stmmac_priv *priv) |
| 2458 | { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2459 | if (priv->dma_cap.asp) { |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2460 | netdev_info(priv->dev, "Enabling Safety Features\n"); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2461 | stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp); |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2462 | } else { |
| 2463 | netdev_info(priv->dev, "No Safety Features support found\n"); |
| 2464 | } |
| 2465 | } |
| 2466 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2467 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2468 | * stmmac_hw_setup - setup mac in a usable state. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2469 | * @dev : pointer to the device structure. |
| 2470 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2471 | * this is the main function to setup the HW in a usable state because the |
| 2472 | * dma engine is reset, the core registers are configured (e.g. AXI, |
| 2473 | * Checksum features, timers). The DMA is ready to start receiving and |
| 2474 | * transmitting. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2475 | * Return value: |
| 2476 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 2477 | * file on failure. |
| 2478 | */ |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2479 | static int stmmac_hw_setup(struct net_device *dev, bool init_ptp) |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2480 | { |
| 2481 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 3c55d4d | 2017-03-15 11:04:50 +0000 | [diff] [blame] | 2482 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2483 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 2484 | u32 chan; |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2485 | int ret; |
| 2486 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2487 | /* DMA initialization and SW reset */ |
| 2488 | ret = stmmac_init_dma_engine(priv); |
| 2489 | if (ret < 0) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2490 | netdev_err(priv->dev, "%s: DMA engine initialization failed\n", |
| 2491 | __func__); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2492 | return ret; |
| 2493 | } |
| 2494 | |
| 2495 | /* Copy the MAC addr into the HW */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2496 | stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2497 | |
Giuseppe CAVALLARO | 02e57b9 | 2016-06-24 15:16:26 +0200 | [diff] [blame] | 2498 | /* PS and related bits will be programmed according to the speed */ |
| 2499 | if (priv->hw->pcs) { |
| 2500 | int speed = priv->plat->mac_port_sel_speed; |
| 2501 | |
| 2502 | if ((speed == SPEED_10) || (speed == SPEED_100) || |
| 2503 | (speed == SPEED_1000)) { |
| 2504 | priv->hw->ps = speed; |
| 2505 | } else { |
| 2506 | dev_warn(priv->device, "invalid port speed\n"); |
| 2507 | priv->hw->ps = 0; |
| 2508 | } |
| 2509 | } |
| 2510 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2511 | /* Initialize the MAC Core */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2512 | stmmac_core_init(priv, priv->hw, dev); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2513 | |
Joao Pinto | d0a9c9f | 2017-03-10 18:24:52 +0000 | [diff] [blame] | 2514 | /* Initialize MTL*/ |
| 2515 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 2516 | stmmac_mtl_configuration(priv); |
jpinto | 9eb1247 | 2016-12-28 12:57:48 +0000 | [diff] [blame] | 2517 | |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 2518 | /* Initialize Safety Features */ |
| 2519 | if (priv->synopsys_id >= DWMAC_CORE_5_10) |
| 2520 | stmmac_safety_feat_configuration(priv); |
| 2521 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2522 | ret = stmmac_rx_ipc(priv, priv->hw); |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2523 | if (!ret) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2524 | netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n"); |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2525 | priv->plat->rx_coe = STMMAC_RX_COE_NONE; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 2526 | priv->hw->rx_csum = 0; |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 2527 | } |
| 2528 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2529 | /* Enable the MAC Rx/Tx */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2530 | stmmac_mac_set(priv, priv->ioaddr, true); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2531 | |
Joao Pinto | b4f0a66 | 2017-03-22 11:56:05 +0000 | [diff] [blame] | 2532 | /* Set the HW DMA mode and the COE */ |
| 2533 | stmmac_dma_operation_mode(priv); |
| 2534 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2535 | stmmac_mmc_setup(priv); |
| 2536 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2537 | if (init_ptp) { |
Thierry Reding | 0ad2be7 | 2017-03-10 17:34:56 +0100 | [diff] [blame] | 2538 | ret = clk_prepare_enable(priv->plat->clk_ptp_ref); |
| 2539 | if (ret < 0) |
| 2540 | netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret); |
| 2541 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2542 | ret = stmmac_init_ptp(priv); |
Heiner Kallweit | 722eef2 | 2017-02-01 22:02:02 +0100 | [diff] [blame] | 2543 | if (ret == -EOPNOTSUPP) |
| 2544 | netdev_warn(priv->dev, "PTP not supported by HW\n"); |
| 2545 | else if (ret) |
| 2546 | netdev_warn(priv->dev, "PTP init failed\n"); |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2547 | } |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2548 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 2549 | #ifdef CONFIG_DEBUG_FS |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2550 | ret = stmmac_init_fs(dev); |
| 2551 | if (ret < 0) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2552 | netdev_warn(priv->dev, "%s: failed debugFS registration\n", |
| 2553 | __func__); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2554 | #endif |
| 2555 | /* Start the ball rolling... */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 2556 | stmmac_start_all_dma(priv); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2557 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2558 | priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS; |
| 2559 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2560 | if (priv->use_riwt) { |
| 2561 | ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt); |
| 2562 | if (!ret) |
| 2563 | priv->rx_riwt = MAX_DMA_RIWT; |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2564 | } |
| 2565 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2566 | if (priv->hw->pcs) |
| 2567 | stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2568 | |
Joao Pinto | 4854ab9 | 2017-03-15 11:04:51 +0000 | [diff] [blame] | 2569 | /* set TX and RX rings length */ |
| 2570 | stmmac_set_rings_length(priv); |
| 2571 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2572 | /* Enable TSO */ |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2573 | if (priv->tso) { |
| 2574 | for (chan = 0; chan < tx_cnt; chan++) |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 2575 | stmmac_enable_tso(priv, priv->ioaddr, 1, chan); |
Joao Pinto | 146617b | 2017-03-15 11:04:54 +0000 | [diff] [blame] | 2576 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2577 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2578 | return 0; |
| 2579 | } |
| 2580 | |
Thierry Reding | c66f6c3 | 2017-03-10 17:34:55 +0100 | [diff] [blame] | 2581 | static void stmmac_hw_teardown(struct net_device *dev) |
| 2582 | { |
| 2583 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2584 | |
| 2585 | clk_disable_unprepare(priv->plat->clk_ptp_ref); |
| 2586 | } |
| 2587 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2588 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2589 | * stmmac_open - open entry point of the driver |
| 2590 | * @dev : pointer to the device structure. |
| 2591 | * Description: |
| 2592 | * This function is the open entry point of the driver. |
| 2593 | * Return value: |
| 2594 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 2595 | * file on failure. |
| 2596 | */ |
| 2597 | static int stmmac_open(struct net_device *dev) |
| 2598 | { |
| 2599 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2600 | int ret; |
| 2601 | |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 2602 | stmmac_check_ether_addr(priv); |
| 2603 | |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 2604 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 2605 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 2606 | priv->hw->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 2607 | ret = stmmac_init_phy(dev); |
| 2608 | if (ret) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2609 | netdev_err(priv->dev, |
| 2610 | "%s: Cannot attach to PHY (error: %d)\n", |
| 2611 | __func__, ret); |
Hans de Goede | 89df20d | 2014-05-20 11:38:18 +0200 | [diff] [blame] | 2612 | return ret; |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 2613 | } |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2614 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2615 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 2616 | /* Extra statistics */ |
| 2617 | memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats)); |
| 2618 | priv->xstats.threshold = tc; |
| 2619 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2620 | priv->dma_buf_sz = STMMAC_ALIGN(buf_sz); |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 2621 | priv->rx_copybreak = STMMAC_RX_COPYBREAK; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 2622 | |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2623 | ret = alloc_dma_desc_resources(priv); |
| 2624 | if (ret < 0) { |
| 2625 | netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n", |
| 2626 | __func__); |
| 2627 | goto dma_desc_error; |
| 2628 | } |
| 2629 | |
| 2630 | ret = init_dma_desc_rings(dev, GFP_KERNEL); |
| 2631 | if (ret < 0) { |
| 2632 | netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n", |
| 2633 | __func__); |
| 2634 | goto init_error; |
| 2635 | } |
| 2636 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 2637 | ret = stmmac_hw_setup(dev, true); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 2638 | if (ret < 0) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2639 | netdev_err(priv->dev, "%s: Hw setup failed\n", __func__); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2640 | goto init_error; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2641 | } |
| 2642 | |
Giuseppe CAVALLARO | 777da23 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 2643 | stmmac_init_tx_coalesce(priv); |
| 2644 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2645 | if (dev->phydev) |
| 2646 | phy_start(dev->phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2647 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2648 | /* Request the IRQ lines */ |
| 2649 | ret = request_irq(dev->irq, stmmac_interrupt, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2650 | IRQF_SHARED, dev->name, dev); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2651 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2652 | netdev_err(priv->dev, |
| 2653 | "%s: ERROR: allocating the IRQ %d (error: %d)\n", |
| 2654 | __func__, dev->irq, ret); |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2655 | goto irq_error; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2656 | } |
| 2657 | |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2658 | /* Request the Wake IRQ in case of another line is used for WoL */ |
| 2659 | if (priv->wol_irq != dev->irq) { |
| 2660 | ret = request_irq(priv->wol_irq, stmmac_interrupt, |
| 2661 | IRQF_SHARED, dev->name, dev); |
| 2662 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2663 | netdev_err(priv->dev, |
| 2664 | "%s: ERROR: allocating the WoL IRQ %d (%d)\n", |
| 2665 | __func__, priv->wol_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2666 | goto wolirq_error; |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2667 | } |
| 2668 | } |
| 2669 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2670 | /* Request the IRQ lines */ |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 2671 | if (priv->lpi_irq > 0) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2672 | ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED, |
| 2673 | dev->name, dev); |
| 2674 | if (unlikely(ret < 0)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2675 | netdev_err(priv->dev, |
| 2676 | "%s: ERROR: allocating the LPI IRQ %d (%d)\n", |
| 2677 | __func__, priv->lpi_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2678 | goto lpiirq_error; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2679 | } |
| 2680 | } |
| 2681 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2682 | stmmac_enable_all_queues(priv); |
| 2683 | stmmac_start_all_queues(priv); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2684 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2685 | return 0; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2686 | |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2687 | lpiirq_error: |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2688 | if (priv->wol_irq != dev->irq) |
| 2689 | free_irq(priv->wol_irq, dev); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2690 | wolirq_error: |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2691 | free_irq(dev->irq, dev); |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2692 | irq_error: |
| 2693 | if (dev->phydev) |
| 2694 | phy_stop(dev->phydev); |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2695 | |
Thierry Reding | 6c1e5ab | 2017-03-10 17:34:54 +0100 | [diff] [blame] | 2696 | del_timer_sync(&priv->txtimer); |
Thierry Reding | c66f6c3 | 2017-03-10 17:34:55 +0100 | [diff] [blame] | 2697 | stmmac_hw_teardown(dev); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 2698 | init_error: |
| 2699 | free_dma_desc_resources(priv); |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2700 | dma_desc_error: |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2701 | if (dev->phydev) |
| 2702 | phy_disconnect(dev->phydev); |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 2703 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 2704 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2705 | } |
| 2706 | |
| 2707 | /** |
| 2708 | * stmmac_release - close entry point of the driver |
| 2709 | * @dev : device pointer. |
| 2710 | * Description: |
| 2711 | * This is the stop entry point of the driver. |
| 2712 | */ |
| 2713 | static int stmmac_release(struct net_device *dev) |
| 2714 | { |
| 2715 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2716 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2717 | if (priv->eee_enabled) |
| 2718 | del_timer_sync(&priv->eee_ctrl_timer); |
| 2719 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2720 | /* Stop and disconnect the PHY */ |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 2721 | if (dev->phydev) { |
| 2722 | phy_stop(dev->phydev); |
| 2723 | phy_disconnect(dev->phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2724 | } |
| 2725 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2726 | stmmac_stop_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2727 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2728 | stmmac_disable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2729 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2730 | del_timer_sync(&priv->txtimer); |
| 2731 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2732 | /* Free the IRQ lines */ |
| 2733 | free_irq(dev->irq, dev); |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 2734 | if (priv->wol_irq != dev->irq) |
| 2735 | free_irq(priv->wol_irq, dev); |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 2736 | if (priv->lpi_irq > 0) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2737 | free_irq(priv->lpi_irq, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2738 | |
| 2739 | /* Stop TX/RX DMA and clear the descriptors */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 2740 | stmmac_stop_all_dma(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2741 | |
| 2742 | /* Release and free the Rx/Tx resources */ |
| 2743 | free_dma_desc_resources(priv); |
| 2744 | |
avisconti | 19449bf | 2010-10-25 18:58:14 +0000 | [diff] [blame] | 2745 | /* Disable the MAC Rx/Tx */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 2746 | stmmac_mac_set(priv, priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2747 | |
| 2748 | netif_carrier_off(dev); |
| 2749 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 2750 | #ifdef CONFIG_DEBUG_FS |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 2751 | stmmac_exit_fs(dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2752 | #endif |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 2753 | |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 2754 | stmmac_release_ptp(priv); |
| 2755 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2756 | return 0; |
| 2757 | } |
| 2758 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2759 | /** |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2760 | * stmmac_tso_allocator - close entry point of the driver |
| 2761 | * @priv: driver private structure |
| 2762 | * @des: buffer start address |
| 2763 | * @total_len: total length to fill in descriptors |
| 2764 | * @last_segmant: condition for the last descriptor |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2765 | * @queue: TX queue index |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2766 | * Description: |
| 2767 | * This function fills descriptor and request new descriptors according to |
| 2768 | * buffer length to fill |
| 2769 | */ |
| 2770 | static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2771 | int total_len, bool last_segment, u32 queue) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2772 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2773 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2774 | struct dma_desc *desc; |
LABBE Corentin | 5bacd77 | 2017-03-29 07:05:40 +0200 | [diff] [blame] | 2775 | u32 buff_size; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2776 | int tmp_len; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2777 | |
| 2778 | tmp_len = total_len; |
| 2779 | |
| 2780 | while (tmp_len > 0) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2781 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 2782 | WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2783 | desc = tx_q->dma_tx + tx_q->cur_tx; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2784 | |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2785 | desc->des0 = cpu_to_le32(des + (total_len - tmp_len)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2786 | buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ? |
| 2787 | TSO_MAX_BUFF_SIZE : tmp_len; |
| 2788 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2789 | stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size, |
| 2790 | 0, 1, |
| 2791 | (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE), |
| 2792 | 0, 0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2793 | |
| 2794 | tmp_len -= TSO_MAX_BUFF_SIZE; |
| 2795 | } |
| 2796 | } |
| 2797 | |
| 2798 | /** |
| 2799 | * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO) |
| 2800 | * @skb : the socket buffer |
| 2801 | * @dev : device pointer |
| 2802 | * Description: this is the transmit function that is called on TSO frames |
| 2803 | * (support available on GMAC4 and newer chips). |
| 2804 | * Diagram below show the ring programming in case of TSO frames: |
| 2805 | * |
| 2806 | * First Descriptor |
| 2807 | * -------- |
| 2808 | * | DES0 |---> buffer1 = L2/L3/L4 header |
| 2809 | * | DES1 |---> TCP Payload (can continue on next descr...) |
| 2810 | * | DES2 |---> buffer 1 and 2 len |
| 2811 | * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0] |
| 2812 | * -------- |
| 2813 | * | |
| 2814 | * ... |
| 2815 | * | |
| 2816 | * -------- |
| 2817 | * | DES0 | --| Split TCP Payload on Buffers 1 and 2 |
| 2818 | * | DES1 | --| |
| 2819 | * | DES2 | --> buffer 1 and 2 len |
| 2820 | * | DES3 | |
| 2821 | * -------- |
| 2822 | * |
| 2823 | * mss is fixed when enable tso, so w/o programming the TDES3 ctx field. |
| 2824 | */ |
| 2825 | static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev) |
| 2826 | { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2827 | struct dma_desc *desc, *first, *mss_desc = NULL; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2828 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2829 | int nfrags = skb_shinfo(skb)->nr_frags; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2830 | u32 queue = skb_get_queue_mapping(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2831 | unsigned int first_entry, des; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2832 | struct stmmac_tx_queue *tx_q; |
| 2833 | int tmp_pay_len = 0; |
| 2834 | u32 pay_len, mss; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2835 | u8 proto_hdr_len; |
| 2836 | int i; |
| 2837 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2838 | tx_q = &priv->tx_queue[queue]; |
| 2839 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2840 | /* Compute header lengths */ |
| 2841 | proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 2842 | |
| 2843 | /* Desc availability based on threshold should be enough safe */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2844 | if (unlikely(stmmac_tx_avail(priv, queue) < |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2845 | (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2846 | if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) { |
| 2847 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, |
| 2848 | queue)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2849 | /* This is a hard error, log it. */ |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 2850 | netdev_err(priv->dev, |
| 2851 | "%s: Tx Ring full when queue awake\n", |
| 2852 | __func__); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2853 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2854 | return NETDEV_TX_BUSY; |
| 2855 | } |
| 2856 | |
| 2857 | pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */ |
| 2858 | |
| 2859 | mss = skb_shinfo(skb)->gso_size; |
| 2860 | |
| 2861 | /* set new MSS value if needed */ |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 2862 | if (mss != tx_q->mss) { |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2863 | mss_desc = tx_q->dma_tx + tx_q->cur_tx; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2864 | stmmac_set_mss(priv, mss_desc, mss); |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 2865 | tx_q->mss = mss; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2866 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 2867 | WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2868 | } |
| 2869 | |
| 2870 | if (netif_msg_tx_queued(priv)) { |
| 2871 | pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n", |
| 2872 | __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss); |
| 2873 | pr_info("\tskb->len %d, skb->data_len %d\n", skb->len, |
| 2874 | skb->data_len); |
| 2875 | } |
| 2876 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2877 | first_entry = tx_q->cur_tx; |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 2878 | WARN_ON(tx_q->tx_skbuff[first_entry]); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2879 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2880 | desc = tx_q->dma_tx + first_entry; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2881 | first = desc; |
| 2882 | |
| 2883 | /* first descriptor: fill Headers on Buf1 */ |
| 2884 | des = dma_map_single(priv->device, skb->data, skb_headlen(skb), |
| 2885 | DMA_TO_DEVICE); |
| 2886 | if (dma_mapping_error(priv->device, des)) |
| 2887 | goto dma_map_err; |
| 2888 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2889 | tx_q->tx_skbuff_dma[first_entry].buf = des; |
| 2890 | tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2891 | |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2892 | first->des0 = cpu_to_le32(des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2893 | |
| 2894 | /* Fill start of payload in buff2 of first descriptor */ |
| 2895 | if (pay_len) |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 2896 | first->des1 = cpu_to_le32(des + proto_hdr_len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2897 | |
| 2898 | /* If needed take extra descriptors to fill the remaining payload */ |
| 2899 | tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE; |
| 2900 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2901 | stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2902 | |
| 2903 | /* Prepare fragments */ |
| 2904 | for (i = 0; i < nfrags; i++) { |
| 2905 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 2906 | |
| 2907 | des = skb_frag_dma_map(priv->device, frag, 0, |
| 2908 | skb_frag_size(frag), |
| 2909 | DMA_TO_DEVICE); |
Thierry Reding | 937071c | 2017-03-10 17:34:57 +0100 | [diff] [blame] | 2910 | if (dma_mapping_error(priv->device, des)) |
| 2911 | goto dma_map_err; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2912 | |
| 2913 | stmmac_tso_allocator(priv, des, skb_frag_size(frag), |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2914 | (i == nfrags - 1), queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2915 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2916 | tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des; |
| 2917 | tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2918 | tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2919 | } |
| 2920 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2921 | tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2922 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 2923 | /* Only the last descriptor gets to point to the skb. */ |
| 2924 | tx_q->tx_skbuff[tx_q->cur_tx] = skb; |
| 2925 | |
| 2926 | /* We've used all descriptors we need for this skb, however, |
| 2927 | * advance cur_tx so that it references a fresh descriptor. |
| 2928 | * ndo_start_xmit will fill this descriptor the next time it's |
| 2929 | * called and stmmac_tx_clean may clean up to this descriptor. |
| 2930 | */ |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2931 | tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2932 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2933 | if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) { |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 2934 | netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n", |
| 2935 | __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2936 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2937 | } |
| 2938 | |
| 2939 | dev->stats.tx_bytes += skb->len; |
| 2940 | priv->xstats.tx_tso_frames++; |
| 2941 | priv->xstats.tx_tso_nfrags += nfrags; |
| 2942 | |
| 2943 | /* Manage tx mitigation */ |
| 2944 | priv->tx_count_frames += nfrags + 1; |
| 2945 | if (likely(priv->tx_coal_frames > priv->tx_count_frames)) { |
| 2946 | mod_timer(&priv->txtimer, |
| 2947 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
| 2948 | } else { |
| 2949 | priv->tx_count_frames = 0; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2950 | stmmac_set_tx_ic(priv, desc); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2951 | priv->xstats.tx_set_ic_bit++; |
| 2952 | } |
| 2953 | |
Miroslav Lichvar | 74abc9b1 | 2017-05-19 17:52:41 +0200 | [diff] [blame] | 2954 | skb_tx_timestamp(skb); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2955 | |
| 2956 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 2957 | priv->hwts_tx_en)) { |
| 2958 | /* declare that device is doing timestamping */ |
| 2959 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2960 | stmmac_enable_tx_timestamp(priv, first); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2961 | } |
| 2962 | |
| 2963 | /* Complete the first descriptor before granting the DMA */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2964 | stmmac_prepare_tso_tx_desc(priv, first, 1, |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2965 | proto_hdr_len, |
| 2966 | pay_len, |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2967 | 1, tx_q->tx_skbuff_dma[first_entry].last_segment, |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2968 | tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len)); |
| 2969 | |
| 2970 | /* If context desc is used to change MSS */ |
Niklas Cassel | 15d2ee4 | 2018-02-26 22:47:06 +0100 | [diff] [blame] | 2971 | if (mss_desc) { |
| 2972 | /* Make sure that first descriptor has been completely |
| 2973 | * written, including its own bit. This is because MSS is |
| 2974 | * actually before first descriptor, so we need to make |
| 2975 | * sure that MSS's own bit is the last thing written. |
| 2976 | */ |
| 2977 | dma_wmb(); |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2978 | stmmac_set_tx_owner(priv, mss_desc); |
Niklas Cassel | 15d2ee4 | 2018-02-26 22:47:06 +0100 | [diff] [blame] | 2979 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2980 | |
| 2981 | /* The own bit must be the latest setting done when prepare the |
| 2982 | * descriptor and then barrier is needed to make sure that |
| 2983 | * all is coherent before granting the DMA engine. |
| 2984 | */ |
Niklas Cassel | 95eb930 | 2018-02-26 22:47:07 +0100 | [diff] [blame] | 2985 | wmb(); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2986 | |
| 2987 | if (netif_msg_pktdata(priv)) { |
| 2988 | pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n", |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 2989 | __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry, |
| 2990 | tx_q->cur_tx, first, nfrags); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2991 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 2992 | stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2993 | |
| 2994 | pr_info(">>> frame to be transmitted: "); |
| 2995 | print_pkt(skb->data, skb_headlen(skb)); |
| 2996 | } |
| 2997 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 2998 | netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 2999 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3000 | stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3001 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3002 | return NETDEV_TX_OK; |
| 3003 | |
| 3004 | dma_map_err: |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3005 | dev_err(priv->device, "Tx dma map failed\n"); |
| 3006 | dev_kfree_skb(skb); |
| 3007 | priv->dev->stats.tx_dropped++; |
| 3008 | return NETDEV_TX_OK; |
| 3009 | } |
| 3010 | |
| 3011 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3012 | * stmmac_xmit - Tx entry point of the driver |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3013 | * @skb : the socket buffer |
| 3014 | * @dev : device pointer |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3015 | * Description : this is the tx entry point of the driver. |
| 3016 | * It programs the chain or the ring and supports oversized frames |
| 3017 | * and SG feature. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3018 | */ |
| 3019 | static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev) |
| 3020 | { |
| 3021 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3022 | unsigned int nopaged_len = skb_headlen(skb); |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3023 | int i, csum_insertion = 0, is_jumbo = 0; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3024 | u32 queue = skb_get_queue_mapping(skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3025 | int nfrags = skb_shinfo(skb)->nr_frags; |
Colin Ian King | 5942381 | 2017-06-05 10:04:52 +0100 | [diff] [blame] | 3026 | int entry; |
| 3027 | unsigned int first_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3028 | struct dma_desc *desc, *first; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3029 | struct stmmac_tx_queue *tx_q; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3030 | unsigned int enh_desc; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3031 | unsigned int des; |
| 3032 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3033 | tx_q = &priv->tx_queue[queue]; |
| 3034 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3035 | /* Manage oversized TCP frames for GMAC4 device */ |
| 3036 | if (skb_is_gso(skb) && priv->tso) { |
Niklas Cassel | 9edfa7d | 2017-06-19 18:36:44 +0200 | [diff] [blame] | 3037 | if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3038 | return stmmac_tso_xmit(skb, dev); |
| 3039 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3040 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3041 | if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3042 | if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) { |
| 3043 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, |
| 3044 | queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3045 | /* This is a hard error, log it. */ |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3046 | netdev_err(priv->dev, |
| 3047 | "%s: Tx Ring full when queue awake\n", |
| 3048 | __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3049 | } |
| 3050 | return NETDEV_TX_BUSY; |
| 3051 | } |
| 3052 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3053 | if (priv->tx_path_in_lpi_mode) |
| 3054 | stmmac_disable_eee_mode(priv); |
| 3055 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3056 | entry = tx_q->cur_tx; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3057 | first_entry = entry; |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 3058 | WARN_ON(tx_q->tx_skbuff[first_entry]); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3059 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3060 | csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3061 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3062 | if (likely(priv->extend_desc)) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3063 | desc = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3064 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3065 | desc = tx_q->dma_tx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3066 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3067 | first = desc; |
| 3068 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3069 | enh_desc = priv->plat->enh_desc; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3070 | /* To program the descriptors according to the size of the frame */ |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 3071 | if (enh_desc) |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 3072 | is_jumbo = stmmac_is_jumbo_frm(priv, skb->len, enh_desc); |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 3073 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3074 | if (unlikely(is_jumbo) && likely(priv->synopsys_id < |
| 3075 | DWMAC_CORE_4_00)) { |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 3076 | entry = stmmac_jumbo_frm(priv, tx_q, skb, csum_insertion); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3077 | if (unlikely(entry < 0)) |
| 3078 | goto dma_map_err; |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 3079 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3080 | |
| 3081 | for (i = 0; i < nfrags; i++) { |
Eric Dumazet | 9e903e0 | 2011-10-18 21:00:24 +0000 | [diff] [blame] | 3082 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 3083 | int len = skb_frag_size(frag); |
Giuseppe Cavallaro | be434d5 | 2016-02-29 14:27:35 +0100 | [diff] [blame] | 3084 | bool last_segment = (i == (nfrags - 1)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3085 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3086 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Niklas Cassel | b4c9784 | 2018-02-19 18:11:11 +0100 | [diff] [blame] | 3087 | WARN_ON(tx_q->tx_skbuff[entry]); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3088 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3089 | if (likely(priv->extend_desc)) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3090 | desc = (struct dma_desc *)(tx_q->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3091 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3092 | desc = tx_q->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3093 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3094 | des = skb_frag_dma_map(priv->device, frag, 0, len, |
| 3095 | DMA_TO_DEVICE); |
| 3096 | if (dma_mapping_error(priv->device, des)) |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3097 | goto dma_map_err; /* should reuse desc w/o issues */ |
| 3098 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3099 | tx_q->tx_skbuff_dma[entry].buf = des; |
Jose Abreu | 6844171 | 2018-05-18 14:56:00 +0100 | [diff] [blame^] | 3100 | |
| 3101 | stmmac_set_desc_addr(priv, desc, des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3102 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3103 | tx_q->tx_skbuff_dma[entry].map_as_page = true; |
| 3104 | tx_q->tx_skbuff_dma[entry].len = len; |
| 3105 | tx_q->tx_skbuff_dma[entry].last_segment = last_segment; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3106 | |
| 3107 | /* Prepare the descriptor and set the own bit too */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3108 | stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion, |
| 3109 | priv->mode, 1, last_segment, skb->len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3110 | } |
| 3111 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 3112 | /* Only the last descriptor gets to point to the skb. */ |
| 3113 | tx_q->tx_skbuff[entry] = skb; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3114 | |
Niklas Cassel | 05cf0d1 | 2017-06-20 14:32:41 +0200 | [diff] [blame] | 3115 | /* We've used all descriptors we need for this skb, however, |
| 3116 | * advance cur_tx so that it references a fresh descriptor. |
| 3117 | * ndo_start_xmit will fill this descriptor the next time it's |
| 3118 | * called and stmmac_tx_clean may clean up to this descriptor. |
| 3119 | */ |
| 3120 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3121 | tx_q->cur_tx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3122 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3123 | if (netif_msg_pktdata(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3124 | void *tx_head; |
| 3125 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3126 | netdev_dbg(priv->dev, |
| 3127 | "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d", |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3128 | __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry, |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3129 | entry, first, nfrags); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3130 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3131 | if (priv->extend_desc) |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3132 | tx_head = (void *)tx_q->dma_etx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3133 | else |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3134 | tx_head = (void *)tx_q->dma_tx; |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3135 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3136 | stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3137 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3138 | netdev_dbg(priv->dev, ">>> frame to be transmitted: "); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3139 | print_pkt(skb->data, skb->len); |
| 3140 | } |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3141 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3142 | if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) { |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 3143 | netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n", |
| 3144 | __func__); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3145 | netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3146 | } |
| 3147 | |
| 3148 | dev->stats.tx_bytes += skb->len; |
| 3149 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3150 | /* According to the coalesce parameter the IC bit for the latest |
| 3151 | * segment is reset and the timer re-started to clean the tx status. |
| 3152 | * This approach takes care about the fragments: desc is the first |
| 3153 | * element in case of no SG. |
| 3154 | */ |
| 3155 | priv->tx_count_frames += nfrags + 1; |
Jose Abreu | 4ae0169 | 2018-05-18 14:55:59 +0100 | [diff] [blame] | 3156 | if (likely(priv->tx_coal_frames > priv->tx_count_frames) && |
| 3157 | !priv->tx_timer_armed) { |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3158 | mod_timer(&priv->txtimer, |
| 3159 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
Jose Abreu | 4ae0169 | 2018-05-18 14:55:59 +0100 | [diff] [blame] | 3160 | priv->tx_timer_armed = true; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3161 | } else { |
| 3162 | priv->tx_count_frames = 0; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3163 | stmmac_set_tx_ic(priv, desc); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3164 | priv->xstats.tx_set_ic_bit++; |
Jose Abreu | 4ae0169 | 2018-05-18 14:55:59 +0100 | [diff] [blame] | 3165 | priv->tx_timer_armed = false; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3166 | } |
| 3167 | |
Miroslav Lichvar | 74abc9b1 | 2017-05-19 17:52:41 +0200 | [diff] [blame] | 3168 | skb_tx_timestamp(skb); |
Richard Cochran | 3e82ce1 | 2011-06-12 02:19:06 +0000 | [diff] [blame] | 3169 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3170 | /* Ready to fill the first descriptor and set the OWN bit w/o any |
| 3171 | * problems because all the descriptors are actually ready to be |
| 3172 | * passed to the DMA engine. |
| 3173 | */ |
| 3174 | if (likely(!is_jumbo)) { |
| 3175 | bool last_segment = (nfrags == 0); |
| 3176 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3177 | des = dma_map_single(priv->device, skb->data, |
| 3178 | nopaged_len, DMA_TO_DEVICE); |
| 3179 | if (dma_mapping_error(priv->device, des)) |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3180 | goto dma_map_err; |
| 3181 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3182 | tx_q->tx_skbuff_dma[first_entry].buf = des; |
Jose Abreu | 6844171 | 2018-05-18 14:56:00 +0100 | [diff] [blame^] | 3183 | |
| 3184 | stmmac_set_desc_addr(priv, first, des); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3185 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3186 | tx_q->tx_skbuff_dma[first_entry].len = nopaged_len; |
| 3187 | tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3188 | |
| 3189 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 3190 | priv->hwts_tx_en)) { |
| 3191 | /* declare that device is doing timestamping */ |
| 3192 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3193 | stmmac_enable_tx_timestamp(priv, first); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3194 | } |
| 3195 | |
| 3196 | /* Prepare the first descriptor setting the OWN bit too */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3197 | stmmac_prepare_tx_desc(priv, first, 1, nopaged_len, |
| 3198 | csum_insertion, priv->mode, 1, last_segment, |
| 3199 | skb->len); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3200 | |
| 3201 | /* The own bit must be the latest setting done when prepare the |
| 3202 | * descriptor and then barrier is needed to make sure that |
| 3203 | * all is coherent before granting the DMA engine. |
| 3204 | */ |
Niklas Cassel | 95eb930 | 2018-02-26 22:47:07 +0100 | [diff] [blame] | 3205 | wmb(); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 3206 | } |
| 3207 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3208 | netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3209 | |
| 3210 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3211 | stmmac_enable_dma_transmission(priv, priv->ioaddr); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3212 | else |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3213 | stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, |
| 3214 | queue); |
Richard Cochran | 52f64fa | 2011-06-19 03:31:43 +0000 | [diff] [blame] | 3215 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3216 | return NETDEV_TX_OK; |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 3217 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3218 | dma_map_err: |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3219 | netdev_err(priv->dev, "Tx DMA map failed\n"); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3220 | dev_kfree_skb(skb); |
| 3221 | priv->dev->stats.tx_dropped++; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3222 | return NETDEV_TX_OK; |
| 3223 | } |
| 3224 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 3225 | static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb) |
| 3226 | { |
| 3227 | struct ethhdr *ehdr; |
| 3228 | u16 vlanid; |
| 3229 | |
| 3230 | if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) == |
| 3231 | NETIF_F_HW_VLAN_CTAG_RX && |
| 3232 | !__vlan_get_tag(skb, &vlanid)) { |
| 3233 | /* pop the vlan tag */ |
| 3234 | ehdr = (struct ethhdr *)skb->data; |
| 3235 | memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2); |
| 3236 | skb_pull(skb, VLAN_HLEN); |
| 3237 | __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid); |
| 3238 | } |
| 3239 | } |
| 3240 | |
| 3241 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3242 | static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3243 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3244 | if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3245 | return 0; |
| 3246 | |
| 3247 | return 1; |
| 3248 | } |
| 3249 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3250 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3251 | * stmmac_rx_refill - refill used skb preallocated buffers |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3252 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3253 | * @queue: RX queue index |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3254 | * Description : this is to reallocate the skb for the reception process |
| 3255 | * that is based on zero-copy. |
| 3256 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3257 | static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3258 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3259 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3260 | int dirty = stmmac_rx_dirty(priv, queue); |
| 3261 | unsigned int entry = rx_q->dirty_rx; |
| 3262 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3263 | int bfsize = priv->dma_buf_sz; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3264 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3265 | while (dirty-- > 0) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3266 | struct dma_desc *p; |
| 3267 | |
| 3268 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3269 | p = (struct dma_desc *)(rx_q->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3270 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3271 | p = rx_q->dma_rx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3272 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3273 | if (likely(!rx_q->rx_skbuff[entry])) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3274 | struct sk_buff *skb; |
| 3275 | |
Eric Dumazet | acb600d | 2012-10-05 06:23:55 +0000 | [diff] [blame] | 3276 | skb = netdev_alloc_skb_ip_align(priv->dev, bfsize); |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3277 | if (unlikely(!skb)) { |
| 3278 | /* so for a while no zero-copy! */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3279 | rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3280 | if (unlikely(net_ratelimit())) |
| 3281 | dev_err(priv->device, |
| 3282 | "fail to alloc skb entry %d\n", |
| 3283 | entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3284 | break; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3285 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3286 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3287 | rx_q->rx_skbuff[entry] = skb; |
| 3288 | rx_q->rx_skbuff_dma[entry] = |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3289 | dma_map_single(priv->device, skb->data, bfsize, |
| 3290 | DMA_FROM_DEVICE); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3291 | if (dma_mapping_error(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3292 | rx_q->rx_skbuff_dma[entry])) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3293 | netdev_err(priv->dev, "Rx DMA map failed\n"); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 3294 | dev_kfree_skb(skb); |
| 3295 | break; |
| 3296 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 3297 | |
Jose Abreu | 6844171 | 2018-05-18 14:56:00 +0100 | [diff] [blame^] | 3298 | stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]); |
Jose Abreu | 2c520b1 | 2018-04-16 16:08:16 +0100 | [diff] [blame] | 3299 | stmmac_refill_desc3(priv, rx_q, p); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 3300 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3301 | if (rx_q->rx_zeroc_thresh > 0) |
| 3302 | rx_q->rx_zeroc_thresh--; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 3303 | |
LABBE Corentin | b3e5106 | 2016-11-16 20:09:41 +0100 | [diff] [blame] | 3304 | netif_dbg(priv, rx_status, priv->dev, |
| 3305 | "refill entry #%d\n", entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3306 | } |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 3307 | dma_wmb(); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3308 | |
| 3309 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3310 | stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3311 | else |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3312 | stmmac_set_rx_owner(priv, p); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3313 | |
Pavel Machek | ad688cd | 2016-12-18 21:38:12 +0100 | [diff] [blame] | 3314 | dma_wmb(); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3315 | |
| 3316 | entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3317 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3318 | rx_q->dirty_rx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3319 | } |
| 3320 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3321 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3322 | * stmmac_rx - manage the receive process |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3323 | * @priv: driver private structure |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3324 | * @limit: napi bugget |
| 3325 | * @queue: RX queue index. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3326 | * Description : this the function called by the napi poll method. |
| 3327 | * It gets all the frames inside the ring. |
| 3328 | */ |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3329 | static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3330 | { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3331 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3332 | unsigned int entry = rx_q->cur_rx; |
| 3333 | int coe = priv->hw->rx_csum; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3334 | unsigned int next_entry; |
| 3335 | unsigned int count = 0; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3336 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3337 | if (netif_msg_rx_status(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3338 | void *rx_head; |
| 3339 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3340 | netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3341 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3342 | rx_head = (void *)rx_q->dma_erx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3343 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3344 | rx_head = (void *)rx_q->dma_rx; |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 3345 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3346 | stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3347 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3348 | while (count < limit) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3349 | int status; |
Giuseppe CAVALLARO | 9401bb5 | 2013-04-08 02:10:03 +0000 | [diff] [blame] | 3350 | struct dma_desc *p; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3351 | struct dma_desc *np; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3352 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3353 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3354 | p = (struct dma_desc *)(rx_q->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3355 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3356 | p = rx_q->dma_rx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3357 | |
Fabrice Gasnier | c1fa321 | 2016-02-29 14:27:34 +0100 | [diff] [blame] | 3358 | /* read the status of the incoming frame */ |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3359 | status = stmmac_rx_status(priv, &priv->dev->stats, |
| 3360 | &priv->xstats, p); |
Fabrice Gasnier | c1fa321 | 2016-02-29 14:27:34 +0100 | [diff] [blame] | 3361 | /* check if managed by the DMA otherwise go ahead */ |
| 3362 | if (unlikely(status & dma_own)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3363 | break; |
| 3364 | |
| 3365 | count++; |
| 3366 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3367 | rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE); |
| 3368 | next_entry = rx_q->cur_rx; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 3369 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3370 | if (priv->extend_desc) |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3371 | np = (struct dma_desc *)(rx_q->dma_erx + next_entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3372 | else |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3373 | np = rx_q->dma_rx + next_entry; |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3374 | |
| 3375 | prefetch(np); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3376 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3377 | if (priv->extend_desc) |
| 3378 | stmmac_rx_extended_status(priv, &priv->dev->stats, |
| 3379 | &priv->xstats, rx_q->dma_erx + entry); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3380 | if (unlikely(status == discard_frame)) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3381 | priv->dev->stats.rx_errors++; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3382 | if (priv->hwts_rx_en && !priv->extend_desc) { |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3383 | /* DESC2 & DESC3 will be overwritten by device |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3384 | * with timestamp value, hence reinitialize |
| 3385 | * them in stmmac_rx_refill() function so that |
| 3386 | * device can reuse it. |
| 3387 | */ |
Jose Abreu | 9c8080d | 2017-10-20 14:37:34 +0100 | [diff] [blame] | 3388 | dev_kfree_skb_any(rx_q->rx_skbuff[entry]); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3389 | rx_q->rx_skbuff[entry] = NULL; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3390 | dma_unmap_single(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3391 | rx_q->rx_skbuff_dma[entry], |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3392 | priv->dma_buf_sz, |
| 3393 | DMA_FROM_DEVICE); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3394 | } |
| 3395 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3396 | struct sk_buff *skb; |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3397 | int frame_len; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3398 | unsigned int des; |
| 3399 | |
| 3400 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3401 | des = le32_to_cpu(p->des0); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3402 | else |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3403 | des = le32_to_cpu(p->des2); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3404 | |
Jose Abreu | 42de047 | 2018-04-16 16:08:12 +0100 | [diff] [blame] | 3405 | frame_len = stmmac_get_rx_frame_len(priv, p, coe); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3406 | |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3407 | /* If frame length is greater than skb buffer size |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3408 | * (preallocated during init) then the packet is |
| 3409 | * ignored |
| 3410 | */ |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 3411 | if (frame_len > priv->dma_buf_sz) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3412 | netdev_err(priv->dev, |
| 3413 | "len %d larger than size (%d)\n", |
| 3414 | frame_len, priv->dma_buf_sz); |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 3415 | priv->dev->stats.rx_length_errors++; |
| 3416 | break; |
| 3417 | } |
| 3418 | |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3419 | /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3 |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3420 | * Type frames (LLC/LLC-SNAP) |
Jose Abreu | 565020a | 2018-04-18 10:57:55 +0100 | [diff] [blame] | 3421 | * |
| 3422 | * llc_snap is never checked in GMAC >= 4, so this ACS |
| 3423 | * feature is always disabled and packets need to be |
| 3424 | * stripped manually. |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3425 | */ |
Jose Abreu | 565020a | 2018-04-18 10:57:55 +0100 | [diff] [blame] | 3426 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) || |
| 3427 | unlikely(status != llc_snap)) |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 3428 | frame_len -= ETH_FCS_LEN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3429 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3430 | if (netif_msg_rx_status(priv)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3431 | netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n", |
| 3432 | p, entry, des); |
Florian Fainelli | 1ca7992 | 2017-12-29 19:56:33 -0800 | [diff] [blame] | 3433 | netdev_dbg(priv->dev, "frame size %d, COE: %d\n", |
| 3434 | frame_len, status); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3435 | } |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3436 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3437 | /* The zero-copy is always used for all the sizes |
| 3438 | * in case of GMAC4 because it needs |
| 3439 | * to refill the used descriptors, always. |
| 3440 | */ |
| 3441 | if (unlikely(!priv->plat->has_gmac4 && |
| 3442 | ((frame_len < priv->rx_copybreak) || |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3443 | stmmac_rx_threshold_count(rx_q)))) { |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3444 | skb = netdev_alloc_skb_ip_align(priv->dev, |
| 3445 | frame_len); |
| 3446 | if (unlikely(!skb)) { |
| 3447 | if (net_ratelimit()) |
| 3448 | dev_warn(priv->device, |
| 3449 | "packet dropped\n"); |
| 3450 | priv->dev->stats.rx_dropped++; |
| 3451 | break; |
| 3452 | } |
| 3453 | |
| 3454 | dma_sync_single_for_cpu(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3455 | rx_q->rx_skbuff_dma |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3456 | [entry], frame_len, |
| 3457 | DMA_FROM_DEVICE); |
| 3458 | skb_copy_to_linear_data(skb, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3459 | rx_q-> |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3460 | rx_skbuff[entry]->data, |
| 3461 | frame_len); |
| 3462 | |
| 3463 | skb_put(skb, frame_len); |
| 3464 | dma_sync_single_for_device(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3465 | rx_q->rx_skbuff_dma |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3466 | [entry], frame_len, |
| 3467 | DMA_FROM_DEVICE); |
| 3468 | } else { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3469 | skb = rx_q->rx_skbuff[entry]; |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3470 | if (unlikely(!skb)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3471 | netdev_err(priv->dev, |
| 3472 | "%s: Inconsistent Rx chain\n", |
| 3473 | priv->dev->name); |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3474 | priv->dev->stats.rx_dropped++; |
| 3475 | break; |
| 3476 | } |
| 3477 | prefetch(skb->data - NET_IP_ALIGN); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3478 | rx_q->rx_skbuff[entry] = NULL; |
| 3479 | rx_q->rx_zeroc_thresh++; |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3480 | |
| 3481 | skb_put(skb, frame_len); |
| 3482 | dma_unmap_single(priv->device, |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3483 | rx_q->rx_skbuff_dma[entry], |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 3484 | priv->dma_buf_sz, |
| 3485 | DMA_FROM_DEVICE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3486 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3487 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3488 | if (netif_msg_pktdata(priv)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3489 | netdev_dbg(priv->dev, "frame received (%dbytes)", |
| 3490 | frame_len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3491 | print_pkt(skb->data, frame_len); |
| 3492 | } |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 3493 | |
Giuseppe CAVALLARO | ba1ffd7 | 2016-11-14 09:27:29 +0100 | [diff] [blame] | 3494 | stmmac_get_rx_hwtstamp(priv, p, np, skb); |
| 3495 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 3496 | stmmac_rx_vlan(priv->dev, skb); |
| 3497 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3498 | skb->protocol = eth_type_trans(skb, priv->dev); |
| 3499 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3500 | if (unlikely(!coe)) |
Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 3501 | skb_checksum_none_assert(skb); |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 3502 | else |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3503 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 3504 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3505 | napi_gro_receive(&rx_q->napi, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3506 | |
| 3507 | priv->dev->stats.rx_packets++; |
| 3508 | priv->dev->stats.rx_bytes += frame_len; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3509 | } |
| 3510 | entry = next_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3511 | } |
| 3512 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3513 | stmmac_rx_refill(priv, queue); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3514 | |
| 3515 | priv->xstats.rx_pkt_n += count; |
| 3516 | |
| 3517 | return count; |
| 3518 | } |
| 3519 | |
| 3520 | /** |
| 3521 | * stmmac_poll - stmmac poll method (NAPI) |
| 3522 | * @napi : pointer to the napi structure. |
| 3523 | * @budget : maximum number of packets that the current CPU can receive from |
| 3524 | * all interfaces. |
| 3525 | * Description : |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 3526 | * To look at the incoming frames and clear the tx resources. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3527 | */ |
| 3528 | static int stmmac_poll(struct napi_struct *napi, int budget) |
| 3529 | { |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3530 | struct stmmac_rx_queue *rx_q = |
| 3531 | container_of(napi, struct stmmac_rx_queue, napi); |
| 3532 | struct stmmac_priv *priv = rx_q->priv_data; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3533 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3534 | u32 chan = rx_q->queue_index; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3535 | int work_done = 0; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3536 | u32 queue; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3537 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 3538 | priv->xstats.napi_poll++; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3539 | |
| 3540 | /* check all the queues */ |
| 3541 | for (queue = 0; queue < tx_count; queue++) |
| 3542 | stmmac_tx_clean(priv, queue); |
| 3543 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 3544 | work_done = stmmac_rx(priv, budget, rx_q->queue_index); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3545 | if (work_done < budget) { |
Eric Dumazet | 6ad2016 | 2017-01-30 08:22:01 -0800 | [diff] [blame] | 3546 | napi_complete_done(napi, work_done); |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3547 | stmmac_enable_dma_irq(priv, priv->ioaddr, chan); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3548 | } |
| 3549 | return work_done; |
| 3550 | } |
| 3551 | |
| 3552 | /** |
| 3553 | * stmmac_tx_timeout |
| 3554 | * @dev : Pointer to net device structure |
| 3555 | * Description: this function is called when a packet transmission fails to |
Giuseppe CAVALLARO | 7284a3f | 2012-11-25 23:10:41 +0000 | [diff] [blame] | 3556 | * complete within a reasonable time. The driver will mark the error in the |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3557 | * netdev structure and arrange for the device to be reset to a sane state |
| 3558 | * in order to transmit a new packet. |
| 3559 | */ |
| 3560 | static void stmmac_tx_timeout(struct net_device *dev) |
| 3561 | { |
| 3562 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3563 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 3564 | stmmac_global_err(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3565 | } |
| 3566 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3567 | /** |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3568 | * stmmac_set_rx_mode - entry point for multicast addressing |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3569 | * @dev : pointer to the device structure |
| 3570 | * Description: |
| 3571 | * This function is a driver entry point which gets called by the kernel |
| 3572 | * whenever multicast addresses must be enabled/disabled. |
| 3573 | * Return value: |
| 3574 | * void. |
| 3575 | */ |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3576 | static void stmmac_set_rx_mode(struct net_device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3577 | { |
| 3578 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3579 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 3580 | stmmac_set_filter(priv, priv->hw, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3581 | } |
| 3582 | |
| 3583 | /** |
| 3584 | * stmmac_change_mtu - entry point to change MTU size for the device. |
| 3585 | * @dev : device pointer. |
| 3586 | * @new_mtu : the new MTU size for the device. |
| 3587 | * Description: the Maximum Transfer Unit (MTU) is used by the network layer |
| 3588 | * to drive packet transmission. Ethernet has an MTU of 1500 octets |
| 3589 | * (ETH_DATA_LEN). This value can be changed with ifconfig. |
| 3590 | * Return value: |
| 3591 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 3592 | * file on failure. |
| 3593 | */ |
| 3594 | static int stmmac_change_mtu(struct net_device *dev, int new_mtu) |
| 3595 | { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3596 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3597 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3598 | if (netif_running(dev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3599 | netdev_err(priv->dev, "must be stopped to change its MTU\n"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3600 | return -EBUSY; |
| 3601 | } |
| 3602 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3603 | dev->mtu = new_mtu; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3604 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3605 | netdev_update_features(dev); |
| 3606 | |
| 3607 | return 0; |
| 3608 | } |
| 3609 | |
Michał Mirosław | c8f44af | 2011-11-15 15:29:55 +0000 | [diff] [blame] | 3610 | static netdev_features_t stmmac_fix_features(struct net_device *dev, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3611 | netdev_features_t features) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3612 | { |
| 3613 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3614 | |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 3615 | if (priv->plat->rx_coe == STMMAC_RX_COE_NONE) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3616 | features &= ~NETIF_F_RXCSUM; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3617 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3618 | if (!priv->plat->tx_coe) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 3619 | features &= ~NETIF_F_CSUM_MASK; |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3620 | |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 3621 | /* Some GMAC devices have a bugged Jumbo frame support that |
| 3622 | * needs to have the Tx COE disabled for oversized frames |
| 3623 | * (due to limited buffer sizes). In this case we disable |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3624 | * the TX csum insertion in the TDES and not use SF. |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3625 | */ |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3626 | if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN)) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 3627 | features &= ~NETIF_F_CSUM_MASK; |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 3628 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3629 | /* Disable tso if asked by ethtool */ |
| 3630 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
| 3631 | if (features & NETIF_F_TSO) |
| 3632 | priv->tso = true; |
| 3633 | else |
| 3634 | priv->tso = false; |
| 3635 | } |
| 3636 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3637 | return features; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3638 | } |
| 3639 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3640 | static int stmmac_set_features(struct net_device *netdev, |
| 3641 | netdev_features_t features) |
| 3642 | { |
| 3643 | struct stmmac_priv *priv = netdev_priv(netdev); |
| 3644 | |
| 3645 | /* Keep the COE Type in case of csum is supporting */ |
| 3646 | if (features & NETIF_F_RXCSUM) |
| 3647 | priv->hw->rx_csum = priv->plat->rx_coe; |
| 3648 | else |
| 3649 | priv->hw->rx_csum = 0; |
| 3650 | /* No check needed because rx_coe has been set before and it will be |
| 3651 | * fixed in case of issue. |
| 3652 | */ |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 3653 | stmmac_rx_ipc(priv, priv->hw); |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3654 | |
| 3655 | return 0; |
| 3656 | } |
| 3657 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3658 | /** |
| 3659 | * stmmac_interrupt - main ISR |
| 3660 | * @irq: interrupt number. |
| 3661 | * @dev_id: to pass the net device pointer. |
| 3662 | * Description: this is the main driver interrupt service routine. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3663 | * It can call: |
| 3664 | * o DMA service routine (to manage incoming frame reception and transmission |
| 3665 | * status) |
| 3666 | * o Core interrupts to manage: remote wake-up, management counter, LPI |
| 3667 | * interrupts. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3668 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3669 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id) |
| 3670 | { |
| 3671 | struct net_device *dev = (struct net_device *)dev_id; |
| 3672 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3673 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
| 3674 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
| 3675 | u32 queues_count; |
| 3676 | u32 queue; |
| 3677 | |
| 3678 | queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3679 | |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 3680 | if (priv->irq_wake) |
| 3681 | pm_wakeup_event(priv->device, 0); |
| 3682 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3683 | if (unlikely(!dev)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 3684 | netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3685 | return IRQ_NONE; |
| 3686 | } |
| 3687 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 3688 | /* Check if adapter is up */ |
| 3689 | if (test_bit(STMMAC_DOWN, &priv->state)) |
| 3690 | return IRQ_HANDLED; |
Jose Abreu | 8bf993a | 2018-03-29 10:40:19 +0100 | [diff] [blame] | 3691 | /* Check if a fatal error happened */ |
| 3692 | if (stmmac_safety_feat_interrupt(priv)) |
| 3693 | return IRQ_HANDLED; |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 3694 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3695 | /* To handle GMAC own interrupts */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3696 | if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 3697 | int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats); |
Joao Pinto | 8f71a88 | 2017-03-10 18:24:57 +0000 | [diff] [blame] | 3698 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3699 | if (unlikely(status)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3700 | /* For LPI we need to save the tx status */ |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 3701 | if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3702 | priv->tx_path_in_lpi_mode = true; |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 3703 | if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3704 | priv->tx_path_in_lpi_mode = false; |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3705 | } |
| 3706 | |
| 3707 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3708 | for (queue = 0; queue < queues_count; queue++) { |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3709 | struct stmmac_rx_queue *rx_q = |
| 3710 | &priv->rx_queue[queue]; |
| 3711 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 3712 | status |= stmmac_host_mtl_irq_status(priv, |
| 3713 | priv->hw, queue); |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3714 | |
Jose Abreu | a4e887f | 2018-04-16 16:08:13 +0100 | [diff] [blame] | 3715 | if (status & CORE_IRQ_MTL_RX_OVERFLOW) |
| 3716 | stmmac_set_rx_tail_ptr(priv, |
| 3717 | priv->ioaddr, |
| 3718 | rx_q->rx_tail_addr, |
| 3719 | queue); |
Joao Pinto | 7bac4e1 | 2017-03-15 11:04:55 +0000 | [diff] [blame] | 3720 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3721 | } |
Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 3722 | |
| 3723 | /* PCS link status */ |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 3724 | if (priv->hw->pcs) { |
Giuseppe CAVALLARO | 70523e63 | 2016-06-24 15:16:24 +0200 | [diff] [blame] | 3725 | if (priv->xstats.pcs_link) |
| 3726 | netif_carrier_on(dev); |
| 3727 | else |
| 3728 | netif_carrier_off(dev); |
| 3729 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3730 | } |
| 3731 | |
| 3732 | /* To handle DMA interrupts */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 3733 | stmmac_dma_interrupt(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3734 | |
| 3735 | return IRQ_HANDLED; |
| 3736 | } |
| 3737 | |
| 3738 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3739 | /* Polling receive - used by NETCONSOLE and other diagnostic tools |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3740 | * to allow network I/O with interrupts disabled. |
| 3741 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3742 | static void stmmac_poll_controller(struct net_device *dev) |
| 3743 | { |
| 3744 | disable_irq(dev->irq); |
| 3745 | stmmac_interrupt(dev->irq, dev); |
| 3746 | enable_irq(dev->irq); |
| 3747 | } |
| 3748 | #endif |
| 3749 | |
| 3750 | /** |
| 3751 | * stmmac_ioctl - Entry point for the Ioctl |
| 3752 | * @dev: Device pointer. |
| 3753 | * @rq: An IOCTL specefic structure, that can contain a pointer to |
| 3754 | * a proprietary structure used to pass information to the driver. |
| 3755 | * @cmd: IOCTL command |
| 3756 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3757 | * Currently it supports the phy_mii_ioctl(...) and HW time stamping. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3758 | */ |
| 3759 | static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) |
| 3760 | { |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3761 | int ret = -EOPNOTSUPP; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3762 | |
| 3763 | if (!netif_running(dev)) |
| 3764 | return -EINVAL; |
| 3765 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3766 | switch (cmd) { |
| 3767 | case SIOCGMIIPHY: |
| 3768 | case SIOCGMIIREG: |
| 3769 | case SIOCSMIIREG: |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 3770 | if (!dev->phydev) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3771 | return -EINVAL; |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 3772 | ret = phy_mii_ioctl(dev->phydev, rq, cmd); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 3773 | break; |
| 3774 | case SIOCSHWTSTAMP: |
| 3775 | ret = stmmac_hwtstamp_ioctl(dev, rq); |
| 3776 | break; |
| 3777 | default: |
| 3778 | break; |
| 3779 | } |
Richard Cochran | 28b0411 | 2010-07-17 08:48:55 +0000 | [diff] [blame] | 3780 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3781 | return ret; |
| 3782 | } |
| 3783 | |
Jose Abreu | 4dbbe8d | 2018-05-04 10:01:38 +0100 | [diff] [blame] | 3784 | static int stmmac_setup_tc_block_cb(enum tc_setup_type type, void *type_data, |
| 3785 | void *cb_priv) |
| 3786 | { |
| 3787 | struct stmmac_priv *priv = cb_priv; |
| 3788 | int ret = -EOPNOTSUPP; |
| 3789 | |
| 3790 | stmmac_disable_all_queues(priv); |
| 3791 | |
| 3792 | switch (type) { |
| 3793 | case TC_SETUP_CLSU32: |
| 3794 | if (tc_cls_can_offload_and_chain0(priv->dev, type_data)) |
| 3795 | ret = stmmac_tc_setup_cls_u32(priv, priv, type_data); |
| 3796 | break; |
| 3797 | default: |
| 3798 | break; |
| 3799 | } |
| 3800 | |
| 3801 | stmmac_enable_all_queues(priv); |
| 3802 | return ret; |
| 3803 | } |
| 3804 | |
| 3805 | static int stmmac_setup_tc_block(struct stmmac_priv *priv, |
| 3806 | struct tc_block_offload *f) |
| 3807 | { |
| 3808 | if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS) |
| 3809 | return -EOPNOTSUPP; |
| 3810 | |
| 3811 | switch (f->command) { |
| 3812 | case TC_BLOCK_BIND: |
| 3813 | return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb, |
| 3814 | priv, priv); |
| 3815 | case TC_BLOCK_UNBIND: |
| 3816 | tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv); |
| 3817 | return 0; |
| 3818 | default: |
| 3819 | return -EOPNOTSUPP; |
| 3820 | } |
| 3821 | } |
| 3822 | |
| 3823 | static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type, |
| 3824 | void *type_data) |
| 3825 | { |
| 3826 | struct stmmac_priv *priv = netdev_priv(ndev); |
| 3827 | |
| 3828 | switch (type) { |
| 3829 | case TC_SETUP_BLOCK: |
| 3830 | return stmmac_setup_tc_block(priv, type_data); |
| 3831 | default: |
| 3832 | return -EOPNOTSUPP; |
| 3833 | } |
| 3834 | } |
| 3835 | |
Bhadram Varka | a830405 | 2017-10-27 08:22:02 +0530 | [diff] [blame] | 3836 | static int stmmac_set_mac_address(struct net_device *ndev, void *addr) |
| 3837 | { |
| 3838 | struct stmmac_priv *priv = netdev_priv(ndev); |
| 3839 | int ret = 0; |
| 3840 | |
| 3841 | ret = eth_mac_addr(ndev, addr); |
| 3842 | if (ret) |
| 3843 | return ret; |
| 3844 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 3845 | stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0); |
Bhadram Varka | a830405 | 2017-10-27 08:22:02 +0530 | [diff] [blame] | 3846 | |
| 3847 | return ret; |
| 3848 | } |
| 3849 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 3850 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3851 | static struct dentry *stmmac_fs_dir; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3852 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3853 | static void sysfs_display_ring(void *head, int size, int extend_desc, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3854 | struct seq_file *seq) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3855 | { |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3856 | int i; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3857 | struct dma_extended_desc *ep = (struct dma_extended_desc *)head; |
| 3858 | struct dma_desc *p = (struct dma_desc *)head; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3859 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3860 | for (i = 0; i < size; i++) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3861 | if (extend_desc) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3862 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3863 | i, (unsigned int)virt_to_phys(ep), |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3864 | le32_to_cpu(ep->basic.des0), |
| 3865 | le32_to_cpu(ep->basic.des1), |
| 3866 | le32_to_cpu(ep->basic.des2), |
| 3867 | le32_to_cpu(ep->basic.des3)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3868 | ep++; |
| 3869 | } else { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3870 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Niklas Cassel | 66c25f6 | 2017-05-15 10:56:06 +0200 | [diff] [blame] | 3871 | i, (unsigned int)virt_to_phys(p), |
Michael Weiser | f8be0d7 | 2016-11-14 18:58:05 +0100 | [diff] [blame] | 3872 | le32_to_cpu(p->des0), le32_to_cpu(p->des1), |
| 3873 | le32_to_cpu(p->des2), le32_to_cpu(p->des3)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3874 | p++; |
| 3875 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3876 | seq_printf(seq, "\n"); |
| 3877 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3878 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3879 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3880 | static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v) |
| 3881 | { |
| 3882 | struct net_device *dev = seq->private; |
| 3883 | struct stmmac_priv *priv = netdev_priv(dev); |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3884 | u32 rx_count = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3885 | u32 tx_count = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 3886 | u32 queue; |
| 3887 | |
| 3888 | for (queue = 0; queue < rx_count; queue++) { |
| 3889 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 3890 | |
| 3891 | seq_printf(seq, "RX Queue %d:\n", queue); |
| 3892 | |
| 3893 | if (priv->extend_desc) { |
| 3894 | seq_printf(seq, "Extended descriptor ring:\n"); |
| 3895 | sysfs_display_ring((void *)rx_q->dma_erx, |
| 3896 | DMA_RX_SIZE, 1, seq); |
| 3897 | } else { |
| 3898 | seq_printf(seq, "Descriptor ring:\n"); |
| 3899 | sysfs_display_ring((void *)rx_q->dma_rx, |
| 3900 | DMA_RX_SIZE, 0, seq); |
| 3901 | } |
| 3902 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3903 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 3904 | for (queue = 0; queue < tx_count; queue++) { |
| 3905 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 3906 | |
| 3907 | seq_printf(seq, "TX Queue %d:\n", queue); |
| 3908 | |
| 3909 | if (priv->extend_desc) { |
| 3910 | seq_printf(seq, "Extended descriptor ring:\n"); |
| 3911 | sysfs_display_ring((void *)tx_q->dma_etx, |
| 3912 | DMA_TX_SIZE, 1, seq); |
| 3913 | } else { |
| 3914 | seq_printf(seq, "Descriptor ring:\n"); |
| 3915 | sysfs_display_ring((void *)tx_q->dma_tx, |
| 3916 | DMA_TX_SIZE, 0, seq); |
| 3917 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3918 | } |
| 3919 | |
| 3920 | return 0; |
| 3921 | } |
| 3922 | |
| 3923 | static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file) |
| 3924 | { |
| 3925 | return single_open(file, stmmac_sysfs_ring_read, inode->i_private); |
| 3926 | } |
| 3927 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3928 | /* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */ |
| 3929 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3930 | static const struct file_operations stmmac_rings_status_fops = { |
| 3931 | .owner = THIS_MODULE, |
| 3932 | .open = stmmac_sysfs_ring_open, |
| 3933 | .read = seq_read, |
| 3934 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 3935 | .release = single_release, |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3936 | }; |
| 3937 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3938 | static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v) |
| 3939 | { |
| 3940 | struct net_device *dev = seq->private; |
| 3941 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3942 | |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 3943 | if (!priv->hw_cap_support) { |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3944 | seq_printf(seq, "DMA HW features not supported\n"); |
| 3945 | return 0; |
| 3946 | } |
| 3947 | |
| 3948 | seq_printf(seq, "==============================\n"); |
| 3949 | seq_printf(seq, "\tDMA HW features\n"); |
| 3950 | seq_printf(seq, "==============================\n"); |
| 3951 | |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3952 | seq_printf(seq, "\t10/100 Mbps: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3953 | (priv->dma_cap.mbps_10_100) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3954 | seq_printf(seq, "\t1000 Mbps: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3955 | (priv->dma_cap.mbps_1000) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3956 | seq_printf(seq, "\tHalf duplex: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3957 | (priv->dma_cap.half_duplex) ? "Y" : "N"); |
| 3958 | seq_printf(seq, "\tHash Filter: %s\n", |
| 3959 | (priv->dma_cap.hash_filter) ? "Y" : "N"); |
| 3960 | seq_printf(seq, "\tMultiple MAC address registers: %s\n", |
| 3961 | (priv->dma_cap.multi_addr) ? "Y" : "N"); |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 3962 | seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3963 | (priv->dma_cap.pcs) ? "Y" : "N"); |
| 3964 | seq_printf(seq, "\tSMA (MDIO) Interface: %s\n", |
| 3965 | (priv->dma_cap.sma_mdio) ? "Y" : "N"); |
| 3966 | seq_printf(seq, "\tPMT Remote wake up: %s\n", |
| 3967 | (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N"); |
| 3968 | seq_printf(seq, "\tPMT Magic Frame: %s\n", |
| 3969 | (priv->dma_cap.pmt_magic_frame) ? "Y" : "N"); |
| 3970 | seq_printf(seq, "\tRMON module: %s\n", |
| 3971 | (priv->dma_cap.rmon) ? "Y" : "N"); |
| 3972 | seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n", |
| 3973 | (priv->dma_cap.time_stamp) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3974 | seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3975 | (priv->dma_cap.atime_stamp) ? "Y" : "N"); |
Pavel Machek | 22d3efe | 2016-11-28 12:55:59 +0100 | [diff] [blame] | 3976 | seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n", |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3977 | (priv->dma_cap.eee) ? "Y" : "N"); |
| 3978 | seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N"); |
| 3979 | seq_printf(seq, "\tChecksum Offload in TX: %s\n", |
| 3980 | (priv->dma_cap.tx_coe) ? "Y" : "N"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 3981 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3982 | seq_printf(seq, "\tIP Checksum Offload in RX: %s\n", |
| 3983 | (priv->dma_cap.rx_coe) ? "Y" : "N"); |
| 3984 | } else { |
| 3985 | seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n", |
| 3986 | (priv->dma_cap.rx_coe_type1) ? "Y" : "N"); |
| 3987 | seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n", |
| 3988 | (priv->dma_cap.rx_coe_type2) ? "Y" : "N"); |
| 3989 | } |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3990 | seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n", |
| 3991 | (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N"); |
| 3992 | seq_printf(seq, "\tNumber of Additional RX channel: %d\n", |
| 3993 | priv->dma_cap.number_rx_channel); |
| 3994 | seq_printf(seq, "\tNumber of Additional TX channel: %d\n", |
| 3995 | priv->dma_cap.number_tx_channel); |
| 3996 | seq_printf(seq, "\tEnhanced descriptors: %s\n", |
| 3997 | (priv->dma_cap.enh_desc) ? "Y" : "N"); |
| 3998 | |
| 3999 | return 0; |
| 4000 | } |
| 4001 | |
| 4002 | static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file) |
| 4003 | { |
| 4004 | return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private); |
| 4005 | } |
| 4006 | |
| 4007 | static const struct file_operations stmmac_dma_cap_fops = { |
| 4008 | .owner = THIS_MODULE, |
| 4009 | .open = stmmac_sysfs_dma_cap_open, |
| 4010 | .read = seq_read, |
| 4011 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 4012 | .release = single_release, |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 4013 | }; |
| 4014 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4015 | static int stmmac_init_fs(struct net_device *dev) |
| 4016 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4017 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4018 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4019 | /* Create per netdev entries */ |
| 4020 | priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir); |
| 4021 | |
| 4022 | if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4023 | netdev_err(priv->dev, "ERROR failed to create debugfs directory\n"); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4024 | |
| 4025 | return -ENOMEM; |
| 4026 | } |
| 4027 | |
| 4028 | /* Entry to report DMA RX/TX rings */ |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4029 | priv->dbgfs_rings_status = |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 4030 | debugfs_create_file("descriptors_status", 0444, |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4031 | priv->dbgfs_dir, dev, |
| 4032 | &stmmac_rings_status_fops); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4033 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4034 | if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4035 | netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4036 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4037 | |
| 4038 | return -ENOMEM; |
| 4039 | } |
| 4040 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 4041 | /* Entry to report the DMA HW features */ |
Joe Perches | d3757ba | 2018-03-23 16:34:44 -0700 | [diff] [blame] | 4042 | priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444, |
| 4043 | priv->dbgfs_dir, |
| 4044 | dev, &stmmac_dma_cap_fops); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 4045 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4046 | if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4047 | netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4048 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 4049 | |
| 4050 | return -ENOMEM; |
| 4051 | } |
| 4052 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4053 | return 0; |
| 4054 | } |
| 4055 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4056 | static void stmmac_exit_fs(struct net_device *dev) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4057 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4058 | struct stmmac_priv *priv = netdev_priv(dev); |
| 4059 | |
| 4060 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4061 | } |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 4062 | #endif /* CONFIG_DEBUG_FS */ |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 4063 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4064 | static const struct net_device_ops stmmac_netdev_ops = { |
| 4065 | .ndo_open = stmmac_open, |
| 4066 | .ndo_start_xmit = stmmac_xmit, |
| 4067 | .ndo_stop = stmmac_release, |
| 4068 | .ndo_change_mtu = stmmac_change_mtu, |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 4069 | .ndo_fix_features = stmmac_fix_features, |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4070 | .ndo_set_features = stmmac_set_features, |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 4071 | .ndo_set_rx_mode = stmmac_set_rx_mode, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4072 | .ndo_tx_timeout = stmmac_tx_timeout, |
| 4073 | .ndo_do_ioctl = stmmac_ioctl, |
Jose Abreu | 4dbbe8d | 2018-05-04 10:01:38 +0100 | [diff] [blame] | 4074 | .ndo_setup_tc = stmmac_setup_tc, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4075 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 4076 | .ndo_poll_controller = stmmac_poll_controller, |
| 4077 | #endif |
Bhadram Varka | a830405 | 2017-10-27 08:22:02 +0530 | [diff] [blame] | 4078 | .ndo_set_mac_address = stmmac_set_mac_address, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4079 | }; |
| 4080 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4081 | static void stmmac_reset_subtask(struct stmmac_priv *priv) |
| 4082 | { |
| 4083 | if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state)) |
| 4084 | return; |
| 4085 | if (test_bit(STMMAC_DOWN, &priv->state)) |
| 4086 | return; |
| 4087 | |
| 4088 | netdev_err(priv->dev, "Reset adapter.\n"); |
| 4089 | |
| 4090 | rtnl_lock(); |
| 4091 | netif_trans_update(priv->dev); |
| 4092 | while (test_and_set_bit(STMMAC_RESETING, &priv->state)) |
| 4093 | usleep_range(1000, 2000); |
| 4094 | |
| 4095 | set_bit(STMMAC_DOWN, &priv->state); |
| 4096 | dev_close(priv->dev); |
| 4097 | dev_open(priv->dev); |
| 4098 | clear_bit(STMMAC_DOWN, &priv->state); |
| 4099 | clear_bit(STMMAC_RESETING, &priv->state); |
| 4100 | rtnl_unlock(); |
| 4101 | } |
| 4102 | |
| 4103 | static void stmmac_service_task(struct work_struct *work) |
| 4104 | { |
| 4105 | struct stmmac_priv *priv = container_of(work, struct stmmac_priv, |
| 4106 | service_task); |
| 4107 | |
| 4108 | stmmac_reset_subtask(priv); |
| 4109 | clear_bit(STMMAC_SERVICE_SCHED, &priv->state); |
| 4110 | } |
| 4111 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4112 | /** |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4113 | * stmmac_hw_init - Init the MAC device |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 4114 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4115 | * Description: this function is to configure the MAC device according to |
| 4116 | * some platform parameters or the HW capability register. It prepares the |
| 4117 | * driver to use either ring or chain modes and to setup either enhanced or |
| 4118 | * normal descriptors. |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4119 | */ |
| 4120 | static int stmmac_hw_init(struct stmmac_priv *priv) |
| 4121 | { |
Jose Abreu | 5f0456b | 2018-04-23 09:05:15 +0100 | [diff] [blame] | 4122 | int ret; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4123 | |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 4124 | /* dwmac-sun8i only work in chain mode */ |
| 4125 | if (priv->plat->has_sun8i) |
| 4126 | chain_mode = 1; |
Jose Abreu | 5f0456b | 2018-04-23 09:05:15 +0100 | [diff] [blame] | 4127 | priv->chain_mode = chain_mode; |
LABBE Corentin | 9f93ac8 | 2017-05-31 09:18:36 +0200 | [diff] [blame] | 4128 | |
Jose Abreu | 5f0456b | 2018-04-23 09:05:15 +0100 | [diff] [blame] | 4129 | /* Initialize HW Interface */ |
| 4130 | ret = stmmac_hwif_init(priv); |
| 4131 | if (ret) |
| 4132 | return ret; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4133 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4134 | /* Get the HW capability (new GMAC newer than 3.50a) */ |
| 4135 | priv->hw_cap_support = stmmac_get_hw_features(priv); |
| 4136 | if (priv->hw_cap_support) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4137 | dev_info(priv->device, "DMA HW capability register supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4138 | |
| 4139 | /* We can override some gmac/dma configuration fields: e.g. |
| 4140 | * enh_desc, tx_coe (e.g. that are passed through the |
| 4141 | * platform) with the values from the HW capability |
| 4142 | * register (if supported). |
| 4143 | */ |
| 4144 | priv->plat->enh_desc = priv->dma_cap.enh_desc; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4145 | priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up; |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4146 | priv->hw->pmt = priv->plat->pmt; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 4147 | |
Ezequiel Garcia | a8df35d | 2016-05-16 12:41:07 -0300 | [diff] [blame] | 4148 | /* TXCOE doesn't work in thresh DMA mode */ |
| 4149 | if (priv->plat->force_thresh_dma_mode) |
| 4150 | priv->plat->tx_coe = 0; |
| 4151 | else |
| 4152 | priv->plat->tx_coe = priv->dma_cap.tx_coe; |
| 4153 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4154 | /* In case of GMAC4 rx_coe is from HW cap register. */ |
| 4155 | priv->plat->rx_coe = priv->dma_cap.rx_coe; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 4156 | |
| 4157 | if (priv->dma_cap.rx_coe_type2) |
| 4158 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE2; |
| 4159 | else if (priv->dma_cap.rx_coe_type1) |
| 4160 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE1; |
| 4161 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4162 | } else { |
| 4163 | dev_info(priv->device, "No HW DMA feature register supported\n"); |
| 4164 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4165 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4166 | if (priv->plat->rx_coe) { |
| 4167 | priv->hw->rx_csum = priv->plat->rx_coe; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4168 | dev_info(priv->device, "RX Checksum Offload Engine supported\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4169 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4170 | dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum); |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 4171 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4172 | if (priv->plat->tx_coe) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4173 | dev_info(priv->device, "TX Checksum insertion supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4174 | |
| 4175 | if (priv->plat->pmt) { |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4176 | dev_info(priv->device, "Wake-Up On Lan supported\n"); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4177 | device_set_wakeup_capable(priv->device, 1); |
| 4178 | } |
| 4179 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4180 | if (priv->dma_cap.tsoen) |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4181 | dev_info(priv->device, "TSO supported\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4182 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4183 | return 0; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4184 | } |
| 4185 | |
| 4186 | /** |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4187 | * stmmac_dvr_probe |
| 4188 | * @device: device pointer |
Giuseppe CAVALLARO | ff3dd78 | 2012-06-04 19:22:55 +0000 | [diff] [blame] | 4189 | * @plat_dat: platform data pointer |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 4190 | * @res: stmmac resource pointer |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4191 | * Description: this is the main probe function used to |
| 4192 | * call the alloc_etherdev, allocate the priv structure. |
Andy Shevchenko | 9afec6e | 2015-01-27 18:38:03 +0200 | [diff] [blame] | 4193 | * Return: |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4194 | * returns 0 on success, otherwise errno. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4195 | */ |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4196 | int stmmac_dvr_probe(struct device *device, |
| 4197 | struct plat_stmmacenet_data *plat_dat, |
| 4198 | struct stmmac_resources *res) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4199 | { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4200 | struct net_device *ndev = NULL; |
| 4201 | struct stmmac_priv *priv; |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4202 | int ret = 0; |
| 4203 | u32 queue; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4204 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4205 | ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv), |
| 4206 | MTL_MAX_TX_QUEUES, |
| 4207 | MTL_MAX_RX_QUEUES); |
Joe Perches | 41de8d4 | 2012-01-29 13:47:52 +0000 | [diff] [blame] | 4208 | if (!ndev) |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4209 | return -ENOMEM; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4210 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4211 | SET_NETDEV_DEV(ndev, device); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4212 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4213 | priv = netdev_priv(ndev); |
| 4214 | priv->device = device; |
| 4215 | priv->dev = ndev; |
| 4216 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4217 | stmmac_set_ethtool_ops(ndev); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4218 | priv->pause = pause; |
| 4219 | priv->plat = plat_dat; |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 4220 | priv->ioaddr = res->addr; |
| 4221 | priv->dev->base_addr = (unsigned long)res->addr; |
| 4222 | |
| 4223 | priv->dev->irq = res->irq; |
| 4224 | priv->wol_irq = res->wol_irq; |
| 4225 | priv->lpi_irq = res->lpi_irq; |
| 4226 | |
| 4227 | if (res->mac) |
| 4228 | memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4229 | |
Joachim Eastwood | a7a6268 | 2015-07-17 23:48:17 +0200 | [diff] [blame] | 4230 | dev_set_drvdata(device, priv->dev); |
Joachim Eastwood | 803f8fc | 2015-05-20 20:03:06 +0200 | [diff] [blame] | 4231 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4232 | /* Verify driver arguments */ |
| 4233 | stmmac_verify_args(); |
| 4234 | |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4235 | /* Allocate workqueue */ |
| 4236 | priv->wq = create_singlethread_workqueue("stmmac_wq"); |
| 4237 | if (!priv->wq) { |
| 4238 | dev_err(priv->device, "failed to create workqueue\n"); |
| 4239 | goto error_wq; |
| 4240 | } |
| 4241 | |
| 4242 | INIT_WORK(&priv->service_task, stmmac_service_task); |
| 4243 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4244 | /* Override with kernel parameters if supplied XXX CRS XXX |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4245 | * this needs to have multiple instances |
| 4246 | */ |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4247 | if ((phyaddr >= 0) && (phyaddr <= 31)) |
| 4248 | priv->plat->phy_addr = phyaddr; |
| 4249 | |
Eugeniy Paltsev | 90f522a | 2017-07-18 17:07:15 +0300 | [diff] [blame] | 4250 | if (priv->plat->stmmac_rst) { |
| 4251 | ret = reset_control_assert(priv->plat->stmmac_rst); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4252 | reset_control_deassert(priv->plat->stmmac_rst); |
Eugeniy Paltsev | 90f522a | 2017-07-18 17:07:15 +0300 | [diff] [blame] | 4253 | /* Some reset controllers have only reset callback instead of |
| 4254 | * assert + deassert callbacks pair. |
| 4255 | */ |
| 4256 | if (ret == -ENOTSUPP) |
| 4257 | reset_control_reset(priv->plat->stmmac_rst); |
| 4258 | } |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 4259 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4260 | /* Init MAC and get the capabilities */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4261 | ret = stmmac_hw_init(priv); |
| 4262 | if (ret) |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 4263 | goto error_hw_init; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4264 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4265 | /* Configure real RX and TX queues */ |
Joao Pinto | c02b7a9 | 2017-04-10 11:32:14 +0100 | [diff] [blame] | 4266 | netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use); |
| 4267 | netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4268 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 4269 | ndev->netdev_ops = &stmmac_netdev_ops; |
| 4270 | |
| 4271 | ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | |
| 4272 | NETIF_F_RXCSUM; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4273 | |
Jose Abreu | 4dbbe8d | 2018-05-04 10:01:38 +0100 | [diff] [blame] | 4274 | ret = stmmac_tc_init(priv, priv); |
| 4275 | if (!ret) { |
| 4276 | ndev->hw_features |= NETIF_F_HW_TC; |
| 4277 | } |
| 4278 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4279 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
Niklas Cassel | 9edfa7d | 2017-06-19 18:36:44 +0200 | [diff] [blame] | 4280 | ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4281 | priv->tso = true; |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4282 | dev_info(priv->device, "TSO feature enabled\n"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame] | 4283 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4284 | ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA; |
| 4285 | ndev->watchdog_timeo = msecs_to_jiffies(watchdog); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4286 | #ifdef STMMAC_VLAN_TAG_USED |
| 4287 | /* Both mac100 and gmac support receive VLAN tag detection */ |
Patrick McHardy | f646968 | 2013-04-19 02:04:27 +0000 | [diff] [blame] | 4288 | ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4289 | #endif |
| 4290 | priv->msg_enable = netif_msg_init(debug, default_msg_level); |
| 4291 | |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4292 | /* MTU range: 46 - hw-specific max */ |
| 4293 | ndev->min_mtu = ETH_ZLEN - ETH_HLEN; |
| 4294 | if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 4295 | ndev->max_mtu = JUMBO_LEN; |
| 4296 | else |
| 4297 | ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN); |
Kweh, Hock Leong | a2cd64f | 2017-01-07 17:32:03 +0800 | [diff] [blame] | 4298 | /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu |
| 4299 | * as well as plat->maxmtu < ndev->min_mtu which is a invalid range. |
| 4300 | */ |
| 4301 | if ((priv->plat->maxmtu < ndev->max_mtu) && |
| 4302 | (priv->plat->maxmtu >= ndev->min_mtu)) |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4303 | ndev->max_mtu = priv->plat->maxmtu; |
Kweh, Hock Leong | a2cd64f | 2017-01-07 17:32:03 +0800 | [diff] [blame] | 4304 | else if (priv->plat->maxmtu < ndev->min_mtu) |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4305 | dev_warn(priv->device, |
| 4306 | "%s: warning: maxmtu having invalid value (%d)\n", |
| 4307 | __func__, priv->plat->maxmtu); |
Jarod Wilson | 44770e1 | 2016-10-17 15:54:17 -0400 | [diff] [blame] | 4308 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4309 | if (flow_ctrl) |
| 4310 | priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */ |
| 4311 | |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 4312 | /* Rx Watchdog is available in the COREs newer than the 3.40. |
| 4313 | * In some case, for example on bugged HW this feature |
| 4314 | * has to be disable and this can be done by passing the |
| 4315 | * riwt_off field from the platform. |
| 4316 | */ |
| 4317 | if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) { |
| 4318 | priv->use_riwt = 1; |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4319 | dev_info(priv->device, |
| 4320 | "Enable RX Mitigation via HW Watchdog Timer\n"); |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 4321 | } |
| 4322 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4323 | for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) { |
| 4324 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4325 | |
| 4326 | netif_napi_add(ndev, &rx_q->napi, stmmac_poll, |
| 4327 | (8 * priv->plat->rx_queues_to_use)); |
| 4328 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4329 | |
Vlad Lungu | f8e9616 | 2010-11-29 22:52:52 +0000 | [diff] [blame] | 4330 | spin_lock_init(&priv->lock); |
| 4331 | |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 4332 | /* If a specific clk_csr value is passed from the platform |
| 4333 | * this means that the CSR Clock Range selection cannot be |
| 4334 | * changed at run-time and it is fixed. Viceversa the driver'll try to |
| 4335 | * set the MDC clock dynamically according to the csr actual |
| 4336 | * clock input. |
| 4337 | */ |
| 4338 | if (!priv->plat->clk_csr) |
| 4339 | stmmac_clk_csr_set(priv); |
| 4340 | else |
| 4341 | priv->clk_csr = priv->plat->clk_csr; |
| 4342 | |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4343 | stmmac_check_pcs_mode(priv); |
| 4344 | |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4345 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4346 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4347 | priv->hw->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4348 | /* MDIO bus Registration */ |
| 4349 | ret = stmmac_mdio_register(ndev); |
| 4350 | if (ret < 0) { |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4351 | dev_err(priv->device, |
| 4352 | "%s: MDIO bus (id: %d) registration failed", |
| 4353 | __func__, priv->plat->bus_id); |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 4354 | goto error_mdio_register; |
| 4355 | } |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 4356 | } |
| 4357 | |
Florian Fainelli | 5701659 | 2016-12-27 18:23:06 -0800 | [diff] [blame] | 4358 | ret = register_netdev(ndev); |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4359 | if (ret) { |
Heiner Kallweit | b618ab4 | 2017-01-15 19:19:00 +0100 | [diff] [blame] | 4360 | dev_err(priv->device, "%s: ERROR %i registering the device\n", |
| 4361 | __func__, ret); |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4362 | goto error_netdev_register; |
| 4363 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4364 | |
Florian Fainelli | 5701659 | 2016-12-27 18:23:06 -0800 | [diff] [blame] | 4365 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4366 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 4367 | error_netdev_register: |
Florian Fainelli | b2eb09a | 2016-12-28 15:44:41 -0800 | [diff] [blame] | 4368 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4369 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4370 | priv->hw->pcs != STMMAC_PCS_RTBI) |
| 4371 | stmmac_mdio_unregister(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4372 | error_mdio_register: |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4373 | for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) { |
| 4374 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4375 | |
| 4376 | netif_napi_del(&rx_q->napi); |
| 4377 | } |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 4378 | error_hw_init: |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4379 | destroy_workqueue(priv->wq); |
| 4380 | error_wq: |
Dan Carpenter | 34a52f3 | 2010-12-20 21:34:56 +0000 | [diff] [blame] | 4381 | free_netdev(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4382 | |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 4383 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4384 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4385 | EXPORT_SYMBOL_GPL(stmmac_dvr_probe); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4386 | |
| 4387 | /** |
| 4388 | * stmmac_dvr_remove |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4389 | * @dev: device pointer |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4390 | * Description: this function resets the TX/RX processes, disables the MAC RX/TX |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 4391 | * changes the link status, releases the DMA descriptor rings. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4392 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4393 | int stmmac_dvr_remove(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4394 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4395 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 4396 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4397 | |
LABBE Corentin | 38ddc59 | 2016-11-16 20:09:39 +0100 | [diff] [blame] | 4398 | netdev_info(priv->dev, "%s: removing driver", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4399 | |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 4400 | stmmac_stop_all_dma(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4401 | |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 4402 | stmmac_mac_set(priv, priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4403 | netif_carrier_off(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4404 | unregister_netdev(ndev); |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4405 | if (priv->plat->stmmac_rst) |
| 4406 | reset_control_assert(priv->plat->stmmac_rst); |
| 4407 | clk_disable_unprepare(priv->plat->pclk); |
| 4408 | clk_disable_unprepare(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | 3fe5cad | 2016-06-24 15:16:25 +0200 | [diff] [blame] | 4409 | if (priv->hw->pcs != STMMAC_PCS_RGMII && |
| 4410 | priv->hw->pcs != STMMAC_PCS_TBI && |
| 4411 | priv->hw->pcs != STMMAC_PCS_RTBI) |
Bryan O'Donoghue | e743471 | 2015-04-16 17:56:03 +0100 | [diff] [blame] | 4412 | stmmac_mdio_unregister(ndev); |
Jose Abreu | 34877a1 | 2018-03-29 10:40:18 +0100 | [diff] [blame] | 4413 | destroy_workqueue(priv->wq); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4414 | free_netdev(ndev); |
| 4415 | |
| 4416 | return 0; |
| 4417 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4418 | EXPORT_SYMBOL_GPL(stmmac_dvr_remove); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4419 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4420 | /** |
| 4421 | * stmmac_suspend - suspend callback |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4422 | * @dev: device pointer |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4423 | * Description: this is the function to suspend the device and it is called |
| 4424 | * by the platform driver to stop the network queue, release the resources, |
| 4425 | * program the PMT register (for WoL), clean and release driver resources. |
| 4426 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4427 | int stmmac_suspend(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4428 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4429 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4430 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4431 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4432 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4433 | if (!ndev || !netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4434 | return 0; |
| 4435 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 4436 | if (ndev->phydev) |
| 4437 | phy_stop(ndev->phydev); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4438 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4439 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4440 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4441 | netif_device_detach(ndev); |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4442 | stmmac_stop_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4443 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4444 | stmmac_disable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4445 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4446 | /* Stop TX/RX DMA */ |
Joao Pinto | ae4f0d4 | 2017-03-15 11:04:47 +0000 | [diff] [blame] | 4447 | stmmac_stop_all_dma(priv); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 4448 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4449 | /* Enable Power down mode by programming the PMT regs */ |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4450 | if (device_may_wakeup(priv->device)) { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 4451 | stmmac_pmt(priv, priv->hw, priv->wolopts); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4452 | priv->irq_wake = 1; |
| 4453 | } else { |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 4454 | stmmac_mac_set(priv, priv->ioaddr, false); |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 4455 | pinctrl_pm_select_sleep_state(priv->device); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 4456 | /* Disable clock in case of PWM is off */ |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4457 | clk_disable(priv->plat->pclk); |
| 4458 | clk_disable(priv->plat->stmmac_clk); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 4459 | } |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4460 | spin_unlock_irqrestore(&priv->lock, flags); |
Vince Bridgers | 2d871aa | 2014-07-28 14:07:58 -0500 | [diff] [blame] | 4461 | |
LABBE Corentin | 4d869b0 | 2017-05-24 09:16:46 +0200 | [diff] [blame] | 4462 | priv->oldlink = false; |
LABBE Corentin | bd00632 | 2017-02-15 10:46:40 +0100 | [diff] [blame] | 4463 | priv->speed = SPEED_UNKNOWN; |
| 4464 | priv->oldduplex = DUPLEX_UNKNOWN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4465 | return 0; |
| 4466 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4467 | EXPORT_SYMBOL_GPL(stmmac_suspend); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4468 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4469 | /** |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4470 | * stmmac_reset_queues_param - reset queue parameters |
| 4471 | * @dev: device pointer |
| 4472 | */ |
| 4473 | static void stmmac_reset_queues_param(struct stmmac_priv *priv) |
| 4474 | { |
| 4475 | u32 rx_cnt = priv->plat->rx_queues_to_use; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4476 | u32 tx_cnt = priv->plat->tx_queues_to_use; |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4477 | u32 queue; |
| 4478 | |
| 4479 | for (queue = 0; queue < rx_cnt; queue++) { |
| 4480 | struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue]; |
| 4481 | |
| 4482 | rx_q->cur_rx = 0; |
| 4483 | rx_q->dirty_rx = 0; |
| 4484 | } |
| 4485 | |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4486 | for (queue = 0; queue < tx_cnt; queue++) { |
| 4487 | struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue]; |
| 4488 | |
| 4489 | tx_q->cur_tx = 0; |
| 4490 | tx_q->dirty_tx = 0; |
Niklas Cassel | 8d212a9e | 2018-02-19 18:11:09 +0100 | [diff] [blame] | 4491 | tx_q->mss = 0; |
Joao Pinto | ce73678 | 2017-04-06 09:49:10 +0100 | [diff] [blame] | 4492 | } |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4493 | } |
| 4494 | |
| 4495 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4496 | * stmmac_resume - resume callback |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4497 | * @dev: device pointer |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 4498 | * Description: when resume this function is invoked to setup the DMA and CORE |
| 4499 | * in a usable state. |
| 4500 | */ |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4501 | int stmmac_resume(struct device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4502 | { |
Joachim Eastwood | f4e7bd8 | 2016-05-01 22:58:19 +0200 | [diff] [blame] | 4503 | struct net_device *ndev = dev_get_drvdata(dev); |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4504 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4505 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4506 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4507 | if (!netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4508 | return 0; |
| 4509 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4510 | /* Power Down bit, into the PM register, is cleared |
| 4511 | * automatically as soon as a magic packet or a Wake-up frame |
| 4512 | * is received. Anyway, it's better to manually clear |
| 4513 | * this bit because it can generate problems while resuming |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4514 | * from another devices (e.g. serial console). |
| 4515 | */ |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4516 | if (device_may_wakeup(priv->device)) { |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4517 | spin_lock_irqsave(&priv->lock, flags); |
Jose Abreu | c10d4c8 | 2018-04-16 16:08:14 +0100 | [diff] [blame] | 4518 | stmmac_pmt(priv, priv->hw, 0); |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4519 | spin_unlock_irqrestore(&priv->lock, flags); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 4520 | priv->irq_wake = 0; |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4521 | } else { |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 4522 | pinctrl_pm_select_default_state(priv->device); |
LABBE Corentin | 8d45e42 | 2017-02-08 09:31:08 +0100 | [diff] [blame] | 4523 | /* enable the clk previously disabled */ |
jpinto | f573c0b | 2017-01-09 12:35:09 +0000 | [diff] [blame] | 4524 | clk_enable(priv->plat->stmmac_clk); |
| 4525 | clk_enable(priv->plat->pclk); |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 4526 | /* reset the phy so that it's ready */ |
| 4527 | if (priv->mii) |
| 4528 | stmmac_mdio_reset(priv->mii); |
| 4529 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4530 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 4531 | netif_device_attach(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4532 | |
Vincent Palatin | f55d84b | 2016-06-01 08:53:48 -0700 | [diff] [blame] | 4533 | spin_lock_irqsave(&priv->lock, flags); |
| 4534 | |
Joao Pinto | 54139cf | 2017-04-06 09:49:09 +0100 | [diff] [blame] | 4535 | stmmac_reset_queues_param(priv); |
| 4536 | |
Giuseppe CAVALLARO | ae79a63 | 2015-12-04 07:21:06 +0100 | [diff] [blame] | 4537 | stmmac_clear_descriptors(priv); |
| 4538 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 4539 | stmmac_hw_setup(ndev, false); |
Giuseppe CAVALLARO | 777da23 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 4540 | stmmac_init_tx_coalesce(priv); |
Giuseppe CAVALLARO | ac316c7 | 2015-11-26 08:35:41 +0100 | [diff] [blame] | 4541 | stmmac_set_rx_mode(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4542 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4543 | stmmac_enable_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4544 | |
Joao Pinto | c22a3f4 | 2017-04-06 09:49:11 +0100 | [diff] [blame] | 4545 | stmmac_start_all_queues(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4546 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 4547 | spin_unlock_irqrestore(&priv->lock, flags); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4548 | |
Philippe Reynes | d6d50c7 | 2016-10-03 08:28:19 +0200 | [diff] [blame] | 4549 | if (ndev->phydev) |
| 4550 | phy_start(ndev->phydev); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 4551 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4552 | return 0; |
| 4553 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 4554 | EXPORT_SYMBOL_GPL(stmmac_resume); |
Giuseppe CAVALLARO | ba27ec6 | 2012-06-04 19:22:57 +0000 | [diff] [blame] | 4555 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4556 | #ifndef MODULE |
| 4557 | static int __init stmmac_cmdline_opt(char *str) |
| 4558 | { |
| 4559 | char *opt; |
| 4560 | |
| 4561 | if (!str || !*str) |
| 4562 | return -EINVAL; |
| 4563 | while ((opt = strsep(&str, ",")) != NULL) { |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4564 | if (!strncmp(opt, "debug:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4565 | if (kstrtoint(opt + 6, 0, &debug)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4566 | goto err; |
| 4567 | } else if (!strncmp(opt, "phyaddr:", 8)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4568 | if (kstrtoint(opt + 8, 0, &phyaddr)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4569 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4570 | } else if (!strncmp(opt, "buf_sz:", 7)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4571 | if (kstrtoint(opt + 7, 0, &buf_sz)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4572 | goto err; |
| 4573 | } else if (!strncmp(opt, "tc:", 3)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4574 | if (kstrtoint(opt + 3, 0, &tc)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4575 | goto err; |
| 4576 | } else if (!strncmp(opt, "watchdog:", 9)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4577 | if (kstrtoint(opt + 9, 0, &watchdog)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4578 | goto err; |
| 4579 | } else if (!strncmp(opt, "flow_ctrl:", 10)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4580 | if (kstrtoint(opt + 10, 0, &flow_ctrl)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4581 | goto err; |
| 4582 | } else if (!strncmp(opt, "pause:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 4583 | if (kstrtoint(opt + 6, 0, &pause)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4584 | goto err; |
Giuseppe CAVALLARO | 506f669 | 2013-02-14 23:00:13 +0000 | [diff] [blame] | 4585 | } else if (!strncmp(opt, "eee_timer:", 10)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 4586 | if (kstrtoint(opt + 10, 0, &eee_timer)) |
| 4587 | goto err; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 4588 | } else if (!strncmp(opt, "chain_mode:", 11)) { |
| 4589 | if (kstrtoint(opt + 11, 0, &chain_mode)) |
| 4590 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4591 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4592 | } |
| 4593 | return 0; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 4594 | |
| 4595 | err: |
| 4596 | pr_err("%s: ERROR broken module parameter conversion", __func__); |
| 4597 | return -EINVAL; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 4598 | } |
| 4599 | |
| 4600 | __setup("stmmaceth=", stmmac_cmdline_opt); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 4601 | #endif /* MODULE */ |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 4602 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 4603 | static int __init stmmac_init(void) |
| 4604 | { |
| 4605 | #ifdef CONFIG_DEBUG_FS |
| 4606 | /* Create debugfs main directory if it doesn't exist yet */ |
| 4607 | if (!stmmac_fs_dir) { |
| 4608 | stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL); |
| 4609 | |
| 4610 | if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) { |
| 4611 | pr_err("ERROR %s, debugfs create directory failed\n", |
| 4612 | STMMAC_RESOURCE_NAME); |
| 4613 | |
| 4614 | return -ENOMEM; |
| 4615 | } |
| 4616 | } |
| 4617 | #endif |
| 4618 | |
| 4619 | return 0; |
| 4620 | } |
| 4621 | |
| 4622 | static void __exit stmmac_exit(void) |
| 4623 | { |
| 4624 | #ifdef CONFIG_DEBUG_FS |
| 4625 | debugfs_remove_recursive(stmmac_fs_dir); |
| 4626 | #endif |
| 4627 | } |
| 4628 | |
| 4629 | module_init(stmmac_init) |
| 4630 | module_exit(stmmac_exit) |
| 4631 | |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 4632 | MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver"); |
| 4633 | MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>"); |
| 4634 | MODULE_LICENSE("GPL"); |