blob: e183a26cd738ade65faca74f56a455edf89de462 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
Damien Lespiau40935612014-10-29 11:16:59 +0000411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300413 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414 struct intel_encoder *encoder;
415
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000442 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100448 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200459 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800461
462 return limit;
463}
464
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800466{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800468 const intel_limit_t *limit;
469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700472 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800473 else
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800480 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800487{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 const intel_limit_t *limit;
490
Eric Anholtbad720f2009-10-22 16:11:14 -0700491 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000492 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800494 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500495 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800498 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700502 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300503 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100504 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200514 else
515 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 }
517 return limit;
518}
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800522{
Shaohua Li21778322009-02-23 15:19:16 +0800523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800529}
530
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200536static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800537{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200538 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800544}
545
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
Chris Wilson1b894b52010-12-14 20:04:54 +0000563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400588 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
595 return true;
596}
597
Ma Lingd4906092009-03-18 20:13:27 +0800598static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int err = target;
606
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100613 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Zhao Yakui42158662009-11-20 11:24:18 +0800626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200630 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 int this_err;
637
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200638 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
Ma Lingd4906092009-03-18 20:13:27 +0800659static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 intel_clock_t clock;
666 int err = target;
667
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 /*
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
673 */
674 if (intel_is_dual_link_lvds(dev))
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
685 memset(best_clock, 0, sizeof(*best_clock));
686
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
697 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ma Lingd4906092009-03-18 20:13:27 +0800718static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800722{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800724 intel_clock_t clock;
725 int max_n;
726 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800729 found = false;
730
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100732 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200745 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200756 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800759 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000760
761 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800772 return found;
773}
Ma Lingd4906092009-03-18 20:13:27 +0800774
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700779{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300785 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700790
791 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300796 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700797 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300799 unsigned int ppm, diff;
800
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 vlv_clock(refclk, &clock);
805
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300808 continue;
809
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300814 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818
Ville Syrjäläc6861222013-09-24 21:26:21 +0300819 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300820 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300822 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700823 }
824 }
825 }
826 }
827 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700828
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300832static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300837 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100891 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300892 * as Haswell has gained clock readout/fastboot support.
893 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000894 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * properly reconstruct framebuffers.
896 */
Matt Roperf4510a22014-04-01 15:22:40 -0700897 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100898 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300899}
900
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
Daniel Vetter3b117c82013-04-17 20:15:07 +0200907 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908}
909
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
Keith Packardab7ad7f2010-10-03 00:33:06 -0700929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300931 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100943 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951
Keith Packardab7ad7f2010-10-03 00:33:06 -0700952 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200953 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200958 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200962 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800964}
965
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
Damien Lespiauc36346e2012-12-13 16:09:03 +0000978 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200979 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200993 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031
Jani Nikula23538ef2013-08-27 15:12:22 +03001032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
Daniel Vetter55607e82013-06-16 21:42:39 +02001050struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001052{
Daniel Vettere2b78262013-06-07 23:10:03 +02001053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
Daniel Vettera43f6e02013-06-07 23:10:32 +02001055 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 return NULL;
1057
Daniel Vettera43f6e02013-06-07 23:10:32 +02001058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001067 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Daniel Vetterb680c372014-09-19 18:27:27 +02001156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Jani Nikulabedd4db2014-08-22 15:04:13 +03001165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
1183 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
Paulo Zanonid9d82082014-02-27 16:30:56 -03001204 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001228 state = true;
1229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001230 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001265 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
Ville Syrjälä653e1022013-06-04 13:49:05 +03001270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001274 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001278 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001281 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 }
1290}
1291
Jesse Barnes19332d72013-03-28 09:55:38 -07001292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001296 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 u32 val;
1298
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001310 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001312 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001317 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
1322 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001323 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1325 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001326 }
1327}
1328
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001336{
1337 u32 val;
1338 bool enabled;
1339
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001341
Jesse Barnes92f25842011-01-04 15:09:34 -08001342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
Daniel Vetterab9412b2013-05-03 11:49:46 +02001348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361}
1362
Keith Packard4e634382011-08-06 10:39:45 -07001363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
Keith Packard1519b992011-08-06 10:35:34 -07001384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001387 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001396 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
Jesse Barnes291906f2011-02-02 12:28:03 -08001434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001436{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001437 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001441
Daniel Vetter75c5da22012-09-10 21:58:29 +02001442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001456 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001465
Keith Packardf0575e92011-07-25 22:12:43 -07001466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001473 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Paulo Zanonie2debe92013-02-18 19:00:27 -03001482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001485}
1486
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514
Daniel Vetter426115c2013-07-11 22:13:42 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001521 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
Ville Syrjäläd288f652014-10-28 13:20:22 +02001531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001533
1534 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 POSTING_READ(DPLL_MD(pipe));
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001593
1594 return count;
1595}
1596
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001598{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
1606 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
1609 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001655 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689}
1690
Jesse Barnesf6071162013-10-01 10:41:38 -07001691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
Imre Deake5cbfbf2014-01-09 17:08:16 +02001698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001702 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001712 u32 val;
1713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
Ville Syrjälä61407f62014-05-27 16:32:55 +03001731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001743}
1744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747{
1748 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 switch (dport->port) {
1752 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001754 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 break;
1756 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 break;
1764 default:
1765 BUG();
1766 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771}
1772
Daniel Vetterb14b1052014-04-24 23:55:13 +02001773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001779 if (WARN_ON(pll == NULL))
1780 return;
1781
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001782 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001793 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001807 return;
1808
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001809 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Damien Lespiau74dd6922014-07-29 18:06:17 +01001812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001815
Daniel Vettercdbd2312013-06-05 13:34:03 +02001816 if (pll->active++) {
1817 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 return;
1820 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001821 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001826 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001828}
1829
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001835
Jesse Barnes92f25842011-01-04 15:09:34 -08001836 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001837 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001838 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839 return;
1840
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001841 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001843
Daniel Vetter46edb022013-06-05 13:34:12 +02001844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001846 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001847
Chris Wilson48da64a2012-05-13 20:16:12 +01001848 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001849 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 return;
1851 }
1852
Daniel Vettere9d69442013-06-05 13:34:15 +02001853 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001855 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001856 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001863}
1864
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001867{
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001874 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001878 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001891 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Daniel Vetterab9412b2013-05-03 11:49:46 +02001893 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001904 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001908 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001922 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
1926 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001938 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001943 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 else
1945 val |= TRANS_PROGRESSIVE;
1946
Daniel Vetterab9412b2013-05-03 11:49:46 +02001947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950}
1951
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001954{
Daniel Vetter23670b322012-11-01 09:15:30 +01001955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
Jesse Barnes291906f2011-02-02 12:28:03 -08001962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
Daniel Vetterab9412b2013-05-03 11:49:46 +02001965 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001980}
1981
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 u32 val;
1985
Daniel Vetterab9412b2013-05-03 11:49:46 +02001986 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001991 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001996 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002006static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007{
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002013 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002017 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002018 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_sprites_disabled(dev_priv, pipe);
2020
Paulo Zanoni681e5812012-12-06 11:12:38 -02002021 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002037 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002048 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002051 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002052 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002055 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056}
2057
2058/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002059 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002060 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002068static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002081 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002082 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
Ville Syrjälä67adc642014-08-15 01:21:57 +03002089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104}
2105
Keith Packardd74362c2011-07-28 14:47:14 -07002106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002112{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002137 if (intel_crtc->primary_enabled)
2138 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002139
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002140 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002141
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152}
2153
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002155 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002170 if (!intel_crtc->primary_enabled)
2171 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002172
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002173 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002174
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177}
2178
Chris Wilson693db182013-03-05 14:52:39 +00002179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
Chris Wilson127bd2a2010-07-23 23:32:05 +01002196int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002197intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2198 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002201 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002202 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002203 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002204 u32 alignment;
2205 int ret;
2206
Matt Roperebcdd392014-07-09 16:22:11 -07002207 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2208
Chris Wilson05394f32010-11-08 19:18:58 +00002209 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002210 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002211 if (INTEL_INFO(dev)->gen >= 9)
2212 alignment = 256 * 1024;
2213 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002214 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002215 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002216 alignment = 4 * 1024;
2217 else
2218 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002219 break;
2220 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002221 if (INTEL_INFO(dev)->gen >= 9)
2222 alignment = 256 * 1024;
2223 else {
2224 /* pin() will align the object as required by fence */
2225 alignment = 0;
2226 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002227 break;
2228 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002229 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002230 return -EINVAL;
2231 default:
2232 BUG();
2233 }
2234
Chris Wilson693db182013-03-05 14:52:39 +00002235 /* Note that the w/a also requires 64 PTE of padding following the
2236 * bo. We currently fill all unused PTE with the shadow page and so
2237 * we should always have valid PTE following the scanout preventing
2238 * the VT-d warning.
2239 */
2240 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2241 alignment = 256 * 1024;
2242
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002243 /*
2244 * Global gtt pte registers are special registers which actually forward
2245 * writes to a chunk of system memory. Which means that there is no risk
2246 * that the register values disappear as soon as we call
2247 * intel_runtime_pm_put(), so it is correct to wrap only the
2248 * pin/unpin/fence and not more.
2249 */
2250 intel_runtime_pm_get(dev_priv);
2251
Chris Wilsonce453d82011-02-21 14:43:56 +00002252 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002253 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002254 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002255 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002256
2257 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2258 * fence, whereas 965+ only requires a fence if using
2259 * framebuffer compression. For simplicity, we always install
2260 * a fence as the cost is not that onerous.
2261 */
Chris Wilson06d98132012-04-17 15:31:24 +01002262 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002263 if (ret)
2264 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002266 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002267
Chris Wilsonce453d82011-02-21 14:43:56 +00002268 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002269 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002270 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002271
2272err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002273 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002274err_interruptible:
2275 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002276 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002277 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278}
2279
Chris Wilson1690e1e2011-12-14 13:57:08 +01002280void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2281{
Matt Roperebcdd392014-07-09 16:22:11 -07002282 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2283
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002285 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002286}
2287
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2289 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002290unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2291 unsigned int tiling_mode,
2292 unsigned int cpp,
2293 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002294{
Chris Wilsonbc752862013-02-21 20:04:31 +00002295 if (tiling_mode != I915_TILING_NONE) {
2296 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002297
Chris Wilsonbc752862013-02-21 20:04:31 +00002298 tile_rows = *y / 8;
2299 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002300
Chris Wilsonbc752862013-02-21 20:04:31 +00002301 tiles = *x / (512/cpp);
2302 *x %= 512/cpp;
2303
2304 return tile_rows * pitch * 8 + tiles * 4096;
2305 } else {
2306 unsigned int offset;
2307
2308 offset = *y * pitch + *x * cpp;
2309 *y = 0;
2310 *x = (offset & 4095) / cpp;
2311 return offset & -4096;
2312 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002313}
2314
Jesse Barnes46f297f2014-03-07 08:57:48 -08002315int intel_format_to_fourcc(int format)
2316{
2317 switch (format) {
2318 case DISPPLANE_8BPP:
2319 return DRM_FORMAT_C8;
2320 case DISPPLANE_BGRX555:
2321 return DRM_FORMAT_XRGB1555;
2322 case DISPPLANE_BGRX565:
2323 return DRM_FORMAT_RGB565;
2324 default:
2325 case DISPPLANE_BGRX888:
2326 return DRM_FORMAT_XRGB8888;
2327 case DISPPLANE_RGBX888:
2328 return DRM_FORMAT_XBGR8888;
2329 case DISPPLANE_BGRX101010:
2330 return DRM_FORMAT_XRGB2101010;
2331 case DISPPLANE_RGBX101010:
2332 return DRM_FORMAT_XBGR2101010;
2333 }
2334}
2335
Jesse Barnes484b41d2014-03-07 08:57:55 -08002336static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337 struct intel_plane_config *plane_config)
2338{
2339 struct drm_device *dev = crtc->base.dev;
2340 struct drm_i915_gem_object *obj = NULL;
2341 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2342 u32 base = plane_config->base;
2343
Chris Wilsonff2652e2014-03-10 08:07:02 +00002344 if (plane_config->size == 0)
2345 return false;
2346
Jesse Barnes46f297f2014-03-07 08:57:48 -08002347 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2348 plane_config->size);
2349 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002350 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351
2352 if (plane_config->tiled) {
2353 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002354 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002355 }
2356
Dave Airlie66e514c2014-04-03 07:51:54 +10002357 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2358 mode_cmd.width = crtc->base.primary->fb->width;
2359 mode_cmd.height = crtc->base.primary->fb->height;
2360 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002361
2362 mutex_lock(&dev->struct_mutex);
2363
Dave Airlie66e514c2014-04-03 07:51:54 +10002364 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002366 DRM_DEBUG_KMS("intel fb init failed\n");
2367 goto out_unref_obj;
2368 }
2369
Daniel Vettera071fa02014-06-18 23:28:09 +02002370 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002371 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002372
2373 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2374 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002375
2376out_unref_obj:
2377 drm_gem_object_unreference(&obj->base);
2378 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002379 return false;
2380}
2381
2382static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2383 struct intel_plane_config *plane_config)
2384{
2385 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002387 struct drm_crtc *c;
2388 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002389 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390
Dave Airlie66e514c2014-04-03 07:51:54 +10002391 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002392 return;
2393
2394 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2395 return;
2396
Dave Airlie66e514c2014-04-03 07:51:54 +10002397 kfree(intel_crtc->base.primary->fb);
2398 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399
2400 /*
2401 * Failed to alloc the obj, check to see if we should share
2402 * an fb with another CRTC instead
2403 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002404 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002405 i = to_intel_crtc(c);
2406
2407 if (c == &intel_crtc->base)
2408 continue;
2409
Matt Roper2ff8fde2014-07-08 07:50:07 -07002410 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002411 continue;
2412
Matt Roper2ff8fde2014-07-08 07:50:07 -07002413 obj = intel_fb_obj(c->primary->fb);
2414 if (obj == NULL)
2415 continue;
2416
2417 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002418 if (obj->tiling_mode != I915_TILING_NONE)
2419 dev_priv->preserve_bios_swizzle = true;
2420
Dave Airlie66e514c2014-04-03 07:51:54 +10002421 drm_framebuffer_reference(c->primary->fb);
2422 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002423 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002424 break;
2425 }
2426 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002427}
2428
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002429static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2430 struct drm_framebuffer *fb,
2431 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002432{
2433 struct drm_device *dev = crtc->dev;
2434 struct drm_i915_private *dev_priv = dev->dev_private;
2435 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002436 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002437 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002438 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002439 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002440 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302441 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002442
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002443 if (!intel_crtc->primary_enabled) {
2444 I915_WRITE(reg, 0);
2445 if (INTEL_INFO(dev)->gen >= 4)
2446 I915_WRITE(DSPSURF(plane), 0);
2447 else
2448 I915_WRITE(DSPADDR(plane), 0);
2449 POSTING_READ(reg);
2450 return;
2451 }
2452
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002453 obj = intel_fb_obj(fb);
2454 if (WARN_ON(obj == NULL))
2455 return;
2456
2457 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2458
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002459 dspcntr = DISPPLANE_GAMMA_ENABLE;
2460
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002461 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002462
2463 if (INTEL_INFO(dev)->gen < 4) {
2464 if (intel_crtc->pipe == PIPE_B)
2465 dspcntr |= DISPPLANE_SEL_PIPE_B;
2466
2467 /* pipesrc and dspsize control the size that is scaled from,
2468 * which should always be the user's requested size.
2469 */
2470 I915_WRITE(DSPSIZE(plane),
2471 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2472 (intel_crtc->config.pipe_src_w - 1));
2473 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002474 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2475 I915_WRITE(PRIMSIZE(plane),
2476 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2477 (intel_crtc->config.pipe_src_w - 1));
2478 I915_WRITE(PRIMPOS(plane), 0);
2479 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002480 }
2481
Ville Syrjälä57779d02012-10-31 17:50:14 +02002482 switch (fb->pixel_format) {
2483 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002484 dspcntr |= DISPPLANE_8BPP;
2485 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002486 case DRM_FORMAT_XRGB1555:
2487 case DRM_FORMAT_ARGB1555:
2488 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002489 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002490 case DRM_FORMAT_RGB565:
2491 dspcntr |= DISPPLANE_BGRX565;
2492 break;
2493 case DRM_FORMAT_XRGB8888:
2494 case DRM_FORMAT_ARGB8888:
2495 dspcntr |= DISPPLANE_BGRX888;
2496 break;
2497 case DRM_FORMAT_XBGR8888:
2498 case DRM_FORMAT_ABGR8888:
2499 dspcntr |= DISPPLANE_RGBX888;
2500 break;
2501 case DRM_FORMAT_XRGB2101010:
2502 case DRM_FORMAT_ARGB2101010:
2503 dspcntr |= DISPPLANE_BGRX101010;
2504 break;
2505 case DRM_FORMAT_XBGR2101010:
2506 case DRM_FORMAT_ABGR2101010:
2507 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002508 break;
2509 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002510 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002511 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002512
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002513 if (INTEL_INFO(dev)->gen >= 4 &&
2514 obj->tiling_mode != I915_TILING_NONE)
2515 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002516
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002517 if (IS_G4X(dev))
2518 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2519
Ville Syrjäläb98971272014-08-27 16:51:22 +03002520 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002521
Daniel Vetterc2c75132012-07-05 12:17:30 +02002522 if (INTEL_INFO(dev)->gen >= 4) {
2523 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002524 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002525 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002526 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002527 linear_offset -= intel_crtc->dspaddr_offset;
2528 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002529 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002530 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002531
Sonika Jindal48404c12014-08-22 14:06:04 +05302532 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2533 dspcntr |= DISPPLANE_ROTATE_180;
2534
2535 x += (intel_crtc->config.pipe_src_w - 1);
2536 y += (intel_crtc->config.pipe_src_h - 1);
2537
2538 /* Finding the last pixel of the last line of the display
2539 data and adding to linear_offset*/
2540 linear_offset +=
2541 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2542 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2543 }
2544
2545 I915_WRITE(reg, dspcntr);
2546
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002547 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2548 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2549 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002550 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002551 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002552 I915_WRITE(DSPSURF(plane),
2553 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002555 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002557 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002558 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002559}
2560
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002561static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2562 struct drm_framebuffer *fb,
2563 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002564{
2565 struct drm_device *dev = crtc->dev;
2566 struct drm_i915_private *dev_priv = dev->dev_private;
2567 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002568 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002570 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002571 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002572 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302573 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002574
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002575 if (!intel_crtc->primary_enabled) {
2576 I915_WRITE(reg, 0);
2577 I915_WRITE(DSPSURF(plane), 0);
2578 POSTING_READ(reg);
2579 return;
2580 }
2581
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002582 obj = intel_fb_obj(fb);
2583 if (WARN_ON(obj == NULL))
2584 return;
2585
2586 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2587
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002588 dspcntr = DISPPLANE_GAMMA_ENABLE;
2589
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002590 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591
2592 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2593 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2594
Ville Syrjälä57779d02012-10-31 17:50:14 +02002595 switch (fb->pixel_format) {
2596 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002597 dspcntr |= DISPPLANE_8BPP;
2598 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002599 case DRM_FORMAT_RGB565:
2600 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002601 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002602 case DRM_FORMAT_XRGB8888:
2603 case DRM_FORMAT_ARGB8888:
2604 dspcntr |= DISPPLANE_BGRX888;
2605 break;
2606 case DRM_FORMAT_XBGR8888:
2607 case DRM_FORMAT_ABGR8888:
2608 dspcntr |= DISPPLANE_RGBX888;
2609 break;
2610 case DRM_FORMAT_XRGB2101010:
2611 case DRM_FORMAT_ARGB2101010:
2612 dspcntr |= DISPPLANE_BGRX101010;
2613 break;
2614 case DRM_FORMAT_XBGR2101010:
2615 case DRM_FORMAT_ABGR2101010:
2616 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002617 break;
2618 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002619 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002620 }
2621
2622 if (obj->tiling_mode != I915_TILING_NONE)
2623 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002624
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002625 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002626 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002627
Ville Syrjäläb98971272014-08-27 16:51:22 +03002628 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002629 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002630 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002631 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002632 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002633 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302634 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2635 dspcntr |= DISPPLANE_ROTATE_180;
2636
2637 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2638 x += (intel_crtc->config.pipe_src_w - 1);
2639 y += (intel_crtc->config.pipe_src_h - 1);
2640
2641 /* Finding the last pixel of the last line of the display
2642 data and adding to linear_offset*/
2643 linear_offset +=
2644 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2645 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2646 }
2647 }
2648
2649 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002650
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002651 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2652 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2653 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002654 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002655 I915_WRITE(DSPSURF(plane),
2656 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002657 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002658 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2659 } else {
2660 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2661 I915_WRITE(DSPLINOFF(plane), linear_offset);
2662 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002663 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002664}
2665
Damien Lespiau70d21f02013-07-03 21:06:04 +01002666static void skylake_update_primary_plane(struct drm_crtc *crtc,
2667 struct drm_framebuffer *fb,
2668 int x, int y)
2669{
2670 struct drm_device *dev = crtc->dev;
2671 struct drm_i915_private *dev_priv = dev->dev_private;
2672 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2673 struct intel_framebuffer *intel_fb;
2674 struct drm_i915_gem_object *obj;
2675 int pipe = intel_crtc->pipe;
2676 u32 plane_ctl, stride;
2677
2678 if (!intel_crtc->primary_enabled) {
2679 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2680 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2681 POSTING_READ(PLANE_CTL(pipe, 0));
2682 return;
2683 }
2684
2685 plane_ctl = PLANE_CTL_ENABLE |
2686 PLANE_CTL_PIPE_GAMMA_ENABLE |
2687 PLANE_CTL_PIPE_CSC_ENABLE;
2688
2689 switch (fb->pixel_format) {
2690 case DRM_FORMAT_RGB565:
2691 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2692 break;
2693 case DRM_FORMAT_XRGB8888:
2694 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2695 break;
2696 case DRM_FORMAT_XBGR8888:
2697 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2698 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2699 break;
2700 case DRM_FORMAT_XRGB2101010:
2701 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2702 break;
2703 case DRM_FORMAT_XBGR2101010:
2704 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2705 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2706 break;
2707 default:
2708 BUG();
2709 }
2710
2711 intel_fb = to_intel_framebuffer(fb);
2712 obj = intel_fb->obj;
2713
2714 /*
2715 * The stride is either expressed as a multiple of 64 bytes chunks for
2716 * linear buffers or in number of tiles for tiled buffers.
2717 */
2718 switch (obj->tiling_mode) {
2719 case I915_TILING_NONE:
2720 stride = fb->pitches[0] >> 6;
2721 break;
2722 case I915_TILING_X:
2723 plane_ctl |= PLANE_CTL_TILED_X;
2724 stride = fb->pitches[0] >> 9;
2725 break;
2726 default:
2727 BUG();
2728 }
2729
2730 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002731 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2732 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002733
2734 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2735
2736 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2737 i915_gem_obj_ggtt_offset(obj),
2738 x, y, fb->width, fb->height,
2739 fb->pitches[0]);
2740
2741 I915_WRITE(PLANE_POS(pipe, 0), 0);
2742 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2743 I915_WRITE(PLANE_SIZE(pipe, 0),
2744 (intel_crtc->config.pipe_src_h - 1) << 16 |
2745 (intel_crtc->config.pipe_src_w - 1));
2746 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2747 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2748
2749 POSTING_READ(PLANE_SURF(pipe, 0));
2750}
2751
Jesse Barnes17638cd2011-06-24 12:19:23 -07002752/* Assume fb object is pinned & idle & fenced and just update base pointers */
2753static int
2754intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2755 int x, int y, enum mode_set_atomic state)
2756{
2757 struct drm_device *dev = crtc->dev;
2758 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002760 if (dev_priv->display.disable_fbc)
2761 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002762
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002763 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2764
2765 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002766}
2767
Ville Syrjälä96a02912013-02-18 19:08:49 +02002768void intel_display_handle_reset(struct drm_device *dev)
2769{
2770 struct drm_i915_private *dev_priv = dev->dev_private;
2771 struct drm_crtc *crtc;
2772
2773 /*
2774 * Flips in the rings have been nuked by the reset,
2775 * so complete all pending flips so that user space
2776 * will get its events and not get stuck.
2777 *
2778 * Also update the base address of all primary
2779 * planes to the the last fb to make sure we're
2780 * showing the correct fb after a reset.
2781 *
2782 * Need to make two loops over the crtcs so that we
2783 * don't try to grab a crtc mutex before the
2784 * pending_flip_queue really got woken up.
2785 */
2786
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002787 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 enum plane plane = intel_crtc->plane;
2790
2791 intel_prepare_page_flip(dev, plane);
2792 intel_finish_page_flip_plane(dev, plane);
2793 }
2794
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002795 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2797
Rob Clark51fd3712013-11-19 12:10:12 -05002798 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002799 /*
2800 * FIXME: Once we have proper support for primary planes (and
2801 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002802 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002803 */
Matt Roperf4510a22014-04-01 15:22:40 -07002804 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002805 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002806 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002807 crtc->x,
2808 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002809 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002810 }
2811}
2812
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002813static int
Chris Wilson14667a42012-04-03 17:58:35 +01002814intel_finish_fb(struct drm_framebuffer *old_fb)
2815{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002816 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002817 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2818 bool was_interruptible = dev_priv->mm.interruptible;
2819 int ret;
2820
Chris Wilson14667a42012-04-03 17:58:35 +01002821 /* Big Hammer, we also need to ensure that any pending
2822 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2823 * current scanout is retired before unpinning the old
2824 * framebuffer.
2825 *
2826 * This should only fail upon a hung GPU, in which case we
2827 * can safely continue.
2828 */
2829 dev_priv->mm.interruptible = false;
2830 ret = i915_gem_object_finish_gpu(obj);
2831 dev_priv->mm.interruptible = was_interruptible;
2832
2833 return ret;
2834}
2835
Chris Wilson7d5e3792014-03-04 13:15:08 +00002836static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2837{
2838 struct drm_device *dev = crtc->dev;
2839 struct drm_i915_private *dev_priv = dev->dev_private;
2840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002841 bool pending;
2842
2843 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2844 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2845 return false;
2846
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002847 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002848 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002849 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002850
2851 return pending;
2852}
2853
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002854static void intel_update_pipe_size(struct intel_crtc *crtc)
2855{
2856 struct drm_device *dev = crtc->base.dev;
2857 struct drm_i915_private *dev_priv = dev->dev_private;
2858 const struct drm_display_mode *adjusted_mode;
2859
2860 if (!i915.fastboot)
2861 return;
2862
2863 /*
2864 * Update pipe size and adjust fitter if needed: the reason for this is
2865 * that in compute_mode_changes we check the native mode (not the pfit
2866 * mode) to see if we can flip rather than do a full mode set. In the
2867 * fastboot case, we'll flip, but if we don't update the pipesrc and
2868 * pfit state, we'll end up with a big fb scanned out into the wrong
2869 * sized surface.
2870 *
2871 * To fix this properly, we need to hoist the checks up into
2872 * compute_mode_changes (or above), check the actual pfit state and
2873 * whether the platform allows pfit disable with pipe active, and only
2874 * then update the pipesrc and pfit state, even on the flip path.
2875 */
2876
2877 adjusted_mode = &crtc->config.adjusted_mode;
2878
2879 I915_WRITE(PIPESRC(crtc->pipe),
2880 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2881 (adjusted_mode->crtc_vdisplay - 1));
2882 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002883 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2884 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002885 I915_WRITE(PF_CTL(crtc->pipe), 0);
2886 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2887 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2888 }
2889 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2890 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2891}
2892
Chris Wilson14667a42012-04-03 17:58:35 +01002893static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002894intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002895 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002896{
2897 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002898 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002899 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002900 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002901 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002902 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002903 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002904
Chris Wilson7d5e3792014-03-04 13:15:08 +00002905 if (intel_crtc_has_pending_flip(crtc)) {
2906 DRM_ERROR("pipe is still busy with an old pageflip\n");
2907 return -EBUSY;
2908 }
2909
Jesse Barnes79e53942008-11-07 14:24:08 -08002910 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002911 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002912 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002913 return 0;
2914 }
2915
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002916 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002917 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2918 plane_name(intel_crtc->plane),
2919 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002920 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002921 }
2922
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002923 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002924 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vettera071fa02014-06-18 23:28:09 +02002925 if (ret == 0)
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002926 i915_gem_track_fb(old_obj, intel_fb_obj(fb),
Daniel Vettera071fa02014-06-18 23:28:09 +02002927 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002928 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002929 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002930 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002931 return ret;
2932 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002933
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002934 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002935
Daniel Vetterf99d7062014-06-19 16:01:59 +02002936 if (intel_crtc->active)
2937 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2938
Matt Roperf4510a22014-04-01 15:22:40 -07002939 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002940 crtc->x = x;
2941 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002942
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002943 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002944 if (intel_crtc->active && old_fb != fb)
2945 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002946 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002947 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002948 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002949 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002950
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002951 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002952 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002953 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002954
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002955 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002956}
2957
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002958static void intel_fdi_normal_train(struct drm_crtc *crtc)
2959{
2960 struct drm_device *dev = crtc->dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
2964 u32 reg, temp;
2965
2966 /* enable normal train */
2967 reg = FDI_TX_CTL(pipe);
2968 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002969 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002970 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2971 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002972 } else {
2973 temp &= ~FDI_LINK_TRAIN_NONE;
2974 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002975 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002976 I915_WRITE(reg, temp);
2977
2978 reg = FDI_RX_CTL(pipe);
2979 temp = I915_READ(reg);
2980 if (HAS_PCH_CPT(dev)) {
2981 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2982 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2983 } else {
2984 temp &= ~FDI_LINK_TRAIN_NONE;
2985 temp |= FDI_LINK_TRAIN_NONE;
2986 }
2987 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2988
2989 /* wait one idle pattern time */
2990 POSTING_READ(reg);
2991 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002992
2993 /* IVB wants error correction enabled */
2994 if (IS_IVYBRIDGE(dev))
2995 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2996 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002997}
2998
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002999static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003000{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003001 return crtc->base.enabled && crtc->active &&
3002 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003003}
3004
Daniel Vetter01a415f2012-10-27 15:58:40 +02003005static void ivb_modeset_global_resources(struct drm_device *dev)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 struct intel_crtc *pipe_B_crtc =
3009 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3010 struct intel_crtc *pipe_C_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3012 uint32_t temp;
3013
Daniel Vetter1e833f42013-02-19 22:31:57 +01003014 /*
3015 * When everything is off disable fdi C so that we could enable fdi B
3016 * with all lanes. Note that we don't care about enabled pipes without
3017 * an enabled pch encoder.
3018 */
3019 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3020 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003021 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3023
3024 temp = I915_READ(SOUTH_CHICKEN1);
3025 temp &= ~FDI_BC_BIFURCATION_SELECT;
3026 DRM_DEBUG_KMS("disabling fdi C rx\n");
3027 I915_WRITE(SOUTH_CHICKEN1, temp);
3028 }
3029}
3030
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031/* The FDI link training functions for ILK/Ibexpeak. */
3032static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3037 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003038 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003039
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003040 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003041 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003042
Adam Jacksone1a44742010-06-25 15:32:14 -04003043 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3044 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 reg = FDI_RX_IMR(pipe);
3046 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003047 temp &= ~FDI_RX_SYMBOL_LOCK;
3048 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 I915_WRITE(reg, temp);
3050 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003051 udelay(150);
3052
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003053 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003054 reg = FDI_TX_CTL(pipe);
3055 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003056 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3057 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003058 temp &= ~FDI_LINK_TRAIN_NONE;
3059 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003060 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003061
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 reg = FDI_RX_CTL(pipe);
3063 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003064 temp &= ~FDI_LINK_TRAIN_NONE;
3065 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003066 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3067
3068 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003069 udelay(150);
3070
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003071 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003072 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3074 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003075
Chris Wilson5eddb702010-09-11 13:48:45 +01003076 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003077 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003079 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3080
3081 if ((temp & FDI_RX_BIT_LOCK)) {
3082 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003083 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003084 break;
3085 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003087 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089
3090 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 reg = FDI_TX_CTL(pipe);
3092 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003093 temp &= ~FDI_LINK_TRAIN_NONE;
3094 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003095 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003096
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 reg = FDI_RX_CTL(pipe);
3098 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003099 temp &= ~FDI_LINK_TRAIN_NONE;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 I915_WRITE(reg, temp);
3102
3103 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003104 udelay(150);
3105
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003107 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3110
3111 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003113 DRM_DEBUG_KMS("FDI train 2 done.\n");
3114 break;
3115 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003116 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003117 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003119
3120 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003121
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003122}
3123
Akshay Joshi0206e352011-08-16 15:34:10 -04003124static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003125 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3126 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3127 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3128 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3129};
3130
3131/* The FDI link training functions for SNB/Cougarpoint. */
3132static void gen6_fdi_link_train(struct drm_crtc *crtc)
3133{
3134 struct drm_device *dev = crtc->dev;
3135 struct drm_i915_private *dev_priv = dev->dev_private;
3136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3137 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003138 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003139
Adam Jacksone1a44742010-06-25 15:32:14 -04003140 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3141 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 reg = FDI_RX_IMR(pipe);
3143 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003144 temp &= ~FDI_RX_SYMBOL_LOCK;
3145 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003146 I915_WRITE(reg, temp);
3147
3148 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003149 udelay(150);
3150
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003151 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003154 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3155 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003156 temp &= ~FDI_LINK_TRAIN_NONE;
3157 temp |= FDI_LINK_TRAIN_PATTERN_1;
3158 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3159 /* SNB-B */
3160 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003162
Daniel Vetterd74cf322012-10-26 10:58:13 +02003163 I915_WRITE(FDI_RX_MISC(pipe),
3164 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3165
Chris Wilson5eddb702010-09-11 13:48:45 +01003166 reg = FDI_RX_CTL(pipe);
3167 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003168 if (HAS_PCH_CPT(dev)) {
3169 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3170 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3171 } else {
3172 temp &= ~FDI_LINK_TRAIN_NONE;
3173 temp |= FDI_LINK_TRAIN_PATTERN_1;
3174 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3176
3177 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003178 udelay(150);
3179
Akshay Joshi0206e352011-08-16 15:34:10 -04003180 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003181 reg = FDI_TX_CTL(pipe);
3182 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003183 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3184 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003185 I915_WRITE(reg, temp);
3186
3187 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003188 udelay(500);
3189
Sean Paulfa37d392012-03-02 12:53:39 -05003190 for (retry = 0; retry < 5; retry++) {
3191 reg = FDI_RX_IIR(pipe);
3192 temp = I915_READ(reg);
3193 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3194 if (temp & FDI_RX_BIT_LOCK) {
3195 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3196 DRM_DEBUG_KMS("FDI train 1 done.\n");
3197 break;
3198 }
3199 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003200 }
Sean Paulfa37d392012-03-02 12:53:39 -05003201 if (retry < 5)
3202 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203 }
3204 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003206
3207 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003208 reg = FDI_TX_CTL(pipe);
3209 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003210 temp &= ~FDI_LINK_TRAIN_NONE;
3211 temp |= FDI_LINK_TRAIN_PATTERN_2;
3212 if (IS_GEN6(dev)) {
3213 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3214 /* SNB-B */
3215 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3216 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003217 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003218
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 reg = FDI_RX_CTL(pipe);
3220 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003221 if (HAS_PCH_CPT(dev)) {
3222 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3223 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3224 } else {
3225 temp &= ~FDI_LINK_TRAIN_NONE;
3226 temp |= FDI_LINK_TRAIN_PATTERN_2;
3227 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 I915_WRITE(reg, temp);
3229
3230 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003231 udelay(150);
3232
Akshay Joshi0206e352011-08-16 15:34:10 -04003233 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003236 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3237 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003238 I915_WRITE(reg, temp);
3239
3240 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003241 udelay(500);
3242
Sean Paulfa37d392012-03-02 12:53:39 -05003243 for (retry = 0; retry < 5; retry++) {
3244 reg = FDI_RX_IIR(pipe);
3245 temp = I915_READ(reg);
3246 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3247 if (temp & FDI_RX_SYMBOL_LOCK) {
3248 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3249 DRM_DEBUG_KMS("FDI train 2 done.\n");
3250 break;
3251 }
3252 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003253 }
Sean Paulfa37d392012-03-02 12:53:39 -05003254 if (retry < 5)
3255 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003256 }
3257 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003259
3260 DRM_DEBUG_KMS("FDI train done.\n");
3261}
3262
Jesse Barnes357555c2011-04-28 15:09:55 -07003263/* Manual link training for Ivy Bridge A0 parts */
3264static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3265{
3266 struct drm_device *dev = crtc->dev;
3267 struct drm_i915_private *dev_priv = dev->dev_private;
3268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3269 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003270 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003271
3272 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3273 for train result */
3274 reg = FDI_RX_IMR(pipe);
3275 temp = I915_READ(reg);
3276 temp &= ~FDI_RX_SYMBOL_LOCK;
3277 temp &= ~FDI_RX_BIT_LOCK;
3278 I915_WRITE(reg, temp);
3279
3280 POSTING_READ(reg);
3281 udelay(150);
3282
Daniel Vetter01a415f2012-10-27 15:58:40 +02003283 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3284 I915_READ(FDI_RX_IIR(pipe)));
3285
Jesse Barnes139ccd32013-08-19 11:04:55 -07003286 /* Try each vswing and preemphasis setting twice before moving on */
3287 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3288 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003289 reg = FDI_TX_CTL(pipe);
3290 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003291 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3292 temp &= ~FDI_TX_ENABLE;
3293 I915_WRITE(reg, temp);
3294
3295 reg = FDI_RX_CTL(pipe);
3296 temp = I915_READ(reg);
3297 temp &= ~FDI_LINK_TRAIN_AUTO;
3298 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3299 temp &= ~FDI_RX_ENABLE;
3300 I915_WRITE(reg, temp);
3301
3302 /* enable CPU FDI TX and PCH FDI RX */
3303 reg = FDI_TX_CTL(pipe);
3304 temp = I915_READ(reg);
3305 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3306 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3307 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003308 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003309 temp |= snb_b_fdi_train_param[j/2];
3310 temp |= FDI_COMPOSITE_SYNC;
3311 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3312
3313 I915_WRITE(FDI_RX_MISC(pipe),
3314 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3315
3316 reg = FDI_RX_CTL(pipe);
3317 temp = I915_READ(reg);
3318 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3319 temp |= FDI_COMPOSITE_SYNC;
3320 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3321
3322 POSTING_READ(reg);
3323 udelay(1); /* should be 0.5us */
3324
3325 for (i = 0; i < 4; i++) {
3326 reg = FDI_RX_IIR(pipe);
3327 temp = I915_READ(reg);
3328 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3329
3330 if (temp & FDI_RX_BIT_LOCK ||
3331 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3332 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3333 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3334 i);
3335 break;
3336 }
3337 udelay(1); /* should be 0.5us */
3338 }
3339 if (i == 4) {
3340 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3341 continue;
3342 }
3343
3344 /* Train 2 */
3345 reg = FDI_TX_CTL(pipe);
3346 temp = I915_READ(reg);
3347 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3348 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3349 I915_WRITE(reg, temp);
3350
3351 reg = FDI_RX_CTL(pipe);
3352 temp = I915_READ(reg);
3353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3354 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003355 I915_WRITE(reg, temp);
3356
3357 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003358 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003359
Jesse Barnes139ccd32013-08-19 11:04:55 -07003360 for (i = 0; i < 4; i++) {
3361 reg = FDI_RX_IIR(pipe);
3362 temp = I915_READ(reg);
3363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003364
Jesse Barnes139ccd32013-08-19 11:04:55 -07003365 if (temp & FDI_RX_SYMBOL_LOCK ||
3366 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3367 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3368 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3369 i);
3370 goto train_done;
3371 }
3372 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003373 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003374 if (i == 4)
3375 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003376 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003377
Jesse Barnes139ccd32013-08-19 11:04:55 -07003378train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003379 DRM_DEBUG_KMS("FDI train done.\n");
3380}
3381
Daniel Vetter88cefb62012-08-12 19:27:14 +02003382static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003383{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003384 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003385 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003386 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003388
Jesse Barnesc64e3112010-09-10 11:27:03 -07003389
Jesse Barnes0e23b992010-09-10 11:10:00 -07003390 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 reg = FDI_RX_CTL(pipe);
3392 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003393 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3394 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003395 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3397
3398 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003399 udelay(200);
3400
3401 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 temp = I915_READ(reg);
3403 I915_WRITE(reg, temp | FDI_PCDCLK);
3404
3405 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003406 udelay(200);
3407
Paulo Zanoni20749732012-11-23 15:30:38 -02003408 /* Enable CPU FDI TX PLL, always on for Ironlake */
3409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3412 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003413
Paulo Zanoni20749732012-11-23 15:30:38 -02003414 POSTING_READ(reg);
3415 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003416 }
3417}
3418
Daniel Vetter88cefb62012-08-12 19:27:14 +02003419static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3420{
3421 struct drm_device *dev = intel_crtc->base.dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 int pipe = intel_crtc->pipe;
3424 u32 reg, temp;
3425
3426 /* Switch from PCDclk to Rawclk */
3427 reg = FDI_RX_CTL(pipe);
3428 temp = I915_READ(reg);
3429 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3430
3431 /* Disable CPU FDI TX PLL */
3432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
3434 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3435
3436 POSTING_READ(reg);
3437 udelay(100);
3438
3439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
3441 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3442
3443 /* Wait for the clocks to turn off. */
3444 POSTING_READ(reg);
3445 udelay(100);
3446}
3447
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003448static void ironlake_fdi_disable(struct drm_crtc *crtc)
3449{
3450 struct drm_device *dev = crtc->dev;
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3453 int pipe = intel_crtc->pipe;
3454 u32 reg, temp;
3455
3456 /* disable CPU FDI tx and PCH FDI rx */
3457 reg = FDI_TX_CTL(pipe);
3458 temp = I915_READ(reg);
3459 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3460 POSTING_READ(reg);
3461
3462 reg = FDI_RX_CTL(pipe);
3463 temp = I915_READ(reg);
3464 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003465 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003466 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3467
3468 POSTING_READ(reg);
3469 udelay(100);
3470
3471 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003472 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003473 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003474
3475 /* still set train pattern 1 */
3476 reg = FDI_TX_CTL(pipe);
3477 temp = I915_READ(reg);
3478 temp &= ~FDI_LINK_TRAIN_NONE;
3479 temp |= FDI_LINK_TRAIN_PATTERN_1;
3480 I915_WRITE(reg, temp);
3481
3482 reg = FDI_RX_CTL(pipe);
3483 temp = I915_READ(reg);
3484 if (HAS_PCH_CPT(dev)) {
3485 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3486 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3487 } else {
3488 temp &= ~FDI_LINK_TRAIN_NONE;
3489 temp |= FDI_LINK_TRAIN_PATTERN_1;
3490 }
3491 /* BPC in FDI rx is consistent with that in PIPECONF */
3492 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003493 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
3497 udelay(100);
3498}
3499
Chris Wilson5dce5b932014-01-20 10:17:36 +00003500bool intel_has_pending_fb_unpin(struct drm_device *dev)
3501{
3502 struct intel_crtc *crtc;
3503
3504 /* Note that we don't need to be called with mode_config.lock here
3505 * as our list of CRTC objects is static for the lifetime of the
3506 * device and so cannot disappear as we iterate. Similarly, we can
3507 * happily treat the predicates as racy, atomic checks as userspace
3508 * cannot claim and pin a new fb without at least acquring the
3509 * struct_mutex and so serialising with us.
3510 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003511 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003512 if (atomic_read(&crtc->unpin_work_count) == 0)
3513 continue;
3514
3515 if (crtc->unpin_work)
3516 intel_wait_for_vblank(dev, crtc->pipe);
3517
3518 return true;
3519 }
3520
3521 return false;
3522}
3523
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003524static void page_flip_completed(struct intel_crtc *intel_crtc)
3525{
3526 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3527 struct intel_unpin_work *work = intel_crtc->unpin_work;
3528
3529 /* ensure that the unpin work is consistent wrt ->pending. */
3530 smp_rmb();
3531 intel_crtc->unpin_work = NULL;
3532
3533 if (work->event)
3534 drm_send_vblank_event(intel_crtc->base.dev,
3535 intel_crtc->pipe,
3536 work->event);
3537
3538 drm_crtc_vblank_put(&intel_crtc->base);
3539
3540 wake_up_all(&dev_priv->pending_flip_queue);
3541 queue_work(dev_priv->wq, &work->work);
3542
3543 trace_i915_flip_complete(intel_crtc->plane,
3544 work->pending_flip_obj);
3545}
3546
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003547void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003548{
Chris Wilson0f911282012-04-17 10:05:38 +01003549 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003550 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003551
Daniel Vetter2c10d572012-12-20 21:24:07 +01003552 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003553 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3554 !intel_crtc_has_pending_flip(crtc),
3555 60*HZ) == 0)) {
3556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003557
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003558 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003559 if (intel_crtc->unpin_work) {
3560 WARN_ONCE(1, "Removing stuck page flip\n");
3561 page_flip_completed(intel_crtc);
3562 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003563 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003564 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003565
Chris Wilson975d5682014-08-20 13:13:34 +01003566 if (crtc->primary->fb) {
3567 mutex_lock(&dev->struct_mutex);
3568 intel_finish_fb(crtc->primary->fb);
3569 mutex_unlock(&dev->struct_mutex);
3570 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003571}
3572
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003573/* Program iCLKIP clock to the desired frequency */
3574static void lpt_program_iclkip(struct drm_crtc *crtc)
3575{
3576 struct drm_device *dev = crtc->dev;
3577 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003578 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003579 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3580 u32 temp;
3581
Daniel Vetter09153002012-12-12 14:06:44 +01003582 mutex_lock(&dev_priv->dpio_lock);
3583
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003584 /* It is necessary to ungate the pixclk gate prior to programming
3585 * the divisors, and gate it back when it is done.
3586 */
3587 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3588
3589 /* Disable SSCCTL */
3590 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003591 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3592 SBI_SSCCTL_DISABLE,
3593 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003594
3595 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003596 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003597 auxdiv = 1;
3598 divsel = 0x41;
3599 phaseinc = 0x20;
3600 } else {
3601 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003602 * but the adjusted_mode->crtc_clock in in KHz. To get the
3603 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003604 * convert the virtual clock precision to KHz here for higher
3605 * precision.
3606 */
3607 u32 iclk_virtual_root_freq = 172800 * 1000;
3608 u32 iclk_pi_range = 64;
3609 u32 desired_divisor, msb_divisor_value, pi_value;
3610
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003611 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003612 msb_divisor_value = desired_divisor / iclk_pi_range;
3613 pi_value = desired_divisor % iclk_pi_range;
3614
3615 auxdiv = 0;
3616 divsel = msb_divisor_value - 2;
3617 phaseinc = pi_value;
3618 }
3619
3620 /* This should not happen with any sane values */
3621 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3622 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3624 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3625
3626 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003627 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003628 auxdiv,
3629 divsel,
3630 phasedir,
3631 phaseinc);
3632
3633 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003634 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003635 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3636 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3637 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3639 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3640 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003641 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003642
3643 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003644 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003645 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3646 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003647 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003648
3649 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003650 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003651 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003652 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003653
3654 /* Wait for initialization time */
3655 udelay(24);
3656
3657 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003658
3659 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003660}
3661
Daniel Vetter275f01b22013-05-03 11:49:47 +02003662static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3663 enum pipe pch_transcoder)
3664{
3665 struct drm_device *dev = crtc->base.dev;
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3668
3669 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3670 I915_READ(HTOTAL(cpu_transcoder)));
3671 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3672 I915_READ(HBLANK(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3674 I915_READ(HSYNC(cpu_transcoder)));
3675
3676 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3677 I915_READ(VTOTAL(cpu_transcoder)));
3678 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3679 I915_READ(VBLANK(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3681 I915_READ(VSYNC(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3683 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3684}
3685
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003686static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 uint32_t temp;
3690
3691 temp = I915_READ(SOUTH_CHICKEN1);
3692 if (temp & FDI_BC_BIFURCATION_SELECT)
3693 return;
3694
3695 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3697
3698 temp |= FDI_BC_BIFURCATION_SELECT;
3699 DRM_DEBUG_KMS("enabling fdi C rx\n");
3700 I915_WRITE(SOUTH_CHICKEN1, temp);
3701 POSTING_READ(SOUTH_CHICKEN1);
3702}
3703
3704static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3705{
3706 struct drm_device *dev = intel_crtc->base.dev;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708
3709 switch (intel_crtc->pipe) {
3710 case PIPE_A:
3711 break;
3712 case PIPE_B:
3713 if (intel_crtc->config.fdi_lanes > 2)
3714 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3715 else
3716 cpt_enable_fdi_bc_bifurcation(dev);
3717
3718 break;
3719 case PIPE_C:
3720 cpt_enable_fdi_bc_bifurcation(dev);
3721
3722 break;
3723 default:
3724 BUG();
3725 }
3726}
3727
Jesse Barnesf67a5592011-01-05 10:31:48 -08003728/*
3729 * Enable PCH resources required for PCH ports:
3730 * - PCH PLLs
3731 * - FDI training & RX/TX
3732 * - update transcoder timings
3733 * - DP transcoding bits
3734 * - transcoder
3735 */
3736static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003737{
3738 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003742 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003743
Daniel Vetterab9412b2013-05-03 11:49:46 +02003744 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003745
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003746 if (IS_IVYBRIDGE(dev))
3747 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3748
Daniel Vettercd986ab2012-10-26 10:58:12 +02003749 /* Write the TU size bits before fdi link training, so that error
3750 * detection works. */
3751 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3752 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3753
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003754 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003755 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003756
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003757 /* We need to program the right clock selection before writing the pixel
3758 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003759 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003760 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003761
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003762 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003763 temp |= TRANS_DPLL_ENABLE(pipe);
3764 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003765 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003766 temp |= sel;
3767 else
3768 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003769 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003772 /* XXX: pch pll's can be enabled any time before we enable the PCH
3773 * transcoder, and we actually should do this to not upset any PCH
3774 * transcoder that already use the clock when we share it.
3775 *
3776 * Note that enable_shared_dpll tries to do the right thing, but
3777 * get_shared_dpll unconditionally resets the pll - we need that to have
3778 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003779 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003780
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003781 /* set transcoder timing, panel must allow it */
3782 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003783 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003784
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003785 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003786
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003787 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003788 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003789 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 reg = TRANS_DP_CTL(pipe);
3791 temp = I915_READ(reg);
3792 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003793 TRANS_DP_SYNC_MASK |
3794 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 temp |= (TRANS_DP_OUTPUT_ENABLE |
3796 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003797 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003798
3799 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003800 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003801 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003803
3804 switch (intel_trans_dp_port_sel(crtc)) {
3805 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003807 break;
3808 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003810 break;
3811 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003813 break;
3814 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003815 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003816 }
3817
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003819 }
3820
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003821 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003822}
3823
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003824static void lpt_pch_enable(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003829 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003830
Daniel Vetterab9412b2013-05-03 11:49:46 +02003831 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003832
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003833 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003834
Paulo Zanoni0540e482012-10-31 18:12:40 -02003835 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003836 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003837
Paulo Zanoni937bb612012-10-31 18:12:47 -02003838 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003839}
3840
Daniel Vetter716c2e52014-06-25 22:02:02 +03003841void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003842{
Daniel Vettere2b78262013-06-07 23:10:03 +02003843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003844
3845 if (pll == NULL)
3846 return;
3847
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003848 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003849 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003850 return;
3851 }
3852
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003853 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3854 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003855 WARN_ON(pll->on);
3856 WARN_ON(pll->active);
3857 }
3858
Daniel Vettera43f6e02013-06-07 23:10:32 +02003859 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003860}
3861
Daniel Vetter716c2e52014-06-25 22:02:02 +03003862struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003863{
Daniel Vettere2b78262013-06-07 23:10:03 +02003864 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003865 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003866 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003867
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003868 if (HAS_PCH_IBX(dev_priv->dev)) {
3869 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003870 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003871 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003872
Daniel Vetter46edb022013-06-05 13:34:12 +02003873 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3874 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003875
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003876 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003877
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003878 goto found;
3879 }
3880
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003881 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3882 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003883
3884 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003885 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003886 continue;
3887
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003888 if (memcmp(&crtc->new_config->dpll_hw_state,
3889 &pll->new_config->hw_state,
3890 sizeof(pll->new_config->hw_state)) == 0) {
3891 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003892 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003893 pll->new_config->crtc_mask,
3894 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003895 goto found;
3896 }
3897 }
3898
3899 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003900 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3901 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003902 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003903 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3904 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003905 goto found;
3906 }
3907 }
3908
3909 return NULL;
3910
3911found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003912 if (pll->new_config->crtc_mask == 0)
3913 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003914
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003915 crtc->new_config->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003916 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3917 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003918
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003919 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003920
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003921 return pll;
3922}
3923
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003924/**
3925 * intel_shared_dpll_start_config - start a new PLL staged config
3926 * @dev_priv: DRM device
3927 * @clear_pipes: mask of pipes that will have their PLLs freed
3928 *
3929 * Starts a new PLL staged config, copying the current config but
3930 * releasing the references of pipes specified in clear_pipes.
3931 */
3932static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3933 unsigned clear_pipes)
3934{
3935 struct intel_shared_dpll *pll;
3936 enum intel_dpll_id i;
3937
3938 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3939 pll = &dev_priv->shared_dplls[i];
3940
3941 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3942 GFP_KERNEL);
3943 if (!pll->new_config)
3944 goto cleanup;
3945
3946 pll->new_config->crtc_mask &= ~clear_pipes;
3947 }
3948
3949 return 0;
3950
3951cleanup:
3952 while (--i >= 0) {
3953 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02003954 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003955 pll->new_config = NULL;
3956 }
3957
3958 return -ENOMEM;
3959}
3960
3961static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3962{
3963 struct intel_shared_dpll *pll;
3964 enum intel_dpll_id i;
3965
3966 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3967 pll = &dev_priv->shared_dplls[i];
3968
3969 WARN_ON(pll->new_config == &pll->config);
3970
3971 pll->config = *pll->new_config;
3972 kfree(pll->new_config);
3973 pll->new_config = NULL;
3974 }
3975}
3976
3977static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3978{
3979 struct intel_shared_dpll *pll;
3980 enum intel_dpll_id i;
3981
3982 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3983 pll = &dev_priv->shared_dplls[i];
3984
3985 WARN_ON(pll->new_config == &pll->config);
3986
3987 kfree(pll->new_config);
3988 pll->new_config = NULL;
3989 }
3990}
3991
Daniel Vettera1520312013-05-03 11:49:50 +02003992static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003993{
3994 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003995 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003996 u32 temp;
3997
3998 temp = I915_READ(dslreg);
3999 udelay(500);
4000 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004001 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004002 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004003 }
4004}
4005
Jesse Barnesb074cec2013-04-25 12:55:02 -07004006static void ironlake_pfit_enable(struct intel_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->base.dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 int pipe = crtc->pipe;
4011
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004012 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004013 /* Force use of hard-coded filter coefficients
4014 * as some pre-programmed values are broken,
4015 * e.g. x201.
4016 */
4017 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4018 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4019 PF_PIPE_SEL_IVB(pipe));
4020 else
4021 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4022 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4023 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004024 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004025}
4026
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004027static void intel_enable_planes(struct drm_crtc *crtc)
4028{
4029 struct drm_device *dev = crtc->dev;
4030 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004031 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004032 struct intel_plane *intel_plane;
4033
Matt Roperaf2b6532014-04-01 15:22:32 -07004034 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4035 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004036 if (intel_plane->pipe == pipe)
4037 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004038 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004039}
4040
4041static void intel_disable_planes(struct drm_crtc *crtc)
4042{
4043 struct drm_device *dev = crtc->dev;
4044 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004045 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004046 struct intel_plane *intel_plane;
4047
Matt Roperaf2b6532014-04-01 15:22:32 -07004048 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4049 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004050 if (intel_plane->pipe == pipe)
4051 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004052 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004053}
4054
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004055void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004056{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004057 struct drm_device *dev = crtc->base.dev;
4058 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004059
4060 if (!crtc->config.ips_enabled)
4061 return;
4062
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004063 /* We can only enable IPS after we enable a plane and wait for a vblank */
4064 intel_wait_for_vblank(dev, crtc->pipe);
4065
Paulo Zanonid77e4532013-09-24 13:52:55 -03004066 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004067 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004068 mutex_lock(&dev_priv->rps.hw_lock);
4069 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4070 mutex_unlock(&dev_priv->rps.hw_lock);
4071 /* Quoting Art Runyan: "its not safe to expect any particular
4072 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004073 * mailbox." Moreover, the mailbox may return a bogus state,
4074 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004075 */
4076 } else {
4077 I915_WRITE(IPS_CTL, IPS_ENABLE);
4078 /* The bit only becomes 1 in the next vblank, so this wait here
4079 * is essentially intel_wait_for_vblank. If we don't have this
4080 * and don't wait for vblanks until the end of crtc_enable, then
4081 * the HW state readout code will complain that the expected
4082 * IPS_CTL value is not the one we read. */
4083 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4084 DRM_ERROR("Timed out waiting for IPS enable\n");
4085 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004086}
4087
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004088void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004089{
4090 struct drm_device *dev = crtc->base.dev;
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092
4093 if (!crtc->config.ips_enabled)
4094 return;
4095
4096 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004097 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004098 mutex_lock(&dev_priv->rps.hw_lock);
4099 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4100 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004101 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4102 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4103 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004104 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004105 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004106 POSTING_READ(IPS_CTL);
4107 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004108
4109 /* We need to wait for a vblank before we can disable the plane. */
4110 intel_wait_for_vblank(dev, crtc->pipe);
4111}
4112
4113/** Loads the palette/gamma unit for the CRTC with the prepared values */
4114static void intel_crtc_load_lut(struct drm_crtc *crtc)
4115{
4116 struct drm_device *dev = crtc->dev;
4117 struct drm_i915_private *dev_priv = dev->dev_private;
4118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4119 enum pipe pipe = intel_crtc->pipe;
4120 int palreg = PALETTE(pipe);
4121 int i;
4122 bool reenable_ips = false;
4123
4124 /* The clocks have to be on to load the palette. */
4125 if (!crtc->enabled || !intel_crtc->active)
4126 return;
4127
4128 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004129 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004130 assert_dsi_pll_enabled(dev_priv);
4131 else
4132 assert_pll_enabled(dev_priv, pipe);
4133 }
4134
4135 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304136 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004137 palreg = LGC_PALETTE(pipe);
4138
4139 /* Workaround : Do not read or write the pipe palette/gamma data while
4140 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4141 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004142 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004143 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4144 GAMMA_MODE_MODE_SPLIT)) {
4145 hsw_disable_ips(intel_crtc);
4146 reenable_ips = true;
4147 }
4148
4149 for (i = 0; i < 256; i++) {
4150 I915_WRITE(palreg + 4 * i,
4151 (intel_crtc->lut_r[i] << 16) |
4152 (intel_crtc->lut_g[i] << 8) |
4153 intel_crtc->lut_b[i]);
4154 }
4155
4156 if (reenable_ips)
4157 hsw_enable_ips(intel_crtc);
4158}
4159
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004160static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4161{
4162 if (!enable && intel_crtc->overlay) {
4163 struct drm_device *dev = intel_crtc->base.dev;
4164 struct drm_i915_private *dev_priv = dev->dev_private;
4165
4166 mutex_lock(&dev->struct_mutex);
4167 dev_priv->mm.interruptible = false;
4168 (void) intel_overlay_switch_off(intel_crtc->overlay);
4169 dev_priv->mm.interruptible = true;
4170 mutex_unlock(&dev->struct_mutex);
4171 }
4172
4173 /* Let userspace switch the overlay on again. In most cases userspace
4174 * has to recompute where to put it anyway.
4175 */
4176}
4177
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004178static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004179{
4180 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4182 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004183
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004184 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004185 intel_enable_planes(crtc);
4186 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004187 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004188
4189 hsw_enable_ips(intel_crtc);
4190
4191 mutex_lock(&dev->struct_mutex);
4192 intel_update_fbc(dev);
4193 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004194
4195 /*
4196 * FIXME: Once we grow proper nuclear flip support out of this we need
4197 * to compute the mask of flip planes precisely. For the time being
4198 * consider this a flip from a NULL plane.
4199 */
4200 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004201}
4202
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004203static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004204{
4205 struct drm_device *dev = crtc->dev;
4206 struct drm_i915_private *dev_priv = dev->dev_private;
4207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4208 int pipe = intel_crtc->pipe;
4209 int plane = intel_crtc->plane;
4210
4211 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004212
4213 if (dev_priv->fbc.plane == plane)
4214 intel_disable_fbc(dev);
4215
4216 hsw_disable_ips(intel_crtc);
4217
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004218 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004219 intel_crtc_update_cursor(crtc, false);
4220 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004221 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004222
Daniel Vetterf99d7062014-06-19 16:01:59 +02004223 /*
4224 * FIXME: Once we grow proper nuclear flip support out of this we need
4225 * to compute the mask of flip planes precisely. For the time being
4226 * consider this a flip to a NULL plane.
4227 */
4228 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004229}
4230
Jesse Barnesf67a5592011-01-05 10:31:48 -08004231static void ironlake_crtc_enable(struct drm_crtc *crtc)
4232{
4233 struct drm_device *dev = crtc->dev;
4234 struct drm_i915_private *dev_priv = dev->dev_private;
4235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004236 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004237 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004238
Daniel Vetter08a48462012-07-02 11:43:47 +02004239 WARN_ON(!crtc->enabled);
4240
Jesse Barnesf67a5592011-01-05 10:31:48 -08004241 if (intel_crtc->active)
4242 return;
4243
Daniel Vetterb14b1052014-04-24 23:55:13 +02004244 if (intel_crtc->config.has_pch_encoder)
4245 intel_prepare_shared_dpll(intel_crtc);
4246
Daniel Vetter29407aa2014-04-24 23:55:08 +02004247 if (intel_crtc->config.has_dp_encoder)
4248 intel_dp_set_m_n(intel_crtc);
4249
4250 intel_set_pipe_timings(intel_crtc);
4251
4252 if (intel_crtc->config.has_pch_encoder) {
4253 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004254 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004255 }
4256
4257 ironlake_set_pipeconf(crtc);
4258
Jesse Barnesf67a5592011-01-05 10:31:48 -08004259 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004260
Daniel Vettera72e4c92014-09-30 10:56:47 +02004261 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4262 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004263
Daniel Vetterf6736a12013-06-05 13:34:30 +02004264 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004265 if (encoder->pre_enable)
4266 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004267
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004268 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004269 /* Note: FDI PLL enabling _must_ be done before we enable the
4270 * cpu pipes, hence this is separate from all the other fdi/pch
4271 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004272 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004273 } else {
4274 assert_fdi_tx_disabled(dev_priv, pipe);
4275 assert_fdi_rx_disabled(dev_priv, pipe);
4276 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004277
Jesse Barnesb074cec2013-04-25 12:55:02 -07004278 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004279
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004280 /*
4281 * On ILK+ LUT must be loaded before the pipe is running but with
4282 * clocks enabled
4283 */
4284 intel_crtc_load_lut(crtc);
4285
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004286 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004287 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004288
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004289 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004290 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004291
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004292 for_each_encoder_on_crtc(dev, crtc, encoder)
4293 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004294
4295 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004296 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004297
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004298 assert_vblank_disabled(crtc);
4299 drm_crtc_vblank_on(crtc);
4300
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004301 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004302}
4303
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004304/* IPS only exists on ULT machines and is tied to pipe A. */
4305static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4306{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004307 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004308}
4309
Paulo Zanonie4916942013-09-20 16:21:19 -03004310/*
4311 * This implements the workaround described in the "notes" section of the mode
4312 * set sequence documentation. When going from no pipes or single pipe to
4313 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4314 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4315 */
4316static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4317{
4318 struct drm_device *dev = crtc->base.dev;
4319 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4320
4321 /* We want to get the other_active_crtc only if there's only 1 other
4322 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004323 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004324 if (!crtc_it->active || crtc_it == crtc)
4325 continue;
4326
4327 if (other_active_crtc)
4328 return;
4329
4330 other_active_crtc = crtc_it;
4331 }
4332 if (!other_active_crtc)
4333 return;
4334
4335 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4336 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4337}
4338
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004339static void haswell_crtc_enable(struct drm_crtc *crtc)
4340{
4341 struct drm_device *dev = crtc->dev;
4342 struct drm_i915_private *dev_priv = dev->dev_private;
4343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4344 struct intel_encoder *encoder;
4345 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004346
4347 WARN_ON(!crtc->enabled);
4348
4349 if (intel_crtc->active)
4350 return;
4351
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004352 if (intel_crtc_to_shared_dpll(intel_crtc))
4353 intel_enable_shared_dpll(intel_crtc);
4354
Daniel Vetter229fca92014-04-24 23:55:09 +02004355 if (intel_crtc->config.has_dp_encoder)
4356 intel_dp_set_m_n(intel_crtc);
4357
4358 intel_set_pipe_timings(intel_crtc);
4359
Clint Taylorebb69c92014-09-30 10:30:22 -07004360 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4361 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4362 intel_crtc->config.pixel_multiplier - 1);
4363 }
4364
Daniel Vetter229fca92014-04-24 23:55:09 +02004365 if (intel_crtc->config.has_pch_encoder) {
4366 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004367 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004368 }
4369
4370 haswell_set_pipeconf(crtc);
4371
4372 intel_set_pipe_csc(crtc);
4373
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004374 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004375
Daniel Vettera72e4c92014-09-30 10:56:47 +02004376 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004377 for_each_encoder_on_crtc(dev, crtc, encoder)
4378 if (encoder->pre_enable)
4379 encoder->pre_enable(encoder);
4380
Imre Deak4fe94672014-06-25 22:01:49 +03004381 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004382 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4383 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004384 dev_priv->display.fdi_link_train(crtc);
4385 }
4386
Paulo Zanoni1f544382012-10-24 11:32:00 -02004387 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004388
Jesse Barnesb074cec2013-04-25 12:55:02 -07004389 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004390
4391 /*
4392 * On ILK+ LUT must be loaded before the pipe is running but with
4393 * clocks enabled
4394 */
4395 intel_crtc_load_lut(crtc);
4396
Paulo Zanoni1f544382012-10-24 11:32:00 -02004397 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004398 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004399
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004400 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004401 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004402
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004403 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004404 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004405
Dave Airlie0e32b392014-05-02 14:02:48 +10004406 if (intel_crtc->config.dp_encoder_is_mst)
4407 intel_ddi_set_vc_payload_alloc(crtc, true);
4408
Jani Nikula8807e552013-08-30 19:40:32 +03004409 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004410 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004411 intel_opregion_notify_encoder(encoder, true);
4412 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004413
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004414 assert_vblank_disabled(crtc);
4415 drm_crtc_vblank_on(crtc);
4416
Paulo Zanonie4916942013-09-20 16:21:19 -03004417 /* If we change the relative order between pipe/planes enabling, we need
4418 * to change the workaround. */
4419 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004420 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004421}
4422
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004423static void ironlake_pfit_disable(struct intel_crtc *crtc)
4424{
4425 struct drm_device *dev = crtc->base.dev;
4426 struct drm_i915_private *dev_priv = dev->dev_private;
4427 int pipe = crtc->pipe;
4428
4429 /* To avoid upsetting the power well on haswell only disable the pfit if
4430 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004431 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004432 I915_WRITE(PF_CTL(pipe), 0);
4433 I915_WRITE(PF_WIN_POS(pipe), 0);
4434 I915_WRITE(PF_WIN_SZ(pipe), 0);
4435 }
4436}
4437
Jesse Barnes6be4a602010-09-10 10:26:01 -07004438static void ironlake_crtc_disable(struct drm_crtc *crtc)
4439{
4440 struct drm_device *dev = crtc->dev;
4441 struct drm_i915_private *dev_priv = dev->dev_private;
4442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004443 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004444 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004445 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004446
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004447 if (!intel_crtc->active)
4448 return;
4449
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004450 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004451
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004452 drm_crtc_vblank_off(crtc);
4453 assert_vblank_disabled(crtc);
4454
Daniel Vetterea9d7582012-07-10 10:42:52 +02004455 for_each_encoder_on_crtc(dev, crtc, encoder)
4456 encoder->disable(encoder);
4457
Daniel Vetterd925c592013-06-05 13:34:04 +02004458 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004459 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004460
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004461 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004462
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004463 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004464
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004465 for_each_encoder_on_crtc(dev, crtc, encoder)
4466 if (encoder->post_disable)
4467 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004468
Daniel Vetterd925c592013-06-05 13:34:04 +02004469 if (intel_crtc->config.has_pch_encoder) {
4470 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004471
Daniel Vetterd925c592013-06-05 13:34:04 +02004472 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004473 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004474
Daniel Vetterd925c592013-06-05 13:34:04 +02004475 if (HAS_PCH_CPT(dev)) {
4476 /* disable TRANS_DP_CTL */
4477 reg = TRANS_DP_CTL(pipe);
4478 temp = I915_READ(reg);
4479 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4480 TRANS_DP_PORT_SEL_MASK);
4481 temp |= TRANS_DP_PORT_SEL_NONE;
4482 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004483
Daniel Vetterd925c592013-06-05 13:34:04 +02004484 /* disable DPLL_SEL */
4485 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004486 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004487 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004488 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004489
4490 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004491 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004492
4493 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004494 }
4495
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004496 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004497 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004498
4499 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004500 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004501 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004502}
4503
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004504static void haswell_crtc_disable(struct drm_crtc *crtc)
4505{
4506 struct drm_device *dev = crtc->dev;
4507 struct drm_i915_private *dev_priv = dev->dev_private;
4508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4509 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004510 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004511
4512 if (!intel_crtc->active)
4513 return;
4514
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004515 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004516
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004517 drm_crtc_vblank_off(crtc);
4518 assert_vblank_disabled(crtc);
4519
Jani Nikula8807e552013-08-30 19:40:32 +03004520 for_each_encoder_on_crtc(dev, crtc, encoder) {
4521 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004522 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004523 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004524
Paulo Zanoni86642812013-04-12 17:57:57 -03004525 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004526 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4527 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004528 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004529
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004530 if (intel_crtc->config.dp_encoder_is_mst)
4531 intel_ddi_set_vc_payload_alloc(crtc, false);
4532
Paulo Zanoniad80a812012-10-24 16:06:19 -02004533 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004534
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004535 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004536
Paulo Zanoni1f544382012-10-24 11:32:00 -02004537 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004538
Daniel Vetter88adfff2013-03-28 10:42:01 +01004539 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004540 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004541 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4542 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004543 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004544 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004545
Imre Deak97b040a2014-06-25 22:01:50 +03004546 for_each_encoder_on_crtc(dev, crtc, encoder)
4547 if (encoder->post_disable)
4548 encoder->post_disable(encoder);
4549
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004550 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004551 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004552
4553 mutex_lock(&dev->struct_mutex);
4554 intel_update_fbc(dev);
4555 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004556
4557 if (intel_crtc_to_shared_dpll(intel_crtc))
4558 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004559}
4560
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004561static void ironlake_crtc_off(struct drm_crtc *crtc)
4562{
4563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004564 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004565}
4566
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004567
Jesse Barnes2dd24552013-04-25 12:55:01 -07004568static void i9xx_pfit_enable(struct intel_crtc *crtc)
4569{
4570 struct drm_device *dev = crtc->base.dev;
4571 struct drm_i915_private *dev_priv = dev->dev_private;
4572 struct intel_crtc_config *pipe_config = &crtc->config;
4573
Daniel Vetter328d8e82013-05-08 10:36:31 +02004574 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004575 return;
4576
Daniel Vetterc0b03412013-05-28 12:05:54 +02004577 /*
4578 * The panel fitter should only be adjusted whilst the pipe is disabled,
4579 * according to register description and PRM.
4580 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004581 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4582 assert_pipe_disabled(dev_priv, crtc->pipe);
4583
Jesse Barnesb074cec2013-04-25 12:55:02 -07004584 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4585 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004586
4587 /* Border color in case we don't scale up to the full screen. Black by
4588 * default, change to something else for debugging. */
4589 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004590}
4591
Dave Airlied05410f2014-06-05 13:22:59 +10004592static enum intel_display_power_domain port_to_power_domain(enum port port)
4593{
4594 switch (port) {
4595 case PORT_A:
4596 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4597 case PORT_B:
4598 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4599 case PORT_C:
4600 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4601 case PORT_D:
4602 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4603 default:
4604 WARN_ON_ONCE(1);
4605 return POWER_DOMAIN_PORT_OTHER;
4606 }
4607}
4608
Imre Deak77d22dc2014-03-05 16:20:52 +02004609#define for_each_power_domain(domain, mask) \
4610 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4611 if ((1 << (domain)) & (mask))
4612
Imre Deak319be8a2014-03-04 19:22:57 +02004613enum intel_display_power_domain
4614intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004615{
Imre Deak319be8a2014-03-04 19:22:57 +02004616 struct drm_device *dev = intel_encoder->base.dev;
4617 struct intel_digital_port *intel_dig_port;
4618
4619 switch (intel_encoder->type) {
4620 case INTEL_OUTPUT_UNKNOWN:
4621 /* Only DDI platforms should ever use this output type */
4622 WARN_ON_ONCE(!HAS_DDI(dev));
4623 case INTEL_OUTPUT_DISPLAYPORT:
4624 case INTEL_OUTPUT_HDMI:
4625 case INTEL_OUTPUT_EDP:
4626 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004627 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004628 case INTEL_OUTPUT_DP_MST:
4629 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4630 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004631 case INTEL_OUTPUT_ANALOG:
4632 return POWER_DOMAIN_PORT_CRT;
4633 case INTEL_OUTPUT_DSI:
4634 return POWER_DOMAIN_PORT_DSI;
4635 default:
4636 return POWER_DOMAIN_PORT_OTHER;
4637 }
4638}
4639
4640static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4641{
4642 struct drm_device *dev = crtc->dev;
4643 struct intel_encoder *intel_encoder;
4644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4645 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004646 unsigned long mask;
4647 enum transcoder transcoder;
4648
4649 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4650
4651 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4652 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004653 if (intel_crtc->config.pch_pfit.enabled ||
4654 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004655 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4656
Imre Deak319be8a2014-03-04 19:22:57 +02004657 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4658 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4659
Imre Deak77d22dc2014-03-05 16:20:52 +02004660 return mask;
4661}
4662
Imre Deak77d22dc2014-03-05 16:20:52 +02004663static void modeset_update_crtc_power_domains(struct drm_device *dev)
4664{
4665 struct drm_i915_private *dev_priv = dev->dev_private;
4666 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4667 struct intel_crtc *crtc;
4668
4669 /*
4670 * First get all needed power domains, then put all unneeded, to avoid
4671 * any unnecessary toggling of the power wells.
4672 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004673 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004674 enum intel_display_power_domain domain;
4675
4676 if (!crtc->base.enabled)
4677 continue;
4678
Imre Deak319be8a2014-03-04 19:22:57 +02004679 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004680
4681 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4682 intel_display_power_get(dev_priv, domain);
4683 }
4684
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004685 if (dev_priv->display.modeset_global_resources)
4686 dev_priv->display.modeset_global_resources(dev);
4687
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004688 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004689 enum intel_display_power_domain domain;
4690
4691 for_each_power_domain(domain, crtc->enabled_power_domains)
4692 intel_display_power_put(dev_priv, domain);
4693
4694 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4695 }
4696
4697 intel_display_set_init_power(dev_priv, false);
4698}
4699
Ville Syrjälädfcab172014-06-13 13:37:47 +03004700/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004701static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004702{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004703 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004704
Jesse Barnes586f49d2013-11-04 16:06:59 -08004705 /* Obtain SKU information */
4706 mutex_lock(&dev_priv->dpio_lock);
4707 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4708 CCK_FUSE_HPLL_FREQ_MASK;
4709 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004710
Ville Syrjälädfcab172014-06-13 13:37:47 +03004711 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004712}
4713
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004714static void vlv_update_cdclk(struct drm_device *dev)
4715{
4716 struct drm_i915_private *dev_priv = dev->dev_private;
4717
4718 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004719 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004720 dev_priv->vlv_cdclk_freq);
4721
4722 /*
4723 * Program the gmbus_freq based on the cdclk frequency.
4724 * BSpec erroneously claims we should aim for 4MHz, but
4725 * in fact 1MHz is the correct frequency.
4726 */
4727 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4728}
4729
Jesse Barnes30a970c2013-11-04 13:48:12 -08004730/* Adjust CDclk dividers to allow high res or save power if possible */
4731static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4732{
4733 struct drm_i915_private *dev_priv = dev->dev_private;
4734 u32 val, cmd;
4735
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004736 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004737
Ville Syrjälädfcab172014-06-13 13:37:47 +03004738 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004739 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004740 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004741 cmd = 1;
4742 else
4743 cmd = 0;
4744
4745 mutex_lock(&dev_priv->rps.hw_lock);
4746 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4747 val &= ~DSPFREQGUAR_MASK;
4748 val |= (cmd << DSPFREQGUAR_SHIFT);
4749 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4750 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4751 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4752 50)) {
4753 DRM_ERROR("timed out waiting for CDclk change\n");
4754 }
4755 mutex_unlock(&dev_priv->rps.hw_lock);
4756
Ville Syrjälädfcab172014-06-13 13:37:47 +03004757 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004758 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004759
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004760 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004761
4762 mutex_lock(&dev_priv->dpio_lock);
4763 /* adjust cdclk divider */
4764 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004765 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004766 val |= divider;
4767 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004768
4769 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4770 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4771 50))
4772 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004773 mutex_unlock(&dev_priv->dpio_lock);
4774 }
4775
4776 mutex_lock(&dev_priv->dpio_lock);
4777 /* adjust self-refresh exit latency value */
4778 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4779 val &= ~0x7f;
4780
4781 /*
4782 * For high bandwidth configs, we set a higher latency in the bunit
4783 * so that the core display fetch happens in time to avoid underruns.
4784 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004785 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004786 val |= 4500 / 250; /* 4.5 usec */
4787 else
4788 val |= 3000 / 250; /* 3.0 usec */
4789 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4790 mutex_unlock(&dev_priv->dpio_lock);
4791
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004792 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004793}
4794
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004795static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4796{
4797 struct drm_i915_private *dev_priv = dev->dev_private;
4798 u32 val, cmd;
4799
4800 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4801
4802 switch (cdclk) {
4803 case 400000:
4804 cmd = 3;
4805 break;
4806 case 333333:
4807 case 320000:
4808 cmd = 2;
4809 break;
4810 case 266667:
4811 cmd = 1;
4812 break;
4813 case 200000:
4814 cmd = 0;
4815 break;
4816 default:
4817 WARN_ON(1);
4818 return;
4819 }
4820
4821 mutex_lock(&dev_priv->rps.hw_lock);
4822 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4823 val &= ~DSPFREQGUAR_MASK_CHV;
4824 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4825 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4826 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4827 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4828 50)) {
4829 DRM_ERROR("timed out waiting for CDclk change\n");
4830 }
4831 mutex_unlock(&dev_priv->rps.hw_lock);
4832
4833 vlv_update_cdclk(dev);
4834}
4835
Jesse Barnes30a970c2013-11-04 13:48:12 -08004836static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4837 int max_pixclk)
4838{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004839 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004840
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004841 /* FIXME: Punit isn't quite ready yet */
4842 if (IS_CHERRYVIEW(dev_priv->dev))
4843 return 400000;
4844
Jesse Barnes30a970c2013-11-04 13:48:12 -08004845 /*
4846 * Really only a few cases to deal with, as only 4 CDclks are supported:
4847 * 200MHz
4848 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004849 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004850 * 400MHz
4851 * So we check to see whether we're above 90% of the lower bin and
4852 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004853 *
4854 * We seem to get an unstable or solid color picture at 200MHz.
4855 * Not sure what's wrong. For now use 200MHz only when all pipes
4856 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004857 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004858 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004859 return 400000;
4860 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004861 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004862 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004863 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004864 else
4865 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004866}
4867
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004868/* compute the max pixel clock for new configuration */
4869static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004870{
4871 struct drm_device *dev = dev_priv->dev;
4872 struct intel_crtc *intel_crtc;
4873 int max_pixclk = 0;
4874
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004875 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004876 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004877 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004878 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004879 }
4880
4881 return max_pixclk;
4882}
4883
4884static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004885 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004886{
4887 struct drm_i915_private *dev_priv = dev->dev_private;
4888 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004889 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004890
Imre Deakd60c4472014-03-27 17:45:10 +02004891 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4892 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004893 return;
4894
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004895 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004896 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004897 if (intel_crtc->base.enabled)
4898 *prepare_pipes |= (1 << intel_crtc->pipe);
4899}
4900
4901static void valleyview_modeset_global_resources(struct drm_device *dev)
4902{
4903 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004904 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004905 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4906
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004907 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4908 if (IS_CHERRYVIEW(dev))
4909 cherryview_set_cdclk(dev, req_cdclk);
4910 else
4911 valleyview_set_cdclk(dev, req_cdclk);
4912 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08004913}
4914
Jesse Barnes89b667f2013-04-18 14:51:36 -07004915static void valleyview_crtc_enable(struct drm_crtc *crtc)
4916{
4917 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004918 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4920 struct intel_encoder *encoder;
4921 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004922 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004923
4924 WARN_ON(!crtc->enabled);
4925
4926 if (intel_crtc->active)
4927 return;
4928
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004929 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304930
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004931 if (!is_dsi) {
4932 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004933 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004934 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004935 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004936 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004937
4938 if (intel_crtc->config.has_dp_encoder)
4939 intel_dp_set_m_n(intel_crtc);
4940
4941 intel_set_pipe_timings(intel_crtc);
4942
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004943 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945
4946 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4947 I915_WRITE(CHV_CANVAS(pipe), 0);
4948 }
4949
Daniel Vetter5b18e572014-04-24 23:55:06 +02004950 i9xx_set_pipeconf(intel_crtc);
4951
Jesse Barnes89b667f2013-04-18 14:51:36 -07004952 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004953
Daniel Vettera72e4c92014-09-30 10:56:47 +02004954 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004955
Jesse Barnes89b667f2013-04-18 14:51:36 -07004956 for_each_encoder_on_crtc(dev, crtc, encoder)
4957 if (encoder->pre_pll_enable)
4958 encoder->pre_pll_enable(encoder);
4959
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004960 if (!is_dsi) {
4961 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004962 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004963 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004964 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004965 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004966
4967 for_each_encoder_on_crtc(dev, crtc, encoder)
4968 if (encoder->pre_enable)
4969 encoder->pre_enable(encoder);
4970
Jesse Barnes2dd24552013-04-25 12:55:01 -07004971 i9xx_pfit_enable(intel_crtc);
4972
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004973 intel_crtc_load_lut(crtc);
4974
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004975 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004976 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004977
Jani Nikula50049452013-07-30 12:20:32 +03004978 for_each_encoder_on_crtc(dev, crtc, encoder)
4979 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004980
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004981 assert_vblank_disabled(crtc);
4982 drm_crtc_vblank_on(crtc);
4983
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004984 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004985
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004986 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004987 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004988}
4989
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004990static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4991{
4992 struct drm_device *dev = crtc->base.dev;
4993 struct drm_i915_private *dev_priv = dev->dev_private;
4994
4995 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4996 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4997}
4998
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004999static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005000{
5001 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005002 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005004 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005005 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005006
Daniel Vetter08a48462012-07-02 11:43:47 +02005007 WARN_ON(!crtc->enabled);
5008
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005009 if (intel_crtc->active)
5010 return;
5011
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005012 i9xx_set_pll_dividers(intel_crtc);
5013
Daniel Vetter5b18e572014-04-24 23:55:06 +02005014 if (intel_crtc->config.has_dp_encoder)
5015 intel_dp_set_m_n(intel_crtc);
5016
5017 intel_set_pipe_timings(intel_crtc);
5018
Daniel Vetter5b18e572014-04-24 23:55:06 +02005019 i9xx_set_pipeconf(intel_crtc);
5020
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005021 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005022
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005023 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005024 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005025
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005026 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005027 if (encoder->pre_enable)
5028 encoder->pre_enable(encoder);
5029
Daniel Vetterf6736a12013-06-05 13:34:30 +02005030 i9xx_enable_pll(intel_crtc);
5031
Jesse Barnes2dd24552013-04-25 12:55:01 -07005032 i9xx_pfit_enable(intel_crtc);
5033
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005034 intel_crtc_load_lut(crtc);
5035
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005036 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005037 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005038
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02005039 for_each_encoder_on_crtc(dev, crtc, encoder)
5040 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005041
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005042 assert_vblank_disabled(crtc);
5043 drm_crtc_vblank_on(crtc);
5044
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005045 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005046
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005047 /*
5048 * Gen2 reports pipe underruns whenever all planes are disabled.
5049 * So don't enable underrun reporting before at least some planes
5050 * are enabled.
5051 * FIXME: Need to fix the logic to work when we turn off all planes
5052 * but leave the pipe running.
5053 */
5054 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005055 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005056
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005057 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005058 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005059}
5060
Daniel Vetter87476d62013-04-11 16:29:06 +02005061static void i9xx_pfit_disable(struct intel_crtc *crtc)
5062{
5063 struct drm_device *dev = crtc->base.dev;
5064 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005065
5066 if (!crtc->config.gmch_pfit.control)
5067 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005068
5069 assert_pipe_disabled(dev_priv, crtc->pipe);
5070
Daniel Vetter328d8e82013-05-08 10:36:31 +02005071 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5072 I915_READ(PFIT_CONTROL));
5073 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005074}
5075
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005076static void i9xx_crtc_disable(struct drm_crtc *crtc)
5077{
5078 struct drm_device *dev = crtc->dev;
5079 struct drm_i915_private *dev_priv = dev->dev_private;
5080 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005081 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005082 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005083
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005084 if (!intel_crtc->active)
5085 return;
5086
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005087 /*
5088 * Gen2 reports pipe underruns whenever all planes are disabled.
5089 * So diasble underrun reporting before all the planes get disabled.
5090 * FIXME: Need to fix the logic to work when we turn off all planes
5091 * but leave the pipe running.
5092 */
5093 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005094 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005095
Imre Deak564ed192014-06-13 14:54:21 +03005096 /*
5097 * Vblank time updates from the shadow to live plane control register
5098 * are blocked if the memory self-refresh mode is active at that
5099 * moment. So to make sure the plane gets truly disabled, disable
5100 * first the self-refresh mode. The self-refresh enable bit in turn
5101 * will be checked/applied by the HW only at the next frame start
5102 * event which is after the vblank start event, so we need to have a
5103 * wait-for-vblank between disabling the plane and the pipe.
5104 */
5105 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005106 intel_crtc_disable_planes(crtc);
5107
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005108 /*
5109 * On gen2 planes are double buffered but the pipe isn't, so we must
5110 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005111 * We also need to wait on all gmch platforms because of the
5112 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005113 */
Imre Deak564ed192014-06-13 14:54:21 +03005114 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005115
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005116 drm_crtc_vblank_off(crtc);
5117 assert_vblank_disabled(crtc);
5118
5119 for_each_encoder_on_crtc(dev, crtc, encoder)
5120 encoder->disable(encoder);
5121
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005122 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005123
Daniel Vetter87476d62013-04-11 16:29:06 +02005124 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005125
Jesse Barnes89b667f2013-04-18 14:51:36 -07005126 for_each_encoder_on_crtc(dev, crtc, encoder)
5127 if (encoder->post_disable)
5128 encoder->post_disable(encoder);
5129
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005130 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005131 if (IS_CHERRYVIEW(dev))
5132 chv_disable_pll(dev_priv, pipe);
5133 else if (IS_VALLEYVIEW(dev))
5134 vlv_disable_pll(dev_priv, pipe);
5135 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005136 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005137 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005138
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005139 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005140 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005141
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005142 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005143 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005144
Daniel Vetterefa96242014-04-24 23:55:02 +02005145 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005146 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005147 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005148}
5149
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005150static void i9xx_crtc_off(struct drm_crtc *crtc)
5151{
5152}
5153
Daniel Vetter976f8a22012-07-08 22:34:21 +02005154static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5155 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005156{
5157 struct drm_device *dev = crtc->dev;
5158 struct drm_i915_master_private *master_priv;
5159 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5160 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005161
5162 if (!dev->primary->master)
5163 return;
5164
5165 master_priv = dev->primary->master->driver_priv;
5166 if (!master_priv->sarea_priv)
5167 return;
5168
Jesse Barnes79e53942008-11-07 14:24:08 -08005169 switch (pipe) {
5170 case 0:
5171 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5172 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5173 break;
5174 case 1:
5175 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5176 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5177 break;
5178 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005179 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005180 break;
5181 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005182}
5183
Borun Fub04c5bd2014-07-12 10:02:27 +05305184/* Master function to enable/disable CRTC and corresponding power wells */
5185void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005186{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005187 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005188 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005189 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005190 enum intel_display_power_domain domain;
5191 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005192
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005193 if (enable) {
5194 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005195 domains = get_crtc_power_domains(crtc);
5196 for_each_power_domain(domain, domains)
5197 intel_display_power_get(dev_priv, domain);
5198 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005199
5200 dev_priv->display.crtc_enable(crtc);
5201 }
5202 } else {
5203 if (intel_crtc->active) {
5204 dev_priv->display.crtc_disable(crtc);
5205
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005206 domains = intel_crtc->enabled_power_domains;
5207 for_each_power_domain(domain, domains)
5208 intel_display_power_put(dev_priv, domain);
5209 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005210 }
5211 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305212}
5213
5214/**
5215 * Sets the power management mode of the pipe and plane.
5216 */
5217void intel_crtc_update_dpms(struct drm_crtc *crtc)
5218{
5219 struct drm_device *dev = crtc->dev;
5220 struct intel_encoder *intel_encoder;
5221 bool enable = false;
5222
5223 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5224 enable |= intel_encoder->connectors_active;
5225
5226 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005227
5228 intel_crtc_update_sarea(crtc, enable);
5229}
5230
Daniel Vetter976f8a22012-07-08 22:34:21 +02005231static void intel_crtc_disable(struct drm_crtc *crtc)
5232{
5233 struct drm_device *dev = crtc->dev;
5234 struct drm_connector *connector;
5235 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005236 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005237 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005238
5239 /* crtc should still be enabled when we disable it. */
5240 WARN_ON(!crtc->enabled);
5241
5242 dev_priv->display.crtc_disable(crtc);
5243 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005244 dev_priv->display.off(crtc);
5245
Matt Roperf4510a22014-04-01 15:22:40 -07005246 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005247 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005248 intel_unpin_fb_obj(old_obj);
5249 i915_gem_track_fb(old_obj, NULL,
5250 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005251 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005252 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005253 }
5254
5255 /* Update computed state. */
5256 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5257 if (!connector->encoder || !connector->encoder->crtc)
5258 continue;
5259
5260 if (connector->encoder->crtc != crtc)
5261 continue;
5262
5263 connector->dpms = DRM_MODE_DPMS_OFF;
5264 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005265 }
5266}
5267
Chris Wilsonea5b2132010-08-04 13:50:23 +01005268void intel_encoder_destroy(struct drm_encoder *encoder)
5269{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005270 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005271
Chris Wilsonea5b2132010-08-04 13:50:23 +01005272 drm_encoder_cleanup(encoder);
5273 kfree(intel_encoder);
5274}
5275
Damien Lespiau92373292013-08-08 22:28:57 +01005276/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005277 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5278 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005279static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005280{
5281 if (mode == DRM_MODE_DPMS_ON) {
5282 encoder->connectors_active = true;
5283
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005284 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005285 } else {
5286 encoder->connectors_active = false;
5287
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005288 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005289 }
5290}
5291
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005292/* Cross check the actual hw state with our own modeset state tracking (and it's
5293 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005294static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005295{
5296 if (connector->get_hw_state(connector)) {
5297 struct intel_encoder *encoder = connector->encoder;
5298 struct drm_crtc *crtc;
5299 bool encoder_enabled;
5300 enum pipe pipe;
5301
5302 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5303 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005304 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005305
Dave Airlie0e32b392014-05-02 14:02:48 +10005306 /* there is no real hw state for MST connectors */
5307 if (connector->mst_port)
5308 return;
5309
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005310 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5311 "wrong connector dpms state\n");
5312 WARN(connector->base.encoder != &encoder->base,
5313 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005314
Dave Airlie36cd7442014-05-02 13:44:18 +10005315 if (encoder) {
5316 WARN(!encoder->connectors_active,
5317 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005318
Dave Airlie36cd7442014-05-02 13:44:18 +10005319 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5320 WARN(!encoder_enabled, "encoder not enabled\n");
5321 if (WARN_ON(!encoder->base.crtc))
5322 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005323
Dave Airlie36cd7442014-05-02 13:44:18 +10005324 crtc = encoder->base.crtc;
5325
5326 WARN(!crtc->enabled, "crtc not enabled\n");
5327 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5328 WARN(pipe != to_intel_crtc(crtc)->pipe,
5329 "encoder active on the wrong pipe\n");
5330 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005331 }
5332}
5333
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005334/* Even simpler default implementation, if there's really no special case to
5335 * consider. */
5336void intel_connector_dpms(struct drm_connector *connector, int mode)
5337{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005338 /* All the simple cases only support two dpms states. */
5339 if (mode != DRM_MODE_DPMS_ON)
5340 mode = DRM_MODE_DPMS_OFF;
5341
5342 if (mode == connector->dpms)
5343 return;
5344
5345 connector->dpms = mode;
5346
5347 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005348 if (connector->encoder)
5349 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005350
Daniel Vetterb9805142012-08-31 17:37:33 +02005351 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005352}
5353
Daniel Vetterf0947c32012-07-02 13:10:34 +02005354/* Simple connector->get_hw_state implementation for encoders that support only
5355 * one connector and no cloning and hence the encoder state determines the state
5356 * of the connector. */
5357bool intel_connector_get_hw_state(struct intel_connector *connector)
5358{
Daniel Vetter24929352012-07-02 20:28:59 +02005359 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005360 struct intel_encoder *encoder = connector->encoder;
5361
5362 return encoder->get_hw_state(encoder, &pipe);
5363}
5364
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005365static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5366 struct intel_crtc_config *pipe_config)
5367{
5368 struct drm_i915_private *dev_priv = dev->dev_private;
5369 struct intel_crtc *pipe_B_crtc =
5370 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5371
5372 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5373 pipe_name(pipe), pipe_config->fdi_lanes);
5374 if (pipe_config->fdi_lanes > 4) {
5375 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5376 pipe_name(pipe), pipe_config->fdi_lanes);
5377 return false;
5378 }
5379
Paulo Zanonibafb6552013-11-02 21:07:44 -07005380 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005381 if (pipe_config->fdi_lanes > 2) {
5382 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5383 pipe_config->fdi_lanes);
5384 return false;
5385 } else {
5386 return true;
5387 }
5388 }
5389
5390 if (INTEL_INFO(dev)->num_pipes == 2)
5391 return true;
5392
5393 /* Ivybridge 3 pipe is really complicated */
5394 switch (pipe) {
5395 case PIPE_A:
5396 return true;
5397 case PIPE_B:
5398 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5399 pipe_config->fdi_lanes > 2) {
5400 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5401 pipe_name(pipe), pipe_config->fdi_lanes);
5402 return false;
5403 }
5404 return true;
5405 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005406 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005407 pipe_B_crtc->config.fdi_lanes <= 2) {
5408 if (pipe_config->fdi_lanes > 2) {
5409 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5410 pipe_name(pipe), pipe_config->fdi_lanes);
5411 return false;
5412 }
5413 } else {
5414 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5415 return false;
5416 }
5417 return true;
5418 default:
5419 BUG();
5420 }
5421}
5422
Daniel Vettere29c22c2013-02-21 00:00:16 +01005423#define RETRY 1
5424static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5425 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005426{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005427 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005428 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005429 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005430 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005431
Daniel Vettere29c22c2013-02-21 00:00:16 +01005432retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005433 /* FDI is a binary signal running at ~2.7GHz, encoding
5434 * each output octet as 10 bits. The actual frequency
5435 * is stored as a divider into a 100MHz clock, and the
5436 * mode pixel clock is stored in units of 1KHz.
5437 * Hence the bw of each lane in terms of the mode signal
5438 * is:
5439 */
5440 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5441
Damien Lespiau241bfc32013-09-25 16:45:37 +01005442 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005443
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005444 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005445 pipe_config->pipe_bpp);
5446
5447 pipe_config->fdi_lanes = lane;
5448
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005449 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005450 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005451
Daniel Vettere29c22c2013-02-21 00:00:16 +01005452 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5453 intel_crtc->pipe, pipe_config);
5454 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5455 pipe_config->pipe_bpp -= 2*3;
5456 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5457 pipe_config->pipe_bpp);
5458 needs_recompute = true;
5459 pipe_config->bw_constrained = true;
5460
5461 goto retry;
5462 }
5463
5464 if (needs_recompute)
5465 return RETRY;
5466
5467 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005468}
5469
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005470static void hsw_compute_ips_config(struct intel_crtc *crtc,
5471 struct intel_crtc_config *pipe_config)
5472{
Jani Nikulad330a952014-01-21 11:24:25 +02005473 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005474 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005475 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005476}
5477
Daniel Vettera43f6e02013-06-07 23:10:32 +02005478static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005479 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005480{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005481 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005482 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005483 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005484
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005485 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005486 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005487 int clock_limit =
5488 dev_priv->display.get_display_clock_speed(dev);
5489
5490 /*
5491 * Enable pixel doubling when the dot clock
5492 * is > 90% of the (display) core speed.
5493 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005494 * GDG double wide on either pipe,
5495 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005496 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005497 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005498 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005499 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005500 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005501 }
5502
Damien Lespiau241bfc32013-09-25 16:45:37 +01005503 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005504 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005505 }
Chris Wilson89749352010-09-12 18:25:19 +01005506
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005507 /*
5508 * Pipe horizontal size must be even in:
5509 * - DVO ganged mode
5510 * - LVDS dual channel mode
5511 * - Double wide pipe
5512 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005513 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005514 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5515 pipe_config->pipe_src_w &= ~1;
5516
Damien Lespiau8693a822013-05-03 18:48:11 +01005517 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5518 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005519 */
5520 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5521 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005522 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005523
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005524 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005525 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005526 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005527 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5528 * for lvds. */
5529 pipe_config->pipe_bpp = 8*3;
5530 }
5531
Damien Lespiauf5adf942013-06-24 18:29:34 +01005532 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005533 hsw_compute_ips_config(crtc, pipe_config);
5534
Daniel Vetter877d48d2013-04-19 11:24:43 +02005535 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005536 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005537
Daniel Vettere29c22c2013-02-21 00:00:16 +01005538 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005539}
5540
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005541static int valleyview_get_display_clock_speed(struct drm_device *dev)
5542{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005543 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005544 u32 val;
5545 int divider;
5546
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005547 /* FIXME: Punit isn't quite ready yet */
5548 if (IS_CHERRYVIEW(dev))
5549 return 400000;
5550
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005551 if (dev_priv->hpll_freq == 0)
5552 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5553
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005554 mutex_lock(&dev_priv->dpio_lock);
5555 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5556 mutex_unlock(&dev_priv->dpio_lock);
5557
5558 divider = val & DISPLAY_FREQUENCY_VALUES;
5559
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005560 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5561 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5562 "cdclk change in progress\n");
5563
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005564 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005565}
5566
Jesse Barnese70236a2009-09-21 10:42:27 -07005567static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005568{
Jesse Barnese70236a2009-09-21 10:42:27 -07005569 return 400000;
5570}
Jesse Barnes79e53942008-11-07 14:24:08 -08005571
Jesse Barnese70236a2009-09-21 10:42:27 -07005572static int i915_get_display_clock_speed(struct drm_device *dev)
5573{
5574 return 333000;
5575}
Jesse Barnes79e53942008-11-07 14:24:08 -08005576
Jesse Barnese70236a2009-09-21 10:42:27 -07005577static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5578{
5579 return 200000;
5580}
Jesse Barnes79e53942008-11-07 14:24:08 -08005581
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005582static int pnv_get_display_clock_speed(struct drm_device *dev)
5583{
5584 u16 gcfgc = 0;
5585
5586 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5587
5588 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5589 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5590 return 267000;
5591 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5592 return 333000;
5593 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5594 return 444000;
5595 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5596 return 200000;
5597 default:
5598 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5599 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5600 return 133000;
5601 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5602 return 167000;
5603 }
5604}
5605
Jesse Barnese70236a2009-09-21 10:42:27 -07005606static int i915gm_get_display_clock_speed(struct drm_device *dev)
5607{
5608 u16 gcfgc = 0;
5609
5610 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5611
5612 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005613 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005614 else {
5615 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5616 case GC_DISPLAY_CLOCK_333_MHZ:
5617 return 333000;
5618 default:
5619 case GC_DISPLAY_CLOCK_190_200_MHZ:
5620 return 190000;
5621 }
5622 }
5623}
Jesse Barnes79e53942008-11-07 14:24:08 -08005624
Jesse Barnese70236a2009-09-21 10:42:27 -07005625static int i865_get_display_clock_speed(struct drm_device *dev)
5626{
5627 return 266000;
5628}
5629
5630static int i855_get_display_clock_speed(struct drm_device *dev)
5631{
5632 u16 hpllcc = 0;
5633 /* Assume that the hardware is in the high speed state. This
5634 * should be the default.
5635 */
5636 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5637 case GC_CLOCK_133_200:
5638 case GC_CLOCK_100_200:
5639 return 200000;
5640 case GC_CLOCK_166_250:
5641 return 250000;
5642 case GC_CLOCK_100_133:
5643 return 133000;
5644 }
5645
5646 /* Shouldn't happen */
5647 return 0;
5648}
5649
5650static int i830_get_display_clock_speed(struct drm_device *dev)
5651{
5652 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005653}
5654
Zhenyu Wang2c072452009-06-05 15:38:42 +08005655static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005656intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005657{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005658 while (*num > DATA_LINK_M_N_MASK ||
5659 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005660 *num >>= 1;
5661 *den >>= 1;
5662 }
5663}
5664
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005665static void compute_m_n(unsigned int m, unsigned int n,
5666 uint32_t *ret_m, uint32_t *ret_n)
5667{
5668 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5669 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5670 intel_reduce_m_n_ratio(ret_m, ret_n);
5671}
5672
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005673void
5674intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5675 int pixel_clock, int link_clock,
5676 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005677{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005678 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005679
5680 compute_m_n(bits_per_pixel * pixel_clock,
5681 link_clock * nlanes * 8,
5682 &m_n->gmch_m, &m_n->gmch_n);
5683
5684 compute_m_n(pixel_clock, link_clock,
5685 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005686}
5687
Chris Wilsona7615032011-01-12 17:04:08 +00005688static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5689{
Jani Nikulad330a952014-01-21 11:24:25 +02005690 if (i915.panel_use_ssc >= 0)
5691 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005692 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005693 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005694}
5695
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005696static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005697{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005698 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int refclk;
5701
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005702 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005703 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005704 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005705 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005706 refclk = dev_priv->vbt.lvds_ssc_freq;
5707 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005708 } else if (!IS_GEN2(dev)) {
5709 refclk = 96000;
5710 } else {
5711 refclk = 48000;
5712 }
5713
5714 return refclk;
5715}
5716
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005717static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005718{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005719 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005720}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005721
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005722static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5723{
5724 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005725}
5726
Daniel Vetterf47709a2013-03-28 10:42:02 +01005727static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005728 intel_clock_t *reduced_clock)
5729{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005730 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005731 u32 fp, fp2 = 0;
5732
5733 if (IS_PINEVIEW(dev)) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005734 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005735 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005736 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005737 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005738 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005739 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005740 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005741 }
5742
Bob Paauwee1f234b2014-11-11 09:29:18 -08005743 crtc->new_config->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005744
Daniel Vetterf47709a2013-03-28 10:42:02 +01005745 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005746 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005747 reduced_clock && i915.powersave) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005748 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005749 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005750 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005751 crtc->new_config->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005752 }
5753}
5754
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005755static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5756 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005757{
5758 u32 reg_val;
5759
5760 /*
5761 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5762 * and set it to a reasonable value instead.
5763 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005764 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005765 reg_val &= 0xffffff00;
5766 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005767 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005768
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005769 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005770 reg_val &= 0x8cffffff;
5771 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005772 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005773
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005774 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005775 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005776 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005777
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005778 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005779 reg_val &= 0x00ffffff;
5780 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005781 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005782}
5783
Daniel Vetterb5518422013-05-03 11:49:48 +02005784static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5785 struct intel_link_m_n *m_n)
5786{
5787 struct drm_device *dev = crtc->base.dev;
5788 struct drm_i915_private *dev_priv = dev->dev_private;
5789 int pipe = crtc->pipe;
5790
Daniel Vettere3b95f12013-05-03 11:49:49 +02005791 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5792 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5793 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5794 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005795}
5796
5797static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005798 struct intel_link_m_n *m_n,
5799 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005800{
5801 struct drm_device *dev = crtc->base.dev;
5802 struct drm_i915_private *dev_priv = dev->dev_private;
5803 int pipe = crtc->pipe;
5804 enum transcoder transcoder = crtc->config.cpu_transcoder;
5805
5806 if (INTEL_INFO(dev)->gen >= 5) {
5807 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5808 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5809 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5810 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005811 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5812 * for gen < 8) and if DRRS is supported (to make sure the
5813 * registers are not unnecessarily accessed).
5814 */
5815 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5816 crtc->config.has_drrs) {
5817 I915_WRITE(PIPE_DATA_M2(transcoder),
5818 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5819 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5820 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5821 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5822 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005823 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005824 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5825 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5826 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5827 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005828 }
5829}
5830
Vandana Kannanf769cd22014-08-05 07:51:22 -07005831void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005832{
5833 if (crtc->config.has_pch_encoder)
5834 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5835 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005836 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5837 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005838}
5839
Ville Syrjäläd288f652014-10-28 13:20:22 +02005840static void vlv_update_pll(struct intel_crtc *crtc,
5841 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005842{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005843 u32 dpll, dpll_md;
5844
5845 /*
5846 * Enable DPIO clock input. We should never disable the reference
5847 * clock for pipe B, since VGA hotplug / manual detection depends
5848 * on it.
5849 */
5850 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5851 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5852 /* We should never disable this, set it here for state tracking */
5853 if (crtc->pipe == PIPE_B)
5854 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5855 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005856 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005857
Ville Syrjäläd288f652014-10-28 13:20:22 +02005858 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005859 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005860 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005861}
5862
Ville Syrjäläd288f652014-10-28 13:20:22 +02005863static void vlv_prepare_pll(struct intel_crtc *crtc,
5864 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005865{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005866 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005867 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005868 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005869 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005870 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005871 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005872
Daniel Vetter09153002012-12-12 14:06:44 +01005873 mutex_lock(&dev_priv->dpio_lock);
5874
Ville Syrjäläd288f652014-10-28 13:20:22 +02005875 bestn = pipe_config->dpll.n;
5876 bestm1 = pipe_config->dpll.m1;
5877 bestm2 = pipe_config->dpll.m2;
5878 bestp1 = pipe_config->dpll.p1;
5879 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005880
Jesse Barnes89b667f2013-04-18 14:51:36 -07005881 /* See eDP HDMI DPIO driver vbios notes doc */
5882
5883 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005884 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005885 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005886
5887 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005888 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005889
5890 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005891 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005892 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005893 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005894
5895 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005896 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005897
5898 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005899 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5900 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5901 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005902 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005903
5904 /*
5905 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5906 * but we don't support that).
5907 * Note: don't use the DAC post divider as it seems unstable.
5908 */
5909 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005910 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005911
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005912 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005913 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005914
Jesse Barnes89b667f2013-04-18 14:51:36 -07005915 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005916 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005917 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5918 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005919 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005920 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005921 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005922 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005923 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005924
Daniel Vetter0a888182014-11-03 14:37:38 +01005925 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005926 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005927 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005928 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005929 0x0df40000);
5930 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005931 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005932 0x0df70000);
5933 } else { /* HDMI or VGA */
5934 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005935 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005936 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005937 0x0df70000);
5938 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005939 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005940 0x0df40000);
5941 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005942
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005943 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005944 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005945 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5946 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005947 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005948 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005949
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005951 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005952}
5953
Ville Syrjäläd288f652014-10-28 13:20:22 +02005954static void chv_update_pll(struct intel_crtc *crtc,
5955 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005956{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005957 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005958 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5959 DPLL_VCO_ENABLE;
5960 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005961 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005962
Ville Syrjäläd288f652014-10-28 13:20:22 +02005963 pipe_config->dpll_hw_state.dpll_md =
5964 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005965}
5966
Ville Syrjäläd288f652014-10-28 13:20:22 +02005967static void chv_prepare_pll(struct intel_crtc *crtc,
5968 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005969{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005970 struct drm_device *dev = crtc->base.dev;
5971 struct drm_i915_private *dev_priv = dev->dev_private;
5972 int pipe = crtc->pipe;
5973 int dpll_reg = DPLL(crtc->pipe);
5974 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005975 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005976 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5977 int refclk;
5978
Ville Syrjäläd288f652014-10-28 13:20:22 +02005979 bestn = pipe_config->dpll.n;
5980 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5981 bestm1 = pipe_config->dpll.m1;
5982 bestm2 = pipe_config->dpll.m2 >> 22;
5983 bestp1 = pipe_config->dpll.p1;
5984 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005985
5986 /*
5987 * Enable Refclk and SSC
5988 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005989 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005990 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005991
5992 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005993
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005994 /* p1 and p2 divider */
5995 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5996 5 << DPIO_CHV_S1_DIV_SHIFT |
5997 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5998 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5999 1 << DPIO_CHV_K_DIV_SHIFT);
6000
6001 /* Feedback post-divider - m2 */
6002 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6003
6004 /* Feedback refclk divider - n and m1 */
6005 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6006 DPIO_CHV_M1_DIV_BY_2 |
6007 1 << DPIO_CHV_N_DIV_SHIFT);
6008
6009 /* M2 fraction division */
6010 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6011
6012 /* M2 fraction division enable */
6013 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6014 DPIO_CHV_FRAC_DIV_EN |
6015 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6016
6017 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006018 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006019 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6020 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6021 if (refclk == 100000)
6022 intcoeff = 11;
6023 else if (refclk == 38400)
6024 intcoeff = 10;
6025 else
6026 intcoeff = 9;
6027 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6028 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6029
6030 /* AFC Recal */
6031 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6032 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6033 DPIO_AFC_RECAL);
6034
6035 mutex_unlock(&dev_priv->dpio_lock);
6036}
6037
Ville Syrjäläd288f652014-10-28 13:20:22 +02006038/**
6039 * vlv_force_pll_on - forcibly enable just the PLL
6040 * @dev_priv: i915 private structure
6041 * @pipe: pipe PLL to enable
6042 * @dpll: PLL configuration
6043 *
6044 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6045 * in cases where we need the PLL enabled even when @pipe is not going to
6046 * be enabled.
6047 */
6048void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6049 const struct dpll *dpll)
6050{
6051 struct intel_crtc *crtc =
6052 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6053 struct intel_crtc_config pipe_config = {
6054 .pixel_multiplier = 1,
6055 .dpll = *dpll,
6056 };
6057
6058 if (IS_CHERRYVIEW(dev)) {
6059 chv_update_pll(crtc, &pipe_config);
6060 chv_prepare_pll(crtc, &pipe_config);
6061 chv_enable_pll(crtc, &pipe_config);
6062 } else {
6063 vlv_update_pll(crtc, &pipe_config);
6064 vlv_prepare_pll(crtc, &pipe_config);
6065 vlv_enable_pll(crtc, &pipe_config);
6066 }
6067}
6068
6069/**
6070 * vlv_force_pll_off - forcibly disable just the PLL
6071 * @dev_priv: i915 private structure
6072 * @pipe: pipe PLL to disable
6073 *
6074 * Disable the PLL for @pipe. To be used in cases where we need
6075 * the PLL enabled even when @pipe is not going to be enabled.
6076 */
6077void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6078{
6079 if (IS_CHERRYVIEW(dev))
6080 chv_disable_pll(to_i915(dev), pipe);
6081 else
6082 vlv_disable_pll(to_i915(dev), pipe);
6083}
6084
Daniel Vetterf47709a2013-03-28 10:42:02 +01006085static void i9xx_update_pll(struct intel_crtc *crtc,
6086 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006087 int num_connectors)
6088{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006089 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006091 u32 dpll;
6092 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006093 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006094
Daniel Vetterf47709a2013-03-28 10:42:02 +01006095 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306096
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006097 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6098 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006099
6100 dpll = DPLL_VGA_MODE_DIS;
6101
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006102 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006103 dpll |= DPLLB_MODE_LVDS;
6104 else
6105 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006106
Daniel Vetteref1b4602013-06-01 17:17:04 +02006107 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006108 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006109 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006110 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006111
6112 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006113 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006114
Daniel Vetter0a888182014-11-03 14:37:38 +01006115 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006116 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006117
6118 /* compute bitmask from p1 value */
6119 if (IS_PINEVIEW(dev))
6120 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6121 else {
6122 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6123 if (IS_G4X(dev) && reduced_clock)
6124 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6125 }
6126 switch (clock->p2) {
6127 case 5:
6128 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6129 break;
6130 case 7:
6131 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6132 break;
6133 case 10:
6134 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6135 break;
6136 case 14:
6137 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6138 break;
6139 }
6140 if (INTEL_INFO(dev)->gen >= 4)
6141 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6142
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006143 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006144 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006145 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006146 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6147 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6148 else
6149 dpll |= PLL_REF_INPUT_DREFCLK;
6150
6151 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006152 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006153
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006154 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006155 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006156 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006157 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006158 }
6159}
6160
Daniel Vetterf47709a2013-03-28 10:42:02 +01006161static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006162 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006163 int num_connectors)
6164{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006165 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006166 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006167 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006168 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006169
Daniel Vetterf47709a2013-03-28 10:42:02 +01006170 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306171
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006172 dpll = DPLL_VGA_MODE_DIS;
6173
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006174 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006175 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6176 } else {
6177 if (clock->p1 == 2)
6178 dpll |= PLL_P1_DIVIDE_BY_TWO;
6179 else
6180 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6181 if (clock->p2 == 4)
6182 dpll |= PLL_P2_DIVIDE_BY_4;
6183 }
6184
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006185 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006186 dpll |= DPLL_DVO_2X_MODE;
6187
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006188 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006189 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6190 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6191 else
6192 dpll |= PLL_REF_INPUT_DREFCLK;
6193
6194 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006195 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006196}
6197
Daniel Vetter8a654f32013-06-01 17:16:22 +02006198static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006199{
6200 struct drm_device *dev = intel_crtc->base.dev;
6201 struct drm_i915_private *dev_priv = dev->dev_private;
6202 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006203 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006204 struct drm_display_mode *adjusted_mode =
6205 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006206 uint32_t crtc_vtotal, crtc_vblank_end;
6207 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006208
6209 /* We need to be careful not to changed the adjusted mode, for otherwise
6210 * the hw state checker will get angry at the mismatch. */
6211 crtc_vtotal = adjusted_mode->crtc_vtotal;
6212 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006213
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006214 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006215 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006216 crtc_vtotal -= 1;
6217 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006218
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006219 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006220 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6221 else
6222 vsyncshift = adjusted_mode->crtc_hsync_start -
6223 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006224 if (vsyncshift < 0)
6225 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006226 }
6227
6228 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006229 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006230
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006231 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006232 (adjusted_mode->crtc_hdisplay - 1) |
6233 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006234 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006235 (adjusted_mode->crtc_hblank_start - 1) |
6236 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006237 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006238 (adjusted_mode->crtc_hsync_start - 1) |
6239 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6240
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006241 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006242 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006243 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006244 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006245 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006246 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006247 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006248 (adjusted_mode->crtc_vsync_start - 1) |
6249 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6250
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006251 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6252 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6253 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6254 * bits. */
6255 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6256 (pipe == PIPE_B || pipe == PIPE_C))
6257 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6258
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006259 /* pipesrc controls the size that is scaled from, which should
6260 * always be the user's requested size.
6261 */
6262 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006263 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6264 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006265}
6266
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006267static void intel_get_pipe_timings(struct intel_crtc *crtc,
6268 struct intel_crtc_config *pipe_config)
6269{
6270 struct drm_device *dev = crtc->base.dev;
6271 struct drm_i915_private *dev_priv = dev->dev_private;
6272 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6273 uint32_t tmp;
6274
6275 tmp = I915_READ(HTOTAL(cpu_transcoder));
6276 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6277 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6278 tmp = I915_READ(HBLANK(cpu_transcoder));
6279 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6280 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6281 tmp = I915_READ(HSYNC(cpu_transcoder));
6282 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6283 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6284
6285 tmp = I915_READ(VTOTAL(cpu_transcoder));
6286 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6287 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6288 tmp = I915_READ(VBLANK(cpu_transcoder));
6289 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6290 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6291 tmp = I915_READ(VSYNC(cpu_transcoder));
6292 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6293 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6294
6295 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6296 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6297 pipe_config->adjusted_mode.crtc_vtotal += 1;
6298 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6299 }
6300
6301 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006302 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6303 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6304
6305 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6306 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006307}
6308
Daniel Vetterf6a83282014-02-11 15:28:57 -08006309void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6310 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006311{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006312 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6313 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6314 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6315 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006316
Daniel Vetterf6a83282014-02-11 15:28:57 -08006317 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6318 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6319 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6320 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006321
Daniel Vetterf6a83282014-02-11 15:28:57 -08006322 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006323
Daniel Vetterf6a83282014-02-11 15:28:57 -08006324 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6325 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006326}
6327
Daniel Vetter84b046f2013-02-19 18:48:54 +01006328static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6329{
6330 struct drm_device *dev = intel_crtc->base.dev;
6331 struct drm_i915_private *dev_priv = dev->dev_private;
6332 uint32_t pipeconf;
6333
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006334 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006335
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006336 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6337 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6338 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006339
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006340 if (intel_crtc->config.double_wide)
6341 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006342
Daniel Vetterff9ce462013-04-24 14:57:17 +02006343 /* only g4x and later have fancy bpc/dither controls */
6344 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006345 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6346 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6347 pipeconf |= PIPECONF_DITHER_EN |
6348 PIPECONF_DITHER_TYPE_SP;
6349
6350 switch (intel_crtc->config.pipe_bpp) {
6351 case 18:
6352 pipeconf |= PIPECONF_6BPC;
6353 break;
6354 case 24:
6355 pipeconf |= PIPECONF_8BPC;
6356 break;
6357 case 30:
6358 pipeconf |= PIPECONF_10BPC;
6359 break;
6360 default:
6361 /* Case prevented by intel_choose_pipe_bpp_dither. */
6362 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006363 }
6364 }
6365
6366 if (HAS_PIPE_CXSR(dev)) {
6367 if (intel_crtc->lowfreq_avail) {
6368 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6369 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6370 } else {
6371 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006372 }
6373 }
6374
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006375 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6376 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006377 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006378 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6379 else
6380 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6381 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006382 pipeconf |= PIPECONF_PROGRESSIVE;
6383
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006384 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6385 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006386
Daniel Vetter84b046f2013-02-19 18:48:54 +01006387 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6388 POSTING_READ(PIPECONF(intel_crtc->pipe));
6389}
6390
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +02006391static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08006392{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006393 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006394 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006395 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006396 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006397 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006398 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006399 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006400 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006401
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006402 for_each_intel_encoder(dev, encoder) {
6403 if (encoder->new_crtc != crtc)
6404 continue;
6405
Chris Wilson5eddb702010-09-11 13:48:45 +01006406 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006407 case INTEL_OUTPUT_LVDS:
6408 is_lvds = true;
6409 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006410 case INTEL_OUTPUT_DSI:
6411 is_dsi = true;
6412 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006413 default:
6414 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006415 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006416
Eric Anholtc751ce42010-03-25 11:48:48 -07006417 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006418 }
6419
Jani Nikulaf2335332013-09-13 11:03:09 +03006420 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006421 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006423 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006424 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006425
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006426 /*
6427 * Returns a set of divisors for the desired target clock with
6428 * the given refclk, or FALSE. The returned values represent
6429 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6430 * 2) / p1 / p2.
6431 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006432 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006433 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006434 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006435 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006436 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006437 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6438 return -EINVAL;
6439 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006440
Jani Nikulaf2335332013-09-13 11:03:09 +03006441 if (is_lvds && dev_priv->lvds_downclock_avail) {
6442 /*
6443 * Ensure we match the reduced clock's P to the target
6444 * clock. If the clocks don't match, we can't switch
6445 * the display clock by using the FP0/FP1. In such case
6446 * we will disable the LVDS downclock feature.
6447 */
6448 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006449 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006450 dev_priv->lvds_downclock,
6451 refclk, &clock,
6452 &reduced_clock);
6453 }
6454 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006455 crtc->new_config->dpll.n = clock.n;
6456 crtc->new_config->dpll.m1 = clock.m1;
6457 crtc->new_config->dpll.m2 = clock.m2;
6458 crtc->new_config->dpll.p1 = clock.p1;
6459 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006460 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006461
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006462 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006463 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306464 has_reduced_clock ? &reduced_clock : NULL,
6465 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006466 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006467 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006468 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006469 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006470 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006471 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006472 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006473 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006474 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006475
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006476 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006477}
6478
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006479static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6480 struct intel_crtc_config *pipe_config)
6481{
6482 struct drm_device *dev = crtc->base.dev;
6483 struct drm_i915_private *dev_priv = dev->dev_private;
6484 uint32_t tmp;
6485
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006486 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6487 return;
6488
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006489 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006490 if (!(tmp & PFIT_ENABLE))
6491 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006492
Daniel Vetter06922822013-07-11 13:35:40 +02006493 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006494 if (INTEL_INFO(dev)->gen < 4) {
6495 if (crtc->pipe != PIPE_B)
6496 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006497 } else {
6498 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6499 return;
6500 }
6501
Daniel Vetter06922822013-07-11 13:35:40 +02006502 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006503 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6504 if (INTEL_INFO(dev)->gen < 5)
6505 pipe_config->gmch_pfit.lvds_border_bits =
6506 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6507}
6508
Jesse Barnesacbec812013-09-20 11:29:32 -07006509static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6510 struct intel_crtc_config *pipe_config)
6511{
6512 struct drm_device *dev = crtc->base.dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514 int pipe = pipe_config->cpu_transcoder;
6515 intel_clock_t clock;
6516 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006517 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006518
Shobhit Kumarf573de52014-07-30 20:32:37 +05306519 /* In case of MIPI DPLL will not even be used */
6520 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6521 return;
6522
Jesse Barnesacbec812013-09-20 11:29:32 -07006523 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006524 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006525 mutex_unlock(&dev_priv->dpio_lock);
6526
6527 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6528 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6529 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6530 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6531 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6532
Ville Syrjäläf6466282013-10-14 14:50:31 +03006533 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006534
Ville Syrjäläf6466282013-10-14 14:50:31 +03006535 /* clock.dot is the fast clock */
6536 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006537}
6538
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006539static void i9xx_get_plane_config(struct intel_crtc *crtc,
6540 struct intel_plane_config *plane_config)
6541{
6542 struct drm_device *dev = crtc->base.dev;
6543 struct drm_i915_private *dev_priv = dev->dev_private;
6544 u32 val, base, offset;
6545 int pipe = crtc->pipe, plane = crtc->plane;
6546 int fourcc, pixel_format;
6547 int aligned_height;
6548
Dave Airlie66e514c2014-04-03 07:51:54 +10006549 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6550 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006551 DRM_DEBUG_KMS("failed to alloc fb\n");
6552 return;
6553 }
6554
6555 val = I915_READ(DSPCNTR(plane));
6556
6557 if (INTEL_INFO(dev)->gen >= 4)
6558 if (val & DISPPLANE_TILED)
6559 plane_config->tiled = true;
6560
6561 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6562 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006563 crtc->base.primary->fb->pixel_format = fourcc;
6564 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006565 drm_format_plane_cpp(fourcc, 0) * 8;
6566
6567 if (INTEL_INFO(dev)->gen >= 4) {
6568 if (plane_config->tiled)
6569 offset = I915_READ(DSPTILEOFF(plane));
6570 else
6571 offset = I915_READ(DSPLINOFF(plane));
6572 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6573 } else {
6574 base = I915_READ(DSPADDR(plane));
6575 }
6576 plane_config->base = base;
6577
6578 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006579 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6580 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006581
6582 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006583 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006584
Dave Airlie66e514c2014-04-03 07:51:54 +10006585 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006586 plane_config->tiled);
6587
Fabian Frederick1267a262014-07-01 20:39:41 +02006588 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6589 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006590
6591 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006592 pipe, plane, crtc->base.primary->fb->width,
6593 crtc->base.primary->fb->height,
6594 crtc->base.primary->fb->bits_per_pixel, base,
6595 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006596 plane_config->size);
6597
6598}
6599
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006600static void chv_crtc_clock_get(struct intel_crtc *crtc,
6601 struct intel_crtc_config *pipe_config)
6602{
6603 struct drm_device *dev = crtc->base.dev;
6604 struct drm_i915_private *dev_priv = dev->dev_private;
6605 int pipe = pipe_config->cpu_transcoder;
6606 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6607 intel_clock_t clock;
6608 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6609 int refclk = 100000;
6610
6611 mutex_lock(&dev_priv->dpio_lock);
6612 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6613 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6614 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6615 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6616 mutex_unlock(&dev_priv->dpio_lock);
6617
6618 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6619 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6620 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6621 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6622 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6623
6624 chv_clock(refclk, &clock);
6625
6626 /* clock.dot is the fast clock */
6627 pipe_config->port_clock = clock.dot / 5;
6628}
6629
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006630static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6631 struct intel_crtc_config *pipe_config)
6632{
6633 struct drm_device *dev = crtc->base.dev;
6634 struct drm_i915_private *dev_priv = dev->dev_private;
6635 uint32_t tmp;
6636
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006637 if (!intel_display_power_is_enabled(dev_priv,
6638 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006639 return false;
6640
Daniel Vettere143a212013-07-04 12:01:15 +02006641 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006642 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006643
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006644 tmp = I915_READ(PIPECONF(crtc->pipe));
6645 if (!(tmp & PIPECONF_ENABLE))
6646 return false;
6647
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006648 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6649 switch (tmp & PIPECONF_BPC_MASK) {
6650 case PIPECONF_6BPC:
6651 pipe_config->pipe_bpp = 18;
6652 break;
6653 case PIPECONF_8BPC:
6654 pipe_config->pipe_bpp = 24;
6655 break;
6656 case PIPECONF_10BPC:
6657 pipe_config->pipe_bpp = 30;
6658 break;
6659 default:
6660 break;
6661 }
6662 }
6663
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006664 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6665 pipe_config->limited_color_range = true;
6666
Ville Syrjälä282740f2013-09-04 18:30:03 +03006667 if (INTEL_INFO(dev)->gen < 4)
6668 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6669
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006670 intel_get_pipe_timings(crtc, pipe_config);
6671
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006672 i9xx_get_pfit_config(crtc, pipe_config);
6673
Daniel Vetter6c49f242013-06-06 12:45:25 +02006674 if (INTEL_INFO(dev)->gen >= 4) {
6675 tmp = I915_READ(DPLL_MD(crtc->pipe));
6676 pipe_config->pixel_multiplier =
6677 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6678 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006679 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006680 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6681 tmp = I915_READ(DPLL(crtc->pipe));
6682 pipe_config->pixel_multiplier =
6683 ((tmp & SDVO_MULTIPLIER_MASK)
6684 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6685 } else {
6686 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6687 * port and will be fixed up in the encoder->get_config
6688 * function. */
6689 pipe_config->pixel_multiplier = 1;
6690 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006691 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6692 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006693 /*
6694 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6695 * on 830. Filter it out here so that we don't
6696 * report errors due to that.
6697 */
6698 if (IS_I830(dev))
6699 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6700
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006701 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6702 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006703 } else {
6704 /* Mask out read-only status bits. */
6705 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6706 DPLL_PORTC_READY_MASK |
6707 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006708 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006709
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006710 if (IS_CHERRYVIEW(dev))
6711 chv_crtc_clock_get(crtc, pipe_config);
6712 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006713 vlv_crtc_clock_get(crtc, pipe_config);
6714 else
6715 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006716
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006717 return true;
6718}
6719
Paulo Zanonidde86e22012-12-01 12:04:25 -02006720static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006721{
6722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006723 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006724 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006725 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006726 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006727 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006728 bool has_ck505 = false;
6729 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006730
6731 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006732 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006733 switch (encoder->type) {
6734 case INTEL_OUTPUT_LVDS:
6735 has_panel = true;
6736 has_lvds = true;
6737 break;
6738 case INTEL_OUTPUT_EDP:
6739 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006740 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006741 has_cpu_edp = true;
6742 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006743 default:
6744 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006745 }
6746 }
6747
Keith Packard99eb6a02011-09-26 14:29:12 -07006748 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006749 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006750 can_ssc = has_ck505;
6751 } else {
6752 has_ck505 = false;
6753 can_ssc = true;
6754 }
6755
Imre Deak2de69052013-05-08 13:14:04 +03006756 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6757 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006758
6759 /* Ironlake: try to setup display ref clock before DPLL
6760 * enabling. This is only under driver's control after
6761 * PCH B stepping, previous chipset stepping should be
6762 * ignoring this setting.
6763 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006764 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006765
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006766 /* As we must carefully and slowly disable/enable each source in turn,
6767 * compute the final state we want first and check if we need to
6768 * make any changes at all.
6769 */
6770 final = val;
6771 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006772 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006773 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006774 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006775 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6776
6777 final &= ~DREF_SSC_SOURCE_MASK;
6778 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6779 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006780
Keith Packard199e5d72011-09-22 12:01:57 -07006781 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006782 final |= DREF_SSC_SOURCE_ENABLE;
6783
6784 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6785 final |= DREF_SSC1_ENABLE;
6786
6787 if (has_cpu_edp) {
6788 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6789 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6790 else
6791 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6792 } else
6793 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6794 } else {
6795 final |= DREF_SSC_SOURCE_DISABLE;
6796 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6797 }
6798
6799 if (final == val)
6800 return;
6801
6802 /* Always enable nonspread source */
6803 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6804
6805 if (has_ck505)
6806 val |= DREF_NONSPREAD_CK505_ENABLE;
6807 else
6808 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6809
6810 if (has_panel) {
6811 val &= ~DREF_SSC_SOURCE_MASK;
6812 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006813
Keith Packard199e5d72011-09-22 12:01:57 -07006814 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006815 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006816 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006817 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006818 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006819 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006820
6821 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006822 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006823 POSTING_READ(PCH_DREF_CONTROL);
6824 udelay(200);
6825
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006826 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006827
6828 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006829 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006830 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006831 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006832 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006833 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006834 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006835 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006836 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006837
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006838 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006839 POSTING_READ(PCH_DREF_CONTROL);
6840 udelay(200);
6841 } else {
6842 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6843
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006844 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006845
6846 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006847 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006848
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006849 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006850 POSTING_READ(PCH_DREF_CONTROL);
6851 udelay(200);
6852
6853 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006854 val &= ~DREF_SSC_SOURCE_MASK;
6855 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006856
6857 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006858 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006859
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006860 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006861 POSTING_READ(PCH_DREF_CONTROL);
6862 udelay(200);
6863 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006864
6865 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006866}
6867
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006868static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006869{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006870 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006871
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006872 tmp = I915_READ(SOUTH_CHICKEN2);
6873 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6874 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006875
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006876 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6877 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6878 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006879
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006880 tmp = I915_READ(SOUTH_CHICKEN2);
6881 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6882 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006883
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006884 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6885 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6886 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006887}
6888
6889/* WaMPhyProgramming:hsw */
6890static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6891{
6892 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006893
6894 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6895 tmp &= ~(0xFF << 24);
6896 tmp |= (0x12 << 24);
6897 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6898
Paulo Zanonidde86e22012-12-01 12:04:25 -02006899 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6900 tmp |= (1 << 11);
6901 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6902
6903 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6904 tmp |= (1 << 11);
6905 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6906
Paulo Zanonidde86e22012-12-01 12:04:25 -02006907 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6908 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6909 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6910
6911 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6912 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6913 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6914
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006915 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6916 tmp &= ~(7 << 13);
6917 tmp |= (5 << 13);
6918 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006919
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006920 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6921 tmp &= ~(7 << 13);
6922 tmp |= (5 << 13);
6923 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006924
6925 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6926 tmp &= ~0xFF;
6927 tmp |= 0x1C;
6928 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6929
6930 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6931 tmp &= ~0xFF;
6932 tmp |= 0x1C;
6933 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6934
6935 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6936 tmp &= ~(0xFF << 16);
6937 tmp |= (0x1C << 16);
6938 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6939
6940 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6941 tmp &= ~(0xFF << 16);
6942 tmp |= (0x1C << 16);
6943 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6944
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006945 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6946 tmp |= (1 << 27);
6947 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006948
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006949 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6950 tmp |= (1 << 27);
6951 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006952
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006953 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6954 tmp &= ~(0xF << 28);
6955 tmp |= (4 << 28);
6956 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006957
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006958 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6959 tmp &= ~(0xF << 28);
6960 tmp |= (4 << 28);
6961 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006962}
6963
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006964/* Implements 3 different sequences from BSpec chapter "Display iCLK
6965 * Programming" based on the parameters passed:
6966 * - Sequence to enable CLKOUT_DP
6967 * - Sequence to enable CLKOUT_DP without spread
6968 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6969 */
6970static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6971 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006972{
6973 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006974 uint32_t reg, tmp;
6975
6976 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6977 with_spread = true;
6978 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6979 with_fdi, "LP PCH doesn't have FDI\n"))
6980 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006981
6982 mutex_lock(&dev_priv->dpio_lock);
6983
6984 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6985 tmp &= ~SBI_SSCCTL_DISABLE;
6986 tmp |= SBI_SSCCTL_PATHALT;
6987 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6988
6989 udelay(24);
6990
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006991 if (with_spread) {
6992 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6993 tmp &= ~SBI_SSCCTL_PATHALT;
6994 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006995
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006996 if (with_fdi) {
6997 lpt_reset_fdi_mphy(dev_priv);
6998 lpt_program_fdi_mphy(dev_priv);
6999 }
7000 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007001
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007002 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7003 SBI_GEN0 : SBI_DBUFF0;
7004 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7005 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7006 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007007
7008 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007009}
7010
Paulo Zanoni47701c32013-07-23 11:19:25 -03007011/* Sequence to disable CLKOUT_DP */
7012static void lpt_disable_clkout_dp(struct drm_device *dev)
7013{
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 uint32_t reg, tmp;
7016
7017 mutex_lock(&dev_priv->dpio_lock);
7018
7019 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7020 SBI_GEN0 : SBI_DBUFF0;
7021 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7022 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7023 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7024
7025 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7026 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7027 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7028 tmp |= SBI_SSCCTL_PATHALT;
7029 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7030 udelay(32);
7031 }
7032 tmp |= SBI_SSCCTL_DISABLE;
7033 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7034 }
7035
7036 mutex_unlock(&dev_priv->dpio_lock);
7037}
7038
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007039static void lpt_init_pch_refclk(struct drm_device *dev)
7040{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007041 struct intel_encoder *encoder;
7042 bool has_vga = false;
7043
Damien Lespiaub2784e12014-08-05 11:29:37 +01007044 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007045 switch (encoder->type) {
7046 case INTEL_OUTPUT_ANALOG:
7047 has_vga = true;
7048 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007049 default:
7050 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007051 }
7052 }
7053
Paulo Zanoni47701c32013-07-23 11:19:25 -03007054 if (has_vga)
7055 lpt_enable_clkout_dp(dev, true, true);
7056 else
7057 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007058}
7059
Paulo Zanonidde86e22012-12-01 12:04:25 -02007060/*
7061 * Initialize reference clocks when the driver loads
7062 */
7063void intel_init_pch_refclk(struct drm_device *dev)
7064{
7065 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7066 ironlake_init_pch_refclk(dev);
7067 else if (HAS_PCH_LPT(dev))
7068 lpt_init_pch_refclk(dev);
7069}
7070
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007071static int ironlake_get_refclk(struct drm_crtc *crtc)
7072{
7073 struct drm_device *dev = crtc->dev;
7074 struct drm_i915_private *dev_priv = dev->dev_private;
7075 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007076 int num_connectors = 0;
7077 bool is_lvds = false;
7078
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007079 for_each_intel_encoder(dev, encoder) {
7080 if (encoder->new_crtc != to_intel_crtc(crtc))
7081 continue;
7082
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007083 switch (encoder->type) {
7084 case INTEL_OUTPUT_LVDS:
7085 is_lvds = true;
7086 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007087 default:
7088 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007089 }
7090 num_connectors++;
7091 }
7092
7093 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007094 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007095 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007096 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007097 }
7098
7099 return 120000;
7100}
7101
Daniel Vetter6ff93602013-04-19 11:24:36 +02007102static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007103{
7104 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7105 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7106 int pipe = intel_crtc->pipe;
7107 uint32_t val;
7108
Daniel Vetter78114072013-06-13 00:54:57 +02007109 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007110
Daniel Vetter965e0c42013-03-27 00:44:57 +01007111 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007112 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007113 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007114 break;
7115 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007116 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007117 break;
7118 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007119 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007120 break;
7121 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007122 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007123 break;
7124 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007125 /* Case prevented by intel_choose_pipe_bpp_dither. */
7126 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007127 }
7128
Daniel Vetterd8b32242013-04-25 17:54:44 +02007129 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007130 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7131
Daniel Vetter6ff93602013-04-19 11:24:36 +02007132 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007133 val |= PIPECONF_INTERLACED_ILK;
7134 else
7135 val |= PIPECONF_PROGRESSIVE;
7136
Daniel Vetter50f3b012013-03-27 00:44:56 +01007137 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007138 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007139
Paulo Zanonic8203562012-09-12 10:06:29 -03007140 I915_WRITE(PIPECONF(pipe), val);
7141 POSTING_READ(PIPECONF(pipe));
7142}
7143
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007144/*
7145 * Set up the pipe CSC unit.
7146 *
7147 * Currently only full range RGB to limited range RGB conversion
7148 * is supported, but eventually this should handle various
7149 * RGB<->YCbCr scenarios as well.
7150 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007151static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007152{
7153 struct drm_device *dev = crtc->dev;
7154 struct drm_i915_private *dev_priv = dev->dev_private;
7155 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7156 int pipe = intel_crtc->pipe;
7157 uint16_t coeff = 0x7800; /* 1.0 */
7158
7159 /*
7160 * TODO: Check what kind of values actually come out of the pipe
7161 * with these coeff/postoff values and adjust to get the best
7162 * accuracy. Perhaps we even need to take the bpc value into
7163 * consideration.
7164 */
7165
Daniel Vetter50f3b012013-03-27 00:44:56 +01007166 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007167 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7168
7169 /*
7170 * GY/GU and RY/RU should be the other way around according
7171 * to BSpec, but reality doesn't agree. Just set them up in
7172 * a way that results in the correct picture.
7173 */
7174 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7175 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7176
7177 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7178 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7179
7180 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7181 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7182
7183 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7184 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7185 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7186
7187 if (INTEL_INFO(dev)->gen > 6) {
7188 uint16_t postoff = 0;
7189
Daniel Vetter50f3b012013-03-27 00:44:56 +01007190 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007191 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007192
7193 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7194 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7195 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7196
7197 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7198 } else {
7199 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7200
Daniel Vetter50f3b012013-03-27 00:44:56 +01007201 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007202 mode |= CSC_BLACK_SCREEN_OFFSET;
7203
7204 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7205 }
7206}
7207
Daniel Vetter6ff93602013-04-19 11:24:36 +02007208static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007209{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007210 struct drm_device *dev = crtc->dev;
7211 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007212 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007213 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007214 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007215 uint32_t val;
7216
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007217 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007218
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007219 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007220 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7221
Daniel Vetter6ff93602013-04-19 11:24:36 +02007222 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007223 val |= PIPECONF_INTERLACED_ILK;
7224 else
7225 val |= PIPECONF_PROGRESSIVE;
7226
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007227 I915_WRITE(PIPECONF(cpu_transcoder), val);
7228 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007229
7230 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7231 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007232
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307233 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007234 val = 0;
7235
7236 switch (intel_crtc->config.pipe_bpp) {
7237 case 18:
7238 val |= PIPEMISC_DITHER_6_BPC;
7239 break;
7240 case 24:
7241 val |= PIPEMISC_DITHER_8_BPC;
7242 break;
7243 case 30:
7244 val |= PIPEMISC_DITHER_10_BPC;
7245 break;
7246 case 36:
7247 val |= PIPEMISC_DITHER_12_BPC;
7248 break;
7249 default:
7250 /* Case prevented by pipe_config_set_bpp. */
7251 BUG();
7252 }
7253
7254 if (intel_crtc->config.dither)
7255 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7256
7257 I915_WRITE(PIPEMISC(pipe), val);
7258 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007259}
7260
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007261static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007262 intel_clock_t *clock,
7263 bool *has_reduced_clock,
7264 intel_clock_t *reduced_clock)
7265{
7266 struct drm_device *dev = crtc->dev;
7267 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007269 int refclk;
7270 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007271 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007272
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007273 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007274
7275 refclk = ironlake_get_refclk(crtc);
7276
7277 /*
7278 * Returns a set of divisors for the desired target clock with the given
7279 * refclk, or FALSE. The returned values represent the clock equation:
7280 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7281 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007282 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007283 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007284 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007285 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007286 if (!ret)
7287 return false;
7288
7289 if (is_lvds && dev_priv->lvds_downclock_avail) {
7290 /*
7291 * Ensure we match the reduced clock's P to the target clock.
7292 * If the clocks don't match, we can't switch the display clock
7293 * by using the FP0/FP1. In such case we will disable the LVDS
7294 * downclock feature.
7295 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007296 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007297 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007298 dev_priv->lvds_downclock,
7299 refclk, clock,
7300 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007301 }
7302
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007303 return true;
7304}
7305
Paulo Zanonid4b19312012-11-29 11:29:32 -02007306int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7307{
7308 /*
7309 * Account for spread spectrum to avoid
7310 * oversubscribing the link. Max center spread
7311 * is 2.5%; use 5% for safety's sake.
7312 */
7313 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007314 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007315}
7316
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007317static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007318{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007319 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007320}
7321
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007322static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007323 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007324 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007325{
7326 struct drm_crtc *crtc = &intel_crtc->base;
7327 struct drm_device *dev = crtc->dev;
7328 struct drm_i915_private *dev_priv = dev->dev_private;
7329 struct intel_encoder *intel_encoder;
7330 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007331 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007332 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007333
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007334 for_each_intel_encoder(dev, intel_encoder) {
7335 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7336 continue;
7337
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007338 switch (intel_encoder->type) {
7339 case INTEL_OUTPUT_LVDS:
7340 is_lvds = true;
7341 break;
7342 case INTEL_OUTPUT_SDVO:
7343 case INTEL_OUTPUT_HDMI:
7344 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007345 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007346 default:
7347 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007348 }
7349
7350 num_connectors++;
7351 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007352
Chris Wilsonc1858122010-12-03 21:35:48 +00007353 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007354 factor = 21;
7355 if (is_lvds) {
7356 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007357 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007358 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007359 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007360 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007361 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007362
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007363 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007364 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007365
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007366 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7367 *fp2 |= FP_CB_TUNE;
7368
Chris Wilson5eddb702010-09-11 13:48:45 +01007369 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007370
Eric Anholta07d6782011-03-30 13:01:08 -07007371 if (is_lvds)
7372 dpll |= DPLLB_MODE_LVDS;
7373 else
7374 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007375
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007376 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007377 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007378
7379 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007380 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007381 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007382 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007383
Eric Anholta07d6782011-03-30 13:01:08 -07007384 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007385 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007386 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007387 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007388
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007389 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007390 case 5:
7391 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7392 break;
7393 case 7:
7394 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7395 break;
7396 case 10:
7397 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7398 break;
7399 case 14:
7400 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7401 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007402 }
7403
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007404 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007405 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007406 else
7407 dpll |= PLL_REF_INPUT_DREFCLK;
7408
Daniel Vetter959e16d2013-06-05 13:34:21 +02007409 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007410}
7411
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007412static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08007413{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007414 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007415 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007416 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007417 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007418 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007419 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007420
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007421 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007422
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007423 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7424 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7425
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007426 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007427 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007428 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007429 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7430 return -EINVAL;
7431 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007432 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007433 if (!crtc->new_config->clock_set) {
7434 crtc->new_config->dpll.n = clock.n;
7435 crtc->new_config->dpll.m1 = clock.m1;
7436 crtc->new_config->dpll.m2 = clock.m2;
7437 crtc->new_config->dpll.p1 = clock.p1;
7438 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007439 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007440
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007441 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007442 if (crtc->new_config->has_pch_encoder) {
7443 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007444 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007445 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007446
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007447 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007448 &fp, &reduced_clock,
7449 has_reduced_clock ? &fp2 : NULL);
7450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007451 crtc->new_config->dpll_hw_state.dpll = dpll;
7452 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007453 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007454 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007455 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007456 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007457
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007458 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007459 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007460 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007461 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007462 return -EINVAL;
7463 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007464 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007465
Jani Nikulad330a952014-01-21 11:24:25 +02007466 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007467 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007468 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007469 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007470
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007471 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007472}
7473
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007474static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7475 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007476{
7477 struct drm_device *dev = crtc->base.dev;
7478 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007479 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007480
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007481 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7482 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7483 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7484 & ~TU_SIZE_MASK;
7485 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7486 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7487 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7488}
7489
7490static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7491 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007492 struct intel_link_m_n *m_n,
7493 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007494{
7495 struct drm_device *dev = crtc->base.dev;
7496 struct drm_i915_private *dev_priv = dev->dev_private;
7497 enum pipe pipe = crtc->pipe;
7498
7499 if (INTEL_INFO(dev)->gen >= 5) {
7500 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7501 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7502 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7503 & ~TU_SIZE_MASK;
7504 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7505 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7506 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007507 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7508 * gen < 8) and if DRRS is supported (to make sure the
7509 * registers are not unnecessarily read).
7510 */
7511 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7512 crtc->config.has_drrs) {
7513 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7514 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7515 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7516 & ~TU_SIZE_MASK;
7517 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7518 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7519 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7520 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007521 } else {
7522 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7523 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7524 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7525 & ~TU_SIZE_MASK;
7526 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7527 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7528 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7529 }
7530}
7531
7532void intel_dp_get_m_n(struct intel_crtc *crtc,
7533 struct intel_crtc_config *pipe_config)
7534{
7535 if (crtc->config.has_pch_encoder)
7536 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7537 else
7538 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007539 &pipe_config->dp_m_n,
7540 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007541}
7542
Daniel Vetter72419202013-04-04 13:28:53 +02007543static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7544 struct intel_crtc_config *pipe_config)
7545{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007546 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007547 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007548}
7549
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007550static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7551 struct intel_crtc_config *pipe_config)
7552{
7553 struct drm_device *dev = crtc->base.dev;
7554 struct drm_i915_private *dev_priv = dev->dev_private;
7555 uint32_t tmp;
7556
7557 tmp = I915_READ(PF_CTL(crtc->pipe));
7558
7559 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007560 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007561 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7562 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007563
7564 /* We currently do not free assignements of panel fitters on
7565 * ivb/hsw (since we don't use the higher upscaling modes which
7566 * differentiates them) so just WARN about this case for now. */
7567 if (IS_GEN7(dev)) {
7568 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7569 PF_PIPE_SEL_IVB(crtc->pipe));
7570 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007571 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007572}
7573
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007574static void ironlake_get_plane_config(struct intel_crtc *crtc,
7575 struct intel_plane_config *plane_config)
7576{
7577 struct drm_device *dev = crtc->base.dev;
7578 struct drm_i915_private *dev_priv = dev->dev_private;
7579 u32 val, base, offset;
7580 int pipe = crtc->pipe, plane = crtc->plane;
7581 int fourcc, pixel_format;
7582 int aligned_height;
7583
Dave Airlie66e514c2014-04-03 07:51:54 +10007584 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7585 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007586 DRM_DEBUG_KMS("failed to alloc fb\n");
7587 return;
7588 }
7589
7590 val = I915_READ(DSPCNTR(plane));
7591
7592 if (INTEL_INFO(dev)->gen >= 4)
7593 if (val & DISPPLANE_TILED)
7594 plane_config->tiled = true;
7595
7596 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7597 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007598 crtc->base.primary->fb->pixel_format = fourcc;
7599 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007600 drm_format_plane_cpp(fourcc, 0) * 8;
7601
7602 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7603 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7604 offset = I915_READ(DSPOFFSET(plane));
7605 } else {
7606 if (plane_config->tiled)
7607 offset = I915_READ(DSPTILEOFF(plane));
7608 else
7609 offset = I915_READ(DSPLINOFF(plane));
7610 }
7611 plane_config->base = base;
7612
7613 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007614 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7615 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007616
7617 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007618 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007619
Dave Airlie66e514c2014-04-03 07:51:54 +10007620 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007621 plane_config->tiled);
7622
Fabian Frederick1267a262014-07-01 20:39:41 +02007623 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7624 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007625
7626 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007627 pipe, plane, crtc->base.primary->fb->width,
7628 crtc->base.primary->fb->height,
7629 crtc->base.primary->fb->bits_per_pixel, base,
7630 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007631 plane_config->size);
7632}
7633
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007634static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7635 struct intel_crtc_config *pipe_config)
7636{
7637 struct drm_device *dev = crtc->base.dev;
7638 struct drm_i915_private *dev_priv = dev->dev_private;
7639 uint32_t tmp;
7640
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007641 if (!intel_display_power_is_enabled(dev_priv,
7642 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007643 return false;
7644
Daniel Vettere143a212013-07-04 12:01:15 +02007645 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007646 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007647
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007648 tmp = I915_READ(PIPECONF(crtc->pipe));
7649 if (!(tmp & PIPECONF_ENABLE))
7650 return false;
7651
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007652 switch (tmp & PIPECONF_BPC_MASK) {
7653 case PIPECONF_6BPC:
7654 pipe_config->pipe_bpp = 18;
7655 break;
7656 case PIPECONF_8BPC:
7657 pipe_config->pipe_bpp = 24;
7658 break;
7659 case PIPECONF_10BPC:
7660 pipe_config->pipe_bpp = 30;
7661 break;
7662 case PIPECONF_12BPC:
7663 pipe_config->pipe_bpp = 36;
7664 break;
7665 default:
7666 break;
7667 }
7668
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007669 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7670 pipe_config->limited_color_range = true;
7671
Daniel Vetterab9412b2013-05-03 11:49:46 +02007672 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007673 struct intel_shared_dpll *pll;
7674
Daniel Vetter88adfff2013-03-28 10:42:01 +01007675 pipe_config->has_pch_encoder = true;
7676
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007677 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7678 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7679 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007680
7681 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007682
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007683 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007684 pipe_config->shared_dpll =
7685 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007686 } else {
7687 tmp = I915_READ(PCH_DPLL_SEL);
7688 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7689 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7690 else
7691 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7692 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007693
7694 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7695
7696 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7697 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007698
7699 tmp = pipe_config->dpll_hw_state.dpll;
7700 pipe_config->pixel_multiplier =
7701 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7702 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007703
7704 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007705 } else {
7706 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007707 }
7708
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007709 intel_get_pipe_timings(crtc, pipe_config);
7710
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007711 ironlake_get_pfit_config(crtc, pipe_config);
7712
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007713 return true;
7714}
7715
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007716static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7717{
7718 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007719 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007720
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007721 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007722 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007723 pipe_name(crtc->pipe));
7724
7725 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007726 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7727 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7728 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007729 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7730 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7731 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007732 if (IS_HASWELL(dev))
7733 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7734 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007735 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7736 "PCH PWM1 enabled\n");
7737 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7738 "Utility pin enabled\n");
7739 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7740
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007741 /*
7742 * In theory we can still leave IRQs enabled, as long as only the HPD
7743 * interrupts remain enabled. We used to check for that, but since it's
7744 * gen-specific and since we only disable LCPLL after we fully disable
7745 * the interrupts, the check below should be enough.
7746 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007747 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007748}
7749
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007750static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7751{
7752 struct drm_device *dev = dev_priv->dev;
7753
7754 if (IS_HASWELL(dev))
7755 return I915_READ(D_COMP_HSW);
7756 else
7757 return I915_READ(D_COMP_BDW);
7758}
7759
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007760static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7761{
7762 struct drm_device *dev = dev_priv->dev;
7763
7764 if (IS_HASWELL(dev)) {
7765 mutex_lock(&dev_priv->rps.hw_lock);
7766 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7767 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007768 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007769 mutex_unlock(&dev_priv->rps.hw_lock);
7770 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007771 I915_WRITE(D_COMP_BDW, val);
7772 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007773 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007774}
7775
7776/*
7777 * This function implements pieces of two sequences from BSpec:
7778 * - Sequence for display software to disable LCPLL
7779 * - Sequence for display software to allow package C8+
7780 * The steps implemented here are just the steps that actually touch the LCPLL
7781 * register. Callers should take care of disabling all the display engine
7782 * functions, doing the mode unset, fixing interrupts, etc.
7783 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007784static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7785 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007786{
7787 uint32_t val;
7788
7789 assert_can_disable_lcpll(dev_priv);
7790
7791 val = I915_READ(LCPLL_CTL);
7792
7793 if (switch_to_fclk) {
7794 val |= LCPLL_CD_SOURCE_FCLK;
7795 I915_WRITE(LCPLL_CTL, val);
7796
7797 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7798 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7799 DRM_ERROR("Switching to FCLK failed\n");
7800
7801 val = I915_READ(LCPLL_CTL);
7802 }
7803
7804 val |= LCPLL_PLL_DISABLE;
7805 I915_WRITE(LCPLL_CTL, val);
7806 POSTING_READ(LCPLL_CTL);
7807
7808 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7809 DRM_ERROR("LCPLL still locked\n");
7810
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007811 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007812 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007813 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007814 ndelay(100);
7815
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007816 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7817 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007818 DRM_ERROR("D_COMP RCOMP still in progress\n");
7819
7820 if (allow_power_down) {
7821 val = I915_READ(LCPLL_CTL);
7822 val |= LCPLL_POWER_DOWN_ALLOW;
7823 I915_WRITE(LCPLL_CTL, val);
7824 POSTING_READ(LCPLL_CTL);
7825 }
7826}
7827
7828/*
7829 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7830 * source.
7831 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007832static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007833{
7834 uint32_t val;
7835
7836 val = I915_READ(LCPLL_CTL);
7837
7838 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7839 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7840 return;
7841
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007842 /*
7843 * Make sure we're not on PC8 state before disabling PC8, otherwise
7844 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7845 *
7846 * The other problem is that hsw_restore_lcpll() is called as part of
7847 * the runtime PM resume sequence, so we can't just call
7848 * gen6_gt_force_wake_get() because that function calls
7849 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7850 * while we are on the resume sequence. So to solve this problem we have
7851 * to call special forcewake code that doesn't touch runtime PM and
7852 * doesn't enable the forcewake delayed work.
7853 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007854 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007855 if (dev_priv->uncore.forcewake_count++ == 0)
7856 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007857 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007858
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007859 if (val & LCPLL_POWER_DOWN_ALLOW) {
7860 val &= ~LCPLL_POWER_DOWN_ALLOW;
7861 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007862 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007863 }
7864
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007865 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007866 val |= D_COMP_COMP_FORCE;
7867 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007868 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007869
7870 val = I915_READ(LCPLL_CTL);
7871 val &= ~LCPLL_PLL_DISABLE;
7872 I915_WRITE(LCPLL_CTL, val);
7873
7874 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7875 DRM_ERROR("LCPLL not locked yet\n");
7876
7877 if (val & LCPLL_CD_SOURCE_FCLK) {
7878 val = I915_READ(LCPLL_CTL);
7879 val &= ~LCPLL_CD_SOURCE_FCLK;
7880 I915_WRITE(LCPLL_CTL, val);
7881
7882 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7883 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7884 DRM_ERROR("Switching back to LCPLL failed\n");
7885 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007886
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007887 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007888 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007889 if (--dev_priv->uncore.forcewake_count == 0)
7890 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007891 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007892}
7893
Paulo Zanoni765dab672014-03-07 20:08:18 -03007894/*
7895 * Package states C8 and deeper are really deep PC states that can only be
7896 * reached when all the devices on the system allow it, so even if the graphics
7897 * device allows PC8+, it doesn't mean the system will actually get to these
7898 * states. Our driver only allows PC8+ when going into runtime PM.
7899 *
7900 * The requirements for PC8+ are that all the outputs are disabled, the power
7901 * well is disabled and most interrupts are disabled, and these are also
7902 * requirements for runtime PM. When these conditions are met, we manually do
7903 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7904 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7905 * hang the machine.
7906 *
7907 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7908 * the state of some registers, so when we come back from PC8+ we need to
7909 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7910 * need to take care of the registers kept by RC6. Notice that this happens even
7911 * if we don't put the device in PCI D3 state (which is what currently happens
7912 * because of the runtime PM support).
7913 *
7914 * For more, read "Display Sequences for Package C8" on the hardware
7915 * documentation.
7916 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007917void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007918{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007919 struct drm_device *dev = dev_priv->dev;
7920 uint32_t val;
7921
Paulo Zanonic67a4702013-08-19 13:18:09 -03007922 DRM_DEBUG_KMS("Enabling package C8+\n");
7923
Paulo Zanonic67a4702013-08-19 13:18:09 -03007924 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7925 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7926 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7927 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7928 }
7929
7930 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007931 hsw_disable_lcpll(dev_priv, true, true);
7932}
7933
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007934void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007935{
7936 struct drm_device *dev = dev_priv->dev;
7937 uint32_t val;
7938
Paulo Zanonic67a4702013-08-19 13:18:09 -03007939 DRM_DEBUG_KMS("Disabling package C8+\n");
7940
7941 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007942 lpt_init_pch_refclk(dev);
7943
7944 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7945 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7946 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7947 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7948 }
7949
7950 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007951}
7952
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +02007953static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007954{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007955 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007956 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007957
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007958 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007959
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007960 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007961}
7962
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007963static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7964 enum port port,
7965 struct intel_crtc_config *pipe_config)
7966{
7967 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7968
7969 switch (pipe_config->ddi_pll_sel) {
7970 case PORT_CLK_SEL_WRPLL1:
7971 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7972 break;
7973 case PORT_CLK_SEL_WRPLL2:
7974 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7975 break;
7976 }
7977}
7978
Daniel Vetter26804af2014-06-25 22:01:55 +03007979static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7980 struct intel_crtc_config *pipe_config)
7981{
7982 struct drm_device *dev = crtc->base.dev;
7983 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007984 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007985 enum port port;
7986 uint32_t tmp;
7987
7988 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7989
7990 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7991
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007992 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007993
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007994 if (pipe_config->shared_dpll >= 0) {
7995 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7996
7997 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7998 &pipe_config->dpll_hw_state));
7999 }
8000
Daniel Vetter26804af2014-06-25 22:01:55 +03008001 /*
8002 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8003 * DDI E. So just check whether this pipe is wired to DDI E and whether
8004 * the PCH transcoder is on.
8005 */
Damien Lespiauca370452013-12-03 13:56:24 +00008006 if (INTEL_INFO(dev)->gen < 9 &&
8007 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008008 pipe_config->has_pch_encoder = true;
8009
8010 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8011 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8012 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8013
8014 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8015 }
8016}
8017
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008018static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8019 struct intel_crtc_config *pipe_config)
8020{
8021 struct drm_device *dev = crtc->base.dev;
8022 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008023 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008024 uint32_t tmp;
8025
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008026 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008027 POWER_DOMAIN_PIPE(crtc->pipe)))
8028 return false;
8029
Daniel Vettere143a212013-07-04 12:01:15 +02008030 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008031 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8032
Daniel Vettereccb1402013-05-22 00:50:22 +02008033 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8034 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8035 enum pipe trans_edp_pipe;
8036 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8037 default:
8038 WARN(1, "unknown pipe linked to edp transcoder\n");
8039 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8040 case TRANS_DDI_EDP_INPUT_A_ON:
8041 trans_edp_pipe = PIPE_A;
8042 break;
8043 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8044 trans_edp_pipe = PIPE_B;
8045 break;
8046 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8047 trans_edp_pipe = PIPE_C;
8048 break;
8049 }
8050
8051 if (trans_edp_pipe == crtc->pipe)
8052 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8053 }
8054
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008055 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008056 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008057 return false;
8058
Daniel Vettereccb1402013-05-22 00:50:22 +02008059 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008060 if (!(tmp & PIPECONF_ENABLE))
8061 return false;
8062
Daniel Vetter26804af2014-06-25 22:01:55 +03008063 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008064
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008065 intel_get_pipe_timings(crtc, pipe_config);
8066
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008067 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008068 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008069 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01008070
Jesse Barnese59150d2014-01-07 13:30:45 -08008071 if (IS_HASWELL(dev))
8072 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8073 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008074
Clint Taylorebb69c92014-09-30 10:30:22 -07008075 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8076 pipe_config->pixel_multiplier =
8077 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8078 } else {
8079 pipe_config->pixel_multiplier = 1;
8080 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008081
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008082 return true;
8083}
8084
Chris Wilson560b85b2010-08-07 11:01:38 +01008085static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8086{
8087 struct drm_device *dev = crtc->dev;
8088 struct drm_i915_private *dev_priv = dev->dev_private;
8089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008090 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008091
Ville Syrjälädc41c152014-08-13 11:57:05 +03008092 if (base) {
8093 unsigned int width = intel_crtc->cursor_width;
8094 unsigned int height = intel_crtc->cursor_height;
8095 unsigned int stride = roundup_pow_of_two(width) * 4;
8096
8097 switch (stride) {
8098 default:
8099 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8100 width, stride);
8101 stride = 256;
8102 /* fallthrough */
8103 case 256:
8104 case 512:
8105 case 1024:
8106 case 2048:
8107 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008108 }
8109
Ville Syrjälädc41c152014-08-13 11:57:05 +03008110 cntl |= CURSOR_ENABLE |
8111 CURSOR_GAMMA_ENABLE |
8112 CURSOR_FORMAT_ARGB |
8113 CURSOR_STRIDE(stride);
8114
8115 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008116 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008117
Ville Syrjälädc41c152014-08-13 11:57:05 +03008118 if (intel_crtc->cursor_cntl != 0 &&
8119 (intel_crtc->cursor_base != base ||
8120 intel_crtc->cursor_size != size ||
8121 intel_crtc->cursor_cntl != cntl)) {
8122 /* On these chipsets we can only modify the base/size/stride
8123 * whilst the cursor is disabled.
8124 */
8125 I915_WRITE(_CURACNTR, 0);
8126 POSTING_READ(_CURACNTR);
8127 intel_crtc->cursor_cntl = 0;
8128 }
8129
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008130 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008131 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008132 intel_crtc->cursor_base = base;
8133 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008134
8135 if (intel_crtc->cursor_size != size) {
8136 I915_WRITE(CURSIZE, size);
8137 intel_crtc->cursor_size = size;
8138 }
8139
Chris Wilson4b0e3332014-05-30 16:35:26 +03008140 if (intel_crtc->cursor_cntl != cntl) {
8141 I915_WRITE(_CURACNTR, cntl);
8142 POSTING_READ(_CURACNTR);
8143 intel_crtc->cursor_cntl = cntl;
8144 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008145}
8146
8147static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8148{
8149 struct drm_device *dev = crtc->dev;
8150 struct drm_i915_private *dev_priv = dev->dev_private;
8151 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8152 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008153 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008154
Chris Wilson4b0e3332014-05-30 16:35:26 +03008155 cntl = 0;
8156 if (base) {
8157 cntl = MCURSOR_GAMMA_ENABLE;
8158 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308159 case 64:
8160 cntl |= CURSOR_MODE_64_ARGB_AX;
8161 break;
8162 case 128:
8163 cntl |= CURSOR_MODE_128_ARGB_AX;
8164 break;
8165 case 256:
8166 cntl |= CURSOR_MODE_256_ARGB_AX;
8167 break;
8168 default:
8169 WARN_ON(1);
8170 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008171 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008172 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008173
8174 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8175 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008176 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008177
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008178 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8179 cntl |= CURSOR_ROTATE_180;
8180
Chris Wilson4b0e3332014-05-30 16:35:26 +03008181 if (intel_crtc->cursor_cntl != cntl) {
8182 I915_WRITE(CURCNTR(pipe), cntl);
8183 POSTING_READ(CURCNTR(pipe));
8184 intel_crtc->cursor_cntl = cntl;
8185 }
8186
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008187 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008188 I915_WRITE(CURBASE(pipe), base);
8189 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008190
8191 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008192}
8193
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008194/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008195static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8196 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008197{
8198 struct drm_device *dev = crtc->dev;
8199 struct drm_i915_private *dev_priv = dev->dev_private;
8200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8201 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008202 int x = crtc->cursor_x;
8203 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008204 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008205
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008206 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008207 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008208
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008209 if (x >= intel_crtc->config.pipe_src_w)
8210 base = 0;
8211
8212 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008213 base = 0;
8214
8215 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008216 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008217 base = 0;
8218
8219 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8220 x = -x;
8221 }
8222 pos |= x << CURSOR_X_SHIFT;
8223
8224 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008225 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008226 base = 0;
8227
8228 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8229 y = -y;
8230 }
8231 pos |= y << CURSOR_Y_SHIFT;
8232
Chris Wilson4b0e3332014-05-30 16:35:26 +03008233 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008234 return;
8235
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008236 I915_WRITE(CURPOS(pipe), pos);
8237
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008238 /* ILK+ do this automagically */
8239 if (HAS_GMCH_DISPLAY(dev) &&
8240 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8241 base += (intel_crtc->cursor_height *
8242 intel_crtc->cursor_width - 1) * 4;
8243 }
8244
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008245 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008246 i845_update_cursor(crtc, base);
8247 else
8248 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008249}
8250
Ville Syrjälädc41c152014-08-13 11:57:05 +03008251static bool cursor_size_ok(struct drm_device *dev,
8252 uint32_t width, uint32_t height)
8253{
8254 if (width == 0 || height == 0)
8255 return false;
8256
8257 /*
8258 * 845g/865g are special in that they are only limited by
8259 * the width of their cursors, the height is arbitrary up to
8260 * the precision of the register. Everything else requires
8261 * square cursors, limited to a few power-of-two sizes.
8262 */
8263 if (IS_845G(dev) || IS_I865G(dev)) {
8264 if ((width & 63) != 0)
8265 return false;
8266
8267 if (width > (IS_845G(dev) ? 64 : 512))
8268 return false;
8269
8270 if (height > 1023)
8271 return false;
8272 } else {
8273 switch (width | height) {
8274 case 256:
8275 case 128:
8276 if (IS_GEN2(dev))
8277 return false;
8278 case 64:
8279 break;
8280 default:
8281 return false;
8282 }
8283 }
8284
8285 return true;
8286}
8287
Matt Ropere3287952014-06-10 08:28:12 -07008288static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8289 struct drm_i915_gem_object *obj,
8290 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008291{
8292 struct drm_device *dev = crtc->dev;
8293 struct drm_i915_private *dev_priv = dev->dev_private;
8294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008295 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008296 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008297 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008298 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008299
Jesse Barnes79e53942008-11-07 14:24:08 -08008300 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008301 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008302 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008303 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008304 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008305 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008306 }
8307
Dave Airlie71acb5e2008-12-30 20:31:46 +10008308 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008309 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008310 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008311 unsigned alignment;
8312
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008313 /*
8314 * Global gtt pte registers are special registers which actually
8315 * forward writes to a chunk of system memory. Which means that
8316 * there is no risk that the register values disappear as soon
8317 * as we call intel_runtime_pm_put(), so it is correct to wrap
8318 * only the pin/unpin/fence and not more.
8319 */
8320 intel_runtime_pm_get(dev_priv);
8321
Chris Wilson693db182013-03-05 14:52:39 +00008322 /* Note that the w/a also requires 2 PTE of padding following
8323 * the bo. We currently fill all unused PTE with the shadow
8324 * page and so we should always have valid PTE following the
8325 * cursor preventing the VT-d warning.
8326 */
8327 alignment = 0;
8328 if (need_vtd_wa(dev))
8329 alignment = 64*1024;
8330
8331 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008332 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008333 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008334 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008335 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008336 }
8337
Chris Wilsond9e86c02010-11-10 16:40:20 +00008338 ret = i915_gem_object_put_fence(obj);
8339 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008340 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008341 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008342 goto fail_unpin;
8343 }
8344
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008345 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008346
8347 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008348 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008349 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008350 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008351 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008352 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008353 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008354 }
Chris Wilson00731152014-05-21 12:42:56 +01008355 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008356 }
8357
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008358 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008359 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008360 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008361 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008362 }
Jesse Barnes80824002009-09-10 15:28:06 -07008363
Daniel Vettera071fa02014-06-18 23:28:09 +02008364 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8365 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008366 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008367
Chris Wilson64f962e2014-03-26 12:38:15 +00008368 old_width = intel_crtc->cursor_width;
8369
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008370 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008371 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008372 intel_crtc->cursor_width = width;
8373 intel_crtc->cursor_height = height;
8374
Chris Wilson64f962e2014-03-26 12:38:15 +00008375 if (intel_crtc->active) {
8376 if (old_width != width)
8377 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008378 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008379
Gustavo Padovan3f20df92014-10-24 14:51:34 +01008380 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8381 }
Daniel Vetterf99d7062014-06-19 16:01:59 +02008382
Jesse Barnes79e53942008-11-07 14:24:08 -08008383 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008384fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008385 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008386fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008387 mutex_unlock(&dev->struct_mutex);
8388 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008389}
8390
Jesse Barnes79e53942008-11-07 14:24:08 -08008391static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008392 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008393{
James Simmons72034252010-08-03 01:33:19 +01008394 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008396
James Simmons72034252010-08-03 01:33:19 +01008397 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008398 intel_crtc->lut_r[i] = red[i] >> 8;
8399 intel_crtc->lut_g[i] = green[i] >> 8;
8400 intel_crtc->lut_b[i] = blue[i] >> 8;
8401 }
8402
8403 intel_crtc_load_lut(crtc);
8404}
8405
Jesse Barnes79e53942008-11-07 14:24:08 -08008406/* VESA 640x480x72Hz mode to set on the pipe */
8407static struct drm_display_mode load_detect_mode = {
8408 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8409 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8410};
8411
Daniel Vettera8bb6812014-02-10 18:00:39 +01008412struct drm_framebuffer *
8413__intel_framebuffer_create(struct drm_device *dev,
8414 struct drm_mode_fb_cmd2 *mode_cmd,
8415 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008416{
8417 struct intel_framebuffer *intel_fb;
8418 int ret;
8419
8420 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8421 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008422 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008423 return ERR_PTR(-ENOMEM);
8424 }
8425
8426 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008427 if (ret)
8428 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008429
8430 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008431err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008432 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008433 kfree(intel_fb);
8434
8435 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008436}
8437
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008438static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008439intel_framebuffer_create(struct drm_device *dev,
8440 struct drm_mode_fb_cmd2 *mode_cmd,
8441 struct drm_i915_gem_object *obj)
8442{
8443 struct drm_framebuffer *fb;
8444 int ret;
8445
8446 ret = i915_mutex_lock_interruptible(dev);
8447 if (ret)
8448 return ERR_PTR(ret);
8449 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8450 mutex_unlock(&dev->struct_mutex);
8451
8452 return fb;
8453}
8454
Chris Wilsond2dff872011-04-19 08:36:26 +01008455static u32
8456intel_framebuffer_pitch_for_width(int width, int bpp)
8457{
8458 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8459 return ALIGN(pitch, 64);
8460}
8461
8462static u32
8463intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8464{
8465 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008466 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008467}
8468
8469static struct drm_framebuffer *
8470intel_framebuffer_create_for_mode(struct drm_device *dev,
8471 struct drm_display_mode *mode,
8472 int depth, int bpp)
8473{
8474 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008475 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008476
8477 obj = i915_gem_alloc_object(dev,
8478 intel_framebuffer_size_for_mode(mode, bpp));
8479 if (obj == NULL)
8480 return ERR_PTR(-ENOMEM);
8481
8482 mode_cmd.width = mode->hdisplay;
8483 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008484 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8485 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008486 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008487
8488 return intel_framebuffer_create(dev, &mode_cmd, obj);
8489}
8490
8491static struct drm_framebuffer *
8492mode_fits_in_fbdev(struct drm_device *dev,
8493 struct drm_display_mode *mode)
8494{
Daniel Vetter4520f532013-10-09 09:18:51 +02008495#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008496 struct drm_i915_private *dev_priv = dev->dev_private;
8497 struct drm_i915_gem_object *obj;
8498 struct drm_framebuffer *fb;
8499
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008500 if (!dev_priv->fbdev)
8501 return NULL;
8502
8503 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008504 return NULL;
8505
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008506 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008507 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008508
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008509 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008510 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8511 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008512 return NULL;
8513
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008514 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008515 return NULL;
8516
8517 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008518#else
8519 return NULL;
8520#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008521}
8522
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008523bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008524 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008525 struct intel_load_detect_pipe *old,
8526 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008527{
8528 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008529 struct intel_encoder *intel_encoder =
8530 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008531 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008532 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008533 struct drm_crtc *crtc = NULL;
8534 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008535 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008536 struct drm_mode_config *config = &dev->mode_config;
8537 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008538
Chris Wilsond2dff872011-04-19 08:36:26 +01008539 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008540 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008541 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008542
Rob Clark51fd3712013-11-19 12:10:12 -05008543retry:
8544 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8545 if (ret)
8546 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008547
Jesse Barnes79e53942008-11-07 14:24:08 -08008548 /*
8549 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008550 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008551 * - if the connector already has an assigned crtc, use it (but make
8552 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008553 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008554 * - try to find the first unused crtc that can drive this connector,
8555 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008556 */
8557
8558 /* See if we already have a CRTC for this connector */
8559 if (encoder->crtc) {
8560 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008561
Rob Clark51fd3712013-11-19 12:10:12 -05008562 ret = drm_modeset_lock(&crtc->mutex, ctx);
8563 if (ret)
8564 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008565
Daniel Vetter24218aa2012-08-12 19:27:11 +02008566 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008567 old->load_detect_temp = false;
8568
8569 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008570 if (connector->dpms != DRM_MODE_DPMS_ON)
8571 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008572
Chris Wilson71731882011-04-19 23:10:58 +01008573 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008574 }
8575
8576 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008577 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008578 i++;
8579 if (!(encoder->possible_crtcs & (1 << i)))
8580 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008581 if (possible_crtc->enabled)
8582 continue;
8583 /* This can occur when applying the pipe A quirk on resume. */
8584 if (to_intel_crtc(possible_crtc)->new_enabled)
8585 continue;
8586
8587 crtc = possible_crtc;
8588 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008589 }
8590
8591 /*
8592 * If we didn't find an unused CRTC, don't use any.
8593 */
8594 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008595 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008596 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008597 }
8598
Rob Clark51fd3712013-11-19 12:10:12 -05008599 ret = drm_modeset_lock(&crtc->mutex, ctx);
8600 if (ret)
8601 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008602 intel_encoder->new_crtc = to_intel_crtc(crtc);
8603 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008604
8605 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008606 intel_crtc->new_enabled = true;
8607 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008608 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008609 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008610 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008611
Chris Wilson64927112011-04-20 07:25:26 +01008612 if (!mode)
8613 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008614
Chris Wilsond2dff872011-04-19 08:36:26 +01008615 /* We need a framebuffer large enough to accommodate all accesses
8616 * that the plane may generate whilst we perform load detection.
8617 * We can not rely on the fbcon either being present (we get called
8618 * during its initialisation to detect all boot displays, or it may
8619 * not even exist) or that it is large enough to satisfy the
8620 * requested mode.
8621 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008622 fb = mode_fits_in_fbdev(dev, mode);
8623 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008624 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008625 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8626 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008627 } else
8628 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008629 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008630 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008631 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008632 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008633
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008634 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008635 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008636 if (old->release_fb)
8637 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008638 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008639 }
Chris Wilson71731882011-04-19 23:10:58 +01008640
Jesse Barnes79e53942008-11-07 14:24:08 -08008641 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008642 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008643 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008644
8645 fail:
8646 intel_crtc->new_enabled = crtc->enabled;
8647 if (intel_crtc->new_enabled)
8648 intel_crtc->new_config = &intel_crtc->config;
8649 else
8650 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008651fail_unlock:
8652 if (ret == -EDEADLK) {
8653 drm_modeset_backoff(ctx);
8654 goto retry;
8655 }
8656
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008657 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008658}
8659
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008660void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008661 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008662{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008663 struct intel_encoder *intel_encoder =
8664 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008665 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008666 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008667 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008668
Chris Wilsond2dff872011-04-19 08:36:26 +01008669 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008670 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008671 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008672
Chris Wilson8261b192011-04-19 23:18:09 +01008673 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008674 to_intel_connector(connector)->new_encoder = NULL;
8675 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008676 intel_crtc->new_enabled = false;
8677 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008678 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008679
Daniel Vetter36206362012-12-10 20:42:17 +01008680 if (old->release_fb) {
8681 drm_framebuffer_unregister_private(old->release_fb);
8682 drm_framebuffer_unreference(old->release_fb);
8683 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008684
Chris Wilson0622a532011-04-21 09:32:11 +01008685 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008686 }
8687
Eric Anholtc751ce42010-03-25 11:48:48 -07008688 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008689 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8690 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008691}
8692
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008693static int i9xx_pll_refclk(struct drm_device *dev,
8694 const struct intel_crtc_config *pipe_config)
8695{
8696 struct drm_i915_private *dev_priv = dev->dev_private;
8697 u32 dpll = pipe_config->dpll_hw_state.dpll;
8698
8699 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008700 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008701 else if (HAS_PCH_SPLIT(dev))
8702 return 120000;
8703 else if (!IS_GEN2(dev))
8704 return 96000;
8705 else
8706 return 48000;
8707}
8708
Jesse Barnes79e53942008-11-07 14:24:08 -08008709/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008710static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8711 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008712{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008713 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008714 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008715 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008716 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 u32 fp;
8718 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008719 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008720
8721 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008722 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008723 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008724 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008725
8726 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008727 if (IS_PINEVIEW(dev)) {
8728 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8729 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008730 } else {
8731 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8732 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8733 }
8734
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008735 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008736 if (IS_PINEVIEW(dev))
8737 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8738 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008739 else
8740 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008741 DPLL_FPA01_P1_POST_DIV_SHIFT);
8742
8743 switch (dpll & DPLL_MODE_MASK) {
8744 case DPLLB_MODE_DAC_SERIAL:
8745 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8746 5 : 10;
8747 break;
8748 case DPLLB_MODE_LVDS:
8749 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8750 7 : 14;
8751 break;
8752 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008753 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008754 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008755 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008756 }
8757
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008758 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008759 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008760 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008761 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008762 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008763 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008764 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008765
8766 if (is_lvds) {
8767 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8768 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008769
8770 if (lvds & LVDS_CLKB_POWER_UP)
8771 clock.p2 = 7;
8772 else
8773 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008774 } else {
8775 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8776 clock.p1 = 2;
8777 else {
8778 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8779 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8780 }
8781 if (dpll & PLL_P2_DIVIDE_BY_4)
8782 clock.p2 = 4;
8783 else
8784 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008785 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008786
8787 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008788 }
8789
Ville Syrjälä18442d02013-09-13 16:00:08 +03008790 /*
8791 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008792 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008793 * encoder's get_config() function.
8794 */
8795 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008796}
8797
Ville Syrjälä6878da02013-09-13 15:59:11 +03008798int intel_dotclock_calculate(int link_freq,
8799 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008800{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008801 /*
8802 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008803 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008804 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008805 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008806 *
8807 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008808 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008809 */
8810
Ville Syrjälä6878da02013-09-13 15:59:11 +03008811 if (!m_n->link_n)
8812 return 0;
8813
8814 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8815}
8816
Ville Syrjälä18442d02013-09-13 16:00:08 +03008817static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8818 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008819{
8820 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008821
8822 /* read out port_clock from the DPLL */
8823 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008824
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008825 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008826 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008827 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008828 * agree once we know their relationship in the encoder's
8829 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008830 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008831 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008832 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8833 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008834}
8835
8836/** Returns the currently programmed mode of the given pipe. */
8837struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8838 struct drm_crtc *crtc)
8839{
Jesse Barnes548f2452011-02-17 10:40:53 -08008840 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008841 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008842 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008843 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008844 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008845 int htot = I915_READ(HTOTAL(cpu_transcoder));
8846 int hsync = I915_READ(HSYNC(cpu_transcoder));
8847 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8848 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008849 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008850
8851 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8852 if (!mode)
8853 return NULL;
8854
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008855 /*
8856 * Construct a pipe_config sufficient for getting the clock info
8857 * back out of crtc_clock_get.
8858 *
8859 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8860 * to use a real value here instead.
8861 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008862 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008863 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008864 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8865 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8866 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008867 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8868
Ville Syrjälä773ae032013-09-23 17:48:20 +03008869 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 mode->hdisplay = (htot & 0xffff) + 1;
8871 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8872 mode->hsync_start = (hsync & 0xffff) + 1;
8873 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8874 mode->vdisplay = (vtot & 0xffff) + 1;
8875 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8876 mode->vsync_start = (vsync & 0xffff) + 1;
8877 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8878
8879 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008880
8881 return mode;
8882}
8883
Jesse Barnes652c3932009-08-17 13:31:43 -07008884static void intel_decrease_pllclock(struct drm_crtc *crtc)
8885{
8886 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008887 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008889
Sonika Jindalbaff2962014-07-22 11:16:35 +05308890 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008891 return;
8892
8893 if (!dev_priv->lvds_downclock_avail)
8894 return;
8895
8896 /*
8897 * Since this is called by a timer, we should never get here in
8898 * the manual case.
8899 */
8900 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008901 int pipe = intel_crtc->pipe;
8902 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008903 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008904
Zhao Yakui44d98a62009-10-09 11:39:40 +08008905 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008906
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008907 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008908
Chris Wilson074b5e12012-05-02 12:07:06 +01008909 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008910 dpll |= DISPLAY_RATE_SELECT_FPA1;
8911 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008912 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008913 dpll = I915_READ(dpll_reg);
8914 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008915 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008916 }
8917
8918}
8919
Chris Wilsonf047e392012-07-21 12:31:41 +01008920void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008921{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008922 struct drm_i915_private *dev_priv = dev->dev_private;
8923
Chris Wilsonf62a0072014-02-21 17:55:39 +00008924 if (dev_priv->mm.busy)
8925 return;
8926
Paulo Zanoni43694d62014-03-07 20:08:08 -03008927 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008928 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008929 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008930}
8931
8932void intel_mark_idle(struct drm_device *dev)
8933{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008934 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008935 struct drm_crtc *crtc;
8936
Chris Wilsonf62a0072014-02-21 17:55:39 +00008937 if (!dev_priv->mm.busy)
8938 return;
8939
8940 dev_priv->mm.busy = false;
8941
Jani Nikulad330a952014-01-21 11:24:25 +02008942 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008943 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008944
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008945 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008946 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008947 continue;
8948
8949 intel_decrease_pllclock(crtc);
8950 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008951
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008952 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008953 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008954
8955out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008956 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008957}
8958
Jesse Barnes79e53942008-11-07 14:24:08 -08008959static void intel_crtc_destroy(struct drm_crtc *crtc)
8960{
8961 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008962 struct drm_device *dev = crtc->dev;
8963 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008964
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008965 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008966 work = intel_crtc->unpin_work;
8967 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008968 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008969
8970 if (work) {
8971 cancel_work_sync(&work->work);
8972 kfree(work);
8973 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008974
8975 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008976
Jesse Barnes79e53942008-11-07 14:24:08 -08008977 kfree(intel_crtc);
8978}
8979
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008980static void intel_unpin_work_fn(struct work_struct *__work)
8981{
8982 struct intel_unpin_work *work =
8983 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008984 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008985 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008986
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008987 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008988 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008989 drm_gem_object_unreference(&work->pending_flip_obj->base);
8990 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008991
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008992 intel_update_fbc(dev);
8993 mutex_unlock(&dev->struct_mutex);
8994
Daniel Vetterf99d7062014-06-19 16:01:59 +02008995 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8996
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008997 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8998 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8999
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009000 kfree(work);
9001}
9002
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009003static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009004 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009005{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9007 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009008 unsigned long flags;
9009
9010 /* Ignore early vblank irqs */
9011 if (intel_crtc == NULL)
9012 return;
9013
Daniel Vetterf3260382014-09-15 14:55:23 +02009014 /*
9015 * This is called both by irq handlers and the reset code (to complete
9016 * lost pageflips) so needs the full irqsave spinlocks.
9017 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009018 spin_lock_irqsave(&dev->event_lock, flags);
9019 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009020
9021 /* Ensure we don't miss a work->pending update ... */
9022 smp_rmb();
9023
9024 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009025 spin_unlock_irqrestore(&dev->event_lock, flags);
9026 return;
9027 }
9028
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009029 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009030
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009031 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009032}
9033
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009034void intel_finish_page_flip(struct drm_device *dev, int pipe)
9035{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009036 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009037 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9038
Mario Kleiner49b14a52010-12-09 07:00:07 +01009039 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009040}
9041
9042void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9043{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009044 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009045 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9046
Mario Kleiner49b14a52010-12-09 07:00:07 +01009047 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009048}
9049
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009050/* Is 'a' after or equal to 'b'? */
9051static bool g4x_flip_count_after_eq(u32 a, u32 b)
9052{
9053 return !((a - b) & 0x80000000);
9054}
9055
9056static bool page_flip_finished(struct intel_crtc *crtc)
9057{
9058 struct drm_device *dev = crtc->base.dev;
9059 struct drm_i915_private *dev_priv = dev->dev_private;
9060
9061 /*
9062 * The relevant registers doen't exist on pre-ctg.
9063 * As the flip done interrupt doesn't trigger for mmio
9064 * flips on gmch platforms, a flip count check isn't
9065 * really needed there. But since ctg has the registers,
9066 * include it in the check anyway.
9067 */
9068 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9069 return true;
9070
9071 /*
9072 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9073 * used the same base address. In that case the mmio flip might
9074 * have completed, but the CS hasn't even executed the flip yet.
9075 *
9076 * A flip count check isn't enough as the CS might have updated
9077 * the base address just after start of vblank, but before we
9078 * managed to process the interrupt. This means we'd complete the
9079 * CS flip too soon.
9080 *
9081 * Combining both checks should get us a good enough result. It may
9082 * still happen that the CS flip has been executed, but has not
9083 * yet actually completed. But in case the base address is the same
9084 * anyway, we don't really care.
9085 */
9086 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9087 crtc->unpin_work->gtt_offset &&
9088 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9089 crtc->unpin_work->flip_count);
9090}
9091
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009092void intel_prepare_page_flip(struct drm_device *dev, int plane)
9093{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009094 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009095 struct intel_crtc *intel_crtc =
9096 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9097 unsigned long flags;
9098
Daniel Vetterf3260382014-09-15 14:55:23 +02009099
9100 /*
9101 * This is called both by irq handlers and the reset code (to complete
9102 * lost pageflips) so needs the full irqsave spinlocks.
9103 *
9104 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009105 * generate a page-flip completion irq, i.e. every modeset
9106 * is also accompanied by a spurious intel_prepare_page_flip().
9107 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009108 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009109 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009110 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009111 spin_unlock_irqrestore(&dev->event_lock, flags);
9112}
9113
Robin Schroereba905b2014-05-18 02:24:50 +02009114static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009115{
9116 /* Ensure that the work item is consistent when activating it ... */
9117 smp_wmb();
9118 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9119 /* and that it is marked active as soon as the irq could fire. */
9120 smp_wmb();
9121}
9122
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009123static int intel_gen2_queue_flip(struct drm_device *dev,
9124 struct drm_crtc *crtc,
9125 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009126 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009127 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009128 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009129{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009131 u32 flip_mask;
9132 int ret;
9133
Daniel Vetter6d90c952012-04-26 23:28:05 +02009134 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009135 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009136 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009137
9138 /* Can't queue multiple flips, so wait for the previous
9139 * one to finish before executing the next.
9140 */
9141 if (intel_crtc->plane)
9142 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9143 else
9144 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009145 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9146 intel_ring_emit(ring, MI_NOOP);
9147 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9148 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9149 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009150 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009151 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009152
9153 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009154 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009155 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009156}
9157
9158static int intel_gen3_queue_flip(struct drm_device *dev,
9159 struct drm_crtc *crtc,
9160 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009161 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009162 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009163 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009164{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009166 u32 flip_mask;
9167 int ret;
9168
Daniel Vetter6d90c952012-04-26 23:28:05 +02009169 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009170 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009171 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009172
9173 if (intel_crtc->plane)
9174 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9175 else
9176 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009177 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9178 intel_ring_emit(ring, MI_NOOP);
9179 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9180 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9181 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009182 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009183 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009184
Chris Wilsone7d841c2012-12-03 11:36:30 +00009185 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009186 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009187 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009188}
9189
9190static int intel_gen4_queue_flip(struct drm_device *dev,
9191 struct drm_crtc *crtc,
9192 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009193 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009194 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009195 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009196{
9197 struct drm_i915_private *dev_priv = dev->dev_private;
9198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9199 uint32_t pf, pipesrc;
9200 int ret;
9201
Daniel Vetter6d90c952012-04-26 23:28:05 +02009202 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009203 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009204 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009205
9206 /* i965+ uses the linear or tiled offsets from the
9207 * Display Registers (which do not change across a page-flip)
9208 * so we need only reprogram the base address.
9209 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009210 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9211 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9212 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009213 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009214 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009215
9216 /* XXX Enabling the panel-fitter across page-flip is so far
9217 * untested on non-native modes, so ignore it for now.
9218 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9219 */
9220 pf = 0;
9221 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009222 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009223
9224 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009225 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009226 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009227}
9228
9229static int intel_gen6_queue_flip(struct drm_device *dev,
9230 struct drm_crtc *crtc,
9231 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009232 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009233 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009234 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009235{
9236 struct drm_i915_private *dev_priv = dev->dev_private;
9237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9238 uint32_t pf, pipesrc;
9239 int ret;
9240
Daniel Vetter6d90c952012-04-26 23:28:05 +02009241 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009242 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009243 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009244
Daniel Vetter6d90c952012-04-26 23:28:05 +02009245 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9246 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9247 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009248 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009249
Chris Wilson99d9acd2012-04-17 20:37:00 +01009250 /* Contrary to the suggestions in the documentation,
9251 * "Enable Panel Fitter" does not seem to be required when page
9252 * flipping with a non-native mode, and worse causes a normal
9253 * modeset to fail.
9254 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9255 */
9256 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009257 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009258 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009259
9260 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009261 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009262 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009263}
9264
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009265static int intel_gen7_queue_flip(struct drm_device *dev,
9266 struct drm_crtc *crtc,
9267 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009268 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009269 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009270 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009271{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009273 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009274 int len, ret;
9275
Robin Schroereba905b2014-05-18 02:24:50 +02009276 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009277 case PLANE_A:
9278 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9279 break;
9280 case PLANE_B:
9281 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9282 break;
9283 case PLANE_C:
9284 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9285 break;
9286 default:
9287 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009288 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009289 }
9290
Chris Wilsonffe74d72013-08-26 20:58:12 +01009291 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009292 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009293 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009294 /*
9295 * On Gen 8, SRM is now taking an extra dword to accommodate
9296 * 48bits addresses, and we need a NOOP for the batch size to
9297 * stay even.
9298 */
9299 if (IS_GEN8(dev))
9300 len += 2;
9301 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009302
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009303 /*
9304 * BSpec MI_DISPLAY_FLIP for IVB:
9305 * "The full packet must be contained within the same cache line."
9306 *
9307 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9308 * cacheline, if we ever start emitting more commands before
9309 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9310 * then do the cacheline alignment, and finally emit the
9311 * MI_DISPLAY_FLIP.
9312 */
9313 ret = intel_ring_cacheline_align(ring);
9314 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009315 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009316
Chris Wilsonffe74d72013-08-26 20:58:12 +01009317 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009318 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009319 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009320
Chris Wilsonffe74d72013-08-26 20:58:12 +01009321 /* Unmask the flip-done completion message. Note that the bspec says that
9322 * we should do this for both the BCS and RCS, and that we must not unmask
9323 * more than one flip event at any time (or ensure that one flip message
9324 * can be sent by waiting for flip-done prior to queueing new flips).
9325 * Experimentation says that BCS works despite DERRMR masking all
9326 * flip-done completion events and that unmasking all planes at once
9327 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9328 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9329 */
9330 if (ring->id == RCS) {
9331 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9332 intel_ring_emit(ring, DERRMR);
9333 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9334 DERRMR_PIPEB_PRI_FLIP_DONE |
9335 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009336 if (IS_GEN8(dev))
9337 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9338 MI_SRM_LRM_GLOBAL_GTT);
9339 else
9340 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9341 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009342 intel_ring_emit(ring, DERRMR);
9343 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009344 if (IS_GEN8(dev)) {
9345 intel_ring_emit(ring, 0);
9346 intel_ring_emit(ring, MI_NOOP);
9347 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009348 }
9349
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009350 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009351 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009352 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009353 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009354
9355 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009356 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009357 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009358}
9359
Sourab Gupta84c33a62014-06-02 16:47:17 +05309360static bool use_mmio_flip(struct intel_engine_cs *ring,
9361 struct drm_i915_gem_object *obj)
9362{
9363 /*
9364 * This is not being used for older platforms, because
9365 * non-availability of flip done interrupt forces us to use
9366 * CS flips. Older platforms derive flip done using some clever
9367 * tricks involving the flip_pending status bits and vblank irqs.
9368 * So using MMIO flips there would disrupt this mechanism.
9369 */
9370
Chris Wilson8e09bf82014-07-08 10:40:30 +01009371 if (ring == NULL)
9372 return true;
9373
Sourab Gupta84c33a62014-06-02 16:47:17 +05309374 if (INTEL_INFO(ring->dev)->gen < 5)
9375 return false;
9376
9377 if (i915.use_mmio_flip < 0)
9378 return false;
9379 else if (i915.use_mmio_flip > 0)
9380 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009381 else if (i915.enable_execlists)
9382 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309383 else
9384 return ring != obj->ring;
9385}
9386
9387static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9388{
9389 struct drm_device *dev = intel_crtc->base.dev;
9390 struct drm_i915_private *dev_priv = dev->dev_private;
9391 struct intel_framebuffer *intel_fb =
9392 to_intel_framebuffer(intel_crtc->base.primary->fb);
9393 struct drm_i915_gem_object *obj = intel_fb->obj;
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009394 bool atomic_update;
9395 u32 start_vbl_count;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309396 u32 dspcntr;
9397 u32 reg;
9398
9399 intel_mark_page_flip_active(intel_crtc);
9400
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009401 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9402
Sourab Gupta84c33a62014-06-02 16:47:17 +05309403 reg = DSPCNTR(intel_crtc->plane);
9404 dspcntr = I915_READ(reg);
9405
Damien Lespiauc5d97472014-10-25 00:11:11 +01009406 if (obj->tiling_mode != I915_TILING_NONE)
9407 dspcntr |= DISPPLANE_TILED;
9408 else
9409 dspcntr &= ~DISPPLANE_TILED;
9410
Sourab Gupta84c33a62014-06-02 16:47:17 +05309411 I915_WRITE(reg, dspcntr);
9412
9413 I915_WRITE(DSPSURF(intel_crtc->plane),
9414 intel_crtc->unpin_work->gtt_offset);
9415 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009416
9417 if (atomic_update)
9418 intel_pipe_update_end(intel_crtc, start_vbl_count);
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009419}
9420
9421static void intel_mmio_flip_work_func(struct work_struct *work)
9422{
9423 struct intel_crtc *intel_crtc =
9424 container_of(work, struct intel_crtc, mmio_flip.work);
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009425 struct intel_engine_cs *ring;
9426 uint32_t seqno;
9427
9428 seqno = intel_crtc->mmio_flip.seqno;
9429 ring = intel_crtc->mmio_flip.ring;
9430
9431 if (seqno)
9432 WARN_ON(__i915_wait_seqno(ring, seqno,
9433 intel_crtc->reset_counter,
9434 false, NULL, NULL) != 0);
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009435
9436 intel_do_mmio_flip(intel_crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309437}
9438
Sourab Gupta84c33a62014-06-02 16:47:17 +05309439static int intel_queue_mmio_flip(struct drm_device *dev,
9440 struct drm_crtc *crtc,
9441 struct drm_framebuffer *fb,
9442 struct drm_i915_gem_object *obj,
9443 struct intel_engine_cs *ring,
9444 uint32_t flags)
9445{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309446 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309447
Sourab Gupta84c33a62014-06-02 16:47:17 +05309448 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009449 intel_crtc->mmio_flip.ring = obj->ring;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309450
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009451 schedule_work(&intel_crtc->mmio_flip.work);
9452
Sourab Gupta84c33a62014-06-02 16:47:17 +05309453 return 0;
9454}
9455
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009456static int intel_default_queue_flip(struct drm_device *dev,
9457 struct drm_crtc *crtc,
9458 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009459 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009460 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009461 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009462{
9463 return -ENODEV;
9464}
9465
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009466static bool __intel_pageflip_stall_check(struct drm_device *dev,
9467 struct drm_crtc *crtc)
9468{
9469 struct drm_i915_private *dev_priv = dev->dev_private;
9470 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9471 struct intel_unpin_work *work = intel_crtc->unpin_work;
9472 u32 addr;
9473
9474 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9475 return true;
9476
9477 if (!work->enable_stall_check)
9478 return false;
9479
9480 if (work->flip_ready_vblank == 0) {
9481 if (work->flip_queued_ring &&
9482 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9483 work->flip_queued_seqno))
9484 return false;
9485
9486 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9487 }
9488
9489 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9490 return false;
9491
9492 /* Potential stall - if we see that the flip has happened,
9493 * assume a missed interrupt. */
9494 if (INTEL_INFO(dev)->gen >= 4)
9495 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9496 else
9497 addr = I915_READ(DSPADDR(intel_crtc->plane));
9498
9499 /* There is a potential issue here with a false positive after a flip
9500 * to the same address. We could address this by checking for a
9501 * non-incrementing frame counter.
9502 */
9503 return addr == work->gtt_offset;
9504}
9505
9506void intel_check_page_flip(struct drm_device *dev, int pipe)
9507{
9508 struct drm_i915_private *dev_priv = dev->dev_private;
9509 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9510 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009511
9512 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009513
9514 if (crtc == NULL)
9515 return;
9516
Daniel Vetterf3260382014-09-15 14:55:23 +02009517 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009518 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9519 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9520 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9521 page_flip_completed(intel_crtc);
9522 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009523 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009524}
9525
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009526static int intel_crtc_page_flip(struct drm_crtc *crtc,
9527 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009528 struct drm_pending_vblank_event *event,
9529 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009530{
9531 struct drm_device *dev = crtc->dev;
9532 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009533 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009534 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009535 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009536 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009537 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009538 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009539 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009540
Matt Roper2ff8fde2014-07-08 07:50:07 -07009541 /*
9542 * drm_mode_page_flip_ioctl() should already catch this, but double
9543 * check to be safe. In the future we may enable pageflipping from
9544 * a disabled primary plane.
9545 */
9546 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9547 return -EBUSY;
9548
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009549 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009550 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009551 return -EINVAL;
9552
9553 /*
9554 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9555 * Note that pitch changes could also affect these register.
9556 */
9557 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009558 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9559 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009560 return -EINVAL;
9561
Chris Wilsonf900db42014-02-20 09:26:13 +00009562 if (i915_terminally_wedged(&dev_priv->gpu_error))
9563 goto out_hang;
9564
Daniel Vetterb14c5672013-09-19 12:18:32 +02009565 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009566 if (work == NULL)
9567 return -ENOMEM;
9568
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009569 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009570 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009571 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009572 INIT_WORK(&work->work, intel_unpin_work_fn);
9573
Daniel Vetter87b6b102014-05-15 15:33:46 +02009574 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009575 if (ret)
9576 goto free_work;
9577
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009578 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009579 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009580 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009581 /* Before declaring the flip queue wedged, check if
9582 * the hardware completed the operation behind our backs.
9583 */
9584 if (__intel_pageflip_stall_check(dev, crtc)) {
9585 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9586 page_flip_completed(intel_crtc);
9587 } else {
9588 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009589 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009590
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009591 drm_crtc_vblank_put(crtc);
9592 kfree(work);
9593 return -EBUSY;
9594 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009595 }
9596 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009597 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009598
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009599 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9600 flush_workqueue(dev_priv->wq);
9601
Chris Wilson79158102012-05-23 11:13:58 +01009602 ret = i915_mutex_lock_interruptible(dev);
9603 if (ret)
9604 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009605
Jesse Barnes75dfca82010-02-10 15:09:44 -08009606 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009607 drm_gem_object_reference(&work->old_fb_obj->base);
9608 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009609
Matt Roperf4510a22014-04-01 15:22:40 -07009610 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009611
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009612 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009613
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009614 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009615 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009616
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009617 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009618 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009619
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009620 if (IS_VALLEYVIEW(dev)) {
9621 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009622 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9623 /* vlv: DISPLAY_FLIP fails to change tiling */
9624 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009625 } else if (IS_IVYBRIDGE(dev)) {
9626 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009627 } else if (INTEL_INFO(dev)->gen >= 7) {
9628 ring = obj->ring;
9629 if (ring == NULL || ring->id != RCS)
9630 ring = &dev_priv->ring[BCS];
9631 } else {
9632 ring = &dev_priv->ring[RCS];
9633 }
9634
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009635 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009636 if (ret)
9637 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009638
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009639 work->gtt_offset =
9640 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9641
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009642 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309643 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9644 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009645 if (ret)
9646 goto cleanup_unpin;
9647
9648 work->flip_queued_seqno = obj->last_write_seqno;
9649 work->flip_queued_ring = obj->ring;
9650 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309651 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009652 page_flip_flags);
9653 if (ret)
9654 goto cleanup_unpin;
9655
9656 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9657 work->flip_queued_ring = ring;
9658 }
9659
9660 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9661 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009662
Daniel Vettera071fa02014-06-18 23:28:09 +02009663 i915_gem_track_fb(work->old_fb_obj, obj,
9664 INTEL_FRONTBUFFER_PRIMARY(pipe));
9665
Chris Wilson7782de32011-07-08 12:22:41 +01009666 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009667 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009668 mutex_unlock(&dev->struct_mutex);
9669
Jesse Barnese5510fa2010-07-01 16:48:37 -07009670 trace_i915_flip_request(intel_crtc->plane, obj);
9671
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009672 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009673
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009674cleanup_unpin:
9675 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009676cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009677 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009678 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009679 drm_gem_object_unreference(&work->old_fb_obj->base);
9680 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009681 mutex_unlock(&dev->struct_mutex);
9682
Chris Wilson79158102012-05-23 11:13:58 +01009683cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009684 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009685 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009686 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009687
Daniel Vetter87b6b102014-05-15 15:33:46 +02009688 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009689free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009690 kfree(work);
9691
Chris Wilsonf900db42014-02-20 09:26:13 +00009692 if (ret == -EIO) {
9693out_hang:
9694 intel_crtc_wait_for_pending_flips(crtc);
9695 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009696 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009697 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009698 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009699 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009700 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009701 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009702 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009703}
9704
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009705static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009706 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9707 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009708};
9709
Daniel Vetter9a935852012-07-05 22:34:27 +02009710/**
9711 * intel_modeset_update_staged_output_state
9712 *
9713 * Updates the staged output configuration state, e.g. after we've read out the
9714 * current hw state.
9715 */
9716static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9717{
Ville Syrjälä76688512014-01-10 11:28:06 +02009718 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009719 struct intel_encoder *encoder;
9720 struct intel_connector *connector;
9721
9722 list_for_each_entry(connector, &dev->mode_config.connector_list,
9723 base.head) {
9724 connector->new_encoder =
9725 to_intel_encoder(connector->base.encoder);
9726 }
9727
Damien Lespiaub2784e12014-08-05 11:29:37 +01009728 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009729 encoder->new_crtc =
9730 to_intel_crtc(encoder->base.crtc);
9731 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009732
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009733 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009734 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009735
9736 if (crtc->new_enabled)
9737 crtc->new_config = &crtc->config;
9738 else
9739 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009740 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009741}
9742
9743/**
9744 * intel_modeset_commit_output_state
9745 *
9746 * This function copies the stage display pipe configuration to the real one.
9747 */
9748static void intel_modeset_commit_output_state(struct drm_device *dev)
9749{
Ville Syrjälä76688512014-01-10 11:28:06 +02009750 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009751 struct intel_encoder *encoder;
9752 struct intel_connector *connector;
9753
9754 list_for_each_entry(connector, &dev->mode_config.connector_list,
9755 base.head) {
9756 connector->base.encoder = &connector->new_encoder->base;
9757 }
9758
Damien Lespiaub2784e12014-08-05 11:29:37 +01009759 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009760 encoder->base.crtc = &encoder->new_crtc->base;
9761 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009762
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009763 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009764 crtc->base.enabled = crtc->new_enabled;
9765 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009766}
9767
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009768static void
Robin Schroereba905b2014-05-18 02:24:50 +02009769connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009770 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009771{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009772 int bpp = pipe_config->pipe_bpp;
9773
9774 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9775 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009776 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009777
9778 /* Don't use an invalid EDID bpc value */
9779 if (connector->base.display_info.bpc &&
9780 connector->base.display_info.bpc * 3 < bpp) {
9781 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9782 bpp, connector->base.display_info.bpc*3);
9783 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9784 }
9785
9786 /* Clamp bpp to 8 on screens without EDID 1.4 */
9787 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9788 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9789 bpp);
9790 pipe_config->pipe_bpp = 24;
9791 }
9792}
9793
9794static int
9795compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9796 struct drm_framebuffer *fb,
9797 struct intel_crtc_config *pipe_config)
9798{
9799 struct drm_device *dev = crtc->base.dev;
9800 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009801 int bpp;
9802
Daniel Vetterd42264b2013-03-28 16:38:08 +01009803 switch (fb->pixel_format) {
9804 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009805 bpp = 8*3; /* since we go through a colormap */
9806 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009807 case DRM_FORMAT_XRGB1555:
9808 case DRM_FORMAT_ARGB1555:
9809 /* checked in intel_framebuffer_init already */
9810 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9811 return -EINVAL;
9812 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009813 bpp = 6*3; /* min is 18bpp */
9814 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009815 case DRM_FORMAT_XBGR8888:
9816 case DRM_FORMAT_ABGR8888:
9817 /* checked in intel_framebuffer_init already */
9818 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9819 return -EINVAL;
9820 case DRM_FORMAT_XRGB8888:
9821 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009822 bpp = 8*3;
9823 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009824 case DRM_FORMAT_XRGB2101010:
9825 case DRM_FORMAT_ARGB2101010:
9826 case DRM_FORMAT_XBGR2101010:
9827 case DRM_FORMAT_ABGR2101010:
9828 /* checked in intel_framebuffer_init already */
9829 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009830 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009831 bpp = 10*3;
9832 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009833 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009834 default:
9835 DRM_DEBUG_KMS("unsupported depth\n");
9836 return -EINVAL;
9837 }
9838
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009839 pipe_config->pipe_bpp = bpp;
9840
9841 /* Clamp display bpp to EDID value */
9842 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009843 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009844 if (!connector->new_encoder ||
9845 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009846 continue;
9847
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009848 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009849 }
9850
9851 return bpp;
9852}
9853
Daniel Vetter644db712013-09-19 14:53:58 +02009854static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9855{
9856 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9857 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009858 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009859 mode->crtc_hdisplay, mode->crtc_hsync_start,
9860 mode->crtc_hsync_end, mode->crtc_htotal,
9861 mode->crtc_vdisplay, mode->crtc_vsync_start,
9862 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9863}
9864
Daniel Vetterc0b03412013-05-28 12:05:54 +02009865static void intel_dump_pipe_config(struct intel_crtc *crtc,
9866 struct intel_crtc_config *pipe_config,
9867 const char *context)
9868{
9869 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9870 context, pipe_name(crtc->pipe));
9871
9872 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9873 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9874 pipe_config->pipe_bpp, pipe_config->dither);
9875 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9876 pipe_config->has_pch_encoder,
9877 pipe_config->fdi_lanes,
9878 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9879 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9880 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009881 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9882 pipe_config->has_dp_encoder,
9883 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9884 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9885 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009886
9887 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9888 pipe_config->has_dp_encoder,
9889 pipe_config->dp_m2_n2.gmch_m,
9890 pipe_config->dp_m2_n2.gmch_n,
9891 pipe_config->dp_m2_n2.link_m,
9892 pipe_config->dp_m2_n2.link_n,
9893 pipe_config->dp_m2_n2.tu);
9894
Daniel Vetterc0b03412013-05-28 12:05:54 +02009895 DRM_DEBUG_KMS("requested mode:\n");
9896 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9897 DRM_DEBUG_KMS("adjusted mode:\n");
9898 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009899 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009900 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009901 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9902 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009903 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9904 pipe_config->gmch_pfit.control,
9905 pipe_config->gmch_pfit.pgm_ratios,
9906 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009907 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009908 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009909 pipe_config->pch_pfit.size,
9910 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009911 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009912 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009913}
9914
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009915static bool encoders_cloneable(const struct intel_encoder *a,
9916 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009917{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009918 /* masks could be asymmetric, so check both ways */
9919 return a == b || (a->cloneable & (1 << b->type) &&
9920 b->cloneable & (1 << a->type));
9921}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009922
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009923static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9924 struct intel_encoder *encoder)
9925{
9926 struct drm_device *dev = crtc->base.dev;
9927 struct intel_encoder *source_encoder;
9928
Damien Lespiaub2784e12014-08-05 11:29:37 +01009929 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009930 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009931 continue;
9932
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009933 if (!encoders_cloneable(encoder, source_encoder))
9934 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009935 }
9936
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009937 return true;
9938}
9939
9940static bool check_encoder_cloning(struct intel_crtc *crtc)
9941{
9942 struct drm_device *dev = crtc->base.dev;
9943 struct intel_encoder *encoder;
9944
Damien Lespiaub2784e12014-08-05 11:29:37 +01009945 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009946 if (encoder->new_crtc != crtc)
9947 continue;
9948
9949 if (!check_single_encoder_cloning(crtc, encoder))
9950 return false;
9951 }
9952
9953 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009954}
9955
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009956static struct intel_crtc_config *
9957intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009958 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009959 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009960{
9961 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009962 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009963 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009964 int plane_bpp, ret = -EINVAL;
9965 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009966
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009967 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009968 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9969 return ERR_PTR(-EINVAL);
9970 }
9971
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009972 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9973 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009974 return ERR_PTR(-ENOMEM);
9975
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009976 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9977 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009978
Daniel Vettere143a212013-07-04 12:01:15 +02009979 pipe_config->cpu_transcoder =
9980 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009981 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009982
Imre Deak2960bc92013-07-30 13:36:32 +03009983 /*
9984 * Sanitize sync polarity flags based on requested ones. If neither
9985 * positive or negative polarity is requested, treat this as meaning
9986 * negative polarity.
9987 */
9988 if (!(pipe_config->adjusted_mode.flags &
9989 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9990 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9991
9992 if (!(pipe_config->adjusted_mode.flags &
9993 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9994 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9995
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009996 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9997 * plane pixel format and any sink constraints into account. Returns the
9998 * source plane bpp so that dithering can be selected on mismatches
9999 * after encoders and crtc also have had their say. */
10000 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10001 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010002 if (plane_bpp < 0)
10003 goto fail;
10004
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010005 /*
10006 * Determine the real pipe dimensions. Note that stereo modes can
10007 * increase the actual pipe size due to the frame doubling and
10008 * insertion of additional space for blanks between the frame. This
10009 * is stored in the crtc timings. We use the requested mode to do this
10010 * computation to clearly distinguish it from the adjusted mode, which
10011 * can be changed by the connectors in the below retry loop.
10012 */
10013 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10014 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10015 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10016
Daniel Vettere29c22c2013-02-21 00:00:16 +010010017encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010018 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010019 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010020 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010021
Daniel Vetter135c81b2013-07-21 21:37:09 +020010022 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010023 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010024
Daniel Vetter7758a112012-07-08 19:40:39 +020010025 /* Pass our mode to the connectors and the CRTC to give them a chance to
10026 * adjust it according to limitations or connector properties, and also
10027 * a chance to reject the mode entirely.
10028 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010029 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010030
10031 if (&encoder->new_crtc->base != crtc)
10032 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010033
Daniel Vetterefea6e82013-07-21 21:36:59 +020010034 if (!(encoder->compute_config(encoder, pipe_config))) {
10035 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010036 goto fail;
10037 }
10038 }
10039
Daniel Vetterff9a6752013-06-01 17:16:21 +020010040 /* Set default port clock if not overwritten by the encoder. Needs to be
10041 * done afterwards in case the encoder adjusts the mode. */
10042 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010043 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10044 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010045
Daniel Vettera43f6e02013-06-07 23:10:32 +020010046 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010047 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010048 DRM_DEBUG_KMS("CRTC fixup failed\n");
10049 goto fail;
10050 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010051
10052 if (ret == RETRY) {
10053 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10054 ret = -EINVAL;
10055 goto fail;
10056 }
10057
10058 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10059 retry = false;
10060 goto encoder_retry;
10061 }
10062
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010063 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10064 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10065 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10066
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010067 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010068fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010069 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010070 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010071}
10072
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010073/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10074 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10075static void
10076intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10077 unsigned *prepare_pipes, unsigned *disable_pipes)
10078{
10079 struct intel_crtc *intel_crtc;
10080 struct drm_device *dev = crtc->dev;
10081 struct intel_encoder *encoder;
10082 struct intel_connector *connector;
10083 struct drm_crtc *tmp_crtc;
10084
10085 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10086
10087 /* Check which crtcs have changed outputs connected to them, these need
10088 * to be part of the prepare_pipes mask. We don't (yet) support global
10089 * modeset across multiple crtcs, so modeset_pipes will only have one
10090 * bit set at most. */
10091 list_for_each_entry(connector, &dev->mode_config.connector_list,
10092 base.head) {
10093 if (connector->base.encoder == &connector->new_encoder->base)
10094 continue;
10095
10096 if (connector->base.encoder) {
10097 tmp_crtc = connector->base.encoder->crtc;
10098
10099 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10100 }
10101
10102 if (connector->new_encoder)
10103 *prepare_pipes |=
10104 1 << connector->new_encoder->new_crtc->pipe;
10105 }
10106
Damien Lespiaub2784e12014-08-05 11:29:37 +010010107 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010108 if (encoder->base.crtc == &encoder->new_crtc->base)
10109 continue;
10110
10111 if (encoder->base.crtc) {
10112 tmp_crtc = encoder->base.crtc;
10113
10114 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10115 }
10116
10117 if (encoder->new_crtc)
10118 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10119 }
10120
Ville Syrjälä76688512014-01-10 11:28:06 +020010121 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010122 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010123 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010124 continue;
10125
Ville Syrjälä76688512014-01-10 11:28:06 +020010126 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010127 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010128 else
10129 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010130 }
10131
10132
10133 /* set_mode is also used to update properties on life display pipes. */
10134 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010135 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010136 *prepare_pipes |= 1 << intel_crtc->pipe;
10137
Daniel Vetterb6c51642013-04-12 18:48:43 +020010138 /*
10139 * For simplicity do a full modeset on any pipe where the output routing
10140 * changed. We could be more clever, but that would require us to be
10141 * more careful with calling the relevant encoder->mode_set functions.
10142 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010143 if (*prepare_pipes)
10144 *modeset_pipes = *prepare_pipes;
10145
10146 /* ... and mask these out. */
10147 *modeset_pipes &= ~(*disable_pipes);
10148 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010149
10150 /*
10151 * HACK: We don't (yet) fully support global modesets. intel_set_config
10152 * obies this rule, but the modeset restore mode of
10153 * intel_modeset_setup_hw_state does not.
10154 */
10155 *modeset_pipes &= 1 << intel_crtc->pipe;
10156 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010157
10158 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10159 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010160}
10161
Daniel Vetterea9d7582012-07-10 10:42:52 +020010162static bool intel_crtc_in_use(struct drm_crtc *crtc)
10163{
10164 struct drm_encoder *encoder;
10165 struct drm_device *dev = crtc->dev;
10166
10167 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10168 if (encoder->crtc == crtc)
10169 return true;
10170
10171 return false;
10172}
10173
10174static void
10175intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10176{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010177 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010178 struct intel_encoder *intel_encoder;
10179 struct intel_crtc *intel_crtc;
10180 struct drm_connector *connector;
10181
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010182 intel_shared_dpll_commit(dev_priv);
10183
Damien Lespiaub2784e12014-08-05 11:29:37 +010010184 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010185 if (!intel_encoder->base.crtc)
10186 continue;
10187
10188 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10189
10190 if (prepare_pipes & (1 << intel_crtc->pipe))
10191 intel_encoder->connectors_active = false;
10192 }
10193
10194 intel_modeset_commit_output_state(dev);
10195
Ville Syrjälä76688512014-01-10 11:28:06 +020010196 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010197 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010198 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010199 WARN_ON(intel_crtc->new_config &&
10200 intel_crtc->new_config != &intel_crtc->config);
10201 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010202 }
10203
10204 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10205 if (!connector->encoder || !connector->encoder->crtc)
10206 continue;
10207
10208 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10209
10210 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010211 struct drm_property *dpms_property =
10212 dev->mode_config.dpms_property;
10213
Daniel Vetterea9d7582012-07-10 10:42:52 +020010214 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010215 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010216 dpms_property,
10217 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010218
10219 intel_encoder = to_intel_encoder(connector->encoder);
10220 intel_encoder->connectors_active = true;
10221 }
10222 }
10223
10224}
10225
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010226static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010227{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010228 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010229
10230 if (clock1 == clock2)
10231 return true;
10232
10233 if (!clock1 || !clock2)
10234 return false;
10235
10236 diff = abs(clock1 - clock2);
10237
10238 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10239 return true;
10240
10241 return false;
10242}
10243
Daniel Vetter25c5b262012-07-08 22:08:04 +020010244#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10245 list_for_each_entry((intel_crtc), \
10246 &(dev)->mode_config.crtc_list, \
10247 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010248 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010249
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010250static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010251intel_pipe_config_compare(struct drm_device *dev,
10252 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010253 struct intel_crtc_config *pipe_config)
10254{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010255#define PIPE_CONF_CHECK_X(name) \
10256 if (current_config->name != pipe_config->name) { \
10257 DRM_ERROR("mismatch in " #name " " \
10258 "(expected 0x%08x, found 0x%08x)\n", \
10259 current_config->name, \
10260 pipe_config->name); \
10261 return false; \
10262 }
10263
Daniel Vetter08a24032013-04-19 11:25:34 +020010264#define PIPE_CONF_CHECK_I(name) \
10265 if (current_config->name != pipe_config->name) { \
10266 DRM_ERROR("mismatch in " #name " " \
10267 "(expected %i, found %i)\n", \
10268 current_config->name, \
10269 pipe_config->name); \
10270 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010271 }
10272
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010273/* This is required for BDW+ where there is only one set of registers for
10274 * switching between high and low RR.
10275 * This macro can be used whenever a comparison has to be made between one
10276 * hw state and multiple sw state variables.
10277 */
10278#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10279 if ((current_config->name != pipe_config->name) && \
10280 (current_config->alt_name != pipe_config->name)) { \
10281 DRM_ERROR("mismatch in " #name " " \
10282 "(expected %i or %i, found %i)\n", \
10283 current_config->name, \
10284 current_config->alt_name, \
10285 pipe_config->name); \
10286 return false; \
10287 }
10288
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010289#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10290 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010291 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010292 "(expected %i, found %i)\n", \
10293 current_config->name & (mask), \
10294 pipe_config->name & (mask)); \
10295 return false; \
10296 }
10297
Ville Syrjälä5e550652013-09-06 23:29:07 +030010298#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10299 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10300 DRM_ERROR("mismatch in " #name " " \
10301 "(expected %i, found %i)\n", \
10302 current_config->name, \
10303 pipe_config->name); \
10304 return false; \
10305 }
10306
Daniel Vetterbb760062013-06-06 14:55:52 +020010307#define PIPE_CONF_QUIRK(quirk) \
10308 ((current_config->quirks | pipe_config->quirks) & (quirk))
10309
Daniel Vettereccb1402013-05-22 00:50:22 +020010310 PIPE_CONF_CHECK_I(cpu_transcoder);
10311
Daniel Vetter08a24032013-04-19 11:25:34 +020010312 PIPE_CONF_CHECK_I(has_pch_encoder);
10313 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010314 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10315 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10316 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10317 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10318 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010319
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010320 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010321
10322 if (INTEL_INFO(dev)->gen < 8) {
10323 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10324 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10325 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10326 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10327 PIPE_CONF_CHECK_I(dp_m_n.tu);
10328
10329 if (current_config->has_drrs) {
10330 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10331 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10332 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10333 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10334 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10335 }
10336 } else {
10337 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10338 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10339 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10340 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10341 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10342 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010343
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010344 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10345 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10346 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10347 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10348 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10349 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10350
10351 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10357
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010358 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010359 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010360 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10361 IS_VALLEYVIEW(dev))
10362 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010363 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010364
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010365 PIPE_CONF_CHECK_I(has_audio);
10366
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010367 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10368 DRM_MODE_FLAG_INTERLACE);
10369
Daniel Vetterbb760062013-06-06 14:55:52 +020010370 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10371 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10372 DRM_MODE_FLAG_PHSYNC);
10373 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10374 DRM_MODE_FLAG_NHSYNC);
10375 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10376 DRM_MODE_FLAG_PVSYNC);
10377 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10378 DRM_MODE_FLAG_NVSYNC);
10379 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010380
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010381 PIPE_CONF_CHECK_I(pipe_src_w);
10382 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010383
Daniel Vetter99535992014-04-13 12:00:33 +020010384 /*
10385 * FIXME: BIOS likes to set up a cloned config with lvds+external
10386 * screen. Since we don't yet re-compute the pipe config when moving
10387 * just the lvds port away to another pipe the sw tracking won't match.
10388 *
10389 * Proper atomic modesets with recomputed global state will fix this.
10390 * Until then just don't check gmch state for inherited modes.
10391 */
10392 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10393 PIPE_CONF_CHECK_I(gmch_pfit.control);
10394 /* pfit ratios are autocomputed by the hw on gen4+ */
10395 if (INTEL_INFO(dev)->gen < 4)
10396 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10397 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10398 }
10399
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010400 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10401 if (current_config->pch_pfit.enabled) {
10402 PIPE_CONF_CHECK_I(pch_pfit.pos);
10403 PIPE_CONF_CHECK_I(pch_pfit.size);
10404 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010405
Jesse Barnese59150d2014-01-07 13:30:45 -080010406 /* BDW+ don't expose a synchronous way to read the state */
10407 if (IS_HASWELL(dev))
10408 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010409
Ville Syrjälä282740f2013-09-04 18:30:03 +030010410 PIPE_CONF_CHECK_I(double_wide);
10411
Daniel Vetter26804af2014-06-25 22:01:55 +030010412 PIPE_CONF_CHECK_X(ddi_pll_sel);
10413
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010414 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010415 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010416 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010417 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10418 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010419 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010420
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010421 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10422 PIPE_CONF_CHECK_I(pipe_bpp);
10423
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010424 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10425 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010426
Daniel Vetter66e985c2013-06-05 13:34:20 +020010427#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010428#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010429#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010430#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010431#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010432#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010433
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010434 return true;
10435}
10436
Damien Lespiau08db6652014-11-04 17:06:52 +000010437static void check_wm_state(struct drm_device *dev)
10438{
10439 struct drm_i915_private *dev_priv = dev->dev_private;
10440 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10441 struct intel_crtc *intel_crtc;
10442 int plane;
10443
10444 if (INTEL_INFO(dev)->gen < 9)
10445 return;
10446
10447 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10448 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10449
10450 for_each_intel_crtc(dev, intel_crtc) {
10451 struct skl_ddb_entry *hw_entry, *sw_entry;
10452 const enum pipe pipe = intel_crtc->pipe;
10453
10454 if (!intel_crtc->active)
10455 continue;
10456
10457 /* planes */
10458 for_each_plane(pipe, plane) {
10459 hw_entry = &hw_ddb.plane[pipe][plane];
10460 sw_entry = &sw_ddb->plane[pipe][plane];
10461
10462 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10463 continue;
10464
10465 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10466 "(expected (%u,%u), found (%u,%u))\n",
10467 pipe_name(pipe), plane + 1,
10468 sw_entry->start, sw_entry->end,
10469 hw_entry->start, hw_entry->end);
10470 }
10471
10472 /* cursor */
10473 hw_entry = &hw_ddb.cursor[pipe];
10474 sw_entry = &sw_ddb->cursor[pipe];
10475
10476 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10477 continue;
10478
10479 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10480 "(expected (%u,%u), found (%u,%u))\n",
10481 pipe_name(pipe),
10482 sw_entry->start, sw_entry->end,
10483 hw_entry->start, hw_entry->end);
10484 }
10485}
10486
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010487static void
10488check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010489{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010490 struct intel_connector *connector;
10491
10492 list_for_each_entry(connector, &dev->mode_config.connector_list,
10493 base.head) {
10494 /* This also checks the encoder/connector hw state with the
10495 * ->get_hw_state callbacks. */
10496 intel_connector_check_state(connector);
10497
10498 WARN(&connector->new_encoder->base != connector->base.encoder,
10499 "connector's staged encoder doesn't match current encoder\n");
10500 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010501}
10502
10503static void
10504check_encoder_state(struct drm_device *dev)
10505{
10506 struct intel_encoder *encoder;
10507 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010508
Damien Lespiaub2784e12014-08-05 11:29:37 +010010509 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010510 bool enabled = false;
10511 bool active = false;
10512 enum pipe pipe, tracked_pipe;
10513
10514 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10515 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010516 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010517
10518 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10519 "encoder's stage crtc doesn't match current crtc\n");
10520 WARN(encoder->connectors_active && !encoder->base.crtc,
10521 "encoder's active_connectors set, but no crtc\n");
10522
10523 list_for_each_entry(connector, &dev->mode_config.connector_list,
10524 base.head) {
10525 if (connector->base.encoder != &encoder->base)
10526 continue;
10527 enabled = true;
10528 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10529 active = true;
10530 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010531 /*
10532 * for MST connectors if we unplug the connector is gone
10533 * away but the encoder is still connected to a crtc
10534 * until a modeset happens in response to the hotplug.
10535 */
10536 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10537 continue;
10538
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010539 WARN(!!encoder->base.crtc != enabled,
10540 "encoder's enabled state mismatch "
10541 "(expected %i, found %i)\n",
10542 !!encoder->base.crtc, enabled);
10543 WARN(active && !encoder->base.crtc,
10544 "active encoder with no crtc\n");
10545
10546 WARN(encoder->connectors_active != active,
10547 "encoder's computed active state doesn't match tracked active state "
10548 "(expected %i, found %i)\n", active, encoder->connectors_active);
10549
10550 active = encoder->get_hw_state(encoder, &pipe);
10551 WARN(active != encoder->connectors_active,
10552 "encoder's hw state doesn't match sw tracking "
10553 "(expected %i, found %i)\n",
10554 encoder->connectors_active, active);
10555
10556 if (!encoder->base.crtc)
10557 continue;
10558
10559 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10560 WARN(active && pipe != tracked_pipe,
10561 "active encoder's pipe doesn't match"
10562 "(expected %i, found %i)\n",
10563 tracked_pipe, pipe);
10564
10565 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010566}
10567
10568static void
10569check_crtc_state(struct drm_device *dev)
10570{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010571 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010572 struct intel_crtc *crtc;
10573 struct intel_encoder *encoder;
10574 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010575
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010576 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010577 bool enabled = false;
10578 bool active = false;
10579
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010580 memset(&pipe_config, 0, sizeof(pipe_config));
10581
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010582 DRM_DEBUG_KMS("[CRTC:%d]\n",
10583 crtc->base.base.id);
10584
10585 WARN(crtc->active && !crtc->base.enabled,
10586 "active crtc, but not enabled in sw tracking\n");
10587
Damien Lespiaub2784e12014-08-05 11:29:37 +010010588 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010589 if (encoder->base.crtc != &crtc->base)
10590 continue;
10591 enabled = true;
10592 if (encoder->connectors_active)
10593 active = true;
10594 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010595
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010596 WARN(active != crtc->active,
10597 "crtc's computed active state doesn't match tracked active state "
10598 "(expected %i, found %i)\n", active, crtc->active);
10599 WARN(enabled != crtc->base.enabled,
10600 "crtc's computed enabled state doesn't match tracked enabled state "
10601 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10602
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010603 active = dev_priv->display.get_pipe_config(crtc,
10604 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010605
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010606 /* hw state is inconsistent with the pipe quirk */
10607 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10608 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010609 active = crtc->active;
10610
Damien Lespiaub2784e12014-08-05 11:29:37 +010010611 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010612 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010613 if (encoder->base.crtc != &crtc->base)
10614 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010615 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010616 encoder->get_config(encoder, &pipe_config);
10617 }
10618
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010619 WARN(crtc->active != active,
10620 "crtc active state doesn't match with hw state "
10621 "(expected %i, found %i)\n", crtc->active, active);
10622
Daniel Vetterc0b03412013-05-28 12:05:54 +020010623 if (active &&
10624 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10625 WARN(1, "pipe state doesn't match!\n");
10626 intel_dump_pipe_config(crtc, &pipe_config,
10627 "[hw state]");
10628 intel_dump_pipe_config(crtc, &crtc->config,
10629 "[sw state]");
10630 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010631 }
10632}
10633
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010634static void
10635check_shared_dpll_state(struct drm_device *dev)
10636{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010637 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010638 struct intel_crtc *crtc;
10639 struct intel_dpll_hw_state dpll_hw_state;
10640 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010641
10642 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10643 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10644 int enabled_crtcs = 0, active_crtcs = 0;
10645 bool active;
10646
10647 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10648
10649 DRM_DEBUG_KMS("%s\n", pll->name);
10650
10651 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10652
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010653 WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010654 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010655 pll->active, hweight32(pll->config.crtc_mask));
Daniel Vetter53589012013-06-05 13:34:16 +020010656 WARN(pll->active && !pll->on,
10657 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010658 WARN(pll->on && !pll->active,
10659 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010660 WARN(pll->on != active,
10661 "pll on state mismatch (expected %i, found %i)\n",
10662 pll->on, active);
10663
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010664 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010665 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10666 enabled_crtcs++;
10667 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10668 active_crtcs++;
10669 }
10670 WARN(pll->active != active_crtcs,
10671 "pll active crtcs mismatch (expected %i, found %i)\n",
10672 pll->active, active_crtcs);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010673 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010674 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010675 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010676
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010677 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010678 sizeof(dpll_hw_state)),
10679 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010680 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010681}
10682
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010683void
10684intel_modeset_check_state(struct drm_device *dev)
10685{
Damien Lespiau08db6652014-11-04 17:06:52 +000010686 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010687 check_connector_state(dev);
10688 check_encoder_state(dev);
10689 check_crtc_state(dev);
10690 check_shared_dpll_state(dev);
10691}
10692
Ville Syrjälä18442d02013-09-13 16:00:08 +030010693void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10694 int dotclock)
10695{
10696 /*
10697 * FDI already provided one idea for the dotclock.
10698 * Yell if the encoder disagrees.
10699 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010700 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010701 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010702 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010703}
10704
Ville Syrjälä80715b22014-05-15 20:23:23 +030010705static void update_scanline_offset(struct intel_crtc *crtc)
10706{
10707 struct drm_device *dev = crtc->base.dev;
10708
10709 /*
10710 * The scanline counter increments at the leading edge of hsync.
10711 *
10712 * On most platforms it starts counting from vtotal-1 on the
10713 * first active line. That means the scanline counter value is
10714 * always one less than what we would expect. Ie. just after
10715 * start of vblank, which also occurs at start of hsync (on the
10716 * last active line), the scanline counter will read vblank_start-1.
10717 *
10718 * On gen2 the scanline counter starts counting from 1 instead
10719 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10720 * to keep the value positive), instead of adding one.
10721 *
10722 * On HSW+ the behaviour of the scanline counter depends on the output
10723 * type. For DP ports it behaves like most other platforms, but on HDMI
10724 * there's an extra 1 line difference. So we need to add two instead of
10725 * one to the value.
10726 */
10727 if (IS_GEN2(dev)) {
10728 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10729 int vtotal;
10730
10731 vtotal = mode->crtc_vtotal;
10732 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10733 vtotal /= 2;
10734
10735 crtc->scanline_offset = vtotal - 1;
10736 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010737 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010738 crtc->scanline_offset = 2;
10739 } else
10740 crtc->scanline_offset = 1;
10741}
10742
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010743static struct intel_crtc_config *
10744intel_modeset_compute_config(struct drm_crtc *crtc,
10745 struct drm_display_mode *mode,
10746 struct drm_framebuffer *fb,
10747 unsigned *modeset_pipes,
10748 unsigned *prepare_pipes,
10749 unsigned *disable_pipes)
10750{
10751 struct intel_crtc_config *pipe_config = NULL;
10752
10753 intel_modeset_affected_pipes(crtc, modeset_pipes,
10754 prepare_pipes, disable_pipes);
10755
10756 if ((*modeset_pipes) == 0)
10757 goto out;
10758
10759 /*
10760 * Note this needs changes when we start tracking multiple modes
10761 * and crtcs. At that point we'll need to compute the whole config
10762 * (i.e. one pipe_config for each crtc) rather than just the one
10763 * for this crtc.
10764 */
10765 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10766 if (IS_ERR(pipe_config)) {
10767 goto out;
10768 }
10769 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10770 "[modeset]");
10771 to_intel_crtc(crtc)->new_config = pipe_config;
10772
10773out:
10774 return pipe_config;
10775}
10776
Daniel Vetterf30da182013-04-11 20:22:50 +020010777static int __intel_set_mode(struct drm_crtc *crtc,
10778 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010779 int x, int y, struct drm_framebuffer *fb,
10780 struct intel_crtc_config *pipe_config,
10781 unsigned modeset_pipes,
10782 unsigned prepare_pipes,
10783 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020010784{
10785 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010786 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010787 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010788 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010789 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010790
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010791 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010792 if (!saved_mode)
10793 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010794
Tim Gardner3ac18232012-12-07 07:54:26 -070010795 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010796
Jesse Barnes30a970c2013-11-04 13:48:12 -080010797 /*
10798 * See if the config requires any additional preparation, e.g.
10799 * to adjust global state with pipes off. We need to do this
10800 * here so we can get the modeset_pipe updated config for the new
10801 * mode set on this crtc. For other crtcs we need to use the
10802 * adjusted_mode bits in the crtc directly.
10803 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010804 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010805 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010806
Ville Syrjäläc164f832013-11-05 22:34:12 +020010807 /* may have added more to prepare_pipes than we should */
10808 prepare_pipes &= ~disable_pipes;
10809 }
10810
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010811 if (dev_priv->display.crtc_compute_clock) {
10812 unsigned clear_pipes = modeset_pipes | disable_pipes;
10813
10814 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10815 if (ret)
10816 goto done;
10817
10818 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10819 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10820 if (ret) {
10821 intel_shared_dpll_abort_config(dev_priv);
10822 goto done;
10823 }
10824 }
10825 }
10826
Daniel Vetter460da9162013-03-27 00:44:51 +010010827 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10828 intel_crtc_disable(&intel_crtc->base);
10829
Daniel Vetterea9d7582012-07-10 10:42:52 +020010830 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10831 if (intel_crtc->base.enabled)
10832 dev_priv->display.crtc_disable(&intel_crtc->base);
10833 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010834
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010835 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10836 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010837 *
10838 * Note we'll need to fix this up when we start tracking multiple
10839 * pipes; here we assume a single modeset_pipe and only track the
10840 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010841 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010842 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010843 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010844 /* mode_set/enable/disable functions rely on a correct pipe
10845 * config. */
10846 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010847 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010848
10849 /*
10850 * Calculate and store various constants which
10851 * are later needed by vblank and swap-completion
10852 * timestamping. They are derived from true hwmode.
10853 */
10854 drm_calc_timestamping_constants(crtc,
10855 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010856 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010857
Daniel Vetterea9d7582012-07-10 10:42:52 +020010858 /* Only after disabling all output pipelines that will be changed can we
10859 * update the the output configuration. */
10860 intel_modeset_update_state(dev, prepare_pipes);
10861
Ville Syrjälä50f6e502014-11-06 14:49:12 +020010862 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020010863
Daniel Vettera6778b32012-07-02 09:56:42 +020010864 /* Set up the DPLL and any encoders state that needs to adjust or depend
10865 * on the DPLL.
10866 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010867 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010868 struct drm_framebuffer *old_fb = crtc->primary->fb;
10869 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10870 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010871
10872 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000010873 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, NULL);
Daniel Vetter4c107942014-04-24 23:55:05 +020010874 if (ret != 0) {
10875 DRM_ERROR("pin & fence failed\n");
10876 mutex_unlock(&dev->struct_mutex);
10877 goto done;
10878 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010879 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010880 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010881 i915_gem_track_fb(old_obj, obj,
10882 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010883 mutex_unlock(&dev->struct_mutex);
10884
10885 crtc->primary->fb = fb;
10886 crtc->x = x;
10887 crtc->y = y;
Daniel Vettera6778b32012-07-02 09:56:42 +020010888 }
10889
10890 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010891 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10892 update_scanline_offset(intel_crtc);
10893
Daniel Vetter25c5b262012-07-08 22:08:04 +020010894 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010895 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010896
Daniel Vettera6778b32012-07-02 09:56:42 +020010897 /* FIXME: add subpixel order */
10898done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010899 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010900 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010901
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010902 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010903 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010904 return ret;
10905}
10906
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010907static int intel_set_mode_pipes(struct drm_crtc *crtc,
10908 struct drm_display_mode *mode,
10909 int x, int y, struct drm_framebuffer *fb,
10910 struct intel_crtc_config *pipe_config,
10911 unsigned modeset_pipes,
10912 unsigned prepare_pipes,
10913 unsigned disable_pipes)
10914{
10915 int ret;
10916
10917 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
10918 prepare_pipes, disable_pipes);
10919
10920 if (ret == 0)
10921 intel_modeset_check_state(crtc->dev);
10922
10923 return ret;
10924}
10925
Damien Lespiaue7457a92013-08-08 22:28:59 +010010926static int intel_set_mode(struct drm_crtc *crtc,
10927 struct drm_display_mode *mode,
10928 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010929{
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010930 struct intel_crtc_config *pipe_config;
10931 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020010932
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010933 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
10934 &modeset_pipes,
10935 &prepare_pipes,
10936 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020010937
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010938 if (IS_ERR(pipe_config))
10939 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020010940
Jesse Barnes7f27126e2014-11-05 14:26:06 -080010941 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
10942 modeset_pipes, prepare_pipes,
10943 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020010944}
10945
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010946void intel_crtc_restore_mode(struct drm_crtc *crtc)
10947{
Matt Roperf4510a22014-04-01 15:22:40 -070010948 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010949}
10950
Daniel Vetter25c5b262012-07-08 22:08:04 +020010951#undef for_each_intel_crtc_masked
10952
Daniel Vetterd9e55602012-07-04 22:16:09 +020010953static void intel_set_config_free(struct intel_set_config *config)
10954{
10955 if (!config)
10956 return;
10957
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010958 kfree(config->save_connector_encoders);
10959 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010960 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010961 kfree(config);
10962}
10963
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010964static int intel_set_config_save_state(struct drm_device *dev,
10965 struct intel_set_config *config)
10966{
Ville Syrjälä76688512014-01-10 11:28:06 +020010967 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010968 struct drm_encoder *encoder;
10969 struct drm_connector *connector;
10970 int count;
10971
Ville Syrjälä76688512014-01-10 11:28:06 +020010972 config->save_crtc_enabled =
10973 kcalloc(dev->mode_config.num_crtc,
10974 sizeof(bool), GFP_KERNEL);
10975 if (!config->save_crtc_enabled)
10976 return -ENOMEM;
10977
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010978 config->save_encoder_crtcs =
10979 kcalloc(dev->mode_config.num_encoder,
10980 sizeof(struct drm_crtc *), GFP_KERNEL);
10981 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010982 return -ENOMEM;
10983
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010984 config->save_connector_encoders =
10985 kcalloc(dev->mode_config.num_connector,
10986 sizeof(struct drm_encoder *), GFP_KERNEL);
10987 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010988 return -ENOMEM;
10989
10990 /* Copy data. Note that driver private data is not affected.
10991 * Should anything bad happen only the expected state is
10992 * restored, not the drivers personal bookkeeping.
10993 */
10994 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010995 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010996 config->save_crtc_enabled[count++] = crtc->enabled;
10997 }
10998
10999 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011000 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011001 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011002 }
11003
11004 count = 0;
11005 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011006 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011007 }
11008
11009 return 0;
11010}
11011
11012static void intel_set_config_restore_state(struct drm_device *dev,
11013 struct intel_set_config *config)
11014{
Ville Syrjälä76688512014-01-10 11:28:06 +020011015 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011016 struct intel_encoder *encoder;
11017 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011018 int count;
11019
11020 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011021 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011022 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011023
11024 if (crtc->new_enabled)
11025 crtc->new_config = &crtc->config;
11026 else
11027 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011028 }
11029
11030 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011031 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011032 encoder->new_crtc =
11033 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011034 }
11035
11036 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011037 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11038 connector->new_encoder =
11039 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011040 }
11041}
11042
Imre Deake3de42b2013-05-03 19:44:07 +020011043static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011044is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011045{
11046 int i;
11047
Chris Wilson2e57f472013-07-17 12:14:40 +010011048 if (set->num_connectors == 0)
11049 return false;
11050
11051 if (WARN_ON(set->connectors == NULL))
11052 return false;
11053
11054 for (i = 0; i < set->num_connectors; i++)
11055 if (set->connectors[i]->encoder &&
11056 set->connectors[i]->encoder->crtc == set->crtc &&
11057 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011058 return true;
11059
11060 return false;
11061}
11062
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011063static void
11064intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11065 struct intel_set_config *config)
11066{
11067
11068 /* We should be able to check here if the fb has the same properties
11069 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011070 if (is_crtc_connector_off(set)) {
11071 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011072 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011073 /*
11074 * If we have no fb, we can only flip as long as the crtc is
11075 * active, otherwise we need a full mode set. The crtc may
11076 * be active if we've only disabled the primary plane, or
11077 * in fastboot situations.
11078 */
Matt Roperf4510a22014-04-01 15:22:40 -070011079 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011080 struct intel_crtc *intel_crtc =
11081 to_intel_crtc(set->crtc);
11082
Matt Roper3b150f02014-05-29 08:06:53 -070011083 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011084 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11085 config->fb_changed = true;
11086 } else {
11087 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11088 config->mode_changed = true;
11089 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011090 } else if (set->fb == NULL) {
11091 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011092 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011093 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011094 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011095 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011096 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011097 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011098 }
11099
Daniel Vetter835c5872012-07-10 18:11:08 +020011100 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011101 config->fb_changed = true;
11102
11103 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11104 DRM_DEBUG_KMS("modes are different, full mode set\n");
11105 drm_mode_debug_printmodeline(&set->crtc->mode);
11106 drm_mode_debug_printmodeline(set->mode);
11107 config->mode_changed = true;
11108 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011109
11110 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11111 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011112}
11113
Daniel Vetter2e431052012-07-04 22:42:15 +020011114static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011115intel_modeset_stage_output_state(struct drm_device *dev,
11116 struct drm_mode_set *set,
11117 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011118{
Daniel Vetter9a935852012-07-05 22:34:27 +020011119 struct intel_connector *connector;
11120 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011121 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011122 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011123
Damien Lespiau9abdda72013-02-13 13:29:23 +000011124 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011125 * of connectors. For paranoia, double-check this. */
11126 WARN_ON(!set->fb && (set->num_connectors != 0));
11127 WARN_ON(set->fb && (set->num_connectors == 0));
11128
Daniel Vetter9a935852012-07-05 22:34:27 +020011129 list_for_each_entry(connector, &dev->mode_config.connector_list,
11130 base.head) {
11131 /* Otherwise traverse passed in connector list and get encoders
11132 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011133 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011134 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011135 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011136 break;
11137 }
11138 }
11139
Daniel Vetter9a935852012-07-05 22:34:27 +020011140 /* If we disable the crtc, disable all its connectors. Also, if
11141 * the connector is on the changing crtc but not on the new
11142 * connector list, disable it. */
11143 if ((!set->fb || ro == set->num_connectors) &&
11144 connector->base.encoder &&
11145 connector->base.encoder->crtc == set->crtc) {
11146 connector->new_encoder = NULL;
11147
11148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11149 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011150 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011151 }
11152
11153
11154 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011155 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011156 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011157 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011158 }
11159 /* connector->new_encoder is now updated for all connectors. */
11160
11161 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011162 list_for_each_entry(connector, &dev->mode_config.connector_list,
11163 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011164 struct drm_crtc *new_crtc;
11165
Daniel Vetter9a935852012-07-05 22:34:27 +020011166 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011167 continue;
11168
Daniel Vetter9a935852012-07-05 22:34:27 +020011169 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011170
11171 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011172 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011173 new_crtc = set->crtc;
11174 }
11175
11176 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011177 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11178 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011179 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011180 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011181 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011182
11183 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11184 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011185 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011186 new_crtc->base.id);
11187 }
11188
11189 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011190 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011191 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011192 list_for_each_entry(connector,
11193 &dev->mode_config.connector_list,
11194 base.head) {
11195 if (connector->new_encoder == encoder) {
11196 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011197 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011198 }
11199 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011200
11201 if (num_connectors == 0)
11202 encoder->new_crtc = NULL;
11203 else if (num_connectors > 1)
11204 return -EINVAL;
11205
Daniel Vetter9a935852012-07-05 22:34:27 +020011206 /* Only now check for crtc changes so we don't miss encoders
11207 * that will be disabled. */
11208 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011209 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011210 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011211 }
11212 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011213 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011214 list_for_each_entry(connector, &dev->mode_config.connector_list,
11215 base.head) {
11216 if (connector->new_encoder)
11217 if (connector->new_encoder != connector->encoder)
11218 connector->encoder = connector->new_encoder;
11219 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011220 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011221 crtc->new_enabled = false;
11222
Damien Lespiaub2784e12014-08-05 11:29:37 +010011223 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011224 if (encoder->new_crtc == crtc) {
11225 crtc->new_enabled = true;
11226 break;
11227 }
11228 }
11229
11230 if (crtc->new_enabled != crtc->base.enabled) {
11231 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11232 crtc->new_enabled ? "en" : "dis");
11233 config->mode_changed = true;
11234 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011235
11236 if (crtc->new_enabled)
11237 crtc->new_config = &crtc->config;
11238 else
11239 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011240 }
11241
Daniel Vetter2e431052012-07-04 22:42:15 +020011242 return 0;
11243}
11244
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011245static void disable_crtc_nofb(struct intel_crtc *crtc)
11246{
11247 struct drm_device *dev = crtc->base.dev;
11248 struct intel_encoder *encoder;
11249 struct intel_connector *connector;
11250
11251 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11252 pipe_name(crtc->pipe));
11253
11254 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11255 if (connector->new_encoder &&
11256 connector->new_encoder->new_crtc == crtc)
11257 connector->new_encoder = NULL;
11258 }
11259
Damien Lespiaub2784e12014-08-05 11:29:37 +010011260 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011261 if (encoder->new_crtc == crtc)
11262 encoder->new_crtc = NULL;
11263 }
11264
11265 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011266 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011267}
11268
Daniel Vetter2e431052012-07-04 22:42:15 +020011269static int intel_crtc_set_config(struct drm_mode_set *set)
11270{
11271 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011272 struct drm_mode_set save_set;
11273 struct intel_set_config *config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011274 struct intel_crtc_config *pipe_config;
11275 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011276 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011277
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011278 BUG_ON(!set);
11279 BUG_ON(!set->crtc);
11280 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011281
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011282 /* Enforce sane interface api - has been abused by the fb helper. */
11283 BUG_ON(!set->mode && set->fb);
11284 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011285
Daniel Vetter2e431052012-07-04 22:42:15 +020011286 if (set->fb) {
11287 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11288 set->crtc->base.id, set->fb->base.id,
11289 (int)set->num_connectors, set->x, set->y);
11290 } else {
11291 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011292 }
11293
11294 dev = set->crtc->dev;
11295
11296 ret = -ENOMEM;
11297 config = kzalloc(sizeof(*config), GFP_KERNEL);
11298 if (!config)
11299 goto out_config;
11300
11301 ret = intel_set_config_save_state(dev, config);
11302 if (ret)
11303 goto out_config;
11304
11305 save_set.crtc = set->crtc;
11306 save_set.mode = &set->crtc->mode;
11307 save_set.x = set->crtc->x;
11308 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011309 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011310
11311 /* Compute whether we need a full modeset, only an fb base update or no
11312 * change at all. In the future we might also check whether only the
11313 * mode changed, e.g. for LVDS where we only change the panel fitter in
11314 * such cases. */
11315 intel_set_config_compute_mode_changes(set, config);
11316
Daniel Vetter9a935852012-07-05 22:34:27 +020011317 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011318 if (ret)
11319 goto fail;
11320
Jesse Barnes50f52752014-11-07 13:11:00 -080011321 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11322 set->fb,
11323 &modeset_pipes,
11324 &prepare_pipes,
11325 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011326 if (IS_ERR(pipe_config)) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011327 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011328 } else if (pipe_config) {
11329 if (to_intel_crtc(set->crtc)->new_config->has_audio !=
11330 to_intel_crtc(set->crtc)->config.has_audio)
11331 config->mode_changed = true;
11332
11333 /* Force mode sets for any infoframe stuff */
11334 if (to_intel_crtc(set->crtc)->new_config->has_infoframe ||
11335 to_intel_crtc(set->crtc)->config.has_infoframe)
11336 config->mode_changed = true;
11337 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011338
11339 /* set_mode will free it in the mode_changed case */
11340 if (!config->mode_changed)
11341 kfree(pipe_config);
11342
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011343 intel_update_pipe_size(to_intel_crtc(set->crtc));
11344
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011345 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011346 ret = intel_set_mode_pipes(set->crtc, set->mode,
11347 set->x, set->y, set->fb, pipe_config,
11348 modeset_pipes, prepare_pipes,
11349 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011350 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011351 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11352
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011353 intel_crtc_wait_for_pending_flips(set->crtc);
11354
Daniel Vetter4f660f42012-07-02 09:47:37 +020011355 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011356 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011357
11358 /*
11359 * We need to make sure the primary plane is re-enabled if it
11360 * has previously been turned off.
11361 */
11362 if (!intel_crtc->primary_enabled && ret == 0) {
11363 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011364 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011365 }
11366
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011367 /*
11368 * In the fastboot case this may be our only check of the
11369 * state after boot. It would be better to only do it on
11370 * the first update, but we don't have a nice way of doing that
11371 * (and really, set_config isn't used much for high freq page
11372 * flipping, so increasing its cost here shouldn't be a big
11373 * deal).
11374 */
Jani Nikulad330a952014-01-21 11:24:25 +020011375 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011376 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011377 }
11378
Chris Wilson2d05eae2013-05-03 17:36:25 +010011379 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011380 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11381 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011382fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011383 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011384
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011385 /*
11386 * HACK: if the pipe was on, but we didn't have a framebuffer,
11387 * force the pipe off to avoid oopsing in the modeset code
11388 * due to fb==NULL. This should only happen during boot since
11389 * we don't yet reconstruct the FB from the hardware state.
11390 */
11391 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11392 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11393
Chris Wilson2d05eae2013-05-03 17:36:25 +010011394 /* Try to restore the config */
11395 if (config->mode_changed &&
11396 intel_set_mode(save_set.crtc, save_set.mode,
11397 save_set.x, save_set.y, save_set.fb))
11398 DRM_ERROR("failed to restore config after modeset failure\n");
11399 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011400
Daniel Vetterd9e55602012-07-04 22:16:09 +020011401out_config:
11402 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011403 return ret;
11404}
11405
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011406static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011407 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011408 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011409 .destroy = intel_crtc_destroy,
11410 .page_flip = intel_crtc_page_flip,
11411};
11412
Daniel Vetter53589012013-06-05 13:34:16 +020011413static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11414 struct intel_shared_dpll *pll,
11415 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011416{
Daniel Vetter53589012013-06-05 13:34:16 +020011417 uint32_t val;
11418
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011419 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011420 return false;
11421
Daniel Vetter53589012013-06-05 13:34:16 +020011422 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011423 hw_state->dpll = val;
11424 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11425 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011426
11427 return val & DPLL_VCO_ENABLE;
11428}
11429
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011430static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11431 struct intel_shared_dpll *pll)
11432{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011433 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11434 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011435}
11436
Daniel Vettere7b903d2013-06-05 13:34:14 +020011437static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11438 struct intel_shared_dpll *pll)
11439{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011440 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011441 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011442
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011443 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011444
11445 /* Wait for the clocks to stabilize. */
11446 POSTING_READ(PCH_DPLL(pll->id));
11447 udelay(150);
11448
11449 /* The pixel multiplier can only be updated once the
11450 * DPLL is enabled and the clocks are stable.
11451 *
11452 * So write it again.
11453 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011454 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011455 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011456 udelay(200);
11457}
11458
11459static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11460 struct intel_shared_dpll *pll)
11461{
11462 struct drm_device *dev = dev_priv->dev;
11463 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011464
11465 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011466 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011467 if (intel_crtc_to_shared_dpll(crtc) == pll)
11468 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11469 }
11470
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011471 I915_WRITE(PCH_DPLL(pll->id), 0);
11472 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011473 udelay(200);
11474}
11475
Daniel Vetter46edb022013-06-05 13:34:12 +020011476static char *ibx_pch_dpll_names[] = {
11477 "PCH DPLL A",
11478 "PCH DPLL B",
11479};
11480
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011481static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011482{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011483 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011484 int i;
11485
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011486 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011487
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011488 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011489 dev_priv->shared_dplls[i].id = i;
11490 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011491 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011492 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11493 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011494 dev_priv->shared_dplls[i].get_hw_state =
11495 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011496 }
11497}
11498
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011499static void intel_shared_dpll_init(struct drm_device *dev)
11500{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011501 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011502
Daniel Vetter9cd86932014-06-25 22:01:57 +030011503 if (HAS_DDI(dev))
11504 intel_ddi_pll_init(dev);
11505 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011506 ibx_pch_dpll_init(dev);
11507 else
11508 dev_priv->num_shared_dpll = 0;
11509
11510 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011511}
11512
Matt Roper465c1202014-05-29 08:06:54 -070011513static int
11514intel_primary_plane_disable(struct drm_plane *plane)
11515{
11516 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011517 struct intel_crtc *intel_crtc;
11518
11519 if (!plane->fb)
11520 return 0;
11521
11522 BUG_ON(!plane->crtc);
11523
11524 intel_crtc = to_intel_crtc(plane->crtc);
11525
11526 /*
11527 * Even though we checked plane->fb above, it's still possible that
11528 * the primary plane has been implicitly disabled because the crtc
11529 * coordinates given weren't visible, or because we detected
11530 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11531 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11532 * In either case, we need to unpin the FB and let the fb pointer get
11533 * updated, but otherwise we don't need to touch the hardware.
11534 */
11535 if (!intel_crtc->primary_enabled)
11536 goto disable_unpin;
11537
11538 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011539 intel_disable_primary_hw_plane(plane, plane->crtc);
11540
Matt Roper465c1202014-05-29 08:06:54 -070011541disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011542 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011543 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011544 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011545 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011546 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011547 plane->fb = NULL;
11548
11549 return 0;
11550}
11551
11552static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011553intel_check_primary_plane(struct drm_plane *plane,
11554 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011555{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011556 struct drm_crtc *crtc = state->crtc;
11557 struct drm_framebuffer *fb = state->fb;
11558 struct drm_rect *dest = &state->dst;
11559 struct drm_rect *src = &state->src;
11560 const struct drm_rect *clip = &state->clip;
11561
Gustavo Padovan3ead8bb2014-10-24 19:00:18 +010011562 return drm_plane_helper_check_update(plane, crtc, fb,
11563 src, dest, clip,
11564 DRM_PLANE_HELPER_NO_SCALING,
11565 DRM_PLANE_HELPER_NO_SCALING,
11566 false, true, &state->visible);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011567}
11568
11569static int
Gustavo Padovan14af2932014-10-24 14:51:31 +010011570intel_prepare_primary_plane(struct drm_plane *plane,
11571 struct intel_plane_state *state)
11572{
11573 struct drm_crtc *crtc = state->crtc;
11574 struct drm_framebuffer *fb = state->fb;
11575 struct drm_device *dev = crtc->dev;
11576 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11577 enum pipe pipe = intel_crtc->pipe;
11578 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11579 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11580 int ret;
11581
11582 intel_crtc_wait_for_pending_flips(crtc);
11583
11584 if (intel_crtc_has_pending_flip(crtc)) {
11585 DRM_ERROR("pipe is still busy with an old pageflip\n");
11586 return -EBUSY;
11587 }
11588
11589 if (old_obj != obj) {
11590 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000011591 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
Gustavo Padovan14af2932014-10-24 14:51:31 +010011592 if (ret == 0)
11593 i915_gem_track_fb(old_obj, obj,
11594 INTEL_FRONTBUFFER_PRIMARY(pipe));
11595 mutex_unlock(&dev->struct_mutex);
11596 if (ret != 0) {
11597 DRM_DEBUG_KMS("pin & fence failed\n");
11598 return ret;
11599 }
11600 }
11601
11602 return 0;
11603}
11604
11605static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011606intel_commit_primary_plane(struct drm_plane *plane,
11607 struct intel_plane_state *state)
11608{
11609 struct drm_crtc *crtc = state->crtc;
11610 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011611 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011612 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011613 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011614 enum pipe pipe = intel_crtc->pipe;
11615 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011616 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11617 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011618 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011619 struct drm_rect *src = &state->src;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011620
11621 crtc->primary->fb = fb;
11622 crtc->x = src->x1;
11623 crtc->y = src->y1;
11624
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011625 intel_plane->crtc_x = state->orig_dst.x1;
11626 intel_plane->crtc_y = state->orig_dst.y1;
11627 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11628 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11629 intel_plane->src_x = state->orig_src.x1;
11630 intel_plane->src_y = state->orig_src.y1;
11631 intel_plane->src_w = drm_rect_width(&state->orig_src);
11632 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011633 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011634
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011635 if (intel_crtc->active) {
11636 /*
11637 * FBC does not work on some platforms for rotated
11638 * planes, so disable it when rotation is not 0 and
11639 * update it when rotation is set back to 0.
11640 *
11641 * FIXME: This is redundant with the fbc update done in
11642 * the primary plane enable function except that that
11643 * one is done too late. We eventually need to unify
11644 * this.
11645 */
11646 if (intel_crtc->primary_enabled &&
11647 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11648 dev_priv->fbc.plane == intel_crtc->plane &&
11649 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11650 intel_disable_fbc(dev);
11651 }
11652
11653 if (state->visible) {
11654 bool was_enabled = intel_crtc->primary_enabled;
11655
11656 /* FIXME: kill this fastboot hack */
11657 intel_update_pipe_size(intel_crtc);
11658
11659 intel_crtc->primary_enabled = true;
11660
11661 dev_priv->display.update_primary_plane(crtc, plane->fb,
11662 crtc->x, crtc->y);
11663
11664 /*
11665 * BDW signals flip done immediately if the plane
11666 * is disabled, even if the plane enable is already
11667 * armed to occur at the next vblank :(
11668 */
11669 if (IS_BROADWELL(dev) && !was_enabled)
11670 intel_wait_for_vblank(dev, intel_crtc->pipe);
11671 } else {
11672 /*
11673 * If clipping results in a non-visible primary plane,
11674 * we'll disable the primary plane. Note that this is
11675 * a bit different than what happens if userspace
11676 * explicitly disables the plane by passing fb=0
11677 * because plane->fb still gets set and pinned.
11678 */
11679 intel_disable_primary_hw_plane(plane, crtc);
11680 }
11681
11682 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11683
11684 mutex_lock(&dev->struct_mutex);
11685 intel_update_fbc(dev);
11686 mutex_unlock(&dev->struct_mutex);
11687 }
11688
11689 if (old_fb && old_fb != fb) {
11690 if (intel_crtc->active)
11691 intel_wait_for_vblank(dev, intel_crtc->pipe);
11692
11693 mutex_lock(&dev->struct_mutex);
11694 intel_unpin_fb_obj(old_obj);
11695 mutex_unlock(&dev->struct_mutex);
11696 }
Matt Roper465c1202014-05-29 08:06:54 -070011697}
11698
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011699static int
11700intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11701 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11702 unsigned int crtc_w, unsigned int crtc_h,
11703 uint32_t src_x, uint32_t src_y,
11704 uint32_t src_w, uint32_t src_h)
11705{
11706 struct intel_plane_state state;
11707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11708 int ret;
11709
11710 state.crtc = crtc;
11711 state.fb = fb;
11712
11713 /* sample coordinates in 16.16 fixed point */
11714 state.src.x1 = src_x;
11715 state.src.x2 = src_x + src_w;
11716 state.src.y1 = src_y;
11717 state.src.y2 = src_y + src_h;
11718
11719 /* integer pixels */
11720 state.dst.x1 = crtc_x;
11721 state.dst.x2 = crtc_x + crtc_w;
11722 state.dst.y1 = crtc_y;
11723 state.dst.y2 = crtc_y + crtc_h;
11724
11725 state.clip.x1 = 0;
11726 state.clip.y1 = 0;
11727 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11728 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11729
11730 state.orig_src = state.src;
11731 state.orig_dst = state.dst;
11732
11733 ret = intel_check_primary_plane(plane, &state);
11734 if (ret)
11735 return ret;
11736
Gustavo Padovan14af2932014-10-24 14:51:31 +010011737 ret = intel_prepare_primary_plane(plane, &state);
11738 if (ret)
11739 return ret;
11740
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011741 intel_commit_primary_plane(plane, &state);
11742
11743 return 0;
11744}
11745
Matt Roper3d7d6512014-06-10 08:28:13 -070011746/* Common destruction function for both primary and cursor planes */
11747static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011748{
11749 struct intel_plane *intel_plane = to_intel_plane(plane);
11750 drm_plane_cleanup(plane);
11751 kfree(intel_plane);
11752}
11753
11754static const struct drm_plane_funcs intel_primary_plane_funcs = {
11755 .update_plane = intel_primary_plane_setplane,
11756 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011757 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011758 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011759};
11760
11761static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11762 int pipe)
11763{
11764 struct intel_plane *primary;
11765 const uint32_t *intel_primary_formats;
11766 int num_formats;
11767
11768 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11769 if (primary == NULL)
11770 return NULL;
11771
11772 primary->can_scale = false;
11773 primary->max_downscale = 1;
11774 primary->pipe = pipe;
11775 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011776 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011777 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11778 primary->plane = !pipe;
11779
11780 if (INTEL_INFO(dev)->gen <= 3) {
11781 intel_primary_formats = intel_primary_formats_gen2;
11782 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11783 } else {
11784 intel_primary_formats = intel_primary_formats_gen4;
11785 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11786 }
11787
11788 drm_universal_plane_init(dev, &primary->base, 0,
11789 &intel_primary_plane_funcs,
11790 intel_primary_formats, num_formats,
11791 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011792
11793 if (INTEL_INFO(dev)->gen >= 4) {
11794 if (!dev->mode_config.rotation_property)
11795 dev->mode_config.rotation_property =
11796 drm_mode_create_rotation_property(dev,
11797 BIT(DRM_ROTATE_0) |
11798 BIT(DRM_ROTATE_180));
11799 if (dev->mode_config.rotation_property)
11800 drm_object_attach_property(&primary->base.base,
11801 dev->mode_config.rotation_property,
11802 primary->rotation);
11803 }
11804
Matt Roper465c1202014-05-29 08:06:54 -070011805 return &primary->base;
11806}
11807
Matt Roper3d7d6512014-06-10 08:28:13 -070011808static int
11809intel_cursor_plane_disable(struct drm_plane *plane)
11810{
11811 if (!plane->fb)
11812 return 0;
11813
11814 BUG_ON(!plane->crtc);
11815
11816 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11817}
11818
11819static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011820intel_check_cursor_plane(struct drm_plane *plane,
11821 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011822{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011823 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011824 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011825 struct drm_framebuffer *fb = state->fb;
11826 struct drm_rect *dest = &state->dst;
11827 struct drm_rect *src = &state->src;
11828 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011829 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11830 int crtc_w, crtc_h;
11831 unsigned stride;
11832 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011833
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011834 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030011835 src, dest, clip,
11836 DRM_PLANE_HELPER_NO_SCALING,
11837 DRM_PLANE_HELPER_NO_SCALING,
11838 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011839 if (ret)
11840 return ret;
11841
11842
11843 /* if we want to turn off the cursor ignore width and height */
11844 if (!obj)
11845 return 0;
11846
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011847 /* Check for which cursor types we support */
11848 crtc_w = drm_rect_width(&state->orig_dst);
11849 crtc_h = drm_rect_height(&state->orig_dst);
11850 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11851 DRM_DEBUG("Cursor dimension not supported\n");
11852 return -EINVAL;
11853 }
11854
11855 stride = roundup_pow_of_two(crtc_w) * 4;
11856 if (obj->base.size < stride * crtc_h) {
11857 DRM_DEBUG_KMS("buffer is too small\n");
11858 return -ENOMEM;
11859 }
11860
Gustavo Padovane391ea82014-09-24 14:20:25 -030011861 if (fb == crtc->cursor->fb)
11862 return 0;
11863
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011864 /* we only need to pin inside GTT if cursor is non-phy */
11865 mutex_lock(&dev->struct_mutex);
11866 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11867 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11868 ret = -EINVAL;
11869 }
11870 mutex_unlock(&dev->struct_mutex);
11871
11872 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011873}
11874
11875static int
11876intel_commit_cursor_plane(struct drm_plane *plane,
11877 struct intel_plane_state *state)
11878{
11879 struct drm_crtc *crtc = state->crtc;
11880 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070011882 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper3d7d6512014-06-10 08:28:13 -070011883 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11884 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011885 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011886
Gustavo Padovan852e7872014-09-05 17:22:31 -030011887 crtc->cursor_x = state->orig_dst.x1;
11888 crtc->cursor_y = state->orig_dst.y1;
Sonika Jindala919db92014-10-23 07:41:33 -070011889
11890 intel_plane->crtc_x = state->orig_dst.x1;
11891 intel_plane->crtc_y = state->orig_dst.y1;
11892 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11893 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11894 intel_plane->src_x = state->orig_src.x1;
11895 intel_plane->src_y = state->orig_src.y1;
11896 intel_plane->src_w = drm_rect_width(&state->orig_src);
11897 intel_plane->src_h = drm_rect_height(&state->orig_src);
11898 intel_plane->obj = obj;
11899
Matt Roper3d7d6512014-06-10 08:28:13 -070011900 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011901 crtc_w = drm_rect_width(&state->orig_dst);
11902 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011903 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11904 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011905 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011906
11907 intel_frontbuffer_flip(crtc->dev,
11908 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11909
Matt Roper3d7d6512014-06-10 08:28:13 -070011910 return 0;
11911 }
11912}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011913
11914static int
11915intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11916 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11917 unsigned int crtc_w, unsigned int crtc_h,
11918 uint32_t src_x, uint32_t src_y,
11919 uint32_t src_w, uint32_t src_h)
11920{
11921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11922 struct intel_plane_state state;
11923 int ret;
11924
11925 state.crtc = crtc;
11926 state.fb = fb;
11927
11928 /* sample coordinates in 16.16 fixed point */
11929 state.src.x1 = src_x;
11930 state.src.x2 = src_x + src_w;
11931 state.src.y1 = src_y;
11932 state.src.y2 = src_y + src_h;
11933
11934 /* integer pixels */
11935 state.dst.x1 = crtc_x;
11936 state.dst.x2 = crtc_x + crtc_w;
11937 state.dst.y1 = crtc_y;
11938 state.dst.y2 = crtc_y + crtc_h;
11939
11940 state.clip.x1 = 0;
11941 state.clip.y1 = 0;
11942 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11943 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11944
11945 state.orig_src = state.src;
11946 state.orig_dst = state.dst;
11947
11948 ret = intel_check_cursor_plane(plane, &state);
11949 if (ret)
11950 return ret;
11951
11952 return intel_commit_cursor_plane(plane, &state);
11953}
11954
Matt Roper3d7d6512014-06-10 08:28:13 -070011955static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11956 .update_plane = intel_cursor_plane_update,
11957 .disable_plane = intel_cursor_plane_disable,
11958 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011959 .set_property = intel_plane_set_property,
Matt Roper3d7d6512014-06-10 08:28:13 -070011960};
11961
11962static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11963 int pipe)
11964{
11965 struct intel_plane *cursor;
11966
11967 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11968 if (cursor == NULL)
11969 return NULL;
11970
11971 cursor->can_scale = false;
11972 cursor->max_downscale = 1;
11973 cursor->pipe = pipe;
11974 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011975 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roper3d7d6512014-06-10 08:28:13 -070011976
11977 drm_universal_plane_init(dev, &cursor->base, 0,
11978 &intel_cursor_plane_funcs,
11979 intel_cursor_formats,
11980 ARRAY_SIZE(intel_cursor_formats),
11981 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011982
11983 if (INTEL_INFO(dev)->gen >= 4) {
11984 if (!dev->mode_config.rotation_property)
11985 dev->mode_config.rotation_property =
11986 drm_mode_create_rotation_property(dev,
11987 BIT(DRM_ROTATE_0) |
11988 BIT(DRM_ROTATE_180));
11989 if (dev->mode_config.rotation_property)
11990 drm_object_attach_property(&cursor->base.base,
11991 dev->mode_config.rotation_property,
11992 cursor->rotation);
11993 }
11994
Matt Roper3d7d6512014-06-10 08:28:13 -070011995 return &cursor->base;
11996}
11997
Hannes Ederb358d0a2008-12-18 21:18:47 +010011998static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011999{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012000 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012001 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012002 struct drm_plane *primary = NULL;
12003 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012004 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012005
Daniel Vetter955382f2013-09-19 14:05:45 +020012006 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012007 if (intel_crtc == NULL)
12008 return;
12009
Matt Roper465c1202014-05-29 08:06:54 -070012010 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012011 if (!primary)
12012 goto fail;
12013
12014 cursor = intel_cursor_plane_create(dev, pipe);
12015 if (!cursor)
12016 goto fail;
12017
Matt Roper465c1202014-05-29 08:06:54 -070012018 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012019 cursor, &intel_crtc_funcs);
12020 if (ret)
12021 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012022
12023 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012024 for (i = 0; i < 256; i++) {
12025 intel_crtc->lut_r[i] = i;
12026 intel_crtc->lut_g[i] = i;
12027 intel_crtc->lut_b[i] = i;
12028 }
12029
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012030 /*
12031 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012032 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012033 */
Jesse Barnes80824002009-09-10 15:28:06 -070012034 intel_crtc->pipe = pipe;
12035 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012036 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012037 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012038 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012039 }
12040
Chris Wilson4b0e3332014-05-30 16:35:26 +030012041 intel_crtc->cursor_base = ~0;
12042 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012043 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012044
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012045 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12046 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12047 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12048 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12049
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012050 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12051
Jesse Barnes79e53942008-11-07 14:24:08 -080012052 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012053
12054 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012055 return;
12056
12057fail:
12058 if (primary)
12059 drm_plane_cleanup(primary);
12060 if (cursor)
12061 drm_plane_cleanup(cursor);
12062 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012063}
12064
Jesse Barnes752aa882013-10-31 18:55:49 +020012065enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12066{
12067 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012068 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012069
Rob Clark51fd3712013-11-19 12:10:12 -050012070 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012071
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012072 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012073 return INVALID_PIPE;
12074
12075 return to_intel_crtc(encoder->crtc)->pipe;
12076}
12077
Carl Worth08d7b3d2009-04-29 14:43:54 -070012078int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012079 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012080{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012081 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012082 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012083 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012084
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012085 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12086 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012087
Rob Clark7707e652014-07-17 23:30:04 -040012088 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012089
Rob Clark7707e652014-07-17 23:30:04 -040012090 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012091 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012092 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012093 }
12094
Rob Clark7707e652014-07-17 23:30:04 -040012095 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012096 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012097
Daniel Vetterc05422d2009-08-11 16:05:30 +020012098 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012099}
12100
Daniel Vetter66a92782012-07-12 20:08:18 +020012101static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012102{
Daniel Vetter66a92782012-07-12 20:08:18 +020012103 struct drm_device *dev = encoder->base.dev;
12104 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012105 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012106 int entry = 0;
12107
Damien Lespiaub2784e12014-08-05 11:29:37 +010012108 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012109 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012110 index_mask |= (1 << entry);
12111
Jesse Barnes79e53942008-11-07 14:24:08 -080012112 entry++;
12113 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012114
Jesse Barnes79e53942008-11-07 14:24:08 -080012115 return index_mask;
12116}
12117
Chris Wilson4d302442010-12-14 19:21:29 +000012118static bool has_edp_a(struct drm_device *dev)
12119{
12120 struct drm_i915_private *dev_priv = dev->dev_private;
12121
12122 if (!IS_MOBILE(dev))
12123 return false;
12124
12125 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12126 return false;
12127
Damien Lespiaue3589902014-02-07 19:12:50 +000012128 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012129 return false;
12130
12131 return true;
12132}
12133
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012134const char *intel_output_name(int output)
12135{
12136 static const char *names[] = {
12137 [INTEL_OUTPUT_UNUSED] = "Unused",
12138 [INTEL_OUTPUT_ANALOG] = "Analog",
12139 [INTEL_OUTPUT_DVO] = "DVO",
12140 [INTEL_OUTPUT_SDVO] = "SDVO",
12141 [INTEL_OUTPUT_LVDS] = "LVDS",
12142 [INTEL_OUTPUT_TVOUT] = "TV",
12143 [INTEL_OUTPUT_HDMI] = "HDMI",
12144 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12145 [INTEL_OUTPUT_EDP] = "eDP",
12146 [INTEL_OUTPUT_DSI] = "DSI",
12147 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12148 };
12149
12150 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12151 return "Invalid";
12152
12153 return names[output];
12154}
12155
Jesse Barnes84b4e042014-06-25 08:24:29 -070012156static bool intel_crt_present(struct drm_device *dev)
12157{
12158 struct drm_i915_private *dev_priv = dev->dev_private;
12159
Damien Lespiau884497e2013-12-03 13:56:23 +000012160 if (INTEL_INFO(dev)->gen >= 9)
12161 return false;
12162
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012163 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012164 return false;
12165
12166 if (IS_CHERRYVIEW(dev))
12167 return false;
12168
12169 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12170 return false;
12171
12172 return true;
12173}
12174
Jesse Barnes79e53942008-11-07 14:24:08 -080012175static void intel_setup_outputs(struct drm_device *dev)
12176{
Eric Anholt725e30a2009-01-22 13:01:02 -080012177 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012178 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012179 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012180
Daniel Vetterc9093352013-06-06 22:22:47 +020012181 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012182
Jesse Barnes84b4e042014-06-25 08:24:29 -070012183 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012184 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012185
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012186 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012187 int found;
12188
12189 /* Haswell uses DDI functions to detect digital outputs */
12190 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12191 /* DDI A only supports eDP */
12192 if (found)
12193 intel_ddi_init(dev, PORT_A);
12194
12195 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12196 * register */
12197 found = I915_READ(SFUSE_STRAP);
12198
12199 if (found & SFUSE_STRAP_DDIB_DETECTED)
12200 intel_ddi_init(dev, PORT_B);
12201 if (found & SFUSE_STRAP_DDIC_DETECTED)
12202 intel_ddi_init(dev, PORT_C);
12203 if (found & SFUSE_STRAP_DDID_DETECTED)
12204 intel_ddi_init(dev, PORT_D);
12205 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012206 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012207 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012208
12209 if (has_edp_a(dev))
12210 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012211
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012212 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012213 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012214 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012215 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012216 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012217 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012218 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012219 }
12220
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012221 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012222 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012223
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012224 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012225 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012226
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012227 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012228 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012229
Daniel Vetter270b3042012-10-27 15:52:05 +020012230 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012231 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012232 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012233 /*
12234 * The DP_DETECTED bit is the latched state of the DDC
12235 * SDA pin at boot. However since eDP doesn't require DDC
12236 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12237 * eDP ports may have been muxed to an alternate function.
12238 * Thus we can't rely on the DP_DETECTED bit alone to detect
12239 * eDP ports. Consult the VBT as well as DP_DETECTED to
12240 * detect eDP ports.
12241 */
12242 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012243 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12244 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012245 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12246 intel_dp_is_edp(dev, PORT_B))
12247 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012248
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012249 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012250 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12251 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012252 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12253 intel_dp_is_edp(dev, PORT_C))
12254 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012255
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012256 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012257 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012258 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12259 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012260 /* eDP not supported on port D, so don't check VBT */
12261 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12262 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012263 }
12264
Jani Nikula3cfca972013-08-27 15:12:26 +030012265 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012266 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012267 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012268
Paulo Zanonie2debe92013-02-18 19:00:27 -030012269 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012270 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012271 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012272 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12273 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012274 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012275 }
Ma Ling27185ae2009-08-24 13:50:23 +080012276
Imre Deake7281ea2013-05-08 13:14:08 +030012277 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012278 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012279 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012280
12281 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012282
Paulo Zanonie2debe92013-02-18 19:00:27 -030012283 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012284 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012285 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012286 }
Ma Ling27185ae2009-08-24 13:50:23 +080012287
Paulo Zanonie2debe92013-02-18 19:00:27 -030012288 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012289
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012290 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12291 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012292 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012293 }
Imre Deake7281ea2013-05-08 13:14:08 +030012294 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012295 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012296 }
Ma Ling27185ae2009-08-24 13:50:23 +080012297
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012298 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012299 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012300 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012301 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012302 intel_dvo_init(dev);
12303
Zhenyu Wang103a1962009-11-27 11:44:36 +080012304 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012305 intel_tv_init(dev);
12306
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012307 intel_edp_psr_init(dev);
12308
Damien Lespiaub2784e12014-08-05 11:29:37 +010012309 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012310 encoder->base.possible_crtcs = encoder->crtc_mask;
12311 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012312 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012313 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012314
Paulo Zanonidde86e22012-12-01 12:04:25 -020012315 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012316
12317 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012318}
12319
12320static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12321{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012322 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012323 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012324
Daniel Vetteref2d6332014-02-10 18:00:38 +010012325 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012326 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012327 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012328 drm_gem_object_unreference(&intel_fb->obj->base);
12329 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012330 kfree(intel_fb);
12331}
12332
12333static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012334 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012335 unsigned int *handle)
12336{
12337 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012338 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012339
Chris Wilson05394f32010-11-08 19:18:58 +000012340 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012341}
12342
12343static const struct drm_framebuffer_funcs intel_fb_funcs = {
12344 .destroy = intel_user_framebuffer_destroy,
12345 .create_handle = intel_user_framebuffer_create_handle,
12346};
12347
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012348static int intel_framebuffer_init(struct drm_device *dev,
12349 struct intel_framebuffer *intel_fb,
12350 struct drm_mode_fb_cmd2 *mode_cmd,
12351 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012352{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012353 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012354 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012355 int ret;
12356
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012357 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12358
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012359 if (obj->tiling_mode == I915_TILING_Y) {
12360 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012361 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012362 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012363
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012364 if (mode_cmd->pitches[0] & 63) {
12365 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12366 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012367 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012368 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012369
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012370 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12371 pitch_limit = 32*1024;
12372 } else if (INTEL_INFO(dev)->gen >= 4) {
12373 if (obj->tiling_mode)
12374 pitch_limit = 16*1024;
12375 else
12376 pitch_limit = 32*1024;
12377 } else if (INTEL_INFO(dev)->gen >= 3) {
12378 if (obj->tiling_mode)
12379 pitch_limit = 8*1024;
12380 else
12381 pitch_limit = 16*1024;
12382 } else
12383 /* XXX DSPC is limited to 4k tiled */
12384 pitch_limit = 8*1024;
12385
12386 if (mode_cmd->pitches[0] > pitch_limit) {
12387 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12388 obj->tiling_mode ? "tiled" : "linear",
12389 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012390 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012391 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012392
12393 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012394 mode_cmd->pitches[0] != obj->stride) {
12395 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12396 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012397 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012398 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012399
Ville Syrjälä57779d02012-10-31 17:50:14 +020012400 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012401 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012402 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012403 case DRM_FORMAT_RGB565:
12404 case DRM_FORMAT_XRGB8888:
12405 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012406 break;
12407 case DRM_FORMAT_XRGB1555:
12408 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012409 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012410 DRM_DEBUG("unsupported pixel format: %s\n",
12411 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012412 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012413 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012414 break;
12415 case DRM_FORMAT_XBGR8888:
12416 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012417 case DRM_FORMAT_XRGB2101010:
12418 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012419 case DRM_FORMAT_XBGR2101010:
12420 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012421 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012422 DRM_DEBUG("unsupported pixel format: %s\n",
12423 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012424 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012425 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012426 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012427 case DRM_FORMAT_YUYV:
12428 case DRM_FORMAT_UYVY:
12429 case DRM_FORMAT_YVYU:
12430 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012431 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012432 DRM_DEBUG("unsupported pixel format: %s\n",
12433 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012434 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012435 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012436 break;
12437 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012438 DRM_DEBUG("unsupported pixel format: %s\n",
12439 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012440 return -EINVAL;
12441 }
12442
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012443 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12444 if (mode_cmd->offsets[0] != 0)
12445 return -EINVAL;
12446
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012447 aligned_height = intel_align_height(dev, mode_cmd->height,
12448 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012449 /* FIXME drm helper for size checks (especially planar formats)? */
12450 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12451 return -EINVAL;
12452
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012453 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12454 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012455 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012456
Jesse Barnes79e53942008-11-07 14:24:08 -080012457 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12458 if (ret) {
12459 DRM_ERROR("framebuffer init failed %d\n", ret);
12460 return ret;
12461 }
12462
Jesse Barnes79e53942008-11-07 14:24:08 -080012463 return 0;
12464}
12465
Jesse Barnes79e53942008-11-07 14:24:08 -080012466static struct drm_framebuffer *
12467intel_user_framebuffer_create(struct drm_device *dev,
12468 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012469 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012470{
Chris Wilson05394f32010-11-08 19:18:58 +000012471 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012472
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012473 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12474 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012475 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012476 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012477
Chris Wilsond2dff872011-04-19 08:36:26 +010012478 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012479}
12480
Daniel Vetter4520f532013-10-09 09:18:51 +020012481#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012482static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012483{
12484}
12485#endif
12486
Jesse Barnes79e53942008-11-07 14:24:08 -080012487static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012488 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012489 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012490};
12491
Jesse Barnese70236a2009-09-21 10:42:27 -070012492/* Set up chip specific display functions */
12493static void intel_init_display(struct drm_device *dev)
12494{
12495 struct drm_i915_private *dev_priv = dev->dev_private;
12496
Daniel Vetteree9300b2013-06-03 22:40:22 +020012497 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12498 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012499 else if (IS_CHERRYVIEW(dev))
12500 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012501 else if (IS_VALLEYVIEW(dev))
12502 dev_priv->display.find_dpll = vlv_find_best_dpll;
12503 else if (IS_PINEVIEW(dev))
12504 dev_priv->display.find_dpll = pnv_find_best_dpll;
12505 else
12506 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12507
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012508 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012509 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012510 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012511 dev_priv->display.crtc_compute_clock =
12512 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012513 dev_priv->display.crtc_enable = haswell_crtc_enable;
12514 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012515 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012516 if (INTEL_INFO(dev)->gen >= 9)
12517 dev_priv->display.update_primary_plane =
12518 skylake_update_primary_plane;
12519 else
12520 dev_priv->display.update_primary_plane =
12521 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012522 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012523 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012524 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012525 dev_priv->display.crtc_compute_clock =
12526 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012527 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12528 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012529 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012530 dev_priv->display.update_primary_plane =
12531 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012532 } else if (IS_VALLEYVIEW(dev)) {
12533 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012534 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012535 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012536 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12537 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12538 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012539 dev_priv->display.update_primary_plane =
12540 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012541 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012542 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012543 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012544 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012545 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12546 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012547 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012548 dev_priv->display.update_primary_plane =
12549 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012550 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012551
Jesse Barnese70236a2009-09-21 10:42:27 -070012552 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012553 if (IS_VALLEYVIEW(dev))
12554 dev_priv->display.get_display_clock_speed =
12555 valleyview_get_display_clock_speed;
12556 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012557 dev_priv->display.get_display_clock_speed =
12558 i945_get_display_clock_speed;
12559 else if (IS_I915G(dev))
12560 dev_priv->display.get_display_clock_speed =
12561 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012562 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012563 dev_priv->display.get_display_clock_speed =
12564 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012565 else if (IS_PINEVIEW(dev))
12566 dev_priv->display.get_display_clock_speed =
12567 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012568 else if (IS_I915GM(dev))
12569 dev_priv->display.get_display_clock_speed =
12570 i915gm_get_display_clock_speed;
12571 else if (IS_I865G(dev))
12572 dev_priv->display.get_display_clock_speed =
12573 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012574 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012575 dev_priv->display.get_display_clock_speed =
12576 i855_get_display_clock_speed;
12577 else /* 852, 830 */
12578 dev_priv->display.get_display_clock_speed =
12579 i830_get_display_clock_speed;
12580
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012581 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012582 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012583 } else if (IS_GEN6(dev)) {
12584 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012585 } else if (IS_IVYBRIDGE(dev)) {
12586 /* FIXME: detect B0+ stepping and use auto training */
12587 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012588 dev_priv->display.modeset_global_resources =
12589 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012590 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012591 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012592 } else if (IS_VALLEYVIEW(dev)) {
12593 dev_priv->display.modeset_global_resources =
12594 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012595 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012596
12597 /* Default just returns -ENODEV to indicate unsupported */
12598 dev_priv->display.queue_flip = intel_default_queue_flip;
12599
12600 switch (INTEL_INFO(dev)->gen) {
12601 case 2:
12602 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12603 break;
12604
12605 case 3:
12606 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12607 break;
12608
12609 case 4:
12610 case 5:
12611 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12612 break;
12613
12614 case 6:
12615 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12616 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012617 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012618 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012619 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12620 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012621 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012622
12623 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012624
12625 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012626}
12627
Jesse Barnesb690e962010-07-19 13:53:12 -070012628/*
12629 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12630 * resume, or other times. This quirk makes sure that's the case for
12631 * affected systems.
12632 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012633static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012634{
12635 struct drm_i915_private *dev_priv = dev->dev_private;
12636
12637 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012638 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012639}
12640
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012641static void quirk_pipeb_force(struct drm_device *dev)
12642{
12643 struct drm_i915_private *dev_priv = dev->dev_private;
12644
12645 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12646 DRM_INFO("applying pipe b force quirk\n");
12647}
12648
Keith Packard435793d2011-07-12 14:56:22 -070012649/*
12650 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12651 */
12652static void quirk_ssc_force_disable(struct drm_device *dev)
12653{
12654 struct drm_i915_private *dev_priv = dev->dev_private;
12655 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012656 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012657}
12658
Carsten Emde4dca20e2012-03-15 15:56:26 +010012659/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012660 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12661 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012662 */
12663static void quirk_invert_brightness(struct drm_device *dev)
12664{
12665 struct drm_i915_private *dev_priv = dev->dev_private;
12666 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012667 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012668}
12669
Scot Doyle9c72cc62014-07-03 23:27:50 +000012670/* Some VBT's incorrectly indicate no backlight is present */
12671static void quirk_backlight_present(struct drm_device *dev)
12672{
12673 struct drm_i915_private *dev_priv = dev->dev_private;
12674 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12675 DRM_INFO("applying backlight present quirk\n");
12676}
12677
Jesse Barnesb690e962010-07-19 13:53:12 -070012678struct intel_quirk {
12679 int device;
12680 int subsystem_vendor;
12681 int subsystem_device;
12682 void (*hook)(struct drm_device *dev);
12683};
12684
Egbert Eich5f85f172012-10-14 15:46:38 +020012685/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12686struct intel_dmi_quirk {
12687 void (*hook)(struct drm_device *dev);
12688 const struct dmi_system_id (*dmi_id_list)[];
12689};
12690
12691static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12692{
12693 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12694 return 1;
12695}
12696
12697static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12698 {
12699 .dmi_id_list = &(const struct dmi_system_id[]) {
12700 {
12701 .callback = intel_dmi_reverse_brightness,
12702 .ident = "NCR Corporation",
12703 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12704 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12705 },
12706 },
12707 { } /* terminating entry */
12708 },
12709 .hook = quirk_invert_brightness,
12710 },
12711};
12712
Ben Widawskyc43b5632012-04-16 14:07:40 -070012713static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012714 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012715 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012716
Jesse Barnesb690e962010-07-19 13:53:12 -070012717 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12718 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12719
Jesse Barnesb690e962010-07-19 13:53:12 -070012720 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12721 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12722
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012723 /* 830 needs to leave pipe A & dpll A up */
12724 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12725
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012726 /* 830 needs to leave pipe B & dpll B up */
12727 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12728
Keith Packard435793d2011-07-12 14:56:22 -070012729 /* Lenovo U160 cannot use SSC on LVDS */
12730 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012731
12732 /* Sony Vaio Y cannot use SSC on LVDS */
12733 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012734
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012735 /* Acer Aspire 5734Z must invert backlight brightness */
12736 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12737
12738 /* Acer/eMachines G725 */
12739 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12740
12741 /* Acer/eMachines e725 */
12742 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12743
12744 /* Acer/Packard Bell NCL20 */
12745 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12746
12747 /* Acer Aspire 4736Z */
12748 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012749
12750 /* Acer Aspire 5336 */
12751 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012752
12753 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12754 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012755
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012756 /* Acer C720 Chromebook (Core i3 4005U) */
12757 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12758
Scot Doyled4967d82014-07-03 23:27:52 +000012759 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12760 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012761
12762 /* HP Chromebook 14 (Celeron 2955U) */
12763 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012764};
12765
12766static void intel_init_quirks(struct drm_device *dev)
12767{
12768 struct pci_dev *d = dev->pdev;
12769 int i;
12770
12771 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12772 struct intel_quirk *q = &intel_quirks[i];
12773
12774 if (d->device == q->device &&
12775 (d->subsystem_vendor == q->subsystem_vendor ||
12776 q->subsystem_vendor == PCI_ANY_ID) &&
12777 (d->subsystem_device == q->subsystem_device ||
12778 q->subsystem_device == PCI_ANY_ID))
12779 q->hook(dev);
12780 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012781 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12782 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12783 intel_dmi_quirks[i].hook(dev);
12784 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012785}
12786
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012787/* Disable the VGA plane that we never use */
12788static void i915_disable_vga(struct drm_device *dev)
12789{
12790 struct drm_i915_private *dev_priv = dev->dev_private;
12791 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012792 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012793
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012794 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012795 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012796 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012797 sr1 = inb(VGA_SR_DATA);
12798 outb(sr1 | 1<<5, VGA_SR_DATA);
12799 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12800 udelay(300);
12801
Ville Syrjälä69769f92014-08-15 01:22:08 +030012802 /*
12803 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12804 * from S3 without preserving (some of?) the other bits.
12805 */
12806 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012807 POSTING_READ(vga_reg);
12808}
12809
Daniel Vetterf8175862012-04-10 15:50:11 +020012810void intel_modeset_init_hw(struct drm_device *dev)
12811{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012812 intel_prepare_ddi(dev);
12813
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012814 if (IS_VALLEYVIEW(dev))
12815 vlv_update_cdclk(dev);
12816
Daniel Vetterf8175862012-04-10 15:50:11 +020012817 intel_init_clock_gating(dev);
12818
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012819 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012820}
12821
Jesse Barnes79e53942008-11-07 14:24:08 -080012822void intel_modeset_init(struct drm_device *dev)
12823{
Jesse Barnes652c3932009-08-17 13:31:43 -070012824 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012825 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012826 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012827 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012828
12829 drm_mode_config_init(dev);
12830
12831 dev->mode_config.min_width = 0;
12832 dev->mode_config.min_height = 0;
12833
Dave Airlie019d96c2011-09-29 16:20:42 +010012834 dev->mode_config.preferred_depth = 24;
12835 dev->mode_config.prefer_shadow = 1;
12836
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012837 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012838
Jesse Barnesb690e962010-07-19 13:53:12 -070012839 intel_init_quirks(dev);
12840
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012841 intel_init_pm(dev);
12842
Ben Widawskye3c74752013-04-05 13:12:39 -070012843 if (INTEL_INFO(dev)->num_pipes == 0)
12844 return;
12845
Jesse Barnese70236a2009-09-21 10:42:27 -070012846 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012847 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012848
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012849 if (IS_GEN2(dev)) {
12850 dev->mode_config.max_width = 2048;
12851 dev->mode_config.max_height = 2048;
12852 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012853 dev->mode_config.max_width = 4096;
12854 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012855 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012856 dev->mode_config.max_width = 8192;
12857 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012858 }
Damien Lespiau068be562014-03-28 14:17:49 +000012859
Ville Syrjälädc41c152014-08-13 11:57:05 +030012860 if (IS_845G(dev) || IS_I865G(dev)) {
12861 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12862 dev->mode_config.cursor_height = 1023;
12863 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012864 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12865 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12866 } else {
12867 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12868 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12869 }
12870
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012871 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012872
Zhao Yakui28c97732009-10-09 11:39:41 +080012873 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012874 INTEL_INFO(dev)->num_pipes,
12875 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012876
Damien Lespiau055e3932014-08-18 13:49:10 +010012877 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012878 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012879 for_each_sprite(pipe, sprite) {
12880 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012881 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012882 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012883 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012884 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012885 }
12886
Jesse Barnesf42bb702013-12-16 16:34:23 -080012887 intel_init_dpio(dev);
12888
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012889 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012890
Ville Syrjälä69769f92014-08-15 01:22:08 +030012891 /* save the BIOS value before clobbering it */
12892 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012893 /* Just disable it once at startup */
12894 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012895 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012896
12897 /* Just in case the BIOS is doing something questionable. */
12898 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012899
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012900 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012901 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012902 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012903
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012904 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012905 if (!crtc->active)
12906 continue;
12907
Jesse Barnes46f297f2014-03-07 08:57:48 -080012908 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012909 * Note that reserving the BIOS fb up front prevents us
12910 * from stuffing other stolen allocations like the ring
12911 * on top. This prevents some ugliness at boot time, and
12912 * can even allow for smooth boot transitions if the BIOS
12913 * fb is large enough for the active pipe configuration.
12914 */
12915 if (dev_priv->display.get_plane_config) {
12916 dev_priv->display.get_plane_config(crtc,
12917 &crtc->plane_config);
12918 /*
12919 * If the fb is shared between multiple heads, we'll
12920 * just get the first one.
12921 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012922 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012923 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012924 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012925}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012926
Daniel Vetter7fad7982012-07-04 17:51:47 +020012927static void intel_enable_pipe_a(struct drm_device *dev)
12928{
12929 struct intel_connector *connector;
12930 struct drm_connector *crt = NULL;
12931 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012932 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012933
12934 /* We can't just switch on the pipe A, we need to set things up with a
12935 * proper mode and output configuration. As a gross hack, enable pipe A
12936 * by enabling the load detect pipe once. */
12937 list_for_each_entry(connector,
12938 &dev->mode_config.connector_list,
12939 base.head) {
12940 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12941 crt = &connector->base;
12942 break;
12943 }
12944 }
12945
12946 if (!crt)
12947 return;
12948
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012949 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12950 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012951}
12952
Daniel Vetterfa555832012-10-10 23:14:00 +020012953static bool
12954intel_check_plane_mapping(struct intel_crtc *crtc)
12955{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012956 struct drm_device *dev = crtc->base.dev;
12957 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012958 u32 reg, val;
12959
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012960 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012961 return true;
12962
12963 reg = DSPCNTR(!crtc->plane);
12964 val = I915_READ(reg);
12965
12966 if ((val & DISPLAY_PLANE_ENABLE) &&
12967 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12968 return false;
12969
12970 return true;
12971}
12972
Daniel Vetter24929352012-07-02 20:28:59 +020012973static void intel_sanitize_crtc(struct intel_crtc *crtc)
12974{
12975 struct drm_device *dev = crtc->base.dev;
12976 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012977 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012978
Daniel Vetter24929352012-07-02 20:28:59 +020012979 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012980 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012981 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12982
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012983 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030012984 if (crtc->active) {
12985 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012986 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030012987 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012988 drm_vblank_off(dev, crtc->pipe);
12989
Daniel Vetter24929352012-07-02 20:28:59 +020012990 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012991 * disable the crtc (and hence change the state) if it is wrong. Note
12992 * that gen4+ has a fixed plane -> pipe mapping. */
12993 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012994 struct intel_connector *connector;
12995 bool plane;
12996
Daniel Vetter24929352012-07-02 20:28:59 +020012997 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12998 crtc->base.base.id);
12999
13000 /* Pipe has the wrong plane attached and the plane is active.
13001 * Temporarily change the plane mapping and disable everything
13002 * ... */
13003 plane = crtc->plane;
13004 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013005 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013006 dev_priv->display.crtc_disable(&crtc->base);
13007 crtc->plane = plane;
13008
13009 /* ... and break all links. */
13010 list_for_each_entry(connector, &dev->mode_config.connector_list,
13011 base.head) {
13012 if (connector->encoder->base.crtc != &crtc->base)
13013 continue;
13014
Egbert Eich7f1950f2014-04-25 10:56:22 +020013015 connector->base.dpms = DRM_MODE_DPMS_OFF;
13016 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013017 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013018 /* multiple connectors may have the same encoder:
13019 * handle them and break crtc link separately */
13020 list_for_each_entry(connector, &dev->mode_config.connector_list,
13021 base.head)
13022 if (connector->encoder->base.crtc == &crtc->base) {
13023 connector->encoder->base.crtc = NULL;
13024 connector->encoder->connectors_active = false;
13025 }
Daniel Vetter24929352012-07-02 20:28:59 +020013026
13027 WARN_ON(crtc->active);
13028 crtc->base.enabled = false;
13029 }
Daniel Vetter24929352012-07-02 20:28:59 +020013030
Daniel Vetter7fad7982012-07-04 17:51:47 +020013031 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13032 crtc->pipe == PIPE_A && !crtc->active) {
13033 /* BIOS forgot to enable pipe A, this mostly happens after
13034 * resume. Force-enable the pipe to fix this, the update_dpms
13035 * call below we restore the pipe to the right state, but leave
13036 * the required bits on. */
13037 intel_enable_pipe_a(dev);
13038 }
13039
Daniel Vetter24929352012-07-02 20:28:59 +020013040 /* Adjust the state of the output pipe according to whether we
13041 * have active connectors/encoders. */
13042 intel_crtc_update_dpms(&crtc->base);
13043
13044 if (crtc->active != crtc->base.enabled) {
13045 struct intel_encoder *encoder;
13046
13047 /* This can happen either due to bugs in the get_hw_state
13048 * functions or because the pipe is force-enabled due to the
13049 * pipe A quirk. */
13050 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13051 crtc->base.base.id,
13052 crtc->base.enabled ? "enabled" : "disabled",
13053 crtc->active ? "enabled" : "disabled");
13054
13055 crtc->base.enabled = crtc->active;
13056
13057 /* Because we only establish the connector -> encoder ->
13058 * crtc links if something is active, this means the
13059 * crtc is now deactivated. Break the links. connector
13060 * -> encoder links are only establish when things are
13061 * actually up, hence no need to break them. */
13062 WARN_ON(crtc->active);
13063
13064 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13065 WARN_ON(encoder->connectors_active);
13066 encoder->base.crtc = NULL;
13067 }
13068 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013069
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013070 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013071 /*
13072 * We start out with underrun reporting disabled to avoid races.
13073 * For correct bookkeeping mark this on active crtcs.
13074 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013075 * Also on gmch platforms we dont have any hardware bits to
13076 * disable the underrun reporting. Which means we need to start
13077 * out with underrun reporting disabled also on inactive pipes,
13078 * since otherwise we'll complain about the garbage we read when
13079 * e.g. coming up after runtime pm.
13080 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013081 * No protection against concurrent access is required - at
13082 * worst a fifo underrun happens which also sets this to false.
13083 */
13084 crtc->cpu_fifo_underrun_disabled = true;
13085 crtc->pch_fifo_underrun_disabled = true;
13086 }
Daniel Vetter24929352012-07-02 20:28:59 +020013087}
13088
13089static void intel_sanitize_encoder(struct intel_encoder *encoder)
13090{
13091 struct intel_connector *connector;
13092 struct drm_device *dev = encoder->base.dev;
13093
13094 /* We need to check both for a crtc link (meaning that the
13095 * encoder is active and trying to read from a pipe) and the
13096 * pipe itself being active. */
13097 bool has_active_crtc = encoder->base.crtc &&
13098 to_intel_crtc(encoder->base.crtc)->active;
13099
13100 if (encoder->connectors_active && !has_active_crtc) {
13101 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13102 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013103 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013104
13105 /* Connector is active, but has no active pipe. This is
13106 * fallout from our resume register restoring. Disable
13107 * the encoder manually again. */
13108 if (encoder->base.crtc) {
13109 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13110 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013111 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013112 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013113 if (encoder->post_disable)
13114 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013115 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013116 encoder->base.crtc = NULL;
13117 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013118
13119 /* Inconsistent output/port/pipe state happens presumably due to
13120 * a bug in one of the get_hw_state functions. Or someplace else
13121 * in our code, like the register restore mess on resume. Clamp
13122 * things to off as a safer default. */
13123 list_for_each_entry(connector,
13124 &dev->mode_config.connector_list,
13125 base.head) {
13126 if (connector->encoder != encoder)
13127 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013128 connector->base.dpms = DRM_MODE_DPMS_OFF;
13129 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013130 }
13131 }
13132 /* Enabled encoders without active connectors will be fixed in
13133 * the crtc fixup. */
13134}
13135
Imre Deak04098752014-02-18 00:02:16 +020013136void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013137{
13138 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013139 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013140
Imre Deak04098752014-02-18 00:02:16 +020013141 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13142 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13143 i915_disable_vga(dev);
13144 }
13145}
13146
13147void i915_redisable_vga(struct drm_device *dev)
13148{
13149 struct drm_i915_private *dev_priv = dev->dev_private;
13150
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013151 /* This function can be called both from intel_modeset_setup_hw_state or
13152 * at a very early point in our resume sequence, where the power well
13153 * structures are not yet restored. Since this function is at a very
13154 * paranoid "someone might have enabled VGA while we were not looking"
13155 * level, just check if the power well is enabled instead of trying to
13156 * follow the "don't touch the power well if we don't need it" policy
13157 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013158 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013159 return;
13160
Imre Deak04098752014-02-18 00:02:16 +020013161 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013162}
13163
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013164static bool primary_get_hw_state(struct intel_crtc *crtc)
13165{
13166 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13167
13168 if (!crtc->active)
13169 return false;
13170
13171 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13172}
13173
Daniel Vetter30e984d2013-06-05 13:34:17 +020013174static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013175{
13176 struct drm_i915_private *dev_priv = dev->dev_private;
13177 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013178 struct intel_crtc *crtc;
13179 struct intel_encoder *encoder;
13180 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013181 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013182
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013183 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013184 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013185
Daniel Vetter99535992014-04-13 12:00:33 +020013186 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13187
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013188 crtc->active = dev_priv->display.get_pipe_config(crtc,
13189 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013190
13191 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013192 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013193
13194 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13195 crtc->base.base.id,
13196 crtc->active ? "enabled" : "disabled");
13197 }
13198
Daniel Vetter53589012013-06-05 13:34:16 +020013199 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13200 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13201
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013202 pll->on = pll->get_hw_state(dev_priv, pll,
13203 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013204 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013205 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013206 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013207 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013208 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013209 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013210 }
Daniel Vetter53589012013-06-05 13:34:16 +020013211 }
Daniel Vetter53589012013-06-05 13:34:16 +020013212
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013213 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013214 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013215
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013216 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013217 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013218 }
13219
Damien Lespiaub2784e12014-08-05 11:29:37 +010013220 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013221 pipe = 0;
13222
13223 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013224 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13225 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013226 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013227 } else {
13228 encoder->base.crtc = NULL;
13229 }
13230
13231 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013232 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013233 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013234 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013235 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013236 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013237 }
13238
13239 list_for_each_entry(connector, &dev->mode_config.connector_list,
13240 base.head) {
13241 if (connector->get_hw_state(connector)) {
13242 connector->base.dpms = DRM_MODE_DPMS_ON;
13243 connector->encoder->connectors_active = true;
13244 connector->base.encoder = &connector->encoder->base;
13245 } else {
13246 connector->base.dpms = DRM_MODE_DPMS_OFF;
13247 connector->base.encoder = NULL;
13248 }
13249 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13250 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013251 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013252 connector->base.encoder ? "enabled" : "disabled");
13253 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013254}
13255
13256/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13257 * and i915 state tracking structures. */
13258void intel_modeset_setup_hw_state(struct drm_device *dev,
13259 bool force_restore)
13260{
13261 struct drm_i915_private *dev_priv = dev->dev_private;
13262 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013263 struct intel_crtc *crtc;
13264 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013265 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013266
13267 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013268
Jesse Barnesbabea612013-06-26 18:57:38 +030013269 /*
13270 * Now that we have the config, copy it to each CRTC struct
13271 * Note that this could go away if we move to using crtc_config
13272 * checking everywhere.
13273 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013274 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013275 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013276 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013277 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13278 crtc->base.base.id);
13279 drm_mode_debug_printmodeline(&crtc->base.mode);
13280 }
13281 }
13282
Daniel Vetter24929352012-07-02 20:28:59 +020013283 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013284 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013285 intel_sanitize_encoder(encoder);
13286 }
13287
Damien Lespiau055e3932014-08-18 13:49:10 +010013288 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013289 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13290 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013291 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013292 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013293
Daniel Vetter35c95372013-07-17 06:55:04 +020013294 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13295 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13296
13297 if (!pll->on || pll->active)
13298 continue;
13299
13300 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13301
13302 pll->disable(dev_priv, pll);
13303 pll->on = false;
13304 }
13305
Pradeep Bhat30789992014-11-04 17:06:45 +000013306 if (IS_GEN9(dev))
13307 skl_wm_get_hw_state(dev);
13308 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013309 ilk_wm_get_hw_state(dev);
13310
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013311 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013312 i915_redisable_vga(dev);
13313
Daniel Vetterf30da182013-04-11 20:22:50 +020013314 /*
13315 * We need to use raw interfaces for restoring state to avoid
13316 * checking (bogus) intermediate states.
13317 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013318 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013319 struct drm_crtc *crtc =
13320 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013321
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013322 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13323 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013324 }
13325 } else {
13326 intel_modeset_update_staged_output_state(dev);
13327 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013328
13329 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013330}
13331
13332void intel_modeset_gem_init(struct drm_device *dev)
13333{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013334 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013335 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013336
Imre Deakae484342014-03-31 15:10:44 +030013337 mutex_lock(&dev->struct_mutex);
13338 intel_init_gt_powersave(dev);
13339 mutex_unlock(&dev->struct_mutex);
13340
Chris Wilson1833b132012-05-09 11:56:28 +010013341 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013342
13343 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013344
13345 /*
13346 * Make sure any fbs we allocated at startup are properly
13347 * pinned & fenced. When we do the allocation it's too early
13348 * for this.
13349 */
13350 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013351 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013352 obj = intel_fb_obj(c->primary->fb);
13353 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013354 continue;
13355
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013356 if (intel_pin_and_fence_fb_obj(c->primary,
13357 c->primary->fb,
13358 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013359 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13360 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013361 drm_framebuffer_unreference(c->primary->fb);
13362 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013363 }
13364 }
13365 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013366
13367 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013368}
13369
Imre Deak4932e2c2014-02-11 17:12:48 +020013370void intel_connector_unregister(struct intel_connector *intel_connector)
13371{
13372 struct drm_connector *connector = &intel_connector->base;
13373
13374 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013375 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013376}
13377
Jesse Barnes79e53942008-11-07 14:24:08 -080013378void intel_modeset_cleanup(struct drm_device *dev)
13379{
Jesse Barnes652c3932009-08-17 13:31:43 -070013380 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013381 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013382
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013383 intel_backlight_unregister(dev);
13384
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013385 /*
13386 * Interrupts and polling as the first thing to avoid creating havoc.
13387 * Too much stuff here (turning of rps, connectors, ...) would
13388 * experience fancy races otherwise.
13389 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013390 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013391
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013392 /*
13393 * Due to the hpd irq storm handling the hotplug work can re-arm the
13394 * poll handlers. Hence disable polling after hpd handling is shut down.
13395 */
Keith Packardf87ea762010-10-03 19:36:26 -070013396 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013397
Jesse Barnes652c3932009-08-17 13:31:43 -070013398 mutex_lock(&dev->struct_mutex);
13399
Jesse Barnes723bfd72010-10-07 16:01:13 -070013400 intel_unregister_dsm_handler();
13401
Chris Wilson973d04f2011-07-08 12:22:37 +010013402 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013403
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013404 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013405
Daniel Vetter930ebb42012-06-29 23:32:16 +020013406 ironlake_teardown_rc6(dev);
13407
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013408 mutex_unlock(&dev->struct_mutex);
13409
Chris Wilson1630fe72011-07-08 12:22:42 +010013410 /* flush any delayed tasks or pending work */
13411 flush_scheduled_work();
13412
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013413 /* destroy the backlight and sysfs files before encoders/connectors */
13414 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013415 struct intel_connector *intel_connector;
13416
13417 intel_connector = to_intel_connector(connector);
13418 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013419 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013420
Jesse Barnes79e53942008-11-07 14:24:08 -080013421 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013422
13423 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013424
13425 mutex_lock(&dev->struct_mutex);
13426 intel_cleanup_gt_powersave(dev);
13427 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013428}
13429
Dave Airlie28d52042009-09-21 14:33:58 +100013430/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013431 * Return which encoder is currently attached for connector.
13432 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013433struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013434{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013435 return &intel_attached_encoder(connector)->base;
13436}
Jesse Barnes79e53942008-11-07 14:24:08 -080013437
Chris Wilsondf0e9242010-09-09 16:20:55 +010013438void intel_connector_attach_encoder(struct intel_connector *connector,
13439 struct intel_encoder *encoder)
13440{
13441 connector->encoder = encoder;
13442 drm_mode_connector_attach_encoder(&connector->base,
13443 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013444}
Dave Airlie28d52042009-09-21 14:33:58 +100013445
13446/*
13447 * set vga decode state - true == enable VGA decode
13448 */
13449int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13450{
13451 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013452 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013453 u16 gmch_ctrl;
13454
Chris Wilson75fa0412014-02-07 18:37:02 -020013455 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13456 DRM_ERROR("failed to read control word\n");
13457 return -EIO;
13458 }
13459
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013460 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13461 return 0;
13462
Dave Airlie28d52042009-09-21 14:33:58 +100013463 if (state)
13464 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13465 else
13466 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013467
13468 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13469 DRM_ERROR("failed to write control word\n");
13470 return -EIO;
13471 }
13472
Dave Airlie28d52042009-09-21 14:33:58 +100013473 return 0;
13474}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013475
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013476struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013477
13478 u32 power_well_driver;
13479
Chris Wilson63b66e52013-08-08 15:12:06 +020013480 int num_transcoders;
13481
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013482 struct intel_cursor_error_state {
13483 u32 control;
13484 u32 position;
13485 u32 base;
13486 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013487 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013488
13489 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013490 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013491 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013492 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013493 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013494
13495 struct intel_plane_error_state {
13496 u32 control;
13497 u32 stride;
13498 u32 size;
13499 u32 pos;
13500 u32 addr;
13501 u32 surface;
13502 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013503 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013504
13505 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013506 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013507 enum transcoder cpu_transcoder;
13508
13509 u32 conf;
13510
13511 u32 htotal;
13512 u32 hblank;
13513 u32 hsync;
13514 u32 vtotal;
13515 u32 vblank;
13516 u32 vsync;
13517 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013518};
13519
13520struct intel_display_error_state *
13521intel_display_capture_error_state(struct drm_device *dev)
13522{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013523 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013524 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013525 int transcoders[] = {
13526 TRANSCODER_A,
13527 TRANSCODER_B,
13528 TRANSCODER_C,
13529 TRANSCODER_EDP,
13530 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013531 int i;
13532
Chris Wilson63b66e52013-08-08 15:12:06 +020013533 if (INTEL_INFO(dev)->num_pipes == 0)
13534 return NULL;
13535
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013536 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013537 if (error == NULL)
13538 return NULL;
13539
Imre Deak190be112013-11-25 17:15:31 +020013540 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013541 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13542
Damien Lespiau055e3932014-08-18 13:49:10 +010013543 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013544 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013545 __intel_display_power_is_enabled(dev_priv,
13546 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013547 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013548 continue;
13549
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013550 error->cursor[i].control = I915_READ(CURCNTR(i));
13551 error->cursor[i].position = I915_READ(CURPOS(i));
13552 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013553
13554 error->plane[i].control = I915_READ(DSPCNTR(i));
13555 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013556 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013557 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013558 error->plane[i].pos = I915_READ(DSPPOS(i));
13559 }
Paulo Zanonica291362013-03-06 20:03:14 -030013560 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13561 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013562 if (INTEL_INFO(dev)->gen >= 4) {
13563 error->plane[i].surface = I915_READ(DSPSURF(i));
13564 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13565 }
13566
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013567 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013568
Sonika Jindal3abfce72014-07-21 15:23:43 +053013569 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013570 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013571 }
13572
13573 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13574 if (HAS_DDI(dev_priv->dev))
13575 error->num_transcoders++; /* Account for eDP. */
13576
13577 for (i = 0; i < error->num_transcoders; i++) {
13578 enum transcoder cpu_transcoder = transcoders[i];
13579
Imre Deakddf9c532013-11-27 22:02:02 +020013580 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013581 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013582 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013583 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013584 continue;
13585
Chris Wilson63b66e52013-08-08 15:12:06 +020013586 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13587
13588 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13589 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13590 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13591 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13592 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13593 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13594 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013595 }
13596
13597 return error;
13598}
13599
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013600#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13601
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013602void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013603intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013604 struct drm_device *dev,
13605 struct intel_display_error_state *error)
13606{
Damien Lespiau055e3932014-08-18 13:49:10 +010013607 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013608 int i;
13609
Chris Wilson63b66e52013-08-08 15:12:06 +020013610 if (!error)
13611 return;
13612
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013613 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013614 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013615 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013616 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013617 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013618 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013619 err_printf(m, " Power: %s\n",
13620 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013621 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013622 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013623
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013624 err_printf(m, "Plane [%d]:\n", i);
13625 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13626 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013627 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013628 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13629 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013630 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013631 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013632 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013633 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013634 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13635 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013636 }
13637
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013638 err_printf(m, "Cursor [%d]:\n", i);
13639 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13640 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13641 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013642 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013643
13644 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013645 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013646 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013647 err_printf(m, " Power: %s\n",
13648 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013649 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13650 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13651 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13652 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13653 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13654 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13655 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13656 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013657}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013658
13659void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13660{
13661 struct intel_crtc *crtc;
13662
13663 for_each_intel_crtc(dev, crtc) {
13664 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013665
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013666 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013667
13668 work = crtc->unpin_work;
13669
13670 if (work && work->event &&
13671 work->event->base.file_priv == file) {
13672 kfree(work->event);
13673 work->event = NULL;
13674 }
13675
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013676 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013677 }
13678}