blob: f6db7b3e9b709e3a155e741cad3ccd3afaeb5884 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Vasundhara Volam21252372015-02-06 08:18:42 -050022static char *be_port_misconfig_evt_desc[] = {
23 "A valid SFP module detected",
24 "Optics faulted/ incorrectly installed/ not installed.",
25 "Optics of two types installed.",
26 "Incompatible optics.",
27 "Unknown port SFP status"
28};
29
30static char *be_port_misconfig_remedy_desc[] = {
31 "",
32 "Reseat optics. If issue not resolved, replace",
33 "Remove one optic or install matching pair of optics",
34 "Replace with compatible optics for card to function",
35 ""
36};
37
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000038static struct be_cmd_priv_map cmd_priv_map[] = {
39 {
40 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
41 CMD_SUBSYSTEM_ETH,
42 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
43 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
44 },
45 {
46 OPCODE_COMMON_GET_FLOW_CONTROL,
47 CMD_SUBSYSTEM_COMMON,
48 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
49 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
50 },
51 {
52 OPCODE_COMMON_SET_FLOW_CONTROL,
53 CMD_SUBSYSTEM_COMMON,
54 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
55 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
56 },
57 {
58 OPCODE_ETH_GET_PPORT_STATS,
59 CMD_SUBSYSTEM_ETH,
60 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
61 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
62 },
63 {
64 OPCODE_COMMON_GET_PHY_DETAILS,
65 CMD_SUBSYSTEM_COMMON,
66 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
67 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 }
69};
70
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053071static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000072{
73 int i;
74 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
75 u32 cmd_privileges = adapter->cmd_privileges;
76
77 for (i = 0; i < num_entries; i++)
78 if (opcode == cmd_priv_map[i].opcode &&
79 subsystem == cmd_priv_map[i].subsystem)
80 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
81 return false;
82
83 return true;
84}
85
Somnath Kotur3de09452011-09-30 07:25:05 +000086static inline void *embedded_payload(struct be_mcc_wrb *wrb)
87{
88 return wrb->payload.embedded_payload;
89}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000090
Sathya Perla8788fdc2009-07-27 22:52:03 +000091static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000092{
Sathya Perla8788fdc2009-07-27 22:52:03 +000093 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000094 u32 val = 0;
95
Sathya Perla6589ade2011-11-10 19:18:00 +000096 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000097 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000098
Sathya Perla5fb379e2009-06-18 00:02:59 +000099 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
100 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +0000101
102 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104}
105
106/* To check if valid bit is set, check the entire word as we don't know
107 * the endianness of the data (old entry is host endian while a new entry is
108 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000111 u32 flags;
112
Sathya Perla5fb379e2009-06-18 00:02:59 +0000113 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000114 flags = le32_to_cpu(compl->flags);
115 if (flags & CQE_FLAGS_VALID_MASK) {
116 compl->flags = flags;
117 return true;
118 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000119 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000120 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121}
122
123/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000124static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 compl->flags = 0;
127}
128
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000129static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
130{
131 unsigned long addr;
132
133 addr = tag1;
134 addr = ((addr << 16) << 16) | tag0;
135 return (void *)addr;
136}
137
Kalesh AP4c600052014-05-30 19:06:26 +0530138static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
139{
140 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
141 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
142 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
143 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
144 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
145 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
146 return true;
147 else
148 return false;
149}
150
Sathya Perla559b6332014-05-30 19:06:27 +0530151/* Place holder for all the async MCC cmds wherein the caller is not in a busy
152 * loop (has not issued be_mcc_notify_wait())
153 */
154static void be_async_cmd_process(struct be_adapter *adapter,
155 struct be_mcc_compl *compl,
156 struct be_cmd_resp_hdr *resp_hdr)
157{
158 enum mcc_base_status base_status = base_status(compl->status);
159 u8 opcode = 0, subsystem = 0;
160
161 if (resp_hdr) {
162 opcode = resp_hdr->opcode;
163 subsystem = resp_hdr->subsystem;
164 }
165
166 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
167 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
168 complete(&adapter->et_cmd_compl);
169 return;
170 }
171
172 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
173 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
174 subsystem == CMD_SUBSYSTEM_COMMON) {
175 adapter->flash_status = compl->status;
176 complete(&adapter->et_cmd_compl);
177 return;
178 }
179
180 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
181 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
182 subsystem == CMD_SUBSYSTEM_ETH &&
183 base_status == MCC_STATUS_SUCCESS) {
184 be_parse_stats(adapter);
185 adapter->stats_cmd_sent = false;
186 return;
187 }
188
189 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
190 subsystem == CMD_SUBSYSTEM_COMMON) {
191 if (base_status == MCC_STATUS_SUCCESS) {
192 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
193 (void *)resp_hdr;
194 adapter->drv_stats.be_on_die_temperature =
195 resp->on_die_temperature;
196 } else {
197 adapter->be_get_temp_freq = 0;
198 }
199 return;
200 }
201}
202
Sathya Perla8788fdc2009-07-27 22:52:03 +0000203static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000204 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000205{
Kalesh AP4c600052014-05-30 19:06:26 +0530206 enum mcc_base_status base_status;
207 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000208 struct be_cmd_resp_hdr *resp_hdr;
209 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000210
211 /* Just swap the status to host endian; mcc tag is opaquely copied
212 * from mcc_wrb */
213 be_dws_le_to_cpu(compl, 4);
214
Kalesh AP4c600052014-05-30 19:06:26 +0530215 base_status = base_status(compl->status);
216 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530217
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000218 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000219 if (resp_hdr) {
220 opcode = resp_hdr->opcode;
221 subsystem = resp_hdr->subsystem;
222 }
223
Sathya Perla559b6332014-05-30 19:06:27 +0530224 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530225
Sathya Perla559b6332014-05-30 19:06:27 +0530226 if (base_status != MCC_STATUS_SUCCESS &&
227 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530228 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000229 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000230 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000231 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000232 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000233 dev_err(&adapter->pdev->dev,
234 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530235 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000236 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000237 }
Kalesh AP4c600052014-05-30 19:06:26 +0530238 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000239}
240
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000241/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000242static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530243 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000244{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530245 struct be_async_event_link_state *evt =
246 (struct be_async_event_link_state *)compl;
247
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000248 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000249 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000250
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530251 /* On BEx the FW does not send a separate link status
252 * notification for physical and logical link.
253 * On other chips just process the logical link
254 * status notification
255 */
256 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000257 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
258 return;
259
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000260 /* For the initial link status do not rely on the ASYNC event as
261 * it may not be received in some cases.
262 */
263 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530264 be_link_status_update(adapter,
265 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266}
267
Vasundhara Volam21252372015-02-06 08:18:42 -0500268static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
269 struct be_mcc_compl *compl)
270{
271 struct be_async_event_misconfig_port *evt =
272 (struct be_async_event_misconfig_port *)compl;
273 u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
274 struct device *dev = &adapter->pdev->dev;
275 u8 port_misconfig_evt;
276
277 port_misconfig_evt =
278 ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
279
280 /* Log an error message that would allow a user to determine
281 * whether the SFPs have an issue
282 */
283 dev_info(dev, "Port %c: %s %s", adapter->port_name,
284 be_port_misconfig_evt_desc[port_misconfig_evt],
285 be_port_misconfig_remedy_desc[port_misconfig_evt]);
286
287 if (port_misconfig_evt == INCOMPATIBLE_SFP)
288 adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
289}
290
Somnath Koturcc4ce022010-10-21 07:11:14 -0700291/* Grp5 CoS Priority evt */
292static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530293 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700294{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530295 struct be_async_event_grp5_cos_priority *evt =
296 (struct be_async_event_grp5_cos_priority *)compl;
297
Somnath Koturcc4ce022010-10-21 07:11:14 -0700298 if (evt->valid) {
299 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000300 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700301 adapter->recommended_prio =
302 evt->reco_default_priority << VLAN_PRIO_SHIFT;
303 }
304}
305
Sathya Perla323ff712012-09-28 04:39:43 +0000306/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700307static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530308 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700309{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530310 struct be_async_event_grp5_qos_link_speed *evt =
311 (struct be_async_event_grp5_qos_link_speed *)compl;
312
Sathya Perla323ff712012-09-28 04:39:43 +0000313 if (adapter->phy.link_speed >= 0 &&
314 evt->physical_port == adapter->port_num)
315 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700316}
317
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000318/*Grp5 PVID evt*/
319static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530320 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000321{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530322 struct be_async_event_grp5_pvid_state *evt =
323 (struct be_async_event_grp5_pvid_state *)compl;
324
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530325 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700326 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530327 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
328 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000329 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530330 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000331}
332
Somnath Koturcc4ce022010-10-21 07:11:14 -0700333static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530334 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700335{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530336 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
337 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700338
339 switch (event_type) {
340 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530341 be_async_grp5_cos_priority_process(adapter, compl);
342 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700343 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530344 be_async_grp5_qos_speed_process(adapter, compl);
345 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000346 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530347 be_async_grp5_pvid_state_process(adapter, compl);
348 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700349 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700350 break;
351 }
352}
353
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000354static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530355 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000356{
357 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530358 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000359
Sathya Perla3acf19d2014-05-30 19:06:28 +0530360 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
361 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000362
363 switch (event_type) {
364 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
365 if (evt->valid)
366 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
367 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
368 break;
369 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530370 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
371 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000372 break;
373 }
374}
375
Vasundhara Volam21252372015-02-06 08:18:42 -0500376static void be_async_sliport_evt_process(struct be_adapter *adapter,
377 struct be_mcc_compl *cmp)
378{
379 u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
380 ASYNC_EVENT_TYPE_MASK;
381
382 if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
383 be_async_port_misconfig_event_process(adapter, cmp);
384}
385
Sathya Perla3acf19d2014-05-30 19:06:28 +0530386static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000387{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530388 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
389 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000390}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000391
Sathya Perla3acf19d2014-05-30 19:06:28 +0530392static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700393{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530394 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
395 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700396}
397
Sathya Perla3acf19d2014-05-30 19:06:28 +0530398static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000399{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530400 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
401 ASYNC_EVENT_CODE_QNQ;
402}
403
Vasundhara Volam21252372015-02-06 08:18:42 -0500404static inline bool is_sliport_evt(u32 flags)
405{
406 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
407 ASYNC_EVENT_CODE_SLIPORT;
408}
409
Sathya Perla3acf19d2014-05-30 19:06:28 +0530410static void be_mcc_event_process(struct be_adapter *adapter,
411 struct be_mcc_compl *compl)
412{
413 if (is_link_state_evt(compl->flags))
414 be_async_link_state_process(adapter, compl);
415 else if (is_grp5_evt(compl->flags))
416 be_async_grp5_evt_process(adapter, compl);
417 else if (is_dbg_evt(compl->flags))
418 be_async_dbg_evt_process(adapter, compl);
Vasundhara Volam21252372015-02-06 08:18:42 -0500419 else if (is_sliport_evt(compl->flags))
420 be_async_sliport_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000421}
422
Sathya Perlaefd2e402009-07-27 22:53:10 +0000423static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000424{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000425 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000426 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000427
428 if (be_mcc_compl_is_new(compl)) {
429 queue_tail_inc(mcc_cq);
430 return compl;
431 }
432 return NULL;
433}
434
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000435void be_async_mcc_enable(struct be_adapter *adapter)
436{
437 spin_lock_bh(&adapter->mcc_cq_lock);
438
439 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
440 adapter->mcc_obj.rearm_cq = true;
441
442 spin_unlock_bh(&adapter->mcc_cq_lock);
443}
444
445void be_async_mcc_disable(struct be_adapter *adapter)
446{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000447 spin_lock_bh(&adapter->mcc_cq_lock);
448
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000449 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000450 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
451
452 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000453}
454
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000455int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000456{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000457 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000458 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000459 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000460
Amerigo Wang072a9c42012-08-24 21:41:11 +0000461 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530462
Sathya Perla8788fdc2009-07-27 22:52:03 +0000463 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000464 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530465 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700466 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530467 status = be_mcc_compl_process(adapter, compl);
468 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000469 }
470 be_mcc_compl_use(compl);
471 num++;
472 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700473
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000474 if (num)
475 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
476
Amerigo Wang072a9c42012-08-24 21:41:11 +0000477 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000478 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000479}
480
Sathya Perla6ac7b682009-06-18 00:05:54 +0000481/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700482static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000483{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700484#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000485 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800486 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700487
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800488 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000489 if (be_error(adapter))
490 return -EIO;
491
Amerigo Wang072a9c42012-08-24 21:41:11 +0000492 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000493 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000494 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800495
496 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000497 break;
498 udelay(100);
499 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700500 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000501 dev_err(&adapter->pdev->dev, "FW not responding\n");
502 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000503 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700504 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800505 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000506}
507
508/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700509static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000510{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000511 int status;
512 struct be_mcc_wrb *wrb;
513 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
514 u16 index = mcc_obj->q.head;
515 struct be_cmd_resp_hdr *resp;
516
517 index_dec(&index, mcc_obj->q.len);
518 wrb = queue_index_node(&mcc_obj->q, index);
519
520 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
521
Sathya Perla8788fdc2009-07-27 22:52:03 +0000522 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000523
524 status = be_mcc_wait_compl(adapter);
525 if (status == -EIO)
526 goto out;
527
Kalesh AP4c600052014-05-30 19:06:26 +0530528 status = (resp->base_status |
529 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
530 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000531out:
532 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000533}
534
Sathya Perla5f0b8492009-07-27 22:52:56 +0000535static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000537 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700538 u32 ready;
539
540 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000541 if (be_error(adapter))
542 return -EIO;
543
Sathya Perlacf588472010-02-14 21:22:01 +0000544 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000545 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000546 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000547
548 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700549 if (ready)
550 break;
551
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000552 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000553 dev_err(&adapter->pdev->dev, "FW not responding\n");
554 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000555 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700556 return -1;
557 }
558
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000559 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000560 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700561 } while (true);
562
563 return 0;
564}
565
566/*
567 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000568 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700569 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700570static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700571{
572 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000574 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
575 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700576 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000577 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700578
Sathya Perlacf588472010-02-14 21:22:01 +0000579 /* wait for ready to be set */
580 status = be_mbox_db_ready_wait(adapter, db);
581 if (status != 0)
582 return status;
583
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700584 val |= MPU_MAILBOX_DB_HI_MASK;
585 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
586 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
587 iowrite32(val, db);
588
589 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000590 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591 if (status != 0)
592 return status;
593
594 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700595 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
596 val |= (u32)(mbox_mem->dma >> 4) << 2;
597 iowrite32(val, db);
598
Sathya Perla5f0b8492009-07-27 22:52:56 +0000599 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600 if (status != 0)
601 return status;
602
Sathya Perla5fb379e2009-06-18 00:02:59 +0000603 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000604 if (be_mcc_compl_is_new(compl)) {
605 status = be_mcc_compl_process(adapter, &mbox->compl);
606 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000607 if (status)
608 return status;
609 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000610 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 return -1;
612 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000613 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614}
615
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000616static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700617{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000618 u32 sem;
619
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000620 if (BEx_chip(adapter))
621 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700622 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000623 pci_read_config_dword(adapter->pdev,
624 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
625
626 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627}
628
Gavin Shan87f20c22013-10-29 17:30:57 +0800629static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000630{
631#define SLIPORT_READY_TIMEOUT 30
632 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500633 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000634
635 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
636 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
637 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
Sathya Perla9fa465c2015-02-23 04:20:13 -0500638 return 0;
639
640 if (sliport_status & SLIPORT_STATUS_ERR_MASK &&
641 !(sliport_status & SLIPORT_STATUS_RN_MASK))
642 return -EIO;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000643
644 msleep(1000);
645 }
646
Sathya Perla9fa465c2015-02-23 04:20:13 -0500647 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000648}
649
650int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700651{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000652 u16 stage;
653 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000654 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700655
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000656 if (lancer_chip(adapter)) {
657 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500658 if (status) {
659 stage = status;
660 goto err;
661 }
662 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000663 }
664
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000665 do {
Sathya Perlaca3de6b2015-02-23 04:20:10 -0500666 /* There's no means to poll POST state on BE2/3 VFs */
667 if (BEx_chip(adapter) && be_virtfn(adapter))
668 return 0;
669
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000670 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000671 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000672 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000673
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530674 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000675 if (msleep_interruptible(2000)) {
676 dev_err(dev, "Waiting for POST aborted\n");
677 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000678 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000679 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000680 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681
Kalesh APe6732442015-01-20 03:51:46 -0500682err:
683 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla9fa465c2015-02-23 04:20:13 -0500684 return -ETIMEDOUT;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700685}
686
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700687static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
688{
689 return &wrb->payload.sgl[0];
690}
691
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530692static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530693{
694 wrb->tag0 = addr & 0xFFFFFFFF;
695 wrb->tag1 = upper_32_bits(addr);
696}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700697
698/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000699/* mem will be NULL for embedded commands */
700static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530701 u8 subsystem, u8 opcode, int cmd_len,
702 struct be_mcc_wrb *wrb,
703 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700704{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000705 struct be_sge *sge;
706
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707 req_hdr->opcode = opcode;
708 req_hdr->subsystem = subsystem;
709 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000710 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530711 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000712 wrb->payload_length = cmd_len;
713 if (mem) {
714 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
715 MCC_WRB_SGE_CNT_SHIFT;
716 sge = nonembedded_sgl(wrb);
717 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
718 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
719 sge->len = cpu_to_le32(mem->size);
720 } else
721 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
722 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723}
724
725static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530726 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700727{
728 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
729 u64 dma = (u64)mem->dma;
730
731 for (i = 0; i < buf_pages; i++) {
732 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
733 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
734 dma += PAGE_SIZE_4K;
735 }
736}
737
Sathya Perlab31c50a2009-09-17 10:30:13 -0700738static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700739{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700740 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
741 struct be_mcc_wrb *wrb
742 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
743 memset(wrb, 0, sizeof(*wrb));
744 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700745}
746
Sathya Perlab31c50a2009-09-17 10:30:13 -0700747static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000748{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700749 struct be_queue_info *mccq = &adapter->mcc_obj.q;
750 struct be_mcc_wrb *wrb;
751
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000752 if (!mccq->created)
753 return NULL;
754
Vasundhara Volam4d277122013-04-21 23:28:15 +0000755 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000756 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000757
Sathya Perlab31c50a2009-09-17 10:30:13 -0700758 wrb = queue_head_node(mccq);
759 queue_head_inc(mccq);
760 atomic_inc(&mccq->used);
761 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000762 return wrb;
763}
764
Sathya Perlabea50982013-08-27 16:57:33 +0530765static bool use_mcc(struct be_adapter *adapter)
766{
767 return adapter->mcc_obj.q.created;
768}
769
770/* Must be used only in process context */
771static int be_cmd_lock(struct be_adapter *adapter)
772{
773 if (use_mcc(adapter)) {
774 spin_lock_bh(&adapter->mcc_lock);
775 return 0;
776 } else {
777 return mutex_lock_interruptible(&adapter->mbox_lock);
778 }
779}
780
781/* Must be used only in process context */
782static void be_cmd_unlock(struct be_adapter *adapter)
783{
784 if (use_mcc(adapter))
785 spin_unlock_bh(&adapter->mcc_lock);
786 else
787 return mutex_unlock(&adapter->mbox_lock);
788}
789
790static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
791 struct be_mcc_wrb *wrb)
792{
793 struct be_mcc_wrb *dest_wrb;
794
795 if (use_mcc(adapter)) {
796 dest_wrb = wrb_from_mccq(adapter);
797 if (!dest_wrb)
798 return NULL;
799 } else {
800 dest_wrb = wrb_from_mbox(adapter);
801 }
802
803 memcpy(dest_wrb, wrb, sizeof(*wrb));
804 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
805 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
806
807 return dest_wrb;
808}
809
810/* Must be used only in process context */
811static int be_cmd_notify_wait(struct be_adapter *adapter,
812 struct be_mcc_wrb *wrb)
813{
814 struct be_mcc_wrb *dest_wrb;
815 int status;
816
817 status = be_cmd_lock(adapter);
818 if (status)
819 return status;
820
821 dest_wrb = be_cmd_copy(adapter, wrb);
822 if (!dest_wrb)
823 return -EBUSY;
824
825 if (use_mcc(adapter))
826 status = be_mcc_notify_wait(adapter);
827 else
828 status = be_mbox_notify_wait(adapter);
829
830 if (!status)
831 memcpy(wrb, dest_wrb, sizeof(*wrb));
832
833 be_cmd_unlock(adapter);
834 return status;
835}
836
Sathya Perla2243e2e2009-11-22 22:02:03 +0000837/* Tell fw we're about to start firing cmds by writing a
838 * special pattern across the wrb hdr; uses mbox
839 */
840int be_cmd_fw_init(struct be_adapter *adapter)
841{
842 u8 *wrb;
843 int status;
844
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000845 if (lancer_chip(adapter))
846 return 0;
847
Ivan Vecera29849612010-12-14 05:43:19 +0000848 if (mutex_lock_interruptible(&adapter->mbox_lock))
849 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000850
851 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000852 *wrb++ = 0xFF;
853 *wrb++ = 0x12;
854 *wrb++ = 0x34;
855 *wrb++ = 0xFF;
856 *wrb++ = 0xFF;
857 *wrb++ = 0x56;
858 *wrb++ = 0x78;
859 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000860
861 status = be_mbox_notify_wait(adapter);
862
Ivan Vecera29849612010-12-14 05:43:19 +0000863 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000864 return status;
865}
866
867/* Tell fw we're done with firing cmds by writing a
868 * special pattern across the wrb hdr; uses mbox
869 */
870int be_cmd_fw_clean(struct be_adapter *adapter)
871{
872 u8 *wrb;
873 int status;
874
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000875 if (lancer_chip(adapter))
876 return 0;
877
Ivan Vecera29849612010-12-14 05:43:19 +0000878 if (mutex_lock_interruptible(&adapter->mbox_lock))
879 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000880
881 wrb = (u8 *)wrb_from_mbox(adapter);
882 *wrb++ = 0xFF;
883 *wrb++ = 0xAA;
884 *wrb++ = 0xBB;
885 *wrb++ = 0xFF;
886 *wrb++ = 0xFF;
887 *wrb++ = 0xCC;
888 *wrb++ = 0xDD;
889 *wrb = 0xFF;
890
891 status = be_mbox_notify_wait(adapter);
892
Ivan Vecera29849612010-12-14 05:43:19 +0000893 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000894 return status;
895}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000896
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530897int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700898{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700899 struct be_mcc_wrb *wrb;
900 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530901 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
902 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700903
Ivan Vecera29849612010-12-14 05:43:19 +0000904 if (mutex_lock_interruptible(&adapter->mbox_lock))
905 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700906
907 wrb = wrb_from_mbox(adapter);
908 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700909
Somnath Kotur106df1e2011-10-27 07:12:13 +0000910 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530911 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
912 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700913
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530914 /* Support for EQ_CREATEv2 available only SH-R onwards */
915 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
916 ver = 2;
917
918 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700919 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
920
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700921 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
922 /* 4byte eqe*/
923 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
924 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530925 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700926 be_dws_cpu_to_le(req->context, sizeof(req->context));
927
928 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
929
Sathya Perlab31c50a2009-09-17 10:30:13 -0700930 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700932 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530933
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530934 eqo->q.id = le16_to_cpu(resp->eq_id);
935 eqo->msix_idx =
936 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
937 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700938 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700939
Ivan Vecera29849612010-12-14 05:43:19 +0000940 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700941 return status;
942}
943
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000944/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000945int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000946 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700947{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700948 struct be_mcc_wrb *wrb;
949 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950 int status;
951
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000952 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700953
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000954 wrb = wrb_from_mccq(adapter);
955 if (!wrb) {
956 status = -EBUSY;
957 goto err;
958 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700959 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700960
Somnath Kotur106df1e2011-10-27 07:12:13 +0000961 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530962 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
963 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000964 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700965 if (permanent) {
966 req->permanent = 1;
967 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +0530968 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000969 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700970 req->permanent = 0;
971 }
972
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000973 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700974 if (!status) {
975 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530976
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700977 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700978 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000980err:
981 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982 return status;
983}
984
Sathya Perlab31c50a2009-09-17 10:30:13 -0700985/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000986int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530987 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700988{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700989 struct be_mcc_wrb *wrb;
990 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991 int status;
992
Sathya Perlab31c50a2009-09-17 10:30:13 -0700993 spin_lock_bh(&adapter->mcc_lock);
994
995 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000996 if (!wrb) {
997 status = -EBUSY;
998 goto err;
999 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001000 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001001
Somnath Kotur106df1e2011-10-27 07:12:13 +00001002 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301003 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1004 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001005
Ajit Khapardef8617e02011-02-11 13:36:37 +00001006 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001007 req->if_id = cpu_to_le32(if_id);
1008 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1009
Sathya Perlab31c50a2009-09-17 10:30:13 -07001010 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001011 if (!status) {
1012 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301013
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014 *pmac_id = le32_to_cpu(resp->pmac_id);
1015 }
1016
Sathya Perla713d03942009-11-22 22:02:45 +00001017err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001018 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001019
1020 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1021 status = -EPERM;
1022
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023 return status;
1024}
1025
Sathya Perlab31c50a2009-09-17 10:30:13 -07001026/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001027int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001028{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001029 struct be_mcc_wrb *wrb;
1030 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001031 int status;
1032
Sathya Perla30128032011-11-10 19:17:57 +00001033 if (pmac_id == -1)
1034 return 0;
1035
Sathya Perlab31c50a2009-09-17 10:30:13 -07001036 spin_lock_bh(&adapter->mcc_lock);
1037
1038 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001039 if (!wrb) {
1040 status = -EBUSY;
1041 goto err;
1042 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001043 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001044
Somnath Kotur106df1e2011-10-27 07:12:13 +00001045 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301046 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1047 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048
Ajit Khapardef8617e02011-02-11 13:36:37 +00001049 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001050 req->if_id = cpu_to_le32(if_id);
1051 req->pmac_id = cpu_to_le32(pmac_id);
1052
Sathya Perlab31c50a2009-09-17 10:30:13 -07001053 status = be_mcc_notify_wait(adapter);
1054
Sathya Perla713d03942009-11-22 22:02:45 +00001055err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001056 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001057 return status;
1058}
1059
Sathya Perlab31c50a2009-09-17 10:30:13 -07001060/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001061int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301062 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001063{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001064 struct be_mcc_wrb *wrb;
1065 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001066 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001067 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001068 int status;
1069
Ivan Vecera29849612010-12-14 05:43:19 +00001070 if (mutex_lock_interruptible(&adapter->mbox_lock))
1071 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001072
1073 wrb = wrb_from_mbox(adapter);
1074 req = embedded_payload(wrb);
1075 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001076
Somnath Kotur106df1e2011-10-27 07:12:13 +00001077 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301078 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1079 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001080
1081 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001082
1083 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001084 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301085 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001086 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301087 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001088 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301089 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001090 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001091 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1092 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001093 } else {
1094 req->hdr.version = 2;
1095 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001096
1097 /* coalesce-wm field in this cmd is not relevant to Lancer.
1098 * Lancer uses COMMON_MODIFY_CQ to set this field
1099 */
1100 if (!lancer_chip(adapter))
1101 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1102 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001103 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301104 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001105 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301106 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001107 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301108 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1109 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001110 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001111
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001112 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1113
1114 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1115
Sathya Perlab31c50a2009-09-17 10:30:13 -07001116 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001117 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001118 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301119
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001120 cq->id = le16_to_cpu(resp->cq_id);
1121 cq->created = true;
1122 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001123
Ivan Vecera29849612010-12-14 05:43:19 +00001124 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001125
1126 return status;
1127}
1128
1129static u32 be_encoded_q_len(int q_len)
1130{
1131 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301132
Sathya Perla5fb379e2009-06-18 00:02:59 +00001133 if (len_encoded == 16)
1134 len_encoded = 0;
1135 return len_encoded;
1136}
1137
Jingoo Han4188e7d2013-08-05 18:02:02 +09001138static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301139 struct be_queue_info *mccq,
1140 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001141{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001142 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001143 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001144 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001145 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001146 int status;
1147
Ivan Vecera29849612010-12-14 05:43:19 +00001148 if (mutex_lock_interruptible(&adapter->mbox_lock))
1149 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001150
1151 wrb = wrb_from_mbox(adapter);
1152 req = embedded_payload(wrb);
1153 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001154
Somnath Kotur106df1e2011-10-27 07:12:13 +00001155 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301156 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1157 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001158
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001159 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301160 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001161 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1162 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301163 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001164 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301165 } else {
1166 req->hdr.version = 1;
1167 req->cq_id = cpu_to_le16(cq->id);
1168
1169 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1170 be_encoded_q_len(mccq->len));
1171 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1172 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1173 ctxt, cq->id);
1174 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1175 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001176 }
1177
Vasundhara Volam21252372015-02-06 08:18:42 -05001178 /* Subscribe to Link State, Sliport Event and Group 5 Events
1179 * (bits 1, 5 and 17 set)
1180 */
1181 req->async_event_bitmap[0] =
1182 cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
1183 BIT(ASYNC_EVENT_CODE_GRP_5) |
1184 BIT(ASYNC_EVENT_CODE_QNQ) |
1185 BIT(ASYNC_EVENT_CODE_SLIPORT));
1186
Sathya Perla5fb379e2009-06-18 00:02:59 +00001187 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1188
1189 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1190
Sathya Perlab31c50a2009-09-17 10:30:13 -07001191 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001192 if (!status) {
1193 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301194
Sathya Perla5fb379e2009-06-18 00:02:59 +00001195 mccq->id = le16_to_cpu(resp->id);
1196 mccq->created = true;
1197 }
Ivan Vecera29849612010-12-14 05:43:19 +00001198 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001199
1200 return status;
1201}
1202
Jingoo Han4188e7d2013-08-05 18:02:02 +09001203static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301204 struct be_queue_info *mccq,
1205 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001206{
1207 struct be_mcc_wrb *wrb;
1208 struct be_cmd_req_mcc_create *req;
1209 struct be_dma_mem *q_mem = &mccq->dma_mem;
1210 void *ctxt;
1211 int status;
1212
1213 if (mutex_lock_interruptible(&adapter->mbox_lock))
1214 return -1;
1215
1216 wrb = wrb_from_mbox(adapter);
1217 req = embedded_payload(wrb);
1218 ctxt = &req->context;
1219
Somnath Kotur106df1e2011-10-27 07:12:13 +00001220 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301221 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1222 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001223
1224 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1225
1226 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1227 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301228 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001229 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1230
1231 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1232
1233 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1234
1235 status = be_mbox_notify_wait(adapter);
1236 if (!status) {
1237 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301238
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001239 mccq->id = le16_to_cpu(resp->id);
1240 mccq->created = true;
1241 }
1242
1243 mutex_unlock(&adapter->mbox_lock);
1244 return status;
1245}
1246
1247int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301248 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001249{
1250 int status;
1251
1252 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301253 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001254 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1255 "or newer to avoid conflicting priorities between NIC "
1256 "and FCoE traffic");
1257 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1258 }
1259 return status;
1260}
1261
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001262int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001263{
Sathya Perla77071332013-08-27 16:57:34 +05301264 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001265 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001266 struct be_queue_info *txq = &txo->q;
1267 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001268 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001269 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001270
Sathya Perla77071332013-08-27 16:57:34 +05301271 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001272 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301273 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001274
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001275 if (lancer_chip(adapter)) {
1276 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001277 } else if (BEx_chip(adapter)) {
1278 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1279 req->hdr.version = 2;
1280 } else { /* For SH */
1281 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001282 }
1283
Vasundhara Volam81b02652013-10-01 15:59:57 +05301284 if (req->hdr.version > 0)
1285 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001286 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1287 req->ulp_num = BE_ULP1_NUM;
1288 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001289 req->cq_id = cpu_to_le16(cq->id);
1290 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001291 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001292 ver = req->hdr.version;
1293
Sathya Perla77071332013-08-27 16:57:34 +05301294 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001295 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301296 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301297
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001298 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001299 if (ver == 2)
1300 txo->db_offset = le32_to_cpu(resp->db_offset);
1301 else
1302 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001303 txq->created = true;
1304 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001305
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001306 return status;
1307}
1308
Sathya Perla482c9e72011-06-29 23:33:17 +00001309/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001310int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301311 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1312 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001313{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001314 struct be_mcc_wrb *wrb;
1315 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001316 struct be_dma_mem *q_mem = &rxq->dma_mem;
1317 int status;
1318
Sathya Perla482c9e72011-06-29 23:33:17 +00001319 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001320
Sathya Perla482c9e72011-06-29 23:33:17 +00001321 wrb = wrb_from_mccq(adapter);
1322 if (!wrb) {
1323 status = -EBUSY;
1324 goto err;
1325 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001326 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001327
Somnath Kotur106df1e2011-10-27 07:12:13 +00001328 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301329 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001330
1331 req->cq_id = cpu_to_le16(cq_id);
1332 req->frag_size = fls(frag_size) - 1;
1333 req->num_pages = 2;
1334 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1335 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001336 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001337 req->rss_queue = cpu_to_le32(rss);
1338
Sathya Perla482c9e72011-06-29 23:33:17 +00001339 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001340 if (!status) {
1341 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301342
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001343 rxq->id = le16_to_cpu(resp->id);
1344 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001345 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001346 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001347
Sathya Perla482c9e72011-06-29 23:33:17 +00001348err:
1349 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001350 return status;
1351}
1352
Sathya Perlab31c50a2009-09-17 10:30:13 -07001353/* Generic destroyer function for all types of queues
1354 * Uses Mbox
1355 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001356int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301357 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001358{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001359 struct be_mcc_wrb *wrb;
1360 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001361 u8 subsys = 0, opcode = 0;
1362 int status;
1363
Ivan Vecera29849612010-12-14 05:43:19 +00001364 if (mutex_lock_interruptible(&adapter->mbox_lock))
1365 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001366
Sathya Perlab31c50a2009-09-17 10:30:13 -07001367 wrb = wrb_from_mbox(adapter);
1368 req = embedded_payload(wrb);
1369
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001370 switch (queue_type) {
1371 case QTYPE_EQ:
1372 subsys = CMD_SUBSYSTEM_COMMON;
1373 opcode = OPCODE_COMMON_EQ_DESTROY;
1374 break;
1375 case QTYPE_CQ:
1376 subsys = CMD_SUBSYSTEM_COMMON;
1377 opcode = OPCODE_COMMON_CQ_DESTROY;
1378 break;
1379 case QTYPE_TXQ:
1380 subsys = CMD_SUBSYSTEM_ETH;
1381 opcode = OPCODE_ETH_TX_DESTROY;
1382 break;
1383 case QTYPE_RXQ:
1384 subsys = CMD_SUBSYSTEM_ETH;
1385 opcode = OPCODE_ETH_RX_DESTROY;
1386 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001387 case QTYPE_MCCQ:
1388 subsys = CMD_SUBSYSTEM_COMMON;
1389 opcode = OPCODE_COMMON_MCC_DESTROY;
1390 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001391 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001392 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001393 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001394
Somnath Kotur106df1e2011-10-27 07:12:13 +00001395 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301396 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001397 req->id = cpu_to_le16(q->id);
1398
Sathya Perlab31c50a2009-09-17 10:30:13 -07001399 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001400 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001401
Ivan Vecera29849612010-12-14 05:43:19 +00001402 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001403 return status;
1404}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001405
Sathya Perla482c9e72011-06-29 23:33:17 +00001406/* Uses MCC */
1407int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1408{
1409 struct be_mcc_wrb *wrb;
1410 struct be_cmd_req_q_destroy *req;
1411 int status;
1412
1413 spin_lock_bh(&adapter->mcc_lock);
1414
1415 wrb = wrb_from_mccq(adapter);
1416 if (!wrb) {
1417 status = -EBUSY;
1418 goto err;
1419 }
1420 req = embedded_payload(wrb);
1421
Somnath Kotur106df1e2011-10-27 07:12:13 +00001422 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301423 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001424 req->id = cpu_to_le16(q->id);
1425
1426 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001427 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001428
1429err:
1430 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001431 return status;
1432}
1433
Sathya Perlab31c50a2009-09-17 10:30:13 -07001434/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301435 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001436 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001437int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001438 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001439{
Sathya Perlabea50982013-08-27 16:57:33 +05301440 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001441 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001442 int status;
1443
Sathya Perlabea50982013-08-27 16:57:33 +05301444 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001445 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301446 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1447 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001448 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001449 req->capability_flags = cpu_to_le32(cap_flags);
1450 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001451 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001452
Sathya Perlabea50982013-08-27 16:57:33 +05301453 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001454 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301455 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301456
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001457 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301458
1459 /* Hack to retrieve VF's pmac-id on BE3 */
1460 if (BE3_chip(adapter) && !be_physfn(adapter))
1461 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001462 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001463 return status;
1464}
1465
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001466/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001467int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001468{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001469 struct be_mcc_wrb *wrb;
1470 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001471 int status;
1472
Sathya Perla30128032011-11-10 19:17:57 +00001473 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001474 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001475
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001476 spin_lock_bh(&adapter->mcc_lock);
1477
1478 wrb = wrb_from_mccq(adapter);
1479 if (!wrb) {
1480 status = -EBUSY;
1481 goto err;
1482 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001483 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001484
Somnath Kotur106df1e2011-10-27 07:12:13 +00001485 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301486 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1487 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001488 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001489 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001490
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001491 status = be_mcc_notify_wait(adapter);
1492err:
1493 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001494 return status;
1495}
1496
1497/* Get stats is a non embedded command: the request is not embedded inside
1498 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001499 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001500 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001501int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001502{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001503 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001504 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001505 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001506
Sathya Perlab31c50a2009-09-17 10:30:13 -07001507 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001508
Sathya Perlab31c50a2009-09-17 10:30:13 -07001509 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001510 if (!wrb) {
1511 status = -EBUSY;
1512 goto err;
1513 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001514 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515
Somnath Kotur106df1e2011-10-27 07:12:13 +00001516 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301517 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1518 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001519
Sathya Perlaca34fe32012-11-06 17:48:56 +00001520 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001521 if (BE2_chip(adapter))
1522 hdr->version = 0;
1523 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001524 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001525 else
1526 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001527
Sathya Perlab31c50a2009-09-17 10:30:13 -07001528 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001529 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001530
Sathya Perla713d03942009-11-22 22:02:45 +00001531err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001532 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001533 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001534}
1535
Selvin Xavier005d5692011-05-16 07:36:35 +00001536/* Lancer Stats */
1537int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301538 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001539{
Selvin Xavier005d5692011-05-16 07:36:35 +00001540 struct be_mcc_wrb *wrb;
1541 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001542 int status = 0;
1543
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001544 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1545 CMD_SUBSYSTEM_ETH))
1546 return -EPERM;
1547
Selvin Xavier005d5692011-05-16 07:36:35 +00001548 spin_lock_bh(&adapter->mcc_lock);
1549
1550 wrb = wrb_from_mccq(adapter);
1551 if (!wrb) {
1552 status = -EBUSY;
1553 goto err;
1554 }
1555 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001556
Somnath Kotur106df1e2011-10-27 07:12:13 +00001557 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301558 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1559 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001560
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001561 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001562 req->cmd_params.params.reset_stats = 0;
1563
Selvin Xavier005d5692011-05-16 07:36:35 +00001564 be_mcc_notify(adapter);
1565 adapter->stats_cmd_sent = true;
1566
1567err:
1568 spin_unlock_bh(&adapter->mcc_lock);
1569 return status;
1570}
1571
Sathya Perla323ff712012-09-28 04:39:43 +00001572static int be_mac_to_link_speed(int mac_speed)
1573{
1574 switch (mac_speed) {
1575 case PHY_LINK_SPEED_ZERO:
1576 return 0;
1577 case PHY_LINK_SPEED_10MBPS:
1578 return 10;
1579 case PHY_LINK_SPEED_100MBPS:
1580 return 100;
1581 case PHY_LINK_SPEED_1GBPS:
1582 return 1000;
1583 case PHY_LINK_SPEED_10GBPS:
1584 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301585 case PHY_LINK_SPEED_20GBPS:
1586 return 20000;
1587 case PHY_LINK_SPEED_25GBPS:
1588 return 25000;
1589 case PHY_LINK_SPEED_40GBPS:
1590 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001591 }
1592 return 0;
1593}
1594
1595/* Uses synchronous mcc
1596 * Returns link_speed in Mbps
1597 */
1598int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1599 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001600{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001601 struct be_mcc_wrb *wrb;
1602 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001603 int status;
1604
Sathya Perlab31c50a2009-09-17 10:30:13 -07001605 spin_lock_bh(&adapter->mcc_lock);
1606
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001607 if (link_status)
1608 *link_status = LINK_DOWN;
1609
Sathya Perlab31c50a2009-09-17 10:30:13 -07001610 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001611 if (!wrb) {
1612 status = -EBUSY;
1613 goto err;
1614 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001615 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001616
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001617 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301618 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1619 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001620
Sathya Perlaca34fe32012-11-06 17:48:56 +00001621 /* version 1 of the cmd is not supported only by BE2 */
1622 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001623 req->hdr.version = 1;
1624
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001625 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001626
Sathya Perlab31c50a2009-09-17 10:30:13 -07001627 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001628 if (!status) {
1629 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301630
Sathya Perla323ff712012-09-28 04:39:43 +00001631 if (link_speed) {
1632 *link_speed = resp->link_speed ?
1633 le16_to_cpu(resp->link_speed) * 10 :
1634 be_mac_to_link_speed(resp->mac_speed);
1635
1636 if (!resp->logical_link_status)
1637 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001638 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001639 if (link_status)
1640 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001641 }
1642
Sathya Perla713d03942009-11-22 22:02:45 +00001643err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001644 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001645 return status;
1646}
1647
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001648/* Uses synchronous mcc */
1649int be_cmd_get_die_temperature(struct be_adapter *adapter)
1650{
1651 struct be_mcc_wrb *wrb;
1652 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301653 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001654
1655 spin_lock_bh(&adapter->mcc_lock);
1656
1657 wrb = wrb_from_mccq(adapter);
1658 if (!wrb) {
1659 status = -EBUSY;
1660 goto err;
1661 }
1662 req = embedded_payload(wrb);
1663
Somnath Kotur106df1e2011-10-27 07:12:13 +00001664 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301665 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1666 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001667
Somnath Kotur3de09452011-09-30 07:25:05 +00001668 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001669
1670err:
1671 spin_unlock_bh(&adapter->mcc_lock);
1672 return status;
1673}
1674
Somnath Kotur311fddc2011-03-16 21:22:43 +00001675/* Uses synchronous mcc */
1676int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1677{
1678 struct be_mcc_wrb *wrb;
1679 struct be_cmd_req_get_fat *req;
1680 int status;
1681
1682 spin_lock_bh(&adapter->mcc_lock);
1683
1684 wrb = wrb_from_mccq(adapter);
1685 if (!wrb) {
1686 status = -EBUSY;
1687 goto err;
1688 }
1689 req = embedded_payload(wrb);
1690
Somnath Kotur106df1e2011-10-27 07:12:13 +00001691 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301692 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1693 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001694 req->fat_operation = cpu_to_le32(QUERY_FAT);
1695 status = be_mcc_notify_wait(adapter);
1696 if (!status) {
1697 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301698
Somnath Kotur311fddc2011-03-16 21:22:43 +00001699 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001700 *log_size = le32_to_cpu(resp->log_size) -
1701 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001702 }
1703err:
1704 spin_unlock_bh(&adapter->mcc_lock);
1705 return status;
1706}
1707
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301708int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001709{
1710 struct be_dma_mem get_fat_cmd;
1711 struct be_mcc_wrb *wrb;
1712 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001713 u32 offset = 0, total_size, buf_size,
1714 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301715 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001716
1717 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301718 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001719
1720 total_size = buf_len;
1721
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001722 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1723 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301724 get_fat_cmd.size,
1725 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001726 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001727 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301728 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301729 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001730 }
1731
Somnath Kotur311fddc2011-03-16 21:22:43 +00001732 spin_lock_bh(&adapter->mcc_lock);
1733
Somnath Kotur311fddc2011-03-16 21:22:43 +00001734 while (total_size) {
1735 buf_size = min(total_size, (u32)60*1024);
1736 total_size -= buf_size;
1737
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001738 wrb = wrb_from_mccq(adapter);
1739 if (!wrb) {
1740 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001741 goto err;
1742 }
1743 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001744
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001745 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001746 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301747 OPCODE_COMMON_MANAGE_FAT, payload_len,
1748 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001749
1750 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1751 req->read_log_offset = cpu_to_le32(log_offset);
1752 req->read_log_length = cpu_to_le32(buf_size);
1753 req->data_buffer_size = cpu_to_le32(buf_size);
1754
1755 status = be_mcc_notify_wait(adapter);
1756 if (!status) {
1757 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301758
Somnath Kotur311fddc2011-03-16 21:22:43 +00001759 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301760 resp->data_buffer,
1761 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001762 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001763 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001764 goto err;
1765 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001766 offset += buf_size;
1767 log_offset += buf_size;
1768 }
1769err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001770 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301771 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001772 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301773 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001774}
1775
Sathya Perla04b71172011-09-27 13:30:27 -04001776/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301777int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001778{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001779 struct be_mcc_wrb *wrb;
1780 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001781 int status;
1782
Sathya Perla04b71172011-09-27 13:30:27 -04001783 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001784
Sathya Perla04b71172011-09-27 13:30:27 -04001785 wrb = wrb_from_mccq(adapter);
1786 if (!wrb) {
1787 status = -EBUSY;
1788 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001789 }
1790
Sathya Perla04b71172011-09-27 13:30:27 -04001791 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001792
Somnath Kotur106df1e2011-10-27 07:12:13 +00001793 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301794 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1795 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001796 status = be_mcc_notify_wait(adapter);
1797 if (!status) {
1798 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301799
Vasundhara Volam242eb472014-09-12 17:39:15 +05301800 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1801 sizeof(adapter->fw_ver));
1802 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1803 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001804 }
1805err:
1806 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001807 return status;
1808}
1809
Sathya Perlab31c50a2009-09-17 10:30:13 -07001810/* set the EQ delay interval of an EQ to specified value
1811 * Uses async mcc
1812 */
Kalesh APb502ae82014-09-19 15:46:51 +05301813static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1814 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001815{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001816 struct be_mcc_wrb *wrb;
1817 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301818 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001819
Sathya Perlab31c50a2009-09-17 10:30:13 -07001820 spin_lock_bh(&adapter->mcc_lock);
1821
1822 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001823 if (!wrb) {
1824 status = -EBUSY;
1825 goto err;
1826 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001827 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001828
Somnath Kotur106df1e2011-10-27 07:12:13 +00001829 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301830 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1831 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001832
Sathya Perla2632baf2013-10-01 16:00:00 +05301833 req->num_eq = cpu_to_le32(num);
1834 for (i = 0; i < num; i++) {
1835 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1836 req->set_eqd[i].phase = 0;
1837 req->set_eqd[i].delay_multiplier =
1838 cpu_to_le32(set_eqd[i].delay_multiplier);
1839 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001840
Sathya Perlab31c50a2009-09-17 10:30:13 -07001841 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001842err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001843 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001844 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001845}
1846
Kalesh AP93676702014-09-12 17:39:20 +05301847int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1848 int num)
1849{
1850 int num_eqs, i = 0;
1851
1852 if (lancer_chip(adapter) && num > 8) {
1853 while (num) {
1854 num_eqs = min(num, 8);
1855 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1856 i += num_eqs;
1857 num -= num_eqs;
1858 }
1859 } else {
1860 __be_cmd_modify_eqd(adapter, set_eqd, num);
1861 }
1862
1863 return 0;
1864}
1865
Sathya Perlab31c50a2009-09-17 10:30:13 -07001866/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001867int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301868 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001869{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001870 struct be_mcc_wrb *wrb;
1871 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001872 int status;
1873
Sathya Perlab31c50a2009-09-17 10:30:13 -07001874 spin_lock_bh(&adapter->mcc_lock);
1875
1876 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001877 if (!wrb) {
1878 status = -EBUSY;
1879 goto err;
1880 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001881 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001882
Somnath Kotur106df1e2011-10-27 07:12:13 +00001883 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301884 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1885 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001886
1887 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001888 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001889 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301890 memcpy(req->normal_vlan, vtag_array,
1891 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001892
Sathya Perlab31c50a2009-09-17 10:30:13 -07001893 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001894err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001895 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001896 return status;
1897}
1898
Sathya Perlaac34b742015-02-06 08:18:40 -05001899static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001900{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001901 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001902 struct be_dma_mem *mem = &adapter->rx_filter;
1903 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001904 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001905
Sathya Perla8788fdc2009-07-27 22:52:03 +00001906 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001907
Sathya Perlab31c50a2009-09-17 10:30:13 -07001908 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001909 if (!wrb) {
1910 status = -EBUSY;
1911 goto err;
1912 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001913 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001914 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301915 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1916 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001917
Sathya Perla5b8821b2011-08-02 19:57:44 +00001918 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perlaac34b742015-02-06 08:18:40 -05001919 req->if_flags_mask = cpu_to_le32(flags);
1920 req->if_flags = (value == ON) ? req->if_flags_mask : 0;
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001921
Sathya Perlaac34b742015-02-06 08:18:40 -05001922 if (flags & BE_IF_FLAGS_MULTICAST) {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001923 struct netdev_hw_addr *ha;
1924 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001926 /* Reset mcast promisc mode if already set by setting mask
1927 * and not setting flags field
1928 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001929 req->if_flags_mask |=
1930 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301931 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001932 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001933 netdev_for_each_mc_addr(ha, adapter->netdev)
1934 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1935 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001936
Sathya Perla0d1d5872011-08-03 05:19:27 -07001937 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001938err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001939 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001940 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001941}
1942
Sathya Perlaac34b742015-02-06 08:18:40 -05001943int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
1944{
1945 struct device *dev = &adapter->pdev->dev;
1946
1947 if ((flags & be_if_cap_flags(adapter)) != flags) {
1948 dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
1949 dev_warn(dev, "Interface is capable of 0x%x flags only\n",
1950 be_if_cap_flags(adapter));
1951 }
1952 flags &= be_if_cap_flags(adapter);
1953
1954 return __be_cmd_rx_filter(adapter, flags, value);
1955}
1956
Sathya Perlab31c50a2009-09-17 10:30:13 -07001957/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001958int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001959{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001960 struct be_mcc_wrb *wrb;
1961 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001962 int status;
1963
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001964 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
1965 CMD_SUBSYSTEM_COMMON))
1966 return -EPERM;
1967
Sathya Perlab31c50a2009-09-17 10:30:13 -07001968 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001969
Sathya Perlab31c50a2009-09-17 10:30:13 -07001970 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001971 if (!wrb) {
1972 status = -EBUSY;
1973 goto err;
1974 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001975 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001976
Somnath Kotur106df1e2011-10-27 07:12:13 +00001977 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301978 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
1979 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001980
Suresh Reddyb29812c2014-09-12 17:39:17 +05301981 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001982 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1983 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1984
Sathya Perlab31c50a2009-09-17 10:30:13 -07001985 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001986
Sathya Perla713d03942009-11-22 22:02:45 +00001987err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001988 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05301989
1990 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
1991 return -EOPNOTSUPP;
1992
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001993 return status;
1994}
1995
Sathya Perlab31c50a2009-09-17 10:30:13 -07001996/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001997int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001998{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001999 struct be_mcc_wrb *wrb;
2000 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002001 int status;
2002
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002003 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2004 CMD_SUBSYSTEM_COMMON))
2005 return -EPERM;
2006
Sathya Perlab31c50a2009-09-17 10:30:13 -07002007 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002008
Sathya Perlab31c50a2009-09-17 10:30:13 -07002009 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002010 if (!wrb) {
2011 status = -EBUSY;
2012 goto err;
2013 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002014 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002015
Somnath Kotur106df1e2011-10-27 07:12:13 +00002016 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302017 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2018 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002019
Sathya Perlab31c50a2009-09-17 10:30:13 -07002020 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002021 if (!status) {
2022 struct be_cmd_resp_get_flow_control *resp =
2023 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302024
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002025 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2026 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2027 }
2028
Sathya Perla713d03942009-11-22 22:02:45 +00002029err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002030 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002031 return status;
2032}
2033
Sathya Perlab31c50a2009-09-17 10:30:13 -07002034/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302035int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002036{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002037 struct be_mcc_wrb *wrb;
2038 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002039 int status;
2040
Ivan Vecera29849612010-12-14 05:43:19 +00002041 if (mutex_lock_interruptible(&adapter->mbox_lock))
2042 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002043
Sathya Perlab31c50a2009-09-17 10:30:13 -07002044 wrb = wrb_from_mbox(adapter);
2045 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002046
Somnath Kotur106df1e2011-10-27 07:12:13 +00002047 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302048 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2049 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002050
Sathya Perlab31c50a2009-09-17 10:30:13 -07002051 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002052 if (!status) {
2053 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302054
Kalesh APe97e3cd2014-07-17 16:20:26 +05302055 adapter->port_num = le32_to_cpu(resp->phys_port);
2056 adapter->function_mode = le32_to_cpu(resp->function_mode);
2057 adapter->function_caps = le32_to_cpu(resp->function_caps);
2058 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302059 dev_info(&adapter->pdev->dev,
2060 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2061 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002062 }
2063
Ivan Vecera29849612010-12-14 05:43:19 +00002064 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002065 return status;
2066}
sarveshwarb14074ea2009-08-05 13:05:24 -07002067
Sathya Perlab31c50a2009-09-17 10:30:13 -07002068/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002069int be_cmd_reset_function(struct be_adapter *adapter)
2070{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002071 struct be_mcc_wrb *wrb;
2072 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002073 int status;
2074
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002075 if (lancer_chip(adapter)) {
Sathya Perla9fa465c2015-02-23 04:20:13 -05002076 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2077 adapter->db + SLIPORT_CONTROL_OFFSET);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002078 status = lancer_wait_ready(adapter);
Sathya Perla9fa465c2015-02-23 04:20:13 -05002079 if (status)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002080 dev_err(&adapter->pdev->dev,
2081 "Adapter in non recoverable error\n");
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002082 return status;
2083 }
2084
Ivan Vecera29849612010-12-14 05:43:19 +00002085 if (mutex_lock_interruptible(&adapter->mbox_lock))
2086 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002087
Sathya Perlab31c50a2009-09-17 10:30:13 -07002088 wrb = wrb_from_mbox(adapter);
2089 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002090
Somnath Kotur106df1e2011-10-27 07:12:13 +00002091 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302092 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2093 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002094
Sathya Perlab31c50a2009-09-17 10:30:13 -07002095 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002096
Ivan Vecera29849612010-12-14 05:43:19 +00002097 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002098 return status;
2099}
Ajit Khaparde84517482009-09-04 03:12:16 +00002100
Suresh Reddy594ad542013-04-25 23:03:20 +00002101int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002102 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002103{
2104 struct be_mcc_wrb *wrb;
2105 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002106 int status;
2107
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302108 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2109 return 0;
2110
Kalesh APb51aa362014-05-09 13:29:19 +05302111 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002112
Kalesh APb51aa362014-05-09 13:29:19 +05302113 wrb = wrb_from_mccq(adapter);
2114 if (!wrb) {
2115 status = -EBUSY;
2116 goto err;
2117 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002118 req = embedded_payload(wrb);
2119
Somnath Kotur106df1e2011-10-27 07:12:13 +00002120 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302121 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002122
2123 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002124 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002125 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002126
Kalesh APb51aa362014-05-09 13:29:19 +05302127 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002128 req->hdr.version = 1;
2129
Sathya Perla3abcded2010-10-03 22:12:27 -07002130 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302131 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002132 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2133
Kalesh APb51aa362014-05-09 13:29:19 +05302134 status = be_mcc_notify_wait(adapter);
2135err:
2136 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002137 return status;
2138}
2139
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002140/* Uses sync mcc */
2141int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302142 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002143{
2144 struct be_mcc_wrb *wrb;
2145 struct be_cmd_req_enable_disable_beacon *req;
2146 int status;
2147
2148 spin_lock_bh(&adapter->mcc_lock);
2149
2150 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002151 if (!wrb) {
2152 status = -EBUSY;
2153 goto err;
2154 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002155 req = embedded_payload(wrb);
2156
Somnath Kotur106df1e2011-10-27 07:12:13 +00002157 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302158 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2159 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002160
2161 req->port_num = port_num;
2162 req->beacon_state = state;
2163 req->beacon_duration = bcn;
2164 req->status_duration = sts;
2165
2166 status = be_mcc_notify_wait(adapter);
2167
Sathya Perla713d03942009-11-22 22:02:45 +00002168err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002169 spin_unlock_bh(&adapter->mcc_lock);
2170 return status;
2171}
2172
2173/* Uses sync mcc */
2174int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2175{
2176 struct be_mcc_wrb *wrb;
2177 struct be_cmd_req_get_beacon_state *req;
2178 int status;
2179
2180 spin_lock_bh(&adapter->mcc_lock);
2181
2182 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002183 if (!wrb) {
2184 status = -EBUSY;
2185 goto err;
2186 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002187 req = embedded_payload(wrb);
2188
Somnath Kotur106df1e2011-10-27 07:12:13 +00002189 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302190 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2191 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002192
2193 req->port_num = port_num;
2194
2195 status = be_mcc_notify_wait(adapter);
2196 if (!status) {
2197 struct be_cmd_resp_get_beacon_state *resp =
2198 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302199
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002200 *state = resp->beacon_state;
2201 }
2202
Sathya Perla713d03942009-11-22 22:02:45 +00002203err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002204 spin_unlock_bh(&adapter->mcc_lock);
2205 return status;
2206}
2207
Mark Leonarde36edd92014-09-12 17:39:18 +05302208/* Uses sync mcc */
2209int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2210 u8 page_num, u8 *data)
2211{
2212 struct be_dma_mem cmd;
2213 struct be_mcc_wrb *wrb;
2214 struct be_cmd_req_port_type *req;
2215 int status;
2216
2217 if (page_num > TR_PAGE_A2)
2218 return -EINVAL;
2219
2220 cmd.size = sizeof(struct be_cmd_resp_port_type);
2221 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2222 if (!cmd.va) {
2223 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2224 return -ENOMEM;
2225 }
2226 memset(cmd.va, 0, cmd.size);
2227
2228 spin_lock_bh(&adapter->mcc_lock);
2229
2230 wrb = wrb_from_mccq(adapter);
2231 if (!wrb) {
2232 status = -EBUSY;
2233 goto err;
2234 }
2235 req = cmd.va;
2236
2237 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2238 OPCODE_COMMON_READ_TRANSRECV_DATA,
2239 cmd.size, wrb, &cmd);
2240
2241 req->port = cpu_to_le32(adapter->hba_port_num);
2242 req->page_num = cpu_to_le32(page_num);
2243 status = be_mcc_notify_wait(adapter);
2244 if (!status) {
2245 struct be_cmd_resp_port_type *resp = cmd.va;
2246
2247 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2248 }
2249err:
2250 spin_unlock_bh(&adapter->mcc_lock);
2251 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2252 return status;
2253}
2254
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002255int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002256 u32 data_size, u32 data_offset,
2257 const char *obj_name, u32 *data_written,
2258 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002259{
2260 struct be_mcc_wrb *wrb;
2261 struct lancer_cmd_req_write_object *req;
2262 struct lancer_cmd_resp_write_object *resp;
2263 void *ctxt = NULL;
2264 int status;
2265
2266 spin_lock_bh(&adapter->mcc_lock);
2267 adapter->flash_status = 0;
2268
2269 wrb = wrb_from_mccq(adapter);
2270 if (!wrb) {
2271 status = -EBUSY;
2272 goto err_unlock;
2273 }
2274
2275 req = embedded_payload(wrb);
2276
Somnath Kotur106df1e2011-10-27 07:12:13 +00002277 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302278 OPCODE_COMMON_WRITE_OBJECT,
2279 sizeof(struct lancer_cmd_req_write_object), wrb,
2280 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002281
2282 ctxt = &req->context;
2283 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302284 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002285
2286 if (data_size == 0)
2287 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302288 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002289 else
2290 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302291 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002292
2293 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2294 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302295 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002296 req->descriptor_count = cpu_to_le32(1);
2297 req->buf_len = cpu_to_le32(data_size);
2298 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302299 sizeof(struct lancer_cmd_req_write_object))
2300 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002301 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2302 sizeof(struct lancer_cmd_req_write_object)));
2303
2304 be_mcc_notify(adapter);
2305 spin_unlock_bh(&adapter->mcc_lock);
2306
Suresh Reddy5eeff632014-01-06 13:02:24 +05302307 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002308 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302309 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002310 else
2311 status = adapter->flash_status;
2312
2313 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002314 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002315 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002316 *change_status = resp->change_status;
2317 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002318 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002319 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002320
2321 return status;
2322
2323err_unlock:
2324 spin_unlock_bh(&adapter->mcc_lock);
2325 return status;
2326}
2327
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302328int be_cmd_query_cable_type(struct be_adapter *adapter)
2329{
2330 u8 page_data[PAGE_DATA_LEN];
2331 int status;
2332
2333 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2334 page_data);
2335 if (!status) {
2336 switch (adapter->phy.interface_type) {
2337 case PHY_TYPE_QSFP:
2338 adapter->phy.cable_type =
2339 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2340 break;
2341 case PHY_TYPE_SFP_PLUS_10GB:
2342 adapter->phy.cable_type =
2343 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2344 break;
2345 default:
2346 adapter->phy.cable_type = 0;
2347 break;
2348 }
2349 }
2350 return status;
2351}
2352
Vasundhara Volam21252372015-02-06 08:18:42 -05002353int be_cmd_query_sfp_info(struct be_adapter *adapter)
2354{
2355 u8 page_data[PAGE_DATA_LEN];
2356 int status;
2357
2358 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2359 page_data);
2360 if (!status) {
2361 strlcpy(adapter->phy.vendor_name, page_data +
2362 SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2363 strlcpy(adapter->phy.vendor_pn,
2364 page_data + SFP_VENDOR_PN_OFFSET,
2365 SFP_VENDOR_NAME_LEN - 1);
2366 }
2367
2368 return status;
2369}
2370
Kalesh APf0613382014-08-01 17:47:32 +05302371int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2372{
2373 struct lancer_cmd_req_delete_object *req;
2374 struct be_mcc_wrb *wrb;
2375 int status;
2376
2377 spin_lock_bh(&adapter->mcc_lock);
2378
2379 wrb = wrb_from_mccq(adapter);
2380 if (!wrb) {
2381 status = -EBUSY;
2382 goto err;
2383 }
2384
2385 req = embedded_payload(wrb);
2386
2387 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2388 OPCODE_COMMON_DELETE_OBJECT,
2389 sizeof(*req), wrb, NULL);
2390
Vasundhara Volam242eb472014-09-12 17:39:15 +05302391 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302392
2393 status = be_mcc_notify_wait(adapter);
2394err:
2395 spin_unlock_bh(&adapter->mcc_lock);
2396 return status;
2397}
2398
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002399int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302400 u32 data_size, u32 data_offset, const char *obj_name,
2401 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002402{
2403 struct be_mcc_wrb *wrb;
2404 struct lancer_cmd_req_read_object *req;
2405 struct lancer_cmd_resp_read_object *resp;
2406 int status;
2407
2408 spin_lock_bh(&adapter->mcc_lock);
2409
2410 wrb = wrb_from_mccq(adapter);
2411 if (!wrb) {
2412 status = -EBUSY;
2413 goto err_unlock;
2414 }
2415
2416 req = embedded_payload(wrb);
2417
2418 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302419 OPCODE_COMMON_READ_OBJECT,
2420 sizeof(struct lancer_cmd_req_read_object), wrb,
2421 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002422
2423 req->desired_read_len = cpu_to_le32(data_size);
2424 req->read_offset = cpu_to_le32(data_offset);
2425 strcpy(req->object_name, obj_name);
2426 req->descriptor_count = cpu_to_le32(1);
2427 req->buf_len = cpu_to_le32(data_size);
2428 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2429 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2430
2431 status = be_mcc_notify_wait(adapter);
2432
2433 resp = embedded_payload(wrb);
2434 if (!status) {
2435 *data_read = le32_to_cpu(resp->actual_read_len);
2436 *eof = le32_to_cpu(resp->eof);
2437 } else {
2438 *addn_status = resp->additional_status;
2439 }
2440
2441err_unlock:
2442 spin_unlock_bh(&adapter->mcc_lock);
2443 return status;
2444}
2445
Ajit Khaparde84517482009-09-04 03:12:16 +00002446int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002447 u32 flash_type, u32 flash_opcode, u32 img_offset,
2448 u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002449{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002450 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002451 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002452 int status;
2453
Sathya Perlab31c50a2009-09-17 10:30:13 -07002454 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002455 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002456
2457 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002458 if (!wrb) {
2459 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002460 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002461 }
2462 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002463
Somnath Kotur106df1e2011-10-27 07:12:13 +00002464 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302465 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2466 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002467
2468 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002469 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2470 req->params.offset = cpu_to_le32(img_offset);
2471
Ajit Khaparde84517482009-09-04 03:12:16 +00002472 req->params.op_code = cpu_to_le32(flash_opcode);
2473 req->params.data_buf_size = cpu_to_le32(buf_size);
2474
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002475 be_mcc_notify(adapter);
2476 spin_unlock_bh(&adapter->mcc_lock);
2477
Suresh Reddy5eeff632014-01-06 13:02:24 +05302478 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2479 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302480 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002481 else
2482 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002483
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002484 return status;
2485
2486err_unlock:
2487 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002488 return status;
2489}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002490
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002491int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002492 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002493{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002494 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002495 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002496 int status;
2497
2498 spin_lock_bh(&adapter->mcc_lock);
2499
2500 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002501 if (!wrb) {
2502 status = -EBUSY;
2503 goto err;
2504 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002505 req = embedded_payload(wrb);
2506
Somnath Kotur106df1e2011-10-27 07:12:13 +00002507 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002508 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2509 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002510
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002511 req->params.op_type = cpu_to_le32(img_optype);
2512 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2513 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2514 else
2515 req->params.offset = cpu_to_le32(crc_offset);
2516
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002517 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002518 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002519
2520 status = be_mcc_notify_wait(adapter);
2521 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002522 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002523
Sathya Perla713d03942009-11-22 22:02:45 +00002524err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002525 spin_unlock_bh(&adapter->mcc_lock);
2526 return status;
2527}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002528
Dan Carpenterc196b022010-05-26 04:47:39 +00002529int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302530 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002531{
2532 struct be_mcc_wrb *wrb;
2533 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002534 int status;
2535
2536 spin_lock_bh(&adapter->mcc_lock);
2537
2538 wrb = wrb_from_mccq(adapter);
2539 if (!wrb) {
2540 status = -EBUSY;
2541 goto err;
2542 }
2543 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002544
Somnath Kotur106df1e2011-10-27 07:12:13 +00002545 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302546 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2547 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002548 memcpy(req->magic_mac, mac, ETH_ALEN);
2549
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002550 status = be_mcc_notify_wait(adapter);
2551
2552err:
2553 spin_unlock_bh(&adapter->mcc_lock);
2554 return status;
2555}
Suresh Rff33a6e2009-12-03 16:15:52 -08002556
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002557int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2558 u8 loopback_type, u8 enable)
2559{
2560 struct be_mcc_wrb *wrb;
2561 struct be_cmd_req_set_lmode *req;
2562 int status;
2563
2564 spin_lock_bh(&adapter->mcc_lock);
2565
2566 wrb = wrb_from_mccq(adapter);
2567 if (!wrb) {
2568 status = -EBUSY;
2569 goto err;
2570 }
2571
2572 req = embedded_payload(wrb);
2573
Somnath Kotur106df1e2011-10-27 07:12:13 +00002574 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302575 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2576 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002577
2578 req->src_port = port_num;
2579 req->dest_port = port_num;
2580 req->loopback_type = loopback_type;
2581 req->loopback_state = enable;
2582
2583 status = be_mcc_notify_wait(adapter);
2584err:
2585 spin_unlock_bh(&adapter->mcc_lock);
2586 return status;
2587}
2588
Suresh Rff33a6e2009-12-03 16:15:52 -08002589int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302590 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2591 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002592{
2593 struct be_mcc_wrb *wrb;
2594 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302595 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002596 int status;
2597
2598 spin_lock_bh(&adapter->mcc_lock);
2599
2600 wrb = wrb_from_mccq(adapter);
2601 if (!wrb) {
2602 status = -EBUSY;
2603 goto err;
2604 }
2605
2606 req = embedded_payload(wrb);
2607
Somnath Kotur106df1e2011-10-27 07:12:13 +00002608 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302609 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2610 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002611
Suresh Reddy5eeff632014-01-06 13:02:24 +05302612 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002613 req->pattern = cpu_to_le64(pattern);
2614 req->src_port = cpu_to_le32(port_num);
2615 req->dest_port = cpu_to_le32(port_num);
2616 req->pkt_size = cpu_to_le32(pkt_size);
2617 req->num_pkts = cpu_to_le32(num_pkts);
2618 req->loopback_type = cpu_to_le32(loopback_type);
2619
Suresh Reddy5eeff632014-01-06 13:02:24 +05302620 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002621
Suresh Reddy5eeff632014-01-06 13:02:24 +05302622 spin_unlock_bh(&adapter->mcc_lock);
2623
2624 wait_for_completion(&adapter->et_cmd_compl);
2625 resp = embedded_payload(wrb);
2626 status = le32_to_cpu(resp->status);
2627
2628 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002629err:
2630 spin_unlock_bh(&adapter->mcc_lock);
2631 return status;
2632}
2633
2634int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302635 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002636{
2637 struct be_mcc_wrb *wrb;
2638 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002639 int status;
2640 int i, j = 0;
2641
2642 spin_lock_bh(&adapter->mcc_lock);
2643
2644 wrb = wrb_from_mccq(adapter);
2645 if (!wrb) {
2646 status = -EBUSY;
2647 goto err;
2648 }
2649 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002650 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302651 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2652 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002653
2654 req->pattern = cpu_to_le64(pattern);
2655 req->byte_count = cpu_to_le32(byte_cnt);
2656 for (i = 0; i < byte_cnt; i++) {
2657 req->snd_buff[i] = (u8)(pattern >> (j*8));
2658 j++;
2659 if (j > 7)
2660 j = 0;
2661 }
2662
2663 status = be_mcc_notify_wait(adapter);
2664
2665 if (!status) {
2666 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05302667
Suresh Rff33a6e2009-12-03 16:15:52 -08002668 resp = cmd->va;
2669 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05302670 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08002671 status = -1;
2672 }
2673 }
2674
2675err:
2676 spin_unlock_bh(&adapter->mcc_lock);
2677 return status;
2678}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002679
Dan Carpenterc196b022010-05-26 04:47:39 +00002680int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302681 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002682{
2683 struct be_mcc_wrb *wrb;
2684 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002685 int status;
2686
2687 spin_lock_bh(&adapter->mcc_lock);
2688
2689 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002690 if (!wrb) {
2691 status = -EBUSY;
2692 goto err;
2693 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002694 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002695
Somnath Kotur106df1e2011-10-27 07:12:13 +00002696 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302697 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2698 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002699
2700 status = be_mcc_notify_wait(adapter);
2701
Ajit Khapardee45ff012011-02-04 17:18:28 +00002702err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002703 spin_unlock_bh(&adapter->mcc_lock);
2704 return status;
2705}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002706
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002707int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002708{
2709 struct be_mcc_wrb *wrb;
2710 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002711 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002712 int status;
2713
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002714 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2715 CMD_SUBSYSTEM_COMMON))
2716 return -EPERM;
2717
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002718 spin_lock_bh(&adapter->mcc_lock);
2719
2720 wrb = wrb_from_mccq(adapter);
2721 if (!wrb) {
2722 status = -EBUSY;
2723 goto err;
2724 }
Sathya Perla306f1342011-08-02 19:57:45 +00002725 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302726 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002727 if (!cmd.va) {
2728 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2729 status = -ENOMEM;
2730 goto err;
2731 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002732
Sathya Perla306f1342011-08-02 19:57:45 +00002733 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002734
Somnath Kotur106df1e2011-10-27 07:12:13 +00002735 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302736 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2737 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002738
2739 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002740 if (!status) {
2741 struct be_phy_info *resp_phy_info =
2742 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302743
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002744 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2745 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002746 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002747 adapter->phy.auto_speeds_supported =
2748 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2749 adapter->phy.fixed_speeds_supported =
2750 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2751 adapter->phy.misc_params =
2752 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302753
2754 if (BE2_chip(adapter)) {
2755 adapter->phy.fixed_speeds_supported =
2756 BE_SUPPORTED_SPEED_10GBPS |
2757 BE_SUPPORTED_SPEED_1GBPS;
2758 }
Sathya Perla306f1342011-08-02 19:57:45 +00002759 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302760 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002761err:
2762 spin_unlock_bh(&adapter->mcc_lock);
2763 return status;
2764}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002765
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00002766static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00002767{
2768 struct be_mcc_wrb *wrb;
2769 struct be_cmd_req_set_qos *req;
2770 int status;
2771
2772 spin_lock_bh(&adapter->mcc_lock);
2773
2774 wrb = wrb_from_mccq(adapter);
2775 if (!wrb) {
2776 status = -EBUSY;
2777 goto err;
2778 }
2779
2780 req = embedded_payload(wrb);
2781
Somnath Kotur106df1e2011-10-27 07:12:13 +00002782 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302783 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002784
2785 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002786 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2787 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002788
2789 status = be_mcc_notify_wait(adapter);
2790
2791err:
2792 spin_unlock_bh(&adapter->mcc_lock);
2793 return status;
2794}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002795
2796int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2797{
2798 struct be_mcc_wrb *wrb;
2799 struct be_cmd_req_cntl_attribs *req;
2800 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002801 int status;
2802 int payload_len = max(sizeof(*req), sizeof(*resp));
2803 struct mgmt_controller_attrib *attribs;
2804 struct be_dma_mem attribs_cmd;
2805
Suresh Reddyd98ef502013-04-25 00:56:55 +00002806 if (mutex_lock_interruptible(&adapter->mbox_lock))
2807 return -1;
2808
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002809 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2810 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2811 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302812 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002813 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302814 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002815 status = -ENOMEM;
2816 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002817 }
2818
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002819 wrb = wrb_from_mbox(adapter);
2820 if (!wrb) {
2821 status = -EBUSY;
2822 goto err;
2823 }
2824 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002825
Somnath Kotur106df1e2011-10-27 07:12:13 +00002826 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302827 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2828 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002829
2830 status = be_mbox_notify_wait(adapter);
2831 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002832 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002833 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2834 }
2835
2836err:
2837 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002838 if (attribs_cmd.va)
2839 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2840 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002841 return status;
2842}
Sathya Perla2e588f82011-03-11 02:49:26 +00002843
2844/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002845int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002846{
2847 struct be_mcc_wrb *wrb;
2848 struct be_cmd_req_set_func_cap *req;
2849 int status;
2850
2851 if (mutex_lock_interruptible(&adapter->mbox_lock))
2852 return -1;
2853
2854 wrb = wrb_from_mbox(adapter);
2855 if (!wrb) {
2856 status = -EBUSY;
2857 goto err;
2858 }
2859
2860 req = embedded_payload(wrb);
2861
Somnath Kotur106df1e2011-10-27 07:12:13 +00002862 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302863 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2864 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002865
2866 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2867 CAPABILITY_BE3_NATIVE_ERX_API);
2868 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2869
2870 status = be_mbox_notify_wait(adapter);
2871 if (!status) {
2872 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302873
Sathya Perla2e588f82011-03-11 02:49:26 +00002874 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2875 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002876 if (!adapter->be3_native)
2877 dev_warn(&adapter->pdev->dev,
2878 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002879 }
2880err:
2881 mutex_unlock(&adapter->mbox_lock);
2882 return status;
2883}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002884
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002885/* Get privilege(s) for a function */
2886int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2887 u32 domain)
2888{
2889 struct be_mcc_wrb *wrb;
2890 struct be_cmd_req_get_fn_privileges *req;
2891 int status;
2892
2893 spin_lock_bh(&adapter->mcc_lock);
2894
2895 wrb = wrb_from_mccq(adapter);
2896 if (!wrb) {
2897 status = -EBUSY;
2898 goto err;
2899 }
2900
2901 req = embedded_payload(wrb);
2902
2903 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2904 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2905 wrb, NULL);
2906
2907 req->hdr.domain = domain;
2908
2909 status = be_mcc_notify_wait(adapter);
2910 if (!status) {
2911 struct be_cmd_resp_get_fn_privileges *resp =
2912 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302913
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002914 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302915
2916 /* In UMC mode FW does not return right privileges.
2917 * Override with correct privilege equivalent to PF.
2918 */
2919 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2920 be_physfn(adapter))
2921 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002922 }
2923
2924err:
2925 spin_unlock_bh(&adapter->mcc_lock);
2926 return status;
2927}
2928
Sathya Perla04a06022013-07-23 15:25:00 +05302929/* Set privilege(s) for a function */
2930int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2931 u32 domain)
2932{
2933 struct be_mcc_wrb *wrb;
2934 struct be_cmd_req_set_fn_privileges *req;
2935 int status;
2936
2937 spin_lock_bh(&adapter->mcc_lock);
2938
2939 wrb = wrb_from_mccq(adapter);
2940 if (!wrb) {
2941 status = -EBUSY;
2942 goto err;
2943 }
2944
2945 req = embedded_payload(wrb);
2946 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2947 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
2948 wrb, NULL);
2949 req->hdr.domain = domain;
2950 if (lancer_chip(adapter))
2951 req->privileges_lancer = cpu_to_le32(privileges);
2952 else
2953 req->privileges = cpu_to_le32(privileges);
2954
2955 status = be_mcc_notify_wait(adapter);
2956err:
2957 spin_unlock_bh(&adapter->mcc_lock);
2958 return status;
2959}
2960
Sathya Perla5a712c12013-07-23 15:24:59 +05302961/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
2962 * pmac_id_valid: false => pmac_id or MAC address is requested.
2963 * If pmac_id is returned, pmac_id_valid is returned as true
2964 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002965int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05302966 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
2967 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002968{
2969 struct be_mcc_wrb *wrb;
2970 struct be_cmd_req_get_mac_list *req;
2971 int status;
2972 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002973 struct be_dma_mem get_mac_list_cmd;
2974 int i;
2975
2976 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2977 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2978 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302979 get_mac_list_cmd.size,
2980 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002981
2982 if (!get_mac_list_cmd.va) {
2983 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302984 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002985 return -ENOMEM;
2986 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002987
2988 spin_lock_bh(&adapter->mcc_lock);
2989
2990 wrb = wrb_from_mccq(adapter);
2991 if (!wrb) {
2992 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002993 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002994 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002995
2996 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002997
2998 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00002999 OPCODE_COMMON_GET_MAC_LIST,
3000 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003001 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003002 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05303003 if (*pmac_id_valid) {
3004 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05303005 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05303006 req->perm_override = 0;
3007 } else {
3008 req->perm_override = 1;
3009 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003010
3011 status = be_mcc_notify_wait(adapter);
3012 if (!status) {
3013 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003014 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303015
3016 if (*pmac_id_valid) {
3017 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3018 ETH_ALEN);
3019 goto out;
3020 }
3021
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003022 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3023 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003024 * or one or more true or pseudo permanant mac addresses.
3025 * If an active mac_id is present, return first active mac_id
3026 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003027 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003028 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003029 struct get_list_macaddr *mac_entry;
3030 u16 mac_addr_size;
3031 u32 mac_id;
3032
3033 mac_entry = &resp->macaddr_list[i];
3034 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3035 /* mac_id is a 32 bit value and mac_addr size
3036 * is 6 bytes
3037 */
3038 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303039 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003040 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3041 *pmac_id = le32_to_cpu(mac_id);
3042 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003043 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003044 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003045 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303046 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003047 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303048 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003049 }
3050
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003051out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003052 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003053 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303054 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003055 return status;
3056}
3057
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303058int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3059 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303060{
Suresh Reddyb188f092014-01-15 13:23:39 +05303061 if (!active)
3062 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3063 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303064 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303065 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303066 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303067 else
3068 /* Fetch the MAC address using pmac_id */
3069 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303070 &curr_pmac_id,
3071 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303072}
3073
Sathya Perla95046b92013-07-23 15:25:02 +05303074int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3075{
3076 int status;
3077 bool pmac_valid = false;
3078
3079 memset(mac, 0, ETH_ALEN);
3080
Sathya Perla3175d8c2013-07-23 15:25:03 +05303081 if (BEx_chip(adapter)) {
3082 if (be_physfn(adapter))
3083 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3084 0);
3085 else
3086 status = be_cmd_mac_addr_query(adapter, mac, false,
3087 adapter->if_handle, 0);
3088 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303089 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303090 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303091 }
3092
Sathya Perla95046b92013-07-23 15:25:02 +05303093 return status;
3094}
3095
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003096/* Uses synchronous MCCQ */
3097int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3098 u8 mac_count, u32 domain)
3099{
3100 struct be_mcc_wrb *wrb;
3101 struct be_cmd_req_set_mac_list *req;
3102 int status;
3103 struct be_dma_mem cmd;
3104
3105 memset(&cmd, 0, sizeof(struct be_dma_mem));
3106 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3107 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303108 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003109 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003110 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003111
3112 spin_lock_bh(&adapter->mcc_lock);
3113
3114 wrb = wrb_from_mccq(adapter);
3115 if (!wrb) {
3116 status = -EBUSY;
3117 goto err;
3118 }
3119
3120 req = cmd.va;
3121 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303122 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3123 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003124
3125 req->hdr.domain = domain;
3126 req->mac_count = mac_count;
3127 if (mac_count)
3128 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3129
3130 status = be_mcc_notify_wait(adapter);
3131
3132err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303133 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003134 spin_unlock_bh(&adapter->mcc_lock);
3135 return status;
3136}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003137
Sathya Perla3175d8c2013-07-23 15:25:03 +05303138/* Wrapper to delete any active MACs and provision the new mac.
3139 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3140 * current list are active.
3141 */
3142int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3143{
3144 bool active_mac = false;
3145 u8 old_mac[ETH_ALEN];
3146 u32 pmac_id;
3147 int status;
3148
3149 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303150 &pmac_id, if_id, dom);
3151
Sathya Perla3175d8c2013-07-23 15:25:03 +05303152 if (!status && active_mac)
3153 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3154
3155 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3156}
3157
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003158int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003159 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003160{
3161 struct be_mcc_wrb *wrb;
3162 struct be_cmd_req_set_hsw_config *req;
3163 void *ctxt;
3164 int status;
3165
3166 spin_lock_bh(&adapter->mcc_lock);
3167
3168 wrb = wrb_from_mccq(adapter);
3169 if (!wrb) {
3170 status = -EBUSY;
3171 goto err;
3172 }
3173
3174 req = embedded_payload(wrb);
3175 ctxt = &req->context;
3176
3177 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303178 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3179 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003180
3181 req->hdr.domain = domain;
3182 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3183 if (pvid) {
3184 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3185 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3186 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003187 if (!BEx_chip(adapter) && hsw_mode) {
3188 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3189 ctxt, adapter->hba_port_num);
3190 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3191 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3192 ctxt, hsw_mode);
3193 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003194
3195 be_dws_cpu_to_le(req->context, sizeof(req->context));
3196 status = be_mcc_notify_wait(adapter);
3197
3198err:
3199 spin_unlock_bh(&adapter->mcc_lock);
3200 return status;
3201}
3202
3203/* Get Hyper switch config */
3204int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003205 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003206{
3207 struct be_mcc_wrb *wrb;
3208 struct be_cmd_req_get_hsw_config *req;
3209 void *ctxt;
3210 int status;
3211 u16 vid;
3212
3213 spin_lock_bh(&adapter->mcc_lock);
3214
3215 wrb = wrb_from_mccq(adapter);
3216 if (!wrb) {
3217 status = -EBUSY;
3218 goto err;
3219 }
3220
3221 req = embedded_payload(wrb);
3222 ctxt = &req->context;
3223
3224 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303225 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3226 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003227
3228 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003229 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3230 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003231 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003232
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303233 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003234 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3235 ctxt, adapter->hba_port_num);
3236 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3237 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003238 be_dws_cpu_to_le(req->context, sizeof(req->context));
3239
3240 status = be_mcc_notify_wait(adapter);
3241 if (!status) {
3242 struct be_cmd_resp_get_hsw_config *resp =
3243 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303244
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303245 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003246 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303247 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003248 if (pvid)
3249 *pvid = le16_to_cpu(vid);
3250 if (mode)
3251 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3252 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003253 }
3254
3255err:
3256 spin_unlock_bh(&adapter->mcc_lock);
3257 return status;
3258}
3259
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003260static bool be_is_wol_excluded(struct be_adapter *adapter)
3261{
3262 struct pci_dev *pdev = adapter->pdev;
3263
3264 if (!be_physfn(adapter))
3265 return true;
3266
3267 switch (pdev->subsystem_device) {
3268 case OC_SUBSYS_DEVICE_ID1:
3269 case OC_SUBSYS_DEVICE_ID2:
3270 case OC_SUBSYS_DEVICE_ID3:
3271 case OC_SUBSYS_DEVICE_ID4:
3272 return true;
3273 default:
3274 return false;
3275 }
3276}
3277
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003278int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3279{
3280 struct be_mcc_wrb *wrb;
3281 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303282 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003283 struct be_dma_mem cmd;
3284
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003285 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3286 CMD_SUBSYSTEM_ETH))
3287 return -EPERM;
3288
Suresh Reddy76a9e082014-01-15 13:23:40 +05303289 if (be_is_wol_excluded(adapter))
3290 return status;
3291
Suresh Reddyd98ef502013-04-25 00:56:55 +00003292 if (mutex_lock_interruptible(&adapter->mbox_lock))
3293 return -1;
3294
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003295 memset(&cmd, 0, sizeof(struct be_dma_mem));
3296 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303297 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003298 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303299 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003300 status = -ENOMEM;
3301 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003302 }
3303
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003304 wrb = wrb_from_mbox(adapter);
3305 if (!wrb) {
3306 status = -EBUSY;
3307 goto err;
3308 }
3309
3310 req = cmd.va;
3311
3312 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3313 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303314 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003315
3316 req->hdr.version = 1;
3317 req->query_options = BE_GET_WOL_CAP;
3318
3319 status = be_mbox_notify_wait(adapter);
3320 if (!status) {
3321 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303322
Kalesh AP504fbf12014-09-19 15:47:00 +05303323 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003324
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003325 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303326 if (adapter->wol_cap & BE_WOL_CAP)
3327 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003328 }
3329err:
3330 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003331 if (cmd.va)
3332 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003333 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003334
3335}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303336
3337int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3338{
3339 struct be_dma_mem extfat_cmd;
3340 struct be_fat_conf_params *cfgs;
3341 int status;
3342 int i, j;
3343
3344 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3345 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3346 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3347 &extfat_cmd.dma);
3348 if (!extfat_cmd.va)
3349 return -ENOMEM;
3350
3351 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3352 if (status)
3353 goto err;
3354
3355 cfgs = (struct be_fat_conf_params *)
3356 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3357 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3358 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303359
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303360 for (j = 0; j < num_modes; j++) {
3361 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3362 cfgs->module[i].trace_lvl[j].dbg_lvl =
3363 cpu_to_le32(level);
3364 }
3365 }
3366
3367 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3368err:
3369 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3370 extfat_cmd.dma);
3371 return status;
3372}
3373
3374int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3375{
3376 struct be_dma_mem extfat_cmd;
3377 struct be_fat_conf_params *cfgs;
3378 int status, j;
3379 int level = 0;
3380
3381 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3382 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3383 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3384 &extfat_cmd.dma);
3385
3386 if (!extfat_cmd.va) {
3387 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3388 __func__);
3389 goto err;
3390 }
3391
3392 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3393 if (!status) {
3394 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3395 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05303396
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303397 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3398 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3399 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3400 }
3401 }
3402 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3403 extfat_cmd.dma);
3404err:
3405 return level;
3406}
3407
Somnath Kotur941a77d2012-05-17 22:59:03 +00003408int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3409 struct be_dma_mem *cmd)
3410{
3411 struct be_mcc_wrb *wrb;
3412 struct be_cmd_req_get_ext_fat_caps *req;
3413 int status;
3414
3415 if (mutex_lock_interruptible(&adapter->mbox_lock))
3416 return -1;
3417
3418 wrb = wrb_from_mbox(adapter);
3419 if (!wrb) {
3420 status = -EBUSY;
3421 goto err;
3422 }
3423
3424 req = cmd->va;
3425 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3426 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3427 cmd->size, wrb, cmd);
3428 req->parameter_type = cpu_to_le32(1);
3429
3430 status = be_mbox_notify_wait(adapter);
3431err:
3432 mutex_unlock(&adapter->mbox_lock);
3433 return status;
3434}
3435
3436int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3437 struct be_dma_mem *cmd,
3438 struct be_fat_conf_params *configs)
3439{
3440 struct be_mcc_wrb *wrb;
3441 struct be_cmd_req_set_ext_fat_caps *req;
3442 int status;
3443
3444 spin_lock_bh(&adapter->mcc_lock);
3445
3446 wrb = wrb_from_mccq(adapter);
3447 if (!wrb) {
3448 status = -EBUSY;
3449 goto err;
3450 }
3451
3452 req = cmd->va;
3453 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3454 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3455 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3456 cmd->size, wrb, cmd);
3457
3458 status = be_mcc_notify_wait(adapter);
3459err:
3460 spin_unlock_bh(&adapter->mcc_lock);
3461 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003462}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003463
Vasundhara Volam21252372015-02-06 08:18:42 -05003464int be_cmd_query_port_name(struct be_adapter *adapter)
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003465{
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003466 struct be_cmd_req_get_port_name *req;
Vasundhara Volam21252372015-02-06 08:18:42 -05003467 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003468 int status;
3469
Vasundhara Volam21252372015-02-06 08:18:42 -05003470 if (mutex_lock_interruptible(&adapter->mbox_lock))
3471 return -1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003472
Vasundhara Volam21252372015-02-06 08:18:42 -05003473 wrb = wrb_from_mbox(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003474 req = embedded_payload(wrb);
3475
3476 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3477 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3478 NULL);
Vasundhara Volam21252372015-02-06 08:18:42 -05003479 if (!BEx_chip(adapter))
3480 req->hdr.version = 1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003481
Vasundhara Volam21252372015-02-06 08:18:42 -05003482 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003483 if (!status) {
3484 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303485
Vasundhara Volam21252372015-02-06 08:18:42 -05003486 adapter->port_name = resp->port_name[adapter->hba_port_num];
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003487 } else {
Vasundhara Volam21252372015-02-06 08:18:42 -05003488 adapter->port_name = adapter->hba_port_num + '0';
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003489 }
Vasundhara Volam21252372015-02-06 08:18:42 -05003490
3491 mutex_unlock(&adapter->mbox_lock);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003492 return status;
3493}
3494
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303495/* Descriptor type */
3496enum {
3497 FUNC_DESC = 1,
3498 VFT_DESC = 2
3499};
3500
3501static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3502 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003503{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303504 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303505 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003506 int i;
3507
3508 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303509 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303510 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3511 nic = (struct be_nic_res_desc *)hdr;
3512 if (desc_type == FUNC_DESC ||
3513 (desc_type == VFT_DESC &&
3514 nic->flags & (1 << VFT_SHIFT)))
3515 return nic;
3516 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003517
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303518 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3519 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003520 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303521 return NULL;
3522}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003523
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303524static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3525{
3526 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3527}
3528
3529static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3530{
3531 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3532}
3533
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303534static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3535 u32 desc_count)
3536{
3537 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3538 struct be_pcie_res_desc *pcie;
3539 int i;
3540
3541 for (i = 0; i < desc_count; i++) {
3542 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3543 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3544 pcie = (struct be_pcie_res_desc *)hdr;
3545 if (pcie->pf_num == devfn)
3546 return pcie;
3547 }
3548
3549 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3550 hdr = (void *)hdr + hdr->desc_len;
3551 }
Wei Yang950e2952013-05-22 15:58:22 +00003552 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003553}
3554
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303555static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3556{
3557 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3558 int i;
3559
3560 for (i = 0; i < desc_count; i++) {
3561 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3562 return (struct be_port_res_desc *)hdr;
3563
3564 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3565 hdr = (void *)hdr + hdr->desc_len;
3566 }
3567 return NULL;
3568}
3569
Sathya Perla92bf14a2013-08-27 16:57:32 +05303570static void be_copy_nic_desc(struct be_resources *res,
3571 struct be_nic_res_desc *desc)
3572{
3573 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3574 res->max_vlans = le16_to_cpu(desc->vlan_count);
3575 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3576 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3577 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3578 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3579 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3580 /* Clear flags that driver is not interested in */
3581 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3582 BE_IF_CAP_FLAGS_WANT;
3583 /* Need 1 RXQ as the default RXQ */
3584 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3585 res->max_rss_qs -= 1;
3586}
3587
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003588/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303589int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003590{
3591 struct be_mcc_wrb *wrb;
3592 struct be_cmd_req_get_func_config *req;
3593 int status;
3594 struct be_dma_mem cmd;
3595
Suresh Reddyd98ef502013-04-25 00:56:55 +00003596 if (mutex_lock_interruptible(&adapter->mbox_lock))
3597 return -1;
3598
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003599 memset(&cmd, 0, sizeof(struct be_dma_mem));
3600 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303601 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003602 if (!cmd.va) {
3603 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003604 status = -ENOMEM;
3605 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003606 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003607
3608 wrb = wrb_from_mbox(adapter);
3609 if (!wrb) {
3610 status = -EBUSY;
3611 goto err;
3612 }
3613
3614 req = cmd.va;
3615
3616 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3617 OPCODE_COMMON_GET_FUNC_CONFIG,
3618 cmd.size, wrb, &cmd);
3619
Kalesh AP28710c52013-04-28 22:21:13 +00003620 if (skyhawk_chip(adapter))
3621 req->hdr.version = 1;
3622
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003623 status = be_mbox_notify_wait(adapter);
3624 if (!status) {
3625 struct be_cmd_resp_get_func_config *resp = cmd.va;
3626 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303627 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003628
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303629 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003630 if (!desc) {
3631 status = -EINVAL;
3632 goto err;
3633 }
3634
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003635 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303636 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003637 }
3638err:
3639 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003640 if (cmd.va)
3641 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003642 return status;
3643}
3644
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303645/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303646int be_cmd_get_profile_config(struct be_adapter *adapter,
3647 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003648{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303649 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303650 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303651 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303652 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303653 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303654 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303655 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003656 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303657 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003658 int status;
3659
3660 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303661 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3662 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3663 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003664 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003665
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303666 req = cmd.va;
3667 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3668 OPCODE_COMMON_GET_PROFILE_CONFIG,
3669 cmd.size, &wrb, &cmd);
3670
3671 req->hdr.domain = domain;
3672 if (!lancer_chip(adapter))
3673 req->hdr.version = 1;
3674 req->type = ACTIVE_PROFILE_TYPE;
3675
3676 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303677 if (status)
3678 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003679
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303680 resp = cmd.va;
3681 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003682
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303683 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3684 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303685 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303686 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303687
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303688 port = be_get_port_desc(resp->func_param, desc_count);
3689 if (port)
3690 adapter->mc_type = port->mc_type;
3691
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303692 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303693 if (nic)
3694 be_copy_nic_desc(res, nic);
3695
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303696 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3697 if (vf_res)
3698 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003699err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003700 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303701 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003702 return status;
3703}
3704
Vasundhara Volambec84e62014-06-30 13:01:32 +05303705/* Will use MBOX only if MCCQ has not been created */
3706static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3707 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003708{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003709 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303710 struct be_mcc_wrb wrb = {0};
3711 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003712 int status;
3713
Vasundhara Volambec84e62014-06-30 13:01:32 +05303714 memset(&cmd, 0, sizeof(struct be_dma_mem));
3715 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3716 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3717 if (!cmd.va)
3718 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003719
Vasundhara Volambec84e62014-06-30 13:01:32 +05303720 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003721 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303722 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3723 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303724 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003725 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303726 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303727 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003728
Vasundhara Volambec84e62014-06-30 13:01:32 +05303729 status = be_cmd_notify_wait(adapter, &wrb);
3730
3731 if (cmd.va)
3732 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003733 return status;
3734}
3735
Sathya Perlaa4018012014-03-27 10:46:18 +05303736/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303737static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303738{
3739 memset(nic, 0, sizeof(*nic));
3740 nic->unicast_mac_count = 0xFFFF;
3741 nic->mcc_count = 0xFFFF;
3742 nic->vlan_count = 0xFFFF;
3743 nic->mcast_mac_count = 0xFFFF;
3744 nic->txq_count = 0xFFFF;
3745 nic->rq_count = 0xFFFF;
3746 nic->rssq_count = 0xFFFF;
3747 nic->lro_count = 0xFFFF;
3748 nic->cq_count = 0xFFFF;
3749 nic->toe_conn_count = 0xFFFF;
3750 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303751 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303752 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303753 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303754 nic->acpi_params = 0xFF;
3755 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303756 nic->tunnel_iface_count = 0xFFFF;
3757 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303758 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303759 nic->bw_max = 0xFFFFFFFF;
3760}
3761
Vasundhara Volambec84e62014-06-30 13:01:32 +05303762/* Mark all fields invalid */
3763static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3764{
3765 memset(pcie, 0, sizeof(*pcie));
3766 pcie->sriov_state = 0xFF;
3767 pcie->pf_state = 0xFF;
3768 pcie->pf_type = 0xFF;
3769 pcie->num_vfs = 0xFFFF;
3770}
3771
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303772int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3773 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303774{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303775 struct be_nic_res_desc nic_desc;
3776 u32 bw_percent;
3777 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303778
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303779 if (BE3_chip(adapter))
3780 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3781
3782 be_reset_nic_desc(&nic_desc);
3783 nic_desc.pf_num = adapter->pf_number;
3784 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05003785 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303786 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303787 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3788 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3789 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3790 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303791 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303792 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303793 version = 1;
3794 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3795 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3796 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3797 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3798 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303799 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303800
3801 return be_cmd_set_profile_config(adapter, &nic_desc,
3802 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303803 1, version, domain);
3804}
3805
3806int be_cmd_set_sriov_config(struct be_adapter *adapter,
3807 struct be_resources res, u16 num_vfs)
3808{
3809 struct {
3810 struct be_pcie_res_desc pcie;
3811 struct be_nic_res_desc nic_vft;
3812 } __packed desc;
3813 u16 vf_q_count;
3814
3815 if (BEx_chip(adapter) || lancer_chip(adapter))
3816 return 0;
3817
3818 /* PF PCIE descriptor */
3819 be_reset_pcie_desc(&desc.pcie);
3820 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3821 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3822 desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3823 desc.pcie.pf_num = adapter->pdev->devfn;
3824 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3825 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3826
3827 /* VF NIC Template descriptor */
3828 be_reset_nic_desc(&desc.nic_vft);
3829 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3830 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3831 desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3832 (1 << NOSV_SHIFT);
3833 desc.nic_vft.pf_num = adapter->pdev->devfn;
3834 desc.nic_vft.vf_num = 0;
3835
3836 if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3837 /* If number of VFs requested is 8 less than max supported,
3838 * assign 8 queue pairs to the PF and divide the remaining
3839 * resources evenly among the VFs
3840 */
3841 if (num_vfs < (be_max_vfs(adapter) - 8))
3842 vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3843 else
3844 vf_q_count = res.max_rss_qs / num_vfs;
3845
3846 desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3847 desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3848 desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3849 desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3850 } else {
3851 desc.nic_vft.txq_count = cpu_to_le16(1);
3852 desc.nic_vft.rq_count = cpu_to_le16(1);
3853 desc.nic_vft.rssq_count = cpu_to_le16(0);
3854 /* One CQ for each TX, RX and MCCQ */
3855 desc.nic_vft.cq_count = cpu_to_le16(3);
3856 }
3857
3858 return be_cmd_set_profile_config(adapter, &desc,
3859 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303860}
3861
3862int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3863{
3864 struct be_mcc_wrb *wrb;
3865 struct be_cmd_req_manage_iface_filters *req;
3866 int status;
3867
3868 if (iface == 0xFFFFFFFF)
3869 return -1;
3870
3871 spin_lock_bh(&adapter->mcc_lock);
3872
3873 wrb = wrb_from_mccq(adapter);
3874 if (!wrb) {
3875 status = -EBUSY;
3876 goto err;
3877 }
3878 req = embedded_payload(wrb);
3879
3880 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3881 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3882 wrb, NULL);
3883 req->op = op;
3884 req->target_iface_id = cpu_to_le32(iface);
3885
3886 status = be_mcc_notify_wait(adapter);
3887err:
3888 spin_unlock_bh(&adapter->mcc_lock);
3889 return status;
3890}
3891
3892int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3893{
3894 struct be_port_res_desc port_desc;
3895
3896 memset(&port_desc, 0, sizeof(port_desc));
3897 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3898 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3899 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3900 port_desc.link_num = adapter->hba_port_num;
3901 if (port) {
3902 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3903 (1 << RCVID_SHIFT);
3904 port_desc.nv_port = swab16(port);
3905 } else {
3906 port_desc.nv_flags = NV_TYPE_DISABLED;
3907 port_desc.nv_port = 0;
3908 }
3909
3910 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303911 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303912}
3913
Sathya Perla4c876612013-02-03 20:30:11 +00003914int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3915 int vf_num)
3916{
3917 struct be_mcc_wrb *wrb;
3918 struct be_cmd_req_get_iface_list *req;
3919 struct be_cmd_resp_get_iface_list *resp;
3920 int status;
3921
3922 spin_lock_bh(&adapter->mcc_lock);
3923
3924 wrb = wrb_from_mccq(adapter);
3925 if (!wrb) {
3926 status = -EBUSY;
3927 goto err;
3928 }
3929 req = embedded_payload(wrb);
3930
3931 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3932 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3933 wrb, NULL);
3934 req->hdr.domain = vf_num + 1;
3935
3936 status = be_mcc_notify_wait(adapter);
3937 if (!status) {
3938 resp = (struct be_cmd_resp_get_iface_list *)req;
3939 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3940 }
3941
3942err:
3943 spin_unlock_bh(&adapter->mcc_lock);
3944 return status;
3945}
3946
Somnath Kotur5c510812013-05-30 02:52:23 +00003947static int lancer_wait_idle(struct be_adapter *adapter)
3948{
3949#define SLIPORT_IDLE_TIMEOUT 30
3950 u32 reg_val;
3951 int status = 0, i;
3952
3953 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
3954 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
3955 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
3956 break;
3957
3958 ssleep(1);
3959 }
3960
3961 if (i == SLIPORT_IDLE_TIMEOUT)
3962 status = -1;
3963
3964 return status;
3965}
3966
3967int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
3968{
3969 int status = 0;
3970
3971 status = lancer_wait_idle(adapter);
3972 if (status)
3973 return status;
3974
3975 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
3976
3977 return status;
3978}
3979
3980/* Routine to check whether dump image is present or not */
3981bool dump_present(struct be_adapter *adapter)
3982{
3983 u32 sliport_status = 0;
3984
3985 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
3986 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
3987}
3988
3989int lancer_initiate_dump(struct be_adapter *adapter)
3990{
Kalesh APf0613382014-08-01 17:47:32 +05303991 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00003992 int status;
3993
Kalesh APf0613382014-08-01 17:47:32 +05303994 if (dump_present(adapter)) {
3995 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
3996 return -EEXIST;
3997 }
3998
Somnath Kotur5c510812013-05-30 02:52:23 +00003999 /* give firmware reset and diagnostic dump */
4000 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4001 PHYSDEV_CONTROL_DD_MASK);
4002 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304003 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004004 return status;
4005 }
4006
4007 status = lancer_wait_idle(adapter);
4008 if (status)
4009 return status;
4010
4011 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304012 dev_err(dev, "FW dump not generated\n");
4013 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004014 }
4015
4016 return 0;
4017}
4018
Kalesh APf0613382014-08-01 17:47:32 +05304019int lancer_delete_dump(struct be_adapter *adapter)
4020{
4021 int status;
4022
4023 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4024 return be_cmd_status(status);
4025}
4026
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004027/* Uses sync mcc */
4028int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4029{
4030 struct be_mcc_wrb *wrb;
4031 struct be_cmd_enable_disable_vf *req;
4032 int status;
4033
Vasundhara Volam05998632013-10-01 15:59:59 +05304034 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004035 return 0;
4036
4037 spin_lock_bh(&adapter->mcc_lock);
4038
4039 wrb = wrb_from_mccq(adapter);
4040 if (!wrb) {
4041 status = -EBUSY;
4042 goto err;
4043 }
4044
4045 req = embedded_payload(wrb);
4046
4047 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4048 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4049 wrb, NULL);
4050
4051 req->hdr.domain = domain;
4052 req->enable = 1;
4053 status = be_mcc_notify_wait(adapter);
4054err:
4055 spin_unlock_bh(&adapter->mcc_lock);
4056 return status;
4057}
4058
Somnath Kotur68c45a22013-03-14 02:42:07 +00004059int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4060{
4061 struct be_mcc_wrb *wrb;
4062 struct be_cmd_req_intr_set *req;
4063 int status;
4064
4065 if (mutex_lock_interruptible(&adapter->mbox_lock))
4066 return -1;
4067
4068 wrb = wrb_from_mbox(adapter);
4069
4070 req = embedded_payload(wrb);
4071
4072 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4073 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4074 wrb, NULL);
4075
4076 req->intr_enabled = intr_enable;
4077
4078 status = be_mbox_notify_wait(adapter);
4079
4080 mutex_unlock(&adapter->mbox_lock);
4081 return status;
4082}
4083
Vasundhara Volam542963b2014-01-15 13:23:33 +05304084/* Uses MBOX */
4085int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4086{
4087 struct be_cmd_req_get_active_profile *req;
4088 struct be_mcc_wrb *wrb;
4089 int status;
4090
4091 if (mutex_lock_interruptible(&adapter->mbox_lock))
4092 return -1;
4093
4094 wrb = wrb_from_mbox(adapter);
4095 if (!wrb) {
4096 status = -EBUSY;
4097 goto err;
4098 }
4099
4100 req = embedded_payload(wrb);
4101
4102 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4103 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4104 wrb, NULL);
4105
4106 status = be_mbox_notify_wait(adapter);
4107 if (!status) {
4108 struct be_cmd_resp_get_active_profile *resp =
4109 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304110
Vasundhara Volam542963b2014-01-15 13:23:33 +05304111 *profile_id = le16_to_cpu(resp->active_profile_id);
4112 }
4113
4114err:
4115 mutex_unlock(&adapter->mbox_lock);
4116 return status;
4117}
4118
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304119int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4120 int link_state, u8 domain)
4121{
4122 struct be_mcc_wrb *wrb;
4123 struct be_cmd_req_set_ll_link *req;
4124 int status;
4125
4126 if (BEx_chip(adapter) || lancer_chip(adapter))
Kalesh AP18fd6022015-01-20 03:51:45 -05004127 return -EOPNOTSUPP;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304128
4129 spin_lock_bh(&adapter->mcc_lock);
4130
4131 wrb = wrb_from_mccq(adapter);
4132 if (!wrb) {
4133 status = -EBUSY;
4134 goto err;
4135 }
4136
4137 req = embedded_payload(wrb);
4138
4139 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4140 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4141 sizeof(*req), wrb, NULL);
4142
4143 req->hdr.version = 1;
4144 req->hdr.domain = domain;
4145
4146 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4147 req->link_config |= 1;
4148
4149 if (link_state == IFLA_VF_LINK_STATE_AUTO)
4150 req->link_config |= 1 << PLINK_TRACK_SHIFT;
4151
4152 status = be_mcc_notify_wait(adapter);
4153err:
4154 spin_unlock_bh(&adapter->mcc_lock);
4155 return status;
4156}
4157
Parav Pandit6a4ab662012-03-26 14:27:12 +00004158int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304159 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004160{
4161 struct be_adapter *adapter = netdev_priv(netdev_handle);
4162 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304163 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004164 struct be_cmd_req_hdr *req;
4165 struct be_cmd_resp_hdr *resp;
4166 int status;
4167
4168 spin_lock_bh(&adapter->mcc_lock);
4169
4170 wrb = wrb_from_mccq(adapter);
4171 if (!wrb) {
4172 status = -EBUSY;
4173 goto err;
4174 }
4175 req = embedded_payload(wrb);
4176 resp = embedded_payload(wrb);
4177
4178 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4179 hdr->opcode, wrb_payload_size, wrb, NULL);
4180 memcpy(req, wrb_payload, wrb_payload_size);
4181 be_dws_cpu_to_le(req, wrb_payload_size);
4182
4183 status = be_mcc_notify_wait(adapter);
4184 if (cmd_status)
4185 *cmd_status = (status & 0xffff);
4186 if (ext_status)
4187 *ext_status = 0;
4188 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4189 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4190err:
4191 spin_unlock_bh(&adapter->mcc_lock);
4192 return status;
4193}
4194EXPORT_SYMBOL(be_roce_mcc_cmd);