blob: 4c3be89b3ec968093e5967fb913f9d2322ec551f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000017#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000018#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000020#include "MCTargetDesc/ARMAddressingModes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000029#include "llvm/CodeGen/SelectionDAGNodes.h"
Evan Cheng358dec52009-06-15 08:28:29 +000030#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000033#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000034#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000035#include "llvm/ADT/DenseMap.h"
36#include "llvm/ADT/STLExtras.h"
37#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000038#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000039#include "llvm/ADT/SmallVector.h"
40#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041using namespace llvm;
42
43STATISTIC(NumLDMGened , "Number of ldm instructions generated");
44STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000045STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
46STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000047STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000048STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
49STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
50STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
51STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
52STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
53STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000054
55/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
56/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000057
58namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000059 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000060 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000061 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000062
Evan Chenga8e29892007-01-19 07:51:42 +000063 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000064 const TargetRegisterInfo *TRI;
Evan Cheng3568a102011-11-08 21:21:09 +000065 const ARMSubtarget *STI;
Evan Cheng603b83e2007-03-07 20:30:36 +000066 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000067 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000068 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000069
70 virtual bool runOnMachineFunction(MachineFunction &Fn);
71
72 virtual const char *getPassName() const {
73 return "ARM load / store optimization pass";
74 }
75
76 private:
77 struct MemOpQueueEntry {
78 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000079 unsigned Reg;
80 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000081 unsigned Position;
82 MachineBasicBlock::iterator MBBI;
83 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000084 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000085 MachineBasicBlock::iterator i)
86 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000087 };
88 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
89 typedef MemOpQueue::iterator MemOpQueueIter;
90
Evan Cheng92549222009-06-05 19:08:58 +000091 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000092 int Offset, unsigned Base, bool BaseKill, int Opcode,
93 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
94 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000095 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000096 MemOpQueue &MemOps,
97 unsigned memOpsBegin,
98 unsigned memOpsEnd,
99 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000100 int Offset,
101 unsigned Base,
102 bool BaseKill,
103 int Opcode,
104 ARMCC::CondCodes Pred,
105 unsigned PredReg,
106 unsigned Scratch,
107 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000108 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000109 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
110 int Opcode, unsigned Size,
111 ARMCC::CondCodes Pred, unsigned PredReg,
112 unsigned Scratch, MemOpQueue &MemOps,
113 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000114
Evan Cheng11788fd2007-03-08 02:55:08 +0000115 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000116 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000118 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator MBBI,
120 const TargetInstrInfo *TII,
121 bool &Advance,
122 MachineBasicBlock::iterator &I);
123 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
124 MachineBasicBlock::iterator MBBI,
125 bool &Advance,
126 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000127 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
128 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
129 };
Devang Patel19974732007-05-03 01:11:54 +0000130 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000131}
132
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000134 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000135 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000136 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000137 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000138 switch (Mode) {
139 default: llvm_unreachable("Unhandled submode!");
140 case ARM_AM::ia: return ARM::LDMIA;
141 case ARM_AM::da: return ARM::LDMDA;
142 case ARM_AM::db: return ARM::LDMDB;
143 case ARM_AM::ib: return ARM::LDMIB;
144 }
145 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000146 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000147 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000148 switch (Mode) {
149 default: llvm_unreachable("Unhandled submode!");
150 case ARM_AM::ia: return ARM::STMIA;
151 case ARM_AM::da: return ARM::STMDA;
152 case ARM_AM::db: return ARM::STMDB;
153 case ARM_AM::ib: return ARM::STMIB;
154 }
155 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000156 case ARM::t2LDRi8:
157 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000158 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000159 switch (Mode) {
160 default: llvm_unreachable("Unhandled submode!");
161 case ARM_AM::ia: return ARM::t2LDMIA;
162 case ARM_AM::db: return ARM::t2LDMDB;
163 }
164 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000165 case ARM::t2STRi8:
166 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000167 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000168 switch (Mode) {
169 default: llvm_unreachable("Unhandled submode!");
170 case ARM_AM::ia: return ARM::t2STMIA;
171 case ARM_AM::db: return ARM::t2STMDB;
172 }
173 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000174 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000175 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000176 switch (Mode) {
177 default: llvm_unreachable("Unhandled submode!");
178 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000179 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000180 }
181 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000182 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000183 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000184 switch (Mode) {
185 default: llvm_unreachable("Unhandled submode!");
186 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000187 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000188 }
189 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000190 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000191 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000192 switch (Mode) {
193 default: llvm_unreachable("Unhandled submode!");
194 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000195 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000196 }
197 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000198 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000199 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000200 switch (Mode) {
201 default: llvm_unreachable("Unhandled submode!");
202 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000203 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000204 }
205 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000206 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000207
Evan Chenga8e29892007-01-19 07:51:42 +0000208 return 0;
209}
210
Bill Wendling2567eec2010-11-17 05:31:09 +0000211namespace llvm {
212 namespace ARM_AM {
213
214AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000215 switch (Opcode) {
216 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000217 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000219 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000220 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000221 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000222 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000234 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000235 return ARM_AM::ia;
236
237 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000240 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000241 return ARM_AM::da;
242
243 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000245 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000249 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000251 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000253 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000254 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000255 return ARM_AM::db;
256
257 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000258 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000259 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000260 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000261 return ARM_AM::ib;
262 }
263
264 return ARM_AM::bad_am_submode;
265}
266
Bill Wendling2567eec2010-11-17 05:31:09 +0000267 } // end namespace ARM_AM
268} // end namespace llvm
269
Evan Cheng27934da2009-08-04 01:43:45 +0000270static bool isT2i32Load(unsigned Opc) {
271 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
272}
273
Evan Cheng45032f22009-07-09 23:11:34 +0000274static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000275 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000276}
277
278static bool isT2i32Store(unsigned Opc) {
279 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000280}
281
282static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000283 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000284}
285
Evan Cheng92549222009-06-05 19:08:58 +0000286/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000287/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000288/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000289bool
Evan Cheng92549222009-06-05 19:08:58 +0000290ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000291 MachineBasicBlock::iterator MBBI,
292 int Offset, unsigned Base, bool BaseKill,
293 int Opcode, ARMCC::CondCodes Pred,
294 unsigned PredReg, unsigned Scratch, DebugLoc dl,
295 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000296 // Only a single register to load / store. Don't bother.
297 unsigned NumRegs = Regs.size();
298 if (NumRegs <= 1)
299 return false;
300
301 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000302 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000303 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000304 bool haveIBAndDA = isNotVFP && !isThumb2;
305 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000306 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000307 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000308 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000309 else if (Offset == -4 * (int)NumRegs && isNotVFP)
310 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000311 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000312 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000313 // Check if this is a supported opcode before we insert instructions to
314 // calculate a new base register.
315 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
316
Evan Chenga8e29892007-01-19 07:51:42 +0000317 // If starting offset isn't zero, insert a MI to materialize a new base.
318 // But only do so if it is cost effective, i.e. merging more than two
319 // loads / stores.
320 if (NumRegs <= 2)
321 return false;
322
323 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000324 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000325 // If it is a load, then just use one of the destination register to
326 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000327 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000328 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000329 // Use the scratch register to use as a new base.
330 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000331 if (NewBase == 0)
332 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000333 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000334 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000335 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000336 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000337 Offset = - Offset;
338 }
Evan Cheng45032f22009-07-09 23:11:34 +0000339 int ImmedOffset = isThumb2
340 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
341 if (ImmedOffset == -1)
342 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000343 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000344
Dale Johannesenb6728402009-02-13 02:25:56 +0000345 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000346 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000347 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000348 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000349 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000352 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
353 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000354 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000355 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000356 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
357 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000358 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000360 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
361 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000362
363 return true;
364}
365
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000366// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
367// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000368void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
369 MemOpQueue &memOps,
370 unsigned memOpsBegin, unsigned memOpsEnd,
371 unsigned insertAfter, int Offset,
372 unsigned Base, bool BaseKill,
373 int Opcode,
374 ARMCC::CondCodes Pred, unsigned PredReg,
375 unsigned Scratch,
376 DebugLoc dl,
377 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000378 // First calculate which of the registers should be killed by the merged
379 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000380 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000381 SmallSet<unsigned, 4> KilledRegs;
382 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000383 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
384 if (i == memOpsBegin) {
385 i = memOpsEnd;
386 if (i == e)
387 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000388 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000389 if (memOps[i].Position < insertPos && memOps[i].isKill) {
390 unsigned Reg = memOps[i].Reg;
391 KilledRegs.insert(Reg);
392 Killer[Reg] = i;
393 }
394 }
395
396 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000397 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000398 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000399 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000400 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000401 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000402 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000403 }
404
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000405 // Try to do the merge.
406 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000407 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000408 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000409 Pred, PredReg, Scratch, dl, Regs))
410 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000411
412 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000413 Merges.push_back(prior(Loc));
414 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000415 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000416 if (Regs[i-memOpsBegin].second) {
417 unsigned Reg = Regs[i-memOpsBegin].first;
418 if (KilledRegs.count(Reg)) {
419 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000420 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
421 assert(Idx >= 0 && "Cannot find killing operand");
422 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000423 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000424 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000425 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000426 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000427 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000428 // Update this memop to refer to the merged instruction.
429 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000430 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000431 memOps[i].MBBI = Merges.back();
432 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000433 }
434}
435
Evan Chenga90f3402007-03-06 21:59:20 +0000436/// MergeLDR_STR - Merge a number of load / store instructions into one or more
437/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000438void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000439ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000440 unsigned Base, int Opcode, unsigned Size,
441 ARMCC::CondCodes Pred, unsigned PredReg,
442 unsigned Scratch, MemOpQueue &MemOps,
443 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000444 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000445 int Offset = MemOps[SIndex].Offset;
446 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000447 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000448 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000449 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000450 const MachineOperand &PMO = Loc->getOperand(0);
451 unsigned PReg = PMO.getReg();
452 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000453 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000454 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000455 unsigned Limit = ~0U;
456
457 // vldm / vstm limit are 32 for S variants, 16 for D variants.
458
459 switch (Opcode) {
460 default: break;
461 case ARM::VSTRS:
462 Limit = 32;
463 break;
464 case ARM::VSTRD:
465 Limit = 16;
466 break;
467 case ARM::VLDRD:
468 Limit = 16;
469 break;
470 case ARM::VLDRS:
471 Limit = 32;
472 break;
473 }
Evan Cheng44bec522007-05-15 01:29:07 +0000474
Evan Chenga8e29892007-01-19 07:51:42 +0000475 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
476 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000477 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
478 unsigned Reg = MO.getReg();
479 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000480 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000481 // Register numbers must be in ascending order. For VFP / NEON load and
482 // store multiples, the registers must also be consecutive and within the
483 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000484 if (Reg != ARM::SP &&
485 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000486 ((isNotVFP && RegNum > PRegNum) ||
487 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000488 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000489 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000490 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000491 } else {
492 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000493 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
494 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000495 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
496 MemOps, Merges);
497 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000498 }
499
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000500 if (MemOps[i].Position > MemOps[insertAfter].Position)
501 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000502 }
503
Evan Chengfaa51072007-04-26 19:00:32 +0000504 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000505 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
506 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000507 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000508}
509
510static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000511 unsigned Bytes, unsigned Limit,
512 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000513 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000514 if (!MI)
515 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000516 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000517 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000518 MI->getOpcode() != ARM::SUBri)
519 return false;
520
521 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000522 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000523 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000524
Evan Cheng86198642009-08-07 00:34:42 +0000525 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000526 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000527 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000528 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000529 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000530 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000531}
532
533static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000534 unsigned Bytes, unsigned Limit,
535 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000536 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000537 if (!MI)
538 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000539 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000540 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000541 MI->getOpcode() != ARM::ADDri)
542 return false;
543
Bob Wilson3d38e832010-08-27 21:44:35 +0000544 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000545 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000546 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000547
Evan Cheng86198642009-08-07 00:34:42 +0000548 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000549 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000550 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000551 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000552 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000553 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000554}
555
556static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
557 switch (MI->getOpcode()) {
558 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000559 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000560 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000561 case ARM::t2LDRi8:
562 case ARM::t2LDRi12:
563 case ARM::t2STRi8:
564 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000565 case ARM::VLDRS:
566 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000567 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000568 case ARM::VLDRD:
569 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000570 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000571 case ARM::LDMIA:
572 case ARM::LDMDA:
573 case ARM::LDMDB:
574 case ARM::LDMIB:
575 case ARM::STMIA:
576 case ARM::STMDA:
577 case ARM::STMDB:
578 case ARM::STMIB:
579 case ARM::t2LDMIA:
580 case ARM::t2LDMDB:
581 case ARM::t2STMIA:
582 case ARM::t2STMDB:
583 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000584 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000585 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000586 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000587 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000588 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000589 }
590}
591
Bill Wendling73fe34a2010-11-16 01:16:36 +0000592static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
593 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000594 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000595 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000596 case ARM::LDMIA:
597 case ARM::LDMDA:
598 case ARM::LDMDB:
599 case ARM::LDMIB:
600 switch (Mode) {
601 default: llvm_unreachable("Unhandled submode!");
602 case ARM_AM::ia: return ARM::LDMIA_UPD;
603 case ARM_AM::ib: return ARM::LDMIB_UPD;
604 case ARM_AM::da: return ARM::LDMDA_UPD;
605 case ARM_AM::db: return ARM::LDMDB_UPD;
606 }
607 break;
608 case ARM::STMIA:
609 case ARM::STMDA:
610 case ARM::STMDB:
611 case ARM::STMIB:
612 switch (Mode) {
613 default: llvm_unreachable("Unhandled submode!");
614 case ARM_AM::ia: return ARM::STMIA_UPD;
615 case ARM_AM::ib: return ARM::STMIB_UPD;
616 case ARM_AM::da: return ARM::STMDA_UPD;
617 case ARM_AM::db: return ARM::STMDB_UPD;
618 }
619 break;
620 case ARM::t2LDMIA:
621 case ARM::t2LDMDB:
622 switch (Mode) {
623 default: llvm_unreachable("Unhandled submode!");
624 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
625 case ARM_AM::db: return ARM::t2LDMDB_UPD;
626 }
627 break;
628 case ARM::t2STMIA:
629 case ARM::t2STMDB:
630 switch (Mode) {
631 default: llvm_unreachable("Unhandled submode!");
632 case ARM_AM::ia: return ARM::t2STMIA_UPD;
633 case ARM_AM::db: return ARM::t2STMDB_UPD;
634 }
635 break;
636 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000637 switch (Mode) {
638 default: llvm_unreachable("Unhandled submode!");
639 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
640 case ARM_AM::db: return ARM::VLDMSDB_UPD;
641 }
642 break;
643 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000644 switch (Mode) {
645 default: llvm_unreachable("Unhandled submode!");
646 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
647 case ARM_AM::db: return ARM::VLDMDDB_UPD;
648 }
649 break;
650 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000651 switch (Mode) {
652 default: llvm_unreachable("Unhandled submode!");
653 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
654 case ARM_AM::db: return ARM::VSTMSDB_UPD;
655 }
656 break;
657 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000658 switch (Mode) {
659 default: llvm_unreachable("Unhandled submode!");
660 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
661 case ARM_AM::db: return ARM::VSTMDDB_UPD;
662 }
663 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000664 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000665
Bob Wilson815baeb2010-03-13 01:08:20 +0000666 return 0;
667}
668
Evan Cheng45032f22009-07-09 23:11:34 +0000669/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000670/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000671///
672/// stmia rn, <ra, rb, rc>
673/// rn := rn + 4 * 3;
674/// =>
675/// stmia rn!, <ra, rb, rc>
676///
677/// rn := rn - 4 * 3;
678/// ldmia rn, <ra, rb, rc>
679/// =>
680/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000681bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
682 MachineBasicBlock::iterator MBBI,
683 bool &Advance,
684 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000685 MachineInstr *MI = MBBI;
686 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000687 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000688 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000689 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000690 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000691 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000692 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000693
Bob Wilsond4bfd542010-08-27 23:18:17 +0000694 // Can't use an updating ld/st if the base register is also a dest
695 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000696 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000697 if (MI->getOperand(i).getReg() == Base)
698 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000699
700 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000701 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000702
Bob Wilson815baeb2010-03-13 01:08:20 +0000703 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000704 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
705 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000706 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000707 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
708 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000709 if (Mode == ARM_AM::ia &&
710 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
711 Mode = ARM_AM::db;
712 DoMerge = true;
713 } else if (Mode == ARM_AM::ib &&
714 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
715 Mode = ARM_AM::da;
716 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000717 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000718 if (DoMerge)
719 MBB.erase(PrevMBBI);
720 }
Evan Chenga8e29892007-01-19 07:51:42 +0000721
Bob Wilson815baeb2010-03-13 01:08:20 +0000722 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000723 MachineBasicBlock::iterator EndMBBI = MBB.end();
724 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000725 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000726 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
727 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000728 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
729 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
730 DoMerge = true;
731 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
732 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
733 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000734 }
735 if (DoMerge) {
736 if (NextMBBI == I) {
737 Advance = true;
738 ++I;
739 }
740 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000741 }
742 }
743
Bob Wilson815baeb2010-03-13 01:08:20 +0000744 if (!DoMerge)
745 return false;
746
Bill Wendling73fe34a2010-11-16 01:16:36 +0000747 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000748 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
749 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000750 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000751 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000752
Bob Wilson815baeb2010-03-13 01:08:20 +0000753 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000754 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000755 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000756
Bob Wilson815baeb2010-03-13 01:08:20 +0000757 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000758 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000759
760 MBB.erase(MBBI);
761 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000762}
763
Bill Wendling73fe34a2010-11-16 01:16:36 +0000764static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
765 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000766 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000767 case ARM::LDRi12:
Owen Anderson9ab0f252011-08-26 20:43:14 +0000768 return ARM::LDR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000769 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000770 return ARM::STR_PRE_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000771 case ARM::VLDRS:
772 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
773 case ARM::VLDRD:
774 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
775 case ARM::VSTRS:
776 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
777 case ARM::VSTRD:
778 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000779 case ARM::t2LDRi8:
780 case ARM::t2LDRi12:
781 return ARM::t2LDR_PRE;
782 case ARM::t2STRi8:
783 case ARM::t2STRi12:
784 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000785 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000786 }
787 return 0;
788}
789
Bill Wendling73fe34a2010-11-16 01:16:36 +0000790static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
791 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000792 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000793 case ARM::LDRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000794 return ARM::LDR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000795 case ARM::STRi12:
Owen Anderson793e7962011-07-26 20:54:26 +0000796 return ARM::STR_POST_IMM;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000797 case ARM::VLDRS:
798 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
799 case ARM::VLDRD:
800 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
801 case ARM::VSTRS:
802 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
803 case ARM::VSTRD:
804 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000805 case ARM::t2LDRi8:
806 case ARM::t2LDRi12:
807 return ARM::t2LDR_POST;
808 case ARM::t2STRi8:
809 case ARM::t2STRi12:
810 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000811 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000812 }
813 return 0;
814}
815
Evan Cheng45032f22009-07-09 23:11:34 +0000816/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000817/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000818bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
819 MachineBasicBlock::iterator MBBI,
820 const TargetInstrInfo *TII,
821 bool &Advance,
822 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000823 MachineInstr *MI = MBBI;
824 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000825 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000826 unsigned Bytes = getLSMultipleTransferSize(MI);
827 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000828 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000829 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
830 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000831 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
832 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000833 if (MI->getOperand(2).getImm() != 0)
834 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000835 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000836 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000837
Jim Grosbache5165492009-11-09 00:11:35 +0000838 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000839 // Can't do the merge if the destination register is the same as the would-be
840 // writeback register.
841 if (isLd && MI->getOperand(0).getReg() == Base)
842 return false;
843
Evan Cheng0e1d3792007-07-05 07:18:20 +0000844 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000845 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000846 bool DoMerge = false;
847 ARM_AM::AddrOpc AddSub = ARM_AM::add;
848 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000849 // AM2 - 12 bits, thumb2 - 8 bits.
850 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000851
852 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000853 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
854 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000855 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000856 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
857 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000858 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000859 DoMerge = true;
860 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000861 } else if (!isAM5 &&
862 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000863 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000864 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000865 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000866 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000867 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000868 }
Evan Chenga8e29892007-01-19 07:51:42 +0000869 }
870
Bob Wilsone4193b22010-03-12 22:50:09 +0000871 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000872 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000873 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000874 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000875 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
876 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000877 if (!isAM5 &&
878 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000879 DoMerge = true;
880 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000881 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000882 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000883 }
Evan Chenge71bff72007-09-19 21:48:07 +0000884 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000885 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000886 if (NextMBBI == I) {
887 Advance = true;
888 ++I;
889 }
Evan Chenga8e29892007-01-19 07:51:42 +0000890 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000891 }
Evan Chenga8e29892007-01-19 07:51:42 +0000892 }
893
894 if (!DoMerge)
895 return false;
896
Bob Wilson3943ac32010-03-13 00:43:32 +0000897 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000898 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000899 // (There are no base-updating versions of VLDR/VSTR instructions, but the
900 // updating load/store-multiple instructions can be used with only one
901 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000902 MachineOperand &MO = MI->getOperand(0);
903 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000904 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000905 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000906 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000907 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
908 getKillRegState(MO.isKill())));
909 } else if (isLd) {
Jim Grosbach10342122011-08-12 22:20:41 +0000910 if (isAM2) {
Owen Anderson07700d42011-08-29 17:59:41 +0000911 // LDR_PRE, LDR_POST
912 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Andersonacb274b2011-08-29 21:14:19 +0000913 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson07700d42011-08-29 17:59:41 +0000914 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
915 .addReg(Base, RegState::Define)
916 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
917 } else {
Owen Andersonacb274b2011-08-29 21:14:19 +0000918 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson07700d42011-08-29 17:59:41 +0000919 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
920 .addReg(Base, RegState::Define)
921 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
922 }
Jim Grosbach10342122011-08-12 22:20:41 +0000923 } else {
924 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000925 // t2LDR_PRE, t2LDR_POST
926 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
927 .addReg(Base, RegState::Define)
928 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000929 }
Evan Cheng27934da2009-08-04 01:43:45 +0000930 } else {
931 MachineOperand &MO = MI->getOperand(0);
Jim Grosbach19dec202011-08-05 20:35:44 +0000932 // FIXME: post-indexed stores use am2offset_imm, which still encodes
933 // the vestigal zero-reg offset register. When that's fixed, this clause
934 // can be removed entirely.
Jim Grosbach10342122011-08-12 22:20:41 +0000935 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
936 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng27934da2009-08-04 01:43:45 +0000937 // STR_PRE, STR_POST
938 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
939 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
940 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000941 } else {
942 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng27934da2009-08-04 01:43:45 +0000943 // t2STR_PRE, t2STR_POST
944 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
945 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
946 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach10342122011-08-12 22:20:41 +0000947 }
Evan Chenga8e29892007-01-19 07:51:42 +0000948 }
949 MBB.erase(MBBI);
950
951 return true;
952}
953
Eric Christopher7bb1c402011-05-25 21:19:19 +0000954/// isMemoryOp - Returns true if instruction is a memory operation that this
955/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000956static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000957 // When no memory operands are present, conservatively assume unaligned,
958 // volatile, unfoldable.
959 if (!MI->hasOneMemOperand())
960 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000961
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000962 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000963
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000964 // Don't touch volatile memory accesses - we may be changing their order.
965 if (MMO->isVolatile())
966 return false;
967
968 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
969 // not.
970 if (MMO->getAlignment() < 4)
971 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000972
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000973 // str <undef> could probably be eliminated entirely, but for now we just want
974 // to avoid making a mess of it.
975 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
976 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
977 MI->getOperand(0).isUndef())
978 return false;
979
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000980 // Likewise don't mess with references to undefined addresses.
981 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
982 MI->getOperand(1).isUndef())
983 return false;
984
Evan Chengcc1c4272007-03-06 18:02:41 +0000985 int Opcode = MI->getOpcode();
986 switch (Opcode) {
987 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000988 case ARM::VLDRS:
989 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000990 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000991 case ARM::VLDRD:
992 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000993 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000994 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000995 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000996 case ARM::t2LDRi8:
997 case ARM::t2LDRi12:
998 case ARM::t2STRi8:
999 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +00001000 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +00001001 }
1002 return false;
1003}
1004
Evan Cheng11788fd2007-03-08 02:55:08 +00001005/// AdvanceRS - Advance register scavenger to just before the earliest memory
1006/// op that is being merged.
1007void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1008 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1009 unsigned Position = MemOps[0].Position;
1010 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1011 if (MemOps[i].Position < Position) {
1012 Position = MemOps[i].Position;
1013 Loc = MemOps[i].MBBI;
1014 }
1015 }
1016
1017 if (Loc != MBB.begin())
1018 RS->forward(prior(Loc));
1019}
1020
Evan Chenge7d6df72009-06-13 09:12:55 +00001021static int getMemoryOpOffset(const MachineInstr *MI) {
1022 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001023 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001024 unsigned NumOperands = MI->getDesc().getNumOperands();
1025 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001026
1027 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1028 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001029 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001030 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001031 return OffField;
1032
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001033 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1034 : ARM_AM::getAM5Offset(OffField) * 4;
1035 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001036 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1037 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001038 } else {
1039 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1040 Offset = -Offset;
1041 }
1042 return Offset;
1043}
1044
Evan Cheng358dec52009-06-15 08:28:29 +00001045static void InsertLDR_STR(MachineBasicBlock &MBB,
1046 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001047 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001048 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001049 unsigned Reg, bool RegDeadKill, bool RegUndef,
1050 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001051 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001052 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001053 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001054 if (isDef) {
1055 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1056 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001057 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001058 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001059 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1060 } else {
1061 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1062 TII->get(NewOpc))
1063 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1064 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001065 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1066 }
Evan Cheng358dec52009-06-15 08:28:29 +00001067}
1068
1069bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1070 MachineBasicBlock::iterator &MBBI) {
1071 MachineInstr *MI = &*MBBI;
1072 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001073 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1074 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng3568a102011-11-08 21:21:09 +00001075 const MachineOperand &BaseOp = MI->getOperand(2);
1076 unsigned BaseReg = BaseOp.getReg();
Evan Cheng358dec52009-06-15 08:28:29 +00001077 unsigned EvenReg = MI->getOperand(0).getReg();
1078 unsigned OddReg = MI->getOperand(1).getReg();
1079 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1080 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Cheng3568a102011-11-08 21:21:09 +00001081 // ARM errata 602117: LDRD with base in list may result in incorrect base
1082 // register when interrupted or faulted.
Evan Cheng44ee4712011-11-09 01:57:03 +00001083 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Cheng3568a102011-11-08 21:21:09 +00001084 if (!Errata602117 &&
1085 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng358dec52009-06-15 08:28:29 +00001086 return false;
1087
Evan Chengd95ea2d2010-06-21 21:21:14 +00001088 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001089 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1090 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001091 bool EvenDeadKill = isLd ?
1092 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001093 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001094 bool OddDeadKill = isLd ?
1095 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001096 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001097 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001098 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001099 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1100 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001101 int OffImm = getMemoryOpOffset(MI);
1102 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001103 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001104
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001105 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001106 // Ascending register numbers and no offset. It's safe to change it to a
1107 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001108 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001109 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1110 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001111 if (isLd) {
1112 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1113 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001114 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001115 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001116 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001117 ++NumLDRD2LDM;
1118 } else {
1119 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1120 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001121 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001122 .addReg(EvenReg,
1123 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1124 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001125 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001126 ++NumSTRD2STM;
1127 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001128 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001129 } else {
1130 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001131 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001132 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001133 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001134 DebugLoc dl = MBBI->getDebugLoc();
1135 // If this is a load and base register is killed, it may have been
1136 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001137 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001138 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001139 (TRI->regsOverlap(EvenReg, BaseReg))) {
1140 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001141 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1142 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001143 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001144 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001145 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001146 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1147 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001148 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001149 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001150 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001151 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001152 // If the two source operands are the same, the kill marker is
1153 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001154 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1155 EvenDeadKill = false;
1156 OddDeadKill = true;
1157 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001158 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001159 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001160 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001161 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001162 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001163 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001164 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001165 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001166 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001167 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001168 if (isLd)
1169 ++NumLDRD2LDR;
1170 else
1171 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001172 }
1173
Evan Cheng358dec52009-06-15 08:28:29 +00001174 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001175 MBBI = NewBBI;
1176 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001177 }
1178 return false;
1179}
1180
Evan Chenga8e29892007-01-19 07:51:42 +00001181/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1182/// ops of the same base and incrementing offset into LDM / STM ops.
1183bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1184 unsigned NumMerges = 0;
1185 unsigned NumMemOps = 0;
1186 MemOpQueue MemOps;
1187 unsigned CurrBase = 0;
1188 int CurrOpc = -1;
1189 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001190 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001191 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001192 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001193 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001194
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001195 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001196 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1197 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001198 if (FixInvalidRegPairOp(MBB, MBBI))
1199 continue;
1200
Evan Chenga8e29892007-01-19 07:51:42 +00001201 bool Advance = false;
1202 bool TryMerge = false;
1203 bool Clobber = false;
1204
Evan Chengcc1c4272007-03-06 18:02:41 +00001205 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001206 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001207 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001208 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001209 const MachineOperand &MO = MBBI->getOperand(0);
1210 unsigned Reg = MO.getReg();
1211 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001212 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001213 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001214 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001215 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001216 // Watch out for:
1217 // r4 := ldr [r5]
1218 // r5 := ldr [r5, #4]
1219 // r6 := ldr [r5, #8]
1220 //
1221 // The second ldr has effectively broken the chain even though it
1222 // looks like the later ldr(s) use the same base register. Try to
1223 // merge the ldr's so far, including this one. But don't try to
1224 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001225 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001226 if (CurrBase == 0 && !Clobber) {
1227 // Start of a new chain.
1228 CurrBase = Base;
1229 CurrOpc = Opcode;
1230 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001231 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001232 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001233 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001234 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001235 Advance = true;
1236 } else {
1237 if (Clobber) {
1238 TryMerge = true;
1239 Advance = true;
1240 }
1241
Evan Cheng44bec522007-05-15 01:29:07 +00001242 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001243 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001244 // Continue adding to the queue.
1245 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001246 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1247 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001248 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001249 Advance = true;
1250 } else {
1251 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1252 I != E; ++I) {
1253 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001254 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1255 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001256 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001257 Advance = true;
1258 break;
1259 } else if (Offset == I->Offset) {
1260 // Collision! This can't be merged!
1261 break;
1262 }
1263 }
1264 }
1265 }
1266 }
1267 }
1268
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001269 if (MBBI->isDebugValue()) {
1270 ++MBBI;
1271 if (MBBI == E)
1272 // Reach the end of the block, try merging the memory instructions.
1273 TryMerge = true;
1274 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001275 ++Position;
1276 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001277 if (MBBI == E)
1278 // Reach the end of the block, try merging the memory instructions.
1279 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001280 } else
1281 TryMerge = true;
1282
1283 if (TryMerge) {
1284 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001285 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001286 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001287 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001288 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001289 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001290 // Process the load / store instructions.
1291 RS->forward(prior(MBBI));
1292
1293 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001294 Merges.clear();
1295 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1296 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001297
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001298 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001299 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001300 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001301 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001302 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001303 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001304
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001305 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001306 // that were not merged to form LDM/STM ops.
1307 for (unsigned i = 0; i != NumMemOps; ++i)
1308 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001309 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001310 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001311
Jim Grosbach764ab522009-08-11 15:33:49 +00001312 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001313 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001314 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001315 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001316 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001317 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001318 ++NumMerges;
1319 RS->forward(prior(MBBI));
1320 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001321 }
Evan Chenga8e29892007-01-19 07:51:42 +00001322
1323 CurrBase = 0;
1324 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001325 CurrSize = 0;
1326 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001327 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001328 if (NumMemOps) {
1329 MemOps.clear();
1330 NumMemOps = 0;
1331 }
1332
1333 // If iterator hasn't been advanced and this is not a memory op, skip it.
1334 // It can't start a new chain anyway.
1335 if (!Advance && !isMemOp && MBBI != E) {
1336 ++Position;
1337 ++MBBI;
1338 }
1339 }
1340 }
1341 return NumMerges > 0;
1342}
1343
Bob Wilsonc88d0722010-03-20 22:20:40 +00001344/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001345/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001346/// directly restore the value of LR into pc.
1347/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001348/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001349/// or
1350/// ldmfd sp!, {..., lr}
1351/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001352/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001353/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001354bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1355 if (MBB.empty()) return false;
1356
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001357 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001358 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001359 (MBBI->getOpcode() == ARM::BX_RET ||
1360 MBBI->getOpcode() == ARM::tBX_RET ||
1361 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001362 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001363 unsigned Opcode = PrevMI->getOpcode();
1364 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1365 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1366 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001367 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001368 if (MO.getReg() != ARM::LR)
1369 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001370 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1371 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1372 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001373 PrevMI->setDesc(TII->get(NewOpc));
1374 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001375 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001376 MBB.erase(MBBI);
1377 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001378 }
1379 }
1380 return false;
1381}
1382
1383bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001384 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001385 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001386 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001387 TRI = TM.getRegisterInfo();
Evan Cheng3568a102011-11-08 21:21:09 +00001388 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001389 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001390 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001391
Evan Chenga8e29892007-01-19 07:51:42 +00001392 bool Modified = false;
1393 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1394 ++MFI) {
1395 MachineBasicBlock &MBB = *MFI;
1396 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001397 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1398 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001399 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001400
1401 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001402 return Modified;
1403}
Evan Chenge7d6df72009-06-13 09:12:55 +00001404
1405
1406/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1407/// load / stores from consecutive locations close to make it more
1408/// likely they will be combined later.
1409
1410namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001411 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001412 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001413 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001414
Evan Cheng358dec52009-06-15 08:28:29 +00001415 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001416 const TargetInstrInfo *TII;
1417 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001418 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001419 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001420 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001421
1422 virtual bool runOnMachineFunction(MachineFunction &Fn);
1423
1424 virtual const char *getPassName() const {
1425 return "ARM pre- register allocation load / store optimization pass";
1426 }
1427
1428 private:
Evan Chengd780f352009-06-15 20:54:56 +00001429 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1430 unsigned &NewOpc, unsigned &EvenReg,
1431 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001432 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001433 unsigned &PredReg, ARMCC::CondCodes &Pred,
1434 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001435 bool RescheduleOps(MachineBasicBlock *MBB,
1436 SmallVector<MachineInstr*, 4> &Ops,
1437 unsigned Base, bool isLd,
1438 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1439 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1440 };
1441 char ARMPreAllocLoadStoreOpt::ID = 0;
1442}
1443
1444bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001445 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001446 TII = Fn.getTarget().getInstrInfo();
1447 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001448 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001449 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001450 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001451
1452 bool Modified = false;
1453 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1454 ++MFI)
1455 Modified |= RescheduleLoadStoreInstrs(MFI);
1456
1457 return Modified;
1458}
1459
Evan Chengae69a2a2009-06-19 23:17:27 +00001460static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1461 MachineBasicBlock::iterator I,
1462 MachineBasicBlock::iterator E,
1463 SmallPtrSet<MachineInstr*, 4> &MemOps,
1464 SmallSet<unsigned, 4> &MemRegs,
1465 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001466 // Are there stores / loads / calls between them?
1467 // FIXME: This is overly conservative. We should make use of alias information
1468 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001469 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001470 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001471 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001472 continue;
Evan Chenge837dea2011-06-28 19:10:37 +00001473 const MCInstrDesc &MCID = I->getDesc();
1474 if (MCID.isCall() || MCID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001475 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001476 if (isLd && MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001477 return false;
1478 if (!isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001479 if (MCID.mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001480 return false;
1481 // It's not safe to move the first 'str' down.
1482 // str r1, [r0]
1483 // strh r5, [r0]
1484 // str r4, [r0, #+4]
Evan Chenge837dea2011-06-28 19:10:37 +00001485 if (MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001486 return false;
1487 }
1488 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1489 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001490 if (!MO.isReg())
1491 continue;
1492 unsigned Reg = MO.getReg();
1493 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001494 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001495 if (Reg != Base && !MemRegs.count(Reg))
1496 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001497 }
1498 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001499
1500 // Estimate register pressure increase due to the transformation.
1501 if (MemRegs.size() <= 4)
1502 // Ok if we are moving small number of instructions.
1503 return true;
1504 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001505}
1506
Evan Chengd780f352009-06-15 20:54:56 +00001507bool
1508ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1509 DebugLoc &dl,
1510 unsigned &NewOpc, unsigned &EvenReg,
1511 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001512 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001513 ARMCC::CondCodes &Pred,
1514 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001515 // Make sure we're allowed to generate LDRD/STRD.
1516 if (!STI->hasV5TEOps())
1517 return false;
1518
Jim Grosbache5165492009-11-09 00:11:35 +00001519 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001520 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001521 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001522 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001523 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001524 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001525 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001526 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1527 NewOpc = ARM::t2LDRDi8;
1528 Scale = 4;
1529 isT2 = true;
1530 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1531 NewOpc = ARM::t2STRDi8;
1532 Scale = 4;
1533 isT2 = true;
1534 } else
1535 return false;
1536
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001537 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001538 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001539 !(*Op0->memoperands_begin())->getValue() ||
1540 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001541 return false;
1542
Dan Gohmanc76909a2009-09-25 20:36:54 +00001543 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001544 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001545 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001546 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001547 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001548 if (Align < ReqAlign)
1549 return false;
1550
1551 // Then make sure the immediate offset fits.
1552 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001553 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001554 int Limit = (1 << 8) * Scale;
1555 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1556 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001557 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001558 } else {
1559 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1560 if (OffImm < 0) {
1561 AddSub = ARM_AM::sub;
1562 OffImm = - OffImm;
1563 }
1564 int Limit = (1 << 8) * Scale;
1565 if (OffImm >= Limit || (OffImm & (Scale-1)))
1566 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001567 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001568 }
Evan Chengd780f352009-06-15 20:54:56 +00001569 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001570 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001571 if (EvenReg == OddReg)
1572 return false;
1573 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001574 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001575 dl = Op0->getDebugLoc();
1576 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001577}
1578
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001579namespace {
1580 struct OffsetCompare {
1581 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1582 int LOffset = getMemoryOpOffset(LHS);
1583 int ROffset = getMemoryOpOffset(RHS);
1584 assert(LHS == RHS || LOffset != ROffset);
1585 return LOffset > ROffset;
1586 }
1587 };
1588}
1589
Evan Chenge7d6df72009-06-13 09:12:55 +00001590bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1591 SmallVector<MachineInstr*, 4> &Ops,
1592 unsigned Base, bool isLd,
1593 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1594 bool RetVal = false;
1595
1596 // Sort by offset (in reverse order).
1597 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1598
1599 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001600 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001601 // 1. Any def of base.
1602 // 2. Any gaps.
1603 while (Ops.size() > 1) {
1604 unsigned FirstLoc = ~0U;
1605 unsigned LastLoc = 0;
1606 MachineInstr *FirstOp = 0;
1607 MachineInstr *LastOp = 0;
1608 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001609 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001610 unsigned LastBytes = 0;
1611 unsigned NumMove = 0;
1612 for (int i = Ops.size() - 1; i >= 0; --i) {
1613 MachineInstr *Op = Ops[i];
1614 unsigned Loc = MI2LocMap[Op];
1615 if (Loc <= FirstLoc) {
1616 FirstLoc = Loc;
1617 FirstOp = Op;
1618 }
1619 if (Loc >= LastLoc) {
1620 LastLoc = Loc;
1621 LastOp = Op;
1622 }
1623
Evan Chengf9f1da12009-06-18 02:04:01 +00001624 unsigned Opcode = Op->getOpcode();
1625 if (LastOpcode && Opcode != LastOpcode)
1626 break;
1627
Evan Chenge7d6df72009-06-13 09:12:55 +00001628 int Offset = getMemoryOpOffset(Op);
1629 unsigned Bytes = getLSMultipleTransferSize(Op);
1630 if (LastBytes) {
1631 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1632 break;
1633 }
1634 LastOffset = Offset;
1635 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001636 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001637 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001638 break;
1639 }
1640
1641 if (NumMove <= 1)
1642 Ops.pop_back();
1643 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001644 SmallPtrSet<MachineInstr*, 4> MemOps;
1645 SmallSet<unsigned, 4> MemRegs;
1646 for (int i = NumMove-1; i >= 0; --i) {
1647 MemOps.insert(Ops[i]);
1648 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1649 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001650
1651 // Be conservative, if the instructions are too far apart, don't
1652 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001653 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001654 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001655 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1656 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001657 if (!DoMove) {
1658 for (unsigned i = 0; i != NumMove; ++i)
1659 Ops.pop_back();
1660 } else {
1661 // This is the new location for the loads / stores.
1662 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001663 while (InsertPos != MBB->end()
1664 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001665 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001666
1667 // If we are moving a pair of loads / stores, see if it makes sense
1668 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001669 MachineInstr *Op0 = Ops.back();
1670 MachineInstr *Op1 = Ops[Ops.size()-2];
1671 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001672 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001673 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001674 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001675 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001676 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001677 DebugLoc dl;
1678 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001679 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001680 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001681 Ops.pop_back();
1682 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001683
Evan Chenge837dea2011-06-28 19:10:37 +00001684 const MCInstrDesc &MCID = TII->get(NewOpc);
1685 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI);
Cameron Zwarich955db422011-05-18 21:25:14 +00001686 MRI->constrainRegClass(EvenReg, TRC);
1687 MRI->constrainRegClass(OddReg, TRC);
1688
Evan Chengd780f352009-06-15 20:54:56 +00001689 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001690 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001691 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001692 .addReg(EvenReg, RegState::Define)
1693 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001694 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001695 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001696 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001697 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001698 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001699 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001700 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001701 ++NumLDRDFormed;
1702 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001703 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001704 .addReg(EvenReg)
1705 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001706 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001707 // FIXME: We're converting from LDRi12 to an insn that still
1708 // uses addrmode2, so we need an explicit offset reg. It should
1709 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001710 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001711 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001712 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001713 ++NumSTRDFormed;
1714 }
1715 MBB->erase(Op0);
1716 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001717
1718 // Add register allocation hints to form register pairs.
1719 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1720 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001721 } else {
1722 for (unsigned i = 0; i != NumMove; ++i) {
1723 MachineInstr *Op = Ops.back();
1724 Ops.pop_back();
1725 MBB->splice(InsertPos, MBB, Op);
1726 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001727 }
1728
1729 NumLdStMoved += NumMove;
1730 RetVal = true;
1731 }
1732 }
1733 }
1734
1735 return RetVal;
1736}
1737
1738bool
1739ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1740 bool RetVal = false;
1741
1742 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1743 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1744 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1745 SmallVector<unsigned, 4> LdBases;
1746 SmallVector<unsigned, 4> StBases;
1747
1748 unsigned Loc = 0;
1749 MachineBasicBlock::iterator MBBI = MBB->begin();
1750 MachineBasicBlock::iterator E = MBB->end();
1751 while (MBBI != E) {
1752 for (; MBBI != E; ++MBBI) {
1753 MachineInstr *MI = MBBI;
Evan Chenge837dea2011-06-28 19:10:37 +00001754 const MCInstrDesc &MCID = MI->getDesc();
1755 if (MCID.isCall() || MCID.isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001756 // Stop at barriers.
1757 ++MBBI;
1758 break;
1759 }
1760
Jim Grosbach958e4e12010-06-04 01:23:30 +00001761 if (!MI->isDebugValue())
1762 MI2LocMap[MI] = ++Loc;
1763
Evan Chenge7d6df72009-06-13 09:12:55 +00001764 if (!isMemoryOp(MI))
1765 continue;
1766 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001767 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001768 continue;
1769
Evan Chengeef490f2009-09-25 21:44:53 +00001770 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001771 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001772 unsigned Base = MI->getOperand(1).getReg();
1773 int Offset = getMemoryOpOffset(MI);
1774
1775 bool StopHere = false;
1776 if (isLd) {
1777 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1778 Base2LdsMap.find(Base);
1779 if (BI != Base2LdsMap.end()) {
1780 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1781 if (Offset == getMemoryOpOffset(BI->second[i])) {
1782 StopHere = true;
1783 break;
1784 }
1785 }
1786 if (!StopHere)
1787 BI->second.push_back(MI);
1788 } else {
1789 SmallVector<MachineInstr*, 4> MIs;
1790 MIs.push_back(MI);
1791 Base2LdsMap[Base] = MIs;
1792 LdBases.push_back(Base);
1793 }
1794 } else {
1795 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1796 Base2StsMap.find(Base);
1797 if (BI != Base2StsMap.end()) {
1798 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1799 if (Offset == getMemoryOpOffset(BI->second[i])) {
1800 StopHere = true;
1801 break;
1802 }
1803 }
1804 if (!StopHere)
1805 BI->second.push_back(MI);
1806 } else {
1807 SmallVector<MachineInstr*, 4> MIs;
1808 MIs.push_back(MI);
1809 Base2StsMap[Base] = MIs;
1810 StBases.push_back(Base);
1811 }
1812 }
1813
1814 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001815 // Found a duplicate (a base+offset combination that's seen earlier).
1816 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001817 --Loc;
1818 break;
1819 }
1820 }
1821
1822 // Re-schedule loads.
1823 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1824 unsigned Base = LdBases[i];
1825 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1826 if (Lds.size() > 1)
1827 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1828 }
1829
1830 // Re-schedule stores.
1831 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1832 unsigned Base = StBases[i];
1833 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1834 if (Sts.size() > 1)
1835 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1836 }
1837
1838 if (MBBI != E) {
1839 Base2LdsMap.clear();
1840 Base2StsMap.clear();
1841 LdBases.clear();
1842 StBases.clear();
1843 }
1844 }
1845
1846 return RetVal;
1847}
1848
1849
1850/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1851/// optimization pass.
1852FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1853 if (PreAlloc)
1854 return new ARMPreAllocLoadStoreOpt();
1855 return new ARMLoadStoreOpt();
1856}