blob: 6bb59d4fa9e98a8a36a9453f725e5ee19b3086fc [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000027#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000028#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000029#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000030#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000031#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000032#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000033#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000034
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000035using namespace llvm;
36
Chris Lattner3a697562010-10-28 17:20:03 +000037namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000038
39class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000040
Evan Cheng94b95502011-07-26 00:24:13 +000041class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000042 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000043 MCAsmParser &Parser;
44
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000046 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
47
48 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000049 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
50
Jim Grosbach1355cf12011-07-26 17:10:22 +000051 int tryParseRegister();
52 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000053 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000054 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000055 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
57 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
58 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 MCSymbolRefExpr::VariantKind Variant);
60
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000061
Jim Grosbach7ce05792011-08-03 23:50:40 +000062 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
63 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000064 bool parseDirectiveWord(unsigned Size, SMLoc L);
65 bool parseDirectiveThumb(SMLoc L);
66 bool parseDirectiveThumbFunc(SMLoc L);
67 bool parseDirectiveCode(SMLoc L);
68 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000069
Jim Grosbach1355cf12011-07-26 17:10:22 +000070 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000071 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000073 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000074
Evan Chengebdeeab2011-07-08 01:53:10 +000075 bool isThumb() const {
76 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000077 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000078 }
Evan Chengebdeeab2011-07-08 01:53:10 +000079 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000080 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000081 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000082 bool isThumbTwo() const {
83 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
84 }
Jim Grosbach194bd892011-08-16 22:20:01 +000085 bool hasV6Ops() const {
86 return STI.getFeatureBits() & ARM::HasV6Ops;
87 }
Evan Cheng32869202011-07-08 22:36:29 +000088 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000089 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
90 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000091 }
Evan Chengebdeeab2011-07-08 01:53:10 +000092
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000093 /// @name Auto-generated Match Functions
94 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000095
Chris Lattner0692ee62010-09-06 19:11:01 +000096#define GET_ASSEMBLER_HEADER
97#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000099 /// }
100
Jim Grosbach43904292011-07-25 20:14:50 +0000101 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000102 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000103 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000104 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000111 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
112 StringRef Op, int Low, int High);
113 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
114 return parsePKHImm(O, "lsl", 0, 31);
115 }
116 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
117 return parsePKHImm(O, "asr", 1, 32);
118 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000119 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000120 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000121 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000122 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000123 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000124 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000125
126 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000127 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000128 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000129 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000131 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000132 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000133 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
134 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000135 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
136 const SmallVectorImpl<MCParsedAsmOperand*> &);
137 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
138 const SmallVectorImpl<MCParsedAsmOperand*> &);
139 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
140 const SmallVectorImpl<MCParsedAsmOperand*> &);
141 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
142 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000143 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
144 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000145 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
146 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000147 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
148 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000149 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
150 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000151
152 bool validateInstruction(MCInst &Inst,
153 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000154 void processInstruction(MCInst &Inst,
155 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000156 bool shouldOmitCCOutOperand(StringRef Mnemonic,
157 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000158
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000159public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000160 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000161 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
162 Match_RequiresV6,
163 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000164 };
165
Evan Chengffc0e732011-07-09 05:47:46 +0000166 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000167 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000168 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000169
Evan Chengebdeeab2011-07-08 01:53:10 +0000170 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000171 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000172 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000173
Jim Grosbach1355cf12011-07-26 17:10:22 +0000174 // Implementation of the MCTargetAsmParser interface:
175 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
176 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000177 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000178 bool ParseDirective(AsmToken DirectiveID);
179
Jim Grosbach47a0d522011-08-16 20:45:50 +0000180 unsigned checkTargetMatchPredicate(MCInst &Inst);
181
Jim Grosbach1355cf12011-07-26 17:10:22 +0000182 bool MatchAndEmitInstruction(SMLoc IDLoc,
183 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
184 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000185};
Jim Grosbach16c74252010-10-29 14:46:02 +0000186} // end anonymous namespace
187
Chris Lattner3a697562010-10-28 17:20:03 +0000188namespace {
189
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000190/// ARMOperand - Instances of this class represent a parsed ARM machine
191/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000192class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000193 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000194 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000195 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000196 CoprocNum,
197 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000198 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000199 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000200 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000201 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000202 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000203 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000204 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000205 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000206 DPRRegisterList,
207 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000208 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000209 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000210 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000211 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000212 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000213 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000214 } Kind;
215
Sean Callanan76264762010-04-02 22:27:05 +0000216 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000217 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000218
219 union {
220 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000221 ARMCC::CondCodes Val;
222 } CC;
223
224 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000225 ARM_MB::MemBOpt Val;
226 } MBOpt;
227
228 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000229 unsigned Val;
230 } Cop;
231
232 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000233 ARM_PROC::IFlags Val;
234 } IFlags;
235
236 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000237 unsigned Val;
238 } MMask;
239
240 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000241 const char *Data;
242 unsigned Length;
243 } Tok;
244
245 struct {
246 unsigned RegNum;
247 } Reg;
248
Bill Wendling8155e5b2010-11-06 22:19:43 +0000249 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000250 const MCExpr *Val;
251 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000252
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000253 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000254 struct {
255 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000256 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
257 // was specified.
258 const MCConstantExpr *OffsetImm; // Offset immediate value
259 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
260 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000261 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000262 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000263 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000264
265 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000266 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000267 bool isAdd;
268 ARM_AM::ShiftOpc ShiftTy;
269 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000270 } PostIdxReg;
271
272 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000273 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000274 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000275 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000276 struct {
277 ARM_AM::ShiftOpc ShiftTy;
278 unsigned SrcReg;
279 unsigned ShiftReg;
280 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000281 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000282 struct {
283 ARM_AM::ShiftOpc ShiftTy;
284 unsigned SrcReg;
285 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000286 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000287 struct {
288 unsigned Imm;
289 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000290 struct {
291 unsigned LSB;
292 unsigned Width;
293 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000294 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000295
Bill Wendling146018f2010-11-06 21:42:12 +0000296 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
297public:
Sean Callanan76264762010-04-02 22:27:05 +0000298 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
299 Kind = o.Kind;
300 StartLoc = o.StartLoc;
301 EndLoc = o.EndLoc;
302 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000303 case CondCode:
304 CC = o.CC;
305 break;
Sean Callanan76264762010-04-02 22:27:05 +0000306 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000307 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000308 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000309 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000310 case Register:
311 Reg = o.Reg;
312 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000313 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000314 case DPRRegisterList:
315 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000316 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000317 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000318 case CoprocNum:
319 case CoprocReg:
320 Cop = o.Cop;
321 break;
Sean Callanan76264762010-04-02 22:27:05 +0000322 case Immediate:
323 Imm = o.Imm;
324 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000325 case MemBarrierOpt:
326 MBOpt = o.MBOpt;
327 break;
Sean Callanan76264762010-04-02 22:27:05 +0000328 case Memory:
329 Mem = o.Mem;
330 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000331 case PostIndexRegister:
332 PostIdxReg = o.PostIdxReg;
333 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000334 case MSRMask:
335 MMask = o.MMask;
336 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000337 case ProcIFlags:
338 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000339 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000340 case ShifterImmediate:
341 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000342 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000343 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000344 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000345 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000346 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000347 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000348 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000349 case RotateImmediate:
350 RotImm = o.RotImm;
351 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000352 case BitfieldDescriptor:
353 Bitfield = o.Bitfield;
354 break;
Sean Callanan76264762010-04-02 22:27:05 +0000355 }
356 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000357
Sean Callanan76264762010-04-02 22:27:05 +0000358 /// getStartLoc - Get the location of the first token of this operand.
359 SMLoc getStartLoc() const { return StartLoc; }
360 /// getEndLoc - Get the location of the last token of this operand.
361 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000362
Daniel Dunbar8462b302010-08-11 06:36:53 +0000363 ARMCC::CondCodes getCondCode() const {
364 assert(Kind == CondCode && "Invalid access!");
365 return CC.Val;
366 }
367
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000368 unsigned getCoproc() const {
369 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
370 return Cop.Val;
371 }
372
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000373 StringRef getToken() const {
374 assert(Kind == Token && "Invalid access!");
375 return StringRef(Tok.Data, Tok.Length);
376 }
377
378 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000379 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000380 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000381 }
382
Bill Wendling5fa22a12010-11-09 23:28:44 +0000383 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000384 assert((Kind == RegisterList || Kind == DPRRegisterList ||
385 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000386 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000387 }
388
Kevin Enderbycfe07242009-10-13 22:19:02 +0000389 const MCExpr *getImm() const {
390 assert(Kind == Immediate && "Invalid access!");
391 return Imm.Val;
392 }
393
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000394 ARM_MB::MemBOpt getMemBarrierOpt() const {
395 assert(Kind == MemBarrierOpt && "Invalid access!");
396 return MBOpt.Val;
397 }
398
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000399 ARM_PROC::IFlags getProcIFlags() const {
400 assert(Kind == ProcIFlags && "Invalid access!");
401 return IFlags.Val;
402 }
403
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000404 unsigned getMSRMask() const {
405 assert(Kind == MSRMask && "Invalid access!");
406 return MMask.Val;
407 }
408
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000409 bool isCoprocNum() const { return Kind == CoprocNum; }
410 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000411 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000412 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000413 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000414 bool isImm0_255() const {
415 if (Kind != Immediate)
416 return false;
417 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
418 if (!CE) return false;
419 int64_t Value = CE->getValue();
420 return Value >= 0 && Value < 256;
421 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000422 bool isImm0_7() const {
423 if (Kind != Immediate)
424 return false;
425 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
426 if (!CE) return false;
427 int64_t Value = CE->getValue();
428 return Value >= 0 && Value < 8;
429 }
430 bool isImm0_15() const {
431 if (Kind != Immediate)
432 return false;
433 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
434 if (!CE) return false;
435 int64_t Value = CE->getValue();
436 return Value >= 0 && Value < 16;
437 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000438 bool isImm0_31() const {
439 if (Kind != Immediate)
440 return false;
441 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
442 if (!CE) return false;
443 int64_t Value = CE->getValue();
444 return Value >= 0 && Value < 32;
445 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000446 bool isImm1_16() const {
447 if (Kind != Immediate)
448 return false;
449 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
450 if (!CE) return false;
451 int64_t Value = CE->getValue();
452 return Value > 0 && Value < 17;
453 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000454 bool isImm1_32() const {
455 if (Kind != Immediate)
456 return false;
457 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
458 if (!CE) return false;
459 int64_t Value = CE->getValue();
460 return Value > 0 && Value < 33;
461 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000462 bool isImm0_65535() const {
463 if (Kind != Immediate)
464 return false;
465 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
466 if (!CE) return false;
467 int64_t Value = CE->getValue();
468 return Value >= 0 && Value < 65536;
469 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000470 bool isImm0_65535Expr() const {
471 if (Kind != Immediate)
472 return false;
473 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
474 // If it's not a constant expression, it'll generate a fixup and be
475 // handled later.
476 if (!CE) return true;
477 int64_t Value = CE->getValue();
478 return Value >= 0 && Value < 65536;
479 }
Jim Grosbached838482011-07-26 16:24:27 +0000480 bool isImm24bit() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value <= 0xffffff;
487 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000488 bool isImmThumbSR() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value > 0 && Value < 33;
495 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000496 bool isPKHLSLImm() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return Value >= 0 && Value < 32;
503 }
504 bool isPKHASRImm() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return Value > 0 && Value <= 32;
511 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000512 bool isARMSOImm() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return ARM_AM::getSOImmVal(Value) != -1;
519 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000520 bool isT2SOImm() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return ARM_AM::getT2SOImmVal(Value) != -1;
527 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000528 bool isSetEndImm() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 if (!CE) return false;
533 int64_t Value = CE->getValue();
534 return Value == 1 || Value == 0;
535 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000536 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000537 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000538 bool isDPRRegList() const { return Kind == DPRRegisterList; }
539 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000540 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000541 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000542 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000543 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000544 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
545 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000546 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000547 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000548 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
549 bool isPostIdxReg() const {
550 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
551 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 bool isMemNoOffset() const {
553 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000554 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000555 // No offset of any kind.
556 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000557 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 bool isAddrMode2() const {
559 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000560 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000561 // Check for register offset.
562 if (Mem.OffsetRegNum) return true;
563 // Immediate offset in range [-4095, 4095].
564 if (!Mem.OffsetImm) return true;
565 int64_t Val = Mem.OffsetImm->getValue();
566 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000567 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000568 bool isAM2OffsetImm() const {
569 if (Kind != Immediate)
570 return false;
571 // Immediate offset in range [-4095, 4095].
572 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
573 if (!CE) return false;
574 int64_t Val = CE->getValue();
575 return Val > -4096 && Val < 4096;
576 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000577 bool isAddrMode3() const {
578 if (Kind != Memory)
579 return false;
580 // No shifts are legal for AM3.
581 if (Mem.ShiftType != ARM_AM::no_shift) return false;
582 // Check for register offset.
583 if (Mem.OffsetRegNum) return true;
584 // Immediate offset in range [-255, 255].
585 if (!Mem.OffsetImm) return true;
586 int64_t Val = Mem.OffsetImm->getValue();
587 return Val > -256 && Val < 256;
588 }
589 bool isAM3Offset() const {
590 if (Kind != Immediate && Kind != PostIndexRegister)
591 return false;
592 if (Kind == PostIndexRegister)
593 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
594 // Immediate offset in range [-255, 255].
595 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
596 if (!CE) return false;
597 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000598 // Special case, #-0 is INT32_MIN.
599 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000600 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000601 bool isAddrMode5() const {
602 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000603 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000604 // Check for register offset.
605 if (Mem.OffsetRegNum) return false;
606 // Immediate offset in range [-1020, 1020] and a multiple of 4.
607 if (!Mem.OffsetImm) return true;
608 int64_t Val = Mem.OffsetImm->getValue();
609 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000610 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000611 bool isMemRegOffset() const {
612 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000613 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000614 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000615 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000616 bool isMemThumbRR() const {
617 // Thumb reg+reg addressing is simple. Just two registers, a base and
618 // an offset. No shifts, negations or any other complicating factors.
619 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
620 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000621 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000622 return isARMLowRegister(Mem.BaseRegNum) &&
623 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
624 }
625 bool isMemThumbRIs4() const {
626 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
627 !isARMLowRegister(Mem.BaseRegNum))
628 return false;
629 // Immediate offset, multiple of 4 in range [0, 124].
630 if (!Mem.OffsetImm) return true;
631 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000632 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
633 }
Jim Grosbach38466302011-08-19 18:55:51 +0000634 bool isMemThumbRIs2() const {
635 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
636 !isARMLowRegister(Mem.BaseRegNum))
637 return false;
638 // Immediate offset, multiple of 4 in range [0, 62].
639 if (!Mem.OffsetImm) return true;
640 int64_t Val = Mem.OffsetImm->getValue();
641 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
642 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000643 bool isMemThumbRIs1() const {
644 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
645 !isARMLowRegister(Mem.BaseRegNum))
646 return false;
647 // Immediate offset in range [0, 31].
648 if (!Mem.OffsetImm) return true;
649 int64_t Val = Mem.OffsetImm->getValue();
650 return Val >= 0 && Val <= 31;
651 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000652 bool isMemThumbSPI() const {
653 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
654 return false;
655 // Immediate offset, multiple of 4 in range [0, 1020].
656 if (!Mem.OffsetImm) return true;
657 int64_t Val = Mem.OffsetImm->getValue();
658 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000659 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000660 bool isMemImm8Offset() const {
661 if (Kind != Memory || Mem.OffsetRegNum != 0)
662 return false;
663 // Immediate offset in range [-255, 255].
664 if (!Mem.OffsetImm) return true;
665 int64_t Val = Mem.OffsetImm->getValue();
666 return Val > -256 && Val < 256;
667 }
668 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000669 // If we have an immediate that's not a constant, treat it as a label
670 // reference needing a fixup. If it is a constant, it's something else
671 // and we reject it.
672 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
673 return true;
674
Jim Grosbach7ce05792011-08-03 23:50:40 +0000675 if (Kind != Memory || Mem.OffsetRegNum != 0)
676 return false;
677 // Immediate offset in range [-4095, 4095].
678 if (!Mem.OffsetImm) return true;
679 int64_t Val = Mem.OffsetImm->getValue();
680 return Val > -4096 && Val < 4096;
681 }
682 bool isPostIdxImm8() const {
683 if (Kind != Immediate)
684 return false;
685 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
686 if (!CE) return false;
687 int64_t Val = CE->getValue();
688 return Val > -256 && Val < 256;
689 }
690
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000691 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000692 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000693
694 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000695 // Add as immediates when possible. Null MCExpr = 0.
696 if (Expr == 0)
697 Inst.addOperand(MCOperand::CreateImm(0));
698 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000699 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
700 else
701 Inst.addOperand(MCOperand::CreateExpr(Expr));
702 }
703
Daniel Dunbar8462b302010-08-11 06:36:53 +0000704 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000705 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000706 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000707 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
708 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000709 }
710
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000711 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
712 assert(N == 1 && "Invalid number of operands!");
713 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
714 }
715
716 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
717 assert(N == 1 && "Invalid number of operands!");
718 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
719 }
720
Jim Grosbachd67641b2010-12-06 18:21:12 +0000721 void addCCOutOperands(MCInst &Inst, unsigned N) const {
722 assert(N == 1 && "Invalid number of operands!");
723 Inst.addOperand(MCOperand::CreateReg(getReg()));
724 }
725
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000726 void addRegOperands(MCInst &Inst, unsigned N) const {
727 assert(N == 1 && "Invalid number of operands!");
728 Inst.addOperand(MCOperand::CreateReg(getReg()));
729 }
730
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000731 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000732 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000733 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
734 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
735 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000736 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000737 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000738 }
739
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000740 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000741 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000742 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
743 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000744 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000745 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000746 }
747
748
Jim Grosbach580f4a92011-07-25 22:20:28 +0000749 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000750 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000751 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
752 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000753 }
754
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000755 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000756 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000757 const SmallVectorImpl<unsigned> &RegList = getRegList();
758 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000759 I = RegList.begin(), E = RegList.end(); I != E; ++I)
760 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000761 }
762
Bill Wendling0f630752010-11-17 04:32:08 +0000763 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
764 addRegListOperands(Inst, N);
765 }
766
767 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
768 addRegListOperands(Inst, N);
769 }
770
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000771 void addRotImmOperands(MCInst &Inst, unsigned N) const {
772 assert(N == 1 && "Invalid number of operands!");
773 // Encoded as val>>3. The printer handles display as 8, 16, 24.
774 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
775 }
776
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000777 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
778 assert(N == 1 && "Invalid number of operands!");
779 // Munge the lsb/width into a bitfield mask.
780 unsigned lsb = Bitfield.LSB;
781 unsigned width = Bitfield.Width;
782 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
783 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
784 (32 - (lsb + width)));
785 Inst.addOperand(MCOperand::CreateImm(Mask));
786 }
787
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000788 void addImmOperands(MCInst &Inst, unsigned N) const {
789 assert(N == 1 && "Invalid number of operands!");
790 addExpr(Inst, getImm());
791 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000792
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000793 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
794 assert(N == 1 && "Invalid number of operands!");
795 addExpr(Inst, getImm());
796 }
797
Jim Grosbach83ab0702011-07-13 22:01:08 +0000798 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
799 assert(N == 1 && "Invalid number of operands!");
800 addExpr(Inst, getImm());
801 }
802
803 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
804 assert(N == 1 && "Invalid number of operands!");
805 addExpr(Inst, getImm());
806 }
807
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000808 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
809 assert(N == 1 && "Invalid number of operands!");
810 addExpr(Inst, getImm());
811 }
812
Jim Grosbachf4943352011-07-25 23:09:14 +0000813 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
814 assert(N == 1 && "Invalid number of operands!");
815 // The constant encodes as the immediate-1, and we store in the instruction
816 // the bits as encoded, so subtract off one here.
817 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
818 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
819 }
820
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000821 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
822 assert(N == 1 && "Invalid number of operands!");
823 // The constant encodes as the immediate-1, and we store in the instruction
824 // the bits as encoded, so subtract off one here.
825 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
826 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
827 }
828
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000829 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
830 assert(N == 1 && "Invalid number of operands!");
831 addExpr(Inst, getImm());
832 }
833
Jim Grosbachffa32252011-07-19 19:13:28 +0000834 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
835 assert(N == 1 && "Invalid number of operands!");
836 addExpr(Inst, getImm());
837 }
838
Jim Grosbached838482011-07-26 16:24:27 +0000839 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
840 assert(N == 1 && "Invalid number of operands!");
841 addExpr(Inst, getImm());
842 }
843
Jim Grosbach70939ee2011-08-17 21:51:27 +0000844 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
845 assert(N == 1 && "Invalid number of operands!");
846 // The constant encodes as the immediate, except for 32, which encodes as
847 // zero.
848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
849 unsigned Imm = CE->getValue();
850 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
851 }
852
Jim Grosbachf6c05252011-07-21 17:23:04 +0000853 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
854 assert(N == 1 && "Invalid number of operands!");
855 addExpr(Inst, getImm());
856 }
857
858 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
859 assert(N == 1 && "Invalid number of operands!");
860 // An ASR value of 32 encodes as 0, so that's how we want to add it to
861 // the instruction as well.
862 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
863 int Val = CE->getValue();
864 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
865 }
866
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000867 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
868 assert(N == 1 && "Invalid number of operands!");
869 addExpr(Inst, getImm());
870 }
871
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000872 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
873 assert(N == 1 && "Invalid number of operands!");
874 addExpr(Inst, getImm());
875 }
876
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000877 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
878 assert(N == 1 && "Invalid number of operands!");
879 addExpr(Inst, getImm());
880 }
881
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000882 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
883 assert(N == 1 && "Invalid number of operands!");
884 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
885 }
886
Jim Grosbach7ce05792011-08-03 23:50:40 +0000887 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
888 assert(N == 1 && "Invalid number of operands!");
889 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000890 }
891
Jim Grosbach7ce05792011-08-03 23:50:40 +0000892 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
893 assert(N == 3 && "Invalid number of operands!");
894 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
895 if (!Mem.OffsetRegNum) {
896 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
897 // Special case for #-0
898 if (Val == INT32_MIN) Val = 0;
899 if (Val < 0) Val = -Val;
900 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
901 } else {
902 // For register offset, we encode the shift type and negation flag
903 // here.
904 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000905 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000906 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000907 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
908 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
909 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000910 }
911
Jim Grosbach039c2e12011-08-04 23:01:30 +0000912 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
913 assert(N == 2 && "Invalid number of operands!");
914 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
915 assert(CE && "non-constant AM2OffsetImm operand!");
916 int32_t Val = CE->getValue();
917 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
918 // Special case for #-0
919 if (Val == INT32_MIN) Val = 0;
920 if (Val < 0) Val = -Val;
921 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
922 Inst.addOperand(MCOperand::CreateReg(0));
923 Inst.addOperand(MCOperand::CreateImm(Val));
924 }
925
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000926 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
927 assert(N == 3 && "Invalid number of operands!");
928 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
929 if (!Mem.OffsetRegNum) {
930 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
931 // Special case for #-0
932 if (Val == INT32_MIN) Val = 0;
933 if (Val < 0) Val = -Val;
934 Val = ARM_AM::getAM3Opc(AddSub, Val);
935 } else {
936 // For register offset, we encode the shift type and negation flag
937 // here.
938 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
939 }
940 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
941 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
942 Inst.addOperand(MCOperand::CreateImm(Val));
943 }
944
945 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
946 assert(N == 2 && "Invalid number of operands!");
947 if (Kind == PostIndexRegister) {
948 int32_t Val =
949 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
950 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
951 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000952 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000953 }
954
955 // Constant offset.
956 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
957 int32_t Val = CE->getValue();
958 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
959 // Special case for #-0
960 if (Val == INT32_MIN) Val = 0;
961 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000962 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000963 Inst.addOperand(MCOperand::CreateReg(0));
964 Inst.addOperand(MCOperand::CreateImm(Val));
965 }
966
Jim Grosbach7ce05792011-08-03 23:50:40 +0000967 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
968 assert(N == 2 && "Invalid number of operands!");
969 // The lower two bits are always zero and as such are not encoded.
970 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
971 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
972 // Special case for #-0
973 if (Val == INT32_MIN) Val = 0;
974 if (Val < 0) Val = -Val;
975 Val = ARM_AM::getAM5Opc(AddSub, Val);
976 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
977 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000978 }
979
Jim Grosbach7ce05792011-08-03 23:50:40 +0000980 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
981 assert(N == 2 && "Invalid number of operands!");
982 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
983 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
984 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000985 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000986
Jim Grosbach7ce05792011-08-03 23:50:40 +0000987 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
988 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000989 // If this is an immediate, it's a label reference.
990 if (Kind == Immediate) {
991 addExpr(Inst, getImm());
992 Inst.addOperand(MCOperand::CreateImm(0));
993 return;
994 }
995
996 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000997 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
998 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
999 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001000 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001001
Jim Grosbach7ce05792011-08-03 23:50:40 +00001002 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1003 assert(N == 3 && "Invalid number of operands!");
1004 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001005 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001006 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1007 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1008 Inst.addOperand(MCOperand::CreateImm(Val));
1009 }
1010
1011 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1012 assert(N == 2 && "Invalid number of operands!");
1013 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1014 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1015 }
1016
Jim Grosbach60f91a32011-08-19 17:55:24 +00001017 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1018 assert(N == 2 && "Invalid number of operands!");
1019 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1020 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1021 Inst.addOperand(MCOperand::CreateImm(Val));
1022 }
1023
Jim Grosbach38466302011-08-19 18:55:51 +00001024 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1025 assert(N == 2 && "Invalid number of operands!");
1026 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1027 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1028 Inst.addOperand(MCOperand::CreateImm(Val));
1029 }
1030
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001031 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1032 assert(N == 2 && "Invalid number of operands!");
1033 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1034 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1035 Inst.addOperand(MCOperand::CreateImm(Val));
1036 }
1037
Jim Grosbachecd85892011-08-19 18:13:48 +00001038 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1039 assert(N == 2 && "Invalid number of operands!");
1040 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1041 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1042 Inst.addOperand(MCOperand::CreateImm(Val));
1043 }
1044
Jim Grosbach7ce05792011-08-03 23:50:40 +00001045 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1046 assert(N == 1 && "Invalid number of operands!");
1047 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1048 assert(CE && "non-constant post-idx-imm8 operand!");
1049 int Imm = CE->getValue();
1050 bool isAdd = Imm >= 0;
1051 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1052 Inst.addOperand(MCOperand::CreateImm(Imm));
1053 }
1054
1055 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1056 assert(N == 2 && "Invalid number of operands!");
1057 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001058 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1059 }
1060
1061 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1062 assert(N == 2 && "Invalid number of operands!");
1063 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1064 // The sign, shift type, and shift amount are encoded in a single operand
1065 // using the AM2 encoding helpers.
1066 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1067 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1068 PostIdxReg.ShiftTy);
1069 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001070 }
1071
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001072 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1073 assert(N == 1 && "Invalid number of operands!");
1074 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1075 }
1076
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001077 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1078 assert(N == 1 && "Invalid number of operands!");
1079 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1080 }
1081
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001082 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001083
Chris Lattner3a697562010-10-28 17:20:03 +00001084 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1085 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001086 Op->CC.Val = CC;
1087 Op->StartLoc = S;
1088 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001089 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001090 }
1091
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001092 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1093 ARMOperand *Op = new ARMOperand(CoprocNum);
1094 Op->Cop.Val = CopVal;
1095 Op->StartLoc = S;
1096 Op->EndLoc = S;
1097 return Op;
1098 }
1099
1100 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1101 ARMOperand *Op = new ARMOperand(CoprocReg);
1102 Op->Cop.Val = CopVal;
1103 Op->StartLoc = S;
1104 Op->EndLoc = S;
1105 return Op;
1106 }
1107
Jim Grosbachd67641b2010-12-06 18:21:12 +00001108 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1109 ARMOperand *Op = new ARMOperand(CCOut);
1110 Op->Reg.RegNum = RegNum;
1111 Op->StartLoc = S;
1112 Op->EndLoc = S;
1113 return Op;
1114 }
1115
Chris Lattner3a697562010-10-28 17:20:03 +00001116 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1117 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001118 Op->Tok.Data = Str.data();
1119 Op->Tok.Length = Str.size();
1120 Op->StartLoc = S;
1121 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001122 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001123 }
1124
Bill Wendling50d0f582010-11-18 23:43:05 +00001125 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001126 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001127 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001128 Op->StartLoc = S;
1129 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001130 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001131 }
1132
Jim Grosbache8606dc2011-07-13 17:50:29 +00001133 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1134 unsigned SrcReg,
1135 unsigned ShiftReg,
1136 unsigned ShiftImm,
1137 SMLoc S, SMLoc E) {
1138 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001139 Op->RegShiftedReg.ShiftTy = ShTy;
1140 Op->RegShiftedReg.SrcReg = SrcReg;
1141 Op->RegShiftedReg.ShiftReg = ShiftReg;
1142 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001143 Op->StartLoc = S;
1144 Op->EndLoc = E;
1145 return Op;
1146 }
1147
Owen Anderson92a20222011-07-21 18:54:16 +00001148 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1149 unsigned SrcReg,
1150 unsigned ShiftImm,
1151 SMLoc S, SMLoc E) {
1152 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001153 Op->RegShiftedImm.ShiftTy = ShTy;
1154 Op->RegShiftedImm.SrcReg = SrcReg;
1155 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001156 Op->StartLoc = S;
1157 Op->EndLoc = E;
1158 return Op;
1159 }
1160
Jim Grosbach580f4a92011-07-25 22:20:28 +00001161 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001162 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001163 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1164 Op->ShifterImm.isASR = isASR;
1165 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001166 Op->StartLoc = S;
1167 Op->EndLoc = E;
1168 return Op;
1169 }
1170
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001171 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1172 ARMOperand *Op = new ARMOperand(RotateImmediate);
1173 Op->RotImm.Imm = Imm;
1174 Op->StartLoc = S;
1175 Op->EndLoc = E;
1176 return Op;
1177 }
1178
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001179 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1180 SMLoc S, SMLoc E) {
1181 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1182 Op->Bitfield.LSB = LSB;
1183 Op->Bitfield.Width = Width;
1184 Op->StartLoc = S;
1185 Op->EndLoc = E;
1186 return Op;
1187 }
1188
Bill Wendling7729e062010-11-09 22:44:22 +00001189 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001190 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001191 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001192 KindTy Kind = RegisterList;
1193
Evan Cheng275944a2011-07-25 21:32:49 +00001194 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1195 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001196 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001197 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1198 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001199 Kind = SPRRegisterList;
1200
1201 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001202 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001203 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001204 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001205 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001206 Op->StartLoc = StartLoc;
1207 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001208 return Op;
1209 }
1210
Chris Lattner3a697562010-10-28 17:20:03 +00001211 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1212 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001213 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001214 Op->StartLoc = S;
1215 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001216 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001217 }
1218
Jim Grosbach7ce05792011-08-03 23:50:40 +00001219 static ARMOperand *CreateMem(unsigned BaseRegNum,
1220 const MCConstantExpr *OffsetImm,
1221 unsigned OffsetRegNum,
1222 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001223 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001224 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001225 SMLoc S, SMLoc E) {
1226 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001227 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001228 Op->Mem.OffsetImm = OffsetImm;
1229 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001230 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001231 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001232 Op->Mem.isNegative = isNegative;
1233 Op->StartLoc = S;
1234 Op->EndLoc = E;
1235 return Op;
1236 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001237
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001238 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1239 ARM_AM::ShiftOpc ShiftTy,
1240 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001241 SMLoc S, SMLoc E) {
1242 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1243 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001244 Op->PostIdxReg.isAdd = isAdd;
1245 Op->PostIdxReg.ShiftTy = ShiftTy;
1246 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001247 Op->StartLoc = S;
1248 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001249 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001250 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001251
1252 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1253 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1254 Op->MBOpt.Val = Opt;
1255 Op->StartLoc = S;
1256 Op->EndLoc = S;
1257 return Op;
1258 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001259
1260 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1261 ARMOperand *Op = new ARMOperand(ProcIFlags);
1262 Op->IFlags.Val = IFlags;
1263 Op->StartLoc = S;
1264 Op->EndLoc = S;
1265 return Op;
1266 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001267
1268 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1269 ARMOperand *Op = new ARMOperand(MSRMask);
1270 Op->MMask.Val = MMask;
1271 Op->StartLoc = S;
1272 Op->EndLoc = S;
1273 return Op;
1274 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001275};
1276
1277} // end anonymous namespace.
1278
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001279void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001280 switch (Kind) {
1281 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001282 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001283 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001284 case CCOut:
1285 OS << "<ccout " << getReg() << ">";
1286 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001287 case CoprocNum:
1288 OS << "<coprocessor number: " << getCoproc() << ">";
1289 break;
1290 case CoprocReg:
1291 OS << "<coprocessor register: " << getCoproc() << ">";
1292 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001293 case MSRMask:
1294 OS << "<mask: " << getMSRMask() << ">";
1295 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001296 case Immediate:
1297 getImm()->print(OS);
1298 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001299 case MemBarrierOpt:
1300 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1301 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001302 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001303 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001304 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001305 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001306 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001307 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001308 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1309 << PostIdxReg.RegNum;
1310 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1311 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1312 << PostIdxReg.ShiftImm;
1313 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001314 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001315 case ProcIFlags: {
1316 OS << "<ARM_PROC::";
1317 unsigned IFlags = getProcIFlags();
1318 for (int i=2; i >= 0; --i)
1319 if (IFlags & (1 << i))
1320 OS << ARM_PROC::IFlagsToString(1 << i);
1321 OS << ">";
1322 break;
1323 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001324 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001325 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001326 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001327 case ShifterImmediate:
1328 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1329 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001330 break;
1331 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001332 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001333 << RegShiftedReg.SrcReg
1334 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1335 << ", " << RegShiftedReg.ShiftReg << ", "
1336 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001337 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001338 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001339 case ShiftedImmediate:
1340 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001341 << RegShiftedImm.SrcReg
1342 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1343 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001344 << ">";
1345 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001346 case RotateImmediate:
1347 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1348 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001349 case BitfieldDescriptor:
1350 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1351 << ", width: " << Bitfield.Width << ">";
1352 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001353 case RegisterList:
1354 case DPRRegisterList:
1355 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001356 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001357
Bill Wendling5fa22a12010-11-09 23:28:44 +00001358 const SmallVectorImpl<unsigned> &RegList = getRegList();
1359 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001360 I = RegList.begin(), E = RegList.end(); I != E; ) {
1361 OS << *I;
1362 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001363 }
1364
1365 OS << ">";
1366 break;
1367 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001368 case Token:
1369 OS << "'" << getToken() << "'";
1370 break;
1371 }
1372}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001373
1374/// @name Auto-generated Match Functions
1375/// {
1376
1377static unsigned MatchRegisterName(StringRef Name);
1378
1379/// }
1380
Bob Wilson69df7232011-02-03 21:46:10 +00001381bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1382 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001383 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001384
1385 return (RegNo == (unsigned)-1);
1386}
1387
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001388/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001389/// and if it is a register name the token is eaten and the register number is
1390/// returned. Otherwise return -1.
1391///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001392int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001393 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001394 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001395
Chris Lattnere5658fa2010-10-30 04:09:10 +00001396 // FIXME: Validate register for the current architecture; we have to do
1397 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001398 std::string upperCase = Tok.getString().str();
1399 std::string lowerCase = LowercaseString(upperCase);
1400 unsigned RegNum = MatchRegisterName(lowerCase);
1401 if (!RegNum) {
1402 RegNum = StringSwitch<unsigned>(lowerCase)
1403 .Case("r13", ARM::SP)
1404 .Case("r14", ARM::LR)
1405 .Case("r15", ARM::PC)
1406 .Case("ip", ARM::R12)
1407 .Default(0);
1408 }
1409 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001410
Chris Lattnere5658fa2010-10-30 04:09:10 +00001411 Parser.Lex(); // Eat identifier token.
1412 return RegNum;
1413}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001414
Jim Grosbach19906722011-07-13 18:49:30 +00001415// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1416// If a recoverable error occurs, return 1. If an irrecoverable error
1417// occurs, return -1. An irrecoverable error is one where tokens have been
1418// consumed in the process of trying to parse the shifter (i.e., when it is
1419// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001420int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001421 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1422 SMLoc S = Parser.getTok().getLoc();
1423 const AsmToken &Tok = Parser.getTok();
1424 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1425
1426 std::string upperCase = Tok.getString().str();
1427 std::string lowerCase = LowercaseString(upperCase);
1428 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1429 .Case("lsl", ARM_AM::lsl)
1430 .Case("lsr", ARM_AM::lsr)
1431 .Case("asr", ARM_AM::asr)
1432 .Case("ror", ARM_AM::ror)
1433 .Case("rrx", ARM_AM::rrx)
1434 .Default(ARM_AM::no_shift);
1435
1436 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001437 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001438
Jim Grosbache8606dc2011-07-13 17:50:29 +00001439 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001440
Jim Grosbache8606dc2011-07-13 17:50:29 +00001441 // The source register for the shift has already been added to the
1442 // operand list, so we need to pop it off and combine it into the shifted
1443 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001444 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001445 if (!PrevOp->isReg())
1446 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1447 int SrcReg = PrevOp->getReg();
1448 int64_t Imm = 0;
1449 int ShiftReg = 0;
1450 if (ShiftTy == ARM_AM::rrx) {
1451 // RRX Doesn't have an explicit shift amount. The encoder expects
1452 // the shift register to be the same as the source register. Seems odd,
1453 // but OK.
1454 ShiftReg = SrcReg;
1455 } else {
1456 // Figure out if this is shifted by a constant or a register (for non-RRX).
1457 if (Parser.getTok().is(AsmToken::Hash)) {
1458 Parser.Lex(); // Eat hash.
1459 SMLoc ImmLoc = Parser.getTok().getLoc();
1460 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001461 if (getParser().ParseExpression(ShiftExpr)) {
1462 Error(ImmLoc, "invalid immediate shift value");
1463 return -1;
1464 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001465 // The expression must be evaluatable as an immediate.
1466 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001467 if (!CE) {
1468 Error(ImmLoc, "invalid immediate shift value");
1469 return -1;
1470 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001471 // Range check the immediate.
1472 // lsl, ror: 0 <= imm <= 31
1473 // lsr, asr: 0 <= imm <= 32
1474 Imm = CE->getValue();
1475 if (Imm < 0 ||
1476 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1477 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001478 Error(ImmLoc, "immediate shift value out of range");
1479 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001480 }
1481 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001482 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001483 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001484 if (ShiftReg == -1) {
1485 Error (L, "expected immediate or register in shift operand");
1486 return -1;
1487 }
1488 } else {
1489 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001490 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001491 return -1;
1492 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001493 }
1494
Owen Anderson92a20222011-07-21 18:54:16 +00001495 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1496 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001497 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001498 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001499 else
1500 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1501 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001502
Jim Grosbach19906722011-07-13 18:49:30 +00001503 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001504}
1505
1506
Bill Wendling50d0f582010-11-18 23:43:05 +00001507/// Try to parse a register name. The token must be an Identifier when called.
1508/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1509/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001510///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001511/// TODO this is likely to change to allow different register types and or to
1512/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001513bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001514tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001515 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001516 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001517 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001518 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001519
Bill Wendling50d0f582010-11-18 23:43:05 +00001520 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001521
Chris Lattnere5658fa2010-10-30 04:09:10 +00001522 const AsmToken &ExclaimTok = Parser.getTok();
1523 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001524 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1525 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001526 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001527 }
1528
Bill Wendling50d0f582010-11-18 23:43:05 +00001529 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001530}
1531
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001532/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1533/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1534/// "c5", ...
1535static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001536 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1537 // but efficient.
1538 switch (Name.size()) {
1539 default: break;
1540 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001541 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001542 return -1;
1543 switch (Name[1]) {
1544 default: return -1;
1545 case '0': return 0;
1546 case '1': return 1;
1547 case '2': return 2;
1548 case '3': return 3;
1549 case '4': return 4;
1550 case '5': return 5;
1551 case '6': return 6;
1552 case '7': return 7;
1553 case '8': return 8;
1554 case '9': return 9;
1555 }
1556 break;
1557 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001558 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001559 return -1;
1560 switch (Name[2]) {
1561 default: return -1;
1562 case '0': return 10;
1563 case '1': return 11;
1564 case '2': return 12;
1565 case '3': return 13;
1566 case '4': return 14;
1567 case '5': return 15;
1568 }
1569 break;
1570 }
1571
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001572 return -1;
1573}
1574
Jim Grosbach43904292011-07-25 20:14:50 +00001575/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001576/// token must be an Identifier when called, and if it is a coprocessor
1577/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001578ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001579parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001580 SMLoc S = Parser.getTok().getLoc();
1581 const AsmToken &Tok = Parser.getTok();
1582 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1583
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001584 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001585 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001586 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001587
1588 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001589 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001590 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001591}
1592
Jim Grosbach43904292011-07-25 20:14:50 +00001593/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001594/// token must be an Identifier when called, and if it is a coprocessor
1595/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001596ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001597parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001598 SMLoc S = Parser.getTok().getLoc();
1599 const AsmToken &Tok = Parser.getTok();
1600 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1601
1602 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1603 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001604 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001605
1606 Parser.Lex(); // Eat identifier token.
1607 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001608 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001609}
1610
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001611/// Parse a register list, return it if successful else return null. The first
1612/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001613bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001614parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001615 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001616 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001617 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001618
Bill Wendling7729e062010-11-09 22:44:22 +00001619 // Read the rest of the registers in the list.
1620 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001621 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001622
Bill Wendling7729e062010-11-09 22:44:22 +00001623 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001624 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001625 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001626
Sean Callanan18b83232010-01-19 21:44:56 +00001627 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001628 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001629 if (RegTok.isNot(AsmToken::Identifier)) {
1630 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001631 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001632 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001633
Jim Grosbach1355cf12011-07-26 17:10:22 +00001634 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001635 if (RegNum == -1) {
1636 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001637 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001638 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001639
Bill Wendlinge7176102010-11-06 22:36:58 +00001640 if (IsRange) {
1641 int Reg = PrevRegNum;
1642 do {
1643 ++Reg;
1644 Registers.push_back(std::make_pair(Reg, RegLoc));
1645 } while (Reg != RegNum);
1646 } else {
1647 Registers.push_back(std::make_pair(RegNum, RegLoc));
1648 }
1649
1650 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001651 } while (Parser.getTok().is(AsmToken::Comma) ||
1652 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001653
1654 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001655 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001656 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1657 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001658 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001659 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001660
Bill Wendlinge7176102010-11-06 22:36:58 +00001661 SMLoc E = RCurlyTok.getLoc();
1662 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001663
Bill Wendlinge7176102010-11-06 22:36:58 +00001664 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001665 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001666 unsigned HighRegNum = 0;
1667 BitVector RegMap(32);
1668 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1669 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001670 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001671
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001672 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001673 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001674 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001675 }
1676
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001677 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001678 Warning(RegInfo.second,
1679 "register not in ascending order in register list");
1680
Jim Grosbach11e03e72011-08-22 18:50:36 +00001681 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001682 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001683 }
1684
Bill Wendling50d0f582010-11-18 23:43:05 +00001685 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1686 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001687}
1688
Jim Grosbach43904292011-07-25 20:14:50 +00001689/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001690ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001691parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001692 SMLoc S = Parser.getTok().getLoc();
1693 const AsmToken &Tok = Parser.getTok();
1694 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1695 StringRef OptStr = Tok.getString();
1696
1697 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1698 .Case("sy", ARM_MB::SY)
1699 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001700 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001701 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001702 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001703 .Case("ishst", ARM_MB::ISHST)
1704 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001705 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001706 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001707 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001708 .Case("osh", ARM_MB::OSH)
1709 .Case("oshst", ARM_MB::OSHST)
1710 .Default(~0U);
1711
1712 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001713 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001714
1715 Parser.Lex(); // Eat identifier token.
1716 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001717 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001718}
1719
Jim Grosbach43904292011-07-25 20:14:50 +00001720/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001721ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001722parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001723 SMLoc S = Parser.getTok().getLoc();
1724 const AsmToken &Tok = Parser.getTok();
1725 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1726 StringRef IFlagsStr = Tok.getString();
1727
1728 unsigned IFlags = 0;
1729 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1730 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1731 .Case("a", ARM_PROC::A)
1732 .Case("i", ARM_PROC::I)
1733 .Case("f", ARM_PROC::F)
1734 .Default(~0U);
1735
1736 // If some specific iflag is already set, it means that some letter is
1737 // present more than once, this is not acceptable.
1738 if (Flag == ~0U || (IFlags & Flag))
1739 return MatchOperand_NoMatch;
1740
1741 IFlags |= Flag;
1742 }
1743
1744 Parser.Lex(); // Eat identifier token.
1745 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1746 return MatchOperand_Success;
1747}
1748
Jim Grosbach43904292011-07-25 20:14:50 +00001749/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001750ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001751parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001752 SMLoc S = Parser.getTok().getLoc();
1753 const AsmToken &Tok = Parser.getTok();
1754 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1755 StringRef Mask = Tok.getString();
1756
1757 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1758 size_t Start = 0, Next = Mask.find('_');
1759 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001760 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001761 if (Next != StringRef::npos)
1762 Flags = Mask.slice(Next+1, Mask.size());
1763
1764 // FlagsVal contains the complete mask:
1765 // 3-0: Mask
1766 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1767 unsigned FlagsVal = 0;
1768
1769 if (SpecReg == "apsr") {
1770 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001771 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001772 .Case("g", 0x4) // same as CPSR_s
1773 .Case("nzcvqg", 0xc) // same as CPSR_fs
1774 .Default(~0U);
1775
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001776 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001777 if (!Flags.empty())
1778 return MatchOperand_NoMatch;
1779 else
1780 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001781 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001782 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001783 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1784 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001785 for (int i = 0, e = Flags.size(); i != e; ++i) {
1786 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1787 .Case("c", 1)
1788 .Case("x", 2)
1789 .Case("s", 4)
1790 .Case("f", 8)
1791 .Default(~0U);
1792
1793 // If some specific flag is already set, it means that some letter is
1794 // present more than once, this is not acceptable.
1795 if (FlagsVal == ~0U || (FlagsVal & Flag))
1796 return MatchOperand_NoMatch;
1797 FlagsVal |= Flag;
1798 }
1799 } else // No match for special register.
1800 return MatchOperand_NoMatch;
1801
1802 // Special register without flags are equivalent to "fc" flags.
1803 if (!FlagsVal)
1804 FlagsVal = 0x9;
1805
1806 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1807 if (SpecReg == "spsr")
1808 FlagsVal |= 16;
1809
1810 Parser.Lex(); // Eat identifier token.
1811 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1812 return MatchOperand_Success;
1813}
1814
Jim Grosbachf6c05252011-07-21 17:23:04 +00001815ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1816parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1817 int Low, int High) {
1818 const AsmToken &Tok = Parser.getTok();
1819 if (Tok.isNot(AsmToken::Identifier)) {
1820 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1821 return MatchOperand_ParseFail;
1822 }
1823 StringRef ShiftName = Tok.getString();
1824 std::string LowerOp = LowercaseString(Op);
1825 std::string UpperOp = UppercaseString(Op);
1826 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1827 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1828 return MatchOperand_ParseFail;
1829 }
1830 Parser.Lex(); // Eat shift type token.
1831
1832 // There must be a '#' and a shift amount.
1833 if (Parser.getTok().isNot(AsmToken::Hash)) {
1834 Error(Parser.getTok().getLoc(), "'#' expected");
1835 return MatchOperand_ParseFail;
1836 }
1837 Parser.Lex(); // Eat hash token.
1838
1839 const MCExpr *ShiftAmount;
1840 SMLoc Loc = Parser.getTok().getLoc();
1841 if (getParser().ParseExpression(ShiftAmount)) {
1842 Error(Loc, "illegal expression");
1843 return MatchOperand_ParseFail;
1844 }
1845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1846 if (!CE) {
1847 Error(Loc, "constant expression expected");
1848 return MatchOperand_ParseFail;
1849 }
1850 int Val = CE->getValue();
1851 if (Val < Low || Val > High) {
1852 Error(Loc, "immediate value out of range");
1853 return MatchOperand_ParseFail;
1854 }
1855
1856 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1857
1858 return MatchOperand_Success;
1859}
1860
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001861ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1862parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1863 const AsmToken &Tok = Parser.getTok();
1864 SMLoc S = Tok.getLoc();
1865 if (Tok.isNot(AsmToken::Identifier)) {
1866 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1867 return MatchOperand_ParseFail;
1868 }
1869 int Val = StringSwitch<int>(Tok.getString())
1870 .Case("be", 1)
1871 .Case("le", 0)
1872 .Default(-1);
1873 Parser.Lex(); // Eat the token.
1874
1875 if (Val == -1) {
1876 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1877 return MatchOperand_ParseFail;
1878 }
1879 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1880 getContext()),
1881 S, Parser.getTok().getLoc()));
1882 return MatchOperand_Success;
1883}
1884
Jim Grosbach580f4a92011-07-25 22:20:28 +00001885/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1886/// instructions. Legal values are:
1887/// lsl #n 'n' in [0,31]
1888/// asr #n 'n' in [1,32]
1889/// n == 32 encoded as n == 0.
1890ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1891parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1892 const AsmToken &Tok = Parser.getTok();
1893 SMLoc S = Tok.getLoc();
1894 if (Tok.isNot(AsmToken::Identifier)) {
1895 Error(S, "shift operator 'asr' or 'lsl' expected");
1896 return MatchOperand_ParseFail;
1897 }
1898 StringRef ShiftName = Tok.getString();
1899 bool isASR;
1900 if (ShiftName == "lsl" || ShiftName == "LSL")
1901 isASR = false;
1902 else if (ShiftName == "asr" || ShiftName == "ASR")
1903 isASR = true;
1904 else {
1905 Error(S, "shift operator 'asr' or 'lsl' expected");
1906 return MatchOperand_ParseFail;
1907 }
1908 Parser.Lex(); // Eat the operator.
1909
1910 // A '#' and a shift amount.
1911 if (Parser.getTok().isNot(AsmToken::Hash)) {
1912 Error(Parser.getTok().getLoc(), "'#' expected");
1913 return MatchOperand_ParseFail;
1914 }
1915 Parser.Lex(); // Eat hash token.
1916
1917 const MCExpr *ShiftAmount;
1918 SMLoc E = Parser.getTok().getLoc();
1919 if (getParser().ParseExpression(ShiftAmount)) {
1920 Error(E, "malformed shift expression");
1921 return MatchOperand_ParseFail;
1922 }
1923 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1924 if (!CE) {
1925 Error(E, "shift amount must be an immediate");
1926 return MatchOperand_ParseFail;
1927 }
1928
1929 int64_t Val = CE->getValue();
1930 if (isASR) {
1931 // Shift amount must be in [1,32]
1932 if (Val < 1 || Val > 32) {
1933 Error(E, "'asr' shift amount must be in range [1,32]");
1934 return MatchOperand_ParseFail;
1935 }
1936 // asr #32 encoded as asr #0.
1937 if (Val == 32) Val = 0;
1938 } else {
1939 // Shift amount must be in [1,32]
1940 if (Val < 0 || Val > 31) {
1941 Error(E, "'lsr' shift amount must be in range [0,31]");
1942 return MatchOperand_ParseFail;
1943 }
1944 }
1945
1946 E = Parser.getTok().getLoc();
1947 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1948
1949 return MatchOperand_Success;
1950}
1951
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001952/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1953/// of instructions. Legal values are:
1954/// ror #n 'n' in {0, 8, 16, 24}
1955ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1956parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1957 const AsmToken &Tok = Parser.getTok();
1958 SMLoc S = Tok.getLoc();
1959 if (Tok.isNot(AsmToken::Identifier)) {
1960 Error(S, "rotate operator 'ror' expected");
1961 return MatchOperand_ParseFail;
1962 }
1963 StringRef ShiftName = Tok.getString();
1964 if (ShiftName != "ror" && ShiftName != "ROR") {
1965 Error(S, "rotate operator 'ror' expected");
1966 return MatchOperand_ParseFail;
1967 }
1968 Parser.Lex(); // Eat the operator.
1969
1970 // A '#' and a rotate amount.
1971 if (Parser.getTok().isNot(AsmToken::Hash)) {
1972 Error(Parser.getTok().getLoc(), "'#' expected");
1973 return MatchOperand_ParseFail;
1974 }
1975 Parser.Lex(); // Eat hash token.
1976
1977 const MCExpr *ShiftAmount;
1978 SMLoc E = Parser.getTok().getLoc();
1979 if (getParser().ParseExpression(ShiftAmount)) {
1980 Error(E, "malformed rotate expression");
1981 return MatchOperand_ParseFail;
1982 }
1983 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1984 if (!CE) {
1985 Error(E, "rotate amount must be an immediate");
1986 return MatchOperand_ParseFail;
1987 }
1988
1989 int64_t Val = CE->getValue();
1990 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1991 // normally, zero is represented in asm by omitting the rotate operand
1992 // entirely.
1993 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1994 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1995 return MatchOperand_ParseFail;
1996 }
1997
1998 E = Parser.getTok().getLoc();
1999 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2000
2001 return MatchOperand_Success;
2002}
2003
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002004ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2005parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2006 SMLoc S = Parser.getTok().getLoc();
2007 // The bitfield descriptor is really two operands, the LSB and the width.
2008 if (Parser.getTok().isNot(AsmToken::Hash)) {
2009 Error(Parser.getTok().getLoc(), "'#' expected");
2010 return MatchOperand_ParseFail;
2011 }
2012 Parser.Lex(); // Eat hash token.
2013
2014 const MCExpr *LSBExpr;
2015 SMLoc E = Parser.getTok().getLoc();
2016 if (getParser().ParseExpression(LSBExpr)) {
2017 Error(E, "malformed immediate expression");
2018 return MatchOperand_ParseFail;
2019 }
2020 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2021 if (!CE) {
2022 Error(E, "'lsb' operand must be an immediate");
2023 return MatchOperand_ParseFail;
2024 }
2025
2026 int64_t LSB = CE->getValue();
2027 // The LSB must be in the range [0,31]
2028 if (LSB < 0 || LSB > 31) {
2029 Error(E, "'lsb' operand must be in the range [0,31]");
2030 return MatchOperand_ParseFail;
2031 }
2032 E = Parser.getTok().getLoc();
2033
2034 // Expect another immediate operand.
2035 if (Parser.getTok().isNot(AsmToken::Comma)) {
2036 Error(Parser.getTok().getLoc(), "too few operands");
2037 return MatchOperand_ParseFail;
2038 }
2039 Parser.Lex(); // Eat hash token.
2040 if (Parser.getTok().isNot(AsmToken::Hash)) {
2041 Error(Parser.getTok().getLoc(), "'#' expected");
2042 return MatchOperand_ParseFail;
2043 }
2044 Parser.Lex(); // Eat hash token.
2045
2046 const MCExpr *WidthExpr;
2047 if (getParser().ParseExpression(WidthExpr)) {
2048 Error(E, "malformed immediate expression");
2049 return MatchOperand_ParseFail;
2050 }
2051 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2052 if (!CE) {
2053 Error(E, "'width' operand must be an immediate");
2054 return MatchOperand_ParseFail;
2055 }
2056
2057 int64_t Width = CE->getValue();
2058 // The LSB must be in the range [1,32-lsb]
2059 if (Width < 1 || Width > 32 - LSB) {
2060 Error(E, "'width' operand must be in the range [1,32-lsb]");
2061 return MatchOperand_ParseFail;
2062 }
2063 E = Parser.getTok().getLoc();
2064
2065 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2066
2067 return MatchOperand_Success;
2068}
2069
Jim Grosbach7ce05792011-08-03 23:50:40 +00002070ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2071parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2072 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002073 // postidx_reg := '+' register {, shift}
2074 // | '-' register {, shift}
2075 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002076
2077 // This method must return MatchOperand_NoMatch without consuming any tokens
2078 // in the case where there is no match, as other alternatives take other
2079 // parse methods.
2080 AsmToken Tok = Parser.getTok();
2081 SMLoc S = Tok.getLoc();
2082 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002083 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002084 int Reg = -1;
2085 if (Tok.is(AsmToken::Plus)) {
2086 Parser.Lex(); // Eat the '+' token.
2087 haveEaten = true;
2088 } else if (Tok.is(AsmToken::Minus)) {
2089 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002090 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002091 haveEaten = true;
2092 }
2093 if (Parser.getTok().is(AsmToken::Identifier))
2094 Reg = tryParseRegister();
2095 if (Reg == -1) {
2096 if (!haveEaten)
2097 return MatchOperand_NoMatch;
2098 Error(Parser.getTok().getLoc(), "register expected");
2099 return MatchOperand_ParseFail;
2100 }
2101 SMLoc E = Parser.getTok().getLoc();
2102
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002103 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2104 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002105 if (Parser.getTok().is(AsmToken::Comma)) {
2106 Parser.Lex(); // Eat the ','.
2107 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2108 return MatchOperand_ParseFail;
2109 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002110
2111 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2112 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002113
2114 return MatchOperand_Success;
2115}
2116
Jim Grosbach251bf252011-08-10 21:56:18 +00002117ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2118parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2119 // Check for a post-index addressing register operand. Specifically:
2120 // am3offset := '+' register
2121 // | '-' register
2122 // | register
2123 // | # imm
2124 // | # + imm
2125 // | # - imm
2126
2127 // This method must return MatchOperand_NoMatch without consuming any tokens
2128 // in the case where there is no match, as other alternatives take other
2129 // parse methods.
2130 AsmToken Tok = Parser.getTok();
2131 SMLoc S = Tok.getLoc();
2132
2133 // Do immediates first, as we always parse those if we have a '#'.
2134 if (Parser.getTok().is(AsmToken::Hash)) {
2135 Parser.Lex(); // Eat the '#'.
2136 // Explicitly look for a '-', as we need to encode negative zero
2137 // differently.
2138 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2139 const MCExpr *Offset;
2140 if (getParser().ParseExpression(Offset))
2141 return MatchOperand_ParseFail;
2142 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2143 if (!CE) {
2144 Error(S, "constant expression expected");
2145 return MatchOperand_ParseFail;
2146 }
2147 SMLoc E = Tok.getLoc();
2148 // Negative zero is encoded as the flag value INT32_MIN.
2149 int32_t Val = CE->getValue();
2150 if (isNegative && Val == 0)
2151 Val = INT32_MIN;
2152
2153 Operands.push_back(
2154 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2155
2156 return MatchOperand_Success;
2157 }
2158
2159
2160 bool haveEaten = false;
2161 bool isAdd = true;
2162 int Reg = -1;
2163 if (Tok.is(AsmToken::Plus)) {
2164 Parser.Lex(); // Eat the '+' token.
2165 haveEaten = true;
2166 } else if (Tok.is(AsmToken::Minus)) {
2167 Parser.Lex(); // Eat the '-' token.
2168 isAdd = false;
2169 haveEaten = true;
2170 }
2171 if (Parser.getTok().is(AsmToken::Identifier))
2172 Reg = tryParseRegister();
2173 if (Reg == -1) {
2174 if (!haveEaten)
2175 return MatchOperand_NoMatch;
2176 Error(Parser.getTok().getLoc(), "register expected");
2177 return MatchOperand_ParseFail;
2178 }
2179 SMLoc E = Parser.getTok().getLoc();
2180
2181 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2182 0, S, E));
2183
2184 return MatchOperand_Success;
2185}
2186
Jim Grosbach1355cf12011-07-26 17:10:22 +00002187/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002188/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2189/// when they refer multiple MIOperands inside a single one.
2190bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002191cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002192 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2193 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2194
2195 // Create a writeback register dummy placeholder.
2196 Inst.addOperand(MCOperand::CreateImm(0));
2197
Jim Grosbach7ce05792011-08-03 23:50:40 +00002198 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002199 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2200 return true;
2201}
2202
Jim Grosbach548340c2011-08-11 19:22:40 +00002203/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2204/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2205/// when they refer multiple MIOperands inside a single one.
2206bool ARMAsmParser::
2207cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2208 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2209 // Create a writeback register dummy placeholder.
2210 Inst.addOperand(MCOperand::CreateImm(0));
2211 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2212 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2213 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2214 return true;
2215}
2216
Jim Grosbach1355cf12011-07-26 17:10:22 +00002217/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002218/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2219/// when they refer multiple MIOperands inside a single one.
2220bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002221cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002222 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2223 // Create a writeback register dummy placeholder.
2224 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002225 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2226 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2227 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002228 return true;
2229}
2230
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002231/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2232/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2233/// when they refer multiple MIOperands inside a single one.
2234bool ARMAsmParser::
2235cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2236 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2237 // Create a writeback register dummy placeholder.
2238 Inst.addOperand(MCOperand::CreateImm(0));
2239 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2240 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2241 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2242 return true;
2243}
2244
Jim Grosbach7ce05792011-08-03 23:50:40 +00002245/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2246/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2247/// when they refer multiple MIOperands inside a single one.
2248bool ARMAsmParser::
2249cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2250 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2251 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002252 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002253 // Create a writeback register dummy placeholder.
2254 Inst.addOperand(MCOperand::CreateImm(0));
2255 // addr
2256 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2257 // offset
2258 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2259 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002260 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2261 return true;
2262}
2263
Jim Grosbach7ce05792011-08-03 23:50:40 +00002264/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002265/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2266/// when they refer multiple MIOperands inside a single one.
2267bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002268cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2269 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2270 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002271 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002272 // Create a writeback register dummy placeholder.
2273 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002274 // addr
2275 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2276 // offset
2277 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2278 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002279 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2280 return true;
2281}
2282
Jim Grosbach7ce05792011-08-03 23:50:40 +00002283/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002284/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2285/// when they refer multiple MIOperands inside a single one.
2286bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002287cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2288 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002289 // Create a writeback register dummy placeholder.
2290 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002291 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002292 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002293 // addr
2294 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2295 // offset
2296 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2297 // pred
2298 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2299 return true;
2300}
2301
2302/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2303/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2304/// when they refer multiple MIOperands inside a single one.
2305bool ARMAsmParser::
2306cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2307 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2308 // Create a writeback register dummy placeholder.
2309 Inst.addOperand(MCOperand::CreateImm(0));
2310 // Rt
2311 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2312 // addr
2313 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2314 // offset
2315 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2316 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002317 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2318 return true;
2319}
2320
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002321/// cvtLdrdPre - Convert parsed operands to MCInst.
2322/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2323/// when they refer multiple MIOperands inside a single one.
2324bool ARMAsmParser::
2325cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2326 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2327 // Rt, Rt2
2328 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2329 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2330 // Create a writeback register dummy placeholder.
2331 Inst.addOperand(MCOperand::CreateImm(0));
2332 // addr
2333 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2334 // pred
2335 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2336 return true;
2337}
2338
Jim Grosbach14605d12011-08-11 20:28:23 +00002339/// cvtStrdPre - Convert parsed operands to MCInst.
2340/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2341/// when they refer multiple MIOperands inside a single one.
2342bool ARMAsmParser::
2343cvtStrdPre(MCInst &Inst, unsigned Opcode,
2344 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2345 // Create a writeback register dummy placeholder.
2346 Inst.addOperand(MCOperand::CreateImm(0));
2347 // Rt, Rt2
2348 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2349 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2350 // addr
2351 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2352 // pred
2353 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2354 return true;
2355}
2356
Jim Grosbach623a4542011-08-10 22:42:16 +00002357/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2358/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2359/// when they refer multiple MIOperands inside a single one.
2360bool ARMAsmParser::
2361cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2362 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2363 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2364 // Create a writeback register dummy placeholder.
2365 Inst.addOperand(MCOperand::CreateImm(0));
2366 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2367 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2368 return true;
2369}
2370
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002371/// cvtThumbMultiple- Convert parsed operands to MCInst.
2372/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2373/// when they refer multiple MIOperands inside a single one.
2374bool ARMAsmParser::
2375cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2376 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2377 // The second source operand must be the same register as the destination
2378 // operand.
2379 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002380 (((ARMOperand*)Operands[3])->getReg() !=
2381 ((ARMOperand*)Operands[5])->getReg()) &&
2382 (((ARMOperand*)Operands[3])->getReg() !=
2383 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002384 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002385 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002386 return false;
2387 }
2388 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2389 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2390 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002391 // If we have a three-operand form, use that, else the second source operand
2392 // is just the destination operand again.
2393 if (Operands.size() == 6)
2394 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2395 else
2396 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002397 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2398
2399 return true;
2400}
Jim Grosbach623a4542011-08-10 22:42:16 +00002401
Bill Wendlinge7176102010-11-06 22:36:58 +00002402/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002403/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002404bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002405parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002406 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002407 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002408 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002409 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002410 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002411
Sean Callanan18b83232010-01-19 21:44:56 +00002412 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002413 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002414 if (BaseRegNum == -1)
2415 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002416
Daniel Dunbar05710932011-01-18 05:34:17 +00002417 // The next token must either be a comma or a closing bracket.
2418 const AsmToken &Tok = Parser.getTok();
2419 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002420 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002421
Jim Grosbach7ce05792011-08-03 23:50:40 +00002422 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002423 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002424 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002425
Jim Grosbach7ce05792011-08-03 23:50:40 +00002426 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2427 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002428
Jim Grosbach7ce05792011-08-03 23:50:40 +00002429 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002430 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002431
Jim Grosbach7ce05792011-08-03 23:50:40 +00002432 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2433 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002434
Jim Grosbach7ce05792011-08-03 23:50:40 +00002435 // If we have a '#' it's an immediate offset, else assume it's a register
2436 // offset.
2437 if (Parser.getTok().is(AsmToken::Hash)) {
2438 Parser.Lex(); // Eat the '#'.
2439 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002440
Jim Grosbach7ce05792011-08-03 23:50:40 +00002441 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002442
Jim Grosbach7ce05792011-08-03 23:50:40 +00002443 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002444 if (getParser().ParseExpression(Offset))
2445 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002446
2447 // The expression has to be a constant. Memory references with relocations
2448 // don't come through here, as they use the <label> forms of the relevant
2449 // instructions.
2450 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2451 if (!CE)
2452 return Error (E, "constant expression expected");
2453
2454 // Now we should have the closing ']'
2455 E = Parser.getTok().getLoc();
2456 if (Parser.getTok().isNot(AsmToken::RBrac))
2457 return Error(E, "']' expected");
2458 Parser.Lex(); // Eat right bracket token.
2459
2460 // Don't worry about range checking the value here. That's handled by
2461 // the is*() predicates.
2462 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2463 ARM_AM::no_shift, 0, false, S,E));
2464
2465 // If there's a pre-indexing writeback marker, '!', just add it as a token
2466 // operand.
2467 if (Parser.getTok().is(AsmToken::Exclaim)) {
2468 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2469 Parser.Lex(); // Eat the '!'.
2470 }
2471
2472 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002473 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002474
2475 // The register offset is optionally preceded by a '+' or '-'
2476 bool isNegative = false;
2477 if (Parser.getTok().is(AsmToken::Minus)) {
2478 isNegative = true;
2479 Parser.Lex(); // Eat the '-'.
2480 } else if (Parser.getTok().is(AsmToken::Plus)) {
2481 // Nothing to do.
2482 Parser.Lex(); // Eat the '+'.
2483 }
2484
2485 E = Parser.getTok().getLoc();
2486 int OffsetRegNum = tryParseRegister();
2487 if (OffsetRegNum == -1)
2488 return Error(E, "register expected");
2489
2490 // If there's a shift operator, handle it.
2491 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002492 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002493 if (Parser.getTok().is(AsmToken::Comma)) {
2494 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002495 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002496 return true;
2497 }
2498
2499 // Now we should have the closing ']'
2500 E = Parser.getTok().getLoc();
2501 if (Parser.getTok().isNot(AsmToken::RBrac))
2502 return Error(E, "']' expected");
2503 Parser.Lex(); // Eat right bracket token.
2504
2505 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002506 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002507 S, E));
2508
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002509 // If there's a pre-indexing writeback marker, '!', just add it as a token
2510 // operand.
2511 if (Parser.getTok().is(AsmToken::Exclaim)) {
2512 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2513 Parser.Lex(); // Eat the '!'.
2514 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002515
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002516 return false;
2517}
2518
Jim Grosbach7ce05792011-08-03 23:50:40 +00002519/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002520/// ( lsl | lsr | asr | ror ) , # shift_amount
2521/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002522/// return true if it parses a shift otherwise it returns false.
2523bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2524 unsigned &Amount) {
2525 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002526 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002527 if (Tok.isNot(AsmToken::Identifier))
2528 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002529 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002530 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002531 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002532 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002533 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002534 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002535 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002536 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002537 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002538 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002539 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002540 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002541 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002542 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002543
Jim Grosbach7ce05792011-08-03 23:50:40 +00002544 // rrx stands alone.
2545 Amount = 0;
2546 if (St != ARM_AM::rrx) {
2547 Loc = Parser.getTok().getLoc();
2548 // A '#' and a shift amount.
2549 const AsmToken &HashTok = Parser.getTok();
2550 if (HashTok.isNot(AsmToken::Hash))
2551 return Error(HashTok.getLoc(), "'#' expected");
2552 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002553
Jim Grosbach7ce05792011-08-03 23:50:40 +00002554 const MCExpr *Expr;
2555 if (getParser().ParseExpression(Expr))
2556 return true;
2557 // Range check the immediate.
2558 // lsl, ror: 0 <= imm <= 31
2559 // lsr, asr: 0 <= imm <= 32
2560 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2561 if (!CE)
2562 return Error(Loc, "shift amount must be an immediate");
2563 int64_t Imm = CE->getValue();
2564 if (Imm < 0 ||
2565 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2566 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2567 return Error(Loc, "immediate shift value out of range");
2568 Amount = Imm;
2569 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002570
2571 return false;
2572}
2573
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002574/// Parse a arm instruction operand. For now this parses the operand regardless
2575/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002576bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002577 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002578 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002579
2580 // Check if the current operand has a custom associated parser, if so, try to
2581 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002582 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2583 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002584 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002585 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2586 // there was a match, but an error occurred, in which case, just return that
2587 // the operand parsing failed.
2588 if (ResTy == MatchOperand_ParseFail)
2589 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002590
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002591 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002592 default:
2593 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002594 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002595 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002596 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002597 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002598 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002599 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002600 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002601 else if (Res == -1) // irrecoverable error
2602 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002603
2604 // Fall though for the Identifier case that is not a register or a
2605 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002606 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002607 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2608 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002609 // This was not a register so parse other operands that start with an
2610 // identifier (like labels) as expressions and create them as immediates.
2611 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002612 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002613 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002614 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002615 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002616 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2617 return false;
2618 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002619 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002620 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002621 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002622 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002623 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002624 // #42 -> immediate.
2625 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002626 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002627 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002628 const MCExpr *ImmVal;
2629 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002630 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002631 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002632 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2633 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002634 case AsmToken::Colon: {
2635 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002636 // FIXME: Check it's an expression prefix,
2637 // e.g. (FOO - :lower16:BAR) isn't legal.
2638 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002639 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002640 return true;
2641
Evan Cheng75972122011-01-13 07:58:56 +00002642 const MCExpr *SubExprVal;
2643 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002644 return true;
2645
Evan Cheng75972122011-01-13 07:58:56 +00002646 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2647 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002648 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002649 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002650 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002651 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002652 }
2653}
2654
Jim Grosbach1355cf12011-07-26 17:10:22 +00002655// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002656// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002657bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002658 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002659
2660 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002661 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002662 Parser.Lex(); // Eat ':'
2663
2664 if (getLexer().isNot(AsmToken::Identifier)) {
2665 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2666 return true;
2667 }
2668
2669 StringRef IDVal = Parser.getTok().getIdentifier();
2670 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002671 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002672 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002673 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002674 } else {
2675 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2676 return true;
2677 }
2678 Parser.Lex();
2679
2680 if (getLexer().isNot(AsmToken::Colon)) {
2681 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2682 return true;
2683 }
2684 Parser.Lex(); // Eat the last ':'
2685 return false;
2686}
2687
2688const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002689ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002690 MCSymbolRefExpr::VariantKind Variant) {
2691 // Recurse over the given expression, rebuilding it to apply the given variant
2692 // to the leftmost symbol.
2693 if (Variant == MCSymbolRefExpr::VK_None)
2694 return E;
2695
2696 switch (E->getKind()) {
2697 case MCExpr::Target:
2698 llvm_unreachable("Can't handle target expr yet");
2699 case MCExpr::Constant:
2700 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2701
2702 case MCExpr::SymbolRef: {
2703 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2704
2705 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2706 return 0;
2707
2708 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2709 }
2710
2711 case MCExpr::Unary:
2712 llvm_unreachable("Can't handle unary expressions yet");
2713
2714 case MCExpr::Binary: {
2715 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002716 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002717 const MCExpr *RHS = BE->getRHS();
2718 if (!LHS)
2719 return 0;
2720
2721 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2722 }
2723 }
2724
2725 assert(0 && "Invalid expression kind!");
2726 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002727}
2728
Daniel Dunbar352e1482011-01-11 15:59:50 +00002729/// \brief Given a mnemonic, split out possible predication code and carry
2730/// setting letters to form a canonical mnemonic and flags.
2731//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002732// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002733StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002734 unsigned &PredicationCode,
2735 bool &CarrySetting,
2736 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002737 PredicationCode = ARMCC::AL;
2738 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002739 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002740
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002741 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002742 //
2743 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002744 if ((Mnemonic == "movs" && isThumb()) ||
2745 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2746 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2747 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2748 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2749 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2750 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2751 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002752 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002753
Jim Grosbach3f00e312011-07-11 17:09:57 +00002754 // First, split out any predication code. Ignore mnemonics we know aren't
2755 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002756 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002757 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach1b7b68f2011-08-19 19:29:25 +00002758 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002759 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2760 .Case("eq", ARMCC::EQ)
2761 .Case("ne", ARMCC::NE)
2762 .Case("hs", ARMCC::HS)
2763 .Case("cs", ARMCC::HS)
2764 .Case("lo", ARMCC::LO)
2765 .Case("cc", ARMCC::LO)
2766 .Case("mi", ARMCC::MI)
2767 .Case("pl", ARMCC::PL)
2768 .Case("vs", ARMCC::VS)
2769 .Case("vc", ARMCC::VC)
2770 .Case("hi", ARMCC::HI)
2771 .Case("ls", ARMCC::LS)
2772 .Case("ge", ARMCC::GE)
2773 .Case("lt", ARMCC::LT)
2774 .Case("gt", ARMCC::GT)
2775 .Case("le", ARMCC::LE)
2776 .Case("al", ARMCC::AL)
2777 .Default(~0U);
2778 if (CC != ~0U) {
2779 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2780 PredicationCode = CC;
2781 }
Bill Wendling52925b62010-10-29 23:50:21 +00002782 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002783
Daniel Dunbar352e1482011-01-11 15:59:50 +00002784 // Next, determine if we have a carry setting bit. We explicitly ignore all
2785 // the instructions we know end in 's'.
2786 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002787 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002788 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2789 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2790 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002791 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2792 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002793 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2794 CarrySetting = true;
2795 }
2796
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002797 // The "cps" instruction can have a interrupt mode operand which is glued into
2798 // the mnemonic. Check if this is the case, split it and parse the imod op
2799 if (Mnemonic.startswith("cps")) {
2800 // Split out any imod code.
2801 unsigned IMod =
2802 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2803 .Case("ie", ARM_PROC::IE)
2804 .Case("id", ARM_PROC::ID)
2805 .Default(~0U);
2806 if (IMod != ~0U) {
2807 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2808 ProcessorIMod = IMod;
2809 }
2810 }
2811
Daniel Dunbar352e1482011-01-11 15:59:50 +00002812 return Mnemonic;
2813}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002814
2815/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2816/// inclusion of carry set or predication code operands.
2817//
2818// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002819void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002820getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002821 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002822 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2823 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2824 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2825 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002826 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002827 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2828 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00002829 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002830 // FIXME: We need a better way. This really confused Thumb2
2831 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002832 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002833 CanAcceptCarrySet = true;
2834 } else {
2835 CanAcceptCarrySet = false;
2836 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002837
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002838 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2839 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2840 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2841 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002842 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002843 Mnemonic == "setend" ||
Jim Grosbach0780b632011-08-19 23:24:36 +00002844 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002845 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002846 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2847 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002848 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002849 CanAcceptPredicationCode = false;
2850 } else {
2851 CanAcceptPredicationCode = true;
2852 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002853
Evan Chengebdeeab2011-07-08 01:53:10 +00002854 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002855 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002856 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002857 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002858}
2859
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002860bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2861 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2862
2863 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2864 // another does not. Specifically, the MOVW instruction does not. So we
2865 // special case it here and remove the defaulted (non-setting) cc_out
2866 // operand if that's the instruction we're trying to match.
2867 //
2868 // We do this as post-processing of the explicit operands rather than just
2869 // conditionally adding the cc_out in the first place because we need
2870 // to check the type of the parsed immediate operand.
2871 if (Mnemonic == "mov" && Operands.size() > 4 &&
2872 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2873 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2874 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2875 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002876
2877 // Register-register 'add' for thumb does not have a cc_out operand
2878 // when there are only two register operands.
2879 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2880 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2881 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2882 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2883 return true;
2884
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002885 return false;
2886}
2887
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002888/// Parse an arm instruction mnemonic followed by its operands.
2889bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2890 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2891 // Create the leading tokens for the mnemonic, split by '.' characters.
2892 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002893 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002894
Daniel Dunbar352e1482011-01-11 15:59:50 +00002895 // Split out the predication code and carry setting flag from the mnemonic.
2896 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002897 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002898 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002899 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002900 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002901
Jim Grosbachffa32252011-07-19 19:13:28 +00002902 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2903
2904 // FIXME: This is all a pretty gross hack. We should automatically handle
2905 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002906
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002907 // Next, add the CCOut and ConditionCode operands, if needed.
2908 //
2909 // For mnemonics which can ever incorporate a carry setting bit or predication
2910 // code, our matching model involves us always generating CCOut and
2911 // ConditionCode operands to match the mnemonic "as written" and then we let
2912 // the matcher deal with finding the right instruction or generating an
2913 // appropriate error.
2914 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002915 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002916
Jim Grosbach33c16a22011-07-14 22:04:21 +00002917 // If we had a carry-set on an instruction that can't do that, issue an
2918 // error.
2919 if (!CanAcceptCarrySet && CarrySetting) {
2920 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002921 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002922 "' can not set flags, but 's' suffix specified");
2923 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002924 // If we had a predication code on an instruction that can't do that, issue an
2925 // error.
2926 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2927 Parser.EatToEndOfStatement();
2928 return Error(NameLoc, "instruction '" + Mnemonic +
2929 "' is not predicable, but condition code specified");
2930 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002931
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002932 // Add the carry setting operand, if necessary.
2933 //
2934 // FIXME: It would be awesome if we could somehow invent a location such that
2935 // match errors on this operand would print a nice diagnostic about how the
2936 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002937 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002938 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2939 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002940
2941 // Add the predication code operand, if necessary.
2942 if (CanAcceptPredicationCode) {
2943 Operands.push_back(ARMOperand::CreateCondCode(
2944 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002945 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002946
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002947 // Add the processor imod operand, if necessary.
2948 if (ProcessorIMod) {
2949 Operands.push_back(ARMOperand::CreateImm(
2950 MCConstantExpr::Create(ProcessorIMod, getContext()),
2951 NameLoc, NameLoc));
2952 } else {
2953 // This mnemonic can't ever accept a imod, but the user wrote
2954 // one (or misspelled another mnemonic).
2955
2956 // FIXME: Issue a nice error.
2957 }
2958
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002959 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002960 while (Next != StringRef::npos) {
2961 Start = Next;
2962 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002963 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002964
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002965 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002966 }
2967
2968 // Read the remaining operands.
2969 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002970 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002971 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002972 Parser.EatToEndOfStatement();
2973 return true;
2974 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002975
2976 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002977 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002978
2979 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002980 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002981 Parser.EatToEndOfStatement();
2982 return true;
2983 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002984 }
2985 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002986
Chris Lattnercbf8a982010-09-11 16:18:25 +00002987 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2988 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002989 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002990 }
Bill Wendling146018f2010-11-06 21:42:12 +00002991
Chris Lattner34e53142010-09-08 05:10:46 +00002992 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002993
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002994 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2995 // do and don't have a cc_out optional-def operand. With some spot-checks
2996 // of the operand list, we can figure out which variant we're trying to
2997 // parse and adjust accordingly before actually matching. Reason number
2998 // #317 the table driven matcher doesn't fit well with the ARM instruction
2999 // set.
3000 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003001 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3002 Operands.erase(Operands.begin() + 1);
3003 delete Op;
3004 }
3005
Jim Grosbachcf121c32011-07-28 21:57:55 +00003006 // ARM mode 'blx' need special handling, as the register operand version
3007 // is predicable, but the label operand version is not. So, we can't rely
3008 // on the Mnemonic based checking to correctly figure out when to put
3009 // a CondCode operand in the list. If we're trying to match the label
3010 // version, remove the CondCode operand here.
3011 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3012 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3013 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3014 Operands.erase(Operands.begin() + 1);
3015 delete Op;
3016 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003017
3018 // The vector-compare-to-zero instructions have a literal token "#0" at
3019 // the end that comes to here as an immediate operand. Convert it to a
3020 // token to play nicely with the matcher.
3021 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3022 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3023 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3024 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3025 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3026 if (CE && CE->getValue() == 0) {
3027 Operands.erase(Operands.begin() + 5);
3028 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3029 delete Op;
3030 }
3031 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003032 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3033 // end. Convert it to a token here.
3034 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3035 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3036 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3037 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3038 if (CE && CE->getValue() == 0) {
3039 Operands.erase(Operands.begin() + 5);
3040 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3041 delete Op;
3042 }
3043 }
3044
Chris Lattner98986712010-01-14 22:21:20 +00003045 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003046}
3047
Jim Grosbach189610f2011-07-26 18:25:39 +00003048// Validate context-sensitive operand constraints.
3049// FIXME: We would really like to be able to tablegen'erate this.
3050bool ARMAsmParser::
3051validateInstruction(MCInst &Inst,
3052 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3053 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003054 case ARM::LDRD:
3055 case ARM::LDRD_PRE:
3056 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003057 case ARM::LDREXD: {
3058 // Rt2 must be Rt + 1.
3059 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3060 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3061 if (Rt2 != Rt + 1)
3062 return Error(Operands[3]->getStartLoc(),
3063 "destination operands must be sequential");
3064 return false;
3065 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003066 case ARM::STRD: {
3067 // Rt2 must be Rt + 1.
3068 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3069 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3070 if (Rt2 != Rt + 1)
3071 return Error(Operands[3]->getStartLoc(),
3072 "source operands must be sequential");
3073 return false;
3074 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003075 case ARM::STRD_PRE:
3076 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003077 case ARM::STREXD: {
3078 // Rt2 must be Rt + 1.
3079 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3080 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3081 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003082 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003083 "source operands must be sequential");
3084 return false;
3085 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003086 case ARM::SBFX:
3087 case ARM::UBFX: {
3088 // width must be in range [1, 32-lsb]
3089 unsigned lsb = Inst.getOperand(2).getImm();
3090 unsigned widthm1 = Inst.getOperand(3).getImm();
3091 if (widthm1 >= 32 - lsb)
3092 return Error(Operands[5]->getStartLoc(),
3093 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003094 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003095 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003096 case ARM::tLDMIA: {
3097 // Thumb LDM instructions are writeback iff the base register is not
3098 // in the register list.
3099 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003100 bool hasWritebackToken =
3101 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3102 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003103 bool doesWriteback = true;
3104 for (unsigned i = 3; i < Inst.getNumOperands(); ++i) {
3105 unsigned Reg = Inst.getOperand(i).getReg();
3106 if (Reg == Rn)
3107 doesWriteback = false;
3108 // Anything other than a low register isn't legal here.
Jim Grosbach2f7232e2011-08-19 17:57:22 +00003109 if (!isARMLowRegister(Reg))
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003110 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003111 "registers must be in range r0-r7");
3112 }
3113 // If we should have writeback, then there should be a '!' token.
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003114 if (doesWriteback && !hasWritebackToken)
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003115 return Error(Operands[2]->getStartLoc(),
3116 "writeback operator '!' expected");
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003117 // Likewise, if we should not have writeback, there must not be a '!'
3118 if (!doesWriteback && hasWritebackToken)
3119 return Error(Operands[3]->getStartLoc(),
3120 "writeback operator '!' not allowed when base register "
3121 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003122
3123 break;
3124 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003125 case ARM::tPOP: {
3126 for (unsigned i = 2; i < Inst.getNumOperands(); ++i) {
3127 unsigned Reg = Inst.getOperand(i).getReg();
3128 // Anything other than a low register isn't legal here.
3129 if (!isARMLowRegister(Reg) && Reg != ARM::PC)
3130 return Error(Operands[2]->getStartLoc(),
3131 "registers must be in range r0-r7 or pc");
3132 }
3133 break;
3134 }
3135 case ARM::tPUSH: {
3136 for (unsigned i = 2; i < Inst.getNumOperands(); ++i) {
3137 unsigned Reg = Inst.getOperand(i).getReg();
3138 // Anything other than a low register isn't legal here.
3139 if (!isARMLowRegister(Reg) && Reg != ARM::LR)
3140 return Error(Operands[2]->getStartLoc(),
3141 "registers must be in range r0-r7 or lr");
3142 }
3143 break;
3144 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003145 }
3146
3147 return false;
3148}
3149
Jim Grosbachf8fce712011-08-11 17:35:48 +00003150void ARMAsmParser::
3151processInstruction(MCInst &Inst,
3152 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3153 switch (Inst.getOpcode()) {
3154 case ARM::LDMIA_UPD:
3155 // If this is a load of a single register via a 'pop', then we should use
3156 // a post-indexed LDR instruction instead, per the ARM ARM.
3157 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3158 Inst.getNumOperands() == 5) {
3159 MCInst TmpInst;
3160 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3161 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3162 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3163 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3164 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3165 TmpInst.addOperand(MCOperand::CreateImm(4));
3166 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3167 TmpInst.addOperand(Inst.getOperand(3));
3168 Inst = TmpInst;
3169 }
3170 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003171 case ARM::STMDB_UPD:
3172 // If this is a store of a single register via a 'push', then we should use
3173 // a pre-indexed STR instruction instead, per the ARM ARM.
3174 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3175 Inst.getNumOperands() == 5) {
3176 MCInst TmpInst;
3177 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3178 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3179 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3180 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3181 TmpInst.addOperand(MCOperand::CreateImm(-4));
3182 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3183 TmpInst.addOperand(Inst.getOperand(3));
3184 Inst = TmpInst;
3185 }
3186 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003187 case ARM::tADDi8:
3188 // If the immediate is in the range 0-7, we really wanted tADDi3.
3189 if (Inst.getOperand(3).getImm() < 8)
3190 Inst.setOpcode(ARM::tADDi3);
3191 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003192 case ARM::tBcc:
3193 // If the conditional is AL, we really want tB.
3194 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3195 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003196 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003197 }
3198}
3199
Jim Grosbach47a0d522011-08-16 20:45:50 +00003200// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3201// the ARMInsts array) instead. Getting that here requires awkward
3202// API changes, though. Better way?
3203namespace llvm {
3204extern MCInstrDesc ARMInsts[];
3205}
3206static MCInstrDesc &getInstDesc(unsigned Opcode) {
3207 return ARMInsts[Opcode];
3208}
3209
3210unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3211 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3212 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003213 unsigned Opc = Inst.getOpcode();
3214 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003215 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3216 assert(MCID.hasOptionalDef() &&
3217 "optionally flag setting instruction missing optional def operand");
3218 assert(MCID.NumOperands == Inst.getNumOperands() &&
3219 "operand count mismatch!");
3220 // Find the optional-def operand (cc_out).
3221 unsigned OpNo;
3222 for (OpNo = 0;
3223 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3224 ++OpNo)
3225 ;
3226 // If we're parsing Thumb1, reject it completely.
3227 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3228 return Match_MnemonicFail;
3229 // If we're parsing Thumb2, which form is legal depends on whether we're
3230 // in an IT block.
3231 // FIXME: We don't yet do IT blocks, so just always consider it to be
3232 // that we aren't in one until we do.
3233 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3234 return Match_RequiresITBlock;
3235 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003236 // Some high-register supporting Thumb1 encodings only allow both registers
3237 // to be from r0-r7 when in Thumb2.
3238 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3239 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3240 isARMLowRegister(Inst.getOperand(2).getReg()))
3241 return Match_RequiresThumb2;
3242 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003243 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003244 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3245 isARMLowRegister(Inst.getOperand(1).getReg()))
3246 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003247 return Match_Success;
3248}
3249
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003250bool ARMAsmParser::
3251MatchAndEmitInstruction(SMLoc IDLoc,
3252 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3253 MCStreamer &Out) {
3254 MCInst Inst;
3255 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003256 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003257 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003258 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003259 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003260 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003261 // Context sensitive operand constraints aren't handled by the matcher,
3262 // so check them here.
3263 if (validateInstruction(Inst, Operands))
3264 return true;
3265
Jim Grosbachf8fce712011-08-11 17:35:48 +00003266 // Some instructions need post-processing to, for example, tweak which
3267 // encoding is selected.
3268 processInstruction(Inst, Operands);
3269
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003270 Out.EmitInstruction(Inst);
3271 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003272 case Match_MissingFeature:
3273 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3274 return true;
3275 case Match_InvalidOperand: {
3276 SMLoc ErrorLoc = IDLoc;
3277 if (ErrorInfo != ~0U) {
3278 if (ErrorInfo >= Operands.size())
3279 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003280
Chris Lattnere73d4f82010-10-28 21:41:58 +00003281 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3282 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3283 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003284
Chris Lattnere73d4f82010-10-28 21:41:58 +00003285 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003286 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003287 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003288 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003289 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003290 // The converter function will have already emited a diagnostic.
3291 return true;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003292 case Match_RequiresITBlock:
3293 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003294 case Match_RequiresV6:
3295 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3296 case Match_RequiresThumb2:
3297 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003298 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003299
Eric Christopherc223e2b2010-10-29 09:26:59 +00003300 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003301 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003302}
3303
Jim Grosbach1355cf12011-07-26 17:10:22 +00003304/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003305bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3306 StringRef IDVal = DirectiveID.getIdentifier();
3307 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003308 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003309 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003310 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003311 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003312 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003313 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003314 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003315 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003316 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003317 return true;
3318}
3319
Jim Grosbach1355cf12011-07-26 17:10:22 +00003320/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003321/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003322bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003323 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3324 for (;;) {
3325 const MCExpr *Value;
3326 if (getParser().ParseExpression(Value))
3327 return true;
3328
Chris Lattneraaec2052010-01-19 19:46:13 +00003329 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003330
3331 if (getLexer().is(AsmToken::EndOfStatement))
3332 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003333
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003334 // FIXME: Improve diagnostic.
3335 if (getLexer().isNot(AsmToken::Comma))
3336 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003337 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003338 }
3339 }
3340
Sean Callananb9a25b72010-01-19 20:27:46 +00003341 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003342 return false;
3343}
3344
Jim Grosbach1355cf12011-07-26 17:10:22 +00003345/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003346/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003347bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003348 if (getLexer().isNot(AsmToken::EndOfStatement))
3349 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003350 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003351
3352 // TODO: set thumb mode
3353 // TODO: tell the MC streamer the mode
3354 // getParser().getStreamer().Emit???();
3355 return false;
3356}
3357
Jim Grosbach1355cf12011-07-26 17:10:22 +00003358/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003359/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003360bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003361 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3362 bool isMachO = MAI.hasSubsectionsViaSymbols();
3363 StringRef Name;
3364
3365 // Darwin asm has function name after .thumb_func direction
3366 // ELF doesn't
3367 if (isMachO) {
3368 const AsmToken &Tok = Parser.getTok();
3369 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3370 return Error(L, "unexpected token in .thumb_func directive");
3371 Name = Tok.getString();
3372 Parser.Lex(); // Consume the identifier token.
3373 }
3374
Kevin Enderby515d5092009-10-15 20:48:48 +00003375 if (getLexer().isNot(AsmToken::EndOfStatement))
3376 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003377 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003378
Rafael Espindola64695402011-05-16 16:17:21 +00003379 // FIXME: assuming function name will be the line following .thumb_func
3380 if (!isMachO) {
3381 Name = Parser.getTok().getString();
3382 }
3383
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003384 // Mark symbol as a thumb symbol.
3385 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3386 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003387 return false;
3388}
3389
Jim Grosbach1355cf12011-07-26 17:10:22 +00003390/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003391/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003392bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003393 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003394 if (Tok.isNot(AsmToken::Identifier))
3395 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003396 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003397 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003398 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003399 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003400 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003401 else
3402 return Error(L, "unrecognized syntax mode in .syntax directive");
3403
3404 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003405 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003406 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003407
3408 // TODO tell the MC streamer the mode
3409 // getParser().getStreamer().Emit???();
3410 return false;
3411}
3412
Jim Grosbach1355cf12011-07-26 17:10:22 +00003413/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003414/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003415bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003416 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003417 if (Tok.isNot(AsmToken::Integer))
3418 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003419 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003420 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003421 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003422 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003423 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003424 else
3425 return Error(L, "invalid operand to .code directive");
3426
3427 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003428 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003429 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003430
Evan Cheng32869202011-07-08 22:36:29 +00003431 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003432 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003433 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003434 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3435 }
Evan Cheng32869202011-07-08 22:36:29 +00003436 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003437 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003438 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003439 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3440 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003441 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003442
Kevin Enderby515d5092009-10-15 20:48:48 +00003443 return false;
3444}
3445
Sean Callanan90b70972010-04-07 20:29:34 +00003446extern "C" void LLVMInitializeARMAsmLexer();
3447
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003448/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003449extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003450 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3451 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003452 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003453}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003454
Chris Lattner0692ee62010-09-06 19:11:01 +00003455#define GET_REGISTER_MATCHER
3456#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003457#include "ARMGenAsmMatcher.inc"