Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 11 | #include "MCTargetDesc/ARMAddressingModes.h" |
| 12 | #include "MCTargetDesc/ARMMCExpr.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 13 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 14 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 15 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 16 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCStreamer.h" |
| 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCInst.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCSubtargetInfo.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCTargetAsmParser.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetRegistry.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 25 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 26 | #include "llvm/Support/raw_ostream.h" |
Jim Grosbach | 11e03e7 | 2011-08-22 18:50:36 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/BitVector.h" |
Benjamin Kramer | 75ca4b9 | 2011-07-08 21:06:23 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/OwningPtr.h" |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 32 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/Twine.h" |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 34 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 35 | using namespace llvm; |
| 36 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 37 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 38 | |
| 39 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 40 | |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 41 | class ARMAsmParser : public MCTargetAsmParser { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 42 | MCSubtargetInfo &STI; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 43 | MCAsmParser &Parser; |
| 44 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 46 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 47 | |
| 48 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 49 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 50 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 51 | int tryParseRegister(); |
| 52 | bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 53 | int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 54 | bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 55 | bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 56 | bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
| 57 | bool parsePrefix(ARMMCExpr::VariantKind &RefKind); |
| 58 | const MCExpr *applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 59 | MCSymbolRefExpr::VariantKind Variant); |
| 60 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 61 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 62 | bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType, |
| 63 | unsigned &ShiftAmount); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 64 | bool parseDirectiveWord(unsigned Size, SMLoc L); |
| 65 | bool parseDirectiveThumb(SMLoc L); |
| 66 | bool parseDirectiveThumbFunc(SMLoc L); |
| 67 | bool parseDirectiveCode(SMLoc L); |
| 68 | bool parseDirectiveSyntax(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 69 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 70 | StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 71 | bool &CarrySetting, unsigned &ProcessorIMod); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 72 | void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 73 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 74 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 75 | bool isThumb() const { |
| 76 | // FIXME: Can tablegen auto-generate this? |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 77 | return (STI.getFeatureBits() & ARM::ModeThumb) != 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 78 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 79 | bool isThumbOne() const { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 80 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 81 | } |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 82 | bool isThumbTwo() const { |
| 83 | return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2); |
| 84 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 85 | bool hasV6Ops() const { |
| 86 | return STI.getFeatureBits() & ARM::HasV6Ops; |
| 87 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 88 | void SwitchMode() { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 89 | unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb)); |
| 90 | setAvailableFeatures(FB); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 91 | } |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 92 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 93 | /// @name Auto-generated Match Functions |
| 94 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 95 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 96 | #define GET_ASSEMBLER_HEADER |
| 97 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 98 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 99 | /// } |
| 100 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 101 | OperandMatchResultTy parseCoprocNumOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 102 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 103 | OperandMatchResultTy parseCoprocRegOperand( |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 104 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 105 | OperandMatchResultTy parseMemBarrierOptOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 106 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 107 | OperandMatchResultTy parseProcIFlagsOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 108 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 109 | OperandMatchResultTy parseMSRMaskOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 110 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 111 | OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O, |
| 112 | StringRef Op, int Low, int High); |
| 113 | OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 114 | return parsePKHImm(O, "lsl", 0, 31); |
| 115 | } |
| 116 | OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) { |
| 117 | return parsePKHImm(O, "asr", 1, 32); |
| 118 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 119 | OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 120 | OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 121 | OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 122 | OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 123 | OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 124 | OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 125 | |
| 126 | // Asm Match Converter Methods |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 127 | bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 128 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 129 | bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 130 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 131 | bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 132 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 133 | bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 134 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 135 | bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 136 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 137 | bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 138 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 139 | bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 140 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 141 | bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 142 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 143 | bool cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 144 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 145 | bool cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 146 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 147 | bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 148 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 149 | bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode, |
| 150 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 151 | |
| 152 | bool validateInstruction(MCInst &Inst, |
| 153 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 154 | void processInstruction(MCInst &Inst, |
| 155 | const SmallVectorImpl<MCParsedAsmOperand*> &Ops); |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 156 | bool shouldOmitCCOutOperand(StringRef Mnemonic, |
| 157 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 158 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 159 | public: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 160 | enum ARMMatchResultTy { |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 161 | Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY, |
| 162 | Match_RequiresV6, |
| 163 | Match_RequiresThumb2 |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 164 | }; |
| 165 | |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 166 | ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser) |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 167 | : MCTargetAsmParser(), STI(_STI), Parser(_Parser) { |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 168 | MCAsmParserExtension::Initialize(_Parser); |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 169 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 170 | // Initialize the set of available features. |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 171 | setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 172 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 173 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 174 | // Implementation of the MCTargetAsmParser interface: |
| 175 | bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
| 176 | bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 177 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 178 | bool ParseDirective(AsmToken DirectiveID); |
| 179 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 180 | unsigned checkTargetMatchPredicate(MCInst &Inst); |
| 181 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 182 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
| 183 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 184 | MCStreamer &Out); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 185 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 186 | } // end anonymous namespace |
| 187 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 188 | namespace { |
| 189 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 190 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 191 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 192 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 193 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 194 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 195 | CCOut, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 196 | CoprocNum, |
| 197 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 198 | Immediate, |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 199 | MemBarrierOpt, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 200 | Memory, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 201 | PostIndexRegister, |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 202 | MSRMask, |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 203 | ProcIFlags, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 204 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 205 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 206 | DPRRegisterList, |
| 207 | SPRRegisterList, |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 208 | ShiftedRegister, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 209 | ShiftedImmediate, |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 210 | ShifterImmediate, |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 211 | RotateImmediate, |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 212 | BitfieldDescriptor, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 213 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 214 | } Kind; |
| 215 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 216 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 217 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 218 | |
| 219 | union { |
| 220 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 221 | ARMCC::CondCodes Val; |
| 222 | } CC; |
| 223 | |
| 224 | struct { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 225 | ARM_MB::MemBOpt Val; |
| 226 | } MBOpt; |
| 227 | |
| 228 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 229 | unsigned Val; |
| 230 | } Cop; |
| 231 | |
| 232 | struct { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 233 | ARM_PROC::IFlags Val; |
| 234 | } IFlags; |
| 235 | |
| 236 | struct { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 237 | unsigned Val; |
| 238 | } MMask; |
| 239 | |
| 240 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 241 | const char *Data; |
| 242 | unsigned Length; |
| 243 | } Tok; |
| 244 | |
| 245 | struct { |
| 246 | unsigned RegNum; |
| 247 | } Reg; |
| 248 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 249 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 250 | const MCExpr *Val; |
| 251 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 252 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 253 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 254 | struct { |
| 255 | unsigned BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 256 | // Offset is in OffsetReg or OffsetImm. If both are zero, no offset |
| 257 | // was specified. |
| 258 | const MCConstantExpr *OffsetImm; // Offset immediate value |
| 259 | unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL |
| 260 | ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 261 | unsigned ShiftImm; // shift for OffsetReg. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 262 | unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit) |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 263 | } Mem; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 264 | |
| 265 | struct { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 266 | unsigned RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 267 | bool isAdd; |
| 268 | ARM_AM::ShiftOpc ShiftTy; |
| 269 | unsigned ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 270 | } PostIdxReg; |
| 271 | |
| 272 | struct { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 273 | bool isASR; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 274 | unsigned Imm; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 275 | } ShifterImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 276 | struct { |
| 277 | ARM_AM::ShiftOpc ShiftTy; |
| 278 | unsigned SrcReg; |
| 279 | unsigned ShiftReg; |
| 280 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 281 | } RegShiftedReg; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 282 | struct { |
| 283 | ARM_AM::ShiftOpc ShiftTy; |
| 284 | unsigned SrcReg; |
| 285 | unsigned ShiftImm; |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 286 | } RegShiftedImm; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 287 | struct { |
| 288 | unsigned Imm; |
| 289 | } RotImm; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 290 | struct { |
| 291 | unsigned LSB; |
| 292 | unsigned Width; |
| 293 | } Bitfield; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 294 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 295 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 296 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 297 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 298 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 299 | Kind = o.Kind; |
| 300 | StartLoc = o.StartLoc; |
| 301 | EndLoc = o.EndLoc; |
| 302 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 303 | case CondCode: |
| 304 | CC = o.CC; |
| 305 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 306 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 307 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 308 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 309 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 310 | case Register: |
| 311 | Reg = o.Reg; |
| 312 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 313 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 314 | case DPRRegisterList: |
| 315 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 316 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 317 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 318 | case CoprocNum: |
| 319 | case CoprocReg: |
| 320 | Cop = o.Cop; |
| 321 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 322 | case Immediate: |
| 323 | Imm = o.Imm; |
| 324 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 325 | case MemBarrierOpt: |
| 326 | MBOpt = o.MBOpt; |
| 327 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 328 | case Memory: |
| 329 | Mem = o.Mem; |
| 330 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 331 | case PostIndexRegister: |
| 332 | PostIdxReg = o.PostIdxReg; |
| 333 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 334 | case MSRMask: |
| 335 | MMask = o.MMask; |
| 336 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 337 | case ProcIFlags: |
| 338 | IFlags = o.IFlags; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 339 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 340 | case ShifterImmediate: |
| 341 | ShifterImm = o.ShifterImm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 342 | break; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 343 | case ShiftedRegister: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 344 | RegShiftedReg = o.RegShiftedReg; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 345 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 346 | case ShiftedImmediate: |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 347 | RegShiftedImm = o.RegShiftedImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 348 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 349 | case RotateImmediate: |
| 350 | RotImm = o.RotImm; |
| 351 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 352 | case BitfieldDescriptor: |
| 353 | Bitfield = o.Bitfield; |
| 354 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 355 | } |
| 356 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 357 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 358 | /// getStartLoc - Get the location of the first token of this operand. |
| 359 | SMLoc getStartLoc() const { return StartLoc; } |
| 360 | /// getEndLoc - Get the location of the last token of this operand. |
| 361 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 362 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 363 | ARMCC::CondCodes getCondCode() const { |
| 364 | assert(Kind == CondCode && "Invalid access!"); |
| 365 | return CC.Val; |
| 366 | } |
| 367 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 368 | unsigned getCoproc() const { |
| 369 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 370 | return Cop.Val; |
| 371 | } |
| 372 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 373 | StringRef getToken() const { |
| 374 | assert(Kind == Token && "Invalid access!"); |
| 375 | return StringRef(Tok.Data, Tok.Length); |
| 376 | } |
| 377 | |
| 378 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 379 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 380 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 381 | } |
| 382 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 383 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 384 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 385 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 386 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 387 | } |
| 388 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 389 | const MCExpr *getImm() const { |
| 390 | assert(Kind == Immediate && "Invalid access!"); |
| 391 | return Imm.Val; |
| 392 | } |
| 393 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 394 | ARM_MB::MemBOpt getMemBarrierOpt() const { |
| 395 | assert(Kind == MemBarrierOpt && "Invalid access!"); |
| 396 | return MBOpt.Val; |
| 397 | } |
| 398 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 399 | ARM_PROC::IFlags getProcIFlags() const { |
| 400 | assert(Kind == ProcIFlags && "Invalid access!"); |
| 401 | return IFlags.Val; |
| 402 | } |
| 403 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 404 | unsigned getMSRMask() const { |
| 405 | assert(Kind == MSRMask && "Invalid access!"); |
| 406 | return MMask.Val; |
| 407 | } |
| 408 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 409 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 410 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 411 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 412 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 413 | bool isImm() const { return Kind == Immediate; } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 414 | bool isImm0_255() const { |
| 415 | if (Kind != Immediate) |
| 416 | return false; |
| 417 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 418 | if (!CE) return false; |
| 419 | int64_t Value = CE->getValue(); |
| 420 | return Value >= 0 && Value < 256; |
| 421 | } |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 422 | bool isImm0_7() const { |
| 423 | if (Kind != Immediate) |
| 424 | return false; |
| 425 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 426 | if (!CE) return false; |
| 427 | int64_t Value = CE->getValue(); |
| 428 | return Value >= 0 && Value < 8; |
| 429 | } |
| 430 | bool isImm0_15() const { |
| 431 | if (Kind != Immediate) |
| 432 | return false; |
| 433 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 434 | if (!CE) return false; |
| 435 | int64_t Value = CE->getValue(); |
| 436 | return Value >= 0 && Value < 16; |
| 437 | } |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 438 | bool isImm0_31() const { |
| 439 | if (Kind != Immediate) |
| 440 | return false; |
| 441 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 442 | if (!CE) return false; |
| 443 | int64_t Value = CE->getValue(); |
| 444 | return Value >= 0 && Value < 32; |
| 445 | } |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 446 | bool isImm1_16() const { |
| 447 | if (Kind != Immediate) |
| 448 | return false; |
| 449 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 450 | if (!CE) return false; |
| 451 | int64_t Value = CE->getValue(); |
| 452 | return Value > 0 && Value < 17; |
| 453 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 454 | bool isImm1_32() const { |
| 455 | if (Kind != Immediate) |
| 456 | return false; |
| 457 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 458 | if (!CE) return false; |
| 459 | int64_t Value = CE->getValue(); |
| 460 | return Value > 0 && Value < 33; |
| 461 | } |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 462 | bool isImm0_65535() const { |
| 463 | if (Kind != Immediate) |
| 464 | return false; |
| 465 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 466 | if (!CE) return false; |
| 467 | int64_t Value = CE->getValue(); |
| 468 | return Value >= 0 && Value < 65536; |
| 469 | } |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 470 | bool isImm0_65535Expr() const { |
| 471 | if (Kind != Immediate) |
| 472 | return false; |
| 473 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 474 | // If it's not a constant expression, it'll generate a fixup and be |
| 475 | // handled later. |
| 476 | if (!CE) return true; |
| 477 | int64_t Value = CE->getValue(); |
| 478 | return Value >= 0 && Value < 65536; |
| 479 | } |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 480 | bool isImm24bit() const { |
| 481 | if (Kind != Immediate) |
| 482 | return false; |
| 483 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 484 | if (!CE) return false; |
| 485 | int64_t Value = CE->getValue(); |
| 486 | return Value >= 0 && Value <= 0xffffff; |
| 487 | } |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 488 | bool isImmThumbSR() const { |
| 489 | if (Kind != Immediate) |
| 490 | return false; |
| 491 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 492 | if (!CE) return false; |
| 493 | int64_t Value = CE->getValue(); |
| 494 | return Value > 0 && Value < 33; |
| 495 | } |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 496 | bool isPKHLSLImm() const { |
| 497 | if (Kind != Immediate) |
| 498 | return false; |
| 499 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 500 | if (!CE) return false; |
| 501 | int64_t Value = CE->getValue(); |
| 502 | return Value >= 0 && Value < 32; |
| 503 | } |
| 504 | bool isPKHASRImm() const { |
| 505 | if (Kind != Immediate) |
| 506 | return false; |
| 507 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 508 | if (!CE) return false; |
| 509 | int64_t Value = CE->getValue(); |
| 510 | return Value > 0 && Value <= 32; |
| 511 | } |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 512 | bool isARMSOImm() const { |
| 513 | if (Kind != Immediate) |
| 514 | return false; |
| 515 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 516 | if (!CE) return false; |
| 517 | int64_t Value = CE->getValue(); |
| 518 | return ARM_AM::getSOImmVal(Value) != -1; |
| 519 | } |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 520 | bool isT2SOImm() const { |
| 521 | if (Kind != Immediate) |
| 522 | return false; |
| 523 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 524 | if (!CE) return false; |
| 525 | int64_t Value = CE->getValue(); |
| 526 | return ARM_AM::getT2SOImmVal(Value) != -1; |
| 527 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 528 | bool isSetEndImm() const { |
| 529 | if (Kind != Immediate) |
| 530 | return false; |
| 531 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 532 | if (!CE) return false; |
| 533 | int64_t Value = CE->getValue(); |
| 534 | return Value == 1 || Value == 0; |
| 535 | } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 536 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 537 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 538 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 539 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 540 | bool isToken() const { return Kind == Token; } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 541 | bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 542 | bool isMemory() const { return Kind == Memory; } |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 543 | bool isShifterImm() const { return Kind == ShifterImmediate; } |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 544 | bool isRegShiftedReg() const { return Kind == ShiftedRegister; } |
| 545 | bool isRegShiftedImm() const { return Kind == ShiftedImmediate; } |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 546 | bool isRotImm() const { return Kind == RotateImmediate; } |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 547 | bool isBitfield() const { return Kind == BitfieldDescriptor; } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 548 | bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; } |
| 549 | bool isPostIdxReg() const { |
| 550 | return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 551 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 552 | bool isMemNoOffset() const { |
| 553 | if (Kind != Memory) |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 554 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 555 | // No offset of any kind. |
| 556 | return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 557 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 558 | bool isAddrMode2() const { |
| 559 | if (Kind != Memory) |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 560 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 561 | // Check for register offset. |
| 562 | if (Mem.OffsetRegNum) return true; |
| 563 | // Immediate offset in range [-4095, 4095]. |
| 564 | if (!Mem.OffsetImm) return true; |
| 565 | int64_t Val = Mem.OffsetImm->getValue(); |
| 566 | return Val > -4096 && Val < 4096; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 567 | } |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 568 | bool isAM2OffsetImm() const { |
| 569 | if (Kind != Immediate) |
| 570 | return false; |
| 571 | // Immediate offset in range [-4095, 4095]. |
| 572 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 573 | if (!CE) return false; |
| 574 | int64_t Val = CE->getValue(); |
| 575 | return Val > -4096 && Val < 4096; |
| 576 | } |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 577 | bool isAddrMode3() const { |
| 578 | if (Kind != Memory) |
| 579 | return false; |
| 580 | // No shifts are legal for AM3. |
| 581 | if (Mem.ShiftType != ARM_AM::no_shift) return false; |
| 582 | // Check for register offset. |
| 583 | if (Mem.OffsetRegNum) return true; |
| 584 | // Immediate offset in range [-255, 255]. |
| 585 | if (!Mem.OffsetImm) return true; |
| 586 | int64_t Val = Mem.OffsetImm->getValue(); |
| 587 | return Val > -256 && Val < 256; |
| 588 | } |
| 589 | bool isAM3Offset() const { |
| 590 | if (Kind != Immediate && Kind != PostIndexRegister) |
| 591 | return false; |
| 592 | if (Kind == PostIndexRegister) |
| 593 | return PostIdxReg.ShiftTy == ARM_AM::no_shift; |
| 594 | // Immediate offset in range [-255, 255]. |
| 595 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 596 | if (!CE) return false; |
| 597 | int64_t Val = CE->getValue(); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 598 | // Special case, #-0 is INT32_MIN. |
| 599 | return (Val > -256 && Val < 256) || Val == INT32_MIN; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 600 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 601 | bool isAddrMode5() const { |
| 602 | if (Kind != Memory) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 603 | return false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 604 | // Check for register offset. |
| 605 | if (Mem.OffsetRegNum) return false; |
| 606 | // Immediate offset in range [-1020, 1020] and a multiple of 4. |
| 607 | if (!Mem.OffsetImm) return true; |
| 608 | int64_t Val = Mem.OffsetImm->getValue(); |
| 609 | return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 610 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 611 | bool isMemRegOffset() const { |
| 612 | if (Kind != Memory || !Mem.OffsetRegNum) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 613 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 614 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 615 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 616 | bool isMemThumbRR() const { |
| 617 | // Thumb reg+reg addressing is simple. Just two registers, a base and |
| 618 | // an offset. No shifts, negations or any other complicating factors. |
| 619 | if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative || |
| 620 | Mem.ShiftType != ARM_AM::no_shift) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 621 | return false; |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 622 | return isARMLowRegister(Mem.BaseRegNum) && |
| 623 | (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum)); |
| 624 | } |
| 625 | bool isMemThumbRIs4() const { |
| 626 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 627 | !isARMLowRegister(Mem.BaseRegNum)) |
| 628 | return false; |
| 629 | // Immediate offset, multiple of 4 in range [0, 124]. |
| 630 | if (!Mem.OffsetImm) return true; |
| 631 | int64_t Val = Mem.OffsetImm->getValue(); |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 632 | return Val >= 0 && Val <= 124 && (Val % 4) == 0; |
| 633 | } |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 634 | bool isMemThumbRIs2() const { |
| 635 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 636 | !isARMLowRegister(Mem.BaseRegNum)) |
| 637 | return false; |
| 638 | // Immediate offset, multiple of 4 in range [0, 62]. |
| 639 | if (!Mem.OffsetImm) return true; |
| 640 | int64_t Val = Mem.OffsetImm->getValue(); |
| 641 | return Val >= 0 && Val <= 62 && (Val % 2) == 0; |
| 642 | } |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 643 | bool isMemThumbRIs1() const { |
| 644 | if (Kind != Memory || Mem.OffsetRegNum != 0 || |
| 645 | !isARMLowRegister(Mem.BaseRegNum)) |
| 646 | return false; |
| 647 | // Immediate offset in range [0, 31]. |
| 648 | if (!Mem.OffsetImm) return true; |
| 649 | int64_t Val = Mem.OffsetImm->getValue(); |
| 650 | return Val >= 0 && Val <= 31; |
| 651 | } |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 652 | bool isMemThumbSPI() const { |
| 653 | if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP) |
| 654 | return false; |
| 655 | // Immediate offset, multiple of 4 in range [0, 1020]. |
| 656 | if (!Mem.OffsetImm) return true; |
| 657 | int64_t Val = Mem.OffsetImm->getValue(); |
| 658 | return Val >= 0 && Val <= 1020 && (Val % 4) == 0; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 659 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 660 | bool isMemImm8Offset() const { |
| 661 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 662 | return false; |
| 663 | // Immediate offset in range [-255, 255]. |
| 664 | if (!Mem.OffsetImm) return true; |
| 665 | int64_t Val = Mem.OffsetImm->getValue(); |
| 666 | return Val > -256 && Val < 256; |
| 667 | } |
| 668 | bool isMemImm12Offset() const { |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 669 | // If we have an immediate that's not a constant, treat it as a label |
| 670 | // reference needing a fixup. If it is a constant, it's something else |
| 671 | // and we reject it. |
| 672 | if (Kind == Immediate && !isa<MCConstantExpr>(getImm())) |
| 673 | return true; |
| 674 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 675 | if (Kind != Memory || Mem.OffsetRegNum != 0) |
| 676 | return false; |
| 677 | // Immediate offset in range [-4095, 4095]. |
| 678 | if (!Mem.OffsetImm) return true; |
| 679 | int64_t Val = Mem.OffsetImm->getValue(); |
| 680 | return Val > -4096 && Val < 4096; |
| 681 | } |
| 682 | bool isPostIdxImm8() const { |
| 683 | if (Kind != Immediate) |
| 684 | return false; |
| 685 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 686 | if (!CE) return false; |
| 687 | int64_t Val = CE->getValue(); |
| 688 | return Val > -256 && Val < 256; |
| 689 | } |
| 690 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 691 | bool isMSRMask() const { return Kind == MSRMask; } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 692 | bool isProcIFlags() const { return Kind == ProcIFlags; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 693 | |
| 694 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 695 | // Add as immediates when possible. Null MCExpr = 0. |
| 696 | if (Expr == 0) |
| 697 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 698 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 699 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 700 | else |
| 701 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 702 | } |
| 703 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 704 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 705 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 706 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 707 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 708 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 709 | } |
| 710 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 711 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 712 | assert(N == 1 && "Invalid number of operands!"); |
| 713 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 714 | } |
| 715 | |
| 716 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 717 | assert(N == 1 && "Invalid number of operands!"); |
| 718 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 719 | } |
| 720 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 721 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 722 | assert(N == 1 && "Invalid number of operands!"); |
| 723 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 724 | } |
| 725 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 726 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 727 | assert(N == 1 && "Invalid number of operands!"); |
| 728 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 729 | } |
| 730 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 731 | void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const { |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 732 | assert(N == 3 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 733 | assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!"); |
| 734 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg)); |
| 735 | Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg)); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 736 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 737 | ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm))); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 738 | } |
| 739 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 740 | void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 741 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 742 | assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!"); |
| 743 | Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg)); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 744 | Inst.addOperand(MCOperand::CreateImm( |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 745 | ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm))); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 746 | } |
| 747 | |
| 748 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 749 | void addShifterImmOperands(MCInst &Inst, unsigned N) const { |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 750 | assert(N == 1 && "Invalid number of operands!"); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 751 | Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) | |
| 752 | ShifterImm.Imm)); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 753 | } |
| 754 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 755 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 756 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 757 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 758 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 759 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 760 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 761 | } |
| 762 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 763 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 764 | addRegListOperands(Inst, N); |
| 765 | } |
| 766 | |
| 767 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 768 | addRegListOperands(Inst, N); |
| 769 | } |
| 770 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 771 | void addRotImmOperands(MCInst &Inst, unsigned N) const { |
| 772 | assert(N == 1 && "Invalid number of operands!"); |
| 773 | // Encoded as val>>3. The printer handles display as 8, 16, 24. |
| 774 | Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3)); |
| 775 | } |
| 776 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 777 | void addBitfieldOperands(MCInst &Inst, unsigned N) const { |
| 778 | assert(N == 1 && "Invalid number of operands!"); |
| 779 | // Munge the lsb/width into a bitfield mask. |
| 780 | unsigned lsb = Bitfield.LSB; |
| 781 | unsigned width = Bitfield.Width; |
| 782 | // Make a 32-bit mask w/ the referenced bits clear and all other bits set. |
| 783 | uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >> |
| 784 | (32 - (lsb + width))); |
| 785 | Inst.addOperand(MCOperand::CreateImm(Mask)); |
| 786 | } |
| 787 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 788 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 789 | assert(N == 1 && "Invalid number of operands!"); |
| 790 | addExpr(Inst, getImm()); |
| 791 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 792 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 793 | void addImm0_255Operands(MCInst &Inst, unsigned N) const { |
| 794 | assert(N == 1 && "Invalid number of operands!"); |
| 795 | addExpr(Inst, getImm()); |
| 796 | } |
| 797 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 798 | void addImm0_7Operands(MCInst &Inst, unsigned N) const { |
| 799 | assert(N == 1 && "Invalid number of operands!"); |
| 800 | addExpr(Inst, getImm()); |
| 801 | } |
| 802 | |
| 803 | void addImm0_15Operands(MCInst &Inst, unsigned N) const { |
| 804 | assert(N == 1 && "Invalid number of operands!"); |
| 805 | addExpr(Inst, getImm()); |
| 806 | } |
| 807 | |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 808 | void addImm0_31Operands(MCInst &Inst, unsigned N) const { |
| 809 | assert(N == 1 && "Invalid number of operands!"); |
| 810 | addExpr(Inst, getImm()); |
| 811 | } |
| 812 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 813 | void addImm1_16Operands(MCInst &Inst, unsigned N) const { |
| 814 | assert(N == 1 && "Invalid number of operands!"); |
| 815 | // The constant encodes as the immediate-1, and we store in the instruction |
| 816 | // the bits as encoded, so subtract off one here. |
| 817 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 818 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 819 | } |
| 820 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 821 | void addImm1_32Operands(MCInst &Inst, unsigned N) const { |
| 822 | assert(N == 1 && "Invalid number of operands!"); |
| 823 | // The constant encodes as the immediate-1, and we store in the instruction |
| 824 | // the bits as encoded, so subtract off one here. |
| 825 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 826 | Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1)); |
| 827 | } |
| 828 | |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 829 | void addImm0_65535Operands(MCInst &Inst, unsigned N) const { |
| 830 | assert(N == 1 && "Invalid number of operands!"); |
| 831 | addExpr(Inst, getImm()); |
| 832 | } |
| 833 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 834 | void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const { |
| 835 | assert(N == 1 && "Invalid number of operands!"); |
| 836 | addExpr(Inst, getImm()); |
| 837 | } |
| 838 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 839 | void addImm24bitOperands(MCInst &Inst, unsigned N) const { |
| 840 | assert(N == 1 && "Invalid number of operands!"); |
| 841 | addExpr(Inst, getImm()); |
| 842 | } |
| 843 | |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 844 | void addImmThumbSROperands(MCInst &Inst, unsigned N) const { |
| 845 | assert(N == 1 && "Invalid number of operands!"); |
| 846 | // The constant encodes as the immediate, except for 32, which encodes as |
| 847 | // zero. |
| 848 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 849 | unsigned Imm = CE->getValue(); |
| 850 | Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm))); |
| 851 | } |
| 852 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 853 | void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const { |
| 854 | assert(N == 1 && "Invalid number of operands!"); |
| 855 | addExpr(Inst, getImm()); |
| 856 | } |
| 857 | |
| 858 | void addPKHASRImmOperands(MCInst &Inst, unsigned N) const { |
| 859 | assert(N == 1 && "Invalid number of operands!"); |
| 860 | // An ASR value of 32 encodes as 0, so that's how we want to add it to |
| 861 | // the instruction as well. |
| 862 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 863 | int Val = CE->getValue(); |
| 864 | Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val)); |
| 865 | } |
| 866 | |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 867 | void addARMSOImmOperands(MCInst &Inst, unsigned N) const { |
| 868 | assert(N == 1 && "Invalid number of operands!"); |
| 869 | addExpr(Inst, getImm()); |
| 870 | } |
| 871 | |
Jim Grosbach | 6b8f1e3 | 2011-06-27 23:54:06 +0000 | [diff] [blame] | 872 | void addT2SOImmOperands(MCInst &Inst, unsigned N) const { |
| 873 | assert(N == 1 && "Invalid number of operands!"); |
| 874 | addExpr(Inst, getImm()); |
| 875 | } |
| 876 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 877 | void addSetEndImmOperands(MCInst &Inst, unsigned N) const { |
| 878 | assert(N == 1 && "Invalid number of operands!"); |
| 879 | addExpr(Inst, getImm()); |
| 880 | } |
| 881 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 882 | void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { |
| 883 | assert(N == 1 && "Invalid number of operands!"); |
| 884 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); |
| 885 | } |
| 886 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 887 | void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const { |
| 888 | assert(N == 1 && "Invalid number of operands!"); |
| 889 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 890 | } |
| 891 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 892 | void addAddrMode2Operands(MCInst &Inst, unsigned N) const { |
| 893 | assert(N == 3 && "Invalid number of operands!"); |
| 894 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 895 | if (!Mem.OffsetRegNum) { |
| 896 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 897 | // Special case for #-0 |
| 898 | if (Val == INT32_MIN) Val = 0; |
| 899 | if (Val < 0) Val = -Val; |
| 900 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 901 | } else { |
| 902 | // For register offset, we encode the shift type and negation flag |
| 903 | // here. |
| 904 | Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | dd32ba3 | 2011-08-11 22:05:09 +0000 | [diff] [blame] | 905 | Mem.ShiftImm, Mem.ShiftType); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 906 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 907 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 908 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 909 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 910 | } |
| 911 | |
Jim Grosbach | 039c2e1 | 2011-08-04 23:01:30 +0000 | [diff] [blame] | 912 | void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const { |
| 913 | assert(N == 2 && "Invalid number of operands!"); |
| 914 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 915 | assert(CE && "non-constant AM2OffsetImm operand!"); |
| 916 | int32_t Val = CE->getValue(); |
| 917 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 918 | // Special case for #-0 |
| 919 | if (Val == INT32_MIN) Val = 0; |
| 920 | if (Val < 0) Val = -Val; |
| 921 | Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); |
| 922 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 923 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 924 | } |
| 925 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 926 | void addAddrMode3Operands(MCInst &Inst, unsigned N) const { |
| 927 | assert(N == 3 && "Invalid number of operands!"); |
| 928 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 929 | if (!Mem.OffsetRegNum) { |
| 930 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 931 | // Special case for #-0 |
| 932 | if (Val == INT32_MIN) Val = 0; |
| 933 | if (Val < 0) Val = -Val; |
| 934 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
| 935 | } else { |
| 936 | // For register offset, we encode the shift type and negation flag |
| 937 | // here. |
| 938 | Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0); |
| 939 | } |
| 940 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 941 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 942 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 943 | } |
| 944 | |
| 945 | void addAM3OffsetOperands(MCInst &Inst, unsigned N) const { |
| 946 | assert(N == 2 && "Invalid number of operands!"); |
| 947 | if (Kind == PostIndexRegister) { |
| 948 | int32_t Val = |
| 949 | ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0); |
| 950 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 951 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 952 | return; |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 953 | } |
| 954 | |
| 955 | // Constant offset. |
| 956 | const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm()); |
| 957 | int32_t Val = CE->getValue(); |
| 958 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 959 | // Special case for #-0 |
| 960 | if (Val == INT32_MIN) Val = 0; |
| 961 | if (Val < 0) Val = -Val; |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 962 | Val = ARM_AM::getAM3Opc(AddSub, Val); |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 963 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 964 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 965 | } |
| 966 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 967 | void addAddrMode5Operands(MCInst &Inst, unsigned N) const { |
| 968 | assert(N == 2 && "Invalid number of operands!"); |
| 969 | // The lower two bits are always zero and as such are not encoded. |
| 970 | int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0; |
| 971 | ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; |
| 972 | // Special case for #-0 |
| 973 | if (Val == INT32_MIN) Val = 0; |
| 974 | if (Val < 0) Val = -Val; |
| 975 | Val = ARM_AM::getAM5Opc(AddSub, Val); |
| 976 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 977 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 978 | } |
| 979 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 980 | void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const { |
| 981 | assert(N == 2 && "Invalid number of operands!"); |
| 982 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 983 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 984 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 985 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 986 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 987 | void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const { |
| 988 | assert(N == 2 && "Invalid number of operands!"); |
Jim Grosbach | 09176e1 | 2011-08-08 20:59:31 +0000 | [diff] [blame] | 989 | // If this is an immediate, it's a label reference. |
| 990 | if (Kind == Immediate) { |
| 991 | addExpr(Inst, getImm()); |
| 992 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 993 | return; |
| 994 | } |
| 995 | |
| 996 | // Otherwise, it's a normal memory reg+offset. |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 997 | int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0; |
| 998 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 999 | Inst.addOperand(MCOperand::CreateImm(Val)); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1000 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1001 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1002 | void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const { |
| 1003 | assert(N == 3 && "Invalid number of operands!"); |
| 1004 | unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1005 | Mem.ShiftImm, Mem.ShiftType); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1006 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1007 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1008 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1009 | } |
| 1010 | |
| 1011 | void addMemThumbRROperands(MCInst &Inst, unsigned N) const { |
| 1012 | assert(N == 2 && "Invalid number of operands!"); |
| 1013 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1014 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 1015 | } |
| 1016 | |
Jim Grosbach | 60f91a3 | 2011-08-19 17:55:24 +0000 | [diff] [blame] | 1017 | void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const { |
| 1018 | assert(N == 2 && "Invalid number of operands!"); |
| 1019 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1020 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1021 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1022 | } |
| 1023 | |
Jim Grosbach | 3846630 | 2011-08-19 18:55:51 +0000 | [diff] [blame] | 1024 | void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const { |
| 1025 | assert(N == 2 && "Invalid number of operands!"); |
| 1026 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0; |
| 1027 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1028 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1029 | } |
| 1030 | |
Jim Grosbach | 48ff5ff | 2011-08-19 18:49:59 +0000 | [diff] [blame] | 1031 | void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const { |
| 1032 | assert(N == 2 && "Invalid number of operands!"); |
| 1033 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0; |
| 1034 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1035 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1036 | } |
| 1037 | |
Jim Grosbach | ecd8589 | 2011-08-19 18:13:48 +0000 | [diff] [blame] | 1038 | void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const { |
| 1039 | assert(N == 2 && "Invalid number of operands!"); |
| 1040 | int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0; |
| 1041 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 1042 | Inst.addOperand(MCOperand::CreateImm(Val)); |
| 1043 | } |
| 1044 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1045 | void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const { |
| 1046 | assert(N == 1 && "Invalid number of operands!"); |
| 1047 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()); |
| 1048 | assert(CE && "non-constant post-idx-imm8 operand!"); |
| 1049 | int Imm = CE->getValue(); |
| 1050 | bool isAdd = Imm >= 0; |
| 1051 | Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8; |
| 1052 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
| 1053 | } |
| 1054 | |
| 1055 | void addPostIdxRegOperands(MCInst &Inst, unsigned N) const { |
| 1056 | assert(N == 2 && "Invalid number of operands!"); |
| 1057 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1058 | Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd)); |
| 1059 | } |
| 1060 | |
| 1061 | void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const { |
| 1062 | assert(N == 2 && "Invalid number of operands!"); |
| 1063 | Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum)); |
| 1064 | // The sign, shift type, and shift amount are encoded in a single operand |
| 1065 | // using the AM2 encoding helpers. |
| 1066 | ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub; |
| 1067 | unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm, |
| 1068 | PostIdxReg.ShiftTy); |
| 1069 | Inst.addOperand(MCOperand::CreateImm(Imm)); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1070 | } |
| 1071 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1072 | void addMSRMaskOperands(MCInst &Inst, unsigned N) const { |
| 1073 | assert(N == 1 && "Invalid number of operands!"); |
| 1074 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); |
| 1075 | } |
| 1076 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1077 | void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { |
| 1078 | assert(N == 1 && "Invalid number of operands!"); |
| 1079 | Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); |
| 1080 | } |
| 1081 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1082 | virtual void print(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 1083 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1084 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 1085 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1086 | Op->CC.Val = CC; |
| 1087 | Op->StartLoc = S; |
| 1088 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1089 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1090 | } |
| 1091 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1092 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 1093 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 1094 | Op->Cop.Val = CopVal; |
| 1095 | Op->StartLoc = S; |
| 1096 | Op->EndLoc = S; |
| 1097 | return Op; |
| 1098 | } |
| 1099 | |
| 1100 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 1101 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 1102 | Op->Cop.Val = CopVal; |
| 1103 | Op->StartLoc = S; |
| 1104 | Op->EndLoc = S; |
| 1105 | return Op; |
| 1106 | } |
| 1107 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1108 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 1109 | ARMOperand *Op = new ARMOperand(CCOut); |
| 1110 | Op->Reg.RegNum = RegNum; |
| 1111 | Op->StartLoc = S; |
| 1112 | Op->EndLoc = S; |
| 1113 | return Op; |
| 1114 | } |
| 1115 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1116 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 1117 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1118 | Op->Tok.Data = Str.data(); |
| 1119 | Op->Tok.Length = Str.size(); |
| 1120 | Op->StartLoc = S; |
| 1121 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1122 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1123 | } |
| 1124 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1125 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1126 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1127 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1128 | Op->StartLoc = S; |
| 1129 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1130 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1131 | } |
| 1132 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1133 | static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, |
| 1134 | unsigned SrcReg, |
| 1135 | unsigned ShiftReg, |
| 1136 | unsigned ShiftImm, |
| 1137 | SMLoc S, SMLoc E) { |
| 1138 | ARMOperand *Op = new ARMOperand(ShiftedRegister); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1139 | Op->RegShiftedReg.ShiftTy = ShTy; |
| 1140 | Op->RegShiftedReg.SrcReg = SrcReg; |
| 1141 | Op->RegShiftedReg.ShiftReg = ShiftReg; |
| 1142 | Op->RegShiftedReg.ShiftImm = ShiftImm; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1143 | Op->StartLoc = S; |
| 1144 | Op->EndLoc = E; |
| 1145 | return Op; |
| 1146 | } |
| 1147 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1148 | static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, |
| 1149 | unsigned SrcReg, |
| 1150 | unsigned ShiftImm, |
| 1151 | SMLoc S, SMLoc E) { |
| 1152 | ARMOperand *Op = new ARMOperand(ShiftedImmediate); |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1153 | Op->RegShiftedImm.ShiftTy = ShTy; |
| 1154 | Op->RegShiftedImm.SrcReg = SrcReg; |
| 1155 | Op->RegShiftedImm.ShiftImm = ShiftImm; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1156 | Op->StartLoc = S; |
| 1157 | Op->EndLoc = E; |
| 1158 | return Op; |
| 1159 | } |
| 1160 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1161 | static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1162 | SMLoc S, SMLoc E) { |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1163 | ARMOperand *Op = new ARMOperand(ShifterImmediate); |
| 1164 | Op->ShifterImm.isASR = isASR; |
| 1165 | Op->ShifterImm.Imm = Imm; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1166 | Op->StartLoc = S; |
| 1167 | Op->EndLoc = E; |
| 1168 | return Op; |
| 1169 | } |
| 1170 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1171 | static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) { |
| 1172 | ARMOperand *Op = new ARMOperand(RotateImmediate); |
| 1173 | Op->RotImm.Imm = Imm; |
| 1174 | Op->StartLoc = S; |
| 1175 | Op->EndLoc = E; |
| 1176 | return Op; |
| 1177 | } |
| 1178 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1179 | static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width, |
| 1180 | SMLoc S, SMLoc E) { |
| 1181 | ARMOperand *Op = new ARMOperand(BitfieldDescriptor); |
| 1182 | Op->Bitfield.LSB = LSB; |
| 1183 | Op->Bitfield.Width = Width; |
| 1184 | Op->StartLoc = S; |
| 1185 | Op->EndLoc = E; |
| 1186 | return Op; |
| 1187 | } |
| 1188 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1189 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1190 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1191 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1192 | KindTy Kind = RegisterList; |
| 1193 | |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1194 | if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID]. |
| 1195 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1196 | Kind = DPRRegisterList; |
Evan Cheng | 275944a | 2011-07-25 21:32:49 +0000 | [diff] [blame] | 1197 | else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID]. |
| 1198 | contains(Regs.front().first)) |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1199 | Kind = SPRRegisterList; |
| 1200 | |
| 1201 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1202 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1203 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 1204 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 1205 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 1206 | Op->StartLoc = StartLoc; |
| 1207 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1208 | return Op; |
| 1209 | } |
| 1210 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1211 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 1212 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1213 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1214 | Op->StartLoc = S; |
| 1215 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1216 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 1217 | } |
| 1218 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1219 | static ARMOperand *CreateMem(unsigned BaseRegNum, |
| 1220 | const MCConstantExpr *OffsetImm, |
| 1221 | unsigned OffsetRegNum, |
| 1222 | ARM_AM::ShiftOpc ShiftType, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1223 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1224 | bool isNegative, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1225 | SMLoc S, SMLoc E) { |
| 1226 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1227 | Op->Mem.BaseRegNum = BaseRegNum; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1228 | Op->Mem.OffsetImm = OffsetImm; |
| 1229 | Op->Mem.OffsetRegNum = OffsetRegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1230 | Op->Mem.ShiftType = ShiftType; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 1231 | Op->Mem.ShiftImm = ShiftImm; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1232 | Op->Mem.isNegative = isNegative; |
| 1233 | Op->StartLoc = S; |
| 1234 | Op->EndLoc = E; |
| 1235 | return Op; |
| 1236 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1237 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1238 | static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd, |
| 1239 | ARM_AM::ShiftOpc ShiftTy, |
| 1240 | unsigned ShiftImm, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1241 | SMLoc S, SMLoc E) { |
| 1242 | ARMOperand *Op = new ARMOperand(PostIndexRegister); |
| 1243 | Op->PostIdxReg.RegNum = RegNum; |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1244 | Op->PostIdxReg.isAdd = isAdd; |
| 1245 | Op->PostIdxReg.ShiftTy = ShiftTy; |
| 1246 | Op->PostIdxReg.ShiftImm = ShiftImm; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1247 | Op->StartLoc = S; |
| 1248 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1249 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1250 | } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1251 | |
| 1252 | static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { |
| 1253 | ARMOperand *Op = new ARMOperand(MemBarrierOpt); |
| 1254 | Op->MBOpt.Val = Opt; |
| 1255 | Op->StartLoc = S; |
| 1256 | Op->EndLoc = S; |
| 1257 | return Op; |
| 1258 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1259 | |
| 1260 | static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { |
| 1261 | ARMOperand *Op = new ARMOperand(ProcIFlags); |
| 1262 | Op->IFlags.Val = IFlags; |
| 1263 | Op->StartLoc = S; |
| 1264 | Op->EndLoc = S; |
| 1265 | return Op; |
| 1266 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1267 | |
| 1268 | static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { |
| 1269 | ARMOperand *Op = new ARMOperand(MSRMask); |
| 1270 | Op->MMask.Val = MMask; |
| 1271 | Op->StartLoc = S; |
| 1272 | Op->EndLoc = S; |
| 1273 | return Op; |
| 1274 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1275 | }; |
| 1276 | |
| 1277 | } // end anonymous namespace. |
| 1278 | |
Jim Grosbach | b7f689b | 2011-07-13 15:34:57 +0000 | [diff] [blame] | 1279 | void ARMOperand::print(raw_ostream &OS) const { |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1280 | switch (Kind) { |
| 1281 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 1282 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1283 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 1284 | case CCOut: |
| 1285 | OS << "<ccout " << getReg() << ">"; |
| 1286 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1287 | case CoprocNum: |
| 1288 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 1289 | break; |
| 1290 | case CoprocReg: |
| 1291 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 1292 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1293 | case MSRMask: |
| 1294 | OS << "<mask: " << getMSRMask() << ">"; |
| 1295 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1296 | case Immediate: |
| 1297 | getImm()->print(OS); |
| 1298 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1299 | case MemBarrierOpt: |
| 1300 | OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">"; |
| 1301 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1302 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1303 | OS << "<memory " |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1304 | << " base:" << Mem.BaseRegNum; |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 1305 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1306 | break; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1307 | case PostIndexRegister: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 1308 | OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-") |
| 1309 | << PostIdxReg.RegNum; |
| 1310 | if (PostIdxReg.ShiftTy != ARM_AM::no_shift) |
| 1311 | OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " " |
| 1312 | << PostIdxReg.ShiftImm; |
| 1313 | OS << ">"; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1314 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1315 | case ProcIFlags: { |
| 1316 | OS << "<ARM_PROC::"; |
| 1317 | unsigned IFlags = getProcIFlags(); |
| 1318 | for (int i=2; i >= 0; --i) |
| 1319 | if (IFlags & (1 << i)) |
| 1320 | OS << ARM_PROC::IFlagsToString(1 << i); |
| 1321 | OS << ">"; |
| 1322 | break; |
| 1323 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1324 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1325 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1326 | break; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1327 | case ShifterImmediate: |
| 1328 | OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl") |
| 1329 | << " #" << ShifterImm.Imm << ">"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1330 | break; |
| 1331 | case ShiftedRegister: |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1332 | OS << "<so_reg_reg " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1333 | << RegShiftedReg.SrcReg |
| 1334 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm)) |
| 1335 | << ", " << RegShiftedReg.ShiftReg << ", " |
| 1336 | << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm) |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1337 | << ">"; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1338 | break; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1339 | case ShiftedImmediate: |
| 1340 | OS << "<so_reg_imm " |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1341 | << RegShiftedImm.SrcReg |
| 1342 | << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm)) |
| 1343 | << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm) |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1344 | << ">"; |
| 1345 | break; |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1346 | case RotateImmediate: |
| 1347 | OS << "<ror " << " #" << (RotImm.Imm * 8) << ">"; |
| 1348 | break; |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 1349 | case BitfieldDescriptor: |
| 1350 | OS << "<bitfield " << "lsb: " << Bitfield.LSB |
| 1351 | << ", width: " << Bitfield.Width << ">"; |
| 1352 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 1353 | case RegisterList: |
| 1354 | case DPRRegisterList: |
| 1355 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1356 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1357 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1358 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 1359 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1360 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 1361 | OS << *I; |
| 1362 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 1363 | } |
| 1364 | |
| 1365 | OS << ">"; |
| 1366 | break; |
| 1367 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 1368 | case Token: |
| 1369 | OS << "'" << getToken() << "'"; |
| 1370 | break; |
| 1371 | } |
| 1372 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1373 | |
| 1374 | /// @name Auto-generated Match Functions |
| 1375 | /// { |
| 1376 | |
| 1377 | static unsigned MatchRegisterName(StringRef Name); |
| 1378 | |
| 1379 | /// } |
| 1380 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1381 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 1382 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1383 | RegNo = tryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 1384 | |
| 1385 | return (RegNo == (unsigned)-1); |
| 1386 | } |
| 1387 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1388 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1389 | /// and if it is a register name the token is eaten and the register number is |
| 1390 | /// returned. Otherwise return -1. |
| 1391 | /// |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1392 | int ARMAsmParser::tryParseRegister() { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1393 | const AsmToken &Tok = Parser.getTok(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1394 | if (Tok.isNot(AsmToken::Identifier)) return -1; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1395 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1396 | // FIXME: Validate register for the current architecture; we have to do |
| 1397 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 1398 | std::string upperCase = Tok.getString().str(); |
| 1399 | std::string lowerCase = LowercaseString(upperCase); |
| 1400 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 1401 | if (!RegNum) { |
| 1402 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 1403 | .Case("r13", ARM::SP) |
| 1404 | .Case("r14", ARM::LR) |
| 1405 | .Case("r15", ARM::PC) |
| 1406 | .Case("ip", ARM::R12) |
| 1407 | .Default(0); |
| 1408 | } |
| 1409 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 1410 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1411 | Parser.Lex(); // Eat identifier token. |
| 1412 | return RegNum; |
| 1413 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1414 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1415 | // Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0. |
| 1416 | // If a recoverable error occurs, return 1. If an irrecoverable error |
| 1417 | // occurs, return -1. An irrecoverable error is one where tokens have been |
| 1418 | // consumed in the process of trying to parse the shifter (i.e., when it is |
| 1419 | // indeed a shifter operand, but malformed). |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 1420 | int ARMAsmParser::tryParseShiftRegister( |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1421 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1422 | SMLoc S = Parser.getTok().getLoc(); |
| 1423 | const AsmToken &Tok = Parser.getTok(); |
| 1424 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1425 | |
| 1426 | std::string upperCase = Tok.getString().str(); |
| 1427 | std::string lowerCase = LowercaseString(upperCase); |
| 1428 | ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) |
| 1429 | .Case("lsl", ARM_AM::lsl) |
| 1430 | .Case("lsr", ARM_AM::lsr) |
| 1431 | .Case("asr", ARM_AM::asr) |
| 1432 | .Case("ror", ARM_AM::ror) |
| 1433 | .Case("rrx", ARM_AM::rrx) |
| 1434 | .Default(ARM_AM::no_shift); |
| 1435 | |
| 1436 | if (ShiftTy == ARM_AM::no_shift) |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1437 | return 1; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1438 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1439 | Parser.Lex(); // Eat the operator. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1440 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1441 | // The source register for the shift has already been added to the |
| 1442 | // operand list, so we need to pop it off and combine it into the shifted |
| 1443 | // register operand instead. |
Benjamin Kramer | eac0796 | 2011-07-14 18:41:22 +0000 | [diff] [blame] | 1444 | OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val()); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1445 | if (!PrevOp->isReg()) |
| 1446 | return Error(PrevOp->getStartLoc(), "shift must be of a register"); |
| 1447 | int SrcReg = PrevOp->getReg(); |
| 1448 | int64_t Imm = 0; |
| 1449 | int ShiftReg = 0; |
| 1450 | if (ShiftTy == ARM_AM::rrx) { |
| 1451 | // RRX Doesn't have an explicit shift amount. The encoder expects |
| 1452 | // the shift register to be the same as the source register. Seems odd, |
| 1453 | // but OK. |
| 1454 | ShiftReg = SrcReg; |
| 1455 | } else { |
| 1456 | // Figure out if this is shifted by a constant or a register (for non-RRX). |
| 1457 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 1458 | Parser.Lex(); // Eat hash. |
| 1459 | SMLoc ImmLoc = Parser.getTok().getLoc(); |
| 1460 | const MCExpr *ShiftExpr = 0; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1461 | if (getParser().ParseExpression(ShiftExpr)) { |
| 1462 | Error(ImmLoc, "invalid immediate shift value"); |
| 1463 | return -1; |
| 1464 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1465 | // The expression must be evaluatable as an immediate. |
| 1466 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1467 | if (!CE) { |
| 1468 | Error(ImmLoc, "invalid immediate shift value"); |
| 1469 | return -1; |
| 1470 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1471 | // Range check the immediate. |
| 1472 | // lsl, ror: 0 <= imm <= 31 |
| 1473 | // lsr, asr: 0 <= imm <= 32 |
| 1474 | Imm = CE->getValue(); |
| 1475 | if (Imm < 0 || |
| 1476 | ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) || |
| 1477 | ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) { |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1478 | Error(ImmLoc, "immediate shift value out of range"); |
| 1479 | return -1; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1480 | } |
| 1481 | } else if (Parser.getTok().is(AsmToken::Identifier)) { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1482 | ShiftReg = tryParseRegister(); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1483 | SMLoc L = Parser.getTok().getLoc(); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1484 | if (ShiftReg == -1) { |
| 1485 | Error (L, "expected immediate or register in shift operand"); |
| 1486 | return -1; |
| 1487 | } |
| 1488 | } else { |
| 1489 | Error (Parser.getTok().getLoc(), |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1490 | "expected immediate or register in shift operand"); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1491 | return -1; |
| 1492 | } |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 1493 | } |
| 1494 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1495 | if (ShiftReg && ShiftTy != ARM_AM::rrx) |
| 1496 | Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg, |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 1497 | ShiftReg, Imm, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1498 | S, Parser.getTok().getLoc())); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1499 | else |
| 1500 | Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm, |
| 1501 | S, Parser.getTok().getLoc())); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1502 | |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 1503 | return 0; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1504 | } |
| 1505 | |
| 1506 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1507 | /// Try to parse a register name. The token must be an Identifier when called. |
| 1508 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 1509 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1510 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1511 | /// TODO this is likely to change to allow different register types and or to |
| 1512 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1513 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1514 | tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1515 | SMLoc S = Parser.getTok().getLoc(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1516 | int RegNo = tryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1517 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1518 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1519 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1520 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1521 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1522 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 1523 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1524 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 1525 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1526 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 1527 | } |
| 1528 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1529 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1530 | } |
| 1531 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1532 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 1533 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 1534 | /// "c5", ... |
| 1535 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1536 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 1537 | // but efficient. |
| 1538 | switch (Name.size()) { |
| 1539 | default: break; |
| 1540 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1541 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1542 | return -1; |
| 1543 | switch (Name[1]) { |
| 1544 | default: return -1; |
| 1545 | case '0': return 0; |
| 1546 | case '1': return 1; |
| 1547 | case '2': return 2; |
| 1548 | case '3': return 3; |
| 1549 | case '4': return 4; |
| 1550 | case '5': return 5; |
| 1551 | case '6': return 6; |
| 1552 | case '7': return 7; |
| 1553 | case '8': return 8; |
| 1554 | case '9': return 9; |
| 1555 | } |
| 1556 | break; |
| 1557 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1558 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1559 | return -1; |
| 1560 | switch (Name[2]) { |
| 1561 | default: return -1; |
| 1562 | case '0': return 10; |
| 1563 | case '1': return 11; |
| 1564 | case '2': return 12; |
| 1565 | case '3': return 13; |
| 1566 | case '4': return 14; |
| 1567 | case '5': return 15; |
| 1568 | } |
| 1569 | break; |
| 1570 | } |
| 1571 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1572 | return -1; |
| 1573 | } |
| 1574 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1575 | /// parseCoprocNumOperand - Try to parse an coprocessor number operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1576 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1577 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1578 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1579 | parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1580 | SMLoc S = Parser.getTok().getLoc(); |
| 1581 | const AsmToken &Tok = Parser.getTok(); |
| 1582 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1583 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1584 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1585 | if (Num == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1586 | return MatchOperand_NoMatch; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1587 | |
| 1588 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1589 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1590 | return MatchOperand_Success; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1591 | } |
| 1592 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1593 | /// parseCoprocRegOperand - Try to parse an coprocessor register operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1594 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1595 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1596 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1597 | parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1598 | SMLoc S = Parser.getTok().getLoc(); |
| 1599 | const AsmToken &Tok = Parser.getTok(); |
| 1600 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1601 | |
| 1602 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 1603 | if (Reg == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1604 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1605 | |
| 1606 | Parser.Lex(); // Eat identifier token. |
| 1607 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1608 | return MatchOperand_Success; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1609 | } |
| 1610 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1611 | /// Parse a register list, return it if successful else return null. The first |
| 1612 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1613 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1614 | parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1615 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1616 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1617 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1618 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1619 | // Read the rest of the registers in the list. |
| 1620 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1621 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1622 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1623 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1624 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1625 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1626 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1627 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1628 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1629 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 1630 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1631 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1632 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1633 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1634 | int RegNum = tryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1635 | if (RegNum == -1) { |
| 1636 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1637 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1638 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1639 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1640 | if (IsRange) { |
| 1641 | int Reg = PrevRegNum; |
| 1642 | do { |
| 1643 | ++Reg; |
| 1644 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 1645 | } while (Reg != RegNum); |
| 1646 | } else { |
| 1647 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 1648 | } |
| 1649 | |
| 1650 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1651 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 1652 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1653 | |
| 1654 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1655 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1656 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 1657 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1658 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1659 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1660 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1661 | SMLoc E = RCurlyTok.getLoc(); |
| 1662 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1663 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1664 | // Verify the register list. |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1665 | bool EmittedWarning = false; |
Jim Grosbach | 11e03e7 | 2011-08-22 18:50:36 +0000 | [diff] [blame] | 1666 | unsigned HighRegNum = 0; |
| 1667 | BitVector RegMap(32); |
| 1668 | for (unsigned i = 0, e = Registers.size(); i != e; ++i) { |
| 1669 | const std::pair<unsigned, SMLoc> &RegInfo = Registers[i]; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1670 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1671 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1672 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1673 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1674 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1675 | } |
| 1676 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1677 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1678 | Warning(RegInfo.second, |
| 1679 | "register not in ascending order in register list"); |
| 1680 | |
Jim Grosbach | 11e03e7 | 2011-08-22 18:50:36 +0000 | [diff] [blame] | 1681 | RegMap.set(Reg); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1682 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1683 | } |
| 1684 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1685 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 1686 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1687 | } |
| 1688 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1689 | /// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1690 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1691 | parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1692 | SMLoc S = Parser.getTok().getLoc(); |
| 1693 | const AsmToken &Tok = Parser.getTok(); |
| 1694 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1695 | StringRef OptStr = Tok.getString(); |
| 1696 | |
| 1697 | unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size())) |
| 1698 | .Case("sy", ARM_MB::SY) |
| 1699 | .Case("st", ARM_MB::ST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1700 | .Case("sh", ARM_MB::ISH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1701 | .Case("ish", ARM_MB::ISH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1702 | .Case("shst", ARM_MB::ISHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1703 | .Case("ishst", ARM_MB::ISHST) |
| 1704 | .Case("nsh", ARM_MB::NSH) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1705 | .Case("un", ARM_MB::NSH) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1706 | .Case("nshst", ARM_MB::NSHST) |
Jim Grosbach | 032434d | 2011-07-13 23:40:38 +0000 | [diff] [blame] | 1707 | .Case("unst", ARM_MB::NSHST) |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1708 | .Case("osh", ARM_MB::OSH) |
| 1709 | .Case("oshst", ARM_MB::OSHST) |
| 1710 | .Default(~0U); |
| 1711 | |
| 1712 | if (Opt == ~0U) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1713 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1714 | |
| 1715 | Parser.Lex(); // Eat identifier token. |
| 1716 | Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1717 | return MatchOperand_Success; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1718 | } |
| 1719 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1720 | /// parseProcIFlagsOperand - Try to parse iflags from CPS instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1721 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1722 | parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1723 | SMLoc S = Parser.getTok().getLoc(); |
| 1724 | const AsmToken &Tok = Parser.getTok(); |
| 1725 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1726 | StringRef IFlagsStr = Tok.getString(); |
| 1727 | |
| 1728 | unsigned IFlags = 0; |
| 1729 | for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { |
| 1730 | unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) |
| 1731 | .Case("a", ARM_PROC::A) |
| 1732 | .Case("i", ARM_PROC::I) |
| 1733 | .Case("f", ARM_PROC::F) |
| 1734 | .Default(~0U); |
| 1735 | |
| 1736 | // If some specific iflag is already set, it means that some letter is |
| 1737 | // present more than once, this is not acceptable. |
| 1738 | if (Flag == ~0U || (IFlags & Flag)) |
| 1739 | return MatchOperand_NoMatch; |
| 1740 | |
| 1741 | IFlags |= Flag; |
| 1742 | } |
| 1743 | |
| 1744 | Parser.Lex(); // Eat identifier token. |
| 1745 | Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); |
| 1746 | return MatchOperand_Success; |
| 1747 | } |
| 1748 | |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1749 | /// parseMSRMaskOperand - Try to parse mask flags from MSR instruction. |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1750 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 1751 | parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1752 | SMLoc S = Parser.getTok().getLoc(); |
| 1753 | const AsmToken &Tok = Parser.getTok(); |
| 1754 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1755 | StringRef Mask = Tok.getString(); |
| 1756 | |
| 1757 | // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" |
| 1758 | size_t Start = 0, Next = Mask.find('_'); |
| 1759 | StringRef Flags = ""; |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1760 | std::string SpecReg = LowercaseString(Mask.slice(Start, Next)); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1761 | if (Next != StringRef::npos) |
| 1762 | Flags = Mask.slice(Next+1, Mask.size()); |
| 1763 | |
| 1764 | // FlagsVal contains the complete mask: |
| 1765 | // 3-0: Mask |
| 1766 | // 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1767 | unsigned FlagsVal = 0; |
| 1768 | |
| 1769 | if (SpecReg == "apsr") { |
| 1770 | FlagsVal = StringSwitch<unsigned>(Flags) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 1771 | .Case("nzcvq", 0x8) // same as CPSR_f |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1772 | .Case("g", 0x4) // same as CPSR_s |
| 1773 | .Case("nzcvqg", 0xc) // same as CPSR_fs |
| 1774 | .Default(~0U); |
| 1775 | |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1776 | if (FlagsVal == ~0U) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1777 | if (!Flags.empty()) |
| 1778 | return MatchOperand_NoMatch; |
| 1779 | else |
| 1780 | FlagsVal = 0; // No flag |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1781 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1782 | } else if (SpecReg == "cpsr" || SpecReg == "spsr") { |
Bruno Cardoso Lopes | 56926a3 | 2011-05-25 00:35:03 +0000 | [diff] [blame] | 1783 | if (Flags == "all") // cpsr_all is an alias for cpsr_fc |
| 1784 | Flags = "fc"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1785 | for (int i = 0, e = Flags.size(); i != e; ++i) { |
| 1786 | unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) |
| 1787 | .Case("c", 1) |
| 1788 | .Case("x", 2) |
| 1789 | .Case("s", 4) |
| 1790 | .Case("f", 8) |
| 1791 | .Default(~0U); |
| 1792 | |
| 1793 | // If some specific flag is already set, it means that some letter is |
| 1794 | // present more than once, this is not acceptable. |
| 1795 | if (FlagsVal == ~0U || (FlagsVal & Flag)) |
| 1796 | return MatchOperand_NoMatch; |
| 1797 | FlagsVal |= Flag; |
| 1798 | } |
| 1799 | } else // No match for special register. |
| 1800 | return MatchOperand_NoMatch; |
| 1801 | |
| 1802 | // Special register without flags are equivalent to "fc" flags. |
| 1803 | if (!FlagsVal) |
| 1804 | FlagsVal = 0x9; |
| 1805 | |
| 1806 | // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1807 | if (SpecReg == "spsr") |
| 1808 | FlagsVal |= 16; |
| 1809 | |
| 1810 | Parser.Lex(); // Eat identifier token. |
| 1811 | Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); |
| 1812 | return MatchOperand_Success; |
| 1813 | } |
| 1814 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 1815 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1816 | parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op, |
| 1817 | int Low, int High) { |
| 1818 | const AsmToken &Tok = Parser.getTok(); |
| 1819 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1820 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1821 | return MatchOperand_ParseFail; |
| 1822 | } |
| 1823 | StringRef ShiftName = Tok.getString(); |
| 1824 | std::string LowerOp = LowercaseString(Op); |
| 1825 | std::string UpperOp = UppercaseString(Op); |
| 1826 | if (ShiftName != LowerOp && ShiftName != UpperOp) { |
| 1827 | Error(Parser.getTok().getLoc(), Op + " operand expected."); |
| 1828 | return MatchOperand_ParseFail; |
| 1829 | } |
| 1830 | Parser.Lex(); // Eat shift type token. |
| 1831 | |
| 1832 | // There must be a '#' and a shift amount. |
| 1833 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1834 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1835 | return MatchOperand_ParseFail; |
| 1836 | } |
| 1837 | Parser.Lex(); // Eat hash token. |
| 1838 | |
| 1839 | const MCExpr *ShiftAmount; |
| 1840 | SMLoc Loc = Parser.getTok().getLoc(); |
| 1841 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1842 | Error(Loc, "illegal expression"); |
| 1843 | return MatchOperand_ParseFail; |
| 1844 | } |
| 1845 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1846 | if (!CE) { |
| 1847 | Error(Loc, "constant expression expected"); |
| 1848 | return MatchOperand_ParseFail; |
| 1849 | } |
| 1850 | int Val = CE->getValue(); |
| 1851 | if (Val < Low || Val > High) { |
| 1852 | Error(Loc, "immediate value out of range"); |
| 1853 | return MatchOperand_ParseFail; |
| 1854 | } |
| 1855 | |
| 1856 | Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc())); |
| 1857 | |
| 1858 | return MatchOperand_Success; |
| 1859 | } |
| 1860 | |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 1861 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1862 | parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1863 | const AsmToken &Tok = Parser.getTok(); |
| 1864 | SMLoc S = Tok.getLoc(); |
| 1865 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1866 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1867 | return MatchOperand_ParseFail; |
| 1868 | } |
| 1869 | int Val = StringSwitch<int>(Tok.getString()) |
| 1870 | .Case("be", 1) |
| 1871 | .Case("le", 0) |
| 1872 | .Default(-1); |
| 1873 | Parser.Lex(); // Eat the token. |
| 1874 | |
| 1875 | if (Val == -1) { |
| 1876 | Error(Tok.getLoc(), "'be' or 'le' operand expected"); |
| 1877 | return MatchOperand_ParseFail; |
| 1878 | } |
| 1879 | Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val, |
| 1880 | getContext()), |
| 1881 | S, Parser.getTok().getLoc())); |
| 1882 | return MatchOperand_Success; |
| 1883 | } |
| 1884 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 1885 | /// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT |
| 1886 | /// instructions. Legal values are: |
| 1887 | /// lsl #n 'n' in [0,31] |
| 1888 | /// asr #n 'n' in [1,32] |
| 1889 | /// n == 32 encoded as n == 0. |
| 1890 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1891 | parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1892 | const AsmToken &Tok = Parser.getTok(); |
| 1893 | SMLoc S = Tok.getLoc(); |
| 1894 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1895 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 1896 | return MatchOperand_ParseFail; |
| 1897 | } |
| 1898 | StringRef ShiftName = Tok.getString(); |
| 1899 | bool isASR; |
| 1900 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 1901 | isASR = false; |
| 1902 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 1903 | isASR = true; |
| 1904 | else { |
| 1905 | Error(S, "shift operator 'asr' or 'lsl' expected"); |
| 1906 | return MatchOperand_ParseFail; |
| 1907 | } |
| 1908 | Parser.Lex(); // Eat the operator. |
| 1909 | |
| 1910 | // A '#' and a shift amount. |
| 1911 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1912 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1913 | return MatchOperand_ParseFail; |
| 1914 | } |
| 1915 | Parser.Lex(); // Eat hash token. |
| 1916 | |
| 1917 | const MCExpr *ShiftAmount; |
| 1918 | SMLoc E = Parser.getTok().getLoc(); |
| 1919 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1920 | Error(E, "malformed shift expression"); |
| 1921 | return MatchOperand_ParseFail; |
| 1922 | } |
| 1923 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1924 | if (!CE) { |
| 1925 | Error(E, "shift amount must be an immediate"); |
| 1926 | return MatchOperand_ParseFail; |
| 1927 | } |
| 1928 | |
| 1929 | int64_t Val = CE->getValue(); |
| 1930 | if (isASR) { |
| 1931 | // Shift amount must be in [1,32] |
| 1932 | if (Val < 1 || Val > 32) { |
| 1933 | Error(E, "'asr' shift amount must be in range [1,32]"); |
| 1934 | return MatchOperand_ParseFail; |
| 1935 | } |
| 1936 | // asr #32 encoded as asr #0. |
| 1937 | if (Val == 32) Val = 0; |
| 1938 | } else { |
| 1939 | // Shift amount must be in [1,32] |
| 1940 | if (Val < 0 || Val > 31) { |
| 1941 | Error(E, "'lsr' shift amount must be in range [0,31]"); |
| 1942 | return MatchOperand_ParseFail; |
| 1943 | } |
| 1944 | } |
| 1945 | |
| 1946 | E = Parser.getTok().getLoc(); |
| 1947 | Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E)); |
| 1948 | |
| 1949 | return MatchOperand_Success; |
| 1950 | } |
| 1951 | |
Jim Grosbach | 7e1547e | 2011-07-27 20:15:40 +0000 | [diff] [blame] | 1952 | /// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family |
| 1953 | /// of instructions. Legal values are: |
| 1954 | /// ror #n 'n' in {0, 8, 16, 24} |
| 1955 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1956 | parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1957 | const AsmToken &Tok = Parser.getTok(); |
| 1958 | SMLoc S = Tok.getLoc(); |
| 1959 | if (Tok.isNot(AsmToken::Identifier)) { |
| 1960 | Error(S, "rotate operator 'ror' expected"); |
| 1961 | return MatchOperand_ParseFail; |
| 1962 | } |
| 1963 | StringRef ShiftName = Tok.getString(); |
| 1964 | if (ShiftName != "ror" && ShiftName != "ROR") { |
| 1965 | Error(S, "rotate operator 'ror' expected"); |
| 1966 | return MatchOperand_ParseFail; |
| 1967 | } |
| 1968 | Parser.Lex(); // Eat the operator. |
| 1969 | |
| 1970 | // A '#' and a rotate amount. |
| 1971 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 1972 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 1973 | return MatchOperand_ParseFail; |
| 1974 | } |
| 1975 | Parser.Lex(); // Eat hash token. |
| 1976 | |
| 1977 | const MCExpr *ShiftAmount; |
| 1978 | SMLoc E = Parser.getTok().getLoc(); |
| 1979 | if (getParser().ParseExpression(ShiftAmount)) { |
| 1980 | Error(E, "malformed rotate expression"); |
| 1981 | return MatchOperand_ParseFail; |
| 1982 | } |
| 1983 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount); |
| 1984 | if (!CE) { |
| 1985 | Error(E, "rotate amount must be an immediate"); |
| 1986 | return MatchOperand_ParseFail; |
| 1987 | } |
| 1988 | |
| 1989 | int64_t Val = CE->getValue(); |
| 1990 | // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension) |
| 1991 | // normally, zero is represented in asm by omitting the rotate operand |
| 1992 | // entirely. |
| 1993 | if (Val != 8 && Val != 16 && Val != 24 && Val != 0) { |
| 1994 | Error(E, "'ror' rotate amount must be 8, 16, or 24"); |
| 1995 | return MatchOperand_ParseFail; |
| 1996 | } |
| 1997 | |
| 1998 | E = Parser.getTok().getLoc(); |
| 1999 | Operands.push_back(ARMOperand::CreateRotImm(Val, S, E)); |
| 2000 | |
| 2001 | return MatchOperand_Success; |
| 2002 | } |
| 2003 | |
Jim Grosbach | 293a2ee | 2011-07-28 21:34:26 +0000 | [diff] [blame] | 2004 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2005 | parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2006 | SMLoc S = Parser.getTok().getLoc(); |
| 2007 | // The bitfield descriptor is really two operands, the LSB and the width. |
| 2008 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2009 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2010 | return MatchOperand_ParseFail; |
| 2011 | } |
| 2012 | Parser.Lex(); // Eat hash token. |
| 2013 | |
| 2014 | const MCExpr *LSBExpr; |
| 2015 | SMLoc E = Parser.getTok().getLoc(); |
| 2016 | if (getParser().ParseExpression(LSBExpr)) { |
| 2017 | Error(E, "malformed immediate expression"); |
| 2018 | return MatchOperand_ParseFail; |
| 2019 | } |
| 2020 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr); |
| 2021 | if (!CE) { |
| 2022 | Error(E, "'lsb' operand must be an immediate"); |
| 2023 | return MatchOperand_ParseFail; |
| 2024 | } |
| 2025 | |
| 2026 | int64_t LSB = CE->getValue(); |
| 2027 | // The LSB must be in the range [0,31] |
| 2028 | if (LSB < 0 || LSB > 31) { |
| 2029 | Error(E, "'lsb' operand must be in the range [0,31]"); |
| 2030 | return MatchOperand_ParseFail; |
| 2031 | } |
| 2032 | E = Parser.getTok().getLoc(); |
| 2033 | |
| 2034 | // Expect another immediate operand. |
| 2035 | if (Parser.getTok().isNot(AsmToken::Comma)) { |
| 2036 | Error(Parser.getTok().getLoc(), "too few operands"); |
| 2037 | return MatchOperand_ParseFail; |
| 2038 | } |
| 2039 | Parser.Lex(); // Eat hash token. |
| 2040 | if (Parser.getTok().isNot(AsmToken::Hash)) { |
| 2041 | Error(Parser.getTok().getLoc(), "'#' expected"); |
| 2042 | return MatchOperand_ParseFail; |
| 2043 | } |
| 2044 | Parser.Lex(); // Eat hash token. |
| 2045 | |
| 2046 | const MCExpr *WidthExpr; |
| 2047 | if (getParser().ParseExpression(WidthExpr)) { |
| 2048 | Error(E, "malformed immediate expression"); |
| 2049 | return MatchOperand_ParseFail; |
| 2050 | } |
| 2051 | CE = dyn_cast<MCConstantExpr>(WidthExpr); |
| 2052 | if (!CE) { |
| 2053 | Error(E, "'width' operand must be an immediate"); |
| 2054 | return MatchOperand_ParseFail; |
| 2055 | } |
| 2056 | |
| 2057 | int64_t Width = CE->getValue(); |
| 2058 | // The LSB must be in the range [1,32-lsb] |
| 2059 | if (Width < 1 || Width > 32 - LSB) { |
| 2060 | Error(E, "'width' operand must be in the range [1,32-lsb]"); |
| 2061 | return MatchOperand_ParseFail; |
| 2062 | } |
| 2063 | E = Parser.getTok().getLoc(); |
| 2064 | |
| 2065 | Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E)); |
| 2066 | |
| 2067 | return MatchOperand_Success; |
| 2068 | } |
| 2069 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2070 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2071 | parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2072 | // Check for a post-index addressing register operand. Specifically: |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2073 | // postidx_reg := '+' register {, shift} |
| 2074 | // | '-' register {, shift} |
| 2075 | // | register {, shift} |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2076 | |
| 2077 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2078 | // in the case where there is no match, as other alternatives take other |
| 2079 | // parse methods. |
| 2080 | AsmToken Tok = Parser.getTok(); |
| 2081 | SMLoc S = Tok.getLoc(); |
| 2082 | bool haveEaten = false; |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2083 | bool isAdd = true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2084 | int Reg = -1; |
| 2085 | if (Tok.is(AsmToken::Plus)) { |
| 2086 | Parser.Lex(); // Eat the '+' token. |
| 2087 | haveEaten = true; |
| 2088 | } else if (Tok.is(AsmToken::Minus)) { |
| 2089 | Parser.Lex(); // Eat the '-' token. |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 2090 | isAdd = false; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2091 | haveEaten = true; |
| 2092 | } |
| 2093 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2094 | Reg = tryParseRegister(); |
| 2095 | if (Reg == -1) { |
| 2096 | if (!haveEaten) |
| 2097 | return MatchOperand_NoMatch; |
| 2098 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2099 | return MatchOperand_ParseFail; |
| 2100 | } |
| 2101 | SMLoc E = Parser.getTok().getLoc(); |
| 2102 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2103 | ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift; |
| 2104 | unsigned ShiftImm = 0; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2105 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2106 | Parser.Lex(); // Eat the ','. |
| 2107 | if (parseMemRegOffsetShift(ShiftTy, ShiftImm)) |
| 2108 | return MatchOperand_ParseFail; |
| 2109 | } |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2110 | |
| 2111 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy, |
| 2112 | ShiftImm, S, E)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2113 | |
| 2114 | return MatchOperand_Success; |
| 2115 | } |
| 2116 | |
Jim Grosbach | 251bf25 | 2011-08-10 21:56:18 +0000 | [diff] [blame] | 2117 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 2118 | parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2119 | // Check for a post-index addressing register operand. Specifically: |
| 2120 | // am3offset := '+' register |
| 2121 | // | '-' register |
| 2122 | // | register |
| 2123 | // | # imm |
| 2124 | // | # + imm |
| 2125 | // | # - imm |
| 2126 | |
| 2127 | // This method must return MatchOperand_NoMatch without consuming any tokens |
| 2128 | // in the case where there is no match, as other alternatives take other |
| 2129 | // parse methods. |
| 2130 | AsmToken Tok = Parser.getTok(); |
| 2131 | SMLoc S = Tok.getLoc(); |
| 2132 | |
| 2133 | // Do immediates first, as we always parse those if we have a '#'. |
| 2134 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2135 | Parser.Lex(); // Eat the '#'. |
| 2136 | // Explicitly look for a '-', as we need to encode negative zero |
| 2137 | // differently. |
| 2138 | bool isNegative = Parser.getTok().is(AsmToken::Minus); |
| 2139 | const MCExpr *Offset; |
| 2140 | if (getParser().ParseExpression(Offset)) |
| 2141 | return MatchOperand_ParseFail; |
| 2142 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2143 | if (!CE) { |
| 2144 | Error(S, "constant expression expected"); |
| 2145 | return MatchOperand_ParseFail; |
| 2146 | } |
| 2147 | SMLoc E = Tok.getLoc(); |
| 2148 | // Negative zero is encoded as the flag value INT32_MIN. |
| 2149 | int32_t Val = CE->getValue(); |
| 2150 | if (isNegative && Val == 0) |
| 2151 | Val = INT32_MIN; |
| 2152 | |
| 2153 | Operands.push_back( |
| 2154 | ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E)); |
| 2155 | |
| 2156 | return MatchOperand_Success; |
| 2157 | } |
| 2158 | |
| 2159 | |
| 2160 | bool haveEaten = false; |
| 2161 | bool isAdd = true; |
| 2162 | int Reg = -1; |
| 2163 | if (Tok.is(AsmToken::Plus)) { |
| 2164 | Parser.Lex(); // Eat the '+' token. |
| 2165 | haveEaten = true; |
| 2166 | } else if (Tok.is(AsmToken::Minus)) { |
| 2167 | Parser.Lex(); // Eat the '-' token. |
| 2168 | isAdd = false; |
| 2169 | haveEaten = true; |
| 2170 | } |
| 2171 | if (Parser.getTok().is(AsmToken::Identifier)) |
| 2172 | Reg = tryParseRegister(); |
| 2173 | if (Reg == -1) { |
| 2174 | if (!haveEaten) |
| 2175 | return MatchOperand_NoMatch; |
| 2176 | Error(Parser.getTok().getLoc(), "register expected"); |
| 2177 | return MatchOperand_ParseFail; |
| 2178 | } |
| 2179 | SMLoc E = Parser.getTok().getLoc(); |
| 2180 | |
| 2181 | Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift, |
| 2182 | 0, S, E)); |
| 2183 | |
| 2184 | return MatchOperand_Success; |
| 2185 | } |
| 2186 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2187 | /// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2188 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2189 | /// when they refer multiple MIOperands inside a single one. |
| 2190 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2191 | cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2192 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2193 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2194 | |
| 2195 | // Create a writeback register dummy placeholder. |
| 2196 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2197 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2198 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2199 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2200 | return true; |
| 2201 | } |
| 2202 | |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2203 | /// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst. |
| 2204 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2205 | /// when they refer multiple MIOperands inside a single one. |
| 2206 | bool ARMAsmParser:: |
| 2207 | cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode, |
| 2208 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2209 | // Create a writeback register dummy placeholder. |
| 2210 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2211 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2212 | ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2); |
| 2213 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2214 | return true; |
| 2215 | } |
| 2216 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2217 | /// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2218 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2219 | /// when they refer multiple MIOperands inside a single one. |
| 2220 | bool ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2221 | cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2222 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2223 | // Create a writeback register dummy placeholder. |
| 2224 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 548340c | 2011-08-11 19:22:40 +0000 | [diff] [blame] | 2225 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2226 | ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3); |
| 2227 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2228 | return true; |
| 2229 | } |
| 2230 | |
Jim Grosbach | 7b8f46c | 2011-08-11 21:17:22 +0000 | [diff] [blame] | 2231 | /// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2232 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2233 | /// when they refer multiple MIOperands inside a single one. |
| 2234 | bool ARMAsmParser:: |
| 2235 | cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2236 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2237 | // Create a writeback register dummy placeholder. |
| 2238 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2239 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2240 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2241 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2242 | return true; |
| 2243 | } |
| 2244 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2245 | /// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst. |
| 2246 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2247 | /// when they refer multiple MIOperands inside a single one. |
| 2248 | bool ARMAsmParser:: |
| 2249 | cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2250 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2251 | // Rt |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2252 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2253 | // Create a writeback register dummy placeholder. |
| 2254 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2255 | // addr |
| 2256 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2257 | // offset |
| 2258 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2259 | // pred |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2260 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2261 | return true; |
| 2262 | } |
| 2263 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2264 | /// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2265 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2266 | /// when they refer multiple MIOperands inside a single one. |
| 2267 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2268 | cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2269 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2270 | // Rt |
Owen Anderson | aa3402e | 2011-07-28 17:18:57 +0000 | [diff] [blame] | 2271 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2272 | // Create a writeback register dummy placeholder. |
| 2273 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2274 | // addr |
| 2275 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2276 | // offset |
| 2277 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2278 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2279 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2280 | return true; |
| 2281 | } |
| 2282 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2283 | /// cvtStExtTWriteBackImm - Convert parsed operands to MCInst. |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2284 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2285 | /// when they refer multiple MIOperands inside a single one. |
| 2286 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2287 | cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode, |
| 2288 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2289 | // Create a writeback register dummy placeholder. |
| 2290 | Inst.addOperand(MCOperand::CreateImm(0)); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2291 | // Rt |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2292 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2293 | // addr |
| 2294 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2295 | // offset |
| 2296 | ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1); |
| 2297 | // pred |
| 2298 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2299 | return true; |
| 2300 | } |
| 2301 | |
| 2302 | /// cvtStExtTWriteBackReg - Convert parsed operands to MCInst. |
| 2303 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2304 | /// when they refer multiple MIOperands inside a single one. |
| 2305 | bool ARMAsmParser:: |
| 2306 | cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode, |
| 2307 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2308 | // Create a writeback register dummy placeholder. |
| 2309 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2310 | // Rt |
| 2311 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2312 | // addr |
| 2313 | ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1); |
| 2314 | // offset |
| 2315 | ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2); |
| 2316 | // pred |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2317 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2318 | return true; |
| 2319 | } |
| 2320 | |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 2321 | /// cvtLdrdPre - Convert parsed operands to MCInst. |
| 2322 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2323 | /// when they refer multiple MIOperands inside a single one. |
| 2324 | bool ARMAsmParser:: |
| 2325 | cvtLdrdPre(MCInst &Inst, unsigned Opcode, |
| 2326 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2327 | // Rt, Rt2 |
| 2328 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2329 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2330 | // Create a writeback register dummy placeholder. |
| 2331 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2332 | // addr |
| 2333 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2334 | // pred |
| 2335 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2336 | return true; |
| 2337 | } |
| 2338 | |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 2339 | /// cvtStrdPre - Convert parsed operands to MCInst. |
| 2340 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2341 | /// when they refer multiple MIOperands inside a single one. |
| 2342 | bool ARMAsmParser:: |
| 2343 | cvtStrdPre(MCInst &Inst, unsigned Opcode, |
| 2344 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2345 | // Create a writeback register dummy placeholder. |
| 2346 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2347 | // Rt, Rt2 |
| 2348 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2349 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2350 | // addr |
| 2351 | ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3); |
| 2352 | // pred |
| 2353 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2354 | return true; |
| 2355 | } |
| 2356 | |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2357 | /// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 2358 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2359 | /// when they refer multiple MIOperands inside a single one. |
| 2360 | bool ARMAsmParser:: |
| 2361 | cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 2362 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2363 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 2364 | // Create a writeback register dummy placeholder. |
| 2365 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 2366 | ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3); |
| 2367 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 2368 | return true; |
| 2369 | } |
| 2370 | |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2371 | /// cvtThumbMultiple- Convert parsed operands to MCInst. |
| 2372 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 2373 | /// when they refer multiple MIOperands inside a single one. |
| 2374 | bool ARMAsmParser:: |
| 2375 | cvtThumbMultiply(MCInst &Inst, unsigned Opcode, |
| 2376 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2377 | // The second source operand must be the same register as the destination |
| 2378 | // operand. |
| 2379 | if (Operands.size() == 6 && |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2380 | (((ARMOperand*)Operands[3])->getReg() != |
| 2381 | ((ARMOperand*)Operands[5])->getReg()) && |
| 2382 | (((ARMOperand*)Operands[3])->getReg() != |
| 2383 | ((ARMOperand*)Operands[4])->getReg())) { |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2384 | Error(Operands[3]->getStartLoc(), |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2385 | "destination register must match source register"); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2386 | return false; |
| 2387 | } |
| 2388 | ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1); |
| 2389 | ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1); |
| 2390 | ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1); |
Jim Grosbach | 7a01069 | 2011-08-19 22:30:46 +0000 | [diff] [blame] | 2391 | // If we have a three-operand form, use that, else the second source operand |
| 2392 | // is just the destination operand again. |
| 2393 | if (Operands.size() == 6) |
| 2394 | ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1); |
| 2395 | else |
| 2396 | Inst.addOperand(Inst.getOperand(0)); |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 2397 | ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2); |
| 2398 | |
| 2399 | return true; |
| 2400 | } |
Jim Grosbach | 623a454 | 2011-08-10 22:42:16 +0000 | [diff] [blame] | 2401 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 2402 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2403 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2404 | bool ARMAsmParser:: |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2405 | parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2406 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2407 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 2408 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2409 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2410 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2411 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2412 | const AsmToken &BaseRegTok = Parser.getTok(); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2413 | int BaseRegNum = tryParseRegister(); |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2414 | if (BaseRegNum == -1) |
| 2415 | return Error(BaseRegTok.getLoc(), "register expected"); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2416 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2417 | // The next token must either be a comma or a closing bracket. |
| 2418 | const AsmToken &Tok = Parser.getTok(); |
| 2419 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2420 | return Error(Tok.getLoc(), "malformed memory operand"); |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 2421 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2422 | if (Tok.is(AsmToken::RBrac)) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2423 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2424 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2425 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2426 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift, |
| 2427 | 0, false, S, E)); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 2428 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2429 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2430 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2431 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2432 | assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!"); |
| 2433 | Parser.Lex(); // Eat the comma. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2434 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2435 | // If we have a '#' it's an immediate offset, else assume it's a register |
| 2436 | // offset. |
| 2437 | if (Parser.getTok().is(AsmToken::Hash)) { |
| 2438 | Parser.Lex(); // Eat the '#'. |
| 2439 | E = Parser.getTok().getLoc(); |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 2440 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2441 | // FIXME: Special case #-0 so we can correctly set the U bit. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2442 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2443 | const MCExpr *Offset; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2444 | if (getParser().ParseExpression(Offset)) |
| 2445 | return true; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2446 | |
| 2447 | // The expression has to be a constant. Memory references with relocations |
| 2448 | // don't come through here, as they use the <label> forms of the relevant |
| 2449 | // instructions. |
| 2450 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset); |
| 2451 | if (!CE) |
| 2452 | return Error (E, "constant expression expected"); |
| 2453 | |
| 2454 | // Now we should have the closing ']' |
| 2455 | E = Parser.getTok().getLoc(); |
| 2456 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2457 | return Error(E, "']' expected"); |
| 2458 | Parser.Lex(); // Eat right bracket token. |
| 2459 | |
| 2460 | // Don't worry about range checking the value here. That's handled by |
| 2461 | // the is*() predicates. |
| 2462 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0, |
| 2463 | ARM_AM::no_shift, 0, false, S,E)); |
| 2464 | |
| 2465 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2466 | // operand. |
| 2467 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2468 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2469 | Parser.Lex(); // Eat the '!'. |
| 2470 | } |
| 2471 | |
| 2472 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2473 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2474 | |
| 2475 | // The register offset is optionally preceded by a '+' or '-' |
| 2476 | bool isNegative = false; |
| 2477 | if (Parser.getTok().is(AsmToken::Minus)) { |
| 2478 | isNegative = true; |
| 2479 | Parser.Lex(); // Eat the '-'. |
| 2480 | } else if (Parser.getTok().is(AsmToken::Plus)) { |
| 2481 | // Nothing to do. |
| 2482 | Parser.Lex(); // Eat the '+'. |
| 2483 | } |
| 2484 | |
| 2485 | E = Parser.getTok().getLoc(); |
| 2486 | int OffsetRegNum = tryParseRegister(); |
| 2487 | if (OffsetRegNum == -1) |
| 2488 | return Error(E, "register expected"); |
| 2489 | |
| 2490 | // If there's a shift operator, handle it. |
| 2491 | ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift; |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2492 | unsigned ShiftImm = 0; |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2493 | if (Parser.getTok().is(AsmToken::Comma)) { |
| 2494 | Parser.Lex(); // Eat the ','. |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2495 | if (parseMemRegOffsetShift(ShiftType, ShiftImm)) |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2496 | return true; |
| 2497 | } |
| 2498 | |
| 2499 | // Now we should have the closing ']' |
| 2500 | E = Parser.getTok().getLoc(); |
| 2501 | if (Parser.getTok().isNot(AsmToken::RBrac)) |
| 2502 | return Error(E, "']' expected"); |
| 2503 | Parser.Lex(); // Eat right bracket token. |
| 2504 | |
| 2505 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum, |
Jim Grosbach | 0d6fac3 | 2011-08-05 22:03:36 +0000 | [diff] [blame] | 2506 | ShiftType, ShiftImm, isNegative, |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2507 | S, E)); |
| 2508 | |
Jim Grosbach | f4fa3d6 | 2011-08-05 21:28:30 +0000 | [diff] [blame] | 2509 | // If there's a pre-indexing writeback marker, '!', just add it as a token |
| 2510 | // operand. |
| 2511 | if (Parser.getTok().is(AsmToken::Exclaim)) { |
| 2512 | Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc())); |
| 2513 | Parser.Lex(); // Eat the '!'. |
| 2514 | } |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2515 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2516 | return false; |
| 2517 | } |
| 2518 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2519 | /// parseMemRegOffsetShift - one of these two: |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2520 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 2521 | /// rrx |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2522 | /// return true if it parses a shift otherwise it returns false. |
| 2523 | bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St, |
| 2524 | unsigned &Amount) { |
| 2525 | SMLoc Loc = Parser.getTok().getLoc(); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2526 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2527 | if (Tok.isNot(AsmToken::Identifier)) |
| 2528 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2529 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2530 | if (ShiftName == "lsl" || ShiftName == "LSL") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2531 | St = ARM_AM::lsl; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2532 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2533 | St = ARM_AM::lsr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2534 | else if (ShiftName == "asr" || ShiftName == "ASR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2535 | St = ARM_AM::asr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2536 | else if (ShiftName == "ror" || ShiftName == "ROR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2537 | St = ARM_AM::ror; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2538 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2539 | St = ARM_AM::rrx; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2540 | else |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2541 | return Error(Loc, "illegal shift operator"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2542 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2543 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2544 | // rrx stands alone. |
| 2545 | Amount = 0; |
| 2546 | if (St != ARM_AM::rrx) { |
| 2547 | Loc = Parser.getTok().getLoc(); |
| 2548 | // A '#' and a shift amount. |
| 2549 | const AsmToken &HashTok = Parser.getTok(); |
| 2550 | if (HashTok.isNot(AsmToken::Hash)) |
| 2551 | return Error(HashTok.getLoc(), "'#' expected"); |
| 2552 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2553 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 2554 | const MCExpr *Expr; |
| 2555 | if (getParser().ParseExpression(Expr)) |
| 2556 | return true; |
| 2557 | // Range check the immediate. |
| 2558 | // lsl, ror: 0 <= imm <= 31 |
| 2559 | // lsr, asr: 0 <= imm <= 32 |
| 2560 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr); |
| 2561 | if (!CE) |
| 2562 | return Error(Loc, "shift amount must be an immediate"); |
| 2563 | int64_t Imm = CE->getValue(); |
| 2564 | if (Imm < 0 || |
| 2565 | ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) || |
| 2566 | ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32)) |
| 2567 | return Error(Loc, "immediate shift value out of range"); |
| 2568 | Amount = Imm; |
| 2569 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2570 | |
| 2571 | return false; |
| 2572 | } |
| 2573 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2574 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 2575 | /// of the mnemonic. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2576 | bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2577 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2578 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2579 | |
| 2580 | // Check if the current operand has a custom associated parser, if so, try to |
| 2581 | // custom parse the operand, or fallback to the general approach. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2582 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 2583 | if (ResTy == MatchOperand_Success) |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2584 | return false; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 2585 | // If there wasn't a custom match, try the generic matcher below. Otherwise, |
| 2586 | // there was a match, but an error occurred, in which case, just return that |
| 2587 | // the operand parsing failed. |
| 2588 | if (ResTy == MatchOperand_ParseFail) |
| 2589 | return true; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 2590 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2591 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2592 | default: |
| 2593 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2594 | return true; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2595 | case AsmToken::Identifier: { |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2596 | if (!tryParseRegisterWithWriteBack(Operands)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2597 | return false; |
Jim Grosbach | 0d87ec2 | 2011-07-26 20:41:24 +0000 | [diff] [blame] | 2598 | int Res = tryParseShiftRegister(Operands); |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2599 | if (Res == 0) // success |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 2600 | return false; |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2601 | else if (Res == -1) // irrecoverable error |
| 2602 | return true; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 2603 | |
| 2604 | // Fall though for the Identifier case that is not a register or a |
| 2605 | // special name. |
Jim Grosbach | 1990672 | 2011-07-13 18:49:30 +0000 | [diff] [blame] | 2606 | } |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 2607 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 2608 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2609 | // This was not a register so parse other operands that start with an |
| 2610 | // identifier (like labels) as expressions and create them as immediates. |
| 2611 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2612 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2613 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2614 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2615 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2616 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 2617 | return false; |
| 2618 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2619 | case AsmToken::LBrac: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2620 | return parseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2621 | case AsmToken::LCurly: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2622 | return parseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 2623 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 2624 | // #42 -> immediate. |
| 2625 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2626 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2627 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2628 | const MCExpr *ImmVal; |
| 2629 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2630 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 2631 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 2632 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 2633 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2634 | case AsmToken::Colon: { |
| 2635 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2636 | // FIXME: Check it's an expression prefix, |
| 2637 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 2638 | ARMMCExpr::VariantKind RefKind; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2639 | if (parsePrefix(RefKind)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2640 | return true; |
| 2641 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2642 | const MCExpr *SubExprVal; |
| 2643 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2644 | return true; |
| 2645 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2646 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 2647 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2648 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2649 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2650 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2651 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2652 | } |
| 2653 | } |
| 2654 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2655 | // parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2656 | // :lower16: and :upper16:. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2657 | bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2658 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2659 | |
| 2660 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 2661 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2662 | Parser.Lex(); // Eat ':' |
| 2663 | |
| 2664 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 2665 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 2666 | return true; |
| 2667 | } |
| 2668 | |
| 2669 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 2670 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2671 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2672 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 2673 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2674 | } else { |
| 2675 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 2676 | return true; |
| 2677 | } |
| 2678 | Parser.Lex(); |
| 2679 | |
| 2680 | if (getLexer().isNot(AsmToken::Colon)) { |
| 2681 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 2682 | return true; |
| 2683 | } |
| 2684 | Parser.Lex(); // Eat the last ':' |
| 2685 | return false; |
| 2686 | } |
| 2687 | |
| 2688 | const MCExpr * |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2689 | ARMAsmParser::applyPrefixToExpr(const MCExpr *E, |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2690 | MCSymbolRefExpr::VariantKind Variant) { |
| 2691 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 2692 | // to the leftmost symbol. |
| 2693 | if (Variant == MCSymbolRefExpr::VK_None) |
| 2694 | return E; |
| 2695 | |
| 2696 | switch (E->getKind()) { |
| 2697 | case MCExpr::Target: |
| 2698 | llvm_unreachable("Can't handle target expr yet"); |
| 2699 | case MCExpr::Constant: |
| 2700 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 2701 | |
| 2702 | case MCExpr::SymbolRef: { |
| 2703 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 2704 | |
| 2705 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 2706 | return 0; |
| 2707 | |
| 2708 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 2709 | } |
| 2710 | |
| 2711 | case MCExpr::Unary: |
| 2712 | llvm_unreachable("Can't handle unary expressions yet"); |
| 2713 | |
| 2714 | case MCExpr::Binary: { |
| 2715 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2716 | const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 2717 | const MCExpr *RHS = BE->getRHS(); |
| 2718 | if (!LHS) |
| 2719 | return 0; |
| 2720 | |
| 2721 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 2722 | } |
| 2723 | } |
| 2724 | |
| 2725 | assert(0 && "Invalid expression kind!"); |
| 2726 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2727 | } |
| 2728 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2729 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 2730 | /// setting letters to form a canonical mnemonic and flags. |
| 2731 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2732 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2733 | StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic, |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2734 | unsigned &PredicationCode, |
| 2735 | bool &CarrySetting, |
| 2736 | unsigned &ProcessorIMod) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2737 | PredicationCode = ARMCC::AL; |
| 2738 | CarrySetting = false; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2739 | ProcessorIMod = 0; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2740 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2741 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2742 | // |
| 2743 | // FIXME: Would be nice to autogen this. |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2744 | if ((Mnemonic == "movs" && isThumb()) || |
| 2745 | Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" || |
| 2746 | Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 2747 | Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" || |
| 2748 | Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" || |
| 2749 | Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" || |
| 2750 | Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" || |
| 2751 | Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal") |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2752 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2753 | |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2754 | // First, split out any predication code. Ignore mnemonics we know aren't |
| 2755 | // predicated but do have a carry-set and so weren't caught above. |
Jim Grosbach | ab40f4b | 2011-07-20 18:20:31 +0000 | [diff] [blame] | 2756 | if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" && |
Jim Grosbach | 71725a0 | 2011-07-27 21:58:11 +0000 | [diff] [blame] | 2757 | Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" && |
Jim Grosbach | 1b7b68f | 2011-08-19 19:29:25 +0000 | [diff] [blame] | 2758 | Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls") { |
Jim Grosbach | 3f00e31 | 2011-07-11 17:09:57 +0000 | [diff] [blame] | 2759 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
| 2760 | .Case("eq", ARMCC::EQ) |
| 2761 | .Case("ne", ARMCC::NE) |
| 2762 | .Case("hs", ARMCC::HS) |
| 2763 | .Case("cs", ARMCC::HS) |
| 2764 | .Case("lo", ARMCC::LO) |
| 2765 | .Case("cc", ARMCC::LO) |
| 2766 | .Case("mi", ARMCC::MI) |
| 2767 | .Case("pl", ARMCC::PL) |
| 2768 | .Case("vs", ARMCC::VS) |
| 2769 | .Case("vc", ARMCC::VC) |
| 2770 | .Case("hi", ARMCC::HI) |
| 2771 | .Case("ls", ARMCC::LS) |
| 2772 | .Case("ge", ARMCC::GE) |
| 2773 | .Case("lt", ARMCC::LT) |
| 2774 | .Case("gt", ARMCC::GT) |
| 2775 | .Case("le", ARMCC::LE) |
| 2776 | .Case("al", ARMCC::AL) |
| 2777 | .Default(~0U); |
| 2778 | if (CC != ~0U) { |
| 2779 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
| 2780 | PredicationCode = CC; |
| 2781 | } |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 2782 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2783 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2784 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 2785 | // the instructions we know end in 's'. |
| 2786 | if (Mnemonic.endswith("s") && |
Jim Grosbach | 00f5d98 | 2011-08-17 22:49:09 +0000 | [diff] [blame] | 2787 | !(Mnemonic == "cps" || Mnemonic == "mls" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2788 | Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" || |
| 2789 | Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" || |
| 2790 | Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" || |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2791 | Mnemonic == "vrsqrts" || Mnemonic == "srs" || |
| 2792 | (Mnemonic == "movs" && isThumb()))) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2793 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 2794 | CarrySetting = true; |
| 2795 | } |
| 2796 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2797 | // The "cps" instruction can have a interrupt mode operand which is glued into |
| 2798 | // the mnemonic. Check if this is the case, split it and parse the imod op |
| 2799 | if (Mnemonic.startswith("cps")) { |
| 2800 | // Split out any imod code. |
| 2801 | unsigned IMod = |
| 2802 | StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) |
| 2803 | .Case("ie", ARM_PROC::IE) |
| 2804 | .Case("id", ARM_PROC::ID) |
| 2805 | .Default(~0U); |
| 2806 | if (IMod != ~0U) { |
| 2807 | Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); |
| 2808 | ProcessorIMod = IMod; |
| 2809 | } |
| 2810 | } |
| 2811 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2812 | return Mnemonic; |
| 2813 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2814 | |
| 2815 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 2816 | /// inclusion of carry set or predication code operands. |
| 2817 | // |
| 2818 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2819 | void ARMAsmParser:: |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2820 | getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 2821 | bool &CanAcceptPredicationCode) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2822 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 2823 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 2824 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 2825 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 2826 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" || |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2827 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 2828 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
Jim Grosbach | 2c3f70e | 2011-08-19 22:51:03 +0000 | [diff] [blame] | 2829 | Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" || |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 2830 | // FIXME: We need a better way. This really confused Thumb2 |
| 2831 | // parsing for 'mov'. |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2832 | (Mnemonic == "mov" && !isThumbOne())) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2833 | CanAcceptCarrySet = true; |
| 2834 | } else { |
| 2835 | CanAcceptCarrySet = false; |
| 2836 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2837 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 2838 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 2839 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 2840 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 2841 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2842 | Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" || |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2843 | Mnemonic == "setend" || |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 2844 | (Mnemonic == "nop" && isThumbOne()) || |
Jim Grosbach | 48c693f | 2011-07-28 23:22:41 +0000 | [diff] [blame] | 2845 | ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) || |
Jim Grosbach | e1cf590 | 2011-07-29 20:26:09 +0000 | [diff] [blame] | 2846 | ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) |
| 2847 | && !isThumb()) || |
Jim Grosbach | 5f16057 | 2011-07-19 20:10:31 +0000 | [diff] [blame] | 2848 | Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2849 | CanAcceptPredicationCode = false; |
| 2850 | } else { |
| 2851 | CanAcceptPredicationCode = true; |
| 2852 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2853 | |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 2854 | if (isThumb()) |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2855 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Jim Grosbach | 63b46fa | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 2856 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 2857 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2858 | } |
| 2859 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 2860 | bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic, |
| 2861 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2862 | |
| 2863 | // The 'mov' mnemonic is special. One variant has a cc_out operand, while |
| 2864 | // another does not. Specifically, the MOVW instruction does not. So we |
| 2865 | // special case it here and remove the defaulted (non-setting) cc_out |
| 2866 | // operand if that's the instruction we're trying to match. |
| 2867 | // |
| 2868 | // We do this as post-processing of the explicit operands rather than just |
| 2869 | // conditionally adding the cc_out in the first place because we need |
| 2870 | // to check the type of the parsed immediate operand. |
| 2871 | if (Mnemonic == "mov" && Operands.size() > 4 && |
| 2872 | !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() && |
| 2873 | static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() && |
| 2874 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 2875 | return true; |
Jim Grosbach | 3912b73 | 2011-08-16 21:34:08 +0000 | [diff] [blame] | 2876 | |
| 2877 | // Register-register 'add' for thumb does not have a cc_out operand |
| 2878 | // when there are only two register operands. |
| 2879 | if (isThumb() && Mnemonic == "add" && Operands.size() == 5 && |
| 2880 | static_cast<ARMOperand*>(Operands[3])->isReg() && |
| 2881 | static_cast<ARMOperand*>(Operands[4])->isReg() && |
| 2882 | static_cast<ARMOperand*>(Operands[1])->getReg() == 0) |
| 2883 | return true; |
| 2884 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 2885 | return false; |
| 2886 | } |
| 2887 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2888 | /// Parse an arm instruction mnemonic followed by its operands. |
| 2889 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 2890 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 2891 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 2892 | size_t Start = 0, Next = Name.find('.'); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2893 | StringRef Mnemonic = Name.slice(Start, Next); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2894 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2895 | // Split out the predication code and carry setting flag from the mnemonic. |
| 2896 | unsigned PredicationCode; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2897 | unsigned ProcessorIMod; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 2898 | bool CarrySetting; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2899 | Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting, |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2900 | ProcessorIMod); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2901 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2902 | Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc)); |
| 2903 | |
| 2904 | // FIXME: This is all a pretty gross hack. We should automatically handle |
| 2905 | // optional operands like this via tblgen. |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 2906 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2907 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 2908 | // |
| 2909 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 2910 | // code, our matching model involves us always generating CCOut and |
| 2911 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 2912 | // the matcher deal with finding the right instruction or generating an |
| 2913 | // appropriate error. |
| 2914 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2915 | getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2916 | |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2917 | // If we had a carry-set on an instruction that can't do that, issue an |
| 2918 | // error. |
| 2919 | if (!CanAcceptCarrySet && CarrySetting) { |
| 2920 | Parser.EatToEndOfStatement(); |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2921 | return Error(NameLoc, "instruction '" + Mnemonic + |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2922 | "' can not set flags, but 's' suffix specified"); |
| 2923 | } |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 2924 | // If we had a predication code on an instruction that can't do that, issue an |
| 2925 | // error. |
| 2926 | if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) { |
| 2927 | Parser.EatToEndOfStatement(); |
| 2928 | return Error(NameLoc, "instruction '" + Mnemonic + |
| 2929 | "' is not predicable, but condition code specified"); |
| 2930 | } |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2931 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2932 | // Add the carry setting operand, if necessary. |
| 2933 | // |
| 2934 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 2935 | // match errors on this operand would print a nice diagnostic about how the |
| 2936 | // 's' character in the mnemonic resulted in a CCOut operand. |
Jim Grosbach | 33c16a2 | 2011-07-14 22:04:21 +0000 | [diff] [blame] | 2937 | if (CanAcceptCarrySet) |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2938 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 2939 | NameLoc)); |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 2940 | |
| 2941 | // Add the predication code operand, if necessary. |
| 2942 | if (CanAcceptPredicationCode) { |
| 2943 | Operands.push_back(ARMOperand::CreateCondCode( |
| 2944 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 2945 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2946 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2947 | // Add the processor imod operand, if necessary. |
| 2948 | if (ProcessorIMod) { |
| 2949 | Operands.push_back(ARMOperand::CreateImm( |
| 2950 | MCConstantExpr::Create(ProcessorIMod, getContext()), |
| 2951 | NameLoc, NameLoc)); |
| 2952 | } else { |
| 2953 | // This mnemonic can't ever accept a imod, but the user wrote |
| 2954 | // one (or misspelled another mnemonic). |
| 2955 | |
| 2956 | // FIXME: Issue a nice error. |
| 2957 | } |
| 2958 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 2959 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2960 | while (Next != StringRef::npos) { |
| 2961 | Start = Next; |
| 2962 | Next = Name.find('.', Start + 1); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2963 | StringRef ExtraToken = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2964 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 2965 | Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 2966 | } |
| 2967 | |
| 2968 | // Read the remaining operands. |
| 2969 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2970 | // Read the first operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2971 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2972 | Parser.EatToEndOfStatement(); |
| 2973 | return true; |
| 2974 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2975 | |
| 2976 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2977 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2978 | |
| 2979 | // Parse and remember the operand. |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2980 | if (parseOperand(Operands, Mnemonic)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2981 | Parser.EatToEndOfStatement(); |
| 2982 | return true; |
| 2983 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 2984 | } |
| 2985 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2986 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2987 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2988 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 2989 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 2990 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2991 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 2992 | Parser.Lex(); // Consume the EndOfStatement |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2993 | |
Jim Grosbach | d54b4e6 | 2011-08-16 21:12:37 +0000 | [diff] [blame] | 2994 | // Some instructions, mostly Thumb, have forms for the same mnemonic that |
| 2995 | // do and don't have a cc_out optional-def operand. With some spot-checks |
| 2996 | // of the operand list, we can figure out which variant we're trying to |
| 2997 | // parse and adjust accordingly before actually matching. Reason number |
| 2998 | // #317 the table driven matcher doesn't fit well with the ARM instruction |
| 2999 | // set. |
| 3000 | if (shouldOmitCCOutOperand(Mnemonic, Operands)) { |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3001 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 3002 | Operands.erase(Operands.begin() + 1); |
| 3003 | delete Op; |
| 3004 | } |
| 3005 | |
Jim Grosbach | cf121c3 | 2011-07-28 21:57:55 +0000 | [diff] [blame] | 3006 | // ARM mode 'blx' need special handling, as the register operand version |
| 3007 | // is predicable, but the label operand version is not. So, we can't rely |
| 3008 | // on the Mnemonic based checking to correctly figure out when to put |
| 3009 | // a CondCode operand in the list. If we're trying to match the label |
| 3010 | // version, remove the CondCode operand here. |
| 3011 | if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 && |
| 3012 | static_cast<ARMOperand*>(Operands[2])->isImm()) { |
| 3013 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]); |
| 3014 | Operands.erase(Operands.begin() + 1); |
| 3015 | delete Op; |
| 3016 | } |
Jim Grosbach | 857e1a7 | 2011-08-11 23:51:13 +0000 | [diff] [blame] | 3017 | |
| 3018 | // The vector-compare-to-zero instructions have a literal token "#0" at |
| 3019 | // the end that comes to here as an immediate operand. Convert it to a |
| 3020 | // token to play nicely with the matcher. |
| 3021 | if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" || |
| 3022 | Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 && |
| 3023 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 3024 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]); |
| 3025 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); |
| 3026 | if (CE && CE->getValue() == 0) { |
| 3027 | Operands.erase(Operands.begin() + 5); |
| 3028 | Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc())); |
| 3029 | delete Op; |
| 3030 | } |
| 3031 | } |
Jim Grosbach | 934755a | 2011-08-22 23:47:13 +0000 | [diff] [blame^] | 3032 | // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the |
| 3033 | // end. Convert it to a token here. |
| 3034 | if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 && |
| 3035 | static_cast<ARMOperand*>(Operands[5])->isImm()) { |
| 3036 | ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]); |
| 3037 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm()); |
| 3038 | if (CE && CE->getValue() == 0) { |
| 3039 | Operands.erase(Operands.begin() + 5); |
| 3040 | Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc())); |
| 3041 | delete Op; |
| 3042 | } |
| 3043 | } |
| 3044 | |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 3045 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3046 | } |
| 3047 | |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3048 | // Validate context-sensitive operand constraints. |
| 3049 | // FIXME: We would really like to be able to tablegen'erate this. |
| 3050 | bool ARMAsmParser:: |
| 3051 | validateInstruction(MCInst &Inst, |
| 3052 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3053 | switch (Inst.getOpcode()) { |
Jim Grosbach | 2fd2b87 | 2011-08-10 20:29:19 +0000 | [diff] [blame] | 3054 | case ARM::LDRD: |
| 3055 | case ARM::LDRD_PRE: |
| 3056 | case ARM::LDRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3057 | case ARM::LDREXD: { |
| 3058 | // Rt2 must be Rt + 1. |
| 3059 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3060 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3061 | if (Rt2 != Rt + 1) |
| 3062 | return Error(Operands[3]->getStartLoc(), |
| 3063 | "destination operands must be sequential"); |
| 3064 | return false; |
| 3065 | } |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3066 | case ARM::STRD: { |
| 3067 | // Rt2 must be Rt + 1. |
| 3068 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg()); |
| 3069 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3070 | if (Rt2 != Rt + 1) |
| 3071 | return Error(Operands[3]->getStartLoc(), |
| 3072 | "source operands must be sequential"); |
| 3073 | return false; |
| 3074 | } |
Jim Grosbach | 53642c5 | 2011-08-10 20:49:18 +0000 | [diff] [blame] | 3075 | case ARM::STRD_PRE: |
| 3076 | case ARM::STRD_POST: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3077 | case ARM::STREXD: { |
| 3078 | // Rt2 must be Rt + 1. |
| 3079 | unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg()); |
| 3080 | unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg()); |
| 3081 | if (Rt2 != Rt + 1) |
Jim Grosbach | 14605d1 | 2011-08-11 20:28:23 +0000 | [diff] [blame] | 3082 | return Error(Operands[3]->getStartLoc(), |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3083 | "source operands must be sequential"); |
| 3084 | return false; |
| 3085 | } |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3086 | case ARM::SBFX: |
| 3087 | case ARM::UBFX: { |
| 3088 | // width must be in range [1, 32-lsb] |
| 3089 | unsigned lsb = Inst.getOperand(2).getImm(); |
| 3090 | unsigned widthm1 = Inst.getOperand(3).getImm(); |
| 3091 | if (widthm1 >= 32 - lsb) |
| 3092 | return Error(Operands[5]->getStartLoc(), |
| 3093 | "bitfield width must be in range [1,32-lsb]"); |
Jim Grosbach | 00c9a51 | 2011-08-16 21:42:31 +0000 | [diff] [blame] | 3094 | return false; |
Jim Grosbach | fb8989e | 2011-07-27 21:09:25 +0000 | [diff] [blame] | 3095 | } |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3096 | case ARM::tLDMIA: { |
| 3097 | // Thumb LDM instructions are writeback iff the base register is not |
| 3098 | // in the register list. |
| 3099 | unsigned Rn = Inst.getOperand(0).getReg(); |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3100 | bool hasWritebackToken = |
| 3101 | (static_cast<ARMOperand*>(Operands[3])->isToken() && |
| 3102 | static_cast<ARMOperand*>(Operands[3])->getToken() == "!"); |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3103 | bool doesWriteback = true; |
| 3104 | for (unsigned i = 3; i < Inst.getNumOperands(); ++i) { |
| 3105 | unsigned Reg = Inst.getOperand(i).getReg(); |
| 3106 | if (Reg == Rn) |
| 3107 | doesWriteback = false; |
| 3108 | // Anything other than a low register isn't legal here. |
Jim Grosbach | 2f7232e | 2011-08-19 17:57:22 +0000 | [diff] [blame] | 3109 | if (!isARMLowRegister(Reg)) |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3110 | return Error(Operands[3 + hasWritebackToken]->getStartLoc(), |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3111 | "registers must be in range r0-r7"); |
| 3112 | } |
| 3113 | // If we should have writeback, then there should be a '!' token. |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3114 | if (doesWriteback && !hasWritebackToken) |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3115 | return Error(Operands[2]->getStartLoc(), |
| 3116 | "writeback operator '!' expected"); |
Jim Grosbach | 7260c6a | 2011-08-22 23:01:07 +0000 | [diff] [blame] | 3117 | // Likewise, if we should not have writeback, there must not be a '!' |
| 3118 | if (!doesWriteback && hasWritebackToken) |
| 3119 | return Error(Operands[3]->getStartLoc(), |
| 3120 | "writeback operator '!' not allowed when base register " |
| 3121 | "in register list"); |
Jim Grosbach | 93b3eff | 2011-08-18 21:50:53 +0000 | [diff] [blame] | 3122 | |
| 3123 | break; |
| 3124 | } |
Jim Grosbach | 6dcafc0 | 2011-08-22 23:17:34 +0000 | [diff] [blame] | 3125 | case ARM::tPOP: { |
| 3126 | for (unsigned i = 2; i < Inst.getNumOperands(); ++i) { |
| 3127 | unsigned Reg = Inst.getOperand(i).getReg(); |
| 3128 | // Anything other than a low register isn't legal here. |
| 3129 | if (!isARMLowRegister(Reg) && Reg != ARM::PC) |
| 3130 | return Error(Operands[2]->getStartLoc(), |
| 3131 | "registers must be in range r0-r7 or pc"); |
| 3132 | } |
| 3133 | break; |
| 3134 | } |
| 3135 | case ARM::tPUSH: { |
| 3136 | for (unsigned i = 2; i < Inst.getNumOperands(); ++i) { |
| 3137 | unsigned Reg = Inst.getOperand(i).getReg(); |
| 3138 | // Anything other than a low register isn't legal here. |
| 3139 | if (!isARMLowRegister(Reg) && Reg != ARM::LR) |
| 3140 | return Error(Operands[2]->getStartLoc(), |
| 3141 | "registers must be in range r0-r7 or lr"); |
| 3142 | } |
| 3143 | break; |
| 3144 | } |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3145 | } |
| 3146 | |
| 3147 | return false; |
| 3148 | } |
| 3149 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3150 | void ARMAsmParser:: |
| 3151 | processInstruction(MCInst &Inst, |
| 3152 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 3153 | switch (Inst.getOpcode()) { |
| 3154 | case ARM::LDMIA_UPD: |
| 3155 | // If this is a load of a single register via a 'pop', then we should use |
| 3156 | // a post-indexed LDR instruction instead, per the ARM ARM. |
| 3157 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" && |
| 3158 | Inst.getNumOperands() == 5) { |
| 3159 | MCInst TmpInst; |
| 3160 | TmpInst.setOpcode(ARM::LDR_POST_IMM); |
| 3161 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3162 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3163 | TmpInst.addOperand(Inst.getOperand(1)); // Rn |
| 3164 | TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset |
| 3165 | TmpInst.addOperand(MCOperand::CreateImm(4)); |
| 3166 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3167 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3168 | Inst = TmpInst; |
| 3169 | } |
| 3170 | break; |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 3171 | case ARM::STMDB_UPD: |
| 3172 | // If this is a store of a single register via a 'push', then we should use |
| 3173 | // a pre-indexed STR instruction instead, per the ARM ARM. |
| 3174 | if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" && |
| 3175 | Inst.getNumOperands() == 5) { |
| 3176 | MCInst TmpInst; |
| 3177 | TmpInst.setOpcode(ARM::STR_PRE_IMM); |
| 3178 | TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb |
| 3179 | TmpInst.addOperand(Inst.getOperand(4)); // Rt |
| 3180 | TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12 |
| 3181 | TmpInst.addOperand(MCOperand::CreateImm(-4)); |
| 3182 | TmpInst.addOperand(Inst.getOperand(2)); // CondCode |
| 3183 | TmpInst.addOperand(Inst.getOperand(3)); |
| 3184 | Inst = TmpInst; |
| 3185 | } |
| 3186 | break; |
Jim Grosbach | 89e2aa6 | 2011-08-16 23:57:34 +0000 | [diff] [blame] | 3187 | case ARM::tADDi8: |
| 3188 | // If the immediate is in the range 0-7, we really wanted tADDi3. |
| 3189 | if (Inst.getOperand(3).getImm() < 8) |
| 3190 | Inst.setOpcode(ARM::tADDi3); |
| 3191 | break; |
Jim Grosbach | 395b453 | 2011-08-17 22:57:40 +0000 | [diff] [blame] | 3192 | case ARM::tBcc: |
| 3193 | // If the conditional is AL, we really want tB. |
| 3194 | if (Inst.getOperand(1).getImm() == ARMCC::AL) |
| 3195 | Inst.setOpcode(ARM::tB); |
Jim Grosbach | 3ce23d3 | 2011-08-18 16:08:39 +0000 | [diff] [blame] | 3196 | break; |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3197 | } |
| 3198 | } |
| 3199 | |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3200 | // FIXME: We would really prefer to have MCInstrInfo (the wrapper around |
| 3201 | // the ARMInsts array) instead. Getting that here requires awkward |
| 3202 | // API changes, though. Better way? |
| 3203 | namespace llvm { |
| 3204 | extern MCInstrDesc ARMInsts[]; |
| 3205 | } |
| 3206 | static MCInstrDesc &getInstDesc(unsigned Opcode) { |
| 3207 | return ARMInsts[Opcode]; |
| 3208 | } |
| 3209 | |
| 3210 | unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) { |
| 3211 | // 16-bit thumb arithmetic instructions either require or preclude the 'S' |
| 3212 | // suffix depending on whether they're in an IT block or not. |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3213 | unsigned Opc = Inst.getOpcode(); |
| 3214 | MCInstrDesc &MCID = getInstDesc(Opc); |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3215 | if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) { |
| 3216 | assert(MCID.hasOptionalDef() && |
| 3217 | "optionally flag setting instruction missing optional def operand"); |
| 3218 | assert(MCID.NumOperands == Inst.getNumOperands() && |
| 3219 | "operand count mismatch!"); |
| 3220 | // Find the optional-def operand (cc_out). |
| 3221 | unsigned OpNo; |
| 3222 | for (OpNo = 0; |
| 3223 | !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands; |
| 3224 | ++OpNo) |
| 3225 | ; |
| 3226 | // If we're parsing Thumb1, reject it completely. |
| 3227 | if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) |
| 3228 | return Match_MnemonicFail; |
| 3229 | // If we're parsing Thumb2, which form is legal depends on whether we're |
| 3230 | // in an IT block. |
| 3231 | // FIXME: We don't yet do IT blocks, so just always consider it to be |
| 3232 | // that we aren't in one until we do. |
| 3233 | if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR) |
| 3234 | return Match_RequiresITBlock; |
| 3235 | } |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3236 | // Some high-register supporting Thumb1 encodings only allow both registers |
| 3237 | // to be from r0-r7 when in Thumb2. |
| 3238 | else if (Opc == ARM::tADDhirr && isThumbOne() && |
| 3239 | isARMLowRegister(Inst.getOperand(1).getReg()) && |
| 3240 | isARMLowRegister(Inst.getOperand(2).getReg())) |
| 3241 | return Match_RequiresThumb2; |
| 3242 | // Others only require ARMv6 or later. |
Jim Grosbach | 4ec6e88 | 2011-08-19 20:46:54 +0000 | [diff] [blame] | 3243 | else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() && |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3244 | isARMLowRegister(Inst.getOperand(0).getReg()) && |
| 3245 | isARMLowRegister(Inst.getOperand(1).getReg())) |
| 3246 | return Match_RequiresV6; |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3247 | return Match_Success; |
| 3248 | } |
| 3249 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3250 | bool ARMAsmParser:: |
| 3251 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 3252 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 3253 | MCStreamer &Out) { |
| 3254 | MCInst Inst; |
| 3255 | unsigned ErrorInfo; |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3256 | unsigned MatchResult; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3257 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 3258 | switch (MatchResult) { |
Jim Grosbach | 19cb7f4 | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 3259 | default: break; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3260 | case Match_Success: |
Jim Grosbach | 189610f | 2011-07-26 18:25:39 +0000 | [diff] [blame] | 3261 | // Context sensitive operand constraints aren't handled by the matcher, |
| 3262 | // so check them here. |
| 3263 | if (validateInstruction(Inst, Operands)) |
| 3264 | return true; |
| 3265 | |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 3266 | // Some instructions need post-processing to, for example, tweak which |
| 3267 | // encoding is selected. |
| 3268 | processInstruction(Inst, Operands); |
| 3269 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3270 | Out.EmitInstruction(Inst); |
| 3271 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3272 | case Match_MissingFeature: |
| 3273 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 3274 | return true; |
| 3275 | case Match_InvalidOperand: { |
| 3276 | SMLoc ErrorLoc = IDLoc; |
| 3277 | if (ErrorInfo != ~0U) { |
| 3278 | if (ErrorInfo >= Operands.size()) |
| 3279 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3280 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3281 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 3282 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 3283 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3284 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3285 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3286 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3287 | case Match_MnemonicFail: |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3288 | return Error(IDLoc, "invalid instruction"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 3289 | case Match_ConversionFail: |
Jim Grosbach | 88ae2bc | 2011-08-19 22:07:46 +0000 | [diff] [blame] | 3290 | // The converter function will have already emited a diagnostic. |
| 3291 | return true; |
Jim Grosbach | 47a0d52 | 2011-08-16 20:45:50 +0000 | [diff] [blame] | 3292 | case Match_RequiresITBlock: |
| 3293 | return Error(IDLoc, "instruction only valid inside IT block"); |
Jim Grosbach | 194bd89 | 2011-08-16 22:20:01 +0000 | [diff] [blame] | 3294 | case Match_RequiresV6: |
| 3295 | return Error(IDLoc, "instruction variant requires ARMv6 or later"); |
| 3296 | case Match_RequiresThumb2: |
| 3297 | return Error(IDLoc, "instruction variant requires Thumb2"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 3298 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3299 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 3300 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 3301 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 3302 | } |
| 3303 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3304 | /// parseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3305 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 3306 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 3307 | if (IDVal == ".word") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3308 | return parseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3309 | else if (IDVal == ".thumb") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3310 | return parseDirectiveThumb(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3311 | else if (IDVal == ".thumb_func") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3312 | return parseDirectiveThumbFunc(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3313 | else if (IDVal == ".code") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3314 | return parseDirectiveCode(DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3315 | else if (IDVal == ".syntax") |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3316 | return parseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3317 | return true; |
| 3318 | } |
| 3319 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3320 | /// parseDirectiveWord |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3321 | /// ::= .word [ expression (, expression)* ] |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3322 | bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) { |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3323 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 3324 | for (;;) { |
| 3325 | const MCExpr *Value; |
| 3326 | if (getParser().ParseExpression(Value)) |
| 3327 | return true; |
| 3328 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 3329 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3330 | |
| 3331 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 3332 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 3333 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3334 | // FIXME: Improve diagnostic. |
| 3335 | if (getLexer().isNot(AsmToken::Comma)) |
| 3336 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3337 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3338 | } |
| 3339 | } |
| 3340 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3341 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3342 | return false; |
| 3343 | } |
| 3344 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3345 | /// parseDirectiveThumb |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3346 | /// ::= .thumb |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3347 | bool ARMAsmParser::parseDirectiveThumb(SMLoc L) { |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3348 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 3349 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3350 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3351 | |
| 3352 | // TODO: set thumb mode |
| 3353 | // TODO: tell the MC streamer the mode |
| 3354 | // getParser().getStreamer().Emit???(); |
| 3355 | return false; |
| 3356 | } |
| 3357 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3358 | /// parseDirectiveThumbFunc |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3359 | /// ::= .thumbfunc symbol_name |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3360 | bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) { |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 3361 | const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo(); |
| 3362 | bool isMachO = MAI.hasSubsectionsViaSymbols(); |
| 3363 | StringRef Name; |
| 3364 | |
| 3365 | // Darwin asm has function name after .thumb_func direction |
| 3366 | // ELF doesn't |
| 3367 | if (isMachO) { |
| 3368 | const AsmToken &Tok = Parser.getTok(); |
| 3369 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
| 3370 | return Error(L, "unexpected token in .thumb_func directive"); |
| 3371 | Name = Tok.getString(); |
| 3372 | Parser.Lex(); // Consume the identifier token. |
| 3373 | } |
| 3374 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3375 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 3376 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3377 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3378 | |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 3379 | // FIXME: assuming function name will be the line following .thumb_func |
| 3380 | if (!isMachO) { |
| 3381 | Name = Parser.getTok().getString(); |
| 3382 | } |
| 3383 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 3384 | // Mark symbol as a thumb symbol. |
| 3385 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 3386 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3387 | return false; |
| 3388 | } |
| 3389 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3390 | /// parseDirectiveSyntax |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3391 | /// ::= .syntax unified | divided |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3392 | bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3393 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3394 | if (Tok.isNot(AsmToken::Identifier)) |
| 3395 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 3396 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3397 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3398 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3399 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 3400 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3401 | else |
| 3402 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 3403 | |
| 3404 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3405 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3406 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3407 | |
| 3408 | // TODO tell the MC streamer the mode |
| 3409 | // getParser().getStreamer().Emit???(); |
| 3410 | return false; |
| 3411 | } |
| 3412 | |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3413 | /// parseDirectiveCode |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3414 | /// ::= .code 16 | 32 |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 3415 | bool ARMAsmParser::parseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3416 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3417 | if (Tok.isNot(AsmToken::Integer)) |
| 3418 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3419 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3420 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3421 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 3422 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3423 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3424 | else |
| 3425 | return Error(L, "invalid operand to .code directive"); |
| 3426 | |
| 3427 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 3428 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 3429 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3430 | |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 3431 | if (Val == 16) { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3432 | if (!isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 3433 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3434 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
| 3435 | } |
Evan Cheng | 3286920 | 2011-07-08 22:36:29 +0000 | [diff] [blame] | 3436 | } else { |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3437 | if (isThumb()) { |
Evan Cheng | ffc0e73 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 3438 | SwitchMode(); |
Evan Cheng | bd27f5a | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 3439 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 3440 | } |
Evan Cheng | eb0caa1 | 2011-07-08 22:49:55 +0000 | [diff] [blame] | 3441 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 3442 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 3443 | return false; |
| 3444 | } |
| 3445 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 3446 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 3447 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 3448 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3449 | extern "C" void LLVMInitializeARMAsmParser() { |
Evan Cheng | 94b9550 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 3450 | RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget); |
| 3451 | RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 3452 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 3453 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 3454 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 3455 | #define GET_REGISTER_MATCHER |
| 3456 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 3457 | #include "ARMGenAsmMatcher.inc" |