blob: 25444f237628df828ecd53d16da91c8da03d3b31 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +00005// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +00006class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00007 string suffix = ""> {
8 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +00009 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000010 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000011
12 // Corresponding mask register class.
13 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
14
15 // Corresponding write-mask register class.
16 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
17
18 // The GPR register class that can hold the write mask. Use GR8 for fewer
19 // than 8 elements. Use shift-right and equal to work around the lack of
20 // !lt in tablegen.
21 RegisterClass MRC =
22 !cast<RegisterClass>("GR" #
23 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
24
25 // Suffix used in the instruction mnemonic.
26 string Suffix = suffix;
27
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000028 // VTName is a string name for vector VT. For vector types it will be
29 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
30 // It is a little bit complex for scalar types, where NumElts = 1.
31 // In this case we build v4f32 or v2f64
32 string VTName = "v" # !if (!eq (NumElts, 1),
33 !if (!eq (EltVT.Size, 32), 4,
34 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 string EltTypeName = !cast<string>(EltVT);
40 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000041 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
42 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000043
44 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000045 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000046
47 // Size of RC in bits, e.g. 512 for VR512.
48 int Size = VT.Size;
49
50 // The corresponding memory operand, e.g. i512mem for VR512.
51 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
53
54 // Load patterns
55 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
56 // due to load promotion during legalization
57 PatFrag LdFrag = !cast<PatFrag>("load" #
58 !if (!eq (TypeVariantName, "i"),
59 !if (!eq (Size, 128), "v2i64",
60 !if (!eq (Size, 256), "v4i64",
61 VTName)), VTName));
62 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000063
Adam Nemet6bddb8c2014-09-29 22:54:41 +000064 // Load patterns used for memory operands. We only have this defined in
65 // case of i64 element types for sub-512 integer vectors. For now, keep
66 // MemOpFrag undefined in these cases.
67 PatFrag MemOpFrag =
Elena Demikhovsky905a5a62014-11-26 10:46:49 +000068 !if (!eq (NumElts#EltTypeName, "1f32"), !cast<PatFrag>("memopfsf32"),
69 !if (!eq (NumElts#EltTypeName, "1f64"), !cast<PatFrag>("memopfsf64"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +000070 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
71 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
Elena Demikhovsky905a5a62014-11-26 10:46:49 +000072 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)))));
Adam Nemet6bddb8c2014-09-29 22:54:41 +000073
Adam Nemet5ed17da2014-08-21 19:50:07 +000074 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075 // Note: For EltSize < 32, FloatVT is illegal and TableGen
76 // fails to compile, so we choose FloatVT = VT
77 ValueType FloatVT = !cast<ValueType>(
78 !if (!eq (!srl(EltSize,5),0),
79 VTName,
80 !if (!eq(TypeVariantName, "i"),
81 "v" # NumElts # "f" # EltSize,
82 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000083
84 // The string to specify embedded broadcast in assembly.
85 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000086
Adam Nemet449b3f02014-10-15 23:42:09 +000087 // 8-bit compressed displacement tuple/subvector format. This is only
88 // defined for NumElts <= 8.
89 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
90 !cast<CD8VForm>("CD8VT" # NumElts), ?);
91
Adam Nemet55536c62014-09-25 23:48:45 +000092 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
93 !if (!eq (Size, 256), sub_ymm, ?));
94
95 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
96 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
97 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000098
99 // A vector type of the same width with element type i32. This is used to
100 // create the canonical constant zero node ImmAllZerosV.
101 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
102 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000103}
104
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000105def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
106def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000107def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
108def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000109def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
110def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000111
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000112// "x" in v32i8x_info means RC = VR256X
113def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
114def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
115def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
116def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000117def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
118def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000119
120def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
121def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
122def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
123def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000124def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
125def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000126
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000127// We map scalar types to the smallest (128-bit) vector type
128// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000129def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
130def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
131
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000132class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
133 X86VectorVTInfo i128> {
134 X86VectorVTInfo info512 = i512;
135 X86VectorVTInfo info256 = i256;
136 X86VectorVTInfo info128 = i128;
137}
138
139def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
140 v16i8x_info>;
141def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
142 v8i16x_info>;
143def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
144 v4i32x_info>;
145def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
146 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000147def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
148 v4f32x_info>;
149def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
150 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000152// This multiclass generates the masking variants from the non-masking
153// variant. It only provides the assembly pieces for the masking variants.
154// It assumes custom ISel patterns for masking which can be provided as
155// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000156multiclass AVX512_maskable_custom<bits<8> O, Format F,
157 dag Outs,
158 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
159 string OpcodeStr,
160 string AttSrcAsm, string IntelSrcAsm,
161 list<dag> Pattern,
162 list<dag> MaskingPattern,
163 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000164 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000165 string MaskingConstraint = "",
166 InstrItinClass itin = NoItinerary,
167 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000168 let isCommutable = IsCommutable in
169 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000170 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
171 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000172 Pattern, itin>;
173
174 // Prefer over VMOV*rrk Pat<>
175 let AddedComplexity = 20 in
176 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000177 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
178 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179 MaskingPattern, itin>,
180 EVEX_K {
181 // In case of the 3src subclass this is overridden with a let.
182 string Constraints = MaskingConstraint;
183 }
184 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
185 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000186 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
187 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188 ZeroMaskingPattern,
189 itin>,
190 EVEX_KZ;
191}
192
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000193
Adam Nemet34801422014-10-08 23:25:39 +0000194// Common base class of AVX512_maskable and AVX512_maskable_3src.
195multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
196 dag Outs,
197 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
198 string OpcodeStr,
199 string AttSrcAsm, string IntelSrcAsm,
200 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000201 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000202 string MaskingConstraint = "",
203 InstrItinClass itin = NoItinerary,
204 bit IsCommutable = 0> :
205 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
206 AttSrcAsm, IntelSrcAsm,
207 [(set _.RC:$dst, RHS)],
208 [(set _.RC:$dst, MaskingRHS)],
209 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000210 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000211 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000212
Adam Nemet2e91ee52014-08-14 17:13:19 +0000213// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000214// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000215// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000216multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
217 dag Outs, dag Ins, string OpcodeStr,
218 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000219 dag RHS, string Round = "",
220 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000221 bit IsCommutable = 0> :
222 AVX512_maskable_common<O, F, _, Outs, Ins,
223 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
224 !con((ins _.KRCWM:$mask), Ins),
225 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000226 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
227 Round, "$src0 = $dst", itin, IsCommutable>;
228
229// This multiclass generates the unconditional/non-masking, the masking and
230// the zero-masking variant of the scalar instruction.
231multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
232 dag Outs, dag Ins, string OpcodeStr,
233 string AttSrcAsm, string IntelSrcAsm,
234 dag RHS, string Round = "",
235 InstrItinClass itin = NoItinerary,
236 bit IsCommutable = 0> :
237 AVX512_maskable_common<O, F, _, Outs, Ins,
238 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
239 !con((ins _.KRCWM:$mask), Ins),
240 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
241 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
242 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243
Adam Nemet34801422014-10-08 23:25:39 +0000244// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// ($src1) is already tied to $dst so we just use that for the preserved
246// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
247// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000248multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs, dag NonTiedIns, string OpcodeStr,
250 string AttSrcAsm, string IntelSrcAsm,
251 dag RHS> :
252 AVX512_maskable_common<O, F, _, Outs,
253 !con((ins _.RC:$src1), NonTiedIns),
254 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
255 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
256 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
257 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000259
Adam Nemet34801422014-10-08 23:25:39 +0000260multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
261 dag Outs, dag Ins,
262 string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
264 list<dag> Pattern> :
265 AVX512_maskable_custom<O, F, Outs, Ins,
266 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
267 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000268 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000269 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000270
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000271// Bitcasts between 512-bit vector types. Return the original type since
272// no instruction is needed for the conversion
273let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000274 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000275 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000276 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
277 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
278 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000279 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000280 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
281 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
282 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000283 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000284 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000285 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
286 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000287 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000288 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
289 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000290 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000291 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
292 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000293 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000294 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
295 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
296 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
297 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
298 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
299 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
300 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
301 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
302 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
303 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
304 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000305
306 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
307 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
308 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
309 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
310 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
311 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
312 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
313 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
314 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
315 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
316 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
317 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
318 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
319 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
320 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
321 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
322 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
323 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
324 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
325 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
326 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
327 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
328 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
329 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
330 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
331 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
332 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
333 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
334 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
335 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
336
337// Bitcasts between 256-bit vector types. Return the original type since
338// no instruction is needed for the conversion
339 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
340 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
341 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
342 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
343 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
344 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
345 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
346 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
347 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
348 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
349 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
350 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
351 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
352 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
353 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
354 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
355 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
356 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
357 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
358 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
359 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
360 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
361 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
362 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
363 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
364 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
365 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
366 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
367 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
368 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
369}
370
371//
372// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
373//
374
375let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
376 isPseudo = 1, Predicates = [HasAVX512] in {
377def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
378 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
379}
380
Craig Topperfb1746b2014-01-30 06:03:19 +0000381let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000382def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
383def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
384def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000385}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386
387//===----------------------------------------------------------------------===//
388// AVX-512 - VECTOR INSERT
389//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000390
Adam Nemet4285c1f2014-10-15 23:42:17 +0000391multiclass vinsert_for_size_no_alt<int Opcode,
392 X86VectorVTInfo From, X86VectorVTInfo To,
393 PatFrag vinsert_insert,
394 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000395 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
396 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
397 (ins VR512:$src1, From.RC:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000398 "vinsert" # From.EltTypeName # "x" # From.NumElts #
399 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000400 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000401 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
402 (From.VT From.RC:$src2),
403 (iPTR imm)))]>,
404 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000405
406 let mayLoad = 1 in
407 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
408 (ins VR512:$src1, From.MemOp:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000409 "vinsert" # From.EltTypeName # "x" # From.NumElts #
410 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000411 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000412 []>,
413 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000414 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000415}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000416
Adam Nemet4285c1f2014-10-15 23:42:17 +0000417multiclass vinsert_for_size<int Opcode,
418 X86VectorVTInfo From, X86VectorVTInfo To,
419 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
420 PatFrag vinsert_insert,
421 SDNodeXForm INSERT_get_vinsert_imm> :
422 vinsert_for_size_no_alt<Opcode, From, To,
423 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000424 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000425 // vinserti32x4. Only add this if 64x2 and friends are not supported
426 // natively via AVX512DQ.
427 let Predicates = [NoDQI] in
428 def : Pat<(vinsert_insert:$ins
429 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
430 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
431 VR512:$src1, From.RC:$src2,
432 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433}
434
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000435multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
436 ValueType EltVT64, int Opcode256> {
437 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000438 X86VectorVTInfo< 4, EltVT32, VR128X>,
439 X86VectorVTInfo<16, EltVT32, VR512>,
440 X86VectorVTInfo< 2, EltVT64, VR128X>,
441 X86VectorVTInfo< 8, EltVT64, VR512>,
442 vinsert128_insert,
443 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000444 let Predicates = [HasDQI] in
445 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
446 X86VectorVTInfo< 2, EltVT64, VR128X>,
447 X86VectorVTInfo< 8, EltVT64, VR512>,
448 vinsert128_insert,
449 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000450 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000451 X86VectorVTInfo< 4, EltVT64, VR256X>,
452 X86VectorVTInfo< 8, EltVT64, VR512>,
453 X86VectorVTInfo< 8, EltVT32, VR256>,
454 X86VectorVTInfo<16, EltVT32, VR512>,
455 vinsert256_insert,
456 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000457 let Predicates = [HasDQI] in
458 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
459 X86VectorVTInfo< 8, EltVT32, VR256X>,
460 X86VectorVTInfo<16, EltVT32, VR512>,
461 vinsert256_insert,
462 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000463}
464
Adam Nemet4e2ef472014-10-02 23:18:28 +0000465defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
466defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467
468// vinsertps - insert f32 to XMM
469def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000470 (ins VR128X:$src1, VR128X:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000471 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000472 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000473 EVEX_4V;
474def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000475 (ins VR128X:$src1, f32mem:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000476 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000477 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000478 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
479 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
480
481//===----------------------------------------------------------------------===//
482// AVX-512 VECTOR EXTRACT
483//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484
Adam Nemet55536c62014-09-25 23:48:45 +0000485multiclass vextract_for_size<int Opcode,
486 X86VectorVTInfo From, X86VectorVTInfo To,
487 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
488 PatFrag vextract_extract,
489 SDNodeXForm EXTRACT_get_vextract_imm> {
490 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000491 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000492 (ins VR512:$src1, i8imm:$idx),
493 "vextract" # To.EltTypeName # "x4",
494 "$idx, $src1", "$src1, $idx",
495 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
496 (iPTR imm)))]>,
497 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000498 let mayStore = 1 in
499 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
500 (ins To.MemOp:$dst, VR512:$src1, i8imm:$src2),
501 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
502 "$dst, $src1, $src2}",
503 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
504 }
505
Adam Nemet55536c62014-09-25 23:48:45 +0000506 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
507 // vextracti32x4
508 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
509 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
510 VR512:$src1,
511 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
512
513 // A 128/256-bit subvector extract from the first 512-bit vector position is
514 // a subregister copy that needs no instruction.
515 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
516 (To.VT
517 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
518
519 // And for the alternative types.
520 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
521 (AltTo.VT
522 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000523
524 // Intrinsic call with masking.
525 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
526 "x4_512")
527 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
528 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
529 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
530 VR512:$src1, imm:$idx)>;
531
532 // Intrinsic call with zero-masking.
533 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
534 "x4_512")
535 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
536 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
537 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
538 VR512:$src1, imm:$idx)>;
539
540 // Intrinsic call without masking.
541 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
542 "x4_512")
543 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
544 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
545 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000546}
547
Adam Nemet55536c62014-09-25 23:48:45 +0000548multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
549 ValueType EltVT64, int Opcode64> {
550 defm NAME # "32x4" : vextract_for_size<Opcode32,
551 X86VectorVTInfo<16, EltVT32, VR512>,
552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 X86VectorVTInfo< 2, EltVT64, VR128X>,
555 vextract128_extract,
556 EXTRACT_get_vextract128_imm>;
557 defm NAME # "64x4" : vextract_for_size<Opcode64,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 X86VectorVTInfo<16, EltVT32, VR512>,
561 X86VectorVTInfo< 8, EltVT32, VR256>,
562 vextract256_extract,
563 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564}
565
Adam Nemet55536c62014-09-25 23:48:45 +0000566defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
567defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
569// A 128-bit subvector insert to the first 512-bit vector position
570// is a subregister copy that needs no instruction.
571def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
572 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
573 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
574 sub_ymm)>;
575def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
576 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
577 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
578 sub_ymm)>;
579def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
580 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
581 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
582 sub_ymm)>;
583def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
584 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
585 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
586 sub_ymm)>;
587
588def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
589 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
590def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
591 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
592def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
593 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
594def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
595 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
596
597// vextractps - extract 32 bits from XMM
598def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000599 (ins VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000600 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
602 EVEX;
603
604def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000605 (ins f32mem:$dst, VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000606 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000608 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
610//===---------------------------------------------------------------------===//
611// AVX-512 BROADCAST
612//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000613multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
614 ValueType svt, X86VectorVTInfo _> {
615 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
616 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
617 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
618 T8PD, EVEX;
619
620 let mayLoad = 1 in {
621 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
622 (ins _.ScalarMemOp:$src),
623 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
624 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
625 T8PD, EVEX;
626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000628
629multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
630 AVX512VLVectorVTInfo _> {
631 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
632 EVEX_V512;
633
634 let Predicates = [HasVLX] in {
635 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
636 EVEX_V256;
637 }
638}
639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000640let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000641 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
642 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
643 let Predicates = [HasVLX] in {
644 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
645 v4f32, v4f32x_info>, EVEX_V128,
646 EVEX_CD8<32, CD8VT1>;
647 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648}
649
650let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000651 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
652 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653}
654
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000655// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
656// Later, we can canonize broadcast instructions before ISel phase and
657// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000658// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
659// representations of source
660multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
661 X86VectorVTInfo _, RegisterClass SrcRC_v,
662 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000663 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000664 (!cast<Instruction>(InstName##"r")
665 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
666
667 let AddedComplexity = 30 in {
668 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000669 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000670 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
671 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
672
673 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000674 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000675 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
676 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
677 }
678}
679
680defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
681 VR128X, FR32X>;
682defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
683 VR128X, FR64X>;
684
685let Predicates = [HasVLX] in {
686 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
687 v8f32x_info, VR128X, FR32X>;
688 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
689 v4f32x_info, VR128X, FR32X>;
690 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
691 v4f64x_info, VR128X, FR64X>;
692}
693
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000695 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000696def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000697 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000698
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000699def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000700 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000701def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000703
Robert Khasanovcbc57032014-12-09 16:38:41 +0000704multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
705 RegisterClass SrcRC> {
706 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
707 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
708 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709}
710
Robert Khasanovcbc57032014-12-09 16:38:41 +0000711multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
712 RegisterClass SrcRC, Predicate prd> {
713 let Predicates = [prd] in
714 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
715 let Predicates = [prd, HasVLX] in {
716 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
717 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
718 }
719}
720
721defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
722 HasBWI>;
723defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
724 HasBWI>;
725defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
726 HasAVX512>;
727defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
728 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000729
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000731 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732
733def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000734 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000735
736def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000737 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000738def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000739 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000740def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000741 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000742def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000743 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744
Cameron McInally394d5572013-10-31 13:56:31 +0000745def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000746 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000747def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000748 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000749
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000750def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
751 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000752 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000753def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
754 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000755 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
758 X86MemOperand x86memop, PatFrag ld_frag,
759 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
760 RegisterClass KRC> {
761 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000762 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 [(set DstRC:$dst,
764 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
765 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
766 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000767 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000768 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769 [(set DstRC:$dst,
770 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
771 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000772 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000774 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000775 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
777 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
778 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000779 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000780 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000781 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000783 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784}
785
786defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
787 loadi32, VR512, v16i32, v4i32, VK16WM>,
788 EVEX_V512, EVEX_CD8<32, CD8VT1>;
789defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
790 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
791 EVEX_CD8<64, CD8VT1>;
792
Adam Nemet73f72e12014-06-27 00:43:38 +0000793multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
794 X86MemOperand x86memop, PatFrag ld_frag,
795 RegisterClass KRC> {
796 let mayLoad = 1 in {
797 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000798 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000799 []>, EVEX;
800 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
801 x86memop:$src),
802 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000803 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000804 []>, EVEX, EVEX_KZ;
805 }
806}
807
808defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
809 i128mem, loadv2i64, VK16WM>,
810 EVEX_V512, EVEX_CD8<32, CD8VT4>;
811defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
812 i256mem, loadv4i64, VK16WM>, VEX_W,
813 EVEX_V512, EVEX_CD8<64, CD8VT4>;
814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
816 (VPBROADCASTDZrr VR128X:$src)>;
817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
818 (VPBROADCASTQZrr VR128X:$src)>;
819
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000820def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000821 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000822def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000823 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000824
825def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
826 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
827def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
828 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
829
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000830def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000831 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000832def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000833 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835// Provide fallback in case the load node that is used in the patterns above
836// is used by additional users, which prevents the pattern selection.
837def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000840 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841
842
843let Predicates = [HasAVX512] in {
844def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000845 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
847 addr:$src)), sub_ymm)>;
848}
849//===----------------------------------------------------------------------===//
850// AVX-512 BROADCAST MASK TO VECTOR REGISTER
851//---
852
853multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000854 RegisterClass KRC> {
855let Predicates = [HasCDI] in
856def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000857 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000858 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000859
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000860let Predicates = [HasCDI, HasVLX] in {
861def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000862 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000863 []>, EVEX, EVEX_V128;
864def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000865 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000866 []>, EVEX, EVEX_V256;
867}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
869
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000870let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000871defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
872 VK16>;
873defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
874 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876
877//===----------------------------------------------------------------------===//
878// AVX-512 - VPERM
879//
880// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000881multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
882 X86VectorVTInfo _> {
883 let ExeDomain = _.ExeDomain in {
884 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
885 (ins _.RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000886 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000887 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000888 [(set _.RC:$dst,
889 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000890 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000891 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
892 (ins _.MemOp:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000894 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000895 [(set _.RC:$dst,
896 (_.VT (OpNode (_.MemOpFrag addr:$src1),
897 (i8 imm:$src2))))]>,
898 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
899}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
901
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000902multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
903 X86VectorVTInfo Ctrl> :
904 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
905 let ExeDomain = _.ExeDomain in {
906 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
907 (ins _.RC:$src1, _.RC:$src2),
908 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000909 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000910 [(set _.RC:$dst,
911 (_.VT (X86VPermilpv _.RC:$src1,
912 (Ctrl.VT Ctrl.RC:$src2))))]>,
913 EVEX_4V;
914 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
915 (ins _.RC:$src1, Ctrl.MemOp:$src2),
916 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000917 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000918 [(set _.RC:$dst,
919 (_.VT (X86VPermilpv _.RC:$src1,
920 (Ctrl.VT (Ctrl.MemOpFrag addr:$src2)))))]>,
921 EVEX_4V;
922 }
923}
924
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000925defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
926 EVEX_V512, VEX_W;
927defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
928 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000930defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000931 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000932defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000933 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000934
935def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
936 (VPERMILPSZri VR512:$src1, imm:$imm)>;
937def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
938 (VPERMILPDZri VR512:$src1, imm:$imm)>;
939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000941multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
943
944 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
945 (ins RC:$src1, RC:$src2),
946 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000947 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948 [(set RC:$dst,
949 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
950
951 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
952 (ins RC:$src1, x86memop:$src2),
953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955 [(set RC:$dst,
956 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
957 EVEX_4V;
958}
959
960defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
961 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +0000962defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000963 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
964let ExeDomain = SSEPackedSingle in
965defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
966 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
967let ExeDomain = SSEPackedDouble in
Michael Liao5bf95782014-12-04 05:20:33 +0000968defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000969 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
970
971// -- VPERM2I - 3 source operands form --
972multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
973 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000974 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000975let Constraints = "$src1 = $dst" in {
976 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
977 (ins RC:$src1, RC:$src2, RC:$src3),
978 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000979 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000981 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982 EVEX_4V;
983
Adam Nemet2415a492014-07-02 21:25:54 +0000984 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
985 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
986 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000987 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000988 "$dst {${mask}}, $src2, $src3}"),
989 [(set RC:$dst, (OpVT (vselect KRC:$mask,
990 (OpNode RC:$src1, RC:$src2,
991 RC:$src3),
992 RC:$src1)))]>,
993 EVEX_4V, EVEX_K;
994
995 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
996 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
997 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
998 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000999 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001000 "$dst {${mask}} {z}, $src2, $src3}"),
1001 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1002 (OpNode RC:$src1, RC:$src2,
1003 RC:$src3),
1004 (OpVT (bitconvert
1005 (v16i32 immAllZerosV))))))]>,
1006 EVEX_4V, EVEX_KZ;
1007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1009 (ins RC:$src1, RC:$src2, x86memop:$src3),
1010 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001011 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001013 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001014 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001015
1016 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1017 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1018 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001019 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001020 "$dst {${mask}}, $src2, $src3}"),
1021 [(set RC:$dst,
1022 (OpVT (vselect KRC:$mask,
1023 (OpNode RC:$src1, RC:$src2,
1024 (mem_frag addr:$src3)),
1025 RC:$src1)))]>,
1026 EVEX_4V, EVEX_K;
1027
1028 let AddedComplexity = 10 in // Prefer over the rrkz variant
1029 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1030 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1031 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001032 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001033 "$dst {${mask}} {z}, $src2, $src3}"),
1034 [(set RC:$dst,
1035 (OpVT (vselect KRC:$mask,
1036 (OpNode RC:$src1, RC:$src2,
1037 (mem_frag addr:$src3)),
1038 (OpVT (bitconvert
1039 (v16i32 immAllZerosV))))))]>,
1040 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001041 }
1042}
Adam Nemet2415a492014-07-02 21:25:54 +00001043defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
1044 i512mem, X86VPermiv3, v16i32, VK16WM>,
1045 EVEX_V512, EVEX_CD8<32, CD8VF>;
1046defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
1047 i512mem, X86VPermiv3, v8i64, VK8WM>,
1048 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1049defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
1050 i512mem, X86VPermiv3, v16f32, VK16WM>,
1051 EVEX_V512, EVEX_CD8<32, CD8VF>;
1052defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
1053 i512mem, X86VPermiv3, v8f64, VK8WM>,
1054 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001055
Adam Nemetefe9c982014-07-02 21:25:58 +00001056multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1057 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001058 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1059 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001060 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1061 OpVT, KRC> {
1062 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1063 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1064 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001065
1066 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1067 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1068 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1069 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001070}
1071
1072defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001073 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1074 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001075defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001076 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1077 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001078defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001079 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1080 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001081defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001082 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1083 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 - BLEND using mask
1087//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001088multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1089 let ExeDomain = _.ExeDomain in {
1090 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1091 (ins _.RC:$src1, _.RC:$src2),
1092 !strconcat(OpcodeStr,
1093 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1094 []>, EVEX_4V;
1095 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1096 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001097 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001098 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001099 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1100 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1101 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1102 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1103 !strconcat(OpcodeStr,
1104 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1105 []>, EVEX_4V, EVEX_KZ;
1106 let mayLoad = 1 in {
1107 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1108 (ins _.RC:$src1, _.MemOp:$src2),
1109 !strconcat(OpcodeStr,
1110 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1111 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1112 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1113 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001114 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001115 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001116 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1117 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1118 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1119 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1120 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1121 !strconcat(OpcodeStr,
1122 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1123 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1124 }
1125 }
1126}
1127multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1128
1129 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1130 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1131 !strconcat(OpcodeStr,
1132 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1133 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1134 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1135 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001136 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001137
1138 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1139 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1140 !strconcat(OpcodeStr,
1141 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1142 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001143 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001144
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001145}
1146
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001147multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1148 AVX512VLVectorVTInfo VTInfo> {
1149 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1150 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001151
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001152 let Predicates = [HasVLX] in {
1153 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1154 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1155 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1156 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1157 }
1158}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001159
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001160multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1161 AVX512VLVectorVTInfo VTInfo> {
1162 let Predicates = [HasBWI] in
1163 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001164
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001165 let Predicates = [HasBWI, HasVLX] in {
1166 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1167 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1168 }
1169}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001171
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001172defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1173defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1174defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1175defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1176defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1177defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001178
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180let Predicates = [HasAVX512] in {
1181def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1182 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001183 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001184 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001185 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1186 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1187
1188def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1189 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001190 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001191 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1193 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1194}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001195//===----------------------------------------------------------------------===//
1196// Compare Instructions
1197//===----------------------------------------------------------------------===//
1198
1199// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1200multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
1201 Operand CC, SDNode OpNode, ValueType VT,
1202 PatFrag ld_frag, string asm, string asm_alt> {
1203 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1204 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
1205 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
1206 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1207 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1208 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
1209 [(set VK1:$dst, (OpNode (VT RC:$src1),
1210 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001211 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001212 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
1213 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
1214 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1215 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
1216 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
1217 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1218 }
1219}
1220
1221let Predicates = [HasAVX512] in {
1222defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
1223 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1224 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1225 XS;
1226defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
1227 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1228 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1229 XD, VEX_W;
1230}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001231
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001232multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1233 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001234 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001235 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1236 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1237 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001238 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001239 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001240 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001241 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1242 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1243 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1244 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001246 def rrk : AVX512BI<opc, MRMSrcReg,
1247 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1248 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1249 "$dst {${mask}}, $src1, $src2}"),
1250 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1251 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1252 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1253 let mayLoad = 1 in
1254 def rmk : AVX512BI<opc, MRMSrcMem,
1255 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1256 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1257 "$dst {${mask}}, $src1, $src2}"),
1258 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1259 (OpNode (_.VT _.RC:$src1),
1260 (_.VT (bitconvert
1261 (_.LdFrag addr:$src2))))))],
1262 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001263}
1264
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001265multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001266 X86VectorVTInfo _> :
1267 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001268 let mayLoad = 1 in {
1269 def rmb : AVX512BI<opc, MRMSrcMem,
1270 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1271 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1272 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1273 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1274 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1275 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1276 def rmbk : AVX512BI<opc, MRMSrcMem,
1277 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1278 _.ScalarMemOp:$src2),
1279 !strconcat(OpcodeStr,
1280 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1281 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1282 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1283 (OpNode (_.VT _.RC:$src1),
1284 (X86VBroadcast
1285 (_.ScalarLdFrag addr:$src2)))))],
1286 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1287 }
1288}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001289
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001290multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1291 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1292 let Predicates = [prd] in
1293 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1294 EVEX_V512;
1295
1296 let Predicates = [prd, HasVLX] in {
1297 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1298 EVEX_V256;
1299 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1300 EVEX_V128;
1301 }
1302}
1303
1304multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1305 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1306 Predicate prd> {
1307 let Predicates = [prd] in
1308 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1309 EVEX_V512;
1310
1311 let Predicates = [prd, HasVLX] in {
1312 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1313 EVEX_V256;
1314 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1315 EVEX_V128;
1316 }
1317}
1318
1319defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1320 avx512vl_i8_info, HasBWI>,
1321 EVEX_CD8<8, CD8VF>;
1322
1323defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1324 avx512vl_i16_info, HasBWI>,
1325 EVEX_CD8<16, CD8VF>;
1326
Robert Khasanovf70f7982014-09-18 14:06:55 +00001327defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001328 avx512vl_i32_info, HasAVX512>,
1329 EVEX_CD8<32, CD8VF>;
1330
Robert Khasanovf70f7982014-09-18 14:06:55 +00001331defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001332 avx512vl_i64_info, HasAVX512>,
1333 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1334
1335defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1336 avx512vl_i8_info, HasBWI>,
1337 EVEX_CD8<8, CD8VF>;
1338
1339defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1340 avx512vl_i16_info, HasBWI>,
1341 EVEX_CD8<16, CD8VF>;
1342
Robert Khasanovf70f7982014-09-18 14:06:55 +00001343defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001344 avx512vl_i32_info, HasAVX512>,
1345 EVEX_CD8<32, CD8VF>;
1346
Robert Khasanovf70f7982014-09-18 14:06:55 +00001347defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001348 avx512vl_i64_info, HasAVX512>,
1349 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350
1351def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001352 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001353 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1354 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1355
1356def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001357 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001358 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1359 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1360
Robert Khasanov29e3b962014-08-27 09:34:37 +00001361multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1362 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001363 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001364 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001365 !strconcat("vpcmp${cc}", Suffix,
1366 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001367 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1368 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001370 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001372 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001373 !strconcat("vpcmp${cc}", Suffix,
1374 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001375 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1376 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1377 imm:$cc))],
1378 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1379 def rrik : AVX512AIi8<opc, MRMSrcReg,
1380 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1381 AVXCC:$cc),
1382 !strconcat("vpcmp${cc}", Suffix,
1383 "\t{$src2, $src1, $dst {${mask}}|",
1384 "$dst {${mask}}, $src1, $src2}"),
1385 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1386 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1387 imm:$cc)))],
1388 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1389 let mayLoad = 1 in
1390 def rmik : AVX512AIi8<opc, MRMSrcMem,
1391 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1392 AVXCC:$cc),
1393 !strconcat("vpcmp${cc}", Suffix,
1394 "\t{$src2, $src1, $dst {${mask}}|",
1395 "$dst {${mask}}, $src1, $src2}"),
1396 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1397 (OpNode (_.VT _.RC:$src1),
1398 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1399 imm:$cc)))],
1400 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1401
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001402 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001403 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001404 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001405 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, i8imm:$cc),
1406 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1407 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001408 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001410 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, i8imm:$cc),
1411 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1412 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001413 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001414 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1415 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1416 i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001417 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001418 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1419 "$dst {${mask}}, $src1, $src2, $cc}"),
1420 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1421 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1422 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1423 i8imm:$cc),
1424 !strconcat("vpcmp", Suffix,
1425 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1426 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001427 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001428 }
1429}
1430
Robert Khasanov29e3b962014-08-27 09:34:37 +00001431multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001432 X86VectorVTInfo _> :
1433 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001434 let mayLoad = 1 in {
1435 def rmib : AVX512AIi8<opc, MRMSrcMem,
1436 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1437 AVXCC:$cc),
1438 !strconcat("vpcmp${cc}", Suffix,
1439 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1440 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1441 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1442 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1443 imm:$cc))],
1444 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1445 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1446 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1447 _.ScalarMemOp:$src2, AVXCC:$cc),
1448 !strconcat("vpcmp${cc}", Suffix,
1449 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1450 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1451 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1452 (OpNode (_.VT _.RC:$src1),
1453 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1454 imm:$cc)))],
1455 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1456 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001457
Robert Khasanov29e3b962014-08-27 09:34:37 +00001458 // Accept explicit immediate argument form instead of comparison code.
1459 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1460 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1461 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1462 i8imm:$cc),
1463 !strconcat("vpcmp", Suffix,
1464 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1465 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1466 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1467 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1468 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1469 _.ScalarMemOp:$src2, i8imm:$cc),
1470 !strconcat("vpcmp", Suffix,
1471 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1472 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1473 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1474 }
1475}
1476
1477multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1478 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1479 let Predicates = [prd] in
1480 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1481
1482 let Predicates = [prd, HasVLX] in {
1483 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1484 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1485 }
1486}
1487
1488multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1489 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1490 let Predicates = [prd] in
1491 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1492 EVEX_V512;
1493
1494 let Predicates = [prd, HasVLX] in {
1495 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1496 EVEX_V256;
1497 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1498 EVEX_V128;
1499 }
1500}
1501
1502defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1503 HasBWI>, EVEX_CD8<8, CD8VF>;
1504defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1505 HasBWI>, EVEX_CD8<8, CD8VF>;
1506
1507defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1508 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1509defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1510 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1511
Robert Khasanovf70f7982014-09-18 14:06:55 +00001512defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001513 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001514defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001515 HasAVX512>, EVEX_CD8<32, CD8VF>;
1516
Robert Khasanovf70f7982014-09-18 14:06:55 +00001517defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001518 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001519defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001520 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001521
Adam Nemet905832b2014-06-26 00:21:12 +00001522// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001524 X86MemOperand x86memop, ValueType vt,
1525 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001526 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001527 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1528 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001529 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001530 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
1531 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001532 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001533 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001534 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001535 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001536 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001537 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001538 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001539 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001541 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001542
1543 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001544 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001545 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001546 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001547 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001548 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001549 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001550 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001551 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001552 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001553 }
1554}
1555
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001556defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001557 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001558 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001559defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001560 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561 EVEX_CD8<64, CD8VF>;
1562
1563def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1564 (COPY_TO_REGCLASS (VCMPPSZrri
1565 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1566 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1567 imm:$cc), VK8)>;
1568def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1569 (COPY_TO_REGCLASS (VPCMPDZrri
1570 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1571 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1572 imm:$cc), VK8)>;
1573def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1574 (COPY_TO_REGCLASS (VPCMPUDZrri
1575 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1576 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1577 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001578
1579def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1580 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1581 FROUND_NO_EXC)),
1582 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001583 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001584
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001585def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1586 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1587 FROUND_NO_EXC)),
1588 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001589 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001590
1591def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1592 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1593 FROUND_CURRENT)),
1594 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1595 (I8Imm imm:$cc)), GR16)>;
1596
1597def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1598 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1599 FROUND_CURRENT)),
1600 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1601 (I8Imm imm:$cc)), GR8)>;
1602
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001603// Mask register copy, including
1604// - copy between mask registers
1605// - load/store mask registers
1606// - copy from GPR to mask register and vice versa
1607//
1608multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1609 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001610 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001611 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001612 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001613 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001614 let mayLoad = 1 in
1615 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001616 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001617 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001618 let mayStore = 1 in
1619 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001620 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001621 }
1622}
1623
1624multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1625 string OpcodeStr,
1626 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001627 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001628 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001629 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001630 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001631 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 }
1633}
1634
Robert Khasanov74acbb72014-07-23 14:49:42 +00001635let Predicates = [HasDQI] in
1636 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1637 i8mem>,
1638 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1639 VEX, PD;
1640
1641let Predicates = [HasAVX512] in
1642 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1643 i16mem>,
1644 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001645 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001646
1647let Predicates = [HasBWI] in {
1648 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1649 i32mem>, VEX, PD, VEX_W;
1650 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1651 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001652}
1653
Robert Khasanov74acbb72014-07-23 14:49:42 +00001654let Predicates = [HasBWI] in {
1655 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1656 i64mem>, VEX, PS, VEX_W;
1657 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1658 VEX, XD, VEX_W;
1659}
1660
1661// GR from/to mask register
1662let Predicates = [HasDQI] in {
1663 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1664 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1665 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1666 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1667}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001668let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001669 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1670 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1671 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1672 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001673}
1674let Predicates = [HasBWI] in {
1675 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1676 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1677}
1678let Predicates = [HasBWI] in {
1679 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1680 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1681}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682
Robert Khasanov74acbb72014-07-23 14:49:42 +00001683// Load/store kreg
1684let Predicates = [HasDQI] in {
1685 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1686 (KMOVBmk addr:$dst, VK8:$src)>;
1687}
1688let Predicates = [HasAVX512] in {
1689 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001690 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001691 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001692 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001693 def : Pat<(i1 (load addr:$src)),
1694 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001695 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001696 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001697}
1698let Predicates = [HasBWI] in {
1699 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1700 (KMOVDmk addr:$dst, VK32:$src)>;
1701}
1702let Predicates = [HasBWI] in {
1703 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1704 (KMOVQmk addr:$dst, VK64:$src)>;
1705}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001706
Robert Khasanov74acbb72014-07-23 14:49:42 +00001707let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001708 def : Pat<(i1 (trunc (i64 GR64:$src))),
1709 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1710 (i32 1))), VK1)>;
1711
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001712 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001713 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001714
1715 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001716 (COPY_TO_REGCLASS
1717 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1718 VK1)>;
1719 def : Pat<(i1 (trunc (i16 GR16:$src))),
1720 (COPY_TO_REGCLASS
1721 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1722 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001723
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001724 def : Pat<(i32 (zext VK1:$src)),
1725 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001726 def : Pat<(i8 (zext VK1:$src)),
1727 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001728 (AND32ri (KMOVWrk
1729 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001730 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001731 (AND64ri8 (SUBREG_TO_REG (i64 0),
1732 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001733 def : Pat<(i16 (zext VK1:$src)),
1734 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001735 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1736 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001737 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1738 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1739 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1740 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001741}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001742let Predicates = [HasBWI] in {
1743 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1744 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1745 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1746 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1747}
1748
1749
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1751let Predicates = [HasAVX512] in {
1752 // GR from/to 8-bit mask without native support
1753 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1754 (COPY_TO_REGCLASS
1755 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1756 VK8)>;
1757 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1758 (EXTRACT_SUBREG
1759 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1760 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001761
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001762 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001763 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001764 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001765 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001766}
1767let Predicates = [HasBWI] in {
1768 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1769 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1770 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1771 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001772}
1773
1774// Mask unary operation
1775// - KNOT
1776multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001777 RegisterClass KRC, SDPatternOperator OpNode,
1778 Predicate prd> {
1779 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001781 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001782 [(set KRC:$dst, (OpNode KRC:$src))]>;
1783}
1784
Robert Khasanov74acbb72014-07-23 14:49:42 +00001785multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1786 SDPatternOperator OpNode> {
1787 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1788 HasDQI>, VEX, PD;
1789 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1790 HasAVX512>, VEX, PS;
1791 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1792 HasBWI>, VEX, PD, VEX_W;
1793 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1794 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001795}
1796
Robert Khasanov74acbb72014-07-23 14:49:42 +00001797defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001799multiclass avx512_mask_unop_int<string IntName, string InstName> {
1800 let Predicates = [HasAVX512] in
1801 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1802 (i16 GR16:$src)),
1803 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1804 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1805}
1806defm : avx512_mask_unop_int<"knot", "KNOT">;
1807
Robert Khasanov74acbb72014-07-23 14:49:42 +00001808let Predicates = [HasDQI] in
1809def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1810let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001811def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001812let Predicates = [HasBWI] in
1813def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1814let Predicates = [HasBWI] in
1815def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1816
1817// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1818let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1820 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1821
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001822def : Pat<(not VK8:$src),
1823 (COPY_TO_REGCLASS
1824 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001825}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826
1827// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001828// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001830 RegisterClass KRC, SDPatternOperator OpNode,
1831 Predicate prd> {
1832 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001833 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1834 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001835 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001836 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1837}
1838
Robert Khasanov595683d2014-07-28 13:46:45 +00001839multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1840 SDPatternOperator OpNode> {
1841 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1842 HasDQI>, VEX_4V, VEX_L, PD;
1843 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1844 HasAVX512>, VEX_4V, VEX_L, PS;
1845 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1846 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1847 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1848 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001849}
1850
1851def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1852def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1853
1854let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001855 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1856 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1857 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1858 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001859}
Robert Khasanov595683d2014-07-28 13:46:45 +00001860let isCommutable = 0 in
1861 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001862
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001863def : Pat<(xor VK1:$src1, VK1:$src2),
1864 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1865 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1866
1867def : Pat<(or VK1:$src1, VK1:$src2),
1868 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1869 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1870
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001871def : Pat<(and VK1:$src1, VK1:$src2),
1872 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1873 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1874
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001875multiclass avx512_mask_binop_int<string IntName, string InstName> {
1876 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001877 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1878 (i16 GR16:$src1), (i16 GR16:$src2)),
1879 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1880 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1881 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882}
1883
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001884defm : avx512_mask_binop_int<"kand", "KAND">;
1885defm : avx512_mask_binop_int<"kandn", "KANDN">;
1886defm : avx512_mask_binop_int<"kor", "KOR">;
1887defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1888defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001889
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001890// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1891multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1892 let Predicates = [HasAVX512] in
1893 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1894 (COPY_TO_REGCLASS
1895 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1896 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1897}
1898
1899defm : avx512_binop_pat<and, KANDWrr>;
1900defm : avx512_binop_pat<andn, KANDNWrr>;
1901defm : avx512_binop_pat<or, KORWrr>;
1902defm : avx512_binop_pat<xnor, KXNORWrr>;
1903defm : avx512_binop_pat<xor, KXORWrr>;
1904
1905// Mask unpacking
1906multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001907 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001909 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001911 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912}
1913
1914multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001915 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001916 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917}
1918
1919defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001920def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1921 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1922 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1923
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924
1925multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1926 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001927 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1928 (i16 GR16:$src1), (i16 GR16:$src2)),
1929 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1930 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1931 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001932}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001933defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001934
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001935// Mask bit testing
1936multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1937 SDNode OpNode> {
1938 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1939 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001940 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001941 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1942}
1943
1944multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1945 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001946 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001947}
1948
1949defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001950
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001951def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001952 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001953 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001954
1955// Mask shift
1956multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1957 SDNode OpNode> {
1958 let Predicates = [HasAVX512] in
1959 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1960 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001961 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001962 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1963}
1964
1965multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1966 SDNode OpNode> {
1967 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001968 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001969}
1970
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001971defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1972defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973
1974// Mask setting all 0s or 1s
1975multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1976 let Predicates = [HasAVX512] in
1977 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1978 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1979 [(set KRC:$dst, (VT Val))]>;
1980}
1981
1982multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001983 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001984 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1985}
1986
1987defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1988defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1989
1990// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1991let Predicates = [HasAVX512] in {
1992 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1993 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001994 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1995 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1996 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001997}
1998def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1999 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2000
2001def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2002 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2003
2004def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2005 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2006
Robert Khasanov5aa44452014-09-30 11:41:54 +00002007let Predicates = [HasVLX] in {
2008 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2009 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2010 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2011 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
2012 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2013 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2014 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2015 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2016}
2017
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002018def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
2019 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
2020
2021def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
2022 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002023//===----------------------------------------------------------------------===//
2024// AVX-512 - Aligned and unaligned load and store
2025//
2026
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002027multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
2028 RegisterClass KRC, RegisterClass RC,
2029 ValueType vt, ValueType zvt, X86MemOperand memop,
2030 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002031let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002033 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2034 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002035 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002036 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2037 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002038 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002039 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2040 SchedRW = [WriteLoad] in
2041 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2042 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2043 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2044 d>, EVEX;
2045
2046 let AddedComplexity = 20 in {
2047 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2048 let hasSideEffects = 0 in
2049 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2050 (ins RC:$src0, KRC:$mask, RC:$src1),
2051 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2052 "${dst} {${mask}}, $src1}"),
2053 [(set RC:$dst, (vt (vselect KRC:$mask,
2054 (vt RC:$src1),
2055 (vt RC:$src0))))],
2056 d>, EVEX, EVEX_K;
2057 let mayLoad = 1, SchedRW = [WriteLoad] in
2058 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2059 (ins RC:$src0, KRC:$mask, memop:$src1),
2060 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2061 "${dst} {${mask}}, $src1}"),
2062 [(set RC:$dst, (vt
2063 (vselect KRC:$mask,
2064 (vt (bitconvert (ld_frag addr:$src1))),
2065 (vt RC:$src0))))],
2066 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002067 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002068 let mayLoad = 1, SchedRW = [WriteLoad] in
2069 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2070 (ins KRC:$mask, memop:$src),
2071 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2072 "${dst} {${mask}} {z}, $src}"),
2073 [(set RC:$dst, (vt
2074 (vselect KRC:$mask,
2075 (vt (bitconvert (ld_frag addr:$src))),
2076 (vt (bitconvert (zvt immAllZerosV))))))],
2077 d>, EVEX, EVEX_KZ;
2078 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079}
2080
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002081multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2082 string elty, string elsz, string vsz512,
2083 string vsz256, string vsz128, Domain d,
2084 Predicate prd, bit IsReMaterializable = 1> {
2085 let Predicates = [prd] in
2086 defm Z : avx512_load<opc, OpcodeStr,
2087 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2088 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2089 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2090 !cast<X86MemOperand>(elty##"512mem"), d,
2091 IsReMaterializable>, EVEX_V512;
2092
2093 let Predicates = [prd, HasVLX] in {
2094 defm Z256 : avx512_load<opc, OpcodeStr,
2095 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2096 "v"##vsz256##elty##elsz, "v4i64")),
2097 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2098 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2099 !cast<X86MemOperand>(elty##"256mem"), d,
2100 IsReMaterializable>, EVEX_V256;
2101
2102 defm Z128 : avx512_load<opc, OpcodeStr,
2103 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2104 "v"##vsz128##elty##elsz, "v2i64")),
2105 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2106 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2107 !cast<X86MemOperand>(elty##"128mem"), d,
2108 IsReMaterializable>, EVEX_V128;
2109 }
2110}
2111
2112
2113multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2114 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2115 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002116 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2117 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002118 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002119 EVEX;
2120 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002121 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2122 (ins RC:$src1, KRC:$mask, RC:$src2),
2123 !strconcat(OpcodeStr,
2124 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002125 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002126 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002127 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002128 !strconcat(OpcodeStr,
2129 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002130 [], d>, EVEX, EVEX_KZ;
2131 }
2132 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002133 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2134 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2135 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002136 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002137 (ins memop:$dst, KRC:$mask, RC:$src),
2138 !strconcat(OpcodeStr,
2139 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002140 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002141 }
2142}
2143
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002144
2145multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2146 string st_suff_512, string st_suff_256,
2147 string st_suff_128, string elty, string elsz,
2148 string vsz512, string vsz256, string vsz128,
2149 Domain d, Predicate prd> {
2150 let Predicates = [prd] in
2151 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2152 !cast<ValueType>("v"##vsz512##elty##elsz),
2153 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2154 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2155
2156 let Predicates = [prd, HasVLX] in {
2157 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2158 !cast<ValueType>("v"##vsz256##elty##elsz),
2159 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2160 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2161
2162 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2163 !cast<ValueType>("v"##vsz128##elty##elsz),
2164 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2165 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2166 }
2167}
2168
2169defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2170 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2171 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2172 "512", "256", "", "f", "32", "16", "8", "4",
2173 SSEPackedSingle, HasAVX512>,
2174 PS, EVEX_CD8<32, CD8VF>;
2175
2176defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2177 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2178 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2179 "512", "256", "", "f", "64", "8", "4", "2",
2180 SSEPackedDouble, HasAVX512>,
2181 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2182
2183defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2184 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2185 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2186 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2187 PS, EVEX_CD8<32, CD8VF>;
2188
2189defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2190 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2191 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2192 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2193 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2194
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002195def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002196 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002197 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002199def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2200 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2201 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002203def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2204 GR16:$mask),
2205 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2206 VR512:$src)>;
2207def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2208 GR8:$mask),
2209 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2210 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002211
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002212def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2213 (VMOVUPSZmrk addr:$ptr,
2214 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2215 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2216
2217def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2218 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2219 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2220
2221def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2222 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2223
2224def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2225 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2226
2227def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2228 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2229
2230def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2231 (bc_v16f32 (v16i32 immAllZerosV)))),
2232 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2233
2234def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2235 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2236
2237def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2238 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2239
2240def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2241 (bc_v8f64 (v16i32 immAllZerosV)))),
2242 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2243
2244def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2245 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2246
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002247def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2248 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2249 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2250 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2251
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002252defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2253 "16", "8", "4", SSEPackedInt, HasAVX512>,
2254 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2255 "512", "256", "", "i", "32", "16", "8", "4",
2256 SSEPackedInt, HasAVX512>,
2257 PD, EVEX_CD8<32, CD8VF>;
2258
2259defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2260 "8", "4", "2", SSEPackedInt, HasAVX512>,
2261 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2262 "512", "256", "", "i", "64", "8", "4", "2",
2263 SSEPackedInt, HasAVX512>,
2264 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2265
2266defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2267 "64", "32", "16", SSEPackedInt, HasBWI>,
2268 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2269 "i", "8", "64", "32", "16", SSEPackedInt,
2270 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2271
2272defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2273 "32", "16", "8", SSEPackedInt, HasBWI>,
2274 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2275 "i", "16", "32", "16", "8", SSEPackedInt,
2276 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2277
2278defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2279 "16", "8", "4", SSEPackedInt, HasAVX512>,
2280 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2281 "i", "32", "16", "8", "4", SSEPackedInt,
2282 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2283
2284defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2285 "8", "4", "2", SSEPackedInt, HasAVX512>,
2286 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2287 "i", "64", "8", "4", "2", SSEPackedInt,
2288 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002289
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002290def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2291 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002292 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002293
2294def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002295 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2296 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002297
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002298def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002299 GR16:$mask),
2300 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002301 VR512:$src)>;
2302def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002303 GR8:$mask),
2304 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002305 VR512:$src)>;
2306
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002307let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002308def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002309 (bc_v8i64 (v16i32 immAllZerosV)))),
2310 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002311
2312def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002313 (v8i64 VR512:$src))),
2314 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002315 VK8), VR512:$src)>;
2316
2317def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2318 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002319 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002320
2321def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002322 (v16i32 VR512:$src))),
2323 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002324}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002325
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002326def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2327 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2328
2329def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2330 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2331
2332def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2333 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2334
2335def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2336 (bc_v8i64 (v16i32 immAllZerosV)))),
2337 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2338
2339def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2340 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2341
2342def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2343 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2344
2345def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2346 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2347
2348def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2349 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2350
2351// SKX replacement
2352def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2353 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2354
2355// KNL replacement
2356def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2357 (VMOVDQU32Zmrk addr:$ptr,
2358 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2359 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2360
2361def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2362 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2363 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2364
2365
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366// Move Int Doubleword to Packed Double Int
2367//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002368def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002369 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002370 [(set VR128X:$dst,
2371 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2372 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002373def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002374 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002375 [(set VR128X:$dst,
2376 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2377 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002378def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002379 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380 [(set VR128X:$dst,
2381 (v2i64 (scalar_to_vector GR64:$src)))],
2382 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002383let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002384def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002385 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386 [(set FR64:$dst, (bitconvert GR64:$src))],
2387 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002388def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002389 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390 [(set GR64:$dst, (bitconvert FR64:$src))],
2391 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002392}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002393def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002394 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002395 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2396 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2397 EVEX_CD8<64, CD8VT1>;
2398
2399// Move Int Doubleword to Single Scalar
2400//
Craig Topper88adf2a2013-10-12 05:41:08 +00002401let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002402def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002403 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404 [(set FR32X:$dst, (bitconvert GR32:$src))],
2405 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2406
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002407def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002408 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2410 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002411}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002413// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002414//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002415def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002416 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2418 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2419 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002420def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002421 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002422 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2424 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2425 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2426
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002427// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428//
2429def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002430 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002431 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2432 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002433 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002434 Requires<[HasAVX512, In64BitMode]>;
2435
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002436def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002437 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002438 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002439 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2440 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002441 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2443
2444// Move Scalar Single to Double Int
2445//
Craig Topper88adf2a2013-10-12 05:41:08 +00002446let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002447def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002449 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002450 [(set GR32:$dst, (bitconvert FR32X:$src))],
2451 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002452def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002454 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2456 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002457}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458
2459// Move Quadword Int to Packed Quadword Int
2460//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002461def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002462 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002463 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464 [(set VR128X:$dst,
2465 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2466 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2467
2468//===----------------------------------------------------------------------===//
2469// AVX-512 MOVSS, MOVSD
2470//===----------------------------------------------------------------------===//
2471
Michael Liao5bf95782014-12-04 05:20:33 +00002472multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 SDNode OpNode, ValueType vt,
2474 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002475 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002476 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002477 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2479 (scalar_to_vector RC:$src2))))],
2480 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002481 let Constraints = "$src1 = $dst" in
2482 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2483 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2484 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002485 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002486 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002488 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2490 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002491 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002493 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002494 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2495 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002496 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002497 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002498 [], IIC_SSE_MOV_S_MR>,
2499 EVEX, VEX_LIG, EVEX_K;
2500 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002501 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002502}
2503
2504let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002505defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002506 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2507
2508let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002509defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2511
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002512def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2513 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2514 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2515
2516def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2517 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2518 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002519
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002520def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2521 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2522 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2523
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002525let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2527 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002528 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529 IIC_SSE_MOV_S_RR>,
2530 XS, EVEX_4V, VEX_LIG;
2531 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2532 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002533 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002534 IIC_SSE_MOV_S_RR>,
2535 XD, EVEX_4V, VEX_LIG, VEX_W;
2536}
2537
2538let Predicates = [HasAVX512] in {
2539 let AddedComplexity = 15 in {
2540 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2541 // MOVS{S,D} to the lower bits.
2542 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2543 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2544 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2545 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2546 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2547 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2548 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2549 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2550
2551 // Move low f32 and clear high bits.
2552 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2553 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002554 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2556 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2557 (SUBREG_TO_REG (i32 0),
2558 (VMOVSSZrr (v4i32 (V_SET0)),
2559 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2560 }
2561
2562 let AddedComplexity = 20 in {
2563 // MOVSSrm zeros the high parts of the register; represent this
2564 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2565 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2566 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2567 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2568 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2569 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2570 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2571
2572 // MOVSDrm zeros the high parts of the register; represent this
2573 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2574 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2575 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2576 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2577 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2578 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2579 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2580 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2581 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2582 def : Pat<(v2f64 (X86vzload addr:$src)),
2583 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2584
2585 // Represent the same patterns above but in the form they appear for
2586 // 256-bit types
2587 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2588 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002589 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002590 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2591 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2592 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2593 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2594 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2595 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2596 }
2597 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2598 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2599 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2600 FR32X:$src)), sub_xmm)>;
2601 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2602 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2603 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2604 FR64X:$src)), sub_xmm)>;
2605 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2606 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002607 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002608
2609 // Move low f64 and clear high bits.
2610 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2611 (SUBREG_TO_REG (i32 0),
2612 (VMOVSDZrr (v2f64 (V_SET0)),
2613 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2614
2615 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2616 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2617 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2618
2619 // Extract and store.
2620 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2621 addr:$dst),
2622 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2623 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2624 addr:$dst),
2625 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2626
2627 // Shuffle with VMOVSS
2628 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2629 (VMOVSSZrr (v4i32 VR128X:$src1),
2630 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2631 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2632 (VMOVSSZrr (v4f32 VR128X:$src1),
2633 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2634
2635 // 256-bit variants
2636 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2637 (SUBREG_TO_REG (i32 0),
2638 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2639 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2640 sub_xmm)>;
2641 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2642 (SUBREG_TO_REG (i32 0),
2643 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2644 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2645 sub_xmm)>;
2646
2647 // Shuffle with VMOVSD
2648 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2649 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2650 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2651 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2652 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2653 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2654 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2655 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2656
2657 // 256-bit variants
2658 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2659 (SUBREG_TO_REG (i32 0),
2660 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2661 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2662 sub_xmm)>;
2663 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2664 (SUBREG_TO_REG (i32 0),
2665 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2666 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2667 sub_xmm)>;
2668
2669 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2670 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2671 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2672 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2673 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2674 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2675 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2676 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2677}
2678
2679let AddedComplexity = 15 in
2680def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2681 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002682 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002683 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002684 (v2i64 VR128X:$src))))],
2685 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2686
2687let AddedComplexity = 20 in
2688def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2689 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002690 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691 [(set VR128X:$dst, (v2i64 (X86vzmovl
2692 (loadv2i64 addr:$src))))],
2693 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2694 EVEX_CD8<8, CD8VT8>;
2695
2696let Predicates = [HasAVX512] in {
2697 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2698 let AddedComplexity = 20 in {
2699 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2700 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002701 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2702 (VMOV64toPQIZrr GR64:$src)>;
2703 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2704 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002705
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002706 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2707 (VMOVDI2PDIZrm addr:$src)>;
2708 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2709 (VMOVDI2PDIZrm addr:$src)>;
2710 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2711 (VMOVZPQILo2PQIZrm addr:$src)>;
2712 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2713 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002714 def : Pat<(v2i64 (X86vzload addr:$src)),
2715 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002716 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002717
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002718 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2719 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2720 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2721 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2722 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2723 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2724 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2725}
2726
2727def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2728 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2729
2730def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2731 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2732
2733def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2734 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2735
2736def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2737 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2738
2739//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002740// AVX-512 - Non-temporals
2741//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002742let SchedRW = [WriteLoad] in {
2743 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2744 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2745 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2746 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2747 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002748
Robert Khasanoved882972014-08-13 10:46:00 +00002749 let Predicates = [HasAVX512, HasVLX] in {
2750 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2751 (ins i256mem:$src),
2752 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2753 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2754 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002755
Robert Khasanoved882972014-08-13 10:46:00 +00002756 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2757 (ins i128mem:$src),
2758 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2759 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2760 EVEX_CD8<64, CD8VF>;
2761 }
Adam Nemetefd07852014-06-18 16:51:10 +00002762}
2763
Robert Khasanoved882972014-08-13 10:46:00 +00002764multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2765 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2766 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2767 let SchedRW = [WriteStore], mayStore = 1,
2768 AddedComplexity = 400 in
2769 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2770 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2771 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2772}
2773
2774multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2775 string elty, string elsz, string vsz512,
2776 string vsz256, string vsz128, Domain d,
2777 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2778 let Predicates = [prd] in
2779 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2780 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2781 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2782 EVEX_V512;
2783
2784 let Predicates = [prd, HasVLX] in {
2785 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2786 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2787 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2788 EVEX_V256;
2789
2790 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2791 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2792 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2793 EVEX_V128;
2794 }
2795}
2796
2797defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2798 "i", "64", "8", "4", "2", SSEPackedInt,
2799 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2800
2801defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2802 "f", "64", "8", "4", "2", SSEPackedDouble,
2803 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2804
2805defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2806 "f", "32", "16", "8", "4", SSEPackedSingle,
2807 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2808
Adam Nemet7f62b232014-06-10 16:39:53 +00002809//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810// AVX-512 - Integer arithmetic
2811//
2812multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002813 X86VectorVTInfo _, OpndItins itins,
2814 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002815 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002816 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2817 "$src2, $src1", "$src1, $src2",
2818 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002819 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002820 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002821
Robert Khasanov545d1b72014-10-14 14:36:19 +00002822 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002823 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002824 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2825 "$src2, $src1", "$src1, $src2",
2826 (_.VT (OpNode _.RC:$src1,
2827 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002828 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002829 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002830}
2831
2832multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2833 X86VectorVTInfo _, OpndItins itins,
2834 bit IsCommutable = 0> :
2835 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2836 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002837 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002838 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2839 "${src2}"##_.BroadcastStr##", $src1",
2840 "$src1, ${src2}"##_.BroadcastStr,
2841 (_.VT (OpNode _.RC:$src1,
2842 (X86VBroadcast
2843 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002844 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002845 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002846}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002847
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002848multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2849 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2850 Predicate prd, bit IsCommutable = 0> {
2851 let Predicates = [prd] in
2852 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2853 IsCommutable>, EVEX_V512;
2854
2855 let Predicates = [prd, HasVLX] in {
2856 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2857 IsCommutable>, EVEX_V256;
2858 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2859 IsCommutable>, EVEX_V128;
2860 }
2861}
2862
Robert Khasanov545d1b72014-10-14 14:36:19 +00002863multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2864 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2865 Predicate prd, bit IsCommutable = 0> {
2866 let Predicates = [prd] in
2867 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2868 IsCommutable>, EVEX_V512;
2869
2870 let Predicates = [prd, HasVLX] in {
2871 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2872 IsCommutable>, EVEX_V256;
2873 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2874 IsCommutable>, EVEX_V128;
2875 }
2876}
2877
2878multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2879 OpndItins itins, Predicate prd,
2880 bit IsCommutable = 0> {
2881 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2882 itins, prd, IsCommutable>,
2883 VEX_W, EVEX_CD8<64, CD8VF>;
2884}
2885
2886multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2887 OpndItins itins, Predicate prd,
2888 bit IsCommutable = 0> {
2889 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2890 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2891}
2892
2893multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2894 OpndItins itins, Predicate prd,
2895 bit IsCommutable = 0> {
2896 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2897 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2898}
2899
2900multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2901 OpndItins itins, Predicate prd,
2902 bit IsCommutable = 0> {
2903 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2904 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2905}
2906
2907multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2908 SDNode OpNode, OpndItins itins, Predicate prd,
2909 bit IsCommutable = 0> {
2910 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2911 IsCommutable>;
2912
2913 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2914 IsCommutable>;
2915}
2916
2917multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2918 SDNode OpNode, OpndItins itins, Predicate prd,
2919 bit IsCommutable = 0> {
2920 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2921 IsCommutable>;
2922
2923 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2924 IsCommutable>;
2925}
2926
2927multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2928 bits<8> opc_d, bits<8> opc_q,
2929 string OpcodeStr, SDNode OpNode,
2930 OpndItins itins, bit IsCommutable = 0> {
2931 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2932 itins, HasAVX512, IsCommutable>,
2933 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2934 itins, HasBWI, IsCommutable>;
2935}
2936
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002937multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2938 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2939 PatFrag memop_frag, X86MemOperand x86memop,
2940 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2941 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002943 {
2944 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002946 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002947 []>, EVEX_4V;
2948 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2949 (ins KRC:$mask, RC:$src1, RC:$src2),
2950 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002951 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002952 [], itins.rr>, EVEX_4V, EVEX_K;
2953 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2954 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002955 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002956 "|$dst {${mask}} {z}, $src1, $src2}"),
2957 [], itins.rr>, EVEX_4V, EVEX_KZ;
2958 }
2959 let mayLoad = 1 in {
2960 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2961 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002962 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002963 []>, EVEX_4V;
2964 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2965 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2966 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002967 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002968 [], itins.rm>, EVEX_4V, EVEX_K;
2969 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2970 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2971 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002972 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002973 [], itins.rm>, EVEX_4V, EVEX_KZ;
2974 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2975 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002976 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002977 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2978 [], itins.rm>, EVEX_4V, EVEX_B;
2979 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2980 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002981 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002982 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2983 BrdcstStr, "}"),
2984 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2985 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2986 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002987 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002988 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2989 BrdcstStr, "}"),
2990 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992}
2993
Robert Khasanov545d1b72014-10-14 14:36:19 +00002994defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
2995 SSE_INTALU_ITINS_P, 1>;
2996defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
2997 SSE_INTALU_ITINS_P, 0>;
2998defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
2999 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3000defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3001 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003002defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3003 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003005defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
3006 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
3007 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
3008 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003010defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
3011 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
3012 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003013
3014def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
3015 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3016
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003017def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
3018 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3019 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
3020def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
3021 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3022 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
3023
Robert Khasanov545d1b72014-10-14 14:36:19 +00003024defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3025 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3026defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3027 SSE_INTALU_ITINS_P, HasBWI, 1>;
3028defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3029 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003030
Robert Khasanov545d1b72014-10-14 14:36:19 +00003031defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3032 SSE_INTALU_ITINS_P, HasBWI, 1>;
3033defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3034 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3035defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3036 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003037
Robert Khasanov545d1b72014-10-14 14:36:19 +00003038defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3039 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3040defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3041 SSE_INTALU_ITINS_P, HasBWI, 1>;
3042defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3043 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003044
Robert Khasanov545d1b72014-10-14 14:36:19 +00003045defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3046 SSE_INTALU_ITINS_P, HasBWI, 1>;
3047defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3048 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3049defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3050 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003051
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003052def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3053 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3054 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3055def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3056 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3057 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3058def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3059 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3060 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3061def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3062 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3063 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3064def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3065 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3066 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3067def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3068 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3069 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3070def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3071 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3072 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3073def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3074 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3075 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003076//===----------------------------------------------------------------------===//
3077// AVX-512 - Unpack Instructions
3078//===----------------------------------------------------------------------===//
3079
3080multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3081 PatFrag mem_frag, RegisterClass RC,
3082 X86MemOperand x86memop, string asm,
3083 Domain d> {
3084 def rr : AVX512PI<opc, MRMSrcReg,
3085 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3086 asm, [(set RC:$dst,
3087 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003088 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 def rm : AVX512PI<opc, MRMSrcMem,
3090 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3091 asm, [(set RC:$dst,
3092 (vt (OpNode RC:$src1,
3093 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003094 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095}
3096
3097defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
3098 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003099 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
3101 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003102 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
3104 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003105 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
3107 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003108 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109
3110multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3111 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3112 X86MemOperand x86memop> {
3113 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3114 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003115 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003116 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117 IIC_SSE_UNPCK>, EVEX_4V;
3118 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3119 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003120 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003121 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3122 (bitconvert (memop_frag addr:$src2)))))],
3123 IIC_SSE_UNPCK>, EVEX_4V;
3124}
3125defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
3126 VR512, memopv16i32, i512mem>, EVEX_V512,
3127 EVEX_CD8<32, CD8VF>;
3128defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
3129 VR512, memopv8i64, i512mem>, EVEX_V512,
3130 VEX_W, EVEX_CD8<64, CD8VF>;
3131defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
3132 VR512, memopv16i32, i512mem>, EVEX_V512,
3133 EVEX_CD8<32, CD8VF>;
3134defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
3135 VR512, memopv8i64, i512mem>, EVEX_V512,
3136 VEX_W, EVEX_CD8<64, CD8VF>;
3137//===----------------------------------------------------------------------===//
3138// AVX-512 - PSHUFD
3139//
3140
3141multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003142 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003143 X86MemOperand x86memop, ValueType OpVT> {
3144 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
3145 (ins RC:$src1, i8imm:$src2),
3146 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003147 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148 [(set RC:$dst,
3149 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3150 EVEX;
3151 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
3152 (ins x86memop:$src1, i8imm:$src2),
3153 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003154 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 [(set RC:$dst,
3156 (OpVT (OpNode (mem_frag addr:$src1),
3157 (i8 imm:$src2))))]>, EVEX;
3158}
3159
3160defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003161 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003162
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003163//===----------------------------------------------------------------------===//
3164// AVX-512 Logical Instructions
3165//===----------------------------------------------------------------------===//
3166
Robert Khasanov545d1b72014-10-14 14:36:19 +00003167defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3168 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3169defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3170 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3171defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3172 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3173defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3174 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003175
3176//===----------------------------------------------------------------------===//
3177// AVX-512 FP arithmetic
3178//===----------------------------------------------------------------------===//
3179
3180multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
3181 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003182 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003183 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
3184 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003185 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
3187 EVEX_CD8<64, CD8VT1>;
3188}
3189
3190let isCommutable = 1 in {
3191defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
3192defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
3193defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
3194defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
3195}
3196let isCommutable = 0 in {
3197defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
3198defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
3199}
3200
3201multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003202 X86VectorVTInfo _, bit IsCommutable> {
3203 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3204 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3205 "$src2, $src1", "$src1, $src2",
3206 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003207 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003208 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3209 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3210 "$src2, $src1", "$src1, $src2",
3211 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3212 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3213 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3214 "${src2}"##_.BroadcastStr##", $src1",
3215 "$src1, ${src2}"##_.BroadcastStr,
3216 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3217 (_.ScalarLdFrag addr:$src2))))>,
3218 EVEX_4V, EVEX_B;
3219 }//let mayLoad = 1
3220}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003221
Robert Khasanov595e5982014-10-29 15:43:02 +00003222multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3223 bit IsCommutable = 0> {
3224 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3225 IsCommutable>, EVEX_V512, PS,
3226 EVEX_CD8<32, CD8VF>;
3227 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3228 IsCommutable>, EVEX_V512, PD, VEX_W,
3229 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003230
Robert Khasanov595e5982014-10-29 15:43:02 +00003231 // Define only if AVX512VL feature is present.
3232 let Predicates = [HasVLX] in {
3233 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3234 IsCommutable>, EVEX_V128, PS,
3235 EVEX_CD8<32, CD8VF>;
3236 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3237 IsCommutable>, EVEX_V256, PS,
3238 EVEX_CD8<32, CD8VF>;
3239 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3240 IsCommutable>, EVEX_V128, PD, VEX_W,
3241 EVEX_CD8<64, CD8VF>;
3242 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3243 IsCommutable>, EVEX_V256, PD, VEX_W,
3244 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003245 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003246}
3247
Robert Khasanov595e5982014-10-29 15:43:02 +00003248defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>;
3249defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>;
3250defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3251defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
3252defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>;
3253defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003254
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003255def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3256 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3257 (i16 -1), FROUND_CURRENT)),
3258 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3259
3260def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3261 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3262 (i8 -1), FROUND_CURRENT)),
3263 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3264
3265def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3266 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3267 (i16 -1), FROUND_CURRENT)),
3268 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3269
3270def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3271 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3272 (i8 -1), FROUND_CURRENT)),
3273 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003274//===----------------------------------------------------------------------===//
3275// AVX-512 VPTESTM instructions
3276//===----------------------------------------------------------------------===//
3277
Michael Liao5bf95782014-12-04 05:20:33 +00003278multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3279 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003281 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003282 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003283 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003284 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3285 SSEPackedInt>, EVEX_4V;
3286 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003287 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003288 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003289 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003290 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003291}
3292
3293defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003294 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003295 EVEX_CD8<32, CD8VF>;
3296defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003297 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003298 EVEX_CD8<64, CD8VF>;
3299
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003300let Predicates = [HasCDI] in {
3301defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3302 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3303 EVEX_CD8<32, CD8VF>;
3304defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003305 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003306 EVEX_CD8<64, CD8VF>;
3307}
3308
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003309def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3310 (v16i32 VR512:$src2), (i16 -1))),
3311 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3312
3313def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3314 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003315 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003316
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003317//===----------------------------------------------------------------------===//
3318// AVX-512 Shift instructions
3319//===----------------------------------------------------------------------===//
3320multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003321 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003322 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
3323 (ins _.RC:$src1, i8imm:$src2), OpcodeStr,
3324 "$src2, $src1", "$src1, $src2",
3325 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3326 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3327 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3328 (ins _.MemOp:$src1, i8imm:$src2), OpcodeStr,
3329 "$src2, $src1", "$src1, $src2",
3330 (_.VT (OpNode (_.MemOpFrag addr:$src1), (i8 imm:$src2))),
3331 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003332}
3333
3334multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003335 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3336 // src2 is always 128-bit
3337 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3338 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3339 "$src2, $src1", "$src1, $src2",
3340 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3341 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3342 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3343 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3344 "$src2, $src1", "$src1, $src2",
3345 (_.VT (OpNode _.RC:$src1, (bc_frag (memopv2i64 addr:$src2)))),
3346 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3347}
3348
Cameron McInally5fb084e2014-12-11 17:13:05 +00003349multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003350 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3351 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3352}
3353
Cameron McInally5fb084e2014-12-11 17:13:05 +00003354multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003355 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003356 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003357 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003358 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003359 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003360}
3361
3362defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003363 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003366 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003368
3369defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003370 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003371 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003373 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003374 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003375
3376defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003377 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003380 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003381 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003382
Cameron McInally5fb084e2014-12-11 17:13:05 +00003383defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3384defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3385defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003386
3387//===-------------------------------------------------------------------===//
3388// Variable Bit Shifts
3389//===-------------------------------------------------------------------===//
3390multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003391 X86VectorVTInfo _> {
3392 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3393 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3394 "$src2, $src1", "$src1, $src2",
3395 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3396 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3397 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3398 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3399 "$src2, $src1", "$src1, $src2",
3400 (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2))),
3401 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003402}
3403
Cameron McInally5fb084e2014-12-11 17:13:05 +00003404multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3405 AVX512VLVectorVTInfo _> {
3406 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3407}
3408
3409multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3410 SDNode OpNode> {
3411 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3412 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3413 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3414 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3415}
3416
3417defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3418defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3419defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003420
3421//===----------------------------------------------------------------------===//
3422// AVX-512 - MOVDDUP
3423//===----------------------------------------------------------------------===//
3424
Michael Liao5bf95782014-12-04 05:20:33 +00003425multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003426 X86MemOperand x86memop, PatFrag memop_frag> {
3427def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003428 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003429 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3430def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003431 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003432 [(set RC:$dst,
3433 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3434}
3435
3436defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3437 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3438def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3439 (VMOVDDUPZrm addr:$src)>;
3440
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003441//===---------------------------------------------------------------------===//
3442// Replicate Single FP - MOVSHDUP and MOVSLDUP
3443//===---------------------------------------------------------------------===//
3444multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3445 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3446 X86MemOperand x86memop> {
3447 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003448 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003449 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3450 let mayLoad = 1 in
3451 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003452 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003453 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3454}
3455
3456defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3457 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3458 EVEX_CD8<32, CD8VF>;
3459defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3460 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3461 EVEX_CD8<32, CD8VF>;
3462
3463def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3464def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3465 (VMOVSHDUPZrm addr:$src)>;
3466def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3467def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3468 (VMOVSLDUPZrm addr:$src)>;
3469
3470//===----------------------------------------------------------------------===//
3471// Move Low to High and High to Low packed FP Instructions
3472//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003473def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3474 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003475 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003476 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3477 IIC_SSE_MOV_LH>, EVEX_4V;
3478def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3479 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003480 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003481 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3482 IIC_SSE_MOV_LH>, EVEX_4V;
3483
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003484let Predicates = [HasAVX512] in {
3485 // MOVLHPS patterns
3486 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3487 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3488 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3489 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003490
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003491 // MOVHLPS patterns
3492 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3493 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3494}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003495
3496//===----------------------------------------------------------------------===//
3497// FMA - Fused Multiply Operations
3498//
Adam Nemet26371ce2014-10-24 00:02:55 +00003499
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003500let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003501// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3502multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3503 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003504 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003505 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003506 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003507 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003508 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003509
3510 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003511 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3512 (ins _.RC:$src1, _.RC:$src2, _.MemOp:$src3),
Craig Topperedb09112014-11-25 20:11:23 +00003513 !strconcat(OpcodeStr, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003514 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2,
3515 (_.MemOpFrag addr:$src3))))]>;
3516 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3517 (ins _.RC:$src1, _.RC:$src2, _.ScalarMemOp:$src3),
Craig Topperedb09112014-11-25 20:11:23 +00003518 !strconcat(OpcodeStr, "\t{${src3}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003519 ", $src2, $dst|$dst, $src2, ${src3}", _.BroadcastStr, "}"),
3520 [(set _.RC:$dst, (OpNode _.RC:$src1, _.RC:$src2,
3521 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522}
3523} // Constraints = "$src1 = $dst"
3524
Adam Nemet832ec5e2014-10-24 00:03:00 +00003525multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003526 string OpcodeStr, X86VectorVTInfo VTI,
3527 SDPatternOperator OpNode> {
3528 defm v213 : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3529 VTI, OpNode>,
3530 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003531
3532 defm v231 : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3533 VTI>,
3534 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003535}
3536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003537let ExeDomain = SSEPackedSingle in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003538 defm VFMADDPSZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003539 v16f32_info, X86Fmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003540 defm VFMSUBPSZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003541 v16f32_info, X86Fmsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003542 defm VFMADDSUBPSZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003543 v16f32_info, X86Fmaddsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003544 defm VFMSUBADDPSZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003545 v16f32_info, X86Fmsubadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003546 defm VFNMADDPSZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003547 v16f32_info, X86Fnmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003548 defm VFNMSUBPSZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003549 v16f32_info, X86Fnmsub>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550}
3551let ExeDomain = SSEPackedDouble in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003552 defm VFMADDPDZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003553 v8f64_info, X86Fmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003554 defm VFMSUBPDZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003555 v8f64_info, X86Fmsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003556 defm VFMADDSUBPDZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003557 v8f64_info, X86Fmaddsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003558 defm VFMSUBADDPDZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003559 v8f64_info, X86Fmsubadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003560 defm VFNMADDPDZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003561 v8f64_info, X86Fnmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003562 defm VFNMSUBPDZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003563 v8f64_info, X86Fnmsub>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003564}
3565
3566let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003567multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3568 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003570 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3571 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003572 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003573 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3574 _.RC:$src3)))]>;
3575 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3576 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003577 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003578 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3579 [(set _.RC:$dst,
3580 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3581 (_.ScalarLdFrag addr:$src2))),
3582 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583}
3584} // Constraints = "$src1 = $dst"
3585
3586
3587let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003588 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", X86Fmadd,
3589 v16f32_info>,
3590 EVEX_V512, EVEX_CD8<32, CD8VF>;
3591 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", X86Fmsub,
3592 v16f32_info>,
3593 EVEX_V512, EVEX_CD8<32, CD8VF>;
3594 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", X86Fmaddsub,
3595 v16f32_info>,
3596 EVEX_V512, EVEX_CD8<32, CD8VF>;
3597 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", X86Fmsubadd,
3598 v16f32_info>,
3599 EVEX_V512, EVEX_CD8<32, CD8VF>;
3600 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", X86Fnmadd,
3601 v16f32_info>,
3602 EVEX_V512, EVEX_CD8<32, CD8VF>;
3603 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", X86Fnmsub,
3604 v16f32_info>,
3605 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003606}
3607let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003608 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", X86Fmadd,
3609 v8f64_info>,
3610 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3611 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", X86Fmsub,
3612 v8f64_info>,
3613 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3614 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", X86Fmaddsub,
3615 v8f64_info>,
3616 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3617 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", X86Fmsubadd,
3618 v8f64_info>,
3619 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3620 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", X86Fnmadd,
3621 v8f64_info>,
3622 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3623 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", X86Fnmsub,
3624 v8f64_info>,
3625 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626}
3627
3628// Scalar FMA
3629let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003630multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3631 RegisterClass RC, ValueType OpVT,
3632 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633 PatFrag mem_frag> {
3634 let isCommutable = 1 in
3635 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3636 (ins RC:$src1, RC:$src2, RC:$src3),
3637 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003638 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639 [(set RC:$dst,
3640 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3641 let mayLoad = 1 in
3642 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3643 (ins RC:$src1, RC:$src2, f128mem:$src3),
3644 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003645 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003646 [(set RC:$dst,
3647 (OpVT (OpNode RC:$src2, RC:$src1,
3648 (mem_frag addr:$src3))))]>;
3649}
3650
3651} // Constraints = "$src1 = $dst"
3652
Elena Demikhovskycf088092013-12-11 14:31:04 +00003653defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003654 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003655defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003656 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003657defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003659defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003660 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003661defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003662 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003663defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003664 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003665defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003666 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003667defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003668 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3669
3670//===----------------------------------------------------------------------===//
3671// AVX-512 Scalar convert from sign integer to float/double
3672//===----------------------------------------------------------------------===//
3673
3674multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3675 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003676let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003677 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003678 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003679 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003680 let mayLoad = 1 in
3681 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3682 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003683 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003684 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003685} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003686}
Andrew Trick15a47742013-10-09 05:11:10 +00003687let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003688defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003689 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003690defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003691 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003692defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003693 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003694defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003695 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3696
3697def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3698 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3699def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003700 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003701def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3702 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3703def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003704 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003705
3706def : Pat<(f32 (sint_to_fp GR32:$src)),
3707 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3708def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003709 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003710def : Pat<(f64 (sint_to_fp GR32:$src)),
3711 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3712def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003713 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3714
Elena Demikhovskycf088092013-12-11 14:31:04 +00003715defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003716 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003717defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003718 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003719defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003720 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003721defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003722 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3723
3724def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3725 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3726def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3727 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3728def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3729 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3730def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3731 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3732
3733def : Pat<(f32 (uint_to_fp GR32:$src)),
3734 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3735def : Pat<(f32 (uint_to_fp GR64:$src)),
3736 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3737def : Pat<(f64 (uint_to_fp GR32:$src)),
3738 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3739def : Pat<(f64 (uint_to_fp GR64:$src)),
3740 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003741}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742
3743//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003744// AVX-512 Scalar convert from float/double to integer
3745//===----------------------------------------------------------------------===//
3746multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3747 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3748 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003749let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003750 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003751 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003752 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3753 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003754 let mayLoad = 1 in
3755 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003756 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003757 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003758} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003759}
3760let Predicates = [HasAVX512] in {
3761// Convert float/double to signed/unsigned int 32/64
3762defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003763 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003764 XS, EVEX_CD8<32, CD8VT1>;
3765defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003766 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003767 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3768defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003769 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003770 XS, EVEX_CD8<32, CD8VT1>;
3771defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3772 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003773 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003774 EVEX_CD8<32, CD8VT1>;
3775defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003776 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003777 XD, EVEX_CD8<64, CD8VT1>;
3778defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003779 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003780 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3781defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003782 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003783 XD, EVEX_CD8<64, CD8VT1>;
3784defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3785 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003786 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003787 EVEX_CD8<64, CD8VT1>;
3788
Craig Topper9dd48c82014-01-02 17:28:14 +00003789let isCodeGenOnly = 1 in {
3790 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3791 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3792 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3793 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3794 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3795 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3796 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3797 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3798 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3799 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3800 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3801 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003802
Craig Topper9dd48c82014-01-02 17:28:14 +00003803 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3804 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3805 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3806 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3807 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3808 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3809 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3810 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3811 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3812 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3813 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3814 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3815} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003816
3817// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003818let isCodeGenOnly = 1 in {
3819 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3820 ssmem, sse_load_f32, "cvttss2si">,
3821 XS, EVEX_CD8<32, CD8VT1>;
3822 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3823 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3824 "cvttss2si">, XS, VEX_W,
3825 EVEX_CD8<32, CD8VT1>;
3826 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3827 sdmem, sse_load_f64, "cvttsd2si">, XD,
3828 EVEX_CD8<64, CD8VT1>;
3829 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3830 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3831 "cvttsd2si">, XD, VEX_W,
3832 EVEX_CD8<64, CD8VT1>;
3833 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3834 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3835 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3836 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3837 int_x86_avx512_cvttss2usi64, ssmem,
3838 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3839 EVEX_CD8<32, CD8VT1>;
3840 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3841 int_x86_avx512_cvttsd2usi,
3842 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3843 EVEX_CD8<64, CD8VT1>;
3844 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3845 int_x86_avx512_cvttsd2usi64, sdmem,
3846 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3847 EVEX_CD8<64, CD8VT1>;
3848} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003849
3850multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3851 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3852 string asm> {
3853 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003854 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003855 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3856 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003857 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003858 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3859}
3860
3861defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003862 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003863 EVEX_CD8<32, CD8VT1>;
3864defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003865 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003866 EVEX_CD8<32, CD8VT1>;
3867defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003868 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003869 EVEX_CD8<32, CD8VT1>;
3870defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003871 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003872 EVEX_CD8<32, CD8VT1>;
3873defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003874 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003875 EVEX_CD8<64, CD8VT1>;
3876defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003877 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003878 EVEX_CD8<64, CD8VT1>;
3879defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003880 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003881 EVEX_CD8<64, CD8VT1>;
3882defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003883 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003884 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003885} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003886//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003887// AVX-512 Convert form float to double and back
3888//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003889let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003890def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3891 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003892 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3894let mayLoad = 1 in
3895def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3896 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003897 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3899 EVEX_CD8<32, CD8VT1>;
3900
3901// Convert scalar double to scalar single
3902def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3903 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003904 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3906let mayLoad = 1 in
3907def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3908 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003909 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910 []>, EVEX_4V, VEX_LIG, VEX_W,
3911 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3912}
3913
3914def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3915 Requires<[HasAVX512]>;
3916def : Pat<(fextend (loadf32 addr:$src)),
3917 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3918
3919def : Pat<(extloadf32 addr:$src),
3920 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3921 Requires<[HasAVX512, OptForSize]>;
3922
3923def : Pat<(extloadf32 addr:$src),
3924 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3925 Requires<[HasAVX512, OptForSpeed]>;
3926
3927def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3928 Requires<[HasAVX512]>;
3929
Michael Liao5bf95782014-12-04 05:20:33 +00003930multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
3931 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3933 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003934let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003936 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003937 [(set DstRC:$dst,
3938 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003939 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00003940 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003941 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003942 let mayLoad = 1 in
3943 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003944 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003945 [(set DstRC:$dst,
3946 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003947} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003948}
3949
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003950multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003951 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3952 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3953 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003954let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003955 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003956 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003957 [(set DstRC:$dst,
3958 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3959 let mayLoad = 1 in
3960 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003961 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003962 [(set DstRC:$dst,
3963 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003964} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003965}
3966
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003967defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003968 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003969 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003970 EVEX_CD8<64, CD8VF>;
3971
3972defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3973 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003974 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003975 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3977 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003978
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003979def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3980 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3981 (VCVTPD2PSZrr VR512:$src)>;
3982
3983def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3984 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3985 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986
3987//===----------------------------------------------------------------------===//
3988// AVX-512 Vector convert from sign integer to float/double
3989//===----------------------------------------------------------------------===//
3990
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003991defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003992 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003993 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003994 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003995
3996defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3997 memopv4i64, i256mem, v8f64, v8i32,
3998 SSEPackedDouble>, EVEX_V512, XS,
3999 EVEX_CD8<32, CD8VH>;
4000
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004001defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004002 memopv16f32, f512mem, v16i32, v16f32,
4003 SSEPackedSingle>, EVEX_V512, XS,
4004 EVEX_CD8<32, CD8VF>;
4005
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004006defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Michael Liao5bf95782014-12-04 05:20:33 +00004007 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004008 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009 EVEX_CD8<64, CD8VF>;
4010
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004011defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004013 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004014 EVEX_CD8<32, CD8VF>;
4015
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004016// cvttps2udq (src, 0, mask-all-ones, sae-current)
4017def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4018 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4019 (VCVTTPS2UDQZrr VR512:$src)>;
4020
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004021defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004023 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004025
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004026// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4027def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4028 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4029 (VCVTTPD2UDQZrr VR512:$src)>;
4030
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
4032 memopv4i64, f256mem, v8f64, v8i32,
4033 SSEPackedDouble>, EVEX_V512, XS,
4034 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004035
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004036defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037 memopv16i32, f512mem, v16f32, v16i32,
4038 SSEPackedSingle>, EVEX_V512, XD,
4039 EVEX_CD8<32, CD8VF>;
4040
4041def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004042 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004043 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004044
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004045def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4046 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4047 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4048
4049def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4050 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4051 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004052
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004053def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4054 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4055 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004056
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004057def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4058 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4059 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4060
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004061def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004062 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004063 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004064def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4065 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4066 (VCVTDQ2PDZrr VR256X:$src)>;
4067def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4068 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4069 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4070def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4071 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4072 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004074multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4075 RegisterClass DstRC, PatFrag mem_frag,
4076 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004077let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004078 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004079 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004080 [], d>, EVEX;
4081 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004082 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004083 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004084 let mayLoad = 1 in
4085 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004086 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004087 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004088} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004089}
4090
4091defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00004092 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004093 EVEX_V512, EVEX_CD8<32, CD8VF>;
4094defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
4095 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
4096 EVEX_V512, EVEX_CD8<64, CD8VF>;
4097
4098def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4099 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4100 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4101
4102def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4103 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4104 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4105
4106defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
4107 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004108 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004109defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
4110 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004111 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004112
4113def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4114 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4115 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4116
4117def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4118 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4119 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004120
4121let Predicates = [HasAVX512] in {
4122 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4123 (VCVTPD2PSZrm addr:$src)>;
4124 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4125 (VCVTPS2PDZrm addr:$src)>;
4126}
4127
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004128//===----------------------------------------------------------------------===//
4129// Half precision conversion instructions
4130//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004131multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4132 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004133 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4134 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004135 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004136 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004137 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4138 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4139}
4140
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004141multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4142 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004143 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
4144 (ins srcRC:$src1, i32i8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004145 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004146 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004147 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004148 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
4149 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004150 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004151}
4152
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004153defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004154 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004155defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004156 EVEX_CD8<32, CD8VH>;
4157
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004158def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4159 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4160 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4161
4162def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4163 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4164 (VCVTPH2PSZrr VR256X:$src)>;
4165
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4167 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004168 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169 EVEX_CD8<32, CD8VT1>;
4170 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004171 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4173 let Pattern = []<dag> in {
4174 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004175 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004176 EVEX_CD8<32, CD8VT1>;
4177 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004178 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004179 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4180 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004181 let isCodeGenOnly = 1 in {
4182 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004183 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004184 EVEX_CD8<32, CD8VT1>;
4185 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004186 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004187 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004188
Craig Topper9dd48c82014-01-02 17:28:14 +00004189 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004190 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004191 EVEX_CD8<32, CD8VT1>;
4192 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004193 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004194 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4195 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004196}
Michael Liao5bf95782014-12-04 05:20:33 +00004197
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004198/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4199multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4200 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004201 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004202 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4203 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004204 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004205 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004207 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4208 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004209 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004210 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211 }
4212}
4213}
4214
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004215defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4216 EVEX_CD8<32, CD8VT1>;
4217defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4218 VEX_W, EVEX_CD8<64, CD8VT1>;
4219defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4220 EVEX_CD8<32, CD8VT1>;
4221defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4222 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004223
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004224def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4225 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4226 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4227 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004228
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004229def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4230 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4231 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4232 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004233
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004234def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4235 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4236 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4237 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004238
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004239def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4240 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4241 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4242 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004243
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004244/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4245multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004246 X86VectorVTInfo _> {
4247 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4248 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4249 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4250 let mayLoad = 1 in {
4251 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4252 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4253 (OpNode (_.FloatVT
4254 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4255 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4256 (ins _.ScalarMemOp:$src), OpcodeStr,
4257 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4258 (OpNode (_.FloatVT
4259 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4260 EVEX, T8PD, EVEX_B;
4261 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004262}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004263
4264multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4265 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4266 EVEX_V512, EVEX_CD8<32, CD8VF>;
4267 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4268 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4269
4270 // Define only if AVX512VL feature is present.
4271 let Predicates = [HasVLX] in {
4272 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4273 OpNode, v4f32x_info>,
4274 EVEX_V128, EVEX_CD8<32, CD8VF>;
4275 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4276 OpNode, v8f32x_info>,
4277 EVEX_V256, EVEX_CD8<32, CD8VF>;
4278 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4279 OpNode, v2f64x_info>,
4280 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4281 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4282 OpNode, v4f64x_info>,
4283 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4284 }
4285}
4286
4287defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4288defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004289
4290def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4291 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4292 (VRSQRT14PSZr VR512:$src)>;
4293def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4294 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4295 (VRSQRT14PDZr VR512:$src)>;
4296
4297def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4298 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4299 (VRCP14PSZr VR512:$src)>;
4300def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4301 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4302 (VRCP14PDZr VR512:$src)>;
4303
4304/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004305multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4306 SDNode OpNode> {
4307
4308 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4309 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4310 "$src2, $src1", "$src1, $src2",
4311 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4312 (i32 FROUND_CURRENT))>;
4313
4314 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4315 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4316 "$src2, $src1", "$src1, $src2",
4317 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4318 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4319
4320 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4321 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4322 "$src2, $src1", "$src1, $src2",
4323 (OpNode (_.VT _.RC:$src1),
4324 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4325 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004326}
4327
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004328multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4329 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4330 EVEX_CD8<32, CD8VT1>;
4331 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4332 EVEX_CD8<64, CD8VT1>, VEX_W;
4333}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004334
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004335let hasSideEffects = 0, Predicates = [HasERI] in {
4336 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4337 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4338}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004339/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004340
4341multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4342 SDNode OpNode> {
4343
4344 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4345 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4346 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4347
4348 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4349 (ins _.RC:$src), OpcodeStr,
4350 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004351 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4352 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004353
4354 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4355 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4356 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004357 (bitconvert (_.LdFrag addr:$src))),
4358 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004359
4360 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4361 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4362 (OpNode (_.FloatVT
4363 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4364 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004365}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004366
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004367multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4368 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4369 EVEX_CD8<32, CD8VF>;
4370 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4371 VEX_W, EVEX_CD8<32, CD8VF>;
4372}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004373
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004374let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004375
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004376 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4377 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4378 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4379}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004380
Robert Khasanoveb126392014-10-28 18:15:20 +00004381multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4382 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004383 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004384 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4385 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4386 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004387 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004388 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4389 (OpNode (_.FloatVT
4390 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004391
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004392 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004393 (ins _.ScalarMemOp:$src), OpcodeStr,
4394 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4395 (OpNode (_.FloatVT
4396 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4397 EVEX, EVEX_B;
4398 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004399}
4400
4401multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4402 Intrinsic F32Int, Intrinsic F64Int,
4403 OpndItins itins_s, OpndItins itins_d> {
4404 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4405 (ins FR32X:$src1, FR32X:$src2),
4406 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004407 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004408 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004409 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004410 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4411 (ins VR128X:$src1, VR128X:$src2),
4412 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004413 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004414 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004415 (F32Int VR128X:$src1, VR128X:$src2))],
4416 itins_s.rr>, XS, EVEX_4V;
4417 let mayLoad = 1 in {
4418 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4419 (ins FR32X:$src1, f32mem:$src2),
4420 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004421 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004422 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004423 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004424 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4425 (ins VR128X:$src1, ssmem:$src2),
4426 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004427 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004428 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004429 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4430 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4431 }
4432 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4433 (ins FR64X:$src1, FR64X:$src2),
4434 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004435 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004436 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004437 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004438 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4439 (ins VR128X:$src1, VR128X:$src2),
4440 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004441 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004442 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004443 (F64Int VR128X:$src1, VR128X:$src2))],
4444 itins_s.rr>, XD, EVEX_4V, VEX_W;
4445 let mayLoad = 1 in {
4446 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4447 (ins FR64X:$src1, f64mem:$src2),
4448 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004449 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004450 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004451 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004452 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4453 (ins VR128X:$src1, sdmem:$src2),
4454 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004455 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004456 [(set VR128X:$dst,
4457 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004458 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4459 }
4460}
4461
Robert Khasanoveb126392014-10-28 18:15:20 +00004462multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4463 SDNode OpNode> {
4464 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4465 v16f32_info>,
4466 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4467 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4468 v8f64_info>,
4469 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4470 // Define only if AVX512VL feature is present.
4471 let Predicates = [HasVLX] in {
4472 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4473 OpNode, v4f32x_info>,
4474 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4475 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4476 OpNode, v8f32x_info>,
4477 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4478 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4479 OpNode, v2f64x_info>,
4480 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4481 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4482 OpNode, v4f64x_info>,
4483 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4484 }
4485}
4486
4487defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004488
Michael Liao5bf95782014-12-04 05:20:33 +00004489defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4490 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004491 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004492
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004493let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004494 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4495 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004496 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004497 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4498 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004499 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004500
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004501 def : Pat<(f32 (fsqrt FR32X:$src)),
4502 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4503 def : Pat<(f32 (fsqrt (load addr:$src))),
4504 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4505 Requires<[OptForSize]>;
4506 def : Pat<(f64 (fsqrt FR64X:$src)),
4507 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4508 def : Pat<(f64 (fsqrt (load addr:$src))),
4509 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4510 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004511
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004512 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004513 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004514 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004515 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004516 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004518 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004519 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004520 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004521 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004522 Requires<[OptForSize]>;
4523
4524 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4525 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4526 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4527 VR128X)>;
4528 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4529 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4530
4531 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4532 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4533 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4534 VR128X)>;
4535 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4536 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4537}
4538
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004539
4540multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4541 X86MemOperand x86memop, RegisterClass RC,
4542 PatFrag mem_frag32, PatFrag mem_frag64,
4543 Intrinsic V4F32Int, Intrinsic V2F64Int,
4544 CD8VForm VForm> {
4545let ExeDomain = SSEPackedSingle in {
4546 // Intrinsic operation, reg.
4547 // Vector intrinsic operation, reg
4548 def PSr : AVX512AIi8<opcps, MRMSrcReg,
4549 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4550 !strconcat(OpcodeStr,
4551 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4552 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
4553
4554 // Vector intrinsic operation, mem
4555 def PSm : AVX512AIi8<opcps, MRMSrcMem,
4556 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4557 !strconcat(OpcodeStr,
4558 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4559 [(set RC:$dst,
4560 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
4561 EVEX_CD8<32, VForm>;
4562} // ExeDomain = SSEPackedSingle
4563
4564let ExeDomain = SSEPackedDouble in {
4565 // Vector intrinsic operation, reg
4566 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
4567 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4568 !strconcat(OpcodeStr,
4569 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4570 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
4571
4572 // Vector intrinsic operation, mem
4573 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4574 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4575 !strconcat(OpcodeStr,
4576 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4577 [(set RC:$dst,
4578 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4579 EVEX_CD8<64, VForm>;
4580} // ExeDomain = SSEPackedDouble
4581}
4582
4583multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4584 string OpcodeStr,
4585 Intrinsic F32Int,
4586 Intrinsic F64Int> {
4587let ExeDomain = GenericDomain in {
4588 // Operation, reg.
4589 let hasSideEffects = 0 in
4590 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4591 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4592 !strconcat(OpcodeStr,
4593 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4594 []>;
4595
4596 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004597 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004598 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4599 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4600 !strconcat(OpcodeStr,
4601 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4602 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4603
4604 // Intrinsic operation, mem.
4605 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4606 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4607 !strconcat(OpcodeStr,
4608 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004609 [(set VR128X:$dst, (F32Int VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004610 sse_load_f32:$src2, imm:$src3))]>,
4611 EVEX_CD8<32, CD8VT1>;
4612
4613 // Operation, reg.
4614 let hasSideEffects = 0 in
4615 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4616 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4617 !strconcat(OpcodeStr,
4618 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4619 []>, VEX_W;
4620
4621 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004622 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004623 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4624 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4625 !strconcat(OpcodeStr,
4626 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4627 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4628 VEX_W;
4629
4630 // Intrinsic operation, mem.
4631 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4632 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4633 !strconcat(OpcodeStr,
4634 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4635 [(set VR128X:$dst,
4636 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4637 VEX_W, EVEX_CD8<64, CD8VT1>;
4638} // ExeDomain = GenericDomain
4639}
4640
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004641multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4642 X86MemOperand x86memop, RegisterClass RC,
4643 PatFrag mem_frag, Domain d> {
4644let ExeDomain = d in {
4645 // Intrinsic operation, reg.
4646 // Vector intrinsic operation, reg
4647 def r : AVX512AIi8<opc, MRMSrcReg,
4648 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4649 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004650 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004651 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004652
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004653 // Vector intrinsic operation, mem
4654 def m : AVX512AIi8<opc, MRMSrcMem,
4655 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4656 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004657 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004658 []>, EVEX;
4659} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660}
4661
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004662
4663defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4664 memopv16f32, SSEPackedSingle>, EVEX_V512,
4665 EVEX_CD8<32, CD8VF>;
4666
4667def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004668 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004669 FROUND_CURRENT)),
4670 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4671
4672
4673defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4674 memopv8f64, SSEPackedDouble>, EVEX_V512,
4675 VEX_W, EVEX_CD8<64, CD8VF>;
4676
4677def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004678 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004679 FROUND_CURRENT)),
4680 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4681
4682multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4683 Operand x86memop, RegisterClass RC, Domain d> {
4684let ExeDomain = d in {
4685 def r : AVX512AIi8<opc, MRMSrcReg,
4686 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4687 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004688 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004689 []>, EVEX_4V;
4690
4691 def m : AVX512AIi8<opc, MRMSrcMem,
4692 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4693 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004694 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004695 []>, EVEX_4V;
4696} // ExeDomain
4697}
4698
4699defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4700 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004701
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004702defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4703 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4704
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004705def : Pat<(ffloor FR32X:$src),
4706 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4707def : Pat<(f64 (ffloor FR64X:$src)),
4708 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4709def : Pat<(f32 (fnearbyint FR32X:$src)),
4710 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4711def : Pat<(f64 (fnearbyint FR64X:$src)),
4712 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4713def : Pat<(f32 (fceil FR32X:$src)),
4714 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4715def : Pat<(f64 (fceil FR64X:$src)),
4716 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4717def : Pat<(f32 (frint FR32X:$src)),
4718 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4719def : Pat<(f64 (frint FR64X:$src)),
4720 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4721def : Pat<(f32 (ftrunc FR32X:$src)),
4722 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4723def : Pat<(f64 (ftrunc FR64X:$src)),
4724 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4725
4726def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004727 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004728def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004729 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004730def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004731 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004732def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004733 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004734def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004735 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004736
4737def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004738 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004739def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004740 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004741def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004742 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004743def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004744 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004745def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004746 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004747
4748//-------------------------------------------------
4749// Integer truncate and extend operations
4750//-------------------------------------------------
4751
4752multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4753 RegisterClass dstRC, RegisterClass srcRC,
4754 RegisterClass KRC, X86MemOperand x86memop> {
4755 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4756 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004757 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004758 []>, EVEX;
4759
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004760 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4761 (ins KRC:$mask, srcRC:$src),
4762 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004763 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004764 []>, EVEX, EVEX_K;
4765
4766 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004767 (ins KRC:$mask, srcRC:$src),
4768 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004769 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004770 []>, EVEX, EVEX_KZ;
4771
4772 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004773 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004774 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004775
4776 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4777 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004778 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004779 []>, EVEX, EVEX_K;
4780
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004781}
Michael Liao5bf95782014-12-04 05:20:33 +00004782defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004783 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4784defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4785 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4786defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4787 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4788defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4789 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4790defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4791 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4792defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4793 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4794defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4795 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4796defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4797 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4798defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4799 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4800defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4801 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4802defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4803 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4804defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4805 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4806defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4807 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4808defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4809 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4810defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4811 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4812
4813def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4814def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4815def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4816def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4817def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4818
4819def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004820 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004821def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004822 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004823def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004824 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004825def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004826 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827
4828
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004829multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4830 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4831 PatFrag mem_frag, X86MemOperand x86memop,
4832 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833
4834 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4835 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004836 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004838
4839 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4840 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004841 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004842 []>, EVEX, EVEX_K;
4843
4844 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4845 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004846 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004847 []>, EVEX, EVEX_KZ;
4848
4849 let mayLoad = 1 in {
4850 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004851 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004852 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853 [(set DstRC:$dst,
4854 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4855 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004856
4857 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4858 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004859 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004860 []>,
4861 EVEX, EVEX_K;
4862
4863 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4864 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004865 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004866 []>,
4867 EVEX, EVEX_KZ;
4868 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004869}
4870
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004871defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004872 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4873 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004874defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004875 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4876 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004877defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004878 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4879 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004880defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004881 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4882 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004883defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4885 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004886
4887defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004888 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4889 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004890defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004891 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4892 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004893defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004894 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4895 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004896defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004897 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4898 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004899defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004900 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4901 EVEX_CD8<32, CD8VH>;
4902
4903//===----------------------------------------------------------------------===//
4904// GATHER - SCATTER Operations
4905
4906multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4907 RegisterClass RC, X86MemOperand memop> {
4908let mayLoad = 1,
4909 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4910 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4911 (ins RC:$src1, KRC:$mask, memop:$src2),
4912 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004913 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004914 []>, EVEX, EVEX_K;
4915}
Cameron McInally45325962014-03-26 13:50:50 +00004916
4917let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004918defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4919 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004920defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4921 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004922}
4923
4924let ExeDomain = SSEPackedSingle in {
4925defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4926 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004927defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4928 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004929}
Michael Liao5bf95782014-12-04 05:20:33 +00004930
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004931defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4932 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4933defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4934 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4935
4936defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4937 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4938defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4939 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4940
4941multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4942 RegisterClass RC, X86MemOperand memop> {
4943let mayStore = 1, Constraints = "$mask = $mask_wb" in
4944 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4945 (ins memop:$dst, KRC:$mask, RC:$src2),
4946 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004947 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004948 []>, EVEX, EVEX_K;
4949}
4950
Cameron McInally45325962014-03-26 13:50:50 +00004951let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004952defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4953 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004954defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4955 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004956}
4957
4958let ExeDomain = SSEPackedSingle in {
4959defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4960 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004961defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4962 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004963}
4964
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4966 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4967defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4968 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4969
4970defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4971 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4972defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4973 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4974
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004975// prefetch
4976multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4977 RegisterClass KRC, X86MemOperand memop> {
4978 let Predicates = [HasPFI], hasSideEffects = 1 in
4979 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004980 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004981 []>, EVEX, EVEX_K;
4982}
4983
4984defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4985 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4986
4987defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4988 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4989
4990defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4991 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4992
4993defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4994 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004995
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004996defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4997 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4998
4999defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5000 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5001
5002defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5003 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5004
5005defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5006 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5007
5008defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5009 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5010
5011defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5012 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5013
5014defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5015 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5016
5017defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5018 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5019
5020defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5021 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5022
5023defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5024 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5025
5026defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5027 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5028
5029defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5030 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005031//===----------------------------------------------------------------------===//
5032// VSHUFPS - VSHUFPD Operations
5033
5034multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5035 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5036 Domain d> {
5037 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
5038 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
5039 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005040 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005041 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5042 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005043 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005044 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
5045 (ins RC:$src1, RC:$src2, i8imm:$src3),
5046 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005047 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005048 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5049 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005050 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005051}
5052
5053defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005054 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005055defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005056 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005057
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005058def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5059 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5060def : Pat<(v16i32 (X86Shufp VR512:$src1,
5061 (memopv16i32 addr:$src2), (i8 imm:$imm))),
5062 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5063
5064def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5065 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5066def : Pat<(v8i64 (X86Shufp VR512:$src1,
5067 (memopv8i64 addr:$src2), (i8 imm:$imm))),
5068 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005069
Adam Nemet5ed17da2014-08-21 19:50:07 +00005070multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005071 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005072 (ins _.RC:$src1, _.RC:$src2, i8imm:$src3),
5073 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005074 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005075 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005076 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005077 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005078
Adam Nemetf92139d2014-08-05 17:22:50 +00005079 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005080 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5081 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005082
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005083 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005084 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
5085 (ins _.RC:$src1, _.MemOp:$src2, i8imm:$src3),
5086 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005087 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005088 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005089 []>, EVEX_4V;
5090}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005091defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5092defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005093
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005094// Helper fragments to match sext vXi1 to vXiY.
5095def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5096def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5097
5098multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5099 RegisterClass KRC, RegisterClass RC,
5100 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5101 string BrdcstStr> {
5102 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005103 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005104 []>, EVEX;
5105 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005106 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005107 []>, EVEX, EVEX_K;
5108 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5109 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005110 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005111 []>, EVEX, EVEX_KZ;
5112 let mayLoad = 1 in {
5113 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5114 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005115 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005116 []>, EVEX;
5117 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5118 (ins KRC:$mask, x86memop:$src),
5119 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005120 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005121 []>, EVEX, EVEX_K;
5122 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5123 (ins KRC:$mask, x86memop:$src),
5124 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005125 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005126 []>, EVEX, EVEX_KZ;
5127 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5128 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005129 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005130 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5131 []>, EVEX, EVEX_B;
5132 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5133 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005134 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005135 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5136 []>, EVEX, EVEX_B, EVEX_K;
5137 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5138 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005139 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005140 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5141 BrdcstStr, "}"),
5142 []>, EVEX, EVEX_B, EVEX_KZ;
5143 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144}
5145
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005146defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5147 i512mem, i32mem, "{1to16}">, EVEX_V512,
5148 EVEX_CD8<32, CD8VF>;
5149defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5150 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5151 EVEX_CD8<64, CD8VF>;
5152
5153def : Pat<(xor
5154 (bc_v16i32 (v16i1sextv16i32)),
5155 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5156 (VPABSDZrr VR512:$src)>;
5157def : Pat<(xor
5158 (bc_v8i64 (v8i1sextv8i64)),
5159 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5160 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005161
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005162def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5163 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005164 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005165def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5166 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005167 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005168
Michael Liao5bf95782014-12-04 05:20:33 +00005169multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005170 RegisterClass RC, RegisterClass KRC,
5171 X86MemOperand x86memop,
5172 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005173 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5174 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005175 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005176 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005177 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5178 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005179 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005180 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005181 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5182 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005183 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005184 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5185 []>, EVEX, EVEX_B;
5186 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5187 (ins KRC:$mask, RC:$src),
5188 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005189 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005190 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005191 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5192 (ins KRC:$mask, x86memop:$src),
5193 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005194 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005195 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005196 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5197 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005198 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005199 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5200 BrdcstStr, "}"),
5201 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005202
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005203 let Constraints = "$src1 = $dst" in {
5204 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5205 (ins RC:$src1, KRC:$mask, RC:$src2),
5206 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005207 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005208 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005209 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5210 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5211 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005212 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005213 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005214 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5215 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005216 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005217 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5218 []>, EVEX, EVEX_K, EVEX_B;
5219 }
5220}
5221
5222let Predicates = [HasCDI] in {
5223defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005224 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005225 EVEX_V512, EVEX_CD8<32, CD8VF>;
5226
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005227
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005228defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005229 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005230 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005231
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005232}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005233
5234def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5235 GR16:$mask),
5236 (VPCONFLICTDrrk VR512:$src1,
5237 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5238
5239def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5240 GR8:$mask),
5241 (VPCONFLICTQrrk VR512:$src1,
5242 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005243
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005244let Predicates = [HasCDI] in {
5245defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5246 i512mem, i32mem, "{1to16}">,
5247 EVEX_V512, EVEX_CD8<32, CD8VF>;
5248
5249
5250defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5251 i512mem, i64mem, "{1to8}">,
5252 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5253
5254}
5255
5256def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5257 GR16:$mask),
5258 (VPLZCNTDrrk VR512:$src1,
5259 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5260
5261def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5262 GR8:$mask),
5263 (VPLZCNTQrrk VR512:$src1,
5264 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5265
Cameron McInally0d0489c2014-06-16 14:12:28 +00005266def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5267 (VPLZCNTDrm addr:$src)>;
5268def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5269 (VPLZCNTDrr VR512:$src)>;
5270def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5271 (VPLZCNTQrm addr:$src)>;
5272def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5273 (VPLZCNTQrr VR512:$src)>;
5274
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005275def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5276def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5277def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005278
5279def : Pat<(store VK1:$src, addr:$dst),
5280 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5281
5282def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5283 (truncstore node:$val, node:$ptr), [{
5284 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5285}]>;
5286
5287def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5288 (MOV8mr addr:$dst, GR8:$src)>;
5289
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005290multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5291def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005292 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005293 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5294}
Michael Liao5bf95782014-12-04 05:20:33 +00005295
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005296multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5297 string OpcodeStr, Predicate prd> {
5298let Predicates = [prd] in
5299 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5300
5301 let Predicates = [prd, HasVLX] in {
5302 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5303 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5304 }
5305}
5306
5307multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5308 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5309 HasBWI>;
5310 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5311 HasBWI>, VEX_W;
5312 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5313 HasDQI>;
5314 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5315 HasDQI>, VEX_W;
5316}
Michael Liao5bf95782014-12-04 05:20:33 +00005317
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005318defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005319
5320//===----------------------------------------------------------------------===//
5321// AVX-512 - COMPRESS and EXPAND
5322//
5323multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5324 string OpcodeStr> {
5325 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5326 (ins _.KRCWM:$mask, _.RC:$src),
5327 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5328 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5329 _.ImmAllZerosV)))]>, EVEX_KZ;
5330
5331 let Constraints = "$src0 = $dst" in
5332 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5333 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5334 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5335 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5336 _.RC:$src0)))]>, EVEX_K;
5337
5338 let mayStore = 1 in {
5339 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5340 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5341 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5342 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5343 addr:$dst)]>,
5344 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5345 }
5346}
5347
5348multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5349 AVX512VLVectorVTInfo VTInfo> {
5350 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5351
5352 let Predicates = [HasVLX] in {
5353 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5354 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5355 }
5356}
5357
5358defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5359 EVEX;
5360defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5361 EVEX, VEX_W;
5362defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5363 EVEX;
5364defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5365 EVEX, VEX_W;
5366
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005367// expand
5368multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5369 string OpcodeStr> {
5370 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5371 (ins _.KRCWM:$mask, _.RC:$src),
5372 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5373 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5374 _.ImmAllZerosV)))]>, EVEX_KZ;
5375
5376 let Constraints = "$src0 = $dst" in
5377 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5378 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5379 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5380 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5381 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5382
5383 let mayLoad = 1, Constraints = "$src0 = $dst" in
5384 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5385 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5386 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5387 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5388 (_.VT (bitconvert
5389 (_.LdFrag addr:$src))),
5390 _.RC:$src0)))]>,
5391 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5392
5393 let mayLoad = 1 in
5394 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5395 (ins _.KRCWM:$mask, _.MemOp:$src),
5396 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5397 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5398 (_.VT (bitconvert (_.LdFrag addr:$src))),
5399 _.ImmAllZerosV)))]>,
5400 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5401
5402}
5403
5404multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5405 AVX512VLVectorVTInfo VTInfo> {
5406 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5407
5408 let Predicates = [HasVLX] in {
5409 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5410 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5411 }
5412}
5413
5414defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5415 EVEX;
5416defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5417 EVEX, VEX_W;
5418defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5419 EVEX;
5420defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5421 EVEX, VEX_W;