blob: 88b5b7347441689abdabe8667499bda8f762a119 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Adam Nemet449b3f02014-10-15 23:42:09 +00005class X86VectorVTInfo<int numelts, ValueType EltVT, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00006 string suffix = ""> {
7 RegisterClass RC = rc;
Adam Nemet449b3f02014-10-15 23:42:09 +00008 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +00009
10 // Corresponding mask register class.
11 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
12
13 // Corresponding write-mask register class.
14 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
15
16 // The GPR register class that can hold the write mask. Use GR8 for fewer
17 // than 8 elements. Use shift-right and equal to work around the lack of
18 // !lt in tablegen.
19 RegisterClass MRC =
20 !cast<RegisterClass>("GR" #
21 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
22
23 // Suffix used in the instruction mnemonic.
24 string Suffix = suffix;
25
Robert Khasanov2ea081d2014-08-25 14:49:34 +000026 string VTName = "v" # NumElts # EltVT;
27
Adam Nemet5ed17da2014-08-21 19:50:07 +000028 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000029 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000030
31 string EltTypeName = !cast<string>(EltVT);
32 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000033 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
34 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000035
36 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 // Size of RC in bits, e.g. 512 for VR512.
40 int Size = VT.Size;
41
42 // The corresponding memory operand, e.g. i512mem for VR512.
43 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000044 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
45
46 // Load patterns
47 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
48 // due to load promotion during legalization
49 PatFrag LdFrag = !cast<PatFrag>("load" #
50 !if (!eq (TypeVariantName, "i"),
51 !if (!eq (Size, 128), "v2i64",
52 !if (!eq (Size, 256), "v4i64",
53 VTName)), VTName));
54 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000055
Adam Nemet6bddb8c2014-09-29 22:54:41 +000056 // Load patterns used for memory operands. We only have this defined in
57 // case of i64 element types for sub-512 integer vectors. For now, keep
58 // MemOpFrag undefined in these cases.
59 PatFrag MemOpFrag =
60 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
61 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
62 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)));
63
Adam Nemet5ed17da2014-08-21 19:50:07 +000064 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000065 // Note: For EltSize < 32, FloatVT is illegal and TableGen
66 // fails to compile, so we choose FloatVT = VT
67 ValueType FloatVT = !cast<ValueType>(
68 !if (!eq (!srl(EltSize,5),0),
69 VTName,
70 !if (!eq(TypeVariantName, "i"),
71 "v" # NumElts # "f" # EltSize,
72 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000073
74 // The string to specify embedded broadcast in assembly.
75 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000076
Adam Nemet449b3f02014-10-15 23:42:09 +000077 // 8-bit compressed displacement tuple/subvector format. This is only
78 // defined for NumElts <= 8.
79 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
80 !cast<CD8VForm>("CD8VT" # NumElts), ?);
81
Adam Nemet55536c62014-09-25 23:48:45 +000082 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
83 !if (!eq (Size, 256), sub_ymm, ?));
84
85 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
86 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
87 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000088
89 // A vector type of the same width with element type i32. This is used to
90 // create the canonical constant zero node ImmAllZerosV.
91 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
92 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000093}
94
Robert Khasanov2ea081d2014-08-25 14:49:34 +000095def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
96def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +000097def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
98def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +000099def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
100def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000101
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000102// "x" in v32i8x_info means RC = VR256X
103def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
104def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
105def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
106def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000107def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
108def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000109
110def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
111def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
112def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
113def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000114def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
115def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000116
117class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
118 X86VectorVTInfo i128> {
119 X86VectorVTInfo info512 = i512;
120 X86VectorVTInfo info256 = i256;
121 X86VectorVTInfo info128 = i128;
122}
123
124def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
125 v16i8x_info>;
126def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
127 v8i16x_info>;
128def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
129 v4i32x_info>;
130def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
131 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000132def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
133 v4f32x_info>;
134def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
135 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000136
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000137// This multiclass generates the masking variants from the non-masking
138// variant. It only provides the assembly pieces for the masking variants.
139// It assumes custom ISel patterns for masking which can be provided as
140// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000141multiclass AVX512_maskable_custom<bits<8> O, Format F,
142 dag Outs,
143 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
144 string OpcodeStr,
145 string AttSrcAsm, string IntelSrcAsm,
146 list<dag> Pattern,
147 list<dag> MaskingPattern,
148 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000149 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000150 string MaskingConstraint = "",
151 InstrItinClass itin = NoItinerary,
152 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000153 let isCommutable = IsCommutable in
154 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000155 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
156 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000157 Pattern, itin>;
158
159 // Prefer over VMOV*rrk Pat<>
160 let AddedComplexity = 20 in
161 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000162 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
163 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000164 MaskingPattern, itin>,
165 EVEX_K {
166 // In case of the 3src subclass this is overridden with a let.
167 string Constraints = MaskingConstraint;
168 }
169 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
170 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000171 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
172 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000173 ZeroMaskingPattern,
174 itin>,
175 EVEX_KZ;
176}
177
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000178
Adam Nemet34801422014-10-08 23:25:39 +0000179// Common base class of AVX512_maskable and AVX512_maskable_3src.
180multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
181 dag Outs,
182 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
183 string OpcodeStr,
184 string AttSrcAsm, string IntelSrcAsm,
185 dag RHS, dag MaskingRHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000186 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000187 string MaskingConstraint = "",
188 InstrItinClass itin = NoItinerary,
189 bit IsCommutable = 0> :
190 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
191 AttSrcAsm, IntelSrcAsm,
192 [(set _.RC:$dst, RHS)],
193 [(set _.RC:$dst, MaskingRHS)],
194 [(set _.RC:$dst,
195 (vselect _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000196 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000197
Adam Nemet2e91ee52014-08-14 17:13:19 +0000198// This multiclass generates the unconditional/non-masking, the masking and
199// the zero-masking variant of the instruction. In the masking case, the
200// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000201multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
202 dag Outs, dag Ins, string OpcodeStr,
203 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000204 dag RHS, string Round = "",
205 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000206 bit IsCommutable = 0> :
207 AVX512_maskable_common<O, F, _, Outs, Ins,
208 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
209 !con((ins _.KRCWM:$mask), Ins),
210 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000211 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), Round,
Adam Nemet34801422014-10-08 23:25:39 +0000212 "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000213
Adam Nemet34801422014-10-08 23:25:39 +0000214// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000215// ($src1) is already tied to $dst so we just use that for the preserved
216// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
217// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000218multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
219 dag Outs, dag NonTiedIns, string OpcodeStr,
220 string AttSrcAsm, string IntelSrcAsm,
221 dag RHS> :
222 AVX512_maskable_common<O, F, _, Outs,
223 !con((ins _.RC:$src1), NonTiedIns),
224 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
225 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
226 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
227 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000228
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000229
Adam Nemet34801422014-10-08 23:25:39 +0000230multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
231 dag Outs, dag Ins,
232 string OpcodeStr,
233 string AttSrcAsm, string IntelSrcAsm,
234 list<dag> Pattern> :
235 AVX512_maskable_custom<O, F, Outs, Ins,
236 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
237 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000239 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000240
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000241// Bitcasts between 512-bit vector types. Return the original type since
242// no instruction is needed for the conversion
243let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000244 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000245 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000246 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
247 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
248 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000249 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000250 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
251 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
252 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000253 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000254 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000255 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
256 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000257 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000258 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
259 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000260 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000261 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
262 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000263 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000264 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
265 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
266 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
267 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
268 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
269 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
270 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
271 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
272 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
273 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
274 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000275
276 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
277 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
278 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
279 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
280 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
281 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
282 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
283 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
284 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
285 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
286 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
287 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
288 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
289 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
290 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
291 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
292 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
293 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
294 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
295 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
296 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
297 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
298 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
299 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
300 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
301 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
302 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
303 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
304 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
305 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
306
307// Bitcasts between 256-bit vector types. Return the original type since
308// no instruction is needed for the conversion
309 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
310 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
311 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
312 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
313 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
314 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
315 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
316 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
317 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
318 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
319 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
320 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
321 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
322 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
323 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
324 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
325 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
326 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
327 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
328 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
329 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
330 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
331 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
332 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
333 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
334 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
335 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
336 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
337 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
338 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
339}
340
341//
342// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
343//
344
345let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
346 isPseudo = 1, Predicates = [HasAVX512] in {
347def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
348 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
349}
350
Craig Topperfb1746b2014-01-30 06:03:19 +0000351let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000352def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
353def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
354def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000355}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000356
357//===----------------------------------------------------------------------===//
358// AVX-512 - VECTOR INSERT
359//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000360
Adam Nemet4285c1f2014-10-15 23:42:17 +0000361multiclass vinsert_for_size_no_alt<int Opcode,
362 X86VectorVTInfo From, X86VectorVTInfo To,
363 PatFrag vinsert_insert,
364 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000365 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
366 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
367 (ins VR512:$src1, From.RC:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000368 "vinsert" # From.EltTypeName # "x" # From.NumElts #
369 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000370 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000371 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
372 (From.VT From.RC:$src2),
373 (iPTR imm)))]>,
374 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000375
376 let mayLoad = 1 in
377 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
378 (ins VR512:$src1, From.MemOp:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000379 "vinsert" # From.EltTypeName # "x" # From.NumElts #
380 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000381 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000382 []>,
383 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000384 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000385}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000386
Adam Nemet4285c1f2014-10-15 23:42:17 +0000387multiclass vinsert_for_size<int Opcode,
388 X86VectorVTInfo From, X86VectorVTInfo To,
389 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
390 PatFrag vinsert_insert,
391 SDNodeXForm INSERT_get_vinsert_imm> :
392 vinsert_for_size_no_alt<Opcode, From, To,
393 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000394 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000395 // vinserti32x4. Only add this if 64x2 and friends are not supported
396 // natively via AVX512DQ.
397 let Predicates = [NoDQI] in
398 def : Pat<(vinsert_insert:$ins
399 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
400 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
401 VR512:$src1, From.RC:$src2,
402 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000403}
404
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000405multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
406 ValueType EltVT64, int Opcode256> {
407 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000408 X86VectorVTInfo< 4, EltVT32, VR128X>,
409 X86VectorVTInfo<16, EltVT32, VR512>,
410 X86VectorVTInfo< 2, EltVT64, VR128X>,
411 X86VectorVTInfo< 8, EltVT64, VR512>,
412 vinsert128_insert,
413 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000414 let Predicates = [HasDQI] in
415 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
416 X86VectorVTInfo< 2, EltVT64, VR128X>,
417 X86VectorVTInfo< 8, EltVT64, VR512>,
418 vinsert128_insert,
419 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000420 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000421 X86VectorVTInfo< 4, EltVT64, VR256X>,
422 X86VectorVTInfo< 8, EltVT64, VR512>,
423 X86VectorVTInfo< 8, EltVT32, VR256>,
424 X86VectorVTInfo<16, EltVT32, VR512>,
425 vinsert256_insert,
426 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000427 let Predicates = [HasDQI] in
428 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
429 X86VectorVTInfo< 8, EltVT32, VR256X>,
430 X86VectorVTInfo<16, EltVT32, VR512>,
431 vinsert256_insert,
432 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433}
434
Adam Nemet4e2ef472014-10-02 23:18:28 +0000435defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
436defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437
438// vinsertps - insert f32 to XMM
439def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000440 (ins VR128X:$src1, VR128X:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000441 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000442 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443 EVEX_4V;
444def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000445 (ins VR128X:$src1, f32mem:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000446 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000447 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000448 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
449 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
450
451//===----------------------------------------------------------------------===//
452// AVX-512 VECTOR EXTRACT
453//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000454
Adam Nemet55536c62014-09-25 23:48:45 +0000455multiclass vextract_for_size<int Opcode,
456 X86VectorVTInfo From, X86VectorVTInfo To,
457 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
458 PatFrag vextract_extract,
459 SDNodeXForm EXTRACT_get_vextract_imm> {
460 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000461 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000462 (ins VR512:$src1, i8imm:$idx),
463 "vextract" # To.EltTypeName # "x4",
464 "$idx, $src1", "$src1, $idx",
465 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
466 (iPTR imm)))]>,
467 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000468 let mayStore = 1 in
469 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
470 (ins To.MemOp:$dst, VR512:$src1, i8imm:$src2),
471 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
472 "$dst, $src1, $src2}",
473 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
474 }
475
Adam Nemet55536c62014-09-25 23:48:45 +0000476 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
477 // vextracti32x4
478 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
479 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
480 VR512:$src1,
481 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
482
483 // A 128/256-bit subvector extract from the first 512-bit vector position is
484 // a subregister copy that needs no instruction.
485 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
486 (To.VT
487 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
488
489 // And for the alternative types.
490 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
491 (AltTo.VT
492 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000493
494 // Intrinsic call with masking.
495 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
496 "x4_512")
497 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
498 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
499 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
500 VR512:$src1, imm:$idx)>;
501
502 // Intrinsic call with zero-masking.
503 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
504 "x4_512")
505 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
506 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
507 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
508 VR512:$src1, imm:$idx)>;
509
510 // Intrinsic call without masking.
511 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
512 "x4_512")
513 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
514 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
515 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000516}
517
Adam Nemet55536c62014-09-25 23:48:45 +0000518multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
519 ValueType EltVT64, int Opcode64> {
520 defm NAME # "32x4" : vextract_for_size<Opcode32,
521 X86VectorVTInfo<16, EltVT32, VR512>,
522 X86VectorVTInfo< 4, EltVT32, VR128X>,
523 X86VectorVTInfo< 8, EltVT64, VR512>,
524 X86VectorVTInfo< 2, EltVT64, VR128X>,
525 vextract128_extract,
526 EXTRACT_get_vextract128_imm>;
527 defm NAME # "64x4" : vextract_for_size<Opcode64,
528 X86VectorVTInfo< 8, EltVT64, VR512>,
529 X86VectorVTInfo< 4, EltVT64, VR256X>,
530 X86VectorVTInfo<16, EltVT32, VR512>,
531 X86VectorVTInfo< 8, EltVT32, VR256>,
532 vextract256_extract,
533 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000534}
535
Adam Nemet55536c62014-09-25 23:48:45 +0000536defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
537defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000538
539// A 128-bit subvector insert to the first 512-bit vector position
540// is a subregister copy that needs no instruction.
541def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
542 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
543 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
544 sub_ymm)>;
545def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
546 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
547 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
548 sub_ymm)>;
549def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
550 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
551 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
552 sub_ymm)>;
553def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
554 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
555 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
556 sub_ymm)>;
557
558def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
559 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
560def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
561 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
562def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
563 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
564def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
565 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
566
567// vextractps - extract 32 bits from XMM
568def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000569 (ins VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000570 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000571 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
572 EVEX;
573
574def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000575 (ins f32mem:$dst, VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000576 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000577 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000578 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579
580//===---------------------------------------------------------------------===//
581// AVX-512 BROADCAST
582//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000583multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
584 ValueType svt, X86VectorVTInfo _> {
585 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
586 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
587 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
588 T8PD, EVEX;
589
590 let mayLoad = 1 in {
591 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
592 (ins _.ScalarMemOp:$src),
593 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
594 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
595 T8PD, EVEX;
596 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000598
599multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
600 AVX512VLVectorVTInfo _> {
601 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
602 EVEX_V512;
603
604 let Predicates = [HasVLX] in {
605 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
606 EVEX_V256;
607 }
608}
609
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000610let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000611 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
612 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
613 let Predicates = [HasVLX] in {
614 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
615 v4f32, v4f32x_info>, EVEX_V128,
616 EVEX_CD8<32, CD8VT1>;
617 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000618}
619
620let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000621 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
622 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623}
624
625def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000626 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000628 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000629
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000630def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000631 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000632def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000633 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000634
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000635multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
636 RegisterClass SrcRC, RegisterClass KRC> {
637 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000638 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000639 []>, EVEX, EVEX_V512;
640 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
641 (ins KRC:$mask, SrcRC:$src),
642 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000643 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000644 []>, EVEX, EVEX_V512, EVEX_KZ;
645}
646
647defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
648defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
649 VEX_W;
650
651def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
652 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
653
654def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
655 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
656
657def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
658 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000659def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
660 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000661def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
662 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000663def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
664 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000665
Cameron McInally394d5572013-10-31 13:56:31 +0000666def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
667 (VPBROADCASTDrZrr GR32:$src)>;
668def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
669 (VPBROADCASTQrZrr GR64:$src)>;
670
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000671def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
672 (v16i32 immAllZerosV), (i16 GR16:$mask))),
673 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
674def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
675 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
676 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
677
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000678multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
679 X86MemOperand x86memop, PatFrag ld_frag,
680 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
681 RegisterClass KRC> {
682 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000683 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000684 [(set DstRC:$dst,
685 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
686 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
687 VR128X:$src),
688 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000689 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000690 [(set DstRC:$dst,
691 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
692 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000693 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000695 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000696 [(set DstRC:$dst,
697 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
698 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
699 x86memop:$src),
700 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000701 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000702 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
703 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000704 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000705}
706
707defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
708 loadi32, VR512, v16i32, v4i32, VK16WM>,
709 EVEX_V512, EVEX_CD8<32, CD8VT1>;
710defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
711 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
712 EVEX_CD8<64, CD8VT1>;
713
Adam Nemet73f72e12014-06-27 00:43:38 +0000714multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
715 X86MemOperand x86memop, PatFrag ld_frag,
716 RegisterClass KRC> {
717 let mayLoad = 1 in {
718 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000719 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000720 []>, EVEX;
721 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
722 x86memop:$src),
723 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000724 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000725 []>, EVEX, EVEX_KZ;
726 }
727}
728
729defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
730 i128mem, loadv2i64, VK16WM>,
731 EVEX_V512, EVEX_CD8<32, CD8VT4>;
732defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
733 i256mem, loadv4i64, VK16WM>, VEX_W,
734 EVEX_V512, EVEX_CD8<64, CD8VT4>;
735
Cameron McInally394d5572013-10-31 13:56:31 +0000736def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
737 (VPBROADCASTDZrr VR128X:$src)>;
738def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
739 (VPBROADCASTQZrr VR128X:$src)>;
740
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000741def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000742 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000743def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000744 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000745
746def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
747 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
748def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
749 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
750
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000751def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000752 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000753def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000754 (VBROADCASTSDZr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755
756// Provide fallback in case the load node that is used in the patterns above
757// is used by additional users, which prevents the pattern selection.
758def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000759 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000760def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000761 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762
763
764let Predicates = [HasAVX512] in {
765def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
766 (EXTRACT_SUBREG
767 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
768 addr:$src)), sub_ymm)>;
769}
770//===----------------------------------------------------------------------===//
771// AVX-512 BROADCAST MASK TO VECTOR REGISTER
772//---
773
774multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000775 RegisterClass KRC> {
776let Predicates = [HasCDI] in
777def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000778 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000779 []>, EVEX, EVEX_V512;
780
781let Predicates = [HasCDI, HasVLX] in {
782def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000783 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000784 []>, EVEX, EVEX_V128;
785def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000786 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000787 []>, EVEX, EVEX_V256;
788}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789}
790
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000791let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000792defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
793 VK16>;
794defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
795 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000796}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797
798//===----------------------------------------------------------------------===//
799// AVX-512 - VPERM
800//
801// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000802multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
803 X86VectorVTInfo _> {
804 let ExeDomain = _.ExeDomain in {
805 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
806 (ins _.RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000808 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000809 [(set _.RC:$dst,
810 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000812 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
813 (ins _.MemOp:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000814 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000815 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000816 [(set _.RC:$dst,
817 (_.VT (OpNode (_.MemOpFrag addr:$src1),
818 (i8 imm:$src2))))]>,
819 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
820}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000821}
822
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000823multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
824 X86VectorVTInfo Ctrl> :
825 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
826 let ExeDomain = _.ExeDomain in {
827 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
828 (ins _.RC:$src1, _.RC:$src2),
829 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000830 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000831 [(set _.RC:$dst,
832 (_.VT (X86VPermilpv _.RC:$src1,
833 (Ctrl.VT Ctrl.RC:$src2))))]>,
834 EVEX_4V;
835 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
836 (ins _.RC:$src1, Ctrl.MemOp:$src2),
837 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000838 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000839 [(set _.RC:$dst,
840 (_.VT (X86VPermilpv _.RC:$src1,
841 (Ctrl.VT (Ctrl.MemOpFrag addr:$src2)))))]>,
842 EVEX_4V;
843 }
844}
845
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000846defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
847 EVEX_V512, VEX_W;
848defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
849 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000850
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000851defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000852 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000853defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000854 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000855
856def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
857 (VPERMILPSZri VR512:$src1, imm:$imm)>;
858def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
859 (VPERMILPDZri VR512:$src1, imm:$imm)>;
860
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861// -- VPERM - register form --
862multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
863 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
864
865 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
866 (ins RC:$src1, RC:$src2),
867 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000868 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000869 [(set RC:$dst,
870 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
871
872 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
873 (ins RC:$src1, x86memop:$src2),
874 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000875 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876 [(set RC:$dst,
877 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
878 EVEX_4V;
879}
880
881defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
882 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
883defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
884 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
885let ExeDomain = SSEPackedSingle in
886defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
887 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
888let ExeDomain = SSEPackedDouble in
889defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
890 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
891
892// -- VPERM2I - 3 source operands form --
893multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
894 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000895 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000896let Constraints = "$src1 = $dst" in {
897 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
898 (ins RC:$src1, RC:$src2, RC:$src3),
899 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000900 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000901 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000902 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000903 EVEX_4V;
904
Adam Nemet2415a492014-07-02 21:25:54 +0000905 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
906 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
907 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000908 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000909 "$dst {${mask}}, $src2, $src3}"),
910 [(set RC:$dst, (OpVT (vselect KRC:$mask,
911 (OpNode RC:$src1, RC:$src2,
912 RC:$src3),
913 RC:$src1)))]>,
914 EVEX_4V, EVEX_K;
915
916 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
917 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
918 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
919 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000920 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +0000921 "$dst {${mask}} {z}, $src2, $src3}"),
922 [(set RC:$dst, (OpVT (vselect KRC:$mask,
923 (OpNode RC:$src1, RC:$src2,
924 RC:$src3),
925 (OpVT (bitconvert
926 (v16i32 immAllZerosV))))))]>,
927 EVEX_4V, EVEX_KZ;
928
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
930 (ins RC:$src1, RC:$src2, x86memop:$src3),
931 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000932 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +0000934 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +0000936
937 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
938 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
939 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000940 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000941 "$dst {${mask}}, $src2, $src3}"),
942 [(set RC:$dst,
943 (OpVT (vselect KRC:$mask,
944 (OpNode RC:$src1, RC:$src2,
945 (mem_frag addr:$src3)),
946 RC:$src1)))]>,
947 EVEX_4V, EVEX_K;
948
949 let AddedComplexity = 10 in // Prefer over the rrkz variant
950 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
951 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
952 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000953 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000954 "$dst {${mask}} {z}, $src2, $src3}"),
955 [(set RC:$dst,
956 (OpVT (vselect KRC:$mask,
957 (OpNode RC:$src1, RC:$src2,
958 (mem_frag addr:$src3)),
959 (OpVT (bitconvert
960 (v16i32 immAllZerosV))))))]>,
961 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000962 }
963}
Adam Nemet2415a492014-07-02 21:25:54 +0000964defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
965 i512mem, X86VPermiv3, v16i32, VK16WM>,
966 EVEX_V512, EVEX_CD8<32, CD8VF>;
967defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
968 i512mem, X86VPermiv3, v8i64, VK8WM>,
969 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
970defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
971 i512mem, X86VPermiv3, v16f32, VK16WM>,
972 EVEX_V512, EVEX_CD8<32, CD8VF>;
973defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
974 i512mem, X86VPermiv3, v8f64, VK8WM>,
975 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976
Adam Nemetefe9c982014-07-02 21:25:58 +0000977multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
978 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000979 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
980 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +0000981 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
982 OpVT, KRC> {
983 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
984 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
985 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000986
987 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
988 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
989 (!cast<Instruction>(NAME#rrk) VR512:$src1,
990 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000991}
992
993defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000994 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
995 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000996defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +0000997 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
998 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +0000999defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001000 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1001 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001002defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001003 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1004 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001005
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001006//===----------------------------------------------------------------------===//
1007// AVX-512 - BLEND using mask
1008//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001009multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001010 RegisterClass KRC, RegisterClass RC,
1011 X86MemOperand x86memop, PatFrag mem_frag,
1012 SDNode OpNode, ValueType vt> {
1013 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001014 (ins KRC:$mask, RC:$src1, RC:$src2),
1015 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001016 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001017 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001018 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001019 let mayLoad = 1 in
1020 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1021 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1022 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001023 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001024 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001025}
1026
1027let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001028defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001029 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001030 memopv16f32, vselect, v16f32>,
1031 EVEX_CD8<32, CD8VF>, EVEX_V512;
1032let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001033defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001034 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001035 memopv8f64, vselect, v8f64>,
1036 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
1037
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001038def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
1039 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001040 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001041 VR512:$src1, VR512:$src2)>;
1042
1043def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
1044 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001045 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001046 VR512:$src1, VR512:$src2)>;
1047
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001048defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001049 VK16WM, VR512, f512mem,
1050 memopv16i32, vselect, v16i32>,
1051 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001052
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001053defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001054 VK8WM, VR512, f512mem,
1055 memopv8i64, vselect, v8i64>,
1056 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001057
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001058def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
1059 (v16i32 VR512:$src2), (i16 GR16:$mask))),
1060 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
1061 VR512:$src1, VR512:$src2)>;
1062
1063def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
1064 (v8i64 VR512:$src2), (i8 GR8:$mask))),
1065 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
1066 VR512:$src1, VR512:$src2)>;
1067
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001068let Predicates = [HasAVX512] in {
1069def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1070 (v8f32 VR256X:$src2))),
1071 (EXTRACT_SUBREG
1072 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
1073 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1074 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1075
1076def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1077 (v8i32 VR256X:$src2))),
1078 (EXTRACT_SUBREG
1079 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
1080 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1081 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1082}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001083//===----------------------------------------------------------------------===//
1084// Compare Instructions
1085//===----------------------------------------------------------------------===//
1086
1087// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1088multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
1089 Operand CC, SDNode OpNode, ValueType VT,
1090 PatFrag ld_frag, string asm, string asm_alt> {
1091 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1092 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
1093 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
1094 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1095 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1096 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
1097 [(set VK1:$dst, (OpNode (VT RC:$src1),
1098 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001099 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001100 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
1101 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
1102 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1103 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
1104 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
1105 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1106 }
1107}
1108
1109let Predicates = [HasAVX512] in {
1110defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
1111 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1112 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1113 XS;
1114defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
1115 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1116 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1117 XD, VEX_W;
1118}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001120multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1121 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001122 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001123 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1124 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1125 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001127 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001128 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001129 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1130 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1131 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1132 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001133 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001134 def rrk : AVX512BI<opc, MRMSrcReg,
1135 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1136 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1137 "$dst {${mask}}, $src1, $src2}"),
1138 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1139 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1140 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1141 let mayLoad = 1 in
1142 def rmk : AVX512BI<opc, MRMSrcMem,
1143 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1144 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1145 "$dst {${mask}}, $src1, $src2}"),
1146 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1147 (OpNode (_.VT _.RC:$src1),
1148 (_.VT (bitconvert
1149 (_.LdFrag addr:$src2))))))],
1150 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001151}
1152
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001153multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001154 X86VectorVTInfo _> :
1155 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001156 let mayLoad = 1 in {
1157 def rmb : AVX512BI<opc, MRMSrcMem,
1158 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1159 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1160 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1161 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1162 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1163 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1164 def rmbk : AVX512BI<opc, MRMSrcMem,
1165 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1166 _.ScalarMemOp:$src2),
1167 !strconcat(OpcodeStr,
1168 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1169 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1170 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1171 (OpNode (_.VT _.RC:$src1),
1172 (X86VBroadcast
1173 (_.ScalarLdFrag addr:$src2)))))],
1174 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1175 }
1176}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001177
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001178multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1179 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1180 let Predicates = [prd] in
1181 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1182 EVEX_V512;
1183
1184 let Predicates = [prd, HasVLX] in {
1185 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1186 EVEX_V256;
1187 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1188 EVEX_V128;
1189 }
1190}
1191
1192multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1193 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1194 Predicate prd> {
1195 let Predicates = [prd] in
1196 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1197 EVEX_V512;
1198
1199 let Predicates = [prd, HasVLX] in {
1200 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1201 EVEX_V256;
1202 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1203 EVEX_V128;
1204 }
1205}
1206
1207defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1208 avx512vl_i8_info, HasBWI>,
1209 EVEX_CD8<8, CD8VF>;
1210
1211defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1212 avx512vl_i16_info, HasBWI>,
1213 EVEX_CD8<16, CD8VF>;
1214
Robert Khasanovf70f7982014-09-18 14:06:55 +00001215defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001216 avx512vl_i32_info, HasAVX512>,
1217 EVEX_CD8<32, CD8VF>;
1218
Robert Khasanovf70f7982014-09-18 14:06:55 +00001219defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001220 avx512vl_i64_info, HasAVX512>,
1221 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1222
1223defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1224 avx512vl_i8_info, HasBWI>,
1225 EVEX_CD8<8, CD8VF>;
1226
1227defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1228 avx512vl_i16_info, HasBWI>,
1229 EVEX_CD8<16, CD8VF>;
1230
Robert Khasanovf70f7982014-09-18 14:06:55 +00001231defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001232 avx512vl_i32_info, HasAVX512>,
1233 EVEX_CD8<32, CD8VF>;
1234
Robert Khasanovf70f7982014-09-18 14:06:55 +00001235defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001236 avx512vl_i64_info, HasAVX512>,
1237 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001238
1239def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001240 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1242 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1243
1244def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001245 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1247 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1248
Robert Khasanov29e3b962014-08-27 09:34:37 +00001249multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1250 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001251 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001252 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001253 !strconcat("vpcmp${cc}", Suffix,
1254 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001255 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1256 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001257 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001258 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001260 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001261 !strconcat("vpcmp${cc}", Suffix,
1262 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001263 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1264 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1265 imm:$cc))],
1266 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1267 def rrik : AVX512AIi8<opc, MRMSrcReg,
1268 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1269 AVXCC:$cc),
1270 !strconcat("vpcmp${cc}", Suffix,
1271 "\t{$src2, $src1, $dst {${mask}}|",
1272 "$dst {${mask}}, $src1, $src2}"),
1273 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1274 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1275 imm:$cc)))],
1276 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1277 let mayLoad = 1 in
1278 def rmik : AVX512AIi8<opc, MRMSrcMem,
1279 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1280 AVXCC:$cc),
1281 !strconcat("vpcmp${cc}", Suffix,
1282 "\t{$src2, $src1, $dst {${mask}}|",
1283 "$dst {${mask}}, $src1, $src2}"),
1284 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1285 (OpNode (_.VT _.RC:$src1),
1286 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1287 imm:$cc)))],
1288 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1289
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001290 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001291 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001292 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001293 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, i8imm:$cc),
1294 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1295 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001296 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001297 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001298 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, i8imm:$cc),
1299 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1300 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001301 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001302 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1303 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1304 i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001305 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001306 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1307 "$dst {${mask}}, $src1, $src2, $cc}"),
1308 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1309 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1310 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1311 i8imm:$cc),
1312 !strconcat("vpcmp", Suffix,
1313 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1314 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001315 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001316 }
1317}
1318
Robert Khasanov29e3b962014-08-27 09:34:37 +00001319multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001320 X86VectorVTInfo _> :
1321 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001322 let mayLoad = 1 in {
1323 def rmib : AVX512AIi8<opc, MRMSrcMem,
1324 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1325 AVXCC:$cc),
1326 !strconcat("vpcmp${cc}", Suffix,
1327 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1328 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1329 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1330 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1331 imm:$cc))],
1332 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1333 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1334 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1335 _.ScalarMemOp:$src2, AVXCC:$cc),
1336 !strconcat("vpcmp${cc}", Suffix,
1337 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1338 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1339 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1340 (OpNode (_.VT _.RC:$src1),
1341 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1342 imm:$cc)))],
1343 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1344 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001345
Robert Khasanov29e3b962014-08-27 09:34:37 +00001346 // Accept explicit immediate argument form instead of comparison code.
1347 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1348 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1349 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1350 i8imm:$cc),
1351 !strconcat("vpcmp", Suffix,
1352 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1353 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1354 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1355 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1356 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1357 _.ScalarMemOp:$src2, i8imm:$cc),
1358 !strconcat("vpcmp", Suffix,
1359 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1360 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1361 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1362 }
1363}
1364
1365multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1366 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1367 let Predicates = [prd] in
1368 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1369
1370 let Predicates = [prd, HasVLX] in {
1371 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1372 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1373 }
1374}
1375
1376multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1377 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1378 let Predicates = [prd] in
1379 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1380 EVEX_V512;
1381
1382 let Predicates = [prd, HasVLX] in {
1383 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1384 EVEX_V256;
1385 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1386 EVEX_V128;
1387 }
1388}
1389
1390defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1391 HasBWI>, EVEX_CD8<8, CD8VF>;
1392defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1393 HasBWI>, EVEX_CD8<8, CD8VF>;
1394
1395defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1396 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1397defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1398 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1399
Robert Khasanovf70f7982014-09-18 14:06:55 +00001400defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001401 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001402defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001403 HasAVX512>, EVEX_CD8<32, CD8VF>;
1404
Robert Khasanovf70f7982014-09-18 14:06:55 +00001405defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001406 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001407defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001408 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001409
Adam Nemet905832b2014-06-26 00:21:12 +00001410// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001411multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001412 X86MemOperand x86memop, ValueType vt,
1413 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001414 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001415 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1416 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001417 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001418 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
1419 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001420 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001421 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001422 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001423 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001425 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001426 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001427 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001428 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001429 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001430
1431 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001432 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001433 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001434 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001435 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001436 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001437 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001438 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001439 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001440 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 }
1442}
1443
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001444defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001445 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001446 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001447defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001448 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449 EVEX_CD8<64, CD8VF>;
1450
1451def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1452 (COPY_TO_REGCLASS (VCMPPSZrri
1453 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1454 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1455 imm:$cc), VK8)>;
1456def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1457 (COPY_TO_REGCLASS (VPCMPDZrri
1458 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1459 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1460 imm:$cc), VK8)>;
1461def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1462 (COPY_TO_REGCLASS (VPCMPUDZrri
1463 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1464 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1465 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001466
1467def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1468 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1469 FROUND_NO_EXC)),
1470 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001471 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001472
1473def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1474 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1475 FROUND_NO_EXC)),
1476 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001477 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001478
1479def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1480 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1481 FROUND_CURRENT)),
1482 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1483 (I8Imm imm:$cc)), GR16)>;
1484
1485def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1486 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1487 FROUND_CURRENT)),
1488 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1489 (I8Imm imm:$cc)), GR8)>;
1490
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001491// Mask register copy, including
1492// - copy between mask registers
1493// - load/store mask registers
1494// - copy from GPR to mask register and vice versa
1495//
1496multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1497 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001498 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001499 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001501 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 let mayLoad = 1 in
1503 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001504 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001505 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001506 let mayStore = 1 in
1507 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001508 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509 }
1510}
1511
1512multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1513 string OpcodeStr,
1514 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001515 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001516 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001517 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001518 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001519 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001520 }
1521}
1522
Robert Khasanov74acbb72014-07-23 14:49:42 +00001523let Predicates = [HasDQI] in
1524 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1525 i8mem>,
1526 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1527 VEX, PD;
1528
1529let Predicates = [HasAVX512] in
1530 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1531 i16mem>,
1532 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001533 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001534
1535let Predicates = [HasBWI] in {
1536 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1537 i32mem>, VEX, PD, VEX_W;
1538 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1539 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001540}
1541
Robert Khasanov74acbb72014-07-23 14:49:42 +00001542let Predicates = [HasBWI] in {
1543 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1544 i64mem>, VEX, PS, VEX_W;
1545 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1546 VEX, XD, VEX_W;
1547}
1548
1549// GR from/to mask register
1550let Predicates = [HasDQI] in {
1551 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1552 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1553 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1554 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1555}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001557 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1558 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1559 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1560 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001561}
1562let Predicates = [HasBWI] in {
1563 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1564 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1565}
1566let Predicates = [HasBWI] in {
1567 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1568 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1569}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001570
Robert Khasanov74acbb72014-07-23 14:49:42 +00001571// Load/store kreg
1572let Predicates = [HasDQI] in {
1573 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1574 (KMOVBmk addr:$dst, VK8:$src)>;
1575}
1576let Predicates = [HasAVX512] in {
1577 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001578 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001579 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001580 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001581 def : Pat<(i1 (load addr:$src)),
1582 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001583 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001584 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001585}
1586let Predicates = [HasBWI] in {
1587 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1588 (KMOVDmk addr:$dst, VK32:$src)>;
1589}
1590let Predicates = [HasBWI] in {
1591 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1592 (KMOVQmk addr:$dst, VK64:$src)>;
1593}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001594
Robert Khasanov74acbb72014-07-23 14:49:42 +00001595let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001596 def : Pat<(i1 (trunc (i64 GR64:$src))),
1597 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1598 (i32 1))), VK1)>;
1599
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001600 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001601 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001602
1603 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001604 (COPY_TO_REGCLASS
1605 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1606 VK1)>;
1607 def : Pat<(i1 (trunc (i16 GR16:$src))),
1608 (COPY_TO_REGCLASS
1609 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1610 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001611
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001612 def : Pat<(i32 (zext VK1:$src)),
1613 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001614 def : Pat<(i8 (zext VK1:$src)),
1615 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001616 (AND32ri (KMOVWrk
1617 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001618 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001619 (AND64ri8 (SUBREG_TO_REG (i64 0),
1620 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001621 def : Pat<(i16 (zext VK1:$src)),
1622 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001623 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1624 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001625 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1626 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1627 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1628 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001629}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001630let Predicates = [HasBWI] in {
1631 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1632 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1633 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1634 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1635}
1636
1637
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001638// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1639let Predicates = [HasAVX512] in {
1640 // GR from/to 8-bit mask without native support
1641 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1642 (COPY_TO_REGCLASS
1643 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1644 VK8)>;
1645 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1646 (EXTRACT_SUBREG
1647 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1648 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001649
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001650 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001651 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001652 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001653 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001654}
1655let Predicates = [HasBWI] in {
1656 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1657 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1658 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1659 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001660}
1661
1662// Mask unary operation
1663// - KNOT
1664multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001665 RegisterClass KRC, SDPatternOperator OpNode,
1666 Predicate prd> {
1667 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001668 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001669 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001670 [(set KRC:$dst, (OpNode KRC:$src))]>;
1671}
1672
Robert Khasanov74acbb72014-07-23 14:49:42 +00001673multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1674 SDPatternOperator OpNode> {
1675 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1676 HasDQI>, VEX, PD;
1677 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1678 HasAVX512>, VEX, PS;
1679 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1680 HasBWI>, VEX, PD, VEX_W;
1681 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1682 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001683}
1684
Robert Khasanov74acbb72014-07-23 14:49:42 +00001685defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001686
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001687multiclass avx512_mask_unop_int<string IntName, string InstName> {
1688 let Predicates = [HasAVX512] in
1689 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1690 (i16 GR16:$src)),
1691 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1692 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1693}
1694defm : avx512_mask_unop_int<"knot", "KNOT">;
1695
Robert Khasanov74acbb72014-07-23 14:49:42 +00001696let Predicates = [HasDQI] in
1697def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1698let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001700let Predicates = [HasBWI] in
1701def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1702let Predicates = [HasBWI] in
1703def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1704
1705// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1706let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001707def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1708 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1709
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710def : Pat<(not VK8:$src),
1711 (COPY_TO_REGCLASS
1712 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001713}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001714
1715// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001716// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001717multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001718 RegisterClass KRC, SDPatternOperator OpNode,
1719 Predicate prd> {
1720 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001721 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1722 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001723 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1725}
1726
Robert Khasanov595683d2014-07-28 13:46:45 +00001727multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1728 SDPatternOperator OpNode> {
1729 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1730 HasDQI>, VEX_4V, VEX_L, PD;
1731 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1732 HasAVX512>, VEX_4V, VEX_L, PS;
1733 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1734 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1735 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1736 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737}
1738
1739def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1740def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1741
1742let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001743 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1744 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1745 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1746 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747}
Robert Khasanov595683d2014-07-28 13:46:45 +00001748let isCommutable = 0 in
1749 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001750
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001751def : Pat<(xor VK1:$src1, VK1:$src2),
1752 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1753 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1754
1755def : Pat<(or VK1:$src1, VK1:$src2),
1756 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1757 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1758
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001759def : Pat<(and VK1:$src1, VK1:$src2),
1760 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1761 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1762
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001763multiclass avx512_mask_binop_int<string IntName, string InstName> {
1764 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001765 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1766 (i16 GR16:$src1), (i16 GR16:$src2)),
1767 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1768 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1769 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001770}
1771
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001772defm : avx512_mask_binop_int<"kand", "KAND">;
1773defm : avx512_mask_binop_int<"kandn", "KANDN">;
1774defm : avx512_mask_binop_int<"kor", "KOR">;
1775defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1776defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001777
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1779multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1780 let Predicates = [HasAVX512] in
1781 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1782 (COPY_TO_REGCLASS
1783 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1784 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1785}
1786
1787defm : avx512_binop_pat<and, KANDWrr>;
1788defm : avx512_binop_pat<andn, KANDNWrr>;
1789defm : avx512_binop_pat<or, KORWrr>;
1790defm : avx512_binop_pat<xnor, KXNORWrr>;
1791defm : avx512_binop_pat<xor, KXORWrr>;
1792
1793// Mask unpacking
1794multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001795 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001796 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001797 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001798 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001799 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800}
1801
1802multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001803 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001804 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001805}
1806
1807defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001808def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1809 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1810 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1811
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812
1813multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1814 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001815 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1816 (i16 GR16:$src1), (i16 GR16:$src2)),
1817 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1818 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1819 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001820}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001821defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001822
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001823// Mask bit testing
1824multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1825 SDNode OpNode> {
1826 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1827 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001828 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1830}
1831
1832multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1833 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001834 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835}
1836
1837defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001838
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001839def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001840 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001841 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842
1843// Mask shift
1844multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1845 SDNode OpNode> {
1846 let Predicates = [HasAVX512] in
1847 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1848 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001849 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001850 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1851}
1852
1853multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1854 SDNode OpNode> {
1855 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001856 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857}
1858
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001859defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1860defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001861
1862// Mask setting all 0s or 1s
1863multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1864 let Predicates = [HasAVX512] in
1865 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1866 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1867 [(set KRC:$dst, (VT Val))]>;
1868}
1869
1870multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001871 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1873}
1874
1875defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1876defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1877
1878// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1879let Predicates = [HasAVX512] in {
1880 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1881 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001882 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1883 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1884 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001885}
1886def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1887 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1888
1889def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1890 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1891
1892def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1893 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1894
Robert Khasanov5aa44452014-09-30 11:41:54 +00001895let Predicates = [HasVLX] in {
1896 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
1897 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
1898 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
1899 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
1900 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1901 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
1902 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1903 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
1904}
1905
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001906def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1907 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1908
1909def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1910 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001911//===----------------------------------------------------------------------===//
1912// AVX-512 - Aligned and unaligned load and store
1913//
1914
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001915multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1916 RegisterClass KRC, RegisterClass RC,
1917 ValueType vt, ValueType zvt, X86MemOperand memop,
1918 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001919let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001921 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
1922 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001923 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001924 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1925 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001926 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001927 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
1928 SchedRW = [WriteLoad] in
1929 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
1930 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1931 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
1932 d>, EVEX;
1933
1934 let AddedComplexity = 20 in {
1935 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
1936 let hasSideEffects = 0 in
1937 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1938 (ins RC:$src0, KRC:$mask, RC:$src1),
1939 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1940 "${dst} {${mask}}, $src1}"),
1941 [(set RC:$dst, (vt (vselect KRC:$mask,
1942 (vt RC:$src1),
1943 (vt RC:$src0))))],
1944 d>, EVEX, EVEX_K;
1945 let mayLoad = 1, SchedRW = [WriteLoad] in
1946 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1947 (ins RC:$src0, KRC:$mask, memop:$src1),
1948 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
1949 "${dst} {${mask}}, $src1}"),
1950 [(set RC:$dst, (vt
1951 (vselect KRC:$mask,
1952 (vt (bitconvert (ld_frag addr:$src1))),
1953 (vt RC:$src0))))],
1954 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001955 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001956 let mayLoad = 1, SchedRW = [WriteLoad] in
1957 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1958 (ins KRC:$mask, memop:$src),
1959 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
1960 "${dst} {${mask}} {z}, $src}"),
1961 [(set RC:$dst, (vt
1962 (vselect KRC:$mask,
1963 (vt (bitconvert (ld_frag addr:$src))),
1964 (vt (bitconvert (zvt immAllZerosV))))))],
1965 d>, EVEX, EVEX_KZ;
1966 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967}
1968
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001969multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
1970 string elty, string elsz, string vsz512,
1971 string vsz256, string vsz128, Domain d,
1972 Predicate prd, bit IsReMaterializable = 1> {
1973 let Predicates = [prd] in
1974 defm Z : avx512_load<opc, OpcodeStr,
1975 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
1976 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
1977 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
1978 !cast<X86MemOperand>(elty##"512mem"), d,
1979 IsReMaterializable>, EVEX_V512;
1980
1981 let Predicates = [prd, HasVLX] in {
1982 defm Z256 : avx512_load<opc, OpcodeStr,
1983 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1984 "v"##vsz256##elty##elsz, "v4i64")),
1985 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
1986 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
1987 !cast<X86MemOperand>(elty##"256mem"), d,
1988 IsReMaterializable>, EVEX_V256;
1989
1990 defm Z128 : avx512_load<opc, OpcodeStr,
1991 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
1992 "v"##vsz128##elty##elsz, "v2i64")),
1993 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
1994 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
1995 !cast<X86MemOperand>(elty##"128mem"), d,
1996 IsReMaterializable>, EVEX_V128;
1997 }
1998}
1999
2000
2001multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2002 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2003 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002004 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2005 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002006 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002007 EVEX;
2008 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002009 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2010 (ins RC:$src1, KRC:$mask, RC:$src2),
2011 !strconcat(OpcodeStr,
2012 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002013 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002014 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002015 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002016 !strconcat(OpcodeStr,
2017 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002018 [], d>, EVEX, EVEX_KZ;
2019 }
2020 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002021 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2022 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2023 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002024 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002025 (ins memop:$dst, KRC:$mask, RC:$src),
2026 !strconcat(OpcodeStr,
2027 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002028 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002029 }
2030}
2031
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002032
2033multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2034 string st_suff_512, string st_suff_256,
2035 string st_suff_128, string elty, string elsz,
2036 string vsz512, string vsz256, string vsz128,
2037 Domain d, Predicate prd> {
2038 let Predicates = [prd] in
2039 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2040 !cast<ValueType>("v"##vsz512##elty##elsz),
2041 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2042 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2043
2044 let Predicates = [prd, HasVLX] in {
2045 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2046 !cast<ValueType>("v"##vsz256##elty##elsz),
2047 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2048 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2049
2050 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2051 !cast<ValueType>("v"##vsz128##elty##elsz),
2052 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2053 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2054 }
2055}
2056
2057defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2058 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2059 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2060 "512", "256", "", "f", "32", "16", "8", "4",
2061 SSEPackedSingle, HasAVX512>,
2062 PS, EVEX_CD8<32, CD8VF>;
2063
2064defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2065 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2066 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2067 "512", "256", "", "f", "64", "8", "4", "2",
2068 SSEPackedDouble, HasAVX512>,
2069 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2070
2071defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2072 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2073 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2074 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2075 PS, EVEX_CD8<32, CD8VF>;
2076
2077defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2078 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2079 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2080 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2081 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2082
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002083def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002084 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002085 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002086
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002087def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2088 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2089 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002090
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002091def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2092 GR16:$mask),
2093 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2094 VR512:$src)>;
2095def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2096 GR8:$mask),
2097 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2098 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002099
Elena Demikhovsky9e5089a2014-11-23 08:07:43 +00002100def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2101 (VMOVUPSZmrk addr:$ptr,
2102 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2103 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2104
2105def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2106 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2107 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2108
2109def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2110 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2111
2112def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2113 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2114
2115def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2116 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2117
2118def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2119 (bc_v16f32 (v16i32 immAllZerosV)))),
2120 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2121
2122def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2123 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2124
2125def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2126 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2127
2128def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2129 (bc_v8f64 (v16i32 immAllZerosV)))),
2130 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2131
2132def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2133 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2134
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002135defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2136 "16", "8", "4", SSEPackedInt, HasAVX512>,
2137 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2138 "512", "256", "", "i", "32", "16", "8", "4",
2139 SSEPackedInt, HasAVX512>,
2140 PD, EVEX_CD8<32, CD8VF>;
2141
2142defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2143 "8", "4", "2", SSEPackedInt, HasAVX512>,
2144 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2145 "512", "256", "", "i", "64", "8", "4", "2",
2146 SSEPackedInt, HasAVX512>,
2147 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2148
2149defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2150 "64", "32", "16", SSEPackedInt, HasBWI>,
2151 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2152 "i", "8", "64", "32", "16", SSEPackedInt,
2153 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2154
2155defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2156 "32", "16", "8", SSEPackedInt, HasBWI>,
2157 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2158 "i", "16", "32", "16", "8", SSEPackedInt,
2159 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2160
2161defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2162 "16", "8", "4", SSEPackedInt, HasAVX512>,
2163 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2164 "i", "32", "16", "8", "4", SSEPackedInt,
2165 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2166
2167defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2168 "8", "4", "2", SSEPackedInt, HasAVX512>,
2169 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2170 "i", "64", "8", "4", "2", SSEPackedInt,
2171 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002172
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002173def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2174 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002175 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002176
2177def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002178 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2179 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002180
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002181def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002182 GR16:$mask),
2183 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002184 VR512:$src)>;
2185def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002186 GR8:$mask),
2187 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002188 VR512:$src)>;
2189
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002191def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002192 (bc_v8i64 (v16i32 immAllZerosV)))),
2193 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002194
2195def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002196 (v8i64 VR512:$src))),
2197 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002198 VK8), VR512:$src)>;
2199
2200def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2201 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002202 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002203
2204def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002205 (v16i32 VR512:$src))),
2206 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002207}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002208
Elena Demikhovsky9e5089a2014-11-23 08:07:43 +00002209def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2210 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2211
2212def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2213 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2214
2215def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2216 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2217
2218def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2219 (bc_v8i64 (v16i32 immAllZerosV)))),
2220 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2221
2222def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2223 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2224
2225def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2226 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2227
2228def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2229 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2230
2231def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2232 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2233
2234// SKX replacement
2235def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2236 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2237
2238// KNL replacement
2239def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2240 (VMOVDQU32Zmrk addr:$ptr,
2241 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2242 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2243
2244def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2245 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2246 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2247
2248
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249// Move Int Doubleword to Packed Double Int
2250//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002251def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002252 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253 [(set VR128X:$dst,
2254 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2255 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002256def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002257 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258 [(set VR128X:$dst,
2259 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2260 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002261def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002262 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002263 [(set VR128X:$dst,
2264 (v2i64 (scalar_to_vector GR64:$src)))],
2265 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002266let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002267def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002268 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269 [(set FR64:$dst, (bitconvert GR64:$src))],
2270 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002271def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002272 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273 [(set GR64:$dst, (bitconvert FR64:$src))],
2274 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002275}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002276def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002277 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002278 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2279 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2280 EVEX_CD8<64, CD8VT1>;
2281
2282// Move Int Doubleword to Single Scalar
2283//
Craig Topper88adf2a2013-10-12 05:41:08 +00002284let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002285def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002286 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287 [(set FR32X:$dst, (bitconvert GR32:$src))],
2288 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2289
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002290def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002291 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002292 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2293 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002294}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002296// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002297//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002298def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002299 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2301 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2302 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002303def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002304 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002305 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2307 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2308 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2309
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002310// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002311//
2312def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002313 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002314 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2315 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002316 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317 Requires<[HasAVX512, In64BitMode]>;
2318
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002319def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002321 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2323 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002324 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002325 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2326
2327// Move Scalar Single to Double Int
2328//
Craig Topper88adf2a2013-10-12 05:41:08 +00002329let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002330def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002332 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333 [(set GR32:$dst, (bitconvert FR32X:$src))],
2334 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002335def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002336 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002337 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002338 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2339 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002340}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002341
2342// Move Quadword Int to Packed Quadword Int
2343//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002344def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002345 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002346 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002347 [(set VR128X:$dst,
2348 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2349 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2350
2351//===----------------------------------------------------------------------===//
2352// AVX-512 MOVSS, MOVSD
2353//===----------------------------------------------------------------------===//
2354
2355multiclass avx512_move_scalar <string asm, RegisterClass RC,
2356 SDNode OpNode, ValueType vt,
2357 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002358 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002359 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002360 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2362 (scalar_to_vector RC:$src2))))],
2363 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002364 let Constraints = "$src1 = $dst" in
2365 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2366 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2367 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002368 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002369 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002370 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002371 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002372 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2373 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002374 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002375 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002376 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002377 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2378 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002379 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002380 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002381 [], IIC_SSE_MOV_S_MR>,
2382 EVEX, VEX_LIG, EVEX_K;
2383 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002384 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385}
2386
2387let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002388defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2390
2391let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002392defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2394
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002395def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2396 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2397 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2398
2399def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2400 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2401 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002403def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2404 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2405 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2406
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002407// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002408let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002409 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2410 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002411 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412 IIC_SSE_MOV_S_RR>,
2413 XS, EVEX_4V, VEX_LIG;
2414 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2415 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002416 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417 IIC_SSE_MOV_S_RR>,
2418 XD, EVEX_4V, VEX_LIG, VEX_W;
2419}
2420
2421let Predicates = [HasAVX512] in {
2422 let AddedComplexity = 15 in {
2423 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2424 // MOVS{S,D} to the lower bits.
2425 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2426 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2427 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2428 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2429 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2430 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2431 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2432 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2433
2434 // Move low f32 and clear high bits.
2435 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2436 (SUBREG_TO_REG (i32 0),
2437 (VMOVSSZrr (v4f32 (V_SET0)),
2438 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2439 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2440 (SUBREG_TO_REG (i32 0),
2441 (VMOVSSZrr (v4i32 (V_SET0)),
2442 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2443 }
2444
2445 let AddedComplexity = 20 in {
2446 // MOVSSrm zeros the high parts of the register; represent this
2447 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2448 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2449 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2450 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2451 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2452 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2453 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2454
2455 // MOVSDrm zeros the high parts of the register; represent this
2456 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2457 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2458 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2459 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2460 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2461 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2462 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2463 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2464 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2465 def : Pat<(v2f64 (X86vzload addr:$src)),
2466 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2467
2468 // Represent the same patterns above but in the form they appear for
2469 // 256-bit types
2470 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2471 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002472 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2474 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2475 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2476 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2477 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2478 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2479 }
2480 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2481 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2482 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2483 FR32X:$src)), sub_xmm)>;
2484 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2485 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2486 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2487 FR64X:$src)), sub_xmm)>;
2488 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2489 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002490 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491
2492 // Move low f64 and clear high bits.
2493 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2494 (SUBREG_TO_REG (i32 0),
2495 (VMOVSDZrr (v2f64 (V_SET0)),
2496 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2497
2498 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2499 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2500 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2501
2502 // Extract and store.
2503 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2504 addr:$dst),
2505 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2506 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2507 addr:$dst),
2508 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2509
2510 // Shuffle with VMOVSS
2511 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2512 (VMOVSSZrr (v4i32 VR128X:$src1),
2513 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2514 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2515 (VMOVSSZrr (v4f32 VR128X:$src1),
2516 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2517
2518 // 256-bit variants
2519 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2520 (SUBREG_TO_REG (i32 0),
2521 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2522 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2523 sub_xmm)>;
2524 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2525 (SUBREG_TO_REG (i32 0),
2526 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2527 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2528 sub_xmm)>;
2529
2530 // Shuffle with VMOVSD
2531 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2532 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2533 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2534 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2535 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2536 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2537 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2538 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2539
2540 // 256-bit variants
2541 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2542 (SUBREG_TO_REG (i32 0),
2543 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2544 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2545 sub_xmm)>;
2546 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2547 (SUBREG_TO_REG (i32 0),
2548 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2549 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2550 sub_xmm)>;
2551
2552 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2553 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2554 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2555 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2556 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2557 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2558 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2559 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2560}
2561
2562let AddedComplexity = 15 in
2563def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2564 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002565 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566 [(set VR128X:$dst, (v2i64 (X86vzmovl
2567 (v2i64 VR128X:$src))))],
2568 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2569
2570let AddedComplexity = 20 in
2571def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2572 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002573 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 [(set VR128X:$dst, (v2i64 (X86vzmovl
2575 (loadv2i64 addr:$src))))],
2576 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2577 EVEX_CD8<8, CD8VT8>;
2578
2579let Predicates = [HasAVX512] in {
2580 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2581 let AddedComplexity = 20 in {
2582 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2583 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002584 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2585 (VMOV64toPQIZrr GR64:$src)>;
2586 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2587 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002588
2589 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2590 (VMOVDI2PDIZrm addr:$src)>;
2591 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2592 (VMOVDI2PDIZrm addr:$src)>;
2593 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2594 (VMOVZPQILo2PQIZrm addr:$src)>;
2595 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2596 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002597 def : Pat<(v2i64 (X86vzload addr:$src)),
2598 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002600
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002601 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2602 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2603 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2604 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2605 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2606 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2607 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2608}
2609
2610def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2611 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2612
2613def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2614 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2615
2616def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2617 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2618
2619def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2620 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2621
2622//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002623// AVX-512 - Non-temporals
2624//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002625let SchedRW = [WriteLoad] in {
2626 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2627 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2628 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2629 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2630 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002631
Robert Khasanoved882972014-08-13 10:46:00 +00002632 let Predicates = [HasAVX512, HasVLX] in {
2633 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2634 (ins i256mem:$src),
2635 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2636 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2637 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002638
Robert Khasanoved882972014-08-13 10:46:00 +00002639 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2640 (ins i128mem:$src),
2641 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2642 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2643 EVEX_CD8<64, CD8VF>;
2644 }
Adam Nemetefd07852014-06-18 16:51:10 +00002645}
2646
Robert Khasanoved882972014-08-13 10:46:00 +00002647multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2648 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2649 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2650 let SchedRW = [WriteStore], mayStore = 1,
2651 AddedComplexity = 400 in
2652 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2653 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2654 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2655}
2656
2657multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2658 string elty, string elsz, string vsz512,
2659 string vsz256, string vsz128, Domain d,
2660 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2661 let Predicates = [prd] in
2662 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2663 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2664 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2665 EVEX_V512;
2666
2667 let Predicates = [prd, HasVLX] in {
2668 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2669 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2670 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2671 EVEX_V256;
2672
2673 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2674 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2675 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2676 EVEX_V128;
2677 }
2678}
2679
2680defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2681 "i", "64", "8", "4", "2", SSEPackedInt,
2682 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2683
2684defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2685 "f", "64", "8", "4", "2", SSEPackedDouble,
2686 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2687
2688defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2689 "f", "32", "16", "8", "4", SSEPackedSingle,
2690 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2691
Adam Nemet7f62b232014-06-10 16:39:53 +00002692//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002693// AVX-512 - Integer arithmetic
2694//
2695multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002696 X86VectorVTInfo _, OpndItins itins,
2697 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002698 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002699 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2700 "$src2, $src1", "$src1, $src2",
2701 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002702 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002703 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002704
Robert Khasanov545d1b72014-10-14 14:36:19 +00002705 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002706 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002707 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2708 "$src2, $src1", "$src1, $src2",
2709 (_.VT (OpNode _.RC:$src1,
2710 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002711 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002712 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002713}
2714
2715multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2716 X86VectorVTInfo _, OpndItins itins,
2717 bit IsCommutable = 0> :
2718 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2719 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002720 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002721 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2722 "${src2}"##_.BroadcastStr##", $src1",
2723 "$src1, ${src2}"##_.BroadcastStr,
2724 (_.VT (OpNode _.RC:$src1,
2725 (X86VBroadcast
2726 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002727 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002728 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002729}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002730
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002731multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2732 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2733 Predicate prd, bit IsCommutable = 0> {
2734 let Predicates = [prd] in
2735 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2736 IsCommutable>, EVEX_V512;
2737
2738 let Predicates = [prd, HasVLX] in {
2739 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2740 IsCommutable>, EVEX_V256;
2741 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2742 IsCommutable>, EVEX_V128;
2743 }
2744}
2745
Robert Khasanov545d1b72014-10-14 14:36:19 +00002746multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2747 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2748 Predicate prd, bit IsCommutable = 0> {
2749 let Predicates = [prd] in
2750 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2751 IsCommutable>, EVEX_V512;
2752
2753 let Predicates = [prd, HasVLX] in {
2754 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2755 IsCommutable>, EVEX_V256;
2756 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2757 IsCommutable>, EVEX_V128;
2758 }
2759}
2760
2761multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2762 OpndItins itins, Predicate prd,
2763 bit IsCommutable = 0> {
2764 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2765 itins, prd, IsCommutable>,
2766 VEX_W, EVEX_CD8<64, CD8VF>;
2767}
2768
2769multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2770 OpndItins itins, Predicate prd,
2771 bit IsCommutable = 0> {
2772 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2773 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2774}
2775
2776multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2777 OpndItins itins, Predicate prd,
2778 bit IsCommutable = 0> {
2779 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2780 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2781}
2782
2783multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2784 OpndItins itins, Predicate prd,
2785 bit IsCommutable = 0> {
2786 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2787 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2788}
2789
2790multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2791 SDNode OpNode, OpndItins itins, Predicate prd,
2792 bit IsCommutable = 0> {
2793 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2794 IsCommutable>;
2795
2796 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2797 IsCommutable>;
2798}
2799
2800multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2801 SDNode OpNode, OpndItins itins, Predicate prd,
2802 bit IsCommutable = 0> {
2803 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2804 IsCommutable>;
2805
2806 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2807 IsCommutable>;
2808}
2809
2810multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2811 bits<8> opc_d, bits<8> opc_q,
2812 string OpcodeStr, SDNode OpNode,
2813 OpndItins itins, bit IsCommutable = 0> {
2814 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2815 itins, HasAVX512, IsCommutable>,
2816 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2817 itins, HasBWI, IsCommutable>;
2818}
2819
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002820multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2821 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2822 PatFrag memop_frag, X86MemOperand x86memop,
2823 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2824 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002825 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002826 {
2827 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002829 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002830 []>, EVEX_4V;
2831 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2832 (ins KRC:$mask, RC:$src1, RC:$src2),
2833 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002834 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002835 [], itins.rr>, EVEX_4V, EVEX_K;
2836 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2837 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002838 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002839 "|$dst {${mask}} {z}, $src1, $src2}"),
2840 [], itins.rr>, EVEX_4V, EVEX_KZ;
2841 }
2842 let mayLoad = 1 in {
2843 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2844 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002845 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002846 []>, EVEX_4V;
2847 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2848 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2849 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002850 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002851 [], itins.rm>, EVEX_4V, EVEX_K;
2852 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2853 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2854 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002855 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002856 [], itins.rm>, EVEX_4V, EVEX_KZ;
2857 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2858 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002859 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002860 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2861 [], itins.rm>, EVEX_4V, EVEX_B;
2862 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2863 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002864 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002865 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2866 BrdcstStr, "}"),
2867 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2868 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2869 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002870 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002871 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2872 BrdcstStr, "}"),
2873 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2874 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002875}
2876
Robert Khasanov545d1b72014-10-14 14:36:19 +00002877defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
2878 SSE_INTALU_ITINS_P, 1>;
2879defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
2880 SSE_INTALU_ITINS_P, 0>;
2881defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
2882 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
2883defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
2884 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00002885defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
2886 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002887
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002888defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2889 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2890 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2891 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002893defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2894 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2895 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896
2897def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2898 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2899
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002900def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2901 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2902 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2903def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2904 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2905 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2906
Robert Khasanov545d1b72014-10-14 14:36:19 +00002907defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
2908 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2909defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
2910 SSE_INTALU_ITINS_P, HasBWI, 1>;
2911defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
2912 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002913
Robert Khasanov545d1b72014-10-14 14:36:19 +00002914defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
2915 SSE_INTALU_ITINS_P, HasBWI, 1>;
2916defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
2917 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2918defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
2919 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002920
Robert Khasanov545d1b72014-10-14 14:36:19 +00002921defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
2922 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2923defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
2924 SSE_INTALU_ITINS_P, HasBWI, 1>;
2925defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
2926 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002927
Robert Khasanov545d1b72014-10-14 14:36:19 +00002928defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
2929 SSE_INTALU_ITINS_P, HasBWI, 1>;
2930defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
2931 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2932defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
2933 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002934
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002935def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2936 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2937 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2938def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2939 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2940 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2941def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2942 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2943 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2944def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2945 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2946 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2947def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2948 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2949 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2950def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2951 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2952 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2953def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2954 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2955 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2956def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2957 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2958 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959//===----------------------------------------------------------------------===//
2960// AVX-512 - Unpack Instructions
2961//===----------------------------------------------------------------------===//
2962
2963multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2964 PatFrag mem_frag, RegisterClass RC,
2965 X86MemOperand x86memop, string asm,
2966 Domain d> {
2967 def rr : AVX512PI<opc, MRMSrcReg,
2968 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2969 asm, [(set RC:$dst,
2970 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002971 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972 def rm : AVX512PI<opc, MRMSrcMem,
2973 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2974 asm, [(set RC:$dst,
2975 (vt (OpNode RC:$src1,
2976 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002977 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002978}
2979
2980defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2981 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002982 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2984 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002985 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002986defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2987 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002988 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002989defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2990 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002991 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002992
2993multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2994 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2995 X86MemOperand x86memop> {
2996 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2997 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002998 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
3000 IIC_SSE_UNPCK>, EVEX_4V;
3001 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3002 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003003 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003004 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3005 (bitconvert (memop_frag addr:$src2)))))],
3006 IIC_SSE_UNPCK>, EVEX_4V;
3007}
3008defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
3009 VR512, memopv16i32, i512mem>, EVEX_V512,
3010 EVEX_CD8<32, CD8VF>;
3011defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
3012 VR512, memopv8i64, i512mem>, EVEX_V512,
3013 VEX_W, EVEX_CD8<64, CD8VF>;
3014defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
3015 VR512, memopv16i32, i512mem>, EVEX_V512,
3016 EVEX_CD8<32, CD8VF>;
3017defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
3018 VR512, memopv8i64, i512mem>, EVEX_V512,
3019 VEX_W, EVEX_CD8<64, CD8VF>;
3020//===----------------------------------------------------------------------===//
3021// AVX-512 - PSHUFD
3022//
3023
3024multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
3025 SDNode OpNode, PatFrag mem_frag,
3026 X86MemOperand x86memop, ValueType OpVT> {
3027 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
3028 (ins RC:$src1, i8imm:$src2),
3029 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003030 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031 [(set RC:$dst,
3032 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3033 EVEX;
3034 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
3035 (ins x86memop:$src1, i8imm:$src2),
3036 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003037 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003038 [(set RC:$dst,
3039 (OpVT (OpNode (mem_frag addr:$src1),
3040 (i8 imm:$src2))))]>, EVEX;
3041}
3042
3043defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003044 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003045
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046//===----------------------------------------------------------------------===//
3047// AVX-512 Logical Instructions
3048//===----------------------------------------------------------------------===//
3049
Robert Khasanov545d1b72014-10-14 14:36:19 +00003050defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3051 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3052defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3053 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3054defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3055 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3056defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3057 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003058
3059//===----------------------------------------------------------------------===//
3060// AVX-512 FP arithmetic
3061//===----------------------------------------------------------------------===//
3062
3063multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
3064 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003065 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
3067 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003068 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003069 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
3070 EVEX_CD8<64, CD8VT1>;
3071}
3072
3073let isCommutable = 1 in {
3074defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
3075defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
3076defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
3077defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
3078}
3079let isCommutable = 0 in {
3080defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
3081defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
3082}
3083
3084multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003085 X86VectorVTInfo _, bit IsCommutable> {
3086 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3087 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3088 "$src2, $src1", "$src1, $src2",
3089 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003091 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3092 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3093 "$src2, $src1", "$src1, $src2",
3094 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3095 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3096 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3097 "${src2}"##_.BroadcastStr##", $src1",
3098 "$src1, ${src2}"##_.BroadcastStr,
3099 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3100 (_.ScalarLdFrag addr:$src2))))>,
3101 EVEX_4V, EVEX_B;
3102 }//let mayLoad = 1
3103}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003104
Robert Khasanov595e5982014-10-29 15:43:02 +00003105multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3106 bit IsCommutable = 0> {
3107 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3108 IsCommutable>, EVEX_V512, PS,
3109 EVEX_CD8<32, CD8VF>;
3110 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3111 IsCommutable>, EVEX_V512, PD, VEX_W,
3112 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003113
Robert Khasanov595e5982014-10-29 15:43:02 +00003114 // Define only if AVX512VL feature is present.
3115 let Predicates = [HasVLX] in {
3116 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3117 IsCommutable>, EVEX_V128, PS,
3118 EVEX_CD8<32, CD8VF>;
3119 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3120 IsCommutable>, EVEX_V256, PS,
3121 EVEX_CD8<32, CD8VF>;
3122 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3123 IsCommutable>, EVEX_V128, PD, VEX_W,
3124 EVEX_CD8<64, CD8VF>;
3125 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3126 IsCommutable>, EVEX_V256, PD, VEX_W,
3127 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003128 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129}
3130
Robert Khasanov595e5982014-10-29 15:43:02 +00003131defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>;
3132defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>;
3133defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3134defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
3135defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>;
3136defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003138def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3139 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3140 (i16 -1), FROUND_CURRENT)),
3141 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3142
3143def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3144 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3145 (i8 -1), FROUND_CURRENT)),
3146 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3147
3148def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3149 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3150 (i16 -1), FROUND_CURRENT)),
3151 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3152
3153def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3154 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3155 (i8 -1), FROUND_CURRENT)),
3156 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157//===----------------------------------------------------------------------===//
3158// AVX-512 VPTESTM instructions
3159//===----------------------------------------------------------------------===//
3160
3161multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3162 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
3163 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003164 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003166 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003167 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3168 SSEPackedInt>, EVEX_4V;
3169 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003170 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003171 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003172 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003173 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174}
3175
3176defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003177 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003178 EVEX_CD8<32, CD8VF>;
3179defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003180 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003181 EVEX_CD8<64, CD8VF>;
3182
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003183let Predicates = [HasCDI] in {
3184defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3185 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3186 EVEX_CD8<32, CD8VF>;
3187defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003188 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003189 EVEX_CD8<64, CD8VF>;
3190}
3191
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003192def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3193 (v16i32 VR512:$src2), (i16 -1))),
3194 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3195
3196def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3197 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003198 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003199//===----------------------------------------------------------------------===//
3200// AVX-512 Shift instructions
3201//===----------------------------------------------------------------------===//
3202multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Cameron McInally04400442014-11-14 15:43:00 +00003203 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3204 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
3205 (ins _.RC:$src1, i8imm:$src2), OpcodeStr,
3206 "$src2, $src1", "$src1, $src2",
3207 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3208 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3209 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3210 (ins _.MemOp:$src1, i8imm:$src2), OpcodeStr,
3211 "$src2, $src1", "$src1, $src2",
3212 (_.VT (OpNode (_.MemOpFrag addr:$src1), (i8 imm:$src2))),
3213 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003214}
3215
3216multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3217 RegisterClass RC, ValueType vt, ValueType SrcVT,
3218 PatFrag bc_frag, RegisterClass KRC> {
3219 // src2 is always 128-bit
3220 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3221 (ins RC:$src1, VR128X:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003222 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
3224 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
3225 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3226 (ins KRC:$mask, RC:$src1, VR128X:$src2),
3227 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003228 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
3230 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3231 (ins RC:$src1, i128mem:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003232 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233 [(set RC:$dst, (vt (OpNode RC:$src1,
3234 (bc_frag (memopv2i64 addr:$src2)))))],
3235 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
3236 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3237 (ins KRC:$mask, RC:$src1, i128mem:$src2),
3238 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003239 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
3241}
3242
3243defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003244 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 EVEX_V512, EVEX_CD8<32, CD8VF>;
3246defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
3247 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3248 EVEX_CD8<32, CD8VQ>;
3249
3250defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003251 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003252 EVEX_CD8<64, CD8VF>, VEX_W;
3253defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
3254 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3255 EVEX_CD8<64, CD8VQ>, VEX_W;
3256
3257defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003258 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259 EVEX_CD8<32, CD8VF>;
3260defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
3261 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3262 EVEX_CD8<32, CD8VQ>;
3263
3264defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003265 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266 EVEX_CD8<64, CD8VF>, VEX_W;
3267defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
3268 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3269 EVEX_CD8<64, CD8VQ>, VEX_W;
3270
3271defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003272 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003273 EVEX_V512, EVEX_CD8<32, CD8VF>;
3274defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
3275 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
3276 EVEX_CD8<32, CD8VQ>;
3277
3278defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003279 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003280 EVEX_CD8<64, CD8VF>, VEX_W;
3281defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
3282 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
3283 EVEX_CD8<64, CD8VQ>, VEX_W;
3284
3285//===-------------------------------------------------------------------===//
3286// Variable Bit Shifts
3287//===-------------------------------------------------------------------===//
3288multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
3289 RegisterClass RC, ValueType vt,
3290 X86MemOperand x86memop, PatFrag mem_frag> {
3291 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3292 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003293 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003294 [(set RC:$dst,
3295 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
3296 EVEX_4V;
3297 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3298 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003299 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003300 [(set RC:$dst,
3301 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
3302 EVEX_4V;
3303}
3304
3305defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
3306 i512mem, memopv16i32>, EVEX_V512,
3307 EVEX_CD8<32, CD8VF>;
3308defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
3309 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3310 EVEX_CD8<64, CD8VF>;
3311defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
3312 i512mem, memopv16i32>, EVEX_V512,
3313 EVEX_CD8<32, CD8VF>;
3314defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
3315 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3316 EVEX_CD8<64, CD8VF>;
3317defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
3318 i512mem, memopv16i32>, EVEX_V512,
3319 EVEX_CD8<32, CD8VF>;
3320defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
3321 i512mem, memopv8i64>, EVEX_V512, VEX_W,
3322 EVEX_CD8<64, CD8VF>;
3323
3324//===----------------------------------------------------------------------===//
3325// AVX-512 - MOVDDUP
3326//===----------------------------------------------------------------------===//
3327
3328multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
3329 X86MemOperand x86memop, PatFrag memop_frag> {
3330def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003331 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003332 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3333def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003334 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003335 [(set RC:$dst,
3336 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3337}
3338
3339defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3340 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3341def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3342 (VMOVDDUPZrm addr:$src)>;
3343
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003344//===---------------------------------------------------------------------===//
3345// Replicate Single FP - MOVSHDUP and MOVSLDUP
3346//===---------------------------------------------------------------------===//
3347multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3348 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3349 X86MemOperand x86memop> {
3350 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003351 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003352 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3353 let mayLoad = 1 in
3354 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003355 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003356 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3357}
3358
3359defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3360 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3361 EVEX_CD8<32, CD8VF>;
3362defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3363 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3364 EVEX_CD8<32, CD8VF>;
3365
3366def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3367def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3368 (VMOVSHDUPZrm addr:$src)>;
3369def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3370def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3371 (VMOVSLDUPZrm addr:$src)>;
3372
3373//===----------------------------------------------------------------------===//
3374// Move Low to High and High to Low packed FP Instructions
3375//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003376def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3377 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003378 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3380 IIC_SSE_MOV_LH>, EVEX_4V;
3381def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3382 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003383 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003384 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3385 IIC_SSE_MOV_LH>, EVEX_4V;
3386
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003387let Predicates = [HasAVX512] in {
3388 // MOVLHPS patterns
3389 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3390 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3391 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3392 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003393
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003394 // MOVHLPS patterns
3395 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3396 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3397}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003398
3399//===----------------------------------------------------------------------===//
3400// FMA - Fused Multiply Operations
3401//
Adam Nemet26371ce2014-10-24 00:02:55 +00003402
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003404// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3405multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3406 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003407 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003408 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003409 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003410 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003411 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003412
3413 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003414 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3415 (ins _.RC:$src1, _.RC:$src2, _.MemOp:$src3),
Craig Topperedb09112014-11-25 20:11:23 +00003416 !strconcat(OpcodeStr, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003417 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2,
3418 (_.MemOpFrag addr:$src3))))]>;
3419 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3420 (ins _.RC:$src1, _.RC:$src2, _.ScalarMemOp:$src3),
Craig Topperedb09112014-11-25 20:11:23 +00003421 !strconcat(OpcodeStr, "\t{${src3}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003422 ", $src2, $dst|$dst, $src2, ${src3}", _.BroadcastStr, "}"),
3423 [(set _.RC:$dst, (OpNode _.RC:$src1, _.RC:$src2,
3424 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003425}
3426} // Constraints = "$src1 = $dst"
3427
Adam Nemet832ec5e2014-10-24 00:03:00 +00003428multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003429 string OpcodeStr, X86VectorVTInfo VTI,
3430 SDPatternOperator OpNode> {
3431 defm v213 : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3432 VTI, OpNode>,
3433 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003434
3435 defm v231 : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3436 VTI>,
3437 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003438}
3439
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440let ExeDomain = SSEPackedSingle in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003441 defm VFMADDPSZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003442 v16f32_info, X86Fmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003443 defm VFMSUBPSZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003444 v16f32_info, X86Fmsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003445 defm VFMADDSUBPSZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003446 v16f32_info, X86Fmaddsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003447 defm VFMSUBADDPSZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003448 v16f32_info, X86Fmsubadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003449 defm VFNMADDPSZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003450 v16f32_info, X86Fnmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003451 defm VFNMSUBPSZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003452 v16f32_info, X86Fnmsub>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453}
3454let ExeDomain = SSEPackedDouble in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003455 defm VFMADDPDZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003456 v8f64_info, X86Fmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003457 defm VFMSUBPDZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003458 v8f64_info, X86Fmsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003459 defm VFMADDSUBPDZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003460 v8f64_info, X86Fmaddsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003461 defm VFMSUBADDPDZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003462 v8f64_info, X86Fmsubadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003463 defm VFNMADDPDZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003464 v8f64_info, X86Fnmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003465 defm VFNMSUBPDZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003466 v8f64_info, X86Fnmsub>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003467}
3468
3469let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003470multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3471 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003472 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003473 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3474 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003475 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003476 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3477 _.RC:$src3)))]>;
3478 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3479 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003480 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003481 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3482 [(set _.RC:$dst,
3483 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3484 (_.ScalarLdFrag addr:$src2))),
3485 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003486}
3487} // Constraints = "$src1 = $dst"
3488
3489
3490let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003491 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", X86Fmadd,
3492 v16f32_info>,
3493 EVEX_V512, EVEX_CD8<32, CD8VF>;
3494 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", X86Fmsub,
3495 v16f32_info>,
3496 EVEX_V512, EVEX_CD8<32, CD8VF>;
3497 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", X86Fmaddsub,
3498 v16f32_info>,
3499 EVEX_V512, EVEX_CD8<32, CD8VF>;
3500 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", X86Fmsubadd,
3501 v16f32_info>,
3502 EVEX_V512, EVEX_CD8<32, CD8VF>;
3503 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", X86Fnmadd,
3504 v16f32_info>,
3505 EVEX_V512, EVEX_CD8<32, CD8VF>;
3506 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", X86Fnmsub,
3507 v16f32_info>,
3508 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003509}
3510let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003511 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", X86Fmadd,
3512 v8f64_info>,
3513 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3514 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", X86Fmsub,
3515 v8f64_info>,
3516 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3517 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", X86Fmaddsub,
3518 v8f64_info>,
3519 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3520 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", X86Fmsubadd,
3521 v8f64_info>,
3522 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3523 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", X86Fnmadd,
3524 v8f64_info>,
3525 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3526 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", X86Fnmsub,
3527 v8f64_info>,
3528 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529}
3530
3531// Scalar FMA
3532let Constraints = "$src1 = $dst" in {
3533multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3534 RegisterClass RC, ValueType OpVT,
3535 X86MemOperand x86memop, Operand memop,
3536 PatFrag mem_frag> {
3537 let isCommutable = 1 in
3538 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3539 (ins RC:$src1, RC:$src2, RC:$src3),
3540 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003541 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003542 [(set RC:$dst,
3543 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3544 let mayLoad = 1 in
3545 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3546 (ins RC:$src1, RC:$src2, f128mem:$src3),
3547 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003548 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003549 [(set RC:$dst,
3550 (OpVT (OpNode RC:$src2, RC:$src1,
3551 (mem_frag addr:$src3))))]>;
3552}
3553
3554} // Constraints = "$src1 = $dst"
3555
Elena Demikhovskycf088092013-12-11 14:31:04 +00003556defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003557 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003558defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003559 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003560defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003562defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003563 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003564defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003565 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003566defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003567 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003568defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003570defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003571 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3572
3573//===----------------------------------------------------------------------===//
3574// AVX-512 Scalar convert from sign integer to float/double
3575//===----------------------------------------------------------------------===//
3576
3577multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3578 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003579let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003580 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003581 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003582 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003583 let mayLoad = 1 in
3584 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3585 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003586 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003587 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003588} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003589}
Andrew Trick15a47742013-10-09 05:11:10 +00003590let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003591defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003593defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003595defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003596 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003597defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003598 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3599
3600def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3601 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3602def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003603 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003604def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3605 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3606def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003607 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608
3609def : Pat<(f32 (sint_to_fp GR32:$src)),
3610 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3611def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003612 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003613def : Pat<(f64 (sint_to_fp GR32:$src)),
3614 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3615def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003616 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3617
Elena Demikhovskycf088092013-12-11 14:31:04 +00003618defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003619 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003620defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003621 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003622defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003623 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003624defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003625 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3626
3627def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3628 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3629def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3630 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3631def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3632 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3633def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3634 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3635
3636def : Pat<(f32 (uint_to_fp GR32:$src)),
3637 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3638def : Pat<(f32 (uint_to_fp GR64:$src)),
3639 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3640def : Pat<(f64 (uint_to_fp GR32:$src)),
3641 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3642def : Pat<(f64 (uint_to_fp GR64:$src)),
3643 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003644}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003645
3646//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003647// AVX-512 Scalar convert from float/double to integer
3648//===----------------------------------------------------------------------===//
3649multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3650 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3651 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003652let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003653 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003654 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003655 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3656 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003657 let mayLoad = 1 in
3658 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003659 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003660 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003661} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003662}
3663let Predicates = [HasAVX512] in {
3664// Convert float/double to signed/unsigned int 32/64
3665defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003666 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003667 XS, EVEX_CD8<32, CD8VT1>;
3668defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003669 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003670 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3671defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003672 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003673 XS, EVEX_CD8<32, CD8VT1>;
3674defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3675 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003676 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003677 EVEX_CD8<32, CD8VT1>;
3678defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003679 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003680 XD, EVEX_CD8<64, CD8VT1>;
3681defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003682 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003683 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3684defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003685 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003686 XD, EVEX_CD8<64, CD8VT1>;
3687defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3688 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003689 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003690 EVEX_CD8<64, CD8VT1>;
3691
Craig Topper9dd48c82014-01-02 17:28:14 +00003692let isCodeGenOnly = 1 in {
3693 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3694 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3695 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3696 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3697 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3698 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3699 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3700 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3701 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3702 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3703 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3704 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003705
Craig Topper9dd48c82014-01-02 17:28:14 +00003706 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3707 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3708 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3709 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3710 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3711 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3712 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3713 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3714 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3715 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3716 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3717 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3718} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003719
3720// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003721let isCodeGenOnly = 1 in {
3722 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3723 ssmem, sse_load_f32, "cvttss2si">,
3724 XS, EVEX_CD8<32, CD8VT1>;
3725 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3726 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3727 "cvttss2si">, XS, VEX_W,
3728 EVEX_CD8<32, CD8VT1>;
3729 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3730 sdmem, sse_load_f64, "cvttsd2si">, XD,
3731 EVEX_CD8<64, CD8VT1>;
3732 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3733 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3734 "cvttsd2si">, XD, VEX_W,
3735 EVEX_CD8<64, CD8VT1>;
3736 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3737 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3738 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3739 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3740 int_x86_avx512_cvttss2usi64, ssmem,
3741 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3742 EVEX_CD8<32, CD8VT1>;
3743 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3744 int_x86_avx512_cvttsd2usi,
3745 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3746 EVEX_CD8<64, CD8VT1>;
3747 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3748 int_x86_avx512_cvttsd2usi64, sdmem,
3749 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3750 EVEX_CD8<64, CD8VT1>;
3751} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003752
3753multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3754 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3755 string asm> {
3756 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003757 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003758 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3759 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003760 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003761 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3762}
3763
3764defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003765 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003766 EVEX_CD8<32, CD8VT1>;
3767defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003768 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003769 EVEX_CD8<32, CD8VT1>;
3770defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003771 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003772 EVEX_CD8<32, CD8VT1>;
3773defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003774 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003775 EVEX_CD8<32, CD8VT1>;
3776defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003777 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003778 EVEX_CD8<64, CD8VT1>;
3779defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003780 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003781 EVEX_CD8<64, CD8VT1>;
3782defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003783 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003784 EVEX_CD8<64, CD8VT1>;
3785defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003786 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003787 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003788} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003789//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003790// AVX-512 Convert form float to double and back
3791//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003792let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003793def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3794 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003795 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003796 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3797let mayLoad = 1 in
3798def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3799 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003800 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003801 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3802 EVEX_CD8<32, CD8VT1>;
3803
3804// Convert scalar double to scalar single
3805def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3806 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003807 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3809let mayLoad = 1 in
3810def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3811 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003812 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003813 []>, EVEX_4V, VEX_LIG, VEX_W,
3814 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3815}
3816
3817def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3818 Requires<[HasAVX512]>;
3819def : Pat<(fextend (loadf32 addr:$src)),
3820 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3821
3822def : Pat<(extloadf32 addr:$src),
3823 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3824 Requires<[HasAVX512, OptForSize]>;
3825
3826def : Pat<(extloadf32 addr:$src),
3827 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3828 Requires<[HasAVX512, OptForSpeed]>;
3829
3830def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3831 Requires<[HasAVX512]>;
3832
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003833multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3835 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3836 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003837let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003838 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003839 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003840 [(set DstRC:$dst,
3841 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003842 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00003843 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003844 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003845 let mayLoad = 1 in
3846 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003847 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848 [(set DstRC:$dst,
3849 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003850} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003851}
3852
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003853multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003854 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3855 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3856 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003857let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003858 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003859 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003860 [(set DstRC:$dst,
3861 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3862 let mayLoad = 1 in
3863 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003864 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003865 [(set DstRC:$dst,
3866 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003867} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003868}
3869
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003870defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003871 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003872 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003873 EVEX_CD8<64, CD8VF>;
3874
3875defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3876 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003877 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003878 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003879def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3880 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003881
3882def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3883 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3884 (VCVTPD2PSZrr VR512:$src)>;
3885
3886def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3887 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3888 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003889
3890//===----------------------------------------------------------------------===//
3891// AVX-512 Vector convert from sign integer to float/double
3892//===----------------------------------------------------------------------===//
3893
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003894defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003895 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003896 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003897 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898
3899defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3900 memopv4i64, i256mem, v8f64, v8i32,
3901 SSEPackedDouble>, EVEX_V512, XS,
3902 EVEX_CD8<32, CD8VH>;
3903
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003904defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905 memopv16f32, f512mem, v16i32, v16f32,
3906 SSEPackedSingle>, EVEX_V512, XS,
3907 EVEX_CD8<32, CD8VF>;
3908
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003909defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003911 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003912 EVEX_CD8<64, CD8VF>;
3913
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003914defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003915 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003916 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003917 EVEX_CD8<32, CD8VF>;
3918
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003919// cvttps2udq (src, 0, mask-all-ones, sae-current)
3920def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3921 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3922 (VCVTTPS2UDQZrr VR512:$src)>;
3923
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003924defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003925 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003926 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927 EVEX_CD8<64, CD8VF>;
3928
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003929// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3930def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3931 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3932 (VCVTTPD2UDQZrr VR512:$src)>;
3933
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003934defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3935 memopv4i64, f256mem, v8f64, v8i32,
3936 SSEPackedDouble>, EVEX_V512, XS,
3937 EVEX_CD8<32, CD8VH>;
3938
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003939defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003940 memopv16i32, f512mem, v16f32, v16i32,
3941 SSEPackedSingle>, EVEX_V512, XD,
3942 EVEX_CD8<32, CD8VF>;
3943
3944def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3945 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3946 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3947
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003948def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3949 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3950 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3951
3952def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3953 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3954 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3955
3956def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3957 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3958 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003959
Cameron McInallyf10a7c92014-06-18 14:04:37 +00003960def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
3961 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
3962 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
3963
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003964def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003965 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003966 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003967def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3968 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3969 (VCVTDQ2PDZrr VR256X:$src)>;
3970def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3971 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3972 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3973def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3974 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3975 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003977multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3978 RegisterClass DstRC, PatFrag mem_frag,
3979 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003980let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003981 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003982 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003983 [], d>, EVEX;
3984 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00003985 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003986 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003987 let mayLoad = 1 in
3988 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003989 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003990 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003991} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003992}
3993
3994defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003995 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003996 EVEX_V512, EVEX_CD8<32, CD8VF>;
3997defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3998 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3999 EVEX_V512, EVEX_CD8<64, CD8VF>;
4000
4001def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4002 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4003 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4004
4005def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4006 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4007 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4008
4009defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
4010 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004011 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004012defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
4013 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004014 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004015
4016def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4017 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4018 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4019
4020def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4021 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4022 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004023
4024let Predicates = [HasAVX512] in {
4025 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4026 (VCVTPD2PSZrm addr:$src)>;
4027 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4028 (VCVTPS2PDZrm addr:$src)>;
4029}
4030
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004031//===----------------------------------------------------------------------===//
4032// Half precision conversion instructions
4033//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004034multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4035 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004036 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4037 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004038 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004039 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004040 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4041 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4042}
4043
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004044multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4045 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004046 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
4047 (ins srcRC:$src1, i32i8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004048 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004049 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004050 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004051 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
4052 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004053 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004054}
4055
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004056defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004057 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004058defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004059 EVEX_CD8<32, CD8VH>;
4060
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004061def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4062 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4063 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4064
4065def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4066 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4067 (VCVTPH2PSZrr VR256X:$src)>;
4068
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004069let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4070 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004071 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072 EVEX_CD8<32, CD8VT1>;
4073 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004074 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4076 let Pattern = []<dag> in {
4077 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004078 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004079 EVEX_CD8<32, CD8VT1>;
4080 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004081 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4083 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004084 let isCodeGenOnly = 1 in {
4085 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004086 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004087 EVEX_CD8<32, CD8VT1>;
4088 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004089 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004090 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004091
Craig Topper9dd48c82014-01-02 17:28:14 +00004092 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004093 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004094 EVEX_CD8<32, CD8VT1>;
4095 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004096 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004097 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4098 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004099}
4100
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004101/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4102multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4103 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004104 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004105 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4106 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004107 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004108 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004109 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004110 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4111 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004112 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004113 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004114 }
4115}
4116}
4117
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004118defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4119 EVEX_CD8<32, CD8VT1>;
4120defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4121 VEX_W, EVEX_CD8<64, CD8VT1>;
4122defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4123 EVEX_CD8<32, CD8VT1>;
4124defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4125 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004126
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004127def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4128 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4129 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4130 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004132def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4133 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4134 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4135 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004136
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004137def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4138 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4139 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4140 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004141
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004142def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4143 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4144 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4145 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004146
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004147/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4148multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004149 X86VectorVTInfo _> {
4150 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4151 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4152 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4153 let mayLoad = 1 in {
4154 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4155 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4156 (OpNode (_.FloatVT
4157 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4158 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4159 (ins _.ScalarMemOp:$src), OpcodeStr,
4160 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4161 (OpNode (_.FloatVT
4162 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4163 EVEX, T8PD, EVEX_B;
4164 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004165}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004166
4167multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4168 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4169 EVEX_V512, EVEX_CD8<32, CD8VF>;
4170 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4171 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4172
4173 // Define only if AVX512VL feature is present.
4174 let Predicates = [HasVLX] in {
4175 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4176 OpNode, v4f32x_info>,
4177 EVEX_V128, EVEX_CD8<32, CD8VF>;
4178 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4179 OpNode, v8f32x_info>,
4180 EVEX_V256, EVEX_CD8<32, CD8VF>;
4181 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4182 OpNode, v2f64x_info>,
4183 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4184 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4185 OpNode, v4f64x_info>,
4186 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4187 }
4188}
4189
4190defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4191defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004192
4193def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4194 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4195 (VRSQRT14PSZr VR512:$src)>;
4196def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4197 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4198 (VRSQRT14PDZr VR512:$src)>;
4199
4200def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4201 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4202 (VRCP14PSZr VR512:$src)>;
4203def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4204 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4205 (VRCP14PDZr VR512:$src)>;
4206
4207/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
4208multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4209 X86MemOperand x86memop> {
4210 let hasSideEffects = 0, Predicates = [HasERI] in {
4211 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4212 (ins RC:$src1, RC:$src2),
4213 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004214 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004215 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4216 (ins RC:$src1, RC:$src2),
4217 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004218 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004219 []>, EVEX_4V, EVEX_B;
4220 let mayLoad = 1 in {
4221 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4222 (ins RC:$src1, x86memop:$src2),
4223 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004224 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004225 }
4226}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004227}
4228
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004229defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
4230 EVEX_CD8<32, CD8VT1>;
4231defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
4232 VEX_W, EVEX_CD8<64, CD8VT1>;
4233defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
4234 EVEX_CD8<32, CD8VT1>;
4235defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
4236 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004237
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004238def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
4239 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4240 FROUND_NO_EXC)),
4241 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4242 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4243
4244def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
4245 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4246 FROUND_NO_EXC)),
4247 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4248 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4249
4250def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
4251 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
4252 FROUND_NO_EXC)),
4253 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4254 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
4255
4256def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
4257 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
4258 FROUND_NO_EXC)),
4259 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4260 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
4261
4262/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004263
4264multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4265 SDNode OpNode> {
4266
4267 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4268 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4269 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4270
4271 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4272 (ins _.RC:$src), OpcodeStr,
4273 "$src", "$src",
4274 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4275
4276 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4277 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4278 (OpNode (_.FloatVT
4279 (bitconvert (_.LdFrag addr:$src))), (i32 FROUND_CURRENT))>;
4280
4281 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4282 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4283 (OpNode (_.FloatVT
4284 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4285 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004286}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004287
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004288multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4289 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4290 EVEX_CD8<32, CD8VF>;
4291 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4292 VEX_W, EVEX_CD8<32, CD8VF>;
4293}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004294
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004295let Predicates = [HasERI], hasSideEffects = 0 in {
4296
4297 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4298 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4299 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4300}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004301
Robert Khasanoveb126392014-10-28 18:15:20 +00004302multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4303 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004304 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004305 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4306 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4307 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004308 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004309 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4310 (OpNode (_.FloatVT
4311 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004312
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004313 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004314 (ins _.ScalarMemOp:$src), OpcodeStr,
4315 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4316 (OpNode (_.FloatVT
4317 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4318 EVEX, EVEX_B;
4319 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004320}
4321
4322multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4323 Intrinsic F32Int, Intrinsic F64Int,
4324 OpndItins itins_s, OpndItins itins_d> {
4325 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4326 (ins FR32X:$src1, FR32X:$src2),
4327 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004328 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004329 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004330 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4332 (ins VR128X:$src1, VR128X:$src2),
4333 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004334 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335 [(set VR128X:$dst,
4336 (F32Int VR128X:$src1, VR128X:$src2))],
4337 itins_s.rr>, XS, EVEX_4V;
4338 let mayLoad = 1 in {
4339 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4340 (ins FR32X:$src1, f32mem:$src2),
4341 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004342 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004343 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004344 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004345 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4346 (ins VR128X:$src1, ssmem:$src2),
4347 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004348 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004349 [(set VR128X:$dst,
4350 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4351 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4352 }
4353 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4354 (ins FR64X:$src1, FR64X:$src2),
4355 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004356 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004358 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004359 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4360 (ins VR128X:$src1, VR128X:$src2),
4361 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004362 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004363 [(set VR128X:$dst,
4364 (F64Int VR128X:$src1, VR128X:$src2))],
4365 itins_s.rr>, XD, EVEX_4V, VEX_W;
4366 let mayLoad = 1 in {
4367 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4368 (ins FR64X:$src1, f64mem:$src2),
4369 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004370 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004372 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004373 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4374 (ins VR128X:$src1, sdmem:$src2),
4375 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004376 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377 [(set VR128X:$dst,
4378 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
4379 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4380 }
4381}
4382
Robert Khasanoveb126392014-10-28 18:15:20 +00004383multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4384 SDNode OpNode> {
4385 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4386 v16f32_info>,
4387 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4388 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4389 v8f64_info>,
4390 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4391 // Define only if AVX512VL feature is present.
4392 let Predicates = [HasVLX] in {
4393 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4394 OpNode, v4f32x_info>,
4395 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4396 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4397 OpNode, v8f32x_info>,
4398 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4399 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4400 OpNode, v2f64x_info>,
4401 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4402 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4403 OpNode, v4f64x_info>,
4404 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4405 }
4406}
4407
4408defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004409
4410defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4411 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004412 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004413
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004414let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004415 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4416 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004417 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004418 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4419 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004420 (VSQRTPDZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004421
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004422 def : Pat<(f32 (fsqrt FR32X:$src)),
4423 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4424 def : Pat<(f32 (fsqrt (load addr:$src))),
4425 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4426 Requires<[OptForSize]>;
4427 def : Pat<(f64 (fsqrt FR64X:$src)),
4428 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4429 def : Pat<(f64 (fsqrt (load addr:$src))),
4430 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4431 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004432
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004433 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004434 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004435 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004436 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004437 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004438
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004439 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004440 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004441 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004442 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004443 Requires<[OptForSize]>;
4444
4445 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4446 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4447 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4448 VR128X)>;
4449 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4450 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4451
4452 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4453 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4454 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4455 VR128X)>;
4456 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4457 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4458}
4459
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004460
4461multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4462 X86MemOperand x86memop, RegisterClass RC,
4463 PatFrag mem_frag32, PatFrag mem_frag64,
4464 Intrinsic V4F32Int, Intrinsic V2F64Int,
4465 CD8VForm VForm> {
4466let ExeDomain = SSEPackedSingle in {
4467 // Intrinsic operation, reg.
4468 // Vector intrinsic operation, reg
4469 def PSr : AVX512AIi8<opcps, MRMSrcReg,
4470 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4471 !strconcat(OpcodeStr,
4472 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4473 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
4474
4475 // Vector intrinsic operation, mem
4476 def PSm : AVX512AIi8<opcps, MRMSrcMem,
4477 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4478 !strconcat(OpcodeStr,
4479 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4480 [(set RC:$dst,
4481 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
4482 EVEX_CD8<32, VForm>;
4483} // ExeDomain = SSEPackedSingle
4484
4485let ExeDomain = SSEPackedDouble in {
4486 // Vector intrinsic operation, reg
4487 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
4488 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4489 !strconcat(OpcodeStr,
4490 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4491 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
4492
4493 // Vector intrinsic operation, mem
4494 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4495 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4496 !strconcat(OpcodeStr,
4497 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4498 [(set RC:$dst,
4499 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4500 EVEX_CD8<64, VForm>;
4501} // ExeDomain = SSEPackedDouble
4502}
4503
4504multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4505 string OpcodeStr,
4506 Intrinsic F32Int,
4507 Intrinsic F64Int> {
4508let ExeDomain = GenericDomain in {
4509 // Operation, reg.
4510 let hasSideEffects = 0 in
4511 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4512 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4513 !strconcat(OpcodeStr,
4514 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4515 []>;
4516
4517 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004518 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004519 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4520 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4521 !strconcat(OpcodeStr,
4522 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4523 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4524
4525 // Intrinsic operation, mem.
4526 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4527 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4528 !strconcat(OpcodeStr,
4529 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4530 [(set VR128X:$dst, (F32Int VR128X:$src1,
4531 sse_load_f32:$src2, imm:$src3))]>,
4532 EVEX_CD8<32, CD8VT1>;
4533
4534 // Operation, reg.
4535 let hasSideEffects = 0 in
4536 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4537 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4538 !strconcat(OpcodeStr,
4539 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4540 []>, VEX_W;
4541
4542 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004543 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004544 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4545 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4546 !strconcat(OpcodeStr,
4547 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4548 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4549 VEX_W;
4550
4551 // Intrinsic operation, mem.
4552 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4553 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4554 !strconcat(OpcodeStr,
4555 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4556 [(set VR128X:$dst,
4557 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4558 VEX_W, EVEX_CD8<64, CD8VT1>;
4559} // ExeDomain = GenericDomain
4560}
4561
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004562multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4563 X86MemOperand x86memop, RegisterClass RC,
4564 PatFrag mem_frag, Domain d> {
4565let ExeDomain = d in {
4566 // Intrinsic operation, reg.
4567 // Vector intrinsic operation, reg
4568 def r : AVX512AIi8<opc, MRMSrcReg,
4569 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4570 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004571 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004572 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004573
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004574 // Vector intrinsic operation, mem
4575 def m : AVX512AIi8<opc, MRMSrcMem,
4576 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4577 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004578 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004579 []>, EVEX;
4580} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004581}
4582
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004583
4584defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4585 memopv16f32, SSEPackedSingle>, EVEX_V512,
4586 EVEX_CD8<32, CD8VF>;
4587
4588def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004589 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004590 FROUND_CURRENT)),
4591 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4592
4593
4594defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4595 memopv8f64, SSEPackedDouble>, EVEX_V512,
4596 VEX_W, EVEX_CD8<64, CD8VF>;
4597
4598def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004599 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004600 FROUND_CURRENT)),
4601 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4602
4603multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4604 Operand x86memop, RegisterClass RC, Domain d> {
4605let ExeDomain = d in {
4606 def r : AVX512AIi8<opc, MRMSrcReg,
4607 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4608 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004609 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004610 []>, EVEX_4V;
4611
4612 def m : AVX512AIi8<opc, MRMSrcMem,
4613 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4614 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004615 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004616 []>, EVEX_4V;
4617} // ExeDomain
4618}
4619
4620defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4621 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
4622
4623defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4624 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4625
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004626def : Pat<(ffloor FR32X:$src),
4627 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4628def : Pat<(f64 (ffloor FR64X:$src)),
4629 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4630def : Pat<(f32 (fnearbyint FR32X:$src)),
4631 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4632def : Pat<(f64 (fnearbyint FR64X:$src)),
4633 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4634def : Pat<(f32 (fceil FR32X:$src)),
4635 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4636def : Pat<(f64 (fceil FR64X:$src)),
4637 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4638def : Pat<(f32 (frint FR32X:$src)),
4639 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4640def : Pat<(f64 (frint FR64X:$src)),
4641 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4642def : Pat<(f32 (ftrunc FR32X:$src)),
4643 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4644def : Pat<(f64 (ftrunc FR64X:$src)),
4645 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4646
4647def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004648 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004649def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004650 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004651def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004652 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004653def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004654 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004655def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004656 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004657
4658def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004659 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004660def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004661 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004662def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004663 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004664def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004665 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004666def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004667 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004668
4669//-------------------------------------------------
4670// Integer truncate and extend operations
4671//-------------------------------------------------
4672
4673multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4674 RegisterClass dstRC, RegisterClass srcRC,
4675 RegisterClass KRC, X86MemOperand x86memop> {
4676 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4677 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004678 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004679 []>, EVEX;
4680
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004681 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4682 (ins KRC:$mask, srcRC:$src),
4683 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004684 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004685 []>, EVEX, EVEX_K;
4686
4687 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004688 (ins KRC:$mask, srcRC:$src),
4689 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004690 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004691 []>, EVEX, EVEX_KZ;
4692
4693 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004694 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004695 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004696
4697 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4698 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004699 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004700 []>, EVEX, EVEX_K;
4701
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004702}
4703defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
4704 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4705defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4706 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4707defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4708 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4709defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4710 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4711defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4712 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4713defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4714 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4715defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4716 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4717defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4718 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4719defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4720 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4721defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4722 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4723defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4724 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4725defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4726 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4727defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4728 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4729defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4730 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4731defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4732 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4733
4734def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4735def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4736def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4737def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4738def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4739
4740def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004741 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004742def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004743 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004744def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004745 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004746def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004747 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004748
4749
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004750multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4751 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4752 PatFrag mem_frag, X86MemOperand x86memop,
4753 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004754
4755 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4756 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004757 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004758 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004759
4760 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4761 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004762 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004763 []>, EVEX, EVEX_K;
4764
4765 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4766 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004767 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004768 []>, EVEX, EVEX_KZ;
4769
4770 let mayLoad = 1 in {
4771 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004772 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004773 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004774 [(set DstRC:$dst,
4775 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4776 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004777
4778 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4779 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004780 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004781 []>,
4782 EVEX, EVEX_K;
4783
4784 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4785 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004786 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004787 []>,
4788 EVEX, EVEX_KZ;
4789 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004790}
4791
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004792defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004793 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4794 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004795defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004796 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4797 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004798defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004799 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4800 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004801defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004802 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4803 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004804defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004805 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4806 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004807
4808defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004809 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4810 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004811defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004812 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4813 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004814defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004815 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4816 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004817defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004818 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4819 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004820defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004821 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4822 EVEX_CD8<32, CD8VH>;
4823
4824//===----------------------------------------------------------------------===//
4825// GATHER - SCATTER Operations
4826
4827multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4828 RegisterClass RC, X86MemOperand memop> {
4829let mayLoad = 1,
4830 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4831 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4832 (ins RC:$src1, KRC:$mask, memop:$src2),
4833 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004834 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004835 []>, EVEX, EVEX_K;
4836}
Cameron McInally45325962014-03-26 13:50:50 +00004837
4838let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004839defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4840 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4842 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004843}
4844
4845let ExeDomain = SSEPackedSingle in {
4846defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4847 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004848defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4849 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004850}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004851
4852defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4853 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4854defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4855 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4856
4857defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4858 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4859defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4860 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4861
4862multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4863 RegisterClass RC, X86MemOperand memop> {
4864let mayStore = 1, Constraints = "$mask = $mask_wb" in
4865 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4866 (ins memop:$dst, KRC:$mask, RC:$src2),
4867 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004868 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004869 []>, EVEX, EVEX_K;
4870}
4871
Cameron McInally45325962014-03-26 13:50:50 +00004872let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004873defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4874 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004875defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4876 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004877}
4878
4879let ExeDomain = SSEPackedSingle in {
4880defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4881 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004882defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4883 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004884}
4885
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004886defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4887 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4888defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4889 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4890
4891defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4892 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4893defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4894 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4895
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004896// prefetch
4897multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4898 RegisterClass KRC, X86MemOperand memop> {
4899 let Predicates = [HasPFI], hasSideEffects = 1 in
4900 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004901 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004902 []>, EVEX, EVEX_K;
4903}
4904
4905defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4906 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4907
4908defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4909 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4910
4911defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4912 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4913
4914defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4915 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4916
4917defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4918 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4919
4920defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4921 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4922
4923defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4924 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4925
4926defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4927 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4928
4929defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4930 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4931
4932defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4933 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4934
4935defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4936 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4937
4938defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4939 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4940
4941defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4942 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4943
4944defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4945 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4946
4947defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4948 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4949
4950defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4951 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004952//===----------------------------------------------------------------------===//
4953// VSHUFPS - VSHUFPD Operations
4954
4955multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4956 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4957 Domain d> {
4958 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4959 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4960 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004961 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004962 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4963 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004964 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004965 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4966 (ins RC:$src1, RC:$src2, i8imm:$src3),
4967 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004968 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004969 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4970 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004971 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004972}
4973
4974defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004975 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004976defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004977 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004978
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004979def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4980 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4981def : Pat<(v16i32 (X86Shufp VR512:$src1,
4982 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4983 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4984
4985def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4986 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4987def : Pat<(v8i64 (X86Shufp VR512:$src1,
4988 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4989 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004990
Adam Nemet5ed17da2014-08-21 19:50:07 +00004991multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00004992 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet5ed17da2014-08-21 19:50:07 +00004993 (ins _.RC:$src1, _.RC:$src2, i8imm:$src3),
4994 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004995 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00004996 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004997 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00004998 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00004999
Adam Nemetf92139d2014-08-05 17:22:50 +00005000 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005001 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5002 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005003
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005004 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005005 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
5006 (ins _.RC:$src1, _.MemOp:$src2, i8imm:$src3),
5007 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005008 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005009 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005010 []>, EVEX_4V;
5011}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005012defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5013defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005014
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005015// Helper fragments to match sext vXi1 to vXiY.
5016def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5017def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5018
5019multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5020 RegisterClass KRC, RegisterClass RC,
5021 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5022 string BrdcstStr> {
5023 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005024 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005025 []>, EVEX;
5026 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005027 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005028 []>, EVEX, EVEX_K;
5029 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5030 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005031 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005032 []>, EVEX, EVEX_KZ;
5033 let mayLoad = 1 in {
5034 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5035 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005036 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005037 []>, EVEX;
5038 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5039 (ins KRC:$mask, x86memop:$src),
5040 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005041 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005042 []>, EVEX, EVEX_K;
5043 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5044 (ins KRC:$mask, x86memop:$src),
5045 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005046 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005047 []>, EVEX, EVEX_KZ;
5048 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5049 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005050 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005051 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5052 []>, EVEX, EVEX_B;
5053 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5054 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005055 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005056 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5057 []>, EVEX, EVEX_B, EVEX_K;
5058 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5059 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005060 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005061 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5062 BrdcstStr, "}"),
5063 []>, EVEX, EVEX_B, EVEX_KZ;
5064 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005065}
5066
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005067defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5068 i512mem, i32mem, "{1to16}">, EVEX_V512,
5069 EVEX_CD8<32, CD8VF>;
5070defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5071 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5072 EVEX_CD8<64, CD8VF>;
5073
5074def : Pat<(xor
5075 (bc_v16i32 (v16i1sextv16i32)),
5076 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5077 (VPABSDZrr VR512:$src)>;
5078def : Pat<(xor
5079 (bc_v8i64 (v8i1sextv8i64)),
5080 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5081 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005082
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005083def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5084 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005085 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005086def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5087 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005088 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005089
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005090multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005091 RegisterClass RC, RegisterClass KRC,
5092 X86MemOperand x86memop,
5093 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005094 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5095 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005096 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005097 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005098 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5099 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005100 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005101 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005102 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5103 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005104 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005105 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5106 []>, EVEX, EVEX_B;
5107 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5108 (ins KRC:$mask, RC:$src),
5109 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005110 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005111 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005112 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5113 (ins KRC:$mask, x86memop:$src),
5114 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005115 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005116 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005117 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5118 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005119 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005120 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5121 BrdcstStr, "}"),
5122 []>, EVEX, EVEX_KZ, EVEX_B;
5123
5124 let Constraints = "$src1 = $dst" in {
5125 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5126 (ins RC:$src1, KRC:$mask, RC:$src2),
5127 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005128 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005129 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005130 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5131 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5132 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005133 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005134 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005135 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5136 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005137 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005138 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5139 []>, EVEX, EVEX_K, EVEX_B;
5140 }
5141}
5142
5143let Predicates = [HasCDI] in {
5144defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005145 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005146 EVEX_V512, EVEX_CD8<32, CD8VF>;
5147
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005148
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005149defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005150 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005151 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005152
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005153}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005154
5155def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5156 GR16:$mask),
5157 (VPCONFLICTDrrk VR512:$src1,
5158 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5159
5160def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5161 GR8:$mask),
5162 (VPCONFLICTQrrk VR512:$src1,
5163 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005164
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005165let Predicates = [HasCDI] in {
5166defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5167 i512mem, i32mem, "{1to16}">,
5168 EVEX_V512, EVEX_CD8<32, CD8VF>;
5169
5170
5171defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5172 i512mem, i64mem, "{1to8}">,
5173 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5174
5175}
5176
5177def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5178 GR16:$mask),
5179 (VPLZCNTDrrk VR512:$src1,
5180 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5181
5182def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5183 GR8:$mask),
5184 (VPLZCNTQrrk VR512:$src1,
5185 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5186
Cameron McInally0d0489c2014-06-16 14:12:28 +00005187def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5188 (VPLZCNTDrm addr:$src)>;
5189def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5190 (VPLZCNTDrr VR512:$src)>;
5191def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5192 (VPLZCNTQrm addr:$src)>;
5193def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5194 (VPLZCNTQrr VR512:$src)>;
5195
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005196def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5197def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5198def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005199
5200def : Pat<(store VK1:$src, addr:$dst),
5201 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5202
5203def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5204 (truncstore node:$val, node:$ptr), [{
5205 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5206}]>;
5207
5208def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5209 (MOV8mr addr:$dst, GR8:$src)>;
5210
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005211multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5212def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005213 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005214 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5215}
5216
5217multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5218 string OpcodeStr, Predicate prd> {
5219let Predicates = [prd] in
5220 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5221
5222 let Predicates = [prd, HasVLX] in {
5223 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5224 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5225 }
5226}
5227
5228multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5229 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5230 HasBWI>;
5231 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5232 HasBWI>, VEX_W;
5233 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5234 HasDQI>;
5235 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5236 HasDQI>, VEX_W;
5237}
5238
5239defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;