blob: f6ef1483c50b2a26f40d1d35eafbca7c1a23e185 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
David Greene03264ef2010-07-12 23:41:28 +000041
42def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
43def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000044
45// Commutative and Associative FMIN and FMAX.
46def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50
David Greene03264ef2010-07-12 23:41:28 +000051def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
52 [SDNPCommutative, SDNPAssociative]>;
53def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000057def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
60def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000061def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
62def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000063def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000064def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
65def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000066def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
67def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000068def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
69def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000070def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
71//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000072def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
73 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
74 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000075def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
76 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000078def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000079 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000080 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000081def X86psadbw : SDNode<"X86ISD::PSADBW",
82 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
83 SDTCisSameAs<0,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000084def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
85 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
86 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000087def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000088 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000089 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000090def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000091 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000092 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000093def X86pextrb : SDNode<"X86ISD::PEXTRB",
94 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
95def X86pextrw : SDNode<"X86ISD::PEXTRW",
96 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
97def X86pinsrb : SDNode<"X86ISD::PINSRB",
98 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
99 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
100def X86pinsrw : SDNode<"X86ISD::PINSRW",
101 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
102 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000103def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000104 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000105 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000106def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
107 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000108
David Greene03264ef2010-07-12 23:41:28 +0000109def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000110 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000111
Michael Liao1be96bb2012-10-23 17:34:00 +0000112def X86vzext : SDNode<"X86ISD::VZEXT",
113 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000114 SDTCisInt<0>, SDTCisInt<1>,
115 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000116
117def X86vsext : SDNode<"X86ISD::VSEXT",
118 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000119 SDTCisInt<0>, SDTCisInt<1>,
120 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000121
Igor Breger074a64e2015-07-24 17:24:15 +0000122def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
123 SDTCisInt<0>, SDTCisInt<1>,
124 SDTCisOpSmallerThanOp<0, 1>]>;
125
126def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
127def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
128def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
129
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000130def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000131 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
132 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000133def X86vfpext : SDNode<"X86ISD::VFPEXT",
134 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000135 SDTCisFP<0>, SDTCisFP<1>,
136 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000137def X86vfpround: SDNode<"X86ISD::VFPROUND",
138 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000139 SDTCisFP<0>, SDTCisFP<1>,
140 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000141
Asaf Badouh2744d212015-09-20 14:31:19 +0000142def X86fround: SDNode<"X86ISD::VFPROUND",
143 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
144 SDTCVecEltisVT<0, f32>,
145 SDTCVecEltisVT<1, f64>,
146 SDTCVecEltisVT<2, f64>,
147 SDTCisOpSmallerThanOp<0, 1>]>>;
148def X86froundRnd: SDNode<"X86ISD::VFPROUND",
149 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
150 SDTCVecEltisVT<0, f32>,
151 SDTCVecEltisVT<1, f64>,
152 SDTCVecEltisVT<2, f64>,
153 SDTCisOpSmallerThanOp<0, 1>,
154 SDTCisInt<3>]>>;
155
156def X86fpext : SDNode<"X86ISD::VFPEXT",
157 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
158 SDTCVecEltisVT<0, f64>,
159 SDTCVecEltisVT<1, f32>,
160 SDTCVecEltisVT<2, f32>,
161 SDTCisOpSmallerThanOp<1, 0>]>>;
162
163def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
164 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
165 SDTCVecEltisVT<0, f64>,
166 SDTCVecEltisVT<1, f32>,
167 SDTCVecEltisVT<2, f32>,
168 SDTCisOpSmallerThanOp<1, 0>,
169 SDTCisInt<3>]>>;
170
Craig Topper09462642012-01-22 19:15:14 +0000171def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
172def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000173def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000174def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
175def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000176
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000177def X86IntCmpMask : SDTypeProfile<1, 2,
178 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
179def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
180def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
181
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000182def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000183 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
184 SDTCisVec<1>, SDTCisSameAs<2, 1>,
185 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
186def X86CmpMaskCCRound :
187 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
188 SDTCisVec<1>, SDTCisSameAs<2, 1>,
189 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
190 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000191def X86CmpMaskCCScalar :
192 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
193
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000194def X86CmpMaskCCScalarRound :
195 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
196 SDTCisInt<4>]>;
197
198def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
199def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
200def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
201def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
202def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000203
Craig Topper09462642012-01-22 19:15:14 +0000204def X86vshl : SDNode<"X86ISD::VSHL",
205 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
206 SDTCisVec<2>]>>;
207def X86vsrl : SDNode<"X86ISD::VSRL",
208 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
209 SDTCisVec<2>]>>;
210def X86vsra : SDNode<"X86ISD::VSRA",
211 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
212 SDTCisVec<2>]>>;
213
214def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
215def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
216def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
217
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000218def X86vpshl : SDNode<"X86ISD::VPSHL",
219 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
220 SDTCisVec<2>]>>;
221def X86vpsha : SDNode<"X86ISD::VPSHA",
222 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
223 SDTCisVec<2>]>>;
224
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000225def X86vpcom : SDNode<"X86ISD::VPCOM",
226 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
227 SDTCisVec<2>, SDTCisVT<3, i8>]>>;
228def X86vpcomu : SDNode<"X86ISD::VPCOMU",
229 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
230 SDTCisVec<2>, SDTCisVT<3, i8>]>>;
231
David Greene03264ef2010-07-12 23:41:28 +0000232def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000233 SDTCisVec<1>,
234 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000235def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000236def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000237def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
238def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000239def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000240def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000241def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000242def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000243def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000244def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000245def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000246 SDTCisVec<1>, SDTCisSameAs<2, 1>,
247 SDTCVecEltisVT<0, i1>,
248 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000249def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000250 SDTCisVec<1>, SDTCisSameAs<2, 1>,
251 SDTCVecEltisVT<0, i1>,
252 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000253def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000254
Craig Topper1d471e32012-02-05 03:14:49 +0000255def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
256 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
257 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000258def X86pmuldq : SDNode<"X86ISD::PMULDQ",
259 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
260 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000261
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000262def X86extrqi : SDNode<"X86ISD::EXTRQI",
263 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
264 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
265def X86insertqi : SDNode<"X86ISD::INSERTQI",
266 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
267 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
268 SDTCisVT<4, i8>]>>;
269
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000270// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
271// translated into one of the target nodes below during lowering.
272// Note: this is a work in progress...
273def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
274def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
275 SDTCisSameAs<0,2>]>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000276def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
277 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000278
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000279def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
280 SDTCisVec<2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000281def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
282 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
283def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
284 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000285def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
286 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000287def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
288 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000289
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000290def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
291def SDTVBroadcastm : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>]>;
292
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000293def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000294 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000295
Igor Bregerb4bb1902015-10-15 12:33:24 +0000296def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
297 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
298 SDTCisInt<4>]>;
299
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000300def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
301 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
302
Asaf Badouh402ebb32015-06-03 13:41:48 +0000303def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
304 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
305
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000306def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
307 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000308def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
309 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000310def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
311 SDTCisVec<0>, SDTCisInt<2>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000312def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
313 SDTCisVec<0>, SDTCisInt<3>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000314def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
315 SDTCisVec<0>, SDTCisInt<3>, SDTCisInt<4>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000316
Craig Topper8fb09f02013-01-28 06:48:25 +0000317def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000318def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000319
320def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
321def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000322
323def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
324def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
325def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
326
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000327def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
328def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000329
330def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
331def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
332def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
333
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000334def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
335def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
336
337def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000338def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000339def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000340
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000341def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
342def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000343
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000344def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<2, 1>]>;
345def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
346def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
347
Craig Topper8d4ba192011-12-06 08:21:25 +0000348def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
349def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000350
Igor Bregerf7fd5472015-07-21 07:11:28 +0000351def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
352def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
353
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000354def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000355def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
356def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
357def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
358def X86VPermv3 : SDNode<"X86ISD::VPERMV3", SDTShuff3Op>;
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000359def X86VPermiv3 : SDNode<"X86ISD::VPERMIV3", SDTShuff3Op>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000360def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000361
Craig Topper0a672ea2011-11-30 07:47:51 +0000362def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000363
Igor Breger1e58e8a2015-09-02 11:18:55 +0000364def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
365def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
366def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
367def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
368def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Asaf Badouh572bbce2015-09-20 08:46:07 +0000369def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
370 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
371 SDTCisVec<1>, SDTCisInt<2>]>, []>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000372
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000373def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
374 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
375 SDTCisSubVecOfVec<1, 0>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000376def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000377def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
378 [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000379def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
380 [SDTCisVec<1>, SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000381
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000382def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000383
384def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
385
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000386def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
387def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
388def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
389def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000390def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
391def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
392def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
393def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
394def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000395def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
396def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000397
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000398def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
399def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
400def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
401def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000402def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
403def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000404
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000405def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
406def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
407def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
408def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
409def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
410def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
411
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000412def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
413def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000414def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
415
Igor Breger1e58e8a2015-09-02 11:18:55 +0000416def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
417def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000418def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000419def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
420def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000421
Craig Topperab47fe42012-08-06 06:22:36 +0000422def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
423 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
424 SDTCisVT<4, i8>]>;
425def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
426 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
427 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
428 SDTCisVT<6, i8>]>;
429
430def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
431def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
432
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000433def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
434 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
435def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
436 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000437
Igor Bregerabe4a792015-06-14 12:44:55 +0000438def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
439 SDTCisSameAs<0,1>, SDTCisInt<2>, SDTCisInt<3>]>;
440
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000441def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
442 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
443def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
444 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
445
446def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
447 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000448def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
449 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000450def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
451 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000452def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
453 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000454def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
455 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
456 SDTCisInt<2>]>;
457def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
458 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
459 SDTCisInt<2>]>;
460
461def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
462 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
463 SDTCisInt<2>]>;
464def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
465 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
466 SDTCisInt<2>]>;
467
468// Scalar
469def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
470def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
471
Asaf Badouh2744d212015-09-20 14:31:19 +0000472def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
473def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
474def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
475def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000476// Vector with rounding mode
477
478// cvtt fp-to-int staff
479def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
480def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
481def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
482def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
483
484def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
485def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
486def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
487def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
488
489// cvt fp-to-int staff
490def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
491def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
492def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
493def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
494
495// Vector without rounding mode
496def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
497def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
498def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
499def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
500
501def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
502 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
503 SDTCisFP<0>, SDTCisFP<1>,
504 SDTCisOpSmallerThanOp<1, 0>,
505 SDTCisInt<2>]>>;
506def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
507 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
508 SDTCisFP<0>, SDTCisFP<1>,
509 SDTCVecEltisVT<0, f32>,
510 SDTCVecEltisVT<1, f64>,
511 SDTCisInt<2>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000512
David Greene03264ef2010-07-12 23:41:28 +0000513//===----------------------------------------------------------------------===//
514// SSE Complex Patterns
515//===----------------------------------------------------------------------===//
516
517// These are 'extloads' from a scalar to the low element of a vector, zeroing
518// the top elements. These are used for the SSE 'ss' and 'sd' instruction
519// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000520def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000521 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
522 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000523def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000524 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
525 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000526
527def ssmem : Operand<v4f32> {
528 let PrintMethod = "printf32mem";
529 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000530 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000531 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000532}
533def sdmem : Operand<v2f64> {
534 let PrintMethod = "printf64mem";
535 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000536 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000537 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000538}
539
540//===----------------------------------------------------------------------===//
541// SSE pattern fragments
542//===----------------------------------------------------------------------===//
543
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000544// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000545// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000546def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
547def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000548def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
549
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000550// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000551// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000552def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
553def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000554def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
555
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000556// 512-bit load pattern fragments
557def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
558def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000559def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
560def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000561def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000562def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
563
564// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000565def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
566def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000567def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000568
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000569// These are needed to match a scalar load that is used in a vector-only
570// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
571// The memory operand is required to be a 128-bit load, so it must be converted
572// from a vector to a scalar.
573def loadf32_128 : PatFrag<(ops node:$ptr),
574 (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
575def loadf64_128 : PatFrag<(ops node:$ptr),
576 (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
577
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000578// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000579def alignedstore : PatFrag<(ops node:$val, node:$ptr),
580 (store node:$val, node:$ptr), [{
581 return cast<StoreSDNode>(N)->getAlignment() >= 16;
582}]>;
583
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000584// Like 'store', but always requires 256-bit vector alignment.
585def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
586 (store node:$val, node:$ptr), [{
587 return cast<StoreSDNode>(N)->getAlignment() >= 32;
588}]>;
589
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000590// Like 'store', but always requires 512-bit vector alignment.
591def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
592 (store node:$val, node:$ptr), [{
593 return cast<StoreSDNode>(N)->getAlignment() >= 64;
594}]>;
595
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000596// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000597def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
598 return cast<LoadSDNode>(N)->getAlignment() >= 16;
599}]>;
600
Chad Rosiera281afc2012-03-09 02:00:48 +0000601// Like 'X86vzload', but always requires 128-bit vector alignment.
602def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
603 return cast<MemSDNode>(N)->getAlignment() >= 16;
604}]>;
605
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000606// Like 'load', but always requires 256-bit vector alignment.
607def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
608 return cast<LoadSDNode>(N)->getAlignment() >= 32;
609}]>;
610
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000611// Like 'load', but always requires 512-bit vector alignment.
612def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
613 return cast<LoadSDNode>(N)->getAlignment() >= 64;
614}]>;
615
David Greene03264ef2010-07-12 23:41:28 +0000616def alignedloadfsf32 : PatFrag<(ops node:$ptr),
617 (f32 (alignedload node:$ptr))>;
618def alignedloadfsf64 : PatFrag<(ops node:$ptr),
619 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000620
621// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000622// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000623def alignedloadv4f32 : PatFrag<(ops node:$ptr),
624 (v4f32 (alignedload node:$ptr))>;
625def alignedloadv2f64 : PatFrag<(ops node:$ptr),
626 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000627def alignedloadv2i64 : PatFrag<(ops node:$ptr),
628 (v2i64 (alignedload node:$ptr))>;
629
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000630// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000631// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000632def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000633 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000634def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000635 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000636def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000637 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000638
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000639// 512-bit aligned load pattern fragments
640def alignedloadv16f32 : PatFrag<(ops node:$ptr),
641 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000642def alignedloadv16i32 : PatFrag<(ops node:$ptr),
643 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000644def alignedloadv8f64 : PatFrag<(ops node:$ptr),
645 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000646def alignedloadv8i64 : PatFrag<(ops node:$ptr),
647 (v8i64 (alignedload512 node:$ptr))>;
648
David Greene03264ef2010-07-12 23:41:28 +0000649// Like 'load', but uses special alignment checks suitable for use in
650// memory operands in most SSE instructions, which are required to
651// be naturally aligned on some targets but not on others. If the subtarget
652// allows unaligned accesses, match any load, though this may require
653// setting a feature bit in the processor (on startup, for example).
654// Opteron 10h and later implement such a feature.
655def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000656 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000657 || cast<LoadSDNode>(N)->getAlignment() >= 16;
658}]>;
659
660def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
661def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000662
663// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000664// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000665def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
666def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000667def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000668
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000669// These are needed to match a scalar memop that is used in a vector-only
670// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
671// The memory operand is required to be a 128-bit load, so it must be converted
672// from a vector to a scalar.
673def memopfsf32_128 : PatFrag<(ops node:$ptr),
674 (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
675def memopfsf64_128 : PatFrag<(ops node:$ptr),
676 (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
677
678
David Greene03264ef2010-07-12 23:41:28 +0000679// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
680// 16-byte boundary.
681// FIXME: 8 byte alignment for mmx reads is not required
682def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
683 return cast<LoadSDNode>(N)->getAlignment() >= 8;
684}]>;
685
Dale Johannesendd224d22010-09-30 23:57:10 +0000686def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000687
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000688def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
689 (masked_gather node:$src1, node:$src2, node:$src3) , [{
690 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
691 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
692 Mgt->getBasePtr().getValueType() == MVT::v4i32);
693 return false;
694}]>;
695
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000696def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
697 (masked_gather node:$src1, node:$src2, node:$src3) , [{
698 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
699 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
700 Mgt->getBasePtr().getValueType() == MVT::v8i32);
701 return false;
702}]>;
703
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000704def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
705 (masked_gather node:$src1, node:$src2, node:$src3) , [{
706 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
707 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
708 Mgt->getBasePtr().getValueType() == MVT::v2i64);
709 return false;
710}]>;
711def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
712 (masked_gather node:$src1, node:$src2, node:$src3) , [{
713 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
714 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
715 Mgt->getBasePtr().getValueType() == MVT::v4i64);
716 return false;
717}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000718def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
719 (masked_gather node:$src1, node:$src2, node:$src3) , [{
720 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
721 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
722 Mgt->getBasePtr().getValueType() == MVT::v8i64);
723 return false;
724}]>;
725def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
726 (masked_gather node:$src1, node:$src2, node:$src3) , [{
727 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
728 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
729 Mgt->getBasePtr().getValueType() == MVT::v16i32);
730 return false;
731}]>;
732
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000733def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
734 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
735 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
736 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
737 Sc->getBasePtr().getValueType() == MVT::v2i64);
738 return false;
739}]>;
740
741def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
742 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
743 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
744 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
745 Sc->getBasePtr().getValueType() == MVT::v4i32);
746 return false;
747}]>;
748
749def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
750 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
751 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
752 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
753 Sc->getBasePtr().getValueType() == MVT::v4i64);
754 return false;
755}]>;
756
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000757def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
758 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
759 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
760 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
761 Sc->getBasePtr().getValueType() == MVT::v8i32);
762 return false;
763}]>;
764
765def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
766 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
767 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
768 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
769 Sc->getBasePtr().getValueType() == MVT::v8i64);
770 return false;
771}]>;
772def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
773 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
774 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
775 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
776 Sc->getBasePtr().getValueType() == MVT::v16i32);
777 return false;
778}]>;
779
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000780// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000781def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
782def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
783def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
784def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
785def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
786def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
787
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000788// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000789def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
790def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000791def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000792def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000793def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000794
Craig Topper8c929622013-08-16 06:07:34 +0000795// 512-bit bitconvert pattern fragments
796def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
797def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000798def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
799def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000800
David Greene03264ef2010-07-12 23:41:28 +0000801def vzmovl_v2i64 : PatFrag<(ops node:$src),
802 (bitconvert (v2i64 (X86vzmovl
803 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
804def vzmovl_v4i32 : PatFrag<(ops node:$src),
805 (bitconvert (v4i32 (X86vzmovl
806 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
807
808def vzload_v2i64 : PatFrag<(ops node:$src),
809 (bitconvert (v2i64 (X86vzload node:$src)))>;
810
811
812def fp32imm0 : PatLeaf<(f32 fpimm), [{
813 return N->isExactlyValue(+0.0);
814}]>;
815
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000816def I8Imm : SDNodeXForm<imm, [{
817 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000818 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000819}]>;
820
821def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000822def FROUND_CURRENT : ImmLeaf<i32, [{
823 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
824}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000825
David Greene03264ef2010-07-12 23:41:28 +0000826// BYTE_imm - Transform bit immediates into byte immediates.
827def BYTE_imm : SDNodeXForm<imm, [{
828 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000829 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000830}]>;
831
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000832// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
833// to VEXTRACTF128/VEXTRACTI128 imm.
834def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000835 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000836}]>;
837
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000838// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
839// VINSERTF128/VINSERTI128 imm.
840def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000841 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000842}]>;
843
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000844// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
845// to VEXTRACTF64x4 imm.
846def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000847 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000848}]>;
849
850// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
851// VINSERTF64x4 imm.
852def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000853 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000854}]>;
855
856def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000857 (extract_subvector node:$bigvec,
858 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000859 return X86::isVEXTRACT128Index(N);
860}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000861
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000862def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000863 node:$index),
864 (insert_subvector node:$bigvec, node:$smallvec,
865 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000866 return X86::isVINSERT128Index(N);
867}], INSERT_get_vinsert128_imm>;
868
869
870def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
871 (extract_subvector node:$bigvec,
872 node:$index), [{
873 return X86::isVEXTRACT256Index(N);
874}], EXTRACT_get_vextract256_imm>;
875
876def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
877 node:$index),
878 (insert_subvector node:$bigvec, node:$smallvec,
879 node:$index), [{
880 return X86::isVINSERT256Index(N);
881}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000882
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000883def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
884 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000885 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
886 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000887 return false;
888}]>;
889
890def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
891 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000892 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
893 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000894 return false;
895}]>;
896
897def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
898 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000899 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
900 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000901 return false;
902}]>;
903
904def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
905 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000906 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000907}]>;
908
Igor Breger074a64e2015-07-24 17:24:15 +0000909// masked store fragments.
910// X86mstore can't be implemented in core DAG files because some targets
911// doesn't support vector type ( llvm-tblgen will fail)
912def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
913 (masked_store node:$src1, node:$src2, node:$src3), [{
914 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
915}]>;
916
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000917def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000918 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000919 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
920 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000921 return false;
922}]>;
923
924def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000925 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000926 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
927 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000928 return false;
929}]>;
930
931def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000932 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000933 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
934 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000935 return false;
936}]>;
937
938def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000939 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000940 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000941}]>;
942
Igor Breger074a64e2015-07-24 17:24:15 +0000943// masked truncstore fragments
944// X86mtruncstore can't be implemented in core DAG files because some targets
945// doesn't support vector type ( llvm-tblgen will fail)
946def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
947 (masked_store node:$src1, node:$src2, node:$src3), [{
948 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
949}]>;
950def masked_truncstorevi8 :
951 PatFrag<(ops node:$src1, node:$src2, node:$src3),
952 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
953 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
954}]>;
955def masked_truncstorevi16 :
956 PatFrag<(ops node:$src1, node:$src2, node:$src3),
957 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
958 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
959}]>;
960def masked_truncstorevi32 :
961 PatFrag<(ops node:$src1, node:$src2, node:$src3),
962 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
963 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
964}]>;