blob: cbff609684bc16fbf33e2a456422662a794dd817 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Eric Christopher7792e322015-01-30 23:24:40 +000014def isGCN : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000015 ">= SISubtarget::SOUTHERN_ISLANDS">,
Tom Stellardd7e6f132015-04-08 01:09:26 +000016 AssemblerPredicate<"FeatureGCN">;
Marek Olsak7d777282015-03-24 13:40:15 +000017def isSI : Predicate<"Subtarget->getGeneration() "
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018 "== SISubtarget::SOUTHERN_ISLANDS">,
Matt Arsenaultd6adfb42015-09-24 19:52:21 +000019 AssemblerPredicate<"FeatureSouthernIslands">;
20
Tom Stellardec87f842015-05-25 16:15:54 +000021def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
22def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
23
Valery Pykhtin2828b9b2016-09-19 14:39:49 +000024include "VOPInstructions.td"
Valery Pykhtina34fb492016-08-30 15:20:31 +000025include "SOPInstructions.td"
Valery Pykhtin1b138862016-09-01 09:56:47 +000026include "SMInstructions.td"
Valery Pykhtin8bc65962016-09-05 11:22:51 +000027include "FLATInstructions.td"
Valery Pykhtinb66e5eb2016-09-10 13:09:16 +000028include "BUFInstructions.td"
Valery Pykhtina34fb492016-08-30 15:20:31 +000029
Marek Olsak5df00d62014-12-07 12:18:57 +000030let SubtargetPredicate = isGCN in {
Tom Stellard0e70de52014-05-16 20:56:45 +000031
Tom Stellard8d6d4492014-04-22 16:33:57 +000032//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000033// EXP Instructions
34//===----------------------------------------------------------------------===//
35
36defm EXP : EXP_m;
37
38//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000039// VINTRP Instructions
40//===----------------------------------------------------------------------===//
41
Matt Arsenault80f766a2015-09-10 01:23:28 +000042let Uses = [M0, EXEC] in {
Tom Stellard2a9d9472015-05-12 15:00:46 +000043
Tom Stellardae38f302015-01-14 01:13:19 +000044// FIXME: Specify SchedRW for VINTRP insturctions.
Tom Stellardec87f842015-05-25 16:15:54 +000045
46multiclass V_INTERP_P1_F32_m : VINTRP_m <
47 0x00000000,
Tom Stellard45c0b3a2015-01-07 20:59:25 +000048 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +000049 (ins VGPR_32:$i, i32imm:$attr_chan, i32imm:$attr),
50 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [m0]",
51 [(set f32:$dst, (AMDGPUinterp_p1 i32:$i, (i32 imm:$attr_chan),
Tom Stellardec87f842015-05-25 16:15:54 +000052 (i32 imm:$attr)))]
53>;
54
55let OtherPredicates = [has32BankLDS] in {
56
57defm V_INTERP_P1_F32 : V_INTERP_P1_F32_m;
58
59} // End OtherPredicates = [has32BankLDS]
60
Tom Stellarde1818af2016-02-18 03:42:32 +000061let OtherPredicates = [has16BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1 in {
Tom Stellardec87f842015-05-25 16:15:54 +000062
63defm V_INTERP_P1_F32_16bank : V_INTERP_P1_F32_m;
64
Tom Stellarde1818af2016-02-18 03:42:32 +000065} // End OtherPredicates = [has32BankLDS], Constraints = "@earlyclobber $dst", isAsmParserOnly=1
Tom Stellard75aadc22012-12-11 21:25:42 +000066
Tom Stellard50828162015-05-25 16:15:56 +000067let DisableEncoding = "$src0", Constraints = "$src0 = $dst" in {
68
Marek Olsak5df00d62014-12-07 12:18:57 +000069defm V_INTERP_P2_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +000070 0x00000001,
Tom Stellard45c0b3a2015-01-07 20:59:25 +000071 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +000072 (ins VGPR_32:$src0, VGPR_32:$j, i32imm:$attr_chan, i32imm:$attr),
73 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [m0]",
74 [(set f32:$dst, (AMDGPUinterp_p2 f32:$src0, i32:$j, (i32 imm:$attr_chan),
Tom Stellard50828162015-05-25 16:15:56 +000075 (i32 imm:$attr)))]>;
76
77} // End DisableEncoding = "$src0", Constraints = "$src0 = $dst"
Tom Stellard75aadc22012-12-11 21:25:42 +000078
Marek Olsak5df00d62014-12-07 12:18:57 +000079defm V_INTERP_MOV_F32 : VINTRP_m <
Tom Stellardc70cf902015-05-25 16:15:50 +000080 0x00000002,
Tom Stellard45c0b3a2015-01-07 20:59:25 +000081 (outs VGPR_32:$dst),
Tom Stellard2a9d9472015-05-12 15:00:46 +000082 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr),
83 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [m0]",
84 [(set f32:$dst, (AMDGPUinterp_mov (i32 imm:$src0), (i32 imm:$attr_chan),
85 (i32 imm:$attr)))]>;
86
Matt Arsenault80f766a2015-09-10 01:23:28 +000087} // End Uses = [M0, EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Tom Stellard8d6d4492014-04-22 16:33:57 +000089//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000090// Pseudo Instructions
91//===----------------------------------------------------------------------===//
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +000092
93let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +000094
Marek Olsak7d777282015-03-24 13:40:15 +000095// For use in patterns
Tom Stellardcc4c8712016-02-16 18:14:56 +000096def V_CNDMASK_B64_PSEUDO : VOP3Common <(outs VReg_64:$vdst),
Sam Kolton1eeb11b2016-09-09 14:44:04 +000097 (ins VSrc_b64:$src0, VSrc_b64:$src1, SSrc_b64:$src2), "", []> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +000098 let isPseudo = 1;
99 let isCodeGenOnly = 1;
Matt Arsenault22e41792016-08-27 01:00:37 +0000100 let usesCustomInserter = 1;
Tom Stellard60024a02014-09-24 01:33:24 +0000101}
102
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000103// 64-bit vector move instruction. This is mainly used by the SIFoldOperands
104// pass to enable folding of inline immediates.
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000105def V_MOV_B64_PSEUDO : PseudoInstSI <(outs VReg_64:$vdst), (ins VSrc_b64:$src0)> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000106 let VALU = 1;
107}
108} // End let hasSideEffects = 0, mayLoad = 0, mayStore = 0, Uses = [EXEC]
109
Changpeng Fang01f60622016-03-15 17:28:44 +0000110let usesCustomInserter = 1, SALU = 1 in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000111def GET_GROUPSTATICSIZE : PseudoInstSI <(outs SReg_32:$sdst), (ins),
Changpeng Fang01f60622016-03-15 17:28:44 +0000112 [(set SReg_32:$sdst, (int_amdgcn_groupstaticsize))]>;
113} // End let usesCustomInserter = 1, SALU = 1
114
Matt Arsenaulte6740752016-09-29 01:44:16 +0000115def S_MOV_B64_term : PseudoInstSI<(outs SReg_64:$dst),
116 (ins SSrc_b64:$src0)> {
117 let SALU = 1;
118 let isAsCheapAsAMove = 1;
119 let isTerminator = 1;
120}
121
122def S_XOR_B64_term : PseudoInstSI<(outs SReg_64:$dst),
123 (ins SSrc_b64:$src0, SSrc_b64:$src1)> {
124 let SALU = 1;
125 let isAsCheapAsAMove = 1;
126 let isTerminator = 1;
127}
128
129def S_ANDN2_B64_term : PseudoInstSI<(outs SReg_64:$dst),
130 (ins SSrc_b64:$src0, SSrc_b64:$src1)> {
131 let SALU = 1;
132 let isAsCheapAsAMove = 1;
133 let isTerminator = 1;
134}
135
Matt Arsenault8fb37382013-10-11 21:03:36 +0000136// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +0000137// and should be lowered to ISA instructions prior to codegen.
138
Matt Arsenault9babdf42016-06-22 20:15:28 +0000139// Dummy terminator instruction to use after control flow instructions
140// replaced with exec mask operations.
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000141def SI_MASK_BRANCH : PseudoInstSI <
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000142 (outs), (ins brtarget:$target)> {
Matt Arsenault57431c92016-08-10 19:11:42 +0000143 let isBranch = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000144 let isTerminator = 1;
Matt Arsenault57431c92016-08-10 19:11:42 +0000145 let isBarrier = 0;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000146 let SALU = 1;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000147 let Uses = [EXEC];
Matt Arsenaultc59a9232016-10-06 18:12:07 +0000148 let SchedRW = [];
149 let hasNoSchedulingInfo = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000150}
151
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000152let isTerminator = 1 in {
Tom Stellardf8794352012-12-19 22:10:31 +0000153
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000154def SI_IF: CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000155 (outs SReg_64:$dst), (ins SReg_64:$vcc, brtarget:$target),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000156 [(set i64:$dst, (int_amdgcn_if i1:$vcc, bb:$target))], 1, 1> {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000157 let Constraints = "";
Matt Arsenaulte6740752016-09-29 01:44:16 +0000158 let Size = 12;
Matt Arsenault6408c912016-09-16 22:11:18 +0000159 let mayLoad = 1;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000160 let mayStore = 1;
Matt Arsenault6408c912016-09-16 22:11:18 +0000161 let hasSideEffects = 1;
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000162}
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000164def SI_ELSE : CFPseudoInstSI <
165 (outs SReg_64:$dst), (ins SReg_64:$src, brtarget:$target, i1imm:$execfix), [], 1, 1> {
Tom Stellardf8794352012-12-19 22:10:31 +0000166 let Constraints = "$src = $dst";
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000167 let Size = 12;
Matt Arsenault6408c912016-09-16 22:11:18 +0000168 let mayStore = 1;
169 let mayLoad = 1;
170 let hasSideEffects = 1;
Tom Stellardf8794352012-12-19 22:10:31 +0000171}
172
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000173def SI_LOOP : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000174 (outs), (ins SReg_64:$saved, brtarget:$target),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000175 [(int_amdgcn_loop i64:$saved, bb:$target)], 1, 1> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000176 let Size = 8;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000177 let isBranch = 1;
Matt Arsenault6408c912016-09-16 22:11:18 +0000178 let hasSideEffects = 1;
179 let mayLoad = 1;
180 let mayStore = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000181}
Tom Stellardf8794352012-12-19 22:10:31 +0000182
Matt Arsenault382d9452016-01-26 04:49:22 +0000183} // End isBranch = 1, isTerminator = 1
Tom Stellardf8794352012-12-19 22:10:31 +0000184
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000185def SI_END_CF : CFPseudoInstSI <
186 (outs), (ins SReg_64:$saved),
187 [(int_amdgcn_end_cf i64:$saved)], 1, 1> {
188 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000189 let isAsCheapAsAMove = 1;
190 let isReMaterializable = 1;
191 let mayLoad = 1;
192 let mayStore = 1;
193 let hasSideEffects = 1;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000194}
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000195
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000196def SI_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000197 (outs SReg_64:$dst), (ins SReg_64:$src),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000198 [(set i64:$dst, (int_amdgcn_break i64:$src))], 1> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000199 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000200 let isAsCheapAsAMove = 1;
201 let isReMaterializable = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000202}
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000203
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000204def SI_IF_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000205 (outs SReg_64:$dst), (ins SReg_64:$vcc, SReg_64:$src),
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000206 [(set i64:$dst, (int_amdgcn_if_break i1:$vcc, i64:$src))]> {
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000207 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000208 let isAsCheapAsAMove = 1;
209 let isReMaterializable = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000210}
Tom Stellardf8794352012-12-19 22:10:31 +0000211
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000212def SI_ELSE_BREAK : CFPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000213 (outs SReg_64:$dst), (ins SReg_64:$src0, SReg_64:$src1),
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000214 [(set i64:$dst, (int_amdgcn_else_break i64:$src0, i64:$src1))]> {
215 let Size = 4;
Matt Arsenault6408c912016-09-16 22:11:18 +0000216 let isAsCheapAsAMove = 1;
217 let isReMaterializable = 1;
Matt Arsenaultc6b13502016-08-10 19:11:51 +0000218}
Tom Stellardf8794352012-12-19 22:10:31 +0000219
Tom Stellardaa798342015-05-01 03:44:09 +0000220let Uses = [EXEC], Defs = [EXEC,VCC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000221def SI_KILL : PseudoInstSI <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000222 (outs), (ins VSrc_b32:$src),
Matt Arsenault03006fd2016-07-19 16:27:56 +0000223 [(AMDGPUkill i32:$src)]> {
Matt Arsenault786724a2016-07-12 21:41:32 +0000224 let isConvergent = 1;
225 let usesCustomInserter = 1;
226}
227
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000228def SI_KILL_TERMINATOR : SPseudoInstSI <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000229 (outs), (ins VSrc_b32:$src)> {
Matt Arsenault786724a2016-07-12 21:41:32 +0000230 let isTerminator = 1;
231}
232
Tom Stellardaa798342015-05-01 03:44:09 +0000233} // End Uses = [EXEC], Defs = [EXEC,VCC]
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000234
Tom Stellardf8794352012-12-19 22:10:31 +0000235
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000236def SI_PS_LIVE : PseudoInstSI <
237 (outs SReg_64:$dst), (ins),
Matt Arsenault9babdf42016-06-22 20:15:28 +0000238 [(set i1:$dst, (int_amdgcn_ps_live))]> {
239 let SALU = 1;
240}
Nicolai Haehnleb0c97482016-04-22 04:04:08 +0000241
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000242// Used as an isel pseudo to directly emit initialization with an
243// s_mov_b32 rather than a copy of another initialized
244// register. MachineCSE skips copies, and we don't want to have to
245// fold operands before it runs.
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000246def SI_INIT_M0 : SPseudoInstSI <(outs), (ins SSrc_b32:$src)> {
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000247 let Defs = [M0];
248 let usesCustomInserter = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000249 let isAsCheapAsAMove = 1;
Matt Arsenault4ac341c2016-04-14 21:58:15 +0000250 let isReMaterializable = 1;
251}
252
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000253def SI_RETURN : SPseudoInstSI <
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000254 (outs), (ins variable_ops), [(AMDGPUreturn)]> {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000255 let isTerminator = 1;
256 let isBarrier = 1;
257 let isReturn = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000258 let hasSideEffects = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000259 let hasNoSchedulingInfo = 1;
Nicolai Haehnlea246dcc2016-09-03 12:26:32 +0000260 let DisableWQM = 1;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000261}
262
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000263let Defs = [M0, EXEC],
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000264 UseNamedOperandTable = 1 in {
Christian Konig2989ffc2013-03-18 11:34:16 +0000265
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000266class SI_INDIRECT_SRC<RegisterClass rc> : VPseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000267 (outs VGPR_32:$vdst),
268 (ins rc:$src, VS_32:$idx, i32imm:$offset)> {
269 let usesCustomInserter = 1;
270}
Christian Konig2989ffc2013-03-18 11:34:16 +0000271
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000272class SI_INDIRECT_DST<RegisterClass rc> : VPseudoInstSI <
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000273 (outs rc:$vdst),
274 (ins rc:$src, VS_32:$idx, i32imm:$offset, VGPR_32:$val)> {
Matt Arsenault3cb4dde2016-06-22 23:40:57 +0000275 let Constraints = "$src = $vdst";
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000276 let usesCustomInserter = 1;
Christian Konig2989ffc2013-03-18 11:34:16 +0000277}
278
Matt Arsenault28419272015-10-07 00:42:51 +0000279// TODO: We can support indirect SGPR access.
280def SI_INDIRECT_SRC_V1 : SI_INDIRECT_SRC<VGPR_32>;
281def SI_INDIRECT_SRC_V2 : SI_INDIRECT_SRC<VReg_64>;
282def SI_INDIRECT_SRC_V4 : SI_INDIRECT_SRC<VReg_128>;
283def SI_INDIRECT_SRC_V8 : SI_INDIRECT_SRC<VReg_256>;
284def SI_INDIRECT_SRC_V16 : SI_INDIRECT_SRC<VReg_512>;
285
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000286def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VGPR_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +0000287def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
288def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
289def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
290def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
291
Matt Arsenaultcb540bc2016-07-19 00:35:03 +0000292} // End Uses = [EXEC], Defs = [M0, EXEC]
Christian Konig2989ffc2013-03-18 11:34:16 +0000293
Tom Stellardeba61072014-05-02 15:41:42 +0000294multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
Matt Arsenault3354f422016-09-10 01:20:33 +0000295 let UseNamedOperandTable = 1, SGPRSpill = 1, Uses = [EXEC] in {
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000296 def _SAVE : PseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +0000297 (outs),
Matt Arsenault3354f422016-09-10 01:20:33 +0000298 (ins sgpr_class:$data, i32imm:$addr)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000299 let mayStore = 1;
300 let mayLoad = 0;
301 }
Tom Stellardeba61072014-05-02 15:41:42 +0000302
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000303 def _RESTORE : PseudoInstSI <
Matt Arsenault3354f422016-09-10 01:20:33 +0000304 (outs sgpr_class:$data),
305 (ins i32imm:$addr)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000306 let mayStore = 0;
307 let mayLoad = 1;
308 }
Tom Stellard42fb60e2015-01-14 15:42:31 +0000309 } // End UseNamedOperandTable = 1
Tom Stellardeba61072014-05-02 15:41:42 +0000310}
311
Matt Arsenault2510a312016-09-03 06:57:55 +0000312// You cannot use M0 as the output of v_readlane_b32 instructions or
313// use it in the sdata operand of SMEM instructions. We still need to
314// be able to spill the physical register m0, so allow it for
315// SI_SPILL_32_* instructions.
316defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +0000317defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
318defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
319defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
320defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
321
Tom Stellard96468902014-09-24 01:33:17 +0000322multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
Matt Arsenault7348a7e2016-09-10 01:20:28 +0000323 let UseNamedOperandTable = 1, VGPRSpill = 1,
324 SchedRW = [WriteVMEM] in {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000325 def _SAVE : VPseudoInstSI <
Tom Stellard42fb60e2015-01-14 15:42:31 +0000326 (outs),
Matt Arsenaultbcfd94c2016-09-17 15:52:37 +0000327 (ins vgpr_class:$vdata, i32imm:$vaddr, SReg_128:$srsrc,
328 SReg_32:$soffset, i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000329 let mayStore = 1;
330 let mayLoad = 0;
Matt Arsenaultac42ba82016-09-03 17:25:44 +0000331 // (2 * 4) + (8 * num_subregs) bytes maximum
332 let Size = !add(!shl(!srl(vgpr_class.Size, 5), 3), 8);
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000333 }
Tom Stellard96468902014-09-24 01:33:17 +0000334
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000335 def _RESTORE : VPseudoInstSI <
Matt Arsenault3354f422016-09-10 01:20:33 +0000336 (outs vgpr_class:$vdata),
Matt Arsenaultbcfd94c2016-09-17 15:52:37 +0000337 (ins i32imm:$vaddr, SReg_128:$srsrc, SReg_32:$soffset,
Matt Arsenault9babdf42016-06-22 20:15:28 +0000338 i32imm:$offset)> {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000339 let mayStore = 0;
340 let mayLoad = 1;
Matt Arsenaultac42ba82016-09-03 17:25:44 +0000341
342 // (2 * 4) + (8 * num_subregs) bytes maximum
343 let Size = !add(!shl(!srl(vgpr_class.Size, 5), 3), 8);
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000344 }
Matt Arsenault7348a7e2016-09-10 01:20:28 +0000345 } // End UseNamedOperandTable = 1, VGPRSpill = 1, SchedRW = [WriteVMEM]
Tom Stellard96468902014-09-24 01:33:17 +0000346}
347
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000348defm SI_SPILL_V32 : SI_SPILL_VGPR <VGPR_32>;
Tom Stellard96468902014-09-24 01:33:17 +0000349defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
350defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
351defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
352defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
353defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
354
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000355def SI_PC_ADD_REL_OFFSET : SPseudoInstSI <
Tom Stellard067c8152014-07-21 14:01:14 +0000356 (outs SReg_64:$dst),
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000357 (ins si_ga:$ptr),
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000358 [(set SReg_64:$dst, (i64 (SIpc_add_rel_offset (tglobaladdr:$ptr))))]> {
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000359 let Defs = [SCC];
Matt Arsenaultd092a062015-10-02 18:58:37 +0000360}
Tom Stellard067c8152014-07-21 14:01:14 +0000361
Matt Arsenault382d9452016-01-26 04:49:22 +0000362} // End SubtargetPredicate = isGCN
Tom Stellard0e70de52014-05-16 20:56:45 +0000363
Marek Olsak5df00d62014-12-07 12:18:57 +0000364let Predicates = [isGCN] in {
Tom Stellard0e70de52014-05-16 20:56:45 +0000365
Nicolai Haehnle3b572002016-07-28 11:39:24 +0000366def : Pat<
367 (int_amdgcn_else i64:$src, bb:$target),
368 (SI_ELSE $src, $target, 0)
369>;
370
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000371def : Pat <
372 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000373 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000374>;
375
Tom Stellard75aadc22012-12-11 21:25:42 +0000376def : Pat <
377 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000378 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +0000379 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000380 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000381>;
382
Tom Stellard8d6d4492014-04-22 16:33:57 +0000383//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000384// VOP1 Patterns
385//===----------------------------------------------------------------------===//
386
Matt Arsenault22ca3f82014-07-15 23:50:10 +0000387let Predicates = [UnsafeFPMath] in {
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000388
389//def : RcpPat<V_RCP_F64_e32, f64>;
390//defm : RsqPat<V_RSQ_F64_e32, f64>;
391//defm : RsqPat<V_RSQ_F32_e32, f32>;
392
393def : RsqPat<V_RSQ_F32_e32, f32>;
394def : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenault74015162016-05-28 00:19:52 +0000395
396// Convert (x - floor(x)) to fract(x)
397def : Pat <
398 (f32 (fsub (f32 (VOP3Mods f32:$x, i32:$mods)),
399 (f32 (ffloor (f32 (VOP3Mods f32:$x, i32:$mods)))))),
400 (V_FRACT_F32_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
401>;
402
403// Convert (x + (-floor(x))) to fract(x)
404def : Pat <
405 (f64 (fadd (f64 (VOP3Mods f64:$x, i32:$mods)),
406 (f64 (fneg (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))))))),
407 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE)
408>;
409
410} // End Predicates = [UnsafeFPMath]
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +0000411
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000412//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +0000413// VOP2 Patterns
414//===----------------------------------------------------------------------===//
415
Tom Stellardae4c9e72014-06-20 17:06:11 +0000416def : Pat <
417 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +0000418 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +0000419>;
420
Tom Stellard5224df32015-03-10 16:16:44 +0000421def : Pat <
422 (i32 (select i1:$src0, i32:$src1, i32:$src2)),
423 (V_CNDMASK_B32_e64 $src2, $src1, $src0)
424>;
425
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000426// Pattern for V_MAC_F32
427def : Pat <
428 (fmad (VOP3NoMods0 f32:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
429 (VOP3NoMods f32:$src1, i32:$src1_modifiers),
430 (VOP3NoMods f32:$src2, i32:$src2_modifiers)),
431 (V_MAC_F32_e64 $src0_modifiers, $src0, $src1_modifiers, $src1,
432 $src2_modifiers, $src2, $clamp, $omod)
433>;
434
Christian Konig4a1b9c32013-03-18 11:34:10 +0000435/********** ============================================ **********/
436/********** Extraction, Insertion, Building and Casting **********/
437/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +0000438
Christian Konig4a1b9c32013-03-18 11:34:10 +0000439foreach Index = 0-2 in {
440 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000441 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000442 >;
443 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000444 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000445 >;
446
447 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000448 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000449 >;
450 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000451 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000452 >;
453}
454
455foreach Index = 0-3 in {
456 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000457 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000458 >;
459 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000460 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000461 >;
462
463 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000464 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000465 >;
466 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000467 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000468 >;
469}
470
471foreach Index = 0-7 in {
472 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000473 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000474 >;
475 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000476 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000477 >;
478
479 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000480 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000481 >;
482 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000483 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000484 >;
485}
486
487foreach Index = 0-15 in {
488 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000489 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000490 >;
491 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000492 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000493 >;
494
495 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000496 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000497 >;
498 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000499 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +0000500 >;
501}
Tom Stellard75aadc22012-12-11 21:25:42 +0000502
Matt Arsenault382d9452016-01-26 04:49:22 +0000503// FIXME: Why do only some of these type combinations for SReg and
504// VReg?
505// 32-bit bitcast
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000506def : BitConvert <i32, f32, VGPR_32>;
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000507def : BitConvert <f32, i32, VGPR_32>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000508def : BitConvert <i32, f32, SReg_32>;
509def : BitConvert <f32, i32, SReg_32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000510
Matt Arsenault382d9452016-01-26 04:49:22 +0000511// 64-bit bitcast
Tom Stellard7512c082013-07-12 18:14:56 +0000512def : BitConvert <i64, f64, VReg_64>;
Tom Stellard7512c082013-07-12 18:14:56 +0000513def : BitConvert <f64, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +0000514def : BitConvert <v2i32, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000515def : BitConvert <v2f32, v2i32, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +0000516def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000517def : BitConvert <v2i32, i64, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +0000518def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000519def : BitConvert <v2f32, i64, VReg_64>;
Tom Stellard8f307212015-12-15 17:11:17 +0000520def : BitConvert <f64, v2f32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000521def : BitConvert <v2f32, f64, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +0000522def : BitConvert <f64, v2i32, VReg_64>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000523def : BitConvert <v2i32, f64, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +0000524def : BitConvert <v4i32, v4f32, VReg_128>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000525def : BitConvert <v4f32, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +0000526
Matt Arsenault382d9452016-01-26 04:49:22 +0000527// 128-bit bitcast
Matt Arsenault61001bb2015-11-25 19:58:34 +0000528def : BitConvert <v2i64, v4i32, SReg_128>;
529def : BitConvert <v4i32, v2i64, SReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +0000530def : BitConvert <v2f64, v4f32, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +0000531def : BitConvert <v2f64, v4i32, VReg_128>;
Tom Stellard8f307212015-12-15 17:11:17 +0000532def : BitConvert <v4f32, v2f64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +0000533def : BitConvert <v4i32, v2f64, VReg_128>;
Matt Arsenaulte57206d2016-05-25 18:07:36 +0000534def : BitConvert <v2i64, v2f64, VReg_128>;
535def : BitConvert <v2f64, v2i64, VReg_128>;
Matt Arsenault61001bb2015-11-25 19:58:34 +0000536
Matt Arsenault382d9452016-01-26 04:49:22 +0000537// 256-bit bitcast
Tom Stellard967bf582014-02-13 23:34:15 +0000538def : BitConvert <v8i32, v8f32, SReg_256>;
Matt Arsenault382d9452016-01-26 04:49:22 +0000539def : BitConvert <v8f32, v8i32, SReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +0000540def : BitConvert <v8i32, v8f32, VReg_256>;
541def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +0000542
Matt Arsenault382d9452016-01-26 04:49:22 +0000543// 512-bit bitcast
Matt Arsenaultf5958dd2014-02-02 00:05:35 +0000544def : BitConvert <v16i32, v16f32, VReg_512>;
545def : BitConvert <v16f32, v16i32, VReg_512>;
546
Christian Konig8dbe6f62013-02-21 15:17:27 +0000547/********** =================== **********/
548/********** Src & Dst modifiers **********/
549/********** =================== **********/
550
551def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000552 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
553 (f32 FP_ZERO), (f32 FP_ONE)),
554 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +0000555>;
556
Michel Danzer624b02a2014-02-04 07:12:38 +0000557/********** ================================ **********/
558/********** Floating point absolute/negative **********/
559/********** ================================ **********/
560
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000561// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +0000562
Michel Danzer624b02a2014-02-04 07:12:38 +0000563def : Pat <
564 (fneg (fabs f32:$src)),
Matt Arsenault124384f2016-09-09 23:32:53 +0000565 (S_OR_B32 $src, (S_MOV_B32 0x80000000)) // Set sign bit
Michel Danzer624b02a2014-02-04 07:12:38 +0000566>;
567
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000568// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +0000569def : Pat <
570 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000571 (REG_SEQUENCE VReg_64,
572 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
573 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000574 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000575 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
576 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +0000577>;
578
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000579def : Pat <
580 (fabs f32:$src),
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000581 (V_AND_B32_e64 $src, (V_MOV_B32_e32 0x7fffffff))
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000582>;
Vincent Lejeune79a58342014-05-10 19:18:25 +0000583
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000584def : Pat <
585 (fneg f32:$src),
586 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
587>;
Christian Konig8dbe6f62013-02-21 15:17:27 +0000588
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000589def : Pat <
590 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000591 (REG_SEQUENCE VReg_64,
592 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
593 sub0,
Matt Arsenaultfa5f7672016-09-14 15:19:03 +0000594 (V_AND_B32_e64 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000595 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
596 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000597>;
Vincent Lejeune79a58342014-05-10 19:18:25 +0000598
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000599def : Pat <
600 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000601 (REG_SEQUENCE VReg_64,
602 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
603 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000604 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000605 (V_MOV_B32_e32 0x80000000)),
606 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +0000607>;
Christian Konig8dbe6f62013-02-21 15:17:27 +0000608
Christian Konigc756cb992013-02-16 11:28:22 +0000609/********** ================== **********/
610/********** Immediate Patterns **********/
611/********** ================== **********/
612
613def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +0000614 (SGPRImm<(i32 imm)>:$imm),
615 (S_MOV_B32 imm:$imm)
616>;
617
618def : Pat <
619 (SGPRImm<(f32 fpimm)>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +0000620 (S_MOV_B32 (f32 (bitcast_fpimm_to_i32 $imm)))
Tom Stellarddf94dc32013-08-14 23:24:24 +0000621>;
622
623def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +0000624 (i32 imm:$imm),
625 (V_MOV_B32_e32 imm:$imm)
626>;
627
628def : Pat <
629 (f32 fpimm:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +0000630 (V_MOV_B32_e32 (f32 (bitcast_fpimm_to_i32 $imm)))
Christian Konigc756cb992013-02-16 11:28:22 +0000631>;
632
633def : Pat <
Matt Arsenaultac0fc842016-09-17 16:09:55 +0000634 (i32 frameindex:$fi),
635 (V_MOV_B32_e32 (i32 (frameindex_to_targetframeindex $fi)))
636>;
637
638def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +0000639 (i64 InlineImm<i64>:$imm),
640 (S_MOV_B64 InlineImm<i64>:$imm)
641>;
642
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000643// XXX - Should this use a s_cmp to set SCC?
644
645// Set to sign-extended 64-bit value (true = -1, false = 0)
646def : Pat <
647 (i1 imm:$imm),
648 (S_MOV_B64 (i64 (as_i64imm $imm)))
649>;
650
Matt Arsenault303011a2014-12-17 21:04:08 +0000651def : Pat <
652 (f64 InlineFPImm<f64>:$imm),
Tom Stellardfb77f002015-01-13 22:59:41 +0000653 (S_MOV_B64 (f64 (bitcast_fpimm_to_i64 InlineFPImm<f64>:$imm)))
Matt Arsenault303011a2014-12-17 21:04:08 +0000654>;
655
Tom Stellard75aadc22012-12-11 21:25:42 +0000656/********** ================== **********/
657/********** Intrinsic Patterns **********/
658/********** ================== **********/
659
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000660def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000661
662def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000663 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000664 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000665 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
666 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
667 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000668 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000669 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
670 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
671 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000672 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000673 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
674 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
675 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000676 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000677 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
678 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
679 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000680 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +0000681>;
682
Michel Danzer0cc991e2013-02-22 11:22:58 +0000683def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000684 (i32 (sext i1:$src0)),
685 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +0000686>;
687
Tom Stellardf16d38c2014-02-13 23:34:13 +0000688class Ext32Pat <SDNode ext> : Pat <
689 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +0000690 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
691>;
692
Tom Stellardf16d38c2014-02-13 23:34:13 +0000693def : Ext32Pat <zext>;
694def : Ext32Pat <anyext>;
695
Michel Danzer8caa9042013-04-10 17:17:56 +0000696// The multiplication scales from [0,1] to the unsigned integer range
697def : Pat <
698 (AMDGPUurecip i32:$src0),
699 (V_CVT_U32_F32_e32
700 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
701 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
702>;
703
Tom Stellard0289ff42014-05-16 20:56:44 +0000704//===----------------------------------------------------------------------===//
705// VOP3 Patterns
706//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000707
Matt Arsenaulteb260202014-05-22 18:00:15 +0000708def : IMad24Pat<V_MAD_I32_I24>;
709def : UMad24Pat<V_MAD_U32_U24>;
710
Matt Arsenault7d858d82014-11-02 23:46:54 +0000711defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +0000712def : ROTRPattern <V_ALIGNBIT_B32>;
713
Christian Konig2989ffc2013-03-18 11:34:16 +0000714/********** ====================== **********/
715/********** Indirect adressing **********/
716/********** ====================== **********/
717
Matt Arsenault28419272015-10-07 00:42:51 +0000718multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, string VecSize> {
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000719 // Extract with offset
Christian Konig2989ffc2013-03-18 11:34:16 +0000720 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000721 (eltvt (extractelt vt:$src, (MOVRELOffset i32:$idx, (i32 imm:$offset)))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000722 (!cast<Instruction>("SI_INDIRECT_SRC_"#VecSize) $src, $idx, imm:$offset)
Christian Konig2989ffc2013-03-18 11:34:16 +0000723 >;
724
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000725 // Insert with offset
Christian Konig2989ffc2013-03-18 11:34:16 +0000726 def : Pat<
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000727 (insertelt vt:$src, eltvt:$val, (MOVRELOffset i32:$idx, (i32 imm:$offset))),
Matt Arsenault1322b6f2016-07-09 01:13:56 +0000728 (!cast<Instruction>("SI_INDIRECT_DST_"#VecSize) $src, $idx, imm:$offset, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +0000729 >;
730}
731
Matt Arsenault28419272015-10-07 00:42:51 +0000732defm : SI_INDIRECT_Pattern <v2f32, f32, "V2">;
733defm : SI_INDIRECT_Pattern <v4f32, f32, "V4">;
734defm : SI_INDIRECT_Pattern <v8f32, f32, "V8">;
735defm : SI_INDIRECT_Pattern <v16f32, f32, "V16">;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +0000736
Matt Arsenault28419272015-10-07 00:42:51 +0000737defm : SI_INDIRECT_Pattern <v2i32, i32, "V2">;
738defm : SI_INDIRECT_Pattern <v4i32, i32, "V4">;
739defm : SI_INDIRECT_Pattern <v8i32, i32, "V8">;
740defm : SI_INDIRECT_Pattern <v16i32, i32, "V16">;
Christian Konig2989ffc2013-03-18 11:34:16 +0000741
Tom Stellard81d871d2013-11-13 23:36:50 +0000742//===----------------------------------------------------------------------===//
Wei Ding1041a642016-08-24 14:59:47 +0000743// SAD Patterns
744//===----------------------------------------------------------------------===//
745
746def : Pat <
747 (add (sub_oneuse (umax i32:$src0, i32:$src1),
748 (umin i32:$src0, i32:$src1)),
749 i32:$src2),
750 (V_SAD_U32 $src0, $src1, $src2)
751>;
752
753def : Pat <
754 (add (select_oneuse (i1 (setugt i32:$src0, i32:$src1)),
755 (sub i32:$src0, i32:$src1),
756 (sub i32:$src1, i32:$src0)),
757 i32:$src2),
758 (V_SAD_U32 $src0, $src1, $src2)
759>;
760
761//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000762// Conversion Patterns
763//===----------------------------------------------------------------------===//
764
765def : Pat<(i32 (sext_inreg i32:$src, i1)),
766 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
767
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000768// Handle sext_inreg in i64
769def : Pat <
770 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault94812212014-11-14 18:18:16 +0000771 (S_BFE_I64 i64:$src, 0x10000) // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000772>;
773
774def : Pat <
775 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault94812212014-11-14 18:18:16 +0000776 (S_BFE_I64 i64:$src, 0x80000) // 0 | 8 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000777>;
778
779def : Pat <
780 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault94812212014-11-14 18:18:16 +0000781 (S_BFE_I64 i64:$src, 0x100000) // 0 | 16 << 16
782>;
783
784def : Pat <
785 (i64 (sext_inreg i64:$src, i32)),
786 (S_BFE_I64 i64:$src, 0x200000) // 0 | 32 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000787>;
788
Matt Arsenaultc6b69a92016-07-26 23:06:33 +0000789def : Pat <
790 (i64 (zext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000791 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000792>;
793
Matt Arsenaultc6b69a92016-07-26 23:06:33 +0000794def : Pat <
795 (i64 (anyext i32:$src)),
796 (REG_SEQUENCE SReg_64, $src, sub0, (i32 (IMPLICIT_DEF)), sub1)
797>;
798
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000799class ZExt_i64_i1_Pat <SDNode ext> : Pat <
800 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000801 (REG_SEQUENCE VReg_64,
802 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
803 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000804>;
805
806
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000807def : ZExt_i64_i1_Pat<zext>;
808def : ZExt_i64_i1_Pat<anyext>;
809
Tom Stellardbc4497b2016-02-12 23:45:29 +0000810// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
811// REG_SEQUENCE patterns don't support instructions with multiple outputs.
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000812def : Pat <
813 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000814 (REG_SEQUENCE SReg_64, $src, sub0,
Artem Tamazov38e496b2016-04-29 17:04:50 +0000815 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 $src, 31), SReg_32_XM0)), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000816>;
817
818def : Pat <
819 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000820 (REG_SEQUENCE VReg_64,
821 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +0000822 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
823>;
824
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000825class FPToI1Pat<Instruction Inst, int KOne, ValueType vt, SDPatternOperator fp_to_int> : Pat <
826 (i1 (fp_to_int (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)))),
827 (i1 (Inst 0, KOne, $src0_modifiers, $src0, DSTCLAMP.NONE, DSTOMOD.NONE))
828>;
829
830def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_ONE, f32, fp_to_uint>;
831def : FPToI1Pat<V_CMP_EQ_F32_e64, CONST.FP32_NEG_ONE, f32, fp_to_sint>;
832def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_ONE, f64, fp_to_uint>;
833def : FPToI1Pat<V_CMP_EQ_F64_e64, CONST.FP64_NEG_ONE, f64, fp_to_sint>;
834
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000835// If we need to perform a logical operation on i1 values, we need to
836// use vector comparisons since there is only one SCC register. Vector
837// comparisions still write to a pair of SGPRs, so treat these as
838// 64-bit comparisons. When legalizing SGPR copies, instructions
839// resulting in the copies from SCC to these instructions will be
840// moved to the VALU.
841def : Pat <
842 (i1 (and i1:$src0, i1:$src1)),
843 (S_AND_B64 $src0, $src1)
844>;
845
846def : Pat <
847 (i1 (or i1:$src0, i1:$src1)),
848 (S_OR_B64 $src0, $src1)
849>;
850
851def : Pat <
852 (i1 (xor i1:$src0, i1:$src1)),
853 (S_XOR_B64 $src0, $src1)
854>;
855
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000856def : Pat <
857 (f32 (sint_to_fp i1:$src)),
858 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
859>;
860
861def : Pat <
862 (f32 (uint_to_fp i1:$src)),
863 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
864>;
865
866def : Pat <
867 (f64 (sint_to_fp i1:$src)),
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000868 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000869>;
870
871def : Pat <
872 (f64 (uint_to_fp i1:$src)),
873 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
874>;
875
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000876//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +0000877// Miscellaneous Patterns
878//===----------------------------------------------------------------------===//
879
880def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +0000881 (i32 (trunc i64:$a)),
882 (EXTRACT_SUBREG $a, sub0)
883>;
884
Michel Danzerbf1a6412014-01-28 03:01:16 +0000885def : Pat <
886 (i1 (trunc i32:$a)),
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000887 (V_CMP_EQ_U32_e64 (S_AND_B32 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +0000888>;
889
Matt Arsenaulte306a322014-10-21 16:25:08 +0000890def : Pat <
Matt Arsenaultabd271b2015-02-05 06:05:13 +0000891 (i1 (trunc i64:$a)),
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000892 (V_CMP_EQ_U32_e64 (S_AND_B32 (i32 1),
Matt Arsenaultabd271b2015-02-05 06:05:13 +0000893 (EXTRACT_SUBREG $a, sub0)), 1)
894>;
895
896def : Pat <
Matt Arsenaulte306a322014-10-21 16:25:08 +0000897 (i32 (bswap i32:$a)),
898 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
899 (V_ALIGNBIT_B32 $a, $a, 24),
900 (V_ALIGNBIT_B32 $a, $a, 8))
901>;
902
Matt Arsenault477b17822014-12-12 02:30:29 +0000903def : Pat <
904 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
905 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
906>;
907
Marek Olsak63a7b082015-03-24 13:40:21 +0000908multiclass BFMPatterns <ValueType vt, InstSI BFM, InstSI MOV> {
909 def : Pat <
910 (vt (shl (vt (add (vt (shl 1, vt:$a)), -1)), vt:$b)),
911 (BFM $a, $b)
912 >;
913
914 def : Pat <
915 (vt (add (vt (shl 1, vt:$a)), -1)),
916 (BFM $a, (MOV 0))
917 >;
918}
919
920defm : BFMPatterns <i32, S_BFM_B32, S_MOV_B32>;
921// FIXME: defm : BFMPatterns <i64, S_BFM_B64, S_MOV_B64>;
922
Marek Olsak949f5da2015-03-24 13:40:34 +0000923def : BFEPattern <V_BFE_U32, S_MOV_B32>;
924
Matt Arsenault9cd90712016-04-14 01:42:16 +0000925def : Pat<
926 (fcanonicalize f32:$src),
927 (V_MUL_F32_e64 0, CONST.FP32_ONE, 0, $src, 0, 0)
928>;
929
930def : Pat<
931 (fcanonicalize f64:$src),
932 (V_MUL_F64 0, CONST.FP64_ONE, 0, $src, 0, 0)
933>;
934
Marek Olsak43650e42015-03-24 13:40:08 +0000935//===----------------------------------------------------------------------===//
936// Fract Patterns
937//===----------------------------------------------------------------------===//
938
Marek Olsak7d777282015-03-24 13:40:15 +0000939let Predicates = [isSI] in {
940
941// V_FRACT is buggy on SI, so the F32 version is never used and (x-floor(x)) is
942// used instead. However, SI doesn't have V_FLOOR_F64, so the most efficient
943// way to implement it is using V_FRACT_F64.
944// The workaround for the V_FRACT bug is:
945// fract(x) = isnan(x) ? x : min(V_FRACT(x), 0.99999999999999999)
946
Marek Olsak7d777282015-03-24 13:40:15 +0000947// Convert floor(x) to (x - fract(x))
948def : Pat <
949 (f64 (ffloor (f64 (VOP3Mods f64:$x, i32:$mods)))),
950 (V_ADD_F64
951 $mods,
952 $x,
953 SRCMODS.NEG,
954 (V_CNDMASK_B64_PSEUDO
Marek Olsak7d777282015-03-24 13:40:15 +0000955 (V_MIN_F64
956 SRCMODS.NONE,
957 (V_FRACT_F64_e64 $mods, $x, DSTCLAMP.NONE, DSTOMOD.NONE),
958 SRCMODS.NONE,
959 (V_MOV_B64_PSEUDO 0x3fefffffffffffff),
960 DSTCLAMP.NONE, DSTOMOD.NONE),
Marek Olsak1354b872015-07-27 11:37:42 +0000961 $x,
Marek Olsak7d777282015-03-24 13:40:15 +0000962 (V_CMP_CLASS_F64_e64 SRCMODS.NONE, $x, 3/*NaN*/)),
963 DSTCLAMP.NONE, DSTOMOD.NONE)
964>;
965
966} // End Predicates = [isSI]
967
Tom Stellardfb961692013-10-23 00:44:19 +0000968//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +0000969// Miscellaneous Optimization Patterns
970//============================================================================//
971
Matt Arsenault49dd4282014-09-15 17:15:02 +0000972def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +0000973
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000974def : IntMed3Pat<V_MED3_I32, smax, smax_oneuse, smin_oneuse>;
975def : IntMed3Pat<V_MED3_U32, umax, umax_oneuse, umin_oneuse>;
976
Tom Stellard245c15f2015-05-26 15:55:52 +0000977//============================================================================//
978// Assembler aliases
979//============================================================================//
980
981def : MnemonicAlias<"v_add_u32", "v_add_i32">;
982def : MnemonicAlias<"v_sub_u32", "v_sub_i32">;
983def : MnemonicAlias<"v_subrev_u32", "v_subrev_i32">;
984
Marek Olsak5df00d62014-12-07 12:18:57 +0000985} // End isGCN predicate