Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 1 | def addrimm11 : ComplexPattern<iPTR, 2, "selectIntAddr11MM", [frameindex]>; |
| 2 | def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddr12MM", [frameindex]>; |
| 3 | def addrimm16 : ComplexPattern<iPTR, 2, "selectIntAddr16MM", [frameindex]>; |
Zoran Jovanovic | 5a1a780 | 2015-02-04 15:43:17 +0000 | [diff] [blame] | 4 | def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>; |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 5 | |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 6 | def simm9_addiusp : Operand<i32> { |
| 7 | let EncoderMethod = "getSImm9AddiuspValue"; |
Vladimir Medic | b682ddf | 2014-12-01 11:12:04 +0000 | [diff] [blame] | 8 | let DecoderMethod = "DecodeSimm9SP"; |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 9 | } |
| 10 | |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 11 | def uimm3_shift : Operand<i32> { |
| 12 | let EncoderMethod = "getUImm3Mod8Encoding"; |
Zoran Jovanovic | 6b28f09 | 2015-09-09 13:55:45 +0000 | [diff] [blame] | 13 | let DecoderMethod = "DecodePOOL16BEncodedField"; |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 14 | } |
| 15 | |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 16 | def simm3_lsa2 : Operand<i32> { |
| 17 | let EncoderMethod = "getSImm3Lsa2Value"; |
Jozef Kolek | aa2b927 | 2014-11-27 14:41:44 +0000 | [diff] [blame] | 18 | let DecoderMethod = "DecodeAddiur2Simm7"; |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 19 | } |
| 20 | |
Zoran Jovanovic | 8853171 | 2014-11-05 17:31:00 +0000 | [diff] [blame] | 21 | def uimm4_andi : Operand<i32> { |
| 22 | let EncoderMethod = "getUImm4AndValue"; |
Vladimir Medic | b682ddf | 2014-12-01 11:12:04 +0000 | [diff] [blame] | 23 | let DecoderMethod = "DecodeANDI16Imm"; |
Zoran Jovanovic | 8853171 | 2014-11-05 17:31:00 +0000 | [diff] [blame] | 24 | } |
| 25 | |
Jozef Kolek | 4d55b4d | 2014-11-19 13:23:58 +0000 | [diff] [blame] | 26 | def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 || |
| 27 | ((Imm % 4 == 0) && |
| 28 | Imm < 28 && Imm > 0);}]>; |
| 29 | |
Jozef Kolek | 73f64ea | 2014-11-19 13:11:09 +0000 | [diff] [blame] | 30 | def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>; |
| 31 | |
Zoran Jovanovic | 06c9d55 | 2014-11-05 17:43:00 +0000 | [diff] [blame] | 32 | def immZExtAndi16 : ImmLeaf<i32, |
| 33 | [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 || |
| 34 | Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 || |
| 35 | Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>; |
| 36 | |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 37 | def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>; |
| 38 | |
Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 39 | def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>; |
| 40 | |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 41 | def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass { |
| 42 | let Name = "MicroMipsMem"; |
| 43 | let RenderMethod = "addMicroMipsMemOperands"; |
| 44 | let ParserMethod = "parseMemOperand"; |
| 45 | let PredicateMethod = "isMemWithGRPMM16Base"; |
| 46 | } |
| 47 | |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 48 | // Define the classes of pointers used by microMIPS. |
| 49 | // The numbers must match those in MipsRegisterInfo::MipsPtrClass. |
| 50 | def ptr_gpr16mm_rc : PointerLikeRegClass<1>; |
| 51 | def ptr_sp_rc : PointerLikeRegClass<2>; |
| 52 | def ptr_gp_rc : PointerLikeRegClass<3>; |
| 53 | |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 54 | class mem_mm_4_generic : Operand<i32> { |
| 55 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 56 | let MIOperandInfo = (ops ptr_gpr16mm_rc, simm4); |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 57 | let OperandType = "OPERAND_MEMORY"; |
| 58 | let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand; |
| 59 | } |
| 60 | |
| 61 | def mem_mm_4 : mem_mm_4_generic { |
| 62 | let EncoderMethod = "getMemEncodingMMImm4"; |
| 63 | } |
| 64 | |
| 65 | def mem_mm_4_lsl1 : mem_mm_4_generic { |
| 66 | let EncoderMethod = "getMemEncodingMMImm4Lsl1"; |
| 67 | } |
| 68 | |
| 69 | def mem_mm_4_lsl2 : mem_mm_4_generic { |
| 70 | let EncoderMethod = "getMemEncodingMMImm4Lsl2"; |
| 71 | } |
| 72 | |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 73 | def MicroMipsMemSPAsmOperand : AsmOperandClass { |
| 74 | let Name = "MicroMipsMemSP"; |
| 75 | let RenderMethod = "addMemOperands"; |
| 76 | let ParserMethod = "parseMemOperand"; |
| 77 | let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>"; |
| 78 | } |
| 79 | |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 80 | def MicroMipsMemGPAsmOperand : AsmOperandClass { |
| 81 | let Name = "MicroMipsMemGP"; |
| 82 | let RenderMethod = "addMemOperands"; |
| 83 | let ParserMethod = "parseMemOperand"; |
| 84 | let PredicateMethod = "isMemWithSimmWordAlignedOffsetGP<9>"; |
| 85 | } |
| 86 | |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 87 | def mem_mm_sp_imm5_lsl2 : Operand<i32> { |
| 88 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 89 | let MIOperandInfo = (ops ptr_sp_rc:$base, simm5:$offset); |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 90 | let OperandType = "OPERAND_MEMORY"; |
| 91 | let ParserMatchClass = MicroMipsMemSPAsmOperand; |
| 92 | let EncoderMethod = "getMemEncodingMMSPImm5Lsl2"; |
| 93 | } |
| 94 | |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 95 | def mem_mm_gp_simm7_lsl2 : Operand<i32> { |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 96 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 97 | let MIOperandInfo = (ops ptr_gp_rc:$base, simm7_lsl2:$offset); |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 98 | let OperandType = "OPERAND_MEMORY"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 99 | let ParserMatchClass = MicroMipsMemGPAsmOperand; |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 100 | let EncoderMethod = "getMemEncodingMMGPImm7Lsl2"; |
| 101 | } |
| 102 | |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 103 | def mem_mm_9 : Operand<i32> { |
| 104 | let PrintMethod = "printMemOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 105 | let MIOperandInfo = (ops ptr_rc, simm9); |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 106 | let EncoderMethod = "getMemEncodingMMImm9"; |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 107 | let ParserMatchClass = MipsMemSimm9AsmOperand; |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 108 | let OperandType = "OPERAND_MEMORY"; |
| 109 | } |
| 110 | |
Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 111 | def mem_mm_11 : Operand<i32> { |
| 112 | let PrintMethod = "printMemOperand"; |
| 113 | let MIOperandInfo = (ops GPR32, simm11); |
| 114 | let EncoderMethod = "getMemEncodingMMImm11"; |
| 115 | let ParserMatchClass = MipsMemSimm11AsmOperand; |
| 116 | let OperandType = "OPERAND_MEMORY"; |
| 117 | } |
| 118 | |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 119 | def mem_mm_12 : Operand<i32> { |
| 120 | let PrintMethod = "printMemOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 121 | let MIOperandInfo = (ops ptr_rc, simm12); |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 122 | let EncoderMethod = "getMemEncodingMMImm12"; |
| 123 | let ParserMatchClass = MipsMemAsmOperand; |
| 124 | let OperandType = "OPERAND_MEMORY"; |
| 125 | } |
| 126 | |
Hrvoje Varga | 3c88fbd | 2015-10-16 12:24:58 +0000 | [diff] [blame] | 127 | def mem_mm_16 : Operand<i32> { |
| 128 | let PrintMethod = "printMemOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 129 | let MIOperandInfo = (ops ptr_rc, simm16); |
Hrvoje Varga | 3c88fbd | 2015-10-16 12:24:58 +0000 | [diff] [blame] | 130 | let EncoderMethod = "getMemEncodingMMImm16"; |
Zlatko Buljan | cba9f80 | 2016-07-11 07:41:56 +0000 | [diff] [blame] | 131 | let ParserMatchClass = MipsMemSimm16AsmOperand; |
Hrvoje Varga | 3c88fbd | 2015-10-16 12:24:58 +0000 | [diff] [blame] | 132 | let OperandType = "OPERAND_MEMORY"; |
| 133 | } |
| 134 | |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 135 | def MipsMemUimm4AsmOperand : AsmOperandClass { |
| 136 | let Name = "MemOffsetUimm4"; |
| 137 | let SuperClasses = [MipsMemAsmOperand]; |
| 138 | let RenderMethod = "addMemOperands"; |
| 139 | let ParserMethod = "parseMemOperand"; |
| 140 | let PredicateMethod = "isMemWithUimmOffsetSP<6>"; |
| 141 | } |
| 142 | |
| 143 | def mem_mm_4sp : Operand<i32> { |
| 144 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 145 | let MIOperandInfo = (ops ptr_sp_rc, uimm8); |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 146 | let EncoderMethod = "getMemEncodingMMImm4sp"; |
| 147 | let ParserMatchClass = MipsMemUimm4AsmOperand; |
| 148 | let OperandType = "OPERAND_MEMORY"; |
| 149 | } |
| 150 | |
Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 151 | def jmptarget_mm : Operand<OtherVT> { |
| 152 | let EncoderMethod = "getJumpTargetOpValueMM"; |
| 153 | } |
| 154 | |
| 155 | def calltarget_mm : Operand<iPTR> { |
| 156 | let EncoderMethod = "getJumpTargetOpValueMM"; |
| 157 | } |
| 158 | |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 159 | def brtarget7_mm : Operand<OtherVT> { |
| 160 | let EncoderMethod = "getBranchTarget7OpValueMM"; |
| 161 | let OperandType = "OPERAND_PCREL"; |
| 162 | let DecoderMethod = "DecodeBranchTarget7MM"; |
| 163 | let ParserMatchClass = MipsJumpTargetAsmOperand; |
| 164 | } |
| 165 | |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 166 | def brtarget10_mm : Operand<OtherVT> { |
| 167 | let EncoderMethod = "getBranchTargetOpValueMMPC10"; |
| 168 | let OperandType = "OPERAND_PCREL"; |
| 169 | let DecoderMethod = "DecodeBranchTarget10MM"; |
| 170 | let ParserMatchClass = MipsJumpTargetAsmOperand; |
| 171 | } |
| 172 | |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 173 | def brtarget_mm : Operand<OtherVT> { |
| 174 | let EncoderMethod = "getBranchTargetOpValueMM"; |
| 175 | let OperandType = "OPERAND_PCREL"; |
| 176 | let DecoderMethod = "DecodeBranchTargetMM"; |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 177 | let ParserMatchClass = MipsJumpTargetAsmOperand; |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 178 | } |
| 179 | |
Jozef Kolek | 2c6d732 | 2015-01-21 12:10:11 +0000 | [diff] [blame] | 180 | def simm23_lsl2 : Operand<i32> { |
| 181 | let EncoderMethod = "getSimm23Lsl2Encoding"; |
| 182 | let DecoderMethod = "DecodeSimm23Lsl2"; |
| 183 | } |
| 184 | |
Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 185 | class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op, |
| 186 | RegisterOperand RO> : |
| 187 | InstSE<(outs), (ins RO:$rs, opnd:$offset), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 188 | !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> { |
Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 189 | let isBranch = 1; |
| 190 | let isTerminator = 1; |
| 191 | let hasDelaySlot = 0; |
| 192 | let Defs = [AT]; |
| 193 | } |
| 194 | |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 195 | let canFoldAsLoad = 1 in |
| 196 | class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 197 | Operand MemOpnd, InstrItinClass Itin> : |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 198 | InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src), |
| 199 | !strconcat(opstr, "\t$rt, $addr"), |
| 200 | [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))], |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 201 | Itin, FrmI> { |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 202 | let DecoderMethod = "DecodeMemMMImm12"; |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 203 | string Constraints = "$src = $rt"; |
| 204 | } |
| 205 | |
| 206 | class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 207 | Operand MemOpnd, InstrItinClass Itin>: |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 208 | InstSE<(outs), (ins RO:$rt, MemOpnd:$addr), |
| 209 | !strconcat(opstr, "\t$rt, $addr"), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 210 | [(OpNode RO:$rt, addrimm12:$addr)], Itin, FrmI> { |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 211 | let DecoderMethod = "DecodeMemMMImm12"; |
| 212 | } |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 213 | |
Zoran Jovanovic | 4168867 | 2015-02-10 16:36:20 +0000 | [diff] [blame] | 214 | /// A register pair used by movep instruction. |
| 215 | def MovePRegPairAsmOperand : AsmOperandClass { |
| 216 | let Name = "MovePRegPair"; |
| 217 | let ParserMethod = "parseMovePRegPair"; |
| 218 | let PredicateMethod = "isMovePRegPair"; |
| 219 | } |
| 220 | |
| 221 | def movep_regpair : Operand<i32> { |
| 222 | let EncoderMethod = "getMovePRegPairOpValue"; |
| 223 | let ParserMatchClass = MovePRegPairAsmOperand; |
| 224 | let PrintMethod = "printRegisterList"; |
| 225 | let DecoderMethod = "DecodeMovePRegPair"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 226 | let MIOperandInfo = (ops ptr_rc, ptr_rc); |
Zoran Jovanovic | 4168867 | 2015-02-10 16:36:20 +0000 | [diff] [blame] | 227 | } |
| 228 | |
| 229 | class MovePMM16<string opstr, RegisterOperand RO> : |
| 230 | MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt), |
| 231 | !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [], |
| 232 | NoItinerary, FrmR> { |
| 233 | let isReMaterializable = 1; |
| 234 | } |
| 235 | |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 236 | /// A register pair used by load/store pair instructions. |
| 237 | def RegPairAsmOperand : AsmOperandClass { |
| 238 | let Name = "RegPair"; |
| 239 | let ParserMethod = "parseRegisterPair"; |
Zlatko Buljan | ba553a6 | 2016-05-09 08:07:28 +0000 | [diff] [blame] | 240 | let PredicateMethod = "isRegPair"; |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 241 | } |
| 242 | |
| 243 | def regpair : Operand<i32> { |
| 244 | let EncoderMethod = "getRegisterPairOpValue"; |
| 245 | let ParserMatchClass = RegPairAsmOperand; |
| 246 | let PrintMethod = "printRegisterPair"; |
| 247 | let DecoderMethod = "DecodeRegPairOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 248 | let MIOperandInfo = (ops ptr_rc, ptr_rc); |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 249 | } |
| 250 | |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 251 | class StorePairMM<string opstr, ComplexPattern Addr = addr> |
| 252 | : InstSE<(outs), (ins regpair:$rt, mem_simm12:$addr), |
| 253 | !strconcat(opstr, "\t$rt, $addr"), [], II_SWP, FrmI, opstr> { |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 254 | let DecoderMethod = "DecodeMemMMImm12"; |
| 255 | let mayStore = 1; |
| 256 | } |
| 257 | |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 258 | class LoadPairMM<string opstr, ComplexPattern Addr = addr> |
| 259 | : InstSE<(outs regpair:$rt), (ins mem_simm12:$addr), |
| 260 | !strconcat(opstr, "\t$rt, $addr"), [], II_LWP, FrmI, opstr> { |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 261 | let DecoderMethod = "DecodeMemMMImm12"; |
| 262 | let mayLoad = 1; |
| 263 | } |
| 264 | |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 265 | class LLBaseMM<string opstr, RegisterOperand RO> : |
| 266 | InstSE<(outs RO:$rt), (ins mem_mm_12:$addr), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 267 | !strconcat(opstr, "\t$rt, $addr"), [], II_LL, FrmI> { |
Zoran Jovanovic | 7d63392 | 2014-01-15 13:17:33 +0000 | [diff] [blame] | 268 | let DecoderMethod = "DecodeMemMMImm12"; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 269 | let mayLoad = 1; |
| 270 | } |
| 271 | |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 272 | class LLEBaseMM<string opstr, RegisterOperand RO> : |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 273 | InstSE<(outs RO:$rt), (ins mem_simm9:$addr), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 274 | !strconcat(opstr, "\t$rt, $addr"), [], II_LLE, FrmI> { |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 275 | let DecoderMethod = "DecodeMemMMImm9"; |
| 276 | let mayLoad = 1; |
| 277 | } |
| 278 | |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 279 | class SCBaseMM<string opstr, RegisterOperand RO> : |
Zoran Jovanovic | 285cc28 | 2014-02-28 18:22:56 +0000 | [diff] [blame] | 280 | InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 281 | !strconcat(opstr, "\t$rt, $addr"), [], II_SC, FrmI> { |
Zoran Jovanovic | 7d63392 | 2014-01-15 13:17:33 +0000 | [diff] [blame] | 282 | let DecoderMethod = "DecodeMemMMImm12"; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 283 | let mayStore = 1; |
Zoran Jovanovic | 285cc28 | 2014-02-28 18:22:56 +0000 | [diff] [blame] | 284 | let Constraints = "$rt = $dst"; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 287 | class SCEBaseMM<string opstr, RegisterOperand RO> : |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 288 | InstSE<(outs RO:$dst), (ins RO:$rt, mem_simm9:$addr), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 289 | !strconcat(opstr, "\t$rt, $addr"), [], II_SCE, FrmI> { |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 290 | let DecoderMethod = "DecodeMemMMImm9"; |
| 291 | let mayStore = 1; |
| 292 | let Constraints = "$rt = $dst"; |
| 293 | } |
| 294 | |
Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 295 | class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag, |
Hrvoje Varga | 24b975d | 2016-06-27 08:23:28 +0000 | [diff] [blame] | 296 | InstrItinClass Itin = NoItinerary, DAGOperand MO = mem_mm_12> : |
| 297 | InstSE<(outs RO:$rt), (ins MO:$addr), |
Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 298 | !strconcat(opstr, "\t$rt, $addr"), |
Hrvoje Varga | 24b975d | 2016-06-27 08:23:28 +0000 | [diff] [blame] | 299 | [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI, opstr> { |
Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 300 | let DecoderMethod = "DecodeMemMMImm12"; |
| 301 | let canFoldAsLoad = 1; |
| 302 | let mayLoad = 1; |
| 303 | } |
| 304 | |
Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 305 | class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0, |
| 306 | InstrItinClass Itin = NoItinerary, |
| 307 | SDPatternOperator OpNode = null_frag> : |
| 308 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt), |
| 309 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
| 310 | [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { |
| 311 | let isCommutable = isComm; |
| 312 | } |
| 313 | |
Zoran Jovanovic | 8853171 | 2014-11-05 17:31:00 +0000 | [diff] [blame] | 314 | class AndImmMM16<string opstr, RegisterOperand RO, |
| 315 | InstrItinClass Itin = NoItinerary> : |
| 316 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm), |
| 317 | !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>; |
| 318 | |
Zoran Jovanovic | 81ceebc | 2014-10-21 08:32:40 +0000 | [diff] [blame] | 319 | class LogicRMM16<string opstr, RegisterOperand RO, |
| 320 | InstrItinClass Itin = NoItinerary, |
| 321 | SDPatternOperator OpNode = null_frag> : |
| 322 | MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt), |
| 323 | !strconcat(opstr, "\t$rt, $rs"), |
| 324 | [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { |
| 325 | let isCommutable = 1; |
| 326 | let Constraints = "$rt = $dst"; |
| 327 | } |
| 328 | |
| 329 | class NotMM16<string opstr, RegisterOperand RO> : |
| 330 | MicroMipsInst16<(outs RO:$rt), (ins RO:$rs), |
| 331 | !strconcat(opstr, "\t$rt, $rs"), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 332 | [(set RO:$rt, (not RO:$rs))], II_NOT, FrmR>; |
Zoran Jovanovic | 81ceebc | 2014-10-21 08:32:40 +0000 | [diff] [blame] | 333 | |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 334 | class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO, |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 335 | InstrItinClass Itin = NoItinerary> : |
| 336 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt), |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 337 | !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>; |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 338 | |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 339 | class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode, |
| 340 | InstrItinClass Itin, Operand MemOpnd> : |
| 341 | MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr), |
| 342 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | 315e7ec | 2014-11-26 18:56:38 +0000 | [diff] [blame] | 343 | let DecoderMethod = "DecodeMemMMImm4"; |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 344 | let canFoldAsLoad = 1; |
| 345 | let mayLoad = 1; |
| 346 | } |
| 347 | |
| 348 | class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO, |
| 349 | SDPatternOperator OpNode, InstrItinClass Itin, |
| 350 | Operand MemOpnd> : |
| 351 | MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr), |
| 352 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | 315e7ec | 2014-11-26 18:56:38 +0000 | [diff] [blame] | 353 | let DecoderMethod = "DecodeMemMMImm4"; |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 354 | let mayStore = 1; |
| 355 | } |
| 356 | |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 357 | class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin, |
| 358 | Operand MemOpnd> : |
| 359 | MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset), |
| 360 | !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> { |
| 361 | let DecoderMethod = "DecodeMemMMSPImm5Lsl2"; |
| 362 | let canFoldAsLoad = 1; |
| 363 | let mayLoad = 1; |
| 364 | } |
| 365 | |
| 366 | class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin, |
| 367 | Operand MemOpnd> : |
| 368 | MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset), |
| 369 | !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> { |
| 370 | let DecoderMethod = "DecodeMemMMSPImm5Lsl2"; |
| 371 | let mayStore = 1; |
| 372 | } |
| 373 | |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 374 | class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin, |
| 375 | Operand MemOpnd> : |
| 376 | MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset), |
| 377 | !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> { |
| 378 | let DecoderMethod = "DecodeMemMMGPImm7Lsl2"; |
| 379 | let canFoldAsLoad = 1; |
| 380 | let mayLoad = 1; |
| 381 | } |
| 382 | |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 383 | class AddImmUR2<string opstr, RegisterOperand RO> : |
| 384 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm), |
| 385 | !strconcat(opstr, "\t$rd, $rs, $imm"), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 386 | [], II_ADDIU, FrmR> { |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 387 | let isCommutable = 1; |
| 388 | } |
| 389 | |
Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 390 | class AddImmUS5<string opstr, RegisterOperand RO> : |
| 391 | MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 392 | !strconcat(opstr, "\t$rd, $imm"), [], II_ADDIU, FrmR> { |
Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 393 | let Constraints = "$rd = $dst"; |
Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 396 | class AddImmUR1SP<string opstr, RegisterOperand RO> : |
| 397 | MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 398 | !strconcat(opstr, "\t$rd, $imm"), [], II_ADDIU, FrmR>; |
Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 399 | |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 400 | class AddImmUSP<string opstr> : |
| 401 | MicroMipsInst16<(outs), (ins simm9_addiusp:$imm), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 402 | !strconcat(opstr, "\t$imm"), [], II_ADDIU, FrmI>; |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 403 | |
Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 404 | class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> : |
| 405 | MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"), |
| 406 | [], II_MFHI_MFLO, FrmR> { |
| 407 | let Uses = [UseReg]; |
| 408 | let hasSideEffects = 0; |
| 409 | } |
| 410 | |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 411 | class MoveMM16<string opstr, RegisterOperand RO> |
| 412 | : MicroMipsInst16<(outs RO:$rd), (ins RO:$rs), |
| 413 | !strconcat(opstr, "\t$rd, $rs"), [], II_MOVE, FrmR> { |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 414 | let isReMaterializable = 1; |
| 415 | } |
| 416 | |
Jozef Kolek | a330a47 | 2014-12-11 13:56:23 +0000 | [diff] [blame] | 417 | class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> : |
Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 418 | MicroMipsInst16<(outs RO:$rd), (ins Od:$imm), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 419 | !strconcat(opstr, "\t$rd, $imm"), [], II_LI, FrmI> { |
Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 420 | let isReMaterializable = 1; |
| 421 | } |
| 422 | |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 423 | // 16-bit Jump and Link (Call) |
| 424 | class JumpLinkRegMM16<string opstr, RegisterOperand RO> : |
| 425 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Zoran Jovanovic | 5a8dffc | 2015-10-05 14:00:09 +0000 | [diff] [blame] | 426 | [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl { |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 427 | let isCall = 1; |
| 428 | let hasDelaySlot = 1; |
| 429 | let Defs = [RA]; |
| 430 | } |
| 431 | |
Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 432 | // 16-bit Jump Reg |
| 433 | class JumpRegMM16<string opstr, RegisterOperand RO> : |
| 434 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 435 | [], II_JR, FrmR> { |
Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 436 | let hasDelaySlot = 1; |
| 437 | let isBranch = 1; |
| 438 | let isIndirectBranch = 1; |
| 439 | } |
| 440 | |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 441 | // Base class for JRADDIUSP instruction. |
| 442 | class JumpRAddiuStackMM16 : |
| 443 | MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm", |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 444 | [], II_JRADDIUSP, FrmR> { |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 445 | let isTerminator = 1; |
| 446 | let isBarrier = 1; |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 447 | let isBranch = 1; |
| 448 | let isIndirectBranch = 1; |
| 449 | } |
| 450 | |
Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 451 | // 16-bit Jump and Link (Call) - Short Delay Slot |
| 452 | class JumpLinkRegSMM16<string opstr, RegisterOperand RO> : |
| 453 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 454 | [], II_JALRS, FrmR> { |
Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 455 | let isCall = 1; |
| 456 | let hasDelaySlot = 1; |
| 457 | let Defs = [RA]; |
| 458 | } |
| 459 | |
Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 460 | // 16-bit Jump Register Compact - No delay slot |
| 461 | class JumpRegCMM16<string opstr, RegisterOperand RO> : |
| 462 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 463 | [], II_JRC, FrmR> { |
Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 464 | let isTerminator = 1; |
| 465 | let isBarrier = 1; |
| 466 | let isBranch = 1; |
| 467 | let isIndirectBranch = 1; |
| 468 | } |
| 469 | |
Jozef Kolek | 56a6a7d | 2014-11-27 18:18:42 +0000 | [diff] [blame] | 470 | // Break16 and Sdbbp16 |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 471 | class BrkSdbbp16MM<string opstr, InstrItinClass Itin> : |
Jozef Kolek | 56a6a7d | 2014-11-27 18:18:42 +0000 | [diff] [blame] | 472 | MicroMipsInst16<(outs), (ins uimm4:$code_), |
| 473 | !strconcat(opstr, "\t$code_"), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 474 | [], Itin, FrmOther>; |
Jozef Kolek | 56a6a7d | 2014-11-27 18:18:42 +0000 | [diff] [blame] | 475 | |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 476 | class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> : |
| 477 | MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 478 | !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> { |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 479 | let isBranch = 1; |
| 480 | let isTerminator = 1; |
| 481 | let hasDelaySlot = 1; |
| 482 | let Defs = [AT]; |
| 483 | } |
| 484 | |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 485 | // MicroMIPS Jump and Link (Call) - Short Delay Slot |
| 486 | let isCall = 1, hasDelaySlot = 1, Defs = [RA] in { |
| 487 | class JumpLinkMM<string opstr, DAGOperand opnd> : |
| 488 | InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 489 | [], II_JALS, FrmJ, opstr> { |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 490 | let DecoderMethod = "DecodeJumpTargetMM"; |
| 491 | } |
| 492 | |
| 493 | class JumpLinkRegMM<string opstr, RegisterOperand RO>: |
| 494 | InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 495 | [], II_JALRS, FrmR>; |
Zoran Jovanovic | ed6dd6b | 2014-09-12 13:51:58 +0000 | [diff] [blame] | 496 | |
| 497 | class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd, |
| 498 | RegisterOperand RO> : |
| 499 | InstSE<(outs), (ins RO:$rs, opnd:$offset), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 500 | !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>; |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 501 | } |
| 502 | |
Jozef Kolek | 5f95dd2 | 2014-11-19 11:39:12 +0000 | [diff] [blame] | 503 | class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO, |
Jozef Kolek | 5f95dd2 | 2014-11-19 11:39:12 +0000 | [diff] [blame] | 504 | SDPatternOperator OpNode = null_frag> : |
| 505 | InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 506 | !strconcat(opstr, "\t$rd, ${index}(${base})"), [], II_LWXS, FrmFI>; |
Jozef Kolek | 5f95dd2 | 2014-11-19 11:39:12 +0000 | [diff] [blame] | 507 | |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 508 | class PrefetchIndexed<string opstr> : |
| 509 | InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 510 | !strconcat(opstr, "\t$hint, ${index}(${base})"), [], II_PREF, FrmOther>; |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 511 | |
Jozef Kolek | 2c6d732 | 2015-01-21 12:10:11 +0000 | [diff] [blame] | 512 | class AddImmUPC<string opstr, RegisterOperand RO> : |
| 513 | InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm), |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 514 | !strconcat(opstr, "\t$rs, $imm"), [], II_ADDIU, FrmR>; |
Jozef Kolek | 2c6d732 | 2015-01-21 12:10:11 +0000 | [diff] [blame] | 515 | |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 516 | /// A list of registers used by load/store multiple instructions. |
| 517 | def RegListAsmOperand : AsmOperandClass { |
| 518 | let Name = "RegList"; |
| 519 | let ParserMethod = "parseRegisterList"; |
| 520 | } |
| 521 | |
| 522 | def reglist : Operand<i32> { |
| 523 | let EncoderMethod = "getRegisterListOpValue"; |
| 524 | let ParserMatchClass = RegListAsmOperand; |
| 525 | let PrintMethod = "printRegisterList"; |
| 526 | let DecoderMethod = "DecodeRegListOperand"; |
| 527 | } |
| 528 | |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 529 | def RegList16AsmOperand : AsmOperandClass { |
| 530 | let Name = "RegList16"; |
| 531 | let ParserMethod = "parseRegisterList"; |
| 532 | let PredicateMethod = "isRegList16"; |
| 533 | let RenderMethod = "addRegListOperands"; |
| 534 | } |
| 535 | |
| 536 | def reglist16 : Operand<i32> { |
| 537 | let EncoderMethod = "getRegisterListOpValue16"; |
| 538 | let DecoderMethod = "DecodeRegListOperand16"; |
| 539 | let PrintMethod = "printRegisterList"; |
| 540 | let ParserMatchClass = RegList16AsmOperand; |
| 541 | } |
| 542 | |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 543 | class StoreMultMM<string opstr, |
| 544 | InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> : |
| 545 | InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr), |
| 546 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> { |
| 547 | let DecoderMethod = "DecodeMemMMImm12"; |
| 548 | let mayStore = 1; |
| 549 | } |
| 550 | |
| 551 | class LoadMultMM<string opstr, |
| 552 | InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> : |
| 553 | InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr), |
| 554 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> { |
| 555 | let DecoderMethod = "DecodeMemMMImm12"; |
| 556 | let mayLoad = 1; |
| 557 | } |
| 558 | |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 559 | class StoreMultMM16<string opstr, |
| 560 | InstrItinClass Itin = NoItinerary, |
| 561 | ComplexPattern Addr = addr> : |
| 562 | MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr), |
| 563 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | d68d424a | 2015-02-10 12:41:13 +0000 | [diff] [blame] | 564 | let DecoderMethod = "DecodeMemMMReglistImm4Lsl2"; |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 565 | let mayStore = 1; |
| 566 | } |
| 567 | |
| 568 | class LoadMultMM16<string opstr, |
| 569 | InstrItinClass Itin = NoItinerary, |
| 570 | ComplexPattern Addr = addr> : |
| 571 | MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr), |
| 572 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | d68d424a | 2015-02-10 12:41:13 +0000 | [diff] [blame] | 573 | let DecoderMethod = "DecodeMemMMReglistImm4Lsl2"; |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 574 | let mayLoad = 1; |
| 575 | } |
| 576 | |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 577 | class UncondBranchMM16<string opstr> : |
| 578 | MicroMipsInst16<(outs), (ins brtarget10_mm:$offset), |
| 579 | !strconcat(opstr, "\t$offset"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 580 | [], II_B, FrmI> { |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 581 | let isBranch = 1; |
| 582 | let isTerminator = 1; |
| 583 | let isBarrier = 1; |
| 584 | let hasDelaySlot = 1; |
| 585 | let Predicates = [RelocPIC, InMicroMips]; |
| 586 | let Defs = [AT]; |
| 587 | } |
| 588 | |
Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 589 | def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>, |
Zoran Jovanovic | 6b28f09 | 2015-09-09 13:55:45 +0000 | [diff] [blame] | 590 | ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 591 | def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>, |
| 592 | LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 593 | def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>, |
| 594 | ISA_MICROMIPS_NOT_32R6_64R6; |
| 595 | def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>, |
| 596 | ISA_MICROMIPS_NOT_32R6_64R6; |
| 597 | def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>, |
| 598 | ISA_MICROMIPS_NOT_32R6_64R6; |
| 599 | def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>, |
| 600 | SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 601 | def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>, |
| 602 | SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 603 | |
Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 604 | def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>, |
Hrvoje Varga | 3a3c4b8 | 2015-10-15 08:39:07 +0000 | [diff] [blame] | 605 | ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6; |
Zoran Jovanovic | 81ceebc | 2014-10-21 08:32:40 +0000 | [diff] [blame] | 606 | def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>, |
Hrvoje Varga | 3a3c4b8 | 2015-10-15 08:39:07 +0000 | [diff] [blame] | 607 | LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6; |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 608 | def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU, |
| 609 | mem_mm_4>, LOAD_STORE_FM_MM16<0x02>; |
| 610 | def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU, |
| 611 | mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>; |
| 612 | def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>, |
| 613 | LOAD_STORE_FM_MM16<0x1a>; |
| 614 | def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8, |
| 615 | II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>; |
| 616 | def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16, |
| 617 | II_SH, mem_mm_4_lsl1>, |
| 618 | LOAD_STORE_FM_MM16<0x2a>; |
| 619 | def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW, |
| 620 | mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 621 | def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_simm7_lsl2>, |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 622 | LOAD_GP_FM_MM16<0x19>; |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 623 | def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>, |
| 624 | LOAD_STORE_SP_FM_MM16<0x12>; |
| 625 | def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>, |
| 626 | LOAD_STORE_SP_FM_MM16<0x32>; |
Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 627 | def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16; |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 628 | def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16; |
Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 629 | def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16; |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 630 | def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16; |
Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 631 | def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>; |
| 632 | def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>; |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 633 | def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>; |
Zoran Jovanovic | 4168867 | 2015-02-10 16:36:20 +0000 | [diff] [blame] | 634 | def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16; |
Daniel Sanders | 9729777 | 2016-03-22 14:40:00 +0000 | [diff] [blame] | 635 | def LI16_MM : LoadImmMM16<"li16", li16_imm, GPRMM16Opnd>, LI_FM_MM16, |
Jozef Kolek | a330a47 | 2014-12-11 13:56:23 +0000 | [diff] [blame] | 636 | IsAsCheapAsAMove; |
Zoran Jovanovic | 5a8dffc | 2015-10-05 14:00:09 +0000 | [diff] [blame] | 637 | def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>, |
| 638 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 639 | def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>; |
Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 640 | def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>; |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 641 | def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>; |
Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 642 | def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>; |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 643 | def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>, |
| 644 | BEQNEZ_FM_MM16<0x23>; |
| 645 | def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>, |
| 646 | BEQNEZ_FM_MM16<0x2b>; |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 647 | def B16_MM : UncondBranchMM16<"b16">, B16_FM; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 648 | def BREAK16_MM : BrkSdbbp16MM<"break16", II_BREAK>, BRKSDBBP16_FM_MM<0x28>, |
Hrvoje Varga | 3a3c4b8 | 2015-10-15 08:39:07 +0000 | [diff] [blame] | 649 | ISA_MICROMIPS_NOT_32R6_64R6; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 650 | def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16", II_SDBBP>, BRKSDBBP16_FM_MM<0x2C>, |
Hrvoje Varga | 3a3c4b8 | 2015-10-15 08:39:07 +0000 | [diff] [blame] | 651 | ISA_MICROMIPS_NOT_32R6_64R6; |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 652 | |
Zlatko Buljan | 797c2ae | 2015-11-12 13:21:33 +0000 | [diff] [blame] | 653 | let DecoderNamespace = "MicroMips" in { |
| 654 | /// Load and Store Instructions - multiple |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 655 | def SWM16_MM : StoreMultMM16<"swm16", II_SWM>, LWM_FM_MM16<0x5>, |
Zlatko Buljan | 797c2ae | 2015-11-12 13:21:33 +0000 | [diff] [blame] | 656 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 657 | def LWM16_MM : LoadMultMM16<"lwm16", II_LWM>, LWM_FM_MM16<0x4>, |
Zlatko Buljan | 797c2ae | 2015-11-12 13:21:33 +0000 | [diff] [blame] | 658 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Hrvoje Varga | 846bdb74 | 2016-08-04 11:22:52 +0000 | [diff] [blame] | 659 | let AdditionalPredicates = [InMicroMips] in { |
| 660 | def CFC2_MM : InstSE<(outs GPR32Opnd:$rt), (ins COP2Opnd:$impl), |
| 661 | "cfc2\t$rt, $impl", [], II_CFC2, FrmFR, "cfc2">, |
| 662 | POOL32A_CFTC2_FM_MM<0b1100110100>; |
| 663 | def CTC2_MM : InstSE<(outs COP2Opnd:$impl), (ins GPR32Opnd:$rt), |
| 664 | "ctc2\t$rt, $impl", [], II_CTC2, FrmFR, "ctc2">, |
| 665 | POOL32A_CFTC2_FM_MM<0b1101110100>; |
| 666 | } |
Zlatko Buljan | 797c2ae | 2015-11-12 13:21:33 +0000 | [diff] [blame] | 667 | } |
| 668 | |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 669 | class WaitMM<string opstr> : |
| 670 | InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [], |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 671 | II_WAIT, FrmOther, opstr>; |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 672 | |
Hrvoje Varga | f0ed16e | 2016-08-22 12:17:59 +0000 | [diff] [blame] | 673 | let DecoderNamespace = "MicroMips", Predicates = [InMicroMips, NotMips32r6, |
| 674 | NotMips64r6] in { |
Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 675 | /// Compact Branch Instructions |
| 676 | def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>, |
| 677 | COMPACT_BRANCH_FM_MM<0x7>; |
| 678 | def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>, |
| 679 | COMPACT_BRANCH_FM_MM<0x5>; |
Hrvoje Varga | f0ed16e | 2016-08-22 12:17:59 +0000 | [diff] [blame] | 680 | } |
| 681 | let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in { |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 682 | /// Arithmetic Instructions (ALU Immediate) |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 683 | def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd, II_ADDIU>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 684 | ADDI_FM_MM<0xc>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 685 | def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd, II_ADDI>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 686 | ADDI_FM_MM<0x4>; |
Vasileios Kalintiris | 36901dd | 2016-03-01 20:25:43 +0000 | [diff] [blame] | 687 | def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>, |
| 688 | SLTI_FM_MM<0x24>; |
| 689 | def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>, |
| 690 | SLTI_FM_MM<0x2c>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 691 | def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd, II_ANDI>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 692 | ADDI_FM_MM<0x34>; |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 693 | def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd, II_ORI, immZExt16, |
| 694 | or>, ADDI_FM_MM<0x14>; |
| 695 | def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd, II_XORI, |
| 696 | immZExt16, xor>, ADDI_FM_MM<0x1c>; |
Daniel Sanders | f8bb23e | 2016-02-01 15:13:31 +0000 | [diff] [blame] | 697 | def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM; |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 698 | |
Zoran Jovanovic | bd28c37 | 2013-12-25 10:14:07 +0000 | [diff] [blame] | 699 | def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>, |
| 700 | LW_FM_MM<0xc>; |
| 701 | |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 702 | /// Arithmetic Instructions (3-Operand, R-Type) |
Jozef Kolek | c925808 | 2015-03-04 15:47:42 +0000 | [diff] [blame] | 703 | def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>, |
| 704 | ADD_FM_MM<0, 0x150>; |
| 705 | def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>, |
| 706 | ADD_FM_MM<0, 0x1d0>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 707 | def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd, 1, II_MUL>, |
| 708 | ADD_FM_MM<0, 0x210>; |
| 709 | def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd, 1, II_ADD>, |
| 710 | ADD_FM_MM<0, 0x110>; |
| 711 | def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd, 0, II_SUB>, |
| 712 | ADD_FM_MM<0, 0x190>; |
Vasileios Kalintiris | 36901dd | 2016-03-01 20:25:43 +0000 | [diff] [blame] | 713 | def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>; |
| 714 | def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 715 | ADD_FM_MM<0, 0x390>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 716 | def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 717 | ADD_FM_MM<0, 0x250>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 718 | def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 719 | ADD_FM_MM<0, 0x290>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 720 | def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 721 | ADD_FM_MM<0, 0x310>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 722 | def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>; |
Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 723 | def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 724 | MULT_FM_MM<0x22c>; |
Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 725 | def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 726 | MULT_FM_MM<0x26c>; |
Daniel Sanders | c7a9f8d | 2014-01-17 14:48:06 +0000 | [diff] [blame] | 727 | def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>, |
Zlatko Buljan | 58d6a95 | 2016-04-13 08:02:26 +0000 | [diff] [blame] | 728 | MULT_FM_MM<0x2ac>, ISA_MIPS1_NOT_32R6_64R6; |
Daniel Sanders | c7a9f8d | 2014-01-17 14:48:06 +0000 | [diff] [blame] | 729 | def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>, |
Zlatko Buljan | 58d6a95 | 2016-04-13 08:02:26 +0000 | [diff] [blame] | 730 | MULT_FM_MM<0x2ec>, ISA_MIPS1_NOT_32R6_64R6; |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 731 | |
Jozef Kolek | 2c6d732 | 2015-01-21 12:10:11 +0000 | [diff] [blame] | 732 | /// Arithmetic Instructions with PC and Immediate |
| 733 | def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM; |
| 734 | |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 735 | /// Shift Instructions |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 736 | def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 737 | SRA_FM_MM<0, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 738 | def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 739 | SRA_FM_MM<0x40, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 740 | def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 741 | SRA_FM_MM<0x80, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 742 | def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 743 | SRLV_FM_MM<0x10, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 744 | def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 745 | SRLV_FM_MM<0x50, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 746 | def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 747 | SRLV_FM_MM<0x90, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 748 | def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>, |
Zlatko Buljan | 4807f82 | 2016-05-04 12:02:12 +0000 | [diff] [blame] | 749 | SRA_FM_MM<0xc0, 0> { |
| 750 | list<dag> Pattern = [(set GPR32Opnd:$rd, |
| 751 | (rotr GPR32Opnd:$rt, immZExt5:$shamt))]; |
| 752 | } |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 753 | def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>, |
Zlatko Buljan | 4807f82 | 2016-05-04 12:02:12 +0000 | [diff] [blame] | 754 | SRLV_FM_MM<0xd0, 0> { |
| 755 | list<dag> Pattern = [(set GPR32Opnd:$rd, |
| 756 | (rotr GPR32Opnd:$rt, GPR32Opnd:$rs))]; |
| 757 | } |
Akira Hatanaka | f0aa6c9 | 2013-04-25 01:21:25 +0000 | [diff] [blame] | 758 | |
| 759 | /// Load and Store Instructions - aligned |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 760 | let DecoderMethod = "DecodeMemMMImm16" in { |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 761 | def LB_MM : LoadMemory<"lb", GPR32Opnd, mem_mm_16, null_frag, II_LB>, |
| 762 | MMRel, LW_FM_MM<0x7>; |
| 763 | def LBu_MM : LoadMemory<"lbu", GPR32Opnd, mem_mm_16, null_frag, II_LBU>, |
| 764 | MMRel, LW_FM_MM<0x5>; |
Zlatko Buljan | 6afea51 | 2016-05-18 06:54:59 +0000 | [diff] [blame] | 765 | def LH_MM : LoadMemory<"lh", GPR32Opnd, mem_simm16, sextloadi16, II_LH, |
| 766 | addrDefault>, MMRel, LW_FM_MM<0xf>; |
| 767 | def LHu_MM : LoadMemory<"lhu", GPR32Opnd, mem_simm16, zextloadi16, II_LHU>, |
| 768 | MMRel, LW_FM_MM<0xd>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 769 | def LW_MM : Load<"lw", GPR32Opnd, null_frag, II_LW>, MMRel, LW_FM_MM<0x3f>; |
| 770 | def SB_MM : Store<"sb", GPR32Opnd, null_frag, II_SB>, MMRel, |
| 771 | LW_FM_MM<0x6>; |
| 772 | def SH_MM : Store<"sh", GPR32Opnd, null_frag, II_SH>, MMRel, |
| 773 | LW_FM_MM<0xe>; |
| 774 | def SW_MM : Store<"sw", GPR32Opnd, null_frag, II_SW>, MMRel, |
| 775 | LW_FM_MM<0x3e>; |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 776 | } |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 777 | |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 778 | let DecoderMethod = "DecodeMemMMImm9" in { |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 779 | def LBE_MM : Load<"lbe", GPR32Opnd, null_frag, II_LBE>, |
| 780 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>; |
| 781 | def LBuE_MM : Load<"lbue", GPR32Opnd, null_frag, II_LBUE>, |
| 782 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>; |
| 783 | def LHE_MM : LoadMemory<"lhe", GPR32Opnd, mem_simm9, null_frag, II_LHE>, |
Zlatko Buljan | 6afea51 | 2016-05-18 06:54:59 +0000 | [diff] [blame] | 784 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 785 | def LHuE_MM : LoadMemory<"lhue", GPR32Opnd, mem_simm9, null_frag, II_LHUE>, |
Zlatko Buljan | 6afea51 | 2016-05-18 06:54:59 +0000 | [diff] [blame] | 786 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 787 | def LWE_MM : LoadMemory<"lwe", GPR32Opnd, mem_simm9, null_frag, II_LWE>, |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 788 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 789 | def SBE_MM : StoreMemory<"sbe", GPR32Opnd, mem_simm9, null_frag, II_SBE>, |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 790 | POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 791 | def SHE_MM : StoreMemory<"she", GPR32Opnd, mem_simm9, null_frag, II_SHE>, |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 792 | POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 793 | def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9, null_frag, II_SWE>, |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 794 | POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>; |
| 795 | } |
| 796 | |
Jozef Kolek | 5f95dd2 | 2014-11-19 11:39:12 +0000 | [diff] [blame] | 797 | def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>; |
| 798 | |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 799 | /// Load and Store Instructions - unaligned |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 800 | def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12, II_LWL>, |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 801 | LWL_FM_MM<0x0>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 802 | def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12, II_LWR>, |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 803 | LWL_FM_MM<0x1>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 804 | def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12, II_SWL>, |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 805 | LWL_FM_MM<0x8>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 806 | def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12, II_SWR>, |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 807 | LWL_FM_MM<0x9>; |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 808 | let DecoderMethod = "DecodeMemMMImm9" in { |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 809 | def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_9, |
| 810 | II_LWLE>, POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>; |
| 811 | def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_9, |
| 812 | II_LWRE>, POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>; |
| 813 | def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_9, |
| 814 | II_SWLE>, |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 815 | POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 816 | def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_9, |
| 817 | II_SWRE>, |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 818 | POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6; |
| 819 | } |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 820 | |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 821 | /// Load and Store Instructions - multiple |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 822 | def SWM32_MM : StoreMultMM<"swm32", II_SWM>, LWM_FM_MM<0xd>; |
| 823 | def LWM32_MM : LoadMultMM<"lwm32", II_LWM>, LWM_FM_MM<0x5>; |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 824 | |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 825 | /// Load and Store Pair Instructions |
| 826 | def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>; |
| 827 | def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>; |
| 828 | |
Zoran Jovanovic | 14c567b | 2015-01-28 21:52:27 +0000 | [diff] [blame] | 829 | /// Load and Store multiple pseudo Instructions |
| 830 | class LoadWordMultMM<string instr_asm > : |
| 831 | MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr), |
| 832 | !strconcat(instr_asm, "\t$rt, $addr")> ; |
| 833 | |
| 834 | class StoreWordMultMM<string instr_asm > : |
| 835 | MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr), |
| 836 | !strconcat(instr_asm, "\t$rt, $addr")> ; |
| 837 | |
| 838 | |
| 839 | def SWM_MM : StoreWordMultMM<"swm">; |
| 840 | def LWM_MM : LoadWordMultMM<"lwm">; |
| 841 | |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 842 | /// Move Conditional |
| 843 | def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd, |
| 844 | NoItinerary>, ADD_FM_MM<0, 0x58>; |
| 845 | def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd, |
| 846 | NoItinerary>, ADD_FM_MM<0, 0x18>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 847 | def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>, |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 848 | CMov_F_I_FM_MM<0x25>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 849 | def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>, |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 850 | CMov_F_I_FM_MM<0x5>; |
Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 851 | |
| 852 | /// Move to/from HI/LO |
| 853 | def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>, |
| 854 | MTLO_FM_MM<0x0b5>; |
| 855 | def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>, |
| 856 | MTLO_FM_MM<0x0f5>; |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 857 | def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>, |
Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 858 | MFLO_FM_MM<0x035>; |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 859 | def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>, |
Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 860 | MFLO_FM_MM<0x075>; |
Vladimir Medic | b936da1 | 2013-09-06 13:08:00 +0000 | [diff] [blame] | 861 | |
| 862 | /// Multiply Add/Sub Instructions |
Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 863 | def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>; |
| 864 | def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>; |
| 865 | def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>; |
| 866 | def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>; |
Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 867 | |
| 868 | /// Count Leading |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 869 | def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd, II_CLZ>, CLO_FM_MM<0x16c>, |
Daniel Sanders | 070fd1c | 2014-05-12 12:41:59 +0000 | [diff] [blame] | 870 | ISA_MIPS32; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 871 | def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd, II_CLO>, CLO_FM_MM<0x12c>, |
Daniel Sanders | 070fd1c | 2014-05-12 12:41:59 +0000 | [diff] [blame] | 872 | ISA_MIPS32; |
Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 873 | |
| 874 | /// Sign Ext In Register Instructions. |
Daniel Sanders | fcea810 | 2014-05-12 12:28:15 +0000 | [diff] [blame] | 875 | def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>, |
| 876 | SEB_FM_MM<0x0ac>, ISA_MIPS32R2; |
| 877 | def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>, |
| 878 | SEB_FM_MM<0x0ec>, ISA_MIPS32R2; |
Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 879 | |
| 880 | /// Word Swap Bytes Within Halfwords |
Daniel Sanders | 254f387 | 2015-09-22 10:01:13 +0000 | [diff] [blame] | 881 | def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>, |
| 882 | SEB_FM_MM<0x1ec>, ISA_MIPS32R2; |
Zlatko Buljan | 5da2f6c | 2015-12-21 13:08:58 +0000 | [diff] [blame] | 883 | // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction |
Daniel Sanders | 611eb82 | 2016-02-29 15:26:54 +0000 | [diff] [blame] | 884 | def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5, |
| 885 | immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>; |
Hrvoje Varga | 46458d0 | 2016-02-25 12:53:29 +0000 | [diff] [blame] | 886 | def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1, |
Daniel Sanders | 611eb82 | 2016-02-29 15:26:54 +0000 | [diff] [blame] | 887 | MipsIns>, EXT_FM_MM<0x0c>; |
Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 888 | |
| 889 | /// Jump Instructions |
| 890 | let DecoderMethod = "DecodeJumpTargetMM" in { |
| 891 | def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">, |
| 892 | J_FM_MM<0x35>; |
| 893 | def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>; |
Jozef Kolek | 1fd6548 | 2015-02-18 17:15:48 +0000 | [diff] [blame] | 894 | def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>; |
Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 895 | } |
Hrvoje Varga | c962c49 | 2016-06-09 12:57:23 +0000 | [diff] [blame] | 896 | def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>, |
| 897 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 898 | def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>; |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 899 | |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 900 | /// Jump Instructions - Short Delay Slot |
| 901 | def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>; |
| 902 | def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>; |
| 903 | |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 904 | /// Branch Instructions |
| 905 | def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>, |
| 906 | BEQ_FM_MM<0x25>; |
| 907 | def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>, |
| 908 | BEQ_FM_MM<0x2d>; |
| 909 | def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>, |
| 910 | BGEZ_FM_MM<0x2>; |
| 911 | def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>, |
| 912 | BGEZ_FM_MM<0x6>; |
| 913 | def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>, |
| 914 | BGEZ_FM_MM<0x4>; |
| 915 | def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>, |
| 916 | BGEZ_FM_MM<0x0>; |
| 917 | def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>, |
| 918 | BGEZAL_FM_MM<0x03>; |
| 919 | def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>, |
| 920 | BGEZAL_FM_MM<0x01>; |
Zoran Jovanovic | c18b6d1 | 2013-11-07 14:35:24 +0000 | [diff] [blame] | 921 | |
Zoran Jovanovic | ed6dd6b | 2014-09-12 13:51:58 +0000 | [diff] [blame] | 922 | /// Branch Instructions - Short Delay Slot |
| 923 | def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm, |
| 924 | GPR32Opnd>, BGEZAL_FM_MM<0x13>; |
| 925 | def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm, |
| 926 | GPR32Opnd>, BGEZAL_FM_MM<0x11>; |
| 927 | |
Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 928 | /// Control Instructions |
| 929 | def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM; |
| 930 | def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 931 | def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10, II_SYSCALL>, SYS_FM_MM; |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 932 | def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 933 | def ERET_MM : MMRel, ER_FT<"eret", II_ERET>, ER_FM_MM<0x3cd>; |
| 934 | def DERET_MM : MMRel, ER_FT<"deret", II_DERET>, ER_FM_MM<0x38d>; |
| 935 | def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd, II_EI>, EI_FM_MM<0x15d>, |
Daniel Sanders | 387fc15 | 2014-05-13 11:45:36 +0000 | [diff] [blame] | 936 | ISA_MIPS32R2; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 937 | def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd, II_DI>, EI_FM_MM<0x11d>, |
Daniel Sanders | 387fc15 | 2014-05-13 11:45:36 +0000 | [diff] [blame] | 938 | ISA_MIPS32R2; |
Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 939 | |
Zoran Jovanovic | c18b6d1 | 2013-11-07 14:35:24 +0000 | [diff] [blame] | 940 | /// Trap Instructions |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 941 | def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4, II_TEQ>, TEQ_FM_MM<0x0>; |
| 942 | def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4, II_TGE>, TEQ_FM_MM<0x08>; |
| 943 | def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4, II_TGEU>, |
| 944 | TEQ_FM_MM<0x10>; |
| 945 | def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4, II_TLT>, TEQ_FM_MM<0x20>; |
| 946 | def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4, II_TLTU>, |
| 947 | TEQ_FM_MM<0x28>; |
| 948 | def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4, II_TNE>, TEQ_FM_MM<0x30>; |
Zoran Jovanovic | ccb70ca | 2013-11-13 13:15:03 +0000 | [diff] [blame] | 949 | |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 950 | def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd, II_TEQI>, TEQI_FM_MM<0x0e>; |
| 951 | def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd, II_TGEI>, TEQI_FM_MM<0x09>; |
| 952 | def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd, II_TGEIU>, |
| 953 | TEQI_FM_MM<0x0b>; |
| 954 | def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd, II_TLTI>, TEQI_FM_MM<0x08>; |
| 955 | def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd, II_TTLTIU>, |
| 956 | TEQI_FM_MM<0x0a>; |
| 957 | def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd, II_TNEI>, TEQI_FM_MM<0x0c>; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 958 | |
| 959 | /// Load-linked, Store-conditional |
| 960 | def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>; |
| 961 | def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>; |
Zoran Jovanovic | 4e7ac4a | 2014-09-12 13:33:33 +0000 | [diff] [blame] | 962 | |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 963 | def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>; |
| 964 | def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>; |
| 965 | |
Jozef Kolek | ab6d1cc | 2014-12-23 19:55:34 +0000 | [diff] [blame] | 966 | let DecoderMethod = "DecodeCacheOpMM" in { |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 967 | def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12, II_CACHE>, |
Jozef Kolek | ab6d1cc | 2014-12-23 19:55:34 +0000 | [diff] [blame] | 968 | CACHE_PREF_FM_MM<0x08, 0x6>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 969 | def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12, II_PREF>, |
Jozef Kolek | ab6d1cc | 2014-12-23 19:55:34 +0000 | [diff] [blame] | 970 | CACHE_PREF_FM_MM<0x18, 0x2>; |
| 971 | } |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 972 | |
| 973 | let DecoderMethod = "DecodePrefeOpMM" in { |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 974 | def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9, II_PREFE>, |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 975 | CACHE_PREFE_FM_MM<0x18, 0x2>; |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 976 | def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9, II_CACHEE>, |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 977 | CACHE_PREFE_FM_MM<0x18, 0x3>; |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 978 | } |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 979 | def SSNOP_MM : MMRel, Barrier<"ssnop", II_SSNOP>, BARRIER_FM_MM<0x1>; |
| 980 | def EHB_MM : MMRel, Barrier<"ehb", II_EHB>, BARRIER_FM_MM<0x3>; |
| 981 | def PAUSE_MM : MMRel, Barrier<"pause", II_PAUSE>, BARRIER_FM_MM<0x5>; |
Jozef Kolek | ab6d1cc | 2014-12-23 19:55:34 +0000 | [diff] [blame] | 982 | |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 983 | def TLBP_MM : MMRel, TLB<"tlbp", II_TLBP>, COP0_TLB_FM_MM<0x0d>; |
| 984 | def TLBR_MM : MMRel, TLB<"tlbr", II_TLBR>, COP0_TLB_FM_MM<0x4d>; |
| 985 | def TLBWI_MM : MMRel, TLB<"tlbwi", II_TLBWI>, COP0_TLB_FM_MM<0x8d>; |
| 986 | def TLBWR_MM : MMRel, TLB<"tlbwr", II_TLBWR>, COP0_TLB_FM_MM<0xcd>; |
Jozef Kolek | dc62fc4 | 2014-11-19 11:25:50 +0000 | [diff] [blame] | 987 | |
Simon Dardis | f114820 | 2016-08-24 13:00:47 +0000 | [diff] [blame^] | 988 | def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10, II_SDBBP>, SDBBP_FM_MM; |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 989 | |
| 990 | def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>; |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 991 | } |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 992 | |
Simon Dardis | ea34315 | 2016-08-18 13:22:43 +0000 | [diff] [blame] | 993 | def TAILCALL_MM : TailCall<J_MM, jmptarget_mm>, ISA_MIPS1_NOT_32R6_64R6; |
Simon Dardis | 57f4ae4 | 2016-08-04 09:17:07 +0000 | [diff] [blame] | 994 | |
Hrvoje Varga | 1814867 | 2015-10-28 11:04:29 +0000 | [diff] [blame] | 995 | let DecoderNamespace = "MicroMips" in { |
| 996 | def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>, |
| 997 | RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6; |
Hrvoje Varga | 24b975d | 2016-06-27 08:23:28 +0000 | [diff] [blame] | 998 | def LWU_MM : MMRel, LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU, |
| 999 | mem_simm12>, LL_FM_MM<0xe>, |
| 1000 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Hrvoje Varga | 1814867 | 2015-10-28 11:04:29 +0000 | [diff] [blame] | 1001 | } |
| 1002 | |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 1003 | //===----------------------------------------------------------------------===// |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 1004 | // MicroMips arbitrary patterns that map to one or more instructions |
| 1005 | //===----------------------------------------------------------------------===// |
| 1006 | |
Simon Dardis | 6189752 | 2016-07-25 09:57:28 +0000 | [diff] [blame] | 1007 | def : MipsPat<(i32 immLi16:$imm), |
| 1008 | (LI16_MM immLi16:$imm)>; |
| 1009 | |
| 1010 | let AdditionalPredicates = [InMicroMips] in |
| 1011 | defm : MaterializeImms<i32, ZERO, ADDiu_MM, LUi_MM, ORi_MM>; |
| 1012 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1013 | let Predicates = [InMicroMips] in { |
| 1014 | def : MipsPat<(i32 immLi16:$imm), |
| 1015 | (LI16_MM immLi16:$imm)>; |
| 1016 | def : MipsPat<(i32 immSExt16:$imm), |
| 1017 | (ADDiu_MM ZERO, immSExt16:$imm)>; |
| 1018 | def : MipsPat<(i32 immZExt16:$imm), |
| 1019 | (ORi_MM ZERO, immZExt16:$imm)>; |
Jozef Kolek | a330a47 | 2014-12-11 13:56:23 +0000 | [diff] [blame] | 1020 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1021 | def : MipsPat<(not GPRMM16:$in), |
| 1022 | (NOT16_MM GPRMM16:$in)>; |
| 1023 | def : MipsPat<(not GPR32:$in), |
| 1024 | (NOR_MM GPR32Opnd:$in, ZERO)>; |
Jozef Kolek | 73f64ea | 2014-11-19 13:11:09 +0000 | [diff] [blame] | 1025 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1026 | def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm), |
| 1027 | (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>; |
| 1028 | def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm), |
| 1029 | (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>; |
| 1030 | def : MipsPat<(add GPR32:$src, immSExt16:$imm), |
| 1031 | (ADDiu_MM GPR32:$src, immSExt16:$imm)>; |
Zoran Jovanovic | 06c9d55 | 2014-11-05 17:43:00 +0000 | [diff] [blame] | 1032 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1033 | def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm), |
| 1034 | (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>; |
| 1035 | def : MipsPat<(and GPR32:$src, immZExt16:$imm), |
| 1036 | (ANDi_MM GPR32:$src, immZExt16:$imm)>; |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 1037 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1038 | def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm), |
| 1039 | (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>; |
| 1040 | def : MipsPat<(shl GPR32:$src, immZExt5:$imm), |
| 1041 | (SLL_MM GPR32:$src, immZExt5:$imm)>; |
| 1042 | def : MipsPat<(shl GPR32:$lhs, GPR32:$rhs), |
| 1043 | (SLLV_MM GPR32:$lhs, GPR32:$rhs)>; |
Zlatko Buljan | 2981362 | 2016-04-27 11:02:23 +0000 | [diff] [blame] | 1044 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1045 | def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm), |
| 1046 | (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>; |
| 1047 | def : MipsPat<(srl GPR32:$src, immZExt5:$imm), |
| 1048 | (SRL_MM GPR32:$src, immZExt5:$imm)>; |
| 1049 | def : MipsPat<(srl GPR32:$lhs, GPR32:$rhs), |
| 1050 | (SRLV_MM GPR32:$lhs, GPR32:$rhs)>; |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 1051 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1052 | def : MipsPat<(sra GPR32:$src, immZExt5:$imm), |
| 1053 | (SRA_MM GPR32:$src, immZExt5:$imm)>; |
| 1054 | def : MipsPat<(sra GPR32:$lhs, GPR32:$rhs), |
| 1055 | (SRAV_MM GPR32:$lhs, GPR32:$rhs)>; |
Zoran Jovanovic | 5a1a780 | 2015-02-04 15:43:17 +0000 | [diff] [blame] | 1056 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1057 | def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr), |
| 1058 | (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>; |
| 1059 | def : MipsPat<(store GPR32:$src, addr:$addr), |
| 1060 | (SW_MM GPR32:$src, addr:$addr)>; |
| 1061 | |
| 1062 | def : MipsPat<(load addrimm4lsl2:$addr), |
| 1063 | (LW16_MM addrimm4lsl2:$addr)>; |
| 1064 | def : MipsPat<(load addr:$addr), |
| 1065 | (LW_MM addr:$addr)>; |
| 1066 | def : MipsPat<(subc GPR32:$lhs, GPR32:$rhs), |
| 1067 | (SUBu_MM GPR32:$lhs, GPR32:$rhs)>; |
Simon Dardis | ea34315 | 2016-08-18 13:22:43 +0000 | [diff] [blame] | 1068 | |
| 1069 | def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)), |
| 1070 | (TAILCALL_MM tglobaladdr:$dst)>, ISA_MIPS1_NOT_32R6_64R6; |
| 1071 | def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)), |
| 1072 | (TAILCALL_MM texternalsym:$dst)>, ISA_MIPS1_NOT_32R6_64R6; |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1073 | } |
Zoran Jovanovic | 5a1a780 | 2015-02-04 15:43:17 +0000 | [diff] [blame] | 1074 | |
Zlatko Buljan | 6afea51 | 2016-05-18 06:54:59 +0000 | [diff] [blame] | 1075 | let AddedComplexity = 40 in { |
| 1076 | def : MipsPat<(i32 (sextloadi16 addrRegImm:$a)), |
| 1077 | (LH_MM addrRegImm:$a)>; |
| 1078 | } |
| 1079 | def : MipsPat<(atomic_load_16 addr:$a), |
| 1080 | (LH_MM addr:$a)>; |
| 1081 | def : MipsPat<(i32 (extloadi16 addr:$src)), |
| 1082 | (LHu_MM addr:$src)>; |
| 1083 | |
Hrvoje Varga | 2db00ce | 2016-07-22 07:18:33 +0000 | [diff] [blame] | 1084 | defm : BrcondPats<GPR32, BEQ_MM, BEQ_MM, BNE_MM, SLT_MM, SLTu_MM, SLTi_MM, |
| 1085 | SLTiu_MM, ZERO>; |
| 1086 | |
| 1087 | defm : SeteqPats<GPR32, SLTiu_MM, XOR_MM, SLTu_MM, ZERO>; |
| 1088 | defm : SetlePats<GPR32, XORi_MM, SLT_MM, SLTu_MM>; |
| 1089 | defm : SetgtPats<GPR32, SLT_MM, SLTu_MM>; |
| 1090 | defm : SetgePats<GPR32, XORi_MM, SLT_MM, SLTu_MM>; |
| 1091 | defm : SetgeImmPats<GPR32, XORi_MM, SLTi_MM, SLTiu_MM>; |
| 1092 | |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 1093 | //===----------------------------------------------------------------------===// |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 1094 | // MicroMips instruction aliases |
| 1095 | //===----------------------------------------------------------------------===// |
| 1096 | |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 1097 | class UncondBranchMMPseudo<string opstr> : |
| 1098 | MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset), |
| 1099 | !strconcat(opstr, "\t$offset")>; |
| 1100 | |
Zoran Jovanovic | ada7091 | 2015-09-07 11:56:37 +0000 | [diff] [blame] | 1101 | def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS; |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 1102 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1103 | let Predicates = [InMicroMips] in { |
| 1104 | def SDIV_MM_Pseudo : MultDivPseudo<SDIV_MM, ACC64, GPR32Opnd, MipsDivRem, |
| 1105 | II_DIV, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6; |
| 1106 | def UDIV_MM_Pseudo : MultDivPseudo<UDIV_MM, ACC64, GPR32Opnd, MipsDivRemU, |
| 1107 | II_DIVU, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6; |
Zlatko Buljan | 58d6a95 | 2016-04-13 08:02:26 +0000 | [diff] [blame] | 1108 | |
Daniel Sanders | 7d290b0 | 2014-05-08 16:12:31 +0000 | [diff] [blame] | 1109 | def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>; |
Jozef Kolek | c7e220f | 2014-11-29 13:29:24 +0000 | [diff] [blame] | 1110 | def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>; |
| 1111 | def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>; |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1112 | def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2; |
| 1113 | def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2; |
| 1114 | def : MipsInstAlias<"teq $rs, $rt", |
| 1115 | (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1116 | def : MipsInstAlias<"tge $rs, $rt", |
| 1117 | (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1118 | def : MipsInstAlias<"tgeu $rs, $rt", |
| 1119 | (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1120 | def : MipsInstAlias<"tlt $rs, $rt", |
| 1121 | (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1122 | def : MipsInstAlias<"tltu $rs, $rt", |
| 1123 | (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1124 | def : MipsInstAlias<"tne $rs, $rt", |
| 1125 | (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
Simon Dardis | 273fc26 | 2016-07-26 09:13:46 +0000 | [diff] [blame] | 1126 | def : MipsInstAlias< |
| 1127 | "sgt $rd, $rs, $rt", |
| 1128 | (SLT_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1129 | def : MipsInstAlias< |
| 1130 | "sgt $rs, $rt", |
| 1131 | (SLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1132 | def : MipsInstAlias< |
| 1133 | "sgtu $rd, $rs, $rt", |
| 1134 | (SLTu_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1135 | def : MipsInstAlias< |
| 1136 | "sgtu $rs, $rt", |
| 1137 | (SLTu_MM GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
Hrvoje Varga | 2db00ce | 2016-07-22 07:18:33 +0000 | [diff] [blame] | 1138 | def : MipsInstAlias<"slt $rs, $rt, $imm", |
| 1139 | (SLTi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, |
| 1140 | simm32_relaxed:$imm), 0>; |
| 1141 | def : MipsInstAlias<"sltu $rs, $rt, $imm", |
| 1142 | (SLTiu_MM GPR32Opnd:$rs, GPR32Opnd:$rt, |
| 1143 | simm32_relaxed:$imm), 0>; |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1144 | def : MipsInstAlias<"sll $rd, $rt, $rs", |
| 1145 | (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1146 | def : MipsInstAlias<"sra $rd, $rt, $rs", |
| 1147 | (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1148 | def : MipsInstAlias<"srl $rd, $rt, $rs", |
| 1149 | (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1150 | def : MipsInstAlias<"sll $rd, $rt", |
| 1151 | (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>; |
| 1152 | def : MipsInstAlias<"sra $rd, $rt", |
| 1153 | (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>; |
| 1154 | def : MipsInstAlias<"srl $rd, $rt", |
| 1155 | (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>; |
| 1156 | def : MipsInstAlias<"sll $rd, $shamt", |
| 1157 | (SLL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>; |
| 1158 | def : MipsInstAlias<"sra $rd, $shamt", |
| 1159 | (SRA_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>; |
| 1160 | def : MipsInstAlias<"srl $rd, $shamt", |
| 1161 | (SRL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>; |
| 1162 | def : MipsInstAlias<"rotr $rt, $imm", |
| 1163 | (ROTR_MM GPR32Opnd:$rt, GPR32Opnd:$rt, uimm5:$imm), 0>; |
| 1164 | def : MipsInstAlias<"syscall", (SYSCALL_MM 0), 1>; |
| 1165 | def : MipsInstAlias<"and $rs, $rt, $imm", |
| 1166 | (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm), 0>; |
| 1167 | def : MipsInstAlias<"and $rs, $imm", |
| 1168 | (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, simm16:$imm), 0>; |
| 1169 | def : MipsInstAlias<"or $rs, $rt, $imm", |
| 1170 | (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>; |
| 1171 | def : MipsInstAlias<"or $rs, $imm", |
| 1172 | (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>; |
| 1173 | def : MipsInstAlias<"xor $rs, $rt, $imm", |
| 1174 | (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>; |
| 1175 | def : MipsInstAlias<"xor $rs, $imm", |
| 1176 | (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>; |
| 1177 | def : MipsInstAlias<"not $rt, $rs", |
| 1178 | (NOR_MM GPR32Opnd:$rt, GPR32Opnd:$rs, ZERO), 0>; |
Hrvoje Varga | 2db00ce | 2016-07-22 07:18:33 +0000 | [diff] [blame] | 1179 | def : MipsInstAlias<"bnez $rs,$offset", |
| 1180 | (BNE_MM GPR32Opnd:$rs, ZERO, brtarget:$offset), 0>; |
| 1181 | def : MipsInstAlias<"beqz $rs,$offset", |
| 1182 | (BEQ_MM GPR32Opnd:$rs, ZERO, brtarget:$offset), 0>; |
Zoran Jovanovic | 67e04be | 2015-06-24 10:32:16 +0000 | [diff] [blame] | 1183 | } |