blob: ca0978c03bff85c5453243c4f69045b8ceaee2da [file] [log] [blame]
Zlatko Buljancba9f802016-07-11 07:41:56 +00001def addrimm11 : ComplexPattern<iPTR, 2, "selectIntAddr11MM", [frameindex]>;
2def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddr12MM", [frameindex]>;
3def addrimm16 : ComplexPattern<iPTR, 2, "selectIntAddr16MM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00004def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00005
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00006def simm9_addiusp : Operand<i32> {
7 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +00008 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00009}
10
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000011def uimm3_shift : Operand<i32> {
12 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000013 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000014}
15
Zoran Jovanovicbac36192014-10-23 11:06:34 +000016def simm3_lsa2 : Operand<i32> {
17 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000018 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000019}
20
Zoran Jovanovic88531712014-11-05 17:31:00 +000021def uimm4_andi : Operand<i32> {
22 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000023 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000024}
25
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000026def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
27 ((Imm % 4 == 0) &&
28 Imm < 28 && Imm > 0);}]>;
29
Jozef Kolek73f64ea2014-11-19 13:11:09 +000030def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
31
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000032def immZExtAndi16 : ImmLeaf<i32,
33 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
34 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
35 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
36
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000037def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
38
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000039def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
40
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000041def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
42 let Name = "MicroMipsMem";
43 let RenderMethod = "addMicroMipsMemOperands";
44 let ParserMethod = "parseMemOperand";
45 let PredicateMethod = "isMemWithGRPMM16Base";
46}
47
Daniel Sanderse473dc92016-05-09 13:38:25 +000048// Define the classes of pointers used by microMIPS.
49// The numbers must match those in MipsRegisterInfo::MipsPtrClass.
50def ptr_gpr16mm_rc : PointerLikeRegClass<1>;
51def ptr_sp_rc : PointerLikeRegClass<2>;
52def ptr_gp_rc : PointerLikeRegClass<3>;
53
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000054class mem_mm_4_generic : Operand<i32> {
55 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000056 let MIOperandInfo = (ops ptr_gpr16mm_rc, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000057 let OperandType = "OPERAND_MEMORY";
58 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
59}
60
61def mem_mm_4 : mem_mm_4_generic {
62 let EncoderMethod = "getMemEncodingMMImm4";
63}
64
65def mem_mm_4_lsl1 : mem_mm_4_generic {
66 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
67}
68
69def mem_mm_4_lsl2 : mem_mm_4_generic {
70 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
71}
72
Jozef Kolek12c69822014-12-23 16:16:33 +000073def MicroMipsMemSPAsmOperand : AsmOperandClass {
74 let Name = "MicroMipsMemSP";
75 let RenderMethod = "addMemOperands";
76 let ParserMethod = "parseMemOperand";
77 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
78}
79
Daniel Sanderse473dc92016-05-09 13:38:25 +000080def MicroMipsMemGPAsmOperand : AsmOperandClass {
81 let Name = "MicroMipsMemGP";
82 let RenderMethod = "addMemOperands";
83 let ParserMethod = "parseMemOperand";
84 let PredicateMethod = "isMemWithSimmWordAlignedOffsetGP<9>";
85}
86
Jozef Kolek12c69822014-12-23 16:16:33 +000087def mem_mm_sp_imm5_lsl2 : Operand<i32> {
88 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000089 let MIOperandInfo = (ops ptr_sp_rc:$base, simm5:$offset);
Jozef Kolek12c69822014-12-23 16:16:33 +000090 let OperandType = "OPERAND_MEMORY";
91 let ParserMatchClass = MicroMipsMemSPAsmOperand;
92 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
93}
94
Daniel Sanderse473dc92016-05-09 13:38:25 +000095def mem_mm_gp_simm7_lsl2 : Operand<i32> {
Jozef Koleke10a02e2015-01-28 17:27:26 +000096 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000097 let MIOperandInfo = (ops ptr_gp_rc:$base, simm7_lsl2:$offset);
Jozef Koleke10a02e2015-01-28 17:27:26 +000098 let OperandType = "OPERAND_MEMORY";
Daniel Sanderse473dc92016-05-09 13:38:25 +000099 let ParserMatchClass = MicroMipsMemGPAsmOperand;
Jozef Koleke10a02e2015-01-28 17:27:26 +0000100 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
101}
102
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000103def mem_mm_9 : Operand<i32> {
104 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000105 let MIOperandInfo = (ops ptr_rc, simm9);
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000106 let EncoderMethod = "getMemEncodingMMImm9";
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000107 let ParserMatchClass = MipsMemSimm9AsmOperand;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000108 let OperandType = "OPERAND_MEMORY";
109}
110
Zlatko Buljancba9f802016-07-11 07:41:56 +0000111def mem_mm_11 : Operand<i32> {
112 let PrintMethod = "printMemOperand";
113 let MIOperandInfo = (ops GPR32, simm11);
114 let EncoderMethod = "getMemEncodingMMImm11";
115 let ParserMatchClass = MipsMemSimm11AsmOperand;
116 let OperandType = "OPERAND_MEMORY";
117}
118
Jack Carter97700972013-08-13 20:19:16 +0000119def mem_mm_12 : Operand<i32> {
120 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000121 let MIOperandInfo = (ops ptr_rc, simm12);
Jack Carter97700972013-08-13 20:19:16 +0000122 let EncoderMethod = "getMemEncodingMMImm12";
123 let ParserMatchClass = MipsMemAsmOperand;
124 let OperandType = "OPERAND_MEMORY";
125}
126
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000127def mem_mm_16 : Operand<i32> {
128 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000129 let MIOperandInfo = (ops ptr_rc, simm16);
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000130 let EncoderMethod = "getMemEncodingMMImm16";
Zlatko Buljancba9f802016-07-11 07:41:56 +0000131 let ParserMatchClass = MipsMemSimm16AsmOperand;
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000132 let OperandType = "OPERAND_MEMORY";
133}
134
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000135def MipsMemUimm4AsmOperand : AsmOperandClass {
136 let Name = "MemOffsetUimm4";
137 let SuperClasses = [MipsMemAsmOperand];
138 let RenderMethod = "addMemOperands";
139 let ParserMethod = "parseMemOperand";
140 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
141}
142
143def mem_mm_4sp : Operand<i32> {
144 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +0000145 let MIOperandInfo = (ops ptr_sp_rc, uimm8);
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000146 let EncoderMethod = "getMemEncodingMMImm4sp";
147 let ParserMatchClass = MipsMemUimm4AsmOperand;
148 let OperandType = "OPERAND_MEMORY";
149}
150
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000151def jmptarget_mm : Operand<OtherVT> {
152 let EncoderMethod = "getJumpTargetOpValueMM";
153}
154
155def calltarget_mm : Operand<iPTR> {
156 let EncoderMethod = "getJumpTargetOpValueMM";
157}
158
Jozef Kolek9761e962015-01-12 12:03:34 +0000159def brtarget7_mm : Operand<OtherVT> {
160 let EncoderMethod = "getBranchTarget7OpValueMM";
161 let OperandType = "OPERAND_PCREL";
162 let DecoderMethod = "DecodeBranchTarget7MM";
163 let ParserMatchClass = MipsJumpTargetAsmOperand;
164}
165
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000166def brtarget10_mm : Operand<OtherVT> {
167 let EncoderMethod = "getBranchTargetOpValueMMPC10";
168 let OperandType = "OPERAND_PCREL";
169 let DecoderMethod = "DecodeBranchTarget10MM";
170 let ParserMatchClass = MipsJumpTargetAsmOperand;
171}
172
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000173def brtarget_mm : Operand<OtherVT> {
174 let EncoderMethod = "getBranchTargetOpValueMM";
175 let OperandType = "OPERAND_PCREL";
176 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000177 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000178}
179
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000180def simm23_lsl2 : Operand<i32> {
181 let EncoderMethod = "getSimm23Lsl2Encoding";
182 let DecoderMethod = "DecodeSimm23Lsl2";
183}
184
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000185class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
186 RegisterOperand RO> :
187 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000188 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000189 let isBranch = 1;
190 let isTerminator = 1;
191 let hasDelaySlot = 0;
192 let Defs = [AT];
193}
194
Jack Carter97700972013-08-13 20:19:16 +0000195let canFoldAsLoad = 1 in
196class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
Simon Dardisf1148202016-08-24 13:00:47 +0000197 Operand MemOpnd, InstrItinClass Itin> :
Jack Carter97700972013-08-13 20:19:16 +0000198 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
199 !strconcat(opstr, "\t$rt, $addr"),
200 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
Simon Dardisf1148202016-08-24 13:00:47 +0000201 Itin, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000202 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000203 string Constraints = "$src = $rt";
204}
205
206class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
Simon Dardisf1148202016-08-24 13:00:47 +0000207 Operand MemOpnd, InstrItinClass Itin>:
Jack Carter97700972013-08-13 20:19:16 +0000208 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
209 !strconcat(opstr, "\t$rt, $addr"),
Simon Dardisf1148202016-08-24 13:00:47 +0000210 [(OpNode RO:$rt, addrimm12:$addr)], Itin, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000211 let DecoderMethod = "DecodeMemMMImm12";
212}
Jack Carter97700972013-08-13 20:19:16 +0000213
Zoran Jovanovic41688672015-02-10 16:36:20 +0000214/// A register pair used by movep instruction.
215def MovePRegPairAsmOperand : AsmOperandClass {
216 let Name = "MovePRegPair";
217 let ParserMethod = "parseMovePRegPair";
218 let PredicateMethod = "isMovePRegPair";
219}
220
221def movep_regpair : Operand<i32> {
222 let EncoderMethod = "getMovePRegPairOpValue";
223 let ParserMatchClass = MovePRegPairAsmOperand;
224 let PrintMethod = "printRegisterList";
225 let DecoderMethod = "DecodeMovePRegPair";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000226 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic41688672015-02-10 16:36:20 +0000227}
228
229class MovePMM16<string opstr, RegisterOperand RO> :
230MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
231 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
232 NoItinerary, FrmR> {
233 let isReMaterializable = 1;
234}
235
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000236/// A register pair used by load/store pair instructions.
237def RegPairAsmOperand : AsmOperandClass {
238 let Name = "RegPair";
239 let ParserMethod = "parseRegisterPair";
Zlatko Buljanba553a62016-05-09 08:07:28 +0000240 let PredicateMethod = "isRegPair";
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000241}
242
243def regpair : Operand<i32> {
244 let EncoderMethod = "getRegisterPairOpValue";
245 let ParserMatchClass = RegPairAsmOperand;
246 let PrintMethod = "printRegisterPair";
247 let DecoderMethod = "DecodeRegPairOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000248 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000249}
250
Simon Dardisf1148202016-08-24 13:00:47 +0000251class StorePairMM<string opstr, ComplexPattern Addr = addr>
252 : InstSE<(outs), (ins regpair:$rt, mem_simm12:$addr),
253 !strconcat(opstr, "\t$rt, $addr"), [], II_SWP, FrmI, opstr> {
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000254 let DecoderMethod = "DecodeMemMMImm12";
255 let mayStore = 1;
256}
257
Simon Dardisf1148202016-08-24 13:00:47 +0000258class LoadPairMM<string opstr, ComplexPattern Addr = addr>
259 : InstSE<(outs regpair:$rt), (ins mem_simm12:$addr),
260 !strconcat(opstr, "\t$rt, $addr"), [], II_LWP, FrmI, opstr> {
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000261 let DecoderMethod = "DecodeMemMMImm12";
262 let mayLoad = 1;
263}
264
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000265class LLBaseMM<string opstr, RegisterOperand RO> :
266 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
Simon Dardisf1148202016-08-24 13:00:47 +0000267 !strconcat(opstr, "\t$rt, $addr"), [], II_LL, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000268 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000269 let mayLoad = 1;
270}
271
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000272class LLEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000273 InstSE<(outs RO:$rt), (ins mem_simm9:$addr),
Simon Dardisf1148202016-08-24 13:00:47 +0000274 !strconcat(opstr, "\t$rt, $addr"), [], II_LLE, FrmI> {
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000275 let DecoderMethod = "DecodeMemMMImm9";
276 let mayLoad = 1;
277}
278
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000279class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000280 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Simon Dardisf1148202016-08-24 13:00:47 +0000281 !strconcat(opstr, "\t$rt, $addr"), [], II_SC, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000282 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000283 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000284 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000285}
286
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000287class SCEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000288 InstSE<(outs RO:$dst), (ins RO:$rt, mem_simm9:$addr),
Simon Dardisf1148202016-08-24 13:00:47 +0000289 !strconcat(opstr, "\t$rt, $addr"), [], II_SCE, FrmI> {
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000290 let DecoderMethod = "DecodeMemMMImm9";
291 let mayStore = 1;
292 let Constraints = "$rt = $dst";
293}
294
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000295class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
Hrvoje Varga24b975d2016-06-27 08:23:28 +0000296 InstrItinClass Itin = NoItinerary, DAGOperand MO = mem_mm_12> :
297 InstSE<(outs RO:$rt), (ins MO:$addr),
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000298 !strconcat(opstr, "\t$rt, $addr"),
Hrvoje Varga24b975d2016-06-27 08:23:28 +0000299 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI, opstr> {
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000300 let DecoderMethod = "DecodeMemMMImm12";
301 let canFoldAsLoad = 1;
302 let mayLoad = 1;
303}
304
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000305class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
306 InstrItinClass Itin = NoItinerary,
307 SDPatternOperator OpNode = null_frag> :
308 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
309 !strconcat(opstr, "\t$rd, $rs, $rt"),
310 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
311 let isCommutable = isComm;
312}
313
Zoran Jovanovic88531712014-11-05 17:31:00 +0000314class AndImmMM16<string opstr, RegisterOperand RO,
315 InstrItinClass Itin = NoItinerary> :
316 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
317 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
318
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000319class LogicRMM16<string opstr, RegisterOperand RO,
320 InstrItinClass Itin = NoItinerary,
321 SDPatternOperator OpNode = null_frag> :
322 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
323 !strconcat(opstr, "\t$rt, $rs"),
324 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
325 let isCommutable = 1;
326 let Constraints = "$rt = $dst";
327}
328
329class NotMM16<string opstr, RegisterOperand RO> :
330 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
331 !strconcat(opstr, "\t$rt, $rs"),
Simon Dardisf1148202016-08-24 13:00:47 +0000332 [(set RO:$rt, (not RO:$rs))], II_NOT, FrmR>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000333
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000334class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000335 InstrItinClass Itin = NoItinerary> :
336 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000337 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000338
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000339class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
340 InstrItinClass Itin, Operand MemOpnd> :
341 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
342 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000343 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000344 let canFoldAsLoad = 1;
345 let mayLoad = 1;
346}
347
348class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
349 SDPatternOperator OpNode, InstrItinClass Itin,
350 Operand MemOpnd> :
351 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
352 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000353 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000354 let mayStore = 1;
355}
356
Jozef Kolek12c69822014-12-23 16:16:33 +0000357class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
358 Operand MemOpnd> :
359 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
360 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
361 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
362 let canFoldAsLoad = 1;
363 let mayLoad = 1;
364}
365
366class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
367 Operand MemOpnd> :
368 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
369 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
370 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
371 let mayStore = 1;
372}
373
Jozef Koleke10a02e2015-01-28 17:27:26 +0000374class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
375 Operand MemOpnd> :
376 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
377 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
378 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
379 let canFoldAsLoad = 1;
380 let mayLoad = 1;
381}
382
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000383class AddImmUR2<string opstr, RegisterOperand RO> :
384 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
385 !strconcat(opstr, "\t$rd, $rs, $imm"),
Simon Dardisf1148202016-08-24 13:00:47 +0000386 [], II_ADDIU, FrmR> {
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000387 let isCommutable = 1;
388}
389
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000390class AddImmUS5<string opstr, RegisterOperand RO> :
391 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
Simon Dardisf1148202016-08-24 13:00:47 +0000392 !strconcat(opstr, "\t$rd, $imm"), [], II_ADDIU, FrmR> {
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000393 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000394}
395
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000396class AddImmUR1SP<string opstr, RegisterOperand RO> :
397 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
Simon Dardisf1148202016-08-24 13:00:47 +0000398 !strconcat(opstr, "\t$rd, $imm"), [], II_ADDIU, FrmR>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000399
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000400class AddImmUSP<string opstr> :
401 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
Simon Dardisf1148202016-08-24 13:00:47 +0000402 !strconcat(opstr, "\t$imm"), [], II_ADDIU, FrmI>;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000403
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000404class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
405 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
406 [], II_MFHI_MFLO, FrmR> {
407 let Uses = [UseReg];
408 let hasSideEffects = 0;
409}
410
Simon Dardisf1148202016-08-24 13:00:47 +0000411class MoveMM16<string opstr, RegisterOperand RO>
412 : MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
413 !strconcat(opstr, "\t$rd, $rs"), [], II_MOVE, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000414 let isReMaterializable = 1;
415}
416
Jozef Koleka330a472014-12-11 13:56:23 +0000417class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000418 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
Simon Dardisf1148202016-08-24 13:00:47 +0000419 !strconcat(opstr, "\t$rd, $imm"), [], II_LI, FrmI> {
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000420 let isReMaterializable = 1;
421}
422
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000423// 16-bit Jump and Link (Call)
424class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
425 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000426 [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000427 let isCall = 1;
428 let hasDelaySlot = 1;
429 let Defs = [RA];
430}
431
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000432// 16-bit Jump Reg
433class JumpRegMM16<string opstr, RegisterOperand RO> :
434 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000435 [], II_JR, FrmR> {
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000436 let hasDelaySlot = 1;
437 let isBranch = 1;
438 let isIndirectBranch = 1;
439}
440
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000441// Base class for JRADDIUSP instruction.
442class JumpRAddiuStackMM16 :
443 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
Daniel Sanders86cce702015-09-22 13:36:28 +0000444 [], II_JRADDIUSP, FrmR> {
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000445 let isTerminator = 1;
446 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000447 let isBranch = 1;
448 let isIndirectBranch = 1;
449}
450
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000451// 16-bit Jump and Link (Call) - Short Delay Slot
452class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
453 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000454 [], II_JALRS, FrmR> {
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000455 let isCall = 1;
456 let hasDelaySlot = 1;
457 let Defs = [RA];
458}
459
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000460// 16-bit Jump Register Compact - No delay slot
461class JumpRegCMM16<string opstr, RegisterOperand RO> :
462 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000463 [], II_JRC, FrmR> {
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000464 let isTerminator = 1;
465 let isBarrier = 1;
466 let isBranch = 1;
467 let isIndirectBranch = 1;
468}
469
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000470// Break16 and Sdbbp16
Simon Dardisf1148202016-08-24 13:00:47 +0000471class BrkSdbbp16MM<string opstr, InstrItinClass Itin> :
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000472 MicroMipsInst16<(outs), (ins uimm4:$code_),
473 !strconcat(opstr, "\t$code_"),
Simon Dardisf1148202016-08-24 13:00:47 +0000474 [], Itin, FrmOther>;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000475
Jozef Kolek9761e962015-01-12 12:03:34 +0000476class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
477 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000478 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> {
Jozef Kolek9761e962015-01-12 12:03:34 +0000479 let isBranch = 1;
480 let isTerminator = 1;
481 let hasDelaySlot = 1;
482 let Defs = [AT];
483}
484
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000485// MicroMIPS Jump and Link (Call) - Short Delay Slot
486let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
487 class JumpLinkMM<string opstr, DAGOperand opnd> :
488 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000489 [], II_JALS, FrmJ, opstr> {
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000490 let DecoderMethod = "DecodeJumpTargetMM";
491 }
492
493 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
494 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000495 [], II_JALRS, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000496
497 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
498 RegisterOperand RO> :
499 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000500 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000501}
502
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000503class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000504 SDPatternOperator OpNode = null_frag> :
505 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
Simon Dardisf1148202016-08-24 13:00:47 +0000506 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], II_LWXS, FrmFI>;
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000507
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000508class PrefetchIndexed<string opstr> :
509 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
Simon Dardisf1148202016-08-24 13:00:47 +0000510 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], II_PREF, FrmOther>;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000511
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000512class AddImmUPC<string opstr, RegisterOperand RO> :
513 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
Simon Dardisf1148202016-08-24 13:00:47 +0000514 !strconcat(opstr, "\t$rs, $imm"), [], II_ADDIU, FrmR>;
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000515
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000516/// A list of registers used by load/store multiple instructions.
517def RegListAsmOperand : AsmOperandClass {
518 let Name = "RegList";
519 let ParserMethod = "parseRegisterList";
520}
521
522def reglist : Operand<i32> {
523 let EncoderMethod = "getRegisterListOpValue";
524 let ParserMatchClass = RegListAsmOperand;
525 let PrintMethod = "printRegisterList";
526 let DecoderMethod = "DecodeRegListOperand";
527}
528
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000529def RegList16AsmOperand : AsmOperandClass {
530 let Name = "RegList16";
531 let ParserMethod = "parseRegisterList";
532 let PredicateMethod = "isRegList16";
533 let RenderMethod = "addRegListOperands";
534}
535
536def reglist16 : Operand<i32> {
537 let EncoderMethod = "getRegisterListOpValue16";
538 let DecoderMethod = "DecodeRegListOperand16";
539 let PrintMethod = "printRegisterList";
540 let ParserMatchClass = RegList16AsmOperand;
541}
542
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000543class StoreMultMM<string opstr,
544 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
545 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
546 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
547 let DecoderMethod = "DecodeMemMMImm12";
548 let mayStore = 1;
549}
550
551class LoadMultMM<string opstr,
552 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
553 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
554 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
555 let DecoderMethod = "DecodeMemMMImm12";
556 let mayLoad = 1;
557}
558
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000559class StoreMultMM16<string opstr,
560 InstrItinClass Itin = NoItinerary,
561 ComplexPattern Addr = addr> :
562 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
563 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000564 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000565 let mayStore = 1;
566}
567
568class LoadMultMM16<string opstr,
569 InstrItinClass Itin = NoItinerary,
570 ComplexPattern Addr = addr> :
571 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
572 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000573 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000574 let mayLoad = 1;
575}
576
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000577class UncondBranchMM16<string opstr> :
578 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
579 !strconcat(opstr, "\t$offset"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000580 [], II_B, FrmI> {
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000581 let isBranch = 1;
582 let isTerminator = 1;
583 let isBarrier = 1;
584 let hasDelaySlot = 1;
585 let Predicates = [RelocPIC, InMicroMips];
586 let Defs = [AT];
587}
588
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000589def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000590 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
591def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
592 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
593def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
594 ISA_MICROMIPS_NOT_32R6_64R6;
595def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
596 ISA_MICROMIPS_NOT_32R6_64R6;
597def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
598 ISA_MICROMIPS_NOT_32R6_64R6;
599def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
600 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
601def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
602 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
603
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000604def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000605 ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000606def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000607 LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000608def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
609 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
610def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
611 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
612def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
613 LOAD_STORE_FM_MM16<0x1a>;
614def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
615 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
616def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
617 II_SH, mem_mm_4_lsl1>,
618 LOAD_STORE_FM_MM16<0x2a>;
619def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
620 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Daniel Sanderse473dc92016-05-09 13:38:25 +0000621def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_simm7_lsl2>,
Jozef Koleke10a02e2015-01-28 17:27:26 +0000622 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000623def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
624 LOAD_STORE_SP_FM_MM16<0x12>;
625def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
626 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000627def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000628def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000629def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000630def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000631def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
632def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000633def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000634def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Daniel Sanders97297772016-03-22 14:40:00 +0000635def LI16_MM : LoadImmMM16<"li16", li16_imm, GPRMM16Opnd>, LI_FM_MM16,
Jozef Koleka330a472014-12-11 13:56:23 +0000636 IsAsCheapAsAMove;
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000637def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>,
638 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000639def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000640def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000641def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000642def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000643def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
644 BEQNEZ_FM_MM16<0x23>;
645def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
646 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000647def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Simon Dardisf1148202016-08-24 13:00:47 +0000648def BREAK16_MM : BrkSdbbp16MM<"break16", II_BREAK>, BRKSDBBP16_FM_MM<0x28>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000649 ISA_MICROMIPS_NOT_32R6_64R6;
Simon Dardisf1148202016-08-24 13:00:47 +0000650def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16", II_SDBBP>, BRKSDBBP16_FM_MM<0x2C>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000651 ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000652
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000653let DecoderNamespace = "MicroMips" in {
654 /// Load and Store Instructions - multiple
Simon Dardisf1148202016-08-24 13:00:47 +0000655 def SWM16_MM : StoreMultMM16<"swm16", II_SWM>, LWM_FM_MM16<0x5>,
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000656 ISA_MICROMIPS32_NOT_MIPS32R6;
Simon Dardisf1148202016-08-24 13:00:47 +0000657 def LWM16_MM : LoadMultMM16<"lwm16", II_LWM>, LWM_FM_MM16<0x4>,
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000658 ISA_MICROMIPS32_NOT_MIPS32R6;
Hrvoje Varga846bdb742016-08-04 11:22:52 +0000659 let AdditionalPredicates = [InMicroMips] in {
660 def CFC2_MM : InstSE<(outs GPR32Opnd:$rt), (ins COP2Opnd:$impl),
661 "cfc2\t$rt, $impl", [], II_CFC2, FrmFR, "cfc2">,
662 POOL32A_CFTC2_FM_MM<0b1100110100>;
663 def CTC2_MM : InstSE<(outs COP2Opnd:$impl), (ins GPR32Opnd:$rt),
664 "ctc2\t$rt, $impl", [], II_CTC2, FrmFR, "ctc2">,
665 POOL32A_CFTC2_FM_MM<0b1101110100>;
666 }
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000667}
668
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000669class WaitMM<string opstr> :
670 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
Simon Dardisf1148202016-08-24 13:00:47 +0000671 II_WAIT, FrmOther, opstr>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000672
Hrvoje Vargaf0ed16e2016-08-22 12:17:59 +0000673let DecoderNamespace = "MicroMips", Predicates = [InMicroMips, NotMips32r6,
674 NotMips64r6] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000675 /// Compact Branch Instructions
676 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
677 COMPACT_BRANCH_FM_MM<0x7>;
678 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
679 COMPACT_BRANCH_FM_MM<0x5>;
Hrvoje Vargaf0ed16e2016-08-22 12:17:59 +0000680}
681let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000682 /// Arithmetic Instructions (ALU Immediate)
Simon Dardisf1148202016-08-24 13:00:47 +0000683 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd, II_ADDIU>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000684 ADDI_FM_MM<0xc>;
Simon Dardisf1148202016-08-24 13:00:47 +0000685 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd, II_ADDI>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000686 ADDI_FM_MM<0x4>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000687 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
688 SLTI_FM_MM<0x24>;
689 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
690 SLTI_FM_MM<0x2c>;
Simon Dardisf1148202016-08-24 13:00:47 +0000691 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd, II_ANDI>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000692 ADDI_FM_MM<0x34>;
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000693 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd, II_ORI, immZExt16,
694 or>, ADDI_FM_MM<0x14>;
695 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd, II_XORI,
696 immZExt16, xor>, ADDI_FM_MM<0x1c>;
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000697 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000698
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000699 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
700 LW_FM_MM<0xc>;
701
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000702 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000703 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
704 ADD_FM_MM<0, 0x150>;
705 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
706 ADD_FM_MM<0, 0x1d0>;
Simon Dardisf1148202016-08-24 13:00:47 +0000707 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd, 1, II_MUL>,
708 ADD_FM_MM<0, 0x210>;
709 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd, 1, II_ADD>,
710 ADD_FM_MM<0, 0x110>;
711 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd, 0, II_SUB>,
712 ADD_FM_MM<0, 0x190>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000713 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
714 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000715 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000716 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000717 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000718 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000719 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000720 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000721 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000722 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000723 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000724 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000725 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000726 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000727 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000728 MULT_FM_MM<0x2ac>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000729 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000730 MULT_FM_MM<0x2ec>, ISA_MIPS1_NOT_32R6_64R6;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000731
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000732 /// Arithmetic Instructions with PC and Immediate
733 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
734
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000735 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000736 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000737 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000738 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000739 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000740 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000741 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000742 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000743 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000744 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000745 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000746 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000747 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000748 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000749 SRA_FM_MM<0xc0, 0> {
750 list<dag> Pattern = [(set GPR32Opnd:$rd,
751 (rotr GPR32Opnd:$rt, immZExt5:$shamt))];
752 }
Daniel Sanders980589a2014-01-16 14:27:20 +0000753 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000754 SRLV_FM_MM<0xd0, 0> {
755 list<dag> Pattern = [(set GPR32Opnd:$rd,
756 (rotr GPR32Opnd:$rt, GPR32Opnd:$rs))];
757 }
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000758
759 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000760 let DecoderMethod = "DecodeMemMMImm16" in {
Simon Dardisf1148202016-08-24 13:00:47 +0000761 def LB_MM : LoadMemory<"lb", GPR32Opnd, mem_mm_16, null_frag, II_LB>,
762 MMRel, LW_FM_MM<0x7>;
763 def LBu_MM : LoadMemory<"lbu", GPR32Opnd, mem_mm_16, null_frag, II_LBU>,
764 MMRel, LW_FM_MM<0x5>;
Zlatko Buljan6afea512016-05-18 06:54:59 +0000765 def LH_MM : LoadMemory<"lh", GPR32Opnd, mem_simm16, sextloadi16, II_LH,
766 addrDefault>, MMRel, LW_FM_MM<0xf>;
767 def LHu_MM : LoadMemory<"lhu", GPR32Opnd, mem_simm16, zextloadi16, II_LHU>,
768 MMRel, LW_FM_MM<0xd>;
Simon Dardisf1148202016-08-24 13:00:47 +0000769 def LW_MM : Load<"lw", GPR32Opnd, null_frag, II_LW>, MMRel, LW_FM_MM<0x3f>;
770 def SB_MM : Store<"sb", GPR32Opnd, null_frag, II_SB>, MMRel,
771 LW_FM_MM<0x6>;
772 def SH_MM : Store<"sh", GPR32Opnd, null_frag, II_SH>, MMRel,
773 LW_FM_MM<0xe>;
774 def SW_MM : Store<"sw", GPR32Opnd, null_frag, II_SW>, MMRel,
775 LW_FM_MM<0x3e>;
Vladimir Medicdde3d582013-09-06 12:30:36 +0000776 }
Jack Carter97700972013-08-13 20:19:16 +0000777
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000778 let DecoderMethod = "DecodeMemMMImm9" in {
Simon Dardisf1148202016-08-24 13:00:47 +0000779 def LBE_MM : Load<"lbe", GPR32Opnd, null_frag, II_LBE>,
780 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
781 def LBuE_MM : Load<"lbue", GPR32Opnd, null_frag, II_LBUE>,
782 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
783 def LHE_MM : LoadMemory<"lhe", GPR32Opnd, mem_simm9, null_frag, II_LHE>,
Zlatko Buljan6afea512016-05-18 06:54:59 +0000784 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
Simon Dardisf1148202016-08-24 13:00:47 +0000785 def LHuE_MM : LoadMemory<"lhue", GPR32Opnd, mem_simm9, null_frag, II_LHUE>,
Zlatko Buljan6afea512016-05-18 06:54:59 +0000786 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
Simon Dardisf1148202016-08-24 13:00:47 +0000787 def LWE_MM : LoadMemory<"lwe", GPR32Opnd, mem_simm9, null_frag, II_LWE>,
Zlatko Buljan531809d2016-04-29 08:36:54 +0000788 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
Simon Dardisf1148202016-08-24 13:00:47 +0000789 def SBE_MM : StoreMemory<"sbe", GPR32Opnd, mem_simm9, null_frag, II_SBE>,
Zlatko Buljan531809d2016-04-29 08:36:54 +0000790 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
Simon Dardisf1148202016-08-24 13:00:47 +0000791 def SHE_MM : StoreMemory<"she", GPR32Opnd, mem_simm9, null_frag, II_SHE>,
Zlatko Buljan531809d2016-04-29 08:36:54 +0000792 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
Simon Dardisf1148202016-08-24 13:00:47 +0000793 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9, null_frag, II_SWE>,
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000794 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
795 }
796
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000797 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
798
Jack Carter97700972013-08-13 20:19:16 +0000799 /// Load and Store Instructions - unaligned
Simon Dardisf1148202016-08-24 13:00:47 +0000800 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12, II_LWL>,
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000801 LWL_FM_MM<0x0>;
Simon Dardisf1148202016-08-24 13:00:47 +0000802 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12, II_LWR>,
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000803 LWL_FM_MM<0x1>;
Simon Dardisf1148202016-08-24 13:00:47 +0000804 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12, II_SWL>,
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000805 LWL_FM_MM<0x8>;
Simon Dardisf1148202016-08-24 13:00:47 +0000806 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12, II_SWR>,
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000807 LWL_FM_MM<0x9>;
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000808 let DecoderMethod = "DecodeMemMMImm9" in {
Simon Dardisf1148202016-08-24 13:00:47 +0000809 def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_9,
810 II_LWLE>, POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>;
811 def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_9,
812 II_LWRE>, POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>;
813 def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_9,
814 II_SWLE>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000815 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>;
Simon Dardisf1148202016-08-24 13:00:47 +0000816 def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_9,
817 II_SWRE>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000818 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6;
819 }
Vladimir Medice0fbb442013-09-06 12:41:17 +0000820
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000821 /// Load and Store Instructions - multiple
Simon Dardisf1148202016-08-24 13:00:47 +0000822 def SWM32_MM : StoreMultMM<"swm32", II_SWM>, LWM_FM_MM<0xd>;
823 def LWM32_MM : LoadMultMM<"lwm32", II_LWM>, LWM_FM_MM<0x5>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000824
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000825 /// Load and Store Pair Instructions
826 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
827 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
828
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000829 /// Load and Store multiple pseudo Instructions
830 class LoadWordMultMM<string instr_asm > :
831 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
832 !strconcat(instr_asm, "\t$rt, $addr")> ;
833
834 class StoreWordMultMM<string instr_asm > :
835 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
836 !strconcat(instr_asm, "\t$rt, $addr")> ;
837
838
839 def SWM_MM : StoreWordMultMM<"swm">;
840 def LWM_MM : LoadWordMultMM<"lwm">;
841
Vladimir Medice0fbb442013-09-06 12:41:17 +0000842 /// Move Conditional
843 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
844 NoItinerary>, ADD_FM_MM<0, 0x58>;
845 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
846 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000847 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000848 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000849 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000850 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000851
852 /// Move to/from HI/LO
853 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
854 MTLO_FM_MM<0x0b5>;
855 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
856 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000857 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000858 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000859 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000860 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000861
862 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000863 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
864 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
865 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
866 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000867
868 /// Count Leading
Simon Dardisf1148202016-08-24 13:00:47 +0000869 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd, II_CLZ>, CLO_FM_MM<0x16c>,
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000870 ISA_MIPS32;
Simon Dardisf1148202016-08-24 13:00:47 +0000871 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd, II_CLO>, CLO_FM_MM<0x12c>,
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000872 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000873
874 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000875 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
876 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
877 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
878 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000879
880 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000881 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
882 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +0000883 // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction
Daniel Sanders611eb822016-02-29 15:26:54 +0000884 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5,
885 immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>;
Hrvoje Varga46458d02016-02-25 12:53:29 +0000886 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1,
Daniel Sanders611eb822016-02-29 15:26:54 +0000887 MipsIns>, EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000888
889 /// Jump Instructions
890 let DecoderMethod = "DecodeJumpTargetMM" in {
891 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
892 J_FM_MM<0x35>;
893 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000894 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000895 }
Hrvoje Vargac962c492016-06-09 12:57:23 +0000896 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>,
897 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000898 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000899
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000900 /// Jump Instructions - Short Delay Slot
901 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
902 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
903
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000904 /// Branch Instructions
905 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
906 BEQ_FM_MM<0x25>;
907 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
908 BEQ_FM_MM<0x2d>;
909 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
910 BGEZ_FM_MM<0x2>;
911 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
912 BGEZ_FM_MM<0x6>;
913 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
914 BGEZ_FM_MM<0x4>;
915 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
916 BGEZ_FM_MM<0x0>;
917 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
918 BGEZAL_FM_MM<0x03>;
919 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
920 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000921
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000922 /// Branch Instructions - Short Delay Slot
923 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
924 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
925 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
926 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
927
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000928 /// Control Instructions
929 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
930 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
Simon Dardisf1148202016-08-24 13:00:47 +0000931 def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10, II_SYSCALL>, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000932 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Simon Dardisf1148202016-08-24 13:00:47 +0000933 def ERET_MM : MMRel, ER_FT<"eret", II_ERET>, ER_FM_MM<0x3cd>;
934 def DERET_MM : MMRel, ER_FT<"deret", II_DERET>, ER_FM_MM<0x38d>;
935 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd, II_EI>, EI_FM_MM<0x15d>,
Daniel Sanders387fc152014-05-13 11:45:36 +0000936 ISA_MIPS32R2;
Simon Dardisf1148202016-08-24 13:00:47 +0000937 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd, II_DI>, EI_FM_MM<0x11d>,
Daniel Sanders387fc152014-05-13 11:45:36 +0000938 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000939
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000940 /// Trap Instructions
Simon Dardisf1148202016-08-24 13:00:47 +0000941 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4, II_TEQ>, TEQ_FM_MM<0x0>;
942 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4, II_TGE>, TEQ_FM_MM<0x08>;
943 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4, II_TGEU>,
944 TEQ_FM_MM<0x10>;
945 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4, II_TLT>, TEQ_FM_MM<0x20>;
946 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4, II_TLTU>,
947 TEQ_FM_MM<0x28>;
948 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4, II_TNE>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000949
Simon Dardisf1148202016-08-24 13:00:47 +0000950 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd, II_TEQI>, TEQI_FM_MM<0x0e>;
951 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd, II_TGEI>, TEQI_FM_MM<0x09>;
952 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd, II_TGEIU>,
953 TEQI_FM_MM<0x0b>;
954 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd, II_TLTI>, TEQI_FM_MM<0x08>;
955 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd, II_TTLTIU>,
956 TEQI_FM_MM<0x0a>;
957 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd, II_TNEI>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000958
959 /// Load-linked, Store-conditional
960 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
961 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000962
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000963 def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>;
964 def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>;
965
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000966 let DecoderMethod = "DecodeCacheOpMM" in {
Simon Dardisf1148202016-08-24 13:00:47 +0000967 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12, II_CACHE>,
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000968 CACHE_PREF_FM_MM<0x08, 0x6>;
Simon Dardisf1148202016-08-24 13:00:47 +0000969 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12, II_PREF>,
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000970 CACHE_PREF_FM_MM<0x18, 0x2>;
971 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000972
973 let DecoderMethod = "DecodePrefeOpMM" in {
Simon Dardisf1148202016-08-24 13:00:47 +0000974 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9, II_PREFE>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000975 CACHE_PREFE_FM_MM<0x18, 0x2>;
Simon Dardisf1148202016-08-24 13:00:47 +0000976 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9, II_CACHEE>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000977 CACHE_PREFE_FM_MM<0x18, 0x3>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000978 }
Simon Dardisf1148202016-08-24 13:00:47 +0000979 def SSNOP_MM : MMRel, Barrier<"ssnop", II_SSNOP>, BARRIER_FM_MM<0x1>;
980 def EHB_MM : MMRel, Barrier<"ehb", II_EHB>, BARRIER_FM_MM<0x3>;
981 def PAUSE_MM : MMRel, Barrier<"pause", II_PAUSE>, BARRIER_FM_MM<0x5>;
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000982
Simon Dardisf1148202016-08-24 13:00:47 +0000983 def TLBP_MM : MMRel, TLB<"tlbp", II_TLBP>, COP0_TLB_FM_MM<0x0d>;
984 def TLBR_MM : MMRel, TLB<"tlbr", II_TLBR>, COP0_TLB_FM_MM<0x4d>;
985 def TLBWI_MM : MMRel, TLB<"tlbwi", II_TLBWI>, COP0_TLB_FM_MM<0x8d>;
986 def TLBWR_MM : MMRel, TLB<"tlbwr", II_TLBWR>, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000987
Simon Dardisf1148202016-08-24 13:00:47 +0000988 def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10, II_SDBBP>, SDBBP_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000989
990 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000991}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000992
Simon Dardisea343152016-08-18 13:22:43 +0000993def TAILCALL_MM : TailCall<J_MM, jmptarget_mm>, ISA_MIPS1_NOT_32R6_64R6;
Simon Dardis57f4ae42016-08-04 09:17:07 +0000994
Hrvoje Varga18148672015-10-28 11:04:29 +0000995let DecoderNamespace = "MicroMips" in {
996 def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>,
997 RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6;
Hrvoje Varga24b975d2016-06-27 08:23:28 +0000998 def LWU_MM : MMRel, LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU,
999 mem_simm12>, LL_FM_MM<0xe>,
1000 ISA_MICROMIPS32_NOT_MIPS32R6;
Hrvoje Varga18148672015-10-28 11:04:29 +00001001}
1002
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001003//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001004// MicroMips arbitrary patterns that map to one or more instructions
1005//===----------------------------------------------------------------------===//
1006
Simon Dardis61897522016-07-25 09:57:28 +00001007def : MipsPat<(i32 immLi16:$imm),
1008 (LI16_MM immLi16:$imm)>;
1009
1010let AdditionalPredicates = [InMicroMips] in
1011defm : MaterializeImms<i32, ZERO, ADDiu_MM, LUi_MM, ORi_MM>;
1012
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001013let Predicates = [InMicroMips] in {
1014 def : MipsPat<(i32 immLi16:$imm),
1015 (LI16_MM immLi16:$imm)>;
1016 def : MipsPat<(i32 immSExt16:$imm),
1017 (ADDiu_MM ZERO, immSExt16:$imm)>;
1018 def : MipsPat<(i32 immZExt16:$imm),
1019 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Koleka330a472014-12-11 13:56:23 +00001020
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001021 def : MipsPat<(not GPRMM16:$in),
1022 (NOT16_MM GPRMM16:$in)>;
1023 def : MipsPat<(not GPR32:$in),
1024 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +00001025
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001026 def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
1027 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
1028 def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
1029 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
1030 def : MipsPat<(add GPR32:$src, immSExt16:$imm),
1031 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
Zoran Jovanovic06c9d552014-11-05 17:43:00 +00001032
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001033 def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
1034 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
1035 def : MipsPat<(and GPR32:$src, immZExt16:$imm),
1036 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001037
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001038 def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
1039 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
1040 def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
1041 (SLL_MM GPR32:$src, immZExt5:$imm)>;
1042 def : MipsPat<(shl GPR32:$lhs, GPR32:$rhs),
1043 (SLLV_MM GPR32:$lhs, GPR32:$rhs)>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001044
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001045 def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
1046 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
1047 def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
1048 (SRL_MM GPR32:$src, immZExt5:$imm)>;
1049 def : MipsPat<(srl GPR32:$lhs, GPR32:$rhs),
1050 (SRLV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001051
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001052 def : MipsPat<(sra GPR32:$src, immZExt5:$imm),
1053 (SRA_MM GPR32:$src, immZExt5:$imm)>;
1054 def : MipsPat<(sra GPR32:$lhs, GPR32:$rhs),
1055 (SRAV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001056
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001057 def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
1058 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
1059 def : MipsPat<(store GPR32:$src, addr:$addr),
1060 (SW_MM GPR32:$src, addr:$addr)>;
1061
1062 def : MipsPat<(load addrimm4lsl2:$addr),
1063 (LW16_MM addrimm4lsl2:$addr)>;
1064 def : MipsPat<(load addr:$addr),
1065 (LW_MM addr:$addr)>;
1066 def : MipsPat<(subc GPR32:$lhs, GPR32:$rhs),
1067 (SUBu_MM GPR32:$lhs, GPR32:$rhs)>;
Simon Dardisea343152016-08-18 13:22:43 +00001068
1069 def : MipsPat<(MipsTailCall (iPTR tglobaladdr:$dst)),
1070 (TAILCALL_MM tglobaladdr:$dst)>, ISA_MIPS1_NOT_32R6_64R6;
1071 def : MipsPat<(MipsTailCall (iPTR texternalsym:$dst)),
1072 (TAILCALL_MM texternalsym:$dst)>, ISA_MIPS1_NOT_32R6_64R6;
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001073}
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001074
Zlatko Buljan6afea512016-05-18 06:54:59 +00001075let AddedComplexity = 40 in {
1076 def : MipsPat<(i32 (sextloadi16 addrRegImm:$a)),
1077 (LH_MM addrRegImm:$a)>;
1078}
1079def : MipsPat<(atomic_load_16 addr:$a),
1080 (LH_MM addr:$a)>;
1081def : MipsPat<(i32 (extloadi16 addr:$src)),
1082 (LHu_MM addr:$src)>;
1083
Hrvoje Varga2db00ce2016-07-22 07:18:33 +00001084defm : BrcondPats<GPR32, BEQ_MM, BEQ_MM, BNE_MM, SLT_MM, SLTu_MM, SLTi_MM,
1085 SLTiu_MM, ZERO>;
1086
1087defm : SeteqPats<GPR32, SLTiu_MM, XOR_MM, SLTu_MM, ZERO>;
1088defm : SetlePats<GPR32, XORi_MM, SLT_MM, SLTu_MM>;
1089defm : SetgtPats<GPR32, SLT_MM, SLTu_MM>;
1090defm : SetgePats<GPR32, XORi_MM, SLT_MM, SLTu_MM>;
1091defm : SetgeImmPats<GPR32, XORi_MM, SLTi_MM, SLTiu_MM>;
1092
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001093//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001094// MicroMips instruction aliases
1095//===----------------------------------------------------------------------===//
1096
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001097class UncondBranchMMPseudo<string opstr> :
1098 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
1099 !strconcat(opstr, "\t$offset")>;
1100
Zoran Jovanovicada70912015-09-07 11:56:37 +00001101def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001102
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001103let Predicates = [InMicroMips] in {
1104 def SDIV_MM_Pseudo : MultDivPseudo<SDIV_MM, ACC64, GPR32Opnd, MipsDivRem,
1105 II_DIV, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1106 def UDIV_MM_Pseudo : MultDivPseudo<UDIV_MM, ACC64, GPR32Opnd, MipsDivRemU,
1107 II_DIVU, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001108
Daniel Sanders7d290b02014-05-08 16:12:31 +00001109 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +00001110 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
1111 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001112 def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
1113 def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2;
1114 def : MipsInstAlias<"teq $rs, $rt",
1115 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1116 def : MipsInstAlias<"tge $rs, $rt",
1117 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1118 def : MipsInstAlias<"tgeu $rs, $rt",
1119 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1120 def : MipsInstAlias<"tlt $rs, $rt",
1121 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1122 def : MipsInstAlias<"tltu $rs, $rt",
1123 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1124 def : MipsInstAlias<"tne $rs, $rt",
1125 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
Simon Dardis273fc262016-07-26 09:13:46 +00001126 def : MipsInstAlias<
1127 "sgt $rd, $rs, $rt",
1128 (SLT_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1129 def : MipsInstAlias<
1130 "sgt $rs, $rt",
1131 (SLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1132 def : MipsInstAlias<
1133 "sgtu $rd, $rs, $rt",
1134 (SLTu_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1135 def : MipsInstAlias<
1136 "sgtu $rs, $rt",
1137 (SLTu_MM GPR32Opnd:$rs, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
Hrvoje Varga2db00ce2016-07-22 07:18:33 +00001138 def : MipsInstAlias<"slt $rs, $rt, $imm",
1139 (SLTi_MM GPR32Opnd:$rs, GPR32Opnd:$rt,
1140 simm32_relaxed:$imm), 0>;
1141 def : MipsInstAlias<"sltu $rs, $rt, $imm",
1142 (SLTiu_MM GPR32Opnd:$rs, GPR32Opnd:$rt,
1143 simm32_relaxed:$imm), 0>;
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001144 def : MipsInstAlias<"sll $rd, $rt, $rs",
1145 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1146 def : MipsInstAlias<"sra $rd, $rt, $rs",
1147 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1148 def : MipsInstAlias<"srl $rd, $rt, $rs",
1149 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1150 def : MipsInstAlias<"sll $rd, $rt",
1151 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1152 def : MipsInstAlias<"sra $rd, $rt",
1153 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1154 def : MipsInstAlias<"srl $rd, $rt",
1155 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1156 def : MipsInstAlias<"sll $rd, $shamt",
1157 (SLL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1158 def : MipsInstAlias<"sra $rd, $shamt",
1159 (SRA_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1160 def : MipsInstAlias<"srl $rd, $shamt",
1161 (SRL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1162 def : MipsInstAlias<"rotr $rt, $imm",
1163 (ROTR_MM GPR32Opnd:$rt, GPR32Opnd:$rt, uimm5:$imm), 0>;
1164 def : MipsInstAlias<"syscall", (SYSCALL_MM 0), 1>;
1165 def : MipsInstAlias<"and $rs, $rt, $imm",
1166 (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm), 0>;
1167 def : MipsInstAlias<"and $rs, $imm",
1168 (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, simm16:$imm), 0>;
1169 def : MipsInstAlias<"or $rs, $rt, $imm",
1170 (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>;
1171 def : MipsInstAlias<"or $rs, $imm",
1172 (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>;
1173 def : MipsInstAlias<"xor $rs, $rt, $imm",
1174 (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>;
1175 def : MipsInstAlias<"xor $rs, $imm",
1176 (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>;
1177 def : MipsInstAlias<"not $rt, $rs",
1178 (NOR_MM GPR32Opnd:$rt, GPR32Opnd:$rs, ZERO), 0>;
Hrvoje Varga2db00ce2016-07-22 07:18:33 +00001179 def : MipsInstAlias<"bnez $rs,$offset",
1180 (BNE_MM GPR32Opnd:$rs, ZERO, brtarget:$offset), 0>;
1181 def : MipsInstAlias<"beqz $rs,$offset",
1182 (BEQ_MM GPR32Opnd:$rs, ZERO, brtarget:$offset), 0>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001183}