blob: b171dd227aa152c692969c601a85ace893cc2e4a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Christian Konig76edd4f2013-02-26 17:52:29 +000086let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000087def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
88def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
89def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
90def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000091} // End isMoveImm = 1
92
Matt Arsenault2c335622014-04-09 07:16:16 +000093def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
94 [(set i32:$dst, (not i32:$src0))]
95>;
96
Matt Arsenault689f3252014-06-09 16:36:31 +000097def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
98 [(set i64:$dst, (not i64:$src0))]
99>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000100def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
101def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000102def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
103 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
104>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000105def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000106
Tom Stellard75aadc22012-12-11 21:25:42 +0000107////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
108////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000109def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
110 [(set i32:$dst, (ctpop i32:$src0))]
111>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000112def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
113
Matt Arsenault85796012014-06-17 17:36:24 +0000114////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000115////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000116def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
117 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
118>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000120
Matt Arsenault85796012014-06-17 17:36:24 +0000121def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
122 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
123>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Tom Stellard75aadc22012-12-11 21:25:42 +0000125//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
126def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
127//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000128def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
129 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
130>;
131def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
132 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
133>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000134
Tom Stellard75aadc22012-12-11 21:25:42 +0000135////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
136////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
137////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
138////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000139def S_GETPC_B64 : SOP1 <
140 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
141> {
142 let SSRC0 = 0;
143}
Tom Stellard75aadc22012-12-11 21:25:42 +0000144def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
145def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
146def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
147
148let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
149
150def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
151def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
152def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
153def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
154def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
155def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
156def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
157def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
158
159} // End hasSideEffects = 1
160
161def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
162def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
163def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
164def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
165def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
166def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
167//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
168def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
169def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
170def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000171
172//===----------------------------------------------------------------------===//
173// SOP2 Instructions
174//===----------------------------------------------------------------------===//
175
176let Defs = [SCC] in { // Carry out goes to SCC
177let isCommutable = 1 in {
178def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
179def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
180 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
181>;
182} // End isCommutable = 1
183
184def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
185def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
186 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
187>;
188
189let Uses = [SCC] in { // Carry in comes from SCC
190let isCommutable = 1 in {
191def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
192 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
193} // End isCommutable = 1
194
195def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
196 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End Uses = [SCC]
198} // End Defs = [SCC]
199
200def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
201 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
202>;
203def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
204 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
205>;
206def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
207 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
208>;
209def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
210 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
211>;
212
213def S_CSELECT_B32 : SOP2 <
214 0x0000000a, (outs SReg_32:$dst),
215 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
216 []
217>;
218
219def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
220
221def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
222 [(set i32:$dst, (and i32:$src0, i32:$src1))]
223>;
224
225def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
226 [(set i64:$dst, (and i64:$src0, i64:$src1))]
227>;
228
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
230 [(set i32:$dst, (or i32:$src0, i32:$src1))]
231>;
232
233def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
234 [(set i64:$dst, (or i64:$src0, i64:$src1))]
235>;
236
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
238 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
239>;
240
241def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000242 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000243>;
244def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
245def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
246def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
247def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
248def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
249def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
250def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
251def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
252def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
253def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
254
255// Use added complexity so these patterns are preferred to the VALU patterns.
256let AddedComplexity = 1 in {
257
258def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
259 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
260>;
261def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
262 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
263>;
264def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
265 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
266>;
267def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
268 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
269>;
270def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
271 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
272>;
273def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
274 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
275>;
276
277} // End AddedComplexity = 1
278
279def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
280def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
281def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
282def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
283def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
284def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
285def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
286//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
287def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
288
289//===----------------------------------------------------------------------===//
290// SOPC Instructions
291//===----------------------------------------------------------------------===//
292
293def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
294def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
295def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
296def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
297def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
298def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
299def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
300def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
301def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
302def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
303def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
304def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
305////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
306////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
307////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
308////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
309//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
310
311//===----------------------------------------------------------------------===//
312// SOPK Instructions
313//===----------------------------------------------------------------------===//
314
Tom Stellard75aadc22012-12-11 21:25:42 +0000315def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
316def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
317
318/*
319This instruction is disabled for now until we can figure out how to teach
320the instruction selector to correctly use the S_CMP* vs V_CMP*
321instructions.
322
323When this instruction is enabled the code generator sometimes produces this
324invalid sequence:
325
326SCC = S_CMPK_EQ_I32 SGPR0, imm
327VCC = COPY SCC
328VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
329
330def S_CMPK_EQ_I32 : SOPK <
331 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
332 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000333 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000334>;
335*/
336
Matt Arsenault520e7c42014-06-18 16:53:48 +0000337let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000338def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
339def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
340def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
341def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
342def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
343def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
344def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
345def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
346def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
347def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
348def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000349} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000350
Matt Arsenault3383eec2013-11-14 22:32:49 +0000351let Defs = [SCC], isCommutable = 1 in {
352 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
353 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
354}
355
Tom Stellard75aadc22012-12-11 21:25:42 +0000356//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
357def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
358def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
359def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
360//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
361//def EXP : EXP_ <0x00000000, "EXP", []>;
362
Tom Stellard0e70de52014-05-16 20:56:45 +0000363} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000364
Tom Stellard8d6d4492014-04-22 16:33:57 +0000365//===----------------------------------------------------------------------===//
366// SOPP Instructions
367//===----------------------------------------------------------------------===//
368
Tom Stellarde08fe682014-07-21 14:01:05 +0000369def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000370
371let isTerminator = 1 in {
372
373def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
374 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000375 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000376 let isBarrier = 1;
377 let hasCtrlDep = 1;
378}
379
380let isBranch = 1 in {
381def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000382 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000383 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000384 let isBarrier = 1;
385}
386
387let DisableEncoding = "$scc" in {
388def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000389 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000390 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000391>;
392def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000393 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000394 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000395 []
396>;
397} // End DisableEncoding = "$scc"
398
399def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000400 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000401 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000402 []
403>;
404def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000405 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000406 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000407 []
408>;
409
410let DisableEncoding = "$exec" in {
411def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000412 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000413 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000414 []
415>;
416def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000417 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000418 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419 []
420>;
421} // End DisableEncoding = "$exec"
422
423
424} // End isBranch = 1
425} // End isTerminator = 1
426
427let hasSideEffects = 1 in {
428def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
429 [(int_AMDGPU_barrier_local)]
430> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000431 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000432 let isBarrier = 1;
433 let hasCtrlDep = 1;
434 let mayLoad = 1;
435 let mayStore = 1;
436}
437
438def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
439 []
440>;
441//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
442//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
443//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
444
445let Uses = [EXEC] in {
446 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
447 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
448 > {
449 let DisableEncoding = "$m0";
450 }
451} // End Uses = [EXEC]
452
453//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
454//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
455//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
456//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
457//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
458//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
459} // End hasSideEffects
460
461//===----------------------------------------------------------------------===//
462// VOPC Instructions
463//===----------------------------------------------------------------------===//
464
Christian Konig76edd4f2013-02-26 17:52:29 +0000465let isCompare = 1 in {
466
Tom Stellardb4a313a2014-08-01 00:32:39 +0000467defm V_CMP_F_F32 : VOPC_F32 <0x00000000, "V_CMP_F_F32">;
468defm V_CMP_LT_F32 : VOPC_F32 <0x00000001, "V_CMP_LT_F32", COND_OLT>;
469defm V_CMP_EQ_F32 : VOPC_F32 <0x00000002, "V_CMP_EQ_F32", COND_OEQ>;
470defm V_CMP_LE_F32 : VOPC_F32 <0x00000003, "V_CMP_LE_F32", COND_OLE>;
471defm V_CMP_GT_F32 : VOPC_F32 <0x00000004, "V_CMP_GT_F32", COND_OGT>;
472defm V_CMP_LG_F32 : VOPC_F32 <0x00000005, "V_CMP_LG_F32">;
473defm V_CMP_GE_F32 : VOPC_F32 <0x00000006, "V_CMP_GE_F32", COND_OGE>;
474defm V_CMP_O_F32 : VOPC_F32 <0x00000007, "V_CMP_O_F32", COND_O>;
475defm V_CMP_U_F32 : VOPC_F32 <0x00000008, "V_CMP_U_F32", COND_UO>;
476defm V_CMP_NGE_F32 : VOPC_F32 <0x00000009, "V_CMP_NGE_F32">;
477defm V_CMP_NLG_F32 : VOPC_F32 <0x0000000a, "V_CMP_NLG_F32">;
478defm V_CMP_NGT_F32 : VOPC_F32 <0x0000000b, "V_CMP_NGT_F32">;
479defm V_CMP_NLE_F32 : VOPC_F32 <0x0000000c, "V_CMP_NLE_F32">;
480defm V_CMP_NEQ_F32 : VOPC_F32 <0x0000000d, "V_CMP_NEQ_F32", COND_UNE>;
481defm V_CMP_NLT_F32 : VOPC_F32 <0x0000000e, "V_CMP_NLT_F32">;
482defm V_CMP_TRU_F32 : VOPC_F32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000483
Matt Arsenault520e7c42014-06-18 16:53:48 +0000484let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000485
Tom Stellardb4a313a2014-08-01 00:32:39 +0000486defm V_CMPX_F_F32 : VOPCX_F32 <0x00000010, "V_CMPX_F_F32">;
487defm V_CMPX_LT_F32 : VOPCX_F32 <0x00000011, "V_CMPX_LT_F32">;
488defm V_CMPX_EQ_F32 : VOPCX_F32 <0x00000012, "V_CMPX_EQ_F32">;
489defm V_CMPX_LE_F32 : VOPCX_F32 <0x00000013, "V_CMPX_LE_F32">;
490defm V_CMPX_GT_F32 : VOPCX_F32 <0x00000014, "V_CMPX_GT_F32">;
491defm V_CMPX_LG_F32 : VOPCX_F32 <0x00000015, "V_CMPX_LG_F32">;
492defm V_CMPX_GE_F32 : VOPCX_F32 <0x00000016, "V_CMPX_GE_F32">;
493defm V_CMPX_O_F32 : VOPCX_F32 <0x00000017, "V_CMPX_O_F32">;
494defm V_CMPX_U_F32 : VOPCX_F32 <0x00000018, "V_CMPX_U_F32">;
495defm V_CMPX_NGE_F32 : VOPCX_F32 <0x00000019, "V_CMPX_NGE_F32">;
496defm V_CMPX_NLG_F32 : VOPCX_F32 <0x0000001a, "V_CMPX_NLG_F32">;
497defm V_CMPX_NGT_F32 : VOPCX_F32 <0x0000001b, "V_CMPX_NGT_F32">;
498defm V_CMPX_NLE_F32 : VOPCX_F32 <0x0000001c, "V_CMPX_NLE_F32">;
499defm V_CMPX_NEQ_F32 : VOPCX_F32 <0x0000001d, "V_CMPX_NEQ_F32">;
500defm V_CMPX_NLT_F32 : VOPCX_F32 <0x0000001e, "V_CMPX_NLT_F32">;
501defm V_CMPX_TRU_F32 : VOPCX_F32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000502
Matt Arsenault520e7c42014-06-18 16:53:48 +0000503} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000504
Tom Stellardb4a313a2014-08-01 00:32:39 +0000505defm V_CMP_F_F64 : VOPC_F64 <0x00000020, "V_CMP_F_F64">;
506defm V_CMP_LT_F64 : VOPC_F64 <0x00000021, "V_CMP_LT_F64", COND_OLT>;
507defm V_CMP_EQ_F64 : VOPC_F64 <0x00000022, "V_CMP_EQ_F64", COND_OEQ>;
508defm V_CMP_LE_F64 : VOPC_F64 <0x00000023, "V_CMP_LE_F64", COND_OLE>;
509defm V_CMP_GT_F64 : VOPC_F64 <0x00000024, "V_CMP_GT_F64", COND_OGT>;
510defm V_CMP_LG_F64 : VOPC_F64 <0x00000025, "V_CMP_LG_F64">;
511defm V_CMP_GE_F64 : VOPC_F64 <0x00000026, "V_CMP_GE_F64", COND_OGE>;
512defm V_CMP_O_F64 : VOPC_F64 <0x00000027, "V_CMP_O_F64", COND_O>;
513defm V_CMP_U_F64 : VOPC_F64 <0x00000028, "V_CMP_U_F64", COND_UO>;
514defm V_CMP_NGE_F64 : VOPC_F64 <0x00000029, "V_CMP_NGE_F64">;
515defm V_CMP_NLG_F64 : VOPC_F64 <0x0000002a, "V_CMP_NLG_F64">;
516defm V_CMP_NGT_F64 : VOPC_F64 <0x0000002b, "V_CMP_NGT_F64">;
517defm V_CMP_NLE_F64 : VOPC_F64 <0x0000002c, "V_CMP_NLE_F64">;
518defm V_CMP_NEQ_F64 : VOPC_F64 <0x0000002d, "V_CMP_NEQ_F64", COND_UNE>;
519defm V_CMP_NLT_F64 : VOPC_F64 <0x0000002e, "V_CMP_NLT_F64">;
520defm V_CMP_TRU_F64 : VOPC_F64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000521
Matt Arsenault520e7c42014-06-18 16:53:48 +0000522let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000523
Tom Stellardb4a313a2014-08-01 00:32:39 +0000524defm V_CMPX_F_F64 : VOPCX_F64 <0x00000030, "V_CMPX_F_F64">;
525defm V_CMPX_LT_F64 : VOPCX_F64 <0x00000031, "V_CMPX_LT_F64">;
526defm V_CMPX_EQ_F64 : VOPCX_F64 <0x00000032, "V_CMPX_EQ_F64">;
527defm V_CMPX_LE_F64 : VOPCX_F64 <0x00000033, "V_CMPX_LE_F64">;
528defm V_CMPX_GT_F64 : VOPCX_F64 <0x00000034, "V_CMPX_GT_F64">;
529defm V_CMPX_LG_F64 : VOPCX_F64 <0x00000035, "V_CMPX_LG_F64">;
530defm V_CMPX_GE_F64 : VOPCX_F64 <0x00000036, "V_CMPX_GE_F64">;
531defm V_CMPX_O_F64 : VOPCX_F64 <0x00000037, "V_CMPX_O_F64">;
532defm V_CMPX_U_F64 : VOPCX_F64 <0x00000038, "V_CMPX_U_F64">;
533defm V_CMPX_NGE_F64 : VOPCX_F64 <0x00000039, "V_CMPX_NGE_F64">;
534defm V_CMPX_NLG_F64 : VOPCX_F64 <0x0000003a, "V_CMPX_NLG_F64">;
535defm V_CMPX_NGT_F64 : VOPCX_F64 <0x0000003b, "V_CMPX_NGT_F64">;
536defm V_CMPX_NLE_F64 : VOPCX_F64 <0x0000003c, "V_CMPX_NLE_F64">;
537defm V_CMPX_NEQ_F64 : VOPCX_F64 <0x0000003d, "V_CMPX_NEQ_F64">;
538defm V_CMPX_NLT_F64 : VOPCX_F64 <0x0000003e, "V_CMPX_NLT_F64">;
539defm V_CMPX_TRU_F64 : VOPCX_F64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000540
Matt Arsenault520e7c42014-06-18 16:53:48 +0000541} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000542
Tom Stellardb4a313a2014-08-01 00:32:39 +0000543defm V_CMPS_F_F32 : VOPC_F32 <0x00000040, "V_CMPS_F_F32">;
544defm V_CMPS_LT_F32 : VOPC_F32 <0x00000041, "V_CMPS_LT_F32">;
545defm V_CMPS_EQ_F32 : VOPC_F32 <0x00000042, "V_CMPS_EQ_F32">;
546defm V_CMPS_LE_F32 : VOPC_F32 <0x00000043, "V_CMPS_LE_F32">;
547defm V_CMPS_GT_F32 : VOPC_F32 <0x00000044, "V_CMPS_GT_F32">;
548defm V_CMPS_LG_F32 : VOPC_F32 <0x00000045, "V_CMPS_LG_F32">;
549defm V_CMPS_GE_F32 : VOPC_F32 <0x00000046, "V_CMPS_GE_F32">;
550defm V_CMPS_O_F32 : VOPC_F32 <0x00000047, "V_CMPS_O_F32">;
551defm V_CMPS_U_F32 : VOPC_F32 <0x00000048, "V_CMPS_U_F32">;
552defm V_CMPS_NGE_F32 : VOPC_F32 <0x00000049, "V_CMPS_NGE_F32">;
553defm V_CMPS_NLG_F32 : VOPC_F32 <0x0000004a, "V_CMPS_NLG_F32">;
554defm V_CMPS_NGT_F32 : VOPC_F32 <0x0000004b, "V_CMPS_NGT_F32">;
555defm V_CMPS_NLE_F32 : VOPC_F32 <0x0000004c, "V_CMPS_NLE_F32">;
556defm V_CMPS_NEQ_F32 : VOPC_F32 <0x0000004d, "V_CMPS_NEQ_F32">;
557defm V_CMPS_NLT_F32 : VOPC_F32 <0x0000004e, "V_CMPS_NLT_F32">;
558defm V_CMPS_TRU_F32 : VOPC_F32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000559
Matt Arsenault520e7c42014-06-18 16:53:48 +0000560let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000561
Tom Stellardb4a313a2014-08-01 00:32:39 +0000562defm V_CMPSX_F_F32 : VOPCX_F32 <0x00000050, "V_CMPSX_F_F32">;
563defm V_CMPSX_LT_F32 : VOPCX_F32 <0x00000051, "V_CMPSX_LT_F32">;
564defm V_CMPSX_EQ_F32 : VOPCX_F32 <0x00000052, "V_CMPSX_EQ_F32">;
565defm V_CMPSX_LE_F32 : VOPCX_F32 <0x00000053, "V_CMPSX_LE_F32">;
566defm V_CMPSX_GT_F32 : VOPCX_F32 <0x00000054, "V_CMPSX_GT_F32">;
567defm V_CMPSX_LG_F32 : VOPCX_F32 <0x00000055, "V_CMPSX_LG_F32">;
568defm V_CMPSX_GE_F32 : VOPCX_F32 <0x00000056, "V_CMPSX_GE_F32">;
569defm V_CMPSX_O_F32 : VOPCX_F32 <0x00000057, "V_CMPSX_O_F32">;
570defm V_CMPSX_U_F32 : VOPCX_F32 <0x00000058, "V_CMPSX_U_F32">;
571defm V_CMPSX_NGE_F32 : VOPCX_F32 <0x00000059, "V_CMPSX_NGE_F32">;
572defm V_CMPSX_NLG_F32 : VOPCX_F32 <0x0000005a, "V_CMPSX_NLG_F32">;
573defm V_CMPSX_NGT_F32 : VOPCX_F32 <0x0000005b, "V_CMPSX_NGT_F32">;
574defm V_CMPSX_NLE_F32 : VOPCX_F32 <0x0000005c, "V_CMPSX_NLE_F32">;
575defm V_CMPSX_NEQ_F32 : VOPCX_F32 <0x0000005d, "V_CMPSX_NEQ_F32">;
576defm V_CMPSX_NLT_F32 : VOPCX_F32 <0x0000005e, "V_CMPSX_NLT_F32">;
577defm V_CMPSX_TRU_F32 : VOPCX_F32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000578
Matt Arsenault520e7c42014-06-18 16:53:48 +0000579} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000580
Tom Stellardb4a313a2014-08-01 00:32:39 +0000581defm V_CMPS_F_F64 : VOPC_F64 <0x00000060, "V_CMPS_F_F64">;
582defm V_CMPS_LT_F64 : VOPC_F64 <0x00000061, "V_CMPS_LT_F64">;
583defm V_CMPS_EQ_F64 : VOPC_F64 <0x00000062, "V_CMPS_EQ_F64">;
584defm V_CMPS_LE_F64 : VOPC_F64 <0x00000063, "V_CMPS_LE_F64">;
585defm V_CMPS_GT_F64 : VOPC_F64 <0x00000064, "V_CMPS_GT_F64">;
586defm V_CMPS_LG_F64 : VOPC_F64 <0x00000065, "V_CMPS_LG_F64">;
587defm V_CMPS_GE_F64 : VOPC_F64 <0x00000066, "V_CMPS_GE_F64">;
588defm V_CMPS_O_F64 : VOPC_F64 <0x00000067, "V_CMPS_O_F64">;
589defm V_CMPS_U_F64 : VOPC_F64 <0x00000068, "V_CMPS_U_F64">;
590defm V_CMPS_NGE_F64 : VOPC_F64 <0x00000069, "V_CMPS_NGE_F64">;
591defm V_CMPS_NLG_F64 : VOPC_F64 <0x0000006a, "V_CMPS_NLG_F64">;
592defm V_CMPS_NGT_F64 : VOPC_F64 <0x0000006b, "V_CMPS_NGT_F64">;
593defm V_CMPS_NLE_F64 : VOPC_F64 <0x0000006c, "V_CMPS_NLE_F64">;
594defm V_CMPS_NEQ_F64 : VOPC_F64 <0x0000006d, "V_CMPS_NEQ_F64">;
595defm V_CMPS_NLT_F64 : VOPC_F64 <0x0000006e, "V_CMPS_NLT_F64">;
596defm V_CMPS_TRU_F64 : VOPC_F64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000597
598let hasSideEffects = 1, Defs = [EXEC] in {
599
Tom Stellardb4a313a2014-08-01 00:32:39 +0000600defm V_CMPSX_F_F64 : VOPC_F64 <0x00000070, "V_CMPSX_F_F64">;
601defm V_CMPSX_LT_F64 : VOPC_F64 <0x00000071, "V_CMPSX_LT_F64">;
602defm V_CMPSX_EQ_F64 : VOPC_F64 <0x00000072, "V_CMPSX_EQ_F64">;
603defm V_CMPSX_LE_F64 : VOPC_F64 <0x00000073, "V_CMPSX_LE_F64">;
604defm V_CMPSX_GT_F64 : VOPC_F64 <0x00000074, "V_CMPSX_GT_F64">;
605defm V_CMPSX_LG_F64 : VOPC_F64 <0x00000075, "V_CMPSX_LG_F64">;
606defm V_CMPSX_GE_F64 : VOPC_F64 <0x00000076, "V_CMPSX_GE_F64">;
607defm V_CMPSX_O_F64 : VOPC_F64 <0x00000077, "V_CMPSX_O_F64">;
608defm V_CMPSX_U_F64 : VOPC_F64 <0x00000078, "V_CMPSX_U_F64">;
609defm V_CMPSX_NGE_F64 : VOPC_F64 <0x00000079, "V_CMPSX_NGE_F64">;
610defm V_CMPSX_NLG_F64 : VOPC_F64 <0x0000007a, "V_CMPSX_NLG_F64">;
611defm V_CMPSX_NGT_F64 : VOPC_F64 <0x0000007b, "V_CMPSX_NGT_F64">;
612defm V_CMPSX_NLE_F64 : VOPC_F64 <0x0000007c, "V_CMPSX_NLE_F64">;
613defm V_CMPSX_NEQ_F64 : VOPC_F64 <0x0000007d, "V_CMPSX_NEQ_F64">;
614defm V_CMPSX_NLT_F64 : VOPC_F64 <0x0000007e, "V_CMPSX_NLT_F64">;
615defm V_CMPSX_TRU_F64 : VOPC_F64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000616
617} // End hasSideEffects = 1, Defs = [EXEC]
618
Tom Stellardb4a313a2014-08-01 00:32:39 +0000619defm V_CMP_F_I32 : VOPC_I32 <0x00000080, "V_CMP_F_I32">;
620defm V_CMP_LT_I32 : VOPC_I32 <0x00000081, "V_CMP_LT_I32", COND_SLT>;
621defm V_CMP_EQ_I32 : VOPC_I32 <0x00000082, "V_CMP_EQ_I32", COND_EQ>;
622defm V_CMP_LE_I32 : VOPC_I32 <0x00000083, "V_CMP_LE_I32", COND_SLE>;
623defm V_CMP_GT_I32 : VOPC_I32 <0x00000084, "V_CMP_GT_I32", COND_SGT>;
624defm V_CMP_NE_I32 : VOPC_I32 <0x00000085, "V_CMP_NE_I32", COND_NE>;
625defm V_CMP_GE_I32 : VOPC_I32 <0x00000086, "V_CMP_GE_I32", COND_SGE>;
626defm V_CMP_T_I32 : VOPC_I32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000627
Matt Arsenault520e7c42014-06-18 16:53:48 +0000628let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000629
Tom Stellardb4a313a2014-08-01 00:32:39 +0000630defm V_CMPX_F_I32 : VOPCX_I32 <0x00000090, "V_CMPX_F_I32">;
631defm V_CMPX_LT_I32 : VOPCX_I32 <0x00000091, "V_CMPX_LT_I32">;
632defm V_CMPX_EQ_I32 : VOPCX_I32 <0x00000092, "V_CMPX_EQ_I32">;
633defm V_CMPX_LE_I32 : VOPCX_I32 <0x00000093, "V_CMPX_LE_I32">;
634defm V_CMPX_GT_I32 : VOPCX_I32 <0x00000094, "V_CMPX_GT_I32">;
635defm V_CMPX_NE_I32 : VOPCX_I32 <0x00000095, "V_CMPX_NE_I32">;
636defm V_CMPX_GE_I32 : VOPCX_I32 <0x00000096, "V_CMPX_GE_I32">;
637defm V_CMPX_T_I32 : VOPCX_I32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000638
Matt Arsenault520e7c42014-06-18 16:53:48 +0000639} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000640
Tom Stellardb4a313a2014-08-01 00:32:39 +0000641defm V_CMP_F_I64 : VOPC_I64 <0x000000a0, "V_CMP_F_I64">;
642defm V_CMP_LT_I64 : VOPC_I64 <0x000000a1, "V_CMP_LT_I64", COND_SLT>;
643defm V_CMP_EQ_I64 : VOPC_I64 <0x000000a2, "V_CMP_EQ_I64", COND_EQ>;
644defm V_CMP_LE_I64 : VOPC_I64 <0x000000a3, "V_CMP_LE_I64", COND_SLE>;
645defm V_CMP_GT_I64 : VOPC_I64 <0x000000a4, "V_CMP_GT_I64", COND_SGT>;
646defm V_CMP_NE_I64 : VOPC_I64 <0x000000a5, "V_CMP_NE_I64", COND_NE>;
647defm V_CMP_GE_I64 : VOPC_I64 <0x000000a6, "V_CMP_GE_I64", COND_SGE>;
648defm V_CMP_T_I64 : VOPC_I64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000649
Matt Arsenault520e7c42014-06-18 16:53:48 +0000650let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000651
Tom Stellardb4a313a2014-08-01 00:32:39 +0000652defm V_CMPX_F_I64 : VOPCX_I64 <0x000000b0, "V_CMPX_F_I64">;
653defm V_CMPX_LT_I64 : VOPCX_I64 <0x000000b1, "V_CMPX_LT_I64">;
654defm V_CMPX_EQ_I64 : VOPCX_I64 <0x000000b2, "V_CMPX_EQ_I64">;
655defm V_CMPX_LE_I64 : VOPCX_I64 <0x000000b3, "V_CMPX_LE_I64">;
656defm V_CMPX_GT_I64 : VOPCX_I64 <0x000000b4, "V_CMPX_GT_I64">;
657defm V_CMPX_NE_I64 : VOPCX_I64 <0x000000b5, "V_CMPX_NE_I64">;
658defm V_CMPX_GE_I64 : VOPCX_I64 <0x000000b6, "V_CMPX_GE_I64">;
659defm V_CMPX_T_I64 : VOPCX_I64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000660
Matt Arsenault520e7c42014-06-18 16:53:48 +0000661} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000662
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663defm V_CMP_F_U32 : VOPC_I32 <0x000000c0, "V_CMP_F_U32">;
664defm V_CMP_LT_U32 : VOPC_I32 <0x000000c1, "V_CMP_LT_U32", COND_ULT>;
665defm V_CMP_EQ_U32 : VOPC_I32 <0x000000c2, "V_CMP_EQ_U32", COND_EQ>;
666defm V_CMP_LE_U32 : VOPC_I32 <0x000000c3, "V_CMP_LE_U32", COND_ULE>;
667defm V_CMP_GT_U32 : VOPC_I32 <0x000000c4, "V_CMP_GT_U32", COND_UGT>;
668defm V_CMP_NE_U32 : VOPC_I32 <0x000000c5, "V_CMP_NE_U32", COND_NE>;
669defm V_CMP_GE_U32 : VOPC_I32 <0x000000c6, "V_CMP_GE_U32", COND_UGE>;
670defm V_CMP_T_U32 : VOPC_I32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000671
Matt Arsenault520e7c42014-06-18 16:53:48 +0000672let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000673
Tom Stellardb4a313a2014-08-01 00:32:39 +0000674defm V_CMPX_F_U32 : VOPCX_I32 <0x000000d0, "V_CMPX_F_U32">;
675defm V_CMPX_LT_U32 : VOPCX_I32 <0x000000d1, "V_CMPX_LT_U32">;
676defm V_CMPX_EQ_U32 : VOPCX_I32 <0x000000d2, "V_CMPX_EQ_U32">;
677defm V_CMPX_LE_U32 : VOPCX_I32 <0x000000d3, "V_CMPX_LE_U32">;
678defm V_CMPX_GT_U32 : VOPCX_I32 <0x000000d4, "V_CMPX_GT_U32">;
679defm V_CMPX_NE_U32 : VOPCX_I32 <0x000000d5, "V_CMPX_NE_U32">;
680defm V_CMPX_GE_U32 : VOPCX_I32 <0x000000d6, "V_CMPX_GE_U32">;
681defm V_CMPX_T_U32 : VOPCX_I32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000682
Matt Arsenault520e7c42014-06-18 16:53:48 +0000683} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000684
Tom Stellardb4a313a2014-08-01 00:32:39 +0000685defm V_CMP_F_U64 : VOPC_I64 <0x000000e0, "V_CMP_F_U64">;
686defm V_CMP_LT_U64 : VOPC_I64 <0x000000e1, "V_CMP_LT_U64", COND_ULT>;
687defm V_CMP_EQ_U64 : VOPC_I64 <0x000000e2, "V_CMP_EQ_U64", COND_EQ>;
688defm V_CMP_LE_U64 : VOPC_I64 <0x000000e3, "V_CMP_LE_U64", COND_ULE>;
689defm V_CMP_GT_U64 : VOPC_I64 <0x000000e4, "V_CMP_GT_U64", COND_UGT>;
690defm V_CMP_NE_U64 : VOPC_I64 <0x000000e5, "V_CMP_NE_U64", COND_NE>;
691defm V_CMP_GE_U64 : VOPC_I64 <0x000000e6, "V_CMP_GE_U64", COND_UGE>;
692defm V_CMP_T_U64 : VOPC_I64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000693
Matt Arsenault520e7c42014-06-18 16:53:48 +0000694let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000695
Tom Stellardb4a313a2014-08-01 00:32:39 +0000696defm V_CMPX_F_U64 : VOPCX_I64 <0x000000f0, "V_CMPX_F_U64">;
697defm V_CMPX_LT_U64 : VOPCX_I64 <0x000000f1, "V_CMPX_LT_U64">;
698defm V_CMPX_EQ_U64 : VOPCX_I64 <0x000000f2, "V_CMPX_EQ_U64">;
699defm V_CMPX_LE_U64 : VOPCX_I64 <0x000000f3, "V_CMPX_LE_U64">;
700defm V_CMPX_GT_U64 : VOPCX_I64 <0x000000f4, "V_CMPX_GT_U64">;
701defm V_CMPX_NE_U64 : VOPCX_I64 <0x000000f5, "V_CMPX_NE_U64">;
702defm V_CMPX_GE_U64 : VOPCX_I64 <0x000000f6, "V_CMPX_GE_U64">;
703defm V_CMPX_T_U64 : VOPCX_I64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000704
Matt Arsenault520e7c42014-06-18 16:53:48 +0000705} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000706
Tom Stellardb4a313a2014-08-01 00:32:39 +0000707defm V_CMP_CLASS_F32 : VOPC_F32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000708
Matt Arsenault520e7c42014-06-18 16:53:48 +0000709let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000710defm V_CMPX_CLASS_F32 : VOPCX_F32 <0x00000098, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000711} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Tom Stellardb4a313a2014-08-01 00:32:39 +0000713defm V_CMP_CLASS_F64 : VOPC_F64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000716defm V_CMPX_CLASS_F64 : VOPCX_F64 <0x000000b8, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000717} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
719} // End isCompare = 1
720
Tom Stellard8d6d4492014-04-22 16:33:57 +0000721//===----------------------------------------------------------------------===//
722// DS Instructions
723//===----------------------------------------------------------------------===//
724
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000725
726def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
727def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
728def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000729def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
730def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000731def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
732def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
733def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
734def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
735def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
736def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
737def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
738def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
739def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
740def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
741def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
742def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
743
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000744def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
745def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000746def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000747def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
748def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000749def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
750def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
751def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
752def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
753def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
754def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
755def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
756def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
757def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
758//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
759//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
760def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
761def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
762def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
763def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
764
765let SubtargetPredicate = isCI in {
766def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
767} // End isCI
768
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000769
770def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
771def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
772def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000773def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
774def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000775def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
776def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
777def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
778def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
779def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
780def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
781def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
782def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
783def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
784def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
785def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
786def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
787
788def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
789def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
790def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000791def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
792def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000793def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
794def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
795def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
796def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
797def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
798def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
799def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
800def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
801def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
802//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
803//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
804def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
805def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
806def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
807def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
808
809//let SubtargetPredicate = isCI in {
810// DS_CONDXCHG32_RTN_B64
811// DS_CONDXCHG32_RTN_B128
812//} // End isCI
813
814// TODO: _SRC2_* forms
815
Michel Danzer1c454302013-07-10 16:36:43 +0000816def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000817def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
818def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000819def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
820
Michel Danzer1c454302013-07-10 16:36:43 +0000821def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000822def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
823def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
824def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
825def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000826def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000827
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000828// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000829def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
830def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000831
832def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
833def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
834
835// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
836// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
837
Tom Stellard8d6d4492014-04-22 16:33:57 +0000838//===----------------------------------------------------------------------===//
839// MUBUF Instructions
840//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000841
Tom Stellard75aadc22012-12-11 21:25:42 +0000842//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
843//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
844//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000845defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000846//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
847//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
848//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
849//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000850defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
851 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
852>;
853defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
854 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
855>;
856defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
857 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
858>;
859defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
860 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
861>;
862defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
863 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
864>;
865defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
866 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
867>;
868defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
869 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
870>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000871
Tom Stellardb02094e2014-07-21 15:45:01 +0000872defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000873 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000874>;
875
Tom Stellardb02094e2014-07-21 15:45:01 +0000876defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000877 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000878>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000879
Tom Stellardb02094e2014-07-21 15:45:01 +0000880defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000881 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000882>;
883
Tom Stellardb02094e2014-07-21 15:45:01 +0000884defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000885 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000886>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000887
Tom Stellardb02094e2014-07-21 15:45:01 +0000888defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000889 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000890>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000891//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
892//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
893//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
894//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
895//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
896//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
897//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
898//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
899//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
900//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
901//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
902//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
903//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
904//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
905//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
906//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
907//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
908//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
909//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
910//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
911//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
912//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
913//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
914//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
915//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
916//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
917//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
918//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
919//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
920//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
921//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
922//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
923//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
924//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
925//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
926//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000927
928//===----------------------------------------------------------------------===//
929// MTBUF Instructions
930//===----------------------------------------------------------------------===//
931
Tom Stellard75aadc22012-12-11 21:25:42 +0000932//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
933//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
934//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
935def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000936def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
937def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
938def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
939def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000940
Tom Stellard8d6d4492014-04-22 16:33:57 +0000941//===----------------------------------------------------------------------===//
942// MIMG Instructions
943//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000944
Tom Stellard16a9a202013-08-14 23:24:17 +0000945defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
946defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000947//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
948//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
949//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
950//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
951//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
952//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
953//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
954//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000955defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000956//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
957//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
958//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
959//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
960//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
961//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
962//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
963//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
964//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
965//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
966//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
967//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
968//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
969//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
970//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
971//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
972//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000973defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
974defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
975defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
976defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
977defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
978defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
979defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
980defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
981defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
982defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
983defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
984defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
985defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
986defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
987defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
988defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
989defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
990defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
991defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
992defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
993defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
994defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
995defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
996defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
997defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
998defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
999defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1000defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1001defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1002defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1003defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1004defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001005defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1006defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1007defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1008defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1009defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1010defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1011defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1012defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1013defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1014defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1015defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1016defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1017defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1018defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1019defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1020defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1021defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1022defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1023defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1024defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1025defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1026defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1027defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1028defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001029defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1030defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1031defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1032defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1033defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1034defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1035defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1036defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1037defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001038//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1039//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001040
Tom Stellard8d6d4492014-04-22 16:33:57 +00001041//===----------------------------------------------------------------------===//
1042// VOP1 Instructions
1043//===----------------------------------------------------------------------===//
1044
1045//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001046
Matt Arsenaultf2733702014-07-30 03:18:57 +00001047let isMoveImm = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001048defm V_MOV_B32 : VOP1Inst <0x00000001, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001049} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001050
Tom Stellardfbe435d2014-03-17 17:03:51 +00001051let Uses = [EXEC] in {
1052
1053def V_READFIRSTLANE_B32 : VOP1 <
1054 0x00000002,
1055 (outs SReg_32:$vdst),
1056 (ins VReg_32:$src0),
1057 "V_READFIRSTLANE_B32 $vdst, $src0",
1058 []
1059>;
1060
1061}
1062
Tom Stellardb4a313a2014-08-01 00:32:39 +00001063defm V_CVT_I32_F64 : VOP1Inst <0x00000003, "V_CVT_I32_F64",
1064 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001065>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001066defm V_CVT_F64_I32 : VOP1Inst <0x00000004, "V_CVT_F64_I32",
1067 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001068>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001069defm V_CVT_F32_I32 : VOP1Inst <0x00000005, "V_CVT_F32_I32",
1070 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001071>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001072defm V_CVT_F32_U32 : VOP1Inst <0x00000006, "V_CVT_F32_U32",
1073 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001074>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001075defm V_CVT_U32_F32 : VOP1Inst <0x00000007, "V_CVT_U32_F32",
1076 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001077>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001078defm V_CVT_I32_F32 : VOP1Inst <0x00000008, "V_CVT_I32_F32",
1079 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001080>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001081defm V_MOV_FED_B32 : VOP1Inst <0x00000009, "V_MOV_FED_B32", VOP_I32_I32>;
1082defm V_CVT_F16_F32 : VOP1Inst <0x0000000a, "V_CVT_F16_F32",
1083 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001084>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001085defm V_CVT_F32_F16 : VOP1Inst <0x0000000b, "V_CVT_F32_F16",
1086 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001087>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001088//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1089//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1090//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001091defm V_CVT_F32_F64 : VOP1Inst <0x0000000f, "V_CVT_F32_F64",
1092 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001093>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001094defm V_CVT_F64_F32 : VOP1Inst <0x00000010, "V_CVT_F64_F32",
1095 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001096>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001097defm V_CVT_F32_UBYTE0 : VOP1Inst <0x00000011, "V_CVT_F32_UBYTE0",
1098 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001099>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001100defm V_CVT_F32_UBYTE1 : VOP1Inst <0x00000012, "V_CVT_F32_UBYTE1",
1101 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001102>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001103defm V_CVT_F32_UBYTE2 : VOP1Inst <0x00000013, "V_CVT_F32_UBYTE2",
1104 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001105>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001106defm V_CVT_F32_UBYTE3 : VOP1Inst <0x00000014, "V_CVT_F32_UBYTE3",
1107 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001108>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001109defm V_CVT_U32_F64 : VOP1Inst <0x00000015, "V_CVT_U32_F64",
1110 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001111>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001112defm V_CVT_F64_U32 : VOP1Inst <0x00000016, "V_CVT_F64_U32",
1113 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001114>;
1115
Tom Stellardb4a313a2014-08-01 00:32:39 +00001116defm V_FRACT_F32 : VOP1Inst <0x00000020, "V_FRACT_F32",
1117 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001118>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001119defm V_TRUNC_F32 : VOP1Inst <0x00000021, "V_TRUNC_F32",
1120 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001121>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001122defm V_CEIL_F32 : VOP1Inst <0x00000022, "V_CEIL_F32",
1123 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001124>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001125defm V_RNDNE_F32 : VOP1Inst <0x00000023, "V_RNDNE_F32",
1126 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001127>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001128defm V_FLOOR_F32 : VOP1Inst <0x00000024, "V_FLOOR_F32",
1129 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001130>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001131defm V_EXP_F32 : VOP1Inst <0x00000025, "V_EXP_F32",
1132 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001133>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001134defm V_LOG_CLAMP_F32 : VOP1Inst <0x00000026, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1135defm V_LOG_F32 : VOP1Inst <0x00000027, "V_LOG_F32",
1136 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001137>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001138
Tom Stellardb4a313a2014-08-01 00:32:39 +00001139defm V_RCP_CLAMP_F32 : VOP1Inst <0x00000028, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1140defm V_RCP_LEGACY_F32 : VOP1Inst <0x00000029, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1141defm V_RCP_F32 : VOP1Inst <0x0000002a, "V_RCP_F32",
1142 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001143>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001144defm V_RCP_IFLAG_F32 : VOP1Inst <0x0000002b, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1145defm V_RSQ_CLAMP_F32 : VOP1Inst <0x0000002c, "V_RSQ_CLAMP_F32",
1146 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001147>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001148defm V_RSQ_LEGACY_F32 : VOP1Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001149 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001150 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001151>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001152defm V_RSQ_F32 : VOP1Inst <0x0000002e, "V_RSQ_F32",
1153 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001154>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001155defm V_RCP_F64 : VOP1Inst <0x0000002f, "V_RCP_F64",
1156 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001157>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001158defm V_RCP_CLAMP_F64 : VOP1Inst <0x00000030, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1159defm V_RSQ_F64 : VOP1Inst <0x00000031, "V_RSQ_F64",
1160 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001161>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001162defm V_RSQ_CLAMP_F64 : VOP1Inst <0x00000032, "V_RSQ_CLAMP_F64",
1163 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001164>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165defm V_SQRT_F32 : VOP1Inst <0x00000033, "V_SQRT_F32",
1166 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001167>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001168defm V_SQRT_F64 : VOP1Inst <0x00000034, "V_SQRT_F64",
1169 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001170>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171defm V_SIN_F32 : VOP1Inst <0x00000035, "V_SIN_F32",
1172 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001173>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174defm V_COS_F32 : VOP1Inst <0x00000036, "V_COS_F32",
1175 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001176>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177defm V_NOT_B32 : VOP1Inst <0x00000037, "V_NOT_B32", VOP_I32_I32>;
1178defm V_BFREV_B32 : VOP1Inst <0x00000038, "V_BFREV_B32", VOP_I32_I32>;
1179defm V_FFBH_U32 : VOP1Inst <0x00000039, "V_FFBH_U32", VOP_I32_I32>;
1180defm V_FFBL_B32 : VOP1Inst <0x0000003a, "V_FFBL_B32", VOP_I32_I32>;
1181defm V_FFBH_I32 : VOP1Inst <0x0000003b, "V_FFBH_I32", VOP_I32_I32>;
1182//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
1183defm V_FREXP_MANT_F64 : VOP1Inst <0x0000003d, "V_FREXP_MANT_F64", VOP_F64_F64>;
1184defm V_FRACT_F64 : VOP1Inst <0x0000003e, "V_FRACT_F64", VOP_F64_F64>;
1185//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
1186defm V_FREXP_MANT_F32 : VOP1Inst <0x00000040, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001187//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001188defm V_MOVRELD_B32 : VOP1Inst <0x00000042, "V_MOVRELD_B32", VOP_I32_I32>;
1189defm V_MOVRELS_B32 : VOP1Inst <0x00000043, "V_MOVRELS_B32", VOP_I32_I32>;
1190defm V_MOVRELSD_B32 : VOP1Inst <0x00000044, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001191
Tom Stellard8d6d4492014-04-22 16:33:57 +00001192
1193//===----------------------------------------------------------------------===//
1194// VINTRP Instructions
1195//===----------------------------------------------------------------------===//
1196
Tom Stellard75aadc22012-12-11 21:25:42 +00001197def V_INTERP_P1_F32 : VINTRP <
1198 0x00000000,
1199 (outs VReg_32:$dst),
1200 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001201 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001202 []> {
1203 let DisableEncoding = "$m0";
1204}
1205
1206def V_INTERP_P2_F32 : VINTRP <
1207 0x00000001,
1208 (outs VReg_32:$dst),
1209 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001210 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001211 []> {
1212
1213 let Constraints = "$src0 = $dst";
1214 let DisableEncoding = "$src0,$m0";
1215
1216}
1217
1218def V_INTERP_MOV_F32 : VINTRP <
1219 0x00000002,
1220 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001221 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001222 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001223 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001224 let DisableEncoding = "$m0";
1225}
1226
Tom Stellard8d6d4492014-04-22 16:33:57 +00001227//===----------------------------------------------------------------------===//
1228// VOP2 Instructions
1229//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001230
1231def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001232 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1233 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001234 []
1235>{
1236 let DisableEncoding = "$vcc";
1237}
1238
1239def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001240 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001241 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1242 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001243 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001244> {
1245 let src0_modifiers = 0;
1246 let src1_modifiers = 0;
1247 let src2_modifiers = 0;
1248}
Tom Stellard75aadc22012-12-11 21:25:42 +00001249
Tom Stellardc149dc02013-11-27 21:23:35 +00001250def V_READLANE_B32 : VOP2 <
1251 0x00000001,
1252 (outs SReg_32:$vdst),
1253 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1254 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1255 []
1256>;
1257
1258def V_WRITELANE_B32 : VOP2 <
1259 0x00000002,
1260 (outs VReg_32:$vdst),
1261 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1262 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1263 []
1264>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001265
Christian Konig76edd4f2013-02-26 17:52:29 +00001266let isCommutable = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001267defm V_ADD_F32 : VOP2Inst <0x00000003, "V_ADD_F32",
1268 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001269>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001270
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271defm V_SUB_F32 : VOP2Inst <0x00000004, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1272defm V_SUBREV_F32 : VOP2Inst <0x00000005, "V_SUBREV_F32",
1273 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001274>;
Christian Konig3c145802013-03-27 09:12:59 +00001275} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001276
Tom Stellardb4a313a2014-08-01 00:32:39 +00001277defm V_MAC_LEGACY_F32 : VOP2Inst <0x00000006, "V_MAC_LEGACY_F32",
1278 VOP_F32_F32_F32
1279>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001280
1281let isCommutable = 1 in {
1282
Tom Stellardb4a313a2014-08-01 00:32:39 +00001283defm V_MUL_LEGACY_F32 : VOP2Inst <
Tom Stellard75aadc22012-12-11 21:25:42 +00001284 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001285 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001286>;
1287
Tom Stellardb4a313a2014-08-01 00:32:39 +00001288defm V_MUL_F32 : VOP2Inst <0x00000008, "V_MUL_F32",
1289 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001290>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001291
Christian Konig76edd4f2013-02-26 17:52:29 +00001292
Tom Stellardb4a313a2014-08-01 00:32:39 +00001293defm V_MUL_I32_I24 : VOP2Inst <0x00000009, "V_MUL_I32_I24",
1294 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001295>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001296//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001297defm V_MUL_U32_U24 : VOP2Inst <0x0000000b, "V_MUL_U32_U24",
1298 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001299>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001300//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001301
Christian Konig76edd4f2013-02-26 17:52:29 +00001302
Tom Stellardb4a313a2014-08-01 00:32:39 +00001303defm V_MIN_LEGACY_F32 : VOP2Inst <0x0000000d, "V_MIN_LEGACY_F32",
1304 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001305>;
1306
Tom Stellardb4a313a2014-08-01 00:32:39 +00001307defm V_MAX_LEGACY_F32 : VOP2Inst <0x0000000e, "V_MAX_LEGACY_F32",
1308 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001309>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001310
Tom Stellardb4a313a2014-08-01 00:32:39 +00001311defm V_MIN_F32 : VOP2Inst <0x0000000f, "V_MIN_F32", VOP_F32_F32_F32>;
1312defm V_MAX_F32 : VOP2Inst <0x00000010, "V_MAX_F32", VOP_F32_F32_F32>;
1313defm V_MIN_I32 : VOP2Inst <0x00000011, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1314defm V_MAX_I32 : VOP2Inst <0x00000012, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1315defm V_MIN_U32 : VOP2Inst <0x00000013, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1316defm V_MAX_U32 : VOP2Inst <0x00000014, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001317
Tom Stellardb4a313a2014-08-01 00:32:39 +00001318defm V_LSHR_B32 : VOP2Inst <0x00000015, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
1319
1320defm V_LSHRREV_B32 : VOP2Inst <
1321 0x00000016, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001322>;
1323
Tom Stellardb4a313a2014-08-01 00:32:39 +00001324defm V_ASHR_I32 : VOP2Inst <0x00000017, "V_ASHR_I32",
1325 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001326>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001327defm V_ASHRREV_I32 : VOP2Inst <
1328 0x00000018, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
1329>;
Christian Konig3c145802013-03-27 09:12:59 +00001330
Tom Stellard82166022013-11-13 23:36:37 +00001331let hasPostISelHook = 1 in {
1332
Tom Stellardb4a313a2014-08-01 00:32:39 +00001333defm V_LSHL_B32 : VOP2Inst <0x00000019, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001334
1335}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001336defm V_LSHLREV_B32 : VOP2Inst <
1337 0x0000001a, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001338>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001339
1340defm V_AND_B32 : VOP2Inst <0x0000001b, "V_AND_B32",
1341 VOP_I32_I32_I32, and>;
1342defm V_OR_B32 : VOP2Inst <0x0000001c, "V_OR_B32",
1343 VOP_I32_I32_I32, or
1344>;
1345defm V_XOR_B32 : VOP2Inst <0x0000001d, "V_XOR_B32",
1346 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001347>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001348
1349} // End isCommutable = 1
1350
Tom Stellardb4a313a2014-08-01 00:32:39 +00001351defm V_BFM_B32 : VOP2Inst <0x0000001e, "V_BFM_B32",
1352 VOP_I32_I32_I32, AMDGPUbfm>;
1353defm V_MAC_F32 : VOP2Inst <0x0000001f, "V_MAC_F32", VOP_F32_F32_F32>;
1354defm V_MADMK_F32 : VOP2Inst <0x00000020, "V_MADMK_F32", VOP_F32_F32_F32>;
1355defm V_MADAK_F32 : VOP2Inst <0x00000021, "V_MADAK_F32", VOP_F32_F32_F32>;
1356defm V_BCNT_U32_B32 : VOP2Inst <0x00000022, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1357defm V_MBCNT_LO_U32_B32 : VOP2Inst <0x00000023, "V_MBCNT_LO_U32_B32",
1358 VOP_I32_I32_I32
1359>;
1360defm V_MBCNT_HI_U32_B32 : VOP2Inst <0x00000024, "V_MBCNT_HI_U32_B32",
1361 VOP_I32_I32_I32
1362>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001363
Christian Konig3c145802013-03-27 09:12:59 +00001364let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001365// No patterns so that the scalar instructions are always selected.
1366// The scalar versions will be replaced with vector when needed later.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001367defm V_ADD_I32 : VOP2bInst <0x00000025, "V_ADD_I32",
1368 VOP_I32_I32_I32, add
1369>;
1370defm V_SUB_I32 : VOP2bInst <0x00000026, "V_SUB_I32",
1371 VOP_I32_I32_I32, sub
1372>;
1373defm V_SUBREV_I32 : VOP2bInst <0x00000027, "V_SUBREV_I32",
1374 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1375>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001376
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001377let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellardb4a313a2014-08-01 00:32:39 +00001378defm V_ADDC_U32 : VOP2bInst <0x00000028, "V_ADDC_U32",
1379 VOP_I32_I32_I32_VCC, adde
1380>;
1381defm V_SUBB_U32 : VOP2bInst <0x00000029, "V_SUBB_U32",
1382 VOP_I32_I32_I32_VCC, sube
1383>;
1384defm V_SUBBREV_U32 : VOP2bInst <0x0000002a, "V_SUBBREV_U32",
1385 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1386>;
1387
Christian Konigd3039962013-02-26 17:52:09 +00001388} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001389} // End isCommutable = 1, Defs = [VCC]
1390
Tom Stellardb4a313a2014-08-01 00:32:39 +00001391defm V_LDEXP_F32 : VOP2Inst <0x0000002b, "V_LDEXP_F32",
1392 VOP_F32_F32_F32
1393>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001394////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1395////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1396////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001397defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <0x0000002f, "V_CVT_PKRTZ_F16_F32",
1398 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001399>;
1400////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1401////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001402
1403//===----------------------------------------------------------------------===//
1404// VOP3 Instructions
1405//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001406
Tom Stellardb4a313a2014-08-01 00:32:39 +00001407defm V_MAD_LEGACY_F32 : VOP3Inst <0x00000140, "V_MAD_LEGACY_F32",
1408 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001409>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001410defm V_MAD_F32 : VOP3Inst <0x00000141, "V_MAD_F32",
1411 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001412>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001413defm V_MAD_I32_I24 : VOP3Inst <0x00000142, "V_MAD_I32_I24",
1414 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1415>;
1416defm V_MAD_U32_U24 : VOP3Inst <0x00000143, "V_MAD_U32_U24",
1417 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001418>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001419
Tom Stellardb4a313a2014-08-01 00:32:39 +00001420defm V_CUBEID_F32 : VOP3Inst <0x00000144, "V_CUBEID_F32",
1421 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001422>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001423defm V_CUBESC_F32 : VOP3Inst <0x00000145, "V_CUBESC_F32",
1424 VOP_F32_F32_F32_F32
1425>;
1426defm V_CUBETC_F32 : VOP3Inst <0x00000146, "V_CUBETC_F32",
1427 VOP_F32_F32_F32_F32
1428>;
1429defm V_CUBEMA_F32 : VOP3Inst <0x00000147, "V_CUBEMA_F32",
1430 VOP_F32_F32_F32_F32
1431>;
1432
1433let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1434defm V_BFE_U32 : VOP3Inst <0x00000148, "V_BFE_U32",
1435 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1436>;
1437defm V_BFE_I32 : VOP3Inst <0x00000149, "V_BFE_I32",
1438 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1439>;
1440}
1441
1442defm V_BFI_B32 : VOP3Inst <0x0000014a, "V_BFI_B32",
1443 VOP_I32_I32_I32_I32, AMDGPUbfi
1444>;
1445defm V_FMA_F32 : VOP3Inst <0x0000014b, "V_FMA_F32",
1446 VOP_F32_F32_F32_F32, fma
1447>;
1448defm V_FMA_F64 : VOP3Inst <0x0000014c, "V_FMA_F64",
1449 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001450>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001451//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001452defm V_ALIGNBIT_B32 : VOP3Inst <0x0000014e, "V_ALIGNBIT_B32",
1453 VOP_I32_I32_I32_I32
1454>;
1455defm V_ALIGNBYTE_B32 : VOP3Inst <0x0000014f, "V_ALIGNBYTE_B32",
1456 VOP_I32_I32_I32_I32
1457>;
1458defm V_MULLIT_F32 : VOP3Inst <0x00000150, "V_MULLIT_F32",
1459 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001460////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1461////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1462////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1463////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1464////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1465////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1466////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1467////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1468////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1469//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1470//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1471//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001472defm V_SAD_U32 : VOP3Inst <0x0000015d, "V_SAD_U32",
1473 VOP_I32_I32_I32_I32
1474>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001475////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001476defm V_DIV_FIXUP_F32 : VOP3Inst <
1477 0x0000015f, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001478>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001479defm V_DIV_FIXUP_F64 : VOP3Inst <
1480 0x00000160, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001481>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001482
Tom Stellardb4a313a2014-08-01 00:32:39 +00001483defm V_LSHL_B64 : VOP3Inst <0x00000161, "V_LSHL_B64",
1484 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001485>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001486defm V_LSHR_B64 : VOP3Inst <0x00000162, "V_LSHR_B64",
1487 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001488>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001489defm V_ASHR_I64 : VOP3Inst <0x00000163, "V_ASHR_I64",
1490 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001491>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001492
Tom Stellard7512c082013-07-12 18:14:56 +00001493let isCommutable = 1 in {
1494
Tom Stellardb4a313a2014-08-01 00:32:39 +00001495defm V_ADD_F64 : VOP3Inst <0x00000164, "V_ADD_F64",
1496 VOP_F64_F64_F64, fadd
1497>;
1498defm V_MUL_F64 : VOP3Inst <0x00000165, "V_MUL_F64",
1499 VOP_F64_F64_F64, fmul
1500>;
1501defm V_MIN_F64 : VOP3Inst <0x00000166, "V_MIN_F64",
1502 VOP_F64_F64_F64
1503>;
1504defm V_MAX_F64 : VOP3Inst <0x00000167, "V_MAX_F64",
1505 VOP_F64_F64_F64
1506>;
Tom Stellard7512c082013-07-12 18:14:56 +00001507
1508} // isCommutable = 1
1509
Tom Stellardb4a313a2014-08-01 00:32:39 +00001510defm V_LDEXP_F64 : VOP3Inst <0x00000168, "V_LDEXP_F64",
1511 VOP_F32_F32_I32
1512>;
Christian Konig70a50322013-03-27 09:12:51 +00001513
1514let isCommutable = 1 in {
1515
Tom Stellardb4a313a2014-08-01 00:32:39 +00001516defm V_MUL_LO_U32 : VOP3Inst <0x00000169, "V_MUL_LO_U32",
1517 VOP_I32_I32_I32
1518>;
1519defm V_MUL_HI_U32 : VOP3Inst <0x0000016a, "V_MUL_HI_U32",
1520 VOP_I32_I32_I32
1521>;
1522defm V_MUL_LO_I32 : VOP3Inst <0x0000016b, "V_MUL_LO_I32",
1523 VOP_I32_I32_I32
1524>;
1525defm V_MUL_HI_I32 : VOP3Inst <0x0000016c, "V_MUL_HI_I32",
1526 VOP_I32_I32_I32
1527>;
Christian Konig70a50322013-03-27 09:12:51 +00001528
1529} // isCommutable = 1
1530
Tom Stellardb4a313a2014-08-01 00:32:39 +00001531defm V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001532
1533// Double precision division pre-scale.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001534defm V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001535
Tom Stellardb4a313a2014-08-01 00:32:39 +00001536defm V_DIV_FMAS_F32 : VOP3Inst <0x0000016f, "V_DIV_FMAS_F32",
1537 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001538>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001539defm V_DIV_FMAS_F64 : VOP3Inst <0x00000170, "V_DIV_FMAS_F64",
1540 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001541>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001542//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1543//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1544//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001545defm V_TRIG_PREOP_F64 : VOP3Inst <
1546 0x00000174, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001547>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001548
Tom Stellard8d6d4492014-04-22 16:33:57 +00001549//===----------------------------------------------------------------------===//
1550// Pseudo Instructions
1551//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001552
Tom Stellard75aadc22012-12-11 21:25:42 +00001553let isCodeGenOnly = 1, isPseudo = 1 in {
1554
Tom Stellard1bd80722014-04-30 15:31:33 +00001555def V_MOV_I1 : InstSI <
1556 (outs VReg_1:$dst),
1557 (ins i1imm:$src),
1558 "", [(set i1:$dst, (imm:$src))]
1559>;
1560
Tom Stellard365a2b42014-05-15 14:41:50 +00001561def V_AND_I1 : InstSI <
1562 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1563 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1564>;
1565
1566def V_OR_I1 : InstSI <
1567 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1568 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1569>;
1570
Tom Stellard54a3b652014-07-21 14:01:10 +00001571def V_XOR_I1 : InstSI <
1572 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1573 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1574>;
1575
Matt Arsenault8fb37382013-10-11 21:03:36 +00001576// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001577// and should be lowered to ISA instructions prior to codegen.
1578
Tom Stellardf8794352012-12-19 22:10:31 +00001579let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1580 Uses = [EXEC], Defs = [EXEC] in {
1581
1582let isBranch = 1, isTerminator = 1 in {
1583
Tom Stellard919bb6b2014-04-29 23:12:53 +00001584def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001585 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001586 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001587 "",
1588 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001589>;
1590
Tom Stellardf8794352012-12-19 22:10:31 +00001591def SI_ELSE : InstSI <
1592 (outs SReg_64:$dst),
1593 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001594 "",
1595 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001596> {
Tom Stellardf8794352012-12-19 22:10:31 +00001597 let Constraints = "$src = $dst";
1598}
1599
1600def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001601 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001602 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001603 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001604 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001605>;
Tom Stellardf8794352012-12-19 22:10:31 +00001606
1607} // end isBranch = 1, isTerminator = 1
1608
1609def SI_BREAK : InstSI <
1610 (outs SReg_64:$dst),
1611 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001612 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001613 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001614>;
1615
1616def SI_IF_BREAK : InstSI <
1617 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001618 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001619 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001620 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001621>;
1622
1623def SI_ELSE_BREAK : InstSI <
1624 (outs SReg_64:$dst),
1625 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001626 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001627 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001628>;
1629
1630def SI_END_CF : InstSI <
1631 (outs),
1632 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001633 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001634 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001635>;
1636
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001637def SI_KILL : InstSI <
1638 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001639 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001640 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001641 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001642>;
1643
Tom Stellardf8794352012-12-19 22:10:31 +00001644} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1645 // Uses = [EXEC], Defs = [EXEC]
1646
Christian Konig2989ffc2013-03-18 11:34:16 +00001647let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1648
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001649//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001650
1651let UseNamedOperandTable = 1 in {
1652
Tom Stellard0e70de52014-05-16 20:56:45 +00001653def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001654 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001655 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001656 "", []
1657> {
1658 let isRegisterLoad = 1;
1659 let mayLoad = 1;
1660}
1661
Tom Stellard0e70de52014-05-16 20:56:45 +00001662class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001663 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001664 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001665 "", []
1666> {
1667 let isRegisterStore = 1;
1668 let mayStore = 1;
1669}
1670
1671let usesCustomInserter = 1 in {
1672def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1673} // End usesCustomInserter = 1
1674def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1675
1676
1677} // End UseNamedOperandTable = 1
1678
Christian Konig2989ffc2013-03-18 11:34:16 +00001679def SI_INDIRECT_SRC : InstSI <
1680 (outs VReg_32:$dst, SReg_64:$temp),
1681 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1682 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1683 []
1684>;
1685
1686class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1687 (outs rc:$dst, SReg_64:$temp),
1688 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1689 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1690 []
1691> {
1692 let Constraints = "$src = $dst";
1693}
1694
Tom Stellard81d871d2013-11-13 23:36:50 +00001695def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001696def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1697def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1698def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1699def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1700
1701} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1702
Tom Stellard556d9aa2013-06-03 17:39:37 +00001703let usesCustomInserter = 1 in {
1704
Matt Arsenault22658062013-10-15 23:44:48 +00001705// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001706// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001707def SI_ADDR64_RSRC : InstSI <
1708 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001709 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001710 "", []
1711>;
1712
Tom Stellardb02094e2014-07-21 15:45:01 +00001713def SI_BUFFER_RSRC : InstSI <
1714 (outs SReg_128:$srsrc),
1715 (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi),
1716 "", []
1717>;
1718
Tom Stellard2a6a61052013-07-12 18:15:08 +00001719def V_SUB_F64 : InstSI <
1720 (outs VReg_64:$dst),
1721 (ins VReg_64:$src0, VReg_64:$src1),
1722 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001723 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001724>;
1725
Tom Stellard556d9aa2013-06-03 17:39:37 +00001726} // end usesCustomInserter
1727
Tom Stellardeba61072014-05-02 15:41:42 +00001728multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1729
1730 def _SAVE : InstSI <
1731 (outs VReg_32:$dst),
1732 (ins sgpr_class:$src, i32imm:$frame_idx),
1733 "", []
1734 >;
1735
1736 def _RESTORE : InstSI <
1737 (outs sgpr_class:$dst),
1738 (ins VReg_32:$src, i32imm:$frame_idx),
1739 "", []
1740 >;
1741
1742}
1743
Tom Stellard060ae392014-06-10 21:20:38 +00001744defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001745defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1746defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1747defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1748defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1749
Tom Stellard067c8152014-07-21 14:01:14 +00001750let Defs = [SCC] in {
1751
1752def SI_CONSTDATA_PTR : InstSI <
1753 (outs SReg_64:$dst),
1754 (ins),
1755 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1756>;
1757
1758} // End Defs = [SCC]
1759
Tom Stellard75aadc22012-12-11 21:25:42 +00001760} // end IsCodeGenOnly, isPseudo
1761
Tom Stellard0e70de52014-05-16 20:56:45 +00001762} // end SubtargetPredicate = SI
1763
1764let Predicates = [isSI] in {
1765
Christian Konig2aca0432013-02-21 15:17:32 +00001766def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001767 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001768 (V_CNDMASK_B32_e64 $src2, $src1,
1769 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1770 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001771>;
1772
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001773def : Pat <
1774 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001775 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001776>;
1777
Tom Stellard75aadc22012-12-11 21:25:42 +00001778/* int_SI_vs_load_input */
1779def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001780 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001781 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001782>;
1783
1784/* int_SI_export */
1785def : Pat <
1786 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001787 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001788 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001789 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001790>;
1791
Tom Stellard8d6d4492014-04-22 16:33:57 +00001792//===----------------------------------------------------------------------===//
1793// SMRD Patterns
1794//===----------------------------------------------------------------------===//
1795
1796multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1797
1798 // 1. Offset as 8bit DWORD immediate
1799 def : Pat <
1800 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1801 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1802 >;
1803
1804 // 2. Offset loaded in an 32bit SGPR
1805 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001806 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1807 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001808 >;
1809
1810 // 3. No offset at all
1811 def : Pat <
1812 (constant_load i64:$sbase),
1813 (vt (Instr_IMM $sbase, 0))
1814 >;
1815}
1816
1817defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1818defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001819defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1820defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1821defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1822defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1823defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1824
1825// 1. Offset as 8bit DWORD immediate
1826def : Pat <
1827 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1828 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1829>;
1830
1831// 2. Offset loaded in an 32bit SGPR
1832def : Pat <
1833 (SIload_constant v4i32:$sbase, imm:$offset),
1834 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1835>;
1836
Tom Stellardae4c9e72014-06-20 17:06:11 +00001837} // Predicates = [isSI] in {
1838
1839//===----------------------------------------------------------------------===//
1840// SOP1 Patterns
1841//===----------------------------------------------------------------------===//
1842
1843let Predicates = [isSI, isCFDepth0] in {
1844
1845def : Pat <
1846 (i64 (ctpop i64:$src)),
1847 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1848 (S_BCNT1_I32_B64 $src), sub0),
1849 (S_MOV_B32 0), sub1)
1850>;
1851
Tom Stellard58ac7442014-04-29 23:12:48 +00001852//===----------------------------------------------------------------------===//
1853// SOP2 Patterns
1854//===----------------------------------------------------------------------===//
1855
Tom Stellardb2114ca2014-07-21 14:01:12 +00001856// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
1857// case, the sgpr-copies pass will fix this to use the vector version.
1858def : Pat <
1859 (i32 (addc i32:$src0, i32:$src1)),
1860 (S_ADD_I32 $src0, $src1)
1861>;
1862
1863} // Predicates = [isSI, isCFDepth0]
1864
1865let Predicates = [isSI] in {
1866
Tom Stellard58ac7442014-04-29 23:12:48 +00001867//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001868// SOPP Patterns
1869//===----------------------------------------------------------------------===//
1870
1871def : Pat <
1872 (int_AMDGPU_barrier_global),
1873 (S_BARRIER)
1874>;
1875
1876//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001877// VOP1 Patterns
1878//===----------------------------------------------------------------------===//
1879
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001880let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001881def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001882defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001883defm : RsqPat<V_RSQ_F32_e32, f32>;
1884}
1885
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001886//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001887// VOP2 Patterns
1888//===----------------------------------------------------------------------===//
1889
Tom Stellardc9dedb82014-06-20 17:05:57 +00001890class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1891 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001892 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001893 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001894 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001895 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001896 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1897>;
1898
Tom Stellardc9dedb82014-06-20 17:05:57 +00001899def : BinOp64Pat <or, V_OR_B32_e32>;
1900def : BinOp64Pat <xor, V_XOR_B32_e32>;
1901
Tom Stellard58ac7442014-04-29 23:12:48 +00001902class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1903 (sext_inreg i32:$src0, vt),
1904 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1905>;
1906
1907def : SextInReg <i8, 24>;
1908def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001909
Tom Stellardae4c9e72014-06-20 17:06:11 +00001910def : Pat <
1911 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
1912 (V_BCNT_U32_B32_e32 $popcnt, $val)
1913>;
1914
1915def : Pat <
1916 (i32 (ctpop i32:$popcnt)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001917 (V_BCNT_U32_B32_e64 $popcnt, 0)
Tom Stellardae4c9e72014-06-20 17:06:11 +00001918>;
1919
1920def : Pat <
1921 (i64 (ctpop i64:$src)),
1922 (INSERT_SUBREG
1923 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1924 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001925 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0)),
Tom Stellardae4c9e72014-06-20 17:06:11 +00001926 sub0),
1927 (V_MOV_B32_e32 0), sub1)
1928>;
1929
Tom Stellardb2114ca2014-07-21 14:01:12 +00001930def : Pat <
1931 (addc i32:$src0, i32:$src1),
1932 (V_ADD_I32_e32 $src0, $src1)
1933>;
1934
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001935/********** ======================= **********/
1936/********** Image sampling patterns **********/
1937/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001938
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001939// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001940class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001941 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001942 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1943 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1944 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1945 $addr, $rsrc, $sampler)
1946>;
1947
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001948multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
1949 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1950 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1951 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1952 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
1953 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
1954}
1955
1956// Image only
1957class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001958 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001959 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1960 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1961 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1962 $addr, $rsrc)
1963>;
1964
1965multiclass ImagePatterns<SDPatternOperator name, string opcode> {
1966 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1967 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1968 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1969}
1970
1971// Basic sample
1972defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
1973defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
1974defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
1975defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
1976defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
1977defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
1978defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
1979defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
1980defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
1981defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
1982
1983// Sample with comparison
1984defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
1985defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
1986defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
1987defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
1988defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
1989defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
1990defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
1991defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
1992defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
1993defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
1994
1995// Sample with offsets
1996defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
1997defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
1998defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
1999defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2000defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2001defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2002defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2003defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2004defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2005defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2006
2007// Sample with comparison and offsets
2008defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2009defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2010defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2011defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2012defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2013defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2014defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2015defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2016defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2017defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2018
2019// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002020// Only the variants which make sense are defined.
2021def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2022def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2023def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2024def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2025def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2026def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2027def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2028def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2029def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2030
2031def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2032def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2033def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2034def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2035def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2036def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2037def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2038def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2039def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2040
2041def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2042def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2043def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2044def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2045def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2046def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2047def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2048def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2049def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2050
2051def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2052def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2053def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2054def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2055def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2056def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2057def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2058def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2059
2060def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2061def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2062def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2063
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002064def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2065defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2066defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2067
Tom Stellard9fa17912013-08-14 23:24:45 +00002068/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002069def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002070 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002071 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002072>;
2073
Tom Stellard9fa17912013-08-14 23:24:45 +00002074class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002075 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002076 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002077>;
2078
Tom Stellard9fa17912013-08-14 23:24:45 +00002079class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002080 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002081 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002082>;
2083
Tom Stellard9fa17912013-08-14 23:24:45 +00002084class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002085 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002086 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002087>;
2088
Tom Stellard9fa17912013-08-14 23:24:45 +00002089class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002090 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002091 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002092 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002093>;
2094
Tom Stellard9fa17912013-08-14 23:24:45 +00002095class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002096 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002097 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002098 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002099>;
2100
Tom Stellard9fa17912013-08-14 23:24:45 +00002101/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002102multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2103 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2104MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002105 def : SamplePattern <SIsample, sample, addr_type>;
2106 def : SampleRectPattern <SIsample, sample, addr_type>;
2107 def : SampleArrayPattern <SIsample, sample, addr_type>;
2108 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2109 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002110
Tom Stellard9fa17912013-08-14 23:24:45 +00002111 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2112 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2113 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2114 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002115
Tom Stellard9fa17912013-08-14 23:24:45 +00002116 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2117 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2118 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2119 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002120
Tom Stellard9fa17912013-08-14 23:24:45 +00002121 def : SamplePattern <SIsampled, sample_d, addr_type>;
2122 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2123 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2124 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002125}
2126
Tom Stellard682bfbc2013-10-10 17:11:24 +00002127defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2128 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2129 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2130 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002131 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002132defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2133 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2134 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2135 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002136 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002137defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2138 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2139 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2140 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002141 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002142defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2143 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2144 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2145 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002146 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002147
Tom Stellard353b3362013-05-06 23:02:12 +00002148/* int_SI_imageload for texture fetches consuming varying address parameters */
2149class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2150 (name addr_type:$addr, v32i8:$rsrc, imm),
2151 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2152>;
2153
2154class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2155 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2156 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2157>;
2158
Tom Stellard3494b7e2013-08-14 22:22:14 +00002159class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2160 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2161 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2162>;
2163
2164class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2165 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2166 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2167>;
2168
Tom Stellard16a9a202013-08-14 23:24:17 +00002169multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2170 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2171 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002172}
2173
Tom Stellard16a9a202013-08-14 23:24:17 +00002174multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2175 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2176 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2177}
2178
Tom Stellard682bfbc2013-10-10 17:11:24 +00002179defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2180defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002181
Tom Stellard682bfbc2013-10-10 17:11:24 +00002182defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2183defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002184
Tom Stellardf787ef12013-05-06 23:02:19 +00002185/* Image resource information */
2186def : Pat <
2187 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002188 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002189>;
2190
2191def : Pat <
2192 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002193 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002194>;
2195
Tom Stellard3494b7e2013-08-14 22:22:14 +00002196def : Pat <
2197 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002198 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002199>;
2200
Christian Konig4a1b9c32013-03-18 11:34:10 +00002201/********** ============================================ **********/
2202/********** Extraction, Insertion, Building and Casting **********/
2203/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002204
Christian Konig4a1b9c32013-03-18 11:34:10 +00002205foreach Index = 0-2 in {
2206 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002207 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002208 >;
2209 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002210 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002211 >;
2212
2213 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002214 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002215 >;
2216 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002217 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002218 >;
2219}
2220
2221foreach Index = 0-3 in {
2222 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002223 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002224 >;
2225 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002226 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002227 >;
2228
2229 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002230 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002231 >;
2232 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002233 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002234 >;
2235}
2236
2237foreach Index = 0-7 in {
2238 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002239 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002240 >;
2241 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002242 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002243 >;
2244
2245 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002246 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002247 >;
2248 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002249 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002250 >;
2251}
2252
2253foreach Index = 0-15 in {
2254 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002255 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002256 >;
2257 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002258 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002259 >;
2260
2261 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002262 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002263 >;
2264 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002265 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002266 >;
2267}
Tom Stellard75aadc22012-12-11 21:25:42 +00002268
Tom Stellard75aadc22012-12-11 21:25:42 +00002269def : BitConvert <i32, f32, SReg_32>;
2270def : BitConvert <i32, f32, VReg_32>;
2271
2272def : BitConvert <f32, i32, SReg_32>;
2273def : BitConvert <f32, i32, VReg_32>;
2274
Tom Stellard7512c082013-07-12 18:14:56 +00002275def : BitConvert <i64, f64, VReg_64>;
2276
2277def : BitConvert <f64, i64, VReg_64>;
2278
Tom Stellarded2f6142013-07-18 21:43:42 +00002279def : BitConvert <v2f32, v2i32, VReg_64>;
2280def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002281def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002282def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002283def : BitConvert <v2f32, i64, VReg_64>;
2284def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002285def : BitConvert <v2i32, f64, VReg_64>;
2286def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002287def : BitConvert <v4f32, v4i32, VReg_128>;
2288def : BitConvert <v4i32, v4f32, VReg_128>;
2289
Tom Stellard967bf582014-02-13 23:34:15 +00002290def : BitConvert <v8f32, v8i32, SReg_256>;
2291def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002292def : BitConvert <v8i32, v32i8, SReg_256>;
2293def : BitConvert <v32i8, v8i32, SReg_256>;
2294def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002295def : BitConvert <v8i32, v8f32, VReg_256>;
2296def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002297def : BitConvert <v32i8, v8i32, VReg_256>;
2298
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002299def : BitConvert <v16i32, v16f32, VReg_512>;
2300def : BitConvert <v16f32, v16i32, VReg_512>;
2301
Christian Konig8dbe6f62013-02-21 15:17:27 +00002302/********** =================== **********/
2303/********** Src & Dst modifiers **********/
2304/********** =================== **********/
2305
Vincent Lejeune79a58342014-05-10 19:18:25 +00002306def FCLAMP_SI : AMDGPUShaderInst <
2307 (outs VReg_32:$dst),
2308 (ins VSrc_32:$src0),
2309 "FCLAMP_SI $dst, $src0",
2310 []
2311> {
2312 let usesCustomInserter = 1;
2313}
2314
Christian Konig8dbe6f62013-02-21 15:17:27 +00002315def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002316 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002317 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002318>;
2319
Michel Danzer624b02a2014-02-04 07:12:38 +00002320/********** ================================ **********/
2321/********** Floating point absolute/negative **********/
2322/********** ================================ **********/
2323
2324// Manipulate the sign bit directly, as e.g. using the source negation modifier
2325// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
2326// breaking the piglit *s-floatBitsToInt-neg* tests
2327
2328// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
2329// removing these patterns
2330
2331def : Pat <
2332 (fneg (fabs f32:$src)),
2333 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2334>;
2335
Vincent Lejeune79a58342014-05-10 19:18:25 +00002336def FABS_SI : AMDGPUShaderInst <
2337 (outs VReg_32:$dst),
2338 (ins VSrc_32:$src0),
2339 "FABS_SI $dst, $src0",
2340 []
2341> {
2342 let usesCustomInserter = 1;
2343}
2344
Christian Konig8dbe6f62013-02-21 15:17:27 +00002345def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002346 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002347 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002348>;
2349
Vincent Lejeune79a58342014-05-10 19:18:25 +00002350def FNEG_SI : AMDGPUShaderInst <
2351 (outs VReg_32:$dst),
2352 (ins VSrc_32:$src0),
2353 "FNEG_SI $dst, $src0",
2354 []
2355> {
2356 let usesCustomInserter = 1;
2357}
2358
Christian Konig8dbe6f62013-02-21 15:17:27 +00002359def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002360 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002361 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002362>;
2363
Christian Konigc756cb992013-02-16 11:28:22 +00002364/********** ================== **********/
2365/********** Immediate Patterns **********/
2366/********** ================== **********/
2367
2368def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002369 (SGPRImm<(i32 imm)>:$imm),
2370 (S_MOV_B32 imm:$imm)
2371>;
2372
2373def : Pat <
2374 (SGPRImm<(f32 fpimm)>:$imm),
2375 (S_MOV_B32 fpimm:$imm)
2376>;
2377
2378def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002379 (i32 imm:$imm),
2380 (V_MOV_B32_e32 imm:$imm)
2381>;
2382
2383def : Pat <
2384 (f32 fpimm:$imm),
2385 (V_MOV_B32_e32 fpimm:$imm)
2386>;
2387
2388def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002389 (i64 InlineImm<i64>:$imm),
2390 (S_MOV_B64 InlineImm<i64>:$imm)
2391>;
2392
Tom Stellard75aadc22012-12-11 21:25:42 +00002393/********** ===================== **********/
2394/********** Interpolation Paterns **********/
2395/********** ===================== **********/
2396
2397def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002398 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2399 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002400>;
2401
2402def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002403 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2404 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2405 imm:$attr_chan, imm:$attr, i32:$params),
2406 (EXTRACT_SUBREG $ij, sub1),
2407 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002408>;
2409
2410/********** ================== **********/
2411/********** Intrinsic Patterns **********/
2412/********** ================== **********/
2413
2414/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002415def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002416
2417def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002418 (int_AMDGPU_div f32:$src0, f32:$src1),
2419 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002420>;
2421
2422def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002423 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002424 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2425 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2426 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002427>;
2428
Tom Stellard75aadc22012-12-11 21:25:42 +00002429def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002430 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002431 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002432 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2433 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2434 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
2435 0 /* clamp */, 0 /* omod */),
2436 sub0),
2437 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2438 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2439 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
2440 0 /* clamp */, 0 /* omod */),
2441 sub1),
2442 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2443 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2444 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2445 0 /* clamp */, 0 /* omod */),
2446 sub2),
2447 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2448 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2449 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2450 0 /* clamp */, 0 /* omod */),
2451 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002452>;
2453
Michel Danzer0cc991e2013-02-22 11:22:58 +00002454def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002455 (i32 (sext i1:$src0)),
2456 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002457>;
2458
Tom Stellardf16d38c2014-02-13 23:34:13 +00002459class Ext32Pat <SDNode ext> : Pat <
2460 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002461 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2462>;
2463
Tom Stellardf16d38c2014-02-13 23:34:13 +00002464def : Ext32Pat <zext>;
2465def : Ext32Pat <anyext>;
2466
Tom Stellard8d6d4492014-04-22 16:33:57 +00002467// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002468def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002469 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002470 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002471>;
2472
Michel Danzer8caa9042013-04-10 17:17:56 +00002473// The multiplication scales from [0,1] to the unsigned integer range
2474def : Pat <
2475 (AMDGPUurecip i32:$src0),
2476 (V_CVT_U32_F32_e32
2477 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2478 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2479>;
2480
Michel Danzer8d696172013-07-10 16:36:52 +00002481def : Pat <
2482 (int_SI_tid),
2483 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002484 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002485>;
2486
Tom Stellard0289ff42014-05-16 20:56:44 +00002487//===----------------------------------------------------------------------===//
2488// VOP3 Patterns
2489//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002490
Matt Arsenaulteb260202014-05-22 18:00:15 +00002491def : IMad24Pat<V_MAD_I32_I24>;
2492def : UMad24Pat<V_MAD_U32_U24>;
2493
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002494def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002495 (mul i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002496 (V_MUL_LO_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002497>;
2498
2499def : Pat <
2500 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002501 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002502>;
2503
2504def : Pat <
2505 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002506 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002507>;
2508
Matt Arsenault6e439652014-06-10 19:00:20 +00002509defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002510def : ROTRPattern <V_ALIGNBIT_B32>;
2511
Michel Danzer49812b52013-07-10 16:37:07 +00002512/********** ======================= **********/
2513/********** Load/Store Patterns **********/
2514/********** ======================= **********/
2515
Matt Arsenault99ed7892014-03-19 22:19:49 +00002516multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2517 def : Pat <
2518 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2519 (inst (i1 0), $ptr, (as_i16imm $offset))
2520 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002521
Matt Arsenault99ed7892014-03-19 22:19:49 +00002522 def : Pat <
2523 (frag i32:$src0),
2524 (vt (inst 0, $src0, 0))
2525 >;
2526}
Michel Danzer49812b52013-07-10 16:37:07 +00002527
Matt Arsenault99ed7892014-03-19 22:19:49 +00002528defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2529defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2530defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2531defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2532defm : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellard10ae6a02014-07-02 20:53:54 +00002533defm : DSReadPat <DS_READ_B64, v2i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002534
Matt Arsenault99ed7892014-03-19 22:19:49 +00002535multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2536 def : Pat <
2537 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2538 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2539 >;
2540
2541 def : Pat <
Matt Arsenaultb5c48352014-05-29 01:18:01 +00002542 (frag vt:$val, i32:$ptr),
2543 (inst 0, $ptr, $val, 0)
Matt Arsenault99ed7892014-03-19 22:19:49 +00002544 >;
2545}
2546
2547defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2548defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2549defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellard9b3816b2014-06-24 23:33:04 +00002550defm : DSWritePat <DS_WRITE_B64, v2i32, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002551
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002552multiclass DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> {
Matt Arsenault72574102014-06-11 18:08:34 +00002553 def : Pat <
2554 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$value),
2555 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2556 >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002557
Matt Arsenault72574102014-06-11 18:08:34 +00002558 def : Pat <
2559 (frag i32:$ptr, vt:$val),
2560 (inst 0, $ptr, $val, 0)
2561 >;
2562}
2563
Matt Arsenault9e874542014-06-11 18:08:45 +00002564// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002565//
2566// We need to use something for the data0, so we set a register to
2567// -1. For the non-rtn variants, the manual says it does
2568// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2569// will always do the increment so I'm assuming it's the same.
2570//
2571// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2572// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2573// easier since there is no v_mov_b64.
2574multiclass DSAtomicIncRetPat<DS inst, ValueType vt,
2575 Instruction LoadImm, PatFrag frag> {
Matt Arsenault9e874542014-06-11 18:08:45 +00002576 def : Pat <
2577 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002578 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
Matt Arsenault9e874542014-06-11 18:08:45 +00002579 >;
2580
2581 def : Pat <
2582 (frag i32:$ptr, (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002583 (inst 0, $ptr, (LoadImm (vt -1)), 0)
Matt Arsenault9e874542014-06-11 18:08:45 +00002584 >;
2585}
2586
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002587multiclass DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> {
2588 def : Pat <
2589 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$cmp, vt:$swap),
2590 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2591 >;
2592
2593 def : Pat <
2594 (frag i32:$ptr, vt:$cmp, vt:$swap),
2595 (inst 0, $ptr, $cmp, $swap, 0)
2596 >;
2597}
2598
2599
2600// 32-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002601defm : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2602 S_MOV_B32, atomic_load_add_local>;
2603defm : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2604 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002605
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002606defm : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2607defm : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2608defm : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2609defm : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2610defm : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2611defm : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2612defm : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2613defm : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2614defm : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2615defm : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
2616
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002617defm : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
2618
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002619// 64-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002620defm : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2621 S_MOV_B64, atomic_load_add_local>;
2622defm : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2623 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002624
2625defm : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2626defm : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2627defm : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2628defm : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2629defm : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2630defm : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2631defm : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2632defm : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2633defm : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2634defm : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
2635
2636defm : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
2637
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002638
Tom Stellard556d9aa2013-06-03 17:39:37 +00002639//===----------------------------------------------------------------------===//
2640// MUBUF Patterns
2641//===----------------------------------------------------------------------===//
2642
Tom Stellard07a10a32013-06-03 17:39:43 +00002643multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002644 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002645 def : Pat <
2646 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2647 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2648 >;
Tom Stellardb02094e2014-07-21 15:45:01 +00002649
Tom Stellard07a10a32013-06-03 17:39:43 +00002650}
2651
Tom Stellardb02094e2014-07-21 15:45:01 +00002652defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2653defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2654defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2655defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2656defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2657defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2658defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2659
2660class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2661 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2662 i32:$soffset, u16imm:$offset))),
2663 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2664>;
2665
2666def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2667def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2668def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2669def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2670def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2671def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2672def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002673
Michel Danzer13736222014-01-27 07:20:51 +00002674// BUFFER_LOAD_DWORD*, addr64=0
2675multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2676 MUBUF bothen> {
2677
2678 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002679 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002680 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2681 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002682 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002683 (as_i1imm $slc), (as_i1imm $tfe))
2684 >;
2685
2686 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002687 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002688 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002689 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002690 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002691 (as_i1imm $tfe))
2692 >;
2693
2694 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002695 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002696 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2697 imm:$tfe)),
2698 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2699 (as_i1imm $slc), (as_i1imm $tfe))
2700 >;
2701
2702 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002703 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002704 imm, 1, 1, imm:$glc, imm:$slc,
2705 imm:$tfe)),
2706 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2707 (as_i1imm $tfe))
2708 >;
2709}
2710
2711defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2712 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2713defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2714 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2715defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2716 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2717
Tom Stellardb02094e2014-07-21 15:45:01 +00002718class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2719 (st vt:$value, (MUBUFAddr32 v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2720 u16imm:$offset, i1imm:$offen, i1imm:$idxen,
2721 i1imm:$glc, i1imm:$slc, i1imm:$tfe)),
2722 (Instr $value, $srsrc, $vaddr, $soffset, $offset, $offen, $idxen,
2723 $glc, $slc, $tfe)
2724>;
2725
2726def : MUBUFScratchStorePat <BUFFER_STORE_BYTE, i32, truncstorei8_private>;
2727def : MUBUFScratchStorePat <BUFFER_STORE_SHORT, i32, truncstorei16_private>;
2728def : MUBUFScratchStorePat <BUFFER_STORE_DWORD, i32, store_private>;
2729def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2, v2i32, store_private>;
2730def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4, v4i32, store_private>;
2731
2732/*
2733class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2734 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2735 (Instr $value, $srsrc, $vaddr, $offset)
2736>;
2737
2738def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2739def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2740def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2741def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2742def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2743
2744*/
2745
Tom Stellardafcf12f2013-09-12 02:55:14 +00002746//===----------------------------------------------------------------------===//
2747// MTBUF Patterns
2748//===----------------------------------------------------------------------===//
2749
2750// TBUFFER_STORE_FORMAT_*, addr64=0
2751class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002752 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002753 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2754 imm:$nfmt, imm:$offen, imm:$idxen,
2755 imm:$glc, imm:$slc, imm:$tfe),
2756 (opcode
2757 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2758 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2759 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2760>;
2761
2762def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2763def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2764def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2765def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2766
Matt Arsenault84543822014-06-11 18:11:34 +00002767let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002768
2769// Sea island new arithmetic instructinos
Tom Stellardb4a313a2014-08-01 00:32:39 +00002770defm V_TRUNC_F64 : VOP1Inst <0x00000017, "V_TRUNC_F64",
2771 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002772>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002773defm V_CEIL_F64 : VOP1Inst <0x00000018, "V_CEIL_F64",
2774 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002775>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002776defm V_FLOOR_F64 : VOP1Inst <0x0000001A, "V_FLOOR_F64",
2777 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002778>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00002779defm V_RNDNE_F64 : VOP1Inst <0x00000019, "V_RNDNE_F64",
2780 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002781>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002782
Tom Stellardb4a313a2014-08-01 00:32:39 +00002783defm V_QSAD_PK_U16_U8 : VOP3Inst <0x00000173, "V_QSAD_PK_U16_U8",
2784 VOP_I32_I32_I32
2785>;
2786defm V_MQSAD_U16_U8 : VOP3Inst <0x000000172, "V_MQSAD_U16_U8",
2787 VOP_I32_I32_I32
2788>;
2789defm V_MQSAD_U32_U8 : VOP3Inst <0x00000175, "V_MQSAD_U32_U8",
2790 VOP_I32_I32_I32
2791>;
2792defm V_MAD_U64_U32 : VOP3Inst <0x00000176, "V_MAD_U64_U32",
2793 VOP_I64_I32_I32_I64
2794>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002795
2796// XXX - Does this set VCC?
Tom Stellardb4a313a2014-08-01 00:32:39 +00002797defm V_MAD_I64_I32 : VOP3Inst <0x00000177, "V_MAD_I64_I32",
2798 VOP_I64_I32_I32_I64
2799>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002800
2801// Remaining instructions:
2802// FLAT_*
2803// S_CBRANCH_CDBGUSER
2804// S_CBRANCH_CDBGSYS
2805// S_CBRANCH_CDBGSYS_OR_USER
2806// S_CBRANCH_CDBGSYS_AND_USER
2807// S_DCACHE_INV_VOL
2808// V_EXP_LEGACY_F32
2809// V_LOG_LEGACY_F32
2810// DS_NOP
2811// DS_GWS_SEMA_RELEASE_ALL
2812// DS_WRAP_RTN_B32
2813// DS_CNDXCHG32_RTN_B64
2814// DS_WRITE_B96
2815// DS_WRITE_B128
2816// DS_CONDXCHG32_RTN_B128
2817// DS_READ_B96
2818// DS_READ_B128
2819// BUFFER_LOAD_DWORDX3
2820// BUFFER_STORE_DWORDX3
2821
Matt Arsenault84543822014-06-11 18:11:34 +00002822} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002823
2824
Christian Konig2989ffc2013-03-18 11:34:16 +00002825/********** ====================== **********/
2826/********** Indirect adressing **********/
2827/********** ====================== **********/
2828
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002829multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002830
Christian Konig2989ffc2013-03-18 11:34:16 +00002831 // 1. Extract with offset
2832 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002833 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002834 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002835 >;
2836
2837 // 2. Extract without offset
2838 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002839 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002840 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002841 >;
2842
2843 // 3. Insert with offset
2844 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002845 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002846 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002847 >;
2848
2849 // 4. Insert without offset
2850 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002851 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002852 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002853 >;
2854}
2855
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002856defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2857defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2858defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2859defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2860
2861defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2862defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2863defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2864defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002865
Tom Stellard81d871d2013-11-13 23:36:50 +00002866//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002867// Conversion Patterns
2868//===----------------------------------------------------------------------===//
2869
2870def : Pat<(i32 (sext_inreg i32:$src, i1)),
2871 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2872
2873// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2874// might not be worth the effort, and will need to expand to shifts when
2875// fixing SGPR copies.
2876
2877// Handle sext_inreg in i64
2878def : Pat <
2879 (i64 (sext_inreg i64:$src, i1)),
2880 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2881 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2882 (S_MOV_B32 -1), sub1)
2883>;
2884
2885def : Pat <
2886 (i64 (sext_inreg i64:$src, i8)),
2887 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2888 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2889 (S_MOV_B32 -1), sub1)
2890>;
2891
2892def : Pat <
2893 (i64 (sext_inreg i64:$src, i16)),
2894 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2895 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2896 (S_MOV_B32 -1), sub1)
2897>;
2898
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002899class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2900 (i64 (ext i32:$src)),
2901 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2902 (S_MOV_B32 0), sub1)
2903>;
2904
2905class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2906 (i64 (ext i1:$src)),
2907 (INSERT_SUBREG
2908 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2909 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2910 (S_MOV_B32 0), sub1)
2911>;
2912
2913
2914def : ZExt_i64_i32_Pat<zext>;
2915def : ZExt_i64_i32_Pat<anyext>;
2916def : ZExt_i64_i1_Pat<zext>;
2917def : ZExt_i64_i1_Pat<anyext>;
2918
2919def : Pat <
2920 (i64 (sext i32:$src)),
2921 (INSERT_SUBREG
2922 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2923 (S_ASHR_I32 $src, 31), sub1)
2924>;
2925
2926def : Pat <
2927 (i64 (sext i1:$src)),
2928 (INSERT_SUBREG
2929 (INSERT_SUBREG
2930 (i64 (IMPLICIT_DEF)),
2931 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2932 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2933>;
2934
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002935def : Pat <
2936 (f32 (sint_to_fp i1:$src)),
2937 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2938>;
2939
2940def : Pat <
2941 (f32 (uint_to_fp i1:$src)),
2942 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2943>;
2944
2945def : Pat <
2946 (f64 (sint_to_fp i1:$src)),
2947 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2948>;
2949
2950def : Pat <
2951 (f64 (uint_to_fp i1:$src)),
2952 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2953>;
2954
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002955//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002956// Miscellaneous Patterns
2957//===----------------------------------------------------------------------===//
2958
2959def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002960 (i32 (trunc i64:$a)),
2961 (EXTRACT_SUBREG $a, sub0)
2962>;
2963
Michel Danzerbf1a6412014-01-28 03:01:16 +00002964def : Pat <
2965 (i1 (trunc i32:$a)),
2966 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2967>;
2968
Tom Stellardfb961692013-10-23 00:44:19 +00002969//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002970// Miscellaneous Optimization Patterns
2971//============================================================================//
2972
2973def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2974
Tom Stellard75aadc22012-12-11 21:25:42 +00002975} // End isSI predicate