blob: 080694a75c86d9779b30675afa4cac3602085d96 [file] [log] [blame]
Adam Nemet5ed17da2014-08-21 19:50:07 +00001// Group template arguments that can be derived from the vector type (EltNum x
2// EltVT). These are things like the register class for the writemask, etc.
3// The idea is to pass one of these as the template argument rather than the
4// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +00005// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +00006class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +00007 string suffix = ""> {
8 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +00009 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000010 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000011
12 // Corresponding mask register class.
13 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
14
15 // Corresponding write-mask register class.
16 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
17
18 // The GPR register class that can hold the write mask. Use GR8 for fewer
19 // than 8 elements. Use shift-right and equal to work around the lack of
20 // !lt in tablegen.
21 RegisterClass MRC =
22 !cast<RegisterClass>("GR" #
23 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
24
25 // Suffix used in the instruction mnemonic.
26 string Suffix = suffix;
27
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000028 // VTName is a string name for vector VT. For vector types it will be
29 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
30 // It is a little bit complex for scalar types, where NumElts = 1.
31 // In this case we build v4f32 or v2f64
32 string VTName = "v" # !if (!eq (NumElts, 1),
33 !if (!eq (EltVT.Size, 32), 4,
34 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000037 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000038
39 string EltTypeName = !cast<string>(EltVT);
40 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000041 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
42 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000043
44 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000045 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000046
47 // Size of RC in bits, e.g. 512 for VR512.
48 int Size = VT.Size;
49
50 // The corresponding memory operand, e.g. i512mem for VR512.
51 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
53
54 // Load patterns
55 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
56 // due to load promotion during legalization
57 PatFrag LdFrag = !cast<PatFrag>("load" #
58 !if (!eq (TypeVariantName, "i"),
59 !if (!eq (Size, 128), "v2i64",
60 !if (!eq (Size, 256), "v4i64",
61 VTName)), VTName));
62 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000063
Adam Nemet6bddb8c2014-09-29 22:54:41 +000064 // Load patterns used for memory operands. We only have this defined in
65 // case of i64 element types for sub-512 integer vectors. For now, keep
66 // MemOpFrag undefined in these cases.
67 PatFrag MemOpFrag =
Elena Demikhovsky905a5a62014-11-26 10:46:49 +000068 !if (!eq (NumElts#EltTypeName, "1f32"), !cast<PatFrag>("memopfsf32"),
69 !if (!eq (NumElts#EltTypeName, "1f64"), !cast<PatFrag>("memopfsf64"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +000070 !if (!eq (TypeVariantName, "f"), !cast<PatFrag>("memop" # VTName),
71 !if (!eq (EltTypeName, "i64"), !cast<PatFrag>("memop" # VTName),
Elena Demikhovsky905a5a62014-11-26 10:46:49 +000072 !if (!eq (VTName, "v16i32"), !cast<PatFrag>("memop" # VTName), ?)))));
Adam Nemet6bddb8c2014-09-29 22:54:41 +000073
Adam Nemet5ed17da2014-08-21 19:50:07 +000074 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000075 // Note: For EltSize < 32, FloatVT is illegal and TableGen
76 // fails to compile, so we choose FloatVT = VT
77 ValueType FloatVT = !cast<ValueType>(
78 !if (!eq (!srl(EltSize,5),0),
79 VTName,
80 !if (!eq(TypeVariantName, "i"),
81 "v" # NumElts # "f" # EltSize,
82 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000083
84 // The string to specify embedded broadcast in assembly.
85 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +000086
Adam Nemet449b3f02014-10-15 23:42:09 +000087 // 8-bit compressed displacement tuple/subvector format. This is only
88 // defined for NumElts <= 8.
89 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
90 !cast<CD8VForm>("CD8VT" # NumElts), ?);
91
Adam Nemet55536c62014-09-25 23:48:45 +000092 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
93 !if (!eq (Size, 256), sub_ymm, ?));
94
95 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
96 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
97 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +000098
99 // A vector type of the same width with element type i32. This is used to
100 // create the canonical constant zero node ImmAllZerosV.
101 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
102 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000103}
104
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000105def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
106def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000107def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
108def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000109def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
110def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000111
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000112// "x" in v32i8x_info means RC = VR256X
113def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
114def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
115def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
116def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000117def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
118def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000119
120def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
121def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
122def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
123def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000124def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
125def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000126
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000127// We map scalar types to the smallest (128-bit) vector type
128// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000129def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
130def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
131
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000132class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
133 X86VectorVTInfo i128> {
134 X86VectorVTInfo info512 = i512;
135 X86VectorVTInfo info256 = i256;
136 X86VectorVTInfo info128 = i128;
137}
138
139def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
140 v16i8x_info>;
141def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
142 v8i16x_info>;
143def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
144 v4i32x_info>;
145def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
146 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000147def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
148 v4f32x_info>;
149def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
150 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000152// This multiclass generates the masking variants from the non-masking
153// variant. It only provides the assembly pieces for the masking variants.
154// It assumes custom ISel patterns for masking which can be provided as
155// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000156multiclass AVX512_maskable_custom<bits<8> O, Format F,
157 dag Outs,
158 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
159 string OpcodeStr,
160 string AttSrcAsm, string IntelSrcAsm,
161 list<dag> Pattern,
162 list<dag> MaskingPattern,
163 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000164 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000165 string MaskingConstraint = "",
166 InstrItinClass itin = NoItinerary,
167 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000168 let isCommutable = IsCommutable in
169 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000170 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
171 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000172 Pattern, itin>;
173
174 // Prefer over VMOV*rrk Pat<>
175 let AddedComplexity = 20 in
176 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000177 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
178 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000179 MaskingPattern, itin>,
180 EVEX_K {
181 // In case of the 3src subclass this is overridden with a let.
182 string Constraints = MaskingConstraint;
183 }
184 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
185 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000186 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
187 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188 ZeroMaskingPattern,
189 itin>,
190 EVEX_KZ;
191}
192
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000193
Adam Nemet34801422014-10-08 23:25:39 +0000194// Common base class of AVX512_maskable and AVX512_maskable_3src.
195multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
196 dag Outs,
197 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
198 string OpcodeStr,
199 string AttSrcAsm, string IntelSrcAsm,
200 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000201 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000202 string MaskingConstraint = "",
203 InstrItinClass itin = NoItinerary,
204 bit IsCommutable = 0> :
205 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
206 AttSrcAsm, IntelSrcAsm,
207 [(set _.RC:$dst, RHS)],
208 [(set _.RC:$dst, MaskingRHS)],
209 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000210 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000211 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000212
Adam Nemet2e91ee52014-08-14 17:13:19 +0000213// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000214// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000215// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000216multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
217 dag Outs, dag Ins, string OpcodeStr,
218 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000219 dag RHS, string Round = "",
220 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000221 bit IsCommutable = 0> :
222 AVX512_maskable_common<O, F, _, Outs, Ins,
223 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
224 !con((ins _.KRCWM:$mask), Ins),
225 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000226 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
227 Round, "$src0 = $dst", itin, IsCommutable>;
228
229// This multiclass generates the unconditional/non-masking, the masking and
230// the zero-masking variant of the scalar instruction.
231multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
232 dag Outs, dag Ins, string OpcodeStr,
233 string AttSrcAsm, string IntelSrcAsm,
234 dag RHS, string Round = "",
235 InstrItinClass itin = NoItinerary,
236 bit IsCommutable = 0> :
237 AVX512_maskable_common<O, F, _, Outs, Ins,
238 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
239 !con((ins _.KRCWM:$mask), Ins),
240 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
241 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
242 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000243
Adam Nemet34801422014-10-08 23:25:39 +0000244// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000245// ($src1) is already tied to $dst so we just use that for the preserved
246// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
247// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000248multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs, dag NonTiedIns, string OpcodeStr,
250 string AttSrcAsm, string IntelSrcAsm,
251 dag RHS> :
252 AVX512_maskable_common<O, F, _, Outs,
253 !con((ins _.RC:$src1), NonTiedIns),
254 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
255 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
256 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
257 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000258
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000259
Adam Nemet34801422014-10-08 23:25:39 +0000260multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
261 dag Outs, dag Ins,
262 string OpcodeStr,
263 string AttSrcAsm, string IntelSrcAsm,
264 list<dag> Pattern> :
265 AVX512_maskable_custom<O, F, Outs, Ins,
266 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
267 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000268 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000269 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000270
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000271// Bitcasts between 512-bit vector types. Return the original type since
272// no instruction is needed for the conversion
273let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000274 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000275 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000276 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
277 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
278 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000279 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000280 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
281 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
282 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000283 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000284 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000285 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
286 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000287 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000288 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
289 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000290 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000291 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
292 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000293 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000294 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
295 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
296 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
297 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
298 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
299 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
300 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
301 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
302 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
303 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
304 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000305
306 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
307 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
308 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
309 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
310 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
311 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
312 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
313 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
314 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
315 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
316 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
317 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
318 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
319 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
320 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
321 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
322 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
323 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
324 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
325 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
326 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
327 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
328 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
329 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
330 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
331 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
332 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
333 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
334 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
335 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
336
337// Bitcasts between 256-bit vector types. Return the original type since
338// no instruction is needed for the conversion
339 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
340 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
341 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
342 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
343 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
344 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
345 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
346 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
347 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
348 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
349 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
350 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
351 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
352 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
353 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
354 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
355 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
356 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
357 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
358 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
359 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
360 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
361 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
362 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
363 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
364 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
365 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
366 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
367 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
368 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
369}
370
371//
372// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
373//
374
375let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
376 isPseudo = 1, Predicates = [HasAVX512] in {
377def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
378 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
379}
380
Craig Topperfb1746b2014-01-30 06:03:19 +0000381let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000382def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
383def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
384def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000385}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386
387//===----------------------------------------------------------------------===//
388// AVX-512 - VECTOR INSERT
389//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000390
Adam Nemet4285c1f2014-10-15 23:42:17 +0000391multiclass vinsert_for_size_no_alt<int Opcode,
392 X86VectorVTInfo From, X86VectorVTInfo To,
393 PatFrag vinsert_insert,
394 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000395 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
396 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
397 (ins VR512:$src1, From.RC:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000398 "vinsert" # From.EltTypeName # "x" # From.NumElts #
399 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000400 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000401 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
402 (From.VT From.RC:$src2),
403 (iPTR imm)))]>,
404 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000405
406 let mayLoad = 1 in
407 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
408 (ins VR512:$src1, From.MemOp:$src2, i8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000409 "vinsert" # From.EltTypeName # "x" # From.NumElts #
410 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000411 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000412 []>,
413 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000414 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000415}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000416
Adam Nemet4285c1f2014-10-15 23:42:17 +0000417multiclass vinsert_for_size<int Opcode,
418 X86VectorVTInfo From, X86VectorVTInfo To,
419 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
420 PatFrag vinsert_insert,
421 SDNodeXForm INSERT_get_vinsert_imm> :
422 vinsert_for_size_no_alt<Opcode, From, To,
423 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000424 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000425 // vinserti32x4. Only add this if 64x2 and friends are not supported
426 // natively via AVX512DQ.
427 let Predicates = [NoDQI] in
428 def : Pat<(vinsert_insert:$ins
429 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
430 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
431 VR512:$src1, From.RC:$src2,
432 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433}
434
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000435multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
436 ValueType EltVT64, int Opcode256> {
437 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000438 X86VectorVTInfo< 4, EltVT32, VR128X>,
439 X86VectorVTInfo<16, EltVT32, VR512>,
440 X86VectorVTInfo< 2, EltVT64, VR128X>,
441 X86VectorVTInfo< 8, EltVT64, VR512>,
442 vinsert128_insert,
443 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000444 let Predicates = [HasDQI] in
445 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
446 X86VectorVTInfo< 2, EltVT64, VR128X>,
447 X86VectorVTInfo< 8, EltVT64, VR512>,
448 vinsert128_insert,
449 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000450 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000451 X86VectorVTInfo< 4, EltVT64, VR256X>,
452 X86VectorVTInfo< 8, EltVT64, VR512>,
453 X86VectorVTInfo< 8, EltVT32, VR256>,
454 X86VectorVTInfo<16, EltVT32, VR512>,
455 vinsert256_insert,
456 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000457 let Predicates = [HasDQI] in
458 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
459 X86VectorVTInfo< 8, EltVT32, VR256X>,
460 X86VectorVTInfo<16, EltVT32, VR512>,
461 vinsert256_insert,
462 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000463}
464
Adam Nemet4e2ef472014-10-02 23:18:28 +0000465defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
466defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467
468// vinsertps - insert f32 to XMM
469def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000470 (ins VR128X:$src1, VR128X:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000471 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000472 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000473 EVEX_4V;
474def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000475 (ins VR128X:$src1, f32mem:$src2, i8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000476 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000477 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000478 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
479 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
480
481//===----------------------------------------------------------------------===//
482// AVX-512 VECTOR EXTRACT
483//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484
Adam Nemet55536c62014-09-25 23:48:45 +0000485multiclass vextract_for_size<int Opcode,
486 X86VectorVTInfo From, X86VectorVTInfo To,
487 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
488 PatFrag vextract_extract,
489 SDNodeXForm EXTRACT_get_vextract_imm> {
490 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000491 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000492 (ins VR512:$src1, i8imm:$idx),
493 "vextract" # To.EltTypeName # "x4",
494 "$idx, $src1", "$src1, $idx",
495 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
496 (iPTR imm)))]>,
497 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000498 let mayStore = 1 in
499 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
500 (ins To.MemOp:$dst, VR512:$src1, i8imm:$src2),
501 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
502 "$dst, $src1, $src2}",
503 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
504 }
505
Adam Nemet55536c62014-09-25 23:48:45 +0000506 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
507 // vextracti32x4
508 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
509 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
510 VR512:$src1,
511 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
512
513 // A 128/256-bit subvector extract from the first 512-bit vector position is
514 // a subregister copy that needs no instruction.
515 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
516 (To.VT
517 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
518
519 // And for the alternative types.
520 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
521 (AltTo.VT
522 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000523
524 // Intrinsic call with masking.
525 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
526 "x4_512")
527 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
528 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
529 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
530 VR512:$src1, imm:$idx)>;
531
532 // Intrinsic call with zero-masking.
533 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
534 "x4_512")
535 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
536 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
537 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
538 VR512:$src1, imm:$idx)>;
539
540 // Intrinsic call without masking.
541 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
542 "x4_512")
543 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
544 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
545 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000546}
547
Adam Nemet55536c62014-09-25 23:48:45 +0000548multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
549 ValueType EltVT64, int Opcode64> {
550 defm NAME # "32x4" : vextract_for_size<Opcode32,
551 X86VectorVTInfo<16, EltVT32, VR512>,
552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo< 8, EltVT64, VR512>,
554 X86VectorVTInfo< 2, EltVT64, VR128X>,
555 vextract128_extract,
556 EXTRACT_get_vextract128_imm>;
557 defm NAME # "64x4" : vextract_for_size<Opcode64,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
559 X86VectorVTInfo< 4, EltVT64, VR256X>,
560 X86VectorVTInfo<16, EltVT32, VR512>,
561 X86VectorVTInfo< 8, EltVT32, VR256>,
562 vextract256_extract,
563 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000564}
565
Adam Nemet55536c62014-09-25 23:48:45 +0000566defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
567defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000568
569// A 128-bit subvector insert to the first 512-bit vector position
570// is a subregister copy that needs no instruction.
571def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
572 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
573 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
574 sub_ymm)>;
575def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
576 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
577 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
578 sub_ymm)>;
579def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
580 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
581 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
582 sub_ymm)>;
583def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
584 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
585 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
586 sub_ymm)>;
587
588def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
589 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
590def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
591 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
592def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
593 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
594def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
595 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
596
597// vextractps - extract 32 bits from XMM
598def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000599 (ins VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000600 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000601 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
602 EVEX;
603
604def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Chandler Carruth373b2b12014-09-06 10:00:01 +0000605 (ins f32mem:$dst, VR128X:$src1, i32i8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000606 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000607 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000608 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
610//===---------------------------------------------------------------------===//
611// AVX-512 BROADCAST
612//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000613multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
614 ValueType svt, X86VectorVTInfo _> {
615 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
616 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
617 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
618 T8PD, EVEX;
619
620 let mayLoad = 1 in {
621 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
622 (ins _.ScalarMemOp:$src),
623 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
624 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
625 T8PD, EVEX;
626 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000627}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000628
629multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
630 AVX512VLVectorVTInfo _> {
631 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
632 EVEX_V512;
633
634 let Predicates = [HasVLX] in {
635 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
636 EVEX_V256;
637 }
638}
639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000640let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000641 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
642 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
643 let Predicates = [HasVLX] in {
644 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
645 v4f32, v4f32x_info>, EVEX_V128,
646 EVEX_CD8<32, CD8VT1>;
647 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000648}
649
650let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000651 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
652 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000653}
654
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000655// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
656// Later, we can canonize broadcast instructions before ISel phase and
657// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000658// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
659// representations of source
660multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
661 X86VectorVTInfo _, RegisterClass SrcRC_v,
662 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000663 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000664 (!cast<Instruction>(InstName##"r")
665 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
666
667 let AddedComplexity = 30 in {
668 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000669 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000670 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
671 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
672
673 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000674 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000675 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
676 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
677 }
678}
679
680defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
681 VR128X, FR32X>;
682defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
683 VR128X, FR64X>;
684
685let Predicates = [HasVLX] in {
686 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
687 v8f32x_info, VR128X, FR32X>;
688 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
689 v4f32x_info, VR128X, FR32X>;
690 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
691 v4f64x_info, VR128X, FR64X>;
692}
693
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000695 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000696def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000697 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000698
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000699def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000700 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000701def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000702 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000703
Robert Khasanovcbc57032014-12-09 16:38:41 +0000704multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
705 RegisterClass SrcRC> {
706 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
707 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
708 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000709}
710
Robert Khasanovcbc57032014-12-09 16:38:41 +0000711multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
712 RegisterClass SrcRC, Predicate prd> {
713 let Predicates = [prd] in
714 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
715 let Predicates = [prd, HasVLX] in {
716 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
717 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
718 }
719}
720
721defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
722 HasBWI>;
723defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
724 HasBWI>;
725defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
726 HasAVX512>;
727defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
728 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000729
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000730def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000731 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000732
733def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000734 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000735
736def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000737 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000738def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000739 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000740def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000741 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000742def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000743 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000744
Cameron McInally394d5572013-10-31 13:56:31 +0000745def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000746 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000747def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000748 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000749
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000750def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
751 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000752 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000753def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
754 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000755 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
758 X86MemOperand x86memop, PatFrag ld_frag,
759 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
760 RegisterClass KRC> {
761 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000762 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763 [(set DstRC:$dst,
764 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
765 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
766 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000767 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000768 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769 [(set DstRC:$dst,
770 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
771 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000772 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000773 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000774 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000775 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
777 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
778 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000779 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000780 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000781 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000783 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000784}
785
786defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
787 loadi32, VR512, v16i32, v4i32, VK16WM>,
788 EVEX_V512, EVEX_CD8<32, CD8VT1>;
789defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
790 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
791 EVEX_CD8<64, CD8VT1>;
792
Adam Nemet73f72e12014-06-27 00:43:38 +0000793multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
794 X86MemOperand x86memop, PatFrag ld_frag,
795 RegisterClass KRC> {
796 let mayLoad = 1 in {
797 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000798 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000799 []>, EVEX;
800 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
801 x86memop:$src),
802 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000803 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000804 []>, EVEX, EVEX_KZ;
805 }
806}
807
808defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
809 i128mem, loadv2i64, VK16WM>,
810 EVEX_V512, EVEX_CD8<32, CD8VT4>;
811defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
812 i256mem, loadv4i64, VK16WM>, VEX_W,
813 EVEX_V512, EVEX_CD8<64, CD8VT4>;
814
Cameron McInally394d5572013-10-31 13:56:31 +0000815def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
816 (VPBROADCASTDZrr VR128X:$src)>;
817def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
818 (VPBROADCASTQZrr VR128X:$src)>;
819
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000820def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000821 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000822def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000823 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000824
825def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
826 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
827def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
828 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
829
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000830def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000831 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000832def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000833 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835// Provide fallback in case the load node that is used in the patterns above
836// is used by additional users, which prevents the pattern selection.
837def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000838 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000840 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841
842
843let Predicates = [HasAVX512] in {
844def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000845 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000846 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
847 addr:$src)), sub_ymm)>;
848}
849//===----------------------------------------------------------------------===//
850// AVX-512 BROADCAST MASK TO VECTOR REGISTER
851//---
852
853multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000854 RegisterClass KRC> {
855let Predicates = [HasCDI] in
856def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000857 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000858 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000859
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000860let Predicates = [HasCDI, HasVLX] in {
861def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000862 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000863 []>, EVEX, EVEX_V128;
864def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000865 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000866 []>, EVEX, EVEX_V256;
867}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
869
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000870let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000871defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
872 VK16>;
873defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
874 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000876
877//===----------------------------------------------------------------------===//
878// AVX-512 - VPERM
879//
880// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000881multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
882 X86VectorVTInfo _> {
883 let ExeDomain = _.ExeDomain in {
884 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
885 (ins _.RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000886 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000887 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000888 [(set _.RC:$dst,
889 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000890 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000891 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
892 (ins _.MemOp:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000893 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000894 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000895 [(set _.RC:$dst,
896 (_.VT (OpNode (_.MemOpFrag addr:$src1),
897 (i8 imm:$src2))))]>,
898 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
899}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900}
901
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000902multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
903 X86VectorVTInfo Ctrl> :
904 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
905 let ExeDomain = _.ExeDomain in {
906 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
907 (ins _.RC:$src1, _.RC:$src2),
908 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000909 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000910 [(set _.RC:$dst,
911 (_.VT (X86VPermilpv _.RC:$src1,
912 (Ctrl.VT Ctrl.RC:$src2))))]>,
913 EVEX_4V;
914 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
915 (ins _.RC:$src1, Ctrl.MemOp:$src2),
916 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000917 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000918 [(set _.RC:$dst,
919 (_.VT (X86VPermilpv _.RC:$src1,
920 (Ctrl.VT (Ctrl.MemOpFrag addr:$src2)))))]>,
921 EVEX_4V;
922 }
923}
924
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000925defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
926 EVEX_V512, VEX_W;
927defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
928 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000930defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000931 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000932defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000933 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000934
935def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
936 (VPERMILPSZri VR512:$src1, imm:$imm)>;
937def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
938 (VPERMILPDZri VR512:$src1, imm:$imm)>;
939
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000941multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000942 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
943
944 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
945 (ins RC:$src1, RC:$src2),
946 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000947 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948 [(set RC:$dst,
949 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
950
951 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
952 (ins RC:$src1, x86memop:$src2),
953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955 [(set RC:$dst,
956 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
957 EVEX_4V;
958}
959
960defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
961 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +0000962defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000963 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
964let ExeDomain = SSEPackedSingle in
965defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
966 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
967let ExeDomain = SSEPackedDouble in
Michael Liao5bf95782014-12-04 05:20:33 +0000968defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000969 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
970
971// -- VPERM2I - 3 source operands form --
972multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
973 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000974 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000975let Constraints = "$src1 = $dst" in {
976 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
977 (ins RC:$src1, RC:$src2, RC:$src3),
978 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000979 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000981 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982 EVEX_4V;
983
Adam Nemet2415a492014-07-02 21:25:54 +0000984 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
985 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
986 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000987 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +0000988 "$dst {${mask}}, $src2, $src3}"),
989 [(set RC:$dst, (OpVT (vselect KRC:$mask,
990 (OpNode RC:$src1, RC:$src2,
991 RC:$src3),
992 RC:$src1)))]>,
993 EVEX_4V, EVEX_K;
994
995 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
996 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
997 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
998 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000999 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001000 "$dst {${mask}} {z}, $src2, $src3}"),
1001 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1002 (OpNode RC:$src1, RC:$src2,
1003 RC:$src3),
1004 (OpVT (bitconvert
1005 (v16i32 immAllZerosV))))))]>,
1006 EVEX_4V, EVEX_KZ;
1007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1009 (ins RC:$src1, RC:$src2, x86memop:$src3),
1010 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001011 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001012 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001013 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001014 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001015
1016 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1017 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1018 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001019 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001020 "$dst {${mask}}, $src2, $src3}"),
1021 [(set RC:$dst,
1022 (OpVT (vselect KRC:$mask,
1023 (OpNode RC:$src1, RC:$src2,
1024 (mem_frag addr:$src3)),
1025 RC:$src1)))]>,
1026 EVEX_4V, EVEX_K;
1027
1028 let AddedComplexity = 10 in // Prefer over the rrkz variant
1029 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1030 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1031 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001032 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001033 "$dst {${mask}} {z}, $src2, $src3}"),
1034 [(set RC:$dst,
1035 (OpVT (vselect KRC:$mask,
1036 (OpNode RC:$src1, RC:$src2,
1037 (mem_frag addr:$src3)),
1038 (OpVT (bitconvert
1039 (v16i32 immAllZerosV))))))]>,
1040 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001041 }
1042}
Adam Nemet2415a492014-07-02 21:25:54 +00001043defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32,
1044 i512mem, X86VPermiv3, v16i32, VK16WM>,
1045 EVEX_V512, EVEX_CD8<32, CD8VF>;
1046defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64,
1047 i512mem, X86VPermiv3, v8i64, VK8WM>,
1048 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1049defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32,
1050 i512mem, X86VPermiv3, v16f32, VK16WM>,
1051 EVEX_V512, EVEX_CD8<32, CD8VF>;
1052defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64,
1053 i512mem, X86VPermiv3, v8f64, VK8WM>,
1054 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001055
Adam Nemetefe9c982014-07-02 21:25:58 +00001056multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1057 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001058 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1059 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001060 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1061 OpVT, KRC> {
1062 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1063 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1064 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001065
1066 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1067 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1068 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1069 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001070}
1071
1072defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, memopv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001073 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1074 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001075defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, memopv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001076 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1077 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001078defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, memopv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001079 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1080 EVEX_V512, EVEX_CD8<32, CD8VF>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001081defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, memopv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001082 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1083 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 - BLEND using mask
1087//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001088multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001089 RegisterClass KRC, RegisterClass RC,
1090 X86MemOperand x86memop, PatFrag mem_frag,
1091 SDNode OpNode, ValueType vt> {
1092 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001093 (ins KRC:$mask, RC:$src1, RC:$src2),
1094 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001095 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001096 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001097 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001098 let mayLoad = 1 in
1099 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1100 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1101 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001102 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001103 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104}
1105
1106let ExeDomain = SSEPackedSingle in
Michael Liao5bf95782014-12-04 05:20:33 +00001107defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001108 VK16WM, VR512, f512mem,
Michael Liao5bf95782014-12-04 05:20:33 +00001109 memopv16f32, vselect, v16f32>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001110 EVEX_CD8<32, CD8VF>, EVEX_V512;
1111let ExeDomain = SSEPackedDouble in
Michael Liao5bf95782014-12-04 05:20:33 +00001112defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001113 VK8WM, VR512, f512mem,
Michael Liao5bf95782014-12-04 05:20:33 +00001114 memopv8f64, vselect, v8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001115 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
1116
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001117def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
1118 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001119 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001120 VR512:$src1, VR512:$src2)>;
1121
1122def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
1123 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001124 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001125 VR512:$src1, VR512:$src2)>;
1126
Michael Liao5bf95782014-12-04 05:20:33 +00001127defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
1128 VK16WM, VR512, f512mem,
1129 memopv16i32, vselect, v16i32>,
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001130 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131
Michael Liao5bf95782014-12-04 05:20:33 +00001132defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
1133 VK8WM, VR512, f512mem,
1134 memopv8i64, vselect, v8i64>,
Cameron McInallyd80f7d32013-11-04 19:14:56 +00001135 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001136
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001137def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
1138 (v16i32 VR512:$src2), (i16 GR16:$mask))),
1139 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
1140 VR512:$src1, VR512:$src2)>;
1141
1142def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
1143 (v8i64 VR512:$src2), (i8 GR8:$mask))),
1144 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
1145 VR512:$src1, VR512:$src2)>;
1146
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001147let Predicates = [HasAVX512] in {
1148def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1149 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001150 (EXTRACT_SUBREG
1151 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1153 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1154
1155def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1156 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001157 (EXTRACT_SUBREG
1158 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001159 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1160 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1161}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001162//===----------------------------------------------------------------------===//
1163// Compare Instructions
1164//===----------------------------------------------------------------------===//
1165
1166// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1167multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
1168 Operand CC, SDNode OpNode, ValueType VT,
1169 PatFrag ld_frag, string asm, string asm_alt> {
1170 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1171 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
1172 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
1173 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1174 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1175 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
1176 [(set VK1:$dst, (OpNode (VT RC:$src1),
1177 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001178 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001179 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
1180 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
1181 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1182 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
1183 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
1184 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1185 }
1186}
1187
1188let Predicates = [HasAVX512] in {
1189defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
1190 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1191 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1192 XS;
1193defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
1194 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1195 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
1196 XD, VEX_W;
1197}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001198
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001199multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1200 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001201 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001202 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1203 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1204 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001205 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001206 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001207 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001208 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1209 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1210 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1211 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001212 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001213 def rrk : AVX512BI<opc, MRMSrcReg,
1214 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1215 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1216 "$dst {${mask}}, $src1, $src2}"),
1217 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1218 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1219 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1220 let mayLoad = 1 in
1221 def rmk : AVX512BI<opc, MRMSrcMem,
1222 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1223 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1224 "$dst {${mask}}, $src1, $src2}"),
1225 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1226 (OpNode (_.VT _.RC:$src1),
1227 (_.VT (bitconvert
1228 (_.LdFrag addr:$src2))))))],
1229 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001230}
1231
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001232multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001233 X86VectorVTInfo _> :
1234 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001235 let mayLoad = 1 in {
1236 def rmb : AVX512BI<opc, MRMSrcMem,
1237 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1238 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1239 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1240 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1241 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1242 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1243 def rmbk : AVX512BI<opc, MRMSrcMem,
1244 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1245 _.ScalarMemOp:$src2),
1246 !strconcat(OpcodeStr,
1247 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1248 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1249 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1250 (OpNode (_.VT _.RC:$src1),
1251 (X86VBroadcast
1252 (_.ScalarLdFrag addr:$src2)))))],
1253 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1254 }
1255}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001256
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001257multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1258 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1259 let Predicates = [prd] in
1260 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1261 EVEX_V512;
1262
1263 let Predicates = [prd, HasVLX] in {
1264 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1265 EVEX_V256;
1266 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1267 EVEX_V128;
1268 }
1269}
1270
1271multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1272 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1273 Predicate prd> {
1274 let Predicates = [prd] in
1275 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1276 EVEX_V512;
1277
1278 let Predicates = [prd, HasVLX] in {
1279 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1280 EVEX_V256;
1281 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1282 EVEX_V128;
1283 }
1284}
1285
1286defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1287 avx512vl_i8_info, HasBWI>,
1288 EVEX_CD8<8, CD8VF>;
1289
1290defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1291 avx512vl_i16_info, HasBWI>,
1292 EVEX_CD8<16, CD8VF>;
1293
Robert Khasanovf70f7982014-09-18 14:06:55 +00001294defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001295 avx512vl_i32_info, HasAVX512>,
1296 EVEX_CD8<32, CD8VF>;
1297
Robert Khasanovf70f7982014-09-18 14:06:55 +00001298defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001299 avx512vl_i64_info, HasAVX512>,
1300 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1301
1302defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1303 avx512vl_i8_info, HasBWI>,
1304 EVEX_CD8<8, CD8VF>;
1305
1306defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1307 avx512vl_i16_info, HasBWI>,
1308 EVEX_CD8<16, CD8VF>;
1309
Robert Khasanovf70f7982014-09-18 14:06:55 +00001310defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001311 avx512vl_i32_info, HasAVX512>,
1312 EVEX_CD8<32, CD8VF>;
1313
Robert Khasanovf70f7982014-09-18 14:06:55 +00001314defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001315 avx512vl_i64_info, HasAVX512>,
1316 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317
1318def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001319 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001320 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1321 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1322
1323def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001324 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1326 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1327
Robert Khasanov29e3b962014-08-27 09:34:37 +00001328multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1329 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001330 def rri : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001331 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001332 !strconcat("vpcmp${cc}", Suffix,
1333 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001334 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1335 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001336 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001337 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001338 def rmi : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001339 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001340 !strconcat("vpcmp${cc}", Suffix,
1341 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001342 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1343 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1344 imm:$cc))],
1345 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1346 def rrik : AVX512AIi8<opc, MRMSrcReg,
1347 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1348 AVXCC:$cc),
1349 !strconcat("vpcmp${cc}", Suffix,
1350 "\t{$src2, $src1, $dst {${mask}}|",
1351 "$dst {${mask}}, $src1, $src2}"),
1352 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1353 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1354 imm:$cc)))],
1355 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1356 let mayLoad = 1 in
1357 def rmik : AVX512AIi8<opc, MRMSrcMem,
1358 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1359 AVXCC:$cc),
1360 !strconcat("vpcmp${cc}", Suffix,
1361 "\t{$src2, $src1, $dst {${mask}}|",
1362 "$dst {${mask}}, $src1, $src2}"),
1363 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1364 (OpNode (_.VT _.RC:$src1),
1365 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1366 imm:$cc)))],
1367 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1368
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001369 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001370 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001371 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001372 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, i8imm:$cc),
1373 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1374 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001375 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001376 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001377 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, i8imm:$cc),
1378 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1379 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001380 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001381 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1382 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
1383 i8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001384 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001385 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1386 "$dst {${mask}}, $src1, $src2, $cc}"),
1387 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1388 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1389 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
1390 i8imm:$cc),
1391 !strconcat("vpcmp", Suffix,
1392 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1393 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001394 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 }
1396}
1397
Robert Khasanov29e3b962014-08-27 09:34:37 +00001398multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001399 X86VectorVTInfo _> :
1400 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001401 let mayLoad = 1 in {
1402 def rmib : AVX512AIi8<opc, MRMSrcMem,
1403 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1404 AVXCC:$cc),
1405 !strconcat("vpcmp${cc}", Suffix,
1406 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1407 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1408 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1409 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1410 imm:$cc))],
1411 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1412 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1413 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1414 _.ScalarMemOp:$src2, AVXCC:$cc),
1415 !strconcat("vpcmp${cc}", Suffix,
1416 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1417 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1418 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1419 (OpNode (_.VT _.RC:$src1),
1420 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
1421 imm:$cc)))],
1422 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1423 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001424
Robert Khasanov29e3b962014-08-27 09:34:37 +00001425 // Accept explicit immediate argument form instead of comparison code.
1426 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1427 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1428 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
1429 i8imm:$cc),
1430 !strconcat("vpcmp", Suffix,
1431 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1432 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1433 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1434 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1435 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1436 _.ScalarMemOp:$src2, i8imm:$cc),
1437 !strconcat("vpcmp", Suffix,
1438 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1439 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1440 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1441 }
1442}
1443
1444multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1445 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1446 let Predicates = [prd] in
1447 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1448
1449 let Predicates = [prd, HasVLX] in {
1450 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1451 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1452 }
1453}
1454
1455multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1456 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1457 let Predicates = [prd] in
1458 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1459 EVEX_V512;
1460
1461 let Predicates = [prd, HasVLX] in {
1462 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1463 EVEX_V256;
1464 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1465 EVEX_V128;
1466 }
1467}
1468
1469defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1470 HasBWI>, EVEX_CD8<8, CD8VF>;
1471defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1472 HasBWI>, EVEX_CD8<8, CD8VF>;
1473
1474defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1475 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1476defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1477 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1478
Robert Khasanovf70f7982014-09-18 14:06:55 +00001479defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001480 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001481defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001482 HasAVX512>, EVEX_CD8<32, CD8VF>;
1483
Robert Khasanovf70f7982014-09-18 14:06:55 +00001484defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001485 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001486defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001487 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001488
Adam Nemet905832b2014-06-26 00:21:12 +00001489// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001490multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001491 X86MemOperand x86memop, ValueType vt,
1492 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001493 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001494 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1495 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001496 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001497 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
1498 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001499 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001500 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001501 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001502 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001503 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001504 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001505 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001506 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001507 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001508 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001509
1510 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001511 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001512 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Adam Nemet905832b2014-06-26 00:21:12 +00001513 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001514 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001515 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +00001516 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Adam Nemet905832b2014-06-26 00:21:12 +00001517 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001518 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001519 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001520 }
1521}
1522
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001523defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001524 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001525 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001526defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001527 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528 EVEX_CD8<64, CD8VF>;
1529
1530def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1531 (COPY_TO_REGCLASS (VCMPPSZrri
1532 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1533 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1534 imm:$cc), VK8)>;
1535def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1536 (COPY_TO_REGCLASS (VPCMPDZrri
1537 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1538 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1539 imm:$cc), VK8)>;
1540def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1541 (COPY_TO_REGCLASS (VPCMPUDZrri
1542 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1543 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1544 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001545
1546def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1547 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1548 FROUND_NO_EXC)),
1549 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001550 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001551
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001552def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1553 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1554 FROUND_NO_EXC)),
1555 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001556 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001557
1558def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
1559 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
1560 FROUND_CURRENT)),
1561 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1562 (I8Imm imm:$cc)), GR16)>;
1563
1564def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
1565 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
1566 FROUND_CURRENT)),
1567 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1568 (I8Imm imm:$cc)), GR8)>;
1569
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001570// Mask register copy, including
1571// - copy between mask registers
1572// - load/store mask registers
1573// - copy from GPR to mask register and vice versa
1574//
1575multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1576 string OpcodeStr, RegisterClass KRC,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001577 ValueType vvt, ValueType ivt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001578 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001579 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001580 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001581 let mayLoad = 1 in
1582 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001583 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Robert Khasanov74acbb72014-07-23 14:49:42 +00001584 [(set KRC:$dst, (vvt (bitconvert (ivt (load addr:$src)))))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001585 let mayStore = 1 in
1586 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001587 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001588 }
1589}
1590
1591multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1592 string OpcodeStr,
1593 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001594 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001596 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001597 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001598 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001599 }
1600}
1601
Robert Khasanov74acbb72014-07-23 14:49:42 +00001602let Predicates = [HasDQI] in
1603 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8,
1604 i8mem>,
1605 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1606 VEX, PD;
1607
1608let Predicates = [HasAVX512] in
1609 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16,
1610 i16mem>,
1611 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001612 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001613
1614let Predicates = [HasBWI] in {
1615 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1, i32,
1616 i32mem>, VEX, PD, VEX_W;
1617 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1618 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619}
1620
Robert Khasanov74acbb72014-07-23 14:49:42 +00001621let Predicates = [HasBWI] in {
1622 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64,
1623 i64mem>, VEX, PS, VEX_W;
1624 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1625 VEX, XD, VEX_W;
1626}
1627
1628// GR from/to mask register
1629let Predicates = [HasDQI] in {
1630 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1631 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1632 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1633 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1634}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001635let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001636 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1637 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1638 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1639 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001640}
1641let Predicates = [HasBWI] in {
1642 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1643 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1644}
1645let Predicates = [HasBWI] in {
1646 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1647 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1648}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001649
Robert Khasanov74acbb72014-07-23 14:49:42 +00001650// Load/store kreg
1651let Predicates = [HasDQI] in {
1652 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1653 (KMOVBmk addr:$dst, VK8:$src)>;
1654}
1655let Predicates = [HasAVX512] in {
1656 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001657 (KMOVWmk addr:$dst, VK16:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001658 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001659 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001660 def : Pat<(i1 (load addr:$src)),
1661 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001662 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001663 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001664}
1665let Predicates = [HasBWI] in {
1666 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1667 (KMOVDmk addr:$dst, VK32:$src)>;
1668}
1669let Predicates = [HasBWI] in {
1670 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1671 (KMOVQmk addr:$dst, VK64:$src)>;
1672}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001673
Robert Khasanov74acbb72014-07-23 14:49:42 +00001674let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001675 def : Pat<(i1 (trunc (i64 GR64:$src))),
1676 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1677 (i32 1))), VK1)>;
1678
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001679 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001680 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001681
1682 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001683 (COPY_TO_REGCLASS
1684 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1685 VK1)>;
1686 def : Pat<(i1 (trunc (i16 GR16:$src))),
1687 (COPY_TO_REGCLASS
1688 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1689 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001690
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001691 def : Pat<(i32 (zext VK1:$src)),
1692 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001693 def : Pat<(i8 (zext VK1:$src)),
1694 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001695 (AND32ri (KMOVWrk
1696 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001697 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001698 (AND64ri8 (SUBREG_TO_REG (i64 0),
1699 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001700 def : Pat<(i16 (zext VK1:$src)),
1701 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001702 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1703 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001704 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1705 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1706 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1707 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001709let Predicates = [HasBWI] in {
1710 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1711 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1712 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1713 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1714}
1715
1716
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001717// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1718let Predicates = [HasAVX512] in {
1719 // GR from/to 8-bit mask without native support
1720 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1721 (COPY_TO_REGCLASS
1722 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1723 VK8)>;
1724 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1725 (EXTRACT_SUBREG
1726 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1727 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001728
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001729 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001730 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001731 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001732 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001733}
1734let Predicates = [HasBWI] in {
1735 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1736 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1737 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1738 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001739}
1740
1741// Mask unary operation
1742// - KNOT
1743multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001744 RegisterClass KRC, SDPatternOperator OpNode,
1745 Predicate prd> {
1746 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001748 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749 [(set KRC:$dst, (OpNode KRC:$src))]>;
1750}
1751
Robert Khasanov74acbb72014-07-23 14:49:42 +00001752multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1753 SDPatternOperator OpNode> {
1754 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1755 HasDQI>, VEX, PD;
1756 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1757 HasAVX512>, VEX, PS;
1758 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1759 HasBWI>, VEX, PD, VEX_W;
1760 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1761 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762}
1763
Robert Khasanov74acbb72014-07-23 14:49:42 +00001764defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001765
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001766multiclass avx512_mask_unop_int<string IntName, string InstName> {
1767 let Predicates = [HasAVX512] in
1768 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1769 (i16 GR16:$src)),
1770 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1771 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1772}
1773defm : avx512_mask_unop_int<"knot", "KNOT">;
1774
Robert Khasanov74acbb72014-07-23 14:49:42 +00001775let Predicates = [HasDQI] in
1776def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1777let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001778def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001779let Predicates = [HasBWI] in
1780def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1781let Predicates = [HasBWI] in
1782def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1783
1784// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
1785let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001786def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1787 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1788
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001789def : Pat<(not VK8:$src),
1790 (COPY_TO_REGCLASS
1791 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001792}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793
1794// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001795// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001796multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001797 RegisterClass KRC, SDPatternOperator OpNode,
1798 Predicate prd> {
1799 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1801 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001802 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001803 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1804}
1805
Robert Khasanov595683d2014-07-28 13:46:45 +00001806multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1807 SDPatternOperator OpNode> {
1808 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1809 HasDQI>, VEX_4V, VEX_L, PD;
1810 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1811 HasAVX512>, VEX_4V, VEX_L, PS;
1812 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1813 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1814 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1815 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001816}
1817
1818def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1819def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1820
1821let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001822 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1823 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1824 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1825 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001826}
Robert Khasanov595683d2014-07-28 13:46:45 +00001827let isCommutable = 0 in
1828 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001830def : Pat<(xor VK1:$src1, VK1:$src2),
1831 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1832 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1833
1834def : Pat<(or VK1:$src1, VK1:$src2),
1835 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1836 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1837
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001838def : Pat<(and VK1:$src1, VK1:$src2),
1839 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1840 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1841
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001842multiclass avx512_mask_binop_int<string IntName, string InstName> {
1843 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001844 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1845 (i16 GR16:$src1), (i16 GR16:$src2)),
1846 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1847 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1848 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001849}
1850
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001851defm : avx512_mask_binop_int<"kand", "KAND">;
1852defm : avx512_mask_binop_int<"kandn", "KANDN">;
1853defm : avx512_mask_binop_int<"kor", "KOR">;
1854defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1855defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001856
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1858multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1859 let Predicates = [HasAVX512] in
1860 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1861 (COPY_TO_REGCLASS
1862 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1863 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1864}
1865
1866defm : avx512_binop_pat<and, KANDWrr>;
1867defm : avx512_binop_pat<andn, KANDNWrr>;
1868defm : avx512_binop_pat<or, KORWrr>;
1869defm : avx512_binop_pat<xnor, KXNORWrr>;
1870defm : avx512_binop_pat<xor, KXORWrr>;
1871
1872// Mask unpacking
1873multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001874 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001875 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001876 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001877 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001878 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001879}
1880
1881multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001882 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001883 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001884}
1885
1886defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001887def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1888 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1889 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1890
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001891
1892multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1893 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001894 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1895 (i16 GR16:$src1), (i16 GR16:$src2)),
1896 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1897 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1898 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001900defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001901
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001902// Mask bit testing
1903multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1904 SDNode OpNode> {
1905 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1906 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001907 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001908 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1909}
1910
1911multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1912 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001913 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001914}
1915
1916defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001917
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001918def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001919 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001920 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001921
1922// Mask shift
1923multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1924 SDNode OpNode> {
1925 let Predicates = [HasAVX512] in
1926 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1927 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001928 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001929 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1930}
1931
1932multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1933 SDNode OpNode> {
1934 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001935 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001936}
1937
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001938defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1939defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940
1941// Mask setting all 0s or 1s
1942multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1943 let Predicates = [HasAVX512] in
1944 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1945 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1946 [(set KRC:$dst, (VT Val))]>;
1947}
1948
1949multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001950 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1952}
1953
1954defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1955defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1956
1957// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1958let Predicates = [HasAVX512] in {
1959 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1960 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001961 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1962 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1963 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964}
1965def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1966 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1967
1968def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1969 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1970
1971def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1972 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1973
Robert Khasanov5aa44452014-09-30 11:41:54 +00001974let Predicates = [HasVLX] in {
1975 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
1976 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
1977 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
1978 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
1979 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1980 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
1981 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
1982 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
1983}
1984
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001985def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1986 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1987
1988def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1989 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990//===----------------------------------------------------------------------===//
1991// AVX-512 - Aligned and unaligned load and store
1992//
1993
Robert Khasanov7ca7df02014-08-04 14:35:15 +00001994multiclass avx512_load<bits<8> opc, string OpcodeStr, PatFrag ld_frag,
1995 RegisterClass KRC, RegisterClass RC,
1996 ValueType vt, ValueType zvt, X86MemOperand memop,
1997 Domain d, bit IsReMaterializable = 1> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001998let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001999 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002000 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
2001 d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002002 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002003 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2004 "${dst} {${mask}} {z}, $src}"), [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002005 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002006 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2007 SchedRW = [WriteLoad] in
2008 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins memop:$src),
2009 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2010 [(set RC:$dst, (vt (bitconvert (ld_frag addr:$src))))],
2011 d>, EVEX;
2012
2013 let AddedComplexity = 20 in {
2014 let Constraints = "$src0 = $dst", hasSideEffects = 0 in {
2015 let hasSideEffects = 0 in
2016 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
2017 (ins RC:$src0, KRC:$mask, RC:$src1),
2018 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2019 "${dst} {${mask}}, $src1}"),
2020 [(set RC:$dst, (vt (vselect KRC:$mask,
2021 (vt RC:$src1),
2022 (vt RC:$src0))))],
2023 d>, EVEX, EVEX_K;
2024 let mayLoad = 1, SchedRW = [WriteLoad] in
2025 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2026 (ins RC:$src0, KRC:$mask, memop:$src1),
2027 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2028 "${dst} {${mask}}, $src1}"),
2029 [(set RC:$dst, (vt
2030 (vselect KRC:$mask,
2031 (vt (bitconvert (ld_frag addr:$src1))),
2032 (vt RC:$src0))))],
2033 d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002034 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002035 let mayLoad = 1, SchedRW = [WriteLoad] in
2036 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
2037 (ins KRC:$mask, memop:$src),
2038 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
2039 "${dst} {${mask}} {z}, $src}"),
2040 [(set RC:$dst, (vt
2041 (vselect KRC:$mask,
2042 (vt (bitconvert (ld_frag addr:$src))),
2043 (vt (bitconvert (zvt immAllZerosV))))))],
2044 d>, EVEX, EVEX_KZ;
2045 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002046}
2047
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002048multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, string ld_pat,
2049 string elty, string elsz, string vsz512,
2050 string vsz256, string vsz128, Domain d,
2051 Predicate prd, bit IsReMaterializable = 1> {
2052 let Predicates = [prd] in
2053 defm Z : avx512_load<opc, OpcodeStr,
2054 !cast<PatFrag>(ld_pat##"v"##vsz512##elty##elsz),
2055 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2056 !cast<ValueType>("v"##vsz512##elty##elsz), v16i32,
2057 !cast<X86MemOperand>(elty##"512mem"), d,
2058 IsReMaterializable>, EVEX_V512;
2059
2060 let Predicates = [prd, HasVLX] in {
2061 defm Z256 : avx512_load<opc, OpcodeStr,
2062 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2063 "v"##vsz256##elty##elsz, "v4i64")),
2064 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2065 !cast<ValueType>("v"##vsz256##elty##elsz), v8i32,
2066 !cast<X86MemOperand>(elty##"256mem"), d,
2067 IsReMaterializable>, EVEX_V256;
2068
2069 defm Z128 : avx512_load<opc, OpcodeStr,
2070 !cast<PatFrag>(ld_pat##!if(!eq(elty,"f"),
2071 "v"##vsz128##elty##elsz, "v2i64")),
2072 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2073 !cast<ValueType>("v"##vsz128##elty##elsz), v4i32,
2074 !cast<X86MemOperand>(elty##"128mem"), d,
2075 IsReMaterializable>, EVEX_V128;
2076 }
2077}
2078
2079
2080multiclass avx512_store<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2081 ValueType OpVT, RegisterClass KRC, RegisterClass RC,
2082 X86MemOperand memop, Domain d> {
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002083 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2084 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002085 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002086 EVEX;
2087 let Constraints = "$src1 = $dst" in
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002088 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
2089 (ins RC:$src1, KRC:$mask, RC:$src2),
2090 !strconcat(OpcodeStr,
2091 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002092 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002093 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002094 (ins KRC:$mask, RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002095 !strconcat(OpcodeStr,
2096 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002097 [], d>, EVEX, EVEX_KZ;
2098 }
2099 let mayStore = 1 in {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002100 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2101 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2102 [(st_frag (OpVT RC:$src), addr:$dst)], d>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002103 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002104 (ins memop:$dst, KRC:$mask, RC:$src),
2105 !strconcat(OpcodeStr,
2106 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002107 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002108 }
2109}
2110
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002111
2112multiclass avx512_store_vl<bits<8> opc, string OpcodeStr, string st_pat,
2113 string st_suff_512, string st_suff_256,
2114 string st_suff_128, string elty, string elsz,
2115 string vsz512, string vsz256, string vsz128,
2116 Domain d, Predicate prd> {
2117 let Predicates = [prd] in
2118 defm Z : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_512),
2119 !cast<ValueType>("v"##vsz512##elty##elsz),
2120 !cast<RegisterClass>("VK"##vsz512##"WM"), VR512,
2121 !cast<X86MemOperand>(elty##"512mem"), d>, EVEX_V512;
2122
2123 let Predicates = [prd, HasVLX] in {
2124 defm Z256 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_256),
2125 !cast<ValueType>("v"##vsz256##elty##elsz),
2126 !cast<RegisterClass>("VK"##vsz256##"WM"), VR256X,
2127 !cast<X86MemOperand>(elty##"256mem"), d>, EVEX_V256;
2128
2129 defm Z128 : avx512_store<opc, OpcodeStr, !cast<PatFrag>(st_pat##st_suff_128),
2130 !cast<ValueType>("v"##vsz128##elty##elsz),
2131 !cast<RegisterClass>("VK"##vsz128##"WM"), VR128X,
2132 !cast<X86MemOperand>(elty##"128mem"), d>, EVEX_V128;
2133 }
2134}
2135
2136defm VMOVAPS : avx512_load_vl<0x28, "vmovaps", "alignedload", "f", "32",
2137 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2138 avx512_store_vl<0x29, "vmovaps", "alignedstore",
2139 "512", "256", "", "f", "32", "16", "8", "4",
2140 SSEPackedSingle, HasAVX512>,
2141 PS, EVEX_CD8<32, CD8VF>;
2142
2143defm VMOVAPD : avx512_load_vl<0x28, "vmovapd", "alignedload", "f", "64",
2144 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2145 avx512_store_vl<0x29, "vmovapd", "alignedstore",
2146 "512", "256", "", "f", "64", "8", "4", "2",
2147 SSEPackedDouble, HasAVX512>,
2148 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2149
2150defm VMOVUPS : avx512_load_vl<0x10, "vmovups", "load", "f", "32",
2151 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2152 avx512_store_vl<0x11, "vmovups", "store", "", "", "", "f", "32",
2153 "16", "8", "4", SSEPackedSingle, HasAVX512>,
2154 PS, EVEX_CD8<32, CD8VF>;
2155
2156defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", "load", "f", "64",
2157 "8", "4", "2", SSEPackedDouble, HasAVX512, 0>,
2158 avx512_store_vl<0x11, "vmovupd", "store", "", "", "", "f", "64",
2159 "8", "4", "2", SSEPackedDouble, HasAVX512>,
2160 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2161
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002162def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002163 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002164 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002165
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002166def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2167 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2168 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002169
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002170def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2171 GR16:$mask),
2172 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2173 VR512:$src)>;
2174def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2175 GR8:$mask),
2176 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2177 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002178
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002179def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2180 (VMOVUPSZmrk addr:$ptr,
2181 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2182 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2183
2184def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2185 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2186 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2187
2188def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src)),
2189 (VMOVUPSZmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2190
2191def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src)),
2192 (VMOVUPDZmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2193
2194def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2195 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2196
2197def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask,
2198 (bc_v16f32 (v16i32 immAllZerosV)))),
2199 (VMOVUPSZrmkz VK16WM:$mask, addr:$ptr)>;
2200
2201def: Pat<(v16f32 (masked_load addr:$ptr, VK16WM:$mask, (v16f32 VR512:$src0))),
2202 (VMOVUPSZrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2203
2204def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2205 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2206
2207def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask,
2208 (bc_v8f64 (v16i32 immAllZerosV)))),
2209 (VMOVUPDZrmkz VK8WM:$mask, addr:$ptr)>;
2210
2211def: Pat<(v8f64 (masked_load addr:$ptr, VK8WM:$mask, (v8f64 VR512:$src0))),
2212 (VMOVUPDZrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2213
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002214defm VMOVDQA32 : avx512_load_vl<0x6F, "vmovdqa32", "alignedload", "i", "32",
2215 "16", "8", "4", SSEPackedInt, HasAVX512>,
2216 avx512_store_vl<0x7F, "vmovdqa32", "alignedstore",
2217 "512", "256", "", "i", "32", "16", "8", "4",
2218 SSEPackedInt, HasAVX512>,
2219 PD, EVEX_CD8<32, CD8VF>;
2220
2221defm VMOVDQA64 : avx512_load_vl<0x6F, "vmovdqa64", "alignedload", "i", "64",
2222 "8", "4", "2", SSEPackedInt, HasAVX512>,
2223 avx512_store_vl<0x7F, "vmovdqa64", "alignedstore",
2224 "512", "256", "", "i", "64", "8", "4", "2",
2225 SSEPackedInt, HasAVX512>,
2226 PD, VEX_W, EVEX_CD8<64, CD8VF>;
2227
2228defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", "load", "i", "8",
2229 "64", "32", "16", SSEPackedInt, HasBWI>,
2230 avx512_store_vl<0x7F, "vmovdqu8", "store", "", "", "",
2231 "i", "8", "64", "32", "16", SSEPackedInt,
2232 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2233
2234defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", "load", "i", "16",
2235 "32", "16", "8", SSEPackedInt, HasBWI>,
2236 avx512_store_vl<0x7F, "vmovdqu16", "store", "", "", "",
2237 "i", "16", "32", "16", "8", SSEPackedInt,
2238 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2239
2240defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", "load", "i", "32",
2241 "16", "8", "4", SSEPackedInt, HasAVX512>,
2242 avx512_store_vl<0x7F, "vmovdqu32", "store", "", "", "",
2243 "i", "32", "16", "8", "4", SSEPackedInt,
2244 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2245
2246defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", "load", "i", "64",
2247 "8", "4", "2", SSEPackedInt, HasAVX512>,
2248 avx512_store_vl<0x7F, "vmovdqu64", "store", "", "", "",
2249 "i", "64", "8", "4", "2", SSEPackedInt,
2250 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002251
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002252def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2253 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002254 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002255
2256def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002257 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2258 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002259
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002260def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002261 GR16:$mask),
2262 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002263 VR512:$src)>;
2264def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002265 GR8:$mask),
2266 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002267 VR512:$src)>;
2268
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002269let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002270def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002271 (bc_v8i64 (v16i32 immAllZerosV)))),
2272 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002273
2274def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002275 (v8i64 VR512:$src))),
2276 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002277 VK8), VR512:$src)>;
2278
2279def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2280 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002281 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002282
2283def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002284 (v16i32 VR512:$src))),
2285 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002286}
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002287
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002288def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 immAllZerosV))),
2289 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2290
2291def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, undef)),
2292 (VMOVDQU32Zrmkz VK16WM:$mask, addr:$ptr)>;
2293
2294def: Pat<(v16i32 (masked_load addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src0))),
2295 (VMOVDQU32Zrmk VR512:$src0, VK16WM:$mask, addr:$ptr)>;
2296
2297def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask,
2298 (bc_v8i64 (v16i32 immAllZerosV)))),
2299 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2300
2301def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2302 (VMOVDQU64Zrmkz VK8WM:$mask, addr:$ptr)>;
2303
2304def: Pat<(v8i64 (masked_load addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src0))),
2305 (VMOVDQU64Zrmk VR512:$src0, VK8WM:$mask, addr:$ptr)>;
2306
2307def: Pat<(masked_store addr:$ptr, VK16WM:$mask, (v16i32 VR512:$src)),
2308 (VMOVDQU32Zmrk addr:$ptr, VK16WM:$mask, VR512:$src)>;
2309
2310def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i64 VR512:$src)),
2311 (VMOVDQU64Zmrk addr:$ptr, VK8WM:$mask, VR512:$src)>;
2312
2313// SKX replacement
2314def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2315 (VMOVDQU32Z256mrk addr:$ptr, VK8WM:$mask, VR256:$src)>;
2316
2317// KNL replacement
2318def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2319 (VMOVDQU32Zmrk addr:$ptr,
2320 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2321 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2322
2323def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2324 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2325 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2326
2327
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002328// Move Int Doubleword to Packed Double Int
2329//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002330def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002331 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002332 [(set VR128X:$dst,
2333 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2334 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002335def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002336 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002337 [(set VR128X:$dst,
2338 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2339 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002340def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002341 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002342 [(set VR128X:$dst,
2343 (v2i64 (scalar_to_vector GR64:$src)))],
2344 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002345let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002346def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002347 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348 [(set FR64:$dst, (bitconvert GR64:$src))],
2349 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002350def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002351 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002352 [(set GR64:$dst, (bitconvert FR64:$src))],
2353 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002354}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002355def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002356 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2358 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2359 EVEX_CD8<64, CD8VT1>;
2360
2361// Move Int Doubleword to Single Scalar
2362//
Craig Topper88adf2a2013-10-12 05:41:08 +00002363let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002364def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002365 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366 [(set FR32X:$dst, (bitconvert GR32:$src))],
2367 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2368
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002369def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002370 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002371 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2372 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002373}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002375// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002377def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002378 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002379 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2380 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2381 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002382def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002384 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2386 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2387 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2388
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002389// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390//
2391def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002392 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002393 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2394 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002395 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396 Requires<[HasAVX512, In64BitMode]>;
2397
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002398def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002399 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002400 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002401 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2402 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002403 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002404 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2405
2406// Move Scalar Single to Double Int
2407//
Craig Topper88adf2a2013-10-12 05:41:08 +00002408let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002409def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002410 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002411 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412 [(set GR32:$dst, (bitconvert FR32X:$src))],
2413 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002414def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002415 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002416 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2418 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002419}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420
2421// Move Quadword Int to Packed Quadword Int
2422//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002423def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002425 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002426 [(set VR128X:$dst,
2427 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2428 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2429
2430//===----------------------------------------------------------------------===//
2431// AVX-512 MOVSS, MOVSD
2432//===----------------------------------------------------------------------===//
2433
Michael Liao5bf95782014-12-04 05:20:33 +00002434multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 SDNode OpNode, ValueType vt,
2436 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002437 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002438 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002439 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002440 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2441 (scalar_to_vector RC:$src2))))],
2442 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002443 let Constraints = "$src1 = $dst" in
2444 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2445 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2446 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002447 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002448 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002450 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2452 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002453 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002455 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002456 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2457 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002458 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002459 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002460 [], IIC_SSE_MOV_S_MR>,
2461 EVEX, VEX_LIG, EVEX_K;
2462 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002463 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002464}
2465
2466let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002467defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2469
2470let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002471defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002472 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2473
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002474def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2475 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2476 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2477
2478def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2479 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2480 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002482def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2483 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2484 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2485
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002486// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002487let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2489 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002490 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 IIC_SSE_MOV_S_RR>,
2492 XS, EVEX_4V, VEX_LIG;
2493 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2494 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002495 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496 IIC_SSE_MOV_S_RR>,
2497 XD, EVEX_4V, VEX_LIG, VEX_W;
2498}
2499
2500let Predicates = [HasAVX512] in {
2501 let AddedComplexity = 15 in {
2502 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2503 // MOVS{S,D} to the lower bits.
2504 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2505 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2506 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2507 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2508 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2509 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2510 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2511 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2512
2513 // Move low f32 and clear high bits.
2514 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2515 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002516 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002517 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2518 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2519 (SUBREG_TO_REG (i32 0),
2520 (VMOVSSZrr (v4i32 (V_SET0)),
2521 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2522 }
2523
2524 let AddedComplexity = 20 in {
2525 // MOVSSrm zeros the high parts of the register; represent this
2526 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2527 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2528 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2529 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2530 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2531 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2532 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2533
2534 // MOVSDrm zeros the high parts of the register; represent this
2535 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2536 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2537 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2538 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2539 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2540 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2541 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2542 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2543 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2544 def : Pat<(v2f64 (X86vzload addr:$src)),
2545 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2546
2547 // Represent the same patterns above but in the form they appear for
2548 // 256-bit types
2549 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2550 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002551 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2553 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2554 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2555 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2556 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2557 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2558 }
2559 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2560 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2561 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2562 FR32X:$src)), sub_xmm)>;
2563 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2564 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2565 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2566 FR64X:$src)), sub_xmm)>;
2567 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2568 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002569 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002570
2571 // Move low f64 and clear high bits.
2572 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2573 (SUBREG_TO_REG (i32 0),
2574 (VMOVSDZrr (v2f64 (V_SET0)),
2575 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2576
2577 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2578 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2579 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2580
2581 // Extract and store.
2582 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2583 addr:$dst),
2584 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2585 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2586 addr:$dst),
2587 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2588
2589 // Shuffle with VMOVSS
2590 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2591 (VMOVSSZrr (v4i32 VR128X:$src1),
2592 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2593 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2594 (VMOVSSZrr (v4f32 VR128X:$src1),
2595 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2596
2597 // 256-bit variants
2598 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2599 (SUBREG_TO_REG (i32 0),
2600 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2601 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2602 sub_xmm)>;
2603 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2604 (SUBREG_TO_REG (i32 0),
2605 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2606 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2607 sub_xmm)>;
2608
2609 // Shuffle with VMOVSD
2610 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2611 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2612 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2613 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2614 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2615 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2616 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2617 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2618
2619 // 256-bit variants
2620 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2621 (SUBREG_TO_REG (i32 0),
2622 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2623 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2624 sub_xmm)>;
2625 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2626 (SUBREG_TO_REG (i32 0),
2627 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2628 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2629 sub_xmm)>;
2630
2631 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2632 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2633 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2634 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2635 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2636 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2637 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2638 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2639}
2640
2641let AddedComplexity = 15 in
2642def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2643 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002644 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002645 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002646 (v2i64 VR128X:$src))))],
2647 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2648
2649let AddedComplexity = 20 in
2650def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2651 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002652 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002653 [(set VR128X:$dst, (v2i64 (X86vzmovl
2654 (loadv2i64 addr:$src))))],
2655 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2656 EVEX_CD8<8, CD8VT8>;
2657
2658let Predicates = [HasAVX512] in {
2659 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2660 let AddedComplexity = 20 in {
2661 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2662 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002663 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2664 (VMOV64toPQIZrr GR64:$src)>;
2665 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2666 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002667
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2669 (VMOVDI2PDIZrm addr:$src)>;
2670 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2671 (VMOVDI2PDIZrm addr:$src)>;
2672 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2673 (VMOVZPQILo2PQIZrm addr:$src)>;
2674 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2675 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002676 def : Pat<(v2i64 (X86vzload addr:$src)),
2677 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002679
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002680 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2681 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2682 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2683 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2684 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2685 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2686 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2687}
2688
2689def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2690 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2691
2692def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2693 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2694
2695def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2696 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2697
2698def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2699 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2700
2701//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002702// AVX-512 - Non-temporals
2703//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002704let SchedRW = [WriteLoad] in {
2705 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2706 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2707 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2708 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2709 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002710
Robert Khasanoved882972014-08-13 10:46:00 +00002711 let Predicates = [HasAVX512, HasVLX] in {
2712 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2713 (ins i256mem:$src),
2714 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2715 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2716 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002717
Robert Khasanoved882972014-08-13 10:46:00 +00002718 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2719 (ins i128mem:$src),
2720 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2721 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2722 EVEX_CD8<64, CD8VF>;
2723 }
Adam Nemetefd07852014-06-18 16:51:10 +00002724}
2725
Robert Khasanoved882972014-08-13 10:46:00 +00002726multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2727 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2728 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2729 let SchedRW = [WriteStore], mayStore = 1,
2730 AddedComplexity = 400 in
2731 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2732 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2733 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2734}
2735
2736multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2737 string elty, string elsz, string vsz512,
2738 string vsz256, string vsz128, Domain d,
2739 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2740 let Predicates = [prd] in
2741 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2742 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2743 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2744 EVEX_V512;
2745
2746 let Predicates = [prd, HasVLX] in {
2747 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2748 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2749 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2750 EVEX_V256;
2751
2752 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2753 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2754 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2755 EVEX_V128;
2756 }
2757}
2758
2759defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2760 "i", "64", "8", "4", "2", SSEPackedInt,
2761 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2762
2763defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2764 "f", "64", "8", "4", "2", SSEPackedDouble,
2765 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2766
2767defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2768 "f", "32", "16", "8", "4", SSEPackedSingle,
2769 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2770
Adam Nemet7f62b232014-06-10 16:39:53 +00002771//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002772// AVX-512 - Integer arithmetic
2773//
2774multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002775 X86VectorVTInfo _, OpndItins itins,
2776 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002777 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002778 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2779 "$src2, $src1", "$src1, $src2",
2780 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002781 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002782 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002783
Robert Khasanov545d1b72014-10-14 14:36:19 +00002784 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002785 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002786 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2787 "$src2, $src1", "$src1, $src2",
2788 (_.VT (OpNode _.RC:$src1,
2789 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002790 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002791 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002792}
2793
2794multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2795 X86VectorVTInfo _, OpndItins itins,
2796 bit IsCommutable = 0> :
2797 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2798 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002799 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002800 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2801 "${src2}"##_.BroadcastStr##", $src1",
2802 "$src1, ${src2}"##_.BroadcastStr,
2803 (_.VT (OpNode _.RC:$src1,
2804 (X86VBroadcast
2805 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002806 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002807 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002809
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002810multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2811 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2812 Predicate prd, bit IsCommutable = 0> {
2813 let Predicates = [prd] in
2814 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2815 IsCommutable>, EVEX_V512;
2816
2817 let Predicates = [prd, HasVLX] in {
2818 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2819 IsCommutable>, EVEX_V256;
2820 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2821 IsCommutable>, EVEX_V128;
2822 }
2823}
2824
Robert Khasanov545d1b72014-10-14 14:36:19 +00002825multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2826 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2827 Predicate prd, bit IsCommutable = 0> {
2828 let Predicates = [prd] in
2829 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2830 IsCommutable>, EVEX_V512;
2831
2832 let Predicates = [prd, HasVLX] in {
2833 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2834 IsCommutable>, EVEX_V256;
2835 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2836 IsCommutable>, EVEX_V128;
2837 }
2838}
2839
2840multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2841 OpndItins itins, Predicate prd,
2842 bit IsCommutable = 0> {
2843 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2844 itins, prd, IsCommutable>,
2845 VEX_W, EVEX_CD8<64, CD8VF>;
2846}
2847
2848multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2849 OpndItins itins, Predicate prd,
2850 bit IsCommutable = 0> {
2851 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2852 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2853}
2854
2855multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2856 OpndItins itins, Predicate prd,
2857 bit IsCommutable = 0> {
2858 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2859 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2860}
2861
2862multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2863 OpndItins itins, Predicate prd,
2864 bit IsCommutable = 0> {
2865 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2866 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2867}
2868
2869multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2870 SDNode OpNode, OpndItins itins, Predicate prd,
2871 bit IsCommutable = 0> {
2872 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2873 IsCommutable>;
2874
2875 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2876 IsCommutable>;
2877}
2878
2879multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2880 SDNode OpNode, OpndItins itins, Predicate prd,
2881 bit IsCommutable = 0> {
2882 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2883 IsCommutable>;
2884
2885 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2886 IsCommutable>;
2887}
2888
2889multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2890 bits<8> opc_d, bits<8> opc_q,
2891 string OpcodeStr, SDNode OpNode,
2892 OpndItins itins, bit IsCommutable = 0> {
2893 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2894 itins, HasAVX512, IsCommutable>,
2895 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2896 itins, HasBWI, IsCommutable>;
2897}
2898
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002899multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
2900 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
2901 PatFrag memop_frag, X86MemOperand x86memop,
2902 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
2903 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002904 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002905 {
2906 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002907 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002908 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002909 []>, EVEX_4V;
2910 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2911 (ins KRC:$mask, RC:$src1, RC:$src2),
2912 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002913 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002914 [], itins.rr>, EVEX_4V, EVEX_K;
2915 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2916 (ins KRC:$mask, RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002917 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}} {z}" ,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002918 "|$dst {${mask}} {z}, $src1, $src2}"),
2919 [], itins.rr>, EVEX_4V, EVEX_KZ;
2920 }
2921 let mayLoad = 1 in {
2922 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2923 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002924 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002925 []>, EVEX_4V;
2926 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2927 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2928 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002929 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002930 [], itins.rm>, EVEX_4V, EVEX_K;
2931 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2932 (ins KRC:$mask, RC:$src1, x86memop:$src2),
2933 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002934 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002935 [], itins.rm>, EVEX_4V, EVEX_KZ;
2936 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2937 (ins RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002938 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002939 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
2940 [], itins.rm>, EVEX_4V, EVEX_B;
2941 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2942 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002943 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002944 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
2945 BrdcstStr, "}"),
2946 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
2947 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2948 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002949 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002950 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2951 BrdcstStr, "}"),
2952 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
2953 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954}
2955
Robert Khasanov545d1b72014-10-14 14:36:19 +00002956defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
2957 SSE_INTALU_ITINS_P, 1>;
2958defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
2959 SSE_INTALU_ITINS_P, 0>;
2960defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
2961 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
2962defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
2963 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00002964defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
2965 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002966
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002967defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
2968 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2969 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
2970 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002972defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
2973 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2974 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975
2976def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
2977 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2978
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002979def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
2980 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2981 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
2982def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
2983 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2984 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
2985
Robert Khasanov545d1b72014-10-14 14:36:19 +00002986defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
2987 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2988defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
2989 SSE_INTALU_ITINS_P, HasBWI, 1>;
2990defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
2991 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002992
Robert Khasanov545d1b72014-10-14 14:36:19 +00002993defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
2994 SSE_INTALU_ITINS_P, HasBWI, 1>;
2995defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
2996 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
2997defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
2998 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002999
Robert Khasanov545d1b72014-10-14 14:36:19 +00003000defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3001 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3002defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3003 SSE_INTALU_ITINS_P, HasBWI, 1>;
3004defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3005 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003006
Robert Khasanov545d1b72014-10-14 14:36:19 +00003007defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3008 SSE_INTALU_ITINS_P, HasBWI, 1>;
3009defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3010 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3011defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3012 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003013
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003014def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3015 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3016 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3017def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3018 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3019 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3020def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3021 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3022 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3023def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3024 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3025 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3026def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3027 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3028 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3029def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3030 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3031 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3032def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3033 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3034 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3035def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3036 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3037 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003038//===----------------------------------------------------------------------===//
3039// AVX-512 - Unpack Instructions
3040//===----------------------------------------------------------------------===//
3041
3042multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3043 PatFrag mem_frag, RegisterClass RC,
3044 X86MemOperand x86memop, string asm,
3045 Domain d> {
3046 def rr : AVX512PI<opc, MRMSrcReg,
3047 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3048 asm, [(set RC:$dst,
3049 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003050 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051 def rm : AVX512PI<opc, MRMSrcMem,
3052 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3053 asm, [(set RC:$dst,
3054 (vt (OpNode RC:$src1,
3055 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003056 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003057}
3058
3059defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
3060 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003061 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
3063 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003064 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003065defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
3066 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003067 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
3069 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003070 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003071
3072multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3073 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3074 X86MemOperand x86memop> {
3075 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3076 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003077 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003078 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079 IIC_SSE_UNPCK>, EVEX_4V;
3080 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3081 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003082 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3084 (bitconvert (memop_frag addr:$src2)))))],
3085 IIC_SSE_UNPCK>, EVEX_4V;
3086}
3087defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
3088 VR512, memopv16i32, i512mem>, EVEX_V512,
3089 EVEX_CD8<32, CD8VF>;
3090defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
3091 VR512, memopv8i64, i512mem>, EVEX_V512,
3092 VEX_W, EVEX_CD8<64, CD8VF>;
3093defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
3094 VR512, memopv16i32, i512mem>, EVEX_V512,
3095 EVEX_CD8<32, CD8VF>;
3096defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
3097 VR512, memopv8i64, i512mem>, EVEX_V512,
3098 VEX_W, EVEX_CD8<64, CD8VF>;
3099//===----------------------------------------------------------------------===//
3100// AVX-512 - PSHUFD
3101//
3102
3103multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003104 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105 X86MemOperand x86memop, ValueType OpVT> {
3106 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
3107 (ins RC:$src1, i8imm:$src2),
3108 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003109 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110 [(set RC:$dst,
3111 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3112 EVEX;
3113 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
3114 (ins x86memop:$src1, i8imm:$src2),
3115 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003116 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003117 [(set RC:$dst,
3118 (OpVT (OpNode (mem_frag addr:$src1),
3119 (i8 imm:$src2))))]>, EVEX;
3120}
3121
3122defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003123 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003124
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125//===----------------------------------------------------------------------===//
3126// AVX-512 Logical Instructions
3127//===----------------------------------------------------------------------===//
3128
Robert Khasanov545d1b72014-10-14 14:36:19 +00003129defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3130 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3131defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3132 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3133defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3134 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3135defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
3136 SSE_INTALU_ITINS_P, HasAVX512, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003137
3138//===----------------------------------------------------------------------===//
3139// AVX-512 FP arithmetic
3140//===----------------------------------------------------------------------===//
3141
3142multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
3143 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003144 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
3146 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003147 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
3149 EVEX_CD8<64, CD8VT1>;
3150}
3151
3152let isCommutable = 1 in {
3153defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
3154defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
3155defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
3156defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
3157}
3158let isCommutable = 0 in {
3159defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
3160defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
3161}
3162
3163multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003164 X86VectorVTInfo _, bit IsCommutable> {
3165 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3166 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3167 "$src2, $src1", "$src1, $src2",
3168 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003170 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3171 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3172 "$src2, $src1", "$src1, $src2",
3173 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3174 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3175 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3176 "${src2}"##_.BroadcastStr##", $src1",
3177 "$src1, ${src2}"##_.BroadcastStr,
3178 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3179 (_.ScalarLdFrag addr:$src2))))>,
3180 EVEX_4V, EVEX_B;
3181 }//let mayLoad = 1
3182}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003183
Robert Khasanov595e5982014-10-29 15:43:02 +00003184multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3185 bit IsCommutable = 0> {
3186 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3187 IsCommutable>, EVEX_V512, PS,
3188 EVEX_CD8<32, CD8VF>;
3189 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3190 IsCommutable>, EVEX_V512, PD, VEX_W,
3191 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003192
Robert Khasanov595e5982014-10-29 15:43:02 +00003193 // Define only if AVX512VL feature is present.
3194 let Predicates = [HasVLX] in {
3195 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3196 IsCommutable>, EVEX_V128, PS,
3197 EVEX_CD8<32, CD8VF>;
3198 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3199 IsCommutable>, EVEX_V256, PS,
3200 EVEX_CD8<32, CD8VF>;
3201 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3202 IsCommutable>, EVEX_V128, PD, VEX_W,
3203 EVEX_CD8<64, CD8VF>;
3204 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3205 IsCommutable>, EVEX_V256, PD, VEX_W,
3206 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003207 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003208}
3209
Robert Khasanov595e5982014-10-29 15:43:02 +00003210defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>;
3211defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>;
3212defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3213defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
3214defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>;
3215defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003216
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003217def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3218 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3219 (i16 -1), FROUND_CURRENT)),
3220 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3221
3222def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3223 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3224 (i8 -1), FROUND_CURRENT)),
3225 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3226
3227def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3228 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3229 (i16 -1), FROUND_CURRENT)),
3230 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3231
3232def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3233 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3234 (i8 -1), FROUND_CURRENT)),
3235 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003236//===----------------------------------------------------------------------===//
3237// AVX-512 VPTESTM instructions
3238//===----------------------------------------------------------------------===//
3239
Michael Liao5bf95782014-12-04 05:20:33 +00003240multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3241 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003242 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003243 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003244 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003245 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003246 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3247 SSEPackedInt>, EVEX_4V;
3248 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003249 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003250 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003251 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003252 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003253}
3254
3255defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003256 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257 EVEX_CD8<32, CD8VF>;
3258defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003259 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003260 EVEX_CD8<64, CD8VF>;
3261
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003262let Predicates = [HasCDI] in {
3263defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
3264 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
3265 EVEX_CD8<32, CD8VF>;
3266defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003267 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003268 EVEX_CD8<64, CD8VF>;
3269}
3270
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003271def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3272 (v16i32 VR512:$src2), (i16 -1))),
3273 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3274
3275def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3276 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003277 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003278
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279//===----------------------------------------------------------------------===//
3280// AVX-512 Shift instructions
3281//===----------------------------------------------------------------------===//
3282multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003283 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003284 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
3285 (ins _.RC:$src1, i8imm:$src2), OpcodeStr,
3286 "$src2, $src1", "$src1, $src2",
3287 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3288 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
3289 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3290 (ins _.MemOp:$src1, i8imm:$src2), OpcodeStr,
3291 "$src2, $src1", "$src1, $src2",
3292 (_.VT (OpNode (_.MemOpFrag addr:$src1), (i8 imm:$src2))),
3293 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003294}
3295
3296multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003297 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3298 // src2 is always 128-bit
3299 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3300 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3301 "$src2, $src1", "$src1, $src2",
3302 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3303 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3304 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3305 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3306 "$src2, $src1", "$src1, $src2",
3307 (_.VT (OpNode _.RC:$src1, (bc_frag (memopv2i64 addr:$src2)))),
3308 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, EVEX_4V;
3309}
3310
Cameron McInally5fb084e2014-12-11 17:13:05 +00003311multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003312 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
3313 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, _>, EVEX_V512;
3314}
3315
Cameron McInally5fb084e2014-12-11 17:13:05 +00003316multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, string OpcodeStr,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003317 SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003318 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Michael Liao5bf95782014-12-04 05:20:33 +00003319 v16i32_info>, EVEX_CD8<32, CD8VQ>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003320 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003321 v8i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322}
3323
3324defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003325 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003326 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
Cameron McInally04400442014-11-14 15:43:00 +00003328 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003329 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330
3331defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003332 v16i32_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003333 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003334defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
Cameron McInally04400442014-11-14 15:43:00 +00003335 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003336 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003337
3338defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003339 v16i32_info>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003340 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003341defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
Cameron McInally04400442014-11-14 15:43:00 +00003342 v8i64_info>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343 EVEX_CD8<64, CD8VF>, VEX_W;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003344
Cameron McInally5fb084e2014-12-11 17:13:05 +00003345defm VPSLL : avx512_shift_types<0xF2, 0xF3, "vpsll", X86vshl>;
3346defm VPSRA : avx512_shift_types<0xE2, 0xE2, "vpsra", X86vsra>;
3347defm VPSRL : avx512_shift_types<0xD2, 0xD3, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003348
3349//===-------------------------------------------------------------------===//
3350// Variable Bit Shifts
3351//===-------------------------------------------------------------------===//
3352multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003353 X86VectorVTInfo _> {
3354 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3355 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3356 "$src2, $src1", "$src1, $src2",
3357 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3358 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
3359 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3360 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3361 "$src2, $src1", "$src1, $src2",
3362 (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2))),
3363 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003364}
3365
Cameron McInally5fb084e2014-12-11 17:13:05 +00003366multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3367 AVX512VLVectorVTInfo _> {
3368 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3369}
3370
3371multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3372 SDNode OpNode> {
3373 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
3374 avx512vl_i32_info>, EVEX_CD8<32, CD8VQ>;
3375 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
3376 avx512vl_i64_info>, EVEX_CD8<64, CD8VQ>, VEX_W;
3377}
3378
3379defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>;
3380defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>;
3381defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003382
3383//===----------------------------------------------------------------------===//
3384// AVX-512 - MOVDDUP
3385//===----------------------------------------------------------------------===//
3386
Michael Liao5bf95782014-12-04 05:20:33 +00003387multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003388 X86MemOperand x86memop, PatFrag memop_frag> {
3389def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003390 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3392def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003393 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003394 [(set RC:$dst,
3395 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3396}
3397
3398defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
3399 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3400def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3401 (VMOVDDUPZrm addr:$src)>;
3402
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003403//===---------------------------------------------------------------------===//
3404// Replicate Single FP - MOVSHDUP and MOVSLDUP
3405//===---------------------------------------------------------------------===//
3406multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3407 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3408 X86MemOperand x86memop> {
3409 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003410 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003411 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3412 let mayLoad = 1 in
3413 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003414 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003415 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3416}
3417
3418defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
3419 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3420 EVEX_CD8<32, CD8VF>;
3421defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
3422 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
3423 EVEX_CD8<32, CD8VF>;
3424
3425def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
3426def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
3427 (VMOVSHDUPZrm addr:$src)>;
3428def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
3429def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
3430 (VMOVSLDUPZrm addr:$src)>;
3431
3432//===----------------------------------------------------------------------===//
3433// Move Low to High and High to Low packed FP Instructions
3434//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003435def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3436 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003437 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003438 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3439 IIC_SSE_MOV_LH>, EVEX_4V;
3440def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3441 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003442 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3444 IIC_SSE_MOV_LH>, EVEX_4V;
3445
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003446let Predicates = [HasAVX512] in {
3447 // MOVLHPS patterns
3448 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3449 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3450 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3451 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003452
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003453 // MOVHLPS patterns
3454 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3455 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3456}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003457
3458//===----------------------------------------------------------------------===//
3459// FMA - Fused Multiply Operations
3460//
Adam Nemet26371ce2014-10-24 00:02:55 +00003461
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003462let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003463// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3464multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3465 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003466 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003467 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003468 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003469 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003470 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003471
3472 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003473 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3474 (ins _.RC:$src1, _.RC:$src2, _.MemOp:$src3),
Craig Topperedb09112014-11-25 20:11:23 +00003475 !strconcat(OpcodeStr, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003476 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2,
3477 (_.MemOpFrag addr:$src3))))]>;
3478 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3479 (ins _.RC:$src1, _.RC:$src2, _.ScalarMemOp:$src3),
Craig Topperedb09112014-11-25 20:11:23 +00003480 !strconcat(OpcodeStr, "\t{${src3}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003481 ", $src2, $dst|$dst, $src2, ${src3}", _.BroadcastStr, "}"),
3482 [(set _.RC:$dst, (OpNode _.RC:$src1, _.RC:$src2,
3483 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003484}
3485} // Constraints = "$src1 = $dst"
3486
Adam Nemet832ec5e2014-10-24 00:03:00 +00003487multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003488 string OpcodeStr, X86VectorVTInfo VTI,
3489 SDPatternOperator OpNode> {
3490 defm v213 : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3491 VTI, OpNode>,
3492 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003493
3494 defm v231 : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3495 VTI>,
3496 EVEX_V512, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003497}
3498
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003499let ExeDomain = SSEPackedSingle in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003500 defm VFMADDPSZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003501 v16f32_info, X86Fmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003502 defm VFMSUBPSZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003503 v16f32_info, X86Fmsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003504 defm VFMADDSUBPSZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003505 v16f32_info, X86Fmaddsub>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003506 defm VFMSUBADDPSZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003507 v16f32_info, X86Fmsubadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003508 defm VFNMADDPSZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003509 v16f32_info, X86Fnmadd>;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003510 defm VFNMSUBPSZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003511 v16f32_info, X86Fnmsub>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003512}
3513let ExeDomain = SSEPackedDouble in {
Adam Nemet832ec5e2014-10-24 00:03:00 +00003514 defm VFMADDPDZ : avx512_fma3p_forms<0xA8, 0xB8, "vfmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003515 v8f64_info, X86Fmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003516 defm VFMSUBPDZ : avx512_fma3p_forms<0xAA, 0xBA, "vfmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003517 v8f64_info, X86Fmsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003518 defm VFMADDSUBPDZ : avx512_fma3p_forms<0xA6, 0xB6, "vfmaddsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003519 v8f64_info, X86Fmaddsub>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003520 defm VFMSUBADDPDZ : avx512_fma3p_forms<0xA7, 0xB7, "vfmsubadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003521 v8f64_info, X86Fmsubadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003522 defm VFNMADDPDZ : avx512_fma3p_forms<0xAC, 0xBC, "vfnmadd",
Adam Nemet26371ce2014-10-24 00:02:55 +00003523 v8f64_info, X86Fnmadd>, VEX_W;
Adam Nemet832ec5e2014-10-24 00:03:00 +00003524 defm VFNMSUBPDZ : avx512_fma3p_forms<0xAE, 0xBE, "vfnmsub",
Adam Nemet26371ce2014-10-24 00:02:55 +00003525 v8f64_info, X86Fnmsub>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003526}
3527
3528let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003529multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3530 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003532 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3533 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003534 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003535 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.MemOpFrag addr:$src2),
3536 _.RC:$src3)))]>;
3537 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3538 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003539 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003540 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3541 [(set _.RC:$dst,
3542 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3543 (_.ScalarLdFrag addr:$src2))),
3544 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003545}
3546} // Constraints = "$src1 = $dst"
3547
3548
3549let ExeDomain = SSEPackedSingle in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003550 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", X86Fmadd,
3551 v16f32_info>,
3552 EVEX_V512, EVEX_CD8<32, CD8VF>;
3553 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", X86Fmsub,
3554 v16f32_info>,
3555 EVEX_V512, EVEX_CD8<32, CD8VF>;
3556 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", X86Fmaddsub,
3557 v16f32_info>,
3558 EVEX_V512, EVEX_CD8<32, CD8VF>;
3559 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", X86Fmsubadd,
3560 v16f32_info>,
3561 EVEX_V512, EVEX_CD8<32, CD8VF>;
3562 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", X86Fnmadd,
3563 v16f32_info>,
3564 EVEX_V512, EVEX_CD8<32, CD8VF>;
3565 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", X86Fnmsub,
3566 v16f32_info>,
3567 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568}
3569let ExeDomain = SSEPackedDouble in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003570 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", X86Fmadd,
3571 v8f64_info>,
3572 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3573 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", X86Fmsub,
3574 v8f64_info>,
3575 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3576 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", X86Fmaddsub,
3577 v8f64_info>,
3578 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3579 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", X86Fmsubadd,
3580 v8f64_info>,
3581 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3582 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", X86Fnmadd,
3583 v8f64_info>,
3584 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3585 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", X86Fnmsub,
3586 v8f64_info>,
3587 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003588}
3589
3590// Scalar FMA
3591let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003592multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3593 RegisterClass RC, ValueType OpVT,
3594 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003595 PatFrag mem_frag> {
3596 let isCommutable = 1 in
3597 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3598 (ins RC:$src1, RC:$src2, RC:$src3),
3599 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003600 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003601 [(set RC:$dst,
3602 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3603 let mayLoad = 1 in
3604 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3605 (ins RC:$src1, RC:$src2, f128mem:$src3),
3606 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003607 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003608 [(set RC:$dst,
3609 (OpVT (OpNode RC:$src2, RC:$src1,
3610 (mem_frag addr:$src3))))]>;
3611}
3612
3613} // Constraints = "$src1 = $dst"
3614
Elena Demikhovskycf088092013-12-11 14:31:04 +00003615defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003616 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003617defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003619defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003620 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003621defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003622 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003623defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003625defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003627defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003629defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003630 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3631
3632//===----------------------------------------------------------------------===//
3633// AVX-512 Scalar convert from sign integer to float/double
3634//===----------------------------------------------------------------------===//
3635
3636multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3637 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003638let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003640 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003641 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003642 let mayLoad = 1 in
3643 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3644 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003645 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003646 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003647} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003648}
Andrew Trick15a47742013-10-09 05:11:10 +00003649let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003650defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003651 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003652defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003654defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003655 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003656defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003657 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3658
3659def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3660 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3661def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003662 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003663def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3664 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3665def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003666 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003667
3668def : Pat<(f32 (sint_to_fp GR32:$src)),
3669 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3670def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003671 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003672def : Pat<(f64 (sint_to_fp GR32:$src)),
3673 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3674def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003675 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3676
Elena Demikhovskycf088092013-12-11 14:31:04 +00003677defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003678 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003679defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003680 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003681defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003682 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003683defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003684 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3685
3686def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3687 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3688def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3689 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3690def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3691 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3692def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3693 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3694
3695def : Pat<(f32 (uint_to_fp GR32:$src)),
3696 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3697def : Pat<(f32 (uint_to_fp GR64:$src)),
3698 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3699def : Pat<(f64 (uint_to_fp GR32:$src)),
3700 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3701def : Pat<(f64 (uint_to_fp GR64:$src)),
3702 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003703}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003704
3705//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003706// AVX-512 Scalar convert from float/double to integer
3707//===----------------------------------------------------------------------===//
3708multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3709 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3710 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003711let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003712 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003713 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003714 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3715 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003716 let mayLoad = 1 in
3717 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003718 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003719 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003720} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003721}
3722let Predicates = [HasAVX512] in {
3723// Convert float/double to signed/unsigned int 32/64
3724defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003725 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003726 XS, EVEX_CD8<32, CD8VT1>;
3727defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003728 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003729 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3730defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003731 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003732 XS, EVEX_CD8<32, CD8VT1>;
3733defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3734 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003735 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003736 EVEX_CD8<32, CD8VT1>;
3737defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003738 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003739 XD, EVEX_CD8<64, CD8VT1>;
3740defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003741 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003742 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3743defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003744 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003745 XD, EVEX_CD8<64, CD8VT1>;
3746defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3747 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003748 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003749 EVEX_CD8<64, CD8VT1>;
3750
Craig Topper9dd48c82014-01-02 17:28:14 +00003751let isCodeGenOnly = 1 in {
3752 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3753 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3754 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3755 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3756 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
3757 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3758 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3759 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
3760 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3761 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3762 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
3763 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003764
Craig Topper9dd48c82014-01-02 17:28:14 +00003765 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3766 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
3767 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
3768 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3769 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
3770 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
3771 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3772 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
3773 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
3774 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
3775 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
3776 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
3777} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003778
3779// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00003780let isCodeGenOnly = 1 in {
3781 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
3782 ssmem, sse_load_f32, "cvttss2si">,
3783 XS, EVEX_CD8<32, CD8VT1>;
3784 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3785 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
3786 "cvttss2si">, XS, VEX_W,
3787 EVEX_CD8<32, CD8VT1>;
3788 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
3789 sdmem, sse_load_f64, "cvttsd2si">, XD,
3790 EVEX_CD8<64, CD8VT1>;
3791 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
3792 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
3793 "cvttsd2si">, XD, VEX_W,
3794 EVEX_CD8<64, CD8VT1>;
3795 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3796 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
3797 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
3798 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3799 int_x86_avx512_cvttss2usi64, ssmem,
3800 sse_load_f32, "cvttss2usi">, XS, VEX_W,
3801 EVEX_CD8<32, CD8VT1>;
3802 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
3803 int_x86_avx512_cvttsd2usi,
3804 sdmem, sse_load_f64, "cvttsd2usi">, XD,
3805 EVEX_CD8<64, CD8VT1>;
3806 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
3807 int_x86_avx512_cvttsd2usi64, sdmem,
3808 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
3809 EVEX_CD8<64, CD8VT1>;
3810} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003811
3812multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3813 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
3814 string asm> {
3815 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003816 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003817 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
3818 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003819 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003820 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
3821}
3822
3823defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003824 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003825 EVEX_CD8<32, CD8VT1>;
3826defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003827 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003828 EVEX_CD8<32, CD8VT1>;
3829defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003830 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003831 EVEX_CD8<32, CD8VT1>;
3832defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003833 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003834 EVEX_CD8<32, CD8VT1>;
3835defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003836 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003837 EVEX_CD8<64, CD8VT1>;
3838defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003839 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003840 EVEX_CD8<64, CD8VT1>;
3841defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003842 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003843 EVEX_CD8<64, CD8VT1>;
3844defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003845 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003846 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003847} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003848//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003849// AVX-512 Convert form float to double and back
3850//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003851let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
3853 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003854 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003855 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
3856let mayLoad = 1 in
3857def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
3858 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003859 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
3861 EVEX_CD8<32, CD8VT1>;
3862
3863// Convert scalar double to scalar single
3864def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3865 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003866 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3868let mayLoad = 1 in
3869def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3870 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003871 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872 []>, EVEX_4V, VEX_LIG, VEX_W,
3873 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3874}
3875
3876def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3877 Requires<[HasAVX512]>;
3878def : Pat<(fextend (loadf32 addr:$src)),
3879 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3880
3881def : Pat<(extloadf32 addr:$src),
3882 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3883 Requires<[HasAVX512, OptForSize]>;
3884
3885def : Pat<(extloadf32 addr:$src),
3886 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3887 Requires<[HasAVX512, OptForSpeed]>;
3888
3889def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3890 Requires<[HasAVX512]>;
3891
Michael Liao5bf95782014-12-04 05:20:33 +00003892multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
3893 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3895 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003896let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003898 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003899 [(set DstRC:$dst,
3900 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003901 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00003902 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003903 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003904 let mayLoad = 1 in
3905 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003906 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003907 [(set DstRC:$dst,
3908 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003909} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910}
3911
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003912multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003913 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3914 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3915 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003916let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003917 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003918 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003919 [(set DstRC:$dst,
3920 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3921 let mayLoad = 1 in
3922 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003923 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003924 [(set DstRC:$dst,
3925 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003926} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003927}
3928
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003929defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003930 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003931 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932 EVEX_CD8<64, CD8VF>;
3933
3934defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3935 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003936 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003937 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003938def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3939 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00003940
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003941def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3942 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3943 (VCVTPD2PSZrr VR512:$src)>;
3944
3945def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3946 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3947 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003948
3949//===----------------------------------------------------------------------===//
3950// AVX-512 Vector convert from sign integer to float/double
3951//===----------------------------------------------------------------------===//
3952
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003953defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003954 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003955 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003956 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003957
3958defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3959 memopv4i64, i256mem, v8f64, v8i32,
3960 SSEPackedDouble>, EVEX_V512, XS,
3961 EVEX_CD8<32, CD8VH>;
3962
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003963defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003964 memopv16f32, f512mem, v16i32, v16f32,
3965 SSEPackedSingle>, EVEX_V512, XS,
3966 EVEX_CD8<32, CD8VF>;
3967
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003968defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Michael Liao5bf95782014-12-04 05:20:33 +00003969 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003970 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003971 EVEX_CD8<64, CD8VF>;
3972
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003973defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003974 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003975 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003976 EVEX_CD8<32, CD8VF>;
3977
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003978// cvttps2udq (src, 0, mask-all-ones, sae-current)
3979def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3980 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3981 (VCVTTPS2UDQZrr VR512:$src)>;
3982
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003983defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003985 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00003987
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003988// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3989def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3990 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3991 (VCVTTPD2UDQZrr VR512:$src)>;
3992
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003993defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3994 memopv4i64, f256mem, v8f64, v8i32,
3995 SSEPackedDouble>, EVEX_V512, XS,
3996 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00003997
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003998defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999 memopv16i32, f512mem, v16f32, v16i32,
4000 SSEPackedSingle>, EVEX_V512, XD,
4001 EVEX_CD8<32, CD8VF>;
4002
4003def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004004 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004005 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004006
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004007def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4008 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4009 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4010
4011def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4012 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4013 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004014
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004015def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4016 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4017 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004018
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004019def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4020 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4021 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4022
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004023def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004024 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004025 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004026def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4027 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4028 (VCVTDQ2PDZrr VR256X:$src)>;
4029def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4030 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4031 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4032def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4033 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4034 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004035
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004036multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4037 RegisterClass DstRC, PatFrag mem_frag,
4038 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004039let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004040 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004041 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004042 [], d>, EVEX;
4043 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004044 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004045 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004046 let mayLoad = 1 in
4047 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004048 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004049 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004050} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004051}
4052
4053defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00004054 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004055 EVEX_V512, EVEX_CD8<32, CD8VF>;
4056defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
4057 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
4058 EVEX_V512, EVEX_CD8<64, CD8VF>;
4059
4060def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4061 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4062 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4063
4064def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4065 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4066 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4067
4068defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
4069 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004070 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004071defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
4072 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004073 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004074
4075def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4076 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4077 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4078
4079def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4080 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4081 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082
4083let Predicates = [HasAVX512] in {
4084 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4085 (VCVTPD2PSZrm addr:$src)>;
4086 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4087 (VCVTPS2PDZrm addr:$src)>;
4088}
4089
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004090//===----------------------------------------------------------------------===//
4091// Half precision conversion instructions
4092//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004093multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4094 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004095 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4096 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004097 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004098 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004099 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4100 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4101}
4102
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004103multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4104 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004105 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
4106 (ins srcRC:$src1, i32i8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004107 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004108 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004109 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004110 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
4111 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004112 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004113}
4114
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004115defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004116 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004117defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004118 EVEX_CD8<32, CD8VH>;
4119
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004120def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4121 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4122 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4123
4124def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4125 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4126 (VCVTPH2PSZrr VR256X:$src)>;
4127
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4129 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004130 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131 EVEX_CD8<32, CD8VT1>;
4132 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004133 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004134 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4135 let Pattern = []<dag> in {
4136 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004137 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138 EVEX_CD8<32, CD8VT1>;
4139 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004140 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004141 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4142 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004143 let isCodeGenOnly = 1 in {
4144 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004145 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004146 EVEX_CD8<32, CD8VT1>;
4147 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004148 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004149 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150
Craig Topper9dd48c82014-01-02 17:28:14 +00004151 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004152 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004153 EVEX_CD8<32, CD8VT1>;
4154 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004155 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004156 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4157 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004158}
Michael Liao5bf95782014-12-04 05:20:33 +00004159
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004160/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4161multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4162 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004163 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004164 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4165 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004166 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004167 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004169 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4170 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004171 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004172 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173 }
4174}
4175}
4176
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004177defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4178 EVEX_CD8<32, CD8VT1>;
4179defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4180 VEX_W, EVEX_CD8<64, CD8VT1>;
4181defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4182 EVEX_CD8<32, CD8VT1>;
4183defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4184 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004185
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004186def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4187 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4188 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4189 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004190
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004191def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4192 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4193 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4194 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004195
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004196def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4197 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4198 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4199 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004200
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004201def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4202 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4203 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4204 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004205
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004206/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4207multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004208 X86VectorVTInfo _> {
4209 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4210 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4211 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4212 let mayLoad = 1 in {
4213 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4214 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4215 (OpNode (_.FloatVT
4216 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4217 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4218 (ins _.ScalarMemOp:$src), OpcodeStr,
4219 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4220 (OpNode (_.FloatVT
4221 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4222 EVEX, T8PD, EVEX_B;
4223 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004224}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004225
4226multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4227 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4228 EVEX_V512, EVEX_CD8<32, CD8VF>;
4229 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4230 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4231
4232 // Define only if AVX512VL feature is present.
4233 let Predicates = [HasVLX] in {
4234 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4235 OpNode, v4f32x_info>,
4236 EVEX_V128, EVEX_CD8<32, CD8VF>;
4237 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4238 OpNode, v8f32x_info>,
4239 EVEX_V256, EVEX_CD8<32, CD8VF>;
4240 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4241 OpNode, v2f64x_info>,
4242 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4243 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4244 OpNode, v4f64x_info>,
4245 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4246 }
4247}
4248
4249defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4250defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004251
4252def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4253 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4254 (VRSQRT14PSZr VR512:$src)>;
4255def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4256 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4257 (VRSQRT14PDZr VR512:$src)>;
4258
4259def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4260 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4261 (VRCP14PSZr VR512:$src)>;
4262def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4263 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4264 (VRCP14PDZr VR512:$src)>;
4265
4266/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004267multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4268 SDNode OpNode> {
4269
4270 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4271 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4272 "$src2, $src1", "$src1, $src2",
4273 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4274 (i32 FROUND_CURRENT))>;
4275
4276 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4277 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4278 "$src2, $src1", "$src1, $src2",
4279 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4280 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4281
4282 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4283 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4284 "$src2, $src1", "$src1, $src2",
4285 (OpNode (_.VT _.RC:$src1),
4286 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4287 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004288}
4289
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004290multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4291 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4292 EVEX_CD8<32, CD8VT1>;
4293 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4294 EVEX_CD8<64, CD8VT1>, VEX_W;
4295}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004296
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004297let hasSideEffects = 0, Predicates = [HasERI] in {
4298 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4299 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4300}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004301/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004302
4303multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4304 SDNode OpNode> {
4305
4306 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4307 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4308 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4309
4310 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4311 (ins _.RC:$src), OpcodeStr,
4312 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004313 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4314 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004315
4316 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4317 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4318 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004319 (bitconvert (_.LdFrag addr:$src))),
4320 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004321
4322 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4323 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4324 (OpNode (_.FloatVT
4325 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4326 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004327}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004328
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004329multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4330 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4331 EVEX_CD8<32, CD8VF>;
4332 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4333 VEX_W, EVEX_CD8<32, CD8VF>;
4334}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004335
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004336let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004337
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004338 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4339 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4340 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4341}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004342
Robert Khasanoveb126392014-10-28 18:15:20 +00004343multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4344 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004345 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004346 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4347 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4348 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004349 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004350 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4351 (OpNode (_.FloatVT
4352 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004353
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004354 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004355 (ins _.ScalarMemOp:$src), OpcodeStr,
4356 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4357 (OpNode (_.FloatVT
4358 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4359 EVEX, EVEX_B;
4360 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004361}
4362
4363multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4364 Intrinsic F32Int, Intrinsic F64Int,
4365 OpndItins itins_s, OpndItins itins_d> {
4366 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4367 (ins FR32X:$src1, FR32X:$src2),
4368 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004369 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004370 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004371 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004372 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4373 (ins VR128X:$src1, VR128X:$src2),
4374 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004375 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004376 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004377 (F32Int VR128X:$src1, VR128X:$src2))],
4378 itins_s.rr>, XS, EVEX_4V;
4379 let mayLoad = 1 in {
4380 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4381 (ins FR32X:$src1, f32mem:$src2),
4382 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004383 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004384 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004385 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004386 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4387 (ins VR128X:$src1, ssmem:$src2),
4388 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004389 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004390 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004391 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4392 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4393 }
4394 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4395 (ins FR64X:$src1, FR64X:$src2),
4396 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004397 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004398 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004399 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004400 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4401 (ins VR128X:$src1, VR128X:$src2),
4402 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004403 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004404 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004405 (F64Int VR128X:$src1, VR128X:$src2))],
4406 itins_s.rr>, XD, EVEX_4V, VEX_W;
4407 let mayLoad = 1 in {
4408 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4409 (ins FR64X:$src1, f64mem:$src2),
4410 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004411 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004412 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004413 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004414 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4415 (ins VR128X:$src1, sdmem:$src2),
4416 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004417 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004418 [(set VR128X:$dst,
4419 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004420 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4421 }
4422}
4423
Robert Khasanoveb126392014-10-28 18:15:20 +00004424multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4425 SDNode OpNode> {
4426 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4427 v16f32_info>,
4428 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4429 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4430 v8f64_info>,
4431 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4432 // Define only if AVX512VL feature is present.
4433 let Predicates = [HasVLX] in {
4434 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4435 OpNode, v4f32x_info>,
4436 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4437 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4438 OpNode, v8f32x_info>,
4439 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4440 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4441 OpNode, v2f64x_info>,
4442 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4443 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4444 OpNode, v4f64x_info>,
4445 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4446 }
4447}
4448
4449defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004450
Michael Liao5bf95782014-12-04 05:20:33 +00004451defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4452 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004453 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004454
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004455let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004456 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4457 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004458 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004459 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4460 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004461 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004462
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004463 def : Pat<(f32 (fsqrt FR32X:$src)),
4464 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4465 def : Pat<(f32 (fsqrt (load addr:$src))),
4466 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4467 Requires<[OptForSize]>;
4468 def : Pat<(f64 (fsqrt FR64X:$src)),
4469 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4470 def : Pat<(f64 (fsqrt (load addr:$src))),
4471 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4472 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004473
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004474 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004475 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004476 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004477 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004478 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004479
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004480 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004481 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004482 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004483 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004484 Requires<[OptForSize]>;
4485
4486 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4487 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4488 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4489 VR128X)>;
4490 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4491 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4492
4493 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4494 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4495 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4496 VR128X)>;
4497 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4498 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4499}
4500
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004501
4502multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
4503 X86MemOperand x86memop, RegisterClass RC,
4504 PatFrag mem_frag32, PatFrag mem_frag64,
4505 Intrinsic V4F32Int, Intrinsic V2F64Int,
4506 CD8VForm VForm> {
4507let ExeDomain = SSEPackedSingle in {
4508 // Intrinsic operation, reg.
4509 // Vector intrinsic operation, reg
4510 def PSr : AVX512AIi8<opcps, MRMSrcReg,
4511 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4512 !strconcat(OpcodeStr,
4513 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4514 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
4515
4516 // Vector intrinsic operation, mem
4517 def PSm : AVX512AIi8<opcps, MRMSrcMem,
4518 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4519 !strconcat(OpcodeStr,
4520 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4521 [(set RC:$dst,
4522 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
4523 EVEX_CD8<32, VForm>;
4524} // ExeDomain = SSEPackedSingle
4525
4526let ExeDomain = SSEPackedDouble in {
4527 // Vector intrinsic operation, reg
4528 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
4529 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4530 !strconcat(OpcodeStr,
4531 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4532 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
4533
4534 // Vector intrinsic operation, mem
4535 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
4536 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4537 !strconcat(OpcodeStr,
4538 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4539 [(set RC:$dst,
4540 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
4541 EVEX_CD8<64, VForm>;
4542} // ExeDomain = SSEPackedDouble
4543}
4544
4545multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
4546 string OpcodeStr,
4547 Intrinsic F32Int,
4548 Intrinsic F64Int> {
4549let ExeDomain = GenericDomain in {
4550 // Operation, reg.
4551 let hasSideEffects = 0 in
4552 def SSr : AVX512AIi8<opcss, MRMSrcReg,
4553 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
4554 !strconcat(OpcodeStr,
4555 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4556 []>;
4557
4558 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004559 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
4561 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4562 !strconcat(OpcodeStr,
4563 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4564 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
4565
4566 // Intrinsic operation, mem.
4567 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
4568 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
4569 !strconcat(OpcodeStr,
4570 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004571 [(set VR128X:$dst, (F32Int VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004572 sse_load_f32:$src2, imm:$src3))]>,
4573 EVEX_CD8<32, CD8VT1>;
4574
4575 // Operation, reg.
4576 let hasSideEffects = 0 in
4577 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
4578 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
4579 !strconcat(OpcodeStr,
4580 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4581 []>, VEX_W;
4582
4583 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00004584 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004585 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
4586 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
4587 !strconcat(OpcodeStr,
4588 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4589 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
4590 VEX_W;
4591
4592 // Intrinsic operation, mem.
4593 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
4594 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
4595 !strconcat(OpcodeStr,
4596 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
4597 [(set VR128X:$dst,
4598 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
4599 VEX_W, EVEX_CD8<64, CD8VT1>;
4600} // ExeDomain = GenericDomain
4601}
4602
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004603multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4604 X86MemOperand x86memop, RegisterClass RC,
4605 PatFrag mem_frag, Domain d> {
4606let ExeDomain = d in {
4607 // Intrinsic operation, reg.
4608 // Vector intrinsic operation, reg
4609 def r : AVX512AIi8<opc, MRMSrcReg,
4610 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
4611 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004612 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004613 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004614
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004615 // Vector intrinsic operation, mem
4616 def m : AVX512AIi8<opc, MRMSrcMem,
4617 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
4618 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004619 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004620 []>, EVEX;
4621} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004622}
4623
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004624
4625defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
4626 memopv16f32, SSEPackedSingle>, EVEX_V512,
4627 EVEX_CD8<32, CD8VF>;
4628
4629def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004630 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004631 FROUND_CURRENT)),
4632 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4633
4634
4635defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
4636 memopv8f64, SSEPackedDouble>, EVEX_V512,
4637 VEX_W, EVEX_CD8<64, CD8VF>;
4638
4639def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004640 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004641 FROUND_CURRENT)),
4642 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4643
4644multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
4645 Operand x86memop, RegisterClass RC, Domain d> {
4646let ExeDomain = d in {
4647 def r : AVX512AIi8<opc, MRMSrcReg,
4648 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
4649 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004650 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004651 []>, EVEX_4V;
4652
4653 def m : AVX512AIi8<opc, MRMSrcMem,
4654 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
4655 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004656 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004657 []>, EVEX_4V;
4658} // ExeDomain
4659}
4660
4661defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
4662 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004663
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004664defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
4665 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
4666
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004667def : Pat<(ffloor FR32X:$src),
4668 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
4669def : Pat<(f64 (ffloor FR64X:$src)),
4670 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
4671def : Pat<(f32 (fnearbyint FR32X:$src)),
4672 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
4673def : Pat<(f64 (fnearbyint FR64X:$src)),
4674 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
4675def : Pat<(f32 (fceil FR32X:$src)),
4676 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
4677def : Pat<(f64 (fceil FR64X:$src)),
4678 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
4679def : Pat<(f32 (frint FR32X:$src)),
4680 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
4681def : Pat<(f64 (frint FR64X:$src)),
4682 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
4683def : Pat<(f32 (ftrunc FR32X:$src)),
4684 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
4685def : Pat<(f64 (ftrunc FR64X:$src)),
4686 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
4687
4688def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004689 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004690def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004691 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004692def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004693 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004694def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004695 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004696def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004697 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004698
4699def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004700 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004701def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004702 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004703def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004704 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004705def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004706 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004708 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004709
4710//-------------------------------------------------
4711// Integer truncate and extend operations
4712//-------------------------------------------------
4713
4714multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4715 RegisterClass dstRC, RegisterClass srcRC,
4716 RegisterClass KRC, X86MemOperand x86memop> {
4717 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4718 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004719 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004720 []>, EVEX;
4721
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004722 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4723 (ins KRC:$mask, srcRC:$src),
4724 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004725 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004726 []>, EVEX, EVEX_K;
4727
4728 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004729 (ins KRC:$mask, srcRC:$src),
4730 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004731 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004732 []>, EVEX, EVEX_KZ;
4733
4734 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004735 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004736 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004737
4738 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4739 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004740 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004741 []>, EVEX, EVEX_K;
4742
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004743}
Michael Liao5bf95782014-12-04 05:20:33 +00004744defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004745 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4746defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4747 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4748defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4749 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4750defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4751 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4752defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4753 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4754defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4755 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4756defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4757 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4758defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4759 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4760defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4761 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4762defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4763 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4764defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4765 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4766defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4767 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4768defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4769 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4770defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4771 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4772defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4773 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4774
4775def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4776def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4777def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4778def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4779def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4780
4781def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004782 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004783def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004784 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004785def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004786 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004787def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004788 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004789
4790
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004791multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4792 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4793 PatFrag mem_frag, X86MemOperand x86memop,
4794 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004795
4796 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4797 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004798 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004799 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004800
4801 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4802 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004803 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004804 []>, EVEX, EVEX_K;
4805
4806 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4807 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004808 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004809 []>, EVEX, EVEX_KZ;
4810
4811 let mayLoad = 1 in {
4812 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004813 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004814 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004815 [(set DstRC:$dst,
4816 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4817 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004818
4819 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4820 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004821 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004822 []>,
4823 EVEX, EVEX_K;
4824
4825 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4826 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004827 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004828 []>,
4829 EVEX, EVEX_KZ;
4830 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004831}
4832
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004833defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004834 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4835 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004836defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4838 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004839defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004840 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4841 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004842defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004843 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4844 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004845defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004846 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4847 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004848
4849defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004850 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
4851 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004852defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
4854 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004855defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004856 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
4857 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004858defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
4860 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004861defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004862 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
4863 EVEX_CD8<32, CD8VH>;
4864
4865//===----------------------------------------------------------------------===//
4866// GATHER - SCATTER Operations
4867
4868multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4869 RegisterClass RC, X86MemOperand memop> {
4870let mayLoad = 1,
4871 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
4872 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4873 (ins RC:$src1, KRC:$mask, memop:$src2),
4874 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004875 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004876 []>, EVEX, EVEX_K;
4877}
Cameron McInally45325962014-03-26 13:50:50 +00004878
4879let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004880defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4881 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004882defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4883 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004884}
4885
4886let ExeDomain = SSEPackedSingle in {
4887defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4888 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004889defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4890 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004891}
Michael Liao5bf95782014-12-04 05:20:33 +00004892
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004893defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4894 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4895defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4896 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4897
4898defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4899 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4900defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4901 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4902
4903multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4904 RegisterClass RC, X86MemOperand memop> {
4905let mayStore = 1, Constraints = "$mask = $mask_wb" in
4906 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4907 (ins memop:$dst, KRC:$mask, RC:$src2),
4908 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004909 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910 []>, EVEX, EVEX_K;
4911}
4912
Cameron McInally45325962014-03-26 13:50:50 +00004913let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004914defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4915 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004916defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4917 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004918}
4919
4920let ExeDomain = SSEPackedSingle in {
4921defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4922 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004923defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4924 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004925}
4926
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004927defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4928 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4929defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4930 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4931
4932defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4933 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4934defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4935 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4936
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004937// prefetch
4938multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
4939 RegisterClass KRC, X86MemOperand memop> {
4940 let Predicates = [HasPFI], hasSideEffects = 1 in
4941 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004942 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004943 []>, EVEX, EVEX_K;
4944}
4945
4946defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
4947 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4948
4949defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
4950 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4951
4952defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
4953 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4954
4955defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
4956 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004957
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00004958defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
4959 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4960
4961defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
4962 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4963
4964defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
4965 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4966
4967defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
4968 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4969
4970defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
4971 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4972
4973defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
4974 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4975
4976defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
4977 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4978
4979defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
4980 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4981
4982defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
4983 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
4984
4985defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
4986 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
4987
4988defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
4989 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
4990
4991defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
4992 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004993//===----------------------------------------------------------------------===//
4994// VSHUFPS - VSHUFPD Operations
4995
4996multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4997 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4998 Domain d> {
4999 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
5000 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
5001 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005002 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005003 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5004 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005005 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005006 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
5007 (ins RC:$src1, RC:$src2, i8imm:$src3),
5008 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005009 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005010 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5011 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005012 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005013}
5014
5015defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005016 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005017defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005018 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005019
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005020def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5021 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5022def : Pat<(v16i32 (X86Shufp VR512:$src1,
5023 (memopv16i32 addr:$src2), (i8 imm:$imm))),
5024 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5025
5026def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5027 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5028def : Pat<(v8i64 (X86Shufp VR512:$src1,
5029 (memopv8i64 addr:$src2), (i8 imm:$imm))),
5030 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005031
Adam Nemet5ed17da2014-08-21 19:50:07 +00005032multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005033 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005034 (ins _.RC:$src1, _.RC:$src2, i8imm:$src3),
5035 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005036 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005037 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005038 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005039 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005040
Adam Nemetf92139d2014-08-05 17:22:50 +00005041 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005042 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5043 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005044
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005045 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005046 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
5047 (ins _.RC:$src1, _.MemOp:$src2, i8imm:$src3),
5048 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005049 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005050 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005051 []>, EVEX_4V;
5052}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005053defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5054defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005055
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005056// Helper fragments to match sext vXi1 to vXiY.
5057def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5058def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5059
5060multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5061 RegisterClass KRC, RegisterClass RC,
5062 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5063 string BrdcstStr> {
5064 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005065 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005066 []>, EVEX;
5067 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005068 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005069 []>, EVEX, EVEX_K;
5070 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5071 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005072 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005073 []>, EVEX, EVEX_KZ;
5074 let mayLoad = 1 in {
5075 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5076 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005077 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005078 []>, EVEX;
5079 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5080 (ins KRC:$mask, x86memop:$src),
5081 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005082 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005083 []>, EVEX, EVEX_K;
5084 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5085 (ins KRC:$mask, x86memop:$src),
5086 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005087 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005088 []>, EVEX, EVEX_KZ;
5089 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5090 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005091 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005092 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5093 []>, EVEX, EVEX_B;
5094 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5095 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005096 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005097 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5098 []>, EVEX, EVEX_B, EVEX_K;
5099 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5100 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005101 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005102 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5103 BrdcstStr, "}"),
5104 []>, EVEX, EVEX_B, EVEX_KZ;
5105 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005106}
5107
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005108defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5109 i512mem, i32mem, "{1to16}">, EVEX_V512,
5110 EVEX_CD8<32, CD8VF>;
5111defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5112 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5113 EVEX_CD8<64, CD8VF>;
5114
5115def : Pat<(xor
5116 (bc_v16i32 (v16i1sextv16i32)),
5117 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5118 (VPABSDZrr VR512:$src)>;
5119def : Pat<(xor
5120 (bc_v8i64 (v8i1sextv8i64)),
5121 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5122 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005123
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005124def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5125 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005126 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005127def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5128 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005129 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005130
Michael Liao5bf95782014-12-04 05:20:33 +00005131multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005132 RegisterClass RC, RegisterClass KRC,
5133 X86MemOperand x86memop,
5134 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005135 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5136 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005137 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005138 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005139 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5140 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005141 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005142 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005143 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5144 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005145 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005146 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5147 []>, EVEX, EVEX_B;
5148 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5149 (ins KRC:$mask, RC:$src),
5150 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005151 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005152 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005153 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5154 (ins KRC:$mask, x86memop:$src),
5155 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005156 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005157 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005158 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5159 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005160 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005161 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5162 BrdcstStr, "}"),
5163 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005164
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005165 let Constraints = "$src1 = $dst" in {
5166 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5167 (ins RC:$src1, KRC:$mask, RC:$src2),
5168 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005169 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005170 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005171 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5172 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5173 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005174 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005175 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005176 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5177 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005178 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005179 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5180 []>, EVEX, EVEX_K, EVEX_B;
5181 }
5182}
5183
5184let Predicates = [HasCDI] in {
5185defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005186 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005187 EVEX_V512, EVEX_CD8<32, CD8VF>;
5188
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005189
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005190defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005191 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005192 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005193
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005194}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005195
5196def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5197 GR16:$mask),
5198 (VPCONFLICTDrrk VR512:$src1,
5199 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5200
5201def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5202 GR8:$mask),
5203 (VPCONFLICTQrrk VR512:$src1,
5204 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005205
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005206let Predicates = [HasCDI] in {
5207defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5208 i512mem, i32mem, "{1to16}">,
5209 EVEX_V512, EVEX_CD8<32, CD8VF>;
5210
5211
5212defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5213 i512mem, i64mem, "{1to8}">,
5214 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5215
5216}
5217
5218def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5219 GR16:$mask),
5220 (VPLZCNTDrrk VR512:$src1,
5221 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5222
5223def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5224 GR8:$mask),
5225 (VPLZCNTQrrk VR512:$src1,
5226 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5227
Cameron McInally0d0489c2014-06-16 14:12:28 +00005228def : Pat<(v16i32 (ctlz (memopv16i32 addr:$src))),
5229 (VPLZCNTDrm addr:$src)>;
5230def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5231 (VPLZCNTDrr VR512:$src)>;
5232def : Pat<(v8i64 (ctlz (memopv8i64 addr:$src))),
5233 (VPLZCNTQrm addr:$src)>;
5234def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5235 (VPLZCNTQrr VR512:$src)>;
5236
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005237def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5238def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5239def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005240
5241def : Pat<(store VK1:$src, addr:$dst),
5242 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
5243
5244def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5245 (truncstore node:$val, node:$ptr), [{
5246 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5247}]>;
5248
5249def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5250 (MOV8mr addr:$dst, GR8:$src)>;
5251
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005252multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5253def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005254 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005255 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5256}
Michael Liao5bf95782014-12-04 05:20:33 +00005257
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005258multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5259 string OpcodeStr, Predicate prd> {
5260let Predicates = [prd] in
5261 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5262
5263 let Predicates = [prd, HasVLX] in {
5264 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5265 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5266 }
5267}
5268
5269multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5270 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5271 HasBWI>;
5272 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5273 HasBWI>, VEX_W;
5274 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5275 HasDQI>;
5276 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5277 HasDQI>, VEX_W;
5278}
Michael Liao5bf95782014-12-04 05:20:33 +00005279
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005280defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005281
5282//===----------------------------------------------------------------------===//
5283// AVX-512 - COMPRESS and EXPAND
5284//
5285multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5286 string OpcodeStr> {
5287 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5288 (ins _.KRCWM:$mask, _.RC:$src),
5289 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5290 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5291 _.ImmAllZerosV)))]>, EVEX_KZ;
5292
5293 let Constraints = "$src0 = $dst" in
5294 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5295 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5296 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5297 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5298 _.RC:$src0)))]>, EVEX_K;
5299
5300 let mayStore = 1 in {
5301 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5302 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5303 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5304 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5305 addr:$dst)]>,
5306 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5307 }
5308}
5309
5310multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5311 AVX512VLVectorVTInfo VTInfo> {
5312 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5313
5314 let Predicates = [HasVLX] in {
5315 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5316 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5317 }
5318}
5319
5320defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5321 EVEX;
5322defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5323 EVEX, VEX_W;
5324defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5325 EVEX;
5326defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5327 EVEX, VEX_W;
5328
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005329// expand
5330multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5331 string OpcodeStr> {
5332 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5333 (ins _.KRCWM:$mask, _.RC:$src),
5334 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5335 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5336 _.ImmAllZerosV)))]>, EVEX_KZ;
5337
5338 let Constraints = "$src0 = $dst" in
5339 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5340 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5341 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5342 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5343 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5344
5345 let mayLoad = 1, Constraints = "$src0 = $dst" in
5346 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5347 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5348 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5349 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5350 (_.VT (bitconvert
5351 (_.LdFrag addr:$src))),
5352 _.RC:$src0)))]>,
5353 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5354
5355 let mayLoad = 1 in
5356 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5357 (ins _.KRCWM:$mask, _.MemOp:$src),
5358 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5359 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5360 (_.VT (bitconvert (_.LdFrag addr:$src))),
5361 _.ImmAllZerosV)))]>,
5362 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5363
5364}
5365
5366multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5367 AVX512VLVectorVTInfo VTInfo> {
5368 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5369
5370 let Predicates = [HasVLX] in {
5371 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5372 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5373 }
5374}
5375
5376defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5377 EVEX;
5378defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5379 EVEX, VEX_W;
5380defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5381 EVEX;
5382defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5383 EVEX, VEX_W;