blob: c83984ba9fa59556a8794c720133c31d96fc022e [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000104def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000105def t2addrmode_imm12 : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000107 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000108 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000110 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000111 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
112}
113
Owen Andersonc9bd4962011-03-18 17:42:55 +0000114// t2ldrlabel := imm12
115def t2ldrlabel : Operand<i32> {
116 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000117 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000118}
119
120
Owen Andersona838a252010-12-14 00:36:49 +0000121// ADR instruction labels.
122def t2adrlabel : Operand<i32> {
123 let EncoderMethod = "getT2AdrLabelOpValue";
124}
125
126
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000127// t2addrmode_posimm8 := reg + imm8
128def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
129def t2addrmode_posimm8 : Operand<i32> {
130 let PrintMethod = "printT2AddrModeImm8Operand";
131 let EncoderMethod = "getT2AddrModeImm8OpValue";
132 let DecoderMethod = "DecodeT2AddrModeImm8";
133 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
134 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
135}
136
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000137// t2addrmode_negimm8 := reg - imm8
138def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
139def t2addrmode_negimm8 : Operand<i32>,
140 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
141 let PrintMethod = "printT2AddrModeImm8Operand";
142 let EncoderMethod = "getT2AddrModeImm8OpValue";
143 let DecoderMethod = "DecodeT2AddrModeImm8";
144 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
145 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
146}
147
Johnny Chen0635fc52010-03-04 17:40:44 +0000148// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000149def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000150def t2addrmode_imm8 : Operand<i32>,
151 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
152 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000153 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000154 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000155 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000156 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
157}
158
Evan Cheng6d94f112009-07-03 00:06:39 +0000159def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000160 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
161 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000162 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000163 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000164 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000165}
166
Evan Cheng5c874172009-07-09 22:21:59 +0000167// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000168def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000169def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000170 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000171 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000172 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000173 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000174 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
175}
176
Jim Grosbacha77295d2011-09-08 22:07:06 +0000177def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000178def t2am_imm8s4_offset : Operand<i32> {
179 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000180 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000181 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000182}
183
Jim Grosbachb6aed502011-09-09 18:37:27 +0000184// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
185def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
186 let Name = "MemImm0_1020s4Offset";
187}
188def t2addrmode_imm0_1020s4 : Operand<i32> {
189 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
190 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
191 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
192 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
193 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
194}
195
Evan Chengcba962d2009-07-09 20:40:44 +0000196// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000197def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000198def t2addrmode_so_reg : Operand<i32>,
199 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
200 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000201 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000203 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000204 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000205}
206
Jim Grosbach7f739be2011-09-19 22:21:13 +0000207// Addresses for the TBB/TBH instructions.
208def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
209def addrmode_tbb : Operand<i32> {
210 let PrintMethod = "printAddrModeTBB";
211 let ParserMatchClass = addrmode_tbb_asmoperand;
212 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
213}
214def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
215def addrmode_tbh : Operand<i32> {
216 let PrintMethod = "printAddrModeTBH";
217 let ParserMatchClass = addrmode_tbh_asmoperand;
218 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
219}
220
Anton Korobeynikov52237112009-06-17 18:13:58 +0000221//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000222// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000223//
224
Owen Andersona99e7782010-11-15 18:45:17 +0000225
226class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000227 string opc, string asm, list<dag> pattern>
228 : T2I<oops, iops, itin, opc, asm, pattern> {
229 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000230 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000231
Jim Grosbach86386922010-12-08 22:10:43 +0000232 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000233 let Inst{26} = imm{11};
234 let Inst{14-12} = imm{10-8};
235 let Inst{7-0} = imm{7-0};
236}
237
Owen Andersonbb6315d2010-11-15 19:58:36 +0000238
Owen Andersona99e7782010-11-15 18:45:17 +0000239class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
240 string opc, string asm, list<dag> pattern>
241 : T2sI<oops, iops, itin, opc, asm, pattern> {
242 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000243 bits<4> Rn;
244 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000245
Jim Grosbach86386922010-12-08 22:10:43 +0000246 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000247 let Inst{26} = imm{11};
248 let Inst{14-12} = imm{10-8};
249 let Inst{7-0} = imm{7-0};
250}
251
Owen Andersonbb6315d2010-11-15 19:58:36 +0000252class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
254 : T2I<oops, iops, itin, opc, asm, pattern> {
255 bits<4> Rn;
256 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000259 let Inst{26} = imm{11};
260 let Inst{14-12} = imm{10-8};
261 let Inst{7-0} = imm{7-0};
262}
263
264
Owen Andersona99e7782010-11-15 18:45:17 +0000265class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
266 string opc, string asm, list<dag> pattern>
267 : T2I<oops, iops, itin, opc, asm, pattern> {
268 bits<4> Rd;
269 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000270
Jim Grosbach86386922010-12-08 22:10:43 +0000271 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000272 let Inst{3-0} = ShiftedRm{3-0};
273 let Inst{5-4} = ShiftedRm{6-5};
274 let Inst{14-12} = ShiftedRm{11-9};
275 let Inst{7-6} = ShiftedRm{8-7};
276}
277
278class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
279 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000280 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000281 bits<4> Rd;
282 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000283
Jim Grosbach86386922010-12-08 22:10:43 +0000284 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000285 let Inst{3-0} = ShiftedRm{3-0};
286 let Inst{5-4} = ShiftedRm{6-5};
287 let Inst{14-12} = ShiftedRm{11-9};
288 let Inst{7-6} = ShiftedRm{8-7};
289}
290
Owen Andersonbb6315d2010-11-15 19:58:36 +0000291class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
292 string opc, string asm, list<dag> pattern>
293 : T2I<oops, iops, itin, opc, asm, pattern> {
294 bits<4> Rn;
295 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000296
Jim Grosbach86386922010-12-08 22:10:43 +0000297 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000298 let Inst{3-0} = ShiftedRm{3-0};
299 let Inst{5-4} = ShiftedRm{6-5};
300 let Inst{14-12} = ShiftedRm{11-9};
301 let Inst{7-6} = ShiftedRm{8-7};
302}
303
Owen Andersona99e7782010-11-15 18:45:17 +0000304class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
305 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000306 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000307 bits<4> Rd;
308 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000309
Jim Grosbach86386922010-12-08 22:10:43 +0000310 let Inst{11-8} = Rd;
311 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000312}
313
314class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
315 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000316 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000317 bits<4> Rd;
318 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000319
Jim Grosbach86386922010-12-08 22:10:43 +0000320 let Inst{11-8} = Rd;
321 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000322}
323
Owen Andersonbb6315d2010-11-15 19:58:36 +0000324class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
325 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000326 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000327 bits<4> Rn;
328 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000329
Jim Grosbach86386922010-12-08 22:10:43 +0000330 let Inst{19-16} = Rn;
331 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000332}
333
Owen Andersona99e7782010-11-15 18:45:17 +0000334
335class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
337 : T2I<oops, iops, itin, opc, asm, pattern> {
338 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000339 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000340 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000343 let Inst{19-16} = Rn;
344 let Inst{26} = imm{11};
345 let Inst{14-12} = imm{10-8};
346 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000347}
348
Owen Anderson83da6cd2010-11-14 05:37:38 +0000349class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000350 string opc, string asm, list<dag> pattern>
351 : T2sI<oops, iops, itin, opc, asm, pattern> {
352 bits<4> Rd;
353 bits<4> Rn;
354 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000355
Jim Grosbach86386922010-12-08 22:10:43 +0000356 let Inst{11-8} = Rd;
357 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000358 let Inst{26} = imm{11};
359 let Inst{14-12} = imm{10-8};
360 let Inst{7-0} = imm{7-0};
361}
362
Owen Andersonbb6315d2010-11-15 19:58:36 +0000363class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : T2I<oops, iops, itin, opc, asm, pattern> {
366 bits<4> Rd;
367 bits<4> Rm;
368 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000369
Jim Grosbach86386922010-12-08 22:10:43 +0000370 let Inst{11-8} = Rd;
371 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000372 let Inst{14-12} = imm{4-2};
373 let Inst{7-6} = imm{1-0};
374}
375
376class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
377 string opc, string asm, list<dag> pattern>
378 : T2sI<oops, iops, itin, opc, asm, pattern> {
379 bits<4> Rd;
380 bits<4> Rm;
381 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000382
Jim Grosbach86386922010-12-08 22:10:43 +0000383 let Inst{11-8} = Rd;
384 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000385 let Inst{14-12} = imm{4-2};
386 let Inst{7-6} = imm{1-0};
387}
388
Owen Anderson5de6d842010-11-12 21:12:40 +0000389class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000391 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000392 bits<4> Rd;
393 bits<4> Rn;
394 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000395
Jim Grosbach86386922010-12-08 22:10:43 +0000396 let Inst{11-8} = Rd;
397 let Inst{19-16} = Rn;
398 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000399}
400
401class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
402 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000403 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000404 bits<4> Rd;
405 bits<4> Rn;
406 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000407
Jim Grosbach86386922010-12-08 22:10:43 +0000408 let Inst{11-8} = Rd;
409 let Inst{19-16} = Rn;
410 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000411}
412
413class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
414 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000415 : T2I<oops, iops, itin, opc, asm, pattern> {
416 bits<4> Rd;
417 bits<4> Rn;
418 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000419
Jim Grosbach86386922010-12-08 22:10:43 +0000420 let Inst{11-8} = Rd;
421 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000422 let Inst{3-0} = ShiftedRm{3-0};
423 let Inst{5-4} = ShiftedRm{6-5};
424 let Inst{14-12} = ShiftedRm{11-9};
425 let Inst{7-6} = ShiftedRm{8-7};
426}
427
428class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
429 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000430 : T2sI<oops, iops, itin, opc, asm, pattern> {
431 bits<4> Rd;
432 bits<4> Rn;
433 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000434
Jim Grosbach86386922010-12-08 22:10:43 +0000435 let Inst{11-8} = Rd;
436 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000437 let Inst{3-0} = ShiftedRm{3-0};
438 let Inst{5-4} = ShiftedRm{6-5};
439 let Inst{14-12} = ShiftedRm{11-9};
440 let Inst{7-6} = ShiftedRm{8-7};
441}
442
Owen Anderson35141a92010-11-18 01:08:42 +0000443class T2FourReg<dag oops, dag iops, InstrItinClass itin,
444 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000445 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000446 bits<4> Rd;
447 bits<4> Rn;
448 bits<4> Rm;
449 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000450
Jim Grosbach86386922010-12-08 22:10:43 +0000451 let Inst{19-16} = Rn;
452 let Inst{15-12} = Ra;
453 let Inst{11-8} = Rd;
454 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000455}
456
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000457class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
458 dag oops, dag iops, InstrItinClass itin,
459 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000460 : T2I<oops, iops, itin, opc, asm, pattern> {
461 bits<4> RdLo;
462 bits<4> RdHi;
463 bits<4> Rn;
464 bits<4> Rm;
465
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000466 let Inst{31-23} = 0b111110111;
467 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000468 let Inst{19-16} = Rn;
469 let Inst{15-12} = RdLo;
470 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000471 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000472 let Inst{3-0} = Rm;
473}
474
Owen Anderson35141a92010-11-18 01:08:42 +0000475
Evan Chenga67efd12009-06-23 19:39:13 +0000476/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000477/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000478/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000479multiclass T2I_bin_irs<bits<4> opcod, string opc,
480 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000481 PatFrag opnode, string baseOpc, bit Commutable = 0,
482 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000483 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000484 def ri : T2sTwoRegImm<
485 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
486 opc, "\t$Rd, $Rn, $imm",
487 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000488 let Inst{31-27} = 0b11110;
489 let Inst{25} = 0;
490 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000491 let Inst{15} = 0;
492 }
Evan Chenga67efd12009-06-23 19:39:13 +0000493 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000494 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
495 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
496 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000497 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000498 let Inst{31-27} = 0b11101;
499 let Inst{26-25} = 0b01;
500 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000501 let Inst{14-12} = 0b000; // imm3
502 let Inst{7-6} = 0b00; // imm2
503 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000504 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000505 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000506 def rs : T2sTwoRegShiftedReg<
507 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
508 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
509 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000510 let Inst{31-27} = 0b11101;
511 let Inst{26-25} = 0b01;
512 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000513 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000514 // Assembly aliases for optional destination operand when it's the same
515 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000516 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000517 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
518 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000519 cc_out:$s)>;
520 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000521 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
522 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000523 cc_out:$s)>;
524 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000525 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
526 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000527 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000528}
529
David Goodwin1f096272009-07-27 23:34:12 +0000530/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000531// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000532multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
533 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000534 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000535 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
536 // Assembler aliases w/o the ".w" suffix.
537 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
538 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
539 rGPR:$Rm, pred:$p,
540 cc_out:$s)>;
541 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
542 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
543 t2_so_reg:$shift, pred:$p,
544 cc_out:$s)>;
545
546 // and with the optional destination operand, too.
547 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
548 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
549 rGPR:$Rm, pred:$p,
550 cc_out:$s)>;
551 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
552 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
553 t2_so_reg:$shift, pred:$p,
554 cc_out:$s)>;
555}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000556
Evan Cheng1e249e32009-06-25 20:59:23 +0000557/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000558/// reversed. The 'rr' form is only defined for the disassembler; for codegen
559/// it is equivalent to the T2I_bin_irs counterpart.
560multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000561 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000562 def ri : T2sTwoRegImm<
563 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
564 opc, ".w\t$Rd, $Rn, $imm",
565 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000566 let Inst{31-27} = 0b11110;
567 let Inst{25} = 0;
568 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000569 let Inst{15} = 0;
570 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000571 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000572 def rr : T2sThreeReg<
573 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
574 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000575 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000576 let Inst{31-27} = 0b11101;
577 let Inst{26-25} = 0b01;
578 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000579 let Inst{14-12} = 0b000; // imm3
580 let Inst{7-6} = 0b00; // imm2
581 let Inst{5-4} = 0b00; // type
582 }
Evan Chengf49810c2009-06-23 17:48:47 +0000583 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000584 def rs : T2sTwoRegShiftedReg<
585 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
586 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
587 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000588 let Inst{31-27} = 0b11101;
589 let Inst{26-25} = 0b01;
590 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000591 }
Evan Chengf49810c2009-06-23 17:48:47 +0000592}
593
Evan Chenga67efd12009-06-23 19:39:13 +0000594/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000596///
597/// These opcodes will be converted to the real non-S opcodes by
598/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
599let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000600multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
601 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
602 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000603 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000604 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000605 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000606 opc, ".w\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000607 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000608 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000609 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000610 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000611 opc, ".w\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000612 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000613 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000614 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000615 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000616 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000617 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000618}
619}
620
Evan Chenga67efd12009-06-23 19:39:13 +0000621/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
622/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000623multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
624 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000625 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 // The register-immediate version is re-materializable. This is useful
627 // in particular for taking the address of a local.
628 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000629 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000630 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000631 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000632 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{31-27} = 0b11110;
634 let Inst{25} = 0;
635 let Inst{24} = 1;
636 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000637 let Inst{15} = 0;
638 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000639 }
Evan Chengf49810c2009-06-23 17:48:47 +0000640 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000641 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000642 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
643 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
644 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000645 bits<4> Rd;
646 bits<4> Rn;
647 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000648 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000649 let Inst{26} = imm{11};
650 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{23-21} = op23_21;
652 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000653 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000654 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000655 let Inst{14-12} = imm{10-8};
656 let Inst{11-8} = Rd;
657 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000658 }
Evan Chenga67efd12009-06-23 19:39:13 +0000659 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000660 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000661 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000662 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000663 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000664 let Inst{31-27} = 0b11101;
665 let Inst{26-25} = 0b01;
666 let Inst{24} = 1;
667 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000668 let Inst{14-12} = 0b000; // imm3
669 let Inst{7-6} = 0b00; // imm2
670 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000671 }
Evan Chengf49810c2009-06-23 17:48:47 +0000672 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000673 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000674 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000675 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000676 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000679 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000680 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000681 }
Evan Chengf49810c2009-06-23 17:48:47 +0000682}
683
Jim Grosbach6935efc2009-11-24 00:20:27 +0000684/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000685/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000686/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000687let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000688multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
689 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000690 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000691 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000692 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000693 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000694 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000695 let Inst{31-27} = 0b11110;
696 let Inst{25} = 0;
697 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000698 let Inst{15} = 0;
699 }
Evan Chenga67efd12009-06-23 19:39:13 +0000700 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000701 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000702 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000703 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000704 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000705 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000706 let Inst{31-27} = 0b11101;
707 let Inst{26-25} = 0b01;
708 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000709 let Inst{14-12} = 0b000; // imm3
710 let Inst{7-6} = 0b00; // imm2
711 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000712 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000713 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000714 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000715 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000716 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000717 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000718 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000719 let Inst{31-27} = 0b11101;
720 let Inst{26-25} = 0b01;
721 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000722 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000723}
Andrew Trick1c3af772011-04-23 03:55:32 +0000724}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000725
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000726/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
727/// version is not needed since this is only for codegen.
Andrew Trick3be654f2011-09-21 02:20:46 +0000728///
729/// These opcodes will be converted to the real non-S opcodes by
730/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
731let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000732multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000733 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000734 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000735 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000736 opc, ".w\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000737 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000738 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000739 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000740 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000741 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000742 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000743}
744}
745
Evan Chenga67efd12009-06-23 19:39:13 +0000746/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
747// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000748multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
749 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000750 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000751 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000752 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000753 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000754 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000755 let Inst{31-27} = 0b11101;
756 let Inst{26-21} = 0b010010;
757 let Inst{19-16} = 0b1111; // Rn
758 let Inst{5-4} = opcod;
759 }
Evan Chenga67efd12009-06-23 19:39:13 +0000760 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000761 def rr : T2sThreeReg<
762 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
763 opc, ".w\t$Rd, $Rn, $Rm",
764 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000765 let Inst{31-27} = 0b11111;
766 let Inst{26-23} = 0b0100;
767 let Inst{22-21} = opcod;
768 let Inst{15-12} = 0b1111;
769 let Inst{7-4} = 0b0000;
770 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000771
772 // Optional destination register
773 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
774 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
775 ty:$imm, pred:$p,
776 cc_out:$s)>;
777 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
778 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
779 rGPR:$Rm, pred:$p,
780 cc_out:$s)>;
781
782 // Assembler aliases w/o the ".w" suffix.
783 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
784 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
785 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000786 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000787 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
788 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
789 rGPR:$Rm, pred:$p,
790 cc_out:$s)>;
791
792 // and with the optional destination operand, too.
793 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
794 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
795 ty:$imm, pred:$p,
796 cc_out:$s)>;
797 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
798 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
799 rGPR:$Rm, pred:$p,
800 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000801}
Evan Chengf49810c2009-06-23 17:48:47 +0000802
Johnny Chend68e1192009-12-15 17:24:14 +0000803/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000804/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000805/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000806multiclass T2I_cmp_irs<bits<4> opcod, string opc,
807 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000808 PatFrag opnode, string baseOpc> {
809let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000810 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000811 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000812 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000813 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000814 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000815 let Inst{31-27} = 0b11110;
816 let Inst{25} = 0;
817 let Inst{24-21} = opcod;
818 let Inst{20} = 1; // The S bit.
819 let Inst{15} = 0;
820 let Inst{11-8} = 0b1111; // Rd
821 }
Evan Chenga67efd12009-06-23 19:39:13 +0000822 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000823 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000824 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000825 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000826 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = 0b11101;
828 let Inst{26-25} = 0b01;
829 let Inst{24-21} = opcod;
830 let Inst{20} = 1; // The S bit.
831 let Inst{14-12} = 0b000; // imm3
832 let Inst{11-8} = 0b1111; // Rd
833 let Inst{7-6} = 0b00; // imm2
834 let Inst{5-4} = 0b00; // type
835 }
Evan Chengf49810c2009-06-23 17:48:47 +0000836 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000837 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000838 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000839 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000840 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000841 let Inst{31-27} = 0b11101;
842 let Inst{26-25} = 0b01;
843 let Inst{24-21} = opcod;
844 let Inst{20} = 1; // The S bit.
845 let Inst{11-8} = 0b1111; // Rd
846 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000847}
Jim Grosbachef88a922011-09-06 21:44:58 +0000848
849 // Assembler aliases w/o the ".w" suffix.
850 // No alias here for 'rr' version as not all instantiations of this
851 // multiclass want one (CMP in particular, does not).
852 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
853 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
854 t2_so_imm:$imm, pred:$p)>;
855 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
856 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
857 t2_so_reg:$shift,
858 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000859}
860
Evan Chengf3c21b82009-06-30 02:15:48 +0000861/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000862multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000863 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
864 PatFrag opnode> {
865 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000866 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000867 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000868 bits<4> Rt;
869 bits<17> addr;
870 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000871 let Inst{24} = signed;
872 let Inst{23} = 1;
873 let Inst{22-21} = opcod;
874 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000875 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000876 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000877 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000878 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000879 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000880 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000881 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
882 bits<4> Rt;
883 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000884 let Inst{31-27} = 0b11111;
885 let Inst{26-25} = 0b00;
886 let Inst{24} = signed;
887 let Inst{23} = 0;
888 let Inst{22-21} = opcod;
889 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000890 let Inst{19-16} = addr{12-9}; // Rn
891 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000892 let Inst{11} = 1;
893 // Offset: index==TRUE, wback==FALSE
894 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000895 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000896 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000897 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000898 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000899 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000900 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000901 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000902 let Inst{31-27} = 0b11111;
903 let Inst{26-25} = 0b00;
904 let Inst{24} = signed;
905 let Inst{23} = 0;
906 let Inst{22-21} = opcod;
907 let Inst{20} = 1; // load
908 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000909
Owen Anderson75579f72010-11-29 22:44:32 +0000910 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000911 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000912
Owen Anderson75579f72010-11-29 22:44:32 +0000913 bits<10> addr;
914 let Inst{19-16} = addr{9-6}; // Rn
915 let Inst{3-0} = addr{5-2}; // Rm
916 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000917
918 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000919 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000920
Owen Anderson971b83b2011-02-08 22:39:40 +0000921 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000922 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000923 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000924 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000925 let isReMaterializable = 1;
926 let Inst{31-27} = 0b11111;
927 let Inst{26-25} = 0b00;
928 let Inst{24} = signed;
929 let Inst{23} = ?; // add = (U == '1')
930 let Inst{22-21} = opcod;
931 let Inst{20} = 1; // load
932 let Inst{19-16} = 0b1111; // Rn
933 bits<4> Rt;
934 bits<12> addr;
935 let Inst{15-12} = Rt{3-0};
936 let Inst{11-0} = addr{11-0};
937 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000938}
939
David Goodwin73b8f162009-06-30 22:11:34 +0000940/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000941multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000942 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
943 PatFrag opnode> {
944 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000945 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000946 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000947 let Inst{31-27} = 0b11111;
948 let Inst{26-23} = 0b0001;
949 let Inst{22-21} = opcod;
950 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000951
Owen Anderson75579f72010-11-29 22:44:32 +0000952 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000953 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000954
Owen Anderson80dd3e02010-11-30 22:45:47 +0000955 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000956 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000957 let Inst{19-16} = addr{16-13}; // Rn
958 let Inst{23} = addr{12}; // U
959 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000960 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000961 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000962 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000963 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000964 let Inst{31-27} = 0b11111;
965 let Inst{26-23} = 0b0000;
966 let Inst{22-21} = opcod;
967 let Inst{20} = 0; // !load
968 let Inst{11} = 1;
969 // Offset: index==TRUE, wback==FALSE
970 let Inst{10} = 1; // The P bit.
971 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000972
Owen Anderson75579f72010-11-29 22:44:32 +0000973 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000974 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000975
Owen Anderson75579f72010-11-29 22:44:32 +0000976 bits<13> addr;
977 let Inst{19-16} = addr{12-9}; // Rn
978 let Inst{9} = addr{8}; // U
979 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000980 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000981 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000982 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000983 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000984 let Inst{31-27} = 0b11111;
985 let Inst{26-23} = 0b0000;
986 let Inst{22-21} = opcod;
987 let Inst{20} = 0; // !load
988 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000989
Owen Anderson75579f72010-11-29 22:44:32 +0000990 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000991 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000992
Owen Anderson75579f72010-11-29 22:44:32 +0000993 bits<10> addr;
994 let Inst{19-16} = addr{9-6}; // Rn
995 let Inst{3-0} = addr{5-2}; // Rm
996 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000997 }
David Goodwin73b8f162009-06-30 22:11:34 +0000998}
999
Evan Cheng0e55fd62010-09-30 01:08:25 +00001000/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001001/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001002class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1003 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1004 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001005 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1006 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001007 let Inst{31-27} = 0b11111;
1008 let Inst{26-23} = 0b0100;
1009 let Inst{22-20} = opcod;
1010 let Inst{19-16} = 0b1111; // Rn
1011 let Inst{15-12} = 0b1111;
1012 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001013
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001014 bits<2> rot;
1015 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001016}
1017
Eli Friedman761fa7a2010-06-24 18:20:04 +00001018// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001019class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001020 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1021 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1022 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001023 Requires<[HasT2ExtractPack, IsThumb2]> {
1024 bits<2> rot;
1025 let Inst{31-27} = 0b11111;
1026 let Inst{26-23} = 0b0100;
1027 let Inst{22-20} = opcod;
1028 let Inst{19-16} = 0b1111; // Rn
1029 let Inst{15-12} = 0b1111;
1030 let Inst{7} = 1;
1031 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001032}
1033
Eli Friedman761fa7a2010-06-24 18:20:04 +00001034// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1035// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001036class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1037 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1038 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001039 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001040 bits<2> rot;
1041 let Inst{31-27} = 0b11111;
1042 let Inst{26-23} = 0b0100;
1043 let Inst{22-20} = opcod;
1044 let Inst{19-16} = 0b1111; // Rn
1045 let Inst{15-12} = 0b1111;
1046 let Inst{7} = 1;
1047 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001048}
1049
Evan Cheng0e55fd62010-09-30 01:08:25 +00001050/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001051/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001052class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1053 : T2ThreeReg<(outs rGPR:$Rd),
1054 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1055 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1056 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1057 Requires<[HasT2ExtractPack, IsThumb2]> {
1058 bits<2> rot;
1059 let Inst{31-27} = 0b11111;
1060 let Inst{26-23} = 0b0100;
1061 let Inst{22-20} = opcod;
1062 let Inst{15-12} = 0b1111;
1063 let Inst{7} = 1;
1064 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001065}
1066
Jim Grosbach70327412011-07-27 17:48:13 +00001067class T2I_exta_rrot_np<bits<3> opcod, string opc>
1068 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1069 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1070 bits<2> rot;
1071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{15-12} = 0b1111;
1075 let Inst{7} = 1;
1076 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001077}
1078
Anton Korobeynikov52237112009-06-17 18:13:58 +00001079//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001080// Instructions
1081//===----------------------------------------------------------------------===//
1082
1083//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001084// Miscellaneous Instructions.
1085//
1086
Owen Andersonda663f72010-11-15 21:30:39 +00001087class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1088 string asm, list<dag> pattern>
1089 : T2XI<oops, iops, itin, asm, pattern> {
1090 bits<4> Rd;
1091 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001092
Jim Grosbach86386922010-12-08 22:10:43 +00001093 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001094 let Inst{26} = label{11};
1095 let Inst{14-12} = label{10-8};
1096 let Inst{7-0} = label{7-0};
1097}
1098
Evan Chenga09b9ca2009-06-24 23:47:58 +00001099// LEApcrel - Load a pc-relative address into a register without offending the
1100// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001101def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1102 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001103 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001104 let Inst{31-27} = 0b11110;
1105 let Inst{25-24} = 0b10;
1106 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1107 let Inst{22} = 0;
1108 let Inst{20} = 0;
1109 let Inst{19-16} = 0b1111; // Rn
1110 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001111
Owen Andersona838a252010-12-14 00:36:49 +00001112 bits<4> Rd;
1113 bits<13> addr;
1114 let Inst{11-8} = Rd;
1115 let Inst{23} = addr{12};
1116 let Inst{21} = addr{12};
1117 let Inst{26} = addr{11};
1118 let Inst{14-12} = addr{10-8};
1119 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001120
1121 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001122}
Owen Andersona838a252010-12-14 00:36:49 +00001123
1124let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001125def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001126 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001127def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1128 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001129 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001130 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001131
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001132
Evan Chenga09b9ca2009-06-24 23:47:58 +00001133//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001134// Load / store Instructions.
1135//
1136
Evan Cheng055b0312009-06-29 07:51:04 +00001137// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001138let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001139defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001140 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001141
Evan Chengf3c21b82009-06-30 02:15:48 +00001142// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001143defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001144 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001145defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001146 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001147
Evan Chengf3c21b82009-06-30 02:15:48 +00001148// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001149defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001150 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001151defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001152 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001153
Owen Anderson9d63d902010-12-01 19:18:46 +00001154let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001155// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001156def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001157 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001158 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001159} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001160
1161// zextload i1 -> zextload i8
1162def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1163 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001164def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1165 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001166def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1167 (t2LDRBs t2addrmode_so_reg:$addr)>;
1168def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1169 (t2LDRBpci tconstpool:$addr)>;
1170
1171// extload -> zextload
1172// FIXME: Reduce the number of patterns by legalizing extload to zextload
1173// earlier?
1174def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1175 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001176def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1177 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001178def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1179 (t2LDRBs t2addrmode_so_reg:$addr)>;
1180def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1181 (t2LDRBpci tconstpool:$addr)>;
1182
1183def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1184 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001185def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1186 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001187def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1188 (t2LDRBs t2addrmode_so_reg:$addr)>;
1189def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1190 (t2LDRBpci tconstpool:$addr)>;
1191
1192def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1193 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001194def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1195 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001196def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1197 (t2LDRHs t2addrmode_so_reg:$addr)>;
1198def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1199 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001200
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001201// FIXME: The destination register of the loads and stores can't be PC, but
1202// can be SP. We need another regclass (similar to rGPR) to represent
1203// that. Not a pressing issue since these are selected manually,
1204// not via pattern.
1205
Evan Chenge88d5ce2009-07-02 07:28:31 +00001206// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001207
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001208let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001209def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001210 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001211 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001212 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1213 []> {
1214 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1215}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001216
Jim Grosbacheeec0252011-09-08 00:39:19 +00001217def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001218 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1219 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
1220 "ldr", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001221
Jim Grosbacheeec0252011-09-08 00:39:19 +00001222def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001223 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001224 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001225 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1226 []> {
1227 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1228}
1229def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001230 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1231 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1232 "ldrb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001233
Jim Grosbacheeec0252011-09-08 00:39:19 +00001234def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001235 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001236 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001237 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1238 []> {
1239 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1240}
1241def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001242 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1243 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1244 "ldrh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001245
Jim Grosbacheeec0252011-09-08 00:39:19 +00001246def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001247 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001248 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001249 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1250 []> {
1251 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1252}
1253def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001254 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1255 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1256 "ldrsb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001257
Jim Grosbacheeec0252011-09-08 00:39:19 +00001258def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001259 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001261 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1262 []> {
1263 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1264}
1265def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001266 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1267 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1268 "ldrsh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001269} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001270
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001271// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001272// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001273class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001274 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001275 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001276 bits<4> Rt;
1277 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001278 let Inst{31-27} = 0b11111;
1279 let Inst{26-25} = 0b00;
1280 let Inst{24} = signed;
1281 let Inst{23} = 0;
1282 let Inst{22-21} = type;
1283 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001284 let Inst{19-16} = addr{12-9};
1285 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001286 let Inst{11} = 1;
1287 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001288 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001289}
1290
Evan Cheng0e55fd62010-09-30 01:08:25 +00001291def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1292def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1293def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1294def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1295def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001296
David Goodwin73b8f162009-06-30 22:11:34 +00001297// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001298defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001300defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001301 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001302defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001303 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001304
David Goodwin6647cea2009-06-30 22:50:01 +00001305// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001306let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001307def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001308 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001309 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001310
Evan Cheng6d94f112009-07-03 00:06:39 +00001311// Indexed stores
Jim Grosbacheeec0252011-09-08 00:39:19 +00001312def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001313 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001314 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001315 "str", "\t$Rt, $addr!",
1316 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1317 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1318}
1319def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1320 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1321 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1322 "strh", "\t$Rt, $addr!",
1323 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1324 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1325}
1326
1327def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1328 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1329 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1330 "strb", "\t$Rt, $addr!",
1331 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1332 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1333}
Evan Cheng6d94f112009-07-03 00:06:39 +00001334
Jim Grosbacheeec0252011-09-08 00:39:19 +00001335def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001336 (ins rGPR:$Rt, addr_offset_none:$Rn,
1337 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001338 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001339 "str", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001340 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1341 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001342 (post_store rGPR:$Rt, addr_offset_none:$Rn,
1343 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001344
Jim Grosbacheeec0252011-09-08 00:39:19 +00001345def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001346 (ins rGPR:$Rt, addr_offset_none:$Rn,
1347 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001349 "strh", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001350 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1351 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001352 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1353 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001354
Jim Grosbacheeec0252011-09-08 00:39:19 +00001355def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001356 (ins rGPR:$Rt, addr_offset_none:$Rn,
1357 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001358 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001359 "strb", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001360 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1361 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001362 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1363 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001364
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001365// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1366// put the patterns on the instruction definitions directly as ISel wants
1367// the address base and offset to be separate operands, not a single
1368// complex operand like we represent the instructions themselves. The
1369// pseudos map between the two.
1370let usesCustomInserter = 1,
1371 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1372def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1373 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1374 4, IIC_iStore_ru,
1375 [(set GPRnopc:$Rn_wb,
1376 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1377def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1378 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1379 4, IIC_iStore_ru,
1380 [(set GPRnopc:$Rn_wb,
1381 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1382def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1383 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1384 4, IIC_iStore_ru,
1385 [(set GPRnopc:$Rn_wb,
1386 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1387}
1388
1389
Johnny Chene54a3ef2010-03-03 18:45:36 +00001390// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1391// only.
1392// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001394 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001395 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001396 let Inst{31-27} = 0b11111;
1397 let Inst{26-25} = 0b00;
1398 let Inst{24} = 0; // not signed
1399 let Inst{23} = 0;
1400 let Inst{22-21} = type;
1401 let Inst{20} = 0; // store
1402 let Inst{11} = 1;
1403 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001404
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001405 bits<4> Rt;
1406 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001407 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001408 let Inst{19-16} = addr{12-9};
1409 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001410}
1411
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1413def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1414def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001415
Johnny Chenae1757b2010-03-11 01:13:36 +00001416// ldrd / strd pre / post variants
1417// For disassembly only.
1418
Jim Grosbacha77295d2011-09-08 22:07:06 +00001419def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1420 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1421 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1422 let AsmMatchConverter = "cvtT2LdrdPre";
1423 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1424}
Johnny Chenae1757b2010-03-11 01:13:36 +00001425
Jim Grosbacha77295d2011-09-08 22:07:06 +00001426def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1427 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001428 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001429 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001430
Jim Grosbacha77295d2011-09-08 22:07:06 +00001431def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1432 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1433 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1434 "$addr.base = $wb", []> {
1435 let AsmMatchConverter = "cvtT2StrdPre";
1436 let DecoderMethod = "DecodeT2STRDPreInstruction";
1437}
Johnny Chenae1757b2010-03-11 01:13:36 +00001438
Jim Grosbacha77295d2011-09-08 22:07:06 +00001439def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1440 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1441 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001442 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001443 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001444
Johnny Chen0635fc52010-03-04 17:40:44 +00001445// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1446// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001447// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1448// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001449multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001450
Evan Chengdfed19f2010-11-03 06:34:55 +00001451 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001452 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001453 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001454 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001455 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001456 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001457 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001458 let Inst{20} = 1;
1459 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001460
Owen Anderson80dd3e02010-11-30 22:45:47 +00001461 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001462 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001463 let Inst{19-16} = addr{16-13}; // Rn
1464 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001465 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001466 }
1467
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001468 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001469 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001470 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001471 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001472 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001473 let Inst{23} = 0; // U = 0
1474 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001475 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001476 let Inst{20} = 1;
1477 let Inst{15-12} = 0b1111;
1478 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001479
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001480 bits<13> addr;
1481 let Inst{19-16} = addr{12-9}; // Rn
1482 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001483 }
1484
Evan Chengdfed19f2010-11-03 06:34:55 +00001485 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001486 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001487 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001488 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001489 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001490 let Inst{23} = 0; // add = TRUE for T1
1491 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001492 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001493 let Inst{20} = 1;
1494 let Inst{15-12} = 0b1111;
1495 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001496
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001497 bits<10> addr;
1498 let Inst{19-16} = addr{9-6}; // Rn
1499 let Inst{3-0} = addr{5-2}; // Rm
1500 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001501
1502 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001503 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001504}
1505
Evan Cheng416941d2010-11-04 05:19:35 +00001506defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1507defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1508defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001509
Evan Cheng2889cce2009-07-03 00:18:36 +00001510//===----------------------------------------------------------------------===//
1511// Load / store multiple Instructions.
1512//
1513
Owen Andersoncd00dc62011-09-12 21:28:46 +00001514multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001515 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001516 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001517 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001518 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001519 bits<4> Rn;
1520 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001521
Bill Wendling6c470b82010-11-13 09:09:38 +00001522 let Inst{31-27} = 0b11101;
1523 let Inst{26-25} = 0b00;
1524 let Inst{24-23} = 0b01; // Increment After
1525 let Inst{22} = 0;
1526 let Inst{21} = 0; // No writeback
1527 let Inst{20} = L_bit;
1528 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001529 let Inst{15} = 0;
1530 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001531 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001532 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001533 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001534 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001535 bits<4> Rn;
1536 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001537
Bill Wendling6c470b82010-11-13 09:09:38 +00001538 let Inst{31-27} = 0b11101;
1539 let Inst{26-25} = 0b00;
1540 let Inst{24-23} = 0b01; // Increment After
1541 let Inst{22} = 0;
1542 let Inst{21} = 1; // Writeback
1543 let Inst{20} = L_bit;
1544 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001545 let Inst{15} = 0;
1546 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001547 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001548 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001549 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001550 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001551 bits<4> Rn;
1552 bits<16> regs;
1553
1554 let Inst{31-27} = 0b11101;
1555 let Inst{26-25} = 0b00;
1556 let Inst{24-23} = 0b10; // Decrement Before
1557 let Inst{22} = 0;
1558 let Inst{21} = 0; // No writeback
1559 let Inst{20} = L_bit;
1560 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001561 let Inst{15} = 0;
1562 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001563 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001564 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001566 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001567 bits<4> Rn;
1568 bits<16> regs;
1569
1570 let Inst{31-27} = 0b11101;
1571 let Inst{26-25} = 0b00;
1572 let Inst{24-23} = 0b10; // Decrement Before
1573 let Inst{22} = 0;
1574 let Inst{21} = 1; // Writeback
1575 let Inst{20} = L_bit;
1576 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001577 let Inst{15} = 0;
1578 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001579 }
1580}
1581
Bill Wendlingc93989a2010-11-13 11:20:05 +00001582let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001583
1584let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001585defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1586
1587multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1588 InstrItinClass itin_upd, bit L_bit> {
1589 def IA :
1590 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1591 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1592 bits<4> Rn;
1593 bits<16> regs;
1594
1595 let Inst{31-27} = 0b11101;
1596 let Inst{26-25} = 0b00;
1597 let Inst{24-23} = 0b01; // Increment After
1598 let Inst{22} = 0;
1599 let Inst{21} = 0; // No writeback
1600 let Inst{20} = L_bit;
1601 let Inst{19-16} = Rn;
1602 let Inst{15} = 0;
1603 let Inst{14} = regs{14};
1604 let Inst{13} = 0;
1605 let Inst{12-0} = regs{12-0};
1606 }
1607 def IA_UPD :
1608 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1609 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1610 bits<4> Rn;
1611 bits<16> regs;
1612
1613 let Inst{31-27} = 0b11101;
1614 let Inst{26-25} = 0b00;
1615 let Inst{24-23} = 0b01; // Increment After
1616 let Inst{22} = 0;
1617 let Inst{21} = 1; // Writeback
1618 let Inst{20} = L_bit;
1619 let Inst{19-16} = Rn;
1620 let Inst{15} = 0;
1621 let Inst{14} = regs{14};
1622 let Inst{13} = 0;
1623 let Inst{12-0} = regs{12-0};
1624 }
1625 def DB :
1626 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1627 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1628 bits<4> Rn;
1629 bits<16> regs;
1630
1631 let Inst{31-27} = 0b11101;
1632 let Inst{26-25} = 0b00;
1633 let Inst{24-23} = 0b10; // Decrement Before
1634 let Inst{22} = 0;
1635 let Inst{21} = 0; // No writeback
1636 let Inst{20} = L_bit;
1637 let Inst{19-16} = Rn;
1638 let Inst{15} = 0;
1639 let Inst{14} = regs{14};
1640 let Inst{13} = 0;
1641 let Inst{12-0} = regs{12-0};
1642 }
1643 def DB_UPD :
1644 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1645 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1646 bits<4> Rn;
1647 bits<16> regs;
1648
1649 let Inst{31-27} = 0b11101;
1650 let Inst{26-25} = 0b00;
1651 let Inst{24-23} = 0b10; // Decrement Before
1652 let Inst{22} = 0;
1653 let Inst{21} = 1; // Writeback
1654 let Inst{20} = L_bit;
1655 let Inst{19-16} = Rn;
1656 let Inst{15} = 0;
1657 let Inst{14} = regs{14};
1658 let Inst{13} = 0;
1659 let Inst{12-0} = regs{12-0};
1660 }
1661}
1662
Bill Wendlingddc918b2010-11-13 10:57:02 +00001663
1664let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001665defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001666
1667} // neverHasSideEffects
1668
Bob Wilson815baeb2010-03-13 01:08:20 +00001669
Evan Cheng9cb9e672009-06-27 02:26:13 +00001670//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001671// Move Instructions.
1672//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001673
Evan Chengf49810c2009-06-23 17:48:47 +00001674let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001675def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001676 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001677 let Inst{31-27} = 0b11101;
1678 let Inst{26-25} = 0b01;
1679 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001680 let Inst{19-16} = 0b1111; // Rn
1681 let Inst{14-12} = 0b000;
1682 let Inst{7-4} = 0b0000;
1683}
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001684def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1685 pred:$p, CPSR)>;
1686def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1687 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001688
Evan Cheng5adb66a2009-09-28 09:14:39 +00001689// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001690let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1691 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001692def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1693 "mov", ".w\t$Rd, $imm",
1694 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001695 let Inst{31-27} = 0b11110;
1696 let Inst{25} = 0;
1697 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001698 let Inst{19-16} = 0b1111; // Rn
1699 let Inst{15} = 0;
1700}
David Goodwin83b35932009-06-26 16:10:07 +00001701
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001702// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1703// Use aliases to get that to play nice here.
1704def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1705 pred:$p, CPSR)>;
1706def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1707 pred:$p, CPSR)>;
1708
1709def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1710 pred:$p, zero_reg)>;
1711def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1712 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001713
Evan Chengc4af4632010-11-17 20:13:28 +00001714let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001715def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001716 "movw", "\t$Rd, $imm",
1717 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001718 let Inst{31-27} = 0b11110;
1719 let Inst{25} = 1;
1720 let Inst{24-21} = 0b0010;
1721 let Inst{20} = 0; // The S bit.
1722 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001723
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001724 bits<4> Rd;
1725 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001726
Jim Grosbach86386922010-12-08 22:10:43 +00001727 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001728 let Inst{19-16} = imm{15-12};
1729 let Inst{26} = imm{11};
1730 let Inst{14-12} = imm{10-8};
1731 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001732}
Evan Chengf49810c2009-06-23 17:48:47 +00001733
Evan Cheng53519f02011-01-21 18:55:51 +00001734def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001735 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1736
1737let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001738def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001739 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001740 "movt", "\t$Rd, $imm",
1741 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001742 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001743 let Inst{31-27} = 0b11110;
1744 let Inst{25} = 1;
1745 let Inst{24-21} = 0b0110;
1746 let Inst{20} = 0; // The S bit.
1747 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001748
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001749 bits<4> Rd;
1750 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001751
Jim Grosbach86386922010-12-08 22:10:43 +00001752 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001753 let Inst{19-16} = imm{15-12};
1754 let Inst{26} = imm{11};
1755 let Inst{14-12} = imm{10-8};
1756 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001757}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001758
Evan Cheng53519f02011-01-21 18:55:51 +00001759def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001760 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1761} // Constraints
1762
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001763def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001764
Anton Korobeynikov52237112009-06-17 18:13:58 +00001765//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001766// Extend Instructions.
1767//
1768
1769// Sign extenders
1770
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001771def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001772 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001773def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001774 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001775def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001776
Jim Grosbach70327412011-07-27 17:48:13 +00001777def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001778 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001779def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001780 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001781def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001782
Evan Chengd27c9fc2009-07-03 01:43:10 +00001783// Zero extenders
1784
1785let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001786def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001787 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001788def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001789 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001790def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001791 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001792
Jim Grosbach79464942010-07-28 23:17:45 +00001793// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1794// The transformation should probably be done as a combiner action
1795// instead so we can include a check for masking back in the upper
1796// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001797//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001798// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001799// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001800def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001801 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001802 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001803
Jim Grosbach70327412011-07-27 17:48:13 +00001804def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001805 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001806def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001807 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001808def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001809}
1810
1811//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001812// Arithmetic Instructions.
1813//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001814
Johnny Chend68e1192009-12-15 17:24:14 +00001815defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1816 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1817defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1818 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001819
Evan Chengf49810c2009-06-23 17:48:47 +00001820// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001821//
1822// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1823// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1824// AdjustInstrPostInstrSelection where we determine whether or not to
1825// set the "s" bit based on CPSR liveness.
1826//
1827// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1828// support for an optional CPSR definition that corresponds to the DAG
1829// node's second value. We can then eliminate the implicit def of CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +00001830defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001831 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001832 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001833defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001834 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001835 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001836
Andrew Trick83a80312011-09-20 18:22:31 +00001837let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001838defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001839 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001840defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001841 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001842}
Evan Chengf49810c2009-06-23 17:48:47 +00001843
David Goodwin752aa7d2009-07-27 16:39:05 +00001844// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001845defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001846 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001847
1848// FIXME: Eliminate them if we can write def : Pat patterns which defines
1849// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001850defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001851 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001852
1853// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001854// The assume-no-carry-in form uses the negation of the input since add/sub
1855// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1856// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1857// details.
1858// The AddedComplexity preferences the first variant over the others since
1859// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001860let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001861def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1862 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1863def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1864 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1865def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1866 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1867let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001868def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001869 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001870def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001871 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001872// The with-carry-in form matches bitwise not instead of the negation.
1873// Effectively, the inverse interpretation of the carry flag already accounts
1874// for part of the negation.
1875let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001876def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001877 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001878def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001879 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001880
Johnny Chen93042d12010-03-02 18:14:57 +00001881// Select Bytes -- for disassembly only
1882
Owen Andersonc7373f82010-11-30 20:00:01 +00001883def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001884 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1885 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001886 let Inst{31-27} = 0b11111;
1887 let Inst{26-24} = 0b010;
1888 let Inst{23} = 0b1;
1889 let Inst{22-20} = 0b010;
1890 let Inst{15-12} = 0b1111;
1891 let Inst{7} = 0b1;
1892 let Inst{6-4} = 0b000;
1893}
1894
Johnny Chenadc77332010-02-26 22:04:29 +00001895// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1896// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001897class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001898 list<dag> pat = [/* For disassembly only; pattern left blank */],
1899 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1900 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001901 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1902 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001903 let Inst{31-27} = 0b11111;
1904 let Inst{26-23} = 0b0101;
1905 let Inst{22-20} = op22_20;
1906 let Inst{15-12} = 0b1111;
1907 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001908
Owen Anderson46c478e2010-11-17 19:57:38 +00001909 bits<4> Rd;
1910 bits<4> Rn;
1911 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001912
Jim Grosbach86386922010-12-08 22:10:43 +00001913 let Inst{11-8} = Rd;
1914 let Inst{19-16} = Rn;
1915 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001916}
1917
1918// Saturating add/subtract -- for disassembly only
1919
Nate Begeman692433b2010-07-29 17:56:55 +00001920def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001921 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1922 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001923def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1924def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1925def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001926def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1927 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1928def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1929 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001930def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001931def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001932 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1933 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001934def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1935def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1936def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1937def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1938def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1939def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1940def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1941def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1942
1943// Signed/Unsigned add/subtract -- for disassembly only
1944
1945def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1946def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1947def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1948def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1949def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1950def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1951def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1952def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1953def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1954def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1955def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1956def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1957
1958// Signed/Unsigned halving add/subtract -- for disassembly only
1959
1960def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1961def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1962def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1963def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1964def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1965def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1966def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1967def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1968def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1969def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1970def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1971def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1972
Owen Anderson821752e2010-11-18 20:32:18 +00001973// Helper class for disassembly only
1974// A6.3.16 & A6.3.17
1975// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1976class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1977 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1978 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1979 let Inst{31-27} = 0b11111;
1980 let Inst{26-24} = 0b011;
1981 let Inst{23} = long;
1982 let Inst{22-20} = op22_20;
1983 let Inst{7-4} = op7_4;
1984}
1985
1986class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1987 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1988 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1989 let Inst{31-27} = 0b11111;
1990 let Inst{26-24} = 0b011;
1991 let Inst{23} = long;
1992 let Inst{22-20} = op22_20;
1993 let Inst{7-4} = op7_4;
1994}
1995
Jim Grosbach8c989842011-09-20 00:26:34 +00001996// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00001997def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1998 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001999 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2000 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002001 let Inst{15-12} = 0b1111;
2002}
Owen Anderson821752e2010-11-18 20:32:18 +00002003def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002004 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002005 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2006 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002007
Jim Grosbach8c989842011-09-20 00:26:34 +00002008// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002009class T2SatI<dag oops, dag iops, InstrItinClass itin,
2010 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002011 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002012 bits<4> Rd;
2013 bits<4> Rn;
2014 bits<5> sat_imm;
2015 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002016
Jim Grosbach86386922010-12-08 22:10:43 +00002017 let Inst{11-8} = Rd;
2018 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002019 let Inst{4-0} = sat_imm;
2020 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002021 let Inst{14-12} = sh{4-2};
2022 let Inst{7-6} = sh{1-0};
2023}
2024
Owen Andersonc7373f82010-11-30 20:00:01 +00002025def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002026 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002027 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002028 let Inst{31-27} = 0b11110;
2029 let Inst{25-22} = 0b1100;
2030 let Inst{20} = 0;
2031 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002032 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002033}
2034
Owen Andersonc7373f82010-11-30 20:00:01 +00002035def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002036 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002037 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002038 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002039 let Inst{31-27} = 0b11110;
2040 let Inst{25-22} = 0b1100;
2041 let Inst{20} = 0;
2042 let Inst{15} = 0;
2043 let Inst{21} = 1; // sh = '1'
2044 let Inst{14-12} = 0b000; // imm3 = '000'
2045 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002046 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002047}
2048
Owen Andersonc7373f82010-11-30 20:00:01 +00002049def t2USAT: T2SatI<
Jim Grosbachb105b992011-09-16 18:32:30 +00002050 (outs rGPR:$Rd), (ins imm0_31:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002051 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002052 let Inst{31-27} = 0b11110;
2053 let Inst{25-22} = 0b1110;
2054 let Inst{20} = 0;
2055 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002056}
2057
Jim Grosbachb105b992011-09-16 18:32:30 +00002058def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002059 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002060 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002061 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002062 let Inst{31-27} = 0b11110;
2063 let Inst{25-22} = 0b1110;
2064 let Inst{20} = 0;
2065 let Inst{15} = 0;
2066 let Inst{21} = 1; // sh = '1'
2067 let Inst{14-12} = 0b000; // imm3 = '000'
2068 let Inst{7-6} = 0b00; // imm2 = '00'
2069}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002070
Bob Wilson38aa2872010-08-13 21:48:10 +00002071def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2072def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002073
Evan Chengf49810c2009-06-23 17:48:47 +00002074//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002075// Shift and rotate Instructions.
2076//
2077
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002078defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2079 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002080defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002081 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002082defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002083 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2084defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2085 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002086
Andrew Trickd49ffe82011-04-29 14:18:15 +00002087// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2088def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2089 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2090
David Goodwinca01a8d2009-09-01 18:32:09 +00002091let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002092def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2093 "rrx", "\t$Rd, $Rm",
2094 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002095 let Inst{31-27} = 0b11101;
2096 let Inst{26-25} = 0b01;
2097 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002098 let Inst{19-16} = 0b1111; // Rn
2099 let Inst{14-12} = 0b000;
2100 let Inst{7-4} = 0b0011;
2101}
David Goodwinca01a8d2009-09-01 18:32:09 +00002102}
Evan Chenga67efd12009-06-23 19:39:13 +00002103
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002104let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002105def t2MOVsrl_flag : T2TwoRegShiftImm<
2106 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2107 "lsrs", ".w\t$Rd, $Rm, #1",
2108 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002109 let Inst{31-27} = 0b11101;
2110 let Inst{26-25} = 0b01;
2111 let Inst{24-21} = 0b0010;
2112 let Inst{20} = 1; // The S bit.
2113 let Inst{19-16} = 0b1111; // Rn
2114 let Inst{5-4} = 0b01; // Shift type.
2115 // Shift amount = Inst{14-12:7-6} = 1.
2116 let Inst{14-12} = 0b000;
2117 let Inst{7-6} = 0b01;
2118}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002119def t2MOVsra_flag : T2TwoRegShiftImm<
2120 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2121 "asrs", ".w\t$Rd, $Rm, #1",
2122 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002123 let Inst{31-27} = 0b11101;
2124 let Inst{26-25} = 0b01;
2125 let Inst{24-21} = 0b0010;
2126 let Inst{20} = 1; // The S bit.
2127 let Inst{19-16} = 0b1111; // Rn
2128 let Inst{5-4} = 0b10; // Shift type.
2129 // Shift amount = Inst{14-12:7-6} = 1.
2130 let Inst{14-12} = 0b000;
2131 let Inst{7-6} = 0b01;
2132}
David Goodwin3583df72009-07-28 17:06:49 +00002133}
2134
Evan Chenga67efd12009-06-23 19:39:13 +00002135//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002136// Bitwise Instructions.
2137//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002138
Johnny Chend68e1192009-12-15 17:24:14 +00002139defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002140 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002141 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002142defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002143 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002144 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002145defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002146 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002147 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002148
Johnny Chend68e1192009-12-15 17:24:14 +00002149defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002150 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002151 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2152 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002153
Owen Anderson2f7aed32010-11-17 22:16:31 +00002154class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2155 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002156 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002157 bits<4> Rd;
2158 bits<5> msb;
2159 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002160
Jim Grosbach86386922010-12-08 22:10:43 +00002161 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002162 let Inst{4-0} = msb{4-0};
2163 let Inst{14-12} = lsb{4-2};
2164 let Inst{7-6} = lsb{1-0};
2165}
2166
2167class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2168 string opc, string asm, list<dag> pattern>
2169 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2170 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002171
Jim Grosbach86386922010-12-08 22:10:43 +00002172 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002173}
2174
2175let Constraints = "$src = $Rd" in
2176def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2177 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2178 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002179 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002180 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002181 let Inst{25} = 1;
2182 let Inst{24-20} = 0b10110;
2183 let Inst{19-16} = 0b1111; // Rn
2184 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002185 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002186
Owen Anderson2f7aed32010-11-17 22:16:31 +00002187 bits<10> imm;
2188 let msb{4-0} = imm{9-5};
2189 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002190}
Evan Chengf49810c2009-06-23 17:48:47 +00002191
Owen Anderson2f7aed32010-11-17 22:16:31 +00002192def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002193 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002194 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002195 let Inst{31-27} = 0b11110;
2196 let Inst{25} = 1;
2197 let Inst{24-20} = 0b10100;
2198 let Inst{15} = 0;
2199}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002200
Owen Anderson2f7aed32010-11-17 22:16:31 +00002201def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002202 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002203 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002204 let Inst{31-27} = 0b11110;
2205 let Inst{25} = 1;
2206 let Inst{24-20} = 0b11100;
2207 let Inst{15} = 0;
2208}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002209
Johnny Chen9474d552010-02-02 19:31:58 +00002210// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002211let Constraints = "$src = $Rd" in {
2212 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2213 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2214 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2215 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2216 bf_inv_mask_imm:$imm))]> {
2217 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002218 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002219 let Inst{25} = 1;
2220 let Inst{24-20} = 0b10110;
2221 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002222 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002223
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002224 bits<10> imm;
2225 let msb{4-0} = imm{9-5};
2226 let lsb{4-0} = imm{4-0};
2227 }
Johnny Chen9474d552010-02-02 19:31:58 +00002228}
Evan Chengf49810c2009-06-23 17:48:47 +00002229
Evan Cheng7e1bf302010-09-29 00:27:46 +00002230defm t2ORN : T2I_bin_irs<0b0011, "orn",
2231 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002232 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2233 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002234
Jim Grosbachd32872f2011-09-14 21:24:41 +00002235/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2236/// unary operation that produces a value. These are predicable and can be
2237/// changed to modify CPSR.
2238multiclass T2I_un_irs<bits<4> opcod, string opc,
2239 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2240 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2241 // shifted imm
2242 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2243 opc, "\t$Rd, $imm",
2244 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2245 let isAsCheapAsAMove = Cheap;
2246 let isReMaterializable = ReMat;
2247 let Inst{31-27} = 0b11110;
2248 let Inst{25} = 0;
2249 let Inst{24-21} = opcod;
2250 let Inst{19-16} = 0b1111; // Rn
2251 let Inst{15} = 0;
2252 }
2253 // register
2254 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2255 opc, ".w\t$Rd, $Rm",
2256 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2257 let Inst{31-27} = 0b11101;
2258 let Inst{26-25} = 0b01;
2259 let Inst{24-21} = opcod;
2260 let Inst{19-16} = 0b1111; // Rn
2261 let Inst{14-12} = 0b000; // imm3
2262 let Inst{7-6} = 0b00; // imm2
2263 let Inst{5-4} = 0b00; // type
2264 }
2265 // shifted register
2266 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2267 opc, ".w\t$Rd, $ShiftedRm",
2268 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2269 let Inst{31-27} = 0b11101;
2270 let Inst{26-25} = 0b01;
2271 let Inst{24-21} = opcod;
2272 let Inst{19-16} = 0b1111; // Rn
2273 }
2274}
2275
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002276// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2277let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002278defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002279 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002280 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002281
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002282let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002283def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2284 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002285
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002286// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002287def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2288 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002289 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002290
2291def : T2Pat<(t2_so_imm_not:$src),
2292 (t2MVNi t2_so_imm_not:$src)>;
2293
Evan Chengf49810c2009-06-23 17:48:47 +00002294//===----------------------------------------------------------------------===//
2295// Multiply Instructions.
2296//
Evan Cheng8de898a2009-06-26 00:19:44 +00002297let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002298def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2299 "mul", "\t$Rd, $Rn, $Rm",
2300 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002301 let Inst{31-27} = 0b11111;
2302 let Inst{26-23} = 0b0110;
2303 let Inst{22-20} = 0b000;
2304 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2305 let Inst{7-4} = 0b0000; // Multiply
2306}
Evan Chengf49810c2009-06-23 17:48:47 +00002307
Owen Anderson35141a92010-11-18 01:08:42 +00002308def t2MLA: T2FourReg<
2309 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2310 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2311 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002312 let Inst{31-27} = 0b11111;
2313 let Inst{26-23} = 0b0110;
2314 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002315 let Inst{7-4} = 0b0000; // Multiply
2316}
Evan Chengf49810c2009-06-23 17:48:47 +00002317
Owen Anderson35141a92010-11-18 01:08:42 +00002318def t2MLS: T2FourReg<
2319 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2320 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2321 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002322 let Inst{31-27} = 0b11111;
2323 let Inst{26-23} = 0b0110;
2324 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002325 let Inst{7-4} = 0b0001; // Multiply and Subtract
2326}
Evan Chengf49810c2009-06-23 17:48:47 +00002327
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002328// Extra precision multiplies with low / high results
2329let neverHasSideEffects = 1 in {
2330let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002331def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002332 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002333 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002334 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002335
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002336def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002337 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002338 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002339 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002340} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002341
2342// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002343def t2SMLAL : T2MulLong<0b100, 0b0000,
2344 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002345 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002346 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002347
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002348def t2UMLAL : T2MulLong<0b110, 0b0000,
2349 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002350 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002351 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002352
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002353def t2UMAAL : T2MulLong<0b110, 0b0110,
2354 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002355 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002356 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2357 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002358} // neverHasSideEffects
2359
Johnny Chen93042d12010-03-02 18:14:57 +00002360// Rounding variants of the below included for disassembly only
2361
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002362// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002363def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2364 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002365 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2366 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002367 let Inst{31-27} = 0b11111;
2368 let Inst{26-23} = 0b0110;
2369 let Inst{22-20} = 0b101;
2370 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2371 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2372}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002373
Owen Anderson821752e2010-11-18 20:32:18 +00002374def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002375 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2376 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002377 let Inst{31-27} = 0b11111;
2378 let Inst{26-23} = 0b0110;
2379 let Inst{22-20} = 0b101;
2380 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2381 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2382}
2383
Owen Anderson821752e2010-11-18 20:32:18 +00002384def t2SMMLA : T2FourReg<
2385 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2386 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002387 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2388 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002389 let Inst{31-27} = 0b11111;
2390 let Inst{26-23} = 0b0110;
2391 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002392 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2393}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002394
Owen Anderson821752e2010-11-18 20:32:18 +00002395def t2SMMLAR: T2FourReg<
2396 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002397 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2398 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002399 let Inst{31-27} = 0b11111;
2400 let Inst{26-23} = 0b0110;
2401 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002402 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2403}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002404
Owen Anderson821752e2010-11-18 20:32:18 +00002405def t2SMMLS: T2FourReg<
2406 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2407 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002408 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2409 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{31-27} = 0b11111;
2411 let Inst{26-23} = 0b0110;
2412 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2414}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002415
Owen Anderson821752e2010-11-18 20:32:18 +00002416def t2SMMLSR:T2FourReg<
2417 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002418 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2419 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002420 let Inst{31-27} = 0b11111;
2421 let Inst{26-23} = 0b0110;
2422 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002423 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2424}
2425
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002426multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002427 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2428 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2429 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002430 (sext_inreg rGPR:$Rm, i16)))]>,
2431 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002432 let Inst{31-27} = 0b11111;
2433 let Inst{26-23} = 0b0110;
2434 let Inst{22-20} = 0b001;
2435 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2436 let Inst{7-6} = 0b00;
2437 let Inst{5-4} = 0b00;
2438 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002439
Owen Anderson821752e2010-11-18 20:32:18 +00002440 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2441 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2442 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002443 (sra rGPR:$Rm, (i32 16))))]>,
2444 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002445 let Inst{31-27} = 0b11111;
2446 let Inst{26-23} = 0b0110;
2447 let Inst{22-20} = 0b001;
2448 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2449 let Inst{7-6} = 0b00;
2450 let Inst{5-4} = 0b01;
2451 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002452
Owen Anderson821752e2010-11-18 20:32:18 +00002453 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2454 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2455 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002456 (sext_inreg rGPR:$Rm, i16)))]>,
2457 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002458 let Inst{31-27} = 0b11111;
2459 let Inst{26-23} = 0b0110;
2460 let Inst{22-20} = 0b001;
2461 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2462 let Inst{7-6} = 0b00;
2463 let Inst{5-4} = 0b10;
2464 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002465
Owen Anderson821752e2010-11-18 20:32:18 +00002466 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2467 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2468 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002469 (sra rGPR:$Rm, (i32 16))))]>,
2470 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002471 let Inst{31-27} = 0b11111;
2472 let Inst{26-23} = 0b0110;
2473 let Inst{22-20} = 0b001;
2474 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2475 let Inst{7-6} = 0b00;
2476 let Inst{5-4} = 0b11;
2477 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002478
Owen Anderson821752e2010-11-18 20:32:18 +00002479 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2480 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2481 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002482 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2483 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002484 let Inst{31-27} = 0b11111;
2485 let Inst{26-23} = 0b0110;
2486 let Inst{22-20} = 0b011;
2487 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2488 let Inst{7-6} = 0b00;
2489 let Inst{5-4} = 0b00;
2490 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002491
Owen Anderson821752e2010-11-18 20:32:18 +00002492 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2493 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2494 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002495 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2496 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002497 let Inst{31-27} = 0b11111;
2498 let Inst{26-23} = 0b0110;
2499 let Inst{22-20} = 0b011;
2500 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2501 let Inst{7-6} = 0b00;
2502 let Inst{5-4} = 0b01;
2503 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002504}
2505
2506
2507multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002508 def BB : T2FourReg<
2509 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2510 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2511 [(set rGPR:$Rd, (add rGPR:$Ra,
2512 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002513 (sext_inreg rGPR:$Rm, i16))))]>,
2514 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002515 let Inst{31-27} = 0b11111;
2516 let Inst{26-23} = 0b0110;
2517 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002518 let Inst{7-6} = 0b00;
2519 let Inst{5-4} = 0b00;
2520 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002521
Owen Anderson821752e2010-11-18 20:32:18 +00002522 def BT : T2FourReg<
2523 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2524 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2525 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002526 (sra rGPR:$Rm, (i32 16)))))]>,
2527 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002528 let Inst{31-27} = 0b11111;
2529 let Inst{26-23} = 0b0110;
2530 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002531 let Inst{7-6} = 0b00;
2532 let Inst{5-4} = 0b01;
2533 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002534
Owen Anderson821752e2010-11-18 20:32:18 +00002535 def TB : T2FourReg<
2536 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2537 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2538 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002539 (sext_inreg rGPR:$Rm, i16))))]>,
2540 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002541 let Inst{31-27} = 0b11111;
2542 let Inst{26-23} = 0b0110;
2543 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002544 let Inst{7-6} = 0b00;
2545 let Inst{5-4} = 0b10;
2546 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002547
Owen Anderson821752e2010-11-18 20:32:18 +00002548 def TT : T2FourReg<
2549 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2550 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2551 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002552 (sra rGPR:$Rm, (i32 16)))))]>,
2553 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002554 let Inst{31-27} = 0b11111;
2555 let Inst{26-23} = 0b0110;
2556 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002557 let Inst{7-6} = 0b00;
2558 let Inst{5-4} = 0b11;
2559 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002560
Owen Anderson821752e2010-11-18 20:32:18 +00002561 def WB : T2FourReg<
2562 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2563 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2564 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002565 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2566 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002567 let Inst{31-27} = 0b11111;
2568 let Inst{26-23} = 0b0110;
2569 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002570 let Inst{7-6} = 0b00;
2571 let Inst{5-4} = 0b00;
2572 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002573
Owen Anderson821752e2010-11-18 20:32:18 +00002574 def WT : T2FourReg<
2575 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2576 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2577 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002578 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2579 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002580 let Inst{31-27} = 0b11111;
2581 let Inst{26-23} = 0b0110;
2582 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002583 let Inst{7-6} = 0b00;
2584 let Inst{5-4} = 0b01;
2585 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002586}
2587
2588defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2589defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2590
Jim Grosbacheeca7582011-09-15 23:45:50 +00002591// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002592def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2593 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002594 [/* For disassembly only; pattern left blank */]>,
2595 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002596def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2597 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002598 [/* For disassembly only; pattern left blank */]>,
2599 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002600def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2601 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002602 [/* For disassembly only; pattern left blank */]>,
2603 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002604def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2605 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002606 [/* For disassembly only; pattern left blank */]>,
2607 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002608
Johnny Chenadc77332010-02-26 22:04:29 +00002609// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002610def t2SMUAD: T2ThreeReg_mac<
2611 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002612 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2613 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002614 let Inst{15-12} = 0b1111;
2615}
Owen Anderson821752e2010-11-18 20:32:18 +00002616def t2SMUADX:T2ThreeReg_mac<
2617 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002618 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2619 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002620 let Inst{15-12} = 0b1111;
2621}
Owen Anderson821752e2010-11-18 20:32:18 +00002622def t2SMUSD: T2ThreeReg_mac<
2623 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002624 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2625 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002626 let Inst{15-12} = 0b1111;
2627}
Owen Anderson821752e2010-11-18 20:32:18 +00002628def t2SMUSDX:T2ThreeReg_mac<
2629 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002630 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2631 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002632 let Inst{15-12} = 0b1111;
2633}
Owen Andersonc6788c82011-08-22 23:31:45 +00002634def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002635 0, 0b010, 0b0000, (outs rGPR:$Rd),
2636 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002637 "\t$Rd, $Rn, $Rm, $Ra", []>,
2638 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002639def t2SMLADX : T2FourReg_mac<
2640 0, 0b010, 0b0001, (outs rGPR:$Rd),
2641 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002642 "\t$Rd, $Rn, $Rm, $Ra", []>,
2643 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002644def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2645 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002646 "\t$Rd, $Rn, $Rm, $Ra", []>,
2647 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002648def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2649 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002650 "\t$Rd, $Rn, $Rm, $Ra", []>,
2651 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002652def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002653 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2654 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002655 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002656def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002657 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2658 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002659 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002660def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002661 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2662 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002663 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002664def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2665 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002666 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002667 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002668
2669//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002670// Division Instructions.
2671// Signed and unsigned division on v7-M
2672//
2673def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2674 "sdiv", "\t$Rd, $Rn, $Rm",
2675 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2676 Requires<[HasDivide, IsThumb2]> {
2677 let Inst{31-27} = 0b11111;
2678 let Inst{26-21} = 0b011100;
2679 let Inst{20} = 0b1;
2680 let Inst{15-12} = 0b1111;
2681 let Inst{7-4} = 0b1111;
2682}
2683
2684def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2685 "udiv", "\t$Rd, $Rn, $Rm",
2686 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2687 Requires<[HasDivide, IsThumb2]> {
2688 let Inst{31-27} = 0b11111;
2689 let Inst{26-21} = 0b011101;
2690 let Inst{20} = 0b1;
2691 let Inst{15-12} = 0b1111;
2692 let Inst{7-4} = 0b1111;
2693}
2694
2695//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002696// Misc. Arithmetic Instructions.
2697//
2698
Jim Grosbach80dc1162010-02-16 21:23:02 +00002699class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2700 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002701 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002702 let Inst{31-27} = 0b11111;
2703 let Inst{26-22} = 0b01010;
2704 let Inst{21-20} = op1;
2705 let Inst{15-12} = 0b1111;
2706 let Inst{7-6} = 0b10;
2707 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002708 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002709}
Evan Chengf49810c2009-06-23 17:48:47 +00002710
Owen Anderson612fb5b2010-11-18 21:15:19 +00002711def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2712 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002713
Owen Anderson612fb5b2010-11-18 21:15:19 +00002714def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2715 "rbit", "\t$Rd, $Rm",
2716 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002717
Owen Anderson612fb5b2010-11-18 21:15:19 +00002718def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2719 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002720
Owen Anderson612fb5b2010-11-18 21:15:19 +00002721def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2722 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002723 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002724
Owen Anderson612fb5b2010-11-18 21:15:19 +00002725def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2726 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002727 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002728
Evan Chengf60ceac2011-06-15 17:17:48 +00002729def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002730 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002731 (t2REVSH rGPR:$Rm)>;
2732
Owen Anderson612fb5b2010-11-18 21:15:19 +00002733def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002734 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2735 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002736 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002737 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002738 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002739 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002740 let Inst{31-27} = 0b11101;
2741 let Inst{26-25} = 0b01;
2742 let Inst{24-20} = 0b01100;
2743 let Inst{5} = 0; // BT form
2744 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002745
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002746 bits<5> sh;
2747 let Inst{14-12} = sh{4-2};
2748 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002749}
Evan Cheng40289b02009-07-07 05:35:52 +00002750
2751// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002752def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2753 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002754 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002755def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002756 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002757 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002758
Bob Wilsondc66eda2010-08-16 22:26:55 +00002759// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2760// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002761def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002762 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2763 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002764 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002765 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002766 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002767 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002768 let Inst{31-27} = 0b11101;
2769 let Inst{26-25} = 0b01;
2770 let Inst{24-20} = 0b01100;
2771 let Inst{5} = 1; // TB form
2772 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002773
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002774 bits<5> sh;
2775 let Inst{14-12} = sh{4-2};
2776 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002777}
Evan Cheng40289b02009-07-07 05:35:52 +00002778
2779// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2780// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002781def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002782 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002783 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002784def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002785 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002786 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002787 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002788
2789//===----------------------------------------------------------------------===//
2790// Comparison Instructions...
2791//
Johnny Chend68e1192009-12-15 17:24:14 +00002792defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002793 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002794 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002795
Jim Grosbachef88a922011-09-06 21:44:58 +00002796def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2797 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2798def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2799 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2800def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2801 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002802
Dan Gohman4b7dff92010-08-26 15:50:25 +00002803//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2804// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002805//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2806// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002807defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002808 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002809 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2810 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002811
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002812//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2813// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002814
Jim Grosbachef88a922011-09-06 21:44:58 +00002815def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2816 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002817
Johnny Chend68e1192009-12-15 17:24:14 +00002818defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002819 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002820 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2821 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002822defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002823 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002824 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2825 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002826
Evan Chenge253c952009-07-07 20:39:03 +00002827// Conditional moves
2828// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002829// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002830let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002831def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2832 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002833 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002834 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002835 RegConstraint<"$false = $Rd">;
2836
2837let isMoveImm = 1 in
2838def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2839 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002840 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002841[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2842 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002843
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002844// FIXME: Pseudo-ize these. For now, just mark codegen only.
2845let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002846let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002847def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002848 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002849 "movw", "\t$Rd, $imm", []>,
2850 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002851 let Inst{31-27} = 0b11110;
2852 let Inst{25} = 1;
2853 let Inst{24-21} = 0b0010;
2854 let Inst{20} = 0; // The S bit.
2855 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002856
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002857 bits<4> Rd;
2858 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002859
Jim Grosbach86386922010-12-08 22:10:43 +00002860 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002861 let Inst{19-16} = imm{15-12};
2862 let Inst{26} = imm{11};
2863 let Inst{14-12} = imm{10-8};
2864 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002865}
2866
Evan Chengc4af4632010-11-17 20:13:28 +00002867let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002868def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2869 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002870 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002871
Evan Chengc4af4632010-11-17 20:13:28 +00002872let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002873def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2874 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2875[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002876 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002877 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002878 let Inst{31-27} = 0b11110;
2879 let Inst{25} = 0;
2880 let Inst{24-21} = 0b0011;
2881 let Inst{20} = 0; // The S bit.
2882 let Inst{19-16} = 0b1111; // Rn
2883 let Inst{15} = 0;
2884}
2885
Johnny Chend68e1192009-12-15 17:24:14 +00002886class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2887 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002888 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002889 let Inst{31-27} = 0b11101;
2890 let Inst{26-25} = 0b01;
2891 let Inst{24-21} = 0b0010;
2892 let Inst{20} = 0; // The S bit.
2893 let Inst{19-16} = 0b1111; // Rn
2894 let Inst{5-4} = opcod; // Shift type.
2895}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002896def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2897 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2898 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2899 RegConstraint<"$false = $Rd">;
2900def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2901 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2902 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2903 RegConstraint<"$false = $Rd">;
2904def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2905 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2906 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2907 RegConstraint<"$false = $Rd">;
2908def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2909 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2910 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2911 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002912} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002913} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002914
David Goodwin5e47a9a2009-06-30 18:04:13 +00002915//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002916// Atomic operations intrinsics
2917//
2918
2919// memory barriers protect the atomic sequences
2920let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002921def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2922 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2923 Requires<[IsThumb, HasDB]> {
2924 bits<4> opt;
2925 let Inst{31-4} = 0xf3bf8f5;
2926 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002927}
2928}
2929
Bob Wilsonf74a4292010-10-30 00:54:37 +00002930def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002931 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002932 Requires<[IsThumb, HasDB]> {
2933 bits<4> opt;
2934 let Inst{31-4} = 0xf3bf8f4;
2935 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002936}
2937
Jim Grosbachaa833e52011-09-06 22:53:27 +00002938def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2939 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002940 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002941 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002942 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002943 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002944}
2945
Owen Anderson16884412011-07-13 23:22:26 +00002946class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002947 InstrItinClass itin, string opc, string asm, string cstr,
2948 list<dag> pattern, bits<4> rt2 = 0b1111>
2949 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2950 let Inst{31-27} = 0b11101;
2951 let Inst{26-20} = 0b0001101;
2952 let Inst{11-8} = rt2;
2953 let Inst{7-6} = 0b01;
2954 let Inst{5-4} = opcod;
2955 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002956
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002957 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002958 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002959 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002960 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002961}
Owen Anderson16884412011-07-13 23:22:26 +00002962class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002963 InstrItinClass itin, string opc, string asm, string cstr,
2964 list<dag> pattern, bits<4> rt2 = 0b1111>
2965 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2966 let Inst{31-27} = 0b11101;
2967 let Inst{26-20} = 0b0001100;
2968 let Inst{11-8} = rt2;
2969 let Inst{7-6} = 0b01;
2970 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002971
Owen Anderson91a7c592010-11-19 00:28:38 +00002972 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002973 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002974 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002975 let Inst{3-0} = Rd;
2976 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002977 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002978}
2979
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002980let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002981def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002982 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002983 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002984def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002985 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002986 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002987def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002988 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002989 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002990 bits<4> Rt;
2991 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00002992 let Inst{31-27} = 0b11101;
2993 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002994 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00002995 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002996 let Inst{11-8} = 0b1111;
2997 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002998}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002999let hasExtraDefRegAllocReq = 1 in
3000def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003001 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003002 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003003 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003004 [], {?, ?, ?, ?}> {
3005 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003006 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003007}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003008}
3009
Owen Anderson91a7c592010-11-19 00:28:38 +00003010let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003011def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003012 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003013 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003014 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3015def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003016 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003017 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003018 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003019def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3020 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003021 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003022 "strex", "\t$Rd, $Rt, $addr", "",
3023 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003024 bits<4> Rd;
3025 bits<4> Rt;
3026 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003027 let Inst{31-27} = 0b11101;
3028 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003029 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003030 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003031 let Inst{11-8} = Rd;
3032 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003033}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003034}
3035
3036let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003037def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003038 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003039 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003040 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003041 {?, ?, ?, ?}> {
3042 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003043 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003044}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003045
Jim Grosbachad2dad92011-09-06 20:27:04 +00003046def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003047 Requires<[IsThumb2, HasV7]> {
3048 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003049 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003050 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003051 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003052 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003053 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003054 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003055}
3056
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003057//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003058// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003059// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003060// address and save #0 in R0 for the non-longjmp case.
3061// Since by its nature we may be coming from some other function to get
3062// here, and we're using the stack frame for the containing function to
3063// save/restore registers, we can't keep anything live in regs across
3064// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003065// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003066// except for our own input by listing the relevant registers in Defs. By
3067// doing so, we also cause the prologue/epilogue code to actively preserve
3068// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003069// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003070let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003071 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003072 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
3073 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003074 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003075 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003076 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003077 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003078}
3079
Bob Wilsonec80e262010-04-09 20:41:18 +00003080let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003081 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00003082 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003083 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003084 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003085 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003086 Requires<[IsThumb2, NoVFP]>;
3087}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003088
3089
3090//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003091// Control-Flow Instructions
3092//
3093
Evan Chengc50a1cb2009-07-09 22:58:39 +00003094// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003095// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003096let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003097 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003098def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003099 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003100 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003101 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003102 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003103
David Goodwin5e47a9a2009-06-30 18:04:13 +00003104let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3105let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003106def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3107 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003108 [(br bb:$target)]> {
3109 let Inst{31-27} = 0b11110;
3110 let Inst{15-14} = 0b10;
3111 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003112
3113 bits<20> target;
3114 let Inst{26} = target{19};
3115 let Inst{11} = target{18};
3116 let Inst{13} = target{17};
3117 let Inst{21-16} = target{16-11};
3118 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003119}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003120
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003121let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003122def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003123 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003124 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003125 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003126
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003127// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003128def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003129 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003130
Jim Grosbachd4811102010-12-15 19:03:16 +00003131def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003132 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003133
Jim Grosbach7f739be2011-09-19 22:21:13 +00003134def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3135 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003136 bits<4> Rn;
3137 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003138 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003139 let Inst{19-16} = Rn;
3140 let Inst{15-5} = 0b11110000000;
3141 let Inst{4} = 0; // B form
3142 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003143
3144 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003145}
Evan Cheng5657c012009-07-29 02:18:14 +00003146
Jim Grosbach7f739be2011-09-19 22:21:13 +00003147def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3148 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003149 bits<4> Rn;
3150 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003151 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003152 let Inst{19-16} = Rn;
3153 let Inst{15-5} = 0b11110000000;
3154 let Inst{4} = 1; // H form
3155 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003156
3157 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003158}
Evan Cheng5657c012009-07-29 02:18:14 +00003159} // isNotDuplicable, isIndirectBranch
3160
David Goodwinc9a59b52009-06-30 19:50:22 +00003161} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003162
3163// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003164// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003165let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003166def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003167 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003168 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3169 let Inst{31-27} = 0b11110;
3170 let Inst{15-14} = 0b10;
3171 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003172
Owen Andersonfb20d892010-12-09 00:27:41 +00003173 bits<4> p;
3174 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003175
Owen Andersonfb20d892010-12-09 00:27:41 +00003176 bits<21> target;
3177 let Inst{26} = target{20};
3178 let Inst{11} = target{19};
3179 let Inst{13} = target{18};
3180 let Inst{21-16} = target{17-12};
3181 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003182
3183 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003184}
Evan Chengf49810c2009-06-23 17:48:47 +00003185
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003186// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3187// it goes here.
3188let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3189 // Darwin version.
3190 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3191 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003192 def tTAILJMPd: tPseudoExpand<(outs),
3193 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003194 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003195 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003196 Requires<[IsThumb2, IsDarwin]>;
3197}
Evan Cheng06e16582009-07-10 01:54:42 +00003198
3199// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003200let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003201def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003202 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003203 "it$mask\t$cc", "", []> {
3204 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003205 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003206 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003207
3208 bits<4> cc;
3209 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003210 let Inst{7-4} = cc;
3211 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003212
3213 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003214}
Evan Cheng06e16582009-07-10 01:54:42 +00003215
Johnny Chence6275f2010-02-25 19:05:29 +00003216// Branch and Exchange Jazelle -- for disassembly only
3217// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003218def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3219 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003220 let Inst{31-27} = 0b11110;
3221 let Inst{26} = 0;
3222 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003223 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003224 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003225}
3226
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003227// Compare and branch on zero / non-zero
3228let isBranch = 1, isTerminator = 1 in {
3229 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3230 "cbz\t$Rn, $target", []>,
3231 T1Misc<{0,0,?,1,?,?,?}>,
3232 Requires<[IsThumb2]> {
3233 // A8.6.27
3234 bits<6> target;
3235 bits<3> Rn;
3236 let Inst{9} = target{5};
3237 let Inst{7-3} = target{4-0};
3238 let Inst{2-0} = Rn;
3239 }
3240
3241 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3242 "cbnz\t$Rn, $target", []>,
3243 T1Misc<{1,0,?,1,?,?,?}>,
3244 Requires<[IsThumb2]> {
3245 // A8.6.27
3246 bits<6> target;
3247 bits<3> Rn;
3248 let Inst{9} = target{5};
3249 let Inst{7-3} = target{4-0};
3250 let Inst{2-0} = Rn;
3251 }
3252}
3253
3254
Jim Grosbach32f36892011-09-19 23:38:34 +00003255// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003256// FIXME: Since the asm parser has currently no clean way to handle optional
3257// operands, create 3 versions of the same instruction. Once there's a clean
3258// framework to represent optional operands, change this behavior.
3259class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003260 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003261 bits<2> imod;
3262 bits<3> iflags;
3263 bits<5> mode;
3264 bit M;
3265
Johnny Chen93042d12010-03-02 18:14:57 +00003266 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003267 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003268 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003269 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003270 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003271 let Inst{12} = 0;
3272 let Inst{10-9} = imod;
3273 let Inst{8} = M;
3274 let Inst{7-5} = iflags;
3275 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003276 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003277}
3278
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003279let M = 1 in
3280 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3281 "$imod.w\t$iflags, $mode">;
3282let mode = 0, M = 0 in
3283 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3284 "$imod.w\t$iflags">;
3285let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003286 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003287
Johnny Chen0f7866e2010-03-03 02:09:43 +00003288// A6.3.4 Branches and miscellaneous control
3289// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003290class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003291 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003292 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003293 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003294 let Inst{15-14} = 0b10;
3295 let Inst{12} = 0;
3296 let Inst{10-8} = 0b000;
3297 let Inst{7-0} = op7_0;
3298}
3299
3300def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3301def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3302def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3303def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3304def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3305
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003306def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003307 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003308 let Inst{31-20} = 0b111100111010;
3309 let Inst{19-16} = 0b1111;
3310 let Inst{15-8} = 0b10000000;
3311 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003312 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003313}
3314
Jim Grosbach32f36892011-09-19 23:38:34 +00003315// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003316// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003317def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003318 let Inst{31-27} = 0b11110;
3319 let Inst{26-20} = 0b1111111;
3320 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003321
Owen Andersond18a9c92010-11-29 19:22:08 +00003322 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003323 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003324}
3325
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003326class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3327 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003328 : T2I<oops, iops, itin, opc, asm, pattern> {
3329 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003330 let Inst{31-25} = 0b1110100;
3331 let Inst{24-23} = Op;
3332 let Inst{22} = 0;
3333 let Inst{21} = W;
3334 let Inst{20-16} = 0b01101;
3335 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003336 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003337}
3338
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003339// Store Return State is a system instruction.
3340def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3341 "srsdb", "\tsp!, $mode", []>;
3342def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3343 "srsdb","\tsp, $mode", []>;
3344def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3345 "srsia","\tsp!, $mode", []>;
3346def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3347 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003348
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003349// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003350class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003351 string opc, string asm, list<dag> pattern>
3352 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003353 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003354
Owen Andersond18a9c92010-11-29 19:22:08 +00003355 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003356 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003357 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003358}
3359
Owen Anderson5404c2b2010-11-29 20:38:48 +00003360def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003361 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003362 [/* For disassembly only; pattern left blank */]>;
3363def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003364 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003365 [/* For disassembly only; pattern left blank */]>;
3366def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003367 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003368 [/* For disassembly only; pattern left blank */]>;
3369def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003370 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003371 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003372
Evan Chengf49810c2009-06-23 17:48:47 +00003373//===----------------------------------------------------------------------===//
3374// Non-Instruction Patterns
3375//
3376
Evan Cheng5adb66a2009-09-28 09:14:39 +00003377// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003378// This is a single pseudo instruction to make it re-materializable.
3379// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003380let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003381def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003382 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003383 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003384
Evan Cheng53519f02011-01-21 18:55:51 +00003385// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003386// It also makes it possible to rematerialize the instructions.
3387// FIXME: Remove this when we can do generalized remat and when machine licm
3388// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003389let isReMaterializable = 1 in {
3390def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3391 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003392 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3393 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003394
Evan Cheng53519f02011-01-21 18:55:51 +00003395def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3396 IIC_iMOVix2,
3397 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3398 Requires<[IsThumb2, UseMovt]>;
3399}
3400
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003401// ConstantPool, GlobalAddress, and JumpTable
3402def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3403 Requires<[IsThumb2, DontUseMovt]>;
3404def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3405def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3406 Requires<[IsThumb2, UseMovt]>;
3407
3408def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3409 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3410
Evan Chengb9803a82009-11-06 23:52:48 +00003411// Pseudo instruction that combines ldr from constpool and add pc. This should
3412// be expanded into two instructions late to allow if-conversion and
3413// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003414let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003415def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003416 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003417 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003418 imm:$cp))]>,
3419 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003420//===----------------------------------------------------------------------===//
3421// Coprocessor load/store -- for disassembly only
3422//
3423class T2CI<dag oops, dag iops, string opc, string asm>
3424 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3425 let Inst{27-25} = 0b110;
3426}
3427
3428multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3429 def _OFFSET : T2CI<(outs),
3430 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3431 opc, "\tp$cop, cr$CRd, $addr"> {
3432 let Inst{31-28} = op31_28;
3433 let Inst{24} = 1; // P = 1
3434 let Inst{21} = 0; // W = 0
3435 let Inst{22} = 0; // D = 0
3436 let Inst{20} = load;
3437 let DecoderMethod = "DecodeCopMemInstruction";
3438 }
3439
3440 def _PRE : T2CI<(outs),
3441 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3442 opc, "\tp$cop, cr$CRd, $addr!"> {
3443 let Inst{31-28} = op31_28;
3444 let Inst{24} = 1; // P = 1
3445 let Inst{21} = 1; // W = 1
3446 let Inst{22} = 0; // D = 0
3447 let Inst{20} = load;
3448 let DecoderMethod = "DecodeCopMemInstruction";
3449 }
3450
3451 def _POST : T2CI<(outs),
3452 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3453 opc, "\tp$cop, cr$CRd, $addr"> {
3454 let Inst{31-28} = op31_28;
3455 let Inst{24} = 0; // P = 0
3456 let Inst{21} = 1; // W = 1
3457 let Inst{22} = 0; // D = 0
3458 let Inst{20} = load;
3459 let DecoderMethod = "DecodeCopMemInstruction";
3460 }
3461
3462 def _OPTION : T2CI<(outs),
3463 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3464 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3465 let Inst{31-28} = op31_28;
3466 let Inst{24} = 0; // P = 0
3467 let Inst{23} = 1; // U = 1
3468 let Inst{21} = 0; // W = 0
3469 let Inst{22} = 0; // D = 0
3470 let Inst{20} = load;
3471 let DecoderMethod = "DecodeCopMemInstruction";
3472 }
3473
3474 def L_OFFSET : T2CI<(outs),
3475 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3476 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3477 let Inst{31-28} = op31_28;
3478 let Inst{24} = 1; // P = 1
3479 let Inst{21} = 0; // W = 0
3480 let Inst{22} = 1; // D = 1
3481 let Inst{20} = load;
3482 let DecoderMethod = "DecodeCopMemInstruction";
3483 }
3484
3485 def L_PRE : T2CI<(outs),
3486 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3487 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3488 let Inst{31-28} = op31_28;
3489 let Inst{24} = 1; // P = 1
3490 let Inst{21} = 1; // W = 1
3491 let Inst{22} = 1; // D = 1
3492 let Inst{20} = load;
3493 let DecoderMethod = "DecodeCopMemInstruction";
3494 }
3495
3496 def L_POST : T2CI<(outs),
3497 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3498 postidx_imm8s4:$offset),
3499 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3500 let Inst{31-28} = op31_28;
3501 let Inst{24} = 0; // P = 0
3502 let Inst{21} = 1; // W = 1
3503 let Inst{22} = 1; // D = 1
3504 let Inst{20} = load;
3505 let DecoderMethod = "DecodeCopMemInstruction";
3506 }
3507
3508 def L_OPTION : T2CI<(outs),
3509 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3510 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3511 let Inst{31-28} = op31_28;
3512 let Inst{24} = 0; // P = 0
3513 let Inst{23} = 1; // U = 1
3514 let Inst{21} = 0; // W = 0
3515 let Inst{22} = 1; // D = 1
3516 let Inst{20} = load;
3517 let DecoderMethod = "DecodeCopMemInstruction";
3518 }
3519}
3520
3521defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3522defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3523
Johnny Chen23336552010-02-25 18:46:43 +00003524
3525//===----------------------------------------------------------------------===//
3526// Move between special register and ARM core register -- for disassembly only
3527//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003528// Move to ARM core register from Special Register
3529def t2MRS : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003530 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003531 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003532 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003533 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003534}
3535
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003536def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS GPR:$Rd, pred:$p)>;
3537
3538def t2MRSsys:T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []> {
3539 bits<4> Rd;
3540 let Inst{31-12} = 0b11110011111111111000;
3541 let Inst{11-8} = Rd;
3542 let Inst{7-0} = 0b0000;
3543}
Johnny Chen23336552010-02-25 18:46:43 +00003544
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003545// Move from ARM core register to Special Register
3546//
3547// No need to have both system and application versions, the encodings are the
3548// same and the assembly parser has no way to distinguish between them. The mask
3549// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3550// the mask with the fields to be accessed in the special register.
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003551def t2MSR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3552 NoItinerary, "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003553 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003554 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003555 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003556 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003557 let Inst{19-16} = Rn;
3558 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003559 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003560 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003561}
3562
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003563//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003564// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003565//
3566
Jim Grosbache35c5e02011-07-13 21:35:10 +00003567class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3568 list<dag> pattern>
3569 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003570 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003571 pattern> {
3572 let Inst{27-24} = 0b1110;
3573 let Inst{20} = direction;
3574 let Inst{4} = 1;
3575
3576 bits<4> Rt;
3577 bits<4> cop;
3578 bits<3> opc1;
3579 bits<3> opc2;
3580 bits<4> CRm;
3581 bits<4> CRn;
3582
3583 let Inst{15-12} = Rt;
3584 let Inst{11-8} = cop;
3585 let Inst{23-21} = opc1;
3586 let Inst{7-5} = opc2;
3587 let Inst{3-0} = CRm;
3588 let Inst{19-16} = CRn;
3589}
3590
Jim Grosbache35c5e02011-07-13 21:35:10 +00003591class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3592 list<dag> pattern = []>
3593 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003594 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003595 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3596 let Inst{27-24} = 0b1100;
3597 let Inst{23-21} = 0b010;
3598 let Inst{20} = direction;
3599
3600 bits<4> Rt;
3601 bits<4> Rt2;
3602 bits<4> cop;
3603 bits<4> opc1;
3604 bits<4> CRm;
3605
3606 let Inst{15-12} = Rt;
3607 let Inst{19-16} = Rt2;
3608 let Inst{11-8} = cop;
3609 let Inst{7-4} = opc1;
3610 let Inst{3-0} = CRm;
3611}
3612
3613/* from ARM core register to coprocessor */
3614def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003615 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003616 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3617 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003618 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3619 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003620def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003621 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3622 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003623 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3624 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003625
3626/* from coprocessor to ARM core register */
3627def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003628 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3629 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003630
3631def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003632 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3633 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003634
Jim Grosbache35c5e02011-07-13 21:35:10 +00003635def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3636 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3637
3638def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003639 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3640
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003641
Jim Grosbache35c5e02011-07-13 21:35:10 +00003642/* from ARM core register to coprocessor */
3643def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3644 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3645 imm:$CRm)]>;
3646def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003647 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3648 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003649/* from coprocessor to ARM core register */
3650def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3651
3652def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003653
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003654//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003655// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003656//
3657
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003658def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003659 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003660 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3661 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3662 imm:$CRm, imm:$opc2)]> {
3663 let Inst{27-24} = 0b1110;
3664
3665 bits<4> opc1;
3666 bits<4> CRn;
3667 bits<4> CRd;
3668 bits<4> cop;
3669 bits<3> opc2;
3670 bits<4> CRm;
3671
3672 let Inst{3-0} = CRm;
3673 let Inst{4} = 0;
3674 let Inst{7-5} = opc2;
3675 let Inst{11-8} = cop;
3676 let Inst{15-12} = CRd;
3677 let Inst{19-16} = CRn;
3678 let Inst{23-20} = opc1;
3679}
3680
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003681def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003682 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003683 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003684 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3685 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003686 let Inst{27-24} = 0b1110;
3687
3688 bits<4> opc1;
3689 bits<4> CRn;
3690 bits<4> CRd;
3691 bits<4> cop;
3692 bits<3> opc2;
3693 bits<4> CRm;
3694
3695 let Inst{3-0} = CRm;
3696 let Inst{4} = 0;
3697 let Inst{7-5} = opc2;
3698 let Inst{11-8} = cop;
3699 let Inst{15-12} = CRd;
3700 let Inst{19-16} = CRn;
3701 let Inst{23-20} = opc1;
3702}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003703
3704
3705
3706//===----------------------------------------------------------------------===//
3707// Non-Instruction Patterns
3708//
3709
3710// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003711let AddedComplexity = 16 in {
3712def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003713 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003714def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003715 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003716def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3717 Requires<[HasT2ExtractPack, IsThumb2]>;
3718def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3719 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3720 Requires<[HasT2ExtractPack, IsThumb2]>;
3721def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3722 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3723 Requires<[HasT2ExtractPack, IsThumb2]>;
3724}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003725
Jim Grosbach70327412011-07-27 17:48:13 +00003726def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003727 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003728def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003729 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003730def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3731 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3732 Requires<[HasT2ExtractPack, IsThumb2]>;
3733def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3734 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3735 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003736
3737// Atomic load/store patterns
3738def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3739 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003740def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3741 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003742def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3743 (t2LDRBs t2addrmode_so_reg:$addr)>;
3744def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3745 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003746def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3747 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003748def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3749 (t2LDRHs t2addrmode_so_reg:$addr)>;
3750def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3751 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003752def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3753 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003754def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3755 (t2LDRs t2addrmode_so_reg:$addr)>;
3756def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3757 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003758def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3759 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003760def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3761 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3762def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3763 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003764def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3765 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003766def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3767 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3768def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3769 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003770def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3771 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003772def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3773 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003774
3775
3776//===----------------------------------------------------------------------===//
3777// Assembler aliases
3778//
3779
3780// Aliases for ADC without the ".w" optional width specifier.
3781def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3782 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3783def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3784 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3785 pred:$p, cc_out:$s)>;
3786
3787// Aliases for SBC without the ".w" optional width specifier.
3788def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3789 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3790def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3791 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3792 pred:$p, cc_out:$s)>;
3793
Jim Grosbachf0851e52011-09-02 18:14:46 +00003794// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003795def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003796 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003797def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003798 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3799def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3800 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3801def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3802 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3803 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003804
Jim Grosbachf67e8552011-09-16 22:58:42 +00003805// Aliases for SUB without the ".w" optional width specifier.
3806def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
3807 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3808def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
3809 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3810def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
3811 (t2SUBrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3812def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
3813 (t2SUBrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3814 pred:$p, cc_out:$s)>;
3815
Jim Grosbachef88a922011-09-06 21:44:58 +00003816// Alias for compares without the ".w" optional width specifier.
3817def : t2InstAlias<"cmn${p} $Rn, $Rm",
3818 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3819def : t2InstAlias<"teq${p} $Rn, $Rm",
3820 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3821def : t2InstAlias<"tst${p} $Rn, $Rm",
3822 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3823
Jim Grosbach06c1a512011-09-06 22:14:58 +00003824// Memory barriers
3825def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3826def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003827def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003828
Jim Grosbach0811fe12011-09-09 19:42:40 +00003829// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3830// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003831def : t2InstAlias<"ldr${p} $Rt, $addr",
3832 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3833def : t2InstAlias<"ldrb${p} $Rt, $addr",
3834 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3835def : t2InstAlias<"ldrh${p} $Rt, $addr",
3836 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003837def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3838 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3839def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3840 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3841
Jim Grosbachab899c12011-09-07 23:10:15 +00003842def : t2InstAlias<"ldr${p} $Rt, $addr",
3843 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3844def : t2InstAlias<"ldrb${p} $Rt, $addr",
3845 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3846def : t2InstAlias<"ldrh${p} $Rt, $addr",
3847 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003848def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3849 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3850def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3851 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003852
3853// Alias for MVN without the ".w" optional width specifier.
3854def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3855 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3856def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3857 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003858
3859// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3860// shift amount is zero (i.e., unspecified).
3861def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3862 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3863 Requires<[HasT2ExtractPack, IsThumb2]>;
3864def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3865 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3866 Requires<[HasT2ExtractPack, IsThumb2]>;
3867
Jim Grosbach57b21e42011-09-15 15:55:04 +00003868// PUSH/POP aliases for STM/LDM
3869def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3870def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3871def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3872def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3873
Jim Grosbach689b86e2011-09-15 19:46:13 +00003874// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00003875def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00003876def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
3877def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00003878
3879
3880// Alias for RSB without the ".w" optional width specifier, and with optional
3881// implied destination register.
3882def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
3883 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3884def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
3885 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3886def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
3887 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3888def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
3889 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
3890 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00003891
3892// SSAT/USAT optional shift operand.
3893def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
3894 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3895def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
3896 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3897
Jim Grosbach8213c962011-09-16 20:50:13 +00003898// STM w/o the .w suffix.
3899def : t2InstAlias<"stm${p} $Rn, $regs",
3900 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00003901
3902// Alias for STR, STRB, and STRH without the ".w" optional
3903// width specifier.
3904def : t2InstAlias<"str${p} $Rt, $addr",
3905 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3906def : t2InstAlias<"strb${p} $Rt, $addr",
3907 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3908def : t2InstAlias<"strh${p} $Rt, $addr",
3909 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3910
3911def : t2InstAlias<"str${p} $Rt, $addr",
3912 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3913def : t2InstAlias<"strb${p} $Rt, $addr",
3914 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3915def : t2InstAlias<"strh${p} $Rt, $addr",
3916 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00003917
3918// Extend instruction optional rotate operand.
3919def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
3920 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3921def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
3922 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3923def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
3924 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00003925def : t2InstAlias<"sxtb${p} $Rd, $Rm",
3926 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3927def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
3928 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3929def : t2InstAlias<"sxth${p} $Rd, $Rm",
3930 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3931
Jim Grosbach50f1c372011-09-20 00:46:54 +00003932def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
3933 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3934def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
3935 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3936def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
3937 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3938def : t2InstAlias<"uxtb${p} $Rd, $Rm",
3939 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3940def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
3941 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3942def : t2InstAlias<"uxth${p} $Rd, $Rm",
3943 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3944
Jim Grosbach326efe52011-09-19 20:29:33 +00003945// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00003946def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
3947 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3948def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
3949 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3950def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
3951 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3952
Jim Grosbach326efe52011-09-19 20:29:33 +00003953def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
3954 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3955def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
3956 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3957def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
3958 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;