blob: a2eb1a86a2d1821659b35389a6f6c5b433af5e24 [file] [log] [blame]
Chris Lattner72614082002-10-25 22:55:53 +00001//===-- InstSelectSimple.cpp - A simple instruction selector for x86 ------===//
John Criswellb576c942003-10-20 19:43:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3e130a22003-01-13 00:32:26 +000010// This file defines a simple peephole instruction selector for the x86 target
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#include "X86.h"
Chris Lattner6fc3c522002-11-17 21:11:55 +000015#include "X86InstrBuilder.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000016#include "X86InstrInfo.h"
17#include "llvm/Constants.h"
18#include "llvm/DerivedTypes.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "llvm/Function.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000020#include "llvm/Instructions.h"
Chris Lattner44827152003-12-28 09:47:19 +000021#include "llvm/IntrinsicLowering.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000022#include "llvm/Pass.h"
23#include "llvm/CodeGen/MachineConstantPool.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner341a9372002-10-29 17:43:55 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner94af4142002-12-25 05:13:53 +000026#include "llvm/CodeGen/SSARegMap.h"
Misha Brukmand2cc0172002-11-20 00:58:23 +000027#include "llvm/Target/MRegisterInfo.h"
Misha Brukmanc8893fc2003-10-23 16:22:08 +000028#include "llvm/Target/TargetMachine.h"
Chris Lattner3f1e8e72004-02-22 07:04:00 +000029#include "llvm/Support/GetElementPtrTypeIterator.h"
Chris Lattner67580ed2003-05-13 20:21:19 +000030#include "llvm/Support/InstVisitor.h"
Chris Lattnercf93cdd2004-01-30 22:13:44 +000031#include "llvm/Support/CFG.h"
Chris Lattner986618e2004-02-22 19:47:26 +000032#include "Support/Statistic.h"
Chris Lattner44827152003-12-28 09:47:19 +000033using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000034
Chris Lattner986618e2004-02-22 19:47:26 +000035namespace {
36 Statistic<>
37 NumFPKill("x86-codegen", "Number of FP_REG_KILL instructions added");
38}
Chris Lattnercf93cdd2004-01-30 22:13:44 +000039
Chris Lattner72614082002-10-25 22:55:53 +000040namespace {
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000041 struct ISel : public FunctionPass, InstVisitor<ISel> {
42 TargetMachine &TM;
Chris Lattnereca195e2003-05-08 19:44:13 +000043 MachineFunction *F; // The function we are compiling into
44 MachineBasicBlock *BB; // The current MBB we are compiling
45 int VarArgsFrameIndex; // FrameIndex for start of varargs area
Chris Lattner0e5b79c2004-02-15 01:04:03 +000046 int ReturnAddressIndex; // FrameIndex for the return address
Chris Lattner72614082002-10-25 22:55:53 +000047
Chris Lattner72614082002-10-25 22:55:53 +000048 std::map<Value*, unsigned> RegMap; // Mapping between Val's and SSA Regs
49
Chris Lattner333b2fa2002-12-13 10:09:43 +000050 // MBBMap - Mapping between LLVM BB -> Machine BB
51 std::map<const BasicBlock*, MachineBasicBlock*> MBBMap;
52
Chris Lattnerf70e0c22003-12-28 21:23:38 +000053 ISel(TargetMachine &tm) : TM(tm), F(0), BB(0) {}
Chris Lattner72614082002-10-25 22:55:53 +000054
55 /// runOnFunction - Top level implementation of instruction selection for
56 /// the entire function.
57 ///
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000058 bool runOnFunction(Function &Fn) {
Chris Lattner44827152003-12-28 09:47:19 +000059 // First pass over the function, lower any unknown intrinsic functions
60 // with the IntrinsicLowering class.
61 LowerUnknownIntrinsicFunctionCalls(Fn);
62
Chris Lattner36b36032002-10-29 23:40:58 +000063 F = &MachineFunction::construct(&Fn, TM);
Chris Lattner333b2fa2002-12-13 10:09:43 +000064
Chris Lattner065faeb2002-12-28 20:24:02 +000065 // Create all of the machine basic blocks for the function...
Chris Lattner333b2fa2002-12-13 10:09:43 +000066 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
67 F->getBasicBlockList().push_back(MBBMap[I] = new MachineBasicBlock(I));
68
Chris Lattner14aa7fe2002-12-16 22:54:46 +000069 BB = &F->front();
Chris Lattnerdbd73722003-05-06 21:32:22 +000070
Chris Lattner0e5b79c2004-02-15 01:04:03 +000071 // Set up a frame object for the return address. This is used by the
72 // llvm.returnaddress & llvm.frameaddress intrinisics.
73 ReturnAddressIndex = F->getFrameInfo()->CreateFixedObject(4, -4);
74
Chris Lattnerdbd73722003-05-06 21:32:22 +000075 // Copy incoming arguments off of the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +000076 LoadArgumentsToVirtualRegs(Fn);
Chris Lattner14aa7fe2002-12-16 22:54:46 +000077
Chris Lattner333b2fa2002-12-13 10:09:43 +000078 // Instruction select everything except PHI nodes
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000079 visit(Fn);
Chris Lattner333b2fa2002-12-13 10:09:43 +000080
81 // Select the PHI nodes
82 SelectPHINodes();
83
Chris Lattner986618e2004-02-22 19:47:26 +000084 // Insert the FP_REG_KILL instructions into blocks that need them.
85 InsertFPRegKills();
86
Chris Lattner72614082002-10-25 22:55:53 +000087 RegMap.clear();
Chris Lattner333b2fa2002-12-13 10:09:43 +000088 MBBMap.clear();
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000089 F = 0;
Chris Lattner2a865b02003-07-26 23:05:37 +000090 // We always build a machine code representation for the function
91 return true;
Chris Lattner72614082002-10-25 22:55:53 +000092 }
93
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000094 virtual const char *getPassName() const {
95 return "X86 Simple Instruction Selection";
96 }
97
Chris Lattner72614082002-10-25 22:55:53 +000098 /// visitBasicBlock - This method is called when we are visiting a new basic
Chris Lattner33f53b52002-10-29 20:48:56 +000099 /// block. This simply creates a new MachineBasicBlock to emit code into
100 /// and adds it to the current MachineFunction. Subsequent visit* for
101 /// instructions will be invoked for all instructions in the basic block.
Chris Lattner72614082002-10-25 22:55:53 +0000102 ///
103 void visitBasicBlock(BasicBlock &LLVM_BB) {
Chris Lattner333b2fa2002-12-13 10:09:43 +0000104 BB = MBBMap[&LLVM_BB];
Chris Lattner72614082002-10-25 22:55:53 +0000105 }
106
Chris Lattner44827152003-12-28 09:47:19 +0000107 /// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
108 /// function, lowering any calls to unknown intrinsic functions into the
109 /// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +0000110 ///
Chris Lattner44827152003-12-28 09:47:19 +0000111 void LowerUnknownIntrinsicFunctionCalls(Function &F);
112
Chris Lattner065faeb2002-12-28 20:24:02 +0000113 /// LoadArgumentsToVirtualRegs - Load all of the arguments to this function
114 /// from the stack into virtual registers.
115 ///
116 void LoadArgumentsToVirtualRegs(Function &F);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000117
118 /// SelectPHINodes - Insert machine code to generate phis. This is tricky
119 /// because we have to generate our sources into the source basic blocks,
120 /// not the current one.
121 ///
122 void SelectPHINodes();
123
Chris Lattner986618e2004-02-22 19:47:26 +0000124 /// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks
125 /// that need them. This only occurs due to the floating point stackifier
126 /// not being aggressive enough to handle arbitrary global stackification.
127 ///
128 void InsertFPRegKills();
129
Chris Lattner72614082002-10-25 22:55:53 +0000130 // Visitation methods for various instructions. These methods simply emit
131 // fixed X86 code for each instruction.
132 //
Brian Gaekefa8d5712002-11-22 11:07:01 +0000133
134 // Control flow operators
Chris Lattner72614082002-10-25 22:55:53 +0000135 void visitReturnInst(ReturnInst &RI);
Chris Lattner2df035b2002-11-02 19:27:56 +0000136 void visitBranchInst(BranchInst &BI);
Chris Lattner3e130a22003-01-13 00:32:26 +0000137
138 struct ValueRecord {
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000139 Value *Val;
Chris Lattner3e130a22003-01-13 00:32:26 +0000140 unsigned Reg;
141 const Type *Ty;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000142 ValueRecord(unsigned R, const Type *T) : Val(0), Reg(R), Ty(T) {}
143 ValueRecord(Value *V) : Val(V), Reg(0), Ty(V->getType()) {}
Chris Lattner3e130a22003-01-13 00:32:26 +0000144 };
145 void doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000146 const std::vector<ValueRecord> &Args);
Brian Gaekefa8d5712002-11-22 11:07:01 +0000147 void visitCallInst(CallInst &I);
Brian Gaeked0fde302003-11-11 22:41:34 +0000148 void visitIntrinsicCall(Intrinsic::ID ID, CallInst &I);
Chris Lattnere2954c82002-11-02 20:04:26 +0000149
150 // Arithmetic operators
Chris Lattnerf01729e2002-11-02 20:54:46 +0000151 void visitSimpleBinary(BinaryOperator &B, unsigned OpcodeClass);
Chris Lattner68aad932002-11-02 20:13:22 +0000152 void visitAdd(BinaryOperator &B) { visitSimpleBinary(B, 0); }
153 void visitSub(BinaryOperator &B) { visitSimpleBinary(B, 1); }
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000154 void doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +0000155 unsigned DestReg, const Type *DestTy,
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000156 unsigned Op0Reg, unsigned Op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000157 void doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000158 MachineBasicBlock::iterator MBBI,
Chris Lattnerb2acc512003-10-19 21:09:10 +0000159 unsigned DestReg, const Type *DestTy,
160 unsigned Op0Reg, unsigned Op1Val);
Chris Lattnerca9671d2002-11-02 20:28:58 +0000161 void visitMul(BinaryOperator &B);
Chris Lattnere2954c82002-11-02 20:04:26 +0000162
Chris Lattnerf01729e2002-11-02 20:54:46 +0000163 void visitDiv(BinaryOperator &B) { visitDivRem(B); }
164 void visitRem(BinaryOperator &B) { visitDivRem(B); }
165 void visitDivRem(BinaryOperator &B);
166
Chris Lattnere2954c82002-11-02 20:04:26 +0000167 // Bitwise operators
Chris Lattner68aad932002-11-02 20:13:22 +0000168 void visitAnd(BinaryOperator &B) { visitSimpleBinary(B, 2); }
169 void visitOr (BinaryOperator &B) { visitSimpleBinary(B, 3); }
170 void visitXor(BinaryOperator &B) { visitSimpleBinary(B, 4); }
Chris Lattnere2954c82002-11-02 20:04:26 +0000171
Chris Lattner6d40c192003-01-16 16:43:00 +0000172 // Comparison operators...
173 void visitSetCondInst(SetCondInst &I);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000174 unsigned EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
175 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000176 MachineBasicBlock::iterator MBBI);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000177
Chris Lattner6fc3c522002-11-17 21:11:55 +0000178 // Memory Instructions
179 void visitLoadInst(LoadInst &I);
180 void visitStoreInst(StoreInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000181 void visitGetElementPtrInst(GetElementPtrInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000182 void visitAllocaInst(AllocaInst &I);
Chris Lattner3e130a22003-01-13 00:32:26 +0000183 void visitMallocInst(MallocInst &I);
184 void visitFreeInst(FreeInst &I);
Brian Gaeke20244b72002-12-12 15:33:40 +0000185
Chris Lattnere2954c82002-11-02 20:04:26 +0000186 // Other operators
Brian Gaekea1719c92002-10-31 23:03:59 +0000187 void visitShiftInst(ShiftInst &I);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000188 void visitPHINode(PHINode &I) {} // PHI nodes handled by second pass
Brian Gaekefa8d5712002-11-22 11:07:01 +0000189 void visitCastInst(CastInst &I);
Chris Lattner73815062003-10-18 05:56:40 +0000190 void visitVANextInst(VANextInst &I);
191 void visitVAArgInst(VAArgInst &I);
Chris Lattner72614082002-10-25 22:55:53 +0000192
193 void visitInstruction(Instruction &I) {
194 std::cerr << "Cannot instruction select: " << I;
195 abort();
196 }
197
Brian Gaeke95780cc2002-12-13 07:56:18 +0000198 /// promote32 - Make a value 32-bits wide, and put it somewhere.
Chris Lattner3e130a22003-01-13 00:32:26 +0000199 ///
200 void promote32(unsigned targetReg, const ValueRecord &VR);
201
Chris Lattner721d2d42004-03-08 01:18:36 +0000202 /// getAddressingMode - Get the addressing mode to use to address the
203 /// specified value. The returned value should be used with addFullAddress.
204 void getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
205 unsigned &IndexReg, unsigned &Disp);
206
207
208 /// getGEPIndex - This is used to fold GEP instructions into X86 addressing
209 /// expressions.
Chris Lattnerb6bac512004-02-25 06:13:04 +0000210 void getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
211 std::vector<Value*> &GEPOps,
212 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
213 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
214
215 /// isGEPFoldable - Return true if the specified GEP can be completely
216 /// folded into the addressing mode of a load/store or lea instruction.
217 bool isGEPFoldable(MachineBasicBlock *MBB,
218 Value *Src, User::op_iterator IdxBegin,
219 User::op_iterator IdxEnd, unsigned &BaseReg,
220 unsigned &Scale, unsigned &IndexReg, unsigned &Disp);
221
Chris Lattner3e130a22003-01-13 00:32:26 +0000222 /// emitGEPOperation - Common code shared between visitGetElementPtrInst and
223 /// constant expression GEP support.
224 ///
Chris Lattner827832c2004-02-22 17:05:38 +0000225 void emitGEPOperation(MachineBasicBlock *BB, MachineBasicBlock::iterator IP,
Chris Lattner333b2fa2002-12-13 10:09:43 +0000226 Value *Src, User::op_iterator IdxBegin,
Chris Lattnerc0812d82002-12-13 06:56:29 +0000227 User::op_iterator IdxEnd, unsigned TargetReg);
228
Chris Lattner548f61d2003-04-23 17:22:12 +0000229 /// emitCastOperation - Common code shared between visitCastInst and
230 /// constant expression cast support.
Misha Brukman538607f2004-03-01 23:53:11 +0000231 ///
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000232 void emitCastOperation(MachineBasicBlock *BB,MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +0000233 Value *Src, const Type *DestTy, unsigned TargetReg);
234
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000235 /// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
236 /// and constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000237 ///
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000238 void emitSimpleBinaryOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000239 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000240 Value *Op0, Value *Op1,
241 unsigned OperatorClass, unsigned TargetReg);
242
Chris Lattnercadff442003-10-23 17:21:43 +0000243 void emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000244 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +0000245 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
246 const Type *Ty, unsigned TargetReg);
247
Chris Lattner58c41fe2003-08-24 19:19:47 +0000248 /// emitSetCCOperation - Common code shared between visitSetCondInst and
249 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000250 ///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000251 void emitSetCCOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000252 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000253 Value *Op0, Value *Op1, unsigned Opcode,
254 unsigned TargetReg);
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000255
256 /// emitShiftOperation - Common code shared between visitShiftInst and
257 /// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000258 ///
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000259 void emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000260 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000261 Value *Op, Value *ShiftAmount, bool isLeftShift,
262 const Type *ResultTy, unsigned DestReg);
263
Chris Lattner58c41fe2003-08-24 19:19:47 +0000264
Chris Lattnerc5291f52002-10-27 21:16:59 +0000265 /// copyConstantToRegister - Output the instructions required to put the
266 /// specified constant into the specified register.
267 ///
Chris Lattner8a307e82002-12-16 19:32:50 +0000268 void copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000269 MachineBasicBlock::iterator MBBI,
Chris Lattner8a307e82002-12-16 19:32:50 +0000270 Constant *C, unsigned Reg);
Chris Lattnerc5291f52002-10-27 21:16:59 +0000271
Chris Lattner3e130a22003-01-13 00:32:26 +0000272 /// makeAnotherReg - This method returns the next register number we haven't
273 /// yet used.
274 ///
275 /// Long values are handled somewhat specially. They are always allocated
276 /// as pairs of 32 bit integer values. The register number returned is the
277 /// lower 32 bits of the long value, and the regNum+1 is the upper 32 bits
278 /// of the long value.
279 ///
Chris Lattnerc0812d82002-12-13 06:56:29 +0000280 unsigned makeAnotherReg(const Type *Ty) {
Chris Lattner7db1fa92003-07-30 05:33:48 +0000281 assert(dynamic_cast<const X86RegisterInfo*>(TM.getRegisterInfo()) &&
282 "Current target doesn't have X86 reg info??");
283 const X86RegisterInfo *MRI =
284 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Chris Lattner3e130a22003-01-13 00:32:26 +0000285 if (Ty == Type::LongTy || Ty == Type::ULongTy) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000286 const TargetRegisterClass *RC = MRI->getRegClassForType(Type::IntTy);
287 // Create the lower part
288 F->getSSARegMap()->createVirtualRegister(RC);
289 // Create the upper part.
290 return F->getSSARegMap()->createVirtualRegister(RC)-1;
Chris Lattner3e130a22003-01-13 00:32:26 +0000291 }
292
Chris Lattnerc0812d82002-12-13 06:56:29 +0000293 // Add the mapping of regnumber => reg class to MachineFunction
Chris Lattner7db1fa92003-07-30 05:33:48 +0000294 const TargetRegisterClass *RC = MRI->getRegClassForType(Ty);
Chris Lattner3e130a22003-01-13 00:32:26 +0000295 return F->getSSARegMap()->createVirtualRegister(RC);
Brian Gaeke20244b72002-12-12 15:33:40 +0000296 }
297
Chris Lattner72614082002-10-25 22:55:53 +0000298 /// getReg - This method turns an LLVM value into a register number. This
299 /// is guaranteed to produce the same register number for a particular value
300 /// every time it is queried.
301 ///
302 unsigned getReg(Value &V) { return getReg(&V); } // Allow references
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000303 unsigned getReg(Value *V) {
304 // Just append to the end of the current bb.
305 MachineBasicBlock::iterator It = BB->end();
306 return getReg(V, BB, It);
307 }
Brian Gaeke71794c02002-12-13 11:22:48 +0000308 unsigned getReg(Value *V, MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000309 MachineBasicBlock::iterator IPt) {
Chris Lattner72614082002-10-25 22:55:53 +0000310 unsigned &Reg = RegMap[V];
Misha Brukmand2cc0172002-11-20 00:58:23 +0000311 if (Reg == 0) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000312 Reg = makeAnotherReg(V->getType());
Misha Brukmand2cc0172002-11-20 00:58:23 +0000313 RegMap[V] = Reg;
Misha Brukmand2cc0172002-11-20 00:58:23 +0000314 }
Chris Lattner72614082002-10-25 22:55:53 +0000315
Chris Lattner6f8fd252002-10-27 21:23:43 +0000316 // If this operand is a constant, emit the code to copy the constant into
317 // the register here...
318 //
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000319 if (Constant *C = dyn_cast<Constant>(V)) {
Chris Lattner8a307e82002-12-16 19:32:50 +0000320 copyConstantToRegister(MBB, IPt, C, Reg);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000321 RegMap.erase(V); // Assign a new name to this constant if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000322 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
323 // Move the address of the global into the register
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000324 BuildMI(*MBB, IPt, X86::MOV32ri, 1, Reg).addGlobalAddress(GV);
Chris Lattner14aa7fe2002-12-16 22:54:46 +0000325 RegMap.erase(V); // Assign a new name to this address if ref'd again
Chris Lattnerdbf30f72002-12-04 06:45:19 +0000326 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000327
Chris Lattner72614082002-10-25 22:55:53 +0000328 return Reg;
329 }
Chris Lattner72614082002-10-25 22:55:53 +0000330 };
331}
332
Chris Lattner43189d12002-11-17 20:07:45 +0000333/// TypeClass - Used by the X86 backend to group LLVM types by their basic X86
334/// Representation.
335///
336enum TypeClass {
Chris Lattner94af4142002-12-25 05:13:53 +0000337 cByte, cShort, cInt, cFP, cLong
Chris Lattner43189d12002-11-17 20:07:45 +0000338};
339
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000340/// getClass - Turn a primitive type into a "class" number which is based on the
341/// size of the type, and whether or not it is floating point.
342///
Chris Lattner43189d12002-11-17 20:07:45 +0000343static inline TypeClass getClass(const Type *Ty) {
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000344 switch (Ty->getPrimitiveID()) {
345 case Type::SByteTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000346 case Type::UByteTyID: return cByte; // Byte operands are class #0
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000347 case Type::ShortTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000348 case Type::UShortTyID: return cShort; // Short operands are class #1
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000349 case Type::IntTyID:
350 case Type::UIntTyID:
Chris Lattner43189d12002-11-17 20:07:45 +0000351 case Type::PointerTyID: return cInt; // Int's and pointers are class #2
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000352
Chris Lattner94af4142002-12-25 05:13:53 +0000353 case Type::FloatTyID:
354 case Type::DoubleTyID: return cFP; // Floating Point is #3
Chris Lattner3e130a22003-01-13 00:32:26 +0000355
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000356 case Type::LongTyID:
Chris Lattner3e130a22003-01-13 00:32:26 +0000357 case Type::ULongTyID: return cLong; // Longs are class #4
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000358 default:
359 assert(0 && "Invalid type to getClass!");
Chris Lattner43189d12002-11-17 20:07:45 +0000360 return cByte; // not reached
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000361 }
362}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000363
Chris Lattner6b993cc2002-12-15 08:02:15 +0000364// getClassB - Just like getClass, but treat boolean values as bytes.
365static inline TypeClass getClassB(const Type *Ty) {
366 if (Ty == Type::BoolTy) return cByte;
367 return getClass(Ty);
368}
369
Chris Lattner06925362002-11-17 21:56:38 +0000370
Chris Lattnerc5291f52002-10-27 21:16:59 +0000371/// copyConstantToRegister - Output the instructions required to put the
372/// specified constant into the specified register.
373///
Chris Lattner8a307e82002-12-16 19:32:50 +0000374void ISel::copyConstantToRegister(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000375 MachineBasicBlock::iterator IP,
Chris Lattner8a307e82002-12-16 19:32:50 +0000376 Constant *C, unsigned R) {
Chris Lattnerc0812d82002-12-13 06:56:29 +0000377 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000378 unsigned Class = 0;
379 switch (CE->getOpcode()) {
380 case Instruction::GetElementPtr:
Brian Gaeke68b1edc2002-12-16 04:23:29 +0000381 emitGEPOperation(MBB, IP, CE->getOperand(0),
Chris Lattner333b2fa2002-12-13 10:09:43 +0000382 CE->op_begin()+1, CE->op_end(), R);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000383 return;
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000384 case Instruction::Cast:
Chris Lattner548f61d2003-04-23 17:22:12 +0000385 emitCastOperation(MBB, IP, CE->getOperand(0), CE->getType(), R);
Chris Lattner4b12cde2003-04-21 21:33:44 +0000386 return;
Chris Lattnerc0812d82002-12-13 06:56:29 +0000387
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000388 case Instruction::Xor: ++Class; // FALL THROUGH
389 case Instruction::Or: ++Class; // FALL THROUGH
390 case Instruction::And: ++Class; // FALL THROUGH
391 case Instruction::Sub: ++Class; // FALL THROUGH
392 case Instruction::Add:
393 emitSimpleBinaryOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
394 Class, R);
395 return;
396
Chris Lattnercadff442003-10-23 17:21:43 +0000397 case Instruction::Mul: {
398 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
399 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
400 doMultiply(MBB, IP, R, CE->getType(), Op0Reg, Op1Reg);
401 return;
402 }
403 case Instruction::Div:
404 case Instruction::Rem: {
405 unsigned Op0Reg = getReg(CE->getOperand(0), MBB, IP);
406 unsigned Op1Reg = getReg(CE->getOperand(1), MBB, IP);
407 emitDivRemOperation(MBB, IP, Op0Reg, Op1Reg,
408 CE->getOpcode() == Instruction::Div,
409 CE->getType(), R);
410 return;
411 }
412
Chris Lattner58c41fe2003-08-24 19:19:47 +0000413 case Instruction::SetNE:
414 case Instruction::SetEQ:
415 case Instruction::SetLT:
416 case Instruction::SetGT:
417 case Instruction::SetLE:
418 case Instruction::SetGE:
419 emitSetCCOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
420 CE->getOpcode(), R);
421 return;
422
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000423 case Instruction::Shl:
424 case Instruction::Shr:
425 emitShiftOperation(MBB, IP, CE->getOperand(0), CE->getOperand(1),
Brian Gaekedfcc9cf2003-11-22 06:49:41 +0000426 CE->getOpcode() == Instruction::Shl, CE->getType(), R);
427 return;
Brian Gaeke2dd3e1b2003-11-22 05:18:35 +0000428
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000429 default:
430 std::cerr << "Offending expr: " << C << "\n";
Chris Lattnerb2acc512003-10-19 21:09:10 +0000431 assert(0 && "Constant expression not yet handled!\n");
Chris Lattnerb515f6d2003-05-08 20:49:25 +0000432 }
Brian Gaeke20244b72002-12-12 15:33:40 +0000433 }
Chris Lattnerc5291f52002-10-27 21:16:59 +0000434
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000435 if (C->getType()->isIntegral()) {
Chris Lattner6b993cc2002-12-15 08:02:15 +0000436 unsigned Class = getClassB(C->getType());
Chris Lattner3e130a22003-01-13 00:32:26 +0000437
438 if (Class == cLong) {
439 // Copy the value into the register pair.
Chris Lattnerc07736a2003-07-23 15:22:26 +0000440 uint64_t Val = cast<ConstantInt>(C)->getRawValue();
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000441 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(Val & 0xFFFFFFFF);
442 BuildMI(*MBB, IP, X86::MOV32ri, 1, R+1).addImm(Val >> 32);
Chris Lattner3e130a22003-01-13 00:32:26 +0000443 return;
444 }
445
Chris Lattner94af4142002-12-25 05:13:53 +0000446 assert(Class <= cInt && "Type not handled yet!");
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000447
448 static const unsigned IntegralOpcodeTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000449 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000450 };
451
Chris Lattner6b993cc2002-12-15 08:02:15 +0000452 if (C->getType() == Type::BoolTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000453 BuildMI(*MBB, IP, X86::MOV8ri, 1, R).addImm(C == ConstantBool::True);
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000454 } else {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000455 ConstantInt *CI = cast<ConstantInt>(C);
Chris Lattneree352852004-02-29 07:22:16 +0000456 BuildMI(*MBB, IP, IntegralOpcodeTab[Class],1,R).addImm(CI->getRawValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000457 }
Chris Lattner94af4142002-12-25 05:13:53 +0000458 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Chris Lattneraf703622004-02-02 18:56:30 +0000459 if (CFP->isExactlyValue(+0.0))
Chris Lattneree352852004-02-29 07:22:16 +0000460 BuildMI(*MBB, IP, X86::FLD0, 0, R);
Chris Lattneraf703622004-02-02 18:56:30 +0000461 else if (CFP->isExactlyValue(+1.0))
Chris Lattneree352852004-02-29 07:22:16 +0000462 BuildMI(*MBB, IP, X86::FLD1, 0, R);
Chris Lattner94af4142002-12-25 05:13:53 +0000463 else {
Chris Lattner3e130a22003-01-13 00:32:26 +0000464 // Otherwise we need to spill the constant to memory...
465 MachineConstantPool *CP = F->getConstantPool();
466 unsigned CPI = CP->getConstantPoolIndex(CFP);
Chris Lattner6c09db22003-10-20 04:11:23 +0000467 const Type *Ty = CFP->getType();
468
469 assert(Ty == Type::FloatTy || Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000470 unsigned LoadOpcode = Ty == Type::FloatTy ? X86::FLD32m : X86::FLD64m;
Chris Lattneree352852004-02-29 07:22:16 +0000471 addConstantPoolReference(BuildMI(*MBB, IP, LoadOpcode, 4, R), CPI);
Chris Lattner94af4142002-12-25 05:13:53 +0000472 }
473
Chris Lattnerf08ad9f2002-12-13 10:50:40 +0000474 } else if (isa<ConstantPointerNull>(C)) {
Brian Gaeke20244b72002-12-12 15:33:40 +0000475 // Copy zero (null pointer) to the register.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000476 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addImm(0);
Chris Lattnerc0812d82002-12-13 06:56:29 +0000477 } else if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(C)) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000478 BuildMI(*MBB, IP, X86::MOV32ri, 1, R).addGlobalAddress(CPR->getValue());
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000479 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +0000480 std::cerr << "Offending constant: " << C << "\n";
Chris Lattnerb1761fc2002-11-02 01:15:18 +0000481 assert(0 && "Type not handled yet!");
Chris Lattnerc5291f52002-10-27 21:16:59 +0000482 }
483}
484
Chris Lattner065faeb2002-12-28 20:24:02 +0000485/// LoadArgumentsToVirtualRegs - Load all of the arguments to this function from
486/// the stack into virtual registers.
487///
488void ISel::LoadArgumentsToVirtualRegs(Function &Fn) {
489 // Emit instructions to load the arguments... On entry to a function on the
490 // X86, the stack frame looks like this:
491 //
492 // [ESP] -- return address
Chris Lattner3e130a22003-01-13 00:32:26 +0000493 // [ESP + 4] -- first argument (leftmost lexically)
494 // [ESP + 8] -- second argument, if first argument is four bytes in size
Chris Lattner065faeb2002-12-28 20:24:02 +0000495 // ...
496 //
Chris Lattnerf158da22003-01-16 02:20:12 +0000497 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
Chris Lattneraa09b752002-12-28 21:08:28 +0000498 MachineFrameInfo *MFI = F->getFrameInfo();
Chris Lattner065faeb2002-12-28 20:24:02 +0000499
500 for (Function::aiterator I = Fn.abegin(), E = Fn.aend(); I != E; ++I) {
501 unsigned Reg = getReg(*I);
502
Chris Lattner065faeb2002-12-28 20:24:02 +0000503 int FI; // Frame object index
Chris Lattner065faeb2002-12-28 20:24:02 +0000504 switch (getClassB(I->getType())) {
505 case cByte:
Chris Lattneraa09b752002-12-28 21:08:28 +0000506 FI = MFI->CreateFixedObject(1, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000507 addFrameReference(BuildMI(BB, X86::MOV8rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000508 break;
509 case cShort:
Chris Lattneraa09b752002-12-28 21:08:28 +0000510 FI = MFI->CreateFixedObject(2, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000511 addFrameReference(BuildMI(BB, X86::MOV16rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000512 break;
513 case cInt:
Chris Lattneraa09b752002-12-28 21:08:28 +0000514 FI = MFI->CreateFixedObject(4, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000515 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
Chris Lattner065faeb2002-12-28 20:24:02 +0000516 break;
Chris Lattner3e130a22003-01-13 00:32:26 +0000517 case cLong:
518 FI = MFI->CreateFixedObject(8, ArgOffset);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000519 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg), FI);
520 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, Reg+1), FI, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +0000521 ArgOffset += 4; // longs require 4 additional bytes
522 break;
Chris Lattner065faeb2002-12-28 20:24:02 +0000523 case cFP:
524 unsigned Opcode;
525 if (I->getType() == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000526 Opcode = X86::FLD32m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000527 FI = MFI->CreateFixedObject(4, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000528 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000529 Opcode = X86::FLD64m;
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000530 FI = MFI->CreateFixedObject(8, ArgOffset);
531 ArgOffset += 4; // doubles require 4 additional bytes
Chris Lattner065faeb2002-12-28 20:24:02 +0000532 }
533 addFrameReference(BuildMI(BB, Opcode, 4, Reg), FI);
534 break;
535 default:
536 assert(0 && "Unhandled argument type!");
537 }
Chris Lattner3e130a22003-01-13 00:32:26 +0000538 ArgOffset += 4; // Each argument takes at least 4 bytes on the stack...
Chris Lattner065faeb2002-12-28 20:24:02 +0000539 }
Chris Lattnereca195e2003-05-08 19:44:13 +0000540
541 // If the function takes variable number of arguments, add a frame offset for
542 // the start of the first vararg value... this is used to expand
543 // llvm.va_start.
544 if (Fn.getFunctionType()->isVarArg())
545 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Chris Lattner065faeb2002-12-28 20:24:02 +0000546}
547
548
Chris Lattner333b2fa2002-12-13 10:09:43 +0000549/// SelectPHINodes - Insert machine code to generate phis. This is tricky
550/// because we have to generate our sources into the source basic blocks, not
551/// the current one.
552///
553void ISel::SelectPHINodes() {
Chris Lattner3501fea2003-01-14 22:00:31 +0000554 const TargetInstrInfo &TII = TM.getInstrInfo();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000555 const Function &LF = *F->getFunction(); // The LLVM function...
556 for (Function::const_iterator I = LF.begin(), E = LF.end(); I != E; ++I) {
557 const BasicBlock *BB = I;
Chris Lattner168aa902004-02-29 07:10:16 +0000558 MachineBasicBlock &MBB = *MBBMap[I];
Chris Lattner333b2fa2002-12-13 10:09:43 +0000559
560 // Loop over all of the PHI nodes in the LLVM basic block...
Chris Lattner168aa902004-02-29 07:10:16 +0000561 MachineBasicBlock::iterator PHIInsertPoint = MBB.begin();
Chris Lattner333b2fa2002-12-13 10:09:43 +0000562 for (BasicBlock::const_iterator I = BB->begin();
Chris Lattnera81fc682003-10-19 00:26:11 +0000563 PHINode *PN = const_cast<PHINode*>(dyn_cast<PHINode>(I)); ++I) {
Chris Lattner3e130a22003-01-13 00:32:26 +0000564
Chris Lattner333b2fa2002-12-13 10:09:43 +0000565 // Create a new machine instr PHI node, and insert it.
Chris Lattner3e130a22003-01-13 00:32:26 +0000566 unsigned PHIReg = getReg(*PN);
Chris Lattner168aa902004-02-29 07:10:16 +0000567 MachineInstr *PhiMI = BuildMI(MBB, PHIInsertPoint,
568 X86::PHI, PN->getNumOperands(), PHIReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000569
570 MachineInstr *LongPhiMI = 0;
Chris Lattner168aa902004-02-29 07:10:16 +0000571 if (PN->getType() == Type::LongTy || PN->getType() == Type::ULongTy)
572 LongPhiMI = BuildMI(MBB, PHIInsertPoint,
573 X86::PHI, PN->getNumOperands(), PHIReg+1);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000574
Chris Lattnera6e73f12003-05-12 14:22:21 +0000575 // PHIValues - Map of blocks to incoming virtual registers. We use this
576 // so that we only initialize one incoming value for a particular block,
577 // even if the block has multiple entries in the PHI node.
578 //
579 std::map<MachineBasicBlock*, unsigned> PHIValues;
580
Chris Lattner333b2fa2002-12-13 10:09:43 +0000581 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i) {
582 MachineBasicBlock *PredMBB = MBBMap[PN->getIncomingBlock(i)];
Chris Lattnera6e73f12003-05-12 14:22:21 +0000583 unsigned ValReg;
584 std::map<MachineBasicBlock*, unsigned>::iterator EntryIt =
585 PHIValues.lower_bound(PredMBB);
Chris Lattner333b2fa2002-12-13 10:09:43 +0000586
Chris Lattnera6e73f12003-05-12 14:22:21 +0000587 if (EntryIt != PHIValues.end() && EntryIt->first == PredMBB) {
588 // We already inserted an initialization of the register for this
589 // predecessor. Recycle it.
590 ValReg = EntryIt->second;
591
592 } else {
Chris Lattnera81fc682003-10-19 00:26:11 +0000593 // Get the incoming value into a virtual register.
Chris Lattnera6e73f12003-05-12 14:22:21 +0000594 //
Chris Lattnera81fc682003-10-19 00:26:11 +0000595 Value *Val = PN->getIncomingValue(i);
596
597 // If this is a constant or GlobalValue, we may have to insert code
598 // into the basic block to compute it into a virtual register.
599 if (isa<Constant>(Val) || isa<GlobalValue>(Val)) {
Chris Lattner6f2ab042004-03-30 19:10:12 +0000600 if (isa<ConstantExpr>(Val)) {
601 // Because we don't want to clobber any values which might be in
602 // physical registers with the computation of this constant (which
603 // might be arbitrarily complex if it is a constant expression),
604 // just insert the computation at the top of the basic block.
605 MachineBasicBlock::iterator PI = PredMBB->begin();
606
607 // Skip over any PHI nodes though!
608 while (PI != PredMBB->end() && PI->getOpcode() == X86::PHI)
609 ++PI;
610
611 ValReg = getReg(Val, PredMBB, PI);
612 } else {
613 // Simple constants get emitted at the end of the basic block,
614 // before any terminator instructions. We "know" that the code to
615 // move a constant into a register will never clobber any flags.
616 ValReg = getReg(Val, PredMBB, PredMBB->getFirstTerminator());
617 }
Chris Lattnera81fc682003-10-19 00:26:11 +0000618 } else {
619 ValReg = getReg(Val);
620 }
Chris Lattnera6e73f12003-05-12 14:22:21 +0000621
622 // Remember that we inserted a value for this PHI for this predecessor
623 PHIValues.insert(EntryIt, std::make_pair(PredMBB, ValReg));
624 }
625
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000626 PhiMI->addRegOperand(ValReg);
Chris Lattner3e130a22003-01-13 00:32:26 +0000627 PhiMI->addMachineBasicBlockOperand(PredMBB);
Misha Brukmanc8893fc2003-10-23 16:22:08 +0000628 if (LongPhiMI) {
629 LongPhiMI->addRegOperand(ValReg+1);
630 LongPhiMI->addMachineBasicBlockOperand(PredMBB);
631 }
Chris Lattner333b2fa2002-12-13 10:09:43 +0000632 }
Chris Lattner168aa902004-02-29 07:10:16 +0000633
634 // Now that we emitted all of the incoming values for the PHI node, make
635 // sure to reposition the InsertPoint after the PHI that we just added.
636 // This is needed because we might have inserted a constant into this
637 // block, right after the PHI's which is before the old insert point!
638 PHIInsertPoint = LongPhiMI ? LongPhiMI : PhiMI;
639 ++PHIInsertPoint;
Chris Lattner333b2fa2002-12-13 10:09:43 +0000640 }
641 }
642}
643
Chris Lattner986618e2004-02-22 19:47:26 +0000644/// RequiresFPRegKill - The floating point stackifier pass cannot insert
645/// compensation code on critical edges. As such, it requires that we kill all
646/// FP registers on the exit from any blocks that either ARE critical edges, or
647/// branch to a block that has incoming critical edges.
648///
649/// Note that this kill instruction will eventually be eliminated when
650/// restrictions in the stackifier are relaxed.
651///
652static bool RequiresFPRegKill(const BasicBlock *BB) {
653#if 0
654 for (succ_const_iterator SI = succ_begin(BB), E = succ_end(BB); SI!=E; ++SI) {
655 const BasicBlock *Succ = *SI;
656 pred_const_iterator PI = pred_begin(Succ), PE = pred_end(Succ);
657 ++PI; // Block have at least one predecessory
658 if (PI != PE) { // If it has exactly one, this isn't crit edge
659 // If this block has more than one predecessor, check all of the
660 // predecessors to see if they have multiple successors. If so, then the
661 // block we are analyzing needs an FPRegKill.
662 for (PI = pred_begin(Succ); PI != PE; ++PI) {
663 const BasicBlock *Pred = *PI;
664 succ_const_iterator SI2 = succ_begin(Pred);
665 ++SI2; // There must be at least one successor of this block.
666 if (SI2 != succ_end(Pred))
667 return true; // Yes, we must insert the kill on this edge.
668 }
669 }
670 }
671 // If we got this far, there is no need to insert the kill instruction.
672 return false;
673#else
674 return true;
675#endif
676}
677
678// InsertFPRegKills - Insert FP_REG_KILL instructions into basic blocks that
679// need them. This only occurs due to the floating point stackifier not being
680// aggressive enough to handle arbitrary global stackification.
681//
682// Currently we insert an FP_REG_KILL instruction into each block that uses or
683// defines a floating point virtual register.
684//
685// When the global register allocators (like linear scan) finally update live
686// variable analysis, we can keep floating point values in registers across
687// portions of the CFG that do not involve critical edges. This will be a big
688// win, but we are waiting on the global allocators before we can do this.
689//
690// With a bit of work, the floating point stackifier pass can be enhanced to
691// break critical edges as needed (to make a place to put compensation code),
692// but this will require some infrastructure improvements as well.
693//
694void ISel::InsertFPRegKills() {
695 SSARegMap &RegMap = *F->getSSARegMap();
Chris Lattner986618e2004-02-22 19:47:26 +0000696
697 for (MachineFunction::iterator BB = F->begin(), E = F->end(); BB != E; ++BB) {
Chris Lattner986618e2004-02-22 19:47:26 +0000698 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); I!=E; ++I)
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000699 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
700 MachineOperand& MO = I->getOperand(i);
701 if (MO.isRegister() && MO.getReg()) {
702 unsigned Reg = MO.getReg();
Chris Lattner986618e2004-02-22 19:47:26 +0000703 if (MRegisterInfo::isVirtualRegister(Reg))
Chris Lattner65cf42d2004-02-23 07:29:45 +0000704 if (RegMap.getRegClass(Reg)->getSize() == 10)
705 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000706 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000707 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000708 // If we haven't found an FP register use or def in this basic block, check
709 // to see if any of our successors has an FP PHI node, which will cause a
710 // copy to be inserted into this block.
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000711 for (succ_const_iterator SI = succ_begin(BB->getBasicBlock()),
712 E = succ_end(BB->getBasicBlock()); SI != E; ++SI) {
713 MachineBasicBlock *SBB = MBBMap[*SI];
714 for (MachineBasicBlock::iterator I = SBB->begin();
715 I != SBB->end() && I->getOpcode() == X86::PHI; ++I) {
716 if (RegMap.getRegClass(I->getOperand(0).getReg())->getSize() == 10)
717 goto UsesFPReg;
Chris Lattner986618e2004-02-22 19:47:26 +0000718 }
Chris Lattnerfbc39d52004-02-23 07:42:19 +0000719 }
Chris Lattner65cf42d2004-02-23 07:29:45 +0000720 continue;
721 UsesFPReg:
722 // Okay, this block uses an FP register. If the block has successors (ie,
723 // it's not an unwind/return), insert the FP_REG_KILL instruction.
724 if (BB->getBasicBlock()->getTerminator()->getNumSuccessors() &&
725 RequiresFPRegKill(BB->getBasicBlock())) {
Chris Lattneree352852004-02-29 07:22:16 +0000726 BuildMI(*BB, BB->getFirstTerminator(), X86::FP_REG_KILL, 0);
Chris Lattner65cf42d2004-02-23 07:29:45 +0000727 ++NumFPKill;
Chris Lattner986618e2004-02-22 19:47:26 +0000728 }
729 }
730}
731
732
Chris Lattner6d40c192003-01-16 16:43:00 +0000733// canFoldSetCCIntoBranch - Return the setcc instruction if we can fold it into
734// the conditional branch instruction which is the only user of the cc
735// instruction. This is the case if the conditional branch is the only user of
736// the setcc, and if the setcc is in the same basic block as the conditional
737// branch. We also don't handle long arguments below, so we reject them here as
738// well.
739//
740static SetCondInst *canFoldSetCCIntoBranch(Value *V) {
741 if (SetCondInst *SCI = dyn_cast<SetCondInst>(V))
Chris Lattnerfd059242003-10-15 16:48:29 +0000742 if (SCI->hasOneUse() && isa<BranchInst>(SCI->use_back()) &&
Chris Lattner6d40c192003-01-16 16:43:00 +0000743 SCI->getParent() == cast<BranchInst>(SCI->use_back())->getParent()) {
744 const Type *Ty = SCI->getOperand(0)->getType();
745 if (Ty != Type::LongTy && Ty != Type::ULongTy)
746 return SCI;
747 }
748 return 0;
749}
Chris Lattner333b2fa2002-12-13 10:09:43 +0000750
Chris Lattner6d40c192003-01-16 16:43:00 +0000751// Return a fixed numbering for setcc instructions which does not depend on the
752// order of the opcodes.
753//
754static unsigned getSetCCNumber(unsigned Opcode) {
755 switch(Opcode) {
756 default: assert(0 && "Unknown setcc instruction!");
757 case Instruction::SetEQ: return 0;
758 case Instruction::SetNE: return 1;
759 case Instruction::SetLT: return 2;
Chris Lattner55f6fab2003-01-16 18:07:23 +0000760 case Instruction::SetGE: return 3;
761 case Instruction::SetGT: return 4;
762 case Instruction::SetLE: return 5;
Chris Lattner6d40c192003-01-16 16:43:00 +0000763 }
764}
Chris Lattner06925362002-11-17 21:56:38 +0000765
Chris Lattner6d40c192003-01-16 16:43:00 +0000766// LLVM -> X86 signed X86 unsigned
767// ----- ---------- ------------
768// seteq -> sete sete
769// setne -> setne setne
770// setlt -> setl setb
Chris Lattner55f6fab2003-01-16 18:07:23 +0000771// setge -> setge setae
Chris Lattner6d40c192003-01-16 16:43:00 +0000772// setgt -> setg seta
773// setle -> setle setbe
Chris Lattnerb2acc512003-10-19 21:09:10 +0000774// ----
775// sets // Used by comparison with 0 optimization
776// setns
777static const unsigned SetCCOpcodeTab[2][8] = {
778 { X86::SETEr, X86::SETNEr, X86::SETBr, X86::SETAEr, X86::SETAr, X86::SETBEr,
779 0, 0 },
780 { X86::SETEr, X86::SETNEr, X86::SETLr, X86::SETGEr, X86::SETGr, X86::SETLEr,
781 X86::SETSr, X86::SETNSr },
Chris Lattner6d40c192003-01-16 16:43:00 +0000782};
783
Chris Lattnerb2acc512003-10-19 21:09:10 +0000784// EmitComparison - This function emits a comparison of the two operands,
785// returning the extended setcc code to use.
786unsigned ISel::EmitComparison(unsigned OpNum, Value *Op0, Value *Op1,
787 MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000788 MachineBasicBlock::iterator IP) {
Brian Gaeke1749d632002-11-07 17:59:21 +0000789 // The arguments are already supposed to be of the same type.
Chris Lattner6d40c192003-01-16 16:43:00 +0000790 const Type *CompTy = Op0->getType();
Chris Lattner3e130a22003-01-13 00:32:26 +0000791 unsigned Class = getClassB(CompTy);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000792 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattner333864d2003-06-05 19:30:30 +0000793
794 // Special case handling of: cmp R, i
795 if (Class == cByte || Class == cShort || Class == cInt)
796 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op1)) {
Chris Lattnerc07736a2003-07-23 15:22:26 +0000797 uint64_t Op1v = cast<ConstantInt>(CI)->getRawValue();
798
Chris Lattner333864d2003-06-05 19:30:30 +0000799 // Mask off any upper bits of the constant, if there are any...
800 Op1v &= (1ULL << (8 << Class)) - 1;
801
Chris Lattnerb2acc512003-10-19 21:09:10 +0000802 // If this is a comparison against zero, emit more efficient code. We
803 // can't handle unsigned comparisons against zero unless they are == or
804 // !=. These should have been strength reduced already anyway.
805 if (Op1v == 0 && (CompTy->isSigned() || OpNum < 2)) {
806 static const unsigned TESTTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000807 X86::TEST8rr, X86::TEST16rr, X86::TEST32rr
Chris Lattnerb2acc512003-10-19 21:09:10 +0000808 };
Chris Lattneree352852004-02-29 07:22:16 +0000809 BuildMI(*MBB, IP, TESTTab[Class], 2).addReg(Op0r).addReg(Op0r);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000810
811 if (OpNum == 2) return 6; // Map jl -> js
812 if (OpNum == 3) return 7; // Map jg -> jns
813 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000814 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000815
816 static const unsigned CMPTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000817 X86::CMP8ri, X86::CMP16ri, X86::CMP32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +0000818 };
819
Chris Lattneree352852004-02-29 07:22:16 +0000820 BuildMI(*MBB, IP, CMPTab[Class], 2).addReg(Op0r).addImm(Op1v);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000821 return OpNum;
Chris Lattner333864d2003-06-05 19:30:30 +0000822 }
823
Chris Lattner9f08a922004-02-03 18:54:04 +0000824 // Special case handling of comparison against +/- 0.0
825 if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op1))
826 if (CFP->isExactlyValue(+0.0) || CFP->isExactlyValue(-0.0)) {
Chris Lattneree352852004-02-29 07:22:16 +0000827 BuildMI(*MBB, IP, X86::FTST, 1).addReg(Op0r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000828 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000829 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner9f08a922004-02-03 18:54:04 +0000830 return OpNum;
831 }
832
Chris Lattner58c41fe2003-08-24 19:19:47 +0000833 unsigned Op1r = getReg(Op1, MBB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +0000834 switch (Class) {
835 default: assert(0 && "Unknown type class!");
836 // Emit: cmp <var1>, <var2> (do the comparison). We can
837 // compare 8-bit with 8-bit, 16-bit with 16-bit, 32-bit with
838 // 32-bit.
839 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000840 BuildMI(*MBB, IP, X86::CMP8rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000841 break;
842 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000843 BuildMI(*MBB, IP, X86::CMP16rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000844 break;
845 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000846 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattner3e130a22003-01-13 00:32:26 +0000847 break;
848 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +0000849 BuildMI(*MBB, IP, X86::FpUCOM, 2).addReg(Op0r).addReg(Op1r);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000850 BuildMI(*MBB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +0000851 BuildMI(*MBB, IP, X86::SAHF, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +0000852 break;
853
854 case cLong:
855 if (OpNum < 2) { // seteq, setne
856 unsigned LoTmp = makeAnotherReg(Type::IntTy);
857 unsigned HiTmp = makeAnotherReg(Type::IntTy);
858 unsigned FinalTmp = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000859 BuildMI(*MBB, IP, X86::XOR32rr, 2, LoTmp).addReg(Op0r).addReg(Op1r);
860 BuildMI(*MBB, IP, X86::XOR32rr, 2, HiTmp).addReg(Op0r+1).addReg(Op1r+1);
861 BuildMI(*MBB, IP, X86::OR32rr, 2, FinalTmp).addReg(LoTmp).addReg(HiTmp);
Chris Lattner3e130a22003-01-13 00:32:26 +0000862 break; // Allow the sete or setne to be generated from flags set by OR
863 } else {
864 // Emit a sequence of code which compares the high and low parts once
865 // each, then uses a conditional move to handle the overflow case. For
866 // example, a setlt for long would generate code like this:
867 //
868 // AL = lo(op1) < lo(op2) // Signedness depends on operands
869 // BL = hi(op1) < hi(op2) // Always unsigned comparison
870 // dest = hi(op1) == hi(op2) ? AL : BL;
871 //
872
Chris Lattner6d40c192003-01-16 16:43:00 +0000873 // FIXME: This would be much better if we had hierarchical register
Chris Lattner3e130a22003-01-13 00:32:26 +0000874 // classes! Until then, hardcode registers so that we can deal with their
875 // aliases (because we don't have conditional byte moves).
876 //
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000877 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r).addReg(Op1r);
Chris Lattneree352852004-02-29 07:22:16 +0000878 BuildMI(*MBB, IP, SetCCOpcodeTab[0][OpNum], 0, X86::AL);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000879 BuildMI(*MBB, IP, X86::CMP32rr, 2).addReg(Op0r+1).addReg(Op1r+1);
Chris Lattneree352852004-02-29 07:22:16 +0000880 BuildMI(*MBB, IP, SetCCOpcodeTab[CompTy->isSigned()][OpNum], 0, X86::BL);
881 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::BH);
882 BuildMI(*MBB, IP, X86::IMPLICIT_DEF, 0, X86::AH);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000883 BuildMI(*MBB, IP, X86::CMOVE16rr, 2, X86::BX).addReg(X86::BX)
Chris Lattneree352852004-02-29 07:22:16 +0000884 .addReg(X86::AX);
Chris Lattner6d40c192003-01-16 16:43:00 +0000885 // NOTE: visitSetCondInst knows that the value is dumped into the BL
886 // register at this point for long values...
Chris Lattnerb2acc512003-10-19 21:09:10 +0000887 return OpNum;
Chris Lattner3e130a22003-01-13 00:32:26 +0000888 }
889 }
Chris Lattnerb2acc512003-10-19 21:09:10 +0000890 return OpNum;
Chris Lattner6d40c192003-01-16 16:43:00 +0000891}
Chris Lattner3e130a22003-01-13 00:32:26 +0000892
Chris Lattner6d40c192003-01-16 16:43:00 +0000893
894/// SetCC instructions - Here we just emit boilerplate code to set a byte-sized
895/// register, then move it to wherever the result should be.
896///
897void ISel::visitSetCondInst(SetCondInst &I) {
898 if (canFoldSetCCIntoBranch(&I)) return; // Fold this into a branch...
899
Chris Lattner6d40c192003-01-16 16:43:00 +0000900 unsigned DestReg = getReg(I);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000901 MachineBasicBlock::iterator MII = BB->end();
902 emitSetCCOperation(BB, MII, I.getOperand(0), I.getOperand(1), I.getOpcode(),
903 DestReg);
904}
Chris Lattner6d40c192003-01-16 16:43:00 +0000905
Chris Lattner58c41fe2003-08-24 19:19:47 +0000906/// emitSetCCOperation - Common code shared between visitSetCondInst and
907/// constant expression support.
Misha Brukman538607f2004-03-01 23:53:11 +0000908///
Chris Lattner58c41fe2003-08-24 19:19:47 +0000909void ISel::emitSetCCOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +0000910 MachineBasicBlock::iterator IP,
Chris Lattner58c41fe2003-08-24 19:19:47 +0000911 Value *Op0, Value *Op1, unsigned Opcode,
912 unsigned TargetReg) {
913 unsigned OpNum = getSetCCNumber(Opcode);
Chris Lattnerb2acc512003-10-19 21:09:10 +0000914 OpNum = EmitComparison(OpNum, Op0, Op1, MBB, IP);
Chris Lattner58c41fe2003-08-24 19:19:47 +0000915
Chris Lattnerb2acc512003-10-19 21:09:10 +0000916 const Type *CompTy = Op0->getType();
917 unsigned CompClass = getClassB(CompTy);
918 bool isSigned = CompTy->isSigned() && CompClass != cFP;
919
920 if (CompClass != cLong || OpNum < 2) {
Chris Lattner6d40c192003-01-16 16:43:00 +0000921 // Handle normal comparisons with a setcc instruction...
Chris Lattneree352852004-02-29 07:22:16 +0000922 BuildMI(*MBB, IP, SetCCOpcodeTab[isSigned][OpNum], 0, TargetReg);
Chris Lattner6d40c192003-01-16 16:43:00 +0000923 } else {
924 // Handle long comparisons by copying the value which is already in BL into
925 // the register we want...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000926 BuildMI(*MBB, IP, X86::MOV8rr, 1, TargetReg).addReg(X86::BL);
Chris Lattner6d40c192003-01-16 16:43:00 +0000927 }
Brian Gaeke1749d632002-11-07 17:59:21 +0000928}
Chris Lattner51b49a92002-11-02 19:45:49 +0000929
Chris Lattner58c41fe2003-08-24 19:19:47 +0000930
931
932
Brian Gaekec2505982002-11-30 11:57:28 +0000933/// promote32 - Emit instructions to turn a narrow operand into a 32-bit-wide
934/// operand, in the specified target register.
Misha Brukman538607f2004-03-01 23:53:11 +0000935///
Chris Lattner3e130a22003-01-13 00:32:26 +0000936void ISel::promote32(unsigned targetReg, const ValueRecord &VR) {
937 bool isUnsigned = VR.Ty->isUnsigned();
Chris Lattner5e2cb8b2003-08-04 02:12:48 +0000938
939 // Make sure we have the register number for this value...
940 unsigned Reg = VR.Val ? getReg(VR.Val) : VR.Reg;
941
Chris Lattner3e130a22003-01-13 00:32:26 +0000942 switch (getClassB(VR.Ty)) {
Chris Lattner94af4142002-12-25 05:13:53 +0000943 case cByte:
944 // Extend value into target register (8->32)
945 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000946 BuildMI(BB, X86::MOVZX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000947 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000948 BuildMI(BB, X86::MOVSX32rr8, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000949 break;
950 case cShort:
951 // Extend value into target register (16->32)
952 if (isUnsigned)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000953 BuildMI(BB, X86::MOVZX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000954 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000955 BuildMI(BB, X86::MOVSX32rr16, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000956 break;
957 case cInt:
958 // Move value into target register (32->32)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000959 BuildMI(BB, X86::MOV32rr, 1, targetReg).addReg(Reg);
Chris Lattner94af4142002-12-25 05:13:53 +0000960 break;
961 default:
962 assert(0 && "Unpromotable operand class in promote32");
963 }
Brian Gaekec2505982002-11-30 11:57:28 +0000964}
Chris Lattnerc5291f52002-10-27 21:16:59 +0000965
Chris Lattner72614082002-10-25 22:55:53 +0000966/// 'ret' instruction - Here we are interested in meeting the x86 ABI. As such,
967/// we have the following possibilities:
968///
969/// ret void: No return value, simply emit a 'ret' instruction
970/// ret sbyte, ubyte : Extend value into EAX and return
971/// ret short, ushort: Extend value into EAX and return
972/// ret int, uint : Move value into EAX and return
973/// ret pointer : Move value into EAX and return
Chris Lattner06925362002-11-17 21:56:38 +0000974/// ret long, ulong : Move value into EAX/EDX and return
975/// ret float/double : Top of FP stack
Chris Lattner72614082002-10-25 22:55:53 +0000976///
Chris Lattner3e130a22003-01-13 00:32:26 +0000977void ISel::visitReturnInst(ReturnInst &I) {
Chris Lattner94af4142002-12-25 05:13:53 +0000978 if (I.getNumOperands() == 0) {
979 BuildMI(BB, X86::RET, 0); // Just emit a 'ret' instruction
980 return;
981 }
982
983 Value *RetVal = I.getOperand(0);
Chris Lattner3e130a22003-01-13 00:32:26 +0000984 unsigned RetReg = getReg(RetVal);
985 switch (getClassB(RetVal->getType())) {
Chris Lattner94af4142002-12-25 05:13:53 +0000986 case cByte: // integral return values: extend or move into EAX and return
987 case cShort:
988 case cInt:
Chris Lattner3e130a22003-01-13 00:32:26 +0000989 promote32(X86::EAX, ValueRecord(RetReg, RetVal->getType()));
Chris Lattnerdbd73722003-05-06 21:32:22 +0000990 // Declare that EAX is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +0000991 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::EAX).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +0000992 break;
993 case cFP: // Floats & Doubles: Return in ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +0000994 BuildMI(BB, X86::FpSETRESULT, 1).addReg(RetReg);
Chris Lattnerdbd73722003-05-06 21:32:22 +0000995 // Declare that top-of-stack is live on exit
Chris Lattnerc2489032003-05-07 19:21:28 +0000996 BuildMI(BB, X86::IMPLICIT_USE, 2).addReg(X86::ST0).addReg(X86::ESP);
Chris Lattner94af4142002-12-25 05:13:53 +0000997 break;
998 case cLong:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +0000999 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(RetReg);
1000 BuildMI(BB, X86::MOV32rr, 1, X86::EDX).addReg(RetReg+1);
Chris Lattnerdbd73722003-05-06 21:32:22 +00001001 // Declare that EAX & EDX are live on exit
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001002 BuildMI(BB, X86::IMPLICIT_USE, 3).addReg(X86::EAX).addReg(X86::EDX)
1003 .addReg(X86::ESP);
Chris Lattner3e130a22003-01-13 00:32:26 +00001004 break;
Chris Lattner94af4142002-12-25 05:13:53 +00001005 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001006 visitInstruction(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001007 }
Chris Lattner43189d12002-11-17 20:07:45 +00001008 // Emit a 'ret' instruction
Chris Lattner94af4142002-12-25 05:13:53 +00001009 BuildMI(BB, X86::RET, 0);
Chris Lattner72614082002-10-25 22:55:53 +00001010}
1011
Chris Lattner55f6fab2003-01-16 18:07:23 +00001012// getBlockAfter - Return the basic block which occurs lexically after the
1013// specified one.
1014static inline BasicBlock *getBlockAfter(BasicBlock *BB) {
1015 Function::iterator I = BB; ++I; // Get iterator to next block
1016 return I != BB->getParent()->end() ? &*I : 0;
1017}
1018
Chris Lattner51b49a92002-11-02 19:45:49 +00001019/// visitBranchInst - Handle conditional and unconditional branches here. Note
1020/// that since code layout is frozen at this point, that if we are trying to
1021/// jump to a block that is the immediate successor of the current block, we can
Chris Lattner6d40c192003-01-16 16:43:00 +00001022/// just make a fall-through (but we don't currently).
Chris Lattner51b49a92002-11-02 19:45:49 +00001023///
Chris Lattner94af4142002-12-25 05:13:53 +00001024void ISel::visitBranchInst(BranchInst &BI) {
Chris Lattner55f6fab2003-01-16 18:07:23 +00001025 BasicBlock *NextBB = getBlockAfter(BI.getParent()); // BB after current one
1026
1027 if (!BI.isConditional()) { // Unconditional branch?
Chris Lattnercf93cdd2004-01-30 22:13:44 +00001028 if (BI.getSuccessor(0) != NextBB)
Chris Lattner55f6fab2003-01-16 18:07:23 +00001029 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
Chris Lattner6d40c192003-01-16 16:43:00 +00001030 return;
1031 }
1032
1033 // See if we can fold the setcc into the branch itself...
1034 SetCondInst *SCI = canFoldSetCCIntoBranch(BI.getCondition());
1035 if (SCI == 0) {
1036 // Nope, cannot fold setcc into this branch. Emit a branch on a condition
1037 // computed some other way...
Chris Lattner065faeb2002-12-28 20:24:02 +00001038 unsigned condReg = getReg(BI.getCondition());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001039 BuildMI(BB, X86::CMP8ri, 2).addReg(condReg).addImm(0);
Chris Lattner55f6fab2003-01-16 18:07:23 +00001040 if (BI.getSuccessor(1) == NextBB) {
1041 if (BI.getSuccessor(0) != NextBB)
1042 BuildMI(BB, X86::JNE, 1).addPCDisp(BI.getSuccessor(0));
1043 } else {
1044 BuildMI(BB, X86::JE, 1).addPCDisp(BI.getSuccessor(1));
1045
1046 if (BI.getSuccessor(0) != NextBB)
1047 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(0));
1048 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001049 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001050 }
Chris Lattner6d40c192003-01-16 16:43:00 +00001051
1052 unsigned OpNum = getSetCCNumber(SCI->getOpcode());
Chris Lattner58c41fe2003-08-24 19:19:47 +00001053 MachineBasicBlock::iterator MII = BB->end();
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001054 OpNum = EmitComparison(OpNum, SCI->getOperand(0), SCI->getOperand(1), BB,MII);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001055
1056 const Type *CompTy = SCI->getOperand(0)->getType();
1057 bool isSigned = CompTy->isSigned() && getClassB(CompTy) != cFP;
Chris Lattner6d40c192003-01-16 16:43:00 +00001058
Chris Lattnerb2acc512003-10-19 21:09:10 +00001059
Chris Lattner6d40c192003-01-16 16:43:00 +00001060 // LLVM -> X86 signed X86 unsigned
1061 // ----- ---------- ------------
1062 // seteq -> je je
1063 // setne -> jne jne
1064 // setlt -> jl jb
Chris Lattner55f6fab2003-01-16 18:07:23 +00001065 // setge -> jge jae
Chris Lattner6d40c192003-01-16 16:43:00 +00001066 // setgt -> jg ja
1067 // setle -> jle jbe
Chris Lattnerb2acc512003-10-19 21:09:10 +00001068 // ----
1069 // js // Used by comparison with 0 optimization
1070 // jns
1071
1072 static const unsigned OpcodeTab[2][8] = {
1073 { X86::JE, X86::JNE, X86::JB, X86::JAE, X86::JA, X86::JBE, 0, 0 },
1074 { X86::JE, X86::JNE, X86::JL, X86::JGE, X86::JG, X86::JLE,
1075 X86::JS, X86::JNS },
Chris Lattner6d40c192003-01-16 16:43:00 +00001076 };
1077
Chris Lattner55f6fab2003-01-16 18:07:23 +00001078 if (BI.getSuccessor(0) != NextBB) {
1079 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(0));
1080 if (BI.getSuccessor(1) != NextBB)
1081 BuildMI(BB, X86::JMP, 1).addPCDisp(BI.getSuccessor(1));
1082 } else {
1083 // Change to the inverse condition...
1084 if (BI.getSuccessor(1) != NextBB) {
1085 OpNum ^= 1;
1086 BuildMI(BB, OpcodeTab[isSigned][OpNum], 1).addPCDisp(BI.getSuccessor(1));
1087 }
1088 }
Chris Lattner2df035b2002-11-02 19:27:56 +00001089}
1090
Chris Lattner3e130a22003-01-13 00:32:26 +00001091
1092/// doCall - This emits an abstract call instruction, setting up the arguments
1093/// and the return value as appropriate. For the actual function call itself,
1094/// it inserts the specified CallMI instruction into the stream.
1095///
1096void ISel::doCall(const ValueRecord &Ret, MachineInstr *CallMI,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001097 const std::vector<ValueRecord> &Args) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001098
Chris Lattner065faeb2002-12-28 20:24:02 +00001099 // Count how many bytes are to be pushed on the stack...
1100 unsigned NumBytes = 0;
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001101
Chris Lattner3e130a22003-01-13 00:32:26 +00001102 if (!Args.empty()) {
1103 for (unsigned i = 0, e = Args.size(); i != e; ++i)
1104 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001105 case cByte: case cShort: case cInt:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001106 NumBytes += 4; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001107 case cLong:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001108 NumBytes += 8; break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001109 case cFP:
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001110 NumBytes += Args[i].Ty == Type::FloatTy ? 4 : 8;
1111 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001112 default: assert(0 && "Unknown class!");
1113 }
1114
1115 // Adjust the stack pointer for the new arguments...
Chris Lattneree352852004-02-29 07:22:16 +00001116 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(NumBytes);
Chris Lattner065faeb2002-12-28 20:24:02 +00001117
1118 // Arguments go on the stack in reverse order, as specified by the ABI.
1119 unsigned ArgOffset = 0;
Chris Lattner3e130a22003-01-13 00:32:26 +00001120 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattnerce6096f2004-03-01 02:34:08 +00001121 unsigned ArgReg;
Chris Lattner3e130a22003-01-13 00:32:26 +00001122 switch (getClassB(Args[i].Ty)) {
Chris Lattner065faeb2002-12-28 20:24:02 +00001123 case cByte:
Chris Lattner21585222004-03-01 02:42:43 +00001124 case cShort:
1125 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1126 // Zero/Sign extend constant, then stuff into memory.
1127 ConstantInt *Val = cast<ConstantInt>(Args[i].Val);
1128 Val = cast<ConstantInt>(ConstantExpr::getCast(Val, Type::IntTy));
1129 addRegOffset(BuildMI(BB, X86::MOV32mi, 5), X86::ESP, ArgOffset)
1130 .addImm(Val->getRawValue() & 0xFFFFFFFF);
1131 } else {
1132 // Promote arg to 32 bits wide into a temporary register...
1133 ArgReg = makeAnotherReg(Type::UIntTy);
1134 promote32(ArgReg, Args[i]);
1135 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1136 X86::ESP, ArgOffset).addReg(ArgReg);
1137 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001138 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001139 case cInt:
Chris Lattner21585222004-03-01 02:42:43 +00001140 if (Args[i].Val && isa<ConstantInt>(Args[i].Val)) {
1141 unsigned Val = cast<ConstantInt>(Args[i].Val)->getRawValue();
1142 addRegOffset(BuildMI(BB, X86::MOV32mi, 5),
1143 X86::ESP, ArgOffset).addImm(Val);
1144 } else {
1145 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
1146 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
1147 X86::ESP, ArgOffset).addReg(ArgReg);
1148 }
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001149 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001150 case cLong:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001151 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001152 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001153 X86::ESP, ArgOffset).addReg(ArgReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001154 addRegOffset(BuildMI(BB, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001155 X86::ESP, ArgOffset+4).addReg(ArgReg+1);
1156 ArgOffset += 4; // 8 byte entry, not 4.
1157 break;
1158
Chris Lattner065faeb2002-12-28 20:24:02 +00001159 case cFP:
Chris Lattnerce6096f2004-03-01 02:34:08 +00001160 ArgReg = Args[i].Val ? getReg(Args[i].Val) : Args[i].Reg;
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001161 if (Args[i].Ty == Type::FloatTy) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001162 addRegOffset(BuildMI(BB, X86::FST32m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001163 X86::ESP, ArgOffset).addReg(ArgReg);
1164 } else {
1165 assert(Args[i].Ty == Type::DoubleTy && "Unknown FP type!");
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001166 addRegOffset(BuildMI(BB, X86::FST64m, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001167 X86::ESP, ArgOffset).addReg(ArgReg);
1168 ArgOffset += 4; // 8 byte entry, not 4.
1169 }
1170 break;
Chris Lattner065faeb2002-12-28 20:24:02 +00001171
Chris Lattner3e130a22003-01-13 00:32:26 +00001172 default: assert(0 && "Unknown class!");
Chris Lattner065faeb2002-12-28 20:24:02 +00001173 }
1174 ArgOffset += 4;
Chris Lattner94af4142002-12-25 05:13:53 +00001175 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001176 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001177 BuildMI(BB, X86::ADJCALLSTACKDOWN, 1).addImm(0);
Chris Lattner94af4142002-12-25 05:13:53 +00001178 }
Chris Lattner6e49a4b2002-12-13 14:13:27 +00001179
Chris Lattner3e130a22003-01-13 00:32:26 +00001180 BB->push_back(CallMI);
Misha Brukman0d2cf3a2002-12-04 19:22:53 +00001181
Chris Lattneree352852004-02-29 07:22:16 +00001182 BuildMI(BB, X86::ADJCALLSTACKUP, 1).addImm(NumBytes);
Chris Lattnera3243642002-12-04 23:45:28 +00001183
1184 // If there is a return value, scavenge the result from the location the call
1185 // leaves it in...
1186 //
Chris Lattner3e130a22003-01-13 00:32:26 +00001187 if (Ret.Ty != Type::VoidTy) {
1188 unsigned DestClass = getClassB(Ret.Ty);
1189 switch (DestClass) {
Brian Gaeke20244b72002-12-12 15:33:40 +00001190 case cByte:
1191 case cShort:
1192 case cInt: {
1193 // Integral results are in %eax, or the appropriate portion
1194 // thereof.
1195 static const unsigned regRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001196 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr
Brian Gaeke20244b72002-12-12 15:33:40 +00001197 };
1198 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX };
Chris Lattner3e130a22003-01-13 00:32:26 +00001199 BuildMI(BB, regRegMove[DestClass], 1, Ret.Reg).addReg(AReg[DestClass]);
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001200 break;
Brian Gaeke20244b72002-12-12 15:33:40 +00001201 }
Chris Lattner94af4142002-12-25 05:13:53 +00001202 case cFP: // Floating-point return values live in %ST(0)
Chris Lattner3e130a22003-01-13 00:32:26 +00001203 BuildMI(BB, X86::FpGETRESULT, 1, Ret.Reg);
Brian Gaeke20244b72002-12-12 15:33:40 +00001204 break;
Chris Lattner3e130a22003-01-13 00:32:26 +00001205 case cLong: // Long values are left in EDX:EAX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001206 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg).addReg(X86::EAX);
1207 BuildMI(BB, X86::MOV32rr, 1, Ret.Reg+1).addReg(X86::EDX);
Chris Lattner3e130a22003-01-13 00:32:26 +00001208 break;
1209 default: assert(0 && "Unknown class!");
Chris Lattner4fa1acc2002-12-04 23:50:28 +00001210 }
Chris Lattnera3243642002-12-04 23:45:28 +00001211 }
Brian Gaekefa8d5712002-11-22 11:07:01 +00001212}
Chris Lattner2df035b2002-11-02 19:27:56 +00001213
Chris Lattner3e130a22003-01-13 00:32:26 +00001214
1215/// visitCallInst - Push args on stack and do a procedure call instruction.
1216void ISel::visitCallInst(CallInst &CI) {
1217 MachineInstr *TheCall;
1218 if (Function *F = CI.getCalledFunction()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001219 // Is it an intrinsic function call?
Brian Gaeked0fde302003-11-11 22:41:34 +00001220 if (Intrinsic::ID ID = (Intrinsic::ID)F->getIntrinsicID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001221 visitIntrinsicCall(ID, CI); // Special intrinsics are not handled here
1222 return;
1223 }
1224
Chris Lattner3e130a22003-01-13 00:32:26 +00001225 // Emit a CALL instruction with PC-relative displacement.
1226 TheCall = BuildMI(X86::CALLpcrel32, 1).addGlobalAddress(F, true);
1227 } else { // Emit an indirect call...
1228 unsigned Reg = getReg(CI.getCalledValue());
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001229 TheCall = BuildMI(X86::CALL32r, 1).addReg(Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001230 }
1231
1232 std::vector<ValueRecord> Args;
1233 for (unsigned i = 1, e = CI.getNumOperands(); i != e; ++i)
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001234 Args.push_back(ValueRecord(CI.getOperand(i)));
Chris Lattner3e130a22003-01-13 00:32:26 +00001235
1236 unsigned DestReg = CI.getType() != Type::VoidTy ? getReg(CI) : 0;
1237 doCall(ValueRecord(DestReg, CI.getType()), TheCall, Args);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001238}
Chris Lattner3e130a22003-01-13 00:32:26 +00001239
Chris Lattneraeb54b82003-08-28 21:23:43 +00001240
Chris Lattner44827152003-12-28 09:47:19 +00001241/// LowerUnknownIntrinsicFunctionCalls - This performs a prepass over the
1242/// function, lowering any calls to unknown intrinsic functions into the
1243/// equivalent LLVM code.
Misha Brukman538607f2004-03-01 23:53:11 +00001244///
Chris Lattner44827152003-12-28 09:47:19 +00001245void ISel::LowerUnknownIntrinsicFunctionCalls(Function &F) {
1246 for (Function::iterator BB = F.begin(), E = F.end(); BB != E; ++BB)
1247 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; )
1248 if (CallInst *CI = dyn_cast<CallInst>(I++))
1249 if (Function *F = CI->getCalledFunction())
1250 switch (F->getIntrinsicID()) {
Chris Lattneraed386e2003-12-28 09:53:23 +00001251 case Intrinsic::not_intrinsic:
Chris Lattner317201d2004-03-13 00:24:00 +00001252 case Intrinsic::vastart:
1253 case Intrinsic::vacopy:
1254 case Intrinsic::vaend:
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001255 case Intrinsic::returnaddress:
1256 case Intrinsic::frameaddress:
Chris Lattner915e5e52004-02-12 17:53:22 +00001257 case Intrinsic::memcpy:
Chris Lattner2a0f2242004-02-14 04:46:05 +00001258 case Intrinsic::memset:
Chris Lattner44827152003-12-28 09:47:19 +00001259 // We directly implement these intrinsics
1260 break;
1261 default:
1262 // All other intrinsic calls we must lower.
1263 Instruction *Before = CI->getPrev();
Chris Lattnerf70e0c22003-12-28 21:23:38 +00001264 TM.getIntrinsicLowering().LowerIntrinsicCall(CI);
Chris Lattner44827152003-12-28 09:47:19 +00001265 if (Before) { // Move iterator to instruction after call
1266 I = Before; ++I;
1267 } else {
1268 I = BB->begin();
1269 }
1270 }
1271
1272}
1273
Brian Gaeked0fde302003-11-11 22:41:34 +00001274void ISel::visitIntrinsicCall(Intrinsic::ID ID, CallInst &CI) {
Chris Lattnereca195e2003-05-08 19:44:13 +00001275 unsigned TmpReg1, TmpReg2;
1276 switch (ID) {
Chris Lattner5634b9f2004-03-13 00:24:52 +00001277 case Intrinsic::vastart:
Chris Lattnereca195e2003-05-08 19:44:13 +00001278 // Get the address of the first vararg value...
Chris Lattner73815062003-10-18 05:56:40 +00001279 TmpReg1 = getReg(CI);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001280 addFrameReference(BuildMI(BB, X86::LEA32r, 5, TmpReg1), VarArgsFrameIndex);
Chris Lattnereca195e2003-05-08 19:44:13 +00001281 return;
1282
Chris Lattner5634b9f2004-03-13 00:24:52 +00001283 case Intrinsic::vacopy:
Chris Lattner73815062003-10-18 05:56:40 +00001284 TmpReg1 = getReg(CI);
1285 TmpReg2 = getReg(CI.getOperand(1));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001286 BuildMI(BB, X86::MOV32rr, 1, TmpReg1).addReg(TmpReg2);
Chris Lattnereca195e2003-05-08 19:44:13 +00001287 return;
Chris Lattner5634b9f2004-03-13 00:24:52 +00001288 case Intrinsic::vaend: return; // Noop on X86
Chris Lattnereca195e2003-05-08 19:44:13 +00001289
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001290 case Intrinsic::returnaddress:
1291 case Intrinsic::frameaddress:
1292 TmpReg1 = getReg(CI);
1293 if (cast<Constant>(CI.getOperand(1))->isNullValue()) {
1294 if (ID == Intrinsic::returnaddress) {
1295 // Just load the return address
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001296 addFrameReference(BuildMI(BB, X86::MOV32rm, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001297 ReturnAddressIndex);
1298 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001299 addFrameReference(BuildMI(BB, X86::LEA32r, 4, TmpReg1),
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001300 ReturnAddressIndex, -4);
1301 }
1302 } else {
1303 // Values other than zero are not implemented yet.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001304 BuildMI(BB, X86::MOV32ri, 1, TmpReg1).addImm(0);
Chris Lattner0e5b79c2004-02-15 01:04:03 +00001305 }
1306 return;
1307
Chris Lattner915e5e52004-02-12 17:53:22 +00001308 case Intrinsic::memcpy: {
1309 assert(CI.getNumOperands() == 5 && "Illegal llvm.memcpy call!");
1310 unsigned Align = 1;
1311 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1312 Align = AlignC->getRawValue();
1313 if (Align == 0) Align = 1;
1314 }
1315
1316 // Turn the byte code into # iterations
Chris Lattner915e5e52004-02-12 17:53:22 +00001317 unsigned CountReg;
Chris Lattner2a0f2242004-02-14 04:46:05 +00001318 unsigned Opcode;
Chris Lattner915e5e52004-02-12 17:53:22 +00001319 switch (Align & 3) {
1320 case 2: // WORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001321 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1322 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
1323 } else {
1324 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001325 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001326 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner07122832004-02-13 23:36:47 +00001327 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001328 Opcode = X86::REP_MOVSW;
Chris Lattner915e5e52004-02-12 17:53:22 +00001329 break;
1330 case 0: // DWORD aligned
Chris Lattner07122832004-02-13 23:36:47 +00001331 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
1332 CountReg = getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
1333 } else {
1334 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001335 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001336 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner07122832004-02-13 23:36:47 +00001337 }
Chris Lattner2a0f2242004-02-14 04:46:05 +00001338 Opcode = X86::REP_MOVSD;
Chris Lattner915e5e52004-02-12 17:53:22 +00001339 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001340 default: // BYTE aligned
Chris Lattner07122832004-02-13 23:36:47 +00001341 CountReg = getReg(CI.getOperand(3));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001342 Opcode = X86::REP_MOVSB;
Chris Lattner915e5e52004-02-12 17:53:22 +00001343 break;
1344 }
1345
1346 // No matter what the alignment is, we put the source in ESI, the
1347 // destination in EDI, and the count in ECX.
1348 TmpReg1 = getReg(CI.getOperand(1));
1349 TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001350 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1351 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
1352 BuildMI(BB, X86::MOV32rr, 1, X86::ESI).addReg(TmpReg2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001353 BuildMI(BB, Opcode, 0);
1354 return;
1355 }
1356 case Intrinsic::memset: {
1357 assert(CI.getNumOperands() == 5 && "Illegal llvm.memset call!");
1358 unsigned Align = 1;
1359 if (ConstantInt *AlignC = dyn_cast<ConstantInt>(CI.getOperand(4))) {
1360 Align = AlignC->getRawValue();
1361 if (Align == 0) Align = 1;
Chris Lattner915e5e52004-02-12 17:53:22 +00001362 }
1363
Chris Lattner2a0f2242004-02-14 04:46:05 +00001364 // Turn the byte code into # iterations
Chris Lattner2a0f2242004-02-14 04:46:05 +00001365 unsigned CountReg;
1366 unsigned Opcode;
1367 if (ConstantInt *ValC = dyn_cast<ConstantInt>(CI.getOperand(2))) {
1368 unsigned Val = ValC->getRawValue() & 255;
1369
1370 // If the value is a constant, then we can potentially use larger copies.
1371 switch (Align & 3) {
1372 case 2: // WORD aligned
1373 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001374 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/2));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001375 } else {
1376 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001377 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001378 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001379 }
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001380 BuildMI(BB, X86::MOV16ri, 1, X86::AX).addImm((Val << 8) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001381 Opcode = X86::REP_STOSW;
1382 break;
1383 case 0: // DWORD aligned
1384 if (ConstantInt *I = dyn_cast<ConstantInt>(CI.getOperand(3))) {
Chris Lattner300d0ed2004-02-14 06:00:36 +00001385 CountReg =getReg(ConstantUInt::get(Type::UIntTy, I->getRawValue()/4));
Chris Lattner2a0f2242004-02-14 04:46:05 +00001386 } else {
1387 CountReg = makeAnotherReg(Type::IntTy);
Chris Lattner8dd8d262004-02-26 01:20:02 +00001388 unsigned ByteReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001389 BuildMI(BB, X86::SHR32ri, 2, CountReg).addReg(ByteReg).addImm(2);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001390 }
1391 Val = (Val << 8) | Val;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001392 BuildMI(BB, X86::MOV32ri, 1, X86::EAX).addImm((Val << 16) | Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001393 Opcode = X86::REP_STOSD;
1394 break;
Chris Lattner8dd8d262004-02-26 01:20:02 +00001395 default: // BYTE aligned
Chris Lattner2a0f2242004-02-14 04:46:05 +00001396 CountReg = getReg(CI.getOperand(3));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001397 BuildMI(BB, X86::MOV8ri, 1, X86::AL).addImm(Val);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001398 Opcode = X86::REP_STOSB;
1399 break;
1400 }
1401 } else {
1402 // If it's not a constant value we are storing, just fall back. We could
1403 // try to be clever to form 16 bit and 32 bit values, but we don't yet.
1404 unsigned ValReg = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001405 BuildMI(BB, X86::MOV8rr, 1, X86::AL).addReg(ValReg);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001406 CountReg = getReg(CI.getOperand(3));
1407 Opcode = X86::REP_STOSB;
1408 }
1409
1410 // No matter what the alignment is, we put the source in ESI, the
1411 // destination in EDI, and the count in ECX.
1412 TmpReg1 = getReg(CI.getOperand(1));
1413 //TmpReg2 = getReg(CI.getOperand(2));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001414 BuildMI(BB, X86::MOV32rr, 1, X86::ECX).addReg(CountReg);
1415 BuildMI(BB, X86::MOV32rr, 1, X86::EDI).addReg(TmpReg1);
Chris Lattner2a0f2242004-02-14 04:46:05 +00001416 BuildMI(BB, Opcode, 0);
Chris Lattner915e5e52004-02-12 17:53:22 +00001417 return;
1418 }
1419
Chris Lattner44827152003-12-28 09:47:19 +00001420 default: assert(0 && "Error: unknown intrinsics should have been lowered!");
Chris Lattnereca195e2003-05-08 19:44:13 +00001421 }
1422}
1423
Chris Lattner7dee5da2004-03-08 01:58:35 +00001424static bool isSafeToFoldLoadIntoInstruction(LoadInst &LI, Instruction &User) {
1425 if (LI.getParent() != User.getParent())
1426 return false;
1427 BasicBlock::iterator It = &LI;
1428 // Check all of the instructions between the load and the user. We should
1429 // really use alias analysis here, but for now we just do something simple.
1430 for (++It; It != BasicBlock::iterator(&User); ++It) {
1431 switch (It->getOpcode()) {
Chris Lattner85c84e72004-03-18 06:29:54 +00001432 case Instruction::Free:
Chris Lattner7dee5da2004-03-08 01:58:35 +00001433 case Instruction::Store:
1434 case Instruction::Call:
1435 case Instruction::Invoke:
1436 return false;
1437 }
1438 }
1439 return true;
1440}
1441
Chris Lattnereca195e2003-05-08 19:44:13 +00001442
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001443/// visitSimpleBinary - Implement simple binary operators for integral types...
1444/// OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for Or, 4 for
1445/// Xor.
Misha Brukman538607f2004-03-01 23:53:11 +00001446///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001447void ISel::visitSimpleBinary(BinaryOperator &B, unsigned OperatorClass) {
1448 unsigned DestReg = getReg(B);
1449 MachineBasicBlock::iterator MI = BB->end();
Chris Lattner721d2d42004-03-08 01:18:36 +00001450 Value *Op0 = B.getOperand(0), *Op1 = B.getOperand(1);
1451
Chris Lattner7dee5da2004-03-08 01:58:35 +00001452 // Special case: op Reg, load [mem]
1453 if (isa<LoadInst>(Op0) && !isa<LoadInst>(Op1))
1454 if (!B.swapOperands())
1455 std::swap(Op0, Op1); // Make sure any loads are in the RHS.
1456
1457 unsigned Class = getClassB(B.getType());
1458 if (isa<LoadInst>(Op1) && Class < cFP &&
1459 isSafeToFoldLoadIntoInstruction(*cast<LoadInst>(Op1), B)) {
1460
1461 static const unsigned OpcodeTab[][3] = {
1462 // Arithmetic operators
1463 { X86::ADD8rm, X86::ADD16rm, X86::ADD32rm }, // ADD
1464 { X86::SUB8rm, X86::SUB16rm, X86::SUB32rm }, // SUB
1465
1466 // Bitwise operators
1467 { X86::AND8rm, X86::AND16rm, X86::AND32rm }, // AND
1468 { X86:: OR8rm, X86:: OR16rm, X86:: OR32rm }, // OR
1469 { X86::XOR8rm, X86::XOR16rm, X86::XOR32rm }, // XOR
1470 };
1471
1472 assert(Class < cFP && "General code handles 64-bit integer types!");
1473 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1474
1475 unsigned BaseReg, Scale, IndexReg, Disp;
1476 getAddressingMode(cast<LoadInst>(Op1)->getOperand(0), BaseReg,
1477 Scale, IndexReg, Disp);
1478
1479 unsigned Op0r = getReg(Op0);
1480 addFullAddress(BuildMI(BB, Opcode, 2, DestReg).addReg(Op0r),
1481 BaseReg, Scale, IndexReg, Disp);
1482 return;
1483 }
1484
Chris Lattner721d2d42004-03-08 01:18:36 +00001485 emitSimpleBinaryOperation(BB, MI, Op0, Op1, OperatorClass, DestReg);
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001486}
Chris Lattner3e130a22003-01-13 00:32:26 +00001487
Chris Lattnerb2acc512003-10-19 21:09:10 +00001488/// emitSimpleBinaryOperation - Implement simple binary operators for integral
1489/// types... OperatorClass is one of: 0 for Add, 1 for Sub, 2 for And, 3 for
1490/// Or, 4 for Xor.
Chris Lattner68aad932002-11-02 20:13:22 +00001491///
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001492/// emitSimpleBinaryOperation - Common code shared between visitSimpleBinary
1493/// and constant expression support.
Chris Lattnerb2acc512003-10-19 21:09:10 +00001494///
1495void ISel::emitSimpleBinaryOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001496 MachineBasicBlock::iterator IP,
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001497 Value *Op0, Value *Op1,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001498 unsigned OperatorClass, unsigned DestReg) {
Chris Lattnerb515f6d2003-05-08 20:49:25 +00001499 unsigned Class = getClassB(Op0->getType());
Chris Lattnerb2acc512003-10-19 21:09:10 +00001500
1501 // sub 0, X -> neg X
1502 if (OperatorClass == 1 && Class != cLong)
Chris Lattneraf703622004-02-02 18:56:30 +00001503 if (ConstantInt *CI = dyn_cast<ConstantInt>(Op0)) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001504 if (CI->isNullValue()) {
1505 unsigned op1Reg = getReg(Op1, MBB, IP);
1506 switch (Class) {
1507 default: assert(0 && "Unknown class for this function!");
1508 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001509 BuildMI(*MBB, IP, X86::NEG8r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001510 return;
1511 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001512 BuildMI(*MBB, IP, X86::NEG16r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001513 return;
1514 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001515 BuildMI(*MBB, IP, X86::NEG32r, 1, DestReg).addReg(op1Reg);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001516 return;
1517 }
1518 }
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001519 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(Op0))
1520 if (CFP->isExactlyValue(-0.0)) {
1521 // -0.0 - X === -X
1522 unsigned op1Reg = getReg(Op1, MBB, IP);
Chris Lattneree352852004-02-29 07:22:16 +00001523 BuildMI(*MBB, IP, X86::FCHS, 1, DestReg).addReg(op1Reg);
Chris Lattner9f8fd6d2004-02-02 19:31:38 +00001524 return;
1525 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001526
Chris Lattnerb2acc512003-10-19 21:09:10 +00001527 // Special case: op Reg, <const>
Chris Lattner721d2d42004-03-08 01:18:36 +00001528 if (Class != cLong && isa<ConstantInt>(Op1)) {
1529 ConstantInt *Op1C = cast<ConstantInt>(Op1);
1530 unsigned Op0r = getReg(Op0, MBB, IP);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001531
Chris Lattner721d2d42004-03-08 01:18:36 +00001532 // xor X, -1 -> not X
1533 if (OperatorClass == 4 && Op1C->isAllOnesValue()) {
1534 static unsigned const NOTTab[] = { X86::NOT8r, X86::NOT16r, X86::NOT32r };
1535 BuildMI(*MBB, IP, NOTTab[Class], 1, DestReg).addReg(Op0r);
1536 return;
1537 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001538
Chris Lattner721d2d42004-03-08 01:18:36 +00001539 // add X, -1 -> dec X
1540 if (OperatorClass == 0 && Op1C->isAllOnesValue()) {
1541 static unsigned const DECTab[] = { X86::DEC8r, X86::DEC16r, X86::DEC32r };
1542 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
1543 return;
1544 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001545
Chris Lattner721d2d42004-03-08 01:18:36 +00001546 // add X, 1 -> inc X
1547 if (OperatorClass == 0 && Op1C->equalsInt(1)) {
1548 static unsigned const DECTab[] = { X86::INC8r, X86::INC16r, X86::INC32r };
1549 BuildMI(*MBB, IP, DECTab[Class], 1, DestReg).addReg(Op0r);
1550 return;
1551 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001552
Chris Lattner721d2d42004-03-08 01:18:36 +00001553 static const unsigned OpcodeTab[][3] = {
1554 // Arithmetic operators
1555 { X86::ADD8ri, X86::ADD16ri, X86::ADD32ri }, // ADD
1556 { X86::SUB8ri, X86::SUB16ri, X86::SUB32ri }, // SUB
Chris Lattnerb2acc512003-10-19 21:09:10 +00001557
Chris Lattner721d2d42004-03-08 01:18:36 +00001558 // Bitwise operators
1559 { X86::AND8ri, X86::AND16ri, X86::AND32ri }, // AND
1560 { X86:: OR8ri, X86:: OR16ri, X86:: OR32ri }, // OR
1561 { X86::XOR8ri, X86::XOR16ri, X86::XOR32ri }, // XOR
1562 };
1563
1564 assert(Class < cFP && "General code handles 64-bit integer types!");
1565 unsigned Opcode = OpcodeTab[OperatorClass][Class];
1566
1567
1568 uint64_t Op1v = cast<ConstantInt>(Op1C)->getRawValue();
1569 BuildMI(*MBB, IP, Opcode, 5, DestReg).addReg(Op0r).addImm(Op1v);
1570 return;
1571 }
1572
1573 // Finally, handle the general case now.
1574 static const unsigned OpcodeTab[][4] = {
1575 // Arithmetic operators
1576 { X86::ADD8rr, X86::ADD16rr, X86::ADD32rr, X86::FpADD }, // ADD
1577 { X86::SUB8rr, X86::SUB16rr, X86::SUB32rr, X86::FpSUB }, // SUB
1578
Chris Lattnerb2acc512003-10-19 21:09:10 +00001579 // Bitwise operators
Chris Lattner721d2d42004-03-08 01:18:36 +00001580 { X86::AND8rr, X86::AND16rr, X86::AND32rr, 0 }, // AND
1581 { X86:: OR8rr, X86:: OR16rr, X86:: OR32rr, 0 }, // OR
1582 { X86::XOR8rr, X86::XOR16rr, X86::XOR32rr, 0 }, // XOR
Chris Lattnerb2acc512003-10-19 21:09:10 +00001583 };
Chris Lattner721d2d42004-03-08 01:18:36 +00001584
1585 bool isLong = false;
1586 if (Class == cLong) {
1587 isLong = true;
1588 Class = cInt; // Bottom 32 bits are handled just like ints
1589 }
1590
Chris Lattnerb2acc512003-10-19 21:09:10 +00001591 unsigned Opcode = OpcodeTab[OperatorClass][Class];
Chris Lattner721d2d42004-03-08 01:18:36 +00001592 assert(Opcode && "Floating point arguments to logical inst?");
1593 unsigned Op0r = getReg(Op0, MBB, IP);
1594 unsigned Op1r = getReg(Op1, MBB, IP);
1595 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(Op0r).addReg(Op1r);
1596
1597 if (isLong) { // Handle the upper 32 bits of long values...
1598 static const unsigned TopTab[] = {
1599 X86::ADC32rr, X86::SBB32rr, X86::AND32rr, X86::OR32rr, X86::XOR32rr
1600 };
1601 BuildMI(*MBB, IP, TopTab[OperatorClass], 2,
1602 DestReg+1).addReg(Op0r+1).addReg(Op1r+1);
1603 }
Chris Lattnere2954c82002-11-02 20:04:26 +00001604}
1605
Chris Lattner3e130a22003-01-13 00:32:26 +00001606/// doMultiply - Emit appropriate instructions to multiply together the
1607/// registers op0Reg and op1Reg, and put the result in DestReg. The type of the
1608/// result should be given as DestTy.
1609///
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001610void ISel::doMultiply(MachineBasicBlock *MBB, MachineBasicBlock::iterator MBBI,
Chris Lattner3e130a22003-01-13 00:32:26 +00001611 unsigned DestReg, const Type *DestTy,
Chris Lattner8a307e82002-12-16 19:32:50 +00001612 unsigned op0Reg, unsigned op1Reg) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001613 unsigned Class = getClass(DestTy);
Chris Lattner94af4142002-12-25 05:13:53 +00001614 switch (Class) {
1615 case cFP: // Floating point multiply
Chris Lattneree352852004-02-29 07:22:16 +00001616 BuildMI(*MBB, MBBI, X86::FpMUL, 2, DestReg).addReg(op0Reg).addReg(op1Reg);
Chris Lattner94af4142002-12-25 05:13:53 +00001617 return;
Chris Lattner0f1c4612003-06-21 17:16:58 +00001618 case cInt:
1619 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001620 BuildMI(*MBB, MBBI, Class == cInt ? X86::IMUL32rr:X86::IMUL16rr, 2, DestReg)
Chris Lattner0f1c4612003-06-21 17:16:58 +00001621 .addReg(op0Reg).addReg(op1Reg);
1622 return;
1623 case cByte:
1624 // Must use the MUL instruction, which forces use of AL...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001625 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, X86::AL).addReg(op0Reg);
1626 BuildMI(*MBB, MBBI, X86::MUL8r, 1).addReg(op1Reg);
1627 BuildMI(*MBB, MBBI, X86::MOV8rr, 1, DestReg).addReg(X86::AL);
Chris Lattner0f1c4612003-06-21 17:16:58 +00001628 return;
Chris Lattner94af4142002-12-25 05:13:53 +00001629 default:
Chris Lattner3e130a22003-01-13 00:32:26 +00001630 case cLong: assert(0 && "doMultiply cannot operate on LONG values!");
Chris Lattner94af4142002-12-25 05:13:53 +00001631 }
Brian Gaeke20244b72002-12-12 15:33:40 +00001632}
1633
Chris Lattnerb2acc512003-10-19 21:09:10 +00001634// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
1635// returns zero when the input is not exactly a power of two.
1636static unsigned ExactLog2(unsigned Val) {
1637 if (Val == 0) return 0;
1638 unsigned Count = 0;
1639 while (Val != 1) {
1640 if (Val & 1) return 0;
1641 Val >>= 1;
1642 ++Count;
1643 }
1644 return Count+1;
1645}
1646
1647void ISel::doMultiplyConst(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001648 MachineBasicBlock::iterator IP,
Chris Lattnerb2acc512003-10-19 21:09:10 +00001649 unsigned DestReg, const Type *DestTy,
1650 unsigned op0Reg, unsigned ConstRHS) {
1651 unsigned Class = getClass(DestTy);
1652
1653 // If the element size is exactly a power of 2, use a shift to get it.
1654 if (unsigned Shift = ExactLog2(ConstRHS)) {
1655 switch (Class) {
1656 default: assert(0 && "Unknown class for this function!");
1657 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001658 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001659 return;
1660 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001661 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001662 return;
1663 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001664 BuildMI(*MBB, IP, X86::SHL32ri,2, DestReg).addReg(op0Reg).addImm(Shift-1);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001665 return;
1666 }
1667 }
Chris Lattnerc01d1232003-10-20 03:42:58 +00001668
1669 if (Class == cShort) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001670 BuildMI(*MBB, IP, X86::IMUL16rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001671 return;
1672 } else if (Class == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001673 BuildMI(*MBB, IP, X86::IMUL32rri,2,DestReg).addReg(op0Reg).addImm(ConstRHS);
Chris Lattnerc01d1232003-10-20 03:42:58 +00001674 return;
1675 }
Chris Lattnerb2acc512003-10-19 21:09:10 +00001676
1677 // Most general case, emit a normal multiply...
Chris Lattner6e173a02004-02-17 06:16:44 +00001678 static const unsigned MOVriTab[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001679 X86::MOV8ri, X86::MOV16ri, X86::MOV32ri
Chris Lattnerb2acc512003-10-19 21:09:10 +00001680 };
1681
1682 unsigned TmpReg = makeAnotherReg(DestTy);
Chris Lattneree352852004-02-29 07:22:16 +00001683 BuildMI(*MBB, IP, MOVriTab[Class], 1, TmpReg).addImm(ConstRHS);
Chris Lattnerb2acc512003-10-19 21:09:10 +00001684
1685 // Emit a MUL to multiply the register holding the index by
1686 // elementSize, putting the result in OffsetReg.
1687 doMultiply(MBB, IP, DestReg, DestTy, op0Reg, TmpReg);
1688}
1689
Chris Lattnerca9671d2002-11-02 20:28:58 +00001690/// visitMul - Multiplies are not simple binary operators because they must deal
1691/// with the EAX register explicitly.
1692///
1693void ISel::visitMul(BinaryOperator &I) {
Chris Lattner202a2d02002-12-13 13:07:42 +00001694 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00001695 unsigned DestReg = getReg(I);
1696
1697 // Simple scalar multiply?
1698 if (I.getType() != Type::LongTy && I.getType() != Type::ULongTy) {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001699 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1))) {
1700 unsigned Val = (unsigned)CI->getRawValue(); // Cannot be 64-bit constant
1701 MachineBasicBlock::iterator MBBI = BB->end();
1702 doMultiplyConst(BB, MBBI, DestReg, I.getType(), Op0Reg, Val);
1703 } else {
1704 unsigned Op1Reg = getReg(I.getOperand(1));
1705 MachineBasicBlock::iterator MBBI = BB->end();
1706 doMultiply(BB, MBBI, DestReg, I.getType(), Op0Reg, Op1Reg);
1707 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001708 } else {
Chris Lattnerb2acc512003-10-19 21:09:10 +00001709 unsigned Op1Reg = getReg(I.getOperand(1));
1710
Chris Lattner3e130a22003-01-13 00:32:26 +00001711 // Long value. We have to do things the hard way...
1712 // Multiply the two low parts... capturing carry into EDX
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001713 BuildMI(BB, X86::MOV32rr, 1, X86::EAX).addReg(Op0Reg);
1714 BuildMI(BB, X86::MUL32r, 1).addReg(Op1Reg); // AL*BL
Chris Lattner3e130a22003-01-13 00:32:26 +00001715
1716 unsigned OverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001717 BuildMI(BB, X86::MOV32rr, 1, DestReg).addReg(X86::EAX); // AL*BL
1718 BuildMI(BB, X86::MOV32rr, 1, OverflowReg).addReg(X86::EDX); // AL*BL >> 32
Chris Lattner3e130a22003-01-13 00:32:26 +00001719
1720 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001721 unsigned AHBLReg = makeAnotherReg(Type::UIntTy); // AH*BL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001722 BuildMI(*BB, MBBI, X86::IMUL32rr,2,AHBLReg).addReg(Op0Reg+1).addReg(Op1Reg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001723
1724 unsigned AHBLplusOverflowReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001725 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AH*BL+(AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001726 AHBLplusOverflowReg).addReg(AHBLReg).addReg(OverflowReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001727
1728 MBBI = BB->end();
Chris Lattner034acf02003-06-21 18:15:27 +00001729 unsigned ALBHReg = makeAnotherReg(Type::UIntTy); // AL*BH
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001730 BuildMI(*BB, MBBI, X86::IMUL32rr,2,ALBHReg).addReg(Op0Reg).addReg(Op1Reg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00001731
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001732 BuildMI(*BB, MBBI, X86::ADD32rr, 2, // AL*BH + AH*BL + (AL*BL >> 32)
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001733 DestReg+1).addReg(AHBLplusOverflowReg).addReg(ALBHReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001734 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001735}
Chris Lattnerca9671d2002-11-02 20:28:58 +00001736
Chris Lattner06925362002-11-17 21:56:38 +00001737
Chris Lattnerf01729e2002-11-02 20:54:46 +00001738/// visitDivRem - Handle division and remainder instructions... these
1739/// instruction both require the same instructions to be generated, they just
1740/// select the result from a different register. Note that both of these
1741/// instructions work differently for signed and unsigned operands.
1742///
1743void ISel::visitDivRem(BinaryOperator &I) {
Chris Lattnercadff442003-10-23 17:21:43 +00001744 unsigned Op0Reg = getReg(I.getOperand(0));
1745 unsigned Op1Reg = getReg(I.getOperand(1));
1746 unsigned ResultReg = getReg(I);
Chris Lattner94af4142002-12-25 05:13:53 +00001747
Chris Lattnercadff442003-10-23 17:21:43 +00001748 MachineBasicBlock::iterator IP = BB->end();
1749 emitDivRemOperation(BB, IP, Op0Reg, Op1Reg, I.getOpcode() == Instruction::Div,
1750 I.getType(), ResultReg);
1751}
1752
1753void ISel::emitDivRemOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001754 MachineBasicBlock::iterator IP,
Chris Lattnercadff442003-10-23 17:21:43 +00001755 unsigned Op0Reg, unsigned Op1Reg, bool isDiv,
1756 const Type *Ty, unsigned ResultReg) {
1757 unsigned Class = getClass(Ty);
Chris Lattner94af4142002-12-25 05:13:53 +00001758 switch (Class) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001759 case cFP: // Floating point divide
Chris Lattnercadff442003-10-23 17:21:43 +00001760 if (isDiv) {
Chris Lattneree352852004-02-29 07:22:16 +00001761 BuildMI(*BB, IP, X86::FpDIV, 2, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00001762 } else { // Floating point remainder...
Chris Lattner3e130a22003-01-13 00:32:26 +00001763 MachineInstr *TheCall =
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001764 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol("fmod", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00001765 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001766 Args.push_back(ValueRecord(Op0Reg, Type::DoubleTy));
1767 Args.push_back(ValueRecord(Op1Reg, Type::DoubleTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001768 doCall(ValueRecord(ResultReg, Type::DoubleTy), TheCall, Args);
1769 }
Chris Lattner94af4142002-12-25 05:13:53 +00001770 return;
Chris Lattner3e130a22003-01-13 00:32:26 +00001771 case cLong: {
1772 static const char *FnName[] =
1773 { "__moddi3", "__divdi3", "__umoddi3", "__udivdi3" };
1774
Chris Lattnercadff442003-10-23 17:21:43 +00001775 unsigned NameIdx = Ty->isUnsigned()*2 + isDiv;
Chris Lattner3e130a22003-01-13 00:32:26 +00001776 MachineInstr *TheCall =
1777 BuildMI(X86::CALLpcrel32, 1).addExternalSymbol(FnName[NameIdx], true);
1778
1779 std::vector<ValueRecord> Args;
Chris Lattnercadff442003-10-23 17:21:43 +00001780 Args.push_back(ValueRecord(Op0Reg, Type::LongTy));
1781 Args.push_back(ValueRecord(Op1Reg, Type::LongTy));
Chris Lattner3e130a22003-01-13 00:32:26 +00001782 doCall(ValueRecord(ResultReg, Type::LongTy), TheCall, Args);
1783 return;
1784 }
1785 case cByte: case cShort: case cInt:
Misha Brukmancf00c4a2003-10-10 17:57:28 +00001786 break; // Small integrals, handled below...
Chris Lattner3e130a22003-01-13 00:32:26 +00001787 default: assert(0 && "Unknown class!");
Chris Lattner94af4142002-12-25 05:13:53 +00001788 }
Chris Lattnerf01729e2002-11-02 20:54:46 +00001789
1790 static const unsigned Regs[] ={ X86::AL , X86::AX , X86::EAX };
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001791 static const unsigned MovOpcode[]={ X86::MOV8rr, X86::MOV16rr, X86::MOV32rr };
1792 static const unsigned SarOpcode[]={ X86::SAR8ri, X86::SAR16ri, X86::SAR32ri };
1793 static const unsigned ClrOpcode[]={ X86::MOV8ri, X86::MOV16ri, X86::MOV32ri };
Chris Lattnerf01729e2002-11-02 20:54:46 +00001794 static const unsigned ExtRegs[] ={ X86::AH , X86::DX , X86::EDX };
1795
1796 static const unsigned DivOpcode[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001797 { X86::DIV8r , X86::DIV16r , X86::DIV32r , 0 }, // Unsigned division
1798 { X86::IDIV8r, X86::IDIV16r, X86::IDIV32r, 0 }, // Signed division
Chris Lattnerf01729e2002-11-02 20:54:46 +00001799 };
1800
Chris Lattnercadff442003-10-23 17:21:43 +00001801 bool isSigned = Ty->isSigned();
Chris Lattnerf01729e2002-11-02 20:54:46 +00001802 unsigned Reg = Regs[Class];
1803 unsigned ExtReg = ExtRegs[Class];
Chris Lattnerf01729e2002-11-02 20:54:46 +00001804
1805 // Put the first operand into one of the A registers...
Chris Lattneree352852004-02-29 07:22:16 +00001806 BuildMI(*BB, IP, MovOpcode[Class], 1, Reg).addReg(Op0Reg);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001807
1808 if (isSigned) {
1809 // Emit a sign extension instruction...
Chris Lattnercadff442003-10-23 17:21:43 +00001810 unsigned ShiftResult = makeAnotherReg(Ty);
Chris Lattneree352852004-02-29 07:22:16 +00001811 BuildMI(*BB, IP, SarOpcode[Class], 2,ShiftResult).addReg(Op0Reg).addImm(31);
1812 BuildMI(*BB, IP, MovOpcode[Class], 1, ExtReg).addReg(ShiftResult);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001813 } else {
Alkis Evlogimenosf998a7e2004-01-12 07:22:45 +00001814 // If unsigned, emit a zeroing instruction... (reg = 0)
Chris Lattneree352852004-02-29 07:22:16 +00001815 BuildMI(*BB, IP, ClrOpcode[Class], 2, ExtReg).addImm(0);
Chris Lattnerf01729e2002-11-02 20:54:46 +00001816 }
1817
Chris Lattner06925362002-11-17 21:56:38 +00001818 // Emit the appropriate divide or remainder instruction...
Chris Lattneree352852004-02-29 07:22:16 +00001819 BuildMI(*BB, IP, DivOpcode[isSigned][Class], 1).addReg(Op1Reg);
Chris Lattner06925362002-11-17 21:56:38 +00001820
Chris Lattnerf01729e2002-11-02 20:54:46 +00001821 // Figure out which register we want to pick the result out of...
Chris Lattnercadff442003-10-23 17:21:43 +00001822 unsigned DestReg = isDiv ? Reg : ExtReg;
Chris Lattnerf01729e2002-11-02 20:54:46 +00001823
Chris Lattnerf01729e2002-11-02 20:54:46 +00001824 // Put the result into the destination register...
Chris Lattneree352852004-02-29 07:22:16 +00001825 BuildMI(*BB, IP, MovOpcode[Class], 1, ResultReg).addReg(DestReg);
Chris Lattnerca9671d2002-11-02 20:28:58 +00001826}
Chris Lattnere2954c82002-11-02 20:04:26 +00001827
Chris Lattner06925362002-11-17 21:56:38 +00001828
Brian Gaekea1719c92002-10-31 23:03:59 +00001829/// Shift instructions: 'shl', 'sar', 'shr' - Some special cases here
1830/// for constant immediate shift values, and for constant immediate
1831/// shift values equal to 1. Even the general case is sort of special,
1832/// because the shift amount has to be in CL, not just any old register.
1833///
Chris Lattner3e130a22003-01-13 00:32:26 +00001834void ISel::visitShiftInst(ShiftInst &I) {
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001835 MachineBasicBlock::iterator IP = BB->end ();
1836 emitShiftOperation (BB, IP, I.getOperand (0), I.getOperand (1),
1837 I.getOpcode () == Instruction::Shl, I.getType (),
1838 getReg (I));
1839}
1840
1841/// emitShiftOperation - Common code shared between visitShiftInst and
1842/// constant expression support.
1843void ISel::emitShiftOperation(MachineBasicBlock *MBB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00001844 MachineBasicBlock::iterator IP,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001845 Value *Op, Value *ShiftAmount, bool isLeftShift,
1846 const Type *ResultTy, unsigned DestReg) {
1847 unsigned SrcReg = getReg (Op, MBB, IP);
1848 bool isSigned = ResultTy->isSigned ();
1849 unsigned Class = getClass (ResultTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00001850
1851 static const unsigned ConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001852 { X86::SHR8ri, X86::SHR16ri, X86::SHR32ri, X86::SHRD32rri8 }, // SHR
1853 { X86::SAR8ri, X86::SAR16ri, X86::SAR32ri, X86::SHRD32rri8 }, // SAR
1854 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SHL
1855 { X86::SHL8ri, X86::SHL16ri, X86::SHL32ri, X86::SHLD32rri8 }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00001856 };
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001857
Chris Lattner3e130a22003-01-13 00:32:26 +00001858 static const unsigned NonConstantOperand[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001859 { X86::SHR8rCL, X86::SHR16rCL, X86::SHR32rCL }, // SHR
1860 { X86::SAR8rCL, X86::SAR16rCL, X86::SAR32rCL }, // SAR
1861 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SHL
1862 { X86::SHL8rCL, X86::SHL16rCL, X86::SHL32rCL }, // SAL = SHL
Chris Lattner3e130a22003-01-13 00:32:26 +00001863 };
Chris Lattner796df732002-11-02 00:44:25 +00001864
Chris Lattner3e130a22003-01-13 00:32:26 +00001865 // Longs, as usual, are handled specially...
1866 if (Class == cLong) {
1867 // If we have a constant shift, we can generate much more efficient code
1868 // than otherwise...
1869 //
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001870 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001871 unsigned Amount = CUI->getValue();
1872 if (Amount < 32) {
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001873 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
1874 if (isLeftShift) {
Chris Lattneree352852004-02-29 07:22:16 +00001875 BuildMI(*MBB, IP, Opc[3], 3,
1876 DestReg+1).addReg(SrcReg+1).addReg(SrcReg).addImm(Amount);
1877 BuildMI(*MBB, IP, Opc[2], 2, DestReg).addReg(SrcReg).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001878 } else {
Chris Lattneree352852004-02-29 07:22:16 +00001879 BuildMI(*MBB, IP, Opc[3], 3,
1880 DestReg).addReg(SrcReg ).addReg(SrcReg+1).addImm(Amount);
1881 BuildMI(*MBB, IP, Opc[2],2,DestReg+1).addReg(SrcReg+1).addImm(Amount);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001882 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001883 } else { // Shifting more than 32 bits
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001884 Amount -= 32;
1885 if (isLeftShift) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001886 BuildMI(*MBB, IP, X86::SHL32ri, 2,
Chris Lattneree352852004-02-29 07:22:16 +00001887 DestReg + 1).addReg(SrcReg).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001888 BuildMI(*MBB, IP, X86::MOV32ri, 1,
Chris Lattneree352852004-02-29 07:22:16 +00001889 DestReg).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001890 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001891 unsigned Opcode = isSigned ? X86::SAR32ri : X86::SHR32ri;
Chris Lattneree352852004-02-29 07:22:16 +00001892 BuildMI(*MBB, IP, Opcode, 2, DestReg).addReg(SrcReg+1).addImm(Amount);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001893 BuildMI(*MBB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Misha Brukmanc8893fc2003-10-23 16:22:08 +00001894 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001895 }
1896 } else {
Chris Lattner9171ef52003-06-01 01:56:54 +00001897 unsigned TmpReg = makeAnotherReg(Type::IntTy);
1898
1899 if (!isLeftShift && isSigned) {
1900 // If this is a SHR of a Long, then we need to do funny sign extension
1901 // stuff. TmpReg gets the value to use as the high-part if we are
1902 // shifting more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001903 BuildMI(*MBB, IP, X86::SAR32ri, 2, TmpReg).addReg(SrcReg).addImm(31);
Chris Lattner9171ef52003-06-01 01:56:54 +00001904 } else {
1905 // Other shifts use a fixed zero value if the shift is more than 32
1906 // bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001907 BuildMI(*MBB, IP, X86::MOV32ri, 1, TmpReg).addImm(0);
Chris Lattner9171ef52003-06-01 01:56:54 +00001908 }
1909
1910 // Initialize CL with the shift amount...
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001911 unsigned ShiftAmountReg = getReg(ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001912 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001913
1914 unsigned TmpReg2 = makeAnotherReg(Type::IntTy);
1915 unsigned TmpReg3 = makeAnotherReg(Type::IntTy);
1916 if (isLeftShift) {
1917 // TmpReg2 = shld inHi, inLo
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001918 BuildMI(*MBB, IP, X86::SHLD32rrCL,2,TmpReg2).addReg(SrcReg+1)
Chris Lattneree352852004-02-29 07:22:16 +00001919 .addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001920 // TmpReg3 = shl inLo, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001921 BuildMI(*MBB, IP, X86::SHL32rCL, 1, TmpReg3).addReg(SrcReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001922
1923 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001924 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00001925
1926 // DestHi = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001927 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001928 DestReg+1).addReg(TmpReg2).addReg(TmpReg3);
1929 // DestLo = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001930 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001931 DestReg).addReg(TmpReg3).addReg(TmpReg);
Chris Lattner9171ef52003-06-01 01:56:54 +00001932 } else {
1933 // TmpReg2 = shrd inLo, inHi
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001934 BuildMI(*MBB, IP, X86::SHRD32rrCL,2,TmpReg2).addReg(SrcReg)
Chris Lattneree352852004-02-29 07:22:16 +00001935 .addReg(SrcReg+1);
Chris Lattner9171ef52003-06-01 01:56:54 +00001936 // TmpReg3 = s[ah]r inHi, CL
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001937 BuildMI(*MBB, IP, isSigned ? X86::SAR32rCL : X86::SHR32rCL, 1, TmpReg3)
Chris Lattner9171ef52003-06-01 01:56:54 +00001938 .addReg(SrcReg+1);
1939
1940 // Set the flags to indicate whether the shift was by more than 32 bits.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001941 BuildMI(*MBB, IP, X86::TEST8ri, 2).addReg(X86::CL).addImm(32);
Chris Lattner9171ef52003-06-01 01:56:54 +00001942
1943 // DestLo = (>32) ? TmpReg3 : TmpReg2;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001944 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001945 DestReg).addReg(TmpReg2).addReg(TmpReg3);
1946
1947 // DestHi = (>32) ? TmpReg : TmpReg3;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001948 BuildMI(*MBB, IP, X86::CMOVNE32rr, 2,
Chris Lattner9171ef52003-06-01 01:56:54 +00001949 DestReg+1).addReg(TmpReg3).addReg(TmpReg);
1950 }
Brian Gaekea1719c92002-10-31 23:03:59 +00001951 }
Chris Lattner3e130a22003-01-13 00:32:26 +00001952 return;
1953 }
Chris Lattnere9913f22002-11-02 01:41:55 +00001954
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001955 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(ShiftAmount)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00001956 // The shift amount is constant, guaranteed to be a ubyte. Get its value.
1957 assert(CUI->getType() == Type::UByteTy && "Shift amount not a ubyte?");
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001958
Chris Lattner3e130a22003-01-13 00:32:26 +00001959 const unsigned *Opc = ConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00001960 BuildMI(*MBB, IP, Opc[Class], 2,
1961 DestReg).addReg(SrcReg).addImm(CUI->getValue());
Chris Lattner3e130a22003-01-13 00:32:26 +00001962 } else { // The shift amount is non-constant.
Brian Gaekedfcc9cf2003-11-22 06:49:41 +00001963 unsigned ShiftAmountReg = getReg (ShiftAmount, MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00001964 BuildMI(*MBB, IP, X86::MOV8rr, 1, X86::CL).addReg(ShiftAmountReg);
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001965
Chris Lattner3e130a22003-01-13 00:32:26 +00001966 const unsigned *Opc = NonConstantOperand[isLeftShift*2+isSigned];
Chris Lattneree352852004-02-29 07:22:16 +00001967 BuildMI(*MBB, IP, Opc[Class], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00001968 }
1969}
Chris Lattnerb1761fc2002-11-02 01:15:18 +00001970
Chris Lattner3e130a22003-01-13 00:32:26 +00001971
Chris Lattner721d2d42004-03-08 01:18:36 +00001972void ISel::getAddressingMode(Value *Addr, unsigned &BaseReg, unsigned &Scale,
1973 unsigned &IndexReg, unsigned &Disp) {
1974 BaseReg = 0; Scale = 1; IndexReg = 0; Disp = 0;
1975 if (GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(Addr)) {
1976 if (isGEPFoldable(BB, GEP->getOperand(0), GEP->op_begin()+1, GEP->op_end(),
1977 BaseReg, Scale, IndexReg, Disp))
1978 return;
1979 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(Addr)) {
1980 if (CE->getOpcode() == Instruction::GetElementPtr)
1981 if (isGEPFoldable(BB, CE->getOperand(0), CE->op_begin()+1, CE->op_end(),
1982 BaseReg, Scale, IndexReg, Disp))
1983 return;
1984 }
1985
1986 // If it's not foldable, reset addr mode.
1987 BaseReg = getReg(Addr);
1988 Scale = 1; IndexReg = 0; Disp = 0;
1989}
1990
1991
Chris Lattner6fc3c522002-11-17 21:11:55 +00001992/// visitLoadInst - Implement LLVM load instructions in terms of the x86 'mov'
Chris Lattnere8f0d922002-12-24 00:03:11 +00001993/// instruction. The load and store instructions are the only place where we
1994/// need to worry about the memory layout of the target machine.
Chris Lattner6fc3c522002-11-17 21:11:55 +00001995///
1996void ISel::visitLoadInst(LoadInst &I) {
Chris Lattner7dee5da2004-03-08 01:58:35 +00001997 // Check to see if this load instruction is going to be folded into a binary
1998 // instruction, like add. If so, we don't want to emit it. Wouldn't a real
1999 // pattern matching instruction selector be nice?
2000 if (I.hasOneUse() && getClassB(I.getType()) < cFP) {
2001 Instruction *User = cast<Instruction>(I.use_back());
2002 switch (User->getOpcode()) {
2003 default: User = 0; break;
2004 case Instruction::Add:
2005 case Instruction::Sub:
2006 case Instruction::And:
2007 case Instruction::Or:
2008 case Instruction::Xor:
2009 break;
2010 }
2011
2012 if (User) {
2013 // Okay, we found a user. If the load is the first operand and there is
2014 // no second operand load, reverse the operand ordering. Note that this
2015 // can fail for a subtract (ie, no change will be made).
2016 if (!isa<LoadInst>(User->getOperand(1)))
2017 cast<BinaryOperator>(User)->swapOperands();
2018
2019 // Okay, now that everything is set up, if this load is used by the second
2020 // operand, and if there are no instructions that invalidate the load
2021 // before the binary operator, eliminate the load.
2022 if (User->getOperand(1) == &I &&
2023 isSafeToFoldLoadIntoInstruction(I, *User))
2024 return; // Eliminate the load!
2025 }
2026 }
2027
Chris Lattner94af4142002-12-25 05:13:53 +00002028 unsigned DestReg = getReg(I);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002029 unsigned BaseReg = 0, Scale = 1, IndexReg = 0, Disp = 0;
Chris Lattner721d2d42004-03-08 01:18:36 +00002030 getAddressingMode(I.getOperand(0), BaseReg, Scale, IndexReg, Disp);
Chris Lattnere8f0d922002-12-24 00:03:11 +00002031
Brian Gaekebfedb912003-07-17 21:30:06 +00002032 unsigned Class = getClassB(I.getType());
Chris Lattner6ac1d712003-10-20 04:48:06 +00002033 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002034 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002035 BaseReg, Scale, IndexReg, Disp);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002036 addFullAddress(BuildMI(BB, X86::MOV32rm, 4, DestReg+1),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002037 BaseReg, Scale, IndexReg, Disp+4);
Chris Lattner94af4142002-12-25 05:13:53 +00002038 return;
2039 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002040
Chris Lattner6ac1d712003-10-20 04:48:06 +00002041 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002042 X86::MOV8rm, X86::MOV16rm, X86::MOV32rm, X86::FLD32m
Chris Lattner3e130a22003-01-13 00:32:26 +00002043 };
Chris Lattner6ac1d712003-10-20 04:48:06 +00002044 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002045 if (I.getType() == Type::DoubleTy) Opcode = X86::FLD64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002046 addFullAddress(BuildMI(BB, Opcode, 4, DestReg),
2047 BaseReg, Scale, IndexReg, Disp);
Chris Lattner3e130a22003-01-13 00:32:26 +00002048}
2049
Chris Lattner6fc3c522002-11-17 21:11:55 +00002050/// visitStoreInst - Implement LLVM store instructions in terms of the x86 'mov'
2051/// instruction.
2052///
2053void ISel::visitStoreInst(StoreInst &I) {
Chris Lattner721d2d42004-03-08 01:18:36 +00002054 unsigned BaseReg, Scale, IndexReg, Disp;
2055 getAddressingMode(I.getOperand(1), BaseReg, Scale, IndexReg, Disp);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002056
Chris Lattner6c09db22003-10-20 04:11:23 +00002057 const Type *ValTy = I.getOperand(0)->getType();
2058 unsigned Class = getClassB(ValTy);
Chris Lattner6ac1d712003-10-20 04:48:06 +00002059
Chris Lattner5a830962004-02-25 02:56:58 +00002060 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(0))) {
2061 uint64_t Val = CI->getRawValue();
2062 if (Class == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002063 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002064 BaseReg, Scale, IndexReg, Disp).addImm(Val & ~0U);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002065 addFullAddress(BuildMI(BB, X86::MOV32mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002066 BaseReg, Scale, IndexReg, Disp+4).addImm(Val>>32);
Chris Lattner5a830962004-02-25 02:56:58 +00002067 } else {
2068 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002069 X86::MOV8mi, X86::MOV16mi, X86::MOV32mi
Chris Lattner5a830962004-02-25 02:56:58 +00002070 };
2071 unsigned Opcode = Opcodes[Class];
Chris Lattnerb6bac512004-02-25 06:13:04 +00002072 addFullAddress(BuildMI(BB, Opcode, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002073 BaseReg, Scale, IndexReg, Disp).addImm(Val);
Chris Lattner5a830962004-02-25 02:56:58 +00002074 }
2075 } else if (ConstantBool *CB = dyn_cast<ConstantBool>(I.getOperand(0))) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002076 addFullAddress(BuildMI(BB, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002077 BaseReg, Scale, IndexReg, Disp).addImm(CB->getValue());
Chris Lattner5a830962004-02-25 02:56:58 +00002078 } else {
2079 if (Class == cLong) {
2080 unsigned ValReg = getReg(I.getOperand(0));
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002081 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002082 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002083 addFullAddress(BuildMI(BB, X86::MOV32mr, 5),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002084 BaseReg, Scale, IndexReg, Disp+4).addReg(ValReg+1);
Chris Lattner5a830962004-02-25 02:56:58 +00002085 } else {
2086 unsigned ValReg = getReg(I.getOperand(0));
2087 static const unsigned Opcodes[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002088 X86::MOV8mr, X86::MOV16mr, X86::MOV32mr, X86::FST32m
Chris Lattner5a830962004-02-25 02:56:58 +00002089 };
2090 unsigned Opcode = Opcodes[Class];
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002091 if (ValTy == Type::DoubleTy) Opcode = X86::FST64m;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002092 addFullAddress(BuildMI(BB, Opcode, 1+4),
2093 BaseReg, Scale, IndexReg, Disp).addReg(ValReg);
Chris Lattner5a830962004-02-25 02:56:58 +00002094 }
Chris Lattner94af4142002-12-25 05:13:53 +00002095 }
Chris Lattner6fc3c522002-11-17 21:11:55 +00002096}
2097
2098
Misha Brukman538607f2004-03-01 23:53:11 +00002099/// visitCastInst - Here we have various kinds of copying with or without sign
2100/// extension going on.
2101///
Chris Lattner3e130a22003-01-13 00:32:26 +00002102void ISel::visitCastInst(CastInst &CI) {
Chris Lattnerf5854472003-06-21 16:01:24 +00002103 Value *Op = CI.getOperand(0);
2104 // If this is a cast from a 32-bit integer to a Long type, and the only uses
2105 // of the case are GEP instructions, then the cast does not need to be
2106 // generated explicitly, it will be folded into the GEP.
2107 if (CI.getType() == Type::LongTy &&
2108 (Op->getType() == Type::IntTy || Op->getType() == Type::UIntTy)) {
2109 bool AllUsesAreGEPs = true;
2110 for (Value::use_iterator I = CI.use_begin(), E = CI.use_end(); I != E; ++I)
2111 if (!isa<GetElementPtrInst>(*I)) {
2112 AllUsesAreGEPs = false;
2113 break;
2114 }
2115
2116 // No need to codegen this cast if all users are getelementptr instrs...
2117 if (AllUsesAreGEPs) return;
2118 }
2119
Chris Lattner548f61d2003-04-23 17:22:12 +00002120 unsigned DestReg = getReg(CI);
2121 MachineBasicBlock::iterator MI = BB->end();
Chris Lattnerf5854472003-06-21 16:01:24 +00002122 emitCastOperation(BB, MI, Op, CI.getType(), DestReg);
Chris Lattner548f61d2003-04-23 17:22:12 +00002123}
2124
Misha Brukman538607f2004-03-01 23:53:11 +00002125/// emitCastOperation - Common code shared between visitCastInst and constant
2126/// expression cast support.
2127///
Chris Lattner548f61d2003-04-23 17:22:12 +00002128void ISel::emitCastOperation(MachineBasicBlock *BB,
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002129 MachineBasicBlock::iterator IP,
Chris Lattner548f61d2003-04-23 17:22:12 +00002130 Value *Src, const Type *DestTy,
2131 unsigned DestReg) {
Chris Lattner3907d112003-04-23 17:57:48 +00002132 unsigned SrcReg = getReg(Src, BB, IP);
Chris Lattner3e130a22003-01-13 00:32:26 +00002133 const Type *SrcTy = Src->getType();
2134 unsigned SrcClass = getClassB(SrcTy);
Chris Lattner3e130a22003-01-13 00:32:26 +00002135 unsigned DestClass = getClassB(DestTy);
Chris Lattner7d255892002-12-13 11:31:59 +00002136
Chris Lattner3e130a22003-01-13 00:32:26 +00002137 // Implement casts to bool by using compare on the operand followed by set if
2138 // not zero on the result.
2139 if (DestTy == Type::BoolTy) {
Chris Lattner20772542003-06-01 03:38:24 +00002140 switch (SrcClass) {
2141 case cByte:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002142 BuildMI(*BB, IP, X86::TEST8rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002143 break;
2144 case cShort:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002145 BuildMI(*BB, IP, X86::TEST16rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002146 break;
2147 case cInt:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002148 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg).addReg(SrcReg);
Chris Lattner20772542003-06-01 03:38:24 +00002149 break;
2150 case cLong: {
2151 unsigned TmpReg = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002152 BuildMI(*BB, IP, X86::OR32rr, 2, TmpReg).addReg(SrcReg).addReg(SrcReg+1);
Chris Lattner20772542003-06-01 03:38:24 +00002153 break;
2154 }
2155 case cFP:
Chris Lattneree352852004-02-29 07:22:16 +00002156 BuildMI(*BB, IP, X86::FTST, 1).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002157 BuildMI(*BB, IP, X86::FNSTSW8r, 0);
Chris Lattneree352852004-02-29 07:22:16 +00002158 BuildMI(*BB, IP, X86::SAHF, 1);
Chris Lattner311ca2e2004-02-23 03:21:41 +00002159 break;
Chris Lattner20772542003-06-01 03:38:24 +00002160 }
2161
2162 // If the zero flag is not set, then the value is true, set the byte to
2163 // true.
Chris Lattneree352852004-02-29 07:22:16 +00002164 BuildMI(*BB, IP, X86::SETNEr, 1, DestReg);
Chris Lattner94af4142002-12-25 05:13:53 +00002165 return;
2166 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002167
2168 static const unsigned RegRegMove[] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002169 X86::MOV8rr, X86::MOV16rr, X86::MOV32rr, X86::FpMOV, X86::MOV32rr
Chris Lattner3e130a22003-01-13 00:32:26 +00002170 };
2171
2172 // Implement casts between values of the same type class (as determined by
2173 // getClass) by using a register-to-register move.
2174 if (SrcClass == DestClass) {
2175 if (SrcClass <= cInt || (SrcClass == cFP && SrcTy == DestTy)) {
Chris Lattneree352852004-02-29 07:22:16 +00002176 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002177 } else if (SrcClass == cFP) {
2178 if (SrcTy == Type::FloatTy) { // double -> float
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002179 assert(DestTy == Type::DoubleTy && "Unknown cFP member!");
Chris Lattneree352852004-02-29 07:22:16 +00002180 BuildMI(*BB, IP, X86::FpMOV, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002181 } else { // float -> double
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002182 assert(SrcTy == Type::DoubleTy && DestTy == Type::FloatTy &&
2183 "Unknown cFP member!");
2184 // Truncate from double to float by storing to memory as short, then
2185 // reading it back.
2186 unsigned FltAlign = TM.getTargetData().getFloatAlignment();
Chris Lattner3e130a22003-01-13 00:32:26 +00002187 int FrameIdx = F->getFrameInfo()->CreateStackObject(4, FltAlign);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002188 addFrameReference(BuildMI(*BB, IP, X86::FST32m, 5), FrameIdx).addReg(SrcReg);
2189 addFrameReference(BuildMI(*BB, IP, X86::FLD32m, 5, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002190 }
2191 } else if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002192 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
2193 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg+1).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002194 } else {
Chris Lattnerc53544a2003-05-12 20:16:58 +00002195 assert(0 && "Cannot handle this type of cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002196 abort();
Brian Gaeked474e9c2002-12-06 10:49:33 +00002197 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002198 return;
2199 }
2200
2201 // Handle cast of SMALLER int to LARGER int using a move with sign extension
2202 // or zero extension, depending on whether the source type was signed.
2203 if (SrcClass <= cInt && (DestClass <= cInt || DestClass == cLong) &&
2204 SrcClass < DestClass) {
2205 bool isLong = DestClass == cLong;
2206 if (isLong) DestClass = cInt;
2207
2208 static const unsigned Opc[][4] = {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002209 { X86::MOVSX16rr8, X86::MOVSX32rr8, X86::MOVSX32rr16, X86::MOV32rr }, // s
2210 { X86::MOVZX16rr8, X86::MOVZX32rr8, X86::MOVZX32rr16, X86::MOV32rr } // u
Chris Lattner3e130a22003-01-13 00:32:26 +00002211 };
2212
2213 bool isUnsigned = SrcTy->isUnsigned();
Chris Lattneree352852004-02-29 07:22:16 +00002214 BuildMI(*BB, IP, Opc[isUnsigned][SrcClass + DestClass - 1], 1,
Chris Lattner548f61d2003-04-23 17:22:12 +00002215 DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002216
2217 if (isLong) { // Handle upper 32 bits as appropriate...
2218 if (isUnsigned) // Zero out top bits...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002219 BuildMI(*BB, IP, X86::MOV32ri, 1, DestReg+1).addImm(0);
Chris Lattner3e130a22003-01-13 00:32:26 +00002220 else // Sign extend bottom half...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002221 BuildMI(*BB, IP, X86::SAR32ri, 2, DestReg+1).addReg(DestReg).addImm(31);
Brian Gaeked474e9c2002-12-06 10:49:33 +00002222 }
Chris Lattner3e130a22003-01-13 00:32:26 +00002223 return;
2224 }
2225
2226 // Special case long -> int ...
2227 if (SrcClass == cLong && DestClass == cInt) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002228 BuildMI(*BB, IP, X86::MOV32rr, 1, DestReg).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002229 return;
2230 }
2231
2232 // Handle cast of LARGER int to SMALLER int using a move to EAX followed by a
2233 // move out of AX or AL.
2234 if ((SrcClass <= cInt || SrcClass == cLong) && DestClass <= cInt
2235 && SrcClass > DestClass) {
2236 static const unsigned AReg[] = { X86::AL, X86::AX, X86::EAX, 0, X86::EAX };
Chris Lattneree352852004-02-29 07:22:16 +00002237 BuildMI(*BB, IP, RegRegMove[SrcClass], 1, AReg[SrcClass]).addReg(SrcReg);
2238 BuildMI(*BB, IP, RegRegMove[DestClass], 1, DestReg).addReg(AReg[DestClass]);
Chris Lattner3e130a22003-01-13 00:32:26 +00002239 return;
2240 }
2241
2242 // Handle casts from integer to floating point now...
2243 if (DestClass == cFP) {
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002244 // Promote the integer to a type supported by FLD. We do this because there
2245 // are no unsigned FLD instructions, so we must promote an unsigned value to
2246 // a larger signed value, then use FLD on the larger value.
2247 //
2248 const Type *PromoteType = 0;
2249 unsigned PromoteOpcode;
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002250 unsigned RealDestReg = DestReg;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002251 switch (SrcTy->getPrimitiveID()) {
2252 case Type::BoolTyID:
2253 case Type::SByteTyID:
2254 // We don't have the facilities for directly loading byte sized data from
2255 // memory (even signed). Promote it to 16 bits.
2256 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002257 PromoteOpcode = X86::MOVSX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002258 break;
2259 case Type::UByteTyID:
2260 PromoteType = Type::ShortTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002261 PromoteOpcode = X86::MOVZX16rr8;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002262 break;
2263 case Type::UShortTyID:
2264 PromoteType = Type::IntTy;
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002265 PromoteOpcode = X86::MOVZX32rr16;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002266 break;
2267 case Type::UIntTyID: {
2268 // Make a 64 bit temporary... and zero out the top of it...
2269 unsigned TmpReg = makeAnotherReg(Type::LongTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002270 BuildMI(*BB, IP, X86::MOV32rr, 1, TmpReg).addReg(SrcReg);
2271 BuildMI(*BB, IP, X86::MOV32ri, 1, TmpReg+1).addImm(0);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002272 SrcTy = Type::LongTy;
2273 SrcClass = cLong;
2274 SrcReg = TmpReg;
2275 break;
2276 }
2277 case Type::ULongTyID:
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002278 // Don't fild into the read destination.
2279 DestReg = makeAnotherReg(Type::DoubleTy);
2280 break;
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002281 default: // No promotion needed...
2282 break;
2283 }
2284
2285 if (PromoteType) {
2286 unsigned TmpReg = makeAnotherReg(PromoteType);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002287 unsigned Opc = SrcTy->isSigned() ? X86::MOVSX16rr8 : X86::MOVZX16rr8;
Chris Lattneree352852004-02-29 07:22:16 +00002288 BuildMI(*BB, IP, Opc, 1, TmpReg).addReg(SrcReg);
Chris Lattner4d5a50a2003-05-12 20:36:13 +00002289 SrcTy = PromoteType;
2290 SrcClass = getClass(PromoteType);
Chris Lattner3e130a22003-01-13 00:32:26 +00002291 SrcReg = TmpReg;
2292 }
2293
2294 // Spill the integer to memory and reload it from there...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002295 int FrameIdx =
2296 F->getFrameInfo()->CreateStackObject(SrcTy, TM.getTargetData());
Chris Lattner3e130a22003-01-13 00:32:26 +00002297
2298 if (SrcClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002299 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002300 FrameIdx).addReg(SrcReg);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002301 addFrameReference(BuildMI(*BB, IP, X86::MOV32mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002302 FrameIdx, 4).addReg(SrcReg+1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002303 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002304 static const unsigned Op1[] = { X86::MOV8mr, X86::MOV16mr, X86::MOV32mr };
Chris Lattneree352852004-02-29 07:22:16 +00002305 addFrameReference(BuildMI(*BB, IP, Op1[SrcClass], 5),
2306 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002307 }
2308
2309 static const unsigned Op2[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002310 { 0/*byte*/, X86::FILD16m, X86::FILD32m, 0/*FP*/, X86::FILD64m };
Chris Lattneree352852004-02-29 07:22:16 +00002311 addFrameReference(BuildMI(*BB, IP, Op2[SrcClass], 5, DestReg), FrameIdx);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002312
2313 // We need special handling for unsigned 64-bit integer sources. If the
2314 // input number has the "sign bit" set, then we loaded it incorrectly as a
2315 // negative 64-bit number. In this case, add an offset value.
2316 if (SrcTy == Type::ULongTy) {
2317 // Emit a test instruction to see if the dynamic input value was signed.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002318 BuildMI(*BB, IP, X86::TEST32rr, 2).addReg(SrcReg+1).addReg(SrcReg+1);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002319
Chris Lattnerb6bac512004-02-25 06:13:04 +00002320 // If the sign bit is set, get a pointer to an offset, otherwise get a
2321 // pointer to a zero.
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002322 MachineConstantPool *CP = F->getConstantPool();
2323 unsigned Zero = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002324 Constant *Null = Constant::getNullValue(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002325 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Zero),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002326 CP->getConstantPoolIndex(Null));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002327 unsigned Offset = makeAnotherReg(Type::IntTy);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002328 Constant *OffsetCst = ConstantUInt::get(Type::UIntTy, 0x5f800000);
2329
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002330 addConstantPoolReference(BuildMI(*BB, IP, X86::LEA32r, 5, Offset),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002331 CP->getConstantPoolIndex(OffsetCst));
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002332 unsigned Addr = makeAnotherReg(Type::IntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002333 BuildMI(*BB, IP, X86::CMOVS32rr, 2, Addr).addReg(Zero).addReg(Offset);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002334
2335 // Load the constant for an add. FIXME: this could make an 'fadd' that
2336 // reads directly from memory, but we don't support these yet.
2337 unsigned ConstReg = makeAnotherReg(Type::DoubleTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002338 addDirectMem(BuildMI(*BB, IP, X86::FLD32m, 4, ConstReg), Addr);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002339
Chris Lattneree352852004-02-29 07:22:16 +00002340 BuildMI(*BB, IP, X86::FpADD, 2, RealDestReg)
2341 .addReg(ConstReg).addReg(DestReg);
Chris Lattnerbaa58a52004-02-23 03:10:10 +00002342 }
2343
Chris Lattner3e130a22003-01-13 00:32:26 +00002344 return;
2345 }
2346
2347 // Handle casts from floating point to integer now...
2348 if (SrcClass == cFP) {
2349 // Change the floating point control register to use "round towards zero"
2350 // mode when truncating to an integer value.
2351 //
2352 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002353 addFrameReference(BuildMI(*BB, IP, X86::FNSTCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002354
2355 // Load the old value of the high byte of the control word...
2356 unsigned HighPartOfCW = makeAnotherReg(Type::UByteTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002357 addFrameReference(BuildMI(*BB, IP, X86::MOV8rm, 4, HighPartOfCW),
Chris Lattneree352852004-02-29 07:22:16 +00002358 CWFrameIdx, 1);
Chris Lattner3e130a22003-01-13 00:32:26 +00002359
2360 // Set the high part to be round to zero...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002361 addFrameReference(BuildMI(*BB, IP, X86::MOV8mi, 5),
Chris Lattneree352852004-02-29 07:22:16 +00002362 CWFrameIdx, 1).addImm(12);
Chris Lattner3e130a22003-01-13 00:32:26 +00002363
2364 // Reload the modified control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002365 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002366
2367 // Restore the memory image of control word to original value
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002368 addFrameReference(BuildMI(*BB, IP, X86::MOV8mr, 5),
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002369 CWFrameIdx, 1).addReg(HighPartOfCW);
Chris Lattner3e130a22003-01-13 00:32:26 +00002370
2371 // We don't have the facilities for directly storing byte sized data to
2372 // memory. Promote it to 16 bits. We also must promote unsigned values to
2373 // larger classes because we only have signed FP stores.
2374 unsigned StoreClass = DestClass;
2375 const Type *StoreTy = DestTy;
2376 if (StoreClass == cByte || DestTy->isUnsigned())
2377 switch (StoreClass) {
2378 case cByte: StoreTy = Type::ShortTy; StoreClass = cShort; break;
2379 case cShort: StoreTy = Type::IntTy; StoreClass = cInt; break;
2380 case cInt: StoreTy = Type::LongTy; StoreClass = cLong; break;
Brian Gaeked4615052003-07-18 20:23:43 +00002381 // The following treatment of cLong may not be perfectly right,
2382 // but it survives chains of casts of the form
2383 // double->ulong->double.
2384 case cLong: StoreTy = Type::LongTy; StoreClass = cLong; break;
Chris Lattner3e130a22003-01-13 00:32:26 +00002385 default: assert(0 && "Unknown store class!");
2386 }
2387
2388 // Spill the integer to memory and reload it from there...
2389 int FrameIdx =
2390 F->getFrameInfo()->CreateStackObject(StoreTy, TM.getTargetData());
2391
2392 static const unsigned Op1[] =
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002393 { 0, X86::FIST16m, X86::FIST32m, 0, X86::FISTP64m };
Chris Lattneree352852004-02-29 07:22:16 +00002394 addFrameReference(BuildMI(*BB, IP, Op1[StoreClass], 5),
2395 FrameIdx).addReg(SrcReg);
Chris Lattner3e130a22003-01-13 00:32:26 +00002396
2397 if (DestClass == cLong) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002398 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg), FrameIdx);
2399 addFrameReference(BuildMI(*BB, IP, X86::MOV32rm, 4, DestReg+1),
Chris Lattneree352852004-02-29 07:22:16 +00002400 FrameIdx, 4);
Chris Lattner3e130a22003-01-13 00:32:26 +00002401 } else {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002402 static const unsigned Op2[] = { X86::MOV8rm, X86::MOV16rm, X86::MOV32rm };
Chris Lattneree352852004-02-29 07:22:16 +00002403 addFrameReference(BuildMI(*BB, IP, Op2[DestClass], 4, DestReg), FrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002404 }
2405
2406 // Reload the original control word now...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002407 addFrameReference(BuildMI(*BB, IP, X86::FLDCW16m, 4), CWFrameIdx);
Chris Lattner3e130a22003-01-13 00:32:26 +00002408 return;
2409 }
2410
Brian Gaeked474e9c2002-12-06 10:49:33 +00002411 // Anything we haven't handled already, we can't (yet) handle at all.
Chris Lattnerc53544a2003-05-12 20:16:58 +00002412 assert(0 && "Unhandled cast instruction!");
Chris Lattner548f61d2003-04-23 17:22:12 +00002413 abort();
Brian Gaekefa8d5712002-11-22 11:07:01 +00002414}
Brian Gaekea1719c92002-10-31 23:03:59 +00002415
Chris Lattner73815062003-10-18 05:56:40 +00002416/// visitVANextInst - Implement the va_next instruction...
Chris Lattnereca195e2003-05-08 19:44:13 +00002417///
Chris Lattner73815062003-10-18 05:56:40 +00002418void ISel::visitVANextInst(VANextInst &I) {
2419 unsigned VAList = getReg(I.getOperand(0));
Chris Lattnereca195e2003-05-08 19:44:13 +00002420 unsigned DestReg = getReg(I);
2421
Chris Lattnereca195e2003-05-08 19:44:13 +00002422 unsigned Size;
Chris Lattner73815062003-10-18 05:56:40 +00002423 switch (I.getArgType()->getPrimitiveID()) {
Chris Lattnereca195e2003-05-08 19:44:13 +00002424 default:
2425 std::cerr << I;
Chris Lattner73815062003-10-18 05:56:40 +00002426 assert(0 && "Error: bad type for va_next instruction!");
Chris Lattnereca195e2003-05-08 19:44:13 +00002427 return;
2428 case Type::PointerTyID:
2429 case Type::UIntTyID:
2430 case Type::IntTyID:
2431 Size = 4;
Chris Lattnereca195e2003-05-08 19:44:13 +00002432 break;
2433 case Type::ULongTyID:
2434 case Type::LongTyID:
Chris Lattnereca195e2003-05-08 19:44:13 +00002435 case Type::DoubleTyID:
2436 Size = 8;
Chris Lattnereca195e2003-05-08 19:44:13 +00002437 break;
2438 }
2439
2440 // Increment the VAList pointer...
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002441 BuildMI(BB, X86::ADD32ri, 2, DestReg).addReg(VAList).addImm(Size);
Chris Lattner73815062003-10-18 05:56:40 +00002442}
Chris Lattnereca195e2003-05-08 19:44:13 +00002443
Chris Lattner73815062003-10-18 05:56:40 +00002444void ISel::visitVAArgInst(VAArgInst &I) {
2445 unsigned VAList = getReg(I.getOperand(0));
2446 unsigned DestReg = getReg(I);
2447
2448 switch (I.getType()->getPrimitiveID()) {
2449 default:
2450 std::cerr << I;
2451 assert(0 && "Error: bad type for va_next instruction!");
2452 return;
2453 case Type::PointerTyID:
2454 case Type::UIntTyID:
2455 case Type::IntTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002456 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002457 break;
2458 case Type::ULongTyID:
2459 case Type::LongTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002460 addDirectMem(BuildMI(BB, X86::MOV32rm, 4, DestReg), VAList);
2461 addRegOffset(BuildMI(BB, X86::MOV32rm, 4, DestReg+1), VAList, 4);
Chris Lattner73815062003-10-18 05:56:40 +00002462 break;
2463 case Type::DoubleTyID:
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002464 addDirectMem(BuildMI(BB, X86::FLD64m, 4, DestReg), VAList);
Chris Lattner73815062003-10-18 05:56:40 +00002465 break;
2466 }
Chris Lattnereca195e2003-05-08 19:44:13 +00002467}
2468
Misha Brukman538607f2004-03-01 23:53:11 +00002469/// visitGetElementPtrInst - instruction-select GEP instructions
2470///
Chris Lattner3e130a22003-01-13 00:32:26 +00002471void ISel::visitGetElementPtrInst(GetElementPtrInst &I) {
Chris Lattnerb6bac512004-02-25 06:13:04 +00002472 // If this GEP instruction will be folded into all of its users, we don't need
2473 // to explicitly calculate it!
2474 unsigned A, B, C, D;
2475 if (isGEPFoldable(0, I.getOperand(0), I.op_begin()+1, I.op_end(), A,B,C,D)) {
2476 // Check all of the users of the instruction to see if they are loads and
2477 // stores.
2478 bool AllWillFold = true;
2479 for (Value::use_iterator UI = I.use_begin(), E = I.use_end(); UI != E; ++UI)
2480 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Load)
2481 if (cast<Instruction>(*UI)->getOpcode() != Instruction::Store ||
2482 cast<Instruction>(*UI)->getOperand(0) == &I) {
2483 AllWillFold = false;
2484 break;
2485 }
2486
2487 // If the instruction is foldable, and will be folded into all users, don't
2488 // emit it!
2489 if (AllWillFold) return;
2490 }
2491
Chris Lattner3e130a22003-01-13 00:32:26 +00002492 unsigned outputReg = getReg(I);
Chris Lattner827832c2004-02-22 17:05:38 +00002493 emitGEPOperation(BB, BB->end(), I.getOperand(0),
Brian Gaeke68b1edc2002-12-16 04:23:29 +00002494 I.op_begin()+1, I.op_end(), outputReg);
Chris Lattnerc0812d82002-12-13 06:56:29 +00002495}
2496
Chris Lattner985fe3d2004-02-25 03:45:50 +00002497/// getGEPIndex - Inspect the getelementptr operands specified with GEPOps and
2498/// GEPTypes (the derived types being stepped through at each level). On return
2499/// from this function, if some indexes of the instruction are representable as
2500/// an X86 lea instruction, the machine operands are put into the Ops
2501/// instruction and the consumed indexes are poped from the GEPOps/GEPTypes
2502/// lists. Otherwise, GEPOps.size() is returned. If this returns a an
2503/// addressing mode that only partially consumes the input, the BaseReg input of
2504/// the addressing mode must be left free.
2505///
2506/// Note that there is one fewer entry in GEPTypes than there is in GEPOps.
2507///
Chris Lattnerb6bac512004-02-25 06:13:04 +00002508void ISel::getGEPIndex(MachineBasicBlock *MBB, MachineBasicBlock::iterator IP,
2509 std::vector<Value*> &GEPOps,
2510 std::vector<const Type*> &GEPTypes, unsigned &BaseReg,
2511 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
2512 const TargetData &TD = TM.getTargetData();
2513
Chris Lattner985fe3d2004-02-25 03:45:50 +00002514 // Clear out the state we are working with...
Chris Lattnerb6bac512004-02-25 06:13:04 +00002515 BaseReg = 0; // No base register
2516 Scale = 1; // Unit scale
2517 IndexReg = 0; // No index register
2518 Disp = 0; // No displacement
2519
Chris Lattner985fe3d2004-02-25 03:45:50 +00002520 // While there are GEP indexes that can be folded into the current address,
2521 // keep processing them.
2522 while (!GEPTypes.empty()) {
2523 if (const StructType *StTy = dyn_cast<StructType>(GEPTypes.back())) {
2524 // It's a struct access. CUI is the index into the structure,
2525 // which names the field. This index must have unsigned type.
2526 const ConstantUInt *CUI = cast<ConstantUInt>(GEPOps.back());
2527
2528 // Use the TargetData structure to pick out what the layout of the
2529 // structure is in memory. Since the structure index must be constant, we
2530 // can get its value and use it to find the right byte offset from the
2531 // StructLayout class's list of structure member offsets.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002532 Disp += TD.getStructLayout(StTy)->MemberOffsets[CUI->getValue()];
Chris Lattner985fe3d2004-02-25 03:45:50 +00002533 GEPOps.pop_back(); // Consume a GEP operand
2534 GEPTypes.pop_back();
2535 } else {
2536 // It's an array or pointer access: [ArraySize x ElementType].
2537 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2538 Value *idx = GEPOps.back();
2539
2540 // idx is the index into the array. Unlike with structure
2541 // indices, we may not know its actual value at code-generation
2542 // time.
2543 assert(idx->getType() == Type::LongTy && "Bad GEP array index!");
2544
2545 // If idx is a constant, fold it into the offset.
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002546 unsigned TypeSize = TD.getTypeSize(SqTy->getElementType());
Chris Lattner985fe3d2004-02-25 03:45:50 +00002547 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002548 Disp += TypeSize*CSI->getValue();
Chris Lattner985fe3d2004-02-25 03:45:50 +00002549 } else {
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002550 // If the index reg is already taken, we can't handle this index.
2551 if (IndexReg) return;
2552
2553 // If this is a size that we can handle, then add the index as
2554 switch (TypeSize) {
2555 case 1: case 2: case 4: case 8:
2556 // These are all acceptable scales on X86.
2557 Scale = TypeSize;
2558 break;
2559 default:
2560 // Otherwise, we can't handle this scale
2561 return;
2562 }
2563
2564 if (CastInst *CI = dyn_cast<CastInst>(idx))
2565 if (CI->getOperand(0)->getType() == Type::IntTy ||
2566 CI->getOperand(0)->getType() == Type::UIntTy)
2567 idx = CI->getOperand(0);
2568
2569 IndexReg = MBB ? getReg(idx, MBB, IP) : 1;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002570 }
2571
2572 GEPOps.pop_back(); // Consume a GEP operand
2573 GEPTypes.pop_back();
2574 }
2575 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002576
2577 // GEPTypes is empty, which means we have a single operand left. See if we
2578 // can set it as the base register.
2579 //
2580 // FIXME: When addressing modes are more powerful/correct, we could load
2581 // global addresses directly as 32-bit immediates.
2582 assert(BaseReg == 0);
Chris Lattner5f2c7b12004-02-25 07:00:55 +00002583 BaseReg = MBB ? getReg(GEPOps[0], MBB, IP) : 1;
Chris Lattnerb6bac512004-02-25 06:13:04 +00002584 GEPOps.pop_back(); // Consume the last GEP operand
Chris Lattner985fe3d2004-02-25 03:45:50 +00002585}
2586
2587
Chris Lattnerb6bac512004-02-25 06:13:04 +00002588/// isGEPFoldable - Return true if the specified GEP can be completely
2589/// folded into the addressing mode of a load/store or lea instruction.
2590bool ISel::isGEPFoldable(MachineBasicBlock *MBB,
2591 Value *Src, User::op_iterator IdxBegin,
2592 User::op_iterator IdxEnd, unsigned &BaseReg,
2593 unsigned &Scale, unsigned &IndexReg, unsigned &Disp) {
Chris Lattner7ca04092004-02-22 17:35:42 +00002594 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2595 Src = CPR->getValue();
2596
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002597 std::vector<Value*> GEPOps;
2598 GEPOps.resize(IdxEnd-IdxBegin+1);
2599 GEPOps[0] = Src;
2600 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2601
2602 std::vector<const Type*> GEPTypes;
2603 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2604 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
2605
Chris Lattnerb6bac512004-02-25 06:13:04 +00002606 MachineBasicBlock::iterator IP;
2607 if (MBB) IP = MBB->end();
2608 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
2609
2610 // We can fold it away iff the getGEPIndex call eliminated all operands.
2611 return GEPOps.empty();
2612}
2613
2614void ISel::emitGEPOperation(MachineBasicBlock *MBB,
2615 MachineBasicBlock::iterator IP,
2616 Value *Src, User::op_iterator IdxBegin,
2617 User::op_iterator IdxEnd, unsigned TargetReg) {
2618 const TargetData &TD = TM.getTargetData();
2619 if (ConstantPointerRef *CPR = dyn_cast<ConstantPointerRef>(Src))
2620 Src = CPR->getValue();
2621
2622 std::vector<Value*> GEPOps;
2623 GEPOps.resize(IdxEnd-IdxBegin+1);
2624 GEPOps[0] = Src;
2625 std::copy(IdxBegin, IdxEnd, GEPOps.begin()+1);
2626
2627 std::vector<const Type*> GEPTypes;
2628 GEPTypes.assign(gep_type_begin(Src->getType(), IdxBegin, IdxEnd),
2629 gep_type_end(Src->getType(), IdxBegin, IdxEnd));
Chris Lattner985fe3d2004-02-25 03:45:50 +00002630
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002631 // Keep emitting instructions until we consume the entire GEP instruction.
2632 while (!GEPOps.empty()) {
2633 unsigned OldSize = GEPOps.size();
Chris Lattnerb6bac512004-02-25 06:13:04 +00002634 unsigned BaseReg, Scale, IndexReg, Disp;
2635 getGEPIndex(MBB, IP, GEPOps, GEPTypes, BaseReg, Scale, IndexReg, Disp);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002636
Chris Lattner985fe3d2004-02-25 03:45:50 +00002637 if (GEPOps.size() != OldSize) {
2638 // getGEPIndex consumed some of the input. Build an LEA instruction here.
Chris Lattnerb6bac512004-02-25 06:13:04 +00002639 unsigned NextTarget = 0;
2640 if (!GEPOps.empty()) {
2641 assert(BaseReg == 0 &&
2642 "getGEPIndex should have left the base register open for chaining!");
2643 NextTarget = BaseReg = makeAnotherReg(Type::UIntTy);
Chris Lattner985fe3d2004-02-25 03:45:50 +00002644 }
Chris Lattnerb6bac512004-02-25 06:13:04 +00002645
2646 if (IndexReg == 0 && Disp == 0)
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002647 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattnerb6bac512004-02-25 06:13:04 +00002648 else
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002649 addFullAddress(BuildMI(*MBB, IP, X86::LEA32r, 5, TargetReg),
Chris Lattnerb6bac512004-02-25 06:13:04 +00002650 BaseReg, Scale, IndexReg, Disp);
2651 --IP;
2652 TargetReg = NextTarget;
Chris Lattner985fe3d2004-02-25 03:45:50 +00002653 } else if (GEPTypes.empty()) {
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002654 // The getGEPIndex operation didn't want to build an LEA. Check to see if
2655 // all operands are consumed but the base pointer. If so, just load it
2656 // into the register.
Chris Lattner7ca04092004-02-22 17:35:42 +00002657 if (GlobalValue *GV = dyn_cast<GlobalValue>(GEPOps[0])) {
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002658 BuildMI(*MBB, IP, X86::MOV32ri, 1, TargetReg).addGlobalAddress(GV);
Chris Lattner7ca04092004-02-22 17:35:42 +00002659 } else {
2660 unsigned BaseReg = getReg(GEPOps[0], MBB, IP);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002661 BuildMI(*MBB, IP, X86::MOV32rr, 1, TargetReg).addReg(BaseReg);
Chris Lattner7ca04092004-02-22 17:35:42 +00002662 }
2663 break; // we are now done
Chris Lattnerb6bac512004-02-25 06:13:04 +00002664
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002665 } else {
Brian Gaeke20244b72002-12-12 15:33:40 +00002666 // It's an array or pointer access: [ArraySize x ElementType].
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002667 const SequentialType *SqTy = cast<SequentialType>(GEPTypes.back());
2668 Value *idx = GEPOps.back();
2669 GEPOps.pop_back(); // Consume a GEP operand
2670 GEPTypes.pop_back();
Chris Lattner8a307e82002-12-16 19:32:50 +00002671
Brian Gaeke20244b72002-12-12 15:33:40 +00002672 // idx is the index into the array. Unlike with structure
2673 // indices, we may not know its actual value at code-generation
2674 // time.
Chris Lattner8a307e82002-12-16 19:32:50 +00002675 assert(idx->getType() == Type::LongTy && "Bad GEP array index!");
2676
Chris Lattnerf5854472003-06-21 16:01:24 +00002677 // Most GEP instructions use a [cast (int/uint) to LongTy] as their
2678 // operand on X86. Handle this case directly now...
2679 if (CastInst *CI = dyn_cast<CastInst>(idx))
2680 if (CI->getOperand(0)->getType() == Type::IntTy ||
2681 CI->getOperand(0)->getType() == Type::UIntTy)
2682 idx = CI->getOperand(0);
2683
Chris Lattner3e130a22003-01-13 00:32:26 +00002684 // We want to add BaseReg to(idxReg * sizeof ElementType). First, we
Chris Lattner8a307e82002-12-16 19:32:50 +00002685 // must find the size of the pointed-to type (Not coincidentally, the next
2686 // type is the type of the elements in the array).
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002687 const Type *ElTy = SqTy->getElementType();
2688 unsigned elementSize = TD.getTypeSize(ElTy);
Chris Lattner8a307e82002-12-16 19:32:50 +00002689
2690 // If idxReg is a constant, we don't need to perform the multiply!
2691 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(idx)) {
Chris Lattner3e130a22003-01-13 00:32:26 +00002692 if (!CSI->isNullValue()) {
Chris Lattner8a307e82002-12-16 19:32:50 +00002693 unsigned Offset = elementSize*CSI->getValue();
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002694 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002695 BuildMI(*MBB, IP, X86::ADD32ri, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002696 .addReg(Reg).addImm(Offset);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002697 --IP; // Insert the next instruction before this one.
2698 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002699 }
2700 } else if (elementSize == 1) {
2701 // If the element size is 1, we don't have to multiply, just add
2702 unsigned idxReg = getReg(idx, MBB, IP);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002703 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002704 BuildMI(*MBB, IP, X86::ADD32rr, 2,TargetReg).addReg(Reg).addReg(idxReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002705 --IP; // Insert the next instruction before this one.
2706 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002707 } else {
2708 unsigned idxReg = getReg(idx, MBB, IP);
2709 unsigned OffsetReg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002710
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002711 // Make sure we can back the iterator up to point to the first
2712 // instruction emitted.
2713 MachineBasicBlock::iterator BeforeIt = IP;
2714 if (IP == MBB->begin())
2715 BeforeIt = MBB->end();
2716 else
2717 --BeforeIt;
Chris Lattnerb2acc512003-10-19 21:09:10 +00002718 doMultiplyConst(MBB, IP, OffsetReg, Type::IntTy, idxReg, elementSize);
2719
Chris Lattner8a307e82002-12-16 19:32:50 +00002720 // Emit an ADD to add OffsetReg to the basePtr.
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002721 unsigned Reg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002722 BuildMI(*MBB, IP, X86::ADD32rr, 2, TargetReg)
Chris Lattneree352852004-02-29 07:22:16 +00002723 .addReg(Reg).addReg(OffsetReg);
Chris Lattner3f1e8e72004-02-22 07:04:00 +00002724
2725 // Step to the first instruction of the multiply.
2726 if (BeforeIt == MBB->end())
2727 IP = MBB->begin();
2728 else
2729 IP = ++BeforeIt;
2730
2731 TargetReg = Reg; // Codegen the rest of the GEP into this
Chris Lattner8a307e82002-12-16 19:32:50 +00002732 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002733 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002734 }
Brian Gaeke20244b72002-12-12 15:33:40 +00002735}
2736
2737
Chris Lattner065faeb2002-12-28 20:24:02 +00002738/// visitAllocaInst - If this is a fixed size alloca, allocate space from the
2739/// frame manager, otherwise do it the hard way.
2740///
2741void ISel::visitAllocaInst(AllocaInst &I) {
Brian Gaekee48ec012002-12-13 06:46:31 +00002742 // Find the data size of the alloca inst's getAllocatedType.
Chris Lattner065faeb2002-12-28 20:24:02 +00002743 const Type *Ty = I.getAllocatedType();
2744 unsigned TySize = TM.getTargetData().getTypeSize(Ty);
2745
2746 // If this is a fixed size alloca in the entry block for the function,
2747 // statically stack allocate the space.
2748 //
2749 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(I.getArraySize())) {
2750 if (I.getParent() == I.getParent()->getParent()->begin()) {
2751 TySize *= CUI->getValue(); // Get total allocated size...
2752 unsigned Alignment = TM.getTargetData().getTypeAlignment(Ty);
2753
2754 // Create a new stack object using the frame manager...
2755 int FrameIdx = F->getFrameInfo()->CreateStackObject(TySize, Alignment);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002756 addFrameReference(BuildMI(BB, X86::LEA32r, 5, getReg(I)), FrameIdx);
Chris Lattner065faeb2002-12-28 20:24:02 +00002757 return;
2758 }
2759 }
2760
2761 // Create a register to hold the temporary result of multiplying the type size
2762 // constant by the variable amount.
2763 unsigned TotalSizeReg = makeAnotherReg(Type::UIntTy);
2764 unsigned SrcReg1 = getReg(I.getArraySize());
Chris Lattner065faeb2002-12-28 20:24:02 +00002765
2766 // TotalSizeReg = mul <numelements>, <TypeSize>
2767 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002768 doMultiplyConst(BB, MBBI, TotalSizeReg, Type::UIntTy, SrcReg1, TySize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002769
2770 // AddedSize = add <TotalSizeReg>, 15
2771 unsigned AddedSizeReg = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002772 BuildMI(BB, X86::ADD32ri, 2, AddedSizeReg).addReg(TotalSizeReg).addImm(15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002773
2774 // AlignedSize = and <AddedSize>, ~15
2775 unsigned AlignedSize = makeAnotherReg(Type::UIntTy);
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002776 BuildMI(BB, X86::AND32ri, 2, AlignedSize).addReg(AddedSizeReg).addImm(~15);
Chris Lattner065faeb2002-12-28 20:24:02 +00002777
Brian Gaekee48ec012002-12-13 06:46:31 +00002778 // Subtract size from stack pointer, thereby allocating some space.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002779 BuildMI(BB, X86::SUB32rr, 2, X86::ESP).addReg(X86::ESP).addReg(AlignedSize);
Chris Lattner065faeb2002-12-28 20:24:02 +00002780
Brian Gaekee48ec012002-12-13 06:46:31 +00002781 // Put a pointer to the space into the result register, by copying
2782 // the stack pointer.
Alkis Evlogimenos8295f202004-02-29 08:50:03 +00002783 BuildMI(BB, X86::MOV32rr, 1, getReg(I)).addReg(X86::ESP);
Chris Lattner065faeb2002-12-28 20:24:02 +00002784
Misha Brukman48196b32003-05-03 02:18:17 +00002785 // Inform the Frame Information that we have just allocated a variable-sized
Chris Lattner065faeb2002-12-28 20:24:02 +00002786 // object.
2787 F->getFrameInfo()->CreateVariableSizedObject();
Brian Gaeke20244b72002-12-12 15:33:40 +00002788}
Chris Lattner3e130a22003-01-13 00:32:26 +00002789
2790/// visitMallocInst - Malloc instructions are code generated into direct calls
2791/// to the library malloc.
2792///
2793void ISel::visitMallocInst(MallocInst &I) {
2794 unsigned AllocSize = TM.getTargetData().getTypeSize(I.getAllocatedType());
2795 unsigned Arg;
2796
2797 if (ConstantUInt *C = dyn_cast<ConstantUInt>(I.getOperand(0))) {
2798 Arg = getReg(ConstantUInt::get(Type::UIntTy, C->getValue() * AllocSize));
2799 } else {
2800 Arg = makeAnotherReg(Type::UIntTy);
Chris Lattnerb2acc512003-10-19 21:09:10 +00002801 unsigned Op0Reg = getReg(I.getOperand(0));
Chris Lattner3e130a22003-01-13 00:32:26 +00002802 MachineBasicBlock::iterator MBBI = BB->end();
Chris Lattnerb2acc512003-10-19 21:09:10 +00002803 doMultiplyConst(BB, MBBI, Arg, Type::UIntTy, Op0Reg, AllocSize);
Chris Lattner3e130a22003-01-13 00:32:26 +00002804 }
2805
2806 std::vector<ValueRecord> Args;
2807 Args.push_back(ValueRecord(Arg, Type::UIntTy));
2808 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002809 1).addExternalSymbol("malloc", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002810 doCall(ValueRecord(getReg(I), I.getType()), TheCall, Args);
2811}
2812
2813
2814/// visitFreeInst - Free instructions are code gen'd to call the free libc
2815/// function.
2816///
2817void ISel::visitFreeInst(FreeInst &I) {
2818 std::vector<ValueRecord> Args;
Chris Lattner5e2cb8b2003-08-04 02:12:48 +00002819 Args.push_back(ValueRecord(I.getOperand(0)));
Chris Lattner3e130a22003-01-13 00:32:26 +00002820 MachineInstr *TheCall = BuildMI(X86::CALLpcrel32,
Misha Brukmanc8893fc2003-10-23 16:22:08 +00002821 1).addExternalSymbol("free", true);
Chris Lattner3e130a22003-01-13 00:32:26 +00002822 doCall(ValueRecord(0, Type::VoidTy), TheCall, Args);
2823}
2824
Chris Lattnerd281de22003-07-26 23:49:58 +00002825/// createX86SimpleInstructionSelector - This pass converts an LLVM function
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00002826/// into a machine code representation is a very simple peep-hole fashion. The
Chris Lattner72614082002-10-25 22:55:53 +00002827/// generated code sucks but the implementation is nice and simple.
2828///
Chris Lattnerf70e0c22003-12-28 21:23:38 +00002829FunctionPass *llvm::createX86SimpleInstructionSelector(TargetMachine &TM) {
2830 return new ISel(TM);
Chris Lattner72614082002-10-25 22:55:53 +00002831}