blob: d8582ecf05f94092e70983fb494054e2047ca931 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbache7b52522010-04-14 22:28:31 +000050static cl::opt<bool>
51EnableARMLongCalls("arm-long-calls", cl::Hidden,
52 cl::desc("Generate calls via indirect call instructions."),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Evan Chengde8aa4e2010-05-05 18:28:36 +000097 if (llvm::ModelWithRegSequence())
98 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
99 else
100 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000101 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000102 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000104 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
109
110 // Promote all bit-wise operations.
111 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000113 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 }
Bob Wilson16330762009-09-16 00:17:28 +0000122
123 // Neon does not support vector divide/remainder operations.
124 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Owen Andersone50ed302009-08-10 22:56:29 +0000137void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
143 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000144 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000145
Chris Lattner80ec2792009-08-02 00:34:36 +0000146 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000147}
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000150 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Subtarget = &TM.getSubtarget<ARMSubtarget>();
152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Uses VFP for Thumb libfuncs if available.
155 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
156 // Single-precision floating-point arithmetic.
157 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
158 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
159 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
160 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Double-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
164 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
165 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
166 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Single-precision comparisons.
169 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
170 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
171 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
172 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
173 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
174 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
175 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
176 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 // Double-precision comparisons.
188 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
189 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
190 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
191 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
192 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
193 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
194 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
195 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 // Floating-point to integer conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
209 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
210 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
211 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
212 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Conversions between floating types.
215 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
216 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
217
218 // Integer to floating-point conversions.
219 // i64 conversions are done via library routines even when generating VFP
220 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000221 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
222 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
224 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
225 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
226 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
227 }
Evan Chenga8e29892007-01-19 07:51:42 +0000228 }
229
Bob Wilson2f954612009-05-22 17:38:41 +0000230 // These libcalls are not available in 32-bit.
231 setLibcallName(RTLIB::SHL_I128, 0);
232 setLibcallName(RTLIB::SRL_I128, 0);
233 setLibcallName(RTLIB::SRA_I128, 0);
234
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000235 // Libcalls should use the AAPCS base standard ABI, even if hard float
236 // is in effect, as per the ARM RTABI specification, section 4.1.2.
237 if (Subtarget->isAAPCS_ABI()) {
238 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
239 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
240 CallingConv::ARM_AAPCS);
241 }
242 }
243
David Goodwinf1daf7d2009-07-08 23:10:31 +0000244 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000246 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000248 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
250 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000251
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
255 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 addDRTypeForNEON(MVT::v2f32);
257 addDRTypeForNEON(MVT::v8i8);
258 addDRTypeForNEON(MVT::v4i16);
259 addDRTypeForNEON(MVT::v2i32);
260 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000261
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addQRTypeForNEON(MVT::v4f32);
263 addQRTypeForNEON(MVT::v2f64);
264 addQRTypeForNEON(MVT::v16i8);
265 addQRTypeForNEON(MVT::v8i16);
266 addQRTypeForNEON(MVT::v4i32);
267 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
Bob Wilson74dc72e2009-09-15 23:55:57 +0000269 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
270 // neither Neon nor VFP support any arithmetic operations on it.
271 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
272 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
273 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
274 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
275 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
276 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
277 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
278 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
279 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
280 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
282 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
283 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
284 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
285 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
286 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
287 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
288 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
289 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
290 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
292 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
293 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
294 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
295
Bob Wilson642b3292009-09-16 00:32:15 +0000296 // Neon does not support some operations on v1i64 and v2i64 types.
297 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
298 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
299 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
300 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
301
Bob Wilson5bafff32009-06-22 23:27:02 +0000302 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
303 setTargetDAGCombine(ISD::SHL);
304 setTargetDAGCombine(ISD::SRL);
305 setTargetDAGCombine(ISD::SRA);
306 setTargetDAGCombine(ISD::SIGN_EXTEND);
307 setTargetDAGCombine(ISD::ZERO_EXTEND);
308 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000309 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000310 }
311
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000312 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000313
314 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000317 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000319
Evan Chenga8e29892007-01-19 07:51:42 +0000320 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000321 if (!Subtarget->isThumb1Only()) {
322 for (unsigned im = (unsigned)ISD::PRE_INC;
323 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setIndexedLoadAction(im, MVT::i1, Legal);
325 setIndexedLoadAction(im, MVT::i8, Legal);
326 setIndexedLoadAction(im, MVT::i16, Legal);
327 setIndexedLoadAction(im, MVT::i32, Legal);
328 setIndexedStoreAction(im, MVT::i1, Legal);
329 setIndexedStoreAction(im, MVT::i8, Legal);
330 setIndexedStoreAction(im, MVT::i16, Legal);
331 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000332 }
Evan Chenga8e29892007-01-19 07:51:42 +0000333 }
334
335 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000336 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::MUL, MVT::i64, Expand);
338 setOperationAction(ISD::MULHU, MVT::i32, Expand);
339 setOperationAction(ISD::MULHS, MVT::i32, Expand);
340 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
341 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000342 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::MUL, MVT::i64, Expand);
344 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000345 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000348 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000349 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000350 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SRL, MVT::i64, Custom);
352 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000353
354 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000356 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000358 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000361 // Only ARMv6 has BSWAP.
362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000366 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000367 // v7M has a hardware divider
368 setOperationAction(ISD::SDIV, MVT::i32, Expand);
369 setOperationAction(ISD::UDIV, MVT::i32, Expand);
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SREM, MVT::i32, Expand);
372 setOperationAction(ISD::UREM, MVT::i32, Expand);
373 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
374 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
377 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
378 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
379 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000380 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::VASTART, MVT::Other, Custom);
384 setOperationAction(ISD::VAARG, MVT::Other, Expand);
385 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
386 setOperationAction(ISD::VAEND, MVT::Other, Expand);
387 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
388 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000389 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
390 // FIXME: Shouldn't need this, since no register is used, but the legalizer
391 // doesn't yet know how to not do that for SjLj.
392 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000393 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000394 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000395
Jim Grosbach4b77f6a2010-05-07 18:34:55 +0000396 // If the subtarget does not have extract instructions, sign_extend_inreg
397 // needs to be expanded. Extract is available in ARM mode on v6 and up,
398 // and on most Thumb2 implementations.
399 if ((!Subtarget->isThumb() && !Subtarget->hasV6Ops())
400 || (Subtarget->isThumb2() && !Subtarget->hasT2ExtractPack())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
402 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000403 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000405
David Goodwinf1daf7d2009-07-08 23:10:31 +0000406 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000407 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
408 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000410
411 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000413
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::SETCC, MVT::i32, Expand);
415 setOperationAction(ISD::SETCC, MVT::f32, Expand);
416 setOperationAction(ISD::SETCC, MVT::f64, Expand);
417 setOperationAction(ISD::SELECT, MVT::i32, Expand);
418 setOperationAction(ISD::SELECT, MVT::f32, Expand);
419 setOperationAction(ISD::SELECT, MVT::f64, Expand);
420 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
421 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
422 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000423
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
425 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
426 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
427 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
428 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000429
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000430 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FSIN, MVT::f64, Expand);
432 setOperationAction(ISD::FSIN, MVT::f32, Expand);
433 setOperationAction(ISD::FCOS, MVT::f32, Expand);
434 setOperationAction(ISD::FCOS, MVT::f64, Expand);
435 setOperationAction(ISD::FREM, MVT::f64, Expand);
436 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000437 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
439 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000440 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FPOW, MVT::f64, Expand);
442 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000443
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000444 // Various VFP goodness
445 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000446 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
447 if (Subtarget->hasVFP2()) {
448 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
449 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
450 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
451 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
452 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000453 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000454 if (!Subtarget->hasFP16()) {
455 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
456 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000457 }
Evan Cheng110cf482008-04-01 01:50:16 +0000458 }
Evan Chenga8e29892007-01-19 07:51:42 +0000459
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000460 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000461 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000462 setTargetDAGCombine(ISD::ADD);
463 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000464
Evan Chenga8e29892007-01-19 07:51:42 +0000465 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000467
Evan Chengbc9b7542009-08-15 07:59:10 +0000468 // FIXME: If-converter should use instruction latency to determine
469 // profitability rather than relying on fixed limits.
470 if (Subtarget->getCPUString() == "generic") {
471 // Generic (and overly aggressive) if-conversion limits.
472 setIfCvtBlockSizeLimit(10);
473 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000474 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000475 setIfCvtBlockSizeLimit(3);
476 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000477 } else if (Subtarget->hasV6Ops()) {
478 setIfCvtBlockSizeLimit(2);
479 setIfCvtDupBlockSizeLimit(1);
480 } else {
481 setIfCvtBlockSizeLimit(3);
482 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000483 }
484
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000485 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000486 // Do not enable CodePlacementOpt for now: it currently runs after the
487 // ARMConstantIslandPass and messes up branch relaxation and placement
488 // of constant islands.
489 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000490}
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
493 switch (Opcode) {
494 default: return 0;
495 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000496 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
497 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000498 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000499 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
500 case ARMISD::tCALL: return "ARMISD::tCALL";
501 case ARMISD::BRCOND: return "ARMISD::BRCOND";
502 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000503 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000504 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
505 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
506 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000507 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000508 case ARMISD::CMPFP: return "ARMISD::CMPFP";
509 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
510 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
511 case ARMISD::CMOV: return "ARMISD::CMOV";
512 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000513
Jim Grosbach3482c802010-01-18 19:58:49 +0000514 case ARMISD::RBIT: return "ARMISD::RBIT";
515
Bob Wilson76a312b2010-03-19 22:51:32 +0000516 case ARMISD::FTOSI: return "ARMISD::FTOSI";
517 case ARMISD::FTOUI: return "ARMISD::FTOUI";
518 case ARMISD::SITOF: return "ARMISD::SITOF";
519 case ARMISD::UITOF: return "ARMISD::UITOF";
520
Evan Chenga8e29892007-01-19 07:51:42 +0000521 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
522 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
523 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000524
Jim Grosbache5165492009-11-09 00:11:35 +0000525 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
526 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000527
Evan Chengc5942082009-10-28 06:55:03 +0000528 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
529 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
530
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000531 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000532
Evan Cheng86198642009-08-07 00:34:42 +0000533 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
534
Jim Grosbach3728e962009-12-10 00:11:09 +0000535 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
536 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
537
Bob Wilson5bafff32009-06-22 23:27:02 +0000538 case ARMISD::VCEQ: return "ARMISD::VCEQ";
539 case ARMISD::VCGE: return "ARMISD::VCGE";
540 case ARMISD::VCGEU: return "ARMISD::VCGEU";
541 case ARMISD::VCGT: return "ARMISD::VCGT";
542 case ARMISD::VCGTU: return "ARMISD::VCGTU";
543 case ARMISD::VTST: return "ARMISD::VTST";
544
545 case ARMISD::VSHL: return "ARMISD::VSHL";
546 case ARMISD::VSHRs: return "ARMISD::VSHRs";
547 case ARMISD::VSHRu: return "ARMISD::VSHRu";
548 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
549 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
550 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
551 case ARMISD::VSHRN: return "ARMISD::VSHRN";
552 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
553 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
554 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
555 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
556 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
557 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
558 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
559 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
560 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
561 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
562 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
563 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
564 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
565 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000566 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000567 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000568 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000569 case ARMISD::VREV64: return "ARMISD::VREV64";
570 case ARMISD::VREV32: return "ARMISD::VREV32";
571 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000572 case ARMISD::VZIP: return "ARMISD::VZIP";
573 case ARMISD::VUZP: return "ARMISD::VUZP";
574 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000575 case ARMISD::FMAX: return "ARMISD::FMAX";
576 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000577 }
578}
579
Bill Wendlingb4202b82009-07-01 18:50:55 +0000580/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000581unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000582 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000583}
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585//===----------------------------------------------------------------------===//
586// Lowering Code
587//===----------------------------------------------------------------------===//
588
Evan Chenga8e29892007-01-19 07:51:42 +0000589/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
590static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
591 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000592 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000593 case ISD::SETNE: return ARMCC::NE;
594 case ISD::SETEQ: return ARMCC::EQ;
595 case ISD::SETGT: return ARMCC::GT;
596 case ISD::SETGE: return ARMCC::GE;
597 case ISD::SETLT: return ARMCC::LT;
598 case ISD::SETLE: return ARMCC::LE;
599 case ISD::SETUGT: return ARMCC::HI;
600 case ISD::SETUGE: return ARMCC::HS;
601 case ISD::SETULT: return ARMCC::LO;
602 case ISD::SETULE: return ARMCC::LS;
603 }
604}
605
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000606/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
607static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000608 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000609 CondCode2 = ARMCC::AL;
610 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000611 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000612 case ISD::SETEQ:
613 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
614 case ISD::SETGT:
615 case ISD::SETOGT: CondCode = ARMCC::GT; break;
616 case ISD::SETGE:
617 case ISD::SETOGE: CondCode = ARMCC::GE; break;
618 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000619 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000620 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
621 case ISD::SETO: CondCode = ARMCC::VC; break;
622 case ISD::SETUO: CondCode = ARMCC::VS; break;
623 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
624 case ISD::SETUGT: CondCode = ARMCC::HI; break;
625 case ISD::SETUGE: CondCode = ARMCC::PL; break;
626 case ISD::SETLT:
627 case ISD::SETULT: CondCode = ARMCC::LT; break;
628 case ISD::SETLE:
629 case ISD::SETULE: CondCode = ARMCC::LE; break;
630 case ISD::SETNE:
631 case ISD::SETUNE: CondCode = ARMCC::NE; break;
632 }
Evan Chenga8e29892007-01-19 07:51:42 +0000633}
634
Bob Wilson1f595bb2009-04-17 19:07:39 +0000635//===----------------------------------------------------------------------===//
636// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000637//===----------------------------------------------------------------------===//
638
639#include "ARMGenCallingConv.inc"
640
641// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000642static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000643 CCValAssign::LocInfo &LocInfo,
644 CCState &State, bool CanFail) {
645 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
646
647 // Try to get the first register.
648 if (unsigned Reg = State.AllocateReg(RegList, 4))
649 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
650 else {
651 // For the 2nd half of a v2f64, do not fail.
652 if (CanFail)
653 return false;
654
655 // Put the whole thing on the stack.
656 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
657 State.AllocateStack(8, 4),
658 LocVT, LocInfo));
659 return true;
660 }
661
662 // Try to get the second register.
663 if (unsigned Reg = State.AllocateReg(RegList, 4))
664 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
665 else
666 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
667 State.AllocateStack(4, 4),
668 LocVT, LocInfo));
669 return true;
670}
671
Owen Andersone50ed302009-08-10 22:56:29 +0000672static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000673 CCValAssign::LocInfo &LocInfo,
674 ISD::ArgFlagsTy &ArgFlags,
675 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000676 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
677 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000679 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
680 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000681 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000682}
683
684// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000685static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000686 CCValAssign::LocInfo &LocInfo,
687 CCState &State, bool CanFail) {
688 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
689 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
690
691 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
692 if (Reg == 0) {
693 // For the 2nd half of a v2f64, do not just fail.
694 if (CanFail)
695 return false;
696
697 // Put the whole thing on the stack.
698 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
699 State.AllocateStack(8, 8),
700 LocVT, LocInfo));
701 return true;
702 }
703
704 unsigned i;
705 for (i = 0; i < 2; ++i)
706 if (HiRegList[i] == Reg)
707 break;
708
709 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
710 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
711 LocVT, LocInfo));
712 return true;
713}
714
Owen Andersone50ed302009-08-10 22:56:29 +0000715static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000716 CCValAssign::LocInfo &LocInfo,
717 ISD::ArgFlagsTy &ArgFlags,
718 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000719 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
720 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000722 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
723 return false;
724 return true; // we handled it
725}
726
Owen Andersone50ed302009-08-10 22:56:29 +0000727static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000728 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000729 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
730 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
731
Bob Wilsone65586b2009-04-17 20:40:45 +0000732 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
733 if (Reg == 0)
734 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735
Bob Wilsone65586b2009-04-17 20:40:45 +0000736 unsigned i;
737 for (i = 0; i < 2; ++i)
738 if (HiRegList[i] == Reg)
739 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000740
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000742 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000743 LocVT, LocInfo));
744 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000745}
746
Owen Andersone50ed302009-08-10 22:56:29 +0000747static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000748 CCValAssign::LocInfo &LocInfo,
749 ISD::ArgFlagsTy &ArgFlags,
750 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000751 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
752 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000754 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000755 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000756}
757
Owen Andersone50ed302009-08-10 22:56:29 +0000758static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000759 CCValAssign::LocInfo &LocInfo,
760 ISD::ArgFlagsTy &ArgFlags,
761 CCState &State) {
762 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
763 State);
764}
765
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000766/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
767/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000768CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000769 bool Return,
770 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000771 switch (CC) {
772 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000773 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000774 case CallingConv::C:
775 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000776 // Use target triple & subtarget features to do actual dispatch.
777 if (Subtarget->isAAPCS_ABI()) {
778 if (Subtarget->hasVFP2() &&
779 FloatABIType == FloatABI::Hard && !isVarArg)
780 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
781 else
782 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
783 } else
784 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000785 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000786 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000787 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000788 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000789 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000790 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000791 }
792}
793
Dan Gohman98ca4f22009-08-05 01:29:28 +0000794/// LowerCallResult - Lower the result values of a call into the
795/// appropriate copies out of appropriate physical registers.
796SDValue
797ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000798 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000799 const SmallVectorImpl<ISD::InputArg> &Ins,
800 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000801 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000802
Bob Wilson1f595bb2009-04-17 19:07:39 +0000803 // Assign locations to each value returned by this call.
804 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000805 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000806 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000807 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000808 CCAssignFnForNode(CallConv, /* Return*/ true,
809 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000810
811 // Copy all of the result registers out of their specified physreg.
812 for (unsigned i = 0; i != RVLocs.size(); ++i) {
813 CCValAssign VA = RVLocs[i];
814
Bob Wilson80915242009-04-25 00:33:20 +0000815 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000816 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000819 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000820 Chain = Lo.getValue(1);
821 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000822 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000824 InFlag);
825 Chain = Hi.getValue(1);
826 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000827 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 if (VA.getLocVT() == MVT::v2f64) {
830 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
831 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
832 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000833
834 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000836 Chain = Lo.getValue(1);
837 InFlag = Lo.getValue(2);
838 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000840 Chain = Hi.getValue(1);
841 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000842 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
844 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000845 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000846 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000847 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
848 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000849 Chain = Val.getValue(1);
850 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851 }
Bob Wilson80915242009-04-25 00:33:20 +0000852
853 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000854 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000855 case CCValAssign::Full: break;
856 case CCValAssign::BCvt:
857 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
858 break;
859 }
860
Dan Gohman98ca4f22009-08-05 01:29:28 +0000861 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862 }
863
Dan Gohman98ca4f22009-08-05 01:29:28 +0000864 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865}
866
867/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
868/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000869/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870/// a byval function parameter.
871/// Sometimes what we are copying is the end of a larger object, the part that
872/// does not fit in registers.
873static SDValue
874CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
875 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
876 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000878 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000879 /*isVolatile=*/false, /*AlwaysInline=*/false,
880 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000881}
882
Bob Wilsondee46d72009-04-17 20:35:10 +0000883/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000884SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000885ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
886 SDValue StackPtr, SDValue Arg,
887 DebugLoc dl, SelectionDAG &DAG,
888 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000889 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000890 unsigned LocMemOffset = VA.getLocMemOffset();
891 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
892 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
893 if (Flags.isByVal()) {
894 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
895 }
896 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000897 PseudoSourceValue::getStack(), LocMemOffset,
898 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000899}
900
Dan Gohman98ca4f22009-08-05 01:29:28 +0000901void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000902 SDValue Chain, SDValue &Arg,
903 RegsToPassVector &RegsToPass,
904 CCValAssign &VA, CCValAssign &NextVA,
905 SDValue &StackPtr,
906 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000907 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000908
Jim Grosbache5165492009-11-09 00:11:35 +0000909 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000911 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
912
913 if (NextVA.isRegLoc())
914 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
915 else {
916 assert(NextVA.isMemLoc());
917 if (StackPtr.getNode() == 0)
918 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
919
Dan Gohman98ca4f22009-08-05 01:29:28 +0000920 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
921 dl, DAG, NextVA,
922 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000923 }
924}
925
Dan Gohman98ca4f22009-08-05 01:29:28 +0000926/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000927/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
928/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000929SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000930ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000931 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000932 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000933 const SmallVectorImpl<ISD::OutputArg> &Outs,
934 const SmallVectorImpl<ISD::InputArg> &Ins,
935 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000936 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000937 // ARM target does not yet support tail call optimization.
938 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000939
Bob Wilson1f595bb2009-04-17 19:07:39 +0000940 // Analyze operands of the call, assigning locations to each operand.
941 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000942 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
943 *DAG.getContext());
944 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000945 CCAssignFnForNode(CallConv, /* Return*/ false,
946 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000947
Bob Wilson1f595bb2009-04-17 19:07:39 +0000948 // Get a count of how many bytes are to be pushed on the stack.
949 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000950
951 // Adjust the stack pointer for the new arguments...
952 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000953 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000954
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000955 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000956
Bob Wilson5bafff32009-06-22 23:27:02 +0000957 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000958 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000959
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000961 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000962 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
963 i != e;
964 ++i, ++realArgIdx) {
965 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000966 SDValue Arg = Outs[realArgIdx].Val;
967 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000968
Bob Wilson1f595bb2009-04-17 19:07:39 +0000969 // Promote the value if needed.
970 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000971 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000972 case CCValAssign::Full: break;
973 case CCValAssign::SExt:
974 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
975 break;
976 case CCValAssign::ZExt:
977 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
978 break;
979 case CCValAssign::AExt:
980 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
981 break;
982 case CCValAssign::BCvt:
983 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
984 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000985 }
986
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000987 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000988 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 if (VA.getLocVT() == MVT::v2f64) {
990 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
991 DAG.getConstant(0, MVT::i32));
992 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
993 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000994
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000996 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
997
998 VA = ArgLocs[++i]; // skip ahead to next loc
999 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001000 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001001 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1002 } else {
1003 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001004
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1006 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001007 }
1008 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001009 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001010 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001011 }
1012 } else if (VA.isRegLoc()) {
1013 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1014 } else {
1015 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001016
Dan Gohman98ca4f22009-08-05 01:29:28 +00001017 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1018 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001019 }
Evan Chenga8e29892007-01-19 07:51:42 +00001020 }
1021
1022 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001024 &MemOpChains[0], MemOpChains.size());
1025
1026 // Build a sequence of copy-to-reg nodes chained together with token chain
1027 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001028 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001029 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001030 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001031 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001032 InFlag = Chain.getValue(1);
1033 }
1034
Bill Wendling056292f2008-09-16 21:48:12 +00001035 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1036 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1037 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001038 bool isDirect = false;
1039 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001040 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001041 MachineFunction &MF = DAG.getMachineFunction();
1042 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001043
1044 if (EnableARMLongCalls) {
1045 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1046 && "long-calls with non-static relocation model!");
1047 // Handle a global address or an external symbol. If it's not one of
1048 // those, the target's already in a register, so we don't need to do
1049 // anything extra.
1050 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001051 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001052 // Create a constant pool entry for the callee address
1053 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1054 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1055 ARMPCLabelIndex,
1056 ARMCP::CPValue, 0);
1057 // Get the address of the callee into a register
1058 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1059 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1060 Callee = DAG.getLoad(getPointerTy(), dl,
1061 DAG.getEntryNode(), CPAddr,
1062 PseudoSourceValue::getConstantPool(), 0,
1063 false, false, 0);
1064 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1065 const char *Sym = S->getSymbol();
1066
1067 // Create a constant pool entry for the callee address
1068 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1069 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1070 Sym, ARMPCLabelIndex, 0);
1071 // Get the address of the callee into a register
1072 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1073 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1074 Callee = DAG.getLoad(getPointerTy(), dl,
1075 DAG.getEntryNode(), CPAddr,
1076 PseudoSourceValue::getConstantPool(), 0,
1077 false, false, 0);
1078 }
1079 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001080 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001081 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001082 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001083 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001084 getTargetMachine().getRelocationModel() != Reloc::Static;
1085 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001086 // ARM call to a local ARM function is predicable.
1087 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001088 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001089 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001090 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001091 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001092 ARMPCLabelIndex,
1093 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001094 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001096 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001097 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001098 PseudoSourceValue::getConstantPool(), 0,
1099 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001100 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001101 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001102 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001103 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001104 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001105 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001106 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001107 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001108 getTargetMachine().getRelocationModel() != Reloc::Static;
1109 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001110 // tBX takes a register source operand.
1111 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001112 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001113 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001114 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001115 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001116 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001118 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001119 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001120 PseudoSourceValue::getConstantPool(), 0,
1121 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001122 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001123 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001124 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001125 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001126 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001127 }
1128
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001129 // FIXME: handle tail calls differently.
1130 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001131 if (Subtarget->isThumb()) {
1132 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001133 CallOpc = ARMISD::CALL_NOLINK;
1134 else
1135 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1136 } else {
1137 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001138 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1139 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001140 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001141 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001142 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001144 InFlag = Chain.getValue(1);
1145 }
1146
Dan Gohman475871a2008-07-27 21:46:04 +00001147 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001148 Ops.push_back(Chain);
1149 Ops.push_back(Callee);
1150
1151 // Add argument registers to the end of the list so that they are known live
1152 // into the call.
1153 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1154 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1155 RegsToPass[i].second.getValueType()));
1156
Gabor Greifba36cb52008-08-28 21:40:38 +00001157 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001158 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001159 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001161 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001162 InFlag = Chain.getValue(1);
1163
Chris Lattnere563bbc2008-10-11 22:08:30 +00001164 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1165 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001167 InFlag = Chain.getValue(1);
1168
Bob Wilson1f595bb2009-04-17 19:07:39 +00001169 // Handle result values, copying them out of physregs into vregs that we
1170 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1172 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001173}
1174
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175SDValue
1176ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001177 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001179 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001180
Bob Wilsondee46d72009-04-17 20:35:10 +00001181 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001182 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183
Bob Wilsondee46d72009-04-17 20:35:10 +00001184 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001185 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1186 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001189 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1190 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001191
1192 // If this is the first return lowered for this function, add
1193 // the regs to the liveout set for the function.
1194 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1195 for (unsigned i = 0; i != RVLocs.size(); ++i)
1196 if (RVLocs[i].isRegLoc())
1197 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001198 }
1199
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200 SDValue Flag;
1201
1202 // Copy the result values into the output registers.
1203 for (unsigned i = 0, realRVLocIdx = 0;
1204 i != RVLocs.size();
1205 ++i, ++realRVLocIdx) {
1206 CCValAssign &VA = RVLocs[i];
1207 assert(VA.isRegLoc() && "Can only return in registers!");
1208
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210
1211 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001212 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001213 case CCValAssign::Full: break;
1214 case CCValAssign::BCvt:
1215 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1216 break;
1217 }
1218
Bob Wilson1f595bb2009-04-17 19:07:39 +00001219 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001221 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1223 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001224 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001226
1227 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1228 Flag = Chain.getValue(1);
1229 VA = RVLocs[++i]; // skip ahead to next loc
1230 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1231 HalfGPRs.getValue(1), Flag);
1232 Flag = Chain.getValue(1);
1233 VA = RVLocs[++i]; // skip ahead to next loc
1234
1235 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1237 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001238 }
1239 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1240 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001241 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001243 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001244 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001245 VA = RVLocs[++i]; // skip ahead to next loc
1246 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1247 Flag);
1248 } else
1249 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1250
Bob Wilsondee46d72009-04-17 20:35:10 +00001251 // Guarantee that all emitted copies are
1252 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001253 Flag = Chain.getValue(1);
1254 }
1255
1256 SDValue result;
1257 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001259 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001261
1262 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001263}
1264
Bob Wilsonb62d2572009-11-03 00:02:05 +00001265// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1266// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1267// one of the above mentioned nodes. It has to be wrapped because otherwise
1268// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1269// be used to form addressing mode. These wrapped nodes will be selected
1270// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001271static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001272 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001273 // FIXME there is no actual debug info here
1274 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001275 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001276 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001277 if (CP->isMachineConstantPoolEntry())
1278 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1279 CP->getAlignment());
1280 else
1281 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1282 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001284}
1285
Dan Gohmand858e902010-04-17 15:26:15 +00001286SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1287 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001288 MachineFunction &MF = DAG.getMachineFunction();
1289 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1290 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001291 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001292 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001293 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001294 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1295 SDValue CPAddr;
1296 if (RelocM == Reloc::Static) {
1297 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1298 } else {
1299 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001300 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001301 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1302 ARMCP::CPBlockAddress,
1303 PCAdj);
1304 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1305 }
1306 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1307 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001308 PseudoSourceValue::getConstantPool(), 0,
1309 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001310 if (RelocM == Reloc::Static)
1311 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001312 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001313 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001314}
1315
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001316// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001317SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001318ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001319 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001320 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001321 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001322 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001323 MachineFunction &MF = DAG.getMachineFunction();
1324 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1325 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001326 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001327 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001328 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001329 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001331 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001332 PseudoSourceValue::getConstantPool(), 0,
1333 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001334 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001335
Evan Chenge7e0d622009-11-06 22:24:13 +00001336 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001338
1339 // call __tls_get_addr.
1340 ArgListTy Args;
1341 ArgListEntry Entry;
1342 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001343 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001344 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001345 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001346 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001347 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1348 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001350 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001351 return CallResult.first;
1352}
1353
1354// Lower ISD::GlobalTLSAddress using the "initial exec" or
1355// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001356SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001357ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001358 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001359 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001360 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001361 SDValue Offset;
1362 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001363 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001364 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001365 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001366
Chris Lattner4fb63d02009-07-15 04:12:33 +00001367 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001368 MachineFunction &MF = DAG.getMachineFunction();
1369 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1370 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1371 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001372 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1373 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001374 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001375 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001376 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001378 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001379 PseudoSourceValue::getConstantPool(), 0,
1380 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001381 Chain = Offset.getValue(1);
1382
Evan Chenge7e0d622009-11-06 22:24:13 +00001383 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001384 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001385
Evan Cheng9eda6892009-10-31 03:39:36 +00001386 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001387 PseudoSourceValue::getConstantPool(), 0,
1388 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001389 } else {
1390 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001391 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001392 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001394 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001395 PseudoSourceValue::getConstantPool(), 0,
1396 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001397 }
1398
1399 // The address of the thread local variable is the add of the thread
1400 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001401 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001402}
1403
Dan Gohman475871a2008-07-27 21:46:04 +00001404SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001405ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001406 // TODO: implement the "local dynamic" model
1407 assert(Subtarget->isTargetELF() &&
1408 "TLS not implemented for non-ELF targets");
1409 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1410 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1411 // otherwise use the "Local Exec" TLS Model
1412 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1413 return LowerToTLSGeneralDynamicModel(GA, DAG);
1414 else
1415 return LowerToTLSExecModels(GA, DAG);
1416}
1417
Dan Gohman475871a2008-07-27 21:46:04 +00001418SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001419 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001420 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001421 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001422 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001423 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1424 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001425 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001426 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001427 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001428 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001430 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001431 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001432 PseudoSourceValue::getConstantPool(), 0,
1433 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001434 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001435 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001436 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001437 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001438 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001439 PseudoSourceValue::getGOT(), 0,
1440 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001441 return Result;
1442 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001443 // If we have T2 ops, we can materialize the address directly via movt/movw
1444 // pair. This is always cheaper.
1445 if (Subtarget->useMovt()) {
1446 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1447 DAG.getTargetGlobalAddress(GV, PtrVT));
1448 } else {
1449 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1450 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1451 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001452 PseudoSourceValue::getConstantPool(), 0,
1453 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001454 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001455 }
1456}
1457
Dan Gohman475871a2008-07-27 21:46:04 +00001458SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001459 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001460 MachineFunction &MF = DAG.getMachineFunction();
1461 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1462 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001463 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001464 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001465 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001466 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001467 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001468 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001469 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001470 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001471 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001472 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1473 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001474 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001475 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001476 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001477 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001478
Evan Cheng9eda6892009-10-31 03:39:36 +00001479 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001480 PseudoSourceValue::getConstantPool(), 0,
1481 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001482 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001483
1484 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001485 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001486 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001487 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001488
Evan Cheng63476a82009-09-03 07:04:02 +00001489 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001490 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001491 PseudoSourceValue::getGOT(), 0,
1492 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001493
1494 return Result;
1495}
1496
Dan Gohman475871a2008-07-27 21:46:04 +00001497SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001498 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001499 assert(Subtarget->isTargetELF() &&
1500 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001501 MachineFunction &MF = DAG.getMachineFunction();
1502 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1503 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001504 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001505 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001506 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001507 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1508 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001509 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001510 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001512 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001513 PseudoSourceValue::getConstantPool(), 0,
1514 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001515 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001516 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001517}
1518
Jim Grosbach0e0da732009-05-12 23:59:14 +00001519SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001520ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001521 const ARMSubtarget *Subtarget)
1522 const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001523 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001524 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001525 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001526 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001527 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001528 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001529 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1530 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001531 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001532 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001533 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1534 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001535 EVT PtrVT = getPointerTy();
1536 DebugLoc dl = Op.getDebugLoc();
1537 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1538 SDValue CPAddr;
1539 unsigned PCAdj = (RelocM != Reloc::PIC_)
1540 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001541 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001542 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1543 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001544 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001546 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001547 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001548 PseudoSourceValue::getConstantPool(), 0,
1549 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001550 SDValue Chain = Result.getValue(1);
1551
1552 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001553 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001554 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1555 }
1556 return Result;
1557 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001558 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001559 SDValue Val = Subtarget->isThumb() ?
1560 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1561 DAG.getConstant(0, MVT::i32);
1562 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1563 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001564 }
1565}
1566
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001567static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1568 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001569 DebugLoc dl = Op.getDebugLoc();
1570 SDValue Op5 = Op.getOperand(5);
1571 SDValue Res;
1572 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1573 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001574 if (Subtarget->hasV7Ops())
1575 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1576 else
1577 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1578 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001579 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001580 if (Subtarget->hasV7Ops())
1581 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1582 else
1583 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1584 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001585 }
1586 return Res;
1587}
1588
Dan Gohman1e93df62010-04-17 14:41:14 +00001589static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1590 MachineFunction &MF = DAG.getMachineFunction();
1591 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1592
Evan Chenga8e29892007-01-19 07:51:42 +00001593 // vastart just stores the address of the VarArgsFrameIndex slot into the
1594 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001595 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001596 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001597 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001598 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001599 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1600 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001601}
1602
Dan Gohman475871a2008-07-27 21:46:04 +00001603SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001604ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1605 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001606 SDNode *Node = Op.getNode();
1607 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001608 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001609 SDValue Chain = Op.getOperand(0);
1610 SDValue Size = Op.getOperand(1);
1611 SDValue Align = Op.getOperand(2);
1612
1613 // Chain the dynamic stack allocation so that it doesn't modify the stack
1614 // pointer when other instructions are using the stack.
1615 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1616
1617 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1618 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1619 if (AlignVal > StackAlign)
1620 // Do this now since selection pass cannot introduce new target
1621 // independent node.
1622 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1623
1624 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1625 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1626 // do even more horrible hack later.
1627 MachineFunction &MF = DAG.getMachineFunction();
1628 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1629 if (AFI->isThumb1OnlyFunction()) {
1630 bool Negate = true;
1631 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1632 if (C) {
1633 uint32_t Val = C->getZExtValue();
1634 if (Val <= 508 && ((Val & 3) == 0))
1635 Negate = false;
1636 }
1637 if (Negate)
1638 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1639 }
1640
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001642 SDValue Ops1[] = { Chain, Size, Align };
1643 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1644 Chain = Res.getValue(1);
1645 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1646 DAG.getIntPtrConstant(0, true), SDValue());
1647 SDValue Ops2[] = { Res, Chain };
1648 return DAG.getMergeValues(Ops2, 2, dl);
1649}
1650
1651SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001652ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1653 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001654 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001655 MachineFunction &MF = DAG.getMachineFunction();
1656 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1657
1658 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001659 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 RC = ARM::tGPRRegisterClass;
1661 else
1662 RC = ARM::GPRRegisterClass;
1663
1664 // Transform the arguments stored in physical registers into virtual ones.
1665 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001667
1668 SDValue ArgValue2;
1669 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001671 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001672
1673 // Create load node to retrieve arguments from the stack.
1674 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001675 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001676 PseudoSourceValue::getFixedStack(FI), 0,
1677 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001678 } else {
1679 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001681 }
1682
Jim Grosbache5165492009-11-09 00:11:35 +00001683 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001684}
1685
1686SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001688 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 const SmallVectorImpl<ISD::InputArg>
1690 &Ins,
1691 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001692 SmallVectorImpl<SDValue> &InVals)
1693 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695 MachineFunction &MF = DAG.getMachineFunction();
1696 MachineFrameInfo *MFI = MF.getFrameInfo();
1697
Bob Wilson1f595bb2009-04-17 19:07:39 +00001698 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1699
1700 // Assign locations to all of the incoming arguments.
1701 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1703 *DAG.getContext());
1704 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001705 CCAssignFnForNode(CallConv, /* Return*/ false,
1706 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707
1708 SmallVector<SDValue, 16> ArgValues;
1709
1710 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1711 CCValAssign &VA = ArgLocs[i];
1712
Bob Wilsondee46d72009-04-17 20:35:10 +00001713 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001714 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001715 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001716
Bob Wilson5bafff32009-06-22 23:27:02 +00001717 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001718 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001719 // f64 and vector types are split up into multiple registers or
1720 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001722 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001724 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001725 SDValue ArgValue2;
1726 if (VA.isMemLoc()) {
1727 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1728 true, false);
1729 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1730 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1731 PseudoSourceValue::getFixedStack(FI), 0,
1732 false, false, 0);
1733 } else {
1734 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1735 Chain, DAG, dl);
1736 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001737 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1738 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001739 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1742 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001744
Bob Wilson5bafff32009-06-22 23:27:02 +00001745 } else {
1746 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001747
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001749 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001751 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001753 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001755 RC = (AFI->isThumb1OnlyFunction() ?
1756 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001757 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001758 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001759
1760 // Transform the arguments in physical registers into virtual ones.
1761 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001763 }
1764
1765 // If this is an 8 or 16-bit value, it is really passed promoted
1766 // to 32 bits. Insert an assert[sz]ext to capture this, then
1767 // truncate to the right size.
1768 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001769 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001770 case CCValAssign::Full: break;
1771 case CCValAssign::BCvt:
1772 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1773 break;
1774 case CCValAssign::SExt:
1775 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1776 DAG.getValueType(VA.getValVT()));
1777 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1778 break;
1779 case CCValAssign::ZExt:
1780 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1781 DAG.getValueType(VA.getValVT()));
1782 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1783 break;
1784 }
1785
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001787
1788 } else { // VA.isRegLoc()
1789
1790 // sanity check
1791 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001793
1794 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001795 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1796 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001797
Bob Wilsondee46d72009-04-17 20:35:10 +00001798 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001799 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001800 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001801 PseudoSourceValue::getFixedStack(FI), 0,
1802 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001803 }
1804 }
1805
1806 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001807 if (isVarArg) {
1808 static const unsigned GPRArgRegs[] = {
1809 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1810 };
1811
Bob Wilsondee46d72009-04-17 20:35:10 +00001812 unsigned NumGPRs = CCInfo.getFirstUnallocated
1813 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001814
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001815 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1816 unsigned VARegSize = (4 - NumGPRs) * 4;
1817 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001818 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001819 if (VARegSaveSize) {
1820 // If this function is vararg, store any remaining integer argument regs
1821 // to their spots on the stack so that they may be loaded by deferencing
1822 // the result of va_next.
1823 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 AFI->setVarArgsFrameIndex(
1825 MFI->CreateFixedObject(VARegSaveSize,
1826 ArgOffset + VARegSaveSize - VARegSize,
1827 true, false));
1828 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
1829 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001832 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001833 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001834 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001835 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001836 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001837 RC = ARM::GPRRegisterClass;
1838
Bob Wilson998e1252009-04-20 18:36:57 +00001839 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00001841 SDValue Store =
1842 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1843 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()), 0,
1844 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001845 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001846 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001847 DAG.getConstant(4, getPointerTy()));
1848 }
1849 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001852 } else
1853 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00001854 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
1855 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00001856 }
1857
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001859}
1860
1861/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001862static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001863 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001864 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001865 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001866 // Maybe this has already been legalized into the constant pool?
1867 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001868 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001869 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00001870 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001871 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001872 }
1873 }
1874 return false;
1875}
1876
Evan Chenga8e29892007-01-19 07:51:42 +00001877/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1878/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001879SDValue
1880ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00001881 SDValue &ARMCC, SelectionDAG &DAG,
1882 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001883 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001884 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001885 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001886 // Constant does not fit, try adjusting it by one?
1887 switch (CC) {
1888 default: break;
1889 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001890 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001891 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001892 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001894 }
1895 break;
1896 case ISD::SETULT:
1897 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001898 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001899 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001901 }
1902 break;
1903 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001904 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001905 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001906 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001908 }
1909 break;
1910 case ISD::SETULE:
1911 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001912 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001913 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001915 }
1916 break;
1917 }
1918 }
1919 }
1920
1921 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001922 ARMISD::NodeType CompareType;
1923 switch (CondCode) {
1924 default:
1925 CompareType = ARMISD::CMP;
1926 break;
1927 case ARMCC::EQ:
1928 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001929 // Uses only Z Flag
1930 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001931 break;
1932 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001933 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1934 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001935}
1936
1937/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001938static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001939 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001941 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001943 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1945 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001946}
1947
Dan Gohmand858e902010-04-17 15:26:15 +00001948SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001949 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SDValue LHS = Op.getOperand(0);
1951 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001952 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001953 SDValue TrueVal = Op.getOperand(2);
1954 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001955 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001956
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001960 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001961 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001962 }
1963
1964 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001965 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001966
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1968 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001969 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1970 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001971 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001972 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001974 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001975 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001976 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001977 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001978 }
1979 return Result;
1980}
1981
Dan Gohmand858e902010-04-17 15:26:15 +00001982SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001984 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SDValue LHS = Op.getOperand(2);
1986 SDValue RHS = Op.getOperand(3);
1987 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001988 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001989
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001991 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001993 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001995 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001996 }
1997
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001999 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002000 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002001
Dale Johannesende064702009-02-06 21:50:26 +00002002 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2004 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2005 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002006 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002007 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002008 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002010 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002011 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002012 }
2013 return Res;
2014}
2015
Dan Gohmand858e902010-04-17 15:26:15 +00002016SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002017 SDValue Chain = Op.getOperand(0);
2018 SDValue Table = Op.getOperand(1);
2019 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002020 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002021
Owen Andersone50ed302009-08-10 22:56:29 +00002022 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002023 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2024 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002025 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002026 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002028 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2029 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002030 if (Subtarget->isThumb2()) {
2031 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2032 // which does another jump to the destination. This also makes it easier
2033 // to translate it to TBB / TBH later.
2034 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002036 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002037 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002038 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002039 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002040 PseudoSourceValue::getJumpTable(), 0,
2041 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002042 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002043 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002045 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002046 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002047 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002048 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002050 }
Evan Chenga8e29892007-01-19 07:51:42 +00002051}
2052
Bob Wilson76a312b2010-03-19 22:51:32 +00002053static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2054 DebugLoc dl = Op.getDebugLoc();
2055 unsigned Opc;
2056
2057 switch (Op.getOpcode()) {
2058 default:
2059 assert(0 && "Invalid opcode!");
2060 case ISD::FP_TO_SINT:
2061 Opc = ARMISD::FTOSI;
2062 break;
2063 case ISD::FP_TO_UINT:
2064 Opc = ARMISD::FTOUI;
2065 break;
2066 }
2067 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2068 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2069}
2070
2071static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2072 EVT VT = Op.getValueType();
2073 DebugLoc dl = Op.getDebugLoc();
2074 unsigned Opc;
2075
2076 switch (Op.getOpcode()) {
2077 default:
2078 assert(0 && "Invalid opcode!");
2079 case ISD::SINT_TO_FP:
2080 Opc = ARMISD::SITOF;
2081 break;
2082 case ISD::UINT_TO_FP:
2083 Opc = ARMISD::UITOF;
2084 break;
2085 }
2086
2087 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2088 return DAG.getNode(Opc, dl, VT, Op);
2089}
2090
Dan Gohman475871a2008-07-27 21:46:04 +00002091static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002092 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002093 SDValue Tmp0 = Op.getOperand(0);
2094 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002095 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002096 EVT VT = Op.getValueType();
2097 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002098 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2099 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2101 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002102 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002103}
2104
Dan Gohmand858e902010-04-17 15:26:15 +00002105SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002106 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2107 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002108 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002109 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2110 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002111 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002112 ? ARM::R7 : ARM::R11;
2113 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2114 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002115 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2116 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002117 return FrameAddr;
2118}
2119
Dan Gohman475871a2008-07-27 21:46:04 +00002120SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002121ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002122 SDValue Chain,
2123 SDValue Dst, SDValue Src,
2124 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002125 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00002126 const Value *DstSV,
2127 uint64_t DstSVOff,
2128 const Value *SrcSV,
2129 uint64_t SrcSVOff) const {
Evan Cheng4102eb52007-10-22 22:11:27 +00002130 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002131 // This requires 4-byte alignment.
2132 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002133 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002134 // This requires the copy size to be a constant, preferrably
2135 // within a subtarget-specific limit.
2136 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2137 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002138 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002139 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002140 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002141 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002142
2143 unsigned BytesLeft = SizeVal & 3;
2144 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002145 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002147 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002148 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002149 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002150 SDValue TFOps[MAX_LOADS_IN_LDM];
2151 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002152 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002153
Evan Cheng4102eb52007-10-22 22:11:27 +00002154 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2155 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002156 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002157 while (EmittedNumMemOps < NumMemOps) {
2158 for (i = 0;
2159 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002160 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002161 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2162 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002163 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002164 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002165 SrcOff += VTSize;
2166 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002168
Evan Cheng4102eb52007-10-22 22:11:27 +00002169 for (i = 0;
2170 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002171 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002172 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2173 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002174 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002175 DstOff += VTSize;
2176 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002178
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002179 EmittedNumMemOps += i;
2180 }
2181
Bob Wilson2dc4f542009-03-20 22:42:55 +00002182 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002183 return Chain;
2184
2185 // Issue loads / stores for the trailing (1 - 3) bytes.
2186 unsigned BytesLeftSave = BytesLeft;
2187 i = 0;
2188 while (BytesLeft) {
2189 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002190 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002191 VTSize = 2;
2192 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002193 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002194 VTSize = 1;
2195 }
2196
Dale Johannesen0f502f62009-02-03 22:26:09 +00002197 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002198 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2199 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002200 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002201 TFOps[i] = Loads[i].getValue(1);
2202 ++i;
2203 SrcOff += VTSize;
2204 BytesLeft -= VTSize;
2205 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002207
2208 i = 0;
2209 BytesLeft = BytesLeftSave;
2210 while (BytesLeft) {
2211 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002212 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002213 VTSize = 2;
2214 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002215 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002216 VTSize = 1;
2217 }
2218
Dale Johannesen0f502f62009-02-03 22:26:09 +00002219 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2221 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002222 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002223 ++i;
2224 DstOff += VTSize;
2225 BytesLeft -= VTSize;
2226 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002228}
2229
Bob Wilson9f3f0612010-04-17 05:30:19 +00002230/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2231/// expand a bit convert where either the source or destination type is i64 to
2232/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2233/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2234/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002235static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002236 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2237 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002239
Bob Wilson9f3f0612010-04-17 05:30:19 +00002240 // This function is only supposed to be called for i64 types, either as the
2241 // source or destination of the bit convert.
2242 EVT SrcVT = Op.getValueType();
2243 EVT DstVT = N->getValueType(0);
2244 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2245 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002246
Bob Wilson9f3f0612010-04-17 05:30:19 +00002247 // Turn i64->f64 into VMOVDRR.
2248 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2250 DAG.getConstant(0, MVT::i32));
2251 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2252 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002253 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002254 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002255
Jim Grosbache5165492009-11-09 00:11:35 +00002256 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002257 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2258 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2259 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2260 // Merge the pieces into a single i64 value.
2261 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2262 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002263
Bob Wilson9f3f0612010-04-17 05:30:19 +00002264 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002265}
2266
Bob Wilson5bafff32009-06-22 23:27:02 +00002267/// getZeroVector - Returns a vector of specified type with all zero elements.
2268///
Owen Andersone50ed302009-08-10 22:56:29 +00002269static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 assert(VT.isVector() && "Expected a vector type");
2271
2272 // Zero vectors are used to represent vector negation and in those cases
2273 // will be implemented with the NEON VNEG instruction. However, VNEG does
2274 // not support i64 elements, so sometimes the zero vectors will need to be
2275 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002276 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002277 // to their dest type. This ensures they get CSE'd.
2278 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002279 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2280 SmallVector<SDValue, 8> Ops;
2281 MVT TVT;
2282
2283 if (VT.getSizeInBits() == 64) {
2284 Ops.assign(8, Cst); TVT = MVT::v8i8;
2285 } else {
2286 Ops.assign(16, Cst); TVT = MVT::v16i8;
2287 }
2288 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002289
2290 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2291}
2292
2293/// getOnesVector - Returns a vector of specified type with all bits set.
2294///
Owen Andersone50ed302009-08-10 22:56:29 +00002295static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 assert(VT.isVector() && "Expected a vector type");
2297
Bob Wilson929ffa22009-10-30 20:13:25 +00002298 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002299 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002300 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002301 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2302 SmallVector<SDValue, 8> Ops;
2303 MVT TVT;
2304
2305 if (VT.getSizeInBits() == 64) {
2306 Ops.assign(8, Cst); TVT = MVT::v8i8;
2307 } else {
2308 Ops.assign(16, Cst); TVT = MVT::v16i8;
2309 }
2310 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002311
2312 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2313}
2314
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002315/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2316/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002317SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2318 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002319 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2320 EVT VT = Op.getValueType();
2321 unsigned VTBits = VT.getSizeInBits();
2322 DebugLoc dl = Op.getDebugLoc();
2323 SDValue ShOpLo = Op.getOperand(0);
2324 SDValue ShOpHi = Op.getOperand(1);
2325 SDValue ShAmt = Op.getOperand(2);
2326 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002327 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002328
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002329 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2330
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002331 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2332 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2333 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2334 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2335 DAG.getConstant(VTBits, MVT::i32));
2336 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2337 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002338 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002339
2340 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2341 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002342 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002343 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002344 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2345 CCR, Cmp);
2346
2347 SDValue Ops[2] = { Lo, Hi };
2348 return DAG.getMergeValues(Ops, 2, dl);
2349}
2350
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002351/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2352/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002353SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2354 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002355 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2356 EVT VT = Op.getValueType();
2357 unsigned VTBits = VT.getSizeInBits();
2358 DebugLoc dl = Op.getDebugLoc();
2359 SDValue ShOpLo = Op.getOperand(0);
2360 SDValue ShOpHi = Op.getOperand(1);
2361 SDValue ShAmt = Op.getOperand(2);
2362 SDValue ARMCC;
2363
2364 assert(Op.getOpcode() == ISD::SHL_PARTS);
2365 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2366 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2367 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2368 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2369 DAG.getConstant(VTBits, MVT::i32));
2370 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2371 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2372
2373 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2374 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2375 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002376 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002377 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2378 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2379 CCR, Cmp);
2380
2381 SDValue Ops[2] = { Lo, Hi };
2382 return DAG.getMergeValues(Ops, 2, dl);
2383}
2384
Jim Grosbach3482c802010-01-18 19:58:49 +00002385static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2386 const ARMSubtarget *ST) {
2387 EVT VT = N->getValueType(0);
2388 DebugLoc dl = N->getDebugLoc();
2389
2390 if (!ST->hasV6T2Ops())
2391 return SDValue();
2392
2393 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2394 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2395}
2396
Bob Wilson5bafff32009-06-22 23:27:02 +00002397static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2398 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002399 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002400 DebugLoc dl = N->getDebugLoc();
2401
2402 // Lower vector shifts on NEON to use VSHL.
2403 if (VT.isVector()) {
2404 assert(ST->hasNEON() && "unexpected vector shift");
2405
2406 // Left shifts translate directly to the vshiftu intrinsic.
2407 if (N->getOpcode() == ISD::SHL)
2408 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 N->getOperand(0), N->getOperand(1));
2411
2412 assert((N->getOpcode() == ISD::SRA ||
2413 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2414
2415 // NEON uses the same intrinsics for both left and right shifts. For
2416 // right shifts, the shift amounts are negative, so negate the vector of
2417 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002419 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2420 getZeroVector(ShiftVT, DAG, dl),
2421 N->getOperand(1));
2422 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2423 Intrinsic::arm_neon_vshifts :
2424 Intrinsic::arm_neon_vshiftu);
2425 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002426 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002427 N->getOperand(0), NegatedCount);
2428 }
2429
Eli Friedmance392eb2009-08-22 03:13:10 +00002430 // We can get here for a node like i32 = ISD::SHL i32, i64
2431 if (VT != MVT::i64)
2432 return SDValue();
2433
2434 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002435 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002436
Chris Lattner27a6c732007-11-24 07:07:01 +00002437 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2438 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002439 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002440 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002441
Chris Lattner27a6c732007-11-24 07:07:01 +00002442 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002443 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002444
Chris Lattner27a6c732007-11-24 07:07:01 +00002445 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2447 DAG.getConstant(0, MVT::i32));
2448 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2449 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002450
Chris Lattner27a6c732007-11-24 07:07:01 +00002451 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2452 // captures the result into a carry flag.
2453 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002454 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002455
Chris Lattner27a6c732007-11-24 07:07:01 +00002456 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002458
Chris Lattner27a6c732007-11-24 07:07:01 +00002459 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002460 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002461}
2462
Bob Wilson5bafff32009-06-22 23:27:02 +00002463static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2464 SDValue TmpOp0, TmpOp1;
2465 bool Invert = false;
2466 bool Swap = false;
2467 unsigned Opc = 0;
2468
2469 SDValue Op0 = Op.getOperand(0);
2470 SDValue Op1 = Op.getOperand(1);
2471 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002472 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002473 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2474 DebugLoc dl = Op.getDebugLoc();
2475
2476 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2477 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002478 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002479 case ISD::SETUNE:
2480 case ISD::SETNE: Invert = true; // Fallthrough
2481 case ISD::SETOEQ:
2482 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2483 case ISD::SETOLT:
2484 case ISD::SETLT: Swap = true; // Fallthrough
2485 case ISD::SETOGT:
2486 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2487 case ISD::SETOLE:
2488 case ISD::SETLE: Swap = true; // Fallthrough
2489 case ISD::SETOGE:
2490 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2491 case ISD::SETUGE: Swap = true; // Fallthrough
2492 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2493 case ISD::SETUGT: Swap = true; // Fallthrough
2494 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2495 case ISD::SETUEQ: Invert = true; // Fallthrough
2496 case ISD::SETONE:
2497 // Expand this to (OLT | OGT).
2498 TmpOp0 = Op0;
2499 TmpOp1 = Op1;
2500 Opc = ISD::OR;
2501 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2502 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2503 break;
2504 case ISD::SETUO: Invert = true; // Fallthrough
2505 case ISD::SETO:
2506 // Expand this to (OLT | OGE).
2507 TmpOp0 = Op0;
2508 TmpOp1 = Op1;
2509 Opc = ISD::OR;
2510 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2511 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2512 break;
2513 }
2514 } else {
2515 // Integer comparisons.
2516 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002517 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 case ISD::SETNE: Invert = true;
2519 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2520 case ISD::SETLT: Swap = true;
2521 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2522 case ISD::SETLE: Swap = true;
2523 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2524 case ISD::SETULT: Swap = true;
2525 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2526 case ISD::SETULE: Swap = true;
2527 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2528 }
2529
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002530 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 if (Opc == ARMISD::VCEQ) {
2532
2533 SDValue AndOp;
2534 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2535 AndOp = Op0;
2536 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2537 AndOp = Op1;
2538
2539 // Ignore bitconvert.
2540 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2541 AndOp = AndOp.getOperand(0);
2542
2543 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2544 Opc = ARMISD::VTST;
2545 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2546 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2547 Invert = !Invert;
2548 }
2549 }
2550 }
2551
2552 if (Swap)
2553 std::swap(Op0, Op1);
2554
2555 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2556
2557 if (Invert)
2558 Result = DAG.getNOT(dl, Result, VT);
2559
2560 return Result;
2561}
2562
2563/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2564/// VMOV instruction, and if so, return the constant being splatted.
2565static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2566 unsigned SplatBitSize, SelectionDAG &DAG) {
2567 switch (SplatBitSize) {
2568 case 8:
2569 // Any 1-byte value is OK.
2570 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002572
2573 case 16:
2574 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2575 if ((SplatBits & ~0xff) == 0 ||
2576 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002578 break;
2579
2580 case 32:
2581 // NEON's 32-bit VMOV supports splat values where:
2582 // * only one byte is nonzero, or
2583 // * the least significant byte is 0xff and the second byte is nonzero, or
2584 // * the least significant 2 bytes are 0xff and the third is nonzero.
2585 if ((SplatBits & ~0xff) == 0 ||
2586 (SplatBits & ~0xff00) == 0 ||
2587 (SplatBits & ~0xff0000) == 0 ||
2588 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002590
2591 if ((SplatBits & ~0xffff) == 0 &&
2592 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002594
2595 if ((SplatBits & ~0xffffff) == 0 &&
2596 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002597 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002598
2599 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2600 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2601 // VMOV.I32. A (very) minor optimization would be to replicate the value
2602 // and fall through here to test for a valid 64-bit splat. But, then the
2603 // caller would also need to check and handle the change in size.
2604 break;
2605
2606 case 64: {
2607 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2608 uint64_t BitMask = 0xff;
2609 uint64_t Val = 0;
2610 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2611 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2612 Val |= BitMask;
2613 else if ((SplatBits & BitMask) != 0)
2614 return SDValue();
2615 BitMask <<= 8;
2616 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002618 }
2619
2620 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002621 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002622 break;
2623 }
2624
2625 return SDValue();
2626}
2627
2628/// getVMOVImm - If this is a build_vector of constants which can be
2629/// formed by using a VMOV instruction of the specified element size,
2630/// return the constant being splatted. The ByteSize field indicates the
2631/// number of bytes of each element [1248].
2632SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2633 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2634 APInt SplatBits, SplatUndef;
2635 unsigned SplatBitSize;
2636 bool HasAnyUndefs;
2637 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2638 HasAnyUndefs, ByteSize * 8))
2639 return SDValue();
2640
2641 if (SplatBitSize > ByteSize * 8)
2642 return SDValue();
2643
2644 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2645 SplatBitSize, DAG);
2646}
2647
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002648static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2649 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002650 unsigned NumElts = VT.getVectorNumElements();
2651 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002652 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002653
2654 // If this is a VEXT shuffle, the immediate value is the index of the first
2655 // element. The other shuffle indices must be the successive elements after
2656 // the first one.
2657 unsigned ExpectedElt = Imm;
2658 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002659 // Increment the expected index. If it wraps around, it may still be
2660 // a VEXT but the source vectors must be swapped.
2661 ExpectedElt += 1;
2662 if (ExpectedElt == NumElts * 2) {
2663 ExpectedElt = 0;
2664 ReverseVEXT = true;
2665 }
2666
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002667 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002668 return false;
2669 }
2670
2671 // Adjust the index value if the source operands will be swapped.
2672 if (ReverseVEXT)
2673 Imm -= NumElts;
2674
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002675 return true;
2676}
2677
Bob Wilson8bb9e482009-07-26 00:39:34 +00002678/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2679/// instruction with the specified blocksize. (The order of the elements
2680/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002681static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2682 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002683 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2684 "Only possible block sizes for VREV are: 16, 32, 64");
2685
Bob Wilson8bb9e482009-07-26 00:39:34 +00002686 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002687 if (EltSz == 64)
2688 return false;
2689
2690 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002691 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002692
2693 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2694 return false;
2695
2696 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002697 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002698 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2699 return false;
2700 }
2701
2702 return true;
2703}
2704
Bob Wilsonc692cb72009-08-21 20:54:19 +00002705static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2706 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002707 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2708 if (EltSz == 64)
2709 return false;
2710
Bob Wilsonc692cb72009-08-21 20:54:19 +00002711 unsigned NumElts = VT.getVectorNumElements();
2712 WhichResult = (M[0] == 0 ? 0 : 1);
2713 for (unsigned i = 0; i < NumElts; i += 2) {
2714 if ((unsigned) M[i] != i + WhichResult ||
2715 (unsigned) M[i+1] != i + NumElts + WhichResult)
2716 return false;
2717 }
2718 return true;
2719}
2720
Bob Wilson324f4f12009-12-03 06:40:55 +00002721/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2722/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2723/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2724static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2725 unsigned &WhichResult) {
2726 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2727 if (EltSz == 64)
2728 return false;
2729
2730 unsigned NumElts = VT.getVectorNumElements();
2731 WhichResult = (M[0] == 0 ? 0 : 1);
2732 for (unsigned i = 0; i < NumElts; i += 2) {
2733 if ((unsigned) M[i] != i + WhichResult ||
2734 (unsigned) M[i+1] != i + WhichResult)
2735 return false;
2736 }
2737 return true;
2738}
2739
Bob Wilsonc692cb72009-08-21 20:54:19 +00002740static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2741 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002742 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2743 if (EltSz == 64)
2744 return false;
2745
Bob Wilsonc692cb72009-08-21 20:54:19 +00002746 unsigned NumElts = VT.getVectorNumElements();
2747 WhichResult = (M[0] == 0 ? 0 : 1);
2748 for (unsigned i = 0; i != NumElts; ++i) {
2749 if ((unsigned) M[i] != 2 * i + WhichResult)
2750 return false;
2751 }
2752
2753 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002754 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002755 return false;
2756
2757 return true;
2758}
2759
Bob Wilson324f4f12009-12-03 06:40:55 +00002760/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2761/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2762/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2763static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2764 unsigned &WhichResult) {
2765 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2766 if (EltSz == 64)
2767 return false;
2768
2769 unsigned Half = VT.getVectorNumElements() / 2;
2770 WhichResult = (M[0] == 0 ? 0 : 1);
2771 for (unsigned j = 0; j != 2; ++j) {
2772 unsigned Idx = WhichResult;
2773 for (unsigned i = 0; i != Half; ++i) {
2774 if ((unsigned) M[i + j * Half] != Idx)
2775 return false;
2776 Idx += 2;
2777 }
2778 }
2779
2780 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2781 if (VT.is64BitVector() && EltSz == 32)
2782 return false;
2783
2784 return true;
2785}
2786
Bob Wilsonc692cb72009-08-21 20:54:19 +00002787static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2788 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002789 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2790 if (EltSz == 64)
2791 return false;
2792
Bob Wilsonc692cb72009-08-21 20:54:19 +00002793 unsigned NumElts = VT.getVectorNumElements();
2794 WhichResult = (M[0] == 0 ? 0 : 1);
2795 unsigned Idx = WhichResult * NumElts / 2;
2796 for (unsigned i = 0; i != NumElts; i += 2) {
2797 if ((unsigned) M[i] != Idx ||
2798 (unsigned) M[i+1] != Idx + NumElts)
2799 return false;
2800 Idx += 1;
2801 }
2802
2803 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002804 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002805 return false;
2806
2807 return true;
2808}
2809
Bob Wilson324f4f12009-12-03 06:40:55 +00002810/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2811/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2812/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2813static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2814 unsigned &WhichResult) {
2815 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2816 if (EltSz == 64)
2817 return false;
2818
2819 unsigned NumElts = VT.getVectorNumElements();
2820 WhichResult = (M[0] == 0 ? 0 : 1);
2821 unsigned Idx = WhichResult * NumElts / 2;
2822 for (unsigned i = 0; i != NumElts; i += 2) {
2823 if ((unsigned) M[i] != Idx ||
2824 (unsigned) M[i+1] != Idx)
2825 return false;
2826 Idx += 1;
2827 }
2828
2829 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2830 if (VT.is64BitVector() && EltSz == 32)
2831 return false;
2832
2833 return true;
2834}
2835
2836
Owen Andersone50ed302009-08-10 22:56:29 +00002837static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002838 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002839 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 if (ConstVal->isNullValue())
2841 return getZeroVector(VT, DAG, dl);
2842 if (ConstVal->isAllOnesValue())
2843 return getOnesVector(VT, DAG, dl);
2844
Owen Andersone50ed302009-08-10 22:56:29 +00002845 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846 if (VT.is64BitVector()) {
2847 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002848 case 8: CanonicalVT = MVT::v8i8; break;
2849 case 16: CanonicalVT = MVT::v4i16; break;
2850 case 32: CanonicalVT = MVT::v2i32; break;
2851 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002852 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002853 }
2854 } else {
2855 assert(VT.is128BitVector() && "unknown splat vector size");
2856 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002857 case 8: CanonicalVT = MVT::v16i8; break;
2858 case 16: CanonicalVT = MVT::v8i16; break;
2859 case 32: CanonicalVT = MVT::v4i32; break;
2860 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002861 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002862 }
2863 }
2864
2865 // Build a canonical splat for this value.
2866 SmallVector<SDValue, 8> Ops;
2867 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2868 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2869 Ops.size());
2870 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2871}
2872
2873// If this is a case we can't handle, return null and let the default
2874// expansion code take care of it.
2875static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002876 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002877 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002878 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002879
2880 APInt SplatBits, SplatUndef;
2881 unsigned SplatBitSize;
2882 bool HasAnyUndefs;
2883 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002884 if (SplatBitSize <= 64) {
2885 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2886 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2887 if (Val.getNode())
2888 return BuildSplat(Val, VT, DAG, dl);
2889 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002890 }
2891
2892 // If there are only 2 elements in a 128-bit vector, insert them into an
2893 // undef vector. This handles the common case for 128-bit vector argument
2894 // passing, where the insertions should be translated to subreg accesses
2895 // with no real instructions.
2896 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2897 SDValue Val = DAG.getUNDEF(VT);
2898 SDValue Op0 = Op.getOperand(0);
2899 SDValue Op1 = Op.getOperand(1);
2900 if (Op0.getOpcode() != ISD::UNDEF)
2901 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2902 DAG.getIntPtrConstant(0));
2903 if (Op1.getOpcode() != ISD::UNDEF)
2904 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2905 DAG.getIntPtrConstant(1));
2906 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002907 }
2908
2909 return SDValue();
2910}
2911
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002912/// isShuffleMaskLegal - Targets can use this to indicate that they only
2913/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2914/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2915/// are assumed to be legal.
2916bool
2917ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2918 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002919 if (VT.getVectorNumElements() == 4 &&
2920 (VT.is128BitVector() || VT.is64BitVector())) {
2921 unsigned PFIndexes[4];
2922 for (unsigned i = 0; i != 4; ++i) {
2923 if (M[i] < 0)
2924 PFIndexes[i] = 8;
2925 else
2926 PFIndexes[i] = M[i];
2927 }
2928
2929 // Compute the index in the perfect shuffle table.
2930 unsigned PFTableIndex =
2931 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2932 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2933 unsigned Cost = (PFEntry >> 30);
2934
2935 if (Cost <= 4)
2936 return true;
2937 }
2938
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002939 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002940 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002941
2942 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2943 isVREVMask(M, VT, 64) ||
2944 isVREVMask(M, VT, 32) ||
2945 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002946 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2947 isVTRNMask(M, VT, WhichResult) ||
2948 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002949 isVZIPMask(M, VT, WhichResult) ||
2950 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2951 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2952 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002953}
2954
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002955/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2956/// the specified operations to build the shuffle.
2957static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2958 SDValue RHS, SelectionDAG &DAG,
2959 DebugLoc dl) {
2960 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2961 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2962 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2963
2964 enum {
2965 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2966 OP_VREV,
2967 OP_VDUP0,
2968 OP_VDUP1,
2969 OP_VDUP2,
2970 OP_VDUP3,
2971 OP_VEXT1,
2972 OP_VEXT2,
2973 OP_VEXT3,
2974 OP_VUZPL, // VUZP, left result
2975 OP_VUZPR, // VUZP, right result
2976 OP_VZIPL, // VZIP, left result
2977 OP_VZIPR, // VZIP, right result
2978 OP_VTRNL, // VTRN, left result
2979 OP_VTRNR // VTRN, right result
2980 };
2981
2982 if (OpNum == OP_COPY) {
2983 if (LHSID == (1*9+2)*9+3) return LHS;
2984 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2985 return RHS;
2986 }
2987
2988 SDValue OpLHS, OpRHS;
2989 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2990 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2991 EVT VT = OpLHS.getValueType();
2992
2993 switch (OpNum) {
2994 default: llvm_unreachable("Unknown shuffle opcode!");
2995 case OP_VREV:
2996 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2997 case OP_VDUP0:
2998 case OP_VDUP1:
2999 case OP_VDUP2:
3000 case OP_VDUP3:
3001 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003002 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003003 case OP_VEXT1:
3004 case OP_VEXT2:
3005 case OP_VEXT3:
3006 return DAG.getNode(ARMISD::VEXT, dl, VT,
3007 OpLHS, OpRHS,
3008 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3009 case OP_VUZPL:
3010 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003011 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003012 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3013 case OP_VZIPL:
3014 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003015 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003016 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3017 case OP_VTRNL:
3018 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003019 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3020 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003021 }
3022}
3023
Bob Wilson5bafff32009-06-22 23:27:02 +00003024static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003025 SDValue V1 = Op.getOperand(0);
3026 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003027 DebugLoc dl = Op.getDebugLoc();
3028 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003029 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003030 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003031
Bob Wilson28865062009-08-13 02:13:04 +00003032 // Convert shuffles that are directly supported on NEON to target-specific
3033 // DAG nodes, instead of keeping them as shuffles and matching them again
3034 // during code selection. This is more efficient and avoids the possibility
3035 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003036 // FIXME: floating-point vectors should be canonicalized to integer vectors
3037 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003038 SVN->getMask(ShuffleMask);
3039
3040 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00003041 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003042 // If this is undef splat, generate it via "just" vdup, if possible.
3043 if (Lane == -1) Lane = 0;
3044
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003045 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3046 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003047 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003048 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003049 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00003050 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003051
3052 bool ReverseVEXT;
3053 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003054 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003055 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003056 std::swap(V1, V2);
3057 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003058 DAG.getConstant(Imm, MVT::i32));
3059 }
3060
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003061 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003062 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003063 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003064 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003065 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003066 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3067
Bob Wilsonc692cb72009-08-21 20:54:19 +00003068 // Check for Neon shuffles that modify both input vectors in place.
3069 // If both results are used, i.e., if there are two shuffles with the same
3070 // source operands and with masks corresponding to both results of one of
3071 // these operations, DAG memoization will ensure that a single node is
3072 // used for both shuffles.
3073 unsigned WhichResult;
3074 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3075 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3076 V1, V2).getValue(WhichResult);
3077 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3078 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3079 V1, V2).getValue(WhichResult);
3080 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3081 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3082 V1, V2).getValue(WhichResult);
3083
Bob Wilson324f4f12009-12-03 06:40:55 +00003084 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3085 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3086 V1, V1).getValue(WhichResult);
3087 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3088 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3089 V1, V1).getValue(WhichResult);
3090 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3091 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3092 V1, V1).getValue(WhichResult);
3093
Bob Wilsonc692cb72009-08-21 20:54:19 +00003094 // If the shuffle is not directly supported and it has 4 elements, use
3095 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003096 if (VT.getVectorNumElements() == 4 &&
3097 (VT.is128BitVector() || VT.is64BitVector())) {
3098 unsigned PFIndexes[4];
3099 for (unsigned i = 0; i != 4; ++i) {
3100 if (ShuffleMask[i] < 0)
3101 PFIndexes[i] = 8;
3102 else
3103 PFIndexes[i] = ShuffleMask[i];
3104 }
3105
3106 // Compute the index in the perfect shuffle table.
3107 unsigned PFTableIndex =
3108 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3109
3110 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3111 unsigned Cost = (PFEntry >> 30);
3112
3113 if (Cost <= 4)
3114 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3115 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003116
Bob Wilson22cac0d2009-08-14 05:16:33 +00003117 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003118}
3119
Bob Wilson5bafff32009-06-22 23:27:02 +00003120static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003121 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003122 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003123 SDValue Vec = Op.getOperand(0);
3124 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003125 assert(VT == MVT::i32 &&
3126 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3127 "unexpected type for custom-lowering vector extract");
3128 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003129}
3130
Bob Wilsona6d65862009-08-03 20:36:38 +00003131static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3132 // The only time a CONCAT_VECTORS operation can have legal types is when
3133 // two 64-bit vectors are concatenated to a 128-bit vector.
3134 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3135 "unexpected CONCAT_VECTORS");
3136 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003138 SDValue Op0 = Op.getOperand(0);
3139 SDValue Op1 = Op.getOperand(1);
3140 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3142 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003143 DAG.getIntPtrConstant(0));
3144 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003145 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3146 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003147 DAG.getIntPtrConstant(1));
3148 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003149}
3150
Dan Gohmand858e902010-04-17 15:26:15 +00003151SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003152 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003153 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003154 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003155 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003156 case ISD::GlobalAddress:
3157 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3158 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003159 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003160 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3161 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003162 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003163 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003164 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003165 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003166 case ISD::SINT_TO_FP:
3167 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3168 case ISD::FP_TO_SINT:
3169 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003170 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003171 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003172 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003173 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003174 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3175 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003176 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003177 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003178 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003179 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003180 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003181 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003182 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003183 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003184 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3185 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3186 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003188 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003189 }
Dan Gohman475871a2008-07-27 21:46:04 +00003190 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003191}
3192
Duncan Sands1607f052008-12-01 11:39:25 +00003193/// ReplaceNodeResults - Replace the results of node with an illegal result
3194/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003195void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3196 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003197 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003198 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003199 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003200 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003201 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003202 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003203 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003204 Res = ExpandBIT_CONVERT(N, DAG);
3205 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003206 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003207 case ISD::SRA:
3208 Res = LowerShift(N, DAG, Subtarget);
3209 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003210 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003211 if (Res.getNode())
3212 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003213}
Chris Lattner27a6c732007-11-24 07:07:01 +00003214
Evan Chenga8e29892007-01-19 07:51:42 +00003215//===----------------------------------------------------------------------===//
3216// ARM Scheduler Hooks
3217//===----------------------------------------------------------------------===//
3218
3219MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003220ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3221 MachineBasicBlock *BB,
3222 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003223 unsigned dest = MI->getOperand(0).getReg();
3224 unsigned ptr = MI->getOperand(1).getReg();
3225 unsigned oldval = MI->getOperand(2).getReg();
3226 unsigned newval = MI->getOperand(3).getReg();
3227 unsigned scratch = BB->getParent()->getRegInfo()
3228 .createVirtualRegister(ARM::GPRRegisterClass);
3229 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3230 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003231 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003232
3233 unsigned ldrOpc, strOpc;
3234 switch (Size) {
3235 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003236 case 1:
3237 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3238 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3239 break;
3240 case 2:
3241 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3242 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3243 break;
3244 case 4:
3245 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3246 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3247 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003248 }
3249
3250 MachineFunction *MF = BB->getParent();
3251 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3252 MachineFunction::iterator It = BB;
3253 ++It; // insert the new blocks after the current block
3254
3255 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3256 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3257 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3258 MF->insert(It, loop1MBB);
3259 MF->insert(It, loop2MBB);
3260 MF->insert(It, exitMBB);
3261 exitMBB->transferSuccessors(BB);
3262
3263 // thisMBB:
3264 // ...
3265 // fallthrough --> loop1MBB
3266 BB->addSuccessor(loop1MBB);
3267
3268 // loop1MBB:
3269 // ldrex dest, [ptr]
3270 // cmp dest, oldval
3271 // bne exitMBB
3272 BB = loop1MBB;
3273 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003274 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003275 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003276 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3277 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003278 BB->addSuccessor(loop2MBB);
3279 BB->addSuccessor(exitMBB);
3280
3281 // loop2MBB:
3282 // strex scratch, newval, [ptr]
3283 // cmp scratch, #0
3284 // bne loop1MBB
3285 BB = loop2MBB;
3286 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3287 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003288 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003289 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003290 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3291 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003292 BB->addSuccessor(loop1MBB);
3293 BB->addSuccessor(exitMBB);
3294
3295 // exitMBB:
3296 // ...
3297 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003298
3299 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3300
Jim Grosbach5278eb82009-12-11 01:42:04 +00003301 return BB;
3302}
3303
3304MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003305ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3306 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003307 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3308 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3309
3310 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003311 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003312 MachineFunction::iterator It = BB;
3313 ++It;
3314
3315 unsigned dest = MI->getOperand(0).getReg();
3316 unsigned ptr = MI->getOperand(1).getReg();
3317 unsigned incr = MI->getOperand(2).getReg();
3318 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003319
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003320 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003321 unsigned ldrOpc, strOpc;
3322 switch (Size) {
3323 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003324 case 1:
3325 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003326 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003327 break;
3328 case 2:
3329 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3330 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3331 break;
3332 case 4:
3333 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3334 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3335 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003336 }
3337
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003338 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3339 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3340 MF->insert(It, loopMBB);
3341 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003342 exitMBB->transferSuccessors(BB);
3343
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003344 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003345 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3346 unsigned scratch2 = (!BinOpcode) ? incr :
3347 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3348
3349 // thisMBB:
3350 // ...
3351 // fallthrough --> loopMBB
3352 BB->addSuccessor(loopMBB);
3353
3354 // loopMBB:
3355 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003356 // <binop> scratch2, dest, incr
3357 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003358 // cmp scratch, #0
3359 // bne- loopMBB
3360 // fallthrough --> exitMBB
3361 BB = loopMBB;
3362 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003363 if (BinOpcode) {
3364 // operand order needs to go the other way for NAND
3365 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3366 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3367 addReg(incr).addReg(dest)).addReg(0);
3368 else
3369 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3370 addReg(dest).addReg(incr)).addReg(0);
3371 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003372
3373 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3374 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003375 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003376 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003377 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3378 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003379
3380 BB->addSuccessor(loopMBB);
3381 BB->addSuccessor(exitMBB);
3382
3383 // exitMBB:
3384 // ...
3385 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003386
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003387 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003388
Jim Grosbachc3c23542009-12-14 04:22:04 +00003389 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003390}
3391
3392MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003393ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003394 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003395 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003396 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003397 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003398 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003399 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003400 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003401 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003402
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003403 case ARM::ATOMIC_LOAD_ADD_I8:
3404 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3405 case ARM::ATOMIC_LOAD_ADD_I16:
3406 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3407 case ARM::ATOMIC_LOAD_ADD_I32:
3408 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003409
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003410 case ARM::ATOMIC_LOAD_AND_I8:
3411 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3412 case ARM::ATOMIC_LOAD_AND_I16:
3413 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3414 case ARM::ATOMIC_LOAD_AND_I32:
3415 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003416
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003417 case ARM::ATOMIC_LOAD_OR_I8:
3418 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3419 case ARM::ATOMIC_LOAD_OR_I16:
3420 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3421 case ARM::ATOMIC_LOAD_OR_I32:
3422 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003423
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003424 case ARM::ATOMIC_LOAD_XOR_I8:
3425 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3426 case ARM::ATOMIC_LOAD_XOR_I16:
3427 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3428 case ARM::ATOMIC_LOAD_XOR_I32:
3429 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003430
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003431 case ARM::ATOMIC_LOAD_NAND_I8:
3432 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3433 case ARM::ATOMIC_LOAD_NAND_I16:
3434 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3435 case ARM::ATOMIC_LOAD_NAND_I32:
3436 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003437
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003438 case ARM::ATOMIC_LOAD_SUB_I8:
3439 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3440 case ARM::ATOMIC_LOAD_SUB_I16:
3441 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3442 case ARM::ATOMIC_LOAD_SUB_I32:
3443 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003444
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003445 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3446 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3447 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003448
3449 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3450 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3451 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003452
Evan Cheng007ea272009-08-12 05:17:19 +00003453 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003454 // To "insert" a SELECT_CC instruction, we actually have to insert the
3455 // diamond control-flow pattern. The incoming instruction knows the
3456 // destination vreg to set, the condition code register to branch on, the
3457 // true/false values to select between, and a branch opcode to use.
3458 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003459 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003460 ++It;
3461
3462 // thisMBB:
3463 // ...
3464 // TrueVal = ...
3465 // cmpTY ccX, r1, r2
3466 // bCC copy1MBB
3467 // fallthrough --> copy0MBB
3468 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003469 MachineFunction *F = BB->getParent();
3470 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3471 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003472 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003473 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003474 F->insert(It, copy0MBB);
3475 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003476 // Update machine-CFG edges by first adding all successors of the current
3477 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003478 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003479 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003480 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003481 // Next, remove all successors of the current block, and add the true
3482 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003483 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003484 BB->removeSuccessor(BB->succ_begin());
3485 BB->addSuccessor(copy0MBB);
3486 BB->addSuccessor(sinkMBB);
3487
3488 // copy0MBB:
3489 // %FalseValue = ...
3490 // # fallthrough to sinkMBB
3491 BB = copy0MBB;
3492
3493 // Update machine-CFG edges
3494 BB->addSuccessor(sinkMBB);
3495
3496 // sinkMBB:
3497 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3498 // ...
3499 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003500 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003501 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3502 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3503
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003504 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003505 return BB;
3506 }
Evan Cheng86198642009-08-07 00:34:42 +00003507
3508 case ARM::tANDsp:
3509 case ARM::tADDspr_:
3510 case ARM::tSUBspi_:
3511 case ARM::t2SUBrSPi_:
3512 case ARM::t2SUBrSPi12_:
3513 case ARM::t2SUBrSPs_: {
3514 MachineFunction *MF = BB->getParent();
3515 unsigned DstReg = MI->getOperand(0).getReg();
3516 unsigned SrcReg = MI->getOperand(1).getReg();
3517 bool DstIsDead = MI->getOperand(0).isDead();
3518 bool SrcIsKill = MI->getOperand(1).isKill();
3519
3520 if (SrcReg != ARM::SP) {
3521 // Copy the source to SP from virtual register.
3522 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3523 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3524 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3525 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3526 .addReg(SrcReg, getKillRegState(SrcIsKill));
3527 }
3528
3529 unsigned OpOpc = 0;
3530 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3531 switch (MI->getOpcode()) {
3532 default:
3533 llvm_unreachable("Unexpected pseudo instruction!");
3534 case ARM::tANDsp:
3535 OpOpc = ARM::tAND;
3536 NeedPred = true;
3537 break;
3538 case ARM::tADDspr_:
3539 OpOpc = ARM::tADDspr;
3540 break;
3541 case ARM::tSUBspi_:
3542 OpOpc = ARM::tSUBspi;
3543 break;
3544 case ARM::t2SUBrSPi_:
3545 OpOpc = ARM::t2SUBrSPi;
3546 NeedPred = true; NeedCC = true;
3547 break;
3548 case ARM::t2SUBrSPi12_:
3549 OpOpc = ARM::t2SUBrSPi12;
3550 NeedPred = true;
3551 break;
3552 case ARM::t2SUBrSPs_:
3553 OpOpc = ARM::t2SUBrSPs;
3554 NeedPred = true; NeedCC = true; NeedOp3 = true;
3555 break;
3556 }
3557 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3558 if (OpOpc == ARM::tAND)
3559 AddDefaultT1CC(MIB);
3560 MIB.addReg(ARM::SP);
3561 MIB.addOperand(MI->getOperand(2));
3562 if (NeedOp3)
3563 MIB.addOperand(MI->getOperand(3));
3564 if (NeedPred)
3565 AddDefaultPred(MIB);
3566 if (NeedCC)
3567 AddDefaultCC(MIB);
3568
3569 // Copy the result from SP to virtual register.
3570 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3571 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3572 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3573 BuildMI(BB, dl, TII->get(CopyOpc))
3574 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3575 .addReg(ARM::SP);
3576 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3577 return BB;
3578 }
Evan Chenga8e29892007-01-19 07:51:42 +00003579 }
3580}
3581
3582//===----------------------------------------------------------------------===//
3583// ARM Optimization Hooks
3584//===----------------------------------------------------------------------===//
3585
Chris Lattnerd1980a52009-03-12 06:52:53 +00003586static
3587SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3588 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003589 SelectionDAG &DAG = DCI.DAG;
3590 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003591 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003592 unsigned Opc = N->getOpcode();
3593 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3594 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3595 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3596 ISD::CondCode CC = ISD::SETCC_INVALID;
3597
3598 if (isSlctCC) {
3599 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3600 } else {
3601 SDValue CCOp = Slct.getOperand(0);
3602 if (CCOp.getOpcode() == ISD::SETCC)
3603 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3604 }
3605
3606 bool DoXform = false;
3607 bool InvCC = false;
3608 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3609 "Bad input!");
3610
3611 if (LHS.getOpcode() == ISD::Constant &&
3612 cast<ConstantSDNode>(LHS)->isNullValue()) {
3613 DoXform = true;
3614 } else if (CC != ISD::SETCC_INVALID &&
3615 RHS.getOpcode() == ISD::Constant &&
3616 cast<ConstantSDNode>(RHS)->isNullValue()) {
3617 std::swap(LHS, RHS);
3618 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003619 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003620 Op0.getOperand(0).getValueType();
3621 bool isInt = OpVT.isInteger();
3622 CC = ISD::getSetCCInverse(CC, isInt);
3623
3624 if (!TLI.isCondCodeLegal(CC, OpVT))
3625 return SDValue(); // Inverse operator isn't legal.
3626
3627 DoXform = true;
3628 InvCC = true;
3629 }
3630
3631 if (DoXform) {
3632 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3633 if (isSlctCC)
3634 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3635 Slct.getOperand(0), Slct.getOperand(1), CC);
3636 SDValue CCOp = Slct.getOperand(0);
3637 if (InvCC)
3638 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3639 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3640 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3641 CCOp, OtherOp, Result);
3642 }
3643 return SDValue();
3644}
3645
3646/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3647static SDValue PerformADDCombine(SDNode *N,
3648 TargetLowering::DAGCombinerInfo &DCI) {
3649 // added by evan in r37685 with no testcase.
3650 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003651
Chris Lattnerd1980a52009-03-12 06:52:53 +00003652 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3653 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3654 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3655 if (Result.getNode()) return Result;
3656 }
3657 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3658 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3659 if (Result.getNode()) return Result;
3660 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003661
Chris Lattnerd1980a52009-03-12 06:52:53 +00003662 return SDValue();
3663}
3664
3665/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3666static SDValue PerformSUBCombine(SDNode *N,
3667 TargetLowering::DAGCombinerInfo &DCI) {
3668 // added by evan in r37685 with no testcase.
3669 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003670
Chris Lattnerd1980a52009-03-12 06:52:53 +00003671 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3672 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3673 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3674 if (Result.getNode()) return Result;
3675 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003676
Chris Lattnerd1980a52009-03-12 06:52:53 +00003677 return SDValue();
3678}
3679
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003680/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3681/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003682static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003683 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003684 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003685 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003686 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003687 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003688 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003689}
3690
Bob Wilson5bafff32009-06-22 23:27:02 +00003691/// getVShiftImm - Check if this is a valid build_vector for the immediate
3692/// operand of a vector shift operation, where all the elements of the
3693/// build_vector must have the same constant integer value.
3694static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3695 // Ignore bit_converts.
3696 while (Op.getOpcode() == ISD::BIT_CONVERT)
3697 Op = Op.getOperand(0);
3698 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3699 APInt SplatBits, SplatUndef;
3700 unsigned SplatBitSize;
3701 bool HasAnyUndefs;
3702 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3703 HasAnyUndefs, ElementBits) ||
3704 SplatBitSize > ElementBits)
3705 return false;
3706 Cnt = SplatBits.getSExtValue();
3707 return true;
3708}
3709
3710/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3711/// operand of a vector shift left operation. That value must be in the range:
3712/// 0 <= Value < ElementBits for a left shift; or
3713/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003714static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003715 assert(VT.isVector() && "vector shift count is not a vector type");
3716 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3717 if (! getVShiftImm(Op, ElementBits, Cnt))
3718 return false;
3719 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3720}
3721
3722/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3723/// operand of a vector shift right operation. For a shift opcode, the value
3724/// is positive, but for an intrinsic the value count must be negative. The
3725/// absolute value must be in the range:
3726/// 1 <= |Value| <= ElementBits for a right shift; or
3727/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003728static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003729 int64_t &Cnt) {
3730 assert(VT.isVector() && "vector shift count is not a vector type");
3731 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3732 if (! getVShiftImm(Op, ElementBits, Cnt))
3733 return false;
3734 if (isIntrinsic)
3735 Cnt = -Cnt;
3736 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3737}
3738
3739/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3740static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3741 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3742 switch (IntNo) {
3743 default:
3744 // Don't do anything for most intrinsics.
3745 break;
3746
3747 // Vector shifts: check for immediate versions and lower them.
3748 // Note: This is done during DAG combining instead of DAG legalizing because
3749 // the build_vectors for 64-bit vector element shift counts are generally
3750 // not legal, and it is hard to see their values after they get legalized to
3751 // loads from a constant pool.
3752 case Intrinsic::arm_neon_vshifts:
3753 case Intrinsic::arm_neon_vshiftu:
3754 case Intrinsic::arm_neon_vshiftls:
3755 case Intrinsic::arm_neon_vshiftlu:
3756 case Intrinsic::arm_neon_vshiftn:
3757 case Intrinsic::arm_neon_vrshifts:
3758 case Intrinsic::arm_neon_vrshiftu:
3759 case Intrinsic::arm_neon_vrshiftn:
3760 case Intrinsic::arm_neon_vqshifts:
3761 case Intrinsic::arm_neon_vqshiftu:
3762 case Intrinsic::arm_neon_vqshiftsu:
3763 case Intrinsic::arm_neon_vqshiftns:
3764 case Intrinsic::arm_neon_vqshiftnu:
3765 case Intrinsic::arm_neon_vqshiftnsu:
3766 case Intrinsic::arm_neon_vqrshiftns:
3767 case Intrinsic::arm_neon_vqrshiftnu:
3768 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003769 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003770 int64_t Cnt;
3771 unsigned VShiftOpc = 0;
3772
3773 switch (IntNo) {
3774 case Intrinsic::arm_neon_vshifts:
3775 case Intrinsic::arm_neon_vshiftu:
3776 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3777 VShiftOpc = ARMISD::VSHL;
3778 break;
3779 }
3780 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3781 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3782 ARMISD::VSHRs : ARMISD::VSHRu);
3783 break;
3784 }
3785 return SDValue();
3786
3787 case Intrinsic::arm_neon_vshiftls:
3788 case Intrinsic::arm_neon_vshiftlu:
3789 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3790 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003791 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003792
3793 case Intrinsic::arm_neon_vrshifts:
3794 case Intrinsic::arm_neon_vrshiftu:
3795 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3796 break;
3797 return SDValue();
3798
3799 case Intrinsic::arm_neon_vqshifts:
3800 case Intrinsic::arm_neon_vqshiftu:
3801 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3802 break;
3803 return SDValue();
3804
3805 case Intrinsic::arm_neon_vqshiftsu:
3806 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3807 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003808 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003809
3810 case Intrinsic::arm_neon_vshiftn:
3811 case Intrinsic::arm_neon_vrshiftn:
3812 case Intrinsic::arm_neon_vqshiftns:
3813 case Intrinsic::arm_neon_vqshiftnu:
3814 case Intrinsic::arm_neon_vqshiftnsu:
3815 case Intrinsic::arm_neon_vqrshiftns:
3816 case Intrinsic::arm_neon_vqrshiftnu:
3817 case Intrinsic::arm_neon_vqrshiftnsu:
3818 // Narrowing shifts require an immediate right shift.
3819 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3820 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003821 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003822
3823 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003824 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003825 }
3826
3827 switch (IntNo) {
3828 case Intrinsic::arm_neon_vshifts:
3829 case Intrinsic::arm_neon_vshiftu:
3830 // Opcode already set above.
3831 break;
3832 case Intrinsic::arm_neon_vshiftls:
3833 case Intrinsic::arm_neon_vshiftlu:
3834 if (Cnt == VT.getVectorElementType().getSizeInBits())
3835 VShiftOpc = ARMISD::VSHLLi;
3836 else
3837 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3838 ARMISD::VSHLLs : ARMISD::VSHLLu);
3839 break;
3840 case Intrinsic::arm_neon_vshiftn:
3841 VShiftOpc = ARMISD::VSHRN; break;
3842 case Intrinsic::arm_neon_vrshifts:
3843 VShiftOpc = ARMISD::VRSHRs; break;
3844 case Intrinsic::arm_neon_vrshiftu:
3845 VShiftOpc = ARMISD::VRSHRu; break;
3846 case Intrinsic::arm_neon_vrshiftn:
3847 VShiftOpc = ARMISD::VRSHRN; break;
3848 case Intrinsic::arm_neon_vqshifts:
3849 VShiftOpc = ARMISD::VQSHLs; break;
3850 case Intrinsic::arm_neon_vqshiftu:
3851 VShiftOpc = ARMISD::VQSHLu; break;
3852 case Intrinsic::arm_neon_vqshiftsu:
3853 VShiftOpc = ARMISD::VQSHLsu; break;
3854 case Intrinsic::arm_neon_vqshiftns:
3855 VShiftOpc = ARMISD::VQSHRNs; break;
3856 case Intrinsic::arm_neon_vqshiftnu:
3857 VShiftOpc = ARMISD::VQSHRNu; break;
3858 case Intrinsic::arm_neon_vqshiftnsu:
3859 VShiftOpc = ARMISD::VQSHRNsu; break;
3860 case Intrinsic::arm_neon_vqrshiftns:
3861 VShiftOpc = ARMISD::VQRSHRNs; break;
3862 case Intrinsic::arm_neon_vqrshiftnu:
3863 VShiftOpc = ARMISD::VQRSHRNu; break;
3864 case Intrinsic::arm_neon_vqrshiftnsu:
3865 VShiftOpc = ARMISD::VQRSHRNsu; break;
3866 }
3867
3868 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003870 }
3871
3872 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003873 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003874 int64_t Cnt;
3875 unsigned VShiftOpc = 0;
3876
3877 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3878 VShiftOpc = ARMISD::VSLI;
3879 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3880 VShiftOpc = ARMISD::VSRI;
3881 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003882 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003883 }
3884
3885 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3886 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003888 }
3889
3890 case Intrinsic::arm_neon_vqrshifts:
3891 case Intrinsic::arm_neon_vqrshiftu:
3892 // No immediate versions of these to check for.
3893 break;
3894 }
3895
3896 return SDValue();
3897}
3898
3899/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3900/// lowers them. As with the vector shift intrinsics, this is done during DAG
3901/// combining instead of DAG legalizing because the build_vectors for 64-bit
3902/// vector element shift counts are generally not legal, and it is hard to see
3903/// their values after they get legalized to loads from a constant pool.
3904static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3905 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003906 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003907
3908 // Nothing to be done for scalar shifts.
3909 if (! VT.isVector())
3910 return SDValue();
3911
3912 assert(ST->hasNEON() && "unexpected vector shift");
3913 int64_t Cnt;
3914
3915 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003916 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003917
3918 case ISD::SHL:
3919 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3920 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003922 break;
3923
3924 case ISD::SRA:
3925 case ISD::SRL:
3926 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3927 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3928 ARMISD::VSHRs : ARMISD::VSHRu);
3929 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003931 }
3932 }
3933 return SDValue();
3934}
3935
3936/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3937/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3938static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3939 const ARMSubtarget *ST) {
3940 SDValue N0 = N->getOperand(0);
3941
3942 // Check for sign- and zero-extensions of vector extract operations of 8-
3943 // and 16-bit vector elements. NEON supports these directly. They are
3944 // handled during DAG combining because type legalization will promote them
3945 // to 32-bit types and it is messy to recognize the operations after that.
3946 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3947 SDValue Vec = N0.getOperand(0);
3948 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003949 EVT VT = N->getValueType(0);
3950 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003951 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3952
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 if (VT == MVT::i32 &&
3954 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003955 TLI.isTypeLegal(Vec.getValueType())) {
3956
3957 unsigned Opc = 0;
3958 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003959 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003960 case ISD::SIGN_EXTEND:
3961 Opc = ARMISD::VGETLANEs;
3962 break;
3963 case ISD::ZERO_EXTEND:
3964 case ISD::ANY_EXTEND:
3965 Opc = ARMISD::VGETLANEu;
3966 break;
3967 }
3968 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3969 }
3970 }
3971
3972 return SDValue();
3973}
3974
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003975/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3976/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3977static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3978 const ARMSubtarget *ST) {
3979 // If the target supports NEON, try to use vmax/vmin instructions for f32
3980 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3981 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3982 // a NaN; only do the transformation when it matches that behavior.
3983
3984 // For now only do this when using NEON for FP operations; if using VFP, it
3985 // is not obvious that the benefit outweighs the cost of switching to the
3986 // NEON pipeline.
3987 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3988 N->getValueType(0) != MVT::f32)
3989 return SDValue();
3990
3991 SDValue CondLHS = N->getOperand(0);
3992 SDValue CondRHS = N->getOperand(1);
3993 SDValue LHS = N->getOperand(2);
3994 SDValue RHS = N->getOperand(3);
3995 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3996
3997 unsigned Opcode = 0;
3998 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003999 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004000 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004001 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004002 IsReversed = true ; // x CC y ? y : x
4003 } else {
4004 return SDValue();
4005 }
4006
Bob Wilsone742bb52010-02-24 22:15:53 +00004007 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004008 switch (CC) {
4009 default: break;
4010 case ISD::SETOLT:
4011 case ISD::SETOLE:
4012 case ISD::SETLT:
4013 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004014 case ISD::SETULT:
4015 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004016 // If LHS is NaN, an ordered comparison will be false and the result will
4017 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4018 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4019 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4020 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4021 break;
4022 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4023 // will return -0, so vmin can only be used for unsafe math or if one of
4024 // the operands is known to be nonzero.
4025 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4026 !UnsafeFPMath &&
4027 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4028 break;
4029 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004030 break;
4031
4032 case ISD::SETOGT:
4033 case ISD::SETOGE:
4034 case ISD::SETGT:
4035 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004036 case ISD::SETUGT:
4037 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004038 // If LHS is NaN, an ordered comparison will be false and the result will
4039 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4040 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4041 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4042 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4043 break;
4044 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4045 // will return +0, so vmax can only be used for unsafe math or if one of
4046 // the operands is known to be nonzero.
4047 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4048 !UnsafeFPMath &&
4049 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4050 break;
4051 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004052 break;
4053 }
4054
4055 if (!Opcode)
4056 return SDValue();
4057 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4058}
4059
Dan Gohman475871a2008-07-27 21:46:04 +00004060SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004061 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004062 switch (N->getOpcode()) {
4063 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004064 case ISD::ADD: return PerformADDCombine(N, DCI);
4065 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00004066 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004067 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004068 case ISD::SHL:
4069 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004070 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004071 case ISD::SIGN_EXTEND:
4072 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004073 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4074 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004075 }
Dan Gohman475871a2008-07-27 21:46:04 +00004076 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004077}
4078
Bill Wendlingaf566342009-08-15 21:21:19 +00004079bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4080 if (!Subtarget->hasV6Ops())
4081 // Pre-v6 does not support unaligned mem access.
4082 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004083 else {
4084 // v6+ may or may not support unaligned mem access depending on the system
4085 // configuration.
4086 // FIXME: This is pretty conservative. Should we provide cmdline option to
4087 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004088 if (!Subtarget->isTargetDarwin())
4089 return false;
4090 }
4091
4092 switch (VT.getSimpleVT().SimpleTy) {
4093 default:
4094 return false;
4095 case MVT::i8:
4096 case MVT::i16:
4097 case MVT::i32:
4098 return true;
4099 // FIXME: VLD1 etc with standard alignment is legal.
4100 }
4101}
4102
Evan Chenge6c835f2009-08-14 20:09:37 +00004103static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4104 if (V < 0)
4105 return false;
4106
4107 unsigned Scale = 1;
4108 switch (VT.getSimpleVT().SimpleTy) {
4109 default: return false;
4110 case MVT::i1:
4111 case MVT::i8:
4112 // Scale == 1;
4113 break;
4114 case MVT::i16:
4115 // Scale == 2;
4116 Scale = 2;
4117 break;
4118 case MVT::i32:
4119 // Scale == 4;
4120 Scale = 4;
4121 break;
4122 }
4123
4124 if ((V & (Scale - 1)) != 0)
4125 return false;
4126 V /= Scale;
4127 return V == (V & ((1LL << 5) - 1));
4128}
4129
4130static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4131 const ARMSubtarget *Subtarget) {
4132 bool isNeg = false;
4133 if (V < 0) {
4134 isNeg = true;
4135 V = - V;
4136 }
4137
4138 switch (VT.getSimpleVT().SimpleTy) {
4139 default: return false;
4140 case MVT::i1:
4141 case MVT::i8:
4142 case MVT::i16:
4143 case MVT::i32:
4144 // + imm12 or - imm8
4145 if (isNeg)
4146 return V == (V & ((1LL << 8) - 1));
4147 return V == (V & ((1LL << 12) - 1));
4148 case MVT::f32:
4149 case MVT::f64:
4150 // Same as ARM mode. FIXME: NEON?
4151 if (!Subtarget->hasVFP2())
4152 return false;
4153 if ((V & 3) != 0)
4154 return false;
4155 V >>= 2;
4156 return V == (V & ((1LL << 8) - 1));
4157 }
4158}
4159
Evan Chengb01fad62007-03-12 23:30:29 +00004160/// isLegalAddressImmediate - Return true if the integer value can be used
4161/// as the offset of the target addressing mode for load / store of the
4162/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004163static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004164 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004165 if (V == 0)
4166 return true;
4167
Evan Cheng65011532009-03-09 19:15:00 +00004168 if (!VT.isSimple())
4169 return false;
4170
Evan Chenge6c835f2009-08-14 20:09:37 +00004171 if (Subtarget->isThumb1Only())
4172 return isLegalT1AddressImmediate(V, VT);
4173 else if (Subtarget->isThumb2())
4174 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004175
Evan Chenge6c835f2009-08-14 20:09:37 +00004176 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004177 if (V < 0)
4178 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004180 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 case MVT::i1:
4182 case MVT::i8:
4183 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004184 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004185 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004187 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004188 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 case MVT::f32:
4190 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004191 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004192 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004193 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004194 return false;
4195 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004196 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004197 }
Evan Chenga8e29892007-01-19 07:51:42 +00004198}
4199
Evan Chenge6c835f2009-08-14 20:09:37 +00004200bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4201 EVT VT) const {
4202 int Scale = AM.Scale;
4203 if (Scale < 0)
4204 return false;
4205
4206 switch (VT.getSimpleVT().SimpleTy) {
4207 default: return false;
4208 case MVT::i1:
4209 case MVT::i8:
4210 case MVT::i16:
4211 case MVT::i32:
4212 if (Scale == 1)
4213 return true;
4214 // r + r << imm
4215 Scale = Scale & ~1;
4216 return Scale == 2 || Scale == 4 || Scale == 8;
4217 case MVT::i64:
4218 // r + r
4219 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4220 return true;
4221 return false;
4222 case MVT::isVoid:
4223 // Note, we allow "void" uses (basically, uses that aren't loads or
4224 // stores), because arm allows folding a scale into many arithmetic
4225 // operations. This should be made more precise and revisited later.
4226
4227 // Allow r << imm, but the imm has to be a multiple of two.
4228 if (Scale & 1) return false;
4229 return isPowerOf2_32(Scale);
4230 }
4231}
4232
Chris Lattner37caf8c2007-04-09 23:33:39 +00004233/// isLegalAddressingMode - Return true if the addressing mode represented
4234/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004235bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004236 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004237 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004238 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004239 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004240
Chris Lattner37caf8c2007-04-09 23:33:39 +00004241 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004242 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004243 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004244
Chris Lattner37caf8c2007-04-09 23:33:39 +00004245 switch (AM.Scale) {
4246 case 0: // no scale reg, must be "r+i" or "r", or "i".
4247 break;
4248 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004249 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004250 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004251 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004252 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004253 // ARM doesn't support any R+R*scale+imm addr modes.
4254 if (AM.BaseOffs)
4255 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004256
Bob Wilson2c7dab12009-04-08 17:55:28 +00004257 if (!VT.isSimple())
4258 return false;
4259
Evan Chenge6c835f2009-08-14 20:09:37 +00004260 if (Subtarget->isThumb2())
4261 return isLegalT2ScaledAddressingMode(AM, VT);
4262
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004263 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004265 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 case MVT::i1:
4267 case MVT::i8:
4268 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004269 if (Scale < 0) Scale = -Scale;
4270 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004271 return true;
4272 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004273 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004275 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004276 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004277 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004278 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004279 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004280
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004282 // Note, we allow "void" uses (basically, uses that aren't loads or
4283 // stores), because arm allows folding a scale into many arithmetic
4284 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004285
Chris Lattner37caf8c2007-04-09 23:33:39 +00004286 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004287 if (Scale & 1) return false;
4288 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004289 }
4290 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004291 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004292 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004293}
4294
Evan Cheng77e47512009-11-11 19:05:52 +00004295/// isLegalICmpImmediate - Return true if the specified immediate is legal
4296/// icmp immediate, that is the target has icmp instructions which can compare
4297/// a register against the immediate without having to materialize the
4298/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004299bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004300 if (!Subtarget->isThumb())
4301 return ARM_AM::getSOImmVal(Imm) != -1;
4302 if (Subtarget->isThumb2())
4303 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004304 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004305}
4306
Owen Andersone50ed302009-08-10 22:56:29 +00004307static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004308 bool isSEXTLoad, SDValue &Base,
4309 SDValue &Offset, bool &isInc,
4310 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004311 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4312 return false;
4313
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004315 // AddressingMode 3
4316 Base = Ptr->getOperand(0);
4317 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004318 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004319 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004320 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004321 isInc = false;
4322 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4323 return true;
4324 }
4325 }
4326 isInc = (Ptr->getOpcode() == ISD::ADD);
4327 Offset = Ptr->getOperand(1);
4328 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004330 // AddressingMode 2
4331 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004332 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004333 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004334 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004335 isInc = false;
4336 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4337 Base = Ptr->getOperand(0);
4338 return true;
4339 }
4340 }
4341
4342 if (Ptr->getOpcode() == ISD::ADD) {
4343 isInc = true;
4344 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4345 if (ShOpcVal != ARM_AM::no_shift) {
4346 Base = Ptr->getOperand(1);
4347 Offset = Ptr->getOperand(0);
4348 } else {
4349 Base = Ptr->getOperand(0);
4350 Offset = Ptr->getOperand(1);
4351 }
4352 return true;
4353 }
4354
4355 isInc = (Ptr->getOpcode() == ISD::ADD);
4356 Base = Ptr->getOperand(0);
4357 Offset = Ptr->getOperand(1);
4358 return true;
4359 }
4360
Jim Grosbache5165492009-11-09 00:11:35 +00004361 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004362 return false;
4363}
4364
Owen Andersone50ed302009-08-10 22:56:29 +00004365static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004366 bool isSEXTLoad, SDValue &Base,
4367 SDValue &Offset, bool &isInc,
4368 SelectionDAG &DAG) {
4369 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4370 return false;
4371
4372 Base = Ptr->getOperand(0);
4373 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4374 int RHSC = (int)RHS->getZExtValue();
4375 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4376 assert(Ptr->getOpcode() == ISD::ADD);
4377 isInc = false;
4378 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4379 return true;
4380 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4381 isInc = Ptr->getOpcode() == ISD::ADD;
4382 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4383 return true;
4384 }
4385 }
4386
4387 return false;
4388}
4389
Evan Chenga8e29892007-01-19 07:51:42 +00004390/// getPreIndexedAddressParts - returns true by value, base pointer and
4391/// offset pointer and addressing mode by reference if the node's address
4392/// can be legally represented as pre-indexed load / store address.
4393bool
Dan Gohman475871a2008-07-27 21:46:04 +00004394ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4395 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004396 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004397 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004398 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004399 return false;
4400
Owen Andersone50ed302009-08-10 22:56:29 +00004401 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004402 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004403 bool isSEXTLoad = false;
4404 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4405 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004406 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004407 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4408 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4409 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004410 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004411 } else
4412 return false;
4413
4414 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004415 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004416 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004417 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4418 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004419 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004420 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004421 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004422 if (!isLegal)
4423 return false;
4424
4425 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4426 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004427}
4428
4429/// getPostIndexedAddressParts - returns true by value, base pointer and
4430/// offset pointer and addressing mode by reference if this node can be
4431/// combined with a load / store to form a post-indexed load / store.
4432bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004433 SDValue &Base,
4434 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004435 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004436 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004437 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004438 return false;
4439
Owen Andersone50ed302009-08-10 22:56:29 +00004440 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004441 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004442 bool isSEXTLoad = false;
4443 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004444 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004445 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4446 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004447 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004448 } else
4449 return false;
4450
4451 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004452 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004453 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004454 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004455 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004456 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004457 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4458 isInc, DAG);
4459 if (!isLegal)
4460 return false;
4461
4462 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4463 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004464}
4465
Dan Gohman475871a2008-07-27 21:46:04 +00004466void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004467 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004468 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004469 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004470 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004471 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004472 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004473 switch (Op.getOpcode()) {
4474 default: break;
4475 case ARMISD::CMOV: {
4476 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004477 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004478 if (KnownZero == 0 && KnownOne == 0) return;
4479
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004480 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004481 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4482 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004483 KnownZero &= KnownZeroRHS;
4484 KnownOne &= KnownOneRHS;
4485 return;
4486 }
4487 }
4488}
4489
4490//===----------------------------------------------------------------------===//
4491// ARM Inline Assembly Support
4492//===----------------------------------------------------------------------===//
4493
4494/// getConstraintType - Given a constraint letter, return the type of
4495/// constraint it is for this target.
4496ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004497ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4498 if (Constraint.size() == 1) {
4499 switch (Constraint[0]) {
4500 default: break;
4501 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004502 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004503 }
Evan Chenga8e29892007-01-19 07:51:42 +00004504 }
Chris Lattner4234f572007-03-25 02:14:49 +00004505 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004506}
4507
Bob Wilson2dc4f542009-03-20 22:42:55 +00004508std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004509ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004510 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004511 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004512 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004513 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004514 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004515 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004516 return std::make_pair(0U, ARM::tGPRRegisterClass);
4517 else
4518 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004519 case 'r':
4520 return std::make_pair(0U, ARM::GPRRegisterClass);
4521 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004523 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004524 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004525 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004526 if (VT.getSizeInBits() == 128)
4527 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004528 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004529 }
4530 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004531 if (StringRef("{cc}").equals_lower(Constraint))
4532 return std::make_pair(0U, ARM::CCRRegisterClass);
4533
Evan Chenga8e29892007-01-19 07:51:42 +00004534 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4535}
4536
4537std::vector<unsigned> ARMTargetLowering::
4538getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004539 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004540 if (Constraint.size() != 1)
4541 return std::vector<unsigned>();
4542
4543 switch (Constraint[0]) { // GCC ARM Constraint Letters
4544 default: break;
4545 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004546 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4547 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4548 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004549 case 'r':
4550 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4551 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4552 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4553 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004554 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004556 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4557 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4558 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4559 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4560 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4561 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4562 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4563 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004564 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004565 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4566 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4567 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4568 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004569 if (VT.getSizeInBits() == 128)
4570 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4571 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004572 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004573 }
4574
4575 return std::vector<unsigned>();
4576}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004577
4578/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4579/// vector. If it is invalid, don't add anything to Ops.
4580void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4581 char Constraint,
4582 bool hasMemory,
4583 std::vector<SDValue>&Ops,
4584 SelectionDAG &DAG) const {
4585 SDValue Result(0, 0);
4586
4587 switch (Constraint) {
4588 default: break;
4589 case 'I': case 'J': case 'K': case 'L':
4590 case 'M': case 'N': case 'O':
4591 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4592 if (!C)
4593 return;
4594
4595 int64_t CVal64 = C->getSExtValue();
4596 int CVal = (int) CVal64;
4597 // None of these constraints allow values larger than 32 bits. Check
4598 // that the value fits in an int.
4599 if (CVal != CVal64)
4600 return;
4601
4602 switch (Constraint) {
4603 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004604 if (Subtarget->isThumb1Only()) {
4605 // This must be a constant between 0 and 255, for ADD
4606 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004607 if (CVal >= 0 && CVal <= 255)
4608 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004609 } else if (Subtarget->isThumb2()) {
4610 // A constant that can be used as an immediate value in a
4611 // data-processing instruction.
4612 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4613 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004614 } else {
4615 // A constant that can be used as an immediate value in a
4616 // data-processing instruction.
4617 if (ARM_AM::getSOImmVal(CVal) != -1)
4618 break;
4619 }
4620 return;
4621
4622 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004623 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004624 // This must be a constant between -255 and -1, for negated ADD
4625 // immediates. This can be used in GCC with an "n" modifier that
4626 // prints the negated value, for use with SUB instructions. It is
4627 // not useful otherwise but is implemented for compatibility.
4628 if (CVal >= -255 && CVal <= -1)
4629 break;
4630 } else {
4631 // This must be a constant between -4095 and 4095. It is not clear
4632 // what this constraint is intended for. Implemented for
4633 // compatibility with GCC.
4634 if (CVal >= -4095 && CVal <= 4095)
4635 break;
4636 }
4637 return;
4638
4639 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004640 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004641 // A 32-bit value where only one byte has a nonzero value. Exclude
4642 // zero to match GCC. This constraint is used by GCC internally for
4643 // constants that can be loaded with a move/shift combination.
4644 // It is not useful otherwise but is implemented for compatibility.
4645 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4646 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004647 } else if (Subtarget->isThumb2()) {
4648 // A constant whose bitwise inverse can be used as an immediate
4649 // value in a data-processing instruction. This can be used in GCC
4650 // with a "B" modifier that prints the inverted value, for use with
4651 // BIC and MVN instructions. It is not useful otherwise but is
4652 // implemented for compatibility.
4653 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4654 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004655 } else {
4656 // A constant whose bitwise inverse can be used as an immediate
4657 // value in a data-processing instruction. This can be used in GCC
4658 // with a "B" modifier that prints the inverted value, for use with
4659 // BIC and MVN instructions. It is not useful otherwise but is
4660 // implemented for compatibility.
4661 if (ARM_AM::getSOImmVal(~CVal) != -1)
4662 break;
4663 }
4664 return;
4665
4666 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004667 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004668 // This must be a constant between -7 and 7,
4669 // for 3-operand ADD/SUB immediate instructions.
4670 if (CVal >= -7 && CVal < 7)
4671 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004672 } else if (Subtarget->isThumb2()) {
4673 // A constant whose negation can be used as an immediate value in a
4674 // data-processing instruction. This can be used in GCC with an "n"
4675 // modifier that prints the negated value, for use with SUB
4676 // instructions. It is not useful otherwise but is implemented for
4677 // compatibility.
4678 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4679 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004680 } else {
4681 // A constant whose negation can be used as an immediate value in a
4682 // data-processing instruction. This can be used in GCC with an "n"
4683 // modifier that prints the negated value, for use with SUB
4684 // instructions. It is not useful otherwise but is implemented for
4685 // compatibility.
4686 if (ARM_AM::getSOImmVal(-CVal) != -1)
4687 break;
4688 }
4689 return;
4690
4691 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004692 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004693 // This must be a multiple of 4 between 0 and 1020, for
4694 // ADD sp + immediate.
4695 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4696 break;
4697 } else {
4698 // A power of two or a constant between 0 and 32. This is used in
4699 // GCC for the shift amount on shifted register operands, but it is
4700 // useful in general for any shift amounts.
4701 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4702 break;
4703 }
4704 return;
4705
4706 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004707 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004708 // This must be a constant between 0 and 31, for shift amounts.
4709 if (CVal >= 0 && CVal <= 31)
4710 break;
4711 }
4712 return;
4713
4714 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004715 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004716 // This must be a multiple of 4 between -508 and 508, for
4717 // ADD/SUB sp = sp + immediate.
4718 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4719 break;
4720 }
4721 return;
4722 }
4723 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4724 break;
4725 }
4726
4727 if (Result.getNode()) {
4728 Ops.push_back(Result);
4729 return;
4730 }
4731 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4732 Ops, DAG);
4733}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004734
4735bool
4736ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4737 // The ARM target isn't yet aware of offsets.
4738 return false;
4739}
Evan Cheng39382422009-10-28 01:44:26 +00004740
4741int ARM::getVFPf32Imm(const APFloat &FPImm) {
4742 APInt Imm = FPImm.bitcastToAPInt();
4743 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4744 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4745 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4746
4747 // We can handle 4 bits of mantissa.
4748 // mantissa = (16+UInt(e:f:g:h))/16.
4749 if (Mantissa & 0x7ffff)
4750 return -1;
4751 Mantissa >>= 19;
4752 if ((Mantissa & 0xf) != Mantissa)
4753 return -1;
4754
4755 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4756 if (Exp < -3 || Exp > 4)
4757 return -1;
4758 Exp = ((Exp+3) & 0x7) ^ 4;
4759
4760 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4761}
4762
4763int ARM::getVFPf64Imm(const APFloat &FPImm) {
4764 APInt Imm = FPImm.bitcastToAPInt();
4765 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4766 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4767 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4768
4769 // We can handle 4 bits of mantissa.
4770 // mantissa = (16+UInt(e:f:g:h))/16.
4771 if (Mantissa & 0xffffffffffffLL)
4772 return -1;
4773 Mantissa >>= 48;
4774 if ((Mantissa & 0xf) != Mantissa)
4775 return -1;
4776
4777 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4778 if (Exp < -3 || Exp > 4)
4779 return -1;
4780 Exp = ((Exp+3) & 0x7) ^ 4;
4781
4782 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4783}
4784
4785/// isFPImmLegal - Returns true if the target can instruction select the
4786/// specified FP immediate natively. If false, the legalizer will
4787/// materialize the FP immediate as a load from a constant pool.
4788bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4789 if (!Subtarget->hasVFP3())
4790 return false;
4791 if (VT == MVT::f32)
4792 return ARM::getVFPf32Imm(Imm) != -1;
4793 if (VT == MVT::f64)
4794 return ARM::getVFPf64Imm(Imm) != -1;
4795 return false;
4796}