blob: c39ac610e966372731123aba09a75b091835a71a [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000030#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/ADT/Statistic.h"
32#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000033#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000034#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000035using namespace llvm;
36
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumSpills, "Number of register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000038STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000039STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
42STATISTIC(NumReused, "Number of values reused");
43STATISTIC(NumDSE , "Number of dead stores elided");
44STATISTIC(NumDCE , "Number of copies elided");
Evan Chengd3653122008-02-27 03:04:06 +000045STATISTIC(NumDSS , "Number of dead spill slots removed");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000046
Chris Lattnercd3245a2006-12-19 22:41:21 +000047namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000048 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000049
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000050 static cl::opt<SpillerName>
Chris Lattner8c4d88d2004-09-30 01:54:45 +000051 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000052 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000053 cl::Prefix,
54 cl::values(clEnumVal(simple, " simple spiller"),
55 clEnumVal(local, " local spiller"),
56 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000057 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000058}
59
Chris Lattner8c4d88d2004-09-30 01:54:45 +000060//===----------------------------------------------------------------------===//
61// VirtRegMap implementation
62//===----------------------------------------------------------------------===//
63
Chris Lattner29268692006-09-05 02:12:02 +000064VirtRegMap::VirtRegMap(MachineFunction &mf)
65 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000066 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000067 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000068 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
69 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
70 SpillSlotToUsesMap.resize(8);
Chris Lattner29268692006-09-05 02:12:02 +000071 grow();
72}
73
Chris Lattner8c4d88d2004-09-30 01:54:45 +000074void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000075 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000076 Virt2PhysMap.grow(LastVirtReg);
77 Virt2StackSlotMap.grow(LastVirtReg);
78 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000079 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000080 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000081 ReMatMap.grow(LastVirtReg);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000082}
83
Chris Lattner8c4d88d2004-09-30 01:54:45 +000084int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000085 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000086 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000087 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000088 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000089 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
90 RC->getAlignment());
91 if (LowSpillSlot == NO_STACK_SLOT)
92 LowSpillSlot = SS;
93 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
94 HighSpillSlot = SS;
95 unsigned Idx = SS-LowSpillSlot;
96 while (Idx >= SpillSlotToUsesMap.size())
97 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
98 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000099 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000100 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000101}
102
Evan Chengd3653122008-02-27 03:04:06 +0000103void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000104 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000105 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000106 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000107 assert((SS >= 0 ||
108 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000109 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000110 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000111}
112
Evan Cheng2638e1a2007-03-20 08:13:50 +0000113int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000114 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000115 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000116 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000117 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000118 return ReMatId++;
119}
120
Evan Cheng549f27d32007-08-13 23:45:17 +0000121void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000122 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000123 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
124 "attempt to assign re-mat id to already spilled register");
125 Virt2ReMatIdMap[virtReg] = id;
126}
127
Evan Chengd3653122008-02-27 03:04:06 +0000128void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
129 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
130 assert(FI >= 0 && "Spill slot index should not be negative!");
131 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
132 }
133}
134
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000135void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000136 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000137 // Move previous memory references folded to new instruction.
138 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000139 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000140 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
141 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000142 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000143 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000144
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000145 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000146 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000147}
148
Evan Cheng7f566252007-10-13 02:50:24 +0000149void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
150 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
151 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
152}
153
Evan Chengd3653122008-02-27 03:04:06 +0000154void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
155 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
156 MachineOperand &MO = MI->getOperand(i);
157 if (!MO.isFrameIndex())
158 continue;
159 int FI = MO.getIndex();
160 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
161 continue;
162 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
163 }
164 MI2VirtMap.erase(MI);
165 SpillPt2VirtMap.erase(MI);
166 RestorePt2VirtMap.erase(MI);
167}
168
Chris Lattner7f690e62004-09-30 02:15:18 +0000169void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000170 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000171
Chris Lattner7f690e62004-09-30 02:15:18 +0000172 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000173 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000174 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000175 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000176 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000177 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000178 }
179
Dan Gohman6f0d0242008-02-10 18:45:23 +0000180 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000181 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000182 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
183 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
184 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000185}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000186
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000187void VirtRegMap::dump() const {
Bill Wendling5c7e3262006-12-17 05:15:13 +0000188 print(DOUT);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000189}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000190
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000191
192//===----------------------------------------------------------------------===//
193// Simple Spiller Implementation
194//===----------------------------------------------------------------------===//
195
196Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000197
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000198namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000199 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000200 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000201 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000202}
203
Chris Lattner35f27052006-05-01 21:16:03 +0000204bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000205 DOUT << "********** REWRITE MACHINE CODE **********\n";
206 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000207 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000208 const TargetInstrInfo &TII = *TM.getInstrInfo();
209
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000210
Chris Lattner4ea1b822004-09-30 02:33:48 +0000211 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
212 // each vreg once (in the case where a spilled vreg is used by multiple
213 // operands). This is always smaller than the number of operands to the
214 // current machine instr, so it should be small.
215 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000216
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000217 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
218 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000219 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000220 MachineBasicBlock &MBB = *MBBI;
221 for (MachineBasicBlock::iterator MII = MBB.begin(),
222 E = MBB.end(); MII != E; ++MII) {
223 MachineInstr &MI = *MII;
224 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000225 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000226 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000227 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000228 unsigned VirtReg = MO.getReg();
229 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000230 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000231 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000232 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000233 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000234
Chris Lattner886dd912005-04-04 21:35:34 +0000235 if (MO.isUse() &&
236 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
237 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000238 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000239 MachineInstr *LoadMI = prior(MII);
240 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000241 LoadedRegs.push_back(VirtReg);
242 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000243 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000244 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000245
Chris Lattner886dd912005-04-04 21:35:34 +0000246 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000247 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000248 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000249 MachineInstr *StoreMI = next(MII);
250 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000251 ++NumStores;
252 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000253 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000254 MF.getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000255 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000256 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000257 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000258 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000259 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000260 }
Chris Lattner886dd912005-04-04 21:35:34 +0000261
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000262 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000263 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000264 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000265 }
266 return true;
267}
268
269//===----------------------------------------------------------------------===//
270// Local Spiller Implementation
271//===----------------------------------------------------------------------===//
272
273namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000274 class AvailableSpills;
275
Chris Lattner7fb64342004-10-01 19:04:51 +0000276 /// LocalSpiller - This spiller does a simple pass over the machine basic
277 /// block to attempt to keep spills in registers as much as possible for
278 /// blocks that have low register pressure (the vreg may be spilled due to
279 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000280 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000281 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000282 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000283 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000284 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000285 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000286 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000287 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000288 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000289 DOUT << "\n**** Local spiller rewriting function '"
290 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000291 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
292 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000293 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000294
Chris Lattner7fb64342004-10-01 19:04:51 +0000295 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
296 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000297 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000298
Evan Chengd3653122008-02-27 03:04:06 +0000299 // Mark unused spill slots.
300 MachineFrameInfo *MFI = MF.getFrameInfo();
301 int SS = VRM.getLowSpillSlot();
302 if (SS != VirtRegMap::NO_STACK_SLOT)
303 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
304 if (!VRM.isSpillSlotUsed(SS)) {
305 MFI->RemoveStackObject(SS);
306 ++NumDSS;
307 }
308
David Greene04fa32f2007-09-06 16:36:39 +0000309 DOUT << "**** Post Machine Instrs ****\n";
310 DEBUG(MF.dump());
311
Chris Lattner7fb64342004-10-01 19:04:51 +0000312 return true;
313 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000314 private:
Evan Cheng66f71632007-10-19 21:23:22 +0000315 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
316 MachineBasicBlock::iterator &MII,
317 std::vector<MachineInstr*> &MaybeDeadStores,
318 AvailableSpills &Spills, BitVector &RegKills,
319 std::vector<MachineOperand*> &KillOps,
320 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000321 void SpillRegToStackSlot(MachineBasicBlock &MBB,
322 MachineBasicBlock::iterator &MII,
323 int Idx, unsigned PhysReg, int StackSlot,
324 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000325 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000326 AvailableSpills &Spills,
327 SmallSet<MachineInstr*, 4> &ReMatDefs,
328 BitVector &RegKills,
329 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000330 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000331 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000332 };
333}
334
Chris Lattner66cf80f2006-02-03 23:13:58 +0000335/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000336/// top down, keep track of which spills slots or remat are available in each
337/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000338///
339/// Note that not all physregs are created equal here. In particular, some
340/// physregs are reloads that we are allowed to clobber or ignore at any time.
341/// Other physregs are values that the register allocated program is using that
342/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000343/// per-stack-slot / remat id basis as the low bit in the value of the
344/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
345/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000346namespace {
347class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000348 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000349 const TargetInstrInfo *TII;
350
Evan Cheng549f27d32007-08-13 23:45:17 +0000351 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
352 // or remat'ed virtual register values that are still available, due to being
353 // loaded or stored to, but not invalidated yet.
354 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000355
Evan Cheng549f27d32007-08-13 23:45:17 +0000356 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
357 // indicating which stack slot values are currently held by a physreg. This
358 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
359 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000360 std::multimap<unsigned, int> PhysRegsAvailable;
361
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000362 void disallowClobberPhysRegOnly(unsigned PhysReg);
363
Chris Lattner66cf80f2006-02-03 23:13:58 +0000364 void ClobberPhysRegOnly(unsigned PhysReg);
365public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000366 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
367 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000368 }
369
Dan Gohman6f0d0242008-02-10 18:45:23 +0000370 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000371
Evan Cheng549f27d32007-08-13 23:45:17 +0000372 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
373 /// available in a physical register, return that PhysReg, otherwise
374 /// return 0.
375 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
376 std::map<int, unsigned>::const_iterator I =
377 SpillSlotsOrReMatsAvailable.find(Slot);
378 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000379 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000380 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000381 return 0;
382 }
Evan Chengde4e9422007-02-25 09:51:27 +0000383
Evan Cheng549f27d32007-08-13 23:45:17 +0000384 /// addAvailable - Mark that the specified stack slot / remat is available in
385 /// the specified physreg. If CanClobber is true, the physreg can be modified
386 /// at any time without changing the semantics of the program.
387 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000388 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000389 // If this stack slot is thought to be available in some other physreg,
390 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000391 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000392
Evan Cheng549f27d32007-08-13 23:45:17 +0000393 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000394 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000395
Evan Cheng549f27d32007-08-13 23:45:17 +0000396 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
397 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000398 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000399 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000400 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000401 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000402
Chris Lattner593c9582006-02-03 23:28:46 +0000403 /// canClobberPhysReg - Return true if the spiller is allowed to change the
404 /// value of the specified stackslot register if it desires. The specified
405 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000406 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000407 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
408 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000409 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000410 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000411
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000412 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
413 /// stackslot register. The register is still available but is no longer
414 /// allowed to be modifed.
415 void disallowClobberPhysReg(unsigned PhysReg);
416
Chris Lattner66cf80f2006-02-03 23:13:58 +0000417 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000418 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000419 /// it and any of its aliases.
420 void ClobberPhysReg(unsigned PhysReg);
421
Evan Cheng90a43c32007-08-15 20:20:34 +0000422 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
423 /// slot changes. This removes information about which register the previous
424 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000425 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000426};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000427}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000428
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000429/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
430/// stackslot register. The register is still available but is no longer
431/// allowed to be modifed.
432void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
433 std::multimap<unsigned, int>::iterator I =
434 PhysRegsAvailable.lower_bound(PhysReg);
435 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000436 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000437 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000438 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000439 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000440 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000441 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000442 << " copied, it is available for use but can no longer be modified\n";
443 }
444}
445
446/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
447/// stackslot register and its aliases. The register and its aliases may
448/// still available but is no longer allowed to be modifed.
449void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000450 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000451 disallowClobberPhysRegOnly(*AS);
452 disallowClobberPhysRegOnly(PhysReg);
453}
454
Chris Lattner66cf80f2006-02-03 23:13:58 +0000455/// ClobberPhysRegOnly - This is called when the specified physreg changes
456/// value. We use this to invalidate any info about stuff we thing lives in it.
457void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
458 std::multimap<unsigned, int>::iterator I =
459 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000460 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000461 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000462 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000463 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000464 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000465 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000466 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000467 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000468 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
469 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000470 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000471 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000472 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000473}
474
Chris Lattner66cf80f2006-02-03 23:13:58 +0000475/// ClobberPhysReg - This is called when the specified physreg changes
476/// value. We use this to invalidate any info about stuff we thing lives in
477/// it and any of its aliases.
478void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000479 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000480 ClobberPhysRegOnly(*AS);
481 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000482}
483
Evan Cheng90a43c32007-08-15 20:20:34 +0000484/// ModifyStackSlotOrReMat - This method is called when the value in a stack
485/// slot changes. This removes information about which register the previous
486/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000487void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000488 std::map<int, unsigned>::iterator It =
489 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000490 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000491 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000492 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000493
494 // This register may hold the value of multiple stack slots, only remove this
495 // stack slot from the set of values the register contains.
496 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
497 for (; ; ++I) {
498 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
499 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000500 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000501 }
502 PhysRegsAvailable.erase(I);
503}
504
505
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000506
Evan Cheng28bb4622007-07-11 19:17:18 +0000507/// InvalidateKills - MI is going to be deleted. If any of its operands are
508/// marked kill, then invalidate the information.
509static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000510 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000511 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000512 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
513 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000514 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000515 continue;
516 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000517 if (KillRegs)
518 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000519 if (KillOps[Reg] == &MO) {
520 RegKills.reset(Reg);
521 KillOps[Reg] = NULL;
522 }
523 }
524}
525
Evan Cheng39c883c2007-12-11 23:36:57 +0000526/// InvalidateKill - A MI that defines the specified register is being deleted,
527/// invalidate the register kill information.
528static void InvalidateKill(unsigned Reg, BitVector &RegKills,
529 std::vector<MachineOperand*> &KillOps) {
530 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000531 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000532 KillOps[Reg] = NULL;
533 RegKills.reset(Reg);
534 }
535}
536
Evan Chengb6ca4b32007-08-14 23:25:37 +0000537/// InvalidateRegDef - If the def operand of the specified def MI is now dead
538/// (since it's spill instruction is removed), mark it isDead. Also checks if
539/// the def MI has other definition operands that are not dead. Returns it by
540/// reference.
541static bool InvalidateRegDef(MachineBasicBlock::iterator I,
542 MachineInstr &NewDef, unsigned Reg,
543 bool &HasLiveDef) {
544 // Due to remat, it's possible this reg isn't being reused. That is,
545 // the def of this reg (by prev MI) is now dead.
546 MachineInstr *DefMI = I;
547 MachineOperand *DefOp = NULL;
548 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
549 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000550 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000551 if (MO.getReg() == Reg)
552 DefOp = &MO;
553 else if (!MO.isDead())
554 HasLiveDef = true;
555 }
556 }
557 if (!DefOp)
558 return false;
559
560 bool FoundUse = false, Done = false;
561 MachineBasicBlock::iterator E = NewDef;
562 ++I; ++E;
563 for (; !Done && I != E; ++I) {
564 MachineInstr *NMI = I;
565 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
566 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000567 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000568 continue;
569 if (MO.isUse())
570 FoundUse = true;
571 Done = true; // Stop after scanning all the operands of this MI.
572 }
573 }
574 if (!FoundUse) {
575 // Def is dead!
576 DefOp->setIsDead();
577 return true;
578 }
579 return false;
580}
581
Evan Cheng28bb4622007-07-11 19:17:18 +0000582/// UpdateKills - Track and update kill info. If a MI reads a register that is
583/// marked kill, then it must be due to register reuse. Transfer the kill info
584/// over.
585static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
586 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000587 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000588 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
589 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000590 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000591 continue;
592 unsigned Reg = MO.getReg();
593 if (Reg == 0)
594 continue;
595
596 if (RegKills[Reg]) {
597 // That can't be right. Register is killed but not re-defined and it's
598 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000599 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000600 KillOps[Reg] = NULL;
601 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000602 if (i < TID.getNumOperands() &&
603 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000604 // Unless it's a two-address operand, this is the new kill.
605 MO.setIsKill();
606 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000607 if (MO.isKill()) {
608 RegKills.set(Reg);
609 KillOps[Reg] = &MO;
610 }
611 }
612
613 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
614 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000615 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000616 continue;
617 unsigned Reg = MO.getReg();
618 RegKills.reset(Reg);
619 KillOps[Reg] = NULL;
620 }
621}
622
Evan Chengd70dbb52008-02-22 09:24:50 +0000623/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
624///
625static void ReMaterialize(MachineBasicBlock &MBB,
626 MachineBasicBlock::iterator &MII,
627 unsigned DestReg, unsigned Reg,
628 const TargetRegisterInfo *TRI,
629 VirtRegMap &VRM) {
630 TRI->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
631 MachineInstr *NewMI = prior(MII);
632 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
633 MachineOperand &MO = NewMI->getOperand(i);
634 if (!MO.isRegister() || MO.getReg() == 0)
635 continue;
636 unsigned VirtReg = MO.getReg();
637 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
638 continue;
639 assert(MO.isUse());
640 unsigned SubIdx = MO.getSubReg();
641 unsigned Phys = VRM.getPhys(VirtReg);
642 assert(Phys);
643 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
644 MO.setReg(RReg);
645 }
646 ++NumReMats;
647}
648
Evan Cheng28bb4622007-07-11 19:17:18 +0000649
Chris Lattner7fb64342004-10-01 19:04:51 +0000650// ReusedOp - For each reused operand, we keep track of a bit of information, in
651// case we need to rollback upon processing a new operand. See comments below.
652namespace {
653 struct ReusedOp {
654 // The MachineInstr operand that reused an available value.
655 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000656
Evan Cheng549f27d32007-08-13 23:45:17 +0000657 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
658 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000659
Chris Lattner7fb64342004-10-01 19:04:51 +0000660 // PhysRegReused - The physical register the value was available in.
661 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000662
Chris Lattner7fb64342004-10-01 19:04:51 +0000663 // AssignedPhysReg - The physreg that was assigned for use by the reload.
664 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000665
666 // VirtReg - The virtual register itself.
667 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000668
Chris Lattner8a61a752005-10-06 17:19:06 +0000669 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
670 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000671 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
672 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000673 };
Chris Lattner540fec62006-02-25 01:51:33 +0000674
675 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
676 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000677 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000678 MachineInstr &MI;
679 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000680 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000681 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000682 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
683 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000684 }
Chris Lattner540fec62006-02-25 01:51:33 +0000685
686 bool hasReuses() const {
687 return !Reuses.empty();
688 }
689
690 /// addReuse - If we choose to reuse a virtual register that is already
691 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000692 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000693 unsigned PhysRegReused, unsigned AssignedPhysReg,
694 unsigned VirtReg) {
695 // If the reload is to the assigned register anyway, no undo will be
696 // required.
697 if (PhysRegReused == AssignedPhysReg) return;
698
699 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000700 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000701 AssignedPhysReg, VirtReg));
702 }
Evan Chenge077ef62006-11-04 00:21:55 +0000703
704 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000705 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000706 }
707
708 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000709 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000710 }
Chris Lattner540fec62006-02-25 01:51:33 +0000711
712 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
713 /// is some other operand that is using the specified register, either pick
714 /// a new register to use, or evict the previous reload and use this reg.
715 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
716 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000717 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000718 SmallSet<unsigned, 8> &Rejected,
719 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000720 std::vector<MachineOperand*> &KillOps,
721 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000722 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
723 .getInstrInfo();
724
Chris Lattner540fec62006-02-25 01:51:33 +0000725 if (Reuses.empty()) return PhysReg; // This is most often empty.
726
727 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
728 ReusedOp &Op = Reuses[ro];
729 // If we find some other reuse that was supposed to use this register
730 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000731 // register. That is, unless its reload register has already been
732 // considered and subsequently rejected because it has also been reused
733 // by another operand.
734 if (Op.PhysRegReused == PhysReg &&
735 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000736 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000737 unsigned NewReg = Op.AssignedPhysReg;
738 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000739 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000740 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000741 } else {
742 // Otherwise, we might also have a problem if a previously reused
743 // value aliases the new register. If so, codegen the previous reload
744 // and use this one.
745 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000746 const TargetRegisterInfo *TRI = Spills.getRegInfo();
747 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000748 // Okay, we found out that an alias of a reused register
749 // was used. This isn't good because it means we have
750 // to undo a previous reuse.
751 MachineBasicBlock *MBB = MI->getParent();
752 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000753 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000754
755 // Copy Op out of the vector and remove it, we're going to insert an
756 // explicit load for it.
757 ReusedOp NewOp = Op;
758 Reuses.erase(Reuses.begin()+ro);
759
760 // Ok, we're going to try to reload the assigned physreg into the
761 // slot that we were supposed to in the first place. However, that
762 // register could hold a reuse. Check to see if it conflicts or
763 // would prefer us to use a different register.
764 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000765 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000766 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000767
Evan Chengd70dbb52008-02-22 09:24:50 +0000768 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000769 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengd70dbb52008-02-22 09:24:50 +0000770 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TRI, VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000771 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000772 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000773 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000774 MachineInstr *LoadMI = prior(MII);
775 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000776 // Any stores to this stack slot are not dead anymore.
777 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000778 ++NumLoads;
779 }
Chris Lattner28bad082006-02-25 02:17:31 +0000780 Spills.ClobberPhysReg(NewPhysReg);
781 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000782
Chris Lattnere53f4a02006-05-04 17:52:23 +0000783 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000784
Evan Cheng549f27d32007-08-13 23:45:17 +0000785 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000786 --MII;
787 UpdateKills(*MII, RegKills, KillOps);
788 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000789
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000790 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000791 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000792
793 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000794 return PhysReg;
795 }
796 }
797 }
798 return PhysReg;
799 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000800
801 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
802 /// 'Rejected' set to remember which registers have been considered and
803 /// rejected for the reload. This avoids infinite looping in case like
804 /// this:
805 /// t1 := op t2, t3
806 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
807 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
808 /// t1 <- desires r1
809 /// sees r1 is taken by t2, tries t2's reload register r0
810 /// sees r0 is taken by t3, tries t3's reload register r1
811 /// sees r1 is taken by t2, tries t2's reload register r0 ...
812 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
813 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000814 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000815 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000816 std::vector<MachineOperand*> &KillOps,
817 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000818 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000819 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000820 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000821 }
Chris Lattner540fec62006-02-25 01:51:33 +0000822 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000823}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000824
Evan Cheng66f71632007-10-19 21:23:22 +0000825/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
826/// instruction. e.g.
827/// xorl %edi, %eax
828/// movl %eax, -32(%ebp)
829/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000830/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000831/// ==>
832/// xorl %edi, %eax
833/// orl -36(%ebp), %eax
834/// mov %eax, -32(%ebp)
835/// This enables unfolding optimization for a subsequent instruction which will
836/// also eliminate the newly introduced store instruction.
837bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
838 MachineBasicBlock::iterator &MII,
839 std::vector<MachineInstr*> &MaybeDeadStores,
840 AvailableSpills &Spills,
841 BitVector &RegKills,
842 std::vector<MachineOperand*> &KillOps,
843 VirtRegMap &VRM) {
844 MachineFunction &MF = *MBB.getParent();
845 MachineInstr &MI = *MII;
846 unsigned UnfoldedOpc = 0;
847 unsigned UnfoldPR = 0;
848 unsigned UnfoldVR = 0;
849 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
850 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
851 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
852 // Only transform a MI that folds a single register.
853 if (UnfoldedOpc)
854 return false;
855 UnfoldVR = I->second.first;
856 VirtRegMap::ModRef MR = I->second.second;
857 if (VRM.isAssignedReg(UnfoldVR))
858 continue;
859 // If this reference is not a use, any previous store is now dead.
860 // Otherwise, the store to this stack slot is not dead anymore.
861 FoldedSS = VRM.getStackSlot(UnfoldVR);
862 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
863 if (DeadStore && (MR & VirtRegMap::isModRef)) {
864 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000865 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000866 continue;
867 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000868 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000869 false, true);
870 }
871 }
872
873 if (!UnfoldedOpc)
874 return false;
875
876 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
877 MachineOperand &MO = MI.getOperand(i);
878 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
879 continue;
880 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000881 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000882 continue;
883 if (VRM.isAssignedReg(VirtReg)) {
884 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000885 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000886 return false;
887 } else if (VRM.isReMaterialized(VirtReg))
888 continue;
889 int SS = VRM.getStackSlot(VirtReg);
890 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
891 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000892 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000893 return false;
894 continue;
895 }
896 PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000897 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000898 continue;
899
900 // Ok, we'll need to reload the value into a register which makes
901 // it impossible to perform the store unfolding optimization later.
902 // Let's see if it is possible to fold the load if the store is
903 // unfolded. This allows us to perform the store unfolding
904 // optimization.
905 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000906 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000907 assert(NewMIs.size() == 1);
908 MachineInstr *NewMI = NewMIs.back();
909 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000910 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000911 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000912 SmallVector<unsigned, 2> Ops;
913 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000914 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000915 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000916 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000917 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000918 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000919 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
920 MII = MBB.insert(MII, FoldedMI);
Evan Chengcada2452007-11-28 01:28:46 +0000921 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000922 MBB.erase(&MI);
923 return true;
924 }
925 delete NewMI;
926 }
927 }
928 return false;
929}
Chris Lattner7fb64342004-10-01 19:04:51 +0000930
Evan Cheng7277a7d2007-11-02 17:35:08 +0000931/// findSuperReg - Find the SubReg's super-register of given register class
932/// where its SubIdx sub-register is SubReg.
933static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000934 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +0000935 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
936 I != E; ++I) {
937 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000938 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +0000939 return Reg;
940 }
941 return 0;
942}
943
Evan Cheng81a03822007-11-17 00:40:40 +0000944/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
945/// the last store to the same slot is now dead. If so, remove the last store.
946void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
947 MachineBasicBlock::iterator &MII,
948 int Idx, unsigned PhysReg, int StackSlot,
949 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000950 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000951 AvailableSpills &Spills,
952 SmallSet<MachineInstr*, 4> &ReMatDefs,
953 BitVector &RegKills,
954 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000955 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000956 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000957 MachineInstr *StoreMI = next(MII);
958 VRM.addSpillSlotUse(StackSlot, StoreMI);
959 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +0000960
961 // If there is a dead store to this stack slot, nuke it now.
962 if (LastStore) {
963 DOUT << "Removed dead store:\t" << *LastStore;
964 ++NumDSE;
965 SmallVector<unsigned, 2> KillRegs;
966 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
967 MachineBasicBlock::iterator PrevMII = LastStore;
968 bool CheckDef = PrevMII != MBB.begin();
969 if (CheckDef)
970 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +0000971 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +0000972 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +0000973 if (CheckDef) {
974 // Look at defs of killed registers on the store. Mark the defs
975 // as dead since the store has been deleted and they aren't
976 // being reused.
977 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
978 bool HasOtherDef = false;
979 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
980 MachineInstr *DeadDef = PrevMII;
981 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
982 // FIXME: This assumes a remat def does not have side
983 // effects.
Evan Chengcada2452007-11-28 01:28:46 +0000984 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +0000985 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +0000986 ++NumDRM;
987 }
988 }
989 }
990 }
991 }
992
Evan Chenge4b39002007-12-03 21:31:55 +0000993 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +0000994
995 // If the stack slot value was previously available in some other
996 // register, change it now. Otherwise, make the register available,
997 // in PhysReg.
998 Spills.ModifyStackSlotOrReMat(StackSlot);
999 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001000 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001001 ++NumStores;
1002}
1003
Chris Lattner7fb64342004-10-01 19:04:51 +00001004/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001005/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001006void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001007 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001008
Evan Chengfff3e192007-08-14 09:11:18 +00001009 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001010
Chris Lattner66cf80f2006-02-03 23:13:58 +00001011 // Spills - Keep track of which spilled values are available in physregs so
1012 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001013 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001014
Chris Lattner52b25db2004-10-01 19:47:12 +00001015 // MaybeDeadStores - When we need to write a value back into a stack slot,
1016 // keep track of the inserted store. If the stack slot value is never read
1017 // (because the value was used from some available register, for example), and
1018 // subsequently stored to, the original store is dead. This map keeps track
1019 // of inserted stores that are not used. If we see a subsequent store to the
1020 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001021 std::vector<MachineInstr*> MaybeDeadStores;
1022 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001023
Evan Chengb6ca4b32007-08-14 23:25:37 +00001024 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1025 SmallSet<MachineInstr*, 4> ReMatDefs;
1026
Evan Cheng0c40d722007-07-11 05:28:39 +00001027 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001028 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001029 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001030 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001031
Chris Lattner7fb64342004-10-01 19:04:51 +00001032 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1033 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001034 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001035
Evan Cheng66f71632007-10-19 21:23:22 +00001036 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001037 bool Erased = false;
1038 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001039 if (PrepForUnfoldOpti(MBB, MII,
1040 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1041 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001042
Evan Cheng66f71632007-10-19 21:23:22 +00001043 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001044 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001045
Evan Cheng0cbb1162007-11-29 01:06:25 +00001046 // Insert restores here if asked to.
1047 if (VRM.isRestorePt(&MI)) {
1048 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1049 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001050 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001051 if (!VRM.getPreSplitReg(VirtReg))
1052 continue; // Split interval spilled again.
1053 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001054 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001055 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001056 ReMaterialize(MBB, MII, Phys, VirtReg, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001057 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001058 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001059 int SS = VRM.getStackSlot(VirtReg);
1060 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1061 MachineInstr *LoadMI = prior(MII);
1062 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001063 ++NumLoads;
1064 }
1065 // This invalidates Phys.
1066 Spills.ClobberPhysReg(Phys);
1067 UpdateKills(*prior(MII), RegKills, KillOps);
1068 DOUT << '\t' << *prior(MII);
1069 }
1070 }
1071
Evan Cheng81a03822007-11-17 00:40:40 +00001072 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001073 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001074 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1075 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001076 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001077 unsigned VirtReg = SpillRegs[i].first;
1078 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001079 if (!VRM.getPreSplitReg(VirtReg))
1080 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001081 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001082 unsigned Phys = VRM.getPhys(VirtReg);
1083 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001084 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001085 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001086 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Chengd64b5c82007-12-05 03:14:33 +00001087 DOUT << "Store:\t" << StoreMI;
1088 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001089 }
Evan Chenge4b39002007-12-03 21:31:55 +00001090 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001091 }
1092
1093 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1094 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001095 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001096 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001097 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1098 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001099 if (!MO.isRegister() || MO.getReg() == 0)
1100 continue; // Ignore non-register operands.
1101
Evan Cheng32dfbea2007-10-12 08:50:34 +00001102 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001103 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001104 // Ignore physregs for spilling, but remember that it is used by this
1105 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001106 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001107 continue;
1108 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001109
1110 // We want to process implicit virtual register uses first.
1111 if (MO.isImplicit())
1112 VirtUseOps.insert(VirtUseOps.begin(), i);
1113 else
1114 VirtUseOps.push_back(i);
1115 }
1116
1117 // Process all of the spilled uses and all non spilled reg references.
1118 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1119 unsigned i = VirtUseOps[j];
1120 MachineOperand &MO = MI.getOperand(i);
1121 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001122 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001123 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001124
Evan Chengc498b022007-11-14 07:59:08 +00001125 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001126 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001127 // This virtual register was assigned a physreg!
1128 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001129 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001130 if (MO.isDef())
1131 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001132 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001133 MI.getOperand(i).setReg(RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001134 continue;
1135 }
1136
1137 // This virtual register is now known to be a spilled value.
1138 if (!MO.isUse())
1139 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001140
Evan Cheng549f27d32007-08-13 23:45:17 +00001141 bool DoReMat = VRM.isReMaterialized(VirtReg);
1142 int SSorRMId = DoReMat
1143 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001144 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001145
Chris Lattner50ea01e2005-09-09 20:29:51 +00001146 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001147 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001148
1149 // If this is a sub-register use, make sure the reuse register is in the
1150 // right register class. For example, for x86 not all of the 32-bit
1151 // registers have accessible sub-registers.
1152 // Similarly so for EXTRACT_SUBREG. Consider this:
1153 // EDI = op
1154 // MOV32_mr fi#1, EDI
1155 // ...
1156 // = EXTRACT_SUBREG fi#1
1157 // fi#1 is available in EDI, but it cannot be reused because it's not in
1158 // the right register file.
1159 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001160 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001161 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001162 if (!RC->contains(PhysReg))
1163 PhysReg = 0;
1164 }
1165
Evan Chengdc6be192007-08-14 05:42:54 +00001166 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001167 // This spilled operand might be part of a two-address operand. If this
1168 // is the case, then changing it will necessarily require changing the
1169 // def part of the instruction as well. However, in some cases, we
1170 // aren't allowed to modify the reused register. If none of these cases
1171 // apply, reuse it.
1172 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001173 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001174 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001175 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001176 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001177 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001178 // long as we are allowed to clobber the value and there isn't an
1179 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001180 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001181 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001182 }
1183
1184 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001185 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001186 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1187 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001188 else
Evan Chengdc6be192007-08-14 05:42:54 +00001189 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001190 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001191 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001192 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001193 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001194 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001195 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001196
1197 // The only technical detail we have is that we don't know that
1198 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1199 // later in the instruction. In particular, consider 'op V1, V2'.
1200 // If V1 is available in physreg R0, we would choose to reuse it
1201 // here, instead of reloading it into the register the allocator
1202 // indicated (say R1). However, V2 might have to be reloaded
1203 // later, and it might indicate that it needs to live in R0. When
1204 // this occurs, we need to have information available that
1205 // indicates it is safe to use R1 for the reload instead of R0.
1206 //
1207 // To further complicate matters, we might conflict with an alias,
1208 // or R0 and R1 might not be compatible with each other. In this
1209 // case, we actually insert a reload for V1 in R1, ensuring that
1210 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001211 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001212 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001213 if (ti != -1)
1214 // Only mark it clobbered if this is a use&def operand.
1215 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001216 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001217
1218 if (MI.getOperand(i).isKill() &&
1219 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1220 // This was the last use and the spilled value is still available
1221 // for reuse. That means the spill was unnecessary!
1222 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1223 if (DeadStore) {
1224 DOUT << "Removed dead store:\t" << *DeadStore;
1225 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001226 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001227 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001228 MaybeDeadStores[ReuseSlot] = NULL;
1229 ++NumDSE;
1230 }
1231 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001232 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001233 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001234
1235 // Otherwise we have a situation where we have a two-address instruction
1236 // whose mod/ref operand needs to be reloaded. This reload is already
1237 // available in some register "PhysReg", but if we used PhysReg as the
1238 // operand to our 2-addr instruction, the instruction would modify
1239 // PhysReg. This isn't cool if something later uses PhysReg and expects
1240 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001241 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001242 // To avoid this problem, and to avoid doing a load right after a store,
1243 // we emit a copy from PhysReg into the designated register for this
1244 // operand.
1245 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1246 assert(DesignatedReg && "Must map virtreg to physreg!");
1247
1248 // Note that, if we reused a register for a previous operand, the
1249 // register we want to reload into might not actually be
1250 // available. If this occurs, use the register indicated by the
1251 // reuser.
1252 if (ReusedOperands.hasReuses())
1253 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001254 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001255
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001256 // If the mapped designated register is actually the physreg we have
1257 // incoming, we don't need to inserted a dead copy.
1258 if (DesignatedReg == PhysReg) {
1259 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001260 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1261 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001262 else
Evan Chengdc6be192007-08-14 05:42:54 +00001263 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001264 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001265 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001266 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001267 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001268 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001269 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001270 ++NumReused;
1271 continue;
1272 }
1273
Chris Lattner84bc5422007-12-31 04:13:23 +00001274 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1275 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001276 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001277 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001278
Evan Cheng6b448092007-03-02 08:52:00 +00001279 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001280 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001281
Chris Lattneraddc55a2006-04-28 01:46:50 +00001282 // This invalidates DesignatedReg.
1283 Spills.ClobberPhysReg(DesignatedReg);
1284
Evan Chengdc6be192007-08-14 05:42:54 +00001285 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001286 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001287 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001288 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001289 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001290 ++NumReused;
1291 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001292 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001293
1294 // Otherwise, reload it and remember that we have it.
1295 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001296 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001297
Chris Lattner50ea01e2005-09-09 20:29:51 +00001298 // Note that, if we reused a register for a previous operand, the
1299 // register we want to reload into might not actually be
1300 // available. If this occurs, use the register indicated by the
1301 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001302 if (ReusedOperands.hasReuses())
1303 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001304 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001305
Chris Lattner84bc5422007-12-31 04:13:23 +00001306 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001307 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001308 if (DoReMat) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001309 ReMaterialize(MBB, MII, PhysReg, VirtReg, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001310 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001311 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001312 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001313 MachineInstr *LoadMI = prior(MII);
1314 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001315 ++NumLoads;
1316 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001317 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001318 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001319
1320 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001321 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001322 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001323 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001324 // Assumes this is the last use. IsKill will be unset if reg is reused
1325 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001326 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001327 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001328 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001329 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001330 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001331 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001332 }
1333
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001334 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001335
Evan Cheng81a03822007-11-17 00:40:40 +00001336
Chris Lattner7fb64342004-10-01 19:04:51 +00001337 // If we have folded references to memory operands, make sure we clear all
1338 // physical registers that may contain the value of the spilled virtual
1339 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001340 SmallSet<int, 2> FoldedSS;
Chris Lattner8f1d6402005-01-14 15:54:24 +00001341 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001342 unsigned VirtReg = I->second.first;
1343 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001344 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001345
Chris Lattnercea86882005-09-19 06:56:21 +00001346 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001347 if (SS == VirtRegMap::NO_STACK_SLOT)
1348 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001349 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001350 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001351
1352 // If this folded instruction is just a use, check to see if it's a
1353 // straight load from the virt reg slot.
1354 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1355 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001356 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1357 if (DestReg && FrameIdx == SS) {
1358 // If this spill slot is available, turn it into a copy (or nothing)
1359 // instead of leaving it as a load!
1360 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1361 DOUT << "Promoted Load To Copy: " << MI;
1362 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001363 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001364 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001365 // Revisit the copy so we make sure to notice the effects of the
1366 // operation on the destreg (either needing to RA it if it's
1367 // virtual or needing to clobber any values if it's physical).
1368 NextMII = &MI;
1369 --NextMII; // backtrack to the copy.
1370 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001371 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001372 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001373 // Unset last kill since it's being reused.
1374 InvalidateKill(InReg, RegKills, KillOps);
1375 }
Evan Chengde4e9422007-02-25 09:51:27 +00001376
Evan Chengcada2452007-11-28 01:28:46 +00001377 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001378 MBB.erase(&MI);
1379 Erased = true;
1380 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001381 }
Evan Cheng7f566252007-10-13 02:50:24 +00001382 } else {
1383 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1384 SmallVector<MachineInstr*, 4> NewMIs;
1385 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001386 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001387 MBB.insert(MII, NewMIs[0]);
Evan Chengcada2452007-11-28 01:28:46 +00001388 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001389 MBB.erase(&MI);
1390 Erased = true;
1391 --NextMII; // backtrack to the unfolded instruction.
1392 BackTracked = true;
1393 goto ProcessNextInst;
1394 }
Chris Lattnercea86882005-09-19 06:56:21 +00001395 }
1396 }
1397
1398 // If this reference is not a use, any previous store is now dead.
1399 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001400 MachineInstr* DeadStore = MaybeDeadStores[SS];
1401 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001402 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001403 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001404 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001405 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1406 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001407 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001408 // the value and there isn't an earlier def that has already clobbered
1409 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001410 if (PhysReg &&
Evan Cheng39c883c2007-12-11 23:36:57 +00001411 !TII->isStoreToStackSlot(&MI, SS) && // Not profitable!
Evan Cheng6130f662008-03-05 00:59:57 +00001412 DeadStore->killsRegister(PhysReg) &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001413 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001414 MBB.insert(MII, NewMIs[0]);
1415 NewStore = NewMIs[1];
1416 MBB.insert(MII, NewStore);
Evan Cheng21b3f312008-02-27 19:57:11 +00001417 VRM.addSpillSlotUse(SS, NewStore);
Evan Chengcada2452007-11-28 01:28:46 +00001418 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001419 MBB.erase(&MI);
1420 Erased = true;
1421 --NextMII;
1422 --NextMII; // backtrack to the unfolded instruction.
1423 BackTracked = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001424 isDead = true;
1425 }
Evan Cheng7f566252007-10-13 02:50:24 +00001426 }
1427
1428 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001429 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001430 DOUT << "Removed dead store:\t" << *DeadStore;
1431 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001432 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001433 MBB.erase(DeadStore);
1434 if (!NewStore)
1435 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001436 }
Evan Cheng7f566252007-10-13 02:50:24 +00001437
Evan Chengfff3e192007-08-14 09:11:18 +00001438 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001439 if (NewStore) {
1440 // Treat this store as a spill merged into a copy. That makes the
1441 // stack slot value available.
1442 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1443 goto ProcessNextInst;
1444 }
Chris Lattnercea86882005-09-19 06:56:21 +00001445 }
1446
1447 // If the spill slot value is available, and this is a new definition of
1448 // the value, the value is not available anymore.
1449 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001450 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001451 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001452
1453 // If this is *just* a mod of the value, check to see if this is just a
1454 // store to the spill slot (i.e. the spill got merged into the copy). If
1455 // so, realize that the vreg is available now, and add the store to the
1456 // MaybeDeadStore info.
1457 int StackSlot;
1458 if (!(MR & VirtRegMap::isRef)) {
1459 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001460 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001461 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001462 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001463 // this as a potentially dead store in case there is a subsequent
1464 // store into the stack slot without a read from it.
1465 MaybeDeadStores[StackSlot] = &MI;
1466
Chris Lattnercd816392006-02-02 23:29:36 +00001467 // If the stack slot value was previously available in some other
1468 // register, change it now. Otherwise, make the register available,
1469 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001470 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001471 }
1472 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001473 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001474 }
1475
Chris Lattner7fb64342004-10-01 19:04:51 +00001476 // Process all of the spilled defs.
1477 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1478 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001479 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1480 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001481
Evan Cheng66f71632007-10-19 21:23:22 +00001482 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001483 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001484 // Check to see if this is a noop copy. If so, eliminate the
1485 // instruction before considering the dest reg to be changed.
1486 unsigned Src, Dst;
1487 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1488 ++NumDCE;
1489 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001490 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001491 MBB.erase(&MI);
1492 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001493 Spills.disallowClobberPhysReg(VirtReg);
1494 goto ProcessNextInst;
1495 }
1496
1497 // If it's not a no-op copy, it clobbers the value in the destreg.
1498 Spills.ClobberPhysReg(VirtReg);
1499 ReusedOperands.markClobbered(VirtReg);
1500
1501 // Check to see if this instruction is a load from a stack slot into
1502 // a register. If so, this provides the stack slot value in the reg.
1503 int FrameIdx;
1504 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1505 assert(DestReg == VirtReg && "Unknown load situation!");
1506
1507 // If it is a folded reference, then it's not safe to clobber.
1508 bool Folded = FoldedSS.count(FrameIdx);
1509 // Otherwise, if it wasn't available, remember that it is now!
1510 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1511 goto ProcessNextInst;
1512 }
1513
1514 continue;
1515 }
1516
Evan Chengc498b022007-11-14 07:59:08 +00001517 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001518 bool DoReMat = VRM.isReMaterialized(VirtReg);
1519 if (DoReMat)
1520 ReMatDefs.insert(&MI);
1521
1522 // The only vregs left are stack slot definitions.
1523 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001524 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001525
1526 // If this def is part of a two-address operand, make sure to execute
1527 // the store from the correct physical register.
1528 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001529 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001530 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001531 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001532 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001533 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1534 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001535 "Can't find corresponding super-register!");
1536 PhysReg = SuperReg;
1537 }
1538 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001539 PhysReg = VRM.getPhys(VirtReg);
1540 if (ReusedOperands.isClobbered(PhysReg)) {
1541 // Another def has taken the assigned physreg. It must have been a
1542 // use&def which got it due to reuse. Undo the reuse!
1543 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1544 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1545 }
1546 }
1547
Chris Lattner84bc5422007-12-31 04:13:23 +00001548 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001549 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001550 ReusedOperands.markClobbered(RReg);
1551 MI.getOperand(i).setReg(RReg);
1552
Evan Cheng66f71632007-10-19 21:23:22 +00001553 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001554 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001555 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1556 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001557 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001558
1559 // Check to see if this is a noop copy. If so, eliminate the
1560 // instruction before considering the dest reg to be changed.
1561 {
Chris Lattner29268692006-09-05 02:12:02 +00001562 unsigned Src, Dst;
1563 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1564 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001565 DOUT << "Removing now-noop copy: " << MI;
Evan Chengd3653122008-02-27 03:04:06 +00001566 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001567 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001568 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001569 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001570 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001571 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001572 }
Evan Cheng66f71632007-10-19 21:23:22 +00001573 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001574 }
Chris Lattnercea86882005-09-19 06:56:21 +00001575 ProcessNextInst:
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001576 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001577 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1578 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001579 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001580 MII = NextMII;
1581 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001582}
1583
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001584llvm::Spiller* llvm::createSpiller() {
1585 switch (SpillerOpt) {
1586 default: assert(0 && "Unreachable!");
1587 case local:
1588 return new LocalSpiller();
1589 case simple:
1590 return new SimpleSpiller();
1591 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001592}