| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===// | 
 | 2 | // | 
 | 3 | //                     The LLVM Compiler Infrastructure | 
 | 4 | // | 
| Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
 | 6 | // License. See LICENSE.TXT for details. | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 7 | // | 
 | 8 | //===----------------------------------------------------------------------===// | 
 | 9 | // | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 10 | // This file implements the VirtRegMap class. | 
 | 11 | // | 
 | 12 | // It also contains implementations of the the Spiller interface, which, given a | 
 | 13 | // virtual register map and a machine function, eliminates all virtual | 
 | 14 | // references by replacing them with physical register references - adding spill | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 15 | // code as necessary. | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 16 | // | 
 | 17 | //===----------------------------------------------------------------------===// | 
 | 18 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 19 | #define DEBUG_TYPE "spiller" | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 21 | #include "llvm/Function.h" | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFunction.h" | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetMachine.h" | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetInstrInfo.h" | 
| Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 27 | #include "llvm/Support/CommandLine.h" | 
 | 28 | #include "llvm/Support/Debug.h" | 
| Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 29 | #include "llvm/Support/Compiler.h" | 
| Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/BitVector.h" | 
| Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/Statistic.h" | 
 | 32 | #include "llvm/ADT/STLExtras.h" | 
| Chris Lattner | 08a4d5a | 2007-01-23 00:59:48 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/SmallSet.h" | 
| Chris Lattner | 27f2916 | 2004-10-26 15:35:58 +0000 | [diff] [blame] | 34 | #include <algorithm> | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 35 | using namespace llvm; | 
 | 36 |  | 
| Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 37 | STATISTIC(NumSpills, "Number of register spills"); | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 38 | STATISTIC(NumReMats, "Number of re-materialization"); | 
| Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 39 | STATISTIC(NumDRM   , "Number of re-materializable defs elided"); | 
| Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 40 | STATISTIC(NumStores, "Number of stores added"); | 
 | 41 | STATISTIC(NumLoads , "Number of loads added"); | 
 | 42 | STATISTIC(NumReused, "Number of values reused"); | 
 | 43 | STATISTIC(NumDSE   , "Number of dead stores elided"); | 
 | 44 | STATISTIC(NumDCE   , "Number of copies elided"); | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 45 |  | 
| Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 46 | namespace { | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 47 |   enum SpillerName { simple, local }; | 
| Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 48 |  | 
| Andrew Lenharth | ed41f1b | 2006-07-20 17:28:38 +0000 | [diff] [blame] | 49 |   static cl::opt<SpillerName> | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 50 |   SpillerOpt("spiller", | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 51 |              cl::desc("Spiller to use: (default: local)"), | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 52 |              cl::Prefix, | 
 | 53 |              cl::values(clEnumVal(simple, "  simple spiller"), | 
 | 54 |                         clEnumVal(local,  "  local spiller"), | 
 | 55 |                         clEnumValEnd), | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 56 |              cl::init(local)); | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 57 | } | 
 | 58 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 59 | //===----------------------------------------------------------------------===// | 
 | 60 | //  VirtRegMap implementation | 
 | 61 | //===----------------------------------------------------------------------===// | 
 | 62 |  | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 63 | VirtRegMap::VirtRegMap(MachineFunction &mf) | 
 | 64 |   : TII(*mf.getTarget().getInstrInfo()), MF(mf),  | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 65 |     Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT), | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 66 |     Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0), | 
| Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 67 |     Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1) { | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 68 |   grow(); | 
 | 69 | } | 
 | 70 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 71 | void VirtRegMap::grow() { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 72 |   unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg(); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 73 |   Virt2PhysMap.grow(LastVirtReg); | 
 | 74 |   Virt2StackSlotMap.grow(LastVirtReg); | 
 | 75 |   Virt2ReMatIdMap.grow(LastVirtReg); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 76 |   Virt2SplitMap.grow(LastVirtReg); | 
| Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 77 |   Virt2SplitKillMap.grow(LastVirtReg); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 78 |   ReMatMap.grow(LastVirtReg); | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 79 | } | 
 | 80 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 81 | int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 82 |   assert(TargetRegisterInfo::isVirtualRegister(virtReg)); | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 83 |   assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 84 |          "attempt to assign stack slot to already spilled register"); | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 85 |   const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg); | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 86 |   int frameIndex = MF.getFrameInfo()->CreateStackObject(RC->getSize(), | 
 | 87 |                                                         RC->getAlignment()); | 
 | 88 |   Virt2StackSlotMap[virtReg] = frameIndex; | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 89 |   ++NumSpills; | 
 | 90 |   return frameIndex; | 
 | 91 | } | 
 | 92 |  | 
 | 93 | void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 94 |   assert(TargetRegisterInfo::isVirtualRegister(virtReg)); | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 95 |   assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 96 |          "attempt to assign stack slot to already spilled register"); | 
| Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 97 |   assert((frameIndex >= 0 || | 
 | 98 |           (frameIndex >= MF.getFrameInfo()->getObjectIndexBegin())) && | 
 | 99 |          "illegal fixed frame index"); | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 100 |   Virt2StackSlotMap[virtReg] = frameIndex; | 
| Alkis Evlogimenos | 38af59a | 2004-05-29 20:38:05 +0000 | [diff] [blame] | 101 | } | 
 | 102 |  | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 103 | int VirtRegMap::assignVirtReMatId(unsigned virtReg) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 104 |   assert(TargetRegisterInfo::isVirtualRegister(virtReg)); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 105 |   assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 106 |          "attempt to assign re-mat id to already spilled register"); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 107 |   Virt2ReMatIdMap[virtReg] = ReMatId; | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 108 |   return ReMatId++; | 
 | 109 | } | 
 | 110 |  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 111 | void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 112 |   assert(TargetRegisterInfo::isVirtualRegister(virtReg)); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 113 |   assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && | 
 | 114 |          "attempt to assign re-mat id to already spilled register"); | 
 | 115 |   Virt2ReMatIdMap[virtReg] = id; | 
 | 116 | } | 
 | 117 |  | 
| Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 118 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI, | 
| Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 119 |                             MachineInstr *NewMI, ModRef MRInfo) { | 
| Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 120 |   // Move previous memory references folded to new instruction. | 
 | 121 |   MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI); | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 122 |   for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI), | 
| Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 123 |          E = MI2VirtMap.end(); I != E && I->first == OldMI; ) { | 
 | 124 |     MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second)); | 
| Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 125 |     MI2VirtMap.erase(I++); | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 126 |   } | 
| Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 127 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 128 |   // add new memory reference | 
| Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 129 |   MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo))); | 
| Alkis Evlogimenos | 5f37502 | 2004-03-01 20:05:10 +0000 | [diff] [blame] | 130 | } | 
 | 131 |  | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 132 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) { | 
 | 133 |   MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI); | 
 | 134 |   MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo))); | 
 | 135 | } | 
 | 136 |  | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 137 | void VirtRegMap::print(std::ostream &OS) const { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 138 |   const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo(); | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 139 |  | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 140 |   OS << "********** REGISTER MAP **********\n"; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 141 |   for (unsigned i = TargetRegisterInfo::FirstVirtualRegister, | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 142 |          e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) { | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 143 |     if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG) | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 144 |       OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i]) << "]\n"; | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 145 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 146 |   } | 
 | 147 |  | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 148 |   for (unsigned i = TargetRegisterInfo::FirstVirtualRegister, | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 149 |          e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) | 
| Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 150 |     if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT) | 
 | 151 |       OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n"; | 
 | 152 |   OS << '\n'; | 
| Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 153 | } | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 154 |  | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 155 | void VirtRegMap::dump() const { | 
| Bill Wendling | 5c7e326 | 2006-12-17 05:15:13 +0000 | [diff] [blame] | 156 |   print(DOUT); | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 157 | } | 
| Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 158 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 159 |  | 
 | 160 | //===----------------------------------------------------------------------===// | 
 | 161 | // Simple Spiller Implementation | 
 | 162 | //===----------------------------------------------------------------------===// | 
 | 163 |  | 
 | 164 | Spiller::~Spiller() {} | 
| Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 165 |  | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 166 | namespace { | 
| Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 167 |   struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller { | 
| Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 168 |     bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM); | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 169 |   }; | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 170 | } | 
 | 171 |  | 
| Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 172 | bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) { | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 173 |   DOUT << "********** REWRITE MACHINE CODE **********\n"; | 
 | 174 |   DOUT << "********** Function: " << MF.getFunction()->getName() << '\n'; | 
| Chris Lattner | b0f31bf | 2005-01-23 22:45:13 +0000 | [diff] [blame] | 175 |   const TargetMachine &TM = MF.getTarget(); | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 176 |   const TargetInstrInfo &TII = *TM.getInstrInfo(); | 
 | 177 |    | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 178 |  | 
| Chris Lattner | 4ea1b82 | 2004-09-30 02:33:48 +0000 | [diff] [blame] | 179 |   // LoadedRegs - Keep track of which vregs are loaded, so that we only load | 
 | 180 |   // each vreg once (in the case where a spilled vreg is used by multiple | 
 | 181 |   // operands).  This is always smaller than the number of operands to the | 
 | 182 |   // current machine instr, so it should be small. | 
 | 183 |   std::vector<unsigned> LoadedRegs; | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 184 |  | 
| Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 185 |   for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end(); | 
 | 186 |        MBBI != E; ++MBBI) { | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 187 |     DOUT << MBBI->getBasicBlock()->getName() << ":\n"; | 
| Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 188 |     MachineBasicBlock &MBB = *MBBI; | 
 | 189 |     for (MachineBasicBlock::iterator MII = MBB.begin(), | 
 | 190 |            E = MBB.end(); MII != E; ++MII) { | 
 | 191 |       MachineInstr &MI = *MII; | 
 | 192 |       for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 193 |         MachineOperand &MO = MI.getOperand(i); | 
| Anton Korobeynikov | 4c71dfe | 2008-02-20 11:10:28 +0000 | [diff] [blame] | 194 |         if (MO.isRegister() && MO.getReg()) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 195 |           if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) { | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 196 |             unsigned VirtReg = MO.getReg(); | 
 | 197 |             unsigned PhysReg = VRM.getPhys(VirtReg); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 198 |             if (!VRM.isAssignedReg(VirtReg)) { | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 199 |               int StackSlot = VRM.getStackSlot(VirtReg); | 
| Chris Lattner | bf9716b | 2005-09-30 01:29:00 +0000 | [diff] [blame] | 200 |               const TargetRegisterClass* RC = | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 201 |                 MF.getRegInfo().getRegClass(VirtReg); | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 202 |  | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 203 |               if (MO.isUse() && | 
 | 204 |                   std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg) | 
 | 205 |                   == LoadedRegs.end()) { | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 206 |                 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC); | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 207 |                 LoadedRegs.push_back(VirtReg); | 
 | 208 |                 ++NumLoads; | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 209 |                 DOUT << '\t' << *prior(MII); | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 210 |               } | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 211 |  | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 212 |               if (MO.isDef()) { | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 213 |                 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true, | 
| Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 214 |                                         StackSlot, RC); | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 215 |                 ++NumStores; | 
 | 216 |               } | 
| Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 217 |             } | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 218 |             MF.getRegInfo().setPhysRegUsed(PhysReg); | 
| Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 219 |             MI.getOperand(i).setReg(PhysReg); | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 220 |           } else { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 221 |             MF.getRegInfo().setPhysRegUsed(MO.getReg()); | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 222 |           } | 
| Anton Korobeynikov | 4c71dfe | 2008-02-20 11:10:28 +0000 | [diff] [blame] | 223 |         } | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 224 |       } | 
| Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 225 |  | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 226 |       DOUT << '\t' << MI; | 
| Chris Lattner | 4ea1b82 | 2004-09-30 02:33:48 +0000 | [diff] [blame] | 227 |       LoadedRegs.clear(); | 
| Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 228 |     } | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 229 |   } | 
 | 230 |   return true; | 
 | 231 | } | 
 | 232 |  | 
 | 233 | //===----------------------------------------------------------------------===// | 
 | 234 | //  Local Spiller Implementation | 
 | 235 | //===----------------------------------------------------------------------===// | 
 | 236 |  | 
 | 237 | namespace { | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 238 |   class AvailableSpills; | 
 | 239 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 240 |   /// LocalSpiller - This spiller does a simple pass over the machine basic | 
 | 241 |   /// block to attempt to keep spills in registers as much as possible for | 
 | 242 |   /// blocks that have low register pressure (the vreg may be spilled due to | 
 | 243 |   /// register pressure in other blocks). | 
| Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 244 |   class VISIBILITY_HIDDEN LocalSpiller : public Spiller { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 245 |     MachineRegisterInfo *RegInfo; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 246 |     const TargetRegisterInfo *TRI; | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 247 |     const TargetInstrInfo *TII; | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 248 |   public: | 
| Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 249 |     bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 250 |       RegInfo = &MF.getRegInfo();  | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 251 |       TRI = MF.getTarget().getRegisterInfo(); | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 252 |       TII = MF.getTarget().getInstrInfo(); | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 253 |       DOUT << "\n**** Local spiller rewriting function '" | 
 | 254 |            << MF.getFunction()->getName() << "':\n"; | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 255 |       DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)" | 
 | 256 |               " ****\n"; | 
| David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 257 |       DEBUG(MF.dump()); | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 258 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 259 |       for (MachineFunction::iterator MBB = MF.begin(), E = MF.end(); | 
 | 260 |            MBB != E; ++MBB) | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 261 |         RewriteMBB(*MBB, VRM); | 
| David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 262 |  | 
 | 263 |       DOUT << "**** Post Machine Instrs ****\n"; | 
 | 264 |       DEBUG(MF.dump()); | 
 | 265 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 266 |       return true; | 
 | 267 |     } | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 268 |   private: | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 269 |     bool PrepForUnfoldOpti(MachineBasicBlock &MBB, | 
 | 270 |                            MachineBasicBlock::iterator &MII, | 
 | 271 |                            std::vector<MachineInstr*> &MaybeDeadStores, | 
 | 272 |                            AvailableSpills &Spills, BitVector &RegKills, | 
 | 273 |                            std::vector<MachineOperand*> &KillOps, | 
 | 274 |                            VirtRegMap &VRM); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 275 |     void SpillRegToStackSlot(MachineBasicBlock &MBB, | 
 | 276 |                              MachineBasicBlock::iterator &MII, | 
 | 277 |                              int Idx, unsigned PhysReg, int StackSlot, | 
 | 278 |                              const TargetRegisterClass *RC, | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 279 |                              bool isAvailable, MachineInstr *&LastStore, | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 280 |                              AvailableSpills &Spills, | 
 | 281 |                              SmallSet<MachineInstr*, 4> &ReMatDefs, | 
 | 282 |                              BitVector &RegKills, | 
 | 283 |                              std::vector<MachineOperand*> &KillOps, | 
| Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 284 |                              VirtRegMap &VRM); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 285 |     void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM); | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 286 |   }; | 
 | 287 | } | 
 | 288 |  | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 289 | /// AvailableSpills - As the local spiller is scanning and rewriting an MBB from | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 290 | /// top down, keep track of which spills slots or remat are available in each | 
 | 291 | /// register. | 
| Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 292 | /// | 
 | 293 | /// Note that not all physregs are created equal here.  In particular, some | 
 | 294 | /// physregs are reloads that we are allowed to clobber or ignore at any time. | 
 | 295 | /// Other physregs are values that the register allocated program is using that | 
 | 296 | /// we cannot CHANGE, but we can read if we like.  We keep track of this on a  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 297 | /// per-stack-slot / remat id basis as the low bit in the value of the | 
 | 298 | /// SpillSlotsAvailable entries.  The predicate 'canClobberPhysReg()' checks | 
 | 299 | /// this bit and addAvailable sets it if. | 
| Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 300 | namespace { | 
 | 301 | class VISIBILITY_HIDDEN AvailableSpills { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 302 |   const TargetRegisterInfo *TRI; | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 303 |   const TargetInstrInfo *TII; | 
 | 304 |  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 305 |   // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled | 
 | 306 |   // or remat'ed virtual register values that are still available, due to being | 
 | 307 |   // loaded or stored to, but not invalidated yet. | 
 | 308 |   std::map<int, unsigned> SpillSlotsOrReMatsAvailable; | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 309 |      | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 310 |   // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable, | 
 | 311 |   // indicating which stack slot values are currently held by a physreg.  This | 
 | 312 |   // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a | 
 | 313 |   // physreg is modified. | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 314 |   std::multimap<unsigned, int> PhysRegsAvailable; | 
 | 315 |    | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 316 |   void disallowClobberPhysRegOnly(unsigned PhysReg); | 
 | 317 |  | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 318 |   void ClobberPhysRegOnly(unsigned PhysReg); | 
 | 319 | public: | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 320 |   AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii) | 
 | 321 |     : TRI(tri), TII(tii) { | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 322 |   } | 
 | 323 |    | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 324 |   const TargetRegisterInfo *getRegInfo() const { return TRI; } | 
| Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 325 |  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 326 |   /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is | 
 | 327 |   /// available in a  physical register, return that PhysReg, otherwise | 
 | 328 |   /// return 0. | 
 | 329 |   unsigned getSpillSlotOrReMatPhysReg(int Slot) const { | 
 | 330 |     std::map<int, unsigned>::const_iterator I = | 
 | 331 |       SpillSlotsOrReMatsAvailable.find(Slot); | 
 | 332 |     if (I != SpillSlotsOrReMatsAvailable.end()) { | 
| Evan Cheng | b9591c6 | 2007-07-11 08:47:44 +0000 | [diff] [blame] | 333 |       return I->second >> 1;  // Remove the CanClobber bit. | 
| Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 334 |     } | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 335 |     return 0; | 
 | 336 |   } | 
| Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 337 |  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 338 |   /// addAvailable - Mark that the specified stack slot / remat is available in | 
 | 339 |   /// the specified physreg.  If CanClobber is true, the physreg can be modified | 
 | 340 |   /// at any time without changing the semantics of the program. | 
 | 341 |   void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg, | 
| Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 342 |                     bool CanClobber = true) { | 
| Chris Lattner | 8666249 | 2006-02-03 23:50:46 +0000 | [diff] [blame] | 343 |     // If this stack slot is thought to be available in some other physreg,  | 
 | 344 |     // remove its record. | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 345 |     ModifyStackSlotOrReMat(SlotOrReMat); | 
| Chris Lattner | 8666249 | 2006-02-03 23:50:46 +0000 | [diff] [blame] | 346 |      | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 347 |     PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat)); | 
| Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 348 |     SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber; | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 349 |    | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 350 |     if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT) | 
 | 351 |       DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1; | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 352 |     else | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 353 |       DOUT << "Remembering SS#" << SlotOrReMat; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 354 |     DOUT << " in physreg " << TRI->getName(Reg) << "\n"; | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 355 |   } | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 356 |  | 
| Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 357 |   /// canClobberPhysReg - Return true if the spiller is allowed to change the  | 
 | 358 |   /// value of the specified stackslot register if it desires.  The specified | 
 | 359 |   /// stack slot must be available in a physreg for this query to make sense. | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 360 |   bool canClobberPhysReg(int SlotOrReMat) const { | 
| Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 361 |     assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) && | 
 | 362 |            "Value not available!"); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 363 |     return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1; | 
| Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 364 |   } | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 365 |  | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 366 |   /// disallowClobberPhysReg - Unset the CanClobber bit of the specified | 
 | 367 |   /// stackslot register. The register is still available but is no longer | 
 | 368 |   /// allowed to be modifed. | 
 | 369 |   void disallowClobberPhysReg(unsigned PhysReg); | 
 | 370 |    | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 371 |   /// ClobberPhysReg - This is called when the specified physreg changes | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 372 |   /// value.  We use this to invalidate any info about stuff that lives in | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 373 |   /// it and any of its aliases. | 
 | 374 |   void ClobberPhysReg(unsigned PhysReg); | 
 | 375 |  | 
| Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 376 |   /// ModifyStackSlotOrReMat - This method is called when the value in a stack | 
 | 377 |   /// slot changes.  This removes information about which register the previous | 
 | 378 |   /// value for this slot lives in (as the previous value is dead now). | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 379 |   void ModifyStackSlotOrReMat(int SlotOrReMat); | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 380 | }; | 
| Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 381 | } | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 382 |  | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 383 | /// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified | 
 | 384 | /// stackslot register. The register is still available but is no longer | 
 | 385 | /// allowed to be modifed. | 
 | 386 | void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) { | 
 | 387 |   std::multimap<unsigned, int>::iterator I = | 
 | 388 |     PhysRegsAvailable.lower_bound(PhysReg); | 
 | 389 |   while (I != PhysRegsAvailable.end() && I->first == PhysReg) { | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 390 |     int SlotOrReMat = I->second; | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 391 |     I++; | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 392 |     assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg && | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 393 |            "Bidirectional map mismatch!"); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 394 |     SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 395 |     DOUT << "PhysReg " << TRI->getName(PhysReg) | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 396 |          << " copied, it is available for use but can no longer be modified\n"; | 
 | 397 |   } | 
 | 398 | } | 
 | 399 |  | 
 | 400 | /// disallowClobberPhysReg - Unset the CanClobber bit of the specified | 
 | 401 | /// stackslot register and its aliases. The register and its aliases may | 
 | 402 | /// still available but is no longer allowed to be modifed. | 
 | 403 | void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 404 |   for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS) | 
| Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 405 |     disallowClobberPhysRegOnly(*AS); | 
 | 406 |   disallowClobberPhysRegOnly(PhysReg); | 
 | 407 | } | 
 | 408 |  | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 409 | /// ClobberPhysRegOnly - This is called when the specified physreg changes | 
 | 410 | /// value.  We use this to invalidate any info about stuff we thing lives in it. | 
 | 411 | void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) { | 
 | 412 |   std::multimap<unsigned, int>::iterator I = | 
 | 413 |     PhysRegsAvailable.lower_bound(PhysReg); | 
| Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 414 |   while (I != PhysRegsAvailable.end() && I->first == PhysReg) { | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 415 |     int SlotOrReMat = I->second; | 
| Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 416 |     PhysRegsAvailable.erase(I++); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 417 |     assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg && | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 418 |            "Bidirectional map mismatch!"); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 419 |     SpillSlotsOrReMatsAvailable.erase(SlotOrReMat); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 420 |     DOUT << "PhysReg " << TRI->getName(PhysReg) | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 421 |          << " clobbered, invalidating "; | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 422 |     if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT) | 
 | 423 |       DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n"; | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 424 |     else | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 425 |       DOUT << "SS#" << SlotOrReMat << "\n"; | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 426 |   } | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 427 | } | 
 | 428 |  | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 429 | /// ClobberPhysReg - This is called when the specified physreg changes | 
 | 430 | /// value.  We use this to invalidate any info about stuff we thing lives in | 
 | 431 | /// it and any of its aliases. | 
 | 432 | void AvailableSpills::ClobberPhysReg(unsigned PhysReg) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 433 |   for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS) | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 434 |     ClobberPhysRegOnly(*AS); | 
 | 435 |   ClobberPhysRegOnly(PhysReg); | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 436 | } | 
 | 437 |  | 
| Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 438 | /// ModifyStackSlotOrReMat - This method is called when the value in a stack | 
 | 439 | /// slot changes.  This removes information about which register the previous | 
 | 440 | /// value for this slot lives in (as the previous value is dead now). | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 441 | void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) { | 
| Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 442 |   std::map<int, unsigned>::iterator It = | 
 | 443 |     SpillSlotsOrReMatsAvailable.find(SlotOrReMat); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 444 |   if (It == SpillSlotsOrReMatsAvailable.end()) return; | 
| Evan Cheng | b9591c6 | 2007-07-11 08:47:44 +0000 | [diff] [blame] | 445 |   unsigned Reg = It->second >> 1; | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 446 |   SpillSlotsOrReMatsAvailable.erase(It); | 
| Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 447 |    | 
 | 448 |   // This register may hold the value of multiple stack slots, only remove this | 
 | 449 |   // stack slot from the set of values the register contains. | 
 | 450 |   std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg); | 
 | 451 |   for (; ; ++I) { | 
 | 452 |     assert(I != PhysRegsAvailable.end() && I->first == Reg && | 
 | 453 |            "Map inverse broken!"); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 454 |     if (I->second == SlotOrReMat) break; | 
| Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 455 |   } | 
 | 456 |   PhysRegsAvailable.erase(I); | 
 | 457 | } | 
 | 458 |  | 
 | 459 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 460 |  | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 461 | /// InvalidateKills - MI is going to be deleted. If any of its operands are | 
 | 462 | /// marked kill, then invalidate the information. | 
 | 463 | static void InvalidateKills(MachineInstr &MI, BitVector &RegKills, | 
| Evan Cheng | c91f0b8 | 2007-08-14 20:23:13 +0000 | [diff] [blame] | 464 |                             std::vector<MachineOperand*> &KillOps, | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 465 |                             SmallVector<unsigned, 2> *KillRegs = NULL) { | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 466 |   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
 | 467 |     MachineOperand &MO = MI.getOperand(i); | 
| Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 468 |     if (!MO.isRegister() || !MO.isUse() || !MO.isKill()) | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 469 |       continue; | 
 | 470 |     unsigned Reg = MO.getReg(); | 
| Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 471 |     if (KillRegs) | 
 | 472 |       KillRegs->push_back(Reg); | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 473 |     if (KillOps[Reg] == &MO) { | 
 | 474 |       RegKills.reset(Reg); | 
 | 475 |       KillOps[Reg] = NULL; | 
 | 476 |     } | 
 | 477 |   } | 
 | 478 | } | 
 | 479 |  | 
| Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 480 | /// InvalidateKill - A MI that defines the specified register is being deleted, | 
 | 481 | /// invalidate the register kill information. | 
 | 482 | static void InvalidateKill(unsigned Reg, BitVector &RegKills, | 
 | 483 |                            std::vector<MachineOperand*> &KillOps) { | 
 | 484 |   if (RegKills[Reg]) { | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 485 |     KillOps[Reg]->setIsKill(false); | 
| Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 486 |     KillOps[Reg] = NULL; | 
 | 487 |     RegKills.reset(Reg); | 
 | 488 |   } | 
 | 489 | } | 
 | 490 |  | 
| Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 491 | /// InvalidateRegDef - If the def operand of the specified def MI is now dead | 
 | 492 | /// (since it's spill instruction is removed), mark it isDead. Also checks if | 
 | 493 | /// the def MI has other definition operands that are not dead. Returns it by | 
 | 494 | /// reference. | 
 | 495 | static bool InvalidateRegDef(MachineBasicBlock::iterator I, | 
 | 496 |                              MachineInstr &NewDef, unsigned Reg, | 
 | 497 |                              bool &HasLiveDef) { | 
 | 498 |   // Due to remat, it's possible this reg isn't being reused. That is, | 
 | 499 |   // the def of this reg (by prev MI) is now dead. | 
 | 500 |   MachineInstr *DefMI = I; | 
 | 501 |   MachineOperand *DefOp = NULL; | 
 | 502 |   for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) { | 
 | 503 |     MachineOperand &MO = DefMI->getOperand(i); | 
| Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 504 |     if (MO.isRegister() && MO.isDef()) { | 
| Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 505 |       if (MO.getReg() == Reg) | 
 | 506 |         DefOp = &MO; | 
 | 507 |       else if (!MO.isDead()) | 
 | 508 |         HasLiveDef = true; | 
 | 509 |     } | 
 | 510 |   } | 
 | 511 |   if (!DefOp) | 
 | 512 |     return false; | 
 | 513 |  | 
 | 514 |   bool FoundUse = false, Done = false; | 
 | 515 |   MachineBasicBlock::iterator E = NewDef; | 
 | 516 |   ++I; ++E; | 
 | 517 |   for (; !Done && I != E; ++I) { | 
 | 518 |     MachineInstr *NMI = I; | 
 | 519 |     for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) { | 
 | 520 |       MachineOperand &MO = NMI->getOperand(j); | 
| Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 521 |       if (!MO.isRegister() || MO.getReg() != Reg) | 
| Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 522 |         continue; | 
 | 523 |       if (MO.isUse()) | 
 | 524 |         FoundUse = true; | 
 | 525 |       Done = true; // Stop after scanning all the operands of this MI. | 
 | 526 |     } | 
 | 527 |   } | 
 | 528 |   if (!FoundUse) { | 
 | 529 |     // Def is dead! | 
 | 530 |     DefOp->setIsDead(); | 
 | 531 |     return true; | 
 | 532 |   } | 
 | 533 |   return false; | 
 | 534 | } | 
 | 535 |  | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 536 | /// UpdateKills - Track and update kill info. If a MI reads a register that is | 
 | 537 | /// marked kill, then it must be due to register reuse. Transfer the kill info | 
 | 538 | /// over. | 
 | 539 | static void UpdateKills(MachineInstr &MI, BitVector &RegKills, | 
 | 540 |                         std::vector<MachineOperand*> &KillOps) { | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 541 |   const TargetInstrDesc &TID = MI.getDesc(); | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 542 |   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
 | 543 |     MachineOperand &MO = MI.getOperand(i); | 
| Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 544 |     if (!MO.isRegister() || !MO.isUse()) | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 545 |       continue; | 
 | 546 |     unsigned Reg = MO.getReg(); | 
 | 547 |     if (Reg == 0) | 
 | 548 |       continue; | 
 | 549 |      | 
 | 550 |     if (RegKills[Reg]) { | 
 | 551 |       // That can't be right. Register is killed but not re-defined and it's | 
 | 552 |       // being reused. Let's fix that. | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 553 |       KillOps[Reg]->setIsKill(false); | 
| Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 554 |       KillOps[Reg] = NULL; | 
 | 555 |       RegKills.reset(Reg); | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 556 |       if (i < TID.getNumOperands() && | 
 | 557 |           TID.getOperandConstraint(i, TOI::TIED_TO) == -1) | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 558 |         // Unless it's a two-address operand, this is the new kill. | 
 | 559 |         MO.setIsKill(); | 
 | 560 |     } | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 561 |     if (MO.isKill()) { | 
 | 562 |       RegKills.set(Reg); | 
 | 563 |       KillOps[Reg] = &MO; | 
 | 564 |     } | 
 | 565 |   } | 
 | 566 |  | 
 | 567 |   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
 | 568 |     const MachineOperand &MO = MI.getOperand(i); | 
| Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 569 |     if (!MO.isRegister() || !MO.isDef()) | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 570 |       continue; | 
 | 571 |     unsigned Reg = MO.getReg(); | 
 | 572 |     RegKills.reset(Reg); | 
 | 573 |     KillOps[Reg] = NULL; | 
 | 574 |   } | 
 | 575 | } | 
 | 576 |  | 
| Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 577 | /// ReMaterialize - Re-materialize definition for Reg targetting DestReg. | 
 | 578 | /// | 
 | 579 | static void ReMaterialize(MachineBasicBlock &MBB, | 
 | 580 |                           MachineBasicBlock::iterator &MII, | 
 | 581 |                           unsigned DestReg, unsigned Reg, | 
 | 582 |                           const TargetRegisterInfo *TRI, | 
 | 583 |                           VirtRegMap &VRM) { | 
 | 584 |   TRI->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg)); | 
 | 585 |   MachineInstr *NewMI = prior(MII); | 
 | 586 |   for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) { | 
 | 587 |     MachineOperand &MO = NewMI->getOperand(i); | 
 | 588 |     if (!MO.isRegister() || MO.getReg() == 0) | 
 | 589 |       continue; | 
 | 590 |     unsigned VirtReg = MO.getReg(); | 
 | 591 |     if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) | 
 | 592 |       continue; | 
 | 593 |     assert(MO.isUse()); | 
 | 594 |     unsigned SubIdx = MO.getSubReg(); | 
 | 595 |     unsigned Phys = VRM.getPhys(VirtReg); | 
 | 596 |     assert(Phys); | 
 | 597 |     unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys; | 
 | 598 |     MO.setReg(RReg); | 
 | 599 |   } | 
 | 600 |   ++NumReMats; | 
 | 601 | } | 
 | 602 |  | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 603 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 604 | // ReusedOp - For each reused operand, we keep track of a bit of information, in | 
 | 605 | // case we need to rollback upon processing a new operand.  See comments below. | 
 | 606 | namespace { | 
 | 607 |   struct ReusedOp { | 
 | 608 |     // The MachineInstr operand that reused an available value. | 
 | 609 |     unsigned Operand; | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 610 |  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 611 |     // StackSlotOrReMat - The spill slot or remat id of the value being reused. | 
 | 612 |     unsigned StackSlotOrReMat; | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 613 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 614 |     // PhysRegReused - The physical register the value was available in. | 
 | 615 |     unsigned PhysRegReused; | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 616 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 617 |     // AssignedPhysReg - The physreg that was assigned for use by the reload. | 
 | 618 |     unsigned AssignedPhysReg; | 
| Chris Lattner | 8a61a75 | 2005-10-06 17:19:06 +0000 | [diff] [blame] | 619 |      | 
 | 620 |     // VirtReg - The virtual register itself. | 
 | 621 |     unsigned VirtReg; | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 622 |  | 
| Chris Lattner | 8a61a75 | 2005-10-06 17:19:06 +0000 | [diff] [blame] | 623 |     ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr, | 
 | 624 |              unsigned vreg) | 
| Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 625 |       : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr), | 
 | 626 |         AssignedPhysReg(apr), VirtReg(vreg) {} | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 627 |   }; | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 628 |    | 
 | 629 |   /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that | 
 | 630 |   /// is reused instead of reloaded. | 
| Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 631 |   class VISIBILITY_HIDDEN ReuseInfo { | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 632 |     MachineInstr &MI; | 
 | 633 |     std::vector<ReusedOp> Reuses; | 
| Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 634 |     BitVector PhysRegsClobbered; | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 635 |   public: | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 636 |     ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) { | 
 | 637 |       PhysRegsClobbered.resize(tri->getNumRegs()); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 638 |     } | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 639 |      | 
 | 640 |     bool hasReuses() const { | 
 | 641 |       return !Reuses.empty(); | 
 | 642 |     } | 
 | 643 |      | 
 | 644 |     /// addReuse - If we choose to reuse a virtual register that is already | 
 | 645 |     /// available instead of reloading it, remember that we did so. | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 646 |     void addReuse(unsigned OpNo, unsigned StackSlotOrReMat, | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 647 |                   unsigned PhysRegReused, unsigned AssignedPhysReg, | 
 | 648 |                   unsigned VirtReg) { | 
 | 649 |       // If the reload is to the assigned register anyway, no undo will be | 
 | 650 |       // required. | 
 | 651 |       if (PhysRegReused == AssignedPhysReg) return; | 
 | 652 |        | 
 | 653 |       // Otherwise, remember this. | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 654 |       Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,  | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 655 |                                 AssignedPhysReg, VirtReg)); | 
 | 656 |     } | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 657 |  | 
 | 658 |     void markClobbered(unsigned PhysReg) { | 
| Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 659 |       PhysRegsClobbered.set(PhysReg); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 660 |     } | 
 | 661 |  | 
 | 662 |     bool isClobbered(unsigned PhysReg) const { | 
| Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 663 |       return PhysRegsClobbered.test(PhysReg); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 664 |     } | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 665 |      | 
 | 666 |     /// GetRegForReload - We are about to emit a reload into PhysReg.  If there | 
 | 667 |     /// is some other operand that is using the specified register, either pick | 
 | 668 |     /// a new register to use, or evict the previous reload and use this reg.  | 
 | 669 |     unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI, | 
 | 670 |                              AvailableSpills &Spills, | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 671 |                              std::vector<MachineInstr*> &MaybeDeadStores, | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 672 |                              SmallSet<unsigned, 8> &Rejected, | 
 | 673 |                              BitVector &RegKills, | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 674 |                              std::vector<MachineOperand*> &KillOps, | 
 | 675 |                              VirtRegMap &VRM) { | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 676 |       const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget() | 
 | 677 |                                    .getInstrInfo(); | 
 | 678 |        | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 679 |       if (Reuses.empty()) return PhysReg;  // This is most often empty. | 
 | 680 |  | 
 | 681 |       for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) { | 
 | 682 |         ReusedOp &Op = Reuses[ro]; | 
 | 683 |         // If we find some other reuse that was supposed to use this register | 
 | 684 |         // exactly for its reload, we can change this reload to use ITS reload | 
| Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 685 |         // register. That is, unless its reload register has already been | 
 | 686 |         // considered and subsequently rejected because it has also been reused | 
 | 687 |         // by another operand. | 
 | 688 |         if (Op.PhysRegReused == PhysReg && | 
 | 689 |             Rejected.count(Op.AssignedPhysReg) == 0) { | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 690 |           // Yup, use the reload register that we didn't use before. | 
| Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 691 |           unsigned NewReg = Op.AssignedPhysReg; | 
 | 692 |           Rejected.insert(PhysReg); | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 693 |           return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected, | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 694 |                                  RegKills, KillOps, VRM); | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 695 |         } else { | 
 | 696 |           // Otherwise, we might also have a problem if a previously reused | 
 | 697 |           // value aliases the new register.  If so, codegen the previous reload | 
 | 698 |           // and use this one.           | 
 | 699 |           unsigned PRRU = Op.PhysRegReused; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 700 |           const TargetRegisterInfo *TRI = Spills.getRegInfo(); | 
 | 701 |           if (TRI->areAliases(PRRU, PhysReg)) { | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 702 |             // Okay, we found out that an alias of a reused register | 
 | 703 |             // was used.  This isn't good because it means we have | 
 | 704 |             // to undo a previous reuse. | 
 | 705 |             MachineBasicBlock *MBB = MI->getParent(); | 
 | 706 |             const TargetRegisterClass *AliasRC = | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 707 |               MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg); | 
| Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 708 |  | 
 | 709 |             // Copy Op out of the vector and remove it, we're going to insert an | 
 | 710 |             // explicit load for it. | 
 | 711 |             ReusedOp NewOp = Op; | 
 | 712 |             Reuses.erase(Reuses.begin()+ro); | 
 | 713 |  | 
 | 714 |             // Ok, we're going to try to reload the assigned physreg into the | 
 | 715 |             // slot that we were supposed to in the first place.  However, that | 
 | 716 |             // register could hold a reuse.  Check to see if it conflicts or | 
 | 717 |             // would prefer us to use a different register. | 
 | 718 |             unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg, | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 719 |                                                   MI, Spills, MaybeDeadStores, | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 720 |                                               Rejected, RegKills, KillOps, VRM); | 
| Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 721 |              | 
| Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 722 |             MachineBasicBlock::iterator MII = MI; | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 723 |             if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) { | 
| Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 724 |               ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TRI, VRM); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 725 |             } else { | 
| Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 726 |               TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg, | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 727 |                                         NewOp.StackSlotOrReMat, AliasRC); | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 728 |               // Any stores to this stack slot are not dead anymore. | 
 | 729 |               MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;             | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 730 |               ++NumLoads; | 
 | 731 |             } | 
| Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 732 |             Spills.ClobberPhysReg(NewPhysReg); | 
 | 733 |             Spills.ClobberPhysReg(NewOp.PhysRegReused); | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 734 |              | 
| Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 735 |             MI->getOperand(NewOp.Operand).setReg(NewPhysReg); | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 736 |              | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 737 |             Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg); | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 738 |             --MII; | 
 | 739 |             UpdateKills(*MII, RegKills, KillOps); | 
 | 740 |             DOUT << '\t' << *MII; | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 741 |              | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 742 |             DOUT << "Reuse undone!\n"; | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 743 |             --NumReused; | 
| Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 744 |              | 
 | 745 |             // Finally, PhysReg is now available, go ahead and use it. | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 746 |             return PhysReg; | 
 | 747 |           } | 
 | 748 |         } | 
 | 749 |       } | 
 | 750 |       return PhysReg; | 
 | 751 |     } | 
| Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 752 |  | 
 | 753 |     /// GetRegForReload - Helper for the above GetRegForReload(). Add a | 
 | 754 |     /// 'Rejected' set to remember which registers have been considered and | 
 | 755 |     /// rejected for the reload. This avoids infinite looping in case like | 
 | 756 |     /// this: | 
 | 757 |     /// t1 := op t2, t3 | 
 | 758 |     /// t2 <- assigned r0 for use by the reload but ended up reuse r1 | 
 | 759 |     /// t3 <- assigned r1 for use by the reload but ended up reuse r0 | 
 | 760 |     /// t1 <- desires r1 | 
 | 761 |     ///       sees r1 is taken by t2, tries t2's reload register r0 | 
 | 762 |     ///       sees r0 is taken by t3, tries t3's reload register r1 | 
 | 763 |     ///       sees r1 is taken by t2, tries t2's reload register r0 ... | 
 | 764 |     unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI, | 
 | 765 |                              AvailableSpills &Spills, | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 766 |                              std::vector<MachineInstr*> &MaybeDeadStores, | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 767 |                              BitVector &RegKills, | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 768 |                              std::vector<MachineOperand*> &KillOps, | 
 | 769 |                              VirtRegMap &VRM) { | 
| Chris Lattner | 08a4d5a | 2007-01-23 00:59:48 +0000 | [diff] [blame] | 770 |       SmallSet<unsigned, 8> Rejected; | 
| Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 771 |       return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected, | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 772 |                              RegKills, KillOps, VRM); | 
| Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 773 |     } | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 774 |   }; | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 775 | } | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 776 |  | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 777 | /// PrepForUnfoldOpti - Turn a store folding instruction into a load folding | 
 | 778 | /// instruction. e.g. | 
 | 779 | ///     xorl  %edi, %eax | 
 | 780 | ///     movl  %eax, -32(%ebp) | 
 | 781 | ///     movl  -36(%ebp), %eax | 
 | 782 | ///	orl   %eax, -32(%ebp) | 
 | 783 | /// ==> | 
 | 784 | ///     xorl  %edi, %eax | 
 | 785 | ///     orl   -36(%ebp), %eax | 
 | 786 | ///     mov   %eax, -32(%ebp) | 
 | 787 | /// This enables unfolding optimization for a subsequent instruction which will | 
 | 788 | /// also eliminate the newly introduced store instruction. | 
 | 789 | bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB, | 
 | 790 |                                      MachineBasicBlock::iterator &MII, | 
 | 791 |                                     std::vector<MachineInstr*> &MaybeDeadStores, | 
 | 792 |                                      AvailableSpills &Spills, | 
 | 793 |                                      BitVector &RegKills, | 
 | 794 |                                      std::vector<MachineOperand*> &KillOps, | 
 | 795 |                                      VirtRegMap &VRM) { | 
 | 796 |   MachineFunction &MF = *MBB.getParent(); | 
 | 797 |   MachineInstr &MI = *MII; | 
 | 798 |   unsigned UnfoldedOpc = 0; | 
 | 799 |   unsigned UnfoldPR = 0; | 
 | 800 |   unsigned UnfoldVR = 0; | 
 | 801 |   int FoldedSS = VirtRegMap::NO_STACK_SLOT; | 
 | 802 |   VirtRegMap::MI2VirtMapTy::const_iterator I, End; | 
 | 803 |   for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) { | 
 | 804 |     // Only transform a MI that folds a single register. | 
 | 805 |     if (UnfoldedOpc) | 
 | 806 |       return false; | 
 | 807 |     UnfoldVR = I->second.first; | 
 | 808 |     VirtRegMap::ModRef MR = I->second.second; | 
 | 809 |     if (VRM.isAssignedReg(UnfoldVR)) | 
 | 810 |       continue; | 
 | 811 |     // If this reference is not a use, any previous store is now dead. | 
 | 812 |     // Otherwise, the store to this stack slot is not dead anymore. | 
 | 813 |     FoldedSS = VRM.getStackSlot(UnfoldVR); | 
 | 814 |     MachineInstr* DeadStore = MaybeDeadStores[FoldedSS]; | 
 | 815 |     if (DeadStore && (MR & VirtRegMap::isModRef)) { | 
 | 816 |       unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS); | 
 | 817 |       if (!PhysReg || | 
 | 818 |           DeadStore->findRegisterUseOperandIdx(PhysReg, true) == -1) | 
 | 819 |         continue; | 
 | 820 |       UnfoldPR = PhysReg; | 
| Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 821 |       UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(), | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 822 |                                                     false, true); | 
 | 823 |     } | 
 | 824 |   } | 
 | 825 |  | 
 | 826 |   if (!UnfoldedOpc) | 
 | 827 |     return false; | 
 | 828 |  | 
 | 829 |   for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
 | 830 |     MachineOperand &MO = MI.getOperand(i); | 
 | 831 |     if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse()) | 
 | 832 |       continue; | 
 | 833 |     unsigned VirtReg = MO.getReg(); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 834 |     if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg()) | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 835 |       continue; | 
 | 836 |     if (VRM.isAssignedReg(VirtReg)) { | 
 | 837 |       unsigned PhysReg = VRM.getPhys(VirtReg); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 838 |       if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR)) | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 839 |         return false; | 
 | 840 |     } else if (VRM.isReMaterialized(VirtReg)) | 
 | 841 |       continue; | 
 | 842 |     int SS = VRM.getStackSlot(VirtReg); | 
 | 843 |     unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); | 
 | 844 |     if (PhysReg) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 845 |       if (TRI->regsOverlap(PhysReg, UnfoldPR)) | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 846 |         return false; | 
 | 847 |       continue; | 
 | 848 |     } | 
 | 849 |     PhysReg = VRM.getPhys(VirtReg); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 850 |     if (!TRI->regsOverlap(PhysReg, UnfoldPR)) | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 851 |       continue; | 
 | 852 |  | 
 | 853 |     // Ok, we'll need to reload the value into a register which makes | 
 | 854 |     // it impossible to perform the store unfolding optimization later. | 
 | 855 |     // Let's see if it is possible to fold the load if the store is | 
 | 856 |     // unfolded. This allows us to perform the store unfolding | 
 | 857 |     // optimization. | 
 | 858 |     SmallVector<MachineInstr*, 4> NewMIs; | 
| Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 859 |     if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) { | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 860 |       assert(NewMIs.size() == 1); | 
 | 861 |       MachineInstr *NewMI = NewMIs.back(); | 
 | 862 |       NewMIs.clear(); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 863 |       int Idx = NewMI->findRegisterUseOperandIdx(VirtReg); | 
 | 864 |       assert(Idx != -1); | 
| Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 865 |       SmallVector<unsigned, 2> Ops; | 
 | 866 |       Ops.push_back(Idx); | 
| Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 867 |       MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 868 |       if (FoldedMI) { | 
| Evan Cheng | cbfb9b2 | 2007-10-22 03:01:44 +0000 | [diff] [blame] | 869 |         if (!VRM.hasPhys(UnfoldVR)) | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 870 |           VRM.assignVirt2Phys(UnfoldVR, UnfoldPR); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 871 |         VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef); | 
 | 872 |         MII = MBB.insert(MII, FoldedMI); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 873 |         VRM.RemoveMachineInstrFromMaps(&MI); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 874 |         MBB.erase(&MI); | 
 | 875 |         return true; | 
 | 876 |       } | 
 | 877 |       delete NewMI; | 
 | 878 |     } | 
 | 879 |   } | 
 | 880 |   return false; | 
 | 881 | } | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 882 |  | 
| Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 883 | /// findSuperReg - Find the SubReg's super-register of given register class | 
 | 884 | /// where its SubIdx sub-register is SubReg. | 
 | 885 | static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg, | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 886 |                              unsigned SubIdx, const TargetRegisterInfo *TRI) { | 
| Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 887 |   for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end(); | 
 | 888 |        I != E; ++I) { | 
 | 889 |     unsigned Reg = *I; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 890 |     if (TRI->getSubReg(Reg, SubIdx) == SubReg) | 
| Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 891 |       return Reg; | 
 | 892 |   } | 
 | 893 |   return 0; | 
 | 894 | } | 
 | 895 |  | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 896 | /// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if | 
 | 897 | /// the last store to the same slot is now dead. If so, remove the last store. | 
 | 898 | void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB, | 
 | 899 |                                   MachineBasicBlock::iterator &MII, | 
 | 900 |                                   int Idx, unsigned PhysReg, int StackSlot, | 
 | 901 |                                   const TargetRegisterClass *RC, | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 902 |                                   bool isAvailable, MachineInstr *&LastStore, | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 903 |                                   AvailableSpills &Spills, | 
 | 904 |                                   SmallSet<MachineInstr*, 4> &ReMatDefs, | 
 | 905 |                                   BitVector &RegKills, | 
 | 906 |                                   std::vector<MachineOperand*> &KillOps, | 
| Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 907 |                                   VirtRegMap &VRM) { | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 908 |   TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 909 |   DOUT << "Store:\t" << *next(MII); | 
 | 910 |  | 
 | 911 |   // If there is a dead store to this stack slot, nuke it now. | 
 | 912 |   if (LastStore) { | 
 | 913 |     DOUT << "Removed dead store:\t" << *LastStore; | 
 | 914 |     ++NumDSE; | 
 | 915 |     SmallVector<unsigned, 2> KillRegs; | 
 | 916 |     InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs); | 
 | 917 |     MachineBasicBlock::iterator PrevMII = LastStore; | 
 | 918 |     bool CheckDef = PrevMII != MBB.begin(); | 
 | 919 |     if (CheckDef) | 
 | 920 |       --PrevMII; | 
 | 921 |     MBB.erase(LastStore); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 922 |     VRM.RemoveMachineInstrFromMaps(LastStore); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 923 |     if (CheckDef) { | 
 | 924 |       // Look at defs of killed registers on the store. Mark the defs | 
 | 925 |       // as dead since the store has been deleted and they aren't | 
 | 926 |       // being reused. | 
 | 927 |       for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) { | 
 | 928 |         bool HasOtherDef = false; | 
 | 929 |         if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) { | 
 | 930 |           MachineInstr *DeadDef = PrevMII; | 
 | 931 |           if (ReMatDefs.count(DeadDef) && !HasOtherDef) { | 
 | 932 |             // FIXME: This assumes a remat def does not have side | 
 | 933 |             // effects. | 
 | 934 |             MBB.erase(DeadDef); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 935 |             VRM.RemoveMachineInstrFromMaps(DeadDef); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 936 |             ++NumDRM; | 
 | 937 |           } | 
 | 938 |         } | 
 | 939 |       } | 
 | 940 |     } | 
 | 941 |   } | 
 | 942 |  | 
| Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 943 |   LastStore = next(MII); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 944 |  | 
 | 945 |   // If the stack slot value was previously available in some other | 
 | 946 |   // register, change it now.  Otherwise, make the register available, | 
 | 947 |   // in PhysReg. | 
 | 948 |   Spills.ModifyStackSlotOrReMat(StackSlot); | 
 | 949 |   Spills.ClobberPhysReg(PhysReg); | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 950 |   Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 951 |   ++NumStores; | 
 | 952 | } | 
 | 953 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 954 | /// rewriteMBB - Keep track of which spills are available even after the | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 955 | /// register allocator is done with them.  If possible, avid reloading vregs. | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 956 | void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) { | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 957 |   DOUT << MBB.getBasicBlock()->getName() << ":\n"; | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 958 |  | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 959 |   MachineFunction &MF = *MBB.getParent(); | 
| Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 960 |    | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 961 |   // Spills - Keep track of which spilled values are available in physregs so | 
 | 962 |   // that we can choose to reuse the physregs instead of emitting reloads. | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 963 |   AvailableSpills Spills(TRI, TII); | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 964 |    | 
| Chris Lattner | 52b25db | 2004-10-01 19:47:12 +0000 | [diff] [blame] | 965 |   // MaybeDeadStores - When we need to write a value back into a stack slot, | 
 | 966 |   // keep track of the inserted store.  If the stack slot value is never read | 
 | 967 |   // (because the value was used from some available register, for example), and | 
 | 968 |   // subsequently stored to, the original store is dead.  This map keeps track | 
 | 969 |   // of inserted stores that are not used.  If we see a subsequent store to the | 
 | 970 |   // same stack slot, the original store is deleted. | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 971 |   std::vector<MachineInstr*> MaybeDeadStores; | 
 | 972 |   MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL); | 
| Chris Lattner | 52b25db | 2004-10-01 19:47:12 +0000 | [diff] [blame] | 973 |  | 
| Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 974 |   // ReMatDefs - These are rematerializable def MIs which are not deleted. | 
 | 975 |   SmallSet<MachineInstr*, 4> ReMatDefs; | 
 | 976 |  | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 977 |   // Keep track of kill information. | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 978 |   BitVector RegKills(TRI->getNumRegs()); | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 979 |   std::vector<MachineOperand*>  KillOps; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 980 |   KillOps.resize(TRI->getNumRegs(), NULL); | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 981 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 982 |   for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end(); | 
 | 983 |        MII != E; ) { | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 984 |     MachineBasicBlock::iterator NextMII = MII; ++NextMII; | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 985 |  | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 986 |     VirtRegMap::MI2VirtMapTy::const_iterator I, End; | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 987 |     bool Erased = false; | 
 | 988 |     bool BackTracked = false; | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 989 |     if (PrepForUnfoldOpti(MBB, MII, | 
 | 990 |                           MaybeDeadStores, Spills, RegKills, KillOps, VRM)) | 
 | 991 |       NextMII = next(MII); | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 992 |  | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 993 |     MachineInstr &MI = *MII; | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 994 |     const TargetInstrDesc &TID = MI.getDesc(); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 995 |  | 
| Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 996 |     // Insert restores here if asked to. | 
 | 997 |     if (VRM.isRestorePt(&MI)) { | 
 | 998 |       std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI); | 
 | 999 |       for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) { | 
| Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1000 |         unsigned VirtReg = RestoreRegs[e-i-1];  // Reverse order. | 
| Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1001 |         if (!VRM.getPreSplitReg(VirtReg)) | 
 | 1002 |           continue; // Split interval spilled again. | 
 | 1003 |         unsigned Phys = VRM.getPhys(VirtReg); | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1004 |         RegInfo->setPhysRegUsed(Phys); | 
| Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1005 |         if (VRM.isReMaterialized(VirtReg)) { | 
| Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1006 |           ReMaterialize(MBB, MII, Phys, VirtReg, TRI, VRM); | 
| Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1007 |         } else { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1008 |           const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1009 |           TII->loadRegFromStackSlot(MBB, &MI, Phys, VRM.getStackSlot(VirtReg), | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1010 |                                     RC); | 
| Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1011 |           ++NumLoads; | 
 | 1012 |         } | 
 | 1013 |         // This invalidates Phys. | 
 | 1014 |         Spills.ClobberPhysReg(Phys); | 
 | 1015 |         UpdateKills(*prior(MII), RegKills, KillOps); | 
 | 1016 |         DOUT << '\t' << *prior(MII); | 
 | 1017 |       } | 
 | 1018 |     } | 
 | 1019 |  | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1020 |     // Insert spills here if asked to. | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1021 |     if (VRM.isSpillPt(&MI)) { | 
| Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1022 |       std::vector<std::pair<unsigned,bool> > &SpillRegs = | 
 | 1023 |         VRM.getSpillPtSpills(&MI); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1024 |       for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) { | 
| Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1025 |         unsigned VirtReg = SpillRegs[i].first; | 
 | 1026 |         bool isKill = SpillRegs[i].second; | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1027 |         if (!VRM.getPreSplitReg(VirtReg)) | 
 | 1028 |           continue; // Split interval spilled again. | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1029 |         const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1030 |         unsigned Phys = VRM.getPhys(VirtReg); | 
 | 1031 |         int StackSlot = VRM.getStackSlot(VirtReg); | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1032 |         TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC); | 
| Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 1033 |         MachineInstr *StoreMI = next(MII); | 
 | 1034 |         DOUT << "Store:\t" << StoreMI; | 
 | 1035 |         VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1036 |       } | 
| Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1037 |       NextMII = next(MII); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1038 |     } | 
 | 1039 |  | 
 | 1040 |     /// ReusedOperands - Keep track of operand reuse in case we need to undo | 
 | 1041 |     /// reuse. | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1042 |     ReuseInfo ReusedOperands(MI, TRI); | 
| Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame^] | 1043 |     SmallVector<unsigned, 4> VirtUseOps; | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1044 |     for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
 | 1045 |       MachineOperand &MO = MI.getOperand(i); | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1046 |       if (!MO.isRegister() || MO.getReg() == 0) | 
 | 1047 |         continue;   // Ignore non-register operands. | 
 | 1048 |        | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1049 |       unsigned VirtReg = MO.getReg(); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1050 |       if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) { | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1051 |         // Ignore physregs for spilling, but remember that it is used by this | 
 | 1052 |         // function. | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1053 |         RegInfo->setPhysRegUsed(VirtReg); | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1054 |         continue; | 
 | 1055 |       } | 
| Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame^] | 1056 |  | 
 | 1057 |       // We want to process implicit virtual register uses first. | 
 | 1058 |       if (MO.isImplicit()) | 
 | 1059 |         VirtUseOps.insert(VirtUseOps.begin(), i); | 
 | 1060 |       else | 
 | 1061 |         VirtUseOps.push_back(i); | 
 | 1062 |     } | 
 | 1063 |  | 
 | 1064 |     // Process all of the spilled uses and all non spilled reg references. | 
 | 1065 |     for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) { | 
 | 1066 |       unsigned i = VirtUseOps[j]; | 
 | 1067 |       MachineOperand &MO = MI.getOperand(i); | 
 | 1068 |       unsigned VirtReg = MO.getReg(); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1069 |       assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && | 
| Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame^] | 1070 |              "Not a virtual register?"); | 
| Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1071 |  | 
| Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1072 |       unsigned SubIdx = MO.getSubReg(); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1073 |       if (VRM.isAssignedReg(VirtReg)) { | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1074 |         // This virtual register was assigned a physreg! | 
 | 1075 |         unsigned Phys = VRM.getPhys(VirtReg); | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1076 |         RegInfo->setPhysRegUsed(Phys); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1077 |         if (MO.isDef()) | 
 | 1078 |           ReusedOperands.markClobbered(Phys); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1079 |         unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys; | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1080 |         MI.getOperand(i).setReg(RReg); | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1081 |         continue; | 
 | 1082 |       } | 
 | 1083 |        | 
 | 1084 |       // This virtual register is now known to be a spilled value. | 
 | 1085 |       if (!MO.isUse()) | 
 | 1086 |         continue;  // Handle defs in the loop below (handle use&def here though) | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1087 |  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1088 |       bool DoReMat = VRM.isReMaterialized(VirtReg); | 
 | 1089 |       int SSorRMId = DoReMat | 
 | 1090 |         ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg); | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1091 |       int ReuseSlot = SSorRMId; | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1092 |  | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1093 |       // Check to see if this stack slot is available. | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1094 |       unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId); | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1095 |  | 
 | 1096 |       // If this is a sub-register use, make sure the reuse register is in the | 
 | 1097 |       // right register class. For example, for x86 not all of the 32-bit | 
 | 1098 |       // registers have accessible sub-registers. | 
 | 1099 |       // Similarly so for EXTRACT_SUBREG. Consider this: | 
 | 1100 |       // EDI = op | 
 | 1101 |       // MOV32_mr fi#1, EDI | 
 | 1102 |       // ... | 
 | 1103 |       //       = EXTRACT_SUBREG fi#1 | 
 | 1104 |       // fi#1 is available in EDI, but it cannot be reused because it's not in | 
 | 1105 |       // the right register file. | 
 | 1106 |       if (PhysReg && | 
| Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1107 |           (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1108 |         const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1109 |         if (!RC->contains(PhysReg)) | 
 | 1110 |           PhysReg = 0; | 
 | 1111 |       } | 
 | 1112 |  | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1113 |       if (PhysReg) { | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1114 |         // This spilled operand might be part of a two-address operand.  If this | 
 | 1115 |         // is the case, then changing it will necessarily require changing the  | 
 | 1116 |         // def part of the instruction as well.  However, in some cases, we | 
 | 1117 |         // aren't allowed to modify the reused register.  If none of these cases | 
 | 1118 |         // apply, reuse it. | 
 | 1119 |         bool CanReuse = true; | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1120 |         int ti = TID.getOperandConstraint(i, TOI::TIED_TO); | 
| Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 1121 |         if (ti != -1 && | 
| Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 1122 |             MI.getOperand(ti).isRegister() &&  | 
| Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 1123 |             MI.getOperand(ti).getReg() == VirtReg) { | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1124 |           // Okay, we have a two address operand.  We can reuse this physreg as | 
| Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 1125 |           // long as we are allowed to clobber the value and there isn't an | 
 | 1126 |           // earlier def that has already clobbered the physreg. | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1127 |           CanReuse = Spills.canClobberPhysReg(ReuseSlot) && | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1128 |             !ReusedOperands.isClobbered(PhysReg); | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1129 |         } | 
 | 1130 |          | 
 | 1131 |         if (CanReuse) { | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1132 |           // If this stack slot value is already available, reuse it! | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1133 |           if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT) | 
 | 1134 |             DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1; | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1135 |           else | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1136 |             DOUT << "Reusing SS#" << ReuseSlot; | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1137 |           DOUT << " from physreg " | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1138 |                << TRI->getName(PhysReg) << " for vreg" | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1139 |                << VirtReg <<" instead of reloading into physreg " | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1140 |                << TRI->getName(VRM.getPhys(VirtReg)) << "\n"; | 
 | 1141 |           unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1142 |           MI.getOperand(i).setReg(RReg); | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1143 |  | 
 | 1144 |           // The only technical detail we have is that we don't know that | 
 | 1145 |           // PhysReg won't be clobbered by a reloaded stack slot that occurs | 
 | 1146 |           // later in the instruction.  In particular, consider 'op V1, V2'. | 
 | 1147 |           // If V1 is available in physreg R0, we would choose to reuse it | 
 | 1148 |           // here, instead of reloading it into the register the allocator | 
 | 1149 |           // indicated (say R1).  However, V2 might have to be reloaded | 
 | 1150 |           // later, and it might indicate that it needs to live in R0.  When | 
 | 1151 |           // this occurs, we need to have information available that | 
 | 1152 |           // indicates it is safe to use R1 for the reload instead of R0. | 
 | 1153 |           // | 
 | 1154 |           // To further complicate matters, we might conflict with an alias, | 
 | 1155 |           // or R0 and R1 might not be compatible with each other.  In this | 
 | 1156 |           // case, we actually insert a reload for V1 in R1, ensuring that | 
 | 1157 |           // we can get at R0 or its alias. | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1158 |           ReusedOperands.addReuse(i, ReuseSlot, PhysReg, | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1159 |                                   VRM.getPhys(VirtReg), VirtReg); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1160 |           if (ti != -1) | 
 | 1161 |             // Only mark it clobbered if this is a use&def operand. | 
 | 1162 |             ReusedOperands.markClobbered(PhysReg); | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1163 |           ++NumReused; | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1164 |  | 
 | 1165 |           if (MI.getOperand(i).isKill() && | 
 | 1166 |               ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) { | 
 | 1167 |             // This was the last use and the spilled value is still available | 
 | 1168 |             // for reuse. That means the spill was unnecessary! | 
 | 1169 |             MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot]; | 
 | 1170 |             if (DeadStore) { | 
 | 1171 |               DOUT << "Removed dead store:\t" << *DeadStore; | 
 | 1172 |               InvalidateKills(*DeadStore, RegKills, KillOps); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1173 |               VRM.RemoveMachineInstrFromMaps(DeadStore); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1174 |               MBB.erase(DeadStore); | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1175 |               MaybeDeadStores[ReuseSlot] = NULL; | 
 | 1176 |               ++NumDSE; | 
 | 1177 |             } | 
 | 1178 |           } | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1179 |           continue; | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1180 |         }  // CanReuse | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1181 |          | 
 | 1182 |         // Otherwise we have a situation where we have a two-address instruction | 
 | 1183 |         // whose mod/ref operand needs to be reloaded.  This reload is already | 
 | 1184 |         // available in some register "PhysReg", but if we used PhysReg as the | 
 | 1185 |         // operand to our 2-addr instruction, the instruction would modify | 
 | 1186 |         // PhysReg.  This isn't cool if something later uses PhysReg and expects | 
 | 1187 |         // to get its initial value. | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1188 |         // | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1189 |         // To avoid this problem, and to avoid doing a load right after a store, | 
 | 1190 |         // we emit a copy from PhysReg into the designated register for this | 
 | 1191 |         // operand. | 
 | 1192 |         unsigned DesignatedReg = VRM.getPhys(VirtReg); | 
 | 1193 |         assert(DesignatedReg && "Must map virtreg to physreg!"); | 
 | 1194 |  | 
 | 1195 |         // Note that, if we reused a register for a previous operand, the | 
 | 1196 |         // register we want to reload into might not actually be | 
 | 1197 |         // available.  If this occurs, use the register indicated by the | 
 | 1198 |         // reuser. | 
 | 1199 |         if (ReusedOperands.hasReuses()) | 
 | 1200 |           DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1201 |                                Spills, MaybeDeadStores, RegKills, KillOps, VRM); | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1202 |          | 
| Chris Lattner | ba1fc3d | 2006-04-28 04:43:18 +0000 | [diff] [blame] | 1203 |         // If the mapped designated register is actually the physreg we have | 
 | 1204 |         // incoming, we don't need to inserted a dead copy. | 
 | 1205 |         if (DesignatedReg == PhysReg) { | 
 | 1206 |           // If this stack slot value is already available, reuse it! | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1207 |           if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT) | 
 | 1208 |             DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1; | 
| Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1209 |           else | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1210 |             DOUT << "Reusing SS#" << ReuseSlot; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1211 |           DOUT << " from physreg " << TRI->getName(PhysReg) << " for vreg" | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1212 |                << VirtReg | 
 | 1213 |                << " instead of reloading into same physreg.\n"; | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1214 |           unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1215 |           MI.getOperand(i).setReg(RReg); | 
| Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1216 |           ReusedOperands.markClobbered(RReg); | 
| Chris Lattner | ba1fc3d | 2006-04-28 04:43:18 +0000 | [diff] [blame] | 1217 |           ++NumReused; | 
 | 1218 |           continue; | 
 | 1219 |         } | 
 | 1220 |          | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1221 |         const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); | 
 | 1222 |         RegInfo->setPhysRegUsed(DesignatedReg); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1223 |         ReusedOperands.markClobbered(DesignatedReg); | 
| Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1224 |         TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC); | 
| Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1225 |  | 
| Evan Cheng | 6b44809 | 2007-03-02 08:52:00 +0000 | [diff] [blame] | 1226 |         MachineInstr *CopyMI = prior(MII); | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1227 |         UpdateKills(*CopyMI, RegKills, KillOps); | 
| Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1228 |  | 
| Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1229 |         // This invalidates DesignatedReg. | 
 | 1230 |         Spills.ClobberPhysReg(DesignatedReg); | 
 | 1231 |          | 
| Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1232 |         Spills.addAvailable(ReuseSlot, &MI, DesignatedReg); | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1233 |         unsigned RReg = | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1234 |           SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg; | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1235 |         MI.getOperand(i).setReg(RReg); | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1236 |         DOUT << '\t' << *prior(MII); | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1237 |         ++NumReused; | 
 | 1238 |         continue; | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1239 |       } // if (PhysReg) | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1240 |        | 
 | 1241 |       // Otherwise, reload it and remember that we have it. | 
 | 1242 |       PhysReg = VRM.getPhys(VirtReg); | 
| Chris Lattner | 172c362 | 2006-01-04 06:47:48 +0000 | [diff] [blame] | 1243 |       assert(PhysReg && "Must map virtreg to physreg!"); | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1244 |  | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1245 |       // Note that, if we reused a register for a previous operand, the | 
 | 1246 |       // register we want to reload into might not actually be | 
 | 1247 |       // available.  If this occurs, use the register indicated by the | 
 | 1248 |       // reuser. | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 1249 |       if (ReusedOperands.hasReuses()) | 
 | 1250 |         PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,  | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1251 |                                Spills, MaybeDeadStores, RegKills, KillOps, VRM); | 
| Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 1252 |        | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1253 |       RegInfo->setPhysRegUsed(PhysReg); | 
| Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1254 |       ReusedOperands.markClobbered(PhysReg); | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1255 |       if (DoReMat) { | 
| Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1256 |         ReMaterialize(MBB, MII, PhysReg, VirtReg, TRI, VRM); | 
| Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 1257 |       } else { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1258 |         const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); | 
| Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1259 |         TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC); | 
| Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 1260 |         ++NumLoads; | 
 | 1261 |       } | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1262 |       // This invalidates PhysReg. | 
| Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 1263 |       Spills.ClobberPhysReg(PhysReg); | 
| Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1264 |  | 
 | 1265 |       // Any stores to this stack slot are not dead anymore. | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1266 |       if (!DoReMat) | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1267 |         MaybeDeadStores[SSorRMId] = NULL; | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1268 |       Spills.addAvailable(SSorRMId, &MI, PhysReg); | 
| Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1269 |       // Assumes this is the last use. IsKill will be unset if reg is reused | 
 | 1270 |       // unless it's a two-address operand. | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1271 |       if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1) | 
| Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1272 |         MI.getOperand(i).setIsKill(); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1273 |       unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1274 |       MI.getOperand(i).setReg(RReg); | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1275 |       UpdateKills(*prior(MII), RegKills, KillOps); | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1276 |       DOUT << '\t' << *prior(MII); | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1277 |     } | 
 | 1278 |  | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1279 |     DOUT << '\t' << MI; | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1280 |  | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1281 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1282 |     // If we have folded references to memory operands, make sure we clear all | 
 | 1283 |     // physical registers that may contain the value of the spilled virtual | 
 | 1284 |     // register | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1285 |     SmallSet<int, 2> FoldedSS; | 
| Chris Lattner | 8f1d640 | 2005-01-14 15:54:24 +0000 | [diff] [blame] | 1286 |     for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) { | 
| Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 1287 |       unsigned VirtReg = I->second.first; | 
 | 1288 |       VirtRegMap::ModRef MR = I->second.second; | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1289 |       DOUT << "Folded vreg: " << VirtReg << "  MR: " << MR; | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1290 |  | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1291 |       int SS = VRM.getStackSlot(VirtReg); | 
| Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1292 |       if (SS == VirtRegMap::NO_STACK_SLOT) | 
 | 1293 |         continue; | 
| Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 1294 |       FoldedSS.insert(SS); | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1295 |       DOUT << " - StackSlot: " << SS << "\n"; | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1296 |        | 
 | 1297 |       // If this folded instruction is just a use, check to see if it's a | 
 | 1298 |       // straight load from the virt reg slot. | 
 | 1299 |       if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) { | 
 | 1300 |         int FrameIdx; | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1301 |         unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx); | 
 | 1302 |         if (DestReg && FrameIdx == SS) { | 
 | 1303 |           // If this spill slot is available, turn it into a copy (or nothing) | 
 | 1304 |           // instead of leaving it as a load! | 
 | 1305 |           if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) { | 
 | 1306 |             DOUT << "Promoted Load To Copy: " << MI; | 
 | 1307 |             if (DestReg != InReg) { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1308 |               const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); | 
| Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1309 |               TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC); | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1310 |               // Revisit the copy so we make sure to notice the effects of the | 
 | 1311 |               // operation on the destreg (either needing to RA it if it's  | 
 | 1312 |               // virtual or needing to clobber any values if it's physical). | 
 | 1313 |               NextMII = &MI; | 
 | 1314 |               --NextMII;  // backtrack to the copy. | 
 | 1315 |               BackTracked = true; | 
| Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1316 |             } else { | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1317 |               DOUT << "Removing now-noop copy: " << MI; | 
| Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1318 |               // Unset last kill since it's being reused. | 
 | 1319 |               InvalidateKill(InReg, RegKills, KillOps); | 
 | 1320 |             } | 
| Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1321 |  | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1322 |             VRM.RemoveMachineInstrFromMaps(&MI); | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1323 |             MBB.erase(&MI); | 
 | 1324 |             Erased = true; | 
 | 1325 |             goto ProcessNextInst; | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1326 |           } | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1327 |         } else { | 
 | 1328 |           unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); | 
 | 1329 |           SmallVector<MachineInstr*, 4> NewMIs; | 
 | 1330 |           if (PhysReg && | 
| Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 1331 |               TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) { | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1332 |             MBB.insert(MII, NewMIs[0]); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1333 |             VRM.RemoveMachineInstrFromMaps(&MI); | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1334 |             MBB.erase(&MI); | 
 | 1335 |             Erased = true; | 
 | 1336 |             --NextMII;  // backtrack to the unfolded instruction. | 
 | 1337 |             BackTracked = true; | 
 | 1338 |             goto ProcessNextInst; | 
 | 1339 |           } | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1340 |         } | 
 | 1341 |       } | 
 | 1342 |  | 
 | 1343 |       // If this reference is not a use, any previous store is now dead. | 
 | 1344 |       // Otherwise, the store to this stack slot is not dead anymore. | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1345 |       MachineInstr* DeadStore = MaybeDeadStores[SS]; | 
 | 1346 |       if (DeadStore) { | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1347 |         bool isDead = !(MR & VirtRegMap::isRef); | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1348 |         MachineInstr *NewStore = NULL; | 
| Evan Cheng | cbfb9b2 | 2007-10-22 03:01:44 +0000 | [diff] [blame] | 1349 |         if (MR & VirtRegMap::isModRef) { | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1350 |           unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); | 
 | 1351 |           SmallVector<MachineInstr*, 4> NewMIs; | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1352 |           // We can reuse this physreg as long as we are allowed to clobber | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1353 |           // the value and there isn't an earlier def that has already clobbered | 
 | 1354 |           // the physreg. | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1355 |           if (PhysReg && | 
| Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1356 |               !TII->isStoreToStackSlot(&MI, SS) && // Not profitable! | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1357 |               DeadStore->findRegisterUseOperandIdx(PhysReg, true) != -1 && | 
| Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 1358 |               TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) { | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1359 |             MBB.insert(MII, NewMIs[0]); | 
 | 1360 |             NewStore = NewMIs[1]; | 
 | 1361 |             MBB.insert(MII, NewStore); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1362 |             VRM.RemoveMachineInstrFromMaps(&MI); | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1363 |             MBB.erase(&MI); | 
 | 1364 |             Erased = true; | 
 | 1365 |             --NextMII; | 
 | 1366 |             --NextMII;  // backtrack to the unfolded instruction. | 
 | 1367 |             BackTracked = true; | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1368 |             isDead = true; | 
 | 1369 |           } | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1370 |         } | 
 | 1371 |  | 
 | 1372 |         if (isDead) {  // Previous store is dead. | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1373 |           // If we get here, the store is dead, nuke it now. | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1374 |           DOUT << "Removed dead store:\t" << *DeadStore; | 
 | 1375 |           InvalidateKills(*DeadStore, RegKills, KillOps); | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1376 |           VRM.RemoveMachineInstrFromMaps(DeadStore); | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1377 |           MBB.erase(DeadStore); | 
 | 1378 |           if (!NewStore) | 
 | 1379 |             ++NumDSE; | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1380 |         } | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1381 |  | 
| Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1382 |         MaybeDeadStores[SS] = NULL; | 
| Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1383 |         if (NewStore) { | 
 | 1384 |           // Treat this store as a spill merged into a copy. That makes the | 
 | 1385 |           // stack slot value available. | 
 | 1386 |           VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod); | 
 | 1387 |           goto ProcessNextInst; | 
 | 1388 |         } | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1389 |       } | 
 | 1390 |  | 
 | 1391 |       // If the spill slot value is available, and this is a new definition of | 
 | 1392 |       // the value, the value is not available anymore. | 
 | 1393 |       if (MR & VirtRegMap::isMod) { | 
| Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 1394 |         // Notice that the value in this stack slot has been modified. | 
| Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1395 |         Spills.ModifyStackSlotOrReMat(SS); | 
| Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1396 |          | 
 | 1397 |         // If this is *just* a mod of the value, check to see if this is just a | 
 | 1398 |         // store to the spill slot (i.e. the spill got merged into the copy). If | 
 | 1399 |         // so, realize that the vreg is available now, and add the store to the | 
 | 1400 |         // MaybeDeadStore info. | 
 | 1401 |         int StackSlot; | 
 | 1402 |         if (!(MR & VirtRegMap::isRef)) { | 
 | 1403 |           if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1404 |             assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) && | 
| Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1405 |                    "Src hasn't been allocated yet?"); | 
| Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 1406 |             // Okay, this is certainly a store of SrcReg to [StackSlot].  Mark | 
| Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1407 |             // this as a potentially dead store in case there is a subsequent | 
 | 1408 |             // store into the stack slot without a read from it. | 
 | 1409 |             MaybeDeadStores[StackSlot] = &MI; | 
 | 1410 |  | 
| Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1411 |             // If the stack slot value was previously available in some other | 
 | 1412 |             // register, change it now.  Otherwise, make the register available, | 
 | 1413 |             // in PhysReg. | 
| Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 1414 |             Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/); | 
| Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1415 |           } | 
 | 1416 |         } | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1417 |       } | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1418 |     } | 
 | 1419 |  | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1420 |     // Process all of the spilled defs. | 
 | 1421 |     for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { | 
 | 1422 |       MachineOperand &MO = MI.getOperand(i); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1423 |       if (!(MO.isRegister() && MO.getReg() && MO.isDef())) | 
 | 1424 |         continue; | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1425 |  | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1426 |       unsigned VirtReg = MO.getReg(); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1427 |       if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) { | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1428 |         // Check to see if this is a noop copy.  If so, eliminate the | 
 | 1429 |         // instruction before considering the dest reg to be changed. | 
 | 1430 |         unsigned Src, Dst; | 
 | 1431 |         if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) { | 
 | 1432 |           ++NumDCE; | 
 | 1433 |           DOUT << "Removing now-noop copy: " << MI; | 
 | 1434 |           MBB.erase(&MI); | 
 | 1435 |           Erased = true; | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1436 |           VRM.RemoveMachineInstrFromMaps(&MI); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1437 |           Spills.disallowClobberPhysReg(VirtReg); | 
 | 1438 |           goto ProcessNextInst; | 
 | 1439 |         } | 
 | 1440 |            | 
 | 1441 |         // If it's not a no-op copy, it clobbers the value in the destreg. | 
 | 1442 |         Spills.ClobberPhysReg(VirtReg); | 
 | 1443 |         ReusedOperands.markClobbered(VirtReg); | 
 | 1444 |   | 
 | 1445 |         // Check to see if this instruction is a load from a stack slot into | 
 | 1446 |         // a register.  If so, this provides the stack slot value in the reg. | 
 | 1447 |         int FrameIdx; | 
 | 1448 |         if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) { | 
 | 1449 |           assert(DestReg == VirtReg && "Unknown load situation!"); | 
 | 1450 |  | 
 | 1451 |           // If it is a folded reference, then it's not safe to clobber. | 
 | 1452 |           bool Folded = FoldedSS.count(FrameIdx); | 
 | 1453 |           // Otherwise, if it wasn't available, remember that it is now! | 
 | 1454 |           Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded); | 
 | 1455 |           goto ProcessNextInst; | 
 | 1456 |         } | 
 | 1457 |              | 
 | 1458 |         continue; | 
 | 1459 |       } | 
 | 1460 |  | 
| Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1461 |       unsigned SubIdx = MO.getSubReg(); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1462 |       bool DoReMat = VRM.isReMaterialized(VirtReg); | 
 | 1463 |       if (DoReMat) | 
 | 1464 |         ReMatDefs.insert(&MI); | 
 | 1465 |  | 
 | 1466 |       // The only vregs left are stack slot definitions. | 
 | 1467 |       int StackSlot = VRM.getStackSlot(VirtReg); | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1468 |       const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1469 |  | 
 | 1470 |       // If this def is part of a two-address operand, make sure to execute | 
 | 1471 |       // the store from the correct physical register. | 
 | 1472 |       unsigned PhysReg; | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1473 |       int TiedOp = MI.getDesc().findTiedToSrcOperand(i); | 
| Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1474 |       if (TiedOp != -1) { | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1475 |         PhysReg = MI.getOperand(TiedOp).getReg(); | 
| Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1476 |         if (SubIdx) { | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1477 |           unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI); | 
 | 1478 |           assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg && | 
| Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1479 |                  "Can't find corresponding super-register!"); | 
 | 1480 |           PhysReg = SuperReg; | 
 | 1481 |         } | 
 | 1482 |       } else { | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1483 |         PhysReg = VRM.getPhys(VirtReg); | 
 | 1484 |         if (ReusedOperands.isClobbered(PhysReg)) { | 
 | 1485 |           // Another def has taken the assigned physreg. It must have been a | 
 | 1486 |           // use&def which got it due to reuse. Undo the reuse! | 
 | 1487 |           PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,  | 
 | 1488 |                                Spills, MaybeDeadStores, RegKills, KillOps, VRM); | 
 | 1489 |         } | 
 | 1490 |       } | 
 | 1491 |  | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1492 |       RegInfo->setPhysRegUsed(PhysReg); | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1493 |       unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; | 
| Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1494 |       ReusedOperands.markClobbered(RReg); | 
 | 1495 |       MI.getOperand(i).setReg(RReg); | 
 | 1496 |  | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1497 |       if (!MO.isDead()) { | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1498 |         MachineInstr *&LastStore = MaybeDeadStores[StackSlot]; | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1499 |         SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true, | 
 | 1500 |                           LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM); | 
| Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1501 |         NextMII = next(MII); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1502 |  | 
 | 1503 |         // Check to see if this is a noop copy.  If so, eliminate the | 
 | 1504 |         // instruction before considering the dest reg to be changed. | 
 | 1505 |         { | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1506 |           unsigned Src, Dst; | 
 | 1507 |           if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) { | 
 | 1508 |             ++NumDCE; | 
| Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1509 |             DOUT << "Removing now-noop copy: " << MI; | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1510 |             MBB.erase(&MI); | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1511 |             Erased = true; | 
| Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1512 |             VRM.RemoveMachineInstrFromMaps(&MI); | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1513 |             UpdateKills(*LastStore, RegKills, KillOps); | 
| Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1514 |             goto ProcessNextInst; | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1515 |           } | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1516 |         } | 
| Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1517 |       }     | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1518 |     } | 
| Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1519 |   ProcessNextInst: | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1520 |     if (!Erased && !BackTracked) { | 
| Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1521 |       for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II) | 
 | 1522 |         UpdateKills(*II, RegKills, KillOps); | 
| Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1523 |     } | 
| Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1524 |     MII = NextMII; | 
 | 1525 |   } | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1526 | } | 
 | 1527 |  | 
| Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1528 | llvm::Spiller* llvm::createSpiller() { | 
 | 1529 |   switch (SpillerOpt) { | 
 | 1530 |   default: assert(0 && "Unreachable!"); | 
 | 1531 |   case local: | 
 | 1532 |     return new LocalSpiller(); | 
 | 1533 |   case simple: | 
 | 1534 |     return new SimpleSpiller(); | 
 | 1535 |   } | 
| Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 1536 | } |