blob: 380e7130728a2630e79e6e8ff2e16be6978d54bb [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000133 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
135 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
136 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
137 setOperationAction(ISD::SELECT, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT, MVT::f64, Custom);
139 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000140 setOperationAction(ISD::SETCC, MVT::f32, Custom);
141 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
143 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000144 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000145 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
146 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
147 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
148 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
149
150 if (HasMips64) {
151 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
152 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
153 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
154 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
155 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
156 setOperationAction(ISD::SELECT, MVT::i64, Custom);
157 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
158 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000159
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000160 setOperationAction(ISD::SDIV, MVT::i32, Expand);
161 setOperationAction(ISD::SREM, MVT::i32, Expand);
162 setOperationAction(ISD::UDIV, MVT::i32, Expand);
163 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000164 setOperationAction(ISD::SDIV, MVT::i64, Expand);
165 setOperationAction(ISD::SREM, MVT::i64, Expand);
166 setOperationAction(ISD::UDIV, MVT::i64, Expand);
167 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000168
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000169 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
171 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
172 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
173 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000174 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000176 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
178 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000179 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000181 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000182 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
183 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
184 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
185 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000187 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000188
Akira Hatanaka56633442011-09-20 23:53:09 +0000189 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000190 setOperationAction(ISD::ROTR, MVT::i32, Expand);
191
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000192 if (!Subtarget->hasMips64r2())
193 setOperationAction(ISD::ROTR, MVT::i64, Expand);
194
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
196 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
197 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000199 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000201 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
203 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000204 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::FLOG, MVT::f32, Expand);
206 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
207 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
208 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000209 setOperationAction(ISD::FMA, MVT::f32, Expand);
210 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000211 setOperationAction(ISD::FREM, MVT::f32, Expand);
212 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000213
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000214 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000215 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000216 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000217 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000218
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000219 setOperationAction(ISD::VAARG, MVT::Other, Expand);
220 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
221 setOperationAction(ISD::VAEND, MVT::Other, Expand);
222
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000223 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
225 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000226
Jia Liubb481f82012-02-28 07:46:26 +0000227 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
228 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
229 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
230 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000231
Eli Friedman26689ac2011-08-03 21:06:02 +0000232 setInsertFencesForAtomic(true);
233
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000234 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000236
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000237 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
239 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000240 }
241
Akira Hatanakac79507a2011-12-21 00:20:27 +0000242 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000244 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
245 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000246
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000247 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000249 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
250 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000251
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252 setTargetDAGCombine(ISD::ADDE);
253 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000254 setTargetDAGCombine(ISD::SDIVREM);
255 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000256 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000257 setTargetDAGCombine(ISD::AND);
258 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000259
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000260 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000261
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000262 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000263 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000264
Akira Hatanaka590baca2012-02-02 03:13:40 +0000265 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
266 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000267}
268
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000269bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000270 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000271
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000272 switch (SVT) {
273 case MVT::i64:
274 case MVT::i32:
275 case MVT::i16:
276 return true;
277 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000278 return Subtarget->hasMips32r2Or64();
279 default:
280 return false;
281 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000282}
283
Duncan Sands28b77e92011-09-06 19:07:46 +0000284EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000286}
287
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000288// SelectMadd -
289// Transforms a subgraph in CurDAG if the following pattern is found:
290// (addc multLo, Lo0), (adde multHi, Hi0),
291// where,
292// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000293// Lo0: initial value of Lo register
294// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000295// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000296static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000297 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000298 // for the matching to be successful.
299 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
300
301 if (ADDCNode->getOpcode() != ISD::ADDC)
302 return false;
303
304 SDValue MultHi = ADDENode->getOperand(0);
305 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000306 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000307 unsigned MultOpc = MultHi.getOpcode();
308
309 // MultHi and MultLo must be generated by the same node,
310 if (MultLo.getNode() != MultNode)
311 return false;
312
313 // and it must be a multiplication.
314 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
315 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000316
317 // MultLo amd MultHi must be the first and second output of MultNode
318 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000319 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
320 return false;
321
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000322 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000323 // of the values of MultNode, in which case MultNode will be removed in later
324 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000325 // If there exist users other than ADDENode or ADDCNode, this function returns
326 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000327 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328 // produced.
329 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
330 return false;
331
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000332 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000333 DebugLoc dl = ADDENode->getDebugLoc();
334
335 // create MipsMAdd(u) node
336 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000337
Akira Hatanaka82099682011-12-19 19:52:25 +0000338 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000339 MultNode->getOperand(0),// Factor 0
340 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000341 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000342 ADDENode->getOperand(1));// Hi0
343
344 // create CopyFromReg nodes
345 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
346 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000347 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000348 Mips::HI, MVT::i32,
349 CopyFromLo.getValue(2));
350
351 // replace uses of adde and addc here
352 if (!SDValue(ADDCNode, 0).use_empty())
353 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
354
355 if (!SDValue(ADDENode, 0).use_empty())
356 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
357
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000358 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000359}
360
361// SelectMsub -
362// Transforms a subgraph in CurDAG if the following pattern is found:
363// (addc Lo0, multLo), (sube Hi0, multHi),
364// where,
365// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000366// Lo0: initial value of Lo register
367// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000368// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000369static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000370 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000371 // for the matching to be successful.
372 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
373
374 if (SUBCNode->getOpcode() != ISD::SUBC)
375 return false;
376
377 SDValue MultHi = SUBENode->getOperand(1);
378 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000379 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000380 unsigned MultOpc = MultHi.getOpcode();
381
382 // MultHi and MultLo must be generated by the same node,
383 if (MultLo.getNode() != MultNode)
384 return false;
385
386 // and it must be a multiplication.
387 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
388 return false;
389
390 // MultLo amd MultHi must be the first and second output of MultNode
391 // respectively.
392 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
393 return false;
394
395 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
396 // of the values of MultNode, in which case MultNode will be removed in later
397 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000398 // If there exist users other than SUBENode or SUBCNode, this function returns
399 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000400 // instruction node rather than a pair of MULT and MSUB instructions being
401 // produced.
402 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
403 return false;
404
405 SDValue Chain = CurDAG->getEntryNode();
406 DebugLoc dl = SUBENode->getDebugLoc();
407
408 // create MipsSub(u) node
409 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
410
Akira Hatanaka82099682011-12-19 19:52:25 +0000411 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000412 MultNode->getOperand(0),// Factor 0
413 MultNode->getOperand(1),// Factor 1
414 SUBCNode->getOperand(0),// Lo0
415 SUBENode->getOperand(0));// Hi0
416
417 // create CopyFromReg nodes
418 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
419 MSub);
420 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
421 Mips::HI, MVT::i32,
422 CopyFromLo.getValue(2));
423
424 // replace uses of sube and subc here
425 if (!SDValue(SUBCNode, 0).use_empty())
426 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
427
428 if (!SDValue(SUBENode, 0).use_empty())
429 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
430
431 return true;
432}
433
434static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
435 TargetLowering::DAGCombinerInfo &DCI,
436 const MipsSubtarget* Subtarget) {
437 if (DCI.isBeforeLegalize())
438 return SDValue();
439
Akira Hatanakae184fec2011-11-11 04:18:21 +0000440 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
441 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000442 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000443
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000444 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000446
447static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
448 TargetLowering::DAGCombinerInfo &DCI,
449 const MipsSubtarget* Subtarget) {
450 if (DCI.isBeforeLegalize())
451 return SDValue();
452
Akira Hatanakae184fec2011-11-11 04:18:21 +0000453 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
454 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000455 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000456
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000457 return SDValue();
458}
459
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000460static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
461 TargetLowering::DAGCombinerInfo &DCI,
462 const MipsSubtarget* Subtarget) {
463 if (DCI.isBeforeLegalizeOps())
464 return SDValue();
465
Akira Hatanakadda4a072011-10-03 21:06:13 +0000466 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000467 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
468 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000469 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
470 MipsISD::DivRemU;
471 DebugLoc dl = N->getDebugLoc();
472
473 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
474 N->getOperand(0), N->getOperand(1));
475 SDValue InChain = DAG.getEntryNode();
476 SDValue InGlue = DivRem;
477
478 // insert MFLO
479 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000480 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000481 InGlue);
482 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
483 InChain = CopyFromLo.getValue(1);
484 InGlue = CopyFromLo.getValue(2);
485 }
486
487 // insert MFHI
488 if (N->hasAnyUseOfValue(1)) {
489 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000490 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000491 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
492 }
493
494 return SDValue();
495}
496
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000497static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
498 switch (CC) {
499 default: llvm_unreachable("Unknown fp condition code!");
500 case ISD::SETEQ:
501 case ISD::SETOEQ: return Mips::FCOND_OEQ;
502 case ISD::SETUNE: return Mips::FCOND_UNE;
503 case ISD::SETLT:
504 case ISD::SETOLT: return Mips::FCOND_OLT;
505 case ISD::SETGT:
506 case ISD::SETOGT: return Mips::FCOND_OGT;
507 case ISD::SETLE:
508 case ISD::SETOLE: return Mips::FCOND_OLE;
509 case ISD::SETGE:
510 case ISD::SETOGE: return Mips::FCOND_OGE;
511 case ISD::SETULT: return Mips::FCOND_ULT;
512 case ISD::SETULE: return Mips::FCOND_ULE;
513 case ISD::SETUGT: return Mips::FCOND_UGT;
514 case ISD::SETUGE: return Mips::FCOND_UGE;
515 case ISD::SETUO: return Mips::FCOND_UN;
516 case ISD::SETO: return Mips::FCOND_OR;
517 case ISD::SETNE:
518 case ISD::SETONE: return Mips::FCOND_ONE;
519 case ISD::SETUEQ: return Mips::FCOND_UEQ;
520 }
521}
522
523
524// Returns true if condition code has to be inverted.
525static bool InvertFPCondCode(Mips::CondCode CC) {
526 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
527 return false;
528
Akira Hatanaka82099682011-12-19 19:52:25 +0000529 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
530 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000531
Akira Hatanaka82099682011-12-19 19:52:25 +0000532 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000533}
534
535// Creates and returns an FPCmp node from a setcc node.
536// Returns Op if setcc is not a floating point comparison.
537static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
538 // must be a SETCC node
539 if (Op.getOpcode() != ISD::SETCC)
540 return Op;
541
542 SDValue LHS = Op.getOperand(0);
543
544 if (!LHS.getValueType().isFloatingPoint())
545 return Op;
546
547 SDValue RHS = Op.getOperand(1);
548 DebugLoc dl = Op.getDebugLoc();
549
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000550 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
551 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000552 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
553
554 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
555 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
556}
557
558// Creates and returns a CMovFPT/F node.
559static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
560 SDValue False, DebugLoc DL) {
561 bool invert = InvertFPCondCode((Mips::CondCode)
562 cast<ConstantSDNode>(Cond.getOperand(2))
563 ->getSExtValue());
564
565 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
566 True.getValueType(), True, False, Cond);
567}
568
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000569static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
570 TargetLowering::DAGCombinerInfo &DCI,
571 const MipsSubtarget* Subtarget) {
572 if (DCI.isBeforeLegalizeOps())
573 return SDValue();
574
575 SDValue SetCC = N->getOperand(0);
576
577 if ((SetCC.getOpcode() != ISD::SETCC) ||
578 !SetCC.getOperand(0).getValueType().isInteger())
579 return SDValue();
580
581 SDValue False = N->getOperand(2);
582 EVT FalseTy = False.getValueType();
583
584 if (!FalseTy.isInteger())
585 return SDValue();
586
587 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
588
589 if (!CN || CN->getZExtValue())
590 return SDValue();
591
592 const DebugLoc DL = N->getDebugLoc();
593 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
594 SDValue True = N->getOperand(1);
595
596 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
597 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
598
599 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
600}
601
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000602static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
603 TargetLowering::DAGCombinerInfo &DCI,
604 const MipsSubtarget* Subtarget) {
605 // Pattern match EXT.
606 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
607 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000608 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000609 return SDValue();
610
611 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000612 unsigned ShiftRightOpc = ShiftRight.getOpcode();
613
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000614 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000615 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000616 return SDValue();
617
618 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000619 ConstantSDNode *CN;
620 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
621 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000622
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000623 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000625
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000626 // Op's second operand must be a shifted mask.
627 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000628 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000629 return SDValue();
630
631 // Return if the shifted mask does not start at bit 0 or the sum of its size
632 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000633 EVT ValTy = N->getValueType(0);
634 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000635 return SDValue();
636
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000637 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000638 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000639 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000640}
Jia Liubb481f82012-02-28 07:46:26 +0000641
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000642static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
643 TargetLowering::DAGCombinerInfo &DCI,
644 const MipsSubtarget* Subtarget) {
645 // Pattern match INS.
646 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000647 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000648 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000649 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000650 return SDValue();
651
652 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
653 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
654 ConstantSDNode *CN;
655
656 // See if Op's first operand matches (and $src1 , mask0).
657 if (And0.getOpcode() != ISD::AND)
658 return SDValue();
659
660 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000661 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000662 return SDValue();
663
664 // See if Op's second operand matches (and (shl $src, pos), mask1).
665 if (And1.getOpcode() != ISD::AND)
666 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000667
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000668 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000669 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000670 return SDValue();
671
672 // The shift masks must have the same position and size.
673 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
674 return SDValue();
675
676 SDValue Shl = And1.getOperand(0);
677 if (Shl.getOpcode() != ISD::SHL)
678 return SDValue();
679
680 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
681 return SDValue();
682
683 unsigned Shamt = CN->getZExtValue();
684
685 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000686 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000687 EVT ValTy = N->getValueType(0);
688 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000690
Akira Hatanaka82099682011-12-19 19:52:25 +0000691 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000692 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000693 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000694}
Jia Liubb481f82012-02-28 07:46:26 +0000695
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000696SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000697 const {
698 SelectionDAG &DAG = DCI.DAG;
699 unsigned opc = N->getOpcode();
700
701 switch (opc) {
702 default: break;
703 case ISD::ADDE:
704 return PerformADDECombine(N, DAG, DCI, Subtarget);
705 case ISD::SUBE:
706 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000707 case ISD::SDIVREM:
708 case ISD::UDIVREM:
709 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000710 case ISD::SELECT:
711 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000712 case ISD::AND:
713 return PerformANDCombine(N, DAG, DCI, Subtarget);
714 case ISD::OR:
715 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000716 }
717
718 return SDValue();
719}
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000722LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000725 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000726 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000727 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
728 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000729 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000730 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000731 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
732 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000733 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000734 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000735 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000736 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000737 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000738 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000739 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000740 }
Dan Gohman475871a2008-07-27 21:46:04 +0000741 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000742}
743
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000744//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000745// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000746//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000747
748// AddLiveIn - This helper function adds the specified physical register to the
749// MachineFunction as a live in value. It also creates a corresponding
750// virtual register for it.
751static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000752AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000753{
754 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000755 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
756 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757 return VReg;
758}
759
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000760// Get fp branch code (not opcode) from condition code.
761static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
762 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
763 return Mips::BRANCH_T;
764
Akira Hatanaka82099682011-12-19 19:52:25 +0000765 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
766 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000767
Akira Hatanaka82099682011-12-19 19:52:25 +0000768 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000769}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000770
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000771/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000772static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
773 DebugLoc dl,
774 const MipsSubtarget* Subtarget,
775 const TargetInstrInfo *TII,
776 bool isFPCmp, unsigned Opc) {
777 // There is no need to expand CMov instructions if target has
778 // conditional moves.
779 if (Subtarget->hasCondMov())
780 return BB;
781
782 // To "insert" a SELECT_CC instruction, we actually have to insert the
783 // diamond control-flow pattern. The incoming instruction knows the
784 // destination vreg to set, the condition code register to branch on, the
785 // true/false values to select between, and a branch opcode to use.
786 const BasicBlock *LLVM_BB = BB->getBasicBlock();
787 MachineFunction::iterator It = BB;
788 ++It;
789
790 // thisMBB:
791 // ...
792 // TrueVal = ...
793 // setcc r1, r2, r3
794 // bNE r1, r0, copy1MBB
795 // fallthrough --> copy0MBB
796 MachineBasicBlock *thisMBB = BB;
797 MachineFunction *F = BB->getParent();
798 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
799 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
800 F->insert(It, copy0MBB);
801 F->insert(It, sinkMBB);
802
803 // Transfer the remainder of BB and its successor edges to sinkMBB.
804 sinkMBB->splice(sinkMBB->begin(), BB,
805 llvm::next(MachineBasicBlock::iterator(MI)),
806 BB->end());
807 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
808
809 // Next, add the true and fallthrough blocks as its successors.
810 BB->addSuccessor(copy0MBB);
811 BB->addSuccessor(sinkMBB);
812
813 // Emit the right instruction according to the type of the operands compared
814 if (isFPCmp)
815 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
816 else
817 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
818 .addReg(Mips::ZERO).addMBB(sinkMBB);
819
820 // copy0MBB:
821 // %FalseValue = ...
822 // # fallthrough to sinkMBB
823 BB = copy0MBB;
824
825 // Update machine-CFG edges
826 BB->addSuccessor(sinkMBB);
827
828 // sinkMBB:
829 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
830 // ...
831 BB = sinkMBB;
832
833 if (isFPCmp)
834 BuildMI(*BB, BB->begin(), dl,
835 TII->get(Mips::PHI), MI->getOperand(0).getReg())
836 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
837 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
838 else
839 BuildMI(*BB, BB->begin(), dl,
840 TII->get(Mips::PHI), MI->getOperand(0).getReg())
841 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
842 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
843
844 MI->eraseFromParent(); // The pseudo instruction is gone now.
845 return BB;
846}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000847*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000848MachineBasicBlock *
849MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000850 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000851 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000852 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000855 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
856 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000857 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
859 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000860 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_LOAD_ADD_I64:
863 case Mips::ATOMIC_LOAD_ADD_I64_P8:
864 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000865
866 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000868 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
869 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000870 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
872 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_AND_I64:
876 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000877 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878
879 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000881 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
882 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
885 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_LOAD_OR_I64:
889 case Mips::ATOMIC_LOAD_OR_I64_P8:
890 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000891
892 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
895 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
898 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_LOAD_XOR_I64:
902 case Mips::ATOMIC_LOAD_XOR_I64_P8:
903 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904
905 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
908 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000909 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
911 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 case Mips::ATOMIC_LOAD_NAND_I64:
915 case Mips::ATOMIC_LOAD_NAND_I64_P8:
916 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000917
918 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000919 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
921 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000922 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000923 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
924 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000926 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000927 case Mips::ATOMIC_LOAD_SUB_I64:
928 case Mips::ATOMIC_LOAD_SUB_I64_P8:
929 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000930
931 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000932 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
934 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000935 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
937 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000938 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000939 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000940 case Mips::ATOMIC_SWAP_I64:
941 case Mips::ATOMIC_SWAP_I64_P8:
942 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943
944 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000945 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 return EmitAtomicCmpSwapPartword(MI, BB, 1);
947 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000948 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949 return EmitAtomicCmpSwapPartword(MI, BB, 2);
950 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000951 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000953 case Mips::ATOMIC_CMP_SWAP_I64:
954 case Mips::ATOMIC_CMP_SWAP_I64_P8:
955 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000956 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000957}
958
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
960// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
961MachineBasicBlock *
962MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000963 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000964 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000965 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966
967 MachineFunction *MF = BB->getParent();
968 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000969 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
971 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000972 unsigned LL, SC, AND, NOR, ZERO, BEQ;
973
974 if (Size == 4) {
975 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
976 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
977 AND = Mips::AND;
978 NOR = Mips::NOR;
979 ZERO = Mips::ZERO;
980 BEQ = Mips::BEQ;
981 }
982 else {
983 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
984 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
985 AND = Mips::AND64;
986 NOR = Mips::NOR64;
987 ZERO = Mips::ZERO_64;
988 BEQ = Mips::BEQ64;
989 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990
Akira Hatanaka4061da12011-07-19 20:11:17 +0000991 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 unsigned Ptr = MI->getOperand(1).getReg();
993 unsigned Incr = MI->getOperand(2).getReg();
994
Akira Hatanaka4061da12011-07-19 20:11:17 +0000995 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
996 unsigned AndRes = RegInfo.createVirtualRegister(RC);
997 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998
999 // insert new blocks after the current block
1000 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1001 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1002 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1003 MachineFunction::iterator It = BB;
1004 ++It;
1005 MF->insert(It, loopMBB);
1006 MF->insert(It, exitMBB);
1007
1008 // Transfer the remainder of BB and its successor edges to exitMBB.
1009 exitMBB->splice(exitMBB->begin(), BB,
1010 llvm::next(MachineBasicBlock::iterator(MI)),
1011 BB->end());
1012 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1013
1014 // thisMBB:
1015 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001018 loopMBB->addSuccessor(loopMBB);
1019 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001020
1021 // loopMBB:
1022 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001023 // <binop> storeval, oldval, incr
1024 // sc success, storeval, 0(ptr)
1025 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001027 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001029 // and andres, oldval, incr
1030 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001031 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1032 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001034 // <binop> storeval, oldval, incr
1035 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001039 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1040 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001041
1042 MI->eraseFromParent(); // The instruction is gone now.
1043
Akira Hatanaka939ece12011-07-19 03:42:13 +00001044 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001045}
1046
1047MachineBasicBlock *
1048MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001049 MachineBasicBlock *BB,
1050 unsigned Size, unsigned BinOpcode,
1051 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001052 assert((Size == 1 || Size == 2) &&
1053 "Unsupported size for EmitAtomicBinaryPartial.");
1054
1055 MachineFunction *MF = BB->getParent();
1056 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1057 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1058 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1059 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001060 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1061 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062
1063 unsigned Dest = MI->getOperand(0).getReg();
1064 unsigned Ptr = MI->getOperand(1).getReg();
1065 unsigned Incr = MI->getOperand(2).getReg();
1066
Akira Hatanaka4061da12011-07-19 20:11:17 +00001067 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1068 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 unsigned Mask = RegInfo.createVirtualRegister(RC);
1070 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001071 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1072 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001074 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1075 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1076 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1077 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1078 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001079 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1081 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1082 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1083 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1084 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085
1086 // insert new blocks after the current block
1087 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1088 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001089 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001090 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1091 MachineFunction::iterator It = BB;
1092 ++It;
1093 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001094 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001095 MF->insert(It, exitMBB);
1096
1097 // Transfer the remainder of BB and its successor edges to exitMBB.
1098 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001099 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001100 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1101
Akira Hatanaka81b44112011-07-19 17:09:53 +00001102 BB->addSuccessor(loopMBB);
1103 loopMBB->addSuccessor(loopMBB);
1104 loopMBB->addSuccessor(sinkMBB);
1105 sinkMBB->addSuccessor(exitMBB);
1106
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001108 // addiu masklsb2,$0,-4 # 0xfffffffc
1109 // and alignedaddr,ptr,masklsb2
1110 // andi ptrlsb2,ptr,3
1111 // sll shiftamt,ptrlsb2,3
1112 // ori maskupper,$0,255 # 0xff
1113 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001115 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116
1117 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001118 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1119 .addReg(Mips::ZERO).addImm(-4);
1120 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1121 .addReg(Ptr).addReg(MaskLSB2);
1122 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1123 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1124 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1125 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001126 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1127 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001129 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001130
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001131 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001132 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001133 // ll oldval,0(alignedaddr)
1134 // binop binopres,oldval,incr2
1135 // and newval,binopres,mask
1136 // and maskedoldval0,oldval,mask2
1137 // or storeval,maskedoldval0,newval
1138 // sc success,storeval,0(alignedaddr)
1139 // beq success,$0,loopMBB
1140
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001141 // atomic.swap
1142 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001144 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 // and maskedoldval0,oldval,mask2
1146 // or storeval,maskedoldval0,newval
1147 // sc success,storeval,0(alignedaddr)
1148 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001149
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001151 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 // and andres, oldval, incr2
1154 // nor binopres, $0, andres
1155 // and newval, binopres, mask
1156 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1157 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1158 .addReg(Mips::ZERO).addReg(AndRes);
1159 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001160 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001161 // <binop> binopres, oldval, incr2
1162 // and newval, binopres, mask
1163 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1164 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001165 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001166 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001167 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001168 }
Jia Liubb481f82012-02-28 07:46:26 +00001169
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001170 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001171 .addReg(OldVal).addReg(Mask2);
1172 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001173 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001174 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001175 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001177 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178
Akira Hatanaka939ece12011-07-19 03:42:13 +00001179 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001180 // and maskedoldval1,oldval,mask
1181 // srl srlres,maskedoldval1,shiftamt
1182 // sll sllres,srlres,24
1183 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001184 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001186
Akira Hatanaka4061da12011-07-19 20:11:17 +00001187 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1188 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001189 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1190 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001191 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1192 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001193 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001194 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001195
1196 MI->eraseFromParent(); // The instruction is gone now.
1197
Akira Hatanaka939ece12011-07-19 03:42:13 +00001198 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001199}
1200
1201MachineBasicBlock *
1202MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001203 MachineBasicBlock *BB,
1204 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001205 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206
1207 MachineFunction *MF = BB->getParent();
1208 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001209 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1211 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001212 unsigned LL, SC, ZERO, BNE, BEQ;
1213
1214 if (Size == 4) {
1215 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1216 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1217 ZERO = Mips::ZERO;
1218 BNE = Mips::BNE;
1219 BEQ = Mips::BEQ;
1220 }
1221 else {
1222 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1223 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1224 ZERO = Mips::ZERO_64;
1225 BNE = Mips::BNE64;
1226 BEQ = Mips::BEQ64;
1227 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001228
1229 unsigned Dest = MI->getOperand(0).getReg();
1230 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001231 unsigned OldVal = MI->getOperand(2).getReg();
1232 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233
Akira Hatanaka4061da12011-07-19 20:11:17 +00001234 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001235
1236 // insert new blocks after the current block
1237 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1238 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1239 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1240 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1241 MachineFunction::iterator It = BB;
1242 ++It;
1243 MF->insert(It, loop1MBB);
1244 MF->insert(It, loop2MBB);
1245 MF->insert(It, exitMBB);
1246
1247 // Transfer the remainder of BB and its successor edges to exitMBB.
1248 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001249 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001250 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1251
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252 // thisMBB:
1253 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001254 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001256 loop1MBB->addSuccessor(exitMBB);
1257 loop1MBB->addSuccessor(loop2MBB);
1258 loop2MBB->addSuccessor(loop1MBB);
1259 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260
1261 // loop1MBB:
1262 // ll dest, 0(ptr)
1263 // bne dest, oldval, exitMBB
1264 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001265 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1266 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001267 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268
1269 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001270 // sc success, newval, 0(ptr)
1271 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001273 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001274 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001275 BuildMI(BB, dl, TII->get(BEQ))
1276 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001277
1278 MI->eraseFromParent(); // The instruction is gone now.
1279
Akira Hatanaka939ece12011-07-19 03:42:13 +00001280 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281}
1282
1283MachineBasicBlock *
1284MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001285 MachineBasicBlock *BB,
1286 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287 assert((Size == 1 || Size == 2) &&
1288 "Unsupported size for EmitAtomicCmpSwapPartial.");
1289
1290 MachineFunction *MF = BB->getParent();
1291 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1292 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1293 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1294 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001295 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1296 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001297
1298 unsigned Dest = MI->getOperand(0).getReg();
1299 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001300 unsigned CmpVal = MI->getOperand(2).getReg();
1301 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001302
Akira Hatanaka4061da12011-07-19 20:11:17 +00001303 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1304 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305 unsigned Mask = RegInfo.createVirtualRegister(RC);
1306 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1308 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1309 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1310 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1311 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1312 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1313 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1314 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1315 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1316 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1317 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1318 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1319 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1320 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321
1322 // insert new blocks after the current block
1323 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1324 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1325 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001326 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1328 MachineFunction::iterator It = BB;
1329 ++It;
1330 MF->insert(It, loop1MBB);
1331 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001332 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 MF->insert(It, exitMBB);
1334
1335 // Transfer the remainder of BB and its successor edges to exitMBB.
1336 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001337 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1339
Akira Hatanaka81b44112011-07-19 17:09:53 +00001340 BB->addSuccessor(loop1MBB);
1341 loop1MBB->addSuccessor(sinkMBB);
1342 loop1MBB->addSuccessor(loop2MBB);
1343 loop2MBB->addSuccessor(loop1MBB);
1344 loop2MBB->addSuccessor(sinkMBB);
1345 sinkMBB->addSuccessor(exitMBB);
1346
Akira Hatanaka70564a92011-07-19 18:14:26 +00001347 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001348 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001349 // addiu masklsb2,$0,-4 # 0xfffffffc
1350 // and alignedaddr,ptr,masklsb2
1351 // andi ptrlsb2,ptr,3
1352 // sll shiftamt,ptrlsb2,3
1353 // ori maskupper,$0,255 # 0xff
1354 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001355 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001356 // andi maskedcmpval,cmpval,255
1357 // sll shiftedcmpval,maskedcmpval,shiftamt
1358 // andi maskednewval,newval,255
1359 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1362 .addReg(Mips::ZERO).addImm(-4);
1363 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1364 .addReg(Ptr).addReg(MaskLSB2);
1365 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1366 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1367 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1368 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001369 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1370 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001371 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001372 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1373 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001374 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1375 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001376 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1377 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001378 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1379 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001380
1381 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 // ll oldval,0(alginedaddr)
1383 // and maskedoldval0,oldval,mask
1384 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001385 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001386 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001387 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1388 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001389 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001390 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001391
1392 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 // and maskedoldval1,oldval,mask2
1394 // or storeval,maskedoldval1,shiftednewval
1395 // sc success,storeval,0(alignedaddr)
1396 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001397 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001398 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1399 .addReg(OldVal).addReg(Mask2);
1400 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1401 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001402 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001403 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001405 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001406
Akira Hatanaka939ece12011-07-19 03:42:13 +00001407 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001408 // srl srlres,maskedoldval0,shiftamt
1409 // sll sllres,srlres,24
1410 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001411 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001412 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001413
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001414 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1415 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001416 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1417 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001418 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001419 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001420
1421 MI->eraseFromParent(); // The instruction is gone now.
1422
Akira Hatanaka939ece12011-07-19 03:42:13 +00001423 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001424}
1425
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001426//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001427// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001428//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001429SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001430LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001431{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001432 MachineFunction &MF = DAG.getMachineFunction();
1433 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001434 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001435
1436 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001437 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1438 "Cannot lower if the alignment of the allocated space is larger than \
1439 that of the stack.");
1440
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001441 SDValue Chain = Op.getOperand(0);
1442 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001443 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001444
1445 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001446 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001447
1448 // Subtract the dynamic size from the actual stack size to
1449 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001450 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001451
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001452 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001453 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001454 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001455
1456 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001457 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001458 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001459 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1460 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1461
1462 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001463}
1464
1465SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001466LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001467{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001469 // the block to branch to if the condition is true.
1470 SDValue Chain = Op.getOperand(0);
1471 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001472 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001473
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001474 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1475
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001476 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001477 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001478 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001479
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001480 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001481 Mips::CondCode CC =
1482 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001483 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001484
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001485 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001486 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001487}
1488
1489SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001490LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001491{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001492 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001493
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001494 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001495 if (Cond.getOpcode() != MipsISD::FPCmp)
1496 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001497
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001498 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1499 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001500}
1501
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001502SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1503 SDValue Cond = CreateFPCmp(DAG, Op);
1504
1505 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1506 "Floating point operand expected.");
1507
1508 SDValue True = DAG.getConstant(1, MVT::i32);
1509 SDValue False = DAG.getConstant(0, MVT::i32);
1510
1511 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1512}
1513
Dan Gohmand858e902010-04-17 15:26:15 +00001514SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1515 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001516 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001517 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001518 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001519
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001520 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001521 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001522
Chris Lattnerb71b9092009-08-13 06:28:06 +00001523 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001524
Chris Lattnere3736f82009-08-13 05:41:27 +00001525 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001526 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1527 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001528 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001529 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1530 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001531 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001532 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001533 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001534 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1535 MipsII::MO_ABS_HI);
1536 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1537 MipsII::MO_ABS_LO);
1538 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1539 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001541 }
1542
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001543 EVT ValTy = Op.getValueType();
1544 bool HasGotOfst = (GV->hasInternalLinkage() ||
1545 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1546 unsigned GotFlag = IsN64 ?
1547 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001548 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001549 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001550 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001551 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1552 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001553 // On functions and global targets not internal linked only
1554 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001555 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001556 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001557 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1558 IsN64 ? MipsII::MO_GOT_OFST :
1559 MipsII::MO_ABS_LO);
1560 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1561 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001562}
1563
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001564SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1565 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001566 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1567 // FIXME there isn't actually debug info here
1568 DebugLoc dl = Op.getDebugLoc();
1569
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001570 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001571 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001572 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1573 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001574 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1575 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1576 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001577 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001578
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001579 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001580 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1581 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001582 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001583 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1584 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001585 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001586 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001587 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001588 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1589 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001590}
1591
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001592SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001593LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001594{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001595 // If the relocation model is PIC, use the General Dynamic TLS Model or
1596 // Local Dynamic TLS model, otherwise use the Initial Exec or
1597 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001598
1599 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1600 DebugLoc dl = GA->getDebugLoc();
1601 const GlobalValue *GV = GA->getGlobal();
1602 EVT PtrVT = getPointerTy();
1603
1604 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1605 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001606 bool LocalDynamic = GV->hasInternalLinkage();
1607 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1608 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001609 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1610 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001611 unsigned PtrSize = PtrVT.getSizeInBits();
1612 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1613
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001614 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001615
1616 ArgListTy Args;
1617 ArgListEntry Entry;
1618 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001619 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001620 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001621
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001622 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001623 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001624 false, false, false, false, 0, CallingConv::C,
1625 /*isTailCall=*/false, /*doesNotRet=*/false,
1626 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001627 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001628
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001629 SDValue Ret = CallResult.first;
1630
1631 if (!LocalDynamic)
1632 return Ret;
1633
1634 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1635 MipsII::MO_DTPREL_HI);
1636 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1637 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1638 MipsII::MO_DTPREL_LO);
1639 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1640 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1641 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001642 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001643
1644 SDValue Offset;
1645 if (GV->isDeclaration()) {
1646 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001647 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001648 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001649 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1650 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001651 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001652 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001653 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001654 } else {
1655 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001656 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001657 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001658 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001659 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001660 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1661 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1662 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001663 }
1664
1665 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1666 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001667}
1668
1669SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001670LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001671{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001672 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001673 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001674 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001675 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001676 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001677 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001678
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001679 if (!IsPIC && !IsN64) {
1680 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1681 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1682 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001683 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001684 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1685 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1686 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001687 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1688 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001689 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1690 MachinePointerInfo(), false, false, false, 0);
1691 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001692 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001693
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001694 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1695 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001696}
1697
Dan Gohman475871a2008-07-27 21:46:04 +00001698SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001699LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001700{
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001702 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001703 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001704 // FIXME there isn't actually debug info here
1705 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001706
1707 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001708 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001709 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001710 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001711 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001712 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001713 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1714 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001715 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001716
Akira Hatanaka13daee32012-03-27 02:55:31 +00001717 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001718 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001719 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001720 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001721 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001722 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1723 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001724 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001725 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001726 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001727 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1728 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001729 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1730 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001731 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001732 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1733 MachinePointerInfo::getConstantPool(), false,
1734 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001735 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1736 N->getOffset(), OFSTFlag);
1737 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1738 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001739 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001740
1741 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001742}
1743
Dan Gohmand858e902010-04-17 15:26:15 +00001744SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001745 MachineFunction &MF = DAG.getMachineFunction();
1746 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1747
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001748 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001749 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1750 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001751
1752 // vastart just stores the address of the VarArgsFrameIndex slot into the
1753 // memory location argument.
1754 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001755 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001756 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001757}
Jia Liubb481f82012-02-28 07:46:26 +00001758
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001759// Called if the size of integer registers is large enough to hold the whole
1760// floating point number.
1761static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001762 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001763 EVT ValTy = Op.getValueType();
1764 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1765 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001766 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001767 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1768 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1769 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1770 DAG.getConstant(Mask - 1, IntValTy));
1771 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1772 DAG.getConstant(Mask, IntValTy));
1773 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1774 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001775}
1776
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001777// Called if the size of integer registers is not large enough to hold the whole
1778// floating point number (e.g. f64 & 32-bit integer register).
1779static SDValue
1780LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001781 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001782 // Use ext/ins instructions if target architecture is Mips32r2.
1783 // Eliminate redundant mfc1 and mtc1 instructions.
1784 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001785
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001786 if (!isLittle)
1787 std::swap(LoIdx, HiIdx);
1788
1789 DebugLoc dl = Op.getDebugLoc();
1790 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1791 Op.getOperand(0),
1792 DAG.getConstant(LoIdx, MVT::i32));
1793 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1794 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1795 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1796 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1797 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1798 DAG.getConstant(0x7fffffff, MVT::i32));
1799 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1800 DAG.getConstant(0x80000000, MVT::i32));
1801 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1802
1803 if (!isLittle)
1804 std::swap(Word0, Word1);
1805
1806 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1807}
1808
Akira Hatanaka82099682011-12-19 19:52:25 +00001809SDValue
1810MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001811 EVT Ty = Op.getValueType();
1812
1813 assert(Ty == MVT::f32 || Ty == MVT::f64);
1814
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001815 if (Ty == MVT::f32 || HasMips64)
1816 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Jia Liubb481f82012-02-28 07:46:26 +00001817
Akira Hatanaka82099682011-12-19 19:52:25 +00001818 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001819}
1820
Akira Hatanaka2e591472011-06-02 00:24:44 +00001821SDValue MipsTargetLowering::
1822LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001823 // check the depth
1824 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001825 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001826
1827 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1828 MFI->setFrameAddressIsTaken(true);
1829 EVT VT = Op.getValueType();
1830 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001831 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1832 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001833 return FrameAddr;
1834}
1835
Akira Hatanakadb548262011-07-19 23:30:50 +00001836// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001837SDValue
1838MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001839 unsigned SType = 0;
1840 DebugLoc dl = Op.getDebugLoc();
1841 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1842 DAG.getConstant(SType, MVT::i32));
1843}
1844
Eli Friedman14648462011-07-27 22:21:52 +00001845SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1846 SelectionDAG& DAG) const {
1847 // FIXME: Need pseudo-fence for 'singlethread' fences
1848 // FIXME: Set SType for weaker fences where supported/appropriate.
1849 unsigned SType = 0;
1850 DebugLoc dl = Op.getDebugLoc();
1851 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1852 DAG.getConstant(SType, MVT::i32));
1853}
1854
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001855//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001856// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001857//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001858
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001859//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001861// Mips O32 ABI rules:
1862// ---
1863// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001864// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001865// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866// f64 - Only passed in two aliased f32 registers if no int reg has been used
1867// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001868// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1869// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001870//
1871// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001872//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001873
Duncan Sands1e96bab2010-11-04 10:49:57 +00001874static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001875 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001876 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1877
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001878 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001879
Craig Topperc5eaae42012-03-11 07:57:25 +00001880 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001881 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1882 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001883 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001884 Mips::F12, Mips::F14
1885 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001886 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001887 Mips::D6, Mips::D7
1888 };
1889
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001890 // ByVal Args
1891 if (ArgFlags.isByVal()) {
1892 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1893 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1894 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1895 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1896 r < std::min(IntRegsSize, NextReg); ++r)
1897 State.AllocateReg(IntRegs[r]);
1898 return false;
1899 }
1900
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001901 // Promote i8 and i16
1902 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1903 LocVT = MVT::i32;
1904 if (ArgFlags.isSExt())
1905 LocInfo = CCValAssign::SExt;
1906 else if (ArgFlags.isZExt())
1907 LocInfo = CCValAssign::ZExt;
1908 else
1909 LocInfo = CCValAssign::AExt;
1910 }
1911
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001912 unsigned Reg;
1913
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001914 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1915 // is true: function is vararg, argument is 3rd or higher, there is previous
1916 // argument which is not f32 or f64.
1917 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1918 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001919 unsigned OrigAlign = ArgFlags.getOrigAlign();
1920 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001921
1922 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001923 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001924 // If this is the first part of an i64 arg,
1925 // the allocated register must be either A0 or A2.
1926 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1927 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001928 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001929 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1930 // Allocate int register and shadow next int register. If first
1931 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001932 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1933 if (Reg == Mips::A1 || Reg == Mips::A3)
1934 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1935 State.AllocateReg(IntRegs, IntRegsSize);
1936 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001937 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1938 // we are guaranteed to find an available float register
1939 if (ValVT == MVT::f32) {
1940 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1941 // Shadow int register
1942 State.AllocateReg(IntRegs, IntRegsSize);
1943 } else {
1944 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1945 // Shadow int registers
1946 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1947 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1948 State.AllocateReg(IntRegs, IntRegsSize);
1949 State.AllocateReg(IntRegs, IntRegsSize);
1950 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001951 } else
1952 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001953
Akira Hatanakad37776d2011-05-20 21:39:54 +00001954 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1955 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1956
1957 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001958 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001959 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001960 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001961
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001962 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001963}
1964
Craig Topperc5eaae42012-03-11 07:57:25 +00001965static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001966 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1967 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00001968static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001969 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1970 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1971
1972static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1973 CCValAssign::LocInfo LocInfo,
1974 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1975 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1976 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1977 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1978
1979 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1980
Jia Liubb481f82012-02-28 07:46:26 +00001981 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001982 if ((Align == 16) && (FirstIdx % 2)) {
1983 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1984 ++FirstIdx;
1985 }
1986
1987 // Mark the registers allocated.
1988 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1989 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1990
1991 // Allocate space on caller's stack.
1992 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00001993
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001994 if (FirstIdx < 8)
1995 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00001996 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001997 else
1998 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1999
2000 return true;
2001}
2002
2003#include "MipsGenCallingConv.inc"
2004
Akira Hatanaka49617092011-11-14 19:02:54 +00002005static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002006AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002007 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2008 unsigned NumOps = Outs.size();
2009 for (unsigned i = 0; i != NumOps; ++i) {
2010 MVT ArgVT = Outs[i].VT;
2011 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2012 bool R;
2013
2014 if (Outs[i].IsFixed)
2015 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2016 else
2017 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002018
Akira Hatanaka49617092011-11-14 19:02:54 +00002019 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002020#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002021 dbgs() << "Call operand #" << i << " has unhandled type "
2022 << EVT(ArgVT).getEVTString();
2023#endif
2024 llvm_unreachable(0);
2025 }
2026 }
2027}
2028
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002029//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002031//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002032
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002033static const unsigned O32IntRegsSize = 4;
2034
Craig Topperc5eaae42012-03-11 07:57:25 +00002035static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002036 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2037};
2038
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002039// Return next O32 integer argument register.
2040static unsigned getNextIntArgReg(unsigned Reg) {
2041 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2042 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2043}
2044
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002045// Write ByVal Arg to arg registers and stack.
2046static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002047WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002048 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2049 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2050 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002051 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002052 MVT PtrType, bool isLittle) {
2053 unsigned LocMemOffset = VA.getLocMemOffset();
2054 unsigned Offset = 0;
2055 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002056 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002057
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002058 // Copy the first 4 words of byval arg to registers A0 - A3.
2059 // FIXME: Use a stricter alignment if it enables better optimization in passes
2060 // run later.
2061 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2062 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002063 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002064 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002065 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002066 MachinePointerInfo(), false, false, false,
2067 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002068 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002069 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002070 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2071 }
2072
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002073 if (RemainingSize == 0)
2074 return;
2075
2076 // If there still is a register available for argument passing, write the
2077 // remaining part of the structure to it using subword loads and shifts.
2078 if (LocMemOffset < 4 * 4) {
2079 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2080 "There must be one to three bytes remaining.");
2081 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2082 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2083 DAG.getConstant(Offset, MVT::i32));
2084 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2085 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2086 LoadPtr, MachinePointerInfo(),
2087 MVT::getIntegerVT(LoadSize * 8), false,
2088 false, Alignment);
2089 MemOpChains.push_back(LoadVal.getValue(1));
2090
2091 // If target is big endian, shift it to the most significant half-word or
2092 // byte.
2093 if (!isLittle)
2094 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2095 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2096
2097 Offset += LoadSize;
2098 RemainingSize -= LoadSize;
2099
2100 // Read second subword if necessary.
2101 if (RemainingSize != 0) {
2102 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002103 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002104 DAG.getConstant(Offset, MVT::i32));
2105 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2106 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2107 LoadPtr, MachinePointerInfo(),
2108 MVT::i8, false, false, Alignment);
2109 MemOpChains.push_back(Subword.getValue(1));
2110 // Insert the loaded byte to LoadVal.
2111 // FIXME: Use INS if supported by target.
2112 unsigned ShiftAmt = isLittle ? 16 : 8;
2113 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2114 DAG.getConstant(ShiftAmt, MVT::i32));
2115 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2116 }
2117
2118 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2119 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2120 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002121 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002122
2123 // Create a fixed object on stack at offset LocMemOffset and copy
2124 // remaining part of byval arg to it using memcpy.
2125 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2126 DAG.getConstant(Offset, MVT::i32));
2127 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2128 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002129 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2130 DAG.getConstant(RemainingSize, MVT::i32),
2131 std::min(ByValAlign, (unsigned)4),
2132 /*isVolatile=*/false, /*AlwaysInline=*/false,
2133 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002134}
2135
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002136// Copy Mips64 byVal arg to registers and stack.
2137void static
2138PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2139 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2140 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2141 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2142 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2143 EVT PtrTy, bool isLittle) {
2144 unsigned ByValSize = Flags.getByValSize();
2145 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2146 bool IsRegLoc = VA.isRegLoc();
2147 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2148 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002149 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002150
2151 if (!IsRegLoc)
2152 LocMemOffset = VA.getLocMemOffset();
2153 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002154 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002155 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002156 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002157
2158 // Copy double words to registers.
2159 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2160 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2161 DAG.getConstant(Offset, PtrTy));
2162 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2163 MachinePointerInfo(), false, false, false,
2164 Alignment);
2165 MemOpChains.push_back(LoadVal.getValue(1));
2166 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2167 }
2168
Jia Liubb481f82012-02-28 07:46:26 +00002169 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002170 if (!(MemCpySize = ByValSize - Offset))
2171 return;
2172
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002173 // If there is an argument register available, copy the remainder of the
2174 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002175 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002176 assert((ByValSize < Offset + 8) &&
2177 "Size of the remainder should be smaller than 8-byte.");
2178 SDValue Val;
2179 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2180 unsigned RemSize = ByValSize - Offset;
2181
2182 if (RemSize < LoadSize)
2183 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002184
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002185 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2186 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002187 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002188 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2189 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2190 false, false, Alignment);
2191 MemOpChains.push_back(LoadVal.getValue(1));
2192
2193 // Offset in number of bits from double word boundary.
2194 unsigned OffsetDW = (Offset % 8) * 8;
2195 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2196 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2197 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002198
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002199 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2200 Shift;
2201 Offset += LoadSize;
2202 Alignment = std::min(Alignment, LoadSize);
2203 }
Jia Liubb481f82012-02-28 07:46:26 +00002204
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002205 RegsToPass.push_back(std::make_pair(*Reg, Val));
2206 return;
2207 }
2208 }
2209
Akira Hatanaka16040852011-11-15 18:42:25 +00002210 assert(MemCpySize && "MemCpySize must not be zero.");
2211
2212 // Create a fixed object on stack at offset LocMemOffset and copy
2213 // remainder of byval arg to it with memcpy.
2214 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2215 DAG.getConstant(Offset, PtrTy));
2216 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2217 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2218 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2219 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2220 /*isVolatile=*/false, /*AlwaysInline=*/false,
2221 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002222}
2223
Dan Gohman98ca4f22009-08-05 01:29:28 +00002224/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002225/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002226/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002228MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002229 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002230 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002232 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233 const SmallVectorImpl<ISD::InputArg> &Ins,
2234 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002235 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002236 // MIPs target does not yet support tail call optimization.
2237 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002239 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002240 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002241 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002242 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002243 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002244
2245 // Analyze operands of the call, assigning locations to each operand.
2246 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002247 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002248 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002249
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002250 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002251 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002252 else if (HasMips64)
2253 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002254 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002255 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002256
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002257 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002258 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2259
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002260 // Chain is the output chain of the last Load/Store or CopyToReg node.
2261 // ByValChain is the output chain of the last Memcpy node created for copying
2262 // byval arguments to the stack.
2263 SDValue Chain, CallSeqStart, ByValChain;
2264 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2265 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2266 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002267
2268 // If this is the first call, create a stack frame object that points to
2269 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002270 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002271 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2272
Akira Hatanaka21afc632011-06-21 00:40:49 +00002273 // Get the frame index of the stack frame object that points to the location
2274 // of dynamically allocated area on the stack.
2275 int DynAllocFI = MipsFI->getDynAllocFI();
2276
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002277 // Update size of the maximum argument space.
2278 // For O32, a minimum of four words (16 bytes) of argument space is
2279 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002280 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002281 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2282
2283 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2284
2285 if (MaxCallFrameSize < NextStackOffset) {
2286 MipsFI->setMaxCallFrameSize(NextStackOffset);
2287
Akira Hatanaka21afc632011-06-21 00:40:49 +00002288 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2289 // allocated stack space. These offsets must be aligned to a boundary
2290 // determined by the stack alignment of the ABI.
2291 unsigned StackAlignment = TFL->getStackAlignment();
2292 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2293 StackAlignment * StackAlignment;
2294
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002295 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002296 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2297
2298 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002299 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002300
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002301 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002302 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2303 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002304
Eric Christopher471e4222011-06-08 23:55:35 +00002305 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002306
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002307 // Walk the register/memloc assignments, inserting copies/loads.
2308 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002309 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002310 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002311 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002312 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2313
2314 // ByVal Arg.
2315 if (Flags.isByVal()) {
2316 assert(Flags.getByValSize() &&
2317 "ByVal args of size 0 should have been ignored by front-end.");
2318 if (IsO32)
2319 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2320 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2321 Subtarget->isLittle());
2322 else
2323 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002324 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002325 Subtarget->isLittle());
2326 continue;
2327 }
Jia Liubb481f82012-02-28 07:46:26 +00002328
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002329 // Promote the value if needed.
2330 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002331 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002332 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002333 if (VA.isRegLoc()) {
2334 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2335 (ValVT == MVT::f64 && LocVT == MVT::i64))
2336 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2337 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002338 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2339 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002340 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2341 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002342 if (!Subtarget->isLittle())
2343 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002344 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002345 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2346 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2347 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002348 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002349 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002350 }
2351 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002352 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002353 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002354 break;
2355 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002356 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002357 break;
2358 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002359 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002360 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002361 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002362
2363 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002364 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002365 if (VA.isRegLoc()) {
2366 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002367 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002368 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002369
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002370 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002371 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002372
Chris Lattnere0b12152008-03-17 06:57:02 +00002373 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002374 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002375 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002376 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002377
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002378 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002379 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002380 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002381 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002382 }
2383
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002384 // Extend range of indices of frame objects for outgoing arguments that were
2385 // created during this function call. Skip this step if no such objects were
2386 // created.
2387 if (LastFI)
2388 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2389
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002390 // If a memcpy has been created to copy a byval arg to a stack, replace the
2391 // chain input of CallSeqStart with ByValChain.
2392 if (InChain != ByValChain)
2393 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2394 NextStackOffsetVal);
2395
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002396 // Transform all store nodes into one single node because all store
2397 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002398 if (!MemOpChains.empty())
2399 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002400 &MemOpChains[0], MemOpChains.size());
2401
Bill Wendling056292f2008-09-16 21:48:12 +00002402 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002403 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2404 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002405 unsigned char OpFlag;
2406 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002407 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002408 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002409
2410 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002411 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2412 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2413 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2414 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2415 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002416 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002417 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002418 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002419 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002420 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2421 getPointerTy(), 0, OpFlag);
2422 }
2423
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002424 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002425 }
2426 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002427 if (IsN64 || (!IsO32 && IsPIC))
2428 OpFlag = MipsII::MO_GOT_DISP;
2429 else if (!IsPIC) // !N64 && static
2430 OpFlag = MipsII::MO_NO_FLAG;
2431 else // O32 & PIC
2432 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002433 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2434 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002435 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002436 }
2437
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002438 SDValue InFlag;
2439
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002440 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002441 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002442 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002443 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002444 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2445 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002446 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2447 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002448 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002449
2450 // Use GOT+LO if callee has internal linkage.
2451 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002452 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2453 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002454 } else
2455 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002456 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002457 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002458
Jia Liubb481f82012-02-28 07:46:26 +00002459 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002460 // -reloction-model=pic or it is an indirect call.
2461 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002462 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002463 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2464 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002465 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002466 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002469 // Build a sequence of copy-to-reg nodes chained together with token
2470 // chain and flag operands which copy the outgoing args into registers.
2471 // The InFlag in necessary since all emitted instructions must be
2472 // stuck together.
2473 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2474 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2475 RegsToPass[i].second, InFlag);
2476 InFlag = Chain.getValue(1);
2477 }
2478
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002479 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002480 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002481 //
2482 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002483 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002484 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002485 Ops.push_back(Chain);
2486 Ops.push_back(Callee);
2487
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002488 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002489 // known live into the call.
2490 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2491 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2492 RegsToPass[i].second.getValueType()));
2493
Akira Hatanakab2930b92012-03-01 22:27:29 +00002494 // Add a register mask operand representing the call-preserved registers.
2495 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2496 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2497 assert(Mask && "Missing call preserved mask for calling convention");
2498 Ops.push_back(DAG.getRegisterMask(Mask));
2499
Gabor Greifba36cb52008-08-28 21:40:38 +00002500 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002501 Ops.push_back(InFlag);
2502
Dale Johannesen33c960f2009-02-04 20:06:27 +00002503 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002504 InFlag = Chain.getValue(1);
2505
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002506 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002507 Chain = DAG.getCALLSEQ_END(Chain,
2508 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002509 DAG.getIntPtrConstant(0, true), InFlag);
2510 InFlag = Chain.getValue(1);
2511
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002512 // Handle result values, copying them out of physregs into vregs that we
2513 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002514 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2515 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002516}
2517
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518/// LowerCallResult - Lower the result values of a call into the
2519/// appropriate copies out of appropriate physical registers.
2520SDValue
2521MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002522 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002523 const SmallVectorImpl<ISD::InputArg> &Ins,
2524 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002525 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002526 // Assign locations to each value returned by this call.
2527 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002528 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2529 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002530
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002532
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002533 // Copy all of the result registers out of their specified physreg.
2534 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002535 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002536 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002537 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002538 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002539 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002540
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002542}
2543
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002544//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002545// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002546//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002547static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2548 std::vector<SDValue>& OutChains,
2549 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002550 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2551 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002552 unsigned LocMem = VA.getLocMemOffset();
2553 unsigned FirstWord = LocMem / 4;
2554
2555 // copy register A0 - A3 to frame object
2556 for (unsigned i = 0; i < NumWords; ++i) {
2557 unsigned CurWord = FirstWord + i;
2558 if (CurWord >= O32IntRegsSize)
2559 break;
2560
2561 unsigned SrcReg = O32IntRegs[CurWord];
2562 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2563 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2564 DAG.getConstant(i * 4, MVT::i32));
2565 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002566 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2567 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002568 OutChains.push_back(Store);
2569 }
2570}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002571
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002572// Create frame object on stack and copy registers used for byval passing to it.
2573static unsigned
2574CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2575 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2576 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2577 MachineFrameInfo *MFI, bool IsRegLoc,
2578 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002579 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002580 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002581 int FOOffset; // Frame object offset from virtual frame pointer.
2582
2583 if (IsRegLoc) {
2584 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2585 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002586 }
2587 else
2588 FOOffset = VA.getLocMemOffset();
2589
2590 // Create frame object.
2591 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2592 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2593 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2594 InVals.push_back(FIN);
2595
2596 // Copy arg registers.
2597 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2598 ++Reg, ++I) {
2599 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2600 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2601 DAG.getConstant(I * 8, PtrTy));
2602 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002603 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2604 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002605 OutChains.push_back(Store);
2606 }
Jia Liubb481f82012-02-28 07:46:26 +00002607
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002608 return LastFI;
2609}
2610
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002611/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002612/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002613SDValue
2614MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002615 CallingConv::ID CallConv,
2616 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002617 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002618 DebugLoc dl, SelectionDAG &DAG,
2619 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002620 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002621 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002622 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002623 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002624
Dan Gohman1e93df62010-04-17 14:41:14 +00002625 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002626
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002627 // Used with vargs to acumulate store chains.
2628 std::vector<SDValue> OutChains;
2629
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002630 // Assign locations to all of the incoming arguments.
2631 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002632 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002633 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002634
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002635 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002636 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002637 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002638 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002639
Akira Hatanakab4549e12012-03-27 03:13:56 +00002640 Function::const_arg_iterator FuncArg =
2641 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00002642 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002643
Akira Hatanakab4549e12012-03-27 03:13:56 +00002644 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002645 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002646 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002647 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2648 bool IsRegLoc = VA.isRegLoc();
2649
2650 if (Flags.isByVal()) {
2651 assert(Flags.getByValSize() &&
2652 "ByVal args of size 0 should have been ignored by front-end.");
2653 if (IsO32) {
2654 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2655 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2656 true);
2657 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2658 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00002659 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
2660 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002661 } else // N32/64
2662 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2663 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002664 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002665 continue;
2666 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002667
2668 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002669 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002670 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002671 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002672 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002673
Owen Anderson825b72b2009-08-11 20:47:22 +00002674 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002675 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002676 else if (RegVT == MVT::i64)
2677 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002678 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002679 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002680 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002681 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002682 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002683 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002684
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002685 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002686 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002687 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002689
2690 // If this is an 8 or 16-bit value, it has been passed promoted
2691 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002692 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002693 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002694 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002695 if (VA.getLocInfo() == CCValAssign::SExt)
2696 Opcode = ISD::AssertSext;
2697 else if (VA.getLocInfo() == CCValAssign::ZExt)
2698 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002699 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002700 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002701 DAG.getValueType(ValVT));
2702 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002703 }
2704
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002705 // Handle floating point arguments passed in integer registers.
2706 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2707 (RegVT == MVT::i64 && ValVT == MVT::f64))
2708 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2709 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2710 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2711 getNextIntArgReg(ArgReg), RC);
2712 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2713 if (!Subtarget->isLittle())
2714 std::swap(ArgValue, ArgValue2);
2715 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2716 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002717 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002718
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002720 } else { // VA.isRegLoc()
2721
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002722 // sanity check
2723 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002724
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002725 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002726 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002727 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002728
2729 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002730 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002731 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002732 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002733 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002734 }
2735 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002736
2737 // The mips ABIs for returning structs by value requires that we copy
2738 // the sret argument into $v0 for the return. Save the argument into
2739 // a virtual register so that we can access it from the return points.
2740 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2741 unsigned Reg = MipsFI->getSRetReturnReg();
2742 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002744 MipsFI->setSRetReturnReg(Reg);
2745 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002746 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002747 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002748 }
2749
Akira Hatanakabad53f42011-11-14 19:01:09 +00002750 if (isVarArg) {
2751 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00002752 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002753 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2754 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002755 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002756 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2757 unsigned RegSize = RC->getSize();
2758 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2759
2760 // Offset of the first variable argument from stack pointer.
2761 int FirstVaArgOffset;
2762
2763 if (IsO32 || (Idx == NumOfRegs)) {
2764 FirstVaArgOffset =
2765 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2766 } else
2767 FirstVaArgOffset = RegSlotOffset;
2768
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002769 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002770 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002771 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002772 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002773
Akira Hatanakabad53f42011-11-14 19:01:09 +00002774 // Copy the integer registers that have not been used for argument passing
2775 // to the argument register save area. For O32, the save area is allocated
2776 // in the caller's stack frame, while for N32/64, it is allocated in the
2777 // callee's stack frame.
2778 for (int StackOffset = RegSlotOffset;
2779 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2780 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2781 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2782 MVT::getIntegerVT(RegSize * 8));
2783 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002784 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2785 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002786 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002787 }
2788 }
2789
Akira Hatanaka43299772011-05-20 23:22:14 +00002790 MipsFI->setLastInArgFI(LastFI);
2791
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002792 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002793 // the size of Ins and InVals. This only happens when on varg functions
2794 if (!OutChains.empty()) {
2795 OutChains.push_back(Chain);
2796 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2797 &OutChains[0], OutChains.size());
2798 }
2799
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002801}
2802
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002803//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002804// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002805//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002806
Dan Gohman98ca4f22009-08-05 01:29:28 +00002807SDValue
2808MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002809 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002810 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002811 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002812 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002814 // CCValAssign - represent the assignment of
2815 // the return value to a location
2816 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002817
2818 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002819 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2820 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002821
Dan Gohman98ca4f22009-08-05 01:29:28 +00002822 // Analize return values.
2823 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002824
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002825 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002827 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002828 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002829 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002830 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002831 }
2832
Dan Gohman475871a2008-07-27 21:46:04 +00002833 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002834
2835 // Copy the result values into the output registers.
2836 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2837 CCValAssign &VA = RVLocs[i];
2838 assert(VA.isRegLoc() && "Can only return in registers!");
2839
Akira Hatanaka82099682011-12-19 19:52:25 +00002840 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002841
2842 // guarantee that all emitted copies are
2843 // stuck together, avoiding something bad
2844 Flag = Chain.getValue(1);
2845 }
2846
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002847 // The mips ABIs for returning structs by value requires that we copy
2848 // the sret argument into $v0 for the return. We saved the argument into
2849 // a virtual register in the entry block, so now we copy the value out
2850 // and into $v0.
2851 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2852 MachineFunction &MF = DAG.getMachineFunction();
2853 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2854 unsigned Reg = MipsFI->getSRetReturnReg();
2855
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002856 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002857 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002858 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002859
Dale Johannesena05dca42009-02-04 23:02:30 +00002860 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002861 Flag = Chain.getValue(1);
2862 }
2863
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002864 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002865 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002866 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002867 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002868 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002869 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002870 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002871}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002872
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002873//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002874// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002875//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002876
2877/// getConstraintType - Given a constraint letter, return the type of
2878/// constraint it is for this target.
2879MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002880getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002881{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002882 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002883 // GCC config/mips/constraints.md
2884 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002885 // 'd' : An address register. Equivalent to r
2886 // unless generating MIPS16 code.
2887 // 'y' : Equivalent to r; retained for
2888 // backwards compatibility.
2889 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002890 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002891 switch (Constraint[0]) {
2892 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002893 case 'd':
2894 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002895 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002896 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002897 }
2898 }
2899 return TargetLowering::getConstraintType(Constraint);
2900}
2901
John Thompson44ab89e2010-10-29 17:29:13 +00002902/// Examine constraint type and operand type and determine a weight value.
2903/// This object must already have been set up with the operand type
2904/// and the current alternative constraint selected.
2905TargetLowering::ConstraintWeight
2906MipsTargetLowering::getSingleConstraintMatchWeight(
2907 AsmOperandInfo &info, const char *constraint) const {
2908 ConstraintWeight weight = CW_Invalid;
2909 Value *CallOperandVal = info.CallOperandVal;
2910 // If we don't have a value, we can't do a match,
2911 // but allow it at the lowest weight.
2912 if (CallOperandVal == NULL)
2913 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002914 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002915 // Look at the constraint type.
2916 switch (*constraint) {
2917 default:
2918 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2919 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002920 case 'd':
2921 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002922 if (type->isIntegerTy())
2923 weight = CW_Register;
2924 break;
2925 case 'f':
2926 if (type->isFloatTy())
2927 weight = CW_Register;
2928 break;
2929 }
2930 return weight;
2931}
2932
Eric Christopher38d64262011-06-29 19:33:04 +00002933/// Given a register class constraint, like 'r', if this corresponds directly
2934/// to an LLVM register class, return a register of 0 and the register class
2935/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002936std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002937getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002938{
2939 if (Constraint.size() == 1) {
2940 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002941 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2942 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002943 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002944 if (VT == MVT::i32)
2945 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2946 assert(VT == MVT::i64 && "Unexpected type.");
2947 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002948 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002949 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002950 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002951 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2952 if (Subtarget->isFP64bit())
2953 return std::make_pair(0U, Mips::FGR64RegisterClass);
2954 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002955 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002956 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002957 }
2958 }
2959 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2960}
2961
Dan Gohman6520e202008-10-18 02:06:02 +00002962bool
2963MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2964 // The Mips target isn't yet aware of offsets.
2965 return false;
2966}
Evan Chengeb2f9692009-10-27 19:56:55 +00002967
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002968bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2969 if (VT != MVT::f32 && VT != MVT::f64)
2970 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002971 if (Imm.isNegZero())
2972 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002973 return Imm.isZero();
2974}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002975
2976unsigned MipsTargetLowering::getJumpTableEncoding() const {
2977 if (IsN64)
2978 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002979
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002980 return TargetLowering::getJumpTableEncoding();
2981}