Chris Lattner | 1e60a91 | 2003-12-20 01:22:19 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===// |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2 | // |
John Criswell | 856ba76 | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
John Criswell | 856ba76 | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 10 | // This file contains the X86 implementation of the TargetInstrInfo class. |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #ifndef X86INSTRUCTIONINFO_H |
| 15 | #define X86INSTRUCTIONINFO_H |
| 16 | |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 17 | #include "llvm/Target/TargetInstrInfo.h" |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 18 | #include "X86.h" |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/DenseMap.h" |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 21 | |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 22 | namespace llvm { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 23 | class X86RegisterInfo; |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 24 | class X86TargetMachine; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 25 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 26 | namespace X86 { |
Chris Lattner | ac0ed5d | 2010-07-08 22:41:28 +0000 | [diff] [blame] | 27 | // Enums for memory operand decoding. Each memory operand is represented with |
| 28 | // a 5 operand sequence in the form: |
| 29 | // [BaseReg, ScaleAmt, IndexReg, Disp, Segment] |
| 30 | // These enums help decode this. |
| 31 | enum { |
| 32 | AddrBaseReg = 0, |
| 33 | AddrScaleAmt = 1, |
| 34 | AddrIndexReg = 2, |
| 35 | AddrDisp = 3, |
| 36 | |
| 37 | /// AddrSegmentReg - The operand # of the segment in the memory operand. |
| 38 | AddrSegmentReg = 4, |
| 39 | |
| 40 | /// AddrNumOperands - Total number of operands in a memory reference. |
| 41 | AddrNumOperands = 5 |
| 42 | }; |
| 43 | |
| 44 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 45 | // X86 specific condition code. These correspond to X86_*_COND in |
| 46 | // X86InstrInfo.td. They must be kept in synch. |
| 47 | enum CondCode { |
| 48 | COND_A = 0, |
| 49 | COND_AE = 1, |
| 50 | COND_B = 2, |
| 51 | COND_BE = 3, |
| 52 | COND_E = 4, |
| 53 | COND_G = 5, |
| 54 | COND_GE = 6, |
| 55 | COND_L = 7, |
| 56 | COND_LE = 8, |
| 57 | COND_NE = 9, |
| 58 | COND_NO = 10, |
| 59 | COND_NP = 11, |
| 60 | COND_NS = 12, |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 61 | COND_O = 13, |
| 62 | COND_P = 14, |
| 63 | COND_S = 15, |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 64 | |
| 65 | // Artificial condition codes. These are used by AnalyzeBranch |
| 66 | // to indicate a block terminated with two conditional branches to |
| 67 | // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE, |
| 68 | // which can't be represented on x86 with a single condition. These |
| 69 | // are never used in MachineInstrs. |
| 70 | COND_NE_OR_P, |
| 71 | COND_NP_OR_E, |
| 72 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 73 | COND_INVALID |
| 74 | }; |
Christopher Lamb | 6634e26 | 2008-03-13 05:47:01 +0000 | [diff] [blame] | 75 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 76 | // Turn condition code into conditional branch opcode. |
| 77 | unsigned GetCondBranchFromCond(CondCode CC); |
Chris Lattner | 9cd6875 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 78 | |
| 79 | /// GetOppositeBranchCondition - Return the inverse of the specified cond, |
| 80 | /// e.g. turning COND_E to COND_NE. |
| 81 | CondCode GetOppositeBranchCondition(X86::CondCode CC); |
| 82 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Chris Lattner | 9d17740 | 2002-10-30 01:09:34 +0000 | [diff] [blame] | 85 | /// X86II - This namespace holds all of the target specific flags that |
| 86 | /// instruction info tracks. |
| 87 | /// |
| 88 | namespace X86II { |
Chris Lattner | 3b6b36d | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 89 | /// Target Operand Flag enum. |
| 90 | enum TOF { |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 91 | //===------------------------------------------------------------------===// |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 92 | // X86 Specific MachineOperand flags. |
| 93 | |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 94 | MO_NO_FLAG, |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 95 | |
| 96 | /// MO_GOT_ABSOLUTE_ADDRESS - On a symbol operand, this represents a |
| 97 | /// relocation of: |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 98 | /// SYMBOL_LABEL + [. - PICBASELABEL] |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 99 | MO_GOT_ABSOLUTE_ADDRESS, |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 100 | |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 101 | /// MO_PIC_BASE_OFFSET - On a symbol operand this indicates that the |
| 102 | /// immediate should get the value of the symbol minus the PIC base label: |
| 103 | /// SYMBOL_LABEL - PICBASELABEL |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 104 | MO_PIC_BASE_OFFSET, |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 105 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 106 | /// MO_GOT - On a symbol operand this indicates that the immediate is the |
| 107 | /// offset to the GOT entry for the symbol name from the base of the GOT. |
| 108 | /// |
| 109 | /// See the X86-64 ELF ABI supplement for more details. |
| 110 | /// SYMBOL_LABEL @GOT |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 111 | MO_GOT, |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 112 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 113 | /// MO_GOTOFF - On a symbol operand this indicates that the immediate is |
| 114 | /// the offset to the location of the symbol name from the base of the GOT. |
| 115 | /// |
| 116 | /// See the X86-64 ELF ABI supplement for more details. |
| 117 | /// SYMBOL_LABEL @GOTOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 118 | MO_GOTOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 119 | |
| 120 | /// MO_GOTPCREL - On a symbol operand this indicates that the immediate is |
| 121 | /// offset to the GOT entry for the symbol name from the current code |
| 122 | /// location. |
| 123 | /// |
| 124 | /// See the X86-64 ELF ABI supplement for more details. |
| 125 | /// SYMBOL_LABEL @GOTPCREL |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 126 | MO_GOTPCREL, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 127 | |
| 128 | /// MO_PLT - On a symbol operand this indicates that the immediate is |
| 129 | /// offset to the PLT entry of symbol name from the current code location. |
| 130 | /// |
| 131 | /// See the X86-64 ELF ABI supplement for more details. |
| 132 | /// SYMBOL_LABEL @PLT |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 133 | MO_PLT, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 134 | |
| 135 | /// MO_TLSGD - On a symbol operand this indicates that the immediate is |
| 136 | /// some TLS offset. |
| 137 | /// |
| 138 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 139 | /// SYMBOL_LABEL @TLSGD |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 140 | MO_TLSGD, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 141 | |
| 142 | /// MO_GOTTPOFF - On a symbol operand this indicates that the immediate is |
| 143 | /// some TLS offset. |
| 144 | /// |
| 145 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 146 | /// SYMBOL_LABEL @GOTTPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 147 | MO_GOTTPOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 148 | |
| 149 | /// MO_INDNTPOFF - On a symbol operand this indicates that the immediate is |
| 150 | /// some TLS offset. |
| 151 | /// |
| 152 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 153 | /// SYMBOL_LABEL @INDNTPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 154 | MO_INDNTPOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 155 | |
| 156 | /// MO_TPOFF - On a symbol operand this indicates that the immediate is |
| 157 | /// some TLS offset. |
| 158 | /// |
| 159 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 160 | /// SYMBOL_LABEL @TPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 161 | MO_TPOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 162 | |
| 163 | /// MO_NTPOFF - On a symbol operand this indicates that the immediate is |
| 164 | /// some TLS offset. |
| 165 | /// |
| 166 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 167 | /// SYMBOL_LABEL @NTPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 168 | MO_NTPOFF, |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 169 | |
Chris Lattner | 4aa21aa | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 170 | /// MO_DLLIMPORT - On a symbol operand "FOO", this indicates that the |
| 171 | /// reference is actually to the "__imp_FOO" symbol. This is used for |
| 172 | /// dllimport linkage on windows. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 173 | MO_DLLIMPORT, |
Chris Lattner | 4aa21aa | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 174 | |
Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 175 | /// MO_DARWIN_STUB - On a symbol operand "FOO", this indicates that the |
| 176 | /// reference is actually to the "FOO$stub" symbol. This is used for calls |
Chris Lattner | 21d2728 | 2010-11-14 23:32:42 +0000 | [diff] [blame] | 177 | /// and jumps to external functions on Tiger and earlier. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 178 | MO_DARWIN_STUB, |
Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 179 | |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 180 | /// MO_DARWIN_NONLAZY - On a symbol operand "FOO", this indicates that the |
| 181 | /// reference is actually to the "FOO$non_lazy_ptr" symbol, which is a |
| 182 | /// non-PIC-base-relative reference to a non-hidden dyld lazy pointer stub. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 183 | MO_DARWIN_NONLAZY, |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 184 | |
| 185 | /// MO_DARWIN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this indicates |
| 186 | /// that the reference is actually to "FOO$non_lazy_ptr - PICBASE", which is |
| 187 | /// a PIC-base-relative reference to a non-hidden dyld lazy pointer stub. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 188 | MO_DARWIN_NONLAZY_PIC_BASE, |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 189 | |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 190 | /// MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this |
| 191 | /// indicates that the reference is actually to "FOO$non_lazy_ptr -PICBASE", |
| 192 | /// which is a PIC-base-relative reference to a hidden dyld lazy pointer |
| 193 | /// stub. |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 194 | MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE, |
| 195 | |
| 196 | /// MO_TLVP - On a symbol operand this indicates that the immediate is |
| 197 | /// some TLS offset. |
| 198 | /// |
| 199 | /// This is the TLS offset for the Darwin TLS mechanism. |
| 200 | MO_TLVP, |
| 201 | |
| 202 | /// MO_TLVP_PIC_BASE - On a symbol operand this indicates that the immediate |
| 203 | /// is some TLS offset from the picbase. |
| 204 | /// |
| 205 | /// This is the 32-bit TLS offset for Darwin TLS in PIC mode. |
| 206 | MO_TLVP_PIC_BASE |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 207 | }; |
| 208 | } |
| 209 | |
Chris Lattner | 3b6b36d | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 210 | /// isGlobalStubReference - Return true if the specified TargetFlag operand is |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 211 | /// a reference to a stub for a global, not the global itself. |
Chris Lattner | 3b6b36d | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 212 | inline static bool isGlobalStubReference(unsigned char TargetFlag) { |
| 213 | switch (TargetFlag) { |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 214 | case X86II::MO_DLLIMPORT: // dllimport stub. |
| 215 | case X86II::MO_GOTPCREL: // rip-relative GOT reference. |
| 216 | case X86II::MO_GOT: // normal GOT reference. |
| 217 | case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Normal $non_lazy_ptr ref. |
| 218 | case X86II::MO_DARWIN_NONLAZY: // Normal $non_lazy_ptr ref. |
| 219 | case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Hidden $non_lazy_ptr ref. |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 220 | return true; |
| 221 | default: |
| 222 | return false; |
| 223 | } |
| 224 | } |
Chris Lattner | 7478ab8 | 2009-07-10 07:33:30 +0000 | [diff] [blame] | 225 | |
| 226 | /// isGlobalRelativeToPICBase - Return true if the specified global value |
| 227 | /// reference is relative to a 32-bit PIC base (X86ISD::GlobalBaseReg). If this |
| 228 | /// is true, the addressing mode has the PIC base register added in (e.g. EBX). |
| 229 | inline static bool isGlobalRelativeToPICBase(unsigned char TargetFlag) { |
| 230 | switch (TargetFlag) { |
| 231 | case X86II::MO_GOTOFF: // isPICStyleGOT: local global. |
| 232 | case X86II::MO_GOT: // isPICStyleGOT: other global. |
| 233 | case X86II::MO_PIC_BASE_OFFSET: // Darwin local global. |
| 234 | case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Darwin/32 external global. |
| 235 | case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Darwin/32 hidden global. |
Eric Christopher | 30ef0e5 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 236 | case X86II::MO_TLVP: // ??? Pretty sure.. |
Chris Lattner | 7478ab8 | 2009-07-10 07:33:30 +0000 | [diff] [blame] | 237 | return true; |
| 238 | default: |
| 239 | return false; |
| 240 | } |
| 241 | } |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 242 | |
| 243 | /// X86II - This namespace holds all of the target specific flags that |
| 244 | /// instruction info tracks. |
| 245 | /// |
| 246 | namespace X86II { |
| 247 | enum { |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 248 | //===------------------------------------------------------------------===// |
| 249 | // Instruction encodings. These are the standard/most common forms for X86 |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 250 | // instructions. |
| 251 | // |
| 252 | |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 253 | // PseudoFrm - This represents an instruction that is a pseudo instruction |
| 254 | // or one that has not been implemented yet. It is illegal to code generate |
| 255 | // it, but tolerated for intermediate implementation stages. |
| 256 | Pseudo = 0, |
| 257 | |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 258 | /// Raw - This form is for instructions that don't have any operands, so |
| 259 | /// they are just a fixed opcode value, like 'leave'. |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 260 | RawFrm = 1, |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 261 | |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 262 | /// AddRegFrm - This form is used for instructions like 'push r32' that have |
| 263 | /// their one register operand added to their opcode. |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 264 | AddRegFrm = 2, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 265 | |
| 266 | /// MRMDestReg - This form is used for instructions that use the Mod/RM byte |
| 267 | /// to specify a destination, which in this case is a register. |
| 268 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 269 | MRMDestReg = 3, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 270 | |
| 271 | /// MRMDestMem - This form is used for instructions that use the Mod/RM byte |
| 272 | /// to specify a destination, which in this case is memory. |
| 273 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 274 | MRMDestMem = 4, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 275 | |
| 276 | /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte |
| 277 | /// to specify a source, which in this case is a register. |
| 278 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 279 | MRMSrcReg = 5, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 280 | |
| 281 | /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte |
| 282 | /// to specify a source, which in this case is memory. |
| 283 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 284 | MRMSrcMem = 6, |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 285 | |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 286 | /// MRM[0-7][rm] - These forms are used to represent instructions that use |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 287 | /// a Mod/RM byte, and use the middle field to hold extended opcode |
| 288 | /// information. In the intel manual these are represented as /0, /1, ... |
| 289 | /// |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 290 | |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 291 | // First, instructions that operate on a register r/m operand... |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 292 | MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3 |
| 293 | MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7 |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 294 | |
| 295 | // Next, instructions that operate on a memory r/m operand... |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 296 | MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3 |
| 297 | MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7 |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 298 | |
Evan Cheng | 3c55c54 | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 299 | // MRMInitReg - This form is used for instructions whose source and |
| 300 | // destinations are the same register. |
| 301 | MRMInitReg = 32, |
Chris Lattner | 0d8db8e | 2010-02-12 02:06:33 +0000 | [diff] [blame] | 302 | |
| 303 | //// MRM_C1 - A mod/rm byte of exactly 0xC1. |
| 304 | MRM_C1 = 33, |
Chris Lattner | a599de2 | 2010-02-13 00:41:14 +0000 | [diff] [blame] | 305 | MRM_C2 = 34, |
| 306 | MRM_C3 = 35, |
| 307 | MRM_C4 = 36, |
| 308 | MRM_C8 = 37, |
| 309 | MRM_C9 = 38, |
| 310 | MRM_E8 = 39, |
| 311 | MRM_F0 = 40, |
| 312 | MRM_F8 = 41, |
Chris Lattner | b779033 | 2010-02-13 03:42:24 +0000 | [diff] [blame] | 313 | MRM_F9 = 42, |
Rafael Espindola | 87ca0e0 | 2011-02-22 00:35:18 +0000 | [diff] [blame^] | 314 | MRM_D0 = 45, |
| 315 | MRM_D1 = 46, |
Chris Lattner | 40cc3f8 | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 316 | |
| 317 | /// RawFrmImm8 - This is used for the ENTER instruction, which has two |
| 318 | /// immediates, the first of which is a 16-bit immediate (specified by |
| 319 | /// the imm encoding) and the second is a 8-bit fixed value. |
| 320 | RawFrmImm8 = 43, |
Chris Lattner | 59f8a6a | 2010-08-19 01:18:43 +0000 | [diff] [blame] | 321 | |
| 322 | /// RawFrmImm16 - This is used for CALL FAR instructions, which have two |
| 323 | /// immediates, the first of which is a 16 or 32-bit immediate (specified by |
| 324 | /// the imm encoding) and the second is a 16-bit fixed value. In the AMD |
| 325 | /// manual, this operand is described as pntr16:32 and pntr16:16 |
Chris Lattner | 40cc3f8 | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 326 | RawFrmImm16 = 44, |
Evan Cheng | 3c55c54 | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 327 | |
| 328 | FormMask = 63, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 329 | |
| 330 | //===------------------------------------------------------------------===// |
| 331 | // Actual flags... |
| 332 | |
Chris Lattner | 11e53e3 | 2002-11-21 01:32:55 +0000 | [diff] [blame] | 333 | // OpSize - Set if this instruction requires an operand size prefix (0x66), |
| 334 | // which most often indicates that the instruction operates on 16 bit data |
| 335 | // instead of 32 bit data. |
Evan Cheng | 3c55c54 | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 336 | OpSize = 1 << 6, |
Brian Gaeke | 86764d7 | 2002-12-05 08:30:40 +0000 | [diff] [blame] | 337 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 338 | // AsSize - Set if this instruction requires an operand size prefix (0x67), |
| 339 | // which most often indicates that the instruction address 16 bit address |
| 340 | // instead of 32 bit address (or 32 bit address in 64 bit mode). |
| 341 | AdSize = 1 << 7, |
| 342 | |
| 343 | //===------------------------------------------------------------------===// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 344 | // Op0Mask - There are several prefix bytes that are used to form two byte |
Chris Lattner | 915e5e5 | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 345 | // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is |
| 346 | // used to obtain the setting of this field. If no bits in this field is |
| 347 | // set, there is no prefix byte for obtaining a multibyte opcode. |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 348 | // |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 349 | Op0Shift = 8, |
Chris Lattner | c96f6d6 | 2010-02-12 01:55:31 +0000 | [diff] [blame] | 350 | Op0Mask = 0xF << Op0Shift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 351 | |
| 352 | // TB - TwoByte - Set if this instruction has a two byte opcode, which |
| 353 | // starts with a 0x0F byte before the real opcode. |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 354 | TB = 1 << Op0Shift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 355 | |
Chris Lattner | 915e5e5 | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 356 | // REP - The 0xF3 prefix byte indicating repetition of the following |
| 357 | // instruction. |
| 358 | REP = 2 << Op0Shift, |
| 359 | |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 360 | // D8-DF - These escape opcodes are used by the floating point unit. These |
| 361 | // values must remain sequential. |
Chris Lattner | 915e5e5 | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 362 | D8 = 3 << Op0Shift, D9 = 4 << Op0Shift, |
| 363 | DA = 5 << Op0Shift, DB = 6 << Op0Shift, |
| 364 | DC = 7 << Op0Shift, DD = 8 << Op0Shift, |
| 365 | DE = 9 << Op0Shift, DF = 10 << Op0Shift, |
Jeff Cohen | 9eb59ec | 2005-07-27 05:53:44 +0000 | [diff] [blame] | 366 | |
Nate Begeman | f63be7d | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 367 | // XS, XD - These prefix codes are for single and double precision scalar |
| 368 | // floating point operations performed in the SSE registers. |
Bill Wendling | bb1ee05 | 2007-04-10 22:10:25 +0000 | [diff] [blame] | 369 | XD = 11 << Op0Shift, XS = 12 << Op0Shift, |
| 370 | |
| 371 | // T8, TA - Prefix after the 0x0F prefix. |
| 372 | T8 = 13 << Op0Shift, TA = 14 << Op0Shift, |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 373 | |
| 374 | // TF - Prefix before and after 0x0F |
| 375 | TF = 15 << Op0Shift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 376 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 377 | //===------------------------------------------------------------------===// |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 378 | // REX_W - REX prefixes are instruction prefixes used in 64-bit mode. |
| 379 | // They are used to specify GPRs and SSE registers, 64-bit operand size, |
| 380 | // etc. We only cares about REX.W and REX.R bits and only the former is |
| 381 | // statically determined. |
| 382 | // |
Chris Lattner | c96f6d6 | 2010-02-12 01:55:31 +0000 | [diff] [blame] | 383 | REXShift = 12, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 384 | REX_W = 1 << REXShift, |
| 385 | |
| 386 | //===------------------------------------------------------------------===// |
| 387 | // This three-bit field describes the size of an immediate operand. Zero is |
Alkis Evlogimenos | 5ab29b5 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 388 | // unused so that we can tell if we forgot to set a value. |
Chris Lattner | c96f6d6 | 2010-02-12 01:55:31 +0000 | [diff] [blame] | 389 | ImmShift = 13, |
Chris Lattner | a033119 | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 390 | ImmMask = 7 << ImmShift, |
| 391 | Imm8 = 1 << ImmShift, |
| 392 | Imm8PCRel = 2 << ImmShift, |
| 393 | Imm16 = 3 << ImmShift, |
Chris Lattner | 9fc0522 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 394 | Imm16PCRel = 4 << ImmShift, |
| 395 | Imm32 = 5 << ImmShift, |
| 396 | Imm32PCRel = 6 << ImmShift, |
| 397 | Imm64 = 7 << ImmShift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 398 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 399 | //===------------------------------------------------------------------===// |
| 400 | // FP Instruction Classification... Zero is non-fp instruction. |
| 401 | |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 402 | // FPTypeMask - Mask for all of the FP types... |
Chris Lattner | c96f6d6 | 2010-02-12 01:55:31 +0000 | [diff] [blame] | 403 | FPTypeShift = 16, |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 404 | FPTypeMask = 7 << FPTypeShift, |
| 405 | |
Chris Lattner | 79b1373 | 2004-01-30 22:24:18 +0000 | [diff] [blame] | 406 | // NotFP - The default, set for instructions that do not use FP registers. |
| 407 | NotFP = 0 << FPTypeShift, |
| 408 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 409 | // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0 |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 410 | ZeroArgFP = 1 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 411 | |
| 412 | // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 413 | OneArgFP = 2 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 414 | |
| 415 | // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a |
| 416 | // result back to ST(0). For example, fcos, fsqrt, etc. |
| 417 | // |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 418 | OneArgFPRW = 3 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 419 | |
| 420 | // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an |
| 421 | // explicit argument, storing the result to either ST(0) or the implicit |
| 422 | // argument. For example: fadd, fsub, fmul, etc... |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 423 | TwoArgFP = 4 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 424 | |
Chris Lattner | ab8decc | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 425 | // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an |
| 426 | // explicit argument, but have no destination. Example: fucom, fucomi, ... |
| 427 | CompareFP = 5 << FPTypeShift, |
| 428 | |
Chris Lattner | 1c54a85 | 2004-03-31 22:02:13 +0000 | [diff] [blame] | 429 | // CondMovFP - "2 operand" floating point conditional move instructions. |
Chris Lattner | ab8decc | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 430 | CondMovFP = 6 << FPTypeShift, |
Chris Lattner | 1c54a85 | 2004-03-31 22:02:13 +0000 | [diff] [blame] | 431 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 432 | // SpecialFP - Special instruction forms. Dispatch by opcode explicitly. |
Chris Lattner | ab8decc | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 433 | SpecialFP = 7 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 434 | |
Andrew Lenharth | ea7da50 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 435 | // Lock prefix |
Chris Lattner | c96f6d6 | 2010-02-12 01:55:31 +0000 | [diff] [blame] | 436 | LOCKShift = 19, |
Andrew Lenharth | ea7da50 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 437 | LOCK = 1 << LOCKShift, |
| 438 | |
Anton Korobeynikov | ef93cec | 2008-10-11 19:09:15 +0000 | [diff] [blame] | 439 | // Segment override prefixes. Currently we just need ability to address |
| 440 | // stuff in gs and fs segments. |
Chris Lattner | c96f6d6 | 2010-02-12 01:55:31 +0000 | [diff] [blame] | 441 | SegOvrShift = 20, |
Anton Korobeynikov | ef93cec | 2008-10-11 19:09:15 +0000 | [diff] [blame] | 442 | SegOvrMask = 3 << SegOvrShift, |
| 443 | FS = 1 << SegOvrShift, |
| 444 | GS = 2 << SegOvrShift, |
| 445 | |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 446 | // Execution domain for SSE instructions in bits 22, 23. |
Jakob Stoklund Olesen | 357be7f | 2010-03-30 22:46:53 +0000 | [diff] [blame] | 447 | // 0 in bits 22-23 means normal, non-SSE instruction. |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 448 | SSEDomainShift = 22, |
| 449 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 450 | OpcodeShift = 24, |
Bruno Cardoso Lopes | be95c15 | 2010-07-09 01:56:45 +0000 | [diff] [blame] | 451 | OpcodeMask = 0xFF << OpcodeShift, |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 452 | |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 453 | //===------------------------------------------------------------------===// |
Chris Lattner | 548abfc | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 454 | /// VEX - The opcode prefix used by AVX instructions |
Bruno Cardoso Lopes | e943c15 | 2010-08-26 01:02:53 +0000 | [diff] [blame] | 455 | VEX = 1U << 0, |
Bruno Cardoso Lopes | 07de406 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 456 | |
Chris Lattner | 548abfc | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 457 | /// VEX_W - Has a opcode specific functionality, but is used in the same |
| 458 | /// way as REX_W is for regular SSE instructions. |
Bruno Cardoso Lopes | e943c15 | 2010-08-26 01:02:53 +0000 | [diff] [blame] | 459 | VEX_W = 1U << 1, |
Bruno Cardoso Lopes | 07de406 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 460 | |
Chris Lattner | 548abfc | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 461 | /// VEX_4V - Used to specify an additional AVX/SSE register. Several 2 |
| 462 | /// address instructions in SSE are represented as 3 address ones in AVX |
| 463 | /// and the additional register is encoded in VEX_VVVV prefix. |
Bruno Cardoso Lopes | e943c15 | 2010-08-26 01:02:53 +0000 | [diff] [blame] | 464 | VEX_4V = 1U << 2, |
Bruno Cardoso Lopes | 07de406 | 2010-07-06 22:36:24 +0000 | [diff] [blame] | 465 | |
Chris Lattner | 548abfc | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 466 | /// VEX_I8IMM - Specifies that the last register used in a AVX instruction, |
| 467 | /// must be encoded in the i8 immediate field. This usually happens in |
| 468 | /// instructions with 4 operands. |
Bruno Cardoso Lopes | e943c15 | 2010-08-26 01:02:53 +0000 | [diff] [blame] | 469 | VEX_I8IMM = 1U << 3, |
Bruno Cardoso Lopes | 87a85c7 | 2010-07-13 21:07:28 +0000 | [diff] [blame] | 470 | |
Chris Lattner | 548abfc | 2010-10-03 18:08:05 +0000 | [diff] [blame] | 471 | /// VEX_L - Stands for a bit in the VEX opcode prefix meaning the current |
| 472 | /// instruction uses 256-bit wide registers. This is usually auto detected |
| 473 | /// if a VR256 register is used, but some AVX instructions also have this |
| 474 | /// field marked when using a f256 memory references. |
| 475 | VEX_L = 1U << 4, |
| 476 | |
| 477 | /// Has3DNow0F0FOpcode - This flag indicates that the instruction uses the |
| 478 | /// wacky 0x0F 0x0F prefix for 3DNow! instructions. The manual documents |
| 479 | /// this as having a 0x0F prefix with a 0x0F opcode, and each instruction |
| 480 | /// storing a classifier in the imm8 field. To simplify our implementation, |
| 481 | /// we handle this by storeing the classifier in the opcode field and using |
| 482 | /// this flag to indicate that the encoder should do the wacky 3DNow! thing. |
| 483 | Has3DNow0F0FOpcode = 1U << 5 |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 484 | }; |
Bruno Cardoso Lopes | be95c15 | 2010-07-09 01:56:45 +0000 | [diff] [blame] | 485 | |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 486 | // getBaseOpcodeFor - This function returns the "base" X86 opcode for the |
| 487 | // specified machine instruction. |
| 488 | // |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 489 | static inline unsigned char getBaseOpcodeFor(uint64_t TSFlags) { |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 490 | return TSFlags >> X86II::OpcodeShift; |
| 491 | } |
| 492 | |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 493 | static inline bool hasImm(uint64_t TSFlags) { |
Chris Lattner | 835acab | 2010-02-12 23:00:36 +0000 | [diff] [blame] | 494 | return (TSFlags & X86II::ImmMask) != 0; |
| 495 | } |
| 496 | |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 497 | /// getSizeOfImm - Decode the "size of immediate" field from the TSFlags field |
| 498 | /// of the specified instruction. |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 499 | static inline unsigned getSizeOfImm(uint64_t TSFlags) { |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 500 | switch (TSFlags & X86II::ImmMask) { |
| 501 | default: assert(0 && "Unknown immediate size"); |
Chris Lattner | a033119 | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 502 | case X86II::Imm8: |
| 503 | case X86II::Imm8PCRel: return 1; |
Chris Lattner | 9fc0522 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 504 | case X86II::Imm16: |
| 505 | case X86II::Imm16PCRel: return 2; |
Chris Lattner | a033119 | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 506 | case X86II::Imm32: |
| 507 | case X86II::Imm32PCRel: return 4; |
| 508 | case X86II::Imm64: return 8; |
| 509 | } |
| 510 | } |
| 511 | |
| 512 | /// isImmPCRel - Return true if the immediate of the specified instruction's |
| 513 | /// TSFlags indicates that it is pc relative. |
Bruno Cardoso Lopes | 99405df | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 514 | static inline unsigned isImmPCRel(uint64_t TSFlags) { |
Chris Lattner | a033119 | 2010-02-12 22:27:07 +0000 | [diff] [blame] | 515 | switch (TSFlags & X86II::ImmMask) { |
Chris Lattner | 751e112 | 2010-07-08 22:27:06 +0000 | [diff] [blame] | 516 | default: assert(0 && "Unknown immediate size"); |
| 517 | case X86II::Imm8PCRel: |
| 518 | case X86II::Imm16PCRel: |
| 519 | case X86II::Imm32PCRel: |
| 520 | return true; |
| 521 | case X86II::Imm8: |
| 522 | case X86II::Imm16: |
| 523 | case X86II::Imm32: |
| 524 | case X86II::Imm64: |
| 525 | return false; |
Chris Lattner | 74a2151 | 2010-02-05 19:24:13 +0000 | [diff] [blame] | 526 | } |
Chris Lattner | 751e112 | 2010-07-08 22:27:06 +0000 | [diff] [blame] | 527 | } |
| 528 | |
| 529 | /// getMemoryOperandNo - The function returns the MCInst operand # for the |
| 530 | /// first field of the memory operand. If the instruction doesn't have a |
| 531 | /// memory operand, this returns -1. |
| 532 | /// |
| 533 | /// Note that this ignores tied operands. If there is a tied register which |
| 534 | /// is duplicated in the MCInst (e.g. "EAX = addl EAX, [mem]") it is only |
| 535 | /// counted as one operand. |
| 536 | /// |
| 537 | static inline int getMemoryOperandNo(uint64_t TSFlags) { |
| 538 | switch (TSFlags & X86II::FormMask) { |
| 539 | case X86II::MRMInitReg: assert(0 && "FIXME: Remove this form"); |
| 540 | default: assert(0 && "Unknown FormMask value in getMemoryOperandNo!"); |
| 541 | case X86II::Pseudo: |
| 542 | case X86II::RawFrm: |
| 543 | case X86II::AddRegFrm: |
| 544 | case X86II::MRMDestReg: |
| 545 | case X86II::MRMSrcReg: |
Chris Lattner | 40cc3f8 | 2010-09-17 18:02:29 +0000 | [diff] [blame] | 546 | case X86II::RawFrmImm8: |
Chris Lattner | 59f8a6a | 2010-08-19 01:18:43 +0000 | [diff] [blame] | 547 | case X86II::RawFrmImm16: |
Chris Lattner | 751e112 | 2010-07-08 22:27:06 +0000 | [diff] [blame] | 548 | return -1; |
| 549 | case X86II::MRMDestMem: |
| 550 | return 0; |
| 551 | case X86II::MRMSrcMem: { |
Bruno Cardoso Lopes | e943c15 | 2010-08-26 01:02:53 +0000 | [diff] [blame] | 552 | bool HasVEX_4V = (TSFlags >> 32) & X86II::VEX_4V; |
Chris Lattner | 751e112 | 2010-07-08 22:27:06 +0000 | [diff] [blame] | 553 | unsigned FirstMemOp = 1; |
| 554 | if (HasVEX_4V) |
| 555 | ++FirstMemOp;// Skip the register source (which is encoded in VEX_VVVV). |
| 556 | |
| 557 | // FIXME: Maybe lea should have its own form? This is a horrible hack. |
| 558 | //if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r || |
| 559 | // Opcode == X86::LEA16r || Opcode == X86::LEA32r) |
| 560 | return FirstMemOp; |
| 561 | } |
| 562 | case X86II::MRM0r: case X86II::MRM1r: |
| 563 | case X86II::MRM2r: case X86II::MRM3r: |
| 564 | case X86II::MRM4r: case X86II::MRM5r: |
| 565 | case X86II::MRM6r: case X86II::MRM7r: |
| 566 | return -1; |
| 567 | case X86II::MRM0m: case X86II::MRM1m: |
| 568 | case X86II::MRM2m: case X86II::MRM3m: |
| 569 | case X86II::MRM4m: case X86II::MRM5m: |
| 570 | case X86II::MRM6m: case X86II::MRM7m: |
| 571 | return 0; |
| 572 | case X86II::MRM_C1: |
| 573 | case X86II::MRM_C2: |
| 574 | case X86II::MRM_C3: |
| 575 | case X86II::MRM_C4: |
| 576 | case X86II::MRM_C8: |
| 577 | case X86II::MRM_C9: |
| 578 | case X86II::MRM_E8: |
| 579 | case X86II::MRM_F0: |
| 580 | case X86II::MRM_F8: |
| 581 | case X86II::MRM_F9: |
Rafael Espindola | 87ca0e0 | 2011-02-22 00:35:18 +0000 | [diff] [blame^] | 582 | case X86II::MRM_D0: |
| 583 | case X86II::MRM_D1: |
Chris Lattner | 751e112 | 2010-07-08 22:27:06 +0000 | [diff] [blame] | 584 | return -1; |
| 585 | } |
| 586 | } |
Chris Lattner | 9d17740 | 2002-10-30 01:09:34 +0000 | [diff] [blame] | 587 | } |
| 588 | |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 589 | inline static bool isScale(const MachineOperand &MO) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 590 | return MO.isImm() && |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 591 | (MO.getImm() == 1 || MO.getImm() == 2 || |
| 592 | MO.getImm() == 4 || MO.getImm() == 8); |
| 593 | } |
| 594 | |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 595 | inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 596 | if (MI->getOperand(Op).isFI()) return true; |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 597 | return Op+4 <= MI->getNumOperands() && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 598 | MI->getOperand(Op ).isReg() && isScale(MI->getOperand(Op+1)) && |
| 599 | MI->getOperand(Op+2).isReg() && |
| 600 | (MI->getOperand(Op+3).isImm() || |
| 601 | MI->getOperand(Op+3).isGlobal() || |
| 602 | MI->getOperand(Op+3).isCPI() || |
| 603 | MI->getOperand(Op+3).isJTI()); |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 604 | } |
| 605 | |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 606 | inline static bool isMem(const MachineInstr *MI, unsigned Op) { |
| 607 | if (MI->getOperand(Op).isFI()) return true; |
| 608 | return Op+5 <= MI->getNumOperands() && |
| 609 | MI->getOperand(Op+4).isReg() && |
| 610 | isLeaMem(MI, Op); |
| 611 | } |
| 612 | |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 613 | class X86InstrInfo : public TargetInstrInfoImpl { |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 614 | X86TargetMachine &TM; |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 615 | const X86RegisterInfo RI; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 616 | |
| 617 | /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1, |
| 618 | /// RegOp2MemOpTable2 - Load / store folding opcode maps. |
| 619 | /// |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 620 | DenseMap<unsigned, std::pair<unsigned,unsigned> > RegOp2MemOpTable2Addr; |
| 621 | DenseMap<unsigned, std::pair<unsigned,unsigned> > RegOp2MemOpTable0; |
| 622 | DenseMap<unsigned, std::pair<unsigned,unsigned> > RegOp2MemOpTable1; |
| 623 | DenseMap<unsigned, std::pair<unsigned,unsigned> > RegOp2MemOpTable2; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 624 | |
| 625 | /// MemOp2RegOpTable - Load / store unfolding opcode map. |
| 626 | /// |
Chris Lattner | 45a1cb2 | 2010-10-07 23:08:41 +0000 | [diff] [blame] | 627 | DenseMap<unsigned, std::pair<unsigned, unsigned> > MemOp2RegOpTable; |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 628 | |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 629 | public: |
Dan Gohman | 950a4c4 | 2008-03-25 22:06:05 +0000 | [diff] [blame] | 630 | explicit X86InstrInfo(X86TargetMachine &tm); |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 631 | |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 632 | /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 633 | /// such, whenever a client has an instance of instruction info, it should |
| 634 | /// always be able to get register info as well (through this method). |
| 635 | /// |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 636 | virtual const X86RegisterInfo &getRegisterInfo() const { return RI; } |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 637 | |
Evan Cheng | 7da9ecf | 2010-01-13 00:30:23 +0000 | [diff] [blame] | 638 | /// isCoalescableExtInstr - Return true if the instruction is a "coalescable" |
| 639 | /// extension instruction. That is, it's like a copy where it's legal for the |
| 640 | /// source to overlap the destination. e.g. X86::MOVSX64rr32. If this returns |
| 641 | /// true, then it's expected the pre-extension value is available as a subreg |
| 642 | /// of the result register. This also returns the sub-register index in |
| 643 | /// SubIdx. |
| 644 | virtual bool isCoalescableExtInstr(const MachineInstr &MI, |
| 645 | unsigned &SrcReg, unsigned &DstReg, |
| 646 | unsigned &SubIdx) const; |
Evan Cheng | a5a81d7 | 2010-01-12 00:09:37 +0000 | [diff] [blame] | 647 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 648 | unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const; |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 649 | /// isLoadFromStackSlotPostFE - Check for post-frame ptr elimination |
| 650 | /// stack locations as well. This uses a heuristic so it isn't |
| 651 | /// reliable for correctness. |
| 652 | unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI, |
| 653 | int &FrameIndex) const; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 654 | |
| 655 | /// hasLoadFromStackSlot - If the specified machine instruction has |
| 656 | /// a load from a stack slot, return true along with the FrameIndex |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 657 | /// of the loaded stack slot and the machine mem operand containing |
| 658 | /// the reference. If not, return false. Unlike |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 659 | /// isLoadFromStackSlot, this returns true for any instructions that |
| 660 | /// loads from the stack. This is a hint only and may not catch all |
| 661 | /// cases. |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 662 | bool hasLoadFromStackSlot(const MachineInstr *MI, |
| 663 | const MachineMemOperand *&MMO, |
| 664 | int &FrameIndex) const; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 665 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 666 | unsigned isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const; |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 667 | /// isStoreToStackSlotPostFE - Check for post-frame ptr elimination |
| 668 | /// stack locations as well. This uses a heuristic so it isn't |
| 669 | /// reliable for correctness. |
| 670 | unsigned isStoreToStackSlotPostFE(const MachineInstr *MI, |
| 671 | int &FrameIndex) const; |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 672 | |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 673 | /// hasStoreToStackSlot - If the specified machine instruction has a |
| 674 | /// store to a stack slot, return true along with the FrameIndex of |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 675 | /// the loaded stack slot and the machine mem operand containing the |
| 676 | /// reference. If not, return false. Unlike isStoreToStackSlot, |
| 677 | /// this returns true for any instructions that loads from the |
| 678 | /// stack. This is a hint only and may not catch all cases. |
| 679 | bool hasStoreToStackSlot(const MachineInstr *MI, |
| 680 | const MachineMemOperand *&MMO, |
| 681 | int &FrameIndex) const; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 682 | |
Dan Gohman | 3731bc0 | 2009-10-10 00:34:18 +0000 | [diff] [blame] | 683 | bool isReallyTriviallyReMaterializable(const MachineInstr *MI, |
| 684 | AliasAnalysis *AA) const; |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 685 | void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 686 | unsigned DestReg, unsigned SubIdx, |
Evan Cheng | d57cdd5 | 2009-11-14 02:55:43 +0000 | [diff] [blame] | 687 | const MachineInstr *Orig, |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 688 | const TargetRegisterInfo &TRI) const; |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 689 | |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 690 | /// convertToThreeAddress - This method must be implemented by targets that |
| 691 | /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target |
| 692 | /// may be able to convert a two-address instruction into a true |
| 693 | /// three-address instruction on demand. This allows the X86 target (for |
| 694 | /// example) to convert ADD and SHL instructions into LEA instructions if they |
| 695 | /// would require register copies due to two-addressness. |
| 696 | /// |
| 697 | /// This method returns a null pointer if the transformation cannot be |
| 698 | /// performed, otherwise it returns the new instruction. |
| 699 | /// |
Evan Cheng | ba59a1e | 2006-12-01 21:52:58 +0000 | [diff] [blame] | 700 | virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI, |
| 701 | MachineBasicBlock::iterator &MBBI, |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 702 | LiveVariables *LV) const; |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 703 | |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 704 | /// commuteInstruction - We have a few instructions that must be hacked on to |
| 705 | /// commute them. |
| 706 | /// |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 707 | virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const; |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 708 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 709 | // Branch analysis. |
Dale Johannesen | 318093b | 2007-06-14 22:03:45 +0000 | [diff] [blame] | 710 | virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 711 | virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, |
| 712 | MachineBasicBlock *&FBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 713 | SmallVectorImpl<MachineOperand> &Cond, |
| 714 | bool AllowModify) const; |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 715 | virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const; |
| 716 | virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 717 | MachineBasicBlock *FBB, |
Stuart Hastings | 3bf9125 | 2010-06-17 22:43:56 +0000 | [diff] [blame] | 718 | const SmallVectorImpl<MachineOperand> &Cond, |
| 719 | DebugLoc DL) const; |
Jakob Stoklund Olesen | 320bdcb | 2010-07-08 19:46:25 +0000 | [diff] [blame] | 720 | virtual void copyPhysReg(MachineBasicBlock &MBB, |
| 721 | MachineBasicBlock::iterator MI, DebugLoc DL, |
| 722 | unsigned DestReg, unsigned SrcReg, |
| 723 | bool KillSrc) const; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 724 | virtual void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 725 | MachineBasicBlock::iterator MI, |
| 726 | unsigned SrcReg, bool isKill, int FrameIndex, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 727 | const TargetRegisterClass *RC, |
| 728 | const TargetRegisterInfo *TRI) const; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 729 | |
| 730 | virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill, |
| 731 | SmallVectorImpl<MachineOperand> &Addr, |
| 732 | const TargetRegisterClass *RC, |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 733 | MachineInstr::mmo_iterator MMOBegin, |
| 734 | MachineInstr::mmo_iterator MMOEnd, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 735 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
| 736 | |
| 737 | virtual void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 738 | MachineBasicBlock::iterator MI, |
| 739 | unsigned DestReg, int FrameIndex, |
Evan Cheng | 746ad69 | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 740 | const TargetRegisterClass *RC, |
| 741 | const TargetRegisterInfo *TRI) const; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 742 | |
| 743 | virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 744 | SmallVectorImpl<MachineOperand> &Addr, |
| 745 | const TargetRegisterClass *RC, |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 746 | MachineInstr::mmo_iterator MMOBegin, |
| 747 | MachineInstr::mmo_iterator MMOEnd, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 748 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 749 | virtual |
| 750 | MachineInstr *emitFrameIndexDebugValue(MachineFunction &MF, |
Evan Cheng | 8601a3d | 2010-04-29 01:13:30 +0000 | [diff] [blame] | 751 | int FrameIx, uint64_t Offset, |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 752 | const MDNode *MDPtr, |
| 753 | DebugLoc DL) const; |
| 754 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 755 | /// foldMemoryOperand - If this target supports it, fold a load or store of |
| 756 | /// the specified stack slot into the specified machine instruction for the |
| 757 | /// specified operand(s). If this is possible, the target should perform the |
| 758 | /// folding and return true, otherwise it should return false. If it folds |
| 759 | /// the instruction, it is likely that the MachineInstruction the iterator |
| 760 | /// references has been changed. |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 761 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 762 | MachineInstr* MI, |
| 763 | const SmallVectorImpl<unsigned> &Ops, |
| 764 | int FrameIndex) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 765 | |
| 766 | /// foldMemoryOperand - Same as the previous version except it allows folding |
| 767 | /// of any load and store from / to any address, not just from a specific |
| 768 | /// stack slot. |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 769 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 770 | MachineInstr* MI, |
| 771 | const SmallVectorImpl<unsigned> &Ops, |
| 772 | MachineInstr* LoadMI) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 773 | |
| 774 | /// canFoldMemoryOperand - Returns true if the specified load / store is |
| 775 | /// folding is possible. |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 776 | virtual bool canFoldMemoryOperand(const MachineInstr*, |
| 777 | const SmallVectorImpl<unsigned> &) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 778 | |
| 779 | /// unfoldMemoryOperand - Separate a single instruction which folded a load or |
| 780 | /// a store or a load and a store into two or more instruction. If this is |
| 781 | /// possible, returns true as well as the new instructions by reference. |
| 782 | virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI, |
| 783 | unsigned Reg, bool UnfoldLoad, bool UnfoldStore, |
| 784 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
| 785 | |
| 786 | virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N, |
| 787 | SmallVectorImpl<SDNode*> &NewNodes) const; |
| 788 | |
| 789 | /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new |
| 790 | /// instruction after load / store are unfolded from an instruction of the |
| 791 | /// specified opcode. It returns zero if the specified unfolding is not |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 792 | /// possible. If LoadRegIndex is non-null, it is filled in with the operand |
| 793 | /// index of the operand which will hold the register holding the loaded |
| 794 | /// value. |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 795 | virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc, |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 796 | bool UnfoldLoad, bool UnfoldStore, |
| 797 | unsigned *LoadRegIndex = 0) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 798 | |
Evan Cheng | 96dc115 | 2010-01-22 03:34:51 +0000 | [diff] [blame] | 799 | /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler |
| 800 | /// to determine if two loads are loading from the same base address. It |
| 801 | /// should only return true if the base pointers are the same and the |
| 802 | /// only differences between the two addresses are the offset. It also returns |
| 803 | /// the offsets by reference. |
| 804 | virtual bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, |
| 805 | int64_t &Offset1, int64_t &Offset2) const; |
| 806 | |
| 807 | /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to |
| 808 | /// determine (in conjuction with areLoadsFromSameBasePtr) if two loads should |
| 809 | /// be scheduled togther. On some targets if two loads are loading from |
| 810 | /// addresses in the same cache line, it's better if they are scheduled |
| 811 | /// together. This function takes two integers that represent the load offsets |
| 812 | /// from the common base address. It returns true if it decides it's desirable |
| 813 | /// to schedule the two loads together. "NumLoads" is the number of loads that |
| 814 | /// have already been scheduled after Load1. |
| 815 | virtual bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, |
| 816 | int64_t Offset1, int64_t Offset2, |
| 817 | unsigned NumLoads) const; |
| 818 | |
Chris Lattner | ee9eb41 | 2010-04-26 23:37:21 +0000 | [diff] [blame] | 819 | virtual void getNoopForMachoTarget(MCInst &NopInst) const; |
| 820 | |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 821 | virtual |
| 822 | bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const; |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 823 | |
Evan Cheng | 4350eb8 | 2009-02-06 17:17:30 +0000 | [diff] [blame] | 824 | /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine |
| 825 | /// instruction that defines the specified register class. |
| 826 | bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const; |
Evan Cheng | 2306628 | 2008-10-27 07:14:50 +0000 | [diff] [blame] | 827 | |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 828 | static bool isX86_64NonExtLowByteReg(unsigned reg) { |
| 829 | return (reg == X86::SPL || reg == X86::BPL || |
| 830 | reg == X86::SIL || reg == X86::DIL); |
| 831 | } |
| 832 | |
Chris Lattner | 39a612e | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 833 | static bool isX86_64ExtendedReg(const MachineOperand &MO) { |
| 834 | if (!MO.isReg()) return false; |
| 835 | return isX86_64ExtendedReg(MO.getReg()); |
| 836 | } |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 837 | |
Chris Lattner | 39a612e | 2010-02-05 22:10:22 +0000 | [diff] [blame] | 838 | /// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or |
| 839 | /// higher) register? e.g. r8, xmm8, xmm13, etc. |
| 840 | static bool isX86_64ExtendedReg(unsigned RegNo); |
| 841 | |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 842 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 843 | /// the global base register value. Output instructions required to |
| 844 | /// initialize the register in the function entry block, if necessary. |
Dan Gohman | 8b74696 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 845 | /// |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 846 | unsigned getGlobalBaseReg(MachineFunction *MF) const; |
Dan Gohman | 8b74696 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 847 | |
Jakob Stoklund Olesen | e4b94b4 | 2010-03-29 23:24:21 +0000 | [diff] [blame] | 848 | /// GetSSEDomain - Return the SSE execution domain of MI as the first element, |
| 849 | /// and a bitmask of possible arguments to SetSSEDomain ase the second. |
| 850 | std::pair<uint16_t, uint16_t> GetSSEDomain(const MachineInstr *MI) const; |
| 851 | |
| 852 | /// SetSSEDomain - Set the SSEDomain of MI. |
| 853 | void SetSSEDomain(MachineInstr *MI, unsigned Domain) const; |
Jakob Stoklund Olesen | 352aa50 | 2010-03-25 17:25:00 +0000 | [diff] [blame] | 854 | |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 855 | MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 856 | MachineInstr* MI, |
| 857 | unsigned OpNum, |
| 858 | const SmallVectorImpl<MachineOperand> &MOs, |
| 859 | unsigned Size, unsigned Alignment) const; |
Evan Cheng | 2312842 | 2010-10-19 18:58:51 +0000 | [diff] [blame] | 860 | |
| 861 | bool hasHighOperandLatency(const InstrItineraryData *ItinData, |
| 862 | const MachineRegisterInfo *MRI, |
| 863 | const MachineInstr *DefMI, unsigned DefIdx, |
| 864 | const MachineInstr *UseMI, unsigned UseIdx) const; |
Chris Lattner | beac75d | 2010-09-05 02:18:34 +0000 | [diff] [blame] | 865 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 866 | private: |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame] | 867 | MachineInstr * convertToThreeAddressWithLEA(unsigned MIOpc, |
| 868 | MachineFunction::iterator &MFI, |
| 869 | MachineBasicBlock::iterator &MBBI, |
| 870 | LiveVariables *LV) const; |
| 871 | |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 872 | /// isFrameOperand - Return true and the FrameIndex if the specified |
| 873 | /// operand and follow operands form a reference to the stack frame. |
| 874 | bool isFrameOperand(const MachineInstr *MI, unsigned int Op, |
| 875 | int &FrameIndex) const; |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 876 | }; |
| 877 | |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 878 | } // End llvm namespace |
| 879 | |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 880 | #endif |