blob: eb0e4b801275ddce57d507118bae5d378f700af9 [file] [log] [blame]
Chris Lattner1e60a912003-12-20 01:22:19 +00001//===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswell856ba762003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswell856ba762003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
14#ifndef X86INSTRUCTIONINFO_H
15#define X86INSTRUCTIONINFO_H
16
Chris Lattner3501fea2003-01-14 22:00:31 +000017#include "llvm/Target/TargetInstrInfo.h"
Nicolas Geoffray52e724a2008-04-16 20:10:13 +000018#include "X86.h"
Chris Lattner72614082002-10-25 22:55:53 +000019#include "X86RegisterInfo.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000020#include "llvm/ADT/DenseMap.h"
Chris Lattner72614082002-10-25 22:55:53 +000021
Brian Gaeked0fde302003-11-11 22:41:34 +000022namespace llvm {
Evan Cheng25ab6902006-09-08 06:48:29 +000023 class X86RegisterInfo;
Evan Chengaa3c1412006-05-30 21:45:53 +000024 class X86TargetMachine;
Brian Gaeked0fde302003-11-11 22:41:34 +000025
Chris Lattner7fbe9722006-10-20 17:42:20 +000026namespace X86 {
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000027 // Enums for memory operand decoding. Each memory operand is represented with
28 // a 5 operand sequence in the form:
29 // [BaseReg, ScaleAmt, IndexReg, Disp, Segment]
30 // These enums help decode this.
31 enum {
32 AddrBaseReg = 0,
33 AddrScaleAmt = 1,
34 AddrIndexReg = 2,
35 AddrDisp = 3,
36
37 /// AddrSegmentReg - The operand # of the segment in the memory operand.
38 AddrSegmentReg = 4,
39
40 /// AddrNumOperands - Total number of operands in a memory reference.
41 AddrNumOperands = 5
42 };
43
44
Chris Lattner7fbe9722006-10-20 17:42:20 +000045 // X86 specific condition code. These correspond to X86_*_COND in
46 // X86InstrInfo.td. They must be kept in synch.
47 enum CondCode {
48 COND_A = 0,
49 COND_AE = 1,
50 COND_B = 2,
51 COND_BE = 3,
52 COND_E = 4,
53 COND_G = 5,
54 COND_GE = 6,
55 COND_L = 7,
56 COND_LE = 8,
57 COND_NE = 9,
58 COND_NO = 10,
59 COND_NP = 11,
60 COND_NS = 12,
Dan Gohman653456c2009-01-07 00:15:08 +000061 COND_O = 13,
62 COND_P = 14,
63 COND_S = 15,
Dan Gohman279c22e2008-10-21 03:29:32 +000064
65 // Artificial condition codes. These are used by AnalyzeBranch
66 // to indicate a block terminated with two conditional branches to
67 // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE,
68 // which can't be represented on x86 with a single condition. These
69 // are never used in MachineInstrs.
70 COND_NE_OR_P,
71 COND_NP_OR_E,
72
Chris Lattner7fbe9722006-10-20 17:42:20 +000073 COND_INVALID
74 };
Christopher Lamb6634e262008-03-13 05:47:01 +000075
Chris Lattner7fbe9722006-10-20 17:42:20 +000076 // Turn condition code into conditional branch opcode.
77 unsigned GetCondBranchFromCond(CondCode CC);
Chris Lattner9cd68752006-10-21 05:52:40 +000078
79 /// GetOppositeBranchCondition - Return the inverse of the specified cond,
80 /// e.g. turning COND_E to COND_NE.
81 CondCode GetOppositeBranchCondition(X86::CondCode CC);
82
Chris Lattner7fbe9722006-10-20 17:42:20 +000083}
84
Chris Lattner9d177402002-10-30 01:09:34 +000085/// X86II - This namespace holds all of the target specific flags that
86/// instruction info tracks.
87///
88namespace X86II {
Chris Lattner3b6b36d2009-07-10 06:29:59 +000089 /// Target Operand Flag enum.
90 enum TOF {
Chris Lattner6aab9cf2002-11-18 05:37:11 +000091 //===------------------------------------------------------------------===//
Chris Lattnerac5e8872009-06-25 17:38:33 +000092 // X86 Specific MachineOperand flags.
93
Dan Gohman01a76ce2009-10-05 15:52:08 +000094 MO_NO_FLAG,
Chris Lattnerac5e8872009-06-25 17:38:33 +000095
96 /// MO_GOT_ABSOLUTE_ADDRESS - On a symbol operand, this represents a
97 /// relocation of:
Chris Lattner55e7c822009-06-26 00:43:52 +000098 /// SYMBOL_LABEL + [. - PICBASELABEL]
Dan Gohman01a76ce2009-10-05 15:52:08 +000099 MO_GOT_ABSOLUTE_ADDRESS,
Chris Lattnerac5e8872009-06-25 17:38:33 +0000100
Chris Lattner55e7c822009-06-26 00:43:52 +0000101 /// MO_PIC_BASE_OFFSET - On a symbol operand this indicates that the
102 /// immediate should get the value of the symbol minus the PIC base label:
103 /// SYMBOL_LABEL - PICBASELABEL
Dan Gohman01a76ce2009-10-05 15:52:08 +0000104 MO_PIC_BASE_OFFSET,
Chris Lattner55e7c822009-06-26 00:43:52 +0000105
Chris Lattnerb903bed2009-06-26 21:20:29 +0000106 /// MO_GOT - On a symbol operand this indicates that the immediate is the
107 /// offset to the GOT entry for the symbol name from the base of the GOT.
108 ///
109 /// See the X86-64 ELF ABI supplement for more details.
110 /// SYMBOL_LABEL @GOT
Dan Gohman01a76ce2009-10-05 15:52:08 +0000111 MO_GOT,
Chris Lattner55e7c822009-06-26 00:43:52 +0000112
Chris Lattnerb903bed2009-06-26 21:20:29 +0000113 /// MO_GOTOFF - On a symbol operand this indicates that the immediate is
114 /// the offset to the location of the symbol name from the base of the GOT.
115 ///
116 /// See the X86-64 ELF ABI supplement for more details.
117 /// SYMBOL_LABEL @GOTOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000118 MO_GOTOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000119
120 /// MO_GOTPCREL - On a symbol operand this indicates that the immediate is
121 /// offset to the GOT entry for the symbol name from the current code
122 /// location.
123 ///
124 /// See the X86-64 ELF ABI supplement for more details.
125 /// SYMBOL_LABEL @GOTPCREL
Dan Gohman01a76ce2009-10-05 15:52:08 +0000126 MO_GOTPCREL,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000127
128 /// MO_PLT - On a symbol operand this indicates that the immediate is
129 /// offset to the PLT entry of symbol name from the current code location.
130 ///
131 /// See the X86-64 ELF ABI supplement for more details.
132 /// SYMBOL_LABEL @PLT
Dan Gohman01a76ce2009-10-05 15:52:08 +0000133 MO_PLT,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000134
135 /// MO_TLSGD - On a symbol operand this indicates that the immediate is
136 /// some TLS offset.
137 ///
138 /// See 'ELF Handling for Thread-Local Storage' for more details.
139 /// SYMBOL_LABEL @TLSGD
Dan Gohman01a76ce2009-10-05 15:52:08 +0000140 MO_TLSGD,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000141
142 /// MO_GOTTPOFF - On a symbol operand this indicates that the immediate is
143 /// some TLS offset.
144 ///
145 /// See 'ELF Handling for Thread-Local Storage' for more details.
146 /// SYMBOL_LABEL @GOTTPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000147 MO_GOTTPOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000148
149 /// MO_INDNTPOFF - On a symbol operand this indicates that the immediate is
150 /// some TLS offset.
151 ///
152 /// See 'ELF Handling for Thread-Local Storage' for more details.
153 /// SYMBOL_LABEL @INDNTPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000154 MO_INDNTPOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000155
156 /// MO_TPOFF - On a symbol operand this indicates that the immediate is
157 /// some TLS offset.
158 ///
159 /// See 'ELF Handling for Thread-Local Storage' for more details.
160 /// SYMBOL_LABEL @TPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000161 MO_TPOFF,
Chris Lattnerb903bed2009-06-26 21:20:29 +0000162
163 /// MO_NTPOFF - On a symbol operand this indicates that the immediate is
164 /// some TLS offset.
165 ///
166 /// See 'ELF Handling for Thread-Local Storage' for more details.
167 /// SYMBOL_LABEL @NTPOFF
Dan Gohman01a76ce2009-10-05 15:52:08 +0000168 MO_NTPOFF,
Chris Lattnerac5e8872009-06-25 17:38:33 +0000169
Chris Lattner4aa21aa2009-07-09 00:58:53 +0000170 /// MO_DLLIMPORT - On a symbol operand "FOO", this indicates that the
171 /// reference is actually to the "__imp_FOO" symbol. This is used for
172 /// dllimport linkage on windows.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000173 MO_DLLIMPORT,
Chris Lattner4aa21aa2009-07-09 00:58:53 +0000174
Chris Lattner74e726e2009-07-09 05:27:35 +0000175 /// MO_DARWIN_STUB - On a symbol operand "FOO", this indicates that the
176 /// reference is actually to the "FOO$stub" symbol. This is used for calls
177 /// and jumps to external functions on Tiger and before.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000178 MO_DARWIN_STUB,
Chris Lattner74e726e2009-07-09 05:27:35 +0000179
Chris Lattner75cdf272009-07-09 06:59:17 +0000180 /// MO_DARWIN_NONLAZY - On a symbol operand "FOO", this indicates that the
181 /// reference is actually to the "FOO$non_lazy_ptr" symbol, which is a
182 /// non-PIC-base-relative reference to a non-hidden dyld lazy pointer stub.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000183 MO_DARWIN_NONLAZY,
Chris Lattner75cdf272009-07-09 06:59:17 +0000184
185 /// MO_DARWIN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this indicates
186 /// that the reference is actually to "FOO$non_lazy_ptr - PICBASE", which is
187 /// a PIC-base-relative reference to a non-hidden dyld lazy pointer stub.
Dan Gohman01a76ce2009-10-05 15:52:08 +0000188 MO_DARWIN_NONLAZY_PIC_BASE,
Chris Lattner75cdf272009-07-09 06:59:17 +0000189
Chris Lattner75cdf272009-07-09 06:59:17 +0000190 /// MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this
191 /// indicates that the reference is actually to "FOO$non_lazy_ptr -PICBASE",
192 /// which is a PIC-base-relative reference to a hidden dyld lazy pointer
193 /// stub.
Eric Christopher30ef0e52010-06-03 04:07:48 +0000194 MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE,
195
196 /// MO_TLVP - On a symbol operand this indicates that the immediate is
197 /// some TLS offset.
198 ///
199 /// This is the TLS offset for the Darwin TLS mechanism.
200 MO_TLVP,
201
202 /// MO_TLVP_PIC_BASE - On a symbol operand this indicates that the immediate
203 /// is some TLS offset from the picbase.
204 ///
205 /// This is the 32-bit TLS offset for Darwin TLS in PIC mode.
206 MO_TLVP_PIC_BASE
Chris Lattner281bada2009-07-10 06:06:17 +0000207 };
208}
209
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000210/// isGlobalStubReference - Return true if the specified TargetFlag operand is
Chris Lattner281bada2009-07-10 06:06:17 +0000211/// a reference to a stub for a global, not the global itself.
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000212inline static bool isGlobalStubReference(unsigned char TargetFlag) {
213 switch (TargetFlag) {
Chris Lattner281bada2009-07-10 06:06:17 +0000214 case X86II::MO_DLLIMPORT: // dllimport stub.
215 case X86II::MO_GOTPCREL: // rip-relative GOT reference.
216 case X86II::MO_GOT: // normal GOT reference.
217 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Normal $non_lazy_ptr ref.
218 case X86II::MO_DARWIN_NONLAZY: // Normal $non_lazy_ptr ref.
219 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Hidden $non_lazy_ptr ref.
Chris Lattner281bada2009-07-10 06:06:17 +0000220 return true;
221 default:
222 return false;
223 }
224}
Chris Lattner7478ab82009-07-10 07:33:30 +0000225
226/// isGlobalRelativeToPICBase - Return true if the specified global value
227/// reference is relative to a 32-bit PIC base (X86ISD::GlobalBaseReg). If this
228/// is true, the addressing mode has the PIC base register added in (e.g. EBX).
229inline static bool isGlobalRelativeToPICBase(unsigned char TargetFlag) {
230 switch (TargetFlag) {
231 case X86II::MO_GOTOFF: // isPICStyleGOT: local global.
232 case X86II::MO_GOT: // isPICStyleGOT: other global.
233 case X86II::MO_PIC_BASE_OFFSET: // Darwin local global.
234 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Darwin/32 external global.
235 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Darwin/32 hidden global.
Eric Christopher30ef0e52010-06-03 04:07:48 +0000236 case X86II::MO_TLVP: // ??? Pretty sure..
Chris Lattner7478ab82009-07-10 07:33:30 +0000237 return true;
238 default:
239 return false;
240 }
241}
Chris Lattner281bada2009-07-10 06:06:17 +0000242
243/// X86II - This namespace holds all of the target specific flags that
244/// instruction info tracks.
245///
246namespace X86II {
247 enum {
Chris Lattnerac5e8872009-06-25 17:38:33 +0000248 //===------------------------------------------------------------------===//
249 // Instruction encodings. These are the standard/most common forms for X86
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000250 // instructions.
251 //
252
Chris Lattner4c299f52002-12-25 05:09:59 +0000253 // PseudoFrm - This represents an instruction that is a pseudo instruction
254 // or one that has not been implemented yet. It is illegal to code generate
255 // it, but tolerated for intermediate implementation stages.
256 Pseudo = 0,
257
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000258 /// Raw - This form is for instructions that don't have any operands, so
259 /// they are just a fixed opcode value, like 'leave'.
Chris Lattner4c299f52002-12-25 05:09:59 +0000260 RawFrm = 1,
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000261
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000262 /// AddRegFrm - This form is used for instructions like 'push r32' that have
263 /// their one register operand added to their opcode.
Chris Lattner4c299f52002-12-25 05:09:59 +0000264 AddRegFrm = 2,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000265
266 /// MRMDestReg - This form is used for instructions that use the Mod/RM byte
267 /// to specify a destination, which in this case is a register.
268 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000269 MRMDestReg = 3,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000270
271 /// MRMDestMem - This form is used for instructions that use the Mod/RM byte
272 /// to specify a destination, which in this case is memory.
273 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000274 MRMDestMem = 4,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000275
276 /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte
277 /// to specify a source, which in this case is a register.
278 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000279 MRMSrcReg = 5,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000280
281 /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte
282 /// to specify a source, which in this case is memory.
283 ///
Chris Lattner4c299f52002-12-25 05:09:59 +0000284 MRMSrcMem = 6,
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000285
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000286 /// MRM[0-7][rm] - These forms are used to represent instructions that use
Chris Lattner85b39f22002-11-21 17:08:49 +0000287 /// a Mod/RM byte, and use the middle field to hold extended opcode
288 /// information. In the intel manual these are represented as /0, /1, ...
289 ///
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000290
Chris Lattner85b39f22002-11-21 17:08:49 +0000291 // First, instructions that operate on a register r/m operand...
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000292 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3
293 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7
Chris Lattner85b39f22002-11-21 17:08:49 +0000294
295 // Next, instructions that operate on a memory r/m operand...
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000296 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3
297 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7
Chris Lattner85b39f22002-11-21 17:08:49 +0000298
Evan Cheng3c55c542006-02-01 06:13:50 +0000299 // MRMInitReg - This form is used for instructions whose source and
300 // destinations are the same register.
301 MRMInitReg = 32,
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000302
303 //// MRM_C1 - A mod/rm byte of exactly 0xC1.
304 MRM_C1 = 33,
Chris Lattnera599de22010-02-13 00:41:14 +0000305 MRM_C2 = 34,
306 MRM_C3 = 35,
307 MRM_C4 = 36,
308 MRM_C8 = 37,
309 MRM_C9 = 38,
310 MRM_E8 = 39,
311 MRM_F0 = 40,
312 MRM_F8 = 41,
Chris Lattnerb7790332010-02-13 03:42:24 +0000313 MRM_F9 = 42,
Chris Lattner59f8a6a2010-08-19 01:18:43 +0000314
315 /// RawFrmImm16 - This is used for CALL FAR instructions, which have two
316 /// immediates, the first of which is a 16 or 32-bit immediate (specified by
317 /// the imm encoding) and the second is a 16-bit fixed value. In the AMD
318 /// manual, this operand is described as pntr16:32 and pntr16:16
319 RawFrmImm16 = 43,
Evan Cheng3c55c542006-02-01 06:13:50 +0000320
321 FormMask = 63,
Chris Lattner6aab9cf2002-11-18 05:37:11 +0000322
323 //===------------------------------------------------------------------===//
324 // Actual flags...
325
Chris Lattner11e53e32002-11-21 01:32:55 +0000326 // OpSize - Set if this instruction requires an operand size prefix (0x66),
327 // which most often indicates that the instruction operates on 16 bit data
328 // instead of 32 bit data.
Evan Cheng3c55c542006-02-01 06:13:50 +0000329 OpSize = 1 << 6,
Brian Gaeke86764d72002-12-05 08:30:40 +0000330
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 // AsSize - Set if this instruction requires an operand size prefix (0x67),
332 // which most often indicates that the instruction address 16 bit address
333 // instead of 32 bit address (or 32 bit address in 64 bit mode).
334 AdSize = 1 << 7,
335
336 //===------------------------------------------------------------------===//
Chris Lattner4c299f52002-12-25 05:09:59 +0000337 // Op0Mask - There are several prefix bytes that are used to form two byte
Chris Lattner915e5e52004-02-12 17:53:22 +0000338 // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is
339 // used to obtain the setting of this field. If no bits in this field is
340 // set, there is no prefix byte for obtaining a multibyte opcode.
Chris Lattner4c299f52002-12-25 05:09:59 +0000341 //
Evan Cheng25ab6902006-09-08 06:48:29 +0000342 Op0Shift = 8,
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000343 Op0Mask = 0xF << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000344
345 // TB - TwoByte - Set if this instruction has a two byte opcode, which
346 // starts with a 0x0F byte before the real opcode.
Chris Lattner2959b6e2003-08-06 15:32:20 +0000347 TB = 1 << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000348
Chris Lattner915e5e52004-02-12 17:53:22 +0000349 // REP - The 0xF3 prefix byte indicating repetition of the following
350 // instruction.
351 REP = 2 << Op0Shift,
352
Chris Lattner4c299f52002-12-25 05:09:59 +0000353 // D8-DF - These escape opcodes are used by the floating point unit. These
354 // values must remain sequential.
Chris Lattner915e5e52004-02-12 17:53:22 +0000355 D8 = 3 << Op0Shift, D9 = 4 << Op0Shift,
356 DA = 5 << Op0Shift, DB = 6 << Op0Shift,
357 DC = 7 << Op0Shift, DD = 8 << Op0Shift,
358 DE = 9 << Op0Shift, DF = 10 << Op0Shift,
Jeff Cohen9eb59ec2005-07-27 05:53:44 +0000359
Nate Begemanf63be7d2005-07-06 18:59:04 +0000360 // XS, XD - These prefix codes are for single and double precision scalar
361 // floating point operations performed in the SSE registers.
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000362 XD = 11 << Op0Shift, XS = 12 << Op0Shift,
363
364 // T8, TA - Prefix after the 0x0F prefix.
365 T8 = 13 << Op0Shift, TA = 14 << Op0Shift,
Eric Christopherb4dc13c2009-08-08 21:55:08 +0000366
367 // TF - Prefix before and after 0x0F
368 TF = 15 << Op0Shift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000369
Chris Lattner0c514f42003-01-13 00:49:24 +0000370 //===------------------------------------------------------------------===//
Evan Cheng25ab6902006-09-08 06:48:29 +0000371 // REX_W - REX prefixes are instruction prefixes used in 64-bit mode.
372 // They are used to specify GPRs and SSE registers, 64-bit operand size,
373 // etc. We only cares about REX.W and REX.R bits and only the former is
374 // statically determined.
375 //
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000376 REXShift = 12,
Evan Cheng25ab6902006-09-08 06:48:29 +0000377 REX_W = 1 << REXShift,
378
379 //===------------------------------------------------------------------===//
380 // This three-bit field describes the size of an immediate operand. Zero is
Alkis Evlogimenos5ab29b52004-02-28 22:02:05 +0000381 // unused so that we can tell if we forgot to set a value.
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000382 ImmShift = 13,
Chris Lattnera0331192010-02-12 22:27:07 +0000383 ImmMask = 7 << ImmShift,
384 Imm8 = 1 << ImmShift,
385 Imm8PCRel = 2 << ImmShift,
386 Imm16 = 3 << ImmShift,
Chris Lattner9fc05222010-07-07 22:27:31 +0000387 Imm16PCRel = 4 << ImmShift,
388 Imm32 = 5 << ImmShift,
389 Imm32PCRel = 6 << ImmShift,
390 Imm64 = 7 << ImmShift,
Chris Lattner4c299f52002-12-25 05:09:59 +0000391
Chris Lattner0c514f42003-01-13 00:49:24 +0000392 //===------------------------------------------------------------------===//
393 // FP Instruction Classification... Zero is non-fp instruction.
394
Chris Lattner2959b6e2003-08-06 15:32:20 +0000395 // FPTypeMask - Mask for all of the FP types...
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000396 FPTypeShift = 16,
Chris Lattner2959b6e2003-08-06 15:32:20 +0000397 FPTypeMask = 7 << FPTypeShift,
398
Chris Lattner79b13732004-01-30 22:24:18 +0000399 // NotFP - The default, set for instructions that do not use FP registers.
400 NotFP = 0 << FPTypeShift,
401
Chris Lattner0c514f42003-01-13 00:49:24 +0000402 // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0
Chris Lattner2959b6e2003-08-06 15:32:20 +0000403 ZeroArgFP = 1 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000404
405 // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst
Chris Lattner2959b6e2003-08-06 15:32:20 +0000406 OneArgFP = 2 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000407
408 // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a
409 // result back to ST(0). For example, fcos, fsqrt, etc.
410 //
Chris Lattner2959b6e2003-08-06 15:32:20 +0000411 OneArgFPRW = 3 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000412
413 // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an
414 // explicit argument, storing the result to either ST(0) or the implicit
415 // argument. For example: fadd, fsub, fmul, etc...
Chris Lattner2959b6e2003-08-06 15:32:20 +0000416 TwoArgFP = 4 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000417
Chris Lattnerab8decc2004-06-11 04:41:24 +0000418 // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an
419 // explicit argument, but have no destination. Example: fucom, fucomi, ...
420 CompareFP = 5 << FPTypeShift,
421
Chris Lattner1c54a852004-03-31 22:02:13 +0000422 // CondMovFP - "2 operand" floating point conditional move instructions.
Chris Lattnerab8decc2004-06-11 04:41:24 +0000423 CondMovFP = 6 << FPTypeShift,
Chris Lattner1c54a852004-03-31 22:02:13 +0000424
Chris Lattner0c514f42003-01-13 00:49:24 +0000425 // SpecialFP - Special instruction forms. Dispatch by opcode explicitly.
Chris Lattnerab8decc2004-06-11 04:41:24 +0000426 SpecialFP = 7 << FPTypeShift,
Chris Lattner0c514f42003-01-13 00:49:24 +0000427
Andrew Lenharthea7da502008-03-01 13:37:02 +0000428 // Lock prefix
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000429 LOCKShift = 19,
Andrew Lenharthea7da502008-03-01 13:37:02 +0000430 LOCK = 1 << LOCKShift,
431
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000432 // Segment override prefixes. Currently we just need ability to address
433 // stuff in gs and fs segments.
Chris Lattnerc96f6d62010-02-12 01:55:31 +0000434 SegOvrShift = 20,
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000435 SegOvrMask = 3 << SegOvrShift,
436 FS = 1 << SegOvrShift,
437 GS = 2 << SegOvrShift,
438
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000439 // Execution domain for SSE instructions in bits 22, 23.
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +0000440 // 0 in bits 22-23 means normal, non-SSE instruction.
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000441 SSEDomainShift = 22,
442
Evan Cheng25ab6902006-09-08 06:48:29 +0000443 OpcodeShift = 24,
Bruno Cardoso Lopesbe95c152010-07-09 01:56:45 +0000444 OpcodeMask = 0xFF << OpcodeShift,
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000445
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000446 //===------------------------------------------------------------------===//
Bruno Cardoso Lopesbe95c152010-07-09 01:56:45 +0000447 // VEX - The opcode prefix used by AVX instructions
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000448 VEX = 1U << 0,
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000449
Bruno Cardoso Lopesbe95c152010-07-09 01:56:45 +0000450 // VEX_W - Has a opcode specific functionality, but is used in the same
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000451 // way as REX_W is for regular SSE instructions.
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000452 VEX_W = 1U << 1,
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000453
Bruno Cardoso Lopesbe95c152010-07-09 01:56:45 +0000454 // VEX_4V - Used to specify an additional AVX/SSE register. Several 2
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000455 // address instructions in SSE are represented as 3 address ones in AVX
456 // and the additional register is encoded in VEX_VVVV prefix.
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000457 VEX_4V = 1U << 2,
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000458
Bruno Cardoso Lopesbe95c152010-07-09 01:56:45 +0000459 // VEX_I8IMM - Specifies that the last register used in a AVX instruction,
Bruno Cardoso Lopes07de4062010-07-06 22:36:24 +0000460 // must be encoded in the i8 immediate field. This usually happens in
461 // instructions with 4 operands.
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000462 VEX_I8IMM = 1U << 3,
Bruno Cardoso Lopes87a85c72010-07-13 21:07:28 +0000463
464 // VEX_L - Stands for a bit in the VEX opcode prefix meaning the current
465 // instruction uses 256-bit wide registers. This is usually auto detected if
466 // a VR256 register is used, but some AVX instructions also have this field
467 // marked when using a f256 memory references.
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000468 VEX_L = 1U << 4
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000469 };
Bruno Cardoso Lopesbe95c152010-07-09 01:56:45 +0000470
Chris Lattner74a21512010-02-05 19:24:13 +0000471 // getBaseOpcodeFor - This function returns the "base" X86 opcode for the
472 // specified machine instruction.
473 //
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000474 static inline unsigned char getBaseOpcodeFor(uint64_t TSFlags) {
Chris Lattner74a21512010-02-05 19:24:13 +0000475 return TSFlags >> X86II::OpcodeShift;
476 }
477
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000478 static inline bool hasImm(uint64_t TSFlags) {
Chris Lattner835acab2010-02-12 23:00:36 +0000479 return (TSFlags & X86II::ImmMask) != 0;
480 }
481
Chris Lattner74a21512010-02-05 19:24:13 +0000482 /// getSizeOfImm - Decode the "size of immediate" field from the TSFlags field
483 /// of the specified instruction.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000484 static inline unsigned getSizeOfImm(uint64_t TSFlags) {
Chris Lattner74a21512010-02-05 19:24:13 +0000485 switch (TSFlags & X86II::ImmMask) {
486 default: assert(0 && "Unknown immediate size");
Chris Lattnera0331192010-02-12 22:27:07 +0000487 case X86II::Imm8:
488 case X86II::Imm8PCRel: return 1;
Chris Lattner9fc05222010-07-07 22:27:31 +0000489 case X86II::Imm16:
490 case X86II::Imm16PCRel: return 2;
Chris Lattnera0331192010-02-12 22:27:07 +0000491 case X86II::Imm32:
492 case X86II::Imm32PCRel: return 4;
493 case X86II::Imm64: return 8;
494 }
495 }
496
497 /// isImmPCRel - Return true if the immediate of the specified instruction's
498 /// TSFlags indicates that it is pc relative.
Bruno Cardoso Lopes99405df2010-06-08 22:51:23 +0000499 static inline unsigned isImmPCRel(uint64_t TSFlags) {
Chris Lattnera0331192010-02-12 22:27:07 +0000500 switch (TSFlags & X86II::ImmMask) {
Chris Lattner751e1122010-07-08 22:27:06 +0000501 default: assert(0 && "Unknown immediate size");
502 case X86II::Imm8PCRel:
503 case X86II::Imm16PCRel:
504 case X86II::Imm32PCRel:
505 return true;
506 case X86II::Imm8:
507 case X86II::Imm16:
508 case X86II::Imm32:
509 case X86II::Imm64:
510 return false;
Chris Lattner74a21512010-02-05 19:24:13 +0000511 }
Chris Lattner751e1122010-07-08 22:27:06 +0000512 }
513
514 /// getMemoryOperandNo - The function returns the MCInst operand # for the
515 /// first field of the memory operand. If the instruction doesn't have a
516 /// memory operand, this returns -1.
517 ///
518 /// Note that this ignores tied operands. If there is a tied register which
519 /// is duplicated in the MCInst (e.g. "EAX = addl EAX, [mem]") it is only
520 /// counted as one operand.
521 ///
522 static inline int getMemoryOperandNo(uint64_t TSFlags) {
523 switch (TSFlags & X86II::FormMask) {
524 case X86II::MRMInitReg: assert(0 && "FIXME: Remove this form");
525 default: assert(0 && "Unknown FormMask value in getMemoryOperandNo!");
526 case X86II::Pseudo:
527 case X86II::RawFrm:
528 case X86II::AddRegFrm:
529 case X86II::MRMDestReg:
530 case X86II::MRMSrcReg:
Chris Lattner59f8a6a2010-08-19 01:18:43 +0000531 case X86II::RawFrmImm16:
Chris Lattner751e1122010-07-08 22:27:06 +0000532 return -1;
533 case X86II::MRMDestMem:
534 return 0;
535 case X86II::MRMSrcMem: {
Bruno Cardoso Lopese943c152010-08-26 01:02:53 +0000536 bool HasVEX_4V = (TSFlags >> 32) & X86II::VEX_4V;
Chris Lattner751e1122010-07-08 22:27:06 +0000537 unsigned FirstMemOp = 1;
538 if (HasVEX_4V)
539 ++FirstMemOp;// Skip the register source (which is encoded in VEX_VVVV).
540
541 // FIXME: Maybe lea should have its own form? This is a horrible hack.
542 //if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
543 // Opcode == X86::LEA16r || Opcode == X86::LEA32r)
544 return FirstMemOp;
545 }
546 case X86II::MRM0r: case X86II::MRM1r:
547 case X86II::MRM2r: case X86II::MRM3r:
548 case X86II::MRM4r: case X86II::MRM5r:
549 case X86II::MRM6r: case X86II::MRM7r:
550 return -1;
551 case X86II::MRM0m: case X86II::MRM1m:
552 case X86II::MRM2m: case X86II::MRM3m:
553 case X86II::MRM4m: case X86II::MRM5m:
554 case X86II::MRM6m: case X86II::MRM7m:
555 return 0;
556 case X86II::MRM_C1:
557 case X86II::MRM_C2:
558 case X86II::MRM_C3:
559 case X86II::MRM_C4:
560 case X86II::MRM_C8:
561 case X86II::MRM_C9:
562 case X86II::MRM_E8:
563 case X86II::MRM_F0:
564 case X86II::MRM_F8:
565 case X86II::MRM_F9:
566 return -1;
567 }
568 }
Chris Lattner9d177402002-10-30 01:09:34 +0000569}
570
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000571inline static bool isScale(const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000572 return MO.isImm() &&
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000573 (MO.getImm() == 1 || MO.getImm() == 2 ||
574 MO.getImm() == 4 || MO.getImm() == 8);
575}
576
Rafael Espindola094fad32009-04-08 21:14:34 +0000577inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000578 if (MI->getOperand(Op).isFI()) return true;
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000579 return Op+4 <= MI->getNumOperands() &&
Dan Gohmand735b802008-10-03 15:45:36 +0000580 MI->getOperand(Op ).isReg() && isScale(MI->getOperand(Op+1)) &&
581 MI->getOperand(Op+2).isReg() &&
582 (MI->getOperand(Op+3).isImm() ||
583 MI->getOperand(Op+3).isGlobal() ||
584 MI->getOperand(Op+3).isCPI() ||
585 MI->getOperand(Op+3).isJTI());
Anton Korobeynikov1c4b5ea2008-06-28 11:07:54 +0000586}
587
Rafael Espindola094fad32009-04-08 21:14:34 +0000588inline static bool isMem(const MachineInstr *MI, unsigned Op) {
589 if (MI->getOperand(Op).isFI()) return true;
590 return Op+5 <= MI->getNumOperands() &&
591 MI->getOperand(Op+4).isReg() &&
592 isLeaMem(MI, Op);
593}
594
Chris Lattner64105522008-01-01 01:03:04 +0000595class X86InstrInfo : public TargetInstrInfoImpl {
Evan Chengaa3c1412006-05-30 21:45:53 +0000596 X86TargetMachine &TM;
Chris Lattner72614082002-10-25 22:55:53 +0000597 const X86RegisterInfo RI;
Owen Anderson43dbe052008-01-07 01:35:02 +0000598
599 /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1,
600 /// RegOp2MemOpTable2 - Load / store folding opcode maps.
601 ///
Evan Chengf9b36f02009-07-15 06:10:07 +0000602 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2Addr;
603 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable0;
604 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable1;
605 DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2;
Owen Anderson43dbe052008-01-07 01:35:02 +0000606
607 /// MemOp2RegOpTable - Load / store unfolding opcode map.
608 ///
609 DenseMap<unsigned*, std::pair<unsigned, unsigned> > MemOp2RegOpTable;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000610
Chris Lattner72614082002-10-25 22:55:53 +0000611public:
Dan Gohman950a4c42008-03-25 22:06:05 +0000612 explicit X86InstrInfo(X86TargetMachine &tm);
Chris Lattner72614082002-10-25 22:55:53 +0000613
Chris Lattner3501fea2003-01-14 22:00:31 +0000614 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
Chris Lattner72614082002-10-25 22:55:53 +0000615 /// such, whenever a client has an instance of instruction info, it should
616 /// always be able to get register info as well (through this method).
617 ///
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000618 virtual const X86RegisterInfo &getRegisterInfo() const { return RI; }
Chris Lattner72614082002-10-25 22:55:53 +0000619
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000620 /// isCoalescableExtInstr - Return true if the instruction is a "coalescable"
621 /// extension instruction. That is, it's like a copy where it's legal for the
622 /// source to overlap the destination. e.g. X86::MOVSX64rr32. If this returns
623 /// true, then it's expected the pre-extension value is available as a subreg
624 /// of the result register. This also returns the sub-register index in
625 /// SubIdx.
626 virtual bool isCoalescableExtInstr(const MachineInstr &MI,
627 unsigned &SrcReg, unsigned &DstReg,
628 unsigned &SubIdx) const;
Evan Chenga5a81d72010-01-12 00:09:37 +0000629
Dan Gohmancbad42c2008-11-18 19:49:32 +0000630 unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const;
David Greenedda39782009-11-13 00:29:53 +0000631 /// isLoadFromStackSlotPostFE - Check for post-frame ptr elimination
632 /// stack locations as well. This uses a heuristic so it isn't
633 /// reliable for correctness.
634 unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI,
635 int &FrameIndex) const;
David Greeneb87bc952009-11-12 20:55:29 +0000636
637 /// hasLoadFromStackSlot - If the specified machine instruction has
638 /// a load from a stack slot, return true along with the FrameIndex
David Greene29dbf502009-12-04 22:38:46 +0000639 /// of the loaded stack slot and the machine mem operand containing
640 /// the reference. If not, return false. Unlike
David Greeneb87bc952009-11-12 20:55:29 +0000641 /// isLoadFromStackSlot, this returns true for any instructions that
642 /// loads from the stack. This is a hint only and may not catch all
643 /// cases.
David Greene29dbf502009-12-04 22:38:46 +0000644 bool hasLoadFromStackSlot(const MachineInstr *MI,
645 const MachineMemOperand *&MMO,
646 int &FrameIndex) const;
David Greeneb87bc952009-11-12 20:55:29 +0000647
Dan Gohmancbad42c2008-11-18 19:49:32 +0000648 unsigned isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const;
David Greenedda39782009-11-13 00:29:53 +0000649 /// isStoreToStackSlotPostFE - Check for post-frame ptr elimination
650 /// stack locations as well. This uses a heuristic so it isn't
651 /// reliable for correctness.
652 unsigned isStoreToStackSlotPostFE(const MachineInstr *MI,
653 int &FrameIndex) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000654
David Greeneb87bc952009-11-12 20:55:29 +0000655 /// hasStoreToStackSlot - If the specified machine instruction has a
656 /// store to a stack slot, return true along with the FrameIndex of
David Greene29dbf502009-12-04 22:38:46 +0000657 /// the loaded stack slot and the machine mem operand containing the
658 /// reference. If not, return false. Unlike isStoreToStackSlot,
659 /// this returns true for any instructions that loads from the
660 /// stack. This is a hint only and may not catch all cases.
661 bool hasStoreToStackSlot(const MachineInstr *MI,
662 const MachineMemOperand *&MMO,
663 int &FrameIndex) const;
David Greeneb87bc952009-11-12 20:55:29 +0000664
Dan Gohman3731bc02009-10-10 00:34:18 +0000665 bool isReallyTriviallyReMaterializable(const MachineInstr *MI,
666 AliasAnalysis *AA) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000667 void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Evan Cheng37844532009-07-16 09:20:10 +0000668 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +0000669 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +0000670 const TargetRegisterInfo &TRI) const;
Evan Chengca1267c2008-03-31 20:40:39 +0000671
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000672 /// convertToThreeAddress - This method must be implemented by targets that
673 /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
674 /// may be able to convert a two-address instruction into a true
675 /// three-address instruction on demand. This allows the X86 target (for
676 /// example) to convert ADD and SHL instructions into LEA instructions if they
677 /// would require register copies due to two-addressness.
678 ///
679 /// This method returns a null pointer if the transformation cannot be
680 /// performed, otherwise it returns the new instruction.
681 ///
Evan Chengba59a1e2006-12-01 21:52:58 +0000682 virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI,
683 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000684 LiveVariables *LV) const;
Chris Lattnerbcea4d62005-01-02 02:37:07 +0000685
Chris Lattner41e431b2005-01-19 07:11:01 +0000686 /// commuteInstruction - We have a few instructions that must be hacked on to
687 /// commute them.
688 ///
Evan Cheng58dcb0e2008-06-16 07:33:11 +0000689 virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const;
Chris Lattner41e431b2005-01-19 07:11:01 +0000690
Chris Lattner7fbe9722006-10-20 17:42:20 +0000691 // Branch analysis.
Dale Johannesen318093b2007-06-14 22:03:45 +0000692 virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const;
Chris Lattner7fbe9722006-10-20 17:42:20 +0000693 virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
694 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000695 SmallVectorImpl<MachineOperand> &Cond,
696 bool AllowModify) const;
Evan Cheng6ae36262007-05-18 00:18:17 +0000697 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
698 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
699 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000700 const SmallVectorImpl<MachineOperand> &Cond,
701 DebugLoc DL) const;
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +0000702 virtual void copyPhysReg(MachineBasicBlock &MBB,
703 MachineBasicBlock::iterator MI, DebugLoc DL,
704 unsigned DestReg, unsigned SrcReg,
705 bool KillSrc) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000706 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
707 MachineBasicBlock::iterator MI,
708 unsigned SrcReg, bool isKill, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000709 const TargetRegisterClass *RC,
710 const TargetRegisterInfo *TRI) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000711
712 virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill,
713 SmallVectorImpl<MachineOperand> &Addr,
714 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +0000715 MachineInstr::mmo_iterator MMOBegin,
716 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +0000717 SmallVectorImpl<MachineInstr*> &NewMIs) const;
718
719 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
720 MachineBasicBlock::iterator MI,
721 unsigned DestReg, int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +0000722 const TargetRegisterClass *RC,
723 const TargetRegisterInfo *TRI) const;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000724
725 virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
726 SmallVectorImpl<MachineOperand> &Addr,
727 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +0000728 MachineInstr::mmo_iterator MMOBegin,
729 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +0000730 SmallVectorImpl<MachineInstr*> &NewMIs) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000731
732 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
733 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +0000734 const std::vector<CalleeSavedInfo> &CSI,
735 const TargetRegisterInfo *TRI) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000736
737 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
738 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +0000739 const std::vector<CalleeSavedInfo> &CSI,
740 const TargetRegisterInfo *TRI) const;
Owen Andersond94b6a12008-01-04 23:57:37 +0000741
Evan Cheng962021b2010-04-26 07:38:55 +0000742 virtual
743 MachineInstr *emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +0000744 int FrameIx, uint64_t Offset,
Evan Cheng962021b2010-04-26 07:38:55 +0000745 const MDNode *MDPtr,
746 DebugLoc DL) const;
747
Owen Anderson43dbe052008-01-07 01:35:02 +0000748 /// foldMemoryOperand - If this target supports it, fold a load or store of
749 /// the specified stack slot into the specified machine instruction for the
750 /// specified operand(s). If this is possible, the target should perform the
751 /// folding and return true, otherwise it should return false. If it folds
752 /// the instruction, it is likely that the MachineInstruction the iterator
753 /// references has been changed.
Dan Gohmanc54baa22008-12-03 18:43:12 +0000754 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
755 MachineInstr* MI,
756 const SmallVectorImpl<unsigned> &Ops,
757 int FrameIndex) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000758
759 /// foldMemoryOperand - Same as the previous version except it allows folding
760 /// of any load and store from / to any address, not just from a specific
761 /// stack slot.
Dan Gohmanc54baa22008-12-03 18:43:12 +0000762 virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
763 MachineInstr* MI,
764 const SmallVectorImpl<unsigned> &Ops,
765 MachineInstr* LoadMI) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000766
767 /// canFoldMemoryOperand - Returns true if the specified load / store is
768 /// folding is possible.
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000769 virtual bool canFoldMemoryOperand(const MachineInstr*,
770 const SmallVectorImpl<unsigned> &) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000771
772 /// unfoldMemoryOperand - Separate a single instruction which folded a load or
773 /// a store or a load and a store into two or more instruction. If this is
774 /// possible, returns true as well as the new instructions by reference.
775 virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
776 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
777 SmallVectorImpl<MachineInstr*> &NewMIs) const;
778
779 virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
780 SmallVectorImpl<SDNode*> &NewNodes) const;
781
782 /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new
783 /// instruction after load / store are unfolded from an instruction of the
784 /// specified opcode. It returns zero if the specified unfolding is not
Dan Gohman0115e162009-10-30 22:18:41 +0000785 /// possible. If LoadRegIndex is non-null, it is filled in with the operand
786 /// index of the operand which will hold the register holding the loaded
787 /// value.
Owen Anderson43dbe052008-01-07 01:35:02 +0000788 virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +0000789 bool UnfoldLoad, bool UnfoldStore,
790 unsigned *LoadRegIndex = 0) const;
Owen Anderson43dbe052008-01-07 01:35:02 +0000791
Evan Cheng96dc1152010-01-22 03:34:51 +0000792 /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler
793 /// to determine if two loads are loading from the same base address. It
794 /// should only return true if the base pointers are the same and the
795 /// only differences between the two addresses are the offset. It also returns
796 /// the offsets by reference.
797 virtual bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
798 int64_t &Offset1, int64_t &Offset2) const;
799
800 /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to
801 /// determine (in conjuction with areLoadsFromSameBasePtr) if two loads should
802 /// be scheduled togther. On some targets if two loads are loading from
803 /// addresses in the same cache line, it's better if they are scheduled
804 /// together. This function takes two integers that represent the load offsets
805 /// from the common base address. It returns true if it decides it's desirable
806 /// to schedule the two loads together. "NumLoads" is the number of loads that
807 /// have already been scheduled after Load1.
808 virtual bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
809 int64_t Offset1, int64_t Offset2,
810 unsigned NumLoads) const;
811
Chris Lattneree9eb412010-04-26 23:37:21 +0000812 virtual void getNoopForMachoTarget(MCInst &NopInst) const;
813
Owen Anderson44eb65c2008-08-14 22:49:33 +0000814 virtual
815 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Chris Lattner41e431b2005-01-19 07:11:01 +0000816
Evan Cheng4350eb82009-02-06 17:17:30 +0000817 /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine
818 /// instruction that defines the specified register class.
819 bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const;
Evan Cheng23066282008-10-27 07:14:50 +0000820
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000821 static bool isX86_64NonExtLowByteReg(unsigned reg) {
822 return (reg == X86::SPL || reg == X86::BPL ||
823 reg == X86::SIL || reg == X86::DIL);
824 }
825
Chris Lattner39a612e2010-02-05 22:10:22 +0000826 static bool isX86_64ExtendedReg(const MachineOperand &MO) {
827 if (!MO.isReg()) return false;
828 return isX86_64ExtendedReg(MO.getReg());
829 }
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000830
Chris Lattner39a612e2010-02-05 22:10:22 +0000831 /// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or
832 /// higher) register? e.g. r8, xmm8, xmm13, etc.
833 static bool isX86_64ExtendedReg(unsigned RegNo);
834
Dan Gohman57c3dac2008-09-30 00:58:23 +0000835 /// getGlobalBaseReg - Return a virtual register initialized with the
836 /// the global base register value. Output instructions required to
837 /// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +0000838 ///
Dan Gohman57c3dac2008-09-30 00:58:23 +0000839 unsigned getGlobalBaseReg(MachineFunction *MF) const;
Dan Gohman8b746962008-09-23 18:22:58 +0000840
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +0000841 /// GetSSEDomain - Return the SSE execution domain of MI as the first element,
842 /// and a bitmask of possible arguments to SetSSEDomain ase the second.
843 std::pair<uint16_t, uint16_t> GetSSEDomain(const MachineInstr *MI) const;
844
845 /// SetSSEDomain - Set the SSEDomain of MI.
846 void SetSSEDomain(MachineInstr *MI, unsigned Domain) const;
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +0000847
Chris Lattnerbeac75d2010-09-05 02:18:34 +0000848 MachineInstr* foldMemoryOperandImpl(MachineFunction &MF,
849 MachineInstr* MI,
850 unsigned OpNum,
851 const SmallVectorImpl<MachineOperand> &MOs,
852 unsigned Size, unsigned Alignment) const;
853
Owen Anderson43dbe052008-01-07 01:35:02 +0000854private:
Evan Cheng656e5142009-12-11 06:01:48 +0000855 MachineInstr * convertToThreeAddressWithLEA(unsigned MIOpc,
856 MachineFunction::iterator &MFI,
857 MachineBasicBlock::iterator &MBBI,
858 LiveVariables *LV) const;
859
David Greeneb87bc952009-11-12 20:55:29 +0000860 /// isFrameOperand - Return true and the FrameIndex if the specified
861 /// operand and follow operands form a reference to the stack frame.
862 bool isFrameOperand(const MachineInstr *MI, unsigned int Op,
863 int &FrameIndex) const;
Chris Lattner72614082002-10-25 22:55:53 +0000864};
865
Brian Gaeked0fde302003-11-11 22:41:34 +0000866} // End llvm namespace
867
Chris Lattner72614082002-10-25 22:55:53 +0000868#endif