blob: dc08e7c961bf7333735f8704f0998c36d4bdad0f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
54// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
Dale Johannesenc66cdf72010-06-18 19:00:18 +000058 cl::init(true));
Dale Johannesen51e28e62010-06-03 21:09:53 +000059
Jim Grosbache7b52522010-04-14 22:28:31 +000060static cl::opt<bool>
61EnableARMLongCalls("arm-long-calls", cl::Hidden,
62 cl::desc("Generate calls via indirect call instructions."),
63 cl::init(false));
64
Evan Cheng46df4eb2010-06-16 07:35:02 +000065static cl::opt<bool>
66ARMInterworking("arm-interworking", cl::Hidden,
67 cl::desc("Enable / disable ARM interworking (for debugging only)"),
68 cl::init(true));
69
Evan Chengf6799392010-06-26 01:52:05 +000070static cl::opt<bool>
71EnableARMCodePlacement("arm-code-placement", cl::Hidden,
72 cl::desc("Enable code placement pass for ARM."),
73 cl::init(false));
74
Owen Andersone50ed302009-08-10 22:56:29 +000075static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000076 CCValAssign::LocInfo &LocInfo,
77 ISD::ArgFlagsTy &ArgFlags,
78 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000079static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000080 CCValAssign::LocInfo &LocInfo,
81 ISD::ArgFlagsTy &ArgFlags,
82 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000083static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000084 CCValAssign::LocInfo &LocInfo,
85 ISD::ArgFlagsTy &ArgFlags,
86 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000087static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000088 CCValAssign::LocInfo &LocInfo,
89 ISD::ArgFlagsTy &ArgFlags,
90 CCState &State);
91
Owen Andersone50ed302009-08-10 22:56:29 +000092void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
93 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000094 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000096 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
97 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000098
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000100 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000101 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000102 }
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000108 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000109 if (ElemTy != MVT::i32) {
110 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
114 }
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
116 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000117 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000118 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000119 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
124 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 }
126
127 // Promote all bit-wise operations.
128 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000130 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
131 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000132 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000133 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000134 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000135 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000136 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000137 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 }
Bob Wilson16330762009-09-16 00:17:28 +0000139
140 // Neon does not support vector divide/remainder operations.
141 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
142 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
143 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
144 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
145 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
146 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Owen Andersone50ed302009-08-10 22:56:29 +0000149void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000150 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000152}
153
Owen Andersone50ed302009-08-10 22:56:29 +0000154void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000155 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Chris Lattnerf0144122009-07-28 03:13:23 +0000159static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
160 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000161 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000162
Chris Lattner80ec2792009-08-02 00:34:36 +0000163 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000164}
165
Evan Chenga8e29892007-01-19 07:51:42 +0000166ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000167 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000168 Subtarget = &TM.getSubtarget<ARMSubtarget>();
169
Evan Chengb1df8f22007-04-27 08:15:43 +0000170 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Uses VFP for Thumb libfuncs if available.
172 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
173 // Single-precision floating-point arithmetic.
174 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
175 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
176 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
177 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Evan Chengb1df8f22007-04-27 08:15:43 +0000179 // Double-precision floating-point arithmetic.
180 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
181 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
182 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
183 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Single-precision comparisons.
186 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
187 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
188 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
189 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
190 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
191 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
192 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
193 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
196 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
197 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000203
Evan Chengb1df8f22007-04-27 08:15:43 +0000204 // Double-precision comparisons.
205 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
206 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
207 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
208 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
209 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
210 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
211 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
212 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
215 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
216 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
217 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
218 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
219 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
220 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
221 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Floating-point to integer conversions.
224 // i64 conversions are done via library routines even when generating VFP
225 // instructions, so use the same ones.
226 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
227 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
228 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
229 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000230
Evan Chengb1df8f22007-04-27 08:15:43 +0000231 // Conversions between floating types.
232 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
233 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
234
235 // Integer to floating-point conversions.
236 // i64 conversions are done via library routines even when generating VFP
237 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000238 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
239 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000240 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
241 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
242 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
243 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
244 }
Evan Chenga8e29892007-01-19 07:51:42 +0000245 }
246
Bob Wilson2f954612009-05-22 17:38:41 +0000247 // These libcalls are not available in 32-bit.
248 setLibcallName(RTLIB::SHL_I128, 0);
249 setLibcallName(RTLIB::SRL_I128, 0);
250 setLibcallName(RTLIB::SRA_I128, 0);
251
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000252 // Libcalls should use the AAPCS base standard ABI, even if hard float
253 // is in effect, as per the ARM RTABI specification, section 4.1.2.
254 if (Subtarget->isAAPCS_ABI()) {
255 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
256 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
257 CallingConv::ARM_AAPCS);
258 }
259 }
260
David Goodwinf1daf7d2009-07-08 23:10:31 +0000261 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000263 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000265 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
267 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000268
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
272 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addDRTypeForNEON(MVT::v2f32);
274 addDRTypeForNEON(MVT::v8i8);
275 addDRTypeForNEON(MVT::v4i16);
276 addDRTypeForNEON(MVT::v2i32);
277 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 addQRTypeForNEON(MVT::v4f32);
280 addQRTypeForNEON(MVT::v2f64);
281 addQRTypeForNEON(MVT::v16i8);
282 addQRTypeForNEON(MVT::v8i16);
283 addQRTypeForNEON(MVT::v4i32);
284 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000285
Bob Wilson74dc72e2009-09-15 23:55:57 +0000286 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
287 // neither Neon nor VFP support any arithmetic operations on it.
288 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
289 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
290 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
292 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
293 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
294 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
295 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
297 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
298 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
299 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
300 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
301 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
302 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
303 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
304 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
305 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
306 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
307 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
308 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
309 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
311 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
312
Bob Wilson642b3292009-09-16 00:32:15 +0000313 // Neon does not support some operations on v1i64 and v2i64 types.
314 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
315 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
316 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
317 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
318
Bob Wilson5bafff32009-06-22 23:27:02 +0000319 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
320 setTargetDAGCombine(ISD::SHL);
321 setTargetDAGCombine(ISD::SRL);
322 setTargetDAGCombine(ISD::SRA);
323 setTargetDAGCombine(ISD::SIGN_EXTEND);
324 setTargetDAGCombine(ISD::ZERO_EXTEND);
325 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000326 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000327 }
328
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000329 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000330
331 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000334 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000336
Evan Chenga8e29892007-01-19 07:51:42 +0000337 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000338 if (!Subtarget->isThumb1Only()) {
339 for (unsigned im = (unsigned)ISD::PRE_INC;
340 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setIndexedLoadAction(im, MVT::i1, Legal);
342 setIndexedLoadAction(im, MVT::i8, Legal);
343 setIndexedLoadAction(im, MVT::i16, Legal);
344 setIndexedLoadAction(im, MVT::i32, Legal);
345 setIndexedStoreAction(im, MVT::i1, Legal);
346 setIndexedStoreAction(im, MVT::i8, Legal);
347 setIndexedStoreAction(im, MVT::i16, Legal);
348 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000349 }
Evan Chenga8e29892007-01-19 07:51:42 +0000350 }
351
352 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000353 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::MUL, MVT::i64, Expand);
355 setOperationAction(ISD::MULHU, MVT::i32, Expand);
356 setOperationAction(ISD::MULHS, MVT::i32, Expand);
357 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
358 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000359 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::MUL, MVT::i64, Expand);
361 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000365 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000366 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000367 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SRL, MVT::i64, Custom);
369 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000370
371 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000373 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000375 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000378 // Only ARMv6 has BSWAP.
379 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000383 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000384 // v7M has a hardware divider
385 setOperationAction(ISD::SDIV, MVT::i32, Expand);
386 setOperationAction(ISD::UDIV, MVT::i32, Expand);
387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SREM, MVT::i32, Expand);
389 setOperationAction(ISD::UREM, MVT::i32, Expand);
390 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
391 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000392
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
394 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
395 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
396 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000397 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000398
Evan Chengfb3611d2010-05-11 07:26:32 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
400
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART, MVT::Other, Custom);
403 setOperationAction(ISD::VAARG, MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
405 setOperationAction(ISD::VAEND, MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000408 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
409 // FIXME: Shouldn't need this, since no register is used, but the legalizer
410 // doesn't yet know how to not do that for SjLj.
411 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000412 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach7072cf62010-06-17 02:02:03 +0000413 // Handle atomics directly for ARMv[67] (except for Thumb1), otherwise
414 // use the default expansion.
Jim Grosbach68741be2010-06-18 22:35:32 +0000415 bool canHandleAtomics =
Jim Grosbach7072cf62010-06-17 02:02:03 +0000416 (Subtarget->hasV7Ops() ||
Jim Grosbach68741be2010-06-18 22:35:32 +0000417 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only()));
418 if (canHandleAtomics) {
419 // membarrier needs custom lowering; the rest are legal and handled
420 // normally.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
422 } else {
423 // Set them all for expansion, which will force libcalls.
424 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
425 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000428 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000449 // Since the libcalls include locking, fold in the fences
450 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000451 }
452 // 64-bit versions are always libcalls (for now)
453 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000454 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000455 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000461
Eli Friedmana2c6f452010-06-26 04:36:50 +0000462 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
463 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
465 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000468
David Goodwinf1daf7d2009-07-08 23:10:31 +0000469 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000470 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
471 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000473
474 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000476 if (Subtarget->isTargetDarwin()) {
477 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
478 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
479 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000480
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::SETCC, MVT::i32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f32, Expand);
483 setOperationAction(ISD::SETCC, MVT::f64, Expand);
484 setOperationAction(ISD::SELECT, MVT::i32, Expand);
485 setOperationAction(ISD::SELECT, MVT::f32, Expand);
486 setOperationAction(ISD::SELECT, MVT::f64, Expand);
487 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
489 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
492 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
494 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
495 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000496
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000497 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FSIN, MVT::f64, Expand);
499 setOperationAction(ISD::FSIN, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f32, Expand);
501 setOperationAction(ISD::FCOS, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f64, Expand);
503 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000504 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
506 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000507 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FPOW, MVT::f64, Expand);
509 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000510
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000511 // Various VFP goodness
512 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000513 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
514 if (Subtarget->hasVFP2()) {
515 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
518 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
519 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000520 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000521 if (!Subtarget->hasFP16()) {
522 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
523 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000524 }
Evan Cheng110cf482008-04-01 01:50:16 +0000525 }
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000527 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000528 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000529 setTargetDAGCombine(ISD::ADD);
530 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000531 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000532
Evan Chenga8e29892007-01-19 07:51:42 +0000533 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000534
Evan Chengf7d87ee2010-05-21 00:43:17 +0000535 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
536 setSchedulingPreference(Sched::RegPressure);
537 else
538 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000539
540 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000541
542 if (EnableARMCodePlacement)
543 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000544}
545
Evan Chenga8e29892007-01-19 07:51:42 +0000546const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
547 switch (Opcode) {
548 default: return 0;
549 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000550 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
551 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000552 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000553 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
554 case ARMISD::tCALL: return "ARMISD::tCALL";
555 case ARMISD::BRCOND: return "ARMISD::BRCOND";
556 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000557 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000558 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
559 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
560 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000561 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 case ARMISD::CMPFP: return "ARMISD::CMPFP";
563 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
564 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
565 case ARMISD::CMOV: return "ARMISD::CMOV";
566 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000567
Jim Grosbach3482c802010-01-18 19:58:49 +0000568 case ARMISD::RBIT: return "ARMISD::RBIT";
569
Bob Wilson76a312b2010-03-19 22:51:32 +0000570 case ARMISD::FTOSI: return "ARMISD::FTOSI";
571 case ARMISD::FTOUI: return "ARMISD::FTOUI";
572 case ARMISD::SITOF: return "ARMISD::SITOF";
573 case ARMISD::UITOF: return "ARMISD::UITOF";
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
576 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
577 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000578
Jim Grosbache5165492009-11-09 00:11:35 +0000579 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
580 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000581
Evan Chengc5942082009-10-28 06:55:03 +0000582 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
583 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
584
Dale Johannesen51e28e62010-06-03 21:09:53 +0000585 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
586
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000587 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000588
Evan Cheng86198642009-08-07 00:34:42 +0000589 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
590
Jim Grosbach3728e962009-12-10 00:11:09 +0000591 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
592 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
593
Bob Wilson5bafff32009-06-22 23:27:02 +0000594 case ARMISD::VCEQ: return "ARMISD::VCEQ";
595 case ARMISD::VCGE: return "ARMISD::VCGE";
596 case ARMISD::VCGEU: return "ARMISD::VCGEU";
597 case ARMISD::VCGT: return "ARMISD::VCGT";
598 case ARMISD::VCGTU: return "ARMISD::VCGTU";
599 case ARMISD::VTST: return "ARMISD::VTST";
600
601 case ARMISD::VSHL: return "ARMISD::VSHL";
602 case ARMISD::VSHRs: return "ARMISD::VSHRs";
603 case ARMISD::VSHRu: return "ARMISD::VSHRu";
604 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
605 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
606 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
607 case ARMISD::VSHRN: return "ARMISD::VSHRN";
608 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
609 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
610 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
611 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
612 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
613 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
614 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
615 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
616 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
617 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
618 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
619 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
620 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
621 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000622 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000623 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000624 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000625 case ARMISD::VREV64: return "ARMISD::VREV64";
626 case ARMISD::VREV32: return "ARMISD::VREV32";
627 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000628 case ARMISD::VZIP: return "ARMISD::VZIP";
629 case ARMISD::VUZP: return "ARMISD::VUZP";
630 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000631 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000632 case ARMISD::FMAX: return "ARMISD::FMAX";
633 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000634 }
635}
636
Evan Cheng06b666c2010-05-15 02:18:07 +0000637/// getRegClassFor - Return the register class that should be used for the
638/// specified value type.
639TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
640 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
641 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
642 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000643 if (Subtarget->hasNEON()) {
644 if (VT == MVT::v4i64)
645 return ARM::QQPRRegisterClass;
646 else if (VT == MVT::v8i64)
647 return ARM::QQQQPRRegisterClass;
648 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000649 return TargetLowering::getRegClassFor(VT);
650}
651
Bill Wendlingb4202b82009-07-01 18:50:55 +0000652/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000653unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000654 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000655}
656
Evan Cheng1cc39842010-05-20 23:26:43 +0000657Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000658 unsigned NumVals = N->getNumValues();
659 if (!NumVals)
660 return Sched::RegPressure;
661
662 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000663 EVT VT = N->getValueType(i);
664 if (VT.isFloatingPoint() || VT.isVector())
665 return Sched::Latency;
666 }
Evan Chengc10f5432010-05-28 23:25:23 +0000667
668 if (!N->isMachineOpcode())
669 return Sched::RegPressure;
670
671 // Load are scheduled for latency even if there instruction itinerary
672 // is not available.
673 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
674 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
675 if (TID.mayLoad())
676 return Sched::Latency;
677
678 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
679 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
680 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000681 return Sched::RegPressure;
682}
683
Evan Chenga8e29892007-01-19 07:51:42 +0000684//===----------------------------------------------------------------------===//
685// Lowering Code
686//===----------------------------------------------------------------------===//
687
Evan Chenga8e29892007-01-19 07:51:42 +0000688/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
689static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
690 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000691 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000692 case ISD::SETNE: return ARMCC::NE;
693 case ISD::SETEQ: return ARMCC::EQ;
694 case ISD::SETGT: return ARMCC::GT;
695 case ISD::SETGE: return ARMCC::GE;
696 case ISD::SETLT: return ARMCC::LT;
697 case ISD::SETLE: return ARMCC::LE;
698 case ISD::SETUGT: return ARMCC::HI;
699 case ISD::SETUGE: return ARMCC::HS;
700 case ISD::SETULT: return ARMCC::LO;
701 case ISD::SETULE: return ARMCC::LS;
702 }
703}
704
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000705/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
706static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000707 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000708 CondCode2 = ARMCC::AL;
709 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000710 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000711 case ISD::SETEQ:
712 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
713 case ISD::SETGT:
714 case ISD::SETOGT: CondCode = ARMCC::GT; break;
715 case ISD::SETGE:
716 case ISD::SETOGE: CondCode = ARMCC::GE; break;
717 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000718 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000719 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
720 case ISD::SETO: CondCode = ARMCC::VC; break;
721 case ISD::SETUO: CondCode = ARMCC::VS; break;
722 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
723 case ISD::SETUGT: CondCode = ARMCC::HI; break;
724 case ISD::SETUGE: CondCode = ARMCC::PL; break;
725 case ISD::SETLT:
726 case ISD::SETULT: CondCode = ARMCC::LT; break;
727 case ISD::SETLE:
728 case ISD::SETULE: CondCode = ARMCC::LE; break;
729 case ISD::SETNE:
730 case ISD::SETUNE: CondCode = ARMCC::NE; break;
731 }
Evan Chenga8e29892007-01-19 07:51:42 +0000732}
733
Bob Wilson1f595bb2009-04-17 19:07:39 +0000734//===----------------------------------------------------------------------===//
735// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736//===----------------------------------------------------------------------===//
737
738#include "ARMGenCallingConv.inc"
739
740// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000741static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000742 CCValAssign::LocInfo &LocInfo,
743 CCState &State, bool CanFail) {
744 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
745
746 // Try to get the first register.
747 if (unsigned Reg = State.AllocateReg(RegList, 4))
748 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
749 else {
750 // For the 2nd half of a v2f64, do not fail.
751 if (CanFail)
752 return false;
753
754 // Put the whole thing on the stack.
755 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
756 State.AllocateStack(8, 4),
757 LocVT, LocInfo));
758 return true;
759 }
760
761 // Try to get the second register.
762 if (unsigned Reg = State.AllocateReg(RegList, 4))
763 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
764 else
765 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
766 State.AllocateStack(4, 4),
767 LocVT, LocInfo));
768 return true;
769}
770
Owen Andersone50ed302009-08-10 22:56:29 +0000771static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000772 CCValAssign::LocInfo &LocInfo,
773 ISD::ArgFlagsTy &ArgFlags,
774 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000775 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
776 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000778 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
779 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000780 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000781}
782
783// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000784static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000785 CCValAssign::LocInfo &LocInfo,
786 CCState &State, bool CanFail) {
787 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
788 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
789
790 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
791 if (Reg == 0) {
792 // For the 2nd half of a v2f64, do not just fail.
793 if (CanFail)
794 return false;
795
796 // Put the whole thing on the stack.
797 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
798 State.AllocateStack(8, 8),
799 LocVT, LocInfo));
800 return true;
801 }
802
803 unsigned i;
804 for (i = 0; i < 2; ++i)
805 if (HiRegList[i] == Reg)
806 break;
807
808 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
809 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
810 LocVT, LocInfo));
811 return true;
812}
813
Owen Andersone50ed302009-08-10 22:56:29 +0000814static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000815 CCValAssign::LocInfo &LocInfo,
816 ISD::ArgFlagsTy &ArgFlags,
817 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000818 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
819 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000821 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
822 return false;
823 return true; // we handled it
824}
825
Owen Andersone50ed302009-08-10 22:56:29 +0000826static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000827 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000828 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
829 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
830
Bob Wilsone65586b2009-04-17 20:40:45 +0000831 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
832 if (Reg == 0)
833 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000834
Bob Wilsone65586b2009-04-17 20:40:45 +0000835 unsigned i;
836 for (i = 0; i < 2; ++i)
837 if (HiRegList[i] == Reg)
838 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000839
Bob Wilson5bafff32009-06-22 23:27:02 +0000840 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000841 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000842 LocVT, LocInfo));
843 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844}
845
Owen Andersone50ed302009-08-10 22:56:29 +0000846static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 CCValAssign::LocInfo &LocInfo,
848 ISD::ArgFlagsTy &ArgFlags,
849 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000850 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
851 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000853 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000854 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855}
856
Owen Andersone50ed302009-08-10 22:56:29 +0000857static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 CCValAssign::LocInfo &LocInfo,
859 ISD::ArgFlagsTy &ArgFlags,
860 CCState &State) {
861 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
862 State);
863}
864
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000865/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
866/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000867CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000868 bool Return,
869 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000870 switch (CC) {
871 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000872 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000873 case CallingConv::C:
874 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000875 // Use target triple & subtarget features to do actual dispatch.
876 if (Subtarget->isAAPCS_ABI()) {
877 if (Subtarget->hasVFP2() &&
878 FloatABIType == FloatABI::Hard && !isVarArg)
879 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
880 else
881 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
882 } else
883 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000884 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000885 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000886 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000887 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000888 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000889 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000890 }
891}
892
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893/// LowerCallResult - Lower the result values of a call into the
894/// appropriate copies out of appropriate physical registers.
895SDValue
896ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000897 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000898 const SmallVectorImpl<ISD::InputArg> &Ins,
899 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000900 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000901
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 // Assign locations to each value returned by this call.
903 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000905 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000906 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000907 CCAssignFnForNode(CallConv, /* Return*/ true,
908 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000909
910 // Copy all of the result registers out of their specified physreg.
911 for (unsigned i = 0; i != RVLocs.size(); ++i) {
912 CCValAssign VA = RVLocs[i];
913
Bob Wilson80915242009-04-25 00:33:20 +0000914 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000915 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000918 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000919 Chain = Lo.getValue(1);
920 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000923 InFlag);
924 Chain = Hi.getValue(1);
925 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000926 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 if (VA.getLocVT() == MVT::v2f64) {
929 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
930 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
931 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000932
933 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000935 Chain = Lo.getValue(1);
936 InFlag = Lo.getValue(2);
937 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000939 Chain = Hi.getValue(1);
940 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000941 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
943 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000944 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000946 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
947 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000948 Chain = Val.getValue(1);
949 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 }
Bob Wilson80915242009-04-25 00:33:20 +0000951
952 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000953 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000954 case CCValAssign::Full: break;
955 case CCValAssign::BCvt:
956 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
957 break;
958 }
959
Dan Gohman98ca4f22009-08-05 01:29:28 +0000960 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000961 }
962
Dan Gohman98ca4f22009-08-05 01:29:28 +0000963 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000964}
965
966/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
967/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000968/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000969/// a byval function parameter.
970/// Sometimes what we are copying is the end of a larger object, the part that
971/// does not fit in registers.
972static SDValue
973CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
974 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
975 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000977 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000978 /*isVolatile=*/false, /*AlwaysInline=*/false,
979 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000980}
981
Bob Wilsondee46d72009-04-17 20:35:10 +0000982/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000983SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
985 SDValue StackPtr, SDValue Arg,
986 DebugLoc dl, SelectionDAG &DAG,
987 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000988 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000989 unsigned LocMemOffset = VA.getLocMemOffset();
990 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
991 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
992 if (Flags.isByVal()) {
993 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
994 }
995 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000996 PseudoSourceValue::getStack(), LocMemOffset,
997 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000998}
999
Dan Gohman98ca4f22009-08-05 01:29:28 +00001000void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001001 SDValue Chain, SDValue &Arg,
1002 RegsToPassVector &RegsToPass,
1003 CCValAssign &VA, CCValAssign &NextVA,
1004 SDValue &StackPtr,
1005 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001006 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001007
Jim Grosbache5165492009-11-09 00:11:35 +00001008 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1011
1012 if (NextVA.isRegLoc())
1013 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1014 else {
1015 assert(NextVA.isMemLoc());
1016 if (StackPtr.getNode() == 0)
1017 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1018
Dan Gohman98ca4f22009-08-05 01:29:28 +00001019 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1020 dl, DAG, NextVA,
1021 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001022 }
1023}
1024
Dan Gohman98ca4f22009-08-05 01:29:28 +00001025/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001026/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1027/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001028SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001029ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001030 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001031 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001032 const SmallVectorImpl<ISD::OutputArg> &Outs,
1033 const SmallVectorImpl<ISD::InputArg> &Ins,
1034 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001035 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001036 MachineFunction &MF = DAG.getMachineFunction();
1037 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1038 bool IsSibCall = false;
Dale Johannesen8fa8e7f2010-06-04 18:04:24 +00001039 // Temporarily disable tail calls so things don't break.
1040 if (!EnableARMTailCalls)
1041 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001042 if (isTailCall) {
1043 // Check if it's really possible to do a tail call.
1044 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1045 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1046 Outs, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001047 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1048 // detected sibcalls.
1049 if (isTailCall) {
1050 ++NumTailCalls;
1051 IsSibCall = true;
1052 }
1053 }
Evan Chenga8e29892007-01-19 07:51:42 +00001054
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055 // Analyze operands of the call, assigning locations to each operand.
1056 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001057 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1058 *DAG.getContext());
1059 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001060 CCAssignFnForNode(CallConv, /* Return*/ false,
1061 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001062
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063 // Get a count of how many bytes are to be pushed on the stack.
1064 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001065
Dale Johannesen51e28e62010-06-03 21:09:53 +00001066 // For tail calls, memory operands are available in our caller's stack.
1067 if (IsSibCall)
1068 NumBytes = 0;
1069
Evan Chenga8e29892007-01-19 07:51:42 +00001070 // Adjust the stack pointer for the new arguments...
1071 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001072 if (!IsSibCall)
1073 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001074
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001075 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001076
Bob Wilson5bafff32009-06-22 23:27:02 +00001077 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001078 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001079
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001081 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1083 i != e;
1084 ++i, ++realArgIdx) {
1085 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001086 SDValue Arg = Outs[realArgIdx].Val;
1087 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001088
Bob Wilson1f595bb2009-04-17 19:07:39 +00001089 // Promote the value if needed.
1090 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001091 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001092 case CCValAssign::Full: break;
1093 case CCValAssign::SExt:
1094 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1095 break;
1096 case CCValAssign::ZExt:
1097 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1098 break;
1099 case CCValAssign::AExt:
1100 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1101 break;
1102 case CCValAssign::BCvt:
1103 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1104 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001105 }
1106
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001107 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001108 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 if (VA.getLocVT() == MVT::v2f64) {
1110 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1111 DAG.getConstant(0, MVT::i32));
1112 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1113 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001116 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1117
1118 VA = ArgLocs[++i]; // skip ahead to next loc
1119 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001121 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1122 } else {
1123 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001124
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1126 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001127 }
1128 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001130 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 }
1132 } else if (VA.isRegLoc()) {
1133 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001134 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1138 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001139 }
Evan Chenga8e29892007-01-19 07:51:42 +00001140 }
1141
1142 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001144 &MemOpChains[0], MemOpChains.size());
1145
1146 // Build a sequence of copy-to-reg nodes chained together with token chain
1147 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001149 // Tail call byval lowering might overwrite argument registers so in case of
1150 // tail call optimization the copies to registers are lowered later.
1151 if (!isTailCall)
1152 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1153 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1154 RegsToPass[i].second, InFlag);
1155 InFlag = Chain.getValue(1);
1156 }
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Dale Johannesen51e28e62010-06-03 21:09:53 +00001158 // For tail calls lower the arguments to the 'real' stack slot.
1159 if (isTailCall) {
1160 // Force all the incoming stack arguments to be loaded from the stack
1161 // before any new outgoing arguments are stored to the stack, because the
1162 // outgoing stack slots may alias the incoming argument stack slots, and
1163 // the alias isn't otherwise explicit. This is slightly more conservative
1164 // than necessary, because it means that each store effectively depends
1165 // on every argument instead of just those arguments it would clobber.
1166
1167 // Do not flag preceeding copytoreg stuff together with the following stuff.
1168 InFlag = SDValue();
1169 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1170 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1171 RegsToPass[i].second, InFlag);
1172 InFlag = Chain.getValue(1);
1173 }
1174 InFlag =SDValue();
1175 }
1176
Bill Wendling056292f2008-09-16 21:48:12 +00001177 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1178 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1179 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001180 bool isDirect = false;
1181 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001182 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001183 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001184
1185 if (EnableARMLongCalls) {
1186 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1187 && "long-calls with non-static relocation model!");
1188 // Handle a global address or an external symbol. If it's not one of
1189 // those, the target's already in a register, so we don't need to do
1190 // anything extra.
1191 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001192 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001193 // Create a constant pool entry for the callee address
1194 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1195 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1196 ARMPCLabelIndex,
1197 ARMCP::CPValue, 0);
1198 // Get the address of the callee into a register
1199 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1200 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1201 Callee = DAG.getLoad(getPointerTy(), dl,
1202 DAG.getEntryNode(), CPAddr,
1203 PseudoSourceValue::getConstantPool(), 0,
1204 false, false, 0);
1205 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1206 const char *Sym = S->getSymbol();
1207
1208 // Create a constant pool entry for the callee address
1209 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1210 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1211 Sym, ARMPCLabelIndex, 0);
1212 // Get the address of the callee into a register
1213 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1214 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1215 Callee = DAG.getLoad(getPointerTy(), dl,
1216 DAG.getEntryNode(), CPAddr,
1217 PseudoSourceValue::getConstantPool(), 0,
1218 false, false, 0);
1219 }
1220 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001221 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001222 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001223 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001224 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001225 getTargetMachine().getRelocationModel() != Reloc::Static;
1226 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001227 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001228 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001229 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001230 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001231 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001232 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001233 ARMPCLabelIndex,
1234 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001235 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001236 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001237 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001238 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001239 PseudoSourceValue::getConstantPool(), 0,
1240 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001241 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001242 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001243 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001244 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001245 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001246 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001247 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001248 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001249 getTargetMachine().getRelocationModel() != Reloc::Static;
1250 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001251 // tBX takes a register source operand.
1252 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001253 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001254 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001255 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001256 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001257 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001259 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001260 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001261 PseudoSourceValue::getConstantPool(), 0,
1262 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001263 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001264 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001265 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001266 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001267 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001268 }
1269
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001270 // FIXME: handle tail calls differently.
1271 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001272 if (Subtarget->isThumb()) {
1273 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001274 CallOpc = ARMISD::CALL_NOLINK;
1275 else
1276 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1277 } else {
1278 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001279 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1280 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001281 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001282 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001283 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001284 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001285 InFlag = Chain.getValue(1);
1286 }
1287
Dan Gohman475871a2008-07-27 21:46:04 +00001288 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001289 Ops.push_back(Chain);
1290 Ops.push_back(Callee);
1291
1292 // Add argument registers to the end of the list so that they are known live
1293 // into the call.
1294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1295 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1296 RegsToPass[i].second.getValueType()));
1297
Gabor Greifba36cb52008-08-28 21:40:38 +00001298 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001299 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001300
1301 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001302 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001303 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001304
Duncan Sands4bdcb612008-07-02 17:40:58 +00001305 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001306 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001307 InFlag = Chain.getValue(1);
1308
Chris Lattnere563bbc2008-10-11 22:08:30 +00001309 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1310 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001311 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001312 InFlag = Chain.getValue(1);
1313
Bob Wilson1f595bb2009-04-17 19:07:39 +00001314 // Handle result values, copying them out of physregs into vregs that we
1315 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001316 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1317 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001318}
1319
Dale Johannesen51e28e62010-06-03 21:09:53 +00001320/// MatchingStackOffset - Return true if the given stack call argument is
1321/// already available in the same position (relatively) of the caller's
1322/// incoming argument stack.
1323static
1324bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1325 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1326 const ARMInstrInfo *TII) {
1327 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1328 int FI = INT_MAX;
1329 if (Arg.getOpcode() == ISD::CopyFromReg) {
1330 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1331 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1332 return false;
1333 MachineInstr *Def = MRI->getVRegDef(VR);
1334 if (!Def)
1335 return false;
1336 if (!Flags.isByVal()) {
1337 if (!TII->isLoadFromStackSlot(Def, FI))
1338 return false;
1339 } else {
1340// unsigned Opcode = Def->getOpcode();
1341// if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
1342// Def->getOperand(1).isFI()) {
1343// FI = Def->getOperand(1).getIndex();
1344// Bytes = Flags.getByValSize();
1345// } else
1346 return false;
1347 }
1348 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1349 if (Flags.isByVal())
1350 // ByVal argument is passed in as a pointer but it's now being
1351 // dereferenced. e.g.
1352 // define @foo(%struct.X* %A) {
1353 // tail call @bar(%struct.X* byval %A)
1354 // }
1355 return false;
1356 SDValue Ptr = Ld->getBasePtr();
1357 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1358 if (!FINode)
1359 return false;
1360 FI = FINode->getIndex();
1361 } else
1362 return false;
1363
1364 assert(FI != INT_MAX);
1365 if (!MFI->isFixedObjectIndex(FI))
1366 return false;
1367 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1368}
1369
1370/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1371/// for tail call optimization. Targets which want to do tail call
1372/// optimization should implement this function.
1373bool
1374ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1375 CallingConv::ID CalleeCC,
1376 bool isVarArg,
1377 bool isCalleeStructRet,
1378 bool isCallerStructRet,
1379 const SmallVectorImpl<ISD::OutputArg> &Outs,
1380 const SmallVectorImpl<ISD::InputArg> &Ins,
1381 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001382 const Function *CallerF = DAG.getMachineFunction().getFunction();
1383 CallingConv::ID CallerCC = CallerF->getCallingConv();
1384 bool CCMatch = CallerCC == CalleeCC;
1385
1386 // Look for obvious safe cases to perform tail call optimization that do not
1387 // require ABI changes. This is what gcc calls sibcall.
1388
Jim Grosbach7616b642010-06-16 23:45:49 +00001389 // Do not sibcall optimize vararg calls unless the call site is not passing
1390 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391 if (isVarArg && !Outs.empty())
1392 return false;
1393
1394 // Also avoid sibcall optimization if either caller or callee uses struct
1395 // return semantics.
1396 if (isCalleeStructRet || isCallerStructRet)
1397 return false;
1398
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001399 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001400 // emitEpilogue is not ready for them.
1401 if (Subtarget->isThumb1Only())
1402 return false;
1403
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001404 // For the moment, we can only do this to functions defined in this
1405 // compilation, or to indirect calls. A Thumb B to an ARM function,
1406 // or vice versa, is not easily fixed up in the linker unlike BL.
1407 // (We could do this by loading the address of the callee into a register;
1408 // that is an extra instruction over the direct call and burns a register
1409 // as well, so is not likely to be a win.)
Evan Cheng0110ac62010-06-19 01:01:32 +00001410 if (isa<ExternalSymbolSDNode>(Callee))
1411 return false;
1412
1413 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001414 const GlobalValue *GV = G->getGlobal();
1415 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001416 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001417 }
1418
Dale Johannesen51e28e62010-06-03 21:09:53 +00001419 // If the calling conventions do not match, then we'd better make sure the
1420 // results are returned in the same way as what the caller expects.
1421 if (!CCMatch) {
1422 SmallVector<CCValAssign, 16> RVLocs1;
1423 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1424 RVLocs1, *DAG.getContext());
1425 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1426
1427 SmallVector<CCValAssign, 16> RVLocs2;
1428 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1429 RVLocs2, *DAG.getContext());
1430 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1431
1432 if (RVLocs1.size() != RVLocs2.size())
1433 return false;
1434 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1435 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1436 return false;
1437 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1438 return false;
1439 if (RVLocs1[i].isRegLoc()) {
1440 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1441 return false;
1442 } else {
1443 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1444 return false;
1445 }
1446 }
1447 }
1448
1449 // If the callee takes no arguments then go on to check the results of the
1450 // call.
1451 if (!Outs.empty()) {
1452 // Check if stack adjustment is needed. For now, do not do this if any
1453 // argument is passed on the stack.
1454 SmallVector<CCValAssign, 16> ArgLocs;
1455 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1456 ArgLocs, *DAG.getContext());
1457 CCInfo.AnalyzeCallOperands(Outs,
1458 CCAssignFnForNode(CalleeCC, false, isVarArg));
1459 if (CCInfo.getNextStackOffset()) {
1460 MachineFunction &MF = DAG.getMachineFunction();
1461
1462 // Check if the arguments are already laid out in the right way as
1463 // the caller's fixed stack objects.
1464 MachineFrameInfo *MFI = MF.getFrameInfo();
1465 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1466 const ARMInstrInfo *TII =
1467 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001468 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1469 i != e;
1470 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001471 CCValAssign &VA = ArgLocs[i];
1472 EVT RegVT = VA.getLocVT();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001473 SDValue Arg = Outs[realArgIdx].Val;
1474 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475 if (VA.getLocInfo() == CCValAssign::Indirect)
1476 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001477 if (VA.needsCustom()) {
1478 // f64 and vector types are split into multiple registers or
1479 // register/stack-slot combinations. The types will not match
1480 // the registers; give up on memory f64 refs until we figure
1481 // out what to do about this.
1482 if (!VA.isRegLoc())
1483 return false;
1484 if (!ArgLocs[++i].isRegLoc())
1485 return false;
1486 if (RegVT == MVT::v2f64) {
1487 if (!ArgLocs[++i].isRegLoc())
1488 return false;
1489 if (!ArgLocs[++i].isRegLoc())
1490 return false;
1491 }
1492 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001493 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1494 MFI, MRI, TII))
1495 return false;
1496 }
1497 }
1498 }
1499 }
1500
1501 return true;
1502}
1503
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504SDValue
1505ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001506 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001507 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001508 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001509
Bob Wilsondee46d72009-04-17 20:35:10 +00001510 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001511 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001512
Bob Wilsondee46d72009-04-17 20:35:10 +00001513 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001514 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1515 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001516
Dan Gohman98ca4f22009-08-05 01:29:28 +00001517 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001518 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1519 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001520
1521 // If this is the first return lowered for this function, add
1522 // the regs to the liveout set for the function.
1523 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1524 for (unsigned i = 0; i != RVLocs.size(); ++i)
1525 if (RVLocs[i].isRegLoc())
1526 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001527 }
1528
Bob Wilson1f595bb2009-04-17 19:07:39 +00001529 SDValue Flag;
1530
1531 // Copy the result values into the output registers.
1532 for (unsigned i = 0, realRVLocIdx = 0;
1533 i != RVLocs.size();
1534 ++i, ++realRVLocIdx) {
1535 CCValAssign &VA = RVLocs[i];
1536 assert(VA.isRegLoc() && "Can only return in registers!");
1537
Dan Gohman98ca4f22009-08-05 01:29:28 +00001538 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539
1540 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001541 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001542 case CCValAssign::Full: break;
1543 case CCValAssign::BCvt:
1544 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1545 break;
1546 }
1547
Bob Wilson1f595bb2009-04-17 19:07:39 +00001548 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001550 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1552 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001553 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001555
1556 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1557 Flag = Chain.getValue(1);
1558 VA = RVLocs[++i]; // skip ahead to next loc
1559 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1560 HalfGPRs.getValue(1), Flag);
1561 Flag = Chain.getValue(1);
1562 VA = RVLocs[++i]; // skip ahead to next loc
1563
1564 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1566 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001567 }
1568 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1569 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001570 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001572 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001573 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001574 VA = RVLocs[++i]; // skip ahead to next loc
1575 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1576 Flag);
1577 } else
1578 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1579
Bob Wilsondee46d72009-04-17 20:35:10 +00001580 // Guarantee that all emitted copies are
1581 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001582 Flag = Chain.getValue(1);
1583 }
1584
1585 SDValue result;
1586 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001588 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001590
1591 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001592}
1593
Bob Wilsonb62d2572009-11-03 00:02:05 +00001594// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1595// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1596// one of the above mentioned nodes. It has to be wrapped because otherwise
1597// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1598// be used to form addressing mode. These wrapped nodes will be selected
1599// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001600static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001601 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001602 // FIXME there is no actual debug info here
1603 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001604 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001605 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001606 if (CP->isMachineConstantPoolEntry())
1607 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1608 CP->getAlignment());
1609 else
1610 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1611 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001613}
1614
Dan Gohmand858e902010-04-17 15:26:15 +00001615SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1616 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001617 MachineFunction &MF = DAG.getMachineFunction();
1618 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1619 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001620 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001621 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001622 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001623 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1624 SDValue CPAddr;
1625 if (RelocM == Reloc::Static) {
1626 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1627 } else {
1628 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001629 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001630 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1631 ARMCP::CPBlockAddress,
1632 PCAdj);
1633 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1634 }
1635 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1636 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001637 PseudoSourceValue::getConstantPool(), 0,
1638 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001639 if (RelocM == Reloc::Static)
1640 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001641 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001642 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001643}
1644
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001645// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001646SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001647ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001648 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001649 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001650 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001651 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001652 MachineFunction &MF = DAG.getMachineFunction();
1653 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1654 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001655 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001656 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001657 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001658 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001660 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001661 PseudoSourceValue::getConstantPool(), 0,
1662 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001663 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001664
Evan Chenge7e0d622009-11-06 22:24:13 +00001665 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001666 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001667
1668 // call __tls_get_addr.
1669 ArgListTy Args;
1670 ArgListEntry Entry;
1671 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001672 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001673 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001674 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001675 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001676 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1677 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001679 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001680 return CallResult.first;
1681}
1682
1683// Lower ISD::GlobalTLSAddress using the "initial exec" or
1684// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001685SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001686ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001687 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001688 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001689 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001690 SDValue Offset;
1691 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001692 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001693 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001694 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001695
Chris Lattner4fb63d02009-07-15 04:12:33 +00001696 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001697 MachineFunction &MF = DAG.getMachineFunction();
1698 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1699 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1700 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001701 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1702 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001703 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001704 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001705 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001706 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001707 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001708 PseudoSourceValue::getConstantPool(), 0,
1709 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001710 Chain = Offset.getValue(1);
1711
Evan Chenge7e0d622009-11-06 22:24:13 +00001712 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001713 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001714
Evan Cheng9eda6892009-10-31 03:39:36 +00001715 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001716 PseudoSourceValue::getConstantPool(), 0,
1717 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001718 } else {
1719 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001720 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001721 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001723 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001724 PseudoSourceValue::getConstantPool(), 0,
1725 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001726 }
1727
1728 // The address of the thread local variable is the add of the thread
1729 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001730 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001731}
1732
Dan Gohman475871a2008-07-27 21:46:04 +00001733SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001734ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001735 // TODO: implement the "local dynamic" model
1736 assert(Subtarget->isTargetELF() &&
1737 "TLS not implemented for non-ELF targets");
1738 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1739 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1740 // otherwise use the "Local Exec" TLS Model
1741 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1742 return LowerToTLSGeneralDynamicModel(GA, DAG);
1743 else
1744 return LowerToTLSExecModels(GA, DAG);
1745}
1746
Dan Gohman475871a2008-07-27 21:46:04 +00001747SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001748 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001749 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001750 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001751 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001752 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1753 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001754 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001755 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001756 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001757 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001759 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001760 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001761 PseudoSourceValue::getConstantPool(), 0,
1762 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001764 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001765 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001766 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001767 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001768 PseudoSourceValue::getGOT(), 0,
1769 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001770 return Result;
1771 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001772 // If we have T2 ops, we can materialize the address directly via movt/movw
1773 // pair. This is always cheaper.
1774 if (Subtarget->useMovt()) {
1775 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001776 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001777 } else {
1778 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1779 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1780 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001781 PseudoSourceValue::getConstantPool(), 0,
1782 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001783 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001784 }
1785}
1786
Dan Gohman475871a2008-07-27 21:46:04 +00001787SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001788 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001789 MachineFunction &MF = DAG.getMachineFunction();
1790 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1791 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001792 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001793 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001794 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001795 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001797 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001798 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001799 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001800 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001801 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1802 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001803 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001804 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001805 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001807
Evan Cheng9eda6892009-10-31 03:39:36 +00001808 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001809 PseudoSourceValue::getConstantPool(), 0,
1810 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001812
1813 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001814 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001815 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001816 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001817
Evan Cheng63476a82009-09-03 07:04:02 +00001818 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001819 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001820 PseudoSourceValue::getGOT(), 0,
1821 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001822
1823 return Result;
1824}
1825
Dan Gohman475871a2008-07-27 21:46:04 +00001826SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001827 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001828 assert(Subtarget->isTargetELF() &&
1829 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001830 MachineFunction &MF = DAG.getMachineFunction();
1831 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1832 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001833 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001834 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001835 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001836 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1837 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001838 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001839 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001841 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001842 PseudoSourceValue::getConstantPool(), 0,
1843 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001844 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001845 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001846}
1847
Jim Grosbach0e0da732009-05-12 23:59:14 +00001848SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001849ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1850 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001851 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001852 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1853 Op.getOperand(1), Val);
1854}
1855
1856SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001857ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1858 DebugLoc dl = Op.getDebugLoc();
1859 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1860 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1861}
1862
1863SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001864ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001865 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001866 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001867 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001868 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001869 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001870 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001871 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001872 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1873 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001874 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001875 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001876 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1877 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001878 EVT PtrVT = getPointerTy();
1879 DebugLoc dl = Op.getDebugLoc();
1880 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1881 SDValue CPAddr;
1882 unsigned PCAdj = (RelocM != Reloc::PIC_)
1883 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001884 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001885 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1886 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001887 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001889 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001890 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001891 PseudoSourceValue::getConstantPool(), 0,
1892 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001893
1894 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001895 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001896 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1897 }
1898 return Result;
1899 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001900 }
1901}
1902
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001903static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001904 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001905 DebugLoc dl = Op.getDebugLoc();
1906 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001907 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Jim Grosbachc73993b2010-06-17 01:37:00 +00001908 // v6 and v7 can both handle barriers directly, but need handled a bit
1909 // differently. Thumb1 and pre-v6 ARM mode use a libcall instead and should
1910 // never get here.
1911 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
1912 if (Subtarget->hasV7Ops())
1913 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
1914 else if (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())
1915 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1916 DAG.getConstant(0, MVT::i32));
1917 assert(0 && "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
1918 return SDValue();
Jim Grosbach3728e962009-12-10 00:11:09 +00001919}
1920
Dan Gohman1e93df62010-04-17 14:41:14 +00001921static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1922 MachineFunction &MF = DAG.getMachineFunction();
1923 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1924
Evan Chenga8e29892007-01-19 07:51:42 +00001925 // vastart just stores the address of the VarArgsFrameIndex slot into the
1926 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001927 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001928 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001929 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001930 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001931 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1932 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001933}
1934
Dan Gohman475871a2008-07-27 21:46:04 +00001935SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001936ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1937 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001938 SDNode *Node = Op.getNode();
1939 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001940 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001941 SDValue Chain = Op.getOperand(0);
1942 SDValue Size = Op.getOperand(1);
1943 SDValue Align = Op.getOperand(2);
1944
1945 // Chain the dynamic stack allocation so that it doesn't modify the stack
1946 // pointer when other instructions are using the stack.
1947 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1948
1949 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1950 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1951 if (AlignVal > StackAlign)
1952 // Do this now since selection pass cannot introduce new target
1953 // independent node.
1954 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1955
1956 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1957 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1958 // do even more horrible hack later.
1959 MachineFunction &MF = DAG.getMachineFunction();
1960 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1961 if (AFI->isThumb1OnlyFunction()) {
1962 bool Negate = true;
1963 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1964 if (C) {
1965 uint32_t Val = C->getZExtValue();
1966 if (Val <= 508 && ((Val & 3) == 0))
1967 Negate = false;
1968 }
1969 if (Negate)
1970 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1971 }
1972
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001974 SDValue Ops1[] = { Chain, Size, Align };
1975 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1976 Chain = Res.getValue(1);
1977 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1978 DAG.getIntPtrConstant(0, true), SDValue());
1979 SDValue Ops2[] = { Res, Chain };
1980 return DAG.getMergeValues(Ops2, 2, dl);
1981}
1982
1983SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001984ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1985 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001986 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001987 MachineFunction &MF = DAG.getMachineFunction();
1988 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1989
1990 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001991 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 RC = ARM::tGPRRegisterClass;
1993 else
1994 RC = ARM::GPRRegisterClass;
1995
1996 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00001997 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001999
2000 SDValue ArgValue2;
2001 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002003 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002004
2005 // Create load node to retrieve arguments from the stack.
2006 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002007 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002008 PseudoSourceValue::getFixedStack(FI), 0,
2009 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002010 } else {
2011 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002013 }
2014
Jim Grosbache5165492009-11-09 00:11:35 +00002015 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002016}
2017
2018SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002020 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 const SmallVectorImpl<ISD::InputArg>
2022 &Ins,
2023 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002024 SmallVectorImpl<SDValue> &InVals)
2025 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026
Bob Wilson1f595bb2009-04-17 19:07:39 +00002027 MachineFunction &MF = DAG.getMachineFunction();
2028 MachineFrameInfo *MFI = MF.getFrameInfo();
2029
Bob Wilson1f595bb2009-04-17 19:07:39 +00002030 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2031
2032 // Assign locations to all of the incoming arguments.
2033 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2035 *DAG.getContext());
2036 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002037 CCAssignFnForNode(CallConv, /* Return*/ false,
2038 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002039
2040 SmallVector<SDValue, 16> ArgValues;
2041
2042 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2043 CCValAssign &VA = ArgLocs[i];
2044
Bob Wilsondee46d72009-04-17 20:35:10 +00002045 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002046 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002047 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002048
Bob Wilson5bafff32009-06-22 23:27:02 +00002049 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002050 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002051 // f64 and vector types are split up into multiple registers or
2052 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002054 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002057 SDValue ArgValue2;
2058 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002059 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002060 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2061 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2062 PseudoSourceValue::getFixedStack(FI), 0,
2063 false, false, 0);
2064 } else {
2065 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2066 Chain, DAG, dl);
2067 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2069 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2073 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002075
Bob Wilson5bafff32009-06-22 23:27:02 +00002076 } else {
2077 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002078
Owen Anderson825b72b2009-08-11 20:47:22 +00002079 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002080 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002082 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002084 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002086 RC = (AFI->isThumb1OnlyFunction() ?
2087 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002088 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002089 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002090
2091 // Transform the arguments in physical registers into virtual ones.
2092 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002094 }
2095
2096 // If this is an 8 or 16-bit value, it is really passed promoted
2097 // to 32 bits. Insert an assert[sz]ext to capture this, then
2098 // truncate to the right size.
2099 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002100 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002101 case CCValAssign::Full: break;
2102 case CCValAssign::BCvt:
2103 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2104 break;
2105 case CCValAssign::SExt:
2106 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2107 DAG.getValueType(VA.getValVT()));
2108 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2109 break;
2110 case CCValAssign::ZExt:
2111 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2112 DAG.getValueType(VA.getValVT()));
2113 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2114 break;
2115 }
2116
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002118
2119 } else { // VA.isRegLoc()
2120
2121 // sanity check
2122 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002124
2125 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002126 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002127
Bob Wilsondee46d72009-04-17 20:35:10 +00002128 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002129 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002130 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002131 PseudoSourceValue::getFixedStack(FI), 0,
2132 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002133 }
2134 }
2135
2136 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002137 if (isVarArg) {
2138 static const unsigned GPRArgRegs[] = {
2139 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2140 };
2141
Bob Wilsondee46d72009-04-17 20:35:10 +00002142 unsigned NumGPRs = CCInfo.getFirstUnallocated
2143 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002144
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002145 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2146 unsigned VARegSize = (4 - NumGPRs) * 4;
2147 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002148 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002149 if (VARegSaveSize) {
2150 // If this function is vararg, store any remaining integer argument regs
2151 // to their spots on the stack so that they may be loaded by deferencing
2152 // the result of va_next.
2153 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002154 AFI->setVarArgsFrameIndex(
2155 MFI->CreateFixedObject(VARegSaveSize,
2156 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002157 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002158 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2159 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002160
Dan Gohman475871a2008-07-27 21:46:04 +00002161 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002162 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002163 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002164 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002165 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002166 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002167 RC = ARM::GPRRegisterClass;
2168
Bob Wilson998e1252009-04-20 18:36:57 +00002169 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002171 SDValue Store =
2172 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002173 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2174 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002175 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002176 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002177 DAG.getConstant(4, getPointerTy()));
2178 }
2179 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002182 } else
2183 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002184 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002185 }
2186
Dan Gohman98ca4f22009-08-05 01:29:28 +00002187 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002188}
2189
2190/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002191static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002192 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002193 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002194 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002195 // Maybe this has already been legalized into the constant pool?
2196 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002197 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002198 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002199 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002200 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002201 }
2202 }
2203 return false;
2204}
2205
Evan Chenga8e29892007-01-19 07:51:42 +00002206/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2207/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002208SDValue
2209ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00002210 SDValue &ARMCC, SelectionDAG &DAG,
2211 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002212 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002213 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002214 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002215 // Constant does not fit, try adjusting it by one?
2216 switch (CC) {
2217 default: break;
2218 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002219 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002220 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002221 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002223 }
2224 break;
2225 case ISD::SETULT:
2226 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00002227 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002228 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002229 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002230 }
2231 break;
2232 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002233 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002234 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002235 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002237 }
2238 break;
2239 case ISD::SETULE:
2240 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00002241 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002242 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002243 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002244 }
2245 break;
2246 }
2247 }
2248 }
2249
2250 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002251 ARMISD::NodeType CompareType;
2252 switch (CondCode) {
2253 default:
2254 CompareType = ARMISD::CMP;
2255 break;
2256 case ARMCC::EQ:
2257 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002258 // Uses only Z Flag
2259 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002260 break;
2261 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002262 ARMCC = DAG.getConstant(CondCode, MVT::i32);
2263 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002264}
2265
2266/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002267static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00002268 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002269 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002270 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002272 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002273 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2274 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002275}
2276
Dan Gohmand858e902010-04-17 15:26:15 +00002277SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002278 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue LHS = Op.getOperand(0);
2280 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002281 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue TrueVal = Op.getOperand(2);
2283 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002284 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002285
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002289 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00002290 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002291 }
2292
2293 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002294 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002295
Owen Anderson825b72b2009-08-11 20:47:22 +00002296 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2297 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002298 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
2299 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00002300 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002301 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002303 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00002304 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002305 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00002306 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002307 }
2308 return Result;
2309}
2310
Dan Gohmand858e902010-04-17 15:26:15 +00002311SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002312 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002313 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002314 SDValue LHS = Op.getOperand(2);
2315 SDValue RHS = Op.getOperand(3);
2316 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002317 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002318
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00002320 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00002322 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00002324 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002325 }
2326
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00002328 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002329 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002330
Dale Johannesende064702009-02-06 21:50:26 +00002331 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2333 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2334 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002335 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002336 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002337 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002340 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002341 }
2342 return Res;
2343}
2344
Dan Gohmand858e902010-04-17 15:26:15 +00002345SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002346 SDValue Chain = Op.getOperand(0);
2347 SDValue Table = Op.getOperand(1);
2348 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002349 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002350
Owen Andersone50ed302009-08-10 22:56:29 +00002351 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002352 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2353 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002354 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002355 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002357 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2358 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002359 if (Subtarget->isThumb2()) {
2360 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2361 // which does another jump to the destination. This also makes it easier
2362 // to translate it to TBB / TBH later.
2363 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002365 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002366 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002367 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002368 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002369 PseudoSourceValue::getJumpTable(), 0,
2370 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002371 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002372 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002374 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002375 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002376 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002377 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002379 }
Evan Chenga8e29892007-01-19 07:51:42 +00002380}
2381
Bob Wilson76a312b2010-03-19 22:51:32 +00002382static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2383 DebugLoc dl = Op.getDebugLoc();
2384 unsigned Opc;
2385
2386 switch (Op.getOpcode()) {
2387 default:
2388 assert(0 && "Invalid opcode!");
2389 case ISD::FP_TO_SINT:
2390 Opc = ARMISD::FTOSI;
2391 break;
2392 case ISD::FP_TO_UINT:
2393 Opc = ARMISD::FTOUI;
2394 break;
2395 }
2396 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2397 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2398}
2399
2400static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2401 EVT VT = Op.getValueType();
2402 DebugLoc dl = Op.getDebugLoc();
2403 unsigned Opc;
2404
2405 switch (Op.getOpcode()) {
2406 default:
2407 assert(0 && "Invalid opcode!");
2408 case ISD::SINT_TO_FP:
2409 Opc = ARMISD::SITOF;
2410 break;
2411 case ISD::UINT_TO_FP:
2412 Opc = ARMISD::UITOF;
2413 break;
2414 }
2415
2416 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2417 return DAG.getNode(Opc, dl, VT, Op);
2418}
2419
Dan Gohman475871a2008-07-27 21:46:04 +00002420static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002421 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002422 SDValue Tmp0 = Op.getOperand(0);
2423 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002424 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002425 EVT VT = Op.getValueType();
2426 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002427 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2428 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2430 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002431 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002432}
2433
Evan Cheng2457f2c2010-05-22 01:47:14 +00002434SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2435 MachineFunction &MF = DAG.getMachineFunction();
2436 MachineFrameInfo *MFI = MF.getFrameInfo();
2437 MFI->setReturnAddressIsTaken(true);
2438
2439 EVT VT = Op.getValueType();
2440 DebugLoc dl = Op.getDebugLoc();
2441 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2442 if (Depth) {
2443 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2444 SDValue Offset = DAG.getConstant(4, MVT::i32);
2445 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2446 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2447 NULL, 0, false, false, 0);
2448 }
2449
2450 // Return LR, which contains the return address. Mark it an implicit live-in.
Evan Chengc7cf10c2010-05-24 18:00:18 +00002451 unsigned Reg = MF.addLiveIn(ARM::LR, ARM::GPRRegisterClass);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002452 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2453}
2454
Dan Gohmand858e902010-04-17 15:26:15 +00002455SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002456 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2457 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002458
Owen Andersone50ed302009-08-10 22:56:29 +00002459 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002460 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2461 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002462 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002463 ? ARM::R7 : ARM::R11;
2464 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2465 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002466 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2467 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002468 return FrameAddr;
2469}
2470
Bob Wilson9f3f0612010-04-17 05:30:19 +00002471/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2472/// expand a bit convert where either the source or destination type is i64 to
2473/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2474/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2475/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002476static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002477 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2478 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002479 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002480
Bob Wilson9f3f0612010-04-17 05:30:19 +00002481 // This function is only supposed to be called for i64 types, either as the
2482 // source or destination of the bit convert.
2483 EVT SrcVT = Op.getValueType();
2484 EVT DstVT = N->getValueType(0);
2485 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2486 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002487
Bob Wilson9f3f0612010-04-17 05:30:19 +00002488 // Turn i64->f64 into VMOVDRR.
2489 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2491 DAG.getConstant(0, MVT::i32));
2492 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2493 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002494 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2495 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002496 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002497
Jim Grosbache5165492009-11-09 00:11:35 +00002498 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002499 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2500 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2501 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2502 // Merge the pieces into a single i64 value.
2503 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2504 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002505
Bob Wilson9f3f0612010-04-17 05:30:19 +00002506 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002507}
2508
Bob Wilson5bafff32009-06-22 23:27:02 +00002509/// getZeroVector - Returns a vector of specified type with all zero elements.
2510///
Owen Andersone50ed302009-08-10 22:56:29 +00002511static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002512 assert(VT.isVector() && "Expected a vector type");
2513
2514 // Zero vectors are used to represent vector negation and in those cases
2515 // will be implemented with the NEON VNEG instruction. However, VNEG does
2516 // not support i64 elements, so sometimes the zero vectors will need to be
2517 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002518 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002519 // to their dest type. This ensures they get CSE'd.
2520 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002521 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2522 SmallVector<SDValue, 8> Ops;
2523 MVT TVT;
2524
2525 if (VT.getSizeInBits() == 64) {
2526 Ops.assign(8, Cst); TVT = MVT::v8i8;
2527 } else {
2528 Ops.assign(16, Cst); TVT = MVT::v16i8;
2529 }
2530 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002531
2532 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2533}
2534
2535/// getOnesVector - Returns a vector of specified type with all bits set.
2536///
Owen Andersone50ed302009-08-10 22:56:29 +00002537static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002538 assert(VT.isVector() && "Expected a vector type");
2539
Bob Wilson929ffa22009-10-30 20:13:25 +00002540 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002541 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002542 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002543 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2544 SmallVector<SDValue, 8> Ops;
2545 MVT TVT;
2546
2547 if (VT.getSizeInBits() == 64) {
2548 Ops.assign(8, Cst); TVT = MVT::v8i8;
2549 } else {
2550 Ops.assign(16, Cst); TVT = MVT::v16i8;
2551 }
2552 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002553
2554 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2555}
2556
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002557/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2558/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002559SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2560 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002561 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2562 EVT VT = Op.getValueType();
2563 unsigned VTBits = VT.getSizeInBits();
2564 DebugLoc dl = Op.getDebugLoc();
2565 SDValue ShOpLo = Op.getOperand(0);
2566 SDValue ShOpHi = Op.getOperand(1);
2567 SDValue ShAmt = Op.getOperand(2);
2568 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002569 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002570
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002571 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2572
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002573 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2574 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2575 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2576 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2577 DAG.getConstant(VTBits, MVT::i32));
2578 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2579 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002580 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002581
2582 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2583 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002584 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002585 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002586 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2587 CCR, Cmp);
2588
2589 SDValue Ops[2] = { Lo, Hi };
2590 return DAG.getMergeValues(Ops, 2, dl);
2591}
2592
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002593/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2594/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002595SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2596 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002597 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2598 EVT VT = Op.getValueType();
2599 unsigned VTBits = VT.getSizeInBits();
2600 DebugLoc dl = Op.getDebugLoc();
2601 SDValue ShOpLo = Op.getOperand(0);
2602 SDValue ShOpHi = Op.getOperand(1);
2603 SDValue ShAmt = Op.getOperand(2);
2604 SDValue ARMCC;
2605
2606 assert(Op.getOpcode() == ISD::SHL_PARTS);
2607 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2608 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2609 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2610 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2611 DAG.getConstant(VTBits, MVT::i32));
2612 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2613 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2614
2615 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2616 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2617 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002618 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002619 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2620 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2621 CCR, Cmp);
2622
2623 SDValue Ops[2] = { Lo, Hi };
2624 return DAG.getMergeValues(Ops, 2, dl);
2625}
2626
Jim Grosbach3482c802010-01-18 19:58:49 +00002627static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2628 const ARMSubtarget *ST) {
2629 EVT VT = N->getValueType(0);
2630 DebugLoc dl = N->getDebugLoc();
2631
2632 if (!ST->hasV6T2Ops())
2633 return SDValue();
2634
2635 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2636 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2637}
2638
Bob Wilson5bafff32009-06-22 23:27:02 +00002639static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2640 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002641 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 DebugLoc dl = N->getDebugLoc();
2643
2644 // Lower vector shifts on NEON to use VSHL.
2645 if (VT.isVector()) {
2646 assert(ST->hasNEON() && "unexpected vector shift");
2647
2648 // Left shifts translate directly to the vshiftu intrinsic.
2649 if (N->getOpcode() == ISD::SHL)
2650 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002651 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002652 N->getOperand(0), N->getOperand(1));
2653
2654 assert((N->getOpcode() == ISD::SRA ||
2655 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2656
2657 // NEON uses the same intrinsics for both left and right shifts. For
2658 // right shifts, the shift amounts are negative, so negate the vector of
2659 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002660 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002661 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2662 getZeroVector(ShiftVT, DAG, dl),
2663 N->getOperand(1));
2664 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2665 Intrinsic::arm_neon_vshifts :
2666 Intrinsic::arm_neon_vshiftu);
2667 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002668 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002669 N->getOperand(0), NegatedCount);
2670 }
2671
Eli Friedmance392eb2009-08-22 03:13:10 +00002672 // We can get here for a node like i32 = ISD::SHL i32, i64
2673 if (VT != MVT::i64)
2674 return SDValue();
2675
2676 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002677 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002678
Chris Lattner27a6c732007-11-24 07:07:01 +00002679 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2680 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002681 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002682 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002683
Chris Lattner27a6c732007-11-24 07:07:01 +00002684 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002685 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002686
Chris Lattner27a6c732007-11-24 07:07:01 +00002687 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002688 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002689 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002690 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002691 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002692
Chris Lattner27a6c732007-11-24 07:07:01 +00002693 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2694 // captures the result into a carry flag.
2695 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002697
Chris Lattner27a6c732007-11-24 07:07:01 +00002698 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002699 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002700
Chris Lattner27a6c732007-11-24 07:07:01 +00002701 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002702 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002703}
2704
Bob Wilson5bafff32009-06-22 23:27:02 +00002705static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2706 SDValue TmpOp0, TmpOp1;
2707 bool Invert = false;
2708 bool Swap = false;
2709 unsigned Opc = 0;
2710
2711 SDValue Op0 = Op.getOperand(0);
2712 SDValue Op1 = Op.getOperand(1);
2713 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2716 DebugLoc dl = Op.getDebugLoc();
2717
2718 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2719 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002720 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002721 case ISD::SETUNE:
2722 case ISD::SETNE: Invert = true; // Fallthrough
2723 case ISD::SETOEQ:
2724 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2725 case ISD::SETOLT:
2726 case ISD::SETLT: Swap = true; // Fallthrough
2727 case ISD::SETOGT:
2728 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2729 case ISD::SETOLE:
2730 case ISD::SETLE: Swap = true; // Fallthrough
2731 case ISD::SETOGE:
2732 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2733 case ISD::SETUGE: Swap = true; // Fallthrough
2734 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2735 case ISD::SETUGT: Swap = true; // Fallthrough
2736 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2737 case ISD::SETUEQ: Invert = true; // Fallthrough
2738 case ISD::SETONE:
2739 // Expand this to (OLT | OGT).
2740 TmpOp0 = Op0;
2741 TmpOp1 = Op1;
2742 Opc = ISD::OR;
2743 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2744 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2745 break;
2746 case ISD::SETUO: Invert = true; // Fallthrough
2747 case ISD::SETO:
2748 // Expand this to (OLT | OGE).
2749 TmpOp0 = Op0;
2750 TmpOp1 = Op1;
2751 Opc = ISD::OR;
2752 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2753 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2754 break;
2755 }
2756 } else {
2757 // Integer comparisons.
2758 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002759 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002760 case ISD::SETNE: Invert = true;
2761 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2762 case ISD::SETLT: Swap = true;
2763 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2764 case ISD::SETLE: Swap = true;
2765 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2766 case ISD::SETULT: Swap = true;
2767 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2768 case ISD::SETULE: Swap = true;
2769 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2770 }
2771
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002772 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002773 if (Opc == ARMISD::VCEQ) {
2774
2775 SDValue AndOp;
2776 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2777 AndOp = Op0;
2778 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2779 AndOp = Op1;
2780
2781 // Ignore bitconvert.
2782 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2783 AndOp = AndOp.getOperand(0);
2784
2785 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2786 Opc = ARMISD::VTST;
2787 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2788 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2789 Invert = !Invert;
2790 }
2791 }
2792 }
2793
2794 if (Swap)
2795 std::swap(Op0, Op1);
2796
2797 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2798
2799 if (Invert)
2800 Result = DAG.getNOT(dl, Result, VT);
2801
2802 return Result;
2803}
2804
Bob Wilsond3c42842010-06-14 22:19:57 +00002805/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2806/// valid vector constant for a NEON instruction with a "modified immediate"
2807/// operand (e.g., VMOV). If so, return either the constant being
2808/// splatted or the encoded value, depending on the DoEncode parameter. The
2809/// format of the encoded value is: bit12=Op, bits11-8=Cmode,
2810/// bits7-0=Immediate.
2811static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2812 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilson827b2102010-06-15 19:05:35 +00002813 bool isVMOV, bool DoEncode) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002814 unsigned Op, Cmode, Imm;
2815 EVT VT;
2816
Bob Wilson827b2102010-06-15 19:05:35 +00002817 // SplatBitSize is set to the smallest size that splats the vector, so a
2818 // zero vector will always have SplatBitSize == 8. However, NEON modified
2819 // immediate instructions others than VMOV do not support the 8-bit encoding
2820 // of a zero vector, and the default encoding of zero is supposed to be the
2821 // 32-bit version.
2822 if (SplatBits == 0)
2823 SplatBitSize = 32;
2824
Bob Wilson1a913ed2010-06-11 21:34:50 +00002825 Op = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002826 switch (SplatBitSize) {
2827 case 8:
Bob Wilson1a913ed2010-06-11 21:34:50 +00002828 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002830 Cmode = 0xe;
2831 Imm = SplatBits;
2832 VT = MVT::i8;
2833 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002834
2835 case 16:
2836 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002837 VT = MVT::i16;
2838 if ((SplatBits & ~0xff) == 0) {
2839 // Value = 0x00nn: Op=x, Cmode=100x.
2840 Cmode = 0x8;
2841 Imm = SplatBits;
2842 break;
2843 }
2844 if ((SplatBits & ~0xff00) == 0) {
2845 // Value = 0xnn00: Op=x, Cmode=101x.
2846 Cmode = 0xa;
2847 Imm = SplatBits >> 8;
2848 break;
2849 }
2850 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002851
2852 case 32:
2853 // NEON's 32-bit VMOV supports splat values where:
2854 // * only one byte is nonzero, or
2855 // * the least significant byte is 0xff and the second byte is nonzero, or
2856 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002857 VT = MVT::i32;
2858 if ((SplatBits & ~0xff) == 0) {
2859 // Value = 0x000000nn: Op=x, Cmode=000x.
2860 Cmode = 0;
2861 Imm = SplatBits;
2862 break;
2863 }
2864 if ((SplatBits & ~0xff00) == 0) {
2865 // Value = 0x0000nn00: Op=x, Cmode=001x.
2866 Cmode = 0x2;
2867 Imm = SplatBits >> 8;
2868 break;
2869 }
2870 if ((SplatBits & ~0xff0000) == 0) {
2871 // Value = 0x00nn0000: Op=x, Cmode=010x.
2872 Cmode = 0x4;
2873 Imm = SplatBits >> 16;
2874 break;
2875 }
2876 if ((SplatBits & ~0xff000000) == 0) {
2877 // Value = 0xnn000000: Op=x, Cmode=011x.
2878 Cmode = 0x6;
2879 Imm = SplatBits >> 24;
2880 break;
2881 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002882
2883 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002884 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2885 // Value = 0x0000nnff: Op=x, Cmode=1100.
2886 Cmode = 0xc;
2887 Imm = SplatBits >> 8;
2888 SplatBits |= 0xff;
2889 break;
2890 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002891
2892 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002893 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2894 // Value = 0x00nnffff: Op=x, Cmode=1101.
2895 Cmode = 0xd;
2896 Imm = SplatBits >> 16;
2897 SplatBits |= 0xffff;
2898 break;
2899 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002900
2901 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2902 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2903 // VMOV.I32. A (very) minor optimization would be to replicate the value
2904 // and fall through here to test for a valid 64-bit splat. But, then the
2905 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002906 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002907
2908 case 64: {
2909 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson827b2102010-06-15 19:05:35 +00002910 if (!isVMOV)
2911 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002912 uint64_t BitMask = 0xff;
2913 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002914 unsigned ImmMask = 1;
2915 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002916 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002917 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002918 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002919 Imm |= ImmMask;
2920 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002921 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002922 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002923 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002924 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00002925 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00002926 // Op=1, Cmode=1110.
2927 Op = 1;
2928 Cmode = 0xe;
2929 SplatBits = Val;
2930 VT = MVT::i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00002931 break;
2932 }
2933
Bob Wilson1a913ed2010-06-11 21:34:50 +00002934 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00002935 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00002936 return SDValue();
2937 }
2938
2939 if (DoEncode)
2940 return DAG.getTargetConstant((Op << 12) | (Cmode << 8) | Imm, MVT::i32);
2941 return DAG.getTargetConstant(SplatBits, VT);
Bob Wilson5bafff32009-06-22 23:27:02 +00002942}
2943
Bob Wilsond3c42842010-06-14 22:19:57 +00002944
2945/// getNEONModImm - If this is a valid vector constant for a NEON instruction
2946/// with a "modified immediate" operand (e.g., VMOV) of the specified element
2947/// size, return the encoded value for that immediate. The ByteSize field
2948/// indicates the number of bytes of each element [1248].
Bob Wilson827b2102010-06-15 19:05:35 +00002949SDValue ARM::getNEONModImm(SDNode *N, unsigned ByteSize, bool isVMOV,
2950 SelectionDAG &DAG) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002951 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2952 APInt SplatBits, SplatUndef;
2953 unsigned SplatBitSize;
2954 bool HasAnyUndefs;
2955 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2956 HasAnyUndefs, ByteSize * 8))
2957 return SDValue();
2958
2959 if (SplatBitSize > ByteSize * 8)
2960 return SDValue();
2961
Bob Wilsond3c42842010-06-14 22:19:57 +00002962 return isNEONModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00002963 SplatBitSize, DAG, isVMOV, true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002964}
2965
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002966static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2967 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002968 unsigned NumElts = VT.getVectorNumElements();
2969 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002970 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002971
2972 // If this is a VEXT shuffle, the immediate value is the index of the first
2973 // element. The other shuffle indices must be the successive elements after
2974 // the first one.
2975 unsigned ExpectedElt = Imm;
2976 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002977 // Increment the expected index. If it wraps around, it may still be
2978 // a VEXT but the source vectors must be swapped.
2979 ExpectedElt += 1;
2980 if (ExpectedElt == NumElts * 2) {
2981 ExpectedElt = 0;
2982 ReverseVEXT = true;
2983 }
2984
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002985 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002986 return false;
2987 }
2988
2989 // Adjust the index value if the source operands will be swapped.
2990 if (ReverseVEXT)
2991 Imm -= NumElts;
2992
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002993 return true;
2994}
2995
Bob Wilson8bb9e482009-07-26 00:39:34 +00002996/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2997/// instruction with the specified blocksize. (The order of the elements
2998/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002999static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3000 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003001 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3002 "Only possible block sizes for VREV are: 16, 32, 64");
3003
Bob Wilson8bb9e482009-07-26 00:39:34 +00003004 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003005 if (EltSz == 64)
3006 return false;
3007
3008 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003009 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003010
3011 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3012 return false;
3013
3014 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003015 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00003016 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
3017 return false;
3018 }
3019
3020 return true;
3021}
3022
Bob Wilsonc692cb72009-08-21 20:54:19 +00003023static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3024 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003025 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3026 if (EltSz == 64)
3027 return false;
3028
Bob Wilsonc692cb72009-08-21 20:54:19 +00003029 unsigned NumElts = VT.getVectorNumElements();
3030 WhichResult = (M[0] == 0 ? 0 : 1);
3031 for (unsigned i = 0; i < NumElts; i += 2) {
3032 if ((unsigned) M[i] != i + WhichResult ||
3033 (unsigned) M[i+1] != i + NumElts + WhichResult)
3034 return false;
3035 }
3036 return true;
3037}
3038
Bob Wilson324f4f12009-12-03 06:40:55 +00003039/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3040/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3041/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3042static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3043 unsigned &WhichResult) {
3044 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3045 if (EltSz == 64)
3046 return false;
3047
3048 unsigned NumElts = VT.getVectorNumElements();
3049 WhichResult = (M[0] == 0 ? 0 : 1);
3050 for (unsigned i = 0; i < NumElts; i += 2) {
3051 if ((unsigned) M[i] != i + WhichResult ||
3052 (unsigned) M[i+1] != i + WhichResult)
3053 return false;
3054 }
3055 return true;
3056}
3057
Bob Wilsonc692cb72009-08-21 20:54:19 +00003058static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3059 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003060 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3061 if (EltSz == 64)
3062 return false;
3063
Bob Wilsonc692cb72009-08-21 20:54:19 +00003064 unsigned NumElts = VT.getVectorNumElements();
3065 WhichResult = (M[0] == 0 ? 0 : 1);
3066 for (unsigned i = 0; i != NumElts; ++i) {
3067 if ((unsigned) M[i] != 2 * i + WhichResult)
3068 return false;
3069 }
3070
3071 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003072 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003073 return false;
3074
3075 return true;
3076}
3077
Bob Wilson324f4f12009-12-03 06:40:55 +00003078/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3079/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3080/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3081static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3082 unsigned &WhichResult) {
3083 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3084 if (EltSz == 64)
3085 return false;
3086
3087 unsigned Half = VT.getVectorNumElements() / 2;
3088 WhichResult = (M[0] == 0 ? 0 : 1);
3089 for (unsigned j = 0; j != 2; ++j) {
3090 unsigned Idx = WhichResult;
3091 for (unsigned i = 0; i != Half; ++i) {
3092 if ((unsigned) M[i + j * Half] != Idx)
3093 return false;
3094 Idx += 2;
3095 }
3096 }
3097
3098 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3099 if (VT.is64BitVector() && EltSz == 32)
3100 return false;
3101
3102 return true;
3103}
3104
Bob Wilsonc692cb72009-08-21 20:54:19 +00003105static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3106 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003107 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3108 if (EltSz == 64)
3109 return false;
3110
Bob Wilsonc692cb72009-08-21 20:54:19 +00003111 unsigned NumElts = VT.getVectorNumElements();
3112 WhichResult = (M[0] == 0 ? 0 : 1);
3113 unsigned Idx = WhichResult * NumElts / 2;
3114 for (unsigned i = 0; i != NumElts; i += 2) {
3115 if ((unsigned) M[i] != Idx ||
3116 (unsigned) M[i+1] != Idx + NumElts)
3117 return false;
3118 Idx += 1;
3119 }
3120
3121 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003122 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003123 return false;
3124
3125 return true;
3126}
3127
Bob Wilson324f4f12009-12-03 06:40:55 +00003128/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3129/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3130/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3131static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3132 unsigned &WhichResult) {
3133 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3134 if (EltSz == 64)
3135 return false;
3136
3137 unsigned NumElts = VT.getVectorNumElements();
3138 WhichResult = (M[0] == 0 ? 0 : 1);
3139 unsigned Idx = WhichResult * NumElts / 2;
3140 for (unsigned i = 0; i != NumElts; i += 2) {
3141 if ((unsigned) M[i] != Idx ||
3142 (unsigned) M[i+1] != Idx)
3143 return false;
3144 Idx += 1;
3145 }
3146
3147 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3148 if (VT.is64BitVector() && EltSz == 32)
3149 return false;
3150
3151 return true;
3152}
3153
3154
Owen Andersone50ed302009-08-10 22:56:29 +00003155static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003156 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00003157 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003158 if (ConstVal->isNullValue())
3159 return getZeroVector(VT, DAG, dl);
3160 if (ConstVal->isAllOnesValue())
3161 return getOnesVector(VT, DAG, dl);
3162
Owen Andersone50ed302009-08-10 22:56:29 +00003163 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00003164 if (VT.is64BitVector()) {
3165 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 case 8: CanonicalVT = MVT::v8i8; break;
3167 case 16: CanonicalVT = MVT::v4i16; break;
3168 case 32: CanonicalVT = MVT::v2i32; break;
3169 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003170 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003171 }
3172 } else {
3173 assert(VT.is128BitVector() && "unknown splat vector size");
3174 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 case 8: CanonicalVT = MVT::v16i8; break;
3176 case 16: CanonicalVT = MVT::v8i16; break;
3177 case 32: CanonicalVT = MVT::v4i32; break;
3178 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003179 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 }
3181 }
3182
3183 // Build a canonical splat for this value.
3184 SmallVector<SDValue, 8> Ops;
3185 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
3186 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
3187 Ops.size());
3188 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
3189}
3190
3191// If this is a case we can't handle, return null and let the default
3192// expansion code take care of it.
3193static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003194 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003195 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003196 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003197
3198 APInt SplatBits, SplatUndef;
3199 unsigned SplatBitSize;
3200 bool HasAnyUndefs;
3201 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003202 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003203 // Check if an immediate VMOV works.
3204 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
3205 SplatUndef.getZExtValue(),
Bob Wilson827b2102010-06-15 19:05:35 +00003206 SplatBitSize, DAG, true, false);
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003207 if (Val.getNode())
3208 return BuildSplat(Val, VT, DAG, dl);
3209 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003210 }
3211
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003212 // Scan through the operands to see if only one value is used.
3213 unsigned NumElts = VT.getVectorNumElements();
3214 bool isOnlyLowElement = true;
3215 bool usesOnlyOneValue = true;
3216 bool isConstant = true;
3217 SDValue Value;
3218 for (unsigned i = 0; i < NumElts; ++i) {
3219 SDValue V = Op.getOperand(i);
3220 if (V.getOpcode() == ISD::UNDEF)
3221 continue;
3222 if (i > 0)
3223 isOnlyLowElement = false;
3224 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3225 isConstant = false;
3226
3227 if (!Value.getNode())
3228 Value = V;
3229 else if (V != Value)
3230 usesOnlyOneValue = false;
3231 }
3232
3233 if (!Value.getNode())
3234 return DAG.getUNDEF(VT);
3235
3236 if (isOnlyLowElement)
3237 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3238
3239 // If all elements are constants, fall back to the default expansion, which
3240 // will generate a load from the constant pool.
3241 if (isConstant)
3242 return SDValue();
3243
3244 // Use VDUP for non-constant splats.
Bob Wilson069e4342010-05-23 05:42:31 +00003245 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3246 if (usesOnlyOneValue && EltSize <= 32)
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003247 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3248
3249 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003250 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3251 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003252 if (EltSize >= 32) {
3253 // Do the expansion with floating-point types, since that is what the VFP
3254 // registers are defined to use, and since i64 is not legal.
3255 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3256 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003257 SmallVector<SDValue, 8> Ops;
3258 for (unsigned i = 0; i < NumElts; ++i)
3259 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3260 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003261 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003262 }
3263
3264 return SDValue();
3265}
3266
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003267/// isShuffleMaskLegal - Targets can use this to indicate that they only
3268/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3269/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3270/// are assumed to be legal.
3271bool
3272ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3273 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003274 if (VT.getVectorNumElements() == 4 &&
3275 (VT.is128BitVector() || VT.is64BitVector())) {
3276 unsigned PFIndexes[4];
3277 for (unsigned i = 0; i != 4; ++i) {
3278 if (M[i] < 0)
3279 PFIndexes[i] = 8;
3280 else
3281 PFIndexes[i] = M[i];
3282 }
3283
3284 // Compute the index in the perfect shuffle table.
3285 unsigned PFTableIndex =
3286 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3287 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3288 unsigned Cost = (PFEntry >> 30);
3289
3290 if (Cost <= 4)
3291 return true;
3292 }
3293
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003294 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003295 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003296
Bob Wilson53dd2452010-06-07 23:53:38 +00003297 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3298 return (EltSize >= 32 ||
3299 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003300 isVREVMask(M, VT, 64) ||
3301 isVREVMask(M, VT, 32) ||
3302 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003303 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3304 isVTRNMask(M, VT, WhichResult) ||
3305 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003306 isVZIPMask(M, VT, WhichResult) ||
3307 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3308 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3309 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003310}
3311
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003312/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3313/// the specified operations to build the shuffle.
3314static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3315 SDValue RHS, SelectionDAG &DAG,
3316 DebugLoc dl) {
3317 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3318 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3319 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3320
3321 enum {
3322 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3323 OP_VREV,
3324 OP_VDUP0,
3325 OP_VDUP1,
3326 OP_VDUP2,
3327 OP_VDUP3,
3328 OP_VEXT1,
3329 OP_VEXT2,
3330 OP_VEXT3,
3331 OP_VUZPL, // VUZP, left result
3332 OP_VUZPR, // VUZP, right result
3333 OP_VZIPL, // VZIP, left result
3334 OP_VZIPR, // VZIP, right result
3335 OP_VTRNL, // VTRN, left result
3336 OP_VTRNR // VTRN, right result
3337 };
3338
3339 if (OpNum == OP_COPY) {
3340 if (LHSID == (1*9+2)*9+3) return LHS;
3341 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3342 return RHS;
3343 }
3344
3345 SDValue OpLHS, OpRHS;
3346 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3347 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3348 EVT VT = OpLHS.getValueType();
3349
3350 switch (OpNum) {
3351 default: llvm_unreachable("Unknown shuffle opcode!");
3352 case OP_VREV:
3353 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3354 case OP_VDUP0:
3355 case OP_VDUP1:
3356 case OP_VDUP2:
3357 case OP_VDUP3:
3358 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003359 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003360 case OP_VEXT1:
3361 case OP_VEXT2:
3362 case OP_VEXT3:
3363 return DAG.getNode(ARMISD::VEXT, dl, VT,
3364 OpLHS, OpRHS,
3365 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3366 case OP_VUZPL:
3367 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003368 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003369 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3370 case OP_VZIPL:
3371 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003372 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003373 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3374 case OP_VTRNL:
3375 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003376 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3377 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003378 }
3379}
3380
Bob Wilson5bafff32009-06-22 23:27:02 +00003381static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003382 SDValue V1 = Op.getOperand(0);
3383 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003384 DebugLoc dl = Op.getDebugLoc();
3385 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003386 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003387 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003388
Bob Wilson28865062009-08-13 02:13:04 +00003389 // Convert shuffles that are directly supported on NEON to target-specific
3390 // DAG nodes, instead of keeping them as shuffles and matching them again
3391 // during code selection. This is more efficient and avoids the possibility
3392 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003393 // FIXME: floating-point vectors should be canonicalized to integer vectors
3394 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003395 SVN->getMask(ShuffleMask);
3396
Bob Wilson53dd2452010-06-07 23:53:38 +00003397 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3398 if (EltSize <= 32) {
3399 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3400 int Lane = SVN->getSplatIndex();
3401 // If this is undef splat, generate it via "just" vdup, if possible.
3402 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003403
Bob Wilson53dd2452010-06-07 23:53:38 +00003404 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3405 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3406 }
3407 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3408 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003409 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003410
3411 bool ReverseVEXT;
3412 unsigned Imm;
3413 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3414 if (ReverseVEXT)
3415 std::swap(V1, V2);
3416 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3417 DAG.getConstant(Imm, MVT::i32));
3418 }
3419
3420 if (isVREVMask(ShuffleMask, VT, 64))
3421 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3422 if (isVREVMask(ShuffleMask, VT, 32))
3423 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3424 if (isVREVMask(ShuffleMask, VT, 16))
3425 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3426
3427 // Check for Neon shuffles that modify both input vectors in place.
3428 // If both results are used, i.e., if there are two shuffles with the same
3429 // source operands and with masks corresponding to both results of one of
3430 // these operations, DAG memoization will ensure that a single node is
3431 // used for both shuffles.
3432 unsigned WhichResult;
3433 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3434 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3435 V1, V2).getValue(WhichResult);
3436 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3437 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3438 V1, V2).getValue(WhichResult);
3439 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3440 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3441 V1, V2).getValue(WhichResult);
3442
3443 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3444 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3445 V1, V1).getValue(WhichResult);
3446 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3447 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3448 V1, V1).getValue(WhichResult);
3449 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3450 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3451 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003452 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003453
Bob Wilsonc692cb72009-08-21 20:54:19 +00003454 // If the shuffle is not directly supported and it has 4 elements, use
3455 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003456 unsigned NumElts = VT.getVectorNumElements();
3457 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003458 unsigned PFIndexes[4];
3459 for (unsigned i = 0; i != 4; ++i) {
3460 if (ShuffleMask[i] < 0)
3461 PFIndexes[i] = 8;
3462 else
3463 PFIndexes[i] = ShuffleMask[i];
3464 }
3465
3466 // Compute the index in the perfect shuffle table.
3467 unsigned PFTableIndex =
3468 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003469 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3470 unsigned Cost = (PFEntry >> 30);
3471
3472 if (Cost <= 4)
3473 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3474 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003475
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003476 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003477 if (EltSize >= 32) {
3478 // Do the expansion with floating-point types, since that is what the VFP
3479 // registers are defined to use, and since i64 is not legal.
3480 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3481 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3482 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3483 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003484 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003485 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003486 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003487 Ops.push_back(DAG.getUNDEF(EltVT));
3488 else
3489 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3490 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3491 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3492 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003493 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003494 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003495 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3496 }
3497
Bob Wilson22cac0d2009-08-14 05:16:33 +00003498 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003499}
3500
Bob Wilson5bafff32009-06-22 23:27:02 +00003501static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003502 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003503 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003504 SDValue Vec = Op.getOperand(0);
3505 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003506 assert(VT == MVT::i32 &&
3507 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3508 "unexpected type for custom-lowering vector extract");
3509 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003510}
3511
Bob Wilsona6d65862009-08-03 20:36:38 +00003512static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3513 // The only time a CONCAT_VECTORS operation can have legal types is when
3514 // two 64-bit vectors are concatenated to a 128-bit vector.
3515 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3516 "unexpected CONCAT_VECTORS");
3517 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003519 SDValue Op0 = Op.getOperand(0);
3520 SDValue Op1 = Op.getOperand(1);
3521 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3523 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003524 DAG.getIntPtrConstant(0));
3525 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3527 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003528 DAG.getIntPtrConstant(1));
3529 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003530}
3531
Dan Gohmand858e902010-04-17 15:26:15 +00003532SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003533 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003534 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003535 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003536 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003537 case ISD::GlobalAddress:
3538 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3539 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003540 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003541 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3542 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003543 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003544 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003545 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003546 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003547 case ISD::SINT_TO_FP:
3548 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3549 case ISD::FP_TO_SINT:
3550 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003551 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003552 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003553 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003554 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003555 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003556 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003557 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3558 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003559 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003560 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003561 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003562 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003563 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003564 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003565 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003566 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003567 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3568 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3569 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003570 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003571 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003572 }
Dan Gohman475871a2008-07-27 21:46:04 +00003573 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003574}
3575
Duncan Sands1607f052008-12-01 11:39:25 +00003576/// ReplaceNodeResults - Replace the results of node with an illegal result
3577/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003578void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3579 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003580 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003581 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003582 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003583 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003584 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003585 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003586 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003587 Res = ExpandBIT_CONVERT(N, DAG);
3588 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003589 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003590 case ISD::SRA:
3591 Res = LowerShift(N, DAG, Subtarget);
3592 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003593 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003594 if (Res.getNode())
3595 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003596}
Chris Lattner27a6c732007-11-24 07:07:01 +00003597
Evan Chenga8e29892007-01-19 07:51:42 +00003598//===----------------------------------------------------------------------===//
3599// ARM Scheduler Hooks
3600//===----------------------------------------------------------------------===//
3601
3602MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003603ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3604 MachineBasicBlock *BB,
3605 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003606 unsigned dest = MI->getOperand(0).getReg();
3607 unsigned ptr = MI->getOperand(1).getReg();
3608 unsigned oldval = MI->getOperand(2).getReg();
3609 unsigned newval = MI->getOperand(3).getReg();
3610 unsigned scratch = BB->getParent()->getRegInfo()
3611 .createVirtualRegister(ARM::GPRRegisterClass);
3612 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3613 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003614 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003615
3616 unsigned ldrOpc, strOpc;
3617 switch (Size) {
3618 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003619 case 1:
3620 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3621 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3622 break;
3623 case 2:
3624 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3625 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3626 break;
3627 case 4:
3628 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3629 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3630 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003631 }
3632
3633 MachineFunction *MF = BB->getParent();
3634 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3635 MachineFunction::iterator It = BB;
3636 ++It; // insert the new blocks after the current block
3637
3638 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3639 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3640 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3641 MF->insert(It, loop1MBB);
3642 MF->insert(It, loop2MBB);
3643 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003644
3645 // Transfer the remainder of BB and its successor edges to exitMBB.
3646 exitMBB->splice(exitMBB->begin(), BB,
3647 llvm::next(MachineBasicBlock::iterator(MI)),
3648 BB->end());
3649 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003650
3651 // thisMBB:
3652 // ...
3653 // fallthrough --> loop1MBB
3654 BB->addSuccessor(loop1MBB);
3655
3656 // loop1MBB:
3657 // ldrex dest, [ptr]
3658 // cmp dest, oldval
3659 // bne exitMBB
3660 BB = loop1MBB;
3661 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003662 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003663 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003664 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3665 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003666 BB->addSuccessor(loop2MBB);
3667 BB->addSuccessor(exitMBB);
3668
3669 // loop2MBB:
3670 // strex scratch, newval, [ptr]
3671 // cmp scratch, #0
3672 // bne loop1MBB
3673 BB = loop2MBB;
3674 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3675 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003676 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003677 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003678 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3679 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003680 BB->addSuccessor(loop1MBB);
3681 BB->addSuccessor(exitMBB);
3682
3683 // exitMBB:
3684 // ...
3685 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003686
Dan Gohman14152b42010-07-06 20:24:04 +00003687 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003688
Jim Grosbach5278eb82009-12-11 01:42:04 +00003689 return BB;
3690}
3691
3692MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003693ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3694 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003695 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3696 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3697
3698 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003699 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003700 MachineFunction::iterator It = BB;
3701 ++It;
3702
3703 unsigned dest = MI->getOperand(0).getReg();
3704 unsigned ptr = MI->getOperand(1).getReg();
3705 unsigned incr = MI->getOperand(2).getReg();
3706 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003707
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003708 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003709 unsigned ldrOpc, strOpc;
3710 switch (Size) {
3711 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003712 case 1:
3713 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003714 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003715 break;
3716 case 2:
3717 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3718 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3719 break;
3720 case 4:
3721 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3722 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3723 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003724 }
3725
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003726 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3727 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3728 MF->insert(It, loopMBB);
3729 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003730
3731 // Transfer the remainder of BB and its successor edges to exitMBB.
3732 exitMBB->splice(exitMBB->begin(), BB,
3733 llvm::next(MachineBasicBlock::iterator(MI)),
3734 BB->end());
3735 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003736
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003737 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003738 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3739 unsigned scratch2 = (!BinOpcode) ? incr :
3740 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3741
3742 // thisMBB:
3743 // ...
3744 // fallthrough --> loopMBB
3745 BB->addSuccessor(loopMBB);
3746
3747 // loopMBB:
3748 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003749 // <binop> scratch2, dest, incr
3750 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003751 // cmp scratch, #0
3752 // bne- loopMBB
3753 // fallthrough --> exitMBB
3754 BB = loopMBB;
3755 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003756 if (BinOpcode) {
3757 // operand order needs to go the other way for NAND
3758 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3759 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3760 addReg(incr).addReg(dest)).addReg(0);
3761 else
3762 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3763 addReg(dest).addReg(incr)).addReg(0);
3764 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003765
3766 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3767 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003768 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003769 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003770 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3771 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003772
3773 BB->addSuccessor(loopMBB);
3774 BB->addSuccessor(exitMBB);
3775
3776 // exitMBB:
3777 // ...
3778 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003779
Dan Gohman14152b42010-07-06 20:24:04 +00003780 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003781
Jim Grosbachc3c23542009-12-14 04:22:04 +00003782 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003783}
3784
3785MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003786ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003787 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003788 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003789 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003790 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003791 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003792 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003793 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003794 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003795
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003796 case ARM::ATOMIC_LOAD_ADD_I8:
3797 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3798 case ARM::ATOMIC_LOAD_ADD_I16:
3799 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3800 case ARM::ATOMIC_LOAD_ADD_I32:
3801 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003802
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003803 case ARM::ATOMIC_LOAD_AND_I8:
3804 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3805 case ARM::ATOMIC_LOAD_AND_I16:
3806 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3807 case ARM::ATOMIC_LOAD_AND_I32:
3808 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003809
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003810 case ARM::ATOMIC_LOAD_OR_I8:
3811 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3812 case ARM::ATOMIC_LOAD_OR_I16:
3813 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3814 case ARM::ATOMIC_LOAD_OR_I32:
3815 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003816
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003817 case ARM::ATOMIC_LOAD_XOR_I8:
3818 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3819 case ARM::ATOMIC_LOAD_XOR_I16:
3820 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3821 case ARM::ATOMIC_LOAD_XOR_I32:
3822 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003823
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003824 case ARM::ATOMIC_LOAD_NAND_I8:
3825 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3826 case ARM::ATOMIC_LOAD_NAND_I16:
3827 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3828 case ARM::ATOMIC_LOAD_NAND_I32:
3829 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003830
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003831 case ARM::ATOMIC_LOAD_SUB_I8:
3832 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3833 case ARM::ATOMIC_LOAD_SUB_I16:
3834 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3835 case ARM::ATOMIC_LOAD_SUB_I32:
3836 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003837
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003838 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3839 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3840 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003841
3842 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3843 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3844 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003845
Evan Cheng007ea272009-08-12 05:17:19 +00003846 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003847 // To "insert" a SELECT_CC instruction, we actually have to insert the
3848 // diamond control-flow pattern. The incoming instruction knows the
3849 // destination vreg to set, the condition code register to branch on, the
3850 // true/false values to select between, and a branch opcode to use.
3851 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003852 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003853 ++It;
3854
3855 // thisMBB:
3856 // ...
3857 // TrueVal = ...
3858 // cmpTY ccX, r1, r2
3859 // bCC copy1MBB
3860 // fallthrough --> copy0MBB
3861 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003862 MachineFunction *F = BB->getParent();
3863 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3864 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00003865 F->insert(It, copy0MBB);
3866 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003867
3868 // Transfer the remainder of BB and its successor edges to sinkMBB.
3869 sinkMBB->splice(sinkMBB->begin(), BB,
3870 llvm::next(MachineBasicBlock::iterator(MI)),
3871 BB->end());
3872 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3873
Dan Gohman258c58c2010-07-06 15:49:48 +00003874 BB->addSuccessor(copy0MBB);
3875 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00003876
Dan Gohman14152b42010-07-06 20:24:04 +00003877 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
3878 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
3879
Evan Chenga8e29892007-01-19 07:51:42 +00003880 // copy0MBB:
3881 // %FalseValue = ...
3882 // # fallthrough to sinkMBB
3883 BB = copy0MBB;
3884
3885 // Update machine-CFG edges
3886 BB->addSuccessor(sinkMBB);
3887
3888 // sinkMBB:
3889 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3890 // ...
3891 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00003892 BuildMI(*BB, BB->begin(), dl,
3893 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003894 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3895 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3896
Dan Gohman14152b42010-07-06 20:24:04 +00003897 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003898 return BB;
3899 }
Evan Cheng86198642009-08-07 00:34:42 +00003900
3901 case ARM::tANDsp:
3902 case ARM::tADDspr_:
3903 case ARM::tSUBspi_:
3904 case ARM::t2SUBrSPi_:
3905 case ARM::t2SUBrSPi12_:
3906 case ARM::t2SUBrSPs_: {
3907 MachineFunction *MF = BB->getParent();
3908 unsigned DstReg = MI->getOperand(0).getReg();
3909 unsigned SrcReg = MI->getOperand(1).getReg();
3910 bool DstIsDead = MI->getOperand(0).isDead();
3911 bool SrcIsKill = MI->getOperand(1).isKill();
3912
3913 if (SrcReg != ARM::SP) {
3914 // Copy the source to SP from virtual register.
3915 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3916 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3917 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00003918 BuildMI(*BB, MI, dl, TII->get(CopyOpc), ARM::SP)
Evan Cheng86198642009-08-07 00:34:42 +00003919 .addReg(SrcReg, getKillRegState(SrcIsKill));
3920 }
3921
3922 unsigned OpOpc = 0;
3923 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3924 switch (MI->getOpcode()) {
3925 default:
3926 llvm_unreachable("Unexpected pseudo instruction!");
3927 case ARM::tANDsp:
3928 OpOpc = ARM::tAND;
3929 NeedPred = true;
3930 break;
3931 case ARM::tADDspr_:
3932 OpOpc = ARM::tADDspr;
3933 break;
3934 case ARM::tSUBspi_:
3935 OpOpc = ARM::tSUBspi;
3936 break;
3937 case ARM::t2SUBrSPi_:
3938 OpOpc = ARM::t2SUBrSPi;
3939 NeedPred = true; NeedCC = true;
3940 break;
3941 case ARM::t2SUBrSPi12_:
3942 OpOpc = ARM::t2SUBrSPi12;
3943 NeedPred = true;
3944 break;
3945 case ARM::t2SUBrSPs_:
3946 OpOpc = ARM::t2SUBrSPs;
3947 NeedPred = true; NeedCC = true; NeedOp3 = true;
3948 break;
3949 }
Dan Gohman14152b42010-07-06 20:24:04 +00003950 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(OpOpc), ARM::SP);
Evan Cheng86198642009-08-07 00:34:42 +00003951 if (OpOpc == ARM::tAND)
3952 AddDefaultT1CC(MIB);
3953 MIB.addReg(ARM::SP);
3954 MIB.addOperand(MI->getOperand(2));
3955 if (NeedOp3)
3956 MIB.addOperand(MI->getOperand(3));
3957 if (NeedPred)
3958 AddDefaultPred(MIB);
3959 if (NeedCC)
3960 AddDefaultCC(MIB);
3961
3962 // Copy the result from SP to virtual register.
3963 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3964 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3965 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
Dan Gohman14152b42010-07-06 20:24:04 +00003966 BuildMI(*BB, MI, dl, TII->get(CopyOpc))
Evan Cheng86198642009-08-07 00:34:42 +00003967 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3968 .addReg(ARM::SP);
Dan Gohman14152b42010-07-06 20:24:04 +00003969 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng86198642009-08-07 00:34:42 +00003970 return BB;
3971 }
Evan Chenga8e29892007-01-19 07:51:42 +00003972 }
3973}
3974
3975//===----------------------------------------------------------------------===//
3976// ARM Optimization Hooks
3977//===----------------------------------------------------------------------===//
3978
Chris Lattnerd1980a52009-03-12 06:52:53 +00003979static
3980SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3981 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003982 SelectionDAG &DAG = DCI.DAG;
3983 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003984 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003985 unsigned Opc = N->getOpcode();
3986 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3987 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3988 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3989 ISD::CondCode CC = ISD::SETCC_INVALID;
3990
3991 if (isSlctCC) {
3992 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3993 } else {
3994 SDValue CCOp = Slct.getOperand(0);
3995 if (CCOp.getOpcode() == ISD::SETCC)
3996 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3997 }
3998
3999 bool DoXform = false;
4000 bool InvCC = false;
4001 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4002 "Bad input!");
4003
4004 if (LHS.getOpcode() == ISD::Constant &&
4005 cast<ConstantSDNode>(LHS)->isNullValue()) {
4006 DoXform = true;
4007 } else if (CC != ISD::SETCC_INVALID &&
4008 RHS.getOpcode() == ISD::Constant &&
4009 cast<ConstantSDNode>(RHS)->isNullValue()) {
4010 std::swap(LHS, RHS);
4011 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004012 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004013 Op0.getOperand(0).getValueType();
4014 bool isInt = OpVT.isInteger();
4015 CC = ISD::getSetCCInverse(CC, isInt);
4016
4017 if (!TLI.isCondCodeLegal(CC, OpVT))
4018 return SDValue(); // Inverse operator isn't legal.
4019
4020 DoXform = true;
4021 InvCC = true;
4022 }
4023
4024 if (DoXform) {
4025 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4026 if (isSlctCC)
4027 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4028 Slct.getOperand(0), Slct.getOperand(1), CC);
4029 SDValue CCOp = Slct.getOperand(0);
4030 if (InvCC)
4031 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4032 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4033 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4034 CCOp, OtherOp, Result);
4035 }
4036 return SDValue();
4037}
4038
4039/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4040static SDValue PerformADDCombine(SDNode *N,
4041 TargetLowering::DAGCombinerInfo &DCI) {
4042 // added by evan in r37685 with no testcase.
4043 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004044
Chris Lattnerd1980a52009-03-12 06:52:53 +00004045 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4046 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4047 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4048 if (Result.getNode()) return Result;
4049 }
4050 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4051 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4052 if (Result.getNode()) return Result;
4053 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004054
Chris Lattnerd1980a52009-03-12 06:52:53 +00004055 return SDValue();
4056}
4057
4058/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
4059static SDValue PerformSUBCombine(SDNode *N,
4060 TargetLowering::DAGCombinerInfo &DCI) {
4061 // added by evan in r37685 with no testcase.
4062 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004063
Chris Lattnerd1980a52009-03-12 06:52:53 +00004064 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4065 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4066 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4067 if (Result.getNode()) return Result;
4068 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004069
Chris Lattnerd1980a52009-03-12 06:52:53 +00004070 return SDValue();
4071}
4072
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004073static SDValue PerformMULCombine(SDNode *N,
4074 TargetLowering::DAGCombinerInfo &DCI,
4075 const ARMSubtarget *Subtarget) {
4076 SelectionDAG &DAG = DCI.DAG;
4077
4078 if (Subtarget->isThumb1Only())
4079 return SDValue();
4080
4081 if (DAG.getMachineFunction().
4082 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4083 return SDValue();
4084
4085 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4086 return SDValue();
4087
4088 EVT VT = N->getValueType(0);
4089 if (VT != MVT::i32)
4090 return SDValue();
4091
4092 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4093 if (!C)
4094 return SDValue();
4095
4096 uint64_t MulAmt = C->getZExtValue();
4097 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4098 ShiftAmt = ShiftAmt & (32 - 1);
4099 SDValue V = N->getOperand(0);
4100 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004101
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004102 SDValue Res;
4103 MulAmt >>= ShiftAmt;
4104 if (isPowerOf2_32(MulAmt - 1)) {
4105 // (mul x, 2^N + 1) => (add (shl x, N), x)
4106 Res = DAG.getNode(ISD::ADD, DL, VT,
4107 V, DAG.getNode(ISD::SHL, DL, VT,
4108 V, DAG.getConstant(Log2_32(MulAmt-1),
4109 MVT::i32)));
4110 } else if (isPowerOf2_32(MulAmt + 1)) {
4111 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4112 Res = DAG.getNode(ISD::SUB, DL, VT,
4113 DAG.getNode(ISD::SHL, DL, VT,
4114 V, DAG.getConstant(Log2_32(MulAmt+1),
4115 MVT::i32)),
4116 V);
4117 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004118 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004119
4120 if (ShiftAmt != 0)
4121 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4122 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004123
4124 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004125 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004126 return SDValue();
4127}
4128
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004129/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4130/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004131static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004132 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004133 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004134 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004135 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004136 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004137 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004138}
4139
Bob Wilson5bafff32009-06-22 23:27:02 +00004140/// getVShiftImm - Check if this is a valid build_vector for the immediate
4141/// operand of a vector shift operation, where all the elements of the
4142/// build_vector must have the same constant integer value.
4143static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4144 // Ignore bit_converts.
4145 while (Op.getOpcode() == ISD::BIT_CONVERT)
4146 Op = Op.getOperand(0);
4147 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4148 APInt SplatBits, SplatUndef;
4149 unsigned SplatBitSize;
4150 bool HasAnyUndefs;
4151 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4152 HasAnyUndefs, ElementBits) ||
4153 SplatBitSize > ElementBits)
4154 return false;
4155 Cnt = SplatBits.getSExtValue();
4156 return true;
4157}
4158
4159/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4160/// operand of a vector shift left operation. That value must be in the range:
4161/// 0 <= Value < ElementBits for a left shift; or
4162/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004163static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004164 assert(VT.isVector() && "vector shift count is not a vector type");
4165 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4166 if (! getVShiftImm(Op, ElementBits, Cnt))
4167 return false;
4168 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4169}
4170
4171/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4172/// operand of a vector shift right operation. For a shift opcode, the value
4173/// is positive, but for an intrinsic the value count must be negative. The
4174/// absolute value must be in the range:
4175/// 1 <= |Value| <= ElementBits for a right shift; or
4176/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004177static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004178 int64_t &Cnt) {
4179 assert(VT.isVector() && "vector shift count is not a vector type");
4180 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4181 if (! getVShiftImm(Op, ElementBits, Cnt))
4182 return false;
4183 if (isIntrinsic)
4184 Cnt = -Cnt;
4185 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4186}
4187
4188/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4189static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4190 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4191 switch (IntNo) {
4192 default:
4193 // Don't do anything for most intrinsics.
4194 break;
4195
4196 // Vector shifts: check for immediate versions and lower them.
4197 // Note: This is done during DAG combining instead of DAG legalizing because
4198 // the build_vectors for 64-bit vector element shift counts are generally
4199 // not legal, and it is hard to see their values after they get legalized to
4200 // loads from a constant pool.
4201 case Intrinsic::arm_neon_vshifts:
4202 case Intrinsic::arm_neon_vshiftu:
4203 case Intrinsic::arm_neon_vshiftls:
4204 case Intrinsic::arm_neon_vshiftlu:
4205 case Intrinsic::arm_neon_vshiftn:
4206 case Intrinsic::arm_neon_vrshifts:
4207 case Intrinsic::arm_neon_vrshiftu:
4208 case Intrinsic::arm_neon_vrshiftn:
4209 case Intrinsic::arm_neon_vqshifts:
4210 case Intrinsic::arm_neon_vqshiftu:
4211 case Intrinsic::arm_neon_vqshiftsu:
4212 case Intrinsic::arm_neon_vqshiftns:
4213 case Intrinsic::arm_neon_vqshiftnu:
4214 case Intrinsic::arm_neon_vqshiftnsu:
4215 case Intrinsic::arm_neon_vqrshiftns:
4216 case Intrinsic::arm_neon_vqrshiftnu:
4217 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004218 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004219 int64_t Cnt;
4220 unsigned VShiftOpc = 0;
4221
4222 switch (IntNo) {
4223 case Intrinsic::arm_neon_vshifts:
4224 case Intrinsic::arm_neon_vshiftu:
4225 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4226 VShiftOpc = ARMISD::VSHL;
4227 break;
4228 }
4229 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4230 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4231 ARMISD::VSHRs : ARMISD::VSHRu);
4232 break;
4233 }
4234 return SDValue();
4235
4236 case Intrinsic::arm_neon_vshiftls:
4237 case Intrinsic::arm_neon_vshiftlu:
4238 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4239 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004240 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004241
4242 case Intrinsic::arm_neon_vrshifts:
4243 case Intrinsic::arm_neon_vrshiftu:
4244 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4245 break;
4246 return SDValue();
4247
4248 case Intrinsic::arm_neon_vqshifts:
4249 case Intrinsic::arm_neon_vqshiftu:
4250 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4251 break;
4252 return SDValue();
4253
4254 case Intrinsic::arm_neon_vqshiftsu:
4255 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4256 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004257 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004258
4259 case Intrinsic::arm_neon_vshiftn:
4260 case Intrinsic::arm_neon_vrshiftn:
4261 case Intrinsic::arm_neon_vqshiftns:
4262 case Intrinsic::arm_neon_vqshiftnu:
4263 case Intrinsic::arm_neon_vqshiftnsu:
4264 case Intrinsic::arm_neon_vqrshiftns:
4265 case Intrinsic::arm_neon_vqrshiftnu:
4266 case Intrinsic::arm_neon_vqrshiftnsu:
4267 // Narrowing shifts require an immediate right shift.
4268 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4269 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004270 llvm_unreachable("invalid shift count for narrowing vector shift "
4271 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004272
4273 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004274 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004275 }
4276
4277 switch (IntNo) {
4278 case Intrinsic::arm_neon_vshifts:
4279 case Intrinsic::arm_neon_vshiftu:
4280 // Opcode already set above.
4281 break;
4282 case Intrinsic::arm_neon_vshiftls:
4283 case Intrinsic::arm_neon_vshiftlu:
4284 if (Cnt == VT.getVectorElementType().getSizeInBits())
4285 VShiftOpc = ARMISD::VSHLLi;
4286 else
4287 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4288 ARMISD::VSHLLs : ARMISD::VSHLLu);
4289 break;
4290 case Intrinsic::arm_neon_vshiftn:
4291 VShiftOpc = ARMISD::VSHRN; break;
4292 case Intrinsic::arm_neon_vrshifts:
4293 VShiftOpc = ARMISD::VRSHRs; break;
4294 case Intrinsic::arm_neon_vrshiftu:
4295 VShiftOpc = ARMISD::VRSHRu; break;
4296 case Intrinsic::arm_neon_vrshiftn:
4297 VShiftOpc = ARMISD::VRSHRN; break;
4298 case Intrinsic::arm_neon_vqshifts:
4299 VShiftOpc = ARMISD::VQSHLs; break;
4300 case Intrinsic::arm_neon_vqshiftu:
4301 VShiftOpc = ARMISD::VQSHLu; break;
4302 case Intrinsic::arm_neon_vqshiftsu:
4303 VShiftOpc = ARMISD::VQSHLsu; break;
4304 case Intrinsic::arm_neon_vqshiftns:
4305 VShiftOpc = ARMISD::VQSHRNs; break;
4306 case Intrinsic::arm_neon_vqshiftnu:
4307 VShiftOpc = ARMISD::VQSHRNu; break;
4308 case Intrinsic::arm_neon_vqshiftnsu:
4309 VShiftOpc = ARMISD::VQSHRNsu; break;
4310 case Intrinsic::arm_neon_vqrshiftns:
4311 VShiftOpc = ARMISD::VQRSHRNs; break;
4312 case Intrinsic::arm_neon_vqrshiftnu:
4313 VShiftOpc = ARMISD::VQRSHRNu; break;
4314 case Intrinsic::arm_neon_vqrshiftnsu:
4315 VShiftOpc = ARMISD::VQRSHRNsu; break;
4316 }
4317
4318 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004320 }
4321
4322 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004323 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004324 int64_t Cnt;
4325 unsigned VShiftOpc = 0;
4326
4327 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4328 VShiftOpc = ARMISD::VSLI;
4329 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4330 VShiftOpc = ARMISD::VSRI;
4331 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004332 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004333 }
4334
4335 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4336 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004338 }
4339
4340 case Intrinsic::arm_neon_vqrshifts:
4341 case Intrinsic::arm_neon_vqrshiftu:
4342 // No immediate versions of these to check for.
4343 break;
4344 }
4345
4346 return SDValue();
4347}
4348
4349/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4350/// lowers them. As with the vector shift intrinsics, this is done during DAG
4351/// combining instead of DAG legalizing because the build_vectors for 64-bit
4352/// vector element shift counts are generally not legal, and it is hard to see
4353/// their values after they get legalized to loads from a constant pool.
4354static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4355 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004356 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004357
4358 // Nothing to be done for scalar shifts.
4359 if (! VT.isVector())
4360 return SDValue();
4361
4362 assert(ST->hasNEON() && "unexpected vector shift");
4363 int64_t Cnt;
4364
4365 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004366 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004367
4368 case ISD::SHL:
4369 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4370 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004372 break;
4373
4374 case ISD::SRA:
4375 case ISD::SRL:
4376 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4377 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4378 ARMISD::VSHRs : ARMISD::VSHRu);
4379 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004381 }
4382 }
4383 return SDValue();
4384}
4385
4386/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4387/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4388static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4389 const ARMSubtarget *ST) {
4390 SDValue N0 = N->getOperand(0);
4391
4392 // Check for sign- and zero-extensions of vector extract operations of 8-
4393 // and 16-bit vector elements. NEON supports these directly. They are
4394 // handled during DAG combining because type legalization will promote them
4395 // to 32-bit types and it is messy to recognize the operations after that.
4396 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4397 SDValue Vec = N0.getOperand(0);
4398 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004399 EVT VT = N->getValueType(0);
4400 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004401 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4402
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 if (VT == MVT::i32 &&
4404 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004405 TLI.isTypeLegal(Vec.getValueType())) {
4406
4407 unsigned Opc = 0;
4408 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004409 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004410 case ISD::SIGN_EXTEND:
4411 Opc = ARMISD::VGETLANEs;
4412 break;
4413 case ISD::ZERO_EXTEND:
4414 case ISD::ANY_EXTEND:
4415 Opc = ARMISD::VGETLANEu;
4416 break;
4417 }
4418 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4419 }
4420 }
4421
4422 return SDValue();
4423}
4424
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004425/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4426/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4427static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4428 const ARMSubtarget *ST) {
4429 // If the target supports NEON, try to use vmax/vmin instructions for f32
4430 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
4431 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4432 // a NaN; only do the transformation when it matches that behavior.
4433
4434 // For now only do this when using NEON for FP operations; if using VFP, it
4435 // is not obvious that the benefit outweighs the cost of switching to the
4436 // NEON pipeline.
4437 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4438 N->getValueType(0) != MVT::f32)
4439 return SDValue();
4440
4441 SDValue CondLHS = N->getOperand(0);
4442 SDValue CondRHS = N->getOperand(1);
4443 SDValue LHS = N->getOperand(2);
4444 SDValue RHS = N->getOperand(3);
4445 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4446
4447 unsigned Opcode = 0;
4448 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004449 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004450 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004451 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004452 IsReversed = true ; // x CC y ? y : x
4453 } else {
4454 return SDValue();
4455 }
4456
Bob Wilsone742bb52010-02-24 22:15:53 +00004457 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004458 switch (CC) {
4459 default: break;
4460 case ISD::SETOLT:
4461 case ISD::SETOLE:
4462 case ISD::SETLT:
4463 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004464 case ISD::SETULT:
4465 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004466 // If LHS is NaN, an ordered comparison will be false and the result will
4467 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4468 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4469 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4470 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4471 break;
4472 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4473 // will return -0, so vmin can only be used for unsafe math or if one of
4474 // the operands is known to be nonzero.
4475 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4476 !UnsafeFPMath &&
4477 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4478 break;
4479 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004480 break;
4481
4482 case ISD::SETOGT:
4483 case ISD::SETOGE:
4484 case ISD::SETGT:
4485 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004486 case ISD::SETUGT:
4487 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004488 // If LHS is NaN, an ordered comparison will be false and the result will
4489 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4490 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4491 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4492 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4493 break;
4494 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4495 // will return +0, so vmax can only be used for unsafe math or if one of
4496 // the operands is known to be nonzero.
4497 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4498 !UnsafeFPMath &&
4499 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4500 break;
4501 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004502 break;
4503 }
4504
4505 if (!Opcode)
4506 return SDValue();
4507 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4508}
4509
Dan Gohman475871a2008-07-27 21:46:04 +00004510SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004511 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004512 switch (N->getOpcode()) {
4513 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004514 case ISD::ADD: return PerformADDCombine(N, DCI);
4515 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004516 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004517 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004518 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004519 case ISD::SHL:
4520 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004521 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004522 case ISD::SIGN_EXTEND:
4523 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004524 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4525 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004526 }
Dan Gohman475871a2008-07-27 21:46:04 +00004527 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004528}
4529
Bill Wendlingaf566342009-08-15 21:21:19 +00004530bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4531 if (!Subtarget->hasV6Ops())
4532 // Pre-v6 does not support unaligned mem access.
4533 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004534
4535 // v6+ may or may not support unaligned mem access depending on the system
4536 // configuration.
4537 // FIXME: This is pretty conservative. Should we provide cmdline option to
4538 // control the behaviour?
4539 if (!Subtarget->isTargetDarwin())
4540 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004541
4542 switch (VT.getSimpleVT().SimpleTy) {
4543 default:
4544 return false;
4545 case MVT::i8:
4546 case MVT::i16:
4547 case MVT::i32:
4548 return true;
4549 // FIXME: VLD1 etc with standard alignment is legal.
4550 }
4551}
4552
Evan Chenge6c835f2009-08-14 20:09:37 +00004553static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4554 if (V < 0)
4555 return false;
4556
4557 unsigned Scale = 1;
4558 switch (VT.getSimpleVT().SimpleTy) {
4559 default: return false;
4560 case MVT::i1:
4561 case MVT::i8:
4562 // Scale == 1;
4563 break;
4564 case MVT::i16:
4565 // Scale == 2;
4566 Scale = 2;
4567 break;
4568 case MVT::i32:
4569 // Scale == 4;
4570 Scale = 4;
4571 break;
4572 }
4573
4574 if ((V & (Scale - 1)) != 0)
4575 return false;
4576 V /= Scale;
4577 return V == (V & ((1LL << 5) - 1));
4578}
4579
4580static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4581 const ARMSubtarget *Subtarget) {
4582 bool isNeg = false;
4583 if (V < 0) {
4584 isNeg = true;
4585 V = - V;
4586 }
4587
4588 switch (VT.getSimpleVT().SimpleTy) {
4589 default: return false;
4590 case MVT::i1:
4591 case MVT::i8:
4592 case MVT::i16:
4593 case MVT::i32:
4594 // + imm12 or - imm8
4595 if (isNeg)
4596 return V == (V & ((1LL << 8) - 1));
4597 return V == (V & ((1LL << 12) - 1));
4598 case MVT::f32:
4599 case MVT::f64:
4600 // Same as ARM mode. FIXME: NEON?
4601 if (!Subtarget->hasVFP2())
4602 return false;
4603 if ((V & 3) != 0)
4604 return false;
4605 V >>= 2;
4606 return V == (V & ((1LL << 8) - 1));
4607 }
4608}
4609
Evan Chengb01fad62007-03-12 23:30:29 +00004610/// isLegalAddressImmediate - Return true if the integer value can be used
4611/// as the offset of the target addressing mode for load / store of the
4612/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004613static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004614 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004615 if (V == 0)
4616 return true;
4617
Evan Cheng65011532009-03-09 19:15:00 +00004618 if (!VT.isSimple())
4619 return false;
4620
Evan Chenge6c835f2009-08-14 20:09:37 +00004621 if (Subtarget->isThumb1Only())
4622 return isLegalT1AddressImmediate(V, VT);
4623 else if (Subtarget->isThumb2())
4624 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004625
Evan Chenge6c835f2009-08-14 20:09:37 +00004626 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004627 if (V < 0)
4628 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004630 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 case MVT::i1:
4632 case MVT::i8:
4633 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004634 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004635 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004637 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004638 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 case MVT::f32:
4640 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004641 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004642 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004643 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004644 return false;
4645 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004646 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004647 }
Evan Chenga8e29892007-01-19 07:51:42 +00004648}
4649
Evan Chenge6c835f2009-08-14 20:09:37 +00004650bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4651 EVT VT) const {
4652 int Scale = AM.Scale;
4653 if (Scale < 0)
4654 return false;
4655
4656 switch (VT.getSimpleVT().SimpleTy) {
4657 default: return false;
4658 case MVT::i1:
4659 case MVT::i8:
4660 case MVT::i16:
4661 case MVT::i32:
4662 if (Scale == 1)
4663 return true;
4664 // r + r << imm
4665 Scale = Scale & ~1;
4666 return Scale == 2 || Scale == 4 || Scale == 8;
4667 case MVT::i64:
4668 // r + r
4669 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4670 return true;
4671 return false;
4672 case MVT::isVoid:
4673 // Note, we allow "void" uses (basically, uses that aren't loads or
4674 // stores), because arm allows folding a scale into many arithmetic
4675 // operations. This should be made more precise and revisited later.
4676
4677 // Allow r << imm, but the imm has to be a multiple of two.
4678 if (Scale & 1) return false;
4679 return isPowerOf2_32(Scale);
4680 }
4681}
4682
Chris Lattner37caf8c2007-04-09 23:33:39 +00004683/// isLegalAddressingMode - Return true if the addressing mode represented
4684/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004685bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004686 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004687 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004688 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004689 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004690
Chris Lattner37caf8c2007-04-09 23:33:39 +00004691 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004692 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004693 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004694
Chris Lattner37caf8c2007-04-09 23:33:39 +00004695 switch (AM.Scale) {
4696 case 0: // no scale reg, must be "r+i" or "r", or "i".
4697 break;
4698 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004699 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004700 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004701 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004702 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004703 // ARM doesn't support any R+R*scale+imm addr modes.
4704 if (AM.BaseOffs)
4705 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004706
Bob Wilson2c7dab12009-04-08 17:55:28 +00004707 if (!VT.isSimple())
4708 return false;
4709
Evan Chenge6c835f2009-08-14 20:09:37 +00004710 if (Subtarget->isThumb2())
4711 return isLegalT2ScaledAddressingMode(AM, VT);
4712
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004713 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004714 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004715 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 case MVT::i1:
4717 case MVT::i8:
4718 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004719 if (Scale < 0) Scale = -Scale;
4720 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004721 return true;
4722 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004723 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004725 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004726 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004727 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004728 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004729 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004730
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004732 // Note, we allow "void" uses (basically, uses that aren't loads or
4733 // stores), because arm allows folding a scale into many arithmetic
4734 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004735
Chris Lattner37caf8c2007-04-09 23:33:39 +00004736 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004737 if (Scale & 1) return false;
4738 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004739 }
4740 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004741 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004742 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004743}
4744
Evan Cheng77e47512009-11-11 19:05:52 +00004745/// isLegalICmpImmediate - Return true if the specified immediate is legal
4746/// icmp immediate, that is the target has icmp instructions which can compare
4747/// a register against the immediate without having to materialize the
4748/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004749bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004750 if (!Subtarget->isThumb())
4751 return ARM_AM::getSOImmVal(Imm) != -1;
4752 if (Subtarget->isThumb2())
4753 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004754 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004755}
4756
Owen Andersone50ed302009-08-10 22:56:29 +00004757static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004758 bool isSEXTLoad, SDValue &Base,
4759 SDValue &Offset, bool &isInc,
4760 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004761 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4762 return false;
4763
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004765 // AddressingMode 3
4766 Base = Ptr->getOperand(0);
4767 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004768 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004769 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004770 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004771 isInc = false;
4772 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4773 return true;
4774 }
4775 }
4776 isInc = (Ptr->getOpcode() == ISD::ADD);
4777 Offset = Ptr->getOperand(1);
4778 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004780 // AddressingMode 2
4781 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004782 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004783 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004784 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004785 isInc = false;
4786 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4787 Base = Ptr->getOperand(0);
4788 return true;
4789 }
4790 }
4791
4792 if (Ptr->getOpcode() == ISD::ADD) {
4793 isInc = true;
4794 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4795 if (ShOpcVal != ARM_AM::no_shift) {
4796 Base = Ptr->getOperand(1);
4797 Offset = Ptr->getOperand(0);
4798 } else {
4799 Base = Ptr->getOperand(0);
4800 Offset = Ptr->getOperand(1);
4801 }
4802 return true;
4803 }
4804
4805 isInc = (Ptr->getOpcode() == ISD::ADD);
4806 Base = Ptr->getOperand(0);
4807 Offset = Ptr->getOperand(1);
4808 return true;
4809 }
4810
Jim Grosbache5165492009-11-09 00:11:35 +00004811 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004812 return false;
4813}
4814
Owen Andersone50ed302009-08-10 22:56:29 +00004815static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004816 bool isSEXTLoad, SDValue &Base,
4817 SDValue &Offset, bool &isInc,
4818 SelectionDAG &DAG) {
4819 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4820 return false;
4821
4822 Base = Ptr->getOperand(0);
4823 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4824 int RHSC = (int)RHS->getZExtValue();
4825 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4826 assert(Ptr->getOpcode() == ISD::ADD);
4827 isInc = false;
4828 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4829 return true;
4830 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4831 isInc = Ptr->getOpcode() == ISD::ADD;
4832 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4833 return true;
4834 }
4835 }
4836
4837 return false;
4838}
4839
Evan Chenga8e29892007-01-19 07:51:42 +00004840/// getPreIndexedAddressParts - returns true by value, base pointer and
4841/// offset pointer and addressing mode by reference if the node's address
4842/// can be legally represented as pre-indexed load / store address.
4843bool
Dan Gohman475871a2008-07-27 21:46:04 +00004844ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4845 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004846 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004847 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004848 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004849 return false;
4850
Owen Andersone50ed302009-08-10 22:56:29 +00004851 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004852 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004853 bool isSEXTLoad = false;
4854 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4855 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004856 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004857 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4858 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4859 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004860 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004861 } else
4862 return false;
4863
4864 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004865 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004866 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004867 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4868 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004869 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004870 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004871 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004872 if (!isLegal)
4873 return false;
4874
4875 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4876 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004877}
4878
4879/// getPostIndexedAddressParts - returns true by value, base pointer and
4880/// offset pointer and addressing mode by reference if this node can be
4881/// combined with a load / store to form a post-indexed load / store.
4882bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004883 SDValue &Base,
4884 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004885 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004886 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004887 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004888 return false;
4889
Owen Andersone50ed302009-08-10 22:56:29 +00004890 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004891 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004892 bool isSEXTLoad = false;
4893 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004894 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004895 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004896 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4897 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004898 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00004899 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00004900 } else
4901 return false;
4902
4903 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004904 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004905 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004906 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00004907 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004908 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004909 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4910 isInc, DAG);
4911 if (!isLegal)
4912 return false;
4913
Evan Cheng28dad2a2010-05-18 21:31:17 +00004914 if (Ptr != Base) {
4915 // Swap base ptr and offset to catch more post-index load / store when
4916 // it's legal. In Thumb2 mode, offset must be an immediate.
4917 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
4918 !Subtarget->isThumb2())
4919 std::swap(Base, Offset);
4920
4921 // Post-indexed load / store update the base pointer.
4922 if (Ptr != Base)
4923 return false;
4924 }
4925
Evan Chenge88d5ce2009-07-02 07:28:31 +00004926 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4927 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004928}
4929
Dan Gohman475871a2008-07-27 21:46:04 +00004930void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004931 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004932 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004933 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004934 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004935 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004936 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004937 switch (Op.getOpcode()) {
4938 default: break;
4939 case ARMISD::CMOV: {
4940 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004941 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004942 if (KnownZero == 0 && KnownOne == 0) return;
4943
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004944 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004945 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4946 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004947 KnownZero &= KnownZeroRHS;
4948 KnownOne &= KnownOneRHS;
4949 return;
4950 }
4951 }
4952}
4953
4954//===----------------------------------------------------------------------===//
4955// ARM Inline Assembly Support
4956//===----------------------------------------------------------------------===//
4957
4958/// getConstraintType - Given a constraint letter, return the type of
4959/// constraint it is for this target.
4960ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004961ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4962 if (Constraint.size() == 1) {
4963 switch (Constraint[0]) {
4964 default: break;
4965 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004966 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004967 }
Evan Chenga8e29892007-01-19 07:51:42 +00004968 }
Chris Lattner4234f572007-03-25 02:14:49 +00004969 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004970}
4971
Bob Wilson2dc4f542009-03-20 22:42:55 +00004972std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004973ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004974 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004975 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004976 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004977 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004978 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004979 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004980 return std::make_pair(0U, ARM::tGPRRegisterClass);
4981 else
4982 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004983 case 'r':
4984 return std::make_pair(0U, ARM::GPRRegisterClass);
4985 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004987 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004988 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004989 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004990 if (VT.getSizeInBits() == 128)
4991 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004992 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004993 }
4994 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004995 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00004996 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004997
Evan Chenga8e29892007-01-19 07:51:42 +00004998 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4999}
5000
5001std::vector<unsigned> ARMTargetLowering::
5002getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005003 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005004 if (Constraint.size() != 1)
5005 return std::vector<unsigned>();
5006
5007 switch (Constraint[0]) { // GCC ARM Constraint Letters
5008 default: break;
5009 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005010 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5011 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5012 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005013 case 'r':
5014 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5015 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5016 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5017 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005018 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005019 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005020 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5021 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5022 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5023 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5024 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5025 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5026 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5027 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005028 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005029 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5030 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5031 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5032 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005033 if (VT.getSizeInBits() == 128)
5034 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5035 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005036 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005037 }
5038
5039 return std::vector<unsigned>();
5040}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005041
5042/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5043/// vector. If it is invalid, don't add anything to Ops.
5044void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5045 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005046 std::vector<SDValue>&Ops,
5047 SelectionDAG &DAG) const {
5048 SDValue Result(0, 0);
5049
5050 switch (Constraint) {
5051 default: break;
5052 case 'I': case 'J': case 'K': case 'L':
5053 case 'M': case 'N': case 'O':
5054 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5055 if (!C)
5056 return;
5057
5058 int64_t CVal64 = C->getSExtValue();
5059 int CVal = (int) CVal64;
5060 // None of these constraints allow values larger than 32 bits. Check
5061 // that the value fits in an int.
5062 if (CVal != CVal64)
5063 return;
5064
5065 switch (Constraint) {
5066 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005067 if (Subtarget->isThumb1Only()) {
5068 // This must be a constant between 0 and 255, for ADD
5069 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005070 if (CVal >= 0 && CVal <= 255)
5071 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005072 } else if (Subtarget->isThumb2()) {
5073 // A constant that can be used as an immediate value in a
5074 // data-processing instruction.
5075 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5076 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005077 } else {
5078 // A constant that can be used as an immediate value in a
5079 // data-processing instruction.
5080 if (ARM_AM::getSOImmVal(CVal) != -1)
5081 break;
5082 }
5083 return;
5084
5085 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005086 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005087 // This must be a constant between -255 and -1, for negated ADD
5088 // immediates. This can be used in GCC with an "n" modifier that
5089 // prints the negated value, for use with SUB instructions. It is
5090 // not useful otherwise but is implemented for compatibility.
5091 if (CVal >= -255 && CVal <= -1)
5092 break;
5093 } else {
5094 // This must be a constant between -4095 and 4095. It is not clear
5095 // what this constraint is intended for. Implemented for
5096 // compatibility with GCC.
5097 if (CVal >= -4095 && CVal <= 4095)
5098 break;
5099 }
5100 return;
5101
5102 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005103 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005104 // A 32-bit value where only one byte has a nonzero value. Exclude
5105 // zero to match GCC. This constraint is used by GCC internally for
5106 // constants that can be loaded with a move/shift combination.
5107 // It is not useful otherwise but is implemented for compatibility.
5108 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5109 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005110 } else if (Subtarget->isThumb2()) {
5111 // A constant whose bitwise inverse can be used as an immediate
5112 // value in a data-processing instruction. This can be used in GCC
5113 // with a "B" modifier that prints the inverted value, for use with
5114 // BIC and MVN instructions. It is not useful otherwise but is
5115 // implemented for compatibility.
5116 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5117 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005118 } else {
5119 // A constant whose bitwise inverse can be used as an immediate
5120 // value in a data-processing instruction. This can be used in GCC
5121 // with a "B" modifier that prints the inverted value, for use with
5122 // BIC and MVN instructions. It is not useful otherwise but is
5123 // implemented for compatibility.
5124 if (ARM_AM::getSOImmVal(~CVal) != -1)
5125 break;
5126 }
5127 return;
5128
5129 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005130 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005131 // This must be a constant between -7 and 7,
5132 // for 3-operand ADD/SUB immediate instructions.
5133 if (CVal >= -7 && CVal < 7)
5134 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005135 } else if (Subtarget->isThumb2()) {
5136 // A constant whose negation can be used as an immediate value in a
5137 // data-processing instruction. This can be used in GCC with an "n"
5138 // modifier that prints the negated value, for use with SUB
5139 // instructions. It is not useful otherwise but is implemented for
5140 // compatibility.
5141 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5142 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005143 } else {
5144 // A constant whose negation can be used as an immediate value in a
5145 // data-processing instruction. This can be used in GCC with an "n"
5146 // modifier that prints the negated value, for use with SUB
5147 // instructions. It is not useful otherwise but is implemented for
5148 // compatibility.
5149 if (ARM_AM::getSOImmVal(-CVal) != -1)
5150 break;
5151 }
5152 return;
5153
5154 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005155 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005156 // This must be a multiple of 4 between 0 and 1020, for
5157 // ADD sp + immediate.
5158 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5159 break;
5160 } else {
5161 // A power of two or a constant between 0 and 32. This is used in
5162 // GCC for the shift amount on shifted register operands, but it is
5163 // useful in general for any shift amounts.
5164 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5165 break;
5166 }
5167 return;
5168
5169 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005170 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005171 // This must be a constant between 0 and 31, for shift amounts.
5172 if (CVal >= 0 && CVal <= 31)
5173 break;
5174 }
5175 return;
5176
5177 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005178 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005179 // This must be a multiple of 4 between -508 and 508, for
5180 // ADD/SUB sp = sp + immediate.
5181 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5182 break;
5183 }
5184 return;
5185 }
5186 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5187 break;
5188 }
5189
5190 if (Result.getNode()) {
5191 Ops.push_back(Result);
5192 return;
5193 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005194 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005195}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005196
5197bool
5198ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5199 // The ARM target isn't yet aware of offsets.
5200 return false;
5201}
Evan Cheng39382422009-10-28 01:44:26 +00005202
5203int ARM::getVFPf32Imm(const APFloat &FPImm) {
5204 APInt Imm = FPImm.bitcastToAPInt();
5205 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5206 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5207 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5208
5209 // We can handle 4 bits of mantissa.
5210 // mantissa = (16+UInt(e:f:g:h))/16.
5211 if (Mantissa & 0x7ffff)
5212 return -1;
5213 Mantissa >>= 19;
5214 if ((Mantissa & 0xf) != Mantissa)
5215 return -1;
5216
5217 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5218 if (Exp < -3 || Exp > 4)
5219 return -1;
5220 Exp = ((Exp+3) & 0x7) ^ 4;
5221
5222 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5223}
5224
5225int ARM::getVFPf64Imm(const APFloat &FPImm) {
5226 APInt Imm = FPImm.bitcastToAPInt();
5227 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5228 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5229 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5230
5231 // We can handle 4 bits of mantissa.
5232 // mantissa = (16+UInt(e:f:g:h))/16.
5233 if (Mantissa & 0xffffffffffffLL)
5234 return -1;
5235 Mantissa >>= 48;
5236 if ((Mantissa & 0xf) != Mantissa)
5237 return -1;
5238
5239 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5240 if (Exp < -3 || Exp > 4)
5241 return -1;
5242 Exp = ((Exp+3) & 0x7) ^ 4;
5243
5244 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5245}
5246
5247/// isFPImmLegal - Returns true if the target can instruction select the
5248/// specified FP immediate natively. If false, the legalizer will
5249/// materialize the FP immediate as a load from a constant pool.
5250bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5251 if (!Subtarget->hasVFP3())
5252 return false;
5253 if (VT == MVT::f32)
5254 return ARM::getVFPf32Imm(Imm) != -1;
5255 if (VT == MVT::f64)
5256 return ARM::getVFPf64Imm(Imm) != -1;
5257 return false;
5258}